161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265217d1a5eSRichard Henderson 266217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 267217d1a5eSRichard Henderson MemOp unalign; 268217d1a5eSRichard Henderson #endif 26961766fe9SRichard Henderson } DisasContext; 27061766fe9SRichard Henderson 271217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 272217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 273217d1a5eSRichard Henderson #else 2742d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 275217d1a5eSRichard Henderson #endif 276217d1a5eSRichard Henderson 277e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 278451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 279e36f27efSRichard Henderson { 280e36f27efSRichard Henderson if (val & PSW_SM_E) { 281e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 282e36f27efSRichard Henderson } 283e36f27efSRichard Henderson if (val & PSW_SM_W) { 284e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 285e36f27efSRichard Henderson } 286e36f27efSRichard Henderson return val; 287e36f27efSRichard Henderson } 288e36f27efSRichard Henderson 289deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 290451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 291deee69a1SRichard Henderson { 292deee69a1SRichard Henderson return ~val; 293deee69a1SRichard Henderson } 294deee69a1SRichard Henderson 2951cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2961cd012a5SRichard Henderson we use for the final M. */ 297451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2981cd012a5SRichard Henderson { 2991cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3001cd012a5SRichard Henderson } 3011cd012a5SRichard Henderson 302740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 303451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 304740038d7SRichard Henderson { 305740038d7SRichard Henderson return val ? 1 : -1; 306740038d7SRichard Henderson } 307740038d7SRichard Henderson 308451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 309740038d7SRichard Henderson { 310740038d7SRichard Henderson return val ? -1 : 1; 311740038d7SRichard Henderson } 312740038d7SRichard Henderson 313740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 314451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31501afb7beSRichard Henderson { 31601afb7beSRichard Henderson return val << 2; 31701afb7beSRichard Henderson } 31801afb7beSRichard Henderson 319740038d7SRichard Henderson /* Used for fp memory ops. */ 320451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 321740038d7SRichard Henderson { 322740038d7SRichard Henderson return val << 3; 323740038d7SRichard Henderson } 324740038d7SRichard Henderson 3250588e061SRichard Henderson /* Used for assemble_21. */ 326451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3270588e061SRichard Henderson { 3280588e061SRichard Henderson return val << 11; 3290588e061SRichard Henderson } 3300588e061SRichard Henderson 33101afb7beSRichard Henderson 33240f9f908SRichard Henderson /* Include the auto-generated decoder. */ 333abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33440f9f908SRichard Henderson 33561766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33661766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 337869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33861766fe9SRichard Henderson 33961766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34061766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34261766fe9SRichard Henderson 343e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 344e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 345e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 346c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 347e1b5a5edSRichard Henderson 34861766fe9SRichard Henderson /* global register indexes */ 349eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35033423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 351494737b7SRichard Henderson static TCGv_i64 cpu_srH; 352eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 354c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 356eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 357eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36161766fe9SRichard Henderson 36261766fe9SRichard Henderson void hppa_translate_init(void) 36361766fe9SRichard Henderson { 36461766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36561766fe9SRichard Henderson 366eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36761766fe9SRichard Henderson static const GlobalVar vars[] = { 36835136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 36961766fe9SRichard Henderson DEF_VAR(psw_n), 37061766fe9SRichard Henderson DEF_VAR(psw_v), 37161766fe9SRichard Henderson DEF_VAR(psw_cb), 37261766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37361766fe9SRichard Henderson DEF_VAR(iaoq_f), 37461766fe9SRichard Henderson DEF_VAR(iaoq_b), 37561766fe9SRichard Henderson }; 37661766fe9SRichard Henderson 37761766fe9SRichard Henderson #undef DEF_VAR 37861766fe9SRichard Henderson 37961766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38061766fe9SRichard Henderson static const char gr_names[32][4] = { 38161766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38261766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38361766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38461766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38561766fe9SRichard Henderson }; 38633423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 387494737b7SRichard Henderson static const char sr_names[5][4] = { 388494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 38933423472SRichard Henderson }; 39061766fe9SRichard Henderson 39161766fe9SRichard Henderson int i; 39261766fe9SRichard Henderson 393f764718dSRichard Henderson cpu_gr[0] = NULL; 39461766fe9SRichard Henderson for (i = 1; i < 32; i++) { 395ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39661766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39761766fe9SRichard Henderson gr_names[i]); 39861766fe9SRichard Henderson } 39933423472SRichard Henderson for (i = 0; i < 4; i++) { 400ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40133423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40233423472SRichard Henderson sr_names[i]); 40333423472SRichard Henderson } 404ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 405494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 406494737b7SRichard Henderson sr_names[4]); 40761766fe9SRichard Henderson 40861766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 40961766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 410ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41161766fe9SRichard Henderson } 412c301f34eSRichard Henderson 413ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 414c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 415c301f34eSRichard Henderson "iasq_f"); 416ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 417c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 418c301f34eSRichard Henderson "iasq_b"); 41961766fe9SRichard Henderson } 42061766fe9SRichard Henderson 421129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 422129e9cc3SRichard Henderson { 423f764718dSRichard Henderson return (DisasCond){ 424f764718dSRichard Henderson .c = TCG_COND_NEVER, 425f764718dSRichard Henderson .a0 = NULL, 426f764718dSRichard Henderson .a1 = NULL, 427f764718dSRichard Henderson }; 428129e9cc3SRichard Henderson } 429129e9cc3SRichard Henderson 430df0232feSRichard Henderson static DisasCond cond_make_t(void) 431df0232feSRichard Henderson { 432df0232feSRichard Henderson return (DisasCond){ 433df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 434df0232feSRichard Henderson .a0 = NULL, 435df0232feSRichard Henderson .a1 = NULL, 436df0232feSRichard Henderson }; 437df0232feSRichard Henderson } 438df0232feSRichard Henderson 439129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 440129e9cc3SRichard Henderson { 441f764718dSRichard Henderson return (DisasCond){ 442f764718dSRichard Henderson .c = TCG_COND_NE, 443f764718dSRichard Henderson .a0 = cpu_psw_n, 4446e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 445f764718dSRichard Henderson }; 446129e9cc3SRichard Henderson } 447129e9cc3SRichard Henderson 448b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 449b47a4a02SSven Schnelle { 450b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 451b47a4a02SSven Schnelle return (DisasCond){ 4526e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 453b47a4a02SSven Schnelle }; 454b47a4a02SSven Schnelle } 455b47a4a02SSven Schnelle 456eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 457129e9cc3SRichard Henderson { 458b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 459b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 460b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 461129e9cc3SRichard Henderson } 462129e9cc3SRichard Henderson 463eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 464129e9cc3SRichard Henderson { 465129e9cc3SRichard Henderson DisasCond r = { .c = c }; 466129e9cc3SRichard Henderson 467129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 468129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 469eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 470129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 471eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 472129e9cc3SRichard Henderson 473129e9cc3SRichard Henderson return r; 474129e9cc3SRichard Henderson } 475129e9cc3SRichard Henderson 476129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 477129e9cc3SRichard Henderson { 478129e9cc3SRichard Henderson switch (cond->c) { 479129e9cc3SRichard Henderson default: 480f764718dSRichard Henderson cond->a0 = NULL; 481f764718dSRichard Henderson cond->a1 = NULL; 482129e9cc3SRichard Henderson /* fallthru */ 483129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 484129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 485129e9cc3SRichard Henderson break; 486129e9cc3SRichard Henderson case TCG_COND_NEVER: 487129e9cc3SRichard Henderson break; 488129e9cc3SRichard Henderson } 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson 491eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49261766fe9SRichard Henderson { 49361766fe9SRichard Henderson if (reg == 0) { 494e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 495eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49661766fe9SRichard Henderson return t; 49761766fe9SRichard Henderson } else { 49861766fe9SRichard Henderson return cpu_gr[reg]; 49961766fe9SRichard Henderson } 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson 502eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50361766fe9SRichard Henderson { 504129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 505e12c6309SRichard Henderson return tcg_temp_new(); 50661766fe9SRichard Henderson } else { 50761766fe9SRichard Henderson return cpu_gr[reg]; 50861766fe9SRichard Henderson } 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson 511eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 512129e9cc3SRichard Henderson { 513129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 514eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 515129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 516129e9cc3SRichard Henderson } else { 517eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 518129e9cc3SRichard Henderson } 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson 521eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 522129e9cc3SRichard Henderson { 523129e9cc3SRichard Henderson if (reg != 0) { 524129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 525129e9cc3SRichard Henderson } 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson 528e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 52996d6407fSRichard Henderson # define HI_OFS 0 53096d6407fSRichard Henderson # define LO_OFS 4 53196d6407fSRichard Henderson #else 53296d6407fSRichard Henderson # define HI_OFS 4 53396d6407fSRichard Henderson # define LO_OFS 0 53496d6407fSRichard Henderson #endif 53596d6407fSRichard Henderson 53696d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53796d6407fSRichard Henderson { 53896d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 539ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54096d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54196d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54296d6407fSRichard Henderson return ret; 54396d6407fSRichard Henderson } 54496d6407fSRichard Henderson 545ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 546ebe9383cSRichard Henderson { 547ebe9383cSRichard Henderson if (rt == 0) { 5480992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5490992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5500992a930SRichard Henderson return ret; 551ebe9383cSRichard Henderson } else { 552ebe9383cSRichard Henderson return load_frw_i32(rt); 553ebe9383cSRichard Henderson } 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson 556ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 557ebe9383cSRichard Henderson { 558ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5590992a930SRichard Henderson if (rt == 0) { 5600992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5610992a930SRichard Henderson } else { 562ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 563ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 564ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 565ebe9383cSRichard Henderson } 5660992a930SRichard Henderson return ret; 567ebe9383cSRichard Henderson } 568ebe9383cSRichard Henderson 56996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57096d6407fSRichard Henderson { 571ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57496d6407fSRichard Henderson } 57596d6407fSRichard Henderson 57696d6407fSRichard Henderson #undef HI_OFS 57796d6407fSRichard Henderson #undef LO_OFS 57896d6407fSRichard Henderson 57996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58096d6407fSRichard Henderson { 58196d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 582ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58396d6407fSRichard Henderson return ret; 58496d6407fSRichard Henderson } 58596d6407fSRichard Henderson 586ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 587ebe9383cSRichard Henderson { 588ebe9383cSRichard Henderson if (rt == 0) { 5890992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5900992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5910992a930SRichard Henderson return ret; 592ebe9383cSRichard Henderson } else { 593ebe9383cSRichard Henderson return load_frd(rt); 594ebe9383cSRichard Henderson } 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson 59796d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59896d6407fSRichard Henderson { 599ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60096d6407fSRichard Henderson } 60196d6407fSRichard Henderson 60233423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60333423472SRichard Henderson { 60433423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60533423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60633423472SRichard Henderson #else 60733423472SRichard Henderson if (reg < 4) { 60833423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 609494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 610494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61133423472SRichard Henderson } else { 612ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61333423472SRichard Henderson } 61433423472SRichard Henderson #endif 61533423472SRichard Henderson } 61633423472SRichard Henderson 617129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 618129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 619129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 620129e9cc3SRichard Henderson { 621129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 622129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 623129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 624129e9cc3SRichard Henderson 625129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 626129e9cc3SRichard Henderson 627129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6286e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 629129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 630eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 631129e9cc3SRichard Henderson } 632129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 633129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 634129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 635129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 636129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 637eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 638129e9cc3SRichard Henderson } 639129e9cc3SRichard Henderson 640eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 641129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 642129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 643129e9cc3SRichard Henderson } 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson 646129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 647129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 648129e9cc3SRichard Henderson { 649129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 650129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 651eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 652129e9cc3SRichard Henderson } 653129e9cc3SRichard Henderson return; 654129e9cc3SRichard Henderson } 6556e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 656eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 657129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 658129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 659129e9cc3SRichard Henderson } 660129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 661129e9cc3SRichard Henderson } 662129e9cc3SRichard Henderson 663129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 664129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 665129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 666129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 667129e9cc3SRichard Henderson { 668129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 669eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 670129e9cc3SRichard Henderson } 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson 673129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67440f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67540f9f908SRichard Henderson it may be tail-called from a translate function. */ 67631234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 677129e9cc3SRichard Henderson { 678129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 67931234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 680129e9cc3SRichard Henderson 681f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 682f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 683f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 684f49b3537SRichard Henderson 685129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 686129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 687129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 688129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 68931234768SRichard Henderson return true; 690129e9cc3SRichard Henderson } 691129e9cc3SRichard Henderson ctx->null_lab = NULL; 692129e9cc3SRichard Henderson 693129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 694129e9cc3SRichard Henderson /* The next instruction will be unconditional, 695129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 696129e9cc3SRichard Henderson gen_set_label(null_lab); 697129e9cc3SRichard Henderson } else { 698129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 699129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 700129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 701129e9cc3SRichard Henderson label we have the proper value in place. */ 702129e9cc3SRichard Henderson nullify_save(ctx); 703129e9cc3SRichard Henderson gen_set_label(null_lab); 704129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 705129e9cc3SRichard Henderson } 706869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70731234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 708129e9cc3SRichard Henderson } 70931234768SRichard Henderson return true; 710129e9cc3SRichard Henderson } 711129e9cc3SRichard Henderson 712eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 71361766fe9SRichard Henderson { 71461766fe9SRichard Henderson if (unlikely(ival == -1)) { 715eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 71661766fe9SRichard Henderson } else { 717eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 71861766fe9SRichard Henderson } 71961766fe9SRichard Henderson } 72061766fe9SRichard Henderson 721eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 72261766fe9SRichard Henderson { 72361766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 72461766fe9SRichard Henderson } 72561766fe9SRichard Henderson 72661766fe9SRichard Henderson static void gen_excp_1(int exception) 72761766fe9SRichard Henderson { 728ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 72961766fe9SRichard Henderson } 73061766fe9SRichard Henderson 73131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 73261766fe9SRichard Henderson { 73361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 73461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 735129e9cc3SRichard Henderson nullify_save(ctx); 73661766fe9SRichard Henderson gen_excp_1(exception); 73731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 73861766fe9SRichard Henderson } 73961766fe9SRichard Henderson 74031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7411a19da0dSRichard Henderson { 74231234768SRichard Henderson nullify_over(ctx); 74329dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 744ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 74531234768SRichard Henderson gen_excp(ctx, exc); 74631234768SRichard Henderson return nullify_end(ctx); 7471a19da0dSRichard Henderson } 7481a19da0dSRichard Henderson 74931234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 75061766fe9SRichard Henderson { 75131234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 75261766fe9SRichard Henderson } 75361766fe9SRichard Henderson 75440f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 75540f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 75640f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 75740f9f908SRichard Henderson #else 758e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 759e1b5a5edSRichard Henderson do { \ 760e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 76131234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 762e1b5a5edSRichard Henderson } \ 763e1b5a5edSRichard Henderson } while (0) 76440f9f908SRichard Henderson #endif 765e1b5a5edSRichard Henderson 766eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 76761766fe9SRichard Henderson { 76857f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 76961766fe9SRichard Henderson } 77061766fe9SRichard Henderson 771129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 772129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 773129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 774129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 775129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 776129e9cc3SRichard Henderson { 777129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 778129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 779129e9cc3SRichard Henderson } 780129e9cc3SRichard Henderson 78161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 782eaa3783bSRichard Henderson target_ureg f, target_ureg b) 78361766fe9SRichard Henderson { 78461766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 78561766fe9SRichard Henderson tcg_gen_goto_tb(which); 786eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 787eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 78807ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 78961766fe9SRichard Henderson } else { 79061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 79161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 7927f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79361766fe9SRichard Henderson } 79461766fe9SRichard Henderson } 79561766fe9SRichard Henderson 796b47a4a02SSven Schnelle static bool cond_need_sv(int c) 797b47a4a02SSven Schnelle { 798b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 799b47a4a02SSven Schnelle } 800b47a4a02SSven Schnelle 801b47a4a02SSven Schnelle static bool cond_need_cb(int c) 802b47a4a02SSven Schnelle { 803b47a4a02SSven Schnelle return c == 4 || c == 5; 804b47a4a02SSven Schnelle } 805b47a4a02SSven Schnelle 806b47a4a02SSven Schnelle /* 807b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 808b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 809b47a4a02SSven Schnelle */ 810b2167459SRichard Henderson 811eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 812eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 813b2167459SRichard Henderson { 814b2167459SRichard Henderson DisasCond cond; 815eaa3783bSRichard Henderson TCGv_reg tmp; 816b2167459SRichard Henderson 817b2167459SRichard Henderson switch (cf >> 1) { 818b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 819b2167459SRichard Henderson cond = cond_make_f(); 820b2167459SRichard Henderson break; 821b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 822b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 823b2167459SRichard Henderson break; 824b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 825b47a4a02SSven Schnelle tmp = tcg_temp_new(); 826b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 827b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 828b2167459SRichard Henderson break; 829b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 830b47a4a02SSven Schnelle /* 831b47a4a02SSven Schnelle * Simplify: 832b47a4a02SSven Schnelle * (N ^ V) | Z 833b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 834b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 835b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 836b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 837b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 838b47a4a02SSven Schnelle */ 839b47a4a02SSven Schnelle tmp = tcg_temp_new(); 840b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 841b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 842b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 843b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 844b2167459SRichard Henderson break; 845b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 846b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 847b2167459SRichard Henderson break; 848b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 849b2167459SRichard Henderson tmp = tcg_temp_new(); 850eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 851eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 852b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 853b2167459SRichard Henderson break; 854b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 855b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 856b2167459SRichard Henderson break; 857b2167459SRichard Henderson case 7: /* OD / EV */ 858b2167459SRichard Henderson tmp = tcg_temp_new(); 859eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 860b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 861b2167459SRichard Henderson break; 862b2167459SRichard Henderson default: 863b2167459SRichard Henderson g_assert_not_reached(); 864b2167459SRichard Henderson } 865b2167459SRichard Henderson if (cf & 1) { 866b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 867b2167459SRichard Henderson } 868b2167459SRichard Henderson 869b2167459SRichard Henderson return cond; 870b2167459SRichard Henderson } 871b2167459SRichard Henderson 872b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 873b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 874b2167459SRichard Henderson deleted as unused. */ 875b2167459SRichard Henderson 876eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 877eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 878b2167459SRichard Henderson { 879b2167459SRichard Henderson DisasCond cond; 880b2167459SRichard Henderson 881b2167459SRichard Henderson switch (cf >> 1) { 882b2167459SRichard Henderson case 1: /* = / <> */ 883b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 884b2167459SRichard Henderson break; 885b2167459SRichard Henderson case 2: /* < / >= */ 886b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 887b2167459SRichard Henderson break; 888b2167459SRichard Henderson case 3: /* <= / > */ 889b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 890b2167459SRichard Henderson break; 891b2167459SRichard Henderson case 4: /* << / >>= */ 892b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 893b2167459SRichard Henderson break; 894b2167459SRichard Henderson case 5: /* <<= / >> */ 895b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 896b2167459SRichard Henderson break; 897b2167459SRichard Henderson default: 898b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 899b2167459SRichard Henderson } 900b2167459SRichard Henderson if (cf & 1) { 901b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 902b2167459SRichard Henderson } 903b2167459SRichard Henderson 904b2167459SRichard Henderson return cond; 905b2167459SRichard Henderson } 906b2167459SRichard Henderson 907df0232feSRichard Henderson /* 908df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 909df0232feSRichard Henderson * computed, and use of them is undefined. 910df0232feSRichard Henderson * 911df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 912df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 913df0232feSRichard Henderson * how cases c={2,3} are treated. 914df0232feSRichard Henderson */ 915b2167459SRichard Henderson 916eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 917b2167459SRichard Henderson { 918df0232feSRichard Henderson switch (cf) { 919df0232feSRichard Henderson case 0: /* never */ 920df0232feSRichard Henderson case 9: /* undef, C */ 921df0232feSRichard Henderson case 11: /* undef, C & !Z */ 922df0232feSRichard Henderson case 12: /* undef, V */ 923df0232feSRichard Henderson return cond_make_f(); 924df0232feSRichard Henderson 925df0232feSRichard Henderson case 1: /* true */ 926df0232feSRichard Henderson case 8: /* undef, !C */ 927df0232feSRichard Henderson case 10: /* undef, !C | Z */ 928df0232feSRichard Henderson case 13: /* undef, !V */ 929df0232feSRichard Henderson return cond_make_t(); 930df0232feSRichard Henderson 931df0232feSRichard Henderson case 2: /* == */ 932df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 933df0232feSRichard Henderson case 3: /* <> */ 934df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 935df0232feSRichard Henderson case 4: /* < */ 936df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 937df0232feSRichard Henderson case 5: /* >= */ 938df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 939df0232feSRichard Henderson case 6: /* <= */ 940df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 941df0232feSRichard Henderson case 7: /* > */ 942df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 943df0232feSRichard Henderson 944df0232feSRichard Henderson case 14: /* OD */ 945df0232feSRichard Henderson case 15: /* EV */ 946df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 947df0232feSRichard Henderson 948df0232feSRichard Henderson default: 949df0232feSRichard Henderson g_assert_not_reached(); 950b2167459SRichard Henderson } 951b2167459SRichard Henderson } 952b2167459SRichard Henderson 95398cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 95498cd9ca7SRichard Henderson 955eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 95698cd9ca7SRichard Henderson { 95798cd9ca7SRichard Henderson unsigned c, f; 95898cd9ca7SRichard Henderson 95998cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 96098cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 96198cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 96298cd9ca7SRichard Henderson c = orig & 3; 96398cd9ca7SRichard Henderson if (c == 3) { 96498cd9ca7SRichard Henderson c = 7; 96598cd9ca7SRichard Henderson } 96698cd9ca7SRichard Henderson f = (orig & 4) / 4; 96798cd9ca7SRichard Henderson 96898cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 96998cd9ca7SRichard Henderson } 97098cd9ca7SRichard Henderson 971b2167459SRichard Henderson /* Similar, but for unit conditions. */ 972b2167459SRichard Henderson 973eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 974eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 975b2167459SRichard Henderson { 976b2167459SRichard Henderson DisasCond cond; 977eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 978b2167459SRichard Henderson 979b2167459SRichard Henderson if (cf & 8) { 980b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 981b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 982b2167459SRichard Henderson * leaves us with carry bits spread across two words. 983b2167459SRichard Henderson */ 984b2167459SRichard Henderson cb = tcg_temp_new(); 985b2167459SRichard Henderson tmp = tcg_temp_new(); 986eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 987eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 988eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 989eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 990b2167459SRichard Henderson } 991b2167459SRichard Henderson 992b2167459SRichard Henderson switch (cf >> 1) { 993b2167459SRichard Henderson case 0: /* never / TR */ 994b2167459SRichard Henderson case 1: /* undefined */ 995b2167459SRichard Henderson case 5: /* undefined */ 996b2167459SRichard Henderson cond = cond_make_f(); 997b2167459SRichard Henderson break; 998b2167459SRichard Henderson 999b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1000b2167459SRichard Henderson /* See hasless(v,1) from 1001b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1002b2167459SRichard Henderson */ 1003b2167459SRichard Henderson tmp = tcg_temp_new(); 1004eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1005eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1006eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1007b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1008b2167459SRichard Henderson break; 1009b2167459SRichard Henderson 1010b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1011b2167459SRichard Henderson tmp = tcg_temp_new(); 1012eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1013eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1014eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1015b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1016b2167459SRichard Henderson break; 1017b2167459SRichard Henderson 1018b2167459SRichard Henderson case 4: /* SDC / NDC */ 1019eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1020b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1021b2167459SRichard Henderson break; 1022b2167459SRichard Henderson 1023b2167459SRichard Henderson case 6: /* SBC / NBC */ 1024eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1025b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1026b2167459SRichard Henderson break; 1027b2167459SRichard Henderson 1028b2167459SRichard Henderson case 7: /* SHC / NHC */ 1029eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1030b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1031b2167459SRichard Henderson break; 1032b2167459SRichard Henderson 1033b2167459SRichard Henderson default: 1034b2167459SRichard Henderson g_assert_not_reached(); 1035b2167459SRichard Henderson } 1036b2167459SRichard Henderson if (cf & 1) { 1037b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1038b2167459SRichard Henderson } 1039b2167459SRichard Henderson 1040b2167459SRichard Henderson return cond; 1041b2167459SRichard Henderson } 1042b2167459SRichard Henderson 1043b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1044eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1045eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1046b2167459SRichard Henderson { 1047e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1048eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1049b2167459SRichard Henderson 1050eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1051eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1052eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1053b2167459SRichard Henderson 1054b2167459SRichard Henderson return sv; 1055b2167459SRichard Henderson } 1056b2167459SRichard Henderson 1057b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1058eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1059eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1060b2167459SRichard Henderson { 1061e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1062eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1063b2167459SRichard Henderson 1064eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1065eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1066eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1067b2167459SRichard Henderson 1068b2167459SRichard Henderson return sv; 1069b2167459SRichard Henderson } 1070b2167459SRichard Henderson 107131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1072eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1073eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1074b2167459SRichard Henderson { 1075eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1076b2167459SRichard Henderson unsigned c = cf >> 1; 1077b2167459SRichard Henderson DisasCond cond; 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson dest = tcg_temp_new(); 1080f764718dSRichard Henderson cb = NULL; 1081f764718dSRichard Henderson cb_msb = NULL; 1082b2167459SRichard Henderson 1083b2167459SRichard Henderson if (shift) { 1084e12c6309SRichard Henderson tmp = tcg_temp_new(); 1085eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1086b2167459SRichard Henderson in1 = tmp; 1087b2167459SRichard Henderson } 1088b2167459SRichard Henderson 1089b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 109029dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1091e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1092eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1093b2167459SRichard Henderson if (is_c) { 1094eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1095b2167459SRichard Henderson } 1096b2167459SRichard Henderson if (!is_l) { 1097e12c6309SRichard Henderson cb = tcg_temp_new(); 1098eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1099eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1100b2167459SRichard Henderson } 1101b2167459SRichard Henderson } else { 1102eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1103b2167459SRichard Henderson if (is_c) { 1104eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1105b2167459SRichard Henderson } 1106b2167459SRichard Henderson } 1107b2167459SRichard Henderson 1108b2167459SRichard Henderson /* Compute signed overflow if required. */ 1109f764718dSRichard Henderson sv = NULL; 1110b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1111b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1112b2167459SRichard Henderson if (is_tsv) { 1113b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1114ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1115b2167459SRichard Henderson } 1116b2167459SRichard Henderson } 1117b2167459SRichard Henderson 1118b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1119b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1120b2167459SRichard Henderson if (is_tc) { 1121b2167459SRichard Henderson tmp = tcg_temp_new(); 1122eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1123ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1124b2167459SRichard Henderson } 1125b2167459SRichard Henderson 1126b2167459SRichard Henderson /* Write back the result. */ 1127b2167459SRichard Henderson if (!is_l) { 1128b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1129b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1130b2167459SRichard Henderson } 1131b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1132b2167459SRichard Henderson 1133b2167459SRichard Henderson /* Install the new nullification. */ 1134b2167459SRichard Henderson cond_free(&ctx->null_cond); 1135b2167459SRichard Henderson ctx->null_cond = cond; 1136b2167459SRichard Henderson } 1137b2167459SRichard Henderson 11380c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11390c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11400c982a28SRichard Henderson { 11410c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11420c982a28SRichard Henderson 11430c982a28SRichard Henderson if (a->cf) { 11440c982a28SRichard Henderson nullify_over(ctx); 11450c982a28SRichard Henderson } 11460c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11470c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11480c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11490c982a28SRichard Henderson return nullify_end(ctx); 11500c982a28SRichard Henderson } 11510c982a28SRichard Henderson 11520588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11530588e061SRichard Henderson bool is_tsv, bool is_tc) 11540588e061SRichard Henderson { 11550588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11560588e061SRichard Henderson 11570588e061SRichard Henderson if (a->cf) { 11580588e061SRichard Henderson nullify_over(ctx); 11590588e061SRichard Henderson } 1160*d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 11610588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11620588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11630588e061SRichard Henderson return nullify_end(ctx); 11640588e061SRichard Henderson } 11650588e061SRichard Henderson 116631234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1167eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1168eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1169b2167459SRichard Henderson { 1170eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1171b2167459SRichard Henderson unsigned c = cf >> 1; 1172b2167459SRichard Henderson DisasCond cond; 1173b2167459SRichard Henderson 1174b2167459SRichard Henderson dest = tcg_temp_new(); 1175b2167459SRichard Henderson cb = tcg_temp_new(); 1176b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1177b2167459SRichard Henderson 117829dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1179b2167459SRichard Henderson if (is_b) { 1180b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1181eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1182eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1183eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1184eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1185eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1186b2167459SRichard Henderson } else { 1187b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1188b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1189eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1190eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1191eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1192eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1193b2167459SRichard Henderson } 1194b2167459SRichard Henderson 1195b2167459SRichard Henderson /* Compute signed overflow if required. */ 1196f764718dSRichard Henderson sv = NULL; 1197b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1198b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1199b2167459SRichard Henderson if (is_tsv) { 1200ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1201b2167459SRichard Henderson } 1202b2167459SRichard Henderson } 1203b2167459SRichard Henderson 1204b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1205b2167459SRichard Henderson if (!is_b) { 1206b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1207b2167459SRichard Henderson } else { 1208b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1209b2167459SRichard Henderson } 1210b2167459SRichard Henderson 1211b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1212b2167459SRichard Henderson if (is_tc) { 1213b2167459SRichard Henderson tmp = tcg_temp_new(); 1214eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1215ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1216b2167459SRichard Henderson } 1217b2167459SRichard Henderson 1218b2167459SRichard Henderson /* Write back the result. */ 1219b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1220b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1221b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1222b2167459SRichard Henderson 1223b2167459SRichard Henderson /* Install the new nullification. */ 1224b2167459SRichard Henderson cond_free(&ctx->null_cond); 1225b2167459SRichard Henderson ctx->null_cond = cond; 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson 12280c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12290c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12300c982a28SRichard Henderson { 12310c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12320c982a28SRichard Henderson 12330c982a28SRichard Henderson if (a->cf) { 12340c982a28SRichard Henderson nullify_over(ctx); 12350c982a28SRichard Henderson } 12360c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12370c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12380c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12390c982a28SRichard Henderson return nullify_end(ctx); 12400c982a28SRichard Henderson } 12410c982a28SRichard Henderson 12420588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12430588e061SRichard Henderson { 12440588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12450588e061SRichard Henderson 12460588e061SRichard Henderson if (a->cf) { 12470588e061SRichard Henderson nullify_over(ctx); 12480588e061SRichard Henderson } 1249*d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12500588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12510588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12520588e061SRichard Henderson return nullify_end(ctx); 12530588e061SRichard Henderson } 12540588e061SRichard Henderson 125531234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1256eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1257b2167459SRichard Henderson { 1258eaa3783bSRichard Henderson TCGv_reg dest, sv; 1259b2167459SRichard Henderson DisasCond cond; 1260b2167459SRichard Henderson 1261b2167459SRichard Henderson dest = tcg_temp_new(); 1262eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1263b2167459SRichard Henderson 1264b2167459SRichard Henderson /* Compute signed overflow if required. */ 1265f764718dSRichard Henderson sv = NULL; 1266b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1267b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1268b2167459SRichard Henderson } 1269b2167459SRichard Henderson 1270b2167459SRichard Henderson /* Form the condition for the compare. */ 1271b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1272b2167459SRichard Henderson 1273b2167459SRichard Henderson /* Clear. */ 1274eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1275b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Install the new nullification. */ 1278b2167459SRichard Henderson cond_free(&ctx->null_cond); 1279b2167459SRichard Henderson ctx->null_cond = cond; 1280b2167459SRichard Henderson } 1281b2167459SRichard Henderson 128231234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1283eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1284eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1285b2167459SRichard Henderson { 1286eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1287b2167459SRichard Henderson 1288b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1289b2167459SRichard Henderson fn(dest, in1, in2); 1290b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1291b2167459SRichard Henderson 1292b2167459SRichard Henderson /* Install the new nullification. */ 1293b2167459SRichard Henderson cond_free(&ctx->null_cond); 1294b2167459SRichard Henderson if (cf) { 1295b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1296b2167459SRichard Henderson } 1297b2167459SRichard Henderson } 1298b2167459SRichard Henderson 12990c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13000c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13010c982a28SRichard Henderson { 13020c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13030c982a28SRichard Henderson 13040c982a28SRichard Henderson if (a->cf) { 13050c982a28SRichard Henderson nullify_over(ctx); 13060c982a28SRichard Henderson } 13070c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13080c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13090c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13100c982a28SRichard Henderson return nullify_end(ctx); 13110c982a28SRichard Henderson } 13120c982a28SRichard Henderson 131331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1314eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1315eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1316b2167459SRichard Henderson { 1317eaa3783bSRichard Henderson TCGv_reg dest; 1318b2167459SRichard Henderson DisasCond cond; 1319b2167459SRichard Henderson 1320b2167459SRichard Henderson if (cf == 0) { 1321b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1322b2167459SRichard Henderson fn(dest, in1, in2); 1323b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1324b2167459SRichard Henderson cond_free(&ctx->null_cond); 1325b2167459SRichard Henderson } else { 1326b2167459SRichard Henderson dest = tcg_temp_new(); 1327b2167459SRichard Henderson fn(dest, in1, in2); 1328b2167459SRichard Henderson 1329b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson if (is_tc) { 1332eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1333eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1334ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1335b2167459SRichard Henderson } 1336b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1337b2167459SRichard Henderson 1338b2167459SRichard Henderson cond_free(&ctx->null_cond); 1339b2167459SRichard Henderson ctx->null_cond = cond; 1340b2167459SRichard Henderson } 1341b2167459SRichard Henderson } 1342b2167459SRichard Henderson 134386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13448d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13458d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13468d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13478d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 134886f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 134986f8d05fSRichard Henderson { 135086f8d05fSRichard Henderson TCGv_ptr ptr; 135186f8d05fSRichard Henderson TCGv_reg tmp; 135286f8d05fSRichard Henderson TCGv_i64 spc; 135386f8d05fSRichard Henderson 135486f8d05fSRichard Henderson if (sp != 0) { 13558d6ae7fbSRichard Henderson if (sp < 0) { 13568d6ae7fbSRichard Henderson sp = ~sp; 13578d6ae7fbSRichard Henderson } 1358a6779861SRichard Henderson spc = tcg_temp_new_tl(); 13598d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13608d6ae7fbSRichard Henderson return spc; 136186f8d05fSRichard Henderson } 1362494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1363494737b7SRichard Henderson return cpu_srH; 1364494737b7SRichard Henderson } 136586f8d05fSRichard Henderson 136686f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 136786f8d05fSRichard Henderson tmp = tcg_temp_new(); 1368a6779861SRichard Henderson spc = tcg_temp_new_tl(); 136986f8d05fSRichard Henderson 137086f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 137186f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 137286f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 137386f8d05fSRichard Henderson 1374ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 137586f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 137686f8d05fSRichard Henderson 137786f8d05fSRichard Henderson return spc; 137886f8d05fSRichard Henderson } 137986f8d05fSRichard Henderson #endif 138086f8d05fSRichard Henderson 138186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 138286f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 138386f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 138486f8d05fSRichard Henderson { 138586f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 138686f8d05fSRichard Henderson TCGv_reg ofs; 138786f8d05fSRichard Henderson 138886f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 138986f8d05fSRichard Henderson if (rx) { 1390e12c6309SRichard Henderson ofs = tcg_temp_new(); 139186f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 139286f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 139386f8d05fSRichard Henderson } else if (disp || modify) { 1394e12c6309SRichard Henderson ofs = tcg_temp_new(); 139586f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 139686f8d05fSRichard Henderson } else { 139786f8d05fSRichard Henderson ofs = base; 139886f8d05fSRichard Henderson } 139986f8d05fSRichard Henderson 140086f8d05fSRichard Henderson *pofs = ofs; 140186f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 140286f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 140386f8d05fSRichard Henderson #else 1404a6779861SRichard Henderson TCGv_tl addr = tcg_temp_new_tl(); 140586f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1406494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 140786f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 140886f8d05fSRichard Henderson } 140986f8d05fSRichard Henderson if (!is_phys) { 141086f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 141186f8d05fSRichard Henderson } 141286f8d05fSRichard Henderson *pgva = addr; 141386f8d05fSRichard Henderson #endif 141486f8d05fSRichard Henderson } 141586f8d05fSRichard Henderson 141696d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 141796d6407fSRichard Henderson * < 0 for pre-modify, 141896d6407fSRichard Henderson * > 0 for post-modify, 141996d6407fSRichard Henderson * = 0 for no base register update. 142096d6407fSRichard Henderson */ 142196d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1422eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 142314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 142496d6407fSRichard Henderson { 142586f8d05fSRichard Henderson TCGv_reg ofs; 142686f8d05fSRichard Henderson TCGv_tl addr; 142796d6407fSRichard Henderson 142896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 142996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 143096d6407fSRichard Henderson 143186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 143286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1433217d1a5eSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 143486f8d05fSRichard Henderson if (modify) { 143586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 143696d6407fSRichard Henderson } 143796d6407fSRichard Henderson } 143896d6407fSRichard Henderson 143996d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1440eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 144296d6407fSRichard Henderson { 144386f8d05fSRichard Henderson TCGv_reg ofs; 144486f8d05fSRichard Henderson TCGv_tl addr; 144596d6407fSRichard Henderson 144696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144896d6407fSRichard Henderson 144986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1451217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 145286f8d05fSRichard Henderson if (modify) { 145386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145496d6407fSRichard Henderson } 145596d6407fSRichard Henderson } 145696d6407fSRichard Henderson 145796d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1458eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146096d6407fSRichard Henderson { 146186f8d05fSRichard Henderson TCGv_reg ofs; 146286f8d05fSRichard Henderson TCGv_tl addr; 146396d6407fSRichard Henderson 146496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146696d6407fSRichard Henderson 146786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1469217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147086f8d05fSRichard Henderson if (modify) { 147186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147296d6407fSRichard Henderson } 147396d6407fSRichard Henderson } 147496d6407fSRichard Henderson 147596d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1476eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147896d6407fSRichard Henderson { 147986f8d05fSRichard Henderson TCGv_reg ofs; 148086f8d05fSRichard Henderson TCGv_tl addr; 148196d6407fSRichard Henderson 148296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148496d6407fSRichard Henderson 148586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1487217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148886f8d05fSRichard Henderson if (modify) { 148986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149096d6407fSRichard Henderson } 149196d6407fSRichard Henderson } 149296d6407fSRichard Henderson 1493eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1494eaa3783bSRichard Henderson #define do_load_reg do_load_64 1495eaa3783bSRichard Henderson #define do_store_reg do_store_64 149696d6407fSRichard Henderson #else 1497eaa3783bSRichard Henderson #define do_load_reg do_load_32 1498eaa3783bSRichard Henderson #define do_store_reg do_store_32 149996d6407fSRichard Henderson #endif 150096d6407fSRichard Henderson 15011cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1502eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150496d6407fSRichard Henderson { 1505eaa3783bSRichard Henderson TCGv_reg dest; 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson nullify_over(ctx); 150896d6407fSRichard Henderson 150996d6407fSRichard Henderson if (modify == 0) { 151096d6407fSRichard Henderson /* No base register update. */ 151196d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 151296d6407fSRichard Henderson } else { 151396d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1514e12c6309SRichard Henderson dest = tcg_temp_new(); 151596d6407fSRichard Henderson } 151686f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 151796d6407fSRichard Henderson save_gpr(ctx, rt, dest); 151896d6407fSRichard Henderson 15191cd012a5SRichard Henderson return nullify_end(ctx); 152096d6407fSRichard Henderson } 152196d6407fSRichard Henderson 1522740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1523eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152486f8d05fSRichard Henderson unsigned sp, int modify) 152596d6407fSRichard Henderson { 152696d6407fSRichard Henderson TCGv_i32 tmp; 152796d6407fSRichard Henderson 152896d6407fSRichard Henderson nullify_over(ctx); 152996d6407fSRichard Henderson 153096d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 153186f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 153296d6407fSRichard Henderson save_frw_i32(rt, tmp); 153396d6407fSRichard Henderson 153496d6407fSRichard Henderson if (rt == 0) { 1535ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 153696d6407fSRichard Henderson } 153796d6407fSRichard Henderson 1538740038d7SRichard Henderson return nullify_end(ctx); 153996d6407fSRichard Henderson } 154096d6407fSRichard Henderson 1541740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1542740038d7SRichard Henderson { 1543740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1544740038d7SRichard Henderson a->disp, a->sp, a->m); 1545740038d7SRichard Henderson } 1546740038d7SRichard Henderson 1547740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1548eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154986f8d05fSRichard Henderson unsigned sp, int modify) 155096d6407fSRichard Henderson { 155196d6407fSRichard Henderson TCGv_i64 tmp; 155296d6407fSRichard Henderson 155396d6407fSRichard Henderson nullify_over(ctx); 155496d6407fSRichard Henderson 155596d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1556fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 155796d6407fSRichard Henderson save_frd(rt, tmp); 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson if (rt == 0) { 1560ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 156196d6407fSRichard Henderson } 156296d6407fSRichard Henderson 1563740038d7SRichard Henderson return nullify_end(ctx); 1564740038d7SRichard Henderson } 1565740038d7SRichard Henderson 1566740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1567740038d7SRichard Henderson { 1568740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1569740038d7SRichard Henderson a->disp, a->sp, a->m); 157096d6407fSRichard Henderson } 157196d6407fSRichard Henderson 15721cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 157386f8d05fSRichard Henderson target_sreg disp, unsigned sp, 157414776ab5STony Nguyen int modify, MemOp mop) 157596d6407fSRichard Henderson { 157696d6407fSRichard Henderson nullify_over(ctx); 157786f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 15781cd012a5SRichard Henderson return nullify_end(ctx); 157996d6407fSRichard Henderson } 158096d6407fSRichard Henderson 1581740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1582eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158386f8d05fSRichard Henderson unsigned sp, int modify) 158496d6407fSRichard Henderson { 158596d6407fSRichard Henderson TCGv_i32 tmp; 158696d6407fSRichard Henderson 158796d6407fSRichard Henderson nullify_over(ctx); 158896d6407fSRichard Henderson 158996d6407fSRichard Henderson tmp = load_frw_i32(rt); 159086f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 159196d6407fSRichard Henderson 1592740038d7SRichard Henderson return nullify_end(ctx); 159396d6407fSRichard Henderson } 159496d6407fSRichard Henderson 1595740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1596740038d7SRichard Henderson { 1597740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1598740038d7SRichard Henderson a->disp, a->sp, a->m); 1599740038d7SRichard Henderson } 1600740038d7SRichard Henderson 1601740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1602eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160386f8d05fSRichard Henderson unsigned sp, int modify) 160496d6407fSRichard Henderson { 160596d6407fSRichard Henderson TCGv_i64 tmp; 160696d6407fSRichard Henderson 160796d6407fSRichard Henderson nullify_over(ctx); 160896d6407fSRichard Henderson 160996d6407fSRichard Henderson tmp = load_frd(rt); 1610fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 161196d6407fSRichard Henderson 1612740038d7SRichard Henderson return nullify_end(ctx); 1613740038d7SRichard Henderson } 1614740038d7SRichard Henderson 1615740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1616740038d7SRichard Henderson { 1617740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1618740038d7SRichard Henderson a->disp, a->sp, a->m); 161996d6407fSRichard Henderson } 162096d6407fSRichard Henderson 16211ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1622ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1623ebe9383cSRichard Henderson { 1624ebe9383cSRichard Henderson TCGv_i32 tmp; 1625ebe9383cSRichard Henderson 1626ebe9383cSRichard Henderson nullify_over(ctx); 1627ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1628ebe9383cSRichard Henderson 1629ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1630ebe9383cSRichard Henderson 1631ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16321ca74648SRichard Henderson return nullify_end(ctx); 1633ebe9383cSRichard Henderson } 1634ebe9383cSRichard Henderson 16351ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1636ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1637ebe9383cSRichard Henderson { 1638ebe9383cSRichard Henderson TCGv_i32 dst; 1639ebe9383cSRichard Henderson TCGv_i64 src; 1640ebe9383cSRichard Henderson 1641ebe9383cSRichard Henderson nullify_over(ctx); 1642ebe9383cSRichard Henderson src = load_frd(ra); 1643ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1644ebe9383cSRichard Henderson 1645ad75a51eSRichard Henderson func(dst, tcg_env, src); 1646ebe9383cSRichard Henderson 1647ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16481ca74648SRichard Henderson return nullify_end(ctx); 1649ebe9383cSRichard Henderson } 1650ebe9383cSRichard Henderson 16511ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1652ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1653ebe9383cSRichard Henderson { 1654ebe9383cSRichard Henderson TCGv_i64 tmp; 1655ebe9383cSRichard Henderson 1656ebe9383cSRichard Henderson nullify_over(ctx); 1657ebe9383cSRichard Henderson tmp = load_frd0(ra); 1658ebe9383cSRichard Henderson 1659ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1660ebe9383cSRichard Henderson 1661ebe9383cSRichard Henderson save_frd(rt, tmp); 16621ca74648SRichard Henderson return nullify_end(ctx); 1663ebe9383cSRichard Henderson } 1664ebe9383cSRichard Henderson 16651ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1666ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1667ebe9383cSRichard Henderson { 1668ebe9383cSRichard Henderson TCGv_i32 src; 1669ebe9383cSRichard Henderson TCGv_i64 dst; 1670ebe9383cSRichard Henderson 1671ebe9383cSRichard Henderson nullify_over(ctx); 1672ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1673ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1674ebe9383cSRichard Henderson 1675ad75a51eSRichard Henderson func(dst, tcg_env, src); 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson save_frd(rt, dst); 16781ca74648SRichard Henderson return nullify_end(ctx); 1679ebe9383cSRichard Henderson } 1680ebe9383cSRichard Henderson 16811ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1682ebe9383cSRichard Henderson unsigned ra, unsigned rb, 168331234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1684ebe9383cSRichard Henderson { 1685ebe9383cSRichard Henderson TCGv_i32 a, b; 1686ebe9383cSRichard Henderson 1687ebe9383cSRichard Henderson nullify_over(ctx); 1688ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1689ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1690ebe9383cSRichard Henderson 1691ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1692ebe9383cSRichard Henderson 1693ebe9383cSRichard Henderson save_frw_i32(rt, a); 16941ca74648SRichard Henderson return nullify_end(ctx); 1695ebe9383cSRichard Henderson } 1696ebe9383cSRichard Henderson 16971ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1698ebe9383cSRichard Henderson unsigned ra, unsigned rb, 169931234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1700ebe9383cSRichard Henderson { 1701ebe9383cSRichard Henderson TCGv_i64 a, b; 1702ebe9383cSRichard Henderson 1703ebe9383cSRichard Henderson nullify_over(ctx); 1704ebe9383cSRichard Henderson a = load_frd0(ra); 1705ebe9383cSRichard Henderson b = load_frd0(rb); 1706ebe9383cSRichard Henderson 1707ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1708ebe9383cSRichard Henderson 1709ebe9383cSRichard Henderson save_frd(rt, a); 17101ca74648SRichard Henderson return nullify_end(ctx); 1711ebe9383cSRichard Henderson } 1712ebe9383cSRichard Henderson 171398cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 171498cd9ca7SRichard Henderson have already had nullification handled. */ 171501afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 171698cd9ca7SRichard Henderson unsigned link, bool is_n) 171798cd9ca7SRichard Henderson { 171898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 171998cd9ca7SRichard Henderson if (link != 0) { 172098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 172198cd9ca7SRichard Henderson } 172298cd9ca7SRichard Henderson ctx->iaoq_n = dest; 172398cd9ca7SRichard Henderson if (is_n) { 172498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 172598cd9ca7SRichard Henderson } 172698cd9ca7SRichard Henderson } else { 172798cd9ca7SRichard Henderson nullify_over(ctx); 172898cd9ca7SRichard Henderson 172998cd9ca7SRichard Henderson if (link != 0) { 173098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 173198cd9ca7SRichard Henderson } 173298cd9ca7SRichard Henderson 173398cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 173498cd9ca7SRichard Henderson nullify_set(ctx, 0); 173598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 173698cd9ca7SRichard Henderson } else { 173798cd9ca7SRichard Henderson nullify_set(ctx, is_n); 173898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 173998cd9ca7SRichard Henderson } 174098cd9ca7SRichard Henderson 174131234768SRichard Henderson nullify_end(ctx); 174298cd9ca7SRichard Henderson 174398cd9ca7SRichard Henderson nullify_set(ctx, 0); 174498cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 174531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 174698cd9ca7SRichard Henderson } 174701afb7beSRichard Henderson return true; 174898cd9ca7SRichard Henderson } 174998cd9ca7SRichard Henderson 175098cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 175198cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 175201afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 175398cd9ca7SRichard Henderson DisasCond *cond) 175498cd9ca7SRichard Henderson { 1755eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 175698cd9ca7SRichard Henderson TCGLabel *taken = NULL; 175798cd9ca7SRichard Henderson TCGCond c = cond->c; 175898cd9ca7SRichard Henderson bool n; 175998cd9ca7SRichard Henderson 176098cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 176198cd9ca7SRichard Henderson 176298cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 176398cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 176401afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 176598cd9ca7SRichard Henderson } 176698cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 176701afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 176898cd9ca7SRichard Henderson } 176998cd9ca7SRichard Henderson 177098cd9ca7SRichard Henderson taken = gen_new_label(); 1771eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 177298cd9ca7SRichard Henderson cond_free(cond); 177398cd9ca7SRichard Henderson 177498cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 177598cd9ca7SRichard Henderson n = is_n && disp < 0; 177698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 177798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1778a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 177998cd9ca7SRichard Henderson } else { 178098cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 178198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 178298cd9ca7SRichard Henderson ctx->null_lab = NULL; 178398cd9ca7SRichard Henderson } 178498cd9ca7SRichard Henderson nullify_set(ctx, n); 1785c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1786c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1787c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1788c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1789c301f34eSRichard Henderson } 1790a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 179198cd9ca7SRichard Henderson } 179298cd9ca7SRichard Henderson 179398cd9ca7SRichard Henderson gen_set_label(taken); 179498cd9ca7SRichard Henderson 179598cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 179698cd9ca7SRichard Henderson n = is_n && disp >= 0; 179798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1799a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 180098cd9ca7SRichard Henderson } else { 180198cd9ca7SRichard Henderson nullify_set(ctx, n); 1802a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 180398cd9ca7SRichard Henderson } 180498cd9ca7SRichard Henderson 180598cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 180698cd9ca7SRichard Henderson if (ctx->null_lab) { 180798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180898cd9ca7SRichard Henderson ctx->null_lab = NULL; 180931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 181098cd9ca7SRichard Henderson } else { 181131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 181298cd9ca7SRichard Henderson } 181301afb7beSRichard Henderson return true; 181498cd9ca7SRichard Henderson } 181598cd9ca7SRichard Henderson 181698cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 181798cd9ca7SRichard Henderson nullification of the branch itself. */ 181801afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 181998cd9ca7SRichard Henderson unsigned link, bool is_n) 182098cd9ca7SRichard Henderson { 1821eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 182298cd9ca7SRichard Henderson TCGCond c; 182398cd9ca7SRichard Henderson 182498cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 182598cd9ca7SRichard Henderson 182698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 182798cd9ca7SRichard Henderson if (link != 0) { 182898cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182998cd9ca7SRichard Henderson } 1830e12c6309SRichard Henderson next = tcg_temp_new(); 1831eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 183298cd9ca7SRichard Henderson if (is_n) { 1833c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1834c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1835c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1836c301f34eSRichard Henderson nullify_set(ctx, 0); 183731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 183801afb7beSRichard Henderson return true; 1839c301f34eSRichard Henderson } 184098cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 184198cd9ca7SRichard Henderson } 1842c301f34eSRichard Henderson ctx->iaoq_n = -1; 1843c301f34eSRichard Henderson ctx->iaoq_n_var = next; 184498cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 184598cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 184698cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18474137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 184898cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 184998cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 185098cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 185198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 185298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 185398cd9ca7SRichard Henderson 185498cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 185598cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 185698cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1857eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1858eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 185998cd9ca7SRichard Henderson 186098cd9ca7SRichard Henderson nullify_over(ctx); 186198cd9ca7SRichard Henderson if (link != 0) { 1862eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 186398cd9ca7SRichard Henderson } 18647f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 186501afb7beSRichard Henderson return nullify_end(ctx); 186698cd9ca7SRichard Henderson } else { 186798cd9ca7SRichard Henderson c = ctx->null_cond.c; 186898cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 186998cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 187098cd9ca7SRichard Henderson 187198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1872e12c6309SRichard Henderson next = tcg_temp_new(); 187398cd9ca7SRichard Henderson 187498cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1875eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 187698cd9ca7SRichard Henderson ctx->iaoq_n = -1; 187798cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson if (link != 0) { 1880eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 188198cd9ca7SRichard Henderson } 188298cd9ca7SRichard Henderson 188398cd9ca7SRichard Henderson if (is_n) { 188498cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 188598cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 188698cd9ca7SRichard Henderson to the branch. */ 1887eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 188898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188998cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 189098cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 189198cd9ca7SRichard Henderson } else { 189298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 189398cd9ca7SRichard Henderson } 189498cd9ca7SRichard Henderson } 189501afb7beSRichard Henderson return true; 189698cd9ca7SRichard Henderson } 189798cd9ca7SRichard Henderson 1898660eefe1SRichard Henderson /* Implement 1899660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1900660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1901660eefe1SRichard Henderson * else 1902660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1903660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1904660eefe1SRichard Henderson */ 1905660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1906660eefe1SRichard Henderson { 1907660eefe1SRichard Henderson TCGv_reg dest; 1908660eefe1SRichard Henderson switch (ctx->privilege) { 1909660eefe1SRichard Henderson case 0: 1910660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1911660eefe1SRichard Henderson return offset; 1912660eefe1SRichard Henderson case 3: 1913993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1914e12c6309SRichard Henderson dest = tcg_temp_new(); 1915660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1916660eefe1SRichard Henderson break; 1917660eefe1SRichard Henderson default: 1918e12c6309SRichard Henderson dest = tcg_temp_new(); 1919660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1920660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1921660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1922660eefe1SRichard Henderson break; 1923660eefe1SRichard Henderson } 1924660eefe1SRichard Henderson return dest; 1925660eefe1SRichard Henderson } 1926660eefe1SRichard Henderson 1927ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19287ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19297ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19307ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19317ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19327ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19337ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19347ad439dfSRichard Henderson aforementioned BE. */ 193531234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19367ad439dfSRichard Henderson { 19377ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19387ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19398b81968cSMichael Tokarev next insn within the privileged page. */ 19407ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19417ad439dfSRichard Henderson case TCG_COND_NEVER: 19427ad439dfSRichard Henderson break; 19437ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1944eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19457ad439dfSRichard Henderson goto do_sigill; 19467ad439dfSRichard Henderson default: 19477ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19487ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19497ad439dfSRichard Henderson g_assert_not_reached(); 19507ad439dfSRichard Henderson } 19517ad439dfSRichard Henderson 19527ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19537ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19547ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19557ad439dfSRichard Henderson under such conditions. */ 19567ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19577ad439dfSRichard Henderson goto do_sigill; 19587ad439dfSRichard Henderson } 19597ad439dfSRichard Henderson 1960ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19617ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19622986721dSRichard Henderson gen_excp_1(EXCP_IMP); 196331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 196431234768SRichard Henderson break; 19657ad439dfSRichard Henderson 19667ad439dfSRichard Henderson case 0xb0: /* LWS */ 19677ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 196831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 196931234768SRichard Henderson break; 19707ad439dfSRichard Henderson 19717ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 1972ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 1973ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1974eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 197531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 197631234768SRichard Henderson break; 19777ad439dfSRichard Henderson 19787ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19797ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 198031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198131234768SRichard Henderson break; 19827ad439dfSRichard Henderson 19837ad439dfSRichard Henderson default: 19847ad439dfSRichard Henderson do_sigill: 19852986721dSRichard Henderson gen_excp_1(EXCP_ILL); 198631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198731234768SRichard Henderson break; 19887ad439dfSRichard Henderson } 19897ad439dfSRichard Henderson } 1990ba1d0b44SRichard Henderson #endif 19917ad439dfSRichard Henderson 1992deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 1993b2167459SRichard Henderson { 1994b2167459SRichard Henderson cond_free(&ctx->null_cond); 199531234768SRichard Henderson return true; 1996b2167459SRichard Henderson } 1997b2167459SRichard Henderson 199840f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 199998a9cb79SRichard Henderson { 200031234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 200198a9cb79SRichard Henderson } 200298a9cb79SRichard Henderson 2003e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 200498a9cb79SRichard Henderson { 200598a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 200698a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 200798a9cb79SRichard Henderson 200898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 200931234768SRichard Henderson return true; 201098a9cb79SRichard Henderson } 201198a9cb79SRichard Henderson 2012c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 201398a9cb79SRichard Henderson { 2014c603e14aSRichard Henderson unsigned rt = a->t; 2015eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2016eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 201798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 201898a9cb79SRichard Henderson 201998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 202031234768SRichard Henderson return true; 202198a9cb79SRichard Henderson } 202298a9cb79SRichard Henderson 2023c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 202498a9cb79SRichard Henderson { 2025c603e14aSRichard Henderson unsigned rt = a->t; 2026c603e14aSRichard Henderson unsigned rs = a->sp; 202733423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 202833423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 202998a9cb79SRichard Henderson 203033423472SRichard Henderson load_spr(ctx, t0, rs); 203133423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 203233423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 203333423472SRichard Henderson 203433423472SRichard Henderson save_gpr(ctx, rt, t1); 203598a9cb79SRichard Henderson 203698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203731234768SRichard Henderson return true; 203898a9cb79SRichard Henderson } 203998a9cb79SRichard Henderson 2040c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 204198a9cb79SRichard Henderson { 2042c603e14aSRichard Henderson unsigned rt = a->t; 2043c603e14aSRichard Henderson unsigned ctl = a->r; 2044eaa3783bSRichard Henderson TCGv_reg tmp; 204598a9cb79SRichard Henderson 204698a9cb79SRichard Henderson switch (ctl) { 204735136a77SRichard Henderson case CR_SAR: 204898a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2049c603e14aSRichard Henderson if (a->e == 0) { 205098a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 205198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2052eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 205398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 205435136a77SRichard Henderson goto done; 205598a9cb79SRichard Henderson } 205698a9cb79SRichard Henderson #endif 205798a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 205835136a77SRichard Henderson goto done; 205935136a77SRichard Henderson case CR_IT: /* Interval Timer */ 206035136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 206135136a77SRichard Henderson nullify_over(ctx); 206298a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2063dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 206449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 206649c29d6cSRichard Henderson } else { 206749c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206849c29d6cSRichard Henderson } 206998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207031234768SRichard Henderson return nullify_end(ctx); 207198a9cb79SRichard Henderson case 26: 207298a9cb79SRichard Henderson case 27: 207398a9cb79SRichard Henderson break; 207498a9cb79SRichard Henderson default: 207598a9cb79SRichard Henderson /* All other control registers are privileged. */ 207635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 207735136a77SRichard Henderson break; 207898a9cb79SRichard Henderson } 207998a9cb79SRichard Henderson 2080e12c6309SRichard Henderson tmp = tcg_temp_new(); 2081ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 208235136a77SRichard Henderson save_gpr(ctx, rt, tmp); 208335136a77SRichard Henderson 208435136a77SRichard Henderson done: 208598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208631234768SRichard Henderson return true; 208798a9cb79SRichard Henderson } 208898a9cb79SRichard Henderson 2089c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 209033423472SRichard Henderson { 2091c603e14aSRichard Henderson unsigned rr = a->r; 2092c603e14aSRichard Henderson unsigned rs = a->sp; 209333423472SRichard Henderson TCGv_i64 t64; 209433423472SRichard Henderson 209533423472SRichard Henderson if (rs >= 5) { 209633423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209733423472SRichard Henderson } 209833423472SRichard Henderson nullify_over(ctx); 209933423472SRichard Henderson 210033423472SRichard Henderson t64 = tcg_temp_new_i64(); 210133423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 210233423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 210333423472SRichard Henderson 210433423472SRichard Henderson if (rs >= 4) { 2105ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2106494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 210733423472SRichard Henderson } else { 210833423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 210933423472SRichard Henderson } 211033423472SRichard Henderson 211131234768SRichard Henderson return nullify_end(ctx); 211233423472SRichard Henderson } 211333423472SRichard Henderson 2114c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 211598a9cb79SRichard Henderson { 2116c603e14aSRichard Henderson unsigned ctl = a->t; 21174845f015SSven Schnelle TCGv_reg reg; 2118eaa3783bSRichard Henderson TCGv_reg tmp; 211998a9cb79SRichard Henderson 212035136a77SRichard Henderson if (ctl == CR_SAR) { 21214845f015SSven Schnelle reg = load_gpr(ctx, a->r); 212298a9cb79SRichard Henderson tmp = tcg_temp_new(); 212335136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 212498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 212598a9cb79SRichard Henderson 212698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212731234768SRichard Henderson return true; 212898a9cb79SRichard Henderson } 212998a9cb79SRichard Henderson 213035136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 213135136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213235136a77SRichard Henderson 2133c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 213435136a77SRichard Henderson nullify_over(ctx); 21354845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21364845f015SSven Schnelle 213735136a77SRichard Henderson switch (ctl) { 213835136a77SRichard Henderson case CR_IT: 2139ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 214035136a77SRichard Henderson break; 21414f5f2548SRichard Henderson case CR_EIRR: 2142ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21434f5f2548SRichard Henderson break; 21444f5f2548SRichard Henderson case CR_EIEM: 2145ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 214631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21474f5f2548SRichard Henderson break; 21484f5f2548SRichard Henderson 214935136a77SRichard Henderson case CR_IIASQ: 215035136a77SRichard Henderson case CR_IIAOQ: 215135136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 215235136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2153e12c6309SRichard Henderson tmp = tcg_temp_new(); 2154ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 215535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2156ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2157ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 215835136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 215935136a77SRichard Henderson break; 216035136a77SRichard Henderson 2161d5de20bdSSven Schnelle case CR_PID1: 2162d5de20bdSSven Schnelle case CR_PID2: 2163d5de20bdSSven Schnelle case CR_PID3: 2164d5de20bdSSven Schnelle case CR_PID4: 2165ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2166d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2167ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2168d5de20bdSSven Schnelle #endif 2169d5de20bdSSven Schnelle break; 2170d5de20bdSSven Schnelle 217135136a77SRichard Henderson default: 2172ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 217335136a77SRichard Henderson break; 217435136a77SRichard Henderson } 217531234768SRichard Henderson return nullify_end(ctx); 21764f5f2548SRichard Henderson #endif 217735136a77SRichard Henderson } 217835136a77SRichard Henderson 2179c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 218098a9cb79SRichard Henderson { 2181eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 218298a9cb79SRichard Henderson 2183c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2184eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 218598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 218698a9cb79SRichard Henderson 218798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218831234768SRichard Henderson return true; 218998a9cb79SRichard Henderson } 219098a9cb79SRichard Henderson 2191e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 219298a9cb79SRichard Henderson { 2193e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 219498a9cb79SRichard Henderson 21952330504cSHelge Deller #ifdef CONFIG_USER_ONLY 21962330504cSHelge Deller /* We don't implement space registers in user mode. */ 2197eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 21982330504cSHelge Deller #else 21992330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22002330504cSHelge Deller 2201e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22022330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22032330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22042330504cSHelge Deller #endif 2205e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 220698a9cb79SRichard Henderson 220798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 220831234768SRichard Henderson return true; 220998a9cb79SRichard Henderson } 221098a9cb79SRichard Henderson 2211e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2212e36f27efSRichard Henderson { 2213e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2214e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2215e1b5a5edSRichard Henderson TCGv_reg tmp; 2216e1b5a5edSRichard Henderson 2217e1b5a5edSRichard Henderson nullify_over(ctx); 2218e1b5a5edSRichard Henderson 2219e12c6309SRichard Henderson tmp = tcg_temp_new(); 2220ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2221e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2222ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2223e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2224e1b5a5edSRichard Henderson 2225e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 222631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 222731234768SRichard Henderson return nullify_end(ctx); 2228e36f27efSRichard Henderson #endif 2229e1b5a5edSRichard Henderson } 2230e1b5a5edSRichard Henderson 2231e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2232e1b5a5edSRichard Henderson { 2233e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2234e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2235e1b5a5edSRichard Henderson TCGv_reg tmp; 2236e1b5a5edSRichard Henderson 2237e1b5a5edSRichard Henderson nullify_over(ctx); 2238e1b5a5edSRichard Henderson 2239e12c6309SRichard Henderson tmp = tcg_temp_new(); 2240ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2241e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2242ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2243e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2244e1b5a5edSRichard Henderson 2245e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 224631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 224731234768SRichard Henderson return nullify_end(ctx); 2248e36f27efSRichard Henderson #endif 2249e1b5a5edSRichard Henderson } 2250e1b5a5edSRichard Henderson 2251c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2252e1b5a5edSRichard Henderson { 2253e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2254c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2255c603e14aSRichard Henderson TCGv_reg tmp, reg; 2256e1b5a5edSRichard Henderson nullify_over(ctx); 2257e1b5a5edSRichard Henderson 2258c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2259e12c6309SRichard Henderson tmp = tcg_temp_new(); 2260ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2261e1b5a5edSRichard Henderson 2262e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 226331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 226431234768SRichard Henderson return nullify_end(ctx); 2265c603e14aSRichard Henderson #endif 2266e1b5a5edSRichard Henderson } 2267f49b3537SRichard Henderson 2268e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2269f49b3537SRichard Henderson { 2270f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2271e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2272f49b3537SRichard Henderson nullify_over(ctx); 2273f49b3537SRichard Henderson 2274e36f27efSRichard Henderson if (rfi_r) { 2275ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2276f49b3537SRichard Henderson } else { 2277ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2278f49b3537SRichard Henderson } 227931234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 228007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 228131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2282f49b3537SRichard Henderson 228331234768SRichard Henderson return nullify_end(ctx); 2284e36f27efSRichard Henderson #endif 2285f49b3537SRichard Henderson } 22866210db05SHelge Deller 2287e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2288e36f27efSRichard Henderson { 2289e36f27efSRichard Henderson return do_rfi(ctx, false); 2290e36f27efSRichard Henderson } 2291e36f27efSRichard Henderson 2292e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2293e36f27efSRichard Henderson { 2294e36f27efSRichard Henderson return do_rfi(ctx, true); 2295e36f27efSRichard Henderson } 2296e36f27efSRichard Henderson 229796927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 22986210db05SHelge Deller { 22996210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 230096927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23016210db05SHelge Deller nullify_over(ctx); 2302ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 230331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 230431234768SRichard Henderson return nullify_end(ctx); 230596927adbSRichard Henderson #endif 23066210db05SHelge Deller } 230796927adbSRichard Henderson 230896927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 230996927adbSRichard Henderson { 231096927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 231196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 231296927adbSRichard Henderson nullify_over(ctx); 2313ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 231496927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 231596927adbSRichard Henderson return nullify_end(ctx); 231696927adbSRichard Henderson #endif 231796927adbSRichard Henderson } 2318e1b5a5edSRichard Henderson 23194a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23204a4554c6SHelge Deller { 23214a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23224a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23234a4554c6SHelge Deller nullify_over(ctx); 2324ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23254a4554c6SHelge Deller return nullify_end(ctx); 23264a4554c6SHelge Deller #endif 23274a4554c6SHelge Deller } 23284a4554c6SHelge Deller 2329deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 233098a9cb79SRichard Henderson { 2331deee69a1SRichard Henderson if (a->m) { 2332deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2333deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2334deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 233598a9cb79SRichard Henderson 233698a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2337eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2338deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2339deee69a1SRichard Henderson } 234098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 234131234768SRichard Henderson return true; 234298a9cb79SRichard Henderson } 234398a9cb79SRichard Henderson 2344deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 234598a9cb79SRichard Henderson { 234686f8d05fSRichard Henderson TCGv_reg dest, ofs; 2347eed14219SRichard Henderson TCGv_i32 level, want; 234886f8d05fSRichard Henderson TCGv_tl addr; 234998a9cb79SRichard Henderson 235098a9cb79SRichard Henderson nullify_over(ctx); 235198a9cb79SRichard Henderson 2352deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2353deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2354eed14219SRichard Henderson 2355deee69a1SRichard Henderson if (a->imm) { 235629dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 235798a9cb79SRichard Henderson } else { 2358eed14219SRichard Henderson level = tcg_temp_new_i32(); 2359deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2360eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 236198a9cb79SRichard Henderson } 236229dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2363eed14219SRichard Henderson 2364ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2365eed14219SRichard Henderson 2366deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 236731234768SRichard Henderson return nullify_end(ctx); 236898a9cb79SRichard Henderson } 236998a9cb79SRichard Henderson 2370deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 23718d6ae7fbSRichard Henderson { 2372deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2373deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 23748d6ae7fbSRichard Henderson TCGv_tl addr; 23758d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 23768d6ae7fbSRichard Henderson 23778d6ae7fbSRichard Henderson nullify_over(ctx); 23788d6ae7fbSRichard Henderson 2379deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2380deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2381deee69a1SRichard Henderson if (a->addr) { 2382ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 23838d6ae7fbSRichard Henderson } else { 2384ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 23858d6ae7fbSRichard Henderson } 23868d6ae7fbSRichard Henderson 238732dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 238832dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 238931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 239031234768SRichard Henderson } 239131234768SRichard Henderson return nullify_end(ctx); 2392deee69a1SRichard Henderson #endif 23938d6ae7fbSRichard Henderson } 239463300a00SRichard Henderson 2395deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 239663300a00SRichard Henderson { 2397deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2398deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 239963300a00SRichard Henderson TCGv_tl addr; 240063300a00SRichard Henderson TCGv_reg ofs; 240163300a00SRichard Henderson 240263300a00SRichard Henderson nullify_over(ctx); 240363300a00SRichard Henderson 2404deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2405deee69a1SRichard Henderson if (a->m) { 2406deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 240763300a00SRichard Henderson } 2408deee69a1SRichard Henderson if (a->local) { 2409ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 241063300a00SRichard Henderson } else { 2411ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 241263300a00SRichard Henderson } 241363300a00SRichard Henderson 241463300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 241532dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 241631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 241731234768SRichard Henderson } 241831234768SRichard Henderson return nullify_end(ctx); 2419deee69a1SRichard Henderson #endif 242063300a00SRichard Henderson } 24212dfcca9fSRichard Henderson 24226797c315SNick Hudson /* 24236797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24246797c315SNick Hudson * See 24256797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24266797c315SNick Hudson * page 13-9 (195/206) 24276797c315SNick Hudson */ 24286797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24296797c315SNick Hudson { 24306797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24316797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24326797c315SNick Hudson TCGv_tl addr, atl, stl; 24336797c315SNick Hudson TCGv_reg reg; 24346797c315SNick Hudson 24356797c315SNick Hudson nullify_over(ctx); 24366797c315SNick Hudson 24376797c315SNick Hudson /* 24386797c315SNick Hudson * FIXME: 24396797c315SNick Hudson * if (not (pcxl or pcxl2)) 24406797c315SNick Hudson * return gen_illegal(ctx); 24416797c315SNick Hudson * 24426797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24436797c315SNick Hudson */ 24446797c315SNick Hudson 24456797c315SNick Hudson atl = tcg_temp_new_tl(); 24466797c315SNick Hudson stl = tcg_temp_new_tl(); 24476797c315SNick Hudson addr = tcg_temp_new_tl(); 24486797c315SNick Hudson 2449ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 24506797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24516797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2452ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 24536797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24546797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24556797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 24566797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 24576797c315SNick Hudson 24586797c315SNick Hudson reg = load_gpr(ctx, a->r); 24596797c315SNick Hudson if (a->addr) { 2460ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24616797c315SNick Hudson } else { 2462ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24636797c315SNick Hudson } 24646797c315SNick Hudson 24656797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 24666797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 24676797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 24686797c315SNick Hudson } 24696797c315SNick Hudson return nullify_end(ctx); 24706797c315SNick Hudson #endif 24716797c315SNick Hudson } 24726797c315SNick Hudson 2473deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24742dfcca9fSRichard Henderson { 2475deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2476deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24772dfcca9fSRichard Henderson TCGv_tl vaddr; 24782dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24792dfcca9fSRichard Henderson 24802dfcca9fSRichard Henderson nullify_over(ctx); 24812dfcca9fSRichard Henderson 2482deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 24832dfcca9fSRichard Henderson 24842dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2485ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 24862dfcca9fSRichard Henderson 24872dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2488deee69a1SRichard Henderson if (a->m) { 2489deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 24902dfcca9fSRichard Henderson } 2491deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 24922dfcca9fSRichard Henderson 249331234768SRichard Henderson return nullify_end(ctx); 2494deee69a1SRichard Henderson #endif 24952dfcca9fSRichard Henderson } 249643a97b81SRichard Henderson 2497deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 249843a97b81SRichard Henderson { 249943a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 250043a97b81SRichard Henderson 250143a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 250243a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 250343a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 250443a97b81SRichard Henderson since the entire address space is coherent. */ 250529dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 250643a97b81SRichard Henderson 250731234768SRichard Henderson cond_free(&ctx->null_cond); 250831234768SRichard Henderson return true; 250943a97b81SRichard Henderson } 251098a9cb79SRichard Henderson 25110c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2512b2167459SRichard Henderson { 25130c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2514b2167459SRichard Henderson } 2515b2167459SRichard Henderson 25160c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2517b2167459SRichard Henderson { 25180c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2519b2167459SRichard Henderson } 2520b2167459SRichard Henderson 25210c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2522b2167459SRichard Henderson { 25230c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2524b2167459SRichard Henderson } 2525b2167459SRichard Henderson 25260c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2527b2167459SRichard Henderson { 25280c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25290c982a28SRichard Henderson } 2530b2167459SRichard Henderson 25310c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25320c982a28SRichard Henderson { 25330c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25340c982a28SRichard Henderson } 25350c982a28SRichard Henderson 25360c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25370c982a28SRichard Henderson { 25380c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25390c982a28SRichard Henderson } 25400c982a28SRichard Henderson 25410c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25420c982a28SRichard Henderson { 25430c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25440c982a28SRichard Henderson } 25450c982a28SRichard Henderson 25460c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25470c982a28SRichard Henderson { 25480c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25490c982a28SRichard Henderson } 25500c982a28SRichard Henderson 25510c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25520c982a28SRichard Henderson { 25530c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25540c982a28SRichard Henderson } 25550c982a28SRichard Henderson 25560c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25570c982a28SRichard Henderson { 25580c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25590c982a28SRichard Henderson } 25600c982a28SRichard Henderson 25610c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25620c982a28SRichard Henderson { 25630c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25640c982a28SRichard Henderson } 25650c982a28SRichard Henderson 25660c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25670c982a28SRichard Henderson { 25680c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25690c982a28SRichard Henderson } 25700c982a28SRichard Henderson 25710c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 25720c982a28SRichard Henderson { 25730c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 25740c982a28SRichard Henderson } 25750c982a28SRichard Henderson 25760c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 25770c982a28SRichard Henderson { 25780c982a28SRichard Henderson if (a->cf == 0) { 25790c982a28SRichard Henderson unsigned r2 = a->r2; 25800c982a28SRichard Henderson unsigned r1 = a->r1; 25810c982a28SRichard Henderson unsigned rt = a->t; 25820c982a28SRichard Henderson 25837aee8189SRichard Henderson if (rt == 0) { /* NOP */ 25847aee8189SRichard Henderson cond_free(&ctx->null_cond); 25857aee8189SRichard Henderson return true; 25867aee8189SRichard Henderson } 25877aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2588b2167459SRichard Henderson if (r1 == 0) { 2589eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2590eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2591b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2592b2167459SRichard Henderson } else { 2593b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2594b2167459SRichard Henderson } 2595b2167459SRichard Henderson cond_free(&ctx->null_cond); 259631234768SRichard Henderson return true; 2597b2167459SRichard Henderson } 25987aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 25997aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26007aee8189SRichard Henderson * 26017aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26027aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26037aee8189SRichard Henderson * currently implemented as idle. 26047aee8189SRichard Henderson */ 26057aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26067aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26077aee8189SRichard Henderson until the next timer interrupt. */ 26087aee8189SRichard Henderson nullify_over(ctx); 26097aee8189SRichard Henderson 26107aee8189SRichard Henderson /* Advance the instruction queue. */ 26117aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26127aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26137aee8189SRichard Henderson nullify_set(ctx, 0); 26147aee8189SRichard Henderson 26157aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2616ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 261729dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26187aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26197aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26207aee8189SRichard Henderson 26217aee8189SRichard Henderson return nullify_end(ctx); 26227aee8189SRichard Henderson } 26237aee8189SRichard Henderson #endif 26247aee8189SRichard Henderson } 26250c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26267aee8189SRichard Henderson } 2627b2167459SRichard Henderson 26280c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2629b2167459SRichard Henderson { 26300c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26310c982a28SRichard Henderson } 26320c982a28SRichard Henderson 26330c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26340c982a28SRichard Henderson { 2635eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2636b2167459SRichard Henderson 26370c982a28SRichard Henderson if (a->cf) { 2638b2167459SRichard Henderson nullify_over(ctx); 2639b2167459SRichard Henderson } 26400c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26410c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26420c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 264331234768SRichard Henderson return nullify_end(ctx); 2644b2167459SRichard Henderson } 2645b2167459SRichard Henderson 26460c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2647b2167459SRichard Henderson { 2648eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2649b2167459SRichard Henderson 26500c982a28SRichard Henderson if (a->cf) { 2651b2167459SRichard Henderson nullify_over(ctx); 2652b2167459SRichard Henderson } 26530c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26540c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26550c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 265631234768SRichard Henderson return nullify_end(ctx); 2657b2167459SRichard Henderson } 2658b2167459SRichard Henderson 26590c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2660b2167459SRichard Henderson { 2661eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2662b2167459SRichard Henderson 26630c982a28SRichard Henderson if (a->cf) { 2664b2167459SRichard Henderson nullify_over(ctx); 2665b2167459SRichard Henderson } 26660c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26670c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2668e12c6309SRichard Henderson tmp = tcg_temp_new(); 2669eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 26700c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 267131234768SRichard Henderson return nullify_end(ctx); 2672b2167459SRichard Henderson } 2673b2167459SRichard Henderson 26740c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2675b2167459SRichard Henderson { 26760c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 26770c982a28SRichard Henderson } 26780c982a28SRichard Henderson 26790c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 26800c982a28SRichard Henderson { 26810c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 26820c982a28SRichard Henderson } 26830c982a28SRichard Henderson 26840c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 26850c982a28SRichard Henderson { 2686eaa3783bSRichard Henderson TCGv_reg tmp; 2687b2167459SRichard Henderson 2688b2167459SRichard Henderson nullify_over(ctx); 2689b2167459SRichard Henderson 2690e12c6309SRichard Henderson tmp = tcg_temp_new(); 2691eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2692b2167459SRichard Henderson if (!is_i) { 2693eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2694b2167459SRichard Henderson } 2695eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2696eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 269760e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2698eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 269931234768SRichard Henderson return nullify_end(ctx); 2700b2167459SRichard Henderson } 2701b2167459SRichard Henderson 27020c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2703b2167459SRichard Henderson { 27040c982a28SRichard Henderson return do_dcor(ctx, a, false); 27050c982a28SRichard Henderson } 27060c982a28SRichard Henderson 27070c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27080c982a28SRichard Henderson { 27090c982a28SRichard Henderson return do_dcor(ctx, a, true); 27100c982a28SRichard Henderson } 27110c982a28SRichard Henderson 27120c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27130c982a28SRichard Henderson { 2714eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2715b2167459SRichard Henderson 2716b2167459SRichard Henderson nullify_over(ctx); 2717b2167459SRichard Henderson 27180c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27190c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2720b2167459SRichard Henderson 2721b2167459SRichard Henderson add1 = tcg_temp_new(); 2722b2167459SRichard Henderson add2 = tcg_temp_new(); 2723b2167459SRichard Henderson addc = tcg_temp_new(); 2724b2167459SRichard Henderson dest = tcg_temp_new(); 272529dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2726b2167459SRichard Henderson 2727b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2728eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2729eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2730b2167459SRichard Henderson 2731b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2732b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2733b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2734b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2735eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2736eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2737eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2738b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2739b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2740b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2741b2167459SRichard Henderson 2742b2167459SRichard Henderson /* Write back the result register. */ 27430c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2744b2167459SRichard Henderson 2745b2167459SRichard Henderson /* Write back PSW[CB]. */ 2746eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2747eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2748b2167459SRichard Henderson 2749b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2750eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2751eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2752b2167459SRichard Henderson 2753b2167459SRichard Henderson /* Install the new nullification. */ 27540c982a28SRichard Henderson if (a->cf) { 2755eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2756b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2757b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2758b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2759b2167459SRichard Henderson } 27600c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2761b2167459SRichard Henderson } 2762b2167459SRichard Henderson 276331234768SRichard Henderson return nullify_end(ctx); 2764b2167459SRichard Henderson } 2765b2167459SRichard Henderson 27660588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2767b2167459SRichard Henderson { 27680588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 27690588e061SRichard Henderson } 27700588e061SRichard Henderson 27710588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 27720588e061SRichard Henderson { 27730588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 27740588e061SRichard Henderson } 27750588e061SRichard Henderson 27760588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 27770588e061SRichard Henderson { 27780588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 27790588e061SRichard Henderson } 27800588e061SRichard Henderson 27810588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 27820588e061SRichard Henderson { 27830588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 27840588e061SRichard Henderson } 27850588e061SRichard Henderson 27860588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 27870588e061SRichard Henderson { 27880588e061SRichard Henderson return do_sub_imm(ctx, a, false); 27890588e061SRichard Henderson } 27900588e061SRichard Henderson 27910588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 27920588e061SRichard Henderson { 27930588e061SRichard Henderson return do_sub_imm(ctx, a, true); 27940588e061SRichard Henderson } 27950588e061SRichard Henderson 27960588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 27970588e061SRichard Henderson { 2798eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2799b2167459SRichard Henderson 28000588e061SRichard Henderson if (a->cf) { 2801b2167459SRichard Henderson nullify_over(ctx); 2802b2167459SRichard Henderson } 2803b2167459SRichard Henderson 2804*d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 28050588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28060588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2807b2167459SRichard Henderson 280831234768SRichard Henderson return nullify_end(ctx); 2809b2167459SRichard Henderson } 2810b2167459SRichard Henderson 28111cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 281296d6407fSRichard Henderson { 28130786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28140786a3b6SHelge Deller return gen_illegal(ctx); 28150786a3b6SHelge Deller } else { 28161cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28171cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 281896d6407fSRichard Henderson } 28190786a3b6SHelge Deller } 282096d6407fSRichard Henderson 28211cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 282296d6407fSRichard Henderson { 28231cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28240786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28250786a3b6SHelge Deller return gen_illegal(ctx); 28260786a3b6SHelge Deller } else { 28271cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 282896d6407fSRichard Henderson } 28290786a3b6SHelge Deller } 283096d6407fSRichard Henderson 28311cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 283296d6407fSRichard Henderson { 2833b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 283486f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 283586f8d05fSRichard Henderson TCGv_tl addr; 283696d6407fSRichard Henderson 283796d6407fSRichard Henderson nullify_over(ctx); 283896d6407fSRichard Henderson 28391cd012a5SRichard Henderson if (a->m) { 284086f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 284186f8d05fSRichard Henderson we see the result of the load. */ 2842e12c6309SRichard Henderson dest = tcg_temp_new(); 284396d6407fSRichard Henderson } else { 28441cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 284596d6407fSRichard Henderson } 284696d6407fSRichard Henderson 28471cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28481cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2849b1af755cSRichard Henderson 2850b1af755cSRichard Henderson /* 2851b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2852b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2853b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2854b1af755cSRichard Henderson * 2855b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2856b1af755cSRichard Henderson * with the ,co completer. 2857b1af755cSRichard Henderson */ 2858b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2859b1af755cSRichard Henderson 286029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 286186f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2862b1af755cSRichard Henderson 28631cd012a5SRichard Henderson if (a->m) { 28641cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 286596d6407fSRichard Henderson } 28661cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 286796d6407fSRichard Henderson 286831234768SRichard Henderson return nullify_end(ctx); 286996d6407fSRichard Henderson } 287096d6407fSRichard Henderson 28711cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 287296d6407fSRichard Henderson { 287386f8d05fSRichard Henderson TCGv_reg ofs, val; 287486f8d05fSRichard Henderson TCGv_tl addr; 287596d6407fSRichard Henderson 287696d6407fSRichard Henderson nullify_over(ctx); 287796d6407fSRichard Henderson 28781cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 287986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 28801cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 28811cd012a5SRichard Henderson if (a->a) { 2882f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2883ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2884f9f46db4SEmilio G. Cota } else { 2885ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2886f9f46db4SEmilio G. Cota } 2887f9f46db4SEmilio G. Cota } else { 2888f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2889ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 289096d6407fSRichard Henderson } else { 2891ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 289296d6407fSRichard Henderson } 2893f9f46db4SEmilio G. Cota } 28941cd012a5SRichard Henderson if (a->m) { 289586f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 28961cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 289796d6407fSRichard Henderson } 289896d6407fSRichard Henderson 289931234768SRichard Henderson return nullify_end(ctx); 290096d6407fSRichard Henderson } 290196d6407fSRichard Henderson 29021cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2903d0a851ccSRichard Henderson { 2904d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2905d0a851ccSRichard Henderson 2906d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2907d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29081cd012a5SRichard Henderson trans_ld(ctx, a); 2909d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 291031234768SRichard Henderson return true; 2911d0a851ccSRichard Henderson } 2912d0a851ccSRichard Henderson 29131cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2914d0a851ccSRichard Henderson { 2915d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2916d0a851ccSRichard Henderson 2917d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2918d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29191cd012a5SRichard Henderson trans_st(ctx, a); 2920d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 292131234768SRichard Henderson return true; 2922d0a851ccSRichard Henderson } 292395412a61SRichard Henderson 29240588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2925b2167459SRichard Henderson { 29260588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2927b2167459SRichard Henderson 29280588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29290588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2930b2167459SRichard Henderson cond_free(&ctx->null_cond); 293131234768SRichard Henderson return true; 2932b2167459SRichard Henderson } 2933b2167459SRichard Henderson 29340588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2935b2167459SRichard Henderson { 29360588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2937eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2938b2167459SRichard Henderson 29390588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2940b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2941b2167459SRichard Henderson cond_free(&ctx->null_cond); 294231234768SRichard Henderson return true; 2943b2167459SRichard Henderson } 2944b2167459SRichard Henderson 29450588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2946b2167459SRichard Henderson { 29470588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2948b2167459SRichard Henderson 2949b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2950b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29510588e061SRichard Henderson if (a->b == 0) { 29520588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2953b2167459SRichard Henderson } else { 29540588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2955b2167459SRichard Henderson } 29560588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2957b2167459SRichard Henderson cond_free(&ctx->null_cond); 295831234768SRichard Henderson return true; 2959b2167459SRichard Henderson } 2960b2167459SRichard Henderson 296101afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 296201afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 296398cd9ca7SRichard Henderson { 296401afb7beSRichard Henderson TCGv_reg dest, in2, sv; 296598cd9ca7SRichard Henderson DisasCond cond; 296698cd9ca7SRichard Henderson 296798cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 2968e12c6309SRichard Henderson dest = tcg_temp_new(); 296998cd9ca7SRichard Henderson 2970eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 297198cd9ca7SRichard Henderson 2972f764718dSRichard Henderson sv = NULL; 2973b47a4a02SSven Schnelle if (cond_need_sv(c)) { 297498cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 297598cd9ca7SRichard Henderson } 297698cd9ca7SRichard Henderson 297701afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 297801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 297998cd9ca7SRichard Henderson } 298098cd9ca7SRichard Henderson 298101afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 298298cd9ca7SRichard Henderson { 298301afb7beSRichard Henderson nullify_over(ctx); 298401afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 298501afb7beSRichard Henderson } 298601afb7beSRichard Henderson 298701afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 298801afb7beSRichard Henderson { 298901afb7beSRichard Henderson nullify_over(ctx); 2990*d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 299101afb7beSRichard Henderson } 299201afb7beSRichard Henderson 299301afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 299401afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 299501afb7beSRichard Henderson { 299601afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 299798cd9ca7SRichard Henderson DisasCond cond; 299898cd9ca7SRichard Henderson 299998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 300043675d20SSven Schnelle dest = tcg_temp_new(); 3001f764718dSRichard Henderson sv = NULL; 3002f764718dSRichard Henderson cb_msb = NULL; 300398cd9ca7SRichard Henderson 3004b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3005e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 3006eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3007eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3008b47a4a02SSven Schnelle } else { 3009eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3010b47a4a02SSven Schnelle } 3011b47a4a02SSven Schnelle if (cond_need_sv(c)) { 301298cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 301398cd9ca7SRichard Henderson } 301498cd9ca7SRichard Henderson 301501afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 301643675d20SSven Schnelle save_gpr(ctx, r, dest); 301701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 301898cd9ca7SRichard Henderson } 301998cd9ca7SRichard Henderson 302001afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 302198cd9ca7SRichard Henderson { 302201afb7beSRichard Henderson nullify_over(ctx); 302301afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 302401afb7beSRichard Henderson } 302501afb7beSRichard Henderson 302601afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 302701afb7beSRichard Henderson { 302801afb7beSRichard Henderson nullify_over(ctx); 3029*d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 303001afb7beSRichard Henderson } 303101afb7beSRichard Henderson 303201afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 303301afb7beSRichard Henderson { 3034eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 303598cd9ca7SRichard Henderson DisasCond cond; 303698cd9ca7SRichard Henderson 303798cd9ca7SRichard Henderson nullify_over(ctx); 303898cd9ca7SRichard Henderson 303998cd9ca7SRichard Henderson tmp = tcg_temp_new(); 304001afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3041eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 304298cd9ca7SRichard Henderson 304301afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 304401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 304598cd9ca7SRichard Henderson } 304698cd9ca7SRichard Henderson 304701afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 304898cd9ca7SRichard Henderson { 304901afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 305001afb7beSRichard Henderson DisasCond cond; 305101afb7beSRichard Henderson 305201afb7beSRichard Henderson nullify_over(ctx); 305301afb7beSRichard Henderson 305401afb7beSRichard Henderson tmp = tcg_temp_new(); 305501afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 305601afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 305701afb7beSRichard Henderson 305801afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 305901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 306001afb7beSRichard Henderson } 306101afb7beSRichard Henderson 306201afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 306301afb7beSRichard Henderson { 3064eaa3783bSRichard Henderson TCGv_reg dest; 306598cd9ca7SRichard Henderson DisasCond cond; 306698cd9ca7SRichard Henderson 306798cd9ca7SRichard Henderson nullify_over(ctx); 306898cd9ca7SRichard Henderson 306901afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 307001afb7beSRichard Henderson if (a->r1 == 0) { 3071eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 307298cd9ca7SRichard Henderson } else { 307301afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 307498cd9ca7SRichard Henderson } 307598cd9ca7SRichard Henderson 307601afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 307701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 307801afb7beSRichard Henderson } 307901afb7beSRichard Henderson 308001afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 308101afb7beSRichard Henderson { 308201afb7beSRichard Henderson TCGv_reg dest; 308301afb7beSRichard Henderson DisasCond cond; 308401afb7beSRichard Henderson 308501afb7beSRichard Henderson nullify_over(ctx); 308601afb7beSRichard Henderson 308701afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 308801afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 308901afb7beSRichard Henderson 309001afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 309101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 309298cd9ca7SRichard Henderson } 309398cd9ca7SRichard Henderson 309430878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 30950b1347d2SRichard Henderson { 3096eaa3783bSRichard Henderson TCGv_reg dest; 30970b1347d2SRichard Henderson 309830878590SRichard Henderson if (a->c) { 30990b1347d2SRichard Henderson nullify_over(ctx); 31000b1347d2SRichard Henderson } 31010b1347d2SRichard Henderson 310230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 310330878590SRichard Henderson if (a->r1 == 0) { 310430878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3105eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 310630878590SRichard Henderson } else if (a->r1 == a->r2) { 31070b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 310830878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31090b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3110eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31110b1347d2SRichard Henderson } else { 31120b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31130b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31140b1347d2SRichard Henderson 311530878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3116eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31170b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3118eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31190b1347d2SRichard Henderson } 312030878590SRichard Henderson save_gpr(ctx, a->t, dest); 31210b1347d2SRichard Henderson 31220b1347d2SRichard Henderson /* Install the new nullification. */ 31230b1347d2SRichard Henderson cond_free(&ctx->null_cond); 312430878590SRichard Henderson if (a->c) { 312530878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31260b1347d2SRichard Henderson } 312731234768SRichard Henderson return nullify_end(ctx); 31280b1347d2SRichard Henderson } 31290b1347d2SRichard Henderson 313030878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31310b1347d2SRichard Henderson { 313230878590SRichard Henderson unsigned sa = 31 - a->cpos; 3133eaa3783bSRichard Henderson TCGv_reg dest, t2; 31340b1347d2SRichard Henderson 313530878590SRichard Henderson if (a->c) { 31360b1347d2SRichard Henderson nullify_over(ctx); 31370b1347d2SRichard Henderson } 31380b1347d2SRichard Henderson 313930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 314030878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 314105bfd4dbSRichard Henderson if (a->r1 == 0) { 314205bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 314305bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 314405bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 314505bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 31460b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3147eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31480b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3149eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31500b1347d2SRichard Henderson } else { 315105bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 315205bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 315305bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 315405bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 31550b1347d2SRichard Henderson } 315630878590SRichard Henderson save_gpr(ctx, a->t, dest); 31570b1347d2SRichard Henderson 31580b1347d2SRichard Henderson /* Install the new nullification. */ 31590b1347d2SRichard Henderson cond_free(&ctx->null_cond); 316030878590SRichard Henderson if (a->c) { 316130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31620b1347d2SRichard Henderson } 316331234768SRichard Henderson return nullify_end(ctx); 31640b1347d2SRichard Henderson } 31650b1347d2SRichard Henderson 316630878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31670b1347d2SRichard Henderson { 316830878590SRichard Henderson unsigned len = 32 - a->clen; 3169eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31700b1347d2SRichard Henderson 317130878590SRichard Henderson if (a->c) { 31720b1347d2SRichard Henderson nullify_over(ctx); 31730b1347d2SRichard Henderson } 31740b1347d2SRichard Henderson 317530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 317630878590SRichard Henderson src = load_gpr(ctx, a->r); 31770b1347d2SRichard Henderson tmp = tcg_temp_new(); 31780b1347d2SRichard Henderson 31790b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3180eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 318130878590SRichard Henderson if (a->se) { 3182eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3183eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 31840b1347d2SRichard Henderson } else { 3185eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3186eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 31870b1347d2SRichard Henderson } 318830878590SRichard Henderson save_gpr(ctx, a->t, dest); 31890b1347d2SRichard Henderson 31900b1347d2SRichard Henderson /* Install the new nullification. */ 31910b1347d2SRichard Henderson cond_free(&ctx->null_cond); 319230878590SRichard Henderson if (a->c) { 319330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31940b1347d2SRichard Henderson } 319531234768SRichard Henderson return nullify_end(ctx); 31960b1347d2SRichard Henderson } 31970b1347d2SRichard Henderson 319830878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 31990b1347d2SRichard Henderson { 320030878590SRichard Henderson unsigned len = 32 - a->clen; 320130878590SRichard Henderson unsigned cpos = 31 - a->pos; 3202eaa3783bSRichard Henderson TCGv_reg dest, src; 32030b1347d2SRichard Henderson 320430878590SRichard Henderson if (a->c) { 32050b1347d2SRichard Henderson nullify_over(ctx); 32060b1347d2SRichard Henderson } 32070b1347d2SRichard Henderson 320830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320930878590SRichard Henderson src = load_gpr(ctx, a->r); 321030878590SRichard Henderson if (a->se) { 3211eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32120b1347d2SRichard Henderson } else { 3213eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32140b1347d2SRichard Henderson } 321530878590SRichard Henderson save_gpr(ctx, a->t, dest); 32160b1347d2SRichard Henderson 32170b1347d2SRichard Henderson /* Install the new nullification. */ 32180b1347d2SRichard Henderson cond_free(&ctx->null_cond); 321930878590SRichard Henderson if (a->c) { 322030878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32210b1347d2SRichard Henderson } 322231234768SRichard Henderson return nullify_end(ctx); 32230b1347d2SRichard Henderson } 32240b1347d2SRichard Henderson 322530878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32260b1347d2SRichard Henderson { 322730878590SRichard Henderson unsigned len = 32 - a->clen; 3228eaa3783bSRichard Henderson target_sreg mask0, mask1; 3229eaa3783bSRichard Henderson TCGv_reg dest; 32300b1347d2SRichard Henderson 323130878590SRichard Henderson if (a->c) { 32320b1347d2SRichard Henderson nullify_over(ctx); 32330b1347d2SRichard Henderson } 323430878590SRichard Henderson if (a->cpos + len > 32) { 323530878590SRichard Henderson len = 32 - a->cpos; 32360b1347d2SRichard Henderson } 32370b1347d2SRichard Henderson 323830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 323930878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 324030878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32410b1347d2SRichard Henderson 324230878590SRichard Henderson if (a->nz) { 324330878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32440b1347d2SRichard Henderson if (mask1 != -1) { 3245eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32460b1347d2SRichard Henderson src = dest; 32470b1347d2SRichard Henderson } 3248eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32490b1347d2SRichard Henderson } else { 3250eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32510b1347d2SRichard Henderson } 325230878590SRichard Henderson save_gpr(ctx, a->t, dest); 32530b1347d2SRichard Henderson 32540b1347d2SRichard Henderson /* Install the new nullification. */ 32550b1347d2SRichard Henderson cond_free(&ctx->null_cond); 325630878590SRichard Henderson if (a->c) { 325730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32580b1347d2SRichard Henderson } 325931234768SRichard Henderson return nullify_end(ctx); 32600b1347d2SRichard Henderson } 32610b1347d2SRichard Henderson 326230878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32630b1347d2SRichard Henderson { 326430878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 326530878590SRichard Henderson unsigned len = 32 - a->clen; 3266eaa3783bSRichard Henderson TCGv_reg dest, val; 32670b1347d2SRichard Henderson 326830878590SRichard Henderson if (a->c) { 32690b1347d2SRichard Henderson nullify_over(ctx); 32700b1347d2SRichard Henderson } 327130878590SRichard Henderson if (a->cpos + len > 32) { 327230878590SRichard Henderson len = 32 - a->cpos; 32730b1347d2SRichard Henderson } 32740b1347d2SRichard Henderson 327530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 327630878590SRichard Henderson val = load_gpr(ctx, a->r); 32770b1347d2SRichard Henderson if (rs == 0) { 327830878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 32790b1347d2SRichard Henderson } else { 328030878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 32810b1347d2SRichard Henderson } 328230878590SRichard Henderson save_gpr(ctx, a->t, dest); 32830b1347d2SRichard Henderson 32840b1347d2SRichard Henderson /* Install the new nullification. */ 32850b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328630878590SRichard Henderson if (a->c) { 328730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32880b1347d2SRichard Henderson } 328931234768SRichard Henderson return nullify_end(ctx); 32900b1347d2SRichard Henderson } 32910b1347d2SRichard Henderson 329230878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 329330878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 32940b1347d2SRichard Henderson { 32950b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 32960b1347d2SRichard Henderson unsigned len = 32 - clen; 329730878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 32980b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 32990b1347d2SRichard Henderson 33000b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33010b1347d2SRichard Henderson shift = tcg_temp_new(); 33020b1347d2SRichard Henderson tmp = tcg_temp_new(); 33030b1347d2SRichard Henderson 33040b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3305eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33060b1347d2SRichard Henderson 33070992a930SRichard Henderson mask = tcg_temp_new(); 33080992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3309eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33100b1347d2SRichard Henderson if (rs) { 3311eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3312eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3313eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3314eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33150b1347d2SRichard Henderson } else { 3316eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33170b1347d2SRichard Henderson } 33180b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33190b1347d2SRichard Henderson 33200b1347d2SRichard Henderson /* Install the new nullification. */ 33210b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33220b1347d2SRichard Henderson if (c) { 33230b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33240b1347d2SRichard Henderson } 332531234768SRichard Henderson return nullify_end(ctx); 33260b1347d2SRichard Henderson } 33270b1347d2SRichard Henderson 332830878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 332930878590SRichard Henderson { 3330a6deecceSSven Schnelle if (a->c) { 3331a6deecceSSven Schnelle nullify_over(ctx); 3332a6deecceSSven Schnelle } 333330878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 333430878590SRichard Henderson } 333530878590SRichard Henderson 333630878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 333730878590SRichard Henderson { 3338a6deecceSSven Schnelle if (a->c) { 3339a6deecceSSven Schnelle nullify_over(ctx); 3340a6deecceSSven Schnelle } 3341*d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 334230878590SRichard Henderson } 33430b1347d2SRichard Henderson 33448340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 334598cd9ca7SRichard Henderson { 3346660eefe1SRichard Henderson TCGv_reg tmp; 334798cd9ca7SRichard Henderson 3348c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 334998cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 335098cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 335198cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 335298cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 335398cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 335498cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 335598cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 335698cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33578340f534SRichard Henderson if (a->b == 0) { 33588340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 335998cd9ca7SRichard Henderson } 3360c301f34eSRichard Henderson #else 3361c301f34eSRichard Henderson nullify_over(ctx); 3362660eefe1SRichard Henderson #endif 3363660eefe1SRichard Henderson 3364e12c6309SRichard Henderson tmp = tcg_temp_new(); 33658340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3366660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3367c301f34eSRichard Henderson 3368c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 33698340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3370c301f34eSRichard Henderson #else 3371c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3372c301f34eSRichard Henderson 33738340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 33748340f534SRichard Henderson if (a->l) { 3375c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3376c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3377c301f34eSRichard Henderson } 33788340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3379c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3380c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3381c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3382c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3383c301f34eSRichard Henderson } else { 3384c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3385c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3386c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3387c301f34eSRichard Henderson } 3388c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3389c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 33908340f534SRichard Henderson nullify_set(ctx, a->n); 3391c301f34eSRichard Henderson } 3392c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 339331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 339431234768SRichard Henderson return nullify_end(ctx); 3395c301f34eSRichard Henderson #endif 339698cd9ca7SRichard Henderson } 339798cd9ca7SRichard Henderson 33988340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 339998cd9ca7SRichard Henderson { 34008340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 340198cd9ca7SRichard Henderson } 340298cd9ca7SRichard Henderson 34038340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 340443e05652SRichard Henderson { 34058340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 340643e05652SRichard Henderson 34076e5f5300SSven Schnelle nullify_over(ctx); 34086e5f5300SSven Schnelle 340943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 341043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 341143e05652SRichard Henderson * expensive to track. Real hardware will trap for 341243e05652SRichard Henderson * b gateway 341343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 341443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 341543e05652SRichard Henderson * diagnose the security hole 341643e05652SRichard Henderson * b gateway 341743e05652SRichard Henderson * b evil 341843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 341943e05652SRichard Henderson */ 342043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 342143e05652SRichard Henderson return gen_illegal(ctx); 342243e05652SRichard Henderson } 342343e05652SRichard Henderson 342443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 342543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3426b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 342743e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 342843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 342943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 343043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 343143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 343243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 343343e05652SRichard Henderson if (type < 0) { 343431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 343531234768SRichard Henderson return true; 343643e05652SRichard Henderson } 343743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 343843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 343943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 344043e05652SRichard Henderson } 344143e05652SRichard Henderson } else { 344243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 344343e05652SRichard Henderson } 344443e05652SRichard Henderson #endif 344543e05652SRichard Henderson 34466e5f5300SSven Schnelle if (a->l) { 34476e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 34486e5f5300SSven Schnelle if (ctx->privilege < 3) { 34496e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 34506e5f5300SSven Schnelle } 34516e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 34526e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 34536e5f5300SSven Schnelle } 34546e5f5300SSven Schnelle 34556e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 345643e05652SRichard Henderson } 345743e05652SRichard Henderson 34588340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 345998cd9ca7SRichard Henderson { 3460b35aec85SRichard Henderson if (a->x) { 3461e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 34628340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3463eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3464660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34658340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3466b35aec85SRichard Henderson } else { 3467b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3468b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3469b35aec85SRichard Henderson } 347098cd9ca7SRichard Henderson } 347198cd9ca7SRichard Henderson 34728340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 347398cd9ca7SRichard Henderson { 3474eaa3783bSRichard Henderson TCGv_reg dest; 347598cd9ca7SRichard Henderson 34768340f534SRichard Henderson if (a->x == 0) { 34778340f534SRichard Henderson dest = load_gpr(ctx, a->b); 347898cd9ca7SRichard Henderson } else { 3479e12c6309SRichard Henderson dest = tcg_temp_new(); 34808340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 34818340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 348298cd9ca7SRichard Henderson } 3483660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 34848340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 348598cd9ca7SRichard Henderson } 348698cd9ca7SRichard Henderson 34878340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 348898cd9ca7SRichard Henderson { 3489660eefe1SRichard Henderson TCGv_reg dest; 349098cd9ca7SRichard Henderson 3491c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34928340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 34938340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3494c301f34eSRichard Henderson #else 3495c301f34eSRichard Henderson nullify_over(ctx); 34968340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3497c301f34eSRichard Henderson 3498c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3499c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3500c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3501c301f34eSRichard Henderson } 3502c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3503c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35048340f534SRichard Henderson if (a->l) { 35058340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3506c301f34eSRichard Henderson } 35078340f534SRichard Henderson nullify_set(ctx, a->n); 3508c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 350931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 351031234768SRichard Henderson return nullify_end(ctx); 3511c301f34eSRichard Henderson #endif 351298cd9ca7SRichard Henderson } 351398cd9ca7SRichard Henderson 35141ca74648SRichard Henderson /* 35151ca74648SRichard Henderson * Float class 0 35161ca74648SRichard Henderson */ 3517ebe9383cSRichard Henderson 35181ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3519ebe9383cSRichard Henderson { 3520ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3521ebe9383cSRichard Henderson } 3522ebe9383cSRichard Henderson 352359f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 352459f8c04bSHelge Deller { 3525a300dad3SRichard Henderson uint64_t ret; 3526a300dad3SRichard Henderson 3527a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3528a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3529a300dad3SRichard Henderson } else { 3530a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3531a300dad3SRichard Henderson } 3532a300dad3SRichard Henderson 353359f8c04bSHelge Deller nullify_over(ctx); 3534a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 353559f8c04bSHelge Deller return nullify_end(ctx); 353659f8c04bSHelge Deller } 353759f8c04bSHelge Deller 35381ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35391ca74648SRichard Henderson { 35401ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35411ca74648SRichard Henderson } 35421ca74648SRichard Henderson 3543ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3544ebe9383cSRichard Henderson { 3545ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3546ebe9383cSRichard Henderson } 3547ebe9383cSRichard Henderson 35481ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35491ca74648SRichard Henderson { 35501ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35511ca74648SRichard Henderson } 35521ca74648SRichard Henderson 35531ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3554ebe9383cSRichard Henderson { 3555ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3556ebe9383cSRichard Henderson } 3557ebe9383cSRichard Henderson 35581ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35591ca74648SRichard Henderson { 35601ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35611ca74648SRichard Henderson } 35621ca74648SRichard Henderson 3563ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3564ebe9383cSRichard Henderson { 3565ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3566ebe9383cSRichard Henderson } 3567ebe9383cSRichard Henderson 35681ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 35691ca74648SRichard Henderson { 35701ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 35711ca74648SRichard Henderson } 35721ca74648SRichard Henderson 35731ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 35741ca74648SRichard Henderson { 35751ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 35761ca74648SRichard Henderson } 35771ca74648SRichard Henderson 35781ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 35791ca74648SRichard Henderson { 35801ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 35811ca74648SRichard Henderson } 35821ca74648SRichard Henderson 35831ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 35841ca74648SRichard Henderson { 35851ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 35861ca74648SRichard Henderson } 35871ca74648SRichard Henderson 35881ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 35891ca74648SRichard Henderson { 35901ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 35911ca74648SRichard Henderson } 35921ca74648SRichard Henderson 35931ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3594ebe9383cSRichard Henderson { 3595ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3596ebe9383cSRichard Henderson } 3597ebe9383cSRichard Henderson 35981ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 35991ca74648SRichard Henderson { 36001ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36011ca74648SRichard Henderson } 36021ca74648SRichard Henderson 3603ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3604ebe9383cSRichard Henderson { 3605ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3606ebe9383cSRichard Henderson } 3607ebe9383cSRichard Henderson 36081ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36091ca74648SRichard Henderson { 36101ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36111ca74648SRichard Henderson } 36121ca74648SRichard Henderson 36131ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3614ebe9383cSRichard Henderson { 3615ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3616ebe9383cSRichard Henderson } 3617ebe9383cSRichard Henderson 36181ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36191ca74648SRichard Henderson { 36201ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36211ca74648SRichard Henderson } 36221ca74648SRichard Henderson 3623ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3624ebe9383cSRichard Henderson { 3625ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3626ebe9383cSRichard Henderson } 3627ebe9383cSRichard Henderson 36281ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36291ca74648SRichard Henderson { 36301ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36311ca74648SRichard Henderson } 36321ca74648SRichard Henderson 36331ca74648SRichard Henderson /* 36341ca74648SRichard Henderson * Float class 1 36351ca74648SRichard Henderson */ 36361ca74648SRichard Henderson 36371ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36381ca74648SRichard Henderson { 36391ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36401ca74648SRichard Henderson } 36411ca74648SRichard Henderson 36421ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36431ca74648SRichard Henderson { 36441ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36451ca74648SRichard Henderson } 36461ca74648SRichard Henderson 36471ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36481ca74648SRichard Henderson { 36491ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36501ca74648SRichard Henderson } 36511ca74648SRichard Henderson 36521ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36531ca74648SRichard Henderson { 36541ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36551ca74648SRichard Henderson } 36561ca74648SRichard Henderson 36571ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36581ca74648SRichard Henderson { 36591ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36601ca74648SRichard Henderson } 36611ca74648SRichard Henderson 36621ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 36631ca74648SRichard Henderson { 36641ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 36651ca74648SRichard Henderson } 36661ca74648SRichard Henderson 36671ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 36681ca74648SRichard Henderson { 36691ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 36701ca74648SRichard Henderson } 36711ca74648SRichard Henderson 36721ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 36731ca74648SRichard Henderson { 36741ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 36751ca74648SRichard Henderson } 36761ca74648SRichard Henderson 36771ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 36781ca74648SRichard Henderson { 36791ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 36801ca74648SRichard Henderson } 36811ca74648SRichard Henderson 36821ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 36831ca74648SRichard Henderson { 36841ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 36851ca74648SRichard Henderson } 36861ca74648SRichard Henderson 36871ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 36881ca74648SRichard Henderson { 36891ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 36901ca74648SRichard Henderson } 36911ca74648SRichard Henderson 36921ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 36931ca74648SRichard Henderson { 36941ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 36951ca74648SRichard Henderson } 36961ca74648SRichard Henderson 36971ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 36981ca74648SRichard Henderson { 36991ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37001ca74648SRichard Henderson } 37011ca74648SRichard Henderson 37021ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37031ca74648SRichard Henderson { 37041ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37051ca74648SRichard Henderson } 37061ca74648SRichard Henderson 37071ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37081ca74648SRichard Henderson { 37091ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37101ca74648SRichard Henderson } 37111ca74648SRichard Henderson 37121ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37131ca74648SRichard Henderson { 37141ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37151ca74648SRichard Henderson } 37161ca74648SRichard Henderson 37171ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37181ca74648SRichard Henderson { 37191ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37201ca74648SRichard Henderson } 37211ca74648SRichard Henderson 37221ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37231ca74648SRichard Henderson { 37241ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37251ca74648SRichard Henderson } 37261ca74648SRichard Henderson 37271ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37281ca74648SRichard Henderson { 37291ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37301ca74648SRichard Henderson } 37311ca74648SRichard Henderson 37321ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37331ca74648SRichard Henderson { 37341ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37351ca74648SRichard Henderson } 37361ca74648SRichard Henderson 37371ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37381ca74648SRichard Henderson { 37391ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37401ca74648SRichard Henderson } 37411ca74648SRichard Henderson 37421ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37431ca74648SRichard Henderson { 37441ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37451ca74648SRichard Henderson } 37461ca74648SRichard Henderson 37471ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37481ca74648SRichard Henderson { 37491ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37501ca74648SRichard Henderson } 37511ca74648SRichard Henderson 37521ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37531ca74648SRichard Henderson { 37541ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37551ca74648SRichard Henderson } 37561ca74648SRichard Henderson 37571ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37581ca74648SRichard Henderson { 37591ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37601ca74648SRichard Henderson } 37611ca74648SRichard Henderson 37621ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 37631ca74648SRichard Henderson { 37641ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 37651ca74648SRichard Henderson } 37661ca74648SRichard Henderson 37671ca74648SRichard Henderson /* 37681ca74648SRichard Henderson * Float class 2 37691ca74648SRichard Henderson */ 37701ca74648SRichard Henderson 37711ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3772ebe9383cSRichard Henderson { 3773ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3774ebe9383cSRichard Henderson 3775ebe9383cSRichard Henderson nullify_over(ctx); 3776ebe9383cSRichard Henderson 37771ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 37781ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 377929dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 378029dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3781ebe9383cSRichard Henderson 3782ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3783ebe9383cSRichard Henderson 37841ca74648SRichard Henderson return nullify_end(ctx); 3785ebe9383cSRichard Henderson } 3786ebe9383cSRichard Henderson 37871ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3788ebe9383cSRichard Henderson { 3789ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3790ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3791ebe9383cSRichard Henderson 3792ebe9383cSRichard Henderson nullify_over(ctx); 3793ebe9383cSRichard Henderson 37941ca74648SRichard Henderson ta = load_frd0(a->r1); 37951ca74648SRichard Henderson tb = load_frd0(a->r2); 379629dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 379729dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3798ebe9383cSRichard Henderson 3799ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3800ebe9383cSRichard Henderson 380131234768SRichard Henderson return nullify_end(ctx); 3802ebe9383cSRichard Henderson } 3803ebe9383cSRichard Henderson 38041ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3805ebe9383cSRichard Henderson { 3806eaa3783bSRichard Henderson TCGv_reg t; 3807ebe9383cSRichard Henderson 3808ebe9383cSRichard Henderson nullify_over(ctx); 3809ebe9383cSRichard Henderson 3810e12c6309SRichard Henderson t = tcg_temp_new(); 3811ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3812ebe9383cSRichard Henderson 38131ca74648SRichard Henderson if (a->y == 1) { 3814ebe9383cSRichard Henderson int mask; 3815ebe9383cSRichard Henderson bool inv = false; 3816ebe9383cSRichard Henderson 38171ca74648SRichard Henderson switch (a->c) { 3818ebe9383cSRichard Henderson case 0: /* simple */ 3819eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3820ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3821ebe9383cSRichard Henderson goto done; 3822ebe9383cSRichard Henderson case 2: /* rej */ 3823ebe9383cSRichard Henderson inv = true; 3824ebe9383cSRichard Henderson /* fallthru */ 3825ebe9383cSRichard Henderson case 1: /* acc */ 3826ebe9383cSRichard Henderson mask = 0x43ff800; 3827ebe9383cSRichard Henderson break; 3828ebe9383cSRichard Henderson case 6: /* rej8 */ 3829ebe9383cSRichard Henderson inv = true; 3830ebe9383cSRichard Henderson /* fallthru */ 3831ebe9383cSRichard Henderson case 5: /* acc8 */ 3832ebe9383cSRichard Henderson mask = 0x43f8000; 3833ebe9383cSRichard Henderson break; 3834ebe9383cSRichard Henderson case 9: /* acc6 */ 3835ebe9383cSRichard Henderson mask = 0x43e0000; 3836ebe9383cSRichard Henderson break; 3837ebe9383cSRichard Henderson case 13: /* acc4 */ 3838ebe9383cSRichard Henderson mask = 0x4380000; 3839ebe9383cSRichard Henderson break; 3840ebe9383cSRichard Henderson case 17: /* acc2 */ 3841ebe9383cSRichard Henderson mask = 0x4200000; 3842ebe9383cSRichard Henderson break; 3843ebe9383cSRichard Henderson default: 38441ca74648SRichard Henderson gen_illegal(ctx); 38451ca74648SRichard Henderson return true; 3846ebe9383cSRichard Henderson } 3847ebe9383cSRichard Henderson if (inv) { 3848*d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 3849eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3850ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3851ebe9383cSRichard Henderson } else { 3852eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3853ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3854ebe9383cSRichard Henderson } 38551ca74648SRichard Henderson } else { 38561ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 38571ca74648SRichard Henderson 38581ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 38591ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 38601ca74648SRichard Henderson } 38611ca74648SRichard Henderson 3862ebe9383cSRichard Henderson done: 386331234768SRichard Henderson return nullify_end(ctx); 3864ebe9383cSRichard Henderson } 3865ebe9383cSRichard Henderson 38661ca74648SRichard Henderson /* 38671ca74648SRichard Henderson * Float class 2 38681ca74648SRichard Henderson */ 38691ca74648SRichard Henderson 38701ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3871ebe9383cSRichard Henderson { 38721ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 38731ca74648SRichard Henderson } 38741ca74648SRichard Henderson 38751ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 38761ca74648SRichard Henderson { 38771ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 38781ca74648SRichard Henderson } 38791ca74648SRichard Henderson 38801ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 38811ca74648SRichard Henderson { 38821ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 38831ca74648SRichard Henderson } 38841ca74648SRichard Henderson 38851ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 38861ca74648SRichard Henderson { 38871ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 38881ca74648SRichard Henderson } 38891ca74648SRichard Henderson 38901ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 38911ca74648SRichard Henderson { 38921ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 38931ca74648SRichard Henderson } 38941ca74648SRichard Henderson 38951ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 38961ca74648SRichard Henderson { 38971ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 38981ca74648SRichard Henderson } 38991ca74648SRichard Henderson 39001ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39011ca74648SRichard Henderson { 39021ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39031ca74648SRichard Henderson } 39041ca74648SRichard Henderson 39051ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39061ca74648SRichard Henderson { 39071ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39081ca74648SRichard Henderson } 39091ca74648SRichard Henderson 39101ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39111ca74648SRichard Henderson { 39121ca74648SRichard Henderson TCGv_i64 x, y; 3913ebe9383cSRichard Henderson 3914ebe9383cSRichard Henderson nullify_over(ctx); 3915ebe9383cSRichard Henderson 39161ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39171ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39181ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39191ca74648SRichard Henderson save_frd(a->t, x); 3920ebe9383cSRichard Henderson 392131234768SRichard Henderson return nullify_end(ctx); 3922ebe9383cSRichard Henderson } 3923ebe9383cSRichard Henderson 3924ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3925ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3926ebe9383cSRichard Henderson { 3927ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3928ebe9383cSRichard Henderson } 3929ebe9383cSRichard Henderson 3930b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3931ebe9383cSRichard Henderson { 3932b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3933b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3934b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3935b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3936b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3937ebe9383cSRichard Henderson 3938ebe9383cSRichard Henderson nullify_over(ctx); 3939ebe9383cSRichard Henderson 3940ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3941ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3942ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3943ebe9383cSRichard Henderson 394431234768SRichard Henderson return nullify_end(ctx); 3945ebe9383cSRichard Henderson } 3946ebe9383cSRichard Henderson 3947b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3948b1e2af57SRichard Henderson { 3949b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3950b1e2af57SRichard Henderson } 3951b1e2af57SRichard Henderson 3952b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3953b1e2af57SRichard Henderson { 3954b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3955b1e2af57SRichard Henderson } 3956b1e2af57SRichard Henderson 3957b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3958b1e2af57SRichard Henderson { 3959b1e2af57SRichard Henderson nullify_over(ctx); 3960b1e2af57SRichard Henderson 3961b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3962b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3963b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3964b1e2af57SRichard Henderson 3965b1e2af57SRichard Henderson return nullify_end(ctx); 3966b1e2af57SRichard Henderson } 3967b1e2af57SRichard Henderson 3968b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 3969b1e2af57SRichard Henderson { 3970b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 3971b1e2af57SRichard Henderson } 3972b1e2af57SRichard Henderson 3973b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 3974b1e2af57SRichard Henderson { 3975b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 3976b1e2af57SRichard Henderson } 3977b1e2af57SRichard Henderson 3978c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 3979ebe9383cSRichard Henderson { 3980c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 3981ebe9383cSRichard Henderson 3982ebe9383cSRichard Henderson nullify_over(ctx); 3983c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 3984c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 3985c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 3986ebe9383cSRichard Henderson 3987c3bad4f8SRichard Henderson if (a->neg) { 3988ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 3989ebe9383cSRichard Henderson } else { 3990ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 3991ebe9383cSRichard Henderson } 3992ebe9383cSRichard Henderson 3993c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 399431234768SRichard Henderson return nullify_end(ctx); 3995ebe9383cSRichard Henderson } 3996ebe9383cSRichard Henderson 3997c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 3998ebe9383cSRichard Henderson { 3999c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4000ebe9383cSRichard Henderson 4001ebe9383cSRichard Henderson nullify_over(ctx); 4002c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4003c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4004c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4005ebe9383cSRichard Henderson 4006c3bad4f8SRichard Henderson if (a->neg) { 4007ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4008ebe9383cSRichard Henderson } else { 4009ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4010ebe9383cSRichard Henderson } 4011ebe9383cSRichard Henderson 4012c3bad4f8SRichard Henderson save_frd(a->t, x); 401331234768SRichard Henderson return nullify_end(ctx); 4014ebe9383cSRichard Henderson } 4015ebe9383cSRichard Henderson 401615da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 401715da177bSSven Schnelle { 4018cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4019cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4020cf6b28d4SHelge Deller if (a->i == 0x100) { 4021cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4022ad75a51eSRichard Henderson nullify_over(ctx); 4023ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4024cf6b28d4SHelge Deller return nullify_end(ctx); 402515da177bSSven Schnelle } 4026ad75a51eSRichard Henderson #endif 4027ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4028ad75a51eSRichard Henderson return true; 4029ad75a51eSRichard Henderson } 403015da177bSSven Schnelle 4031b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 403261766fe9SRichard Henderson { 403351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4034f764718dSRichard Henderson int bound; 403561766fe9SRichard Henderson 403651b061fbSRichard Henderson ctx->cs = cs; 4037494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40383d68ee7bSRichard Henderson 40393d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4040c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 40413d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4042c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4043c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4044217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4045c301f34eSRichard Henderson #else 4046494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4047bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4048bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4049bb67ec32SRichard Henderson : MMU_PHYS_IDX); 40503d68ee7bSRichard Henderson 4051c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4052c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4053c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4054c301f34eSRichard Henderson int32_t diff = cs_base; 4055c301f34eSRichard Henderson 4056c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4057c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4058c301f34eSRichard Henderson #endif 405951b061fbSRichard Henderson ctx->iaoq_n = -1; 4060f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 406161766fe9SRichard Henderson 40623d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40633d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4064b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 406561766fe9SRichard Henderson } 406661766fe9SRichard Henderson 406751b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 406851b061fbSRichard Henderson { 406951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 407061766fe9SRichard Henderson 40713d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 407251b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 407351b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4074494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 407551b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 407651b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4077129e9cc3SRichard Henderson } 407851b061fbSRichard Henderson ctx->null_lab = NULL; 407961766fe9SRichard Henderson } 408061766fe9SRichard Henderson 408151b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 408251b061fbSRichard Henderson { 408351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 408451b061fbSRichard Henderson 408551b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 408651b061fbSRichard Henderson } 408751b061fbSRichard Henderson 408851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 408951b061fbSRichard Henderson { 409051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4091b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 409251b061fbSRichard Henderson DisasJumpType ret; 409351b061fbSRichard Henderson 409451b061fbSRichard Henderson /* Execute one insn. */ 4095ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4096c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 409731234768SRichard Henderson do_page_zero(ctx); 409831234768SRichard Henderson ret = ctx->base.is_jmp; 4099869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4100ba1d0b44SRichard Henderson } else 4101ba1d0b44SRichard Henderson #endif 4102ba1d0b44SRichard Henderson { 410361766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 410461766fe9SRichard Henderson the page permissions for execute. */ 41054e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 410661766fe9SRichard Henderson 410761766fe9SRichard Henderson /* Set up the IA queue for the next insn. 410861766fe9SRichard Henderson This will be overwritten by a branch. */ 410951b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 411051b061fbSRichard Henderson ctx->iaoq_n = -1; 4111e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4112eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 411361766fe9SRichard Henderson } else { 411451b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4115f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 411661766fe9SRichard Henderson } 411761766fe9SRichard Henderson 411851b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 411951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4120869051eaSRichard Henderson ret = DISAS_NEXT; 4121129e9cc3SRichard Henderson } else { 41221a19da0dSRichard Henderson ctx->insn = insn; 412331274b46SRichard Henderson if (!decode(ctx, insn)) { 412431274b46SRichard Henderson gen_illegal(ctx); 412531274b46SRichard Henderson } 412631234768SRichard Henderson ret = ctx->base.is_jmp; 412751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4128129e9cc3SRichard Henderson } 412961766fe9SRichard Henderson } 413061766fe9SRichard Henderson 41313d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41323d68ee7bSRichard Henderson a priority change within the instruction queue. */ 413351b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4134c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4135c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4136c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4137c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 413851b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 413951b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 414031234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4141129e9cc3SRichard Henderson } else { 414231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 414361766fe9SRichard Henderson } 4144129e9cc3SRichard Henderson } 414551b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 414651b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4147c301f34eSRichard Henderson ctx->base.pc_next += 4; 414861766fe9SRichard Henderson 4149c5d0aec2SRichard Henderson switch (ret) { 4150c5d0aec2SRichard Henderson case DISAS_NORETURN: 4151c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4152c5d0aec2SRichard Henderson break; 4153c5d0aec2SRichard Henderson 4154c5d0aec2SRichard Henderson case DISAS_NEXT: 4155c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4156c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 415751b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4158eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 415951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4160c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4161c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4162c301f34eSRichard Henderson #endif 416351b061fbSRichard Henderson nullify_save(ctx); 4164c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4165c5d0aec2SRichard Henderson ? DISAS_EXIT 4166c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 416751b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4168eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 416961766fe9SRichard Henderson } 4170c5d0aec2SRichard Henderson break; 4171c5d0aec2SRichard Henderson 4172c5d0aec2SRichard Henderson default: 4173c5d0aec2SRichard Henderson g_assert_not_reached(); 4174c5d0aec2SRichard Henderson } 417561766fe9SRichard Henderson } 417661766fe9SRichard Henderson 417751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 417851b061fbSRichard Henderson { 417951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4180e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 418151b061fbSRichard Henderson 4182e1b5a5edSRichard Henderson switch (is_jmp) { 4183869051eaSRichard Henderson case DISAS_NORETURN: 418461766fe9SRichard Henderson break; 418551b061fbSRichard Henderson case DISAS_TOO_MANY: 4186869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4187e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 418851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 418951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 419051b061fbSRichard Henderson nullify_save(ctx); 419161766fe9SRichard Henderson /* FALLTHRU */ 4192869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 41938532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 41947f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 41958532a14eSRichard Henderson break; 419661766fe9SRichard Henderson } 4197c5d0aec2SRichard Henderson /* FALLTHRU */ 4198c5d0aec2SRichard Henderson case DISAS_EXIT: 4199c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 420061766fe9SRichard Henderson break; 420161766fe9SRichard Henderson default: 420251b061fbSRichard Henderson g_assert_not_reached(); 420361766fe9SRichard Henderson } 420451b061fbSRichard Henderson } 420561766fe9SRichard Henderson 42068eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42078eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 420851b061fbSRichard Henderson { 4209c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 421061766fe9SRichard Henderson 4211ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4212ba1d0b44SRichard Henderson switch (pc) { 42137ad439dfSRichard Henderson case 0x00: 42148eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4215ba1d0b44SRichard Henderson return; 42167ad439dfSRichard Henderson case 0xb0: 42178eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4218ba1d0b44SRichard Henderson return; 42197ad439dfSRichard Henderson case 0xe0: 42208eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4221ba1d0b44SRichard Henderson return; 42227ad439dfSRichard Henderson case 0x100: 42238eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4224ba1d0b44SRichard Henderson return; 42257ad439dfSRichard Henderson } 4226ba1d0b44SRichard Henderson #endif 4227ba1d0b44SRichard Henderson 42288eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 42298eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 423061766fe9SRichard Henderson } 423151b061fbSRichard Henderson 423251b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 423351b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 423451b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 423551b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 423651b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 423751b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 423851b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 423951b061fbSRichard Henderson }; 424051b061fbSRichard Henderson 4241597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4242306c8721SRichard Henderson target_ulong pc, void *host_pc) 424351b061fbSRichard Henderson { 424451b061fbSRichard Henderson DisasContext ctx; 4245306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 424661766fe9SRichard Henderson } 4247