xref: /openbmc/qemu/target/hppa/translate.c (revision cf6b28d41bc944c3b498489ee916a3d8c72ff6be)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
2661766fe9SRichard Henderson #include "exec/helper-proto.h"
2761766fe9SRichard Henderson #include "exec/helper-gen.h"
28869051eaSRichard Henderson #include "exec/translator.h"
2961766fe9SRichard Henderson #include "exec/log.h"
3061766fe9SRichard Henderson 
31d53106c9SRichard Henderson #define HELPER_H "helper.h"
32d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
33d53106c9SRichard Henderson #undef  HELPER_H
34d53106c9SRichard Henderson 
35d53106c9SRichard Henderson 
36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
37eaa3783bSRichard Henderson    we need to redefine all of these.  */
38eaa3783bSRichard Henderson 
39eaa3783bSRichard Henderson #undef TCGv
40eaa3783bSRichard Henderson #undef tcg_temp_new
41eaa3783bSRichard Henderson #undef tcg_global_mem_new
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
48eaa3783bSRichard Henderson #else
49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
50eaa3783bSRichard Henderson #endif
51eaa3783bSRichard Henderson #else
52eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
53eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
55eaa3783bSRichard Henderson #endif
56eaa3783bSRichard Henderson 
57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
58eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
59eaa3783bSRichard Henderson 
60eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
61eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
62eaa3783bSRichard Henderson 
63eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
64eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
72eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
73eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
74eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
75eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
76eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
77eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
78eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
79eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
81eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
82eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
83eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
84eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
85eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
86eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
87eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
88eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
89eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
90eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
91eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
92eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
93eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
94eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
99eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
100eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
101eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
102eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
103eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
104eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
105eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
122eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
124eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
125eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
126eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
127eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
139eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64
14229dd6f64SRichard Henderson #define tcg_constant_reg     tcg_constant_i64
143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
144eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
150eaa3783bSRichard Henderson #else
151eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
152eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
153eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
154eaa3783bSRichard Henderson 
155eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
156eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
163eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
164eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
165eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
166eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
167eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
168eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
169eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
170eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
171eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
173eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
174eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
175eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
176eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
177eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
178eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
179eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
180eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
181eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
182eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
183eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
184eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
185eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
186eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
191eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
192eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
193eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
194eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
195eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
196eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
197eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
213eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
215eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
216eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
217eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
218eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
230eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32
23329dd6f64SRichard Henderson #define tcg_constant_reg     tcg_constant_i32
234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
235eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
242eaa3783bSRichard Henderson 
24361766fe9SRichard Henderson typedef struct DisasCond {
24461766fe9SRichard Henderson     TCGCond c;
245eaa3783bSRichard Henderson     TCGv_reg a0, a1;
24661766fe9SRichard Henderson } DisasCond;
24761766fe9SRichard Henderson 
24861766fe9SRichard Henderson typedef struct DisasContext {
249d01a3625SRichard Henderson     DisasContextBase base;
25061766fe9SRichard Henderson     CPUState *cs;
25161766fe9SRichard Henderson 
252eaa3783bSRichard Henderson     target_ureg iaoq_f;
253eaa3783bSRichard Henderson     target_ureg iaoq_b;
254eaa3783bSRichard Henderson     target_ureg iaoq_n;
255eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
25661766fe9SRichard Henderson 
25786f8d05fSRichard Henderson     int ntempr, ntempl;
2585eecd37aSRichard Henderson     TCGv_reg tempr[8];
25986f8d05fSRichard Henderson     TCGv_tl  templ[4];
26061766fe9SRichard Henderson 
26161766fe9SRichard Henderson     DisasCond null_cond;
26261766fe9SRichard Henderson     TCGLabel *null_lab;
26361766fe9SRichard Henderson 
2641a19da0dSRichard Henderson     uint32_t insn;
265494737b7SRichard Henderson     uint32_t tb_flags;
2663d68ee7bSRichard Henderson     int mmu_idx;
2673d68ee7bSRichard Henderson     int privilege;
26861766fe9SRichard Henderson     bool psw_n_nonzero;
269217d1a5eSRichard Henderson 
270217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
271217d1a5eSRichard Henderson     MemOp unalign;
272217d1a5eSRichard Henderson #endif
27361766fe9SRichard Henderson } DisasContext;
27461766fe9SRichard Henderson 
275217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
276217d1a5eSRichard Henderson #define UNALIGN(C)  (C)->unalign
277217d1a5eSRichard Henderson #else
2782d4afb03SRichard Henderson #define UNALIGN(C)  MO_ALIGN
279217d1a5eSRichard Henderson #endif
280217d1a5eSRichard Henderson 
281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
282451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
283e36f27efSRichard Henderson {
284e36f27efSRichard Henderson     if (val & PSW_SM_E) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     if (val & PSW_SM_W) {
288e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
289e36f27efSRichard Henderson     }
290e36f27efSRichard Henderson     return val;
291e36f27efSRichard Henderson }
292e36f27efSRichard Henderson 
293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
294451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
295deee69a1SRichard Henderson {
296deee69a1SRichard Henderson     return ~val;
297deee69a1SRichard Henderson }
298deee69a1SRichard Henderson 
2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
3001cd012a5SRichard Henderson    we use for the final M.  */
301451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
3021cd012a5SRichard Henderson {
3031cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
3041cd012a5SRichard Henderson }
3051cd012a5SRichard Henderson 
306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
307451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
308740038d7SRichard Henderson {
309740038d7SRichard Henderson     return val ? 1 : -1;
310740038d7SRichard Henderson }
311740038d7SRichard Henderson 
312451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
313740038d7SRichard Henderson {
314740038d7SRichard Henderson     return val ? -1 : 1;
315740038d7SRichard Henderson }
316740038d7SRichard Henderson 
317740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
318451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
31901afb7beSRichard Henderson {
32001afb7beSRichard Henderson     return val << 2;
32101afb7beSRichard Henderson }
32201afb7beSRichard Henderson 
323740038d7SRichard Henderson /* Used for fp memory ops.  */
324451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val)
325740038d7SRichard Henderson {
326740038d7SRichard Henderson     return val << 3;
327740038d7SRichard Henderson }
328740038d7SRichard Henderson 
3290588e061SRichard Henderson /* Used for assemble_21.  */
330451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
3310588e061SRichard Henderson {
3320588e061SRichard Henderson     return val << 11;
3330588e061SRichard Henderson }
3340588e061SRichard Henderson 
33501afb7beSRichard Henderson 
33640f9f908SRichard Henderson /* Include the auto-generated decoder.  */
337abff1abfSPaolo Bonzini #include "decode-insns.c.inc"
33840f9f908SRichard Henderson 
33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
34061766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
34261766fe9SRichard Henderson 
34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
34461766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
34661766fe9SRichard Henderson 
347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
348e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
350c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
351e1b5a5edSRichard Henderson 
35261766fe9SRichard Henderson /* global register indexes */
353eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
35433423472SRichard Henderson static TCGv_i64 cpu_sr[4];
355494737b7SRichard Henderson static TCGv_i64 cpu_srH;
356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
357eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
359c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
360eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
364eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
36561766fe9SRichard Henderson 
36661766fe9SRichard Henderson void hppa_translate_init(void)
36761766fe9SRichard Henderson {
36861766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
36961766fe9SRichard Henderson 
370eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
37161766fe9SRichard Henderson     static const GlobalVar vars[] = {
37235136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
37361766fe9SRichard Henderson         DEF_VAR(psw_n),
37461766fe9SRichard Henderson         DEF_VAR(psw_v),
37561766fe9SRichard Henderson         DEF_VAR(psw_cb),
37661766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
37761766fe9SRichard Henderson         DEF_VAR(iaoq_f),
37861766fe9SRichard Henderson         DEF_VAR(iaoq_b),
37961766fe9SRichard Henderson     };
38061766fe9SRichard Henderson 
38161766fe9SRichard Henderson #undef DEF_VAR
38261766fe9SRichard Henderson 
38361766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
38461766fe9SRichard Henderson     static const char gr_names[32][4] = {
38561766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
38661766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
38761766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
38861766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
38961766fe9SRichard Henderson     };
39033423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
391494737b7SRichard Henderson     static const char sr_names[5][4] = {
392494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
39333423472SRichard Henderson     };
39461766fe9SRichard Henderson 
39561766fe9SRichard Henderson     int i;
39661766fe9SRichard Henderson 
397f764718dSRichard Henderson     cpu_gr[0] = NULL;
39861766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
39961766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
40061766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
40161766fe9SRichard Henderson                                        gr_names[i]);
40261766fe9SRichard Henderson     }
40333423472SRichard Henderson     for (i = 0; i < 4; i++) {
40433423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
40533423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
40633423472SRichard Henderson                                            sr_names[i]);
40733423472SRichard Henderson     }
408494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
409494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
410494737b7SRichard Henderson                                      sr_names[4]);
41161766fe9SRichard Henderson 
41261766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
41361766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
41461766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
41561766fe9SRichard Henderson     }
416c301f34eSRichard Henderson 
417c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
418c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
419c301f34eSRichard Henderson                                         "iasq_f");
420c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
421c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
422c301f34eSRichard Henderson                                         "iasq_b");
42361766fe9SRichard Henderson }
42461766fe9SRichard Henderson 
425129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
426129e9cc3SRichard Henderson {
427f764718dSRichard Henderson     return (DisasCond){
428f764718dSRichard Henderson         .c = TCG_COND_NEVER,
429f764718dSRichard Henderson         .a0 = NULL,
430f764718dSRichard Henderson         .a1 = NULL,
431f764718dSRichard Henderson     };
432129e9cc3SRichard Henderson }
433129e9cc3SRichard Henderson 
434df0232feSRichard Henderson static DisasCond cond_make_t(void)
435df0232feSRichard Henderson {
436df0232feSRichard Henderson     return (DisasCond){
437df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
438df0232feSRichard Henderson         .a0 = NULL,
439df0232feSRichard Henderson         .a1 = NULL,
440df0232feSRichard Henderson     };
441df0232feSRichard Henderson }
442df0232feSRichard Henderson 
443129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
444129e9cc3SRichard Henderson {
445f764718dSRichard Henderson     return (DisasCond){
446f764718dSRichard Henderson         .c = TCG_COND_NE,
447f764718dSRichard Henderson         .a0 = cpu_psw_n,
4486e94937aSRichard Henderson         .a1 = tcg_constant_reg(0)
449f764718dSRichard Henderson     };
450129e9cc3SRichard Henderson }
451129e9cc3SRichard Henderson 
452b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0)
453b47a4a02SSven Schnelle {
454b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
455b47a4a02SSven Schnelle     return (DisasCond){
4566e94937aSRichard Henderson         .c = c, .a0 = a0, .a1 = tcg_constant_reg(0)
457b47a4a02SSven Schnelle     };
458b47a4a02SSven Schnelle }
459b47a4a02SSven Schnelle 
460eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
461129e9cc3SRichard Henderson {
462b47a4a02SSven Schnelle     TCGv_reg tmp = tcg_temp_new();
463b47a4a02SSven Schnelle     tcg_gen_mov_reg(tmp, a0);
464b47a4a02SSven Schnelle     return cond_make_0_tmp(c, tmp);
465129e9cc3SRichard Henderson }
466129e9cc3SRichard Henderson 
467eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
468129e9cc3SRichard Henderson {
469129e9cc3SRichard Henderson     DisasCond r = { .c = c };
470129e9cc3SRichard Henderson 
471129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
472129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
473eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
474129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
475eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
476129e9cc3SRichard Henderson 
477129e9cc3SRichard Henderson     return r;
478129e9cc3SRichard Henderson }
479129e9cc3SRichard Henderson 
480129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
481129e9cc3SRichard Henderson {
482129e9cc3SRichard Henderson     switch (cond->c) {
483129e9cc3SRichard Henderson     default:
484f764718dSRichard Henderson         cond->a0 = NULL;
485f764718dSRichard Henderson         cond->a1 = NULL;
486129e9cc3SRichard Henderson         /* fallthru */
487129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
488129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
489129e9cc3SRichard Henderson         break;
490129e9cc3SRichard Henderson     case TCG_COND_NEVER:
491129e9cc3SRichard Henderson         break;
492129e9cc3SRichard Henderson     }
493129e9cc3SRichard Henderson }
494129e9cc3SRichard Henderson 
495eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
49661766fe9SRichard Henderson {
49786f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
49886f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
49986f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
50061766fe9SRichard Henderson }
50161766fe9SRichard Henderson 
50286f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
50386f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
50486f8d05fSRichard Henderson {
50586f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
50686f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
50786f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
50886f8d05fSRichard Henderson }
50986f8d05fSRichard Henderson #endif
51086f8d05fSRichard Henderson 
511eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
51261766fe9SRichard Henderson {
513eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
514eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
51561766fe9SRichard Henderson     return t;
51661766fe9SRichard Henderson }
51761766fe9SRichard Henderson 
518eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
51961766fe9SRichard Henderson {
52061766fe9SRichard Henderson     if (reg == 0) {
521eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
522eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
52361766fe9SRichard Henderson         return t;
52461766fe9SRichard Henderson     } else {
52561766fe9SRichard Henderson         return cpu_gr[reg];
52661766fe9SRichard Henderson     }
52761766fe9SRichard Henderson }
52861766fe9SRichard Henderson 
529eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
53061766fe9SRichard Henderson {
531129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
53261766fe9SRichard Henderson         return get_temp(ctx);
53361766fe9SRichard Henderson     } else {
53461766fe9SRichard Henderson         return cpu_gr[reg];
53561766fe9SRichard Henderson     }
53661766fe9SRichard Henderson }
53761766fe9SRichard Henderson 
538eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
539129e9cc3SRichard Henderson {
540129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
541eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
542129e9cc3SRichard Henderson                             ctx->null_cond.a1, dest, t);
543129e9cc3SRichard Henderson     } else {
544eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
545129e9cc3SRichard Henderson     }
546129e9cc3SRichard Henderson }
547129e9cc3SRichard Henderson 
548eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
549129e9cc3SRichard Henderson {
550129e9cc3SRichard Henderson     if (reg != 0) {
551129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
552129e9cc3SRichard Henderson     }
553129e9cc3SRichard Henderson }
554129e9cc3SRichard Henderson 
555e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
55696d6407fSRichard Henderson # define HI_OFS  0
55796d6407fSRichard Henderson # define LO_OFS  4
55896d6407fSRichard Henderson #else
55996d6407fSRichard Henderson # define HI_OFS  4
56096d6407fSRichard Henderson # define LO_OFS  0
56196d6407fSRichard Henderson #endif
56296d6407fSRichard Henderson 
56396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
56496d6407fSRichard Henderson {
56596d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
56696d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
56796d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
56896d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
56996d6407fSRichard Henderson     return ret;
57096d6407fSRichard Henderson }
57196d6407fSRichard Henderson 
572ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
573ebe9383cSRichard Henderson {
574ebe9383cSRichard Henderson     if (rt == 0) {
5750992a930SRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
5760992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
5770992a930SRichard Henderson         return ret;
578ebe9383cSRichard Henderson     } else {
579ebe9383cSRichard Henderson         return load_frw_i32(rt);
580ebe9383cSRichard Henderson     }
581ebe9383cSRichard Henderson }
582ebe9383cSRichard Henderson 
583ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
584ebe9383cSRichard Henderson {
585ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
5860992a930SRichard Henderson     if (rt == 0) {
5870992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
5880992a930SRichard Henderson     } else {
589ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
590ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
591ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
592ebe9383cSRichard Henderson     }
5930992a930SRichard Henderson     return ret;
594ebe9383cSRichard Henderson }
595ebe9383cSRichard Henderson 
59696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
59796d6407fSRichard Henderson {
59896d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
59996d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
60096d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
60196d6407fSRichard Henderson }
60296d6407fSRichard Henderson 
60396d6407fSRichard Henderson #undef HI_OFS
60496d6407fSRichard Henderson #undef LO_OFS
60596d6407fSRichard Henderson 
60696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
60796d6407fSRichard Henderson {
60896d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
60996d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
61096d6407fSRichard Henderson     return ret;
61196d6407fSRichard Henderson }
61296d6407fSRichard Henderson 
613ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
614ebe9383cSRichard Henderson {
615ebe9383cSRichard Henderson     if (rt == 0) {
6160992a930SRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
6170992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
6180992a930SRichard Henderson         return ret;
619ebe9383cSRichard Henderson     } else {
620ebe9383cSRichard Henderson         return load_frd(rt);
621ebe9383cSRichard Henderson     }
622ebe9383cSRichard Henderson }
623ebe9383cSRichard Henderson 
62496d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
62596d6407fSRichard Henderson {
62696d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
62796d6407fSRichard Henderson }
62896d6407fSRichard Henderson 
62933423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
63033423472SRichard Henderson {
63133423472SRichard Henderson #ifdef CONFIG_USER_ONLY
63233423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
63333423472SRichard Henderson #else
63433423472SRichard Henderson     if (reg < 4) {
63533423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
636494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
637494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
63833423472SRichard Henderson     } else {
63933423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
64033423472SRichard Henderson     }
64133423472SRichard Henderson #endif
64233423472SRichard Henderson }
64333423472SRichard Henderson 
644129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
645129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
646129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
647129e9cc3SRichard Henderson {
648129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
649129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
650129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
651129e9cc3SRichard Henderson 
652129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
653129e9cc3SRichard Henderson 
654129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
6556e94937aSRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
656129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
657eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
658129e9cc3SRichard Henderson         }
659129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
660129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
661129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
662129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
663129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
664eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
665129e9cc3SRichard Henderson         }
666129e9cc3SRichard Henderson 
667eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
668129e9cc3SRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
669129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
670129e9cc3SRichard Henderson     }
671129e9cc3SRichard Henderson }
672129e9cc3SRichard Henderson 
673129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
674129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
675129e9cc3SRichard Henderson {
676129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
677129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
678eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
679129e9cc3SRichard Henderson         }
680129e9cc3SRichard Henderson         return;
681129e9cc3SRichard Henderson     }
6826e94937aSRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
683eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
684129e9cc3SRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
685129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
686129e9cc3SRichard Henderson     }
687129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
688129e9cc3SRichard Henderson }
689129e9cc3SRichard Henderson 
690129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
691129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
692129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
693129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
694129e9cc3SRichard Henderson {
695129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
696eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
697129e9cc3SRichard Henderson     }
698129e9cc3SRichard Henderson }
699129e9cc3SRichard Henderson 
700129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
70140f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
70240f9f908SRichard Henderson    it may be tail-called from a translate function.  */
70331234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
704129e9cc3SRichard Henderson {
705129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
70631234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
707129e9cc3SRichard Henderson 
708f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
709f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
710f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
711f49b3537SRichard Henderson 
712129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
713129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
714129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
715129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
71631234768SRichard Henderson         return true;
717129e9cc3SRichard Henderson     }
718129e9cc3SRichard Henderson     ctx->null_lab = NULL;
719129e9cc3SRichard Henderson 
720129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
721129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
722129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
723129e9cc3SRichard Henderson         gen_set_label(null_lab);
724129e9cc3SRichard Henderson     } else {
725129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
726129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
727129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
728129e9cc3SRichard Henderson            label we have the proper value in place.  */
729129e9cc3SRichard Henderson         nullify_save(ctx);
730129e9cc3SRichard Henderson         gen_set_label(null_lab);
731129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
732129e9cc3SRichard Henderson     }
733869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
73431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
735129e9cc3SRichard Henderson     }
73631234768SRichard Henderson     return true;
737129e9cc3SRichard Henderson }
738129e9cc3SRichard Henderson 
739eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
74061766fe9SRichard Henderson {
74161766fe9SRichard Henderson     if (unlikely(ival == -1)) {
742eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
74361766fe9SRichard Henderson     } else {
744eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
74561766fe9SRichard Henderson     }
74661766fe9SRichard Henderson }
74761766fe9SRichard Henderson 
748eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
74961766fe9SRichard Henderson {
75061766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
75161766fe9SRichard Henderson }
75261766fe9SRichard Henderson 
75361766fe9SRichard Henderson static void gen_excp_1(int exception)
75461766fe9SRichard Henderson {
75529dd6f64SRichard Henderson     gen_helper_excp(cpu_env, tcg_constant_i32(exception));
75661766fe9SRichard Henderson }
75761766fe9SRichard Henderson 
75831234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
75961766fe9SRichard Henderson {
76061766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
76161766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
762129e9cc3SRichard Henderson     nullify_save(ctx);
76361766fe9SRichard Henderson     gen_excp_1(exception);
76431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
76561766fe9SRichard Henderson }
76661766fe9SRichard Henderson 
76731234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7681a19da0dSRichard Henderson {
76931234768SRichard Henderson     nullify_over(ctx);
77029dd6f64SRichard Henderson     tcg_gen_st_reg(tcg_constant_reg(ctx->insn),
77129dd6f64SRichard Henderson                    cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
77231234768SRichard Henderson     gen_excp(ctx, exc);
77331234768SRichard Henderson     return nullify_end(ctx);
7741a19da0dSRichard Henderson }
7751a19da0dSRichard Henderson 
77631234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
77761766fe9SRichard Henderson {
77831234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
77961766fe9SRichard Henderson }
78061766fe9SRichard Henderson 
78140f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
78240f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
78340f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
78440f9f908SRichard Henderson #else
785e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
786e1b5a5edSRichard Henderson     do {                                     \
787e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
78831234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
789e1b5a5edSRichard Henderson         }                                    \
790e1b5a5edSRichard Henderson     } while (0)
79140f9f908SRichard Henderson #endif
792e1b5a5edSRichard Henderson 
793eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
79461766fe9SRichard Henderson {
79557f91498SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
79661766fe9SRichard Henderson }
79761766fe9SRichard Henderson 
798129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
799129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
800129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
801129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
802129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
803129e9cc3SRichard Henderson {
804129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
805129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
806129e9cc3SRichard Henderson }
807129e9cc3SRichard Henderson 
80861766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
809eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
81061766fe9SRichard Henderson {
81161766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
81261766fe9SRichard Henderson         tcg_gen_goto_tb(which);
813eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
814eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
81507ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
81661766fe9SRichard Henderson     } else {
81761766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
81861766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
8197f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
82061766fe9SRichard Henderson     }
82161766fe9SRichard Henderson }
82261766fe9SRichard Henderson 
823b47a4a02SSven Schnelle static bool cond_need_sv(int c)
824b47a4a02SSven Schnelle {
825b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
826b47a4a02SSven Schnelle }
827b47a4a02SSven Schnelle 
828b47a4a02SSven Schnelle static bool cond_need_cb(int c)
829b47a4a02SSven Schnelle {
830b47a4a02SSven Schnelle     return c == 4 || c == 5;
831b47a4a02SSven Schnelle }
832b47a4a02SSven Schnelle 
833b47a4a02SSven Schnelle /*
834b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
835b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
836b47a4a02SSven Schnelle  */
837b2167459SRichard Henderson 
838eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
839eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
840b2167459SRichard Henderson {
841b2167459SRichard Henderson     DisasCond cond;
842eaa3783bSRichard Henderson     TCGv_reg tmp;
843b2167459SRichard Henderson 
844b2167459SRichard Henderson     switch (cf >> 1) {
845b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
846b2167459SRichard Henderson         cond = cond_make_f();
847b2167459SRichard Henderson         break;
848b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
849b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
850b2167459SRichard Henderson         break;
851b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
852b47a4a02SSven Schnelle         tmp = tcg_temp_new();
853b47a4a02SSven Schnelle         tcg_gen_xor_reg(tmp, res, sv);
854b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_LT, tmp);
855b2167459SRichard Henderson         break;
856b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
857b47a4a02SSven Schnelle         /*
858b47a4a02SSven Schnelle          * Simplify:
859b47a4a02SSven Schnelle          *   (N ^ V) | Z
860b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
861b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
862b47a4a02SSven Schnelle          *   (~(res ^ sv) >= 0) | !res
863b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31) | !res
864b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31 & res)
865b47a4a02SSven Schnelle          */
866b47a4a02SSven Schnelle         tmp = tcg_temp_new();
867b47a4a02SSven Schnelle         tcg_gen_eqv_reg(tmp, res, sv);
868b47a4a02SSven Schnelle         tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
869b47a4a02SSven Schnelle         tcg_gen_and_reg(tmp, tmp, res);
870b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
871b2167459SRichard Henderson         break;
872b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
873b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
874b2167459SRichard Henderson         break;
875b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
876b2167459SRichard Henderson         tmp = tcg_temp_new();
877eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
878eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
879b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
880b2167459SRichard Henderson         break;
881b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
882b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
883b2167459SRichard Henderson         break;
884b2167459SRichard Henderson     case 7: /* OD / EV */
885b2167459SRichard Henderson         tmp = tcg_temp_new();
886eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
887b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_NE, tmp);
888b2167459SRichard Henderson         break;
889b2167459SRichard Henderson     default:
890b2167459SRichard Henderson         g_assert_not_reached();
891b2167459SRichard Henderson     }
892b2167459SRichard Henderson     if (cf & 1) {
893b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
894b2167459SRichard Henderson     }
895b2167459SRichard Henderson 
896b2167459SRichard Henderson     return cond;
897b2167459SRichard Henderson }
898b2167459SRichard Henderson 
899b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
900b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
901b2167459SRichard Henderson    deleted as unused.  */
902b2167459SRichard Henderson 
903eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
904eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
905b2167459SRichard Henderson {
906b2167459SRichard Henderson     DisasCond cond;
907b2167459SRichard Henderson 
908b2167459SRichard Henderson     switch (cf >> 1) {
909b2167459SRichard Henderson     case 1: /* = / <> */
910b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
911b2167459SRichard Henderson         break;
912b2167459SRichard Henderson     case 2: /* < / >= */
913b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
914b2167459SRichard Henderson         break;
915b2167459SRichard Henderson     case 3: /* <= / > */
916b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
917b2167459SRichard Henderson         break;
918b2167459SRichard Henderson     case 4: /* << / >>= */
919b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
920b2167459SRichard Henderson         break;
921b2167459SRichard Henderson     case 5: /* <<= / >> */
922b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
923b2167459SRichard Henderson         break;
924b2167459SRichard Henderson     default:
925b47a4a02SSven Schnelle         return do_cond(cf, res, NULL, sv);
926b2167459SRichard Henderson     }
927b2167459SRichard Henderson     if (cf & 1) {
928b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
929b2167459SRichard Henderson     }
930b2167459SRichard Henderson 
931b2167459SRichard Henderson     return cond;
932b2167459SRichard Henderson }
933b2167459SRichard Henderson 
934df0232feSRichard Henderson /*
935df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
936df0232feSRichard Henderson  * computed, and use of them is undefined.
937df0232feSRichard Henderson  *
938df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
939df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
940df0232feSRichard Henderson  * how cases c={2,3} are treated.
941df0232feSRichard Henderson  */
942b2167459SRichard Henderson 
943eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
944b2167459SRichard Henderson {
945df0232feSRichard Henderson     switch (cf) {
946df0232feSRichard Henderson     case 0:  /* never */
947df0232feSRichard Henderson     case 9:  /* undef, C */
948df0232feSRichard Henderson     case 11: /* undef, C & !Z */
949df0232feSRichard Henderson     case 12: /* undef, V */
950df0232feSRichard Henderson         return cond_make_f();
951df0232feSRichard Henderson 
952df0232feSRichard Henderson     case 1:  /* true */
953df0232feSRichard Henderson     case 8:  /* undef, !C */
954df0232feSRichard Henderson     case 10: /* undef, !C | Z */
955df0232feSRichard Henderson     case 13: /* undef, !V */
956df0232feSRichard Henderson         return cond_make_t();
957df0232feSRichard Henderson 
958df0232feSRichard Henderson     case 2:  /* == */
959df0232feSRichard Henderson         return cond_make_0(TCG_COND_EQ, res);
960df0232feSRichard Henderson     case 3:  /* <> */
961df0232feSRichard Henderson         return cond_make_0(TCG_COND_NE, res);
962df0232feSRichard Henderson     case 4:  /* < */
963df0232feSRichard Henderson         return cond_make_0(TCG_COND_LT, res);
964df0232feSRichard Henderson     case 5:  /* >= */
965df0232feSRichard Henderson         return cond_make_0(TCG_COND_GE, res);
966df0232feSRichard Henderson     case 6:  /* <= */
967df0232feSRichard Henderson         return cond_make_0(TCG_COND_LE, res);
968df0232feSRichard Henderson     case 7:  /* > */
969df0232feSRichard Henderson         return cond_make_0(TCG_COND_GT, res);
970df0232feSRichard Henderson 
971df0232feSRichard Henderson     case 14: /* OD */
972df0232feSRichard Henderson     case 15: /* EV */
973df0232feSRichard Henderson         return do_cond(cf, res, NULL, NULL);
974df0232feSRichard Henderson 
975df0232feSRichard Henderson     default:
976df0232feSRichard Henderson         g_assert_not_reached();
977b2167459SRichard Henderson     }
978b2167459SRichard Henderson }
979b2167459SRichard Henderson 
98098cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
98198cd9ca7SRichard Henderson 
982eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
98398cd9ca7SRichard Henderson {
98498cd9ca7SRichard Henderson     unsigned c, f;
98598cd9ca7SRichard Henderson 
98698cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
98798cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
98898cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
98998cd9ca7SRichard Henderson     c = orig & 3;
99098cd9ca7SRichard Henderson     if (c == 3) {
99198cd9ca7SRichard Henderson         c = 7;
99298cd9ca7SRichard Henderson     }
99398cd9ca7SRichard Henderson     f = (orig & 4) / 4;
99498cd9ca7SRichard Henderson 
99598cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
99698cd9ca7SRichard Henderson }
99798cd9ca7SRichard Henderson 
998b2167459SRichard Henderson /* Similar, but for unit conditions.  */
999b2167459SRichard Henderson 
1000eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1001eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1002b2167459SRichard Henderson {
1003b2167459SRichard Henderson     DisasCond cond;
1004eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1005b2167459SRichard Henderson 
1006b2167459SRichard Henderson     if (cf & 8) {
1007b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1008b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1009b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1010b2167459SRichard Henderson          */
1011b2167459SRichard Henderson         cb = tcg_temp_new();
1012b2167459SRichard Henderson         tmp = tcg_temp_new();
1013eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1014eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1015eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1016eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1017b2167459SRichard Henderson     }
1018b2167459SRichard Henderson 
1019b2167459SRichard Henderson     switch (cf >> 1) {
1020b2167459SRichard Henderson     case 0: /* never / TR */
1021b2167459SRichard Henderson     case 1: /* undefined */
1022b2167459SRichard Henderson     case 5: /* undefined */
1023b2167459SRichard Henderson         cond = cond_make_f();
1024b2167459SRichard Henderson         break;
1025b2167459SRichard Henderson 
1026b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1027b2167459SRichard Henderson         /* See hasless(v,1) from
1028b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1029b2167459SRichard Henderson          */
1030b2167459SRichard Henderson         tmp = tcg_temp_new();
1031eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1032eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1033eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1034b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1035b2167459SRichard Henderson         break;
1036b2167459SRichard Henderson 
1037b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1038b2167459SRichard Henderson         tmp = tcg_temp_new();
1039eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1040eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1041eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1042b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1043b2167459SRichard Henderson         break;
1044b2167459SRichard Henderson 
1045b2167459SRichard Henderson     case 4: /* SDC / NDC */
1046eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1047b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1048b2167459SRichard Henderson         break;
1049b2167459SRichard Henderson 
1050b2167459SRichard Henderson     case 6: /* SBC / NBC */
1051eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1052b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1053b2167459SRichard Henderson         break;
1054b2167459SRichard Henderson 
1055b2167459SRichard Henderson     case 7: /* SHC / NHC */
1056eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1057b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1058b2167459SRichard Henderson         break;
1059b2167459SRichard Henderson 
1060b2167459SRichard Henderson     default:
1061b2167459SRichard Henderson         g_assert_not_reached();
1062b2167459SRichard Henderson     }
1063b2167459SRichard Henderson     if (cf & 1) {
1064b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1065b2167459SRichard Henderson     }
1066b2167459SRichard Henderson 
1067b2167459SRichard Henderson     return cond;
1068b2167459SRichard Henderson }
1069b2167459SRichard Henderson 
1070b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1071eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1072eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1073b2167459SRichard Henderson {
1074eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1075eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1076b2167459SRichard Henderson 
1077eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1078eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1079eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1080b2167459SRichard Henderson 
1081b2167459SRichard Henderson     return sv;
1082b2167459SRichard Henderson }
1083b2167459SRichard Henderson 
1084b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1085eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1086eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1087b2167459SRichard Henderson {
1088eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1089eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1090b2167459SRichard Henderson 
1091eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1092eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1093eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1094b2167459SRichard Henderson 
1095b2167459SRichard Henderson     return sv;
1096b2167459SRichard Henderson }
1097b2167459SRichard Henderson 
109831234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1099eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1100eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1101b2167459SRichard Henderson {
1102eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1103b2167459SRichard Henderson     unsigned c = cf >> 1;
1104b2167459SRichard Henderson     DisasCond cond;
1105b2167459SRichard Henderson 
1106b2167459SRichard Henderson     dest = tcg_temp_new();
1107f764718dSRichard Henderson     cb = NULL;
1108f764718dSRichard Henderson     cb_msb = NULL;
1109b2167459SRichard Henderson 
1110b2167459SRichard Henderson     if (shift) {
1111b2167459SRichard Henderson         tmp = get_temp(ctx);
1112eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1113b2167459SRichard Henderson         in1 = tmp;
1114b2167459SRichard Henderson     }
1115b2167459SRichard Henderson 
1116b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
111729dd6f64SRichard Henderson         TCGv_reg zero = tcg_constant_reg(0);
1118b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1119eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1120b2167459SRichard Henderson         if (is_c) {
1121eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1122b2167459SRichard Henderson         }
1123b2167459SRichard Henderson         if (!is_l) {
1124b2167459SRichard Henderson             cb = get_temp(ctx);
1125eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1126eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1127b2167459SRichard Henderson         }
1128b2167459SRichard Henderson     } else {
1129eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1130b2167459SRichard Henderson         if (is_c) {
1131eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1132b2167459SRichard Henderson         }
1133b2167459SRichard Henderson     }
1134b2167459SRichard Henderson 
1135b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1136f764718dSRichard Henderson     sv = NULL;
1137b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1138b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1139b2167459SRichard Henderson         if (is_tsv) {
1140b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1141b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1142b2167459SRichard Henderson         }
1143b2167459SRichard Henderson     }
1144b2167459SRichard Henderson 
1145b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1146b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1147b2167459SRichard Henderson     if (is_tc) {
1148b2167459SRichard Henderson         tmp = tcg_temp_new();
1149eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1150b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1151b2167459SRichard Henderson     }
1152b2167459SRichard Henderson 
1153b2167459SRichard Henderson     /* Write back the result.  */
1154b2167459SRichard Henderson     if (!is_l) {
1155b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1156b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1157b2167459SRichard Henderson     }
1158b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1159b2167459SRichard Henderson 
1160b2167459SRichard Henderson     /* Install the new nullification.  */
1161b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1162b2167459SRichard Henderson     ctx->null_cond = cond;
1163b2167459SRichard Henderson }
1164b2167459SRichard Henderson 
11650c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a,
11660c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
11670c982a28SRichard Henderson {
11680c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
11690c982a28SRichard Henderson 
11700c982a28SRichard Henderson     if (a->cf) {
11710c982a28SRichard Henderson         nullify_over(ctx);
11720c982a28SRichard Henderson     }
11730c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
11740c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
11750c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf);
11760c982a28SRichard Henderson     return nullify_end(ctx);
11770c982a28SRichard Henderson }
11780c982a28SRichard Henderson 
11790588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
11800588e061SRichard Henderson                        bool is_tsv, bool is_tc)
11810588e061SRichard Henderson {
11820588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
11830588e061SRichard Henderson 
11840588e061SRichard Henderson     if (a->cf) {
11850588e061SRichard Henderson         nullify_over(ctx);
11860588e061SRichard Henderson     }
11870588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
11880588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
11890588e061SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf);
11900588e061SRichard Henderson     return nullify_end(ctx);
11910588e061SRichard Henderson }
11920588e061SRichard Henderson 
119331234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1194eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1195eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1196b2167459SRichard Henderson {
1197eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1198b2167459SRichard Henderson     unsigned c = cf >> 1;
1199b2167459SRichard Henderson     DisasCond cond;
1200b2167459SRichard Henderson 
1201b2167459SRichard Henderson     dest = tcg_temp_new();
1202b2167459SRichard Henderson     cb = tcg_temp_new();
1203b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1204b2167459SRichard Henderson 
120529dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
1206b2167459SRichard Henderson     if (is_b) {
1207b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1208eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1209eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1210eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1211eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1212eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1213b2167459SRichard Henderson     } else {
1214b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1215b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1216eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1217eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1218eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1219eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1220b2167459SRichard Henderson     }
1221b2167459SRichard Henderson 
1222b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1223f764718dSRichard Henderson     sv = NULL;
1224b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1225b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1226b2167459SRichard Henderson         if (is_tsv) {
1227b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1228b2167459SRichard Henderson         }
1229b2167459SRichard Henderson     }
1230b2167459SRichard Henderson 
1231b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1232b2167459SRichard Henderson     if (!is_b) {
1233b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1234b2167459SRichard Henderson     } else {
1235b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1236b2167459SRichard Henderson     }
1237b2167459SRichard Henderson 
1238b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1239b2167459SRichard Henderson     if (is_tc) {
1240b2167459SRichard Henderson         tmp = tcg_temp_new();
1241eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1242b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1243b2167459SRichard Henderson     }
1244b2167459SRichard Henderson 
1245b2167459SRichard Henderson     /* Write back the result.  */
1246b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1247b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1248b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1249b2167459SRichard Henderson 
1250b2167459SRichard Henderson     /* Install the new nullification.  */
1251b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1252b2167459SRichard Henderson     ctx->null_cond = cond;
1253b2167459SRichard Henderson }
1254b2167459SRichard Henderson 
12550c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a,
12560c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
12570c982a28SRichard Henderson {
12580c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
12590c982a28SRichard Henderson 
12600c982a28SRichard Henderson     if (a->cf) {
12610c982a28SRichard Henderson         nullify_over(ctx);
12620c982a28SRichard Henderson     }
12630c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12640c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12650c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf);
12660c982a28SRichard Henderson     return nullify_end(ctx);
12670c982a28SRichard Henderson }
12680c982a28SRichard Henderson 
12690588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
12700588e061SRichard Henderson {
12710588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
12720588e061SRichard Henderson 
12730588e061SRichard Henderson     if (a->cf) {
12740588e061SRichard Henderson         nullify_over(ctx);
12750588e061SRichard Henderson     }
12760588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
12770588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
12780588e061SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf);
12790588e061SRichard Henderson     return nullify_end(ctx);
12800588e061SRichard Henderson }
12810588e061SRichard Henderson 
128231234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1283eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1284b2167459SRichard Henderson {
1285eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1286b2167459SRichard Henderson     DisasCond cond;
1287b2167459SRichard Henderson 
1288b2167459SRichard Henderson     dest = tcg_temp_new();
1289eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1290b2167459SRichard Henderson 
1291b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1292f764718dSRichard Henderson     sv = NULL;
1293b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1294b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1295b2167459SRichard Henderson     }
1296b2167459SRichard Henderson 
1297b2167459SRichard Henderson     /* Form the condition for the compare.  */
1298b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1299b2167459SRichard Henderson 
1300b2167459SRichard Henderson     /* Clear.  */
1301eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1302b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1303b2167459SRichard Henderson 
1304b2167459SRichard Henderson     /* Install the new nullification.  */
1305b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1306b2167459SRichard Henderson     ctx->null_cond = cond;
1307b2167459SRichard Henderson }
1308b2167459SRichard Henderson 
130931234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1310eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1311eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1312b2167459SRichard Henderson {
1313eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1314b2167459SRichard Henderson 
1315b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1316b2167459SRichard Henderson     fn(dest, in1, in2);
1317b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1318b2167459SRichard Henderson 
1319b2167459SRichard Henderson     /* Install the new nullification.  */
1320b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1321b2167459SRichard Henderson     if (cf) {
1322b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1323b2167459SRichard Henderson     }
1324b2167459SRichard Henderson }
1325b2167459SRichard Henderson 
13260c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a,
13270c982a28SRichard Henderson                        void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
13280c982a28SRichard Henderson {
13290c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13300c982a28SRichard Henderson 
13310c982a28SRichard Henderson     if (a->cf) {
13320c982a28SRichard Henderson         nullify_over(ctx);
13330c982a28SRichard Henderson     }
13340c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13350c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13360c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn);
13370c982a28SRichard Henderson     return nullify_end(ctx);
13380c982a28SRichard Henderson }
13390c982a28SRichard Henderson 
134031234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1341eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1342eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1343b2167459SRichard Henderson {
1344eaa3783bSRichard Henderson     TCGv_reg dest;
1345b2167459SRichard Henderson     DisasCond cond;
1346b2167459SRichard Henderson 
1347b2167459SRichard Henderson     if (cf == 0) {
1348b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1349b2167459SRichard Henderson         fn(dest, in1, in2);
1350b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1351b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1352b2167459SRichard Henderson     } else {
1353b2167459SRichard Henderson         dest = tcg_temp_new();
1354b2167459SRichard Henderson         fn(dest, in1, in2);
1355b2167459SRichard Henderson 
1356b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1357b2167459SRichard Henderson 
1358b2167459SRichard Henderson         if (is_tc) {
1359eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1360eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1361b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1362b2167459SRichard Henderson         }
1363b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1364b2167459SRichard Henderson 
1365b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1366b2167459SRichard Henderson         ctx->null_cond = cond;
1367b2167459SRichard Henderson     }
1368b2167459SRichard Henderson }
1369b2167459SRichard Henderson 
137086f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13718d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13728d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13738d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13748d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
137586f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
137686f8d05fSRichard Henderson {
137786f8d05fSRichard Henderson     TCGv_ptr ptr;
137886f8d05fSRichard Henderson     TCGv_reg tmp;
137986f8d05fSRichard Henderson     TCGv_i64 spc;
138086f8d05fSRichard Henderson 
138186f8d05fSRichard Henderson     if (sp != 0) {
13828d6ae7fbSRichard Henderson         if (sp < 0) {
13838d6ae7fbSRichard Henderson             sp = ~sp;
13848d6ae7fbSRichard Henderson         }
13858d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
13868d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13878d6ae7fbSRichard Henderson         return spc;
138886f8d05fSRichard Henderson     }
1389494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1390494737b7SRichard Henderson         return cpu_srH;
1391494737b7SRichard Henderson     }
139286f8d05fSRichard Henderson 
139386f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
139486f8d05fSRichard Henderson     tmp = tcg_temp_new();
139586f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
139686f8d05fSRichard Henderson 
139786f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
139886f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
139986f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
140086f8d05fSRichard Henderson 
140186f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
140286f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
140386f8d05fSRichard Henderson 
140486f8d05fSRichard Henderson     return spc;
140586f8d05fSRichard Henderson }
140686f8d05fSRichard Henderson #endif
140786f8d05fSRichard Henderson 
140886f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
140986f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
141086f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
141186f8d05fSRichard Henderson {
141286f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
141386f8d05fSRichard Henderson     TCGv_reg ofs;
141486f8d05fSRichard Henderson 
141586f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
141686f8d05fSRichard Henderson     if (rx) {
141786f8d05fSRichard Henderson         ofs = get_temp(ctx);
141886f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
141986f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
142086f8d05fSRichard Henderson     } else if (disp || modify) {
142186f8d05fSRichard Henderson         ofs = get_temp(ctx);
142286f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
142386f8d05fSRichard Henderson     } else {
142486f8d05fSRichard Henderson         ofs = base;
142586f8d05fSRichard Henderson     }
142686f8d05fSRichard Henderson 
142786f8d05fSRichard Henderson     *pofs = ofs;
142886f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
142986f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
143086f8d05fSRichard Henderson #else
143186f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
143286f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1433494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
143486f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
143586f8d05fSRichard Henderson     }
143686f8d05fSRichard Henderson     if (!is_phys) {
143786f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
143886f8d05fSRichard Henderson     }
143986f8d05fSRichard Henderson     *pgva = addr;
144086f8d05fSRichard Henderson #endif
144186f8d05fSRichard Henderson }
144286f8d05fSRichard Henderson 
144396d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
144496d6407fSRichard Henderson  * < 0 for pre-modify,
144596d6407fSRichard Henderson  * > 0 for post-modify,
144696d6407fSRichard Henderson  * = 0 for no base register update.
144796d6407fSRichard Henderson  */
144896d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1449eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
145014776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
145196d6407fSRichard Henderson {
145286f8d05fSRichard Henderson     TCGv_reg ofs;
145386f8d05fSRichard Henderson     TCGv_tl addr;
145496d6407fSRichard Henderson 
145596d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
145696d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
145796d6407fSRichard Henderson 
145886f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
145986f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1460217d1a5eSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
146186f8d05fSRichard Henderson     if (modify) {
146286f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
146396d6407fSRichard Henderson     }
146496d6407fSRichard Henderson }
146596d6407fSRichard Henderson 
146696d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1467eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
146814776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
146996d6407fSRichard Henderson {
147086f8d05fSRichard Henderson     TCGv_reg ofs;
147186f8d05fSRichard Henderson     TCGv_tl addr;
147296d6407fSRichard Henderson 
147396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
147496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
147596d6407fSRichard Henderson 
147686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
147786f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1478217d1a5eSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
147986f8d05fSRichard Henderson     if (modify) {
148086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
148196d6407fSRichard Henderson     }
148296d6407fSRichard Henderson }
148396d6407fSRichard Henderson 
148496d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1485eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
148614776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
148796d6407fSRichard Henderson {
148886f8d05fSRichard Henderson     TCGv_reg ofs;
148986f8d05fSRichard Henderson     TCGv_tl addr;
149096d6407fSRichard Henderson 
149196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
149296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
149396d6407fSRichard Henderson 
149486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
149586f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1496217d1a5eSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
149786f8d05fSRichard Henderson     if (modify) {
149886f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
149996d6407fSRichard Henderson     }
150096d6407fSRichard Henderson }
150196d6407fSRichard Henderson 
150296d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1503eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
150414776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
150596d6407fSRichard Henderson {
150686f8d05fSRichard Henderson     TCGv_reg ofs;
150786f8d05fSRichard Henderson     TCGv_tl addr;
150896d6407fSRichard Henderson 
150996d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
151096d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
151196d6407fSRichard Henderson 
151286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
151386f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1514217d1a5eSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
151586f8d05fSRichard Henderson     if (modify) {
151686f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
151796d6407fSRichard Henderson     }
151896d6407fSRichard Henderson }
151996d6407fSRichard Henderson 
1520eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1521eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1522eaa3783bSRichard Henderson #define do_store_reg  do_store_64
152396d6407fSRichard Henderson #else
1524eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1525eaa3783bSRichard Henderson #define do_store_reg  do_store_32
152696d6407fSRichard Henderson #endif
152796d6407fSRichard Henderson 
15281cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1529eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
153014776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
153196d6407fSRichard Henderson {
1532eaa3783bSRichard Henderson     TCGv_reg dest;
153396d6407fSRichard Henderson 
153496d6407fSRichard Henderson     nullify_over(ctx);
153596d6407fSRichard Henderson 
153696d6407fSRichard Henderson     if (modify == 0) {
153796d6407fSRichard Henderson         /* No base register update.  */
153896d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
153996d6407fSRichard Henderson     } else {
154096d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
154196d6407fSRichard Henderson         dest = get_temp(ctx);
154296d6407fSRichard Henderson     }
154386f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
154496d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
154596d6407fSRichard Henderson 
15461cd012a5SRichard Henderson     return nullify_end(ctx);
154796d6407fSRichard Henderson }
154896d6407fSRichard Henderson 
1549740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1550eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
155186f8d05fSRichard Henderson                       unsigned sp, int modify)
155296d6407fSRichard Henderson {
155396d6407fSRichard Henderson     TCGv_i32 tmp;
155496d6407fSRichard Henderson 
155596d6407fSRichard Henderson     nullify_over(ctx);
155696d6407fSRichard Henderson 
155796d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
155886f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
155996d6407fSRichard Henderson     save_frw_i32(rt, tmp);
156096d6407fSRichard Henderson 
156196d6407fSRichard Henderson     if (rt == 0) {
156296d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
156396d6407fSRichard Henderson     }
156496d6407fSRichard Henderson 
1565740038d7SRichard Henderson     return nullify_end(ctx);
156696d6407fSRichard Henderson }
156796d6407fSRichard Henderson 
1568740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1569740038d7SRichard Henderson {
1570740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1571740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1572740038d7SRichard Henderson }
1573740038d7SRichard Henderson 
1574740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1575eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
157686f8d05fSRichard Henderson                       unsigned sp, int modify)
157796d6407fSRichard Henderson {
157896d6407fSRichard Henderson     TCGv_i64 tmp;
157996d6407fSRichard Henderson 
158096d6407fSRichard Henderson     nullify_over(ctx);
158196d6407fSRichard Henderson 
158296d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
1583fc313c64SFrédéric Pétrot     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
158496d6407fSRichard Henderson     save_frd(rt, tmp);
158596d6407fSRichard Henderson 
158696d6407fSRichard Henderson     if (rt == 0) {
158796d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
158896d6407fSRichard Henderson     }
158996d6407fSRichard Henderson 
1590740038d7SRichard Henderson     return nullify_end(ctx);
1591740038d7SRichard Henderson }
1592740038d7SRichard Henderson 
1593740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1594740038d7SRichard Henderson {
1595740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1596740038d7SRichard Henderson                      a->disp, a->sp, a->m);
159796d6407fSRichard Henderson }
159896d6407fSRichard Henderson 
15991cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
160086f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
160114776ab5STony Nguyen                      int modify, MemOp mop)
160296d6407fSRichard Henderson {
160396d6407fSRichard Henderson     nullify_over(ctx);
160486f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16051cd012a5SRichard Henderson     return nullify_end(ctx);
160696d6407fSRichard Henderson }
160796d6407fSRichard Henderson 
1608740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1609eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
161086f8d05fSRichard Henderson                        unsigned sp, int modify)
161196d6407fSRichard Henderson {
161296d6407fSRichard Henderson     TCGv_i32 tmp;
161396d6407fSRichard Henderson 
161496d6407fSRichard Henderson     nullify_over(ctx);
161596d6407fSRichard Henderson 
161696d6407fSRichard Henderson     tmp = load_frw_i32(rt);
161786f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
161896d6407fSRichard Henderson 
1619740038d7SRichard Henderson     return nullify_end(ctx);
162096d6407fSRichard Henderson }
162196d6407fSRichard Henderson 
1622740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1623740038d7SRichard Henderson {
1624740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1625740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1626740038d7SRichard Henderson }
1627740038d7SRichard Henderson 
1628740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1629eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
163086f8d05fSRichard Henderson                        unsigned sp, int modify)
163196d6407fSRichard Henderson {
163296d6407fSRichard Henderson     TCGv_i64 tmp;
163396d6407fSRichard Henderson 
163496d6407fSRichard Henderson     nullify_over(ctx);
163596d6407fSRichard Henderson 
163696d6407fSRichard Henderson     tmp = load_frd(rt);
1637fc313c64SFrédéric Pétrot     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
163896d6407fSRichard Henderson 
1639740038d7SRichard Henderson     return nullify_end(ctx);
1640740038d7SRichard Henderson }
1641740038d7SRichard Henderson 
1642740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1643740038d7SRichard Henderson {
1644740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1645740038d7SRichard Henderson                       a->disp, a->sp, a->m);
164696d6407fSRichard Henderson }
164796d6407fSRichard Henderson 
16481ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1649ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1650ebe9383cSRichard Henderson {
1651ebe9383cSRichard Henderson     TCGv_i32 tmp;
1652ebe9383cSRichard Henderson 
1653ebe9383cSRichard Henderson     nullify_over(ctx);
1654ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1655ebe9383cSRichard Henderson 
1656ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1657ebe9383cSRichard Henderson 
1658ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
16591ca74648SRichard Henderson     return nullify_end(ctx);
1660ebe9383cSRichard Henderson }
1661ebe9383cSRichard Henderson 
16621ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1663ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1664ebe9383cSRichard Henderson {
1665ebe9383cSRichard Henderson     TCGv_i32 dst;
1666ebe9383cSRichard Henderson     TCGv_i64 src;
1667ebe9383cSRichard Henderson 
1668ebe9383cSRichard Henderson     nullify_over(ctx);
1669ebe9383cSRichard Henderson     src = load_frd(ra);
1670ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1671ebe9383cSRichard Henderson 
1672ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1673ebe9383cSRichard Henderson 
1674ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
16751ca74648SRichard Henderson     return nullify_end(ctx);
1676ebe9383cSRichard Henderson }
1677ebe9383cSRichard Henderson 
16781ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1679ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1680ebe9383cSRichard Henderson {
1681ebe9383cSRichard Henderson     TCGv_i64 tmp;
1682ebe9383cSRichard Henderson 
1683ebe9383cSRichard Henderson     nullify_over(ctx);
1684ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1685ebe9383cSRichard Henderson 
1686ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1687ebe9383cSRichard Henderson 
1688ebe9383cSRichard Henderson     save_frd(rt, tmp);
16891ca74648SRichard Henderson     return nullify_end(ctx);
1690ebe9383cSRichard Henderson }
1691ebe9383cSRichard Henderson 
16921ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1693ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1694ebe9383cSRichard Henderson {
1695ebe9383cSRichard Henderson     TCGv_i32 src;
1696ebe9383cSRichard Henderson     TCGv_i64 dst;
1697ebe9383cSRichard Henderson 
1698ebe9383cSRichard Henderson     nullify_over(ctx);
1699ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1700ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1701ebe9383cSRichard Henderson 
1702ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1703ebe9383cSRichard Henderson 
1704ebe9383cSRichard Henderson     save_frd(rt, dst);
17051ca74648SRichard Henderson     return nullify_end(ctx);
1706ebe9383cSRichard Henderson }
1707ebe9383cSRichard Henderson 
17081ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1709ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
171031234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1711ebe9383cSRichard Henderson {
1712ebe9383cSRichard Henderson     TCGv_i32 a, b;
1713ebe9383cSRichard Henderson 
1714ebe9383cSRichard Henderson     nullify_over(ctx);
1715ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1716ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1717ebe9383cSRichard Henderson 
1718ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1719ebe9383cSRichard Henderson 
1720ebe9383cSRichard Henderson     save_frw_i32(rt, a);
17211ca74648SRichard Henderson     return nullify_end(ctx);
1722ebe9383cSRichard Henderson }
1723ebe9383cSRichard Henderson 
17241ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1725ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
172631234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1727ebe9383cSRichard Henderson {
1728ebe9383cSRichard Henderson     TCGv_i64 a, b;
1729ebe9383cSRichard Henderson 
1730ebe9383cSRichard Henderson     nullify_over(ctx);
1731ebe9383cSRichard Henderson     a = load_frd0(ra);
1732ebe9383cSRichard Henderson     b = load_frd0(rb);
1733ebe9383cSRichard Henderson 
1734ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1735ebe9383cSRichard Henderson 
1736ebe9383cSRichard Henderson     save_frd(rt, a);
17371ca74648SRichard Henderson     return nullify_end(ctx);
1738ebe9383cSRichard Henderson }
1739ebe9383cSRichard Henderson 
174098cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
174198cd9ca7SRichard Henderson    have already had nullification handled.  */
174201afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest,
174398cd9ca7SRichard Henderson                        unsigned link, bool is_n)
174498cd9ca7SRichard Henderson {
174598cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
174698cd9ca7SRichard Henderson         if (link != 0) {
174798cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
174898cd9ca7SRichard Henderson         }
174998cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
175098cd9ca7SRichard Henderson         if (is_n) {
175198cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
175298cd9ca7SRichard Henderson         }
175398cd9ca7SRichard Henderson     } else {
175498cd9ca7SRichard Henderson         nullify_over(ctx);
175598cd9ca7SRichard Henderson 
175698cd9ca7SRichard Henderson         if (link != 0) {
175798cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
175898cd9ca7SRichard Henderson         }
175998cd9ca7SRichard Henderson 
176098cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
176198cd9ca7SRichard Henderson             nullify_set(ctx, 0);
176298cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
176398cd9ca7SRichard Henderson         } else {
176498cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
176598cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
176698cd9ca7SRichard Henderson         }
176798cd9ca7SRichard Henderson 
176831234768SRichard Henderson         nullify_end(ctx);
176998cd9ca7SRichard Henderson 
177098cd9ca7SRichard Henderson         nullify_set(ctx, 0);
177198cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
177231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
177398cd9ca7SRichard Henderson     }
177401afb7beSRichard Henderson     return true;
177598cd9ca7SRichard Henderson }
177698cd9ca7SRichard Henderson 
177798cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
177898cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
177901afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
178098cd9ca7SRichard Henderson                        DisasCond *cond)
178198cd9ca7SRichard Henderson {
1782eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
178398cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
178498cd9ca7SRichard Henderson     TCGCond c = cond->c;
178598cd9ca7SRichard Henderson     bool n;
178698cd9ca7SRichard Henderson 
178798cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
178898cd9ca7SRichard Henderson 
178998cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
179098cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
179101afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
179298cd9ca7SRichard Henderson     }
179398cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
179401afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
179598cd9ca7SRichard Henderson     }
179698cd9ca7SRichard Henderson 
179798cd9ca7SRichard Henderson     taken = gen_new_label();
1798eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
179998cd9ca7SRichard Henderson     cond_free(cond);
180098cd9ca7SRichard Henderson 
180198cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
180298cd9ca7SRichard Henderson     n = is_n && disp < 0;
180398cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
180498cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1805a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
180698cd9ca7SRichard Henderson     } else {
180798cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
180898cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
180998cd9ca7SRichard Henderson             ctx->null_lab = NULL;
181098cd9ca7SRichard Henderson         }
181198cd9ca7SRichard Henderson         nullify_set(ctx, n);
1812c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1813c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1814c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1815c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1816c301f34eSRichard Henderson         }
1817a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
181898cd9ca7SRichard Henderson     }
181998cd9ca7SRichard Henderson 
182098cd9ca7SRichard Henderson     gen_set_label(taken);
182198cd9ca7SRichard Henderson 
182298cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
182398cd9ca7SRichard Henderson     n = is_n && disp >= 0;
182498cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
182598cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1826a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
182798cd9ca7SRichard Henderson     } else {
182898cd9ca7SRichard Henderson         nullify_set(ctx, n);
1829a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
183098cd9ca7SRichard Henderson     }
183198cd9ca7SRichard Henderson 
183298cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
183398cd9ca7SRichard Henderson     if (ctx->null_lab) {
183498cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
183598cd9ca7SRichard Henderson         ctx->null_lab = NULL;
183631234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
183798cd9ca7SRichard Henderson     } else {
183831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
183998cd9ca7SRichard Henderson     }
184001afb7beSRichard Henderson     return true;
184198cd9ca7SRichard Henderson }
184298cd9ca7SRichard Henderson 
184398cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
184498cd9ca7SRichard Henderson    nullification of the branch itself.  */
184501afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest,
184698cd9ca7SRichard Henderson                        unsigned link, bool is_n)
184798cd9ca7SRichard Henderson {
1848eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
184998cd9ca7SRichard Henderson     TCGCond c;
185098cd9ca7SRichard Henderson 
185198cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
185298cd9ca7SRichard Henderson 
185398cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
185498cd9ca7SRichard Henderson         if (link != 0) {
185598cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
185698cd9ca7SRichard Henderson         }
185798cd9ca7SRichard Henderson         next = get_temp(ctx);
1858eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
185998cd9ca7SRichard Henderson         if (is_n) {
1860c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1861c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1862c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1863c301f34eSRichard Henderson                 nullify_set(ctx, 0);
186431234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
186501afb7beSRichard Henderson                 return true;
1866c301f34eSRichard Henderson             }
186798cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
186898cd9ca7SRichard Henderson         }
1869c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1870c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
187198cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
187298cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
187398cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18744137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
187598cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
187698cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
187798cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
187898cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
187998cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
188098cd9ca7SRichard Henderson 
188198cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
188298cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
188398cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1884eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1885eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
188698cd9ca7SRichard Henderson 
188798cd9ca7SRichard Henderson         nullify_over(ctx);
188898cd9ca7SRichard Henderson         if (link != 0) {
1889eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
189098cd9ca7SRichard Henderson         }
18917f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
189201afb7beSRichard Henderson         return nullify_end(ctx);
189398cd9ca7SRichard Henderson     } else {
189498cd9ca7SRichard Henderson         c = ctx->null_cond.c;
189598cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
189698cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
189798cd9ca7SRichard Henderson 
189898cd9ca7SRichard Henderson         tmp = tcg_temp_new();
189998cd9ca7SRichard Henderson         next = get_temp(ctx);
190098cd9ca7SRichard Henderson 
190198cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1902eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
190398cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
190498cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
190598cd9ca7SRichard Henderson 
190698cd9ca7SRichard Henderson         if (link != 0) {
1907eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
190898cd9ca7SRichard Henderson         }
190998cd9ca7SRichard Henderson 
191098cd9ca7SRichard Henderson         if (is_n) {
191198cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
191298cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
191398cd9ca7SRichard Henderson                to the branch.  */
1914eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
191598cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
191698cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
191798cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
191898cd9ca7SRichard Henderson         } else {
191998cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
192098cd9ca7SRichard Henderson         }
192198cd9ca7SRichard Henderson     }
192201afb7beSRichard Henderson     return true;
192398cd9ca7SRichard Henderson }
192498cd9ca7SRichard Henderson 
1925660eefe1SRichard Henderson /* Implement
1926660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1927660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1928660eefe1SRichard Henderson  *    else
1929660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1930660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1931660eefe1SRichard Henderson  */
1932660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1933660eefe1SRichard Henderson {
1934660eefe1SRichard Henderson     TCGv_reg dest;
1935660eefe1SRichard Henderson     switch (ctx->privilege) {
1936660eefe1SRichard Henderson     case 0:
1937660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1938660eefe1SRichard Henderson         return offset;
1939660eefe1SRichard Henderson     case 3:
1940993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
1941660eefe1SRichard Henderson         dest = get_temp(ctx);
1942660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1943660eefe1SRichard Henderson         break;
1944660eefe1SRichard Henderson     default:
1945993119feSRichard Henderson         dest = get_temp(ctx);
1946660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1947660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1948660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1949660eefe1SRichard Henderson         break;
1950660eefe1SRichard Henderson     }
1951660eefe1SRichard Henderson     return dest;
1952660eefe1SRichard Henderson }
1953660eefe1SRichard Henderson 
1954ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19557ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19567ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19577ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19587ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19597ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19607ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19617ad439dfSRichard Henderson    aforementioned BE.  */
196231234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19637ad439dfSRichard Henderson {
19647ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19657ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19668b81968cSMichael Tokarev        next insn within the privileged page.  */
19677ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19687ad439dfSRichard Henderson     case TCG_COND_NEVER:
19697ad439dfSRichard Henderson         break;
19707ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1971eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
19727ad439dfSRichard Henderson         goto do_sigill;
19737ad439dfSRichard Henderson     default:
19747ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19757ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19767ad439dfSRichard Henderson         g_assert_not_reached();
19777ad439dfSRichard Henderson     }
19787ad439dfSRichard Henderson 
19797ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19807ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19817ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19827ad439dfSRichard Henderson        under such conditions.  */
19837ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19847ad439dfSRichard Henderson         goto do_sigill;
19857ad439dfSRichard Henderson     }
19867ad439dfSRichard Henderson 
1987ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
19887ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19892986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
199031234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
199131234768SRichard Henderson         break;
19927ad439dfSRichard Henderson 
19937ad439dfSRichard Henderson     case 0xb0: /* LWS */
19947ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
199531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
199631234768SRichard Henderson         break;
19977ad439dfSRichard Henderson 
19987ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
199935136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
2000ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
2001eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
200231234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
200331234768SRichard Henderson         break;
20047ad439dfSRichard Henderson 
20057ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20067ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
200731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
200831234768SRichard Henderson         break;
20097ad439dfSRichard Henderson 
20107ad439dfSRichard Henderson     default:
20117ad439dfSRichard Henderson     do_sigill:
20122986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
201331234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
201431234768SRichard Henderson         break;
20157ad439dfSRichard Henderson     }
20167ad439dfSRichard Henderson }
2017ba1d0b44SRichard Henderson #endif
20187ad439dfSRichard Henderson 
2019deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2020b2167459SRichard Henderson {
2021b2167459SRichard Henderson     cond_free(&ctx->null_cond);
202231234768SRichard Henderson     return true;
2023b2167459SRichard Henderson }
2024b2167459SRichard Henderson 
202540f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
202698a9cb79SRichard Henderson {
202731234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
202898a9cb79SRichard Henderson }
202998a9cb79SRichard Henderson 
2030e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
203198a9cb79SRichard Henderson {
203298a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
203398a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
203498a9cb79SRichard Henderson 
203598a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
203631234768SRichard Henderson     return true;
203798a9cb79SRichard Henderson }
203898a9cb79SRichard Henderson 
2039c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
204098a9cb79SRichard Henderson {
2041c603e14aSRichard Henderson     unsigned rt = a->t;
2042eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2043eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
204498a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
204598a9cb79SRichard Henderson 
204698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
204731234768SRichard Henderson     return true;
204898a9cb79SRichard Henderson }
204998a9cb79SRichard Henderson 
2050c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
205198a9cb79SRichard Henderson {
2052c603e14aSRichard Henderson     unsigned rt = a->t;
2053c603e14aSRichard Henderson     unsigned rs = a->sp;
205433423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
205533423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
205698a9cb79SRichard Henderson 
205733423472SRichard Henderson     load_spr(ctx, t0, rs);
205833423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
205933423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
206033423472SRichard Henderson 
206133423472SRichard Henderson     save_gpr(ctx, rt, t1);
206298a9cb79SRichard Henderson 
206398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
206431234768SRichard Henderson     return true;
206598a9cb79SRichard Henderson }
206698a9cb79SRichard Henderson 
2067c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
206898a9cb79SRichard Henderson {
2069c603e14aSRichard Henderson     unsigned rt = a->t;
2070c603e14aSRichard Henderson     unsigned ctl = a->r;
2071eaa3783bSRichard Henderson     TCGv_reg tmp;
207298a9cb79SRichard Henderson 
207398a9cb79SRichard Henderson     switch (ctl) {
207435136a77SRichard Henderson     case CR_SAR:
207598a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2076c603e14aSRichard Henderson         if (a->e == 0) {
207798a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
207898a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2079eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
208098a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
208135136a77SRichard Henderson             goto done;
208298a9cb79SRichard Henderson         }
208398a9cb79SRichard Henderson #endif
208498a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
208535136a77SRichard Henderson         goto done;
208635136a77SRichard Henderson     case CR_IT: /* Interval Timer */
208735136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
208835136a77SRichard Henderson         nullify_over(ctx);
208998a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
2090dfd1b812SRichard Henderson         if (translator_io_start(&ctx->base)) {
209149c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
209231234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
209349c29d6cSRichard Henderson         } else {
209449c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
209549c29d6cSRichard Henderson         }
209698a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
209731234768SRichard Henderson         return nullify_end(ctx);
209898a9cb79SRichard Henderson     case 26:
209998a9cb79SRichard Henderson     case 27:
210098a9cb79SRichard Henderson         break;
210198a9cb79SRichard Henderson     default:
210298a9cb79SRichard Henderson         /* All other control registers are privileged.  */
210335136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
210435136a77SRichard Henderson         break;
210598a9cb79SRichard Henderson     }
210698a9cb79SRichard Henderson 
210735136a77SRichard Henderson     tmp = get_temp(ctx);
210835136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
210935136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
211035136a77SRichard Henderson 
211135136a77SRichard Henderson  done:
211298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
211331234768SRichard Henderson     return true;
211498a9cb79SRichard Henderson }
211598a9cb79SRichard Henderson 
2116c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
211733423472SRichard Henderson {
2118c603e14aSRichard Henderson     unsigned rr = a->r;
2119c603e14aSRichard Henderson     unsigned rs = a->sp;
212033423472SRichard Henderson     TCGv_i64 t64;
212133423472SRichard Henderson 
212233423472SRichard Henderson     if (rs >= 5) {
212333423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
212433423472SRichard Henderson     }
212533423472SRichard Henderson     nullify_over(ctx);
212633423472SRichard Henderson 
212733423472SRichard Henderson     t64 = tcg_temp_new_i64();
212833423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
212933423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
213033423472SRichard Henderson 
213133423472SRichard Henderson     if (rs >= 4) {
213233423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2133494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
213433423472SRichard Henderson     } else {
213533423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
213633423472SRichard Henderson     }
213733423472SRichard Henderson 
213831234768SRichard Henderson     return nullify_end(ctx);
213933423472SRichard Henderson }
214033423472SRichard Henderson 
2141c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
214298a9cb79SRichard Henderson {
2143c603e14aSRichard Henderson     unsigned ctl = a->t;
21444845f015SSven Schnelle     TCGv_reg reg;
2145eaa3783bSRichard Henderson     TCGv_reg tmp;
214698a9cb79SRichard Henderson 
214735136a77SRichard Henderson     if (ctl == CR_SAR) {
21484845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
214998a9cb79SRichard Henderson         tmp = tcg_temp_new();
215035136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
215198a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
215298a9cb79SRichard Henderson 
215398a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
215431234768SRichard Henderson         return true;
215598a9cb79SRichard Henderson     }
215698a9cb79SRichard Henderson 
215735136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
215835136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
215935136a77SRichard Henderson 
2160c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
216135136a77SRichard Henderson     nullify_over(ctx);
21624845f015SSven Schnelle     reg = load_gpr(ctx, a->r);
21634845f015SSven Schnelle 
216435136a77SRichard Henderson     switch (ctl) {
216535136a77SRichard Henderson     case CR_IT:
216649c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
216735136a77SRichard Henderson         break;
21684f5f2548SRichard Henderson     case CR_EIRR:
21694f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
21704f5f2548SRichard Henderson         break;
21714f5f2548SRichard Henderson     case CR_EIEM:
21724f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
217331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
21744f5f2548SRichard Henderson         break;
21754f5f2548SRichard Henderson 
217635136a77SRichard Henderson     case CR_IIASQ:
217735136a77SRichard Henderson     case CR_IIAOQ:
217835136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
217935136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
218035136a77SRichard Henderson         tmp = get_temp(ctx);
218135136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
218235136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
218335136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
218435136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
218535136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
218635136a77SRichard Henderson         break;
218735136a77SRichard Henderson 
2188d5de20bdSSven Schnelle     case CR_PID1:
2189d5de20bdSSven Schnelle     case CR_PID2:
2190d5de20bdSSven Schnelle     case CR_PID3:
2191d5de20bdSSven Schnelle     case CR_PID4:
2192d5de20bdSSven Schnelle         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
2193d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2194d5de20bdSSven Schnelle         gen_helper_change_prot_id(cpu_env);
2195d5de20bdSSven Schnelle #endif
2196d5de20bdSSven Schnelle         break;
2197d5de20bdSSven Schnelle 
219835136a77SRichard Henderson     default:
219935136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
220035136a77SRichard Henderson         break;
220135136a77SRichard Henderson     }
220231234768SRichard Henderson     return nullify_end(ctx);
22034f5f2548SRichard Henderson #endif
220435136a77SRichard Henderson }
220535136a77SRichard Henderson 
2206c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
220798a9cb79SRichard Henderson {
2208eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
220998a9cb79SRichard Henderson 
2210c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2211eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
221298a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
221398a9cb79SRichard Henderson 
221498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
221531234768SRichard Henderson     return true;
221698a9cb79SRichard Henderson }
221798a9cb79SRichard Henderson 
2218e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
221998a9cb79SRichard Henderson {
2220e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
222198a9cb79SRichard Henderson 
22222330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22232330504cSHelge Deller     /* We don't implement space registers in user mode. */
2224eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22252330504cSHelge Deller #else
22262330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22272330504cSHelge Deller 
2228e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22292330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22302330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22312330504cSHelge Deller #endif
2232e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
223398a9cb79SRichard Henderson 
223498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
223531234768SRichard Henderson     return true;
223698a9cb79SRichard Henderson }
223798a9cb79SRichard Henderson 
2238e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2239e36f27efSRichard Henderson {
2240e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2241e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2242e1b5a5edSRichard Henderson     TCGv_reg tmp;
2243e1b5a5edSRichard Henderson 
2244e1b5a5edSRichard Henderson     nullify_over(ctx);
2245e1b5a5edSRichard Henderson 
2246e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2247e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2248e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2249e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2250e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2251e1b5a5edSRichard Henderson 
2252e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
225331234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
225431234768SRichard Henderson     return nullify_end(ctx);
2255e36f27efSRichard Henderson #endif
2256e1b5a5edSRichard Henderson }
2257e1b5a5edSRichard Henderson 
2258e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2259e1b5a5edSRichard Henderson {
2260e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2261e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2262e1b5a5edSRichard Henderson     TCGv_reg tmp;
2263e1b5a5edSRichard Henderson 
2264e1b5a5edSRichard Henderson     nullify_over(ctx);
2265e1b5a5edSRichard Henderson 
2266e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2267e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2268e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2269e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2270e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2271e1b5a5edSRichard Henderson 
2272e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
227331234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
227431234768SRichard Henderson     return nullify_end(ctx);
2275e36f27efSRichard Henderson #endif
2276e1b5a5edSRichard Henderson }
2277e1b5a5edSRichard Henderson 
2278c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2279e1b5a5edSRichard Henderson {
2280e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2281c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2282c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2283e1b5a5edSRichard Henderson     nullify_over(ctx);
2284e1b5a5edSRichard Henderson 
2285c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2286e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2287e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2288e1b5a5edSRichard Henderson 
2289e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
229031234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
229131234768SRichard Henderson     return nullify_end(ctx);
2292c603e14aSRichard Henderson #endif
2293e1b5a5edSRichard Henderson }
2294f49b3537SRichard Henderson 
2295e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2296f49b3537SRichard Henderson {
2297f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2298e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2299f49b3537SRichard Henderson     nullify_over(ctx);
2300f49b3537SRichard Henderson 
2301e36f27efSRichard Henderson     if (rfi_r) {
2302f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2303f49b3537SRichard Henderson     } else {
2304f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2305f49b3537SRichard Henderson     }
230631234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
230707ea28b4SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
230831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2309f49b3537SRichard Henderson 
231031234768SRichard Henderson     return nullify_end(ctx);
2311e36f27efSRichard Henderson #endif
2312f49b3537SRichard Henderson }
23136210db05SHelge Deller 
2314e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2315e36f27efSRichard Henderson {
2316e36f27efSRichard Henderson     return do_rfi(ctx, false);
2317e36f27efSRichard Henderson }
2318e36f27efSRichard Henderson 
2319e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2320e36f27efSRichard Henderson {
2321e36f27efSRichard Henderson     return do_rfi(ctx, true);
2322e36f27efSRichard Henderson }
2323e36f27efSRichard Henderson 
232496927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
23256210db05SHelge Deller {
23266210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
232796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
23286210db05SHelge Deller     nullify_over(ctx);
23296210db05SHelge Deller     gen_helper_halt(cpu_env);
233031234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
233131234768SRichard Henderson     return nullify_end(ctx);
233296927adbSRichard Henderson #endif
23336210db05SHelge Deller }
233496927adbSRichard Henderson 
233596927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
233696927adbSRichard Henderson {
233796927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
233896927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
233996927adbSRichard Henderson     nullify_over(ctx);
234096927adbSRichard Henderson     gen_helper_reset(cpu_env);
234196927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
234296927adbSRichard Henderson     return nullify_end(ctx);
234396927adbSRichard Henderson #endif
234496927adbSRichard Henderson }
2345e1b5a5edSRichard Henderson 
23464a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
23474a4554c6SHelge Deller {
23484a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23494a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY
23504a4554c6SHelge Deller     nullify_over(ctx);
23514a4554c6SHelge Deller     gen_helper_getshadowregs(cpu_env);
23524a4554c6SHelge Deller     return nullify_end(ctx);
23534a4554c6SHelge Deller #endif
23544a4554c6SHelge Deller }
23554a4554c6SHelge Deller 
2356deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
235798a9cb79SRichard Henderson {
2358deee69a1SRichard Henderson     if (a->m) {
2359deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2360deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2361deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
236298a9cb79SRichard Henderson 
236398a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2364eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2365deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2366deee69a1SRichard Henderson     }
236798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
236831234768SRichard Henderson     return true;
236998a9cb79SRichard Henderson }
237098a9cb79SRichard Henderson 
2371deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
237298a9cb79SRichard Henderson {
237386f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2374eed14219SRichard Henderson     TCGv_i32 level, want;
237586f8d05fSRichard Henderson     TCGv_tl addr;
237698a9cb79SRichard Henderson 
237798a9cb79SRichard Henderson     nullify_over(ctx);
237898a9cb79SRichard Henderson 
2379deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2380deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2381eed14219SRichard Henderson 
2382deee69a1SRichard Henderson     if (a->imm) {
238329dd6f64SRichard Henderson         level = tcg_constant_i32(a->ri);
238498a9cb79SRichard Henderson     } else {
2385eed14219SRichard Henderson         level = tcg_temp_new_i32();
2386deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2387eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
238898a9cb79SRichard Henderson     }
238929dd6f64SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
2390eed14219SRichard Henderson 
2391eed14219SRichard Henderson     gen_helper_probe(dest, cpu_env, addr, level, want);
2392eed14219SRichard Henderson 
2393deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
239431234768SRichard Henderson     return nullify_end(ctx);
239598a9cb79SRichard Henderson }
239698a9cb79SRichard Henderson 
2397deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
23988d6ae7fbSRichard Henderson {
2399deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2400deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24018d6ae7fbSRichard Henderson     TCGv_tl addr;
24028d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24038d6ae7fbSRichard Henderson 
24048d6ae7fbSRichard Henderson     nullify_over(ctx);
24058d6ae7fbSRichard Henderson 
2406deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2407deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2408deee69a1SRichard Henderson     if (a->addr) {
24098d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
24108d6ae7fbSRichard Henderson     } else {
24118d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
24128d6ae7fbSRichard Henderson     }
24138d6ae7fbSRichard Henderson 
241432dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
241532dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
241631234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
241731234768SRichard Henderson     }
241831234768SRichard Henderson     return nullify_end(ctx);
2419deee69a1SRichard Henderson #endif
24208d6ae7fbSRichard Henderson }
242163300a00SRichard Henderson 
2422deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
242363300a00SRichard Henderson {
2424deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2425deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
242663300a00SRichard Henderson     TCGv_tl addr;
242763300a00SRichard Henderson     TCGv_reg ofs;
242863300a00SRichard Henderson 
242963300a00SRichard Henderson     nullify_over(ctx);
243063300a00SRichard Henderson 
2431deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2432deee69a1SRichard Henderson     if (a->m) {
2433deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
243463300a00SRichard Henderson     }
2435deee69a1SRichard Henderson     if (a->local) {
243663300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
243763300a00SRichard Henderson     } else {
243863300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
243963300a00SRichard Henderson     }
244063300a00SRichard Henderson 
244163300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
244232dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
244331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
244431234768SRichard Henderson     }
244531234768SRichard Henderson     return nullify_end(ctx);
2446deee69a1SRichard Henderson #endif
244763300a00SRichard Henderson }
24482dfcca9fSRichard Henderson 
24496797c315SNick Hudson /*
24506797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
24516797c315SNick Hudson  * See
24526797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
24536797c315SNick Hudson  *     page 13-9 (195/206)
24546797c315SNick Hudson  */
24556797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
24566797c315SNick Hudson {
24576797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24586797c315SNick Hudson #ifndef CONFIG_USER_ONLY
24596797c315SNick Hudson     TCGv_tl addr, atl, stl;
24606797c315SNick Hudson     TCGv_reg reg;
24616797c315SNick Hudson 
24626797c315SNick Hudson     nullify_over(ctx);
24636797c315SNick Hudson 
24646797c315SNick Hudson     /*
24656797c315SNick Hudson      * FIXME:
24666797c315SNick Hudson      *  if (not (pcxl or pcxl2))
24676797c315SNick Hudson      *    return gen_illegal(ctx);
24686797c315SNick Hudson      *
24696797c315SNick Hudson      * Note for future: these are 32-bit systems; no hppa64.
24706797c315SNick Hudson      */
24716797c315SNick Hudson 
24726797c315SNick Hudson     atl = tcg_temp_new_tl();
24736797c315SNick Hudson     stl = tcg_temp_new_tl();
24746797c315SNick Hudson     addr = tcg_temp_new_tl();
24756797c315SNick Hudson 
24766797c315SNick Hudson     tcg_gen_ld32u_i64(stl, cpu_env,
24776797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
24786797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
24796797c315SNick Hudson     tcg_gen_ld32u_i64(atl, cpu_env,
24806797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
24816797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
24826797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
24836797c315SNick Hudson     tcg_gen_or_tl(addr, atl, stl);
24846797c315SNick Hudson 
24856797c315SNick Hudson     reg = load_gpr(ctx, a->r);
24866797c315SNick Hudson     if (a->addr) {
24876797c315SNick Hudson         gen_helper_itlba(cpu_env, addr, reg);
24886797c315SNick Hudson     } else {
24896797c315SNick Hudson         gen_helper_itlbp(cpu_env, addr, reg);
24906797c315SNick Hudson     }
24916797c315SNick Hudson 
24926797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
24936797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
24946797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
24956797c315SNick Hudson     }
24966797c315SNick Hudson     return nullify_end(ctx);
24976797c315SNick Hudson #endif
24986797c315SNick Hudson }
24996797c315SNick Hudson 
2500deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
25012dfcca9fSRichard Henderson {
2502deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2503deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25042dfcca9fSRichard Henderson     TCGv_tl vaddr;
25052dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
25062dfcca9fSRichard Henderson 
25072dfcca9fSRichard Henderson     nullify_over(ctx);
25082dfcca9fSRichard Henderson 
2509deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25102dfcca9fSRichard Henderson 
25112dfcca9fSRichard Henderson     paddr = tcg_temp_new();
25122dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
25132dfcca9fSRichard Henderson 
25142dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2515deee69a1SRichard Henderson     if (a->m) {
2516deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25172dfcca9fSRichard Henderson     }
2518deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25192dfcca9fSRichard Henderson 
252031234768SRichard Henderson     return nullify_end(ctx);
2521deee69a1SRichard Henderson #endif
25222dfcca9fSRichard Henderson }
252343a97b81SRichard Henderson 
2524deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
252543a97b81SRichard Henderson {
252643a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
252743a97b81SRichard Henderson 
252843a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
252943a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
253043a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
253143a97b81SRichard Henderson        since the entire address space is coherent.  */
253229dd6f64SRichard Henderson     save_gpr(ctx, a->t, tcg_constant_reg(0));
253343a97b81SRichard Henderson 
253431234768SRichard Henderson     cond_free(&ctx->null_cond);
253531234768SRichard Henderson     return true;
253643a97b81SRichard Henderson }
253798a9cb79SRichard Henderson 
25380c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a)
2539b2167459SRichard Henderson {
25400c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2541b2167459SRichard Henderson }
2542b2167459SRichard Henderson 
25430c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a)
2544b2167459SRichard Henderson {
25450c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2546b2167459SRichard Henderson }
2547b2167459SRichard Henderson 
25480c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
2549b2167459SRichard Henderson {
25500c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2551b2167459SRichard Henderson }
2552b2167459SRichard Henderson 
25530c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a)
2554b2167459SRichard Henderson {
25550c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
25560c982a28SRichard Henderson }
2557b2167459SRichard Henderson 
25580c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
25590c982a28SRichard Henderson {
25600c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
25610c982a28SRichard Henderson }
25620c982a28SRichard Henderson 
25630c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a)
25640c982a28SRichard Henderson {
25650c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
25660c982a28SRichard Henderson }
25670c982a28SRichard Henderson 
25680c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a)
25690c982a28SRichard Henderson {
25700c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
25710c982a28SRichard Henderson }
25720c982a28SRichard Henderson 
25730c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a)
25740c982a28SRichard Henderson {
25750c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
25760c982a28SRichard Henderson }
25770c982a28SRichard Henderson 
25780c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a)
25790c982a28SRichard Henderson {
25800c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
25810c982a28SRichard Henderson }
25820c982a28SRichard Henderson 
25830c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a)
25840c982a28SRichard Henderson {
25850c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
25860c982a28SRichard Henderson }
25870c982a28SRichard Henderson 
25880c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a)
25890c982a28SRichard Henderson {
25900c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
25910c982a28SRichard Henderson }
25920c982a28SRichard Henderson 
25930c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a)
25940c982a28SRichard Henderson {
25950c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_reg);
25960c982a28SRichard Henderson }
25970c982a28SRichard Henderson 
25980c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a)
25990c982a28SRichard Henderson {
26000c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_reg);
26010c982a28SRichard Henderson }
26020c982a28SRichard Henderson 
26030c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a)
26040c982a28SRichard Henderson {
26050c982a28SRichard Henderson     if (a->cf == 0) {
26060c982a28SRichard Henderson         unsigned r2 = a->r2;
26070c982a28SRichard Henderson         unsigned r1 = a->r1;
26080c982a28SRichard Henderson         unsigned rt = a->t;
26090c982a28SRichard Henderson 
26107aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26117aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26127aee8189SRichard Henderson             return true;
26137aee8189SRichard Henderson         }
26147aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2615b2167459SRichard Henderson             if (r1 == 0) {
2616eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2617eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2618b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2619b2167459SRichard Henderson             } else {
2620b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2621b2167459SRichard Henderson             }
2622b2167459SRichard Henderson             cond_free(&ctx->null_cond);
262331234768SRichard Henderson             return true;
2624b2167459SRichard Henderson         }
26257aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
26267aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
26277aee8189SRichard Henderson          *
26287aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
26297aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
26307aee8189SRichard Henderson          *                      currently implemented as idle.
26317aee8189SRichard Henderson          */
26327aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
26337aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
26347aee8189SRichard Henderson                until the next timer interrupt.  */
26357aee8189SRichard Henderson             nullify_over(ctx);
26367aee8189SRichard Henderson 
26377aee8189SRichard Henderson             /* Advance the instruction queue.  */
26387aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
26397aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
26407aee8189SRichard Henderson             nullify_set(ctx, 0);
26417aee8189SRichard Henderson 
26427aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
264329dd6f64SRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), cpu_env,
264429dd6f64SRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
26457aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
26467aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
26477aee8189SRichard Henderson 
26487aee8189SRichard Henderson             return nullify_end(ctx);
26497aee8189SRichard Henderson         }
26507aee8189SRichard Henderson #endif
26517aee8189SRichard Henderson     }
26520c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_reg);
26537aee8189SRichard Henderson }
2654b2167459SRichard Henderson 
26550c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a)
2656b2167459SRichard Henderson {
26570c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_reg);
26580c982a28SRichard Henderson }
26590c982a28SRichard Henderson 
26600c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a)
26610c982a28SRichard Henderson {
2662eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2663b2167459SRichard Henderson 
26640c982a28SRichard Henderson     if (a->cf) {
2665b2167459SRichard Henderson         nullify_over(ctx);
2666b2167459SRichard Henderson     }
26670c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26680c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26690c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf);
267031234768SRichard Henderson     return nullify_end(ctx);
2671b2167459SRichard Henderson }
2672b2167459SRichard Henderson 
26730c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a)
2674b2167459SRichard Henderson {
2675eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2676b2167459SRichard Henderson 
26770c982a28SRichard Henderson     if (a->cf) {
2678b2167459SRichard Henderson         nullify_over(ctx);
2679b2167459SRichard Henderson     }
26800c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26810c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26820c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg);
268331234768SRichard Henderson     return nullify_end(ctx);
2684b2167459SRichard Henderson }
2685b2167459SRichard Henderson 
26860c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc)
2687b2167459SRichard Henderson {
2688eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2689b2167459SRichard Henderson 
26900c982a28SRichard Henderson     if (a->cf) {
2691b2167459SRichard Henderson         nullify_over(ctx);
2692b2167459SRichard Henderson     }
26930c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26940c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2695b2167459SRichard Henderson     tmp = get_temp(ctx);
2696eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
26970c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg);
269831234768SRichard Henderson     return nullify_end(ctx);
2699b2167459SRichard Henderson }
2700b2167459SRichard Henderson 
27010c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a)
2702b2167459SRichard Henderson {
27030c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
27040c982a28SRichard Henderson }
27050c982a28SRichard Henderson 
27060c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a)
27070c982a28SRichard Henderson {
27080c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
27090c982a28SRichard Henderson }
27100c982a28SRichard Henderson 
27110c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i)
27120c982a28SRichard Henderson {
2713eaa3783bSRichard Henderson     TCGv_reg tmp;
2714b2167459SRichard Henderson 
2715b2167459SRichard Henderson     nullify_over(ctx);
2716b2167459SRichard Henderson 
2717b2167459SRichard Henderson     tmp = get_temp(ctx);
2718eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2719b2167459SRichard Henderson     if (!is_i) {
2720eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2721b2167459SRichard Henderson     }
2722eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2723eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
272460e29463SSven Schnelle     do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false,
2725eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
272631234768SRichard Henderson     return nullify_end(ctx);
2727b2167459SRichard Henderson }
2728b2167459SRichard Henderson 
27290c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a)
2730b2167459SRichard Henderson {
27310c982a28SRichard Henderson     return do_dcor(ctx, a, false);
27320c982a28SRichard Henderson }
27330c982a28SRichard Henderson 
27340c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a)
27350c982a28SRichard Henderson {
27360c982a28SRichard Henderson     return do_dcor(ctx, a, true);
27370c982a28SRichard Henderson }
27380c982a28SRichard Henderson 
27390c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
27400c982a28SRichard Henderson {
2741eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2742b2167459SRichard Henderson 
2743b2167459SRichard Henderson     nullify_over(ctx);
2744b2167459SRichard Henderson 
27450c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
27460c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2747b2167459SRichard Henderson 
2748b2167459SRichard Henderson     add1 = tcg_temp_new();
2749b2167459SRichard Henderson     add2 = tcg_temp_new();
2750b2167459SRichard Henderson     addc = tcg_temp_new();
2751b2167459SRichard Henderson     dest = tcg_temp_new();
275229dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
2753b2167459SRichard Henderson 
2754b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2755eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2756eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2757b2167459SRichard Henderson 
2758b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2759b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2760b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2761b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2762eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2763eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2764eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2765b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2766b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2767b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2768b2167459SRichard Henderson 
2769b2167459SRichard Henderson     /* Write back the result register.  */
27700c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2771b2167459SRichard Henderson 
2772b2167459SRichard Henderson     /* Write back PSW[CB].  */
2773eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2774eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2775b2167459SRichard Henderson 
2776b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2777eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2778eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2779b2167459SRichard Henderson 
2780b2167459SRichard Henderson     /* Install the new nullification.  */
27810c982a28SRichard Henderson     if (a->cf) {
2782eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2783b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
2784b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2785b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2786b2167459SRichard Henderson         }
27870c982a28SRichard Henderson         ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv);
2788b2167459SRichard Henderson     }
2789b2167459SRichard Henderson 
279031234768SRichard Henderson     return nullify_end(ctx);
2791b2167459SRichard Henderson }
2792b2167459SRichard Henderson 
27930588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2794b2167459SRichard Henderson {
27950588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
27960588e061SRichard Henderson }
27970588e061SRichard Henderson 
27980588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
27990588e061SRichard Henderson {
28000588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
28010588e061SRichard Henderson }
28020588e061SRichard Henderson 
28030588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
28040588e061SRichard Henderson {
28050588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
28060588e061SRichard Henderson }
28070588e061SRichard Henderson 
28080588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
28090588e061SRichard Henderson {
28100588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
28110588e061SRichard Henderson }
28120588e061SRichard Henderson 
28130588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
28140588e061SRichard Henderson {
28150588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
28160588e061SRichard Henderson }
28170588e061SRichard Henderson 
28180588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
28190588e061SRichard Henderson {
28200588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
28210588e061SRichard Henderson }
28220588e061SRichard Henderson 
28230588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a)
28240588e061SRichard Henderson {
2825eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2826b2167459SRichard Henderson 
28270588e061SRichard Henderson     if (a->cf) {
2828b2167459SRichard Henderson         nullify_over(ctx);
2829b2167459SRichard Henderson     }
2830b2167459SRichard Henderson 
28310588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
28320588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
28330588e061SRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf);
2834b2167459SRichard Henderson 
283531234768SRichard Henderson     return nullify_end(ctx);
2836b2167459SRichard Henderson }
2837b2167459SRichard Henderson 
28381cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
283996d6407fSRichard Henderson {
28400786a3b6SHelge Deller     if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) {
28410786a3b6SHelge Deller         return gen_illegal(ctx);
28420786a3b6SHelge Deller     } else {
28431cd012a5SRichard Henderson         return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
28441cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
284596d6407fSRichard Henderson     }
28460786a3b6SHelge Deller }
284796d6407fSRichard Henderson 
28481cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
284996d6407fSRichard Henderson {
28501cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
28510786a3b6SHelge Deller     if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) {
28520786a3b6SHelge Deller         return gen_illegal(ctx);
28530786a3b6SHelge Deller     } else {
28541cd012a5SRichard Henderson         return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
285596d6407fSRichard Henderson     }
28560786a3b6SHelge Deller }
285796d6407fSRichard Henderson 
28581cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
285996d6407fSRichard Henderson {
2860b1af755cSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
286186f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
286286f8d05fSRichard Henderson     TCGv_tl addr;
286396d6407fSRichard Henderson 
286496d6407fSRichard Henderson     nullify_over(ctx);
286596d6407fSRichard Henderson 
28661cd012a5SRichard Henderson     if (a->m) {
286786f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
286886f8d05fSRichard Henderson            we see the result of the load.  */
286996d6407fSRichard Henderson         dest = get_temp(ctx);
287096d6407fSRichard Henderson     } else {
28711cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
287296d6407fSRichard Henderson     }
287396d6407fSRichard Henderson 
28741cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0,
28751cd012a5SRichard Henderson              a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX);
2876b1af755cSRichard Henderson 
2877b1af755cSRichard Henderson     /*
2878b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
2879b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
2880b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
2881b1af755cSRichard Henderson      *
2882b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
2883b1af755cSRichard Henderson      * with the ,co completer.
2884b1af755cSRichard Henderson      */
2885b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
2886b1af755cSRichard Henderson 
288729dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
288886f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
2889b1af755cSRichard Henderson 
28901cd012a5SRichard Henderson     if (a->m) {
28911cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
289296d6407fSRichard Henderson     }
28931cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
289496d6407fSRichard Henderson 
289531234768SRichard Henderson     return nullify_end(ctx);
289696d6407fSRichard Henderson }
289796d6407fSRichard Henderson 
28981cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
289996d6407fSRichard Henderson {
290086f8d05fSRichard Henderson     TCGv_reg ofs, val;
290186f8d05fSRichard Henderson     TCGv_tl addr;
290296d6407fSRichard Henderson 
290396d6407fSRichard Henderson     nullify_over(ctx);
290496d6407fSRichard Henderson 
29051cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
290686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
29071cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
29081cd012a5SRichard Henderson     if (a->a) {
2909f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2910f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2911f9f46db4SEmilio G. Cota         } else {
291296d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2913f9f46db4SEmilio G. Cota         }
2914f9f46db4SEmilio G. Cota     } else {
2915f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2916f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
291796d6407fSRichard Henderson         } else {
291896d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
291996d6407fSRichard Henderson         }
2920f9f46db4SEmilio G. Cota     }
29211cd012a5SRichard Henderson     if (a->m) {
292286f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
29231cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
292496d6407fSRichard Henderson     }
292596d6407fSRichard Henderson 
292631234768SRichard Henderson     return nullify_end(ctx);
292796d6407fSRichard Henderson }
292896d6407fSRichard Henderson 
29291cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
2930d0a851ccSRichard Henderson {
2931d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2932d0a851ccSRichard Henderson 
2933d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2934d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29351cd012a5SRichard Henderson     trans_ld(ctx, a);
2936d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
293731234768SRichard Henderson     return true;
2938d0a851ccSRichard Henderson }
2939d0a851ccSRichard Henderson 
29401cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
2941d0a851ccSRichard Henderson {
2942d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2943d0a851ccSRichard Henderson 
2944d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2945d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29461cd012a5SRichard Henderson     trans_st(ctx, a);
2947d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
294831234768SRichard Henderson     return true;
2949d0a851ccSRichard Henderson }
295095412a61SRichard Henderson 
29510588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
2952b2167459SRichard Henderson {
29530588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2954b2167459SRichard Henderson 
29550588e061SRichard Henderson     tcg_gen_movi_reg(tcg_rt, a->i);
29560588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2957b2167459SRichard Henderson     cond_free(&ctx->null_cond);
295831234768SRichard Henderson     return true;
2959b2167459SRichard Henderson }
2960b2167459SRichard Henderson 
29610588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
2962b2167459SRichard Henderson {
29630588e061SRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, a->r);
2964eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
2965b2167459SRichard Henderson 
29660588e061SRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i);
2967b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
2968b2167459SRichard Henderson     cond_free(&ctx->null_cond);
296931234768SRichard Henderson     return true;
2970b2167459SRichard Henderson }
2971b2167459SRichard Henderson 
29720588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
2973b2167459SRichard Henderson {
29740588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2975b2167459SRichard Henderson 
2976b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
2977b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
29780588e061SRichard Henderson     if (a->b == 0) {
29790588e061SRichard Henderson         tcg_gen_movi_reg(tcg_rt, a->i);
2980b2167459SRichard Henderson     } else {
29810588e061SRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i);
2982b2167459SRichard Henderson     }
29830588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2984b2167459SRichard Henderson     cond_free(&ctx->null_cond);
298531234768SRichard Henderson     return true;
2986b2167459SRichard Henderson }
2987b2167459SRichard Henderson 
298801afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1,
298901afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
299098cd9ca7SRichard Henderson {
299101afb7beSRichard Henderson     TCGv_reg dest, in2, sv;
299298cd9ca7SRichard Henderson     DisasCond cond;
299398cd9ca7SRichard Henderson 
299498cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
299598cd9ca7SRichard Henderson     dest = get_temp(ctx);
299698cd9ca7SRichard Henderson 
2997eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
299898cd9ca7SRichard Henderson 
2999f764718dSRichard Henderson     sv = NULL;
3000b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
300198cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
300298cd9ca7SRichard Henderson     }
300398cd9ca7SRichard Henderson 
300401afb7beSRichard Henderson     cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv);
300501afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
300698cd9ca7SRichard Henderson }
300798cd9ca7SRichard Henderson 
300801afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
300998cd9ca7SRichard Henderson {
301001afb7beSRichard Henderson     nullify_over(ctx);
301101afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
301201afb7beSRichard Henderson }
301301afb7beSRichard Henderson 
301401afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
301501afb7beSRichard Henderson {
301601afb7beSRichard Henderson     nullify_over(ctx);
301701afb7beSRichard Henderson     return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
301801afb7beSRichard Henderson }
301901afb7beSRichard Henderson 
302001afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1,
302101afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
302201afb7beSRichard Henderson {
302301afb7beSRichard Henderson     TCGv_reg dest, in2, sv, cb_msb;
302498cd9ca7SRichard Henderson     DisasCond cond;
302598cd9ca7SRichard Henderson 
302698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
302743675d20SSven Schnelle     dest = tcg_temp_new();
3028f764718dSRichard Henderson     sv = NULL;
3029f764718dSRichard Henderson     cb_msb = NULL;
303098cd9ca7SRichard Henderson 
3031b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
303298cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3033eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3034eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
3035b47a4a02SSven Schnelle     } else {
3036eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
3037b47a4a02SSven Schnelle     }
3038b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
303998cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
304098cd9ca7SRichard Henderson     }
304198cd9ca7SRichard Henderson 
304201afb7beSRichard Henderson     cond = do_cond(c * 2 + f, dest, cb_msb, sv);
304343675d20SSven Schnelle     save_gpr(ctx, r, dest);
304401afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
304598cd9ca7SRichard Henderson }
304698cd9ca7SRichard Henderson 
304701afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
304898cd9ca7SRichard Henderson {
304901afb7beSRichard Henderson     nullify_over(ctx);
305001afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
305101afb7beSRichard Henderson }
305201afb7beSRichard Henderson 
305301afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
305401afb7beSRichard Henderson {
305501afb7beSRichard Henderson     nullify_over(ctx);
305601afb7beSRichard Henderson     return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
305701afb7beSRichard Henderson }
305801afb7beSRichard Henderson 
305901afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
306001afb7beSRichard Henderson {
3061eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
306298cd9ca7SRichard Henderson     DisasCond cond;
306398cd9ca7SRichard Henderson 
306498cd9ca7SRichard Henderson     nullify_over(ctx);
306598cd9ca7SRichard Henderson 
306698cd9ca7SRichard Henderson     tmp = tcg_temp_new();
306701afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
3068eaa3783bSRichard Henderson     tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
306998cd9ca7SRichard Henderson 
307001afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
307101afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
307298cd9ca7SRichard Henderson }
307398cd9ca7SRichard Henderson 
307401afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
307598cd9ca7SRichard Henderson {
307601afb7beSRichard Henderson     TCGv_reg tmp, tcg_r;
307701afb7beSRichard Henderson     DisasCond cond;
307801afb7beSRichard Henderson 
307901afb7beSRichard Henderson     nullify_over(ctx);
308001afb7beSRichard Henderson 
308101afb7beSRichard Henderson     tmp = tcg_temp_new();
308201afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
308301afb7beSRichard Henderson     tcg_gen_shli_reg(tmp, tcg_r, a->p);
308401afb7beSRichard Henderson 
308501afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
308601afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
308701afb7beSRichard Henderson }
308801afb7beSRichard Henderson 
308901afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
309001afb7beSRichard Henderson {
3091eaa3783bSRichard Henderson     TCGv_reg dest;
309298cd9ca7SRichard Henderson     DisasCond cond;
309398cd9ca7SRichard Henderson 
309498cd9ca7SRichard Henderson     nullify_over(ctx);
309598cd9ca7SRichard Henderson 
309601afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
309701afb7beSRichard Henderson     if (a->r1 == 0) {
3098eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
309998cd9ca7SRichard Henderson     } else {
310001afb7beSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[a->r1]);
310198cd9ca7SRichard Henderson     }
310298cd9ca7SRichard Henderson 
310301afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
310401afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
310501afb7beSRichard Henderson }
310601afb7beSRichard Henderson 
310701afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
310801afb7beSRichard Henderson {
310901afb7beSRichard Henderson     TCGv_reg dest;
311001afb7beSRichard Henderson     DisasCond cond;
311101afb7beSRichard Henderson 
311201afb7beSRichard Henderson     nullify_over(ctx);
311301afb7beSRichard Henderson 
311401afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
311501afb7beSRichard Henderson     tcg_gen_movi_reg(dest, a->i);
311601afb7beSRichard Henderson 
311701afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
311801afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
311998cd9ca7SRichard Henderson }
312098cd9ca7SRichard Henderson 
312130878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a)
31220b1347d2SRichard Henderson {
3123eaa3783bSRichard Henderson     TCGv_reg dest;
31240b1347d2SRichard Henderson 
312530878590SRichard Henderson     if (a->c) {
31260b1347d2SRichard Henderson         nullify_over(ctx);
31270b1347d2SRichard Henderson     }
31280b1347d2SRichard Henderson 
312930878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
313030878590SRichard Henderson     if (a->r1 == 0) {
313130878590SRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2));
3132eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
313330878590SRichard Henderson     } else if (a->r1 == a->r2) {
31340b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
313530878590SRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2));
31360b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3137eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
31380b1347d2SRichard Henderson     } else {
31390b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
31400b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
31410b1347d2SRichard Henderson 
314230878590SRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1));
3143eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
31440b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3145eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
31460b1347d2SRichard Henderson     }
314730878590SRichard Henderson     save_gpr(ctx, a->t, dest);
31480b1347d2SRichard Henderson 
31490b1347d2SRichard Henderson     /* Install the new nullification.  */
31500b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
315130878590SRichard Henderson     if (a->c) {
315230878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
31530b1347d2SRichard Henderson     }
315431234768SRichard Henderson     return nullify_end(ctx);
31550b1347d2SRichard Henderson }
31560b1347d2SRichard Henderson 
315730878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a)
31580b1347d2SRichard Henderson {
315930878590SRichard Henderson     unsigned sa = 31 - a->cpos;
3160eaa3783bSRichard Henderson     TCGv_reg dest, t2;
31610b1347d2SRichard Henderson 
316230878590SRichard Henderson     if (a->c) {
31630b1347d2SRichard Henderson         nullify_over(ctx);
31640b1347d2SRichard Henderson     }
31650b1347d2SRichard Henderson 
316630878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
316730878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
316805bfd4dbSRichard Henderson     if (a->r1 == 0) {
316905bfd4dbSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
317005bfd4dbSRichard Henderson     } else if (TARGET_REGISTER_BITS == 32) {
317105bfd4dbSRichard Henderson         tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa);
317205bfd4dbSRichard Henderson     } else if (a->r1 == a->r2) {
31730b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3174eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
31750b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3176eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
31770b1347d2SRichard Henderson     } else {
317805bfd4dbSRichard Henderson         TCGv_i64 t64 = tcg_temp_new_i64();
317905bfd4dbSRichard Henderson         tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]);
318005bfd4dbSRichard Henderson         tcg_gen_shri_i64(t64, t64, sa);
318105bfd4dbSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t64);
31820b1347d2SRichard Henderson     }
318330878590SRichard Henderson     save_gpr(ctx, a->t, dest);
31840b1347d2SRichard Henderson 
31850b1347d2SRichard Henderson     /* Install the new nullification.  */
31860b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
318730878590SRichard Henderson     if (a->c) {
318830878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
31890b1347d2SRichard Henderson     }
319031234768SRichard Henderson     return nullify_end(ctx);
31910b1347d2SRichard Henderson }
31920b1347d2SRichard Henderson 
319330878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a)
31940b1347d2SRichard Henderson {
319530878590SRichard Henderson     unsigned len = 32 - a->clen;
3196eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
31970b1347d2SRichard Henderson 
319830878590SRichard Henderson     if (a->c) {
31990b1347d2SRichard Henderson         nullify_over(ctx);
32000b1347d2SRichard Henderson     }
32010b1347d2SRichard Henderson 
320230878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
320330878590SRichard Henderson     src = load_gpr(ctx, a->r);
32040b1347d2SRichard Henderson     tmp = tcg_temp_new();
32050b1347d2SRichard Henderson 
32060b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3207eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
320830878590SRichard Henderson     if (a->se) {
3209eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3210eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
32110b1347d2SRichard Henderson     } else {
3212eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3213eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
32140b1347d2SRichard Henderson     }
321530878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32160b1347d2SRichard Henderson 
32170b1347d2SRichard Henderson     /* Install the new nullification.  */
32180b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
321930878590SRichard Henderson     if (a->c) {
322030878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32210b1347d2SRichard Henderson     }
322231234768SRichard Henderson     return nullify_end(ctx);
32230b1347d2SRichard Henderson }
32240b1347d2SRichard Henderson 
322530878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a)
32260b1347d2SRichard Henderson {
322730878590SRichard Henderson     unsigned len = 32 - a->clen;
322830878590SRichard Henderson     unsigned cpos = 31 - a->pos;
3229eaa3783bSRichard Henderson     TCGv_reg dest, src;
32300b1347d2SRichard Henderson 
323130878590SRichard Henderson     if (a->c) {
32320b1347d2SRichard Henderson         nullify_over(ctx);
32330b1347d2SRichard Henderson     }
32340b1347d2SRichard Henderson 
323530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
323630878590SRichard Henderson     src = load_gpr(ctx, a->r);
323730878590SRichard Henderson     if (a->se) {
3238eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
32390b1347d2SRichard Henderson     } else {
3240eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
32410b1347d2SRichard Henderson     }
324230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32430b1347d2SRichard Henderson 
32440b1347d2SRichard Henderson     /* Install the new nullification.  */
32450b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
324630878590SRichard Henderson     if (a->c) {
324730878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32480b1347d2SRichard Henderson     }
324931234768SRichard Henderson     return nullify_end(ctx);
32500b1347d2SRichard Henderson }
32510b1347d2SRichard Henderson 
325230878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a)
32530b1347d2SRichard Henderson {
325430878590SRichard Henderson     unsigned len = 32 - a->clen;
3255eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3256eaa3783bSRichard Henderson     TCGv_reg dest;
32570b1347d2SRichard Henderson 
325830878590SRichard Henderson     if (a->c) {
32590b1347d2SRichard Henderson         nullify_over(ctx);
32600b1347d2SRichard Henderson     }
326130878590SRichard Henderson     if (a->cpos + len > 32) {
326230878590SRichard Henderson         len = 32 - a->cpos;
32630b1347d2SRichard Henderson     }
32640b1347d2SRichard Henderson 
326530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
326630878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
326730878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
32680b1347d2SRichard Henderson 
326930878590SRichard Henderson     if (a->nz) {
327030878590SRichard Henderson         TCGv_reg src = load_gpr(ctx, a->t);
32710b1347d2SRichard Henderson         if (mask1 != -1) {
3272eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
32730b1347d2SRichard Henderson             src = dest;
32740b1347d2SRichard Henderson         }
3275eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
32760b1347d2SRichard Henderson     } else {
3277eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
32780b1347d2SRichard Henderson     }
327930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32800b1347d2SRichard Henderson 
32810b1347d2SRichard Henderson     /* Install the new nullification.  */
32820b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
328330878590SRichard Henderson     if (a->c) {
328430878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32850b1347d2SRichard Henderson     }
328631234768SRichard Henderson     return nullify_end(ctx);
32870b1347d2SRichard Henderson }
32880b1347d2SRichard Henderson 
328930878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a)
32900b1347d2SRichard Henderson {
329130878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
329230878590SRichard Henderson     unsigned len = 32 - a->clen;
3293eaa3783bSRichard Henderson     TCGv_reg dest, val;
32940b1347d2SRichard Henderson 
329530878590SRichard Henderson     if (a->c) {
32960b1347d2SRichard Henderson         nullify_over(ctx);
32970b1347d2SRichard Henderson     }
329830878590SRichard Henderson     if (a->cpos + len > 32) {
329930878590SRichard Henderson         len = 32 - a->cpos;
33000b1347d2SRichard Henderson     }
33010b1347d2SRichard Henderson 
330230878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
330330878590SRichard Henderson     val = load_gpr(ctx, a->r);
33040b1347d2SRichard Henderson     if (rs == 0) {
330530878590SRichard Henderson         tcg_gen_deposit_z_reg(dest, val, a->cpos, len);
33060b1347d2SRichard Henderson     } else {
330730878590SRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len);
33080b1347d2SRichard Henderson     }
330930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33100b1347d2SRichard Henderson 
33110b1347d2SRichard Henderson     /* Install the new nullification.  */
33120b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
331330878590SRichard Henderson     if (a->c) {
331430878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33150b1347d2SRichard Henderson     }
331631234768SRichard Henderson     return nullify_end(ctx);
33170b1347d2SRichard Henderson }
33180b1347d2SRichard Henderson 
331930878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c,
332030878590SRichard Henderson                         unsigned nz, unsigned clen, TCGv_reg val)
33210b1347d2SRichard Henderson {
33220b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
33230b1347d2SRichard Henderson     unsigned len = 32 - clen;
332430878590SRichard Henderson     TCGv_reg mask, tmp, shift, dest;
33250b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
33260b1347d2SRichard Henderson 
33270b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
33280b1347d2SRichard Henderson     shift = tcg_temp_new();
33290b1347d2SRichard Henderson     tmp = tcg_temp_new();
33300b1347d2SRichard Henderson 
33310b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3332eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
33330b1347d2SRichard Henderson 
33340992a930SRichard Henderson     mask = tcg_temp_new();
33350992a930SRichard Henderson     tcg_gen_movi_reg(mask, msb + (msb - 1));
3336eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
33370b1347d2SRichard Henderson     if (rs) {
3338eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3339eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3340eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3341eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
33420b1347d2SRichard Henderson     } else {
3343eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
33440b1347d2SRichard Henderson     }
33450b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
33460b1347d2SRichard Henderson 
33470b1347d2SRichard Henderson     /* Install the new nullification.  */
33480b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
33490b1347d2SRichard Henderson     if (c) {
33500b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
33510b1347d2SRichard Henderson     }
335231234768SRichard Henderson     return nullify_end(ctx);
33530b1347d2SRichard Henderson }
33540b1347d2SRichard Henderson 
335530878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a)
335630878590SRichard Henderson {
3357a6deecceSSven Schnelle     if (a->c) {
3358a6deecceSSven Schnelle         nullify_over(ctx);
3359a6deecceSSven Schnelle     }
336030878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r));
336130878590SRichard Henderson }
336230878590SRichard Henderson 
336330878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a)
336430878590SRichard Henderson {
3365a6deecceSSven Schnelle     if (a->c) {
3366a6deecceSSven Schnelle         nullify_over(ctx);
3367a6deecceSSven Schnelle     }
336830878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i));
336930878590SRichard Henderson }
33700b1347d2SRichard Henderson 
33718340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
337298cd9ca7SRichard Henderson {
3373660eefe1SRichard Henderson     TCGv_reg tmp;
337498cd9ca7SRichard Henderson 
3375c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
337698cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
337798cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
337898cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
337998cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
338098cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
338198cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
338298cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
338398cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
33848340f534SRichard Henderson     if (a->b == 0) {
33858340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
338698cd9ca7SRichard Henderson     }
3387c301f34eSRichard Henderson #else
3388c301f34eSRichard Henderson     nullify_over(ctx);
3389660eefe1SRichard Henderson #endif
3390660eefe1SRichard Henderson 
3391660eefe1SRichard Henderson     tmp = get_temp(ctx);
33928340f534SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp);
3393660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3394c301f34eSRichard Henderson 
3395c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
33968340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3397c301f34eSRichard Henderson #else
3398c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3399c301f34eSRichard Henderson 
34008340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
34018340f534SRichard Henderson     if (a->l) {
3402c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3403c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3404c301f34eSRichard Henderson     }
34058340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3406c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3407c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3408c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3409c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3410c301f34eSRichard Henderson     } else {
3411c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3412c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3413c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3414c301f34eSRichard Henderson         }
3415c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3416c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
34178340f534SRichard Henderson         nullify_set(ctx, a->n);
3418c301f34eSRichard Henderson     }
3419c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
342031234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
342131234768SRichard Henderson     return nullify_end(ctx);
3422c301f34eSRichard Henderson #endif
342398cd9ca7SRichard Henderson }
342498cd9ca7SRichard Henderson 
34258340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
342698cd9ca7SRichard Henderson {
34278340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
342898cd9ca7SRichard Henderson }
342998cd9ca7SRichard Henderson 
34308340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
343143e05652SRichard Henderson {
34328340f534SRichard Henderson     target_ureg dest = iaoq_dest(ctx, a->disp);
343343e05652SRichard Henderson 
34346e5f5300SSven Schnelle     nullify_over(ctx);
34356e5f5300SSven Schnelle 
343643e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
343743e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
343843e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
343943e05652SRichard Henderson      *    b  gateway
344043e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
344143e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
344243e05652SRichard Henderson      * diagnose the security hole
344343e05652SRichard Henderson      *    b  gateway
344443e05652SRichard Henderson      *    b  evil
344543e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
344643e05652SRichard Henderson      */
344743e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
344843e05652SRichard Henderson         return gen_illegal(ctx);
344943e05652SRichard Henderson     }
345043e05652SRichard Henderson 
345143e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
345243e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
345343e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
345443e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
345543e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
345643e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
345743e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
345843e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
345943e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
346043e05652SRichard Henderson         if (type < 0) {
346131234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
346231234768SRichard Henderson             return true;
346343e05652SRichard Henderson         }
346443e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
346543e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
346643e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
346743e05652SRichard Henderson         }
346843e05652SRichard Henderson     } else {
346943e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
347043e05652SRichard Henderson     }
347143e05652SRichard Henderson #endif
347243e05652SRichard Henderson 
34736e5f5300SSven Schnelle     if (a->l) {
34746e5f5300SSven Schnelle         TCGv_reg tmp = dest_gpr(ctx, a->l);
34756e5f5300SSven Schnelle         if (ctx->privilege < 3) {
34766e5f5300SSven Schnelle             tcg_gen_andi_reg(tmp, tmp, -4);
34776e5f5300SSven Schnelle         }
34786e5f5300SSven Schnelle         tcg_gen_ori_reg(tmp, tmp, ctx->privilege);
34796e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
34806e5f5300SSven Schnelle     }
34816e5f5300SSven Schnelle 
34826e5f5300SSven Schnelle     return do_dbranch(ctx, dest, 0, a->n);
348343e05652SRichard Henderson }
348443e05652SRichard Henderson 
34858340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
348698cd9ca7SRichard Henderson {
3487b35aec85SRichard Henderson     if (a->x) {
3488eaa3783bSRichard Henderson         TCGv_reg tmp = get_temp(ctx);
34898340f534SRichard Henderson         tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3);
3490eaa3783bSRichard Henderson         tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3491660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
34928340f534SRichard Henderson         return do_ibranch(ctx, tmp, a->l, a->n);
3493b35aec85SRichard Henderson     } else {
3494b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
3495b35aec85SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n);
3496b35aec85SRichard Henderson     }
349798cd9ca7SRichard Henderson }
349898cd9ca7SRichard Henderson 
34998340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
350098cd9ca7SRichard Henderson {
3501eaa3783bSRichard Henderson     TCGv_reg dest;
350298cd9ca7SRichard Henderson 
35038340f534SRichard Henderson     if (a->x == 0) {
35048340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
350598cd9ca7SRichard Henderson     } else {
350698cd9ca7SRichard Henderson         dest = get_temp(ctx);
35078340f534SRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3);
35088340f534SRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b));
350998cd9ca7SRichard Henderson     }
3510660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
35118340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
351298cd9ca7SRichard Henderson }
351398cd9ca7SRichard Henderson 
35148340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
351598cd9ca7SRichard Henderson {
3516660eefe1SRichard Henderson     TCGv_reg dest;
351798cd9ca7SRichard Henderson 
3518c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
35198340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
35208340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3521c301f34eSRichard Henderson #else
3522c301f34eSRichard Henderson     nullify_over(ctx);
35238340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3524c301f34eSRichard Henderson 
3525c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3526c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3527c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3528c301f34eSRichard Henderson     }
3529c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3530c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
35318340f534SRichard Henderson     if (a->l) {
35328340f534SRichard Henderson         copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3533c301f34eSRichard Henderson     }
35348340f534SRichard Henderson     nullify_set(ctx, a->n);
3535c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
353631234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
353731234768SRichard Henderson     return nullify_end(ctx);
3538c301f34eSRichard Henderson #endif
353998cd9ca7SRichard Henderson }
354098cd9ca7SRichard Henderson 
35411ca74648SRichard Henderson /*
35421ca74648SRichard Henderson  * Float class 0
35431ca74648SRichard Henderson  */
3544ebe9383cSRichard Henderson 
35451ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3546ebe9383cSRichard Henderson {
3547ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3548ebe9383cSRichard Henderson }
3549ebe9383cSRichard Henderson 
355059f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
355159f8c04bSHelge Deller {
3552a300dad3SRichard Henderson     uint64_t ret;
3553a300dad3SRichard Henderson 
3554a300dad3SRichard Henderson     if (TARGET_REGISTER_BITS == 64) {
3555a300dad3SRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
3556a300dad3SRichard Henderson     } else {
3557a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
3558a300dad3SRichard Henderson     }
3559a300dad3SRichard Henderson 
356059f8c04bSHelge Deller     nullify_over(ctx);
3561a300dad3SRichard Henderson     save_frd(0, tcg_constant_i64(ret));
356259f8c04bSHelge Deller     return nullify_end(ctx);
356359f8c04bSHelge Deller }
356459f8c04bSHelge Deller 
35651ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
35661ca74648SRichard Henderson {
35671ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
35681ca74648SRichard Henderson }
35691ca74648SRichard Henderson 
3570ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3571ebe9383cSRichard Henderson {
3572ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3573ebe9383cSRichard Henderson }
3574ebe9383cSRichard Henderson 
35751ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
35761ca74648SRichard Henderson {
35771ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
35781ca74648SRichard Henderson }
35791ca74648SRichard Henderson 
35801ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3581ebe9383cSRichard Henderson {
3582ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3583ebe9383cSRichard Henderson }
3584ebe9383cSRichard Henderson 
35851ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
35861ca74648SRichard Henderson {
35871ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
35881ca74648SRichard Henderson }
35891ca74648SRichard Henderson 
3590ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3591ebe9383cSRichard Henderson {
3592ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3593ebe9383cSRichard Henderson }
3594ebe9383cSRichard Henderson 
35951ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
35961ca74648SRichard Henderson {
35971ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
35981ca74648SRichard Henderson }
35991ca74648SRichard Henderson 
36001ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
36011ca74648SRichard Henderson {
36021ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
36031ca74648SRichard Henderson }
36041ca74648SRichard Henderson 
36051ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
36061ca74648SRichard Henderson {
36071ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
36081ca74648SRichard Henderson }
36091ca74648SRichard Henderson 
36101ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
36111ca74648SRichard Henderson {
36121ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
36131ca74648SRichard Henderson }
36141ca74648SRichard Henderson 
36151ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
36161ca74648SRichard Henderson {
36171ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
36181ca74648SRichard Henderson }
36191ca74648SRichard Henderson 
36201ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3621ebe9383cSRichard Henderson {
3622ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3623ebe9383cSRichard Henderson }
3624ebe9383cSRichard Henderson 
36251ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
36261ca74648SRichard Henderson {
36271ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
36281ca74648SRichard Henderson }
36291ca74648SRichard Henderson 
3630ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3631ebe9383cSRichard Henderson {
3632ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3633ebe9383cSRichard Henderson }
3634ebe9383cSRichard Henderson 
36351ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
36361ca74648SRichard Henderson {
36371ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
36381ca74648SRichard Henderson }
36391ca74648SRichard Henderson 
36401ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3641ebe9383cSRichard Henderson {
3642ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3643ebe9383cSRichard Henderson }
3644ebe9383cSRichard Henderson 
36451ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
36461ca74648SRichard Henderson {
36471ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
36481ca74648SRichard Henderson }
36491ca74648SRichard Henderson 
3650ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3651ebe9383cSRichard Henderson {
3652ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3653ebe9383cSRichard Henderson }
3654ebe9383cSRichard Henderson 
36551ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
36561ca74648SRichard Henderson {
36571ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
36581ca74648SRichard Henderson }
36591ca74648SRichard Henderson 
36601ca74648SRichard Henderson /*
36611ca74648SRichard Henderson  * Float class 1
36621ca74648SRichard Henderson  */
36631ca74648SRichard Henderson 
36641ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
36651ca74648SRichard Henderson {
36661ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
36671ca74648SRichard Henderson }
36681ca74648SRichard Henderson 
36691ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
36701ca74648SRichard Henderson {
36711ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
36721ca74648SRichard Henderson }
36731ca74648SRichard Henderson 
36741ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
36751ca74648SRichard Henderson {
36761ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
36771ca74648SRichard Henderson }
36781ca74648SRichard Henderson 
36791ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
36801ca74648SRichard Henderson {
36811ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
36821ca74648SRichard Henderson }
36831ca74648SRichard Henderson 
36841ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
36851ca74648SRichard Henderson {
36861ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
36871ca74648SRichard Henderson }
36881ca74648SRichard Henderson 
36891ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
36901ca74648SRichard Henderson {
36911ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
36921ca74648SRichard Henderson }
36931ca74648SRichard Henderson 
36941ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
36951ca74648SRichard Henderson {
36961ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
36971ca74648SRichard Henderson }
36981ca74648SRichard Henderson 
36991ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
37001ca74648SRichard Henderson {
37011ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
37021ca74648SRichard Henderson }
37031ca74648SRichard Henderson 
37041ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
37051ca74648SRichard Henderson {
37061ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
37071ca74648SRichard Henderson }
37081ca74648SRichard Henderson 
37091ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
37101ca74648SRichard Henderson {
37111ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
37121ca74648SRichard Henderson }
37131ca74648SRichard Henderson 
37141ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
37151ca74648SRichard Henderson {
37161ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
37171ca74648SRichard Henderson }
37181ca74648SRichard Henderson 
37191ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
37201ca74648SRichard Henderson {
37211ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
37221ca74648SRichard Henderson }
37231ca74648SRichard Henderson 
37241ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
37251ca74648SRichard Henderson {
37261ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
37271ca74648SRichard Henderson }
37281ca74648SRichard Henderson 
37291ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
37301ca74648SRichard Henderson {
37311ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
37321ca74648SRichard Henderson }
37331ca74648SRichard Henderson 
37341ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
37351ca74648SRichard Henderson {
37361ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
37371ca74648SRichard Henderson }
37381ca74648SRichard Henderson 
37391ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
37401ca74648SRichard Henderson {
37411ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
37421ca74648SRichard Henderson }
37431ca74648SRichard Henderson 
37441ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
37451ca74648SRichard Henderson {
37461ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
37471ca74648SRichard Henderson }
37481ca74648SRichard Henderson 
37491ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
37501ca74648SRichard Henderson {
37511ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
37521ca74648SRichard Henderson }
37531ca74648SRichard Henderson 
37541ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
37551ca74648SRichard Henderson {
37561ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
37571ca74648SRichard Henderson }
37581ca74648SRichard Henderson 
37591ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
37601ca74648SRichard Henderson {
37611ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
37621ca74648SRichard Henderson }
37631ca74648SRichard Henderson 
37641ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
37651ca74648SRichard Henderson {
37661ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
37671ca74648SRichard Henderson }
37681ca74648SRichard Henderson 
37691ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
37701ca74648SRichard Henderson {
37711ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
37721ca74648SRichard Henderson }
37731ca74648SRichard Henderson 
37741ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
37751ca74648SRichard Henderson {
37761ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
37771ca74648SRichard Henderson }
37781ca74648SRichard Henderson 
37791ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
37801ca74648SRichard Henderson {
37811ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
37821ca74648SRichard Henderson }
37831ca74648SRichard Henderson 
37841ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
37851ca74648SRichard Henderson {
37861ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
37871ca74648SRichard Henderson }
37881ca74648SRichard Henderson 
37891ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
37901ca74648SRichard Henderson {
37911ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
37921ca74648SRichard Henderson }
37931ca74648SRichard Henderson 
37941ca74648SRichard Henderson /*
37951ca74648SRichard Henderson  * Float class 2
37961ca74648SRichard Henderson  */
37971ca74648SRichard Henderson 
37981ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
3799ebe9383cSRichard Henderson {
3800ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3801ebe9383cSRichard Henderson 
3802ebe9383cSRichard Henderson     nullify_over(ctx);
3803ebe9383cSRichard Henderson 
38041ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
38051ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
380629dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
380729dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
3808ebe9383cSRichard Henderson 
3809ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3810ebe9383cSRichard Henderson 
38111ca74648SRichard Henderson     return nullify_end(ctx);
3812ebe9383cSRichard Henderson }
3813ebe9383cSRichard Henderson 
38141ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
3815ebe9383cSRichard Henderson {
3816ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3817ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3818ebe9383cSRichard Henderson 
3819ebe9383cSRichard Henderson     nullify_over(ctx);
3820ebe9383cSRichard Henderson 
38211ca74648SRichard Henderson     ta = load_frd0(a->r1);
38221ca74648SRichard Henderson     tb = load_frd0(a->r2);
382329dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
382429dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
3825ebe9383cSRichard Henderson 
3826ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
3827ebe9383cSRichard Henderson 
382831234768SRichard Henderson     return nullify_end(ctx);
3829ebe9383cSRichard Henderson }
3830ebe9383cSRichard Henderson 
38311ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
3832ebe9383cSRichard Henderson {
3833eaa3783bSRichard Henderson     TCGv_reg t;
3834ebe9383cSRichard Henderson 
3835ebe9383cSRichard Henderson     nullify_over(ctx);
3836ebe9383cSRichard Henderson 
38371ca74648SRichard Henderson     t = get_temp(ctx);
3838eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3839ebe9383cSRichard Henderson 
38401ca74648SRichard Henderson     if (a->y == 1) {
3841ebe9383cSRichard Henderson         int mask;
3842ebe9383cSRichard Henderson         bool inv = false;
3843ebe9383cSRichard Henderson 
38441ca74648SRichard Henderson         switch (a->c) {
3845ebe9383cSRichard Henderson         case 0: /* simple */
3846eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, 0x4000000);
3847ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3848ebe9383cSRichard Henderson             goto done;
3849ebe9383cSRichard Henderson         case 2: /* rej */
3850ebe9383cSRichard Henderson             inv = true;
3851ebe9383cSRichard Henderson             /* fallthru */
3852ebe9383cSRichard Henderson         case 1: /* acc */
3853ebe9383cSRichard Henderson             mask = 0x43ff800;
3854ebe9383cSRichard Henderson             break;
3855ebe9383cSRichard Henderson         case 6: /* rej8 */
3856ebe9383cSRichard Henderson             inv = true;
3857ebe9383cSRichard Henderson             /* fallthru */
3858ebe9383cSRichard Henderson         case 5: /* acc8 */
3859ebe9383cSRichard Henderson             mask = 0x43f8000;
3860ebe9383cSRichard Henderson             break;
3861ebe9383cSRichard Henderson         case 9: /* acc6 */
3862ebe9383cSRichard Henderson             mask = 0x43e0000;
3863ebe9383cSRichard Henderson             break;
3864ebe9383cSRichard Henderson         case 13: /* acc4 */
3865ebe9383cSRichard Henderson             mask = 0x4380000;
3866ebe9383cSRichard Henderson             break;
3867ebe9383cSRichard Henderson         case 17: /* acc2 */
3868ebe9383cSRichard Henderson             mask = 0x4200000;
3869ebe9383cSRichard Henderson             break;
3870ebe9383cSRichard Henderson         default:
38711ca74648SRichard Henderson             gen_illegal(ctx);
38721ca74648SRichard Henderson             return true;
3873ebe9383cSRichard Henderson         }
3874ebe9383cSRichard Henderson         if (inv) {
3875eaa3783bSRichard Henderson             TCGv_reg c = load_const(ctx, mask);
3876eaa3783bSRichard Henderson             tcg_gen_or_reg(t, t, c);
3877ebe9383cSRichard Henderson             ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3878ebe9383cSRichard Henderson         } else {
3879eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, mask);
3880ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3881ebe9383cSRichard Henderson         }
38821ca74648SRichard Henderson     } else {
38831ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
38841ca74648SRichard Henderson 
38851ca74648SRichard Henderson         tcg_gen_extract_reg(t, t, 21 - cbit, 1);
38861ca74648SRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
38871ca74648SRichard Henderson     }
38881ca74648SRichard Henderson 
3889ebe9383cSRichard Henderson  done:
389031234768SRichard Henderson     return nullify_end(ctx);
3891ebe9383cSRichard Henderson }
3892ebe9383cSRichard Henderson 
38931ca74648SRichard Henderson /*
38941ca74648SRichard Henderson  * Float class 2
38951ca74648SRichard Henderson  */
38961ca74648SRichard Henderson 
38971ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
3898ebe9383cSRichard Henderson {
38991ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
39001ca74648SRichard Henderson }
39011ca74648SRichard Henderson 
39021ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
39031ca74648SRichard Henderson {
39041ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
39051ca74648SRichard Henderson }
39061ca74648SRichard Henderson 
39071ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
39081ca74648SRichard Henderson {
39091ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
39101ca74648SRichard Henderson }
39111ca74648SRichard Henderson 
39121ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
39131ca74648SRichard Henderson {
39141ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
39151ca74648SRichard Henderson }
39161ca74648SRichard Henderson 
39171ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
39181ca74648SRichard Henderson {
39191ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
39201ca74648SRichard Henderson }
39211ca74648SRichard Henderson 
39221ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
39231ca74648SRichard Henderson {
39241ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
39251ca74648SRichard Henderson }
39261ca74648SRichard Henderson 
39271ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
39281ca74648SRichard Henderson {
39291ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
39301ca74648SRichard Henderson }
39311ca74648SRichard Henderson 
39321ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
39331ca74648SRichard Henderson {
39341ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
39351ca74648SRichard Henderson }
39361ca74648SRichard Henderson 
39371ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
39381ca74648SRichard Henderson {
39391ca74648SRichard Henderson     TCGv_i64 x, y;
3940ebe9383cSRichard Henderson 
3941ebe9383cSRichard Henderson     nullify_over(ctx);
3942ebe9383cSRichard Henderson 
39431ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
39441ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
39451ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
39461ca74648SRichard Henderson     save_frd(a->t, x);
3947ebe9383cSRichard Henderson 
394831234768SRichard Henderson     return nullify_end(ctx);
3949ebe9383cSRichard Henderson }
3950ebe9383cSRichard Henderson 
3951ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
3952ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
3953ebe9383cSRichard Henderson {
3954ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
3955ebe9383cSRichard Henderson }
3956ebe9383cSRichard Henderson 
3957b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
3958ebe9383cSRichard Henderson {
3959b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
3960b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
3961b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
3962b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
3963b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
3964ebe9383cSRichard Henderson 
3965ebe9383cSRichard Henderson     nullify_over(ctx);
3966ebe9383cSRichard Henderson 
3967ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
3968ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
3969ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
3970ebe9383cSRichard Henderson 
397131234768SRichard Henderson     return nullify_end(ctx);
3972ebe9383cSRichard Henderson }
3973ebe9383cSRichard Henderson 
3974b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
3975b1e2af57SRichard Henderson {
3976b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
3977b1e2af57SRichard Henderson }
3978b1e2af57SRichard Henderson 
3979b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
3980b1e2af57SRichard Henderson {
3981b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
3982b1e2af57SRichard Henderson }
3983b1e2af57SRichard Henderson 
3984b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
3985b1e2af57SRichard Henderson {
3986b1e2af57SRichard Henderson     nullify_over(ctx);
3987b1e2af57SRichard Henderson 
3988b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
3989b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
3990b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
3991b1e2af57SRichard Henderson 
3992b1e2af57SRichard Henderson     return nullify_end(ctx);
3993b1e2af57SRichard Henderson }
3994b1e2af57SRichard Henderson 
3995b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
3996b1e2af57SRichard Henderson {
3997b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
3998b1e2af57SRichard Henderson }
3999b1e2af57SRichard Henderson 
4000b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4001b1e2af57SRichard Henderson {
4002b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4003b1e2af57SRichard Henderson }
4004b1e2af57SRichard Henderson 
4005c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4006ebe9383cSRichard Henderson {
4007c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4008ebe9383cSRichard Henderson 
4009ebe9383cSRichard Henderson     nullify_over(ctx);
4010c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4011c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4012c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4013ebe9383cSRichard Henderson 
4014c3bad4f8SRichard Henderson     if (a->neg) {
4015c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_s(x, cpu_env, x, y, z);
4016ebe9383cSRichard Henderson     } else {
4017c3bad4f8SRichard Henderson         gen_helper_fmpyfadd_s(x, cpu_env, x, y, z);
4018ebe9383cSRichard Henderson     }
4019ebe9383cSRichard Henderson 
4020c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
402131234768SRichard Henderson     return nullify_end(ctx);
4022ebe9383cSRichard Henderson }
4023ebe9383cSRichard Henderson 
4024c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4025ebe9383cSRichard Henderson {
4026c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4027ebe9383cSRichard Henderson 
4028ebe9383cSRichard Henderson     nullify_over(ctx);
4029c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4030c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4031c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4032ebe9383cSRichard Henderson 
4033c3bad4f8SRichard Henderson     if (a->neg) {
4034c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_d(x, cpu_env, x, y, z);
4035ebe9383cSRichard Henderson     } else {
4036c3bad4f8SRichard Henderson         gen_helper_fmpyfadd_d(x, cpu_env, x, y, z);
4037ebe9383cSRichard Henderson     }
4038ebe9383cSRichard Henderson 
4039c3bad4f8SRichard Henderson     save_frd(a->t, x);
404031234768SRichard Henderson     return nullify_end(ctx);
4041ebe9383cSRichard Henderson }
4042ebe9383cSRichard Henderson 
404315da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a)
404415da177bSSven Schnelle {
4045*cf6b28d4SHelge Deller     nullify_over(ctx);
4046*cf6b28d4SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4047*cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4048*cf6b28d4SHelge Deller     if (a->i == 0x100) {
4049*cf6b28d4SHelge Deller         /* emulate PDC BTLB, called by SeaBIOS-hppa */
4050*cf6b28d4SHelge Deller         gen_helper_diag_btlb(cpu_env);
4051*cf6b28d4SHelge Deller     } else
4052*cf6b28d4SHelge Deller #endif
4053*cf6b28d4SHelge Deller     {
4054*cf6b28d4SHelge Deller         qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4055*cf6b28d4SHelge Deller     }
4056*cf6b28d4SHelge Deller     return nullify_end(ctx);
405715da177bSSven Schnelle }
405815da177bSSven Schnelle 
4059b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
406061766fe9SRichard Henderson {
406151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4062f764718dSRichard Henderson     int bound;
406361766fe9SRichard Henderson 
406451b061fbSRichard Henderson     ctx->cs = cs;
4065494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
40663d68ee7bSRichard Henderson 
40673d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
4068c01e5dfbSHelge Deller     ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX);
40693d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4070c01e5dfbSHelge Deller     ctx->iaoq_f = ctx->base.pc_first | ctx->privilege;
4071c01e5dfbSHelge Deller     ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege;
4072217d1a5eSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4073c301f34eSRichard Henderson #else
4074494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4075c01e5dfbSHelge Deller     ctx->mmu_idx = (ctx->tb_flags & PSW_D ?
4076c01e5dfbSHelge Deller                     PRIV_TO_MMU_IDX(ctx->privilege) : MMU_PHYS_IDX);
40773d68ee7bSRichard Henderson 
4078c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4079c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4080c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4081c301f34eSRichard Henderson     int32_t diff = cs_base;
4082c301f34eSRichard Henderson 
4083c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4084c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4085c301f34eSRichard Henderson #endif
408651b061fbSRichard Henderson     ctx->iaoq_n = -1;
4087f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
408861766fe9SRichard Henderson 
40893d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
40903d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4091b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
40923d68ee7bSRichard Henderson 
409386f8d05fSRichard Henderson     ctx->ntempr = 0;
409486f8d05fSRichard Henderson     ctx->ntempl = 0;
409586f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
409686f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
409761766fe9SRichard Henderson }
409861766fe9SRichard Henderson 
409951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
410051b061fbSRichard Henderson {
410151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
410261766fe9SRichard Henderson 
41033d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
410451b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
410551b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4106494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
410751b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
410851b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4109129e9cc3SRichard Henderson     }
411051b061fbSRichard Henderson     ctx->null_lab = NULL;
411161766fe9SRichard Henderson }
411261766fe9SRichard Henderson 
411351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
411451b061fbSRichard Henderson {
411551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
411651b061fbSRichard Henderson 
411751b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
411851b061fbSRichard Henderson }
411951b061fbSRichard Henderson 
412051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
412151b061fbSRichard Henderson {
412251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
412351b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
412451b061fbSRichard Henderson     DisasJumpType ret;
412551b061fbSRichard Henderson     int i, n;
412651b061fbSRichard Henderson 
412751b061fbSRichard Henderson     /* Execute one insn.  */
4128ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4129c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
413031234768SRichard Henderson         do_page_zero(ctx);
413131234768SRichard Henderson         ret = ctx->base.is_jmp;
4132869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4133ba1d0b44SRichard Henderson     } else
4134ba1d0b44SRichard Henderson #endif
4135ba1d0b44SRichard Henderson     {
413661766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
413761766fe9SRichard Henderson            the page permissions for execute.  */
41384e116893SIlya Leoshkevich         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
413961766fe9SRichard Henderson 
414061766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
414161766fe9SRichard Henderson            This will be overwritten by a branch.  */
414251b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
414351b061fbSRichard Henderson             ctx->iaoq_n = -1;
414451b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4145eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
414661766fe9SRichard Henderson         } else {
414751b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4148f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
414961766fe9SRichard Henderson         }
415061766fe9SRichard Henderson 
415151b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
415251b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4153869051eaSRichard Henderson             ret = DISAS_NEXT;
4154129e9cc3SRichard Henderson         } else {
41551a19da0dSRichard Henderson             ctx->insn = insn;
415631274b46SRichard Henderson             if (!decode(ctx, insn)) {
415731274b46SRichard Henderson                 gen_illegal(ctx);
415831274b46SRichard Henderson             }
415931234768SRichard Henderson             ret = ctx->base.is_jmp;
416051b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4161129e9cc3SRichard Henderson         }
416261766fe9SRichard Henderson     }
416361766fe9SRichard Henderson 
4164af187238SRichard Henderson     /* Forget any temporaries allocated.  */
416586f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
416686f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
416761766fe9SRichard Henderson     }
416886f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
416986f8d05fSRichard Henderson         ctx->templ[i] = NULL;
417086f8d05fSRichard Henderson     }
417186f8d05fSRichard Henderson     ctx->ntempr = 0;
417286f8d05fSRichard Henderson     ctx->ntempl = 0;
417361766fe9SRichard Henderson 
41743d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
41753d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
417651b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4177c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4178c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4179c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4180c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
418151b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
418251b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
418331234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4184129e9cc3SRichard Henderson         } else {
418531234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
418661766fe9SRichard Henderson         }
4187129e9cc3SRichard Henderson     }
418851b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
418951b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4190c301f34eSRichard Henderson     ctx->base.pc_next += 4;
419161766fe9SRichard Henderson 
4192c5d0aec2SRichard Henderson     switch (ret) {
4193c5d0aec2SRichard Henderson     case DISAS_NORETURN:
4194c5d0aec2SRichard Henderson     case DISAS_IAQ_N_UPDATED:
4195c5d0aec2SRichard Henderson         break;
4196c5d0aec2SRichard Henderson 
4197c5d0aec2SRichard Henderson     case DISAS_NEXT:
4198c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE:
4199c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
420051b061fbSRichard Henderson         if (ctx->iaoq_f == -1) {
4201eaa3783bSRichard Henderson             tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
420251b061fbSRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4203c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4204c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4205c301f34eSRichard Henderson #endif
420651b061fbSRichard Henderson             nullify_save(ctx);
4207c5d0aec2SRichard Henderson             ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT
4208c5d0aec2SRichard Henderson                                 ? DISAS_EXIT
4209c5d0aec2SRichard Henderson                                 : DISAS_IAQ_N_UPDATED);
421051b061fbSRichard Henderson         } else if (ctx->iaoq_b == -1) {
4211eaa3783bSRichard Henderson             tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
421261766fe9SRichard Henderson         }
4213c5d0aec2SRichard Henderson         break;
4214c5d0aec2SRichard Henderson 
4215c5d0aec2SRichard Henderson     default:
4216c5d0aec2SRichard Henderson         g_assert_not_reached();
4217c5d0aec2SRichard Henderson     }
421861766fe9SRichard Henderson }
421961766fe9SRichard Henderson 
422051b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
422151b061fbSRichard Henderson {
422251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4223e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
422451b061fbSRichard Henderson 
4225e1b5a5edSRichard Henderson     switch (is_jmp) {
4226869051eaSRichard Henderson     case DISAS_NORETURN:
422761766fe9SRichard Henderson         break;
422851b061fbSRichard Henderson     case DISAS_TOO_MANY:
4229869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4230e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
423151b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
423251b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
423351b061fbSRichard Henderson         nullify_save(ctx);
423461766fe9SRichard Henderson         /* FALLTHRU */
4235869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
42368532a14eSRichard Henderson         if (is_jmp != DISAS_IAQ_N_STALE_EXIT) {
42377f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
42388532a14eSRichard Henderson             break;
423961766fe9SRichard Henderson         }
4240c5d0aec2SRichard Henderson         /* FALLTHRU */
4241c5d0aec2SRichard Henderson     case DISAS_EXIT:
4242c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
424361766fe9SRichard Henderson         break;
424461766fe9SRichard Henderson     default:
424551b061fbSRichard Henderson         g_assert_not_reached();
424661766fe9SRichard Henderson     }
424751b061fbSRichard Henderson }
424861766fe9SRichard Henderson 
42498eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase,
42508eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
425151b061fbSRichard Henderson {
4252c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
425361766fe9SRichard Henderson 
4254ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4255ba1d0b44SRichard Henderson     switch (pc) {
42567ad439dfSRichard Henderson     case 0x00:
42578eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
4258ba1d0b44SRichard Henderson         return;
42597ad439dfSRichard Henderson     case 0xb0:
42608eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
4261ba1d0b44SRichard Henderson         return;
42627ad439dfSRichard Henderson     case 0xe0:
42638eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4264ba1d0b44SRichard Henderson         return;
42657ad439dfSRichard Henderson     case 0x100:
42668eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
4267ba1d0b44SRichard Henderson         return;
42687ad439dfSRichard Henderson     }
4269ba1d0b44SRichard Henderson #endif
4270ba1d0b44SRichard Henderson 
42718eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(pc));
42728eb806a7SRichard Henderson     target_disas(logfile, cs, pc, dcbase->tb->size);
427361766fe9SRichard Henderson }
427451b061fbSRichard Henderson 
427551b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
427651b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
427751b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
427851b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
427951b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
428051b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
428151b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
428251b061fbSRichard Henderson };
428351b061fbSRichard Henderson 
4284597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
4285306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
428651b061fbSRichard Henderson {
428751b061fbSRichard Henderson     DisasContext ctx;
4288306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
428961766fe9SRichard Henderson }
4290