161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 28140f9f908SRichard Henderson /* Include the auto-generated decoder. */ 28240f9f908SRichard Henderson #include "decode.inc.c" 28340f9f908SRichard Henderson 28461766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 28561766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 286869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 28761766fe9SRichard Henderson 28861766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 28961766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 290869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 29161766fe9SRichard Henderson 292e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 293e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 294e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 295e1b5a5edSRichard Henderson 29661766fe9SRichard Henderson typedef struct DisasInsn { 29761766fe9SRichard Henderson uint32_t insn, mask; 29831234768SRichard Henderson bool (*trans)(DisasContext *ctx, uint32_t insn, 29961766fe9SRichard Henderson const struct DisasInsn *f); 300b2167459SRichard Henderson union { 301eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 302eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 303eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 304eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 305eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 306eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 307eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 308eff235ebSPaolo Bonzini } f; 30961766fe9SRichard Henderson } DisasInsn; 31061766fe9SRichard Henderson 31161766fe9SRichard Henderson /* global register indexes */ 312eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 31333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 314494737b7SRichard Henderson static TCGv_i64 cpu_srH; 315eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 316eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 317c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 318c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 319eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 320eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 321eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 322eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 323eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 32461766fe9SRichard Henderson 32561766fe9SRichard Henderson #include "exec/gen-icount.h" 32661766fe9SRichard Henderson 32761766fe9SRichard Henderson void hppa_translate_init(void) 32861766fe9SRichard Henderson { 32961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 33061766fe9SRichard Henderson 331eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 33261766fe9SRichard Henderson static const GlobalVar vars[] = { 33335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 33461766fe9SRichard Henderson DEF_VAR(psw_n), 33561766fe9SRichard Henderson DEF_VAR(psw_v), 33661766fe9SRichard Henderson DEF_VAR(psw_cb), 33761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 33861766fe9SRichard Henderson DEF_VAR(iaoq_f), 33961766fe9SRichard Henderson DEF_VAR(iaoq_b), 34061766fe9SRichard Henderson }; 34161766fe9SRichard Henderson 34261766fe9SRichard Henderson #undef DEF_VAR 34361766fe9SRichard Henderson 34461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 34561766fe9SRichard Henderson static const char gr_names[32][4] = { 34661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 34761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 34861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 34961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 35061766fe9SRichard Henderson }; 35133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 352494737b7SRichard Henderson static const char sr_names[5][4] = { 353494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 35433423472SRichard Henderson }; 35561766fe9SRichard Henderson 35661766fe9SRichard Henderson int i; 35761766fe9SRichard Henderson 358f764718dSRichard Henderson cpu_gr[0] = NULL; 35961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 36061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 36161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 36261766fe9SRichard Henderson gr_names[i]); 36361766fe9SRichard Henderson } 36433423472SRichard Henderson for (i = 0; i < 4; i++) { 36533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 36633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 36733423472SRichard Henderson sr_names[i]); 36833423472SRichard Henderson } 369494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 370494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 371494737b7SRichard Henderson sr_names[4]); 37261766fe9SRichard Henderson 37361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 37461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 37561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 37661766fe9SRichard Henderson } 377c301f34eSRichard Henderson 378c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 379c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 380c301f34eSRichard Henderson "iasq_f"); 381c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 382c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 383c301f34eSRichard Henderson "iasq_b"); 38461766fe9SRichard Henderson } 38561766fe9SRichard Henderson 386129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 387129e9cc3SRichard Henderson { 388f764718dSRichard Henderson return (DisasCond){ 389f764718dSRichard Henderson .c = TCG_COND_NEVER, 390f764718dSRichard Henderson .a0 = NULL, 391f764718dSRichard Henderson .a1 = NULL, 392f764718dSRichard Henderson }; 393129e9cc3SRichard Henderson } 394129e9cc3SRichard Henderson 395129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 396129e9cc3SRichard Henderson { 397f764718dSRichard Henderson return (DisasCond){ 398f764718dSRichard Henderson .c = TCG_COND_NE, 399f764718dSRichard Henderson .a0 = cpu_psw_n, 400f764718dSRichard Henderson .a0_is_n = true, 401f764718dSRichard Henderson .a1 = NULL, 402f764718dSRichard Henderson .a1_is_0 = true 403f764718dSRichard Henderson }; 404129e9cc3SRichard Henderson } 405129e9cc3SRichard Henderson 406eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 407129e9cc3SRichard Henderson { 408f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 409129e9cc3SRichard Henderson 410129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 411129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 412eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 413129e9cc3SRichard Henderson 414129e9cc3SRichard Henderson return r; 415129e9cc3SRichard Henderson } 416129e9cc3SRichard Henderson 417eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 418129e9cc3SRichard Henderson { 419129e9cc3SRichard Henderson DisasCond r = { .c = c }; 420129e9cc3SRichard Henderson 421129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 422129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 423eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 424129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 425eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 426129e9cc3SRichard Henderson 427129e9cc3SRichard Henderson return r; 428129e9cc3SRichard Henderson } 429129e9cc3SRichard Henderson 430129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 431129e9cc3SRichard Henderson { 432129e9cc3SRichard Henderson if (cond->a1_is_0) { 433129e9cc3SRichard Henderson cond->a1_is_0 = false; 434eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 435129e9cc3SRichard Henderson } 436129e9cc3SRichard Henderson } 437129e9cc3SRichard Henderson 438129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 439129e9cc3SRichard Henderson { 440129e9cc3SRichard Henderson switch (cond->c) { 441129e9cc3SRichard Henderson default: 442129e9cc3SRichard Henderson if (!cond->a0_is_n) { 443129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 444129e9cc3SRichard Henderson } 445129e9cc3SRichard Henderson if (!cond->a1_is_0) { 446129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson cond->a0_is_n = false; 449129e9cc3SRichard Henderson cond->a1_is_0 = false; 450f764718dSRichard Henderson cond->a0 = NULL; 451f764718dSRichard Henderson cond->a1 = NULL; 452129e9cc3SRichard Henderson /* fallthru */ 453129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 454129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 455129e9cc3SRichard Henderson break; 456129e9cc3SRichard Henderson case TCG_COND_NEVER: 457129e9cc3SRichard Henderson break; 458129e9cc3SRichard Henderson } 459129e9cc3SRichard Henderson } 460129e9cc3SRichard Henderson 461eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 46261766fe9SRichard Henderson { 46386f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 46486f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 46586f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 46661766fe9SRichard Henderson } 46761766fe9SRichard Henderson 46886f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 46986f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 47086f8d05fSRichard Henderson { 47186f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 47286f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 47386f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 47486f8d05fSRichard Henderson } 47586f8d05fSRichard Henderson #endif 47686f8d05fSRichard Henderson 477eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 47861766fe9SRichard Henderson { 479eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 480eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 48161766fe9SRichard Henderson return t; 48261766fe9SRichard Henderson } 48361766fe9SRichard Henderson 484eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 48561766fe9SRichard Henderson { 48661766fe9SRichard Henderson if (reg == 0) { 487eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 488eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 48961766fe9SRichard Henderson return t; 49061766fe9SRichard Henderson } else { 49161766fe9SRichard Henderson return cpu_gr[reg]; 49261766fe9SRichard Henderson } 49361766fe9SRichard Henderson } 49461766fe9SRichard Henderson 495eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 49661766fe9SRichard Henderson { 497129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 49861766fe9SRichard Henderson return get_temp(ctx); 49961766fe9SRichard Henderson } else { 50061766fe9SRichard Henderson return cpu_gr[reg]; 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson } 50361766fe9SRichard Henderson 504eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 505129e9cc3SRichard Henderson { 506129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 507129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 508eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 509129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 510129e9cc3SRichard Henderson } else { 511eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 512129e9cc3SRichard Henderson } 513129e9cc3SRichard Henderson } 514129e9cc3SRichard Henderson 515eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 516129e9cc3SRichard Henderson { 517129e9cc3SRichard Henderson if (reg != 0) { 518129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 52296d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 52396d6407fSRichard Henderson # define HI_OFS 0 52496d6407fSRichard Henderson # define LO_OFS 4 52596d6407fSRichard Henderson #else 52696d6407fSRichard Henderson # define HI_OFS 4 52796d6407fSRichard Henderson # define LO_OFS 0 52896d6407fSRichard Henderson #endif 52996d6407fSRichard Henderson 53096d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53196d6407fSRichard Henderson { 53296d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 53396d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 53496d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 53596d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 53696d6407fSRichard Henderson return ret; 53796d6407fSRichard Henderson } 53896d6407fSRichard Henderson 539ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 540ebe9383cSRichard Henderson { 541ebe9383cSRichard Henderson if (rt == 0) { 542ebe9383cSRichard Henderson return tcg_const_i32(0); 543ebe9383cSRichard Henderson } else { 544ebe9383cSRichard Henderson return load_frw_i32(rt); 545ebe9383cSRichard Henderson } 546ebe9383cSRichard Henderson } 547ebe9383cSRichard Henderson 548ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 549ebe9383cSRichard Henderson { 550ebe9383cSRichard Henderson if (rt == 0) { 551ebe9383cSRichard Henderson return tcg_const_i64(0); 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 554ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 555ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 556ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 557ebe9383cSRichard Henderson return ret; 558ebe9383cSRichard Henderson } 559ebe9383cSRichard Henderson } 560ebe9383cSRichard Henderson 56196d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 56296d6407fSRichard Henderson { 56396d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 56496d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 56596d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 56696d6407fSRichard Henderson } 56796d6407fSRichard Henderson 56896d6407fSRichard Henderson #undef HI_OFS 56996d6407fSRichard Henderson #undef LO_OFS 57096d6407fSRichard Henderson 57196d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 57296d6407fSRichard Henderson { 57396d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 57496d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 57596d6407fSRichard Henderson return ret; 57696d6407fSRichard Henderson } 57796d6407fSRichard Henderson 578ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 579ebe9383cSRichard Henderson { 580ebe9383cSRichard Henderson if (rt == 0) { 581ebe9383cSRichard Henderson return tcg_const_i64(0); 582ebe9383cSRichard Henderson } else { 583ebe9383cSRichard Henderson return load_frd(rt); 584ebe9383cSRichard Henderson } 585ebe9383cSRichard Henderson } 586ebe9383cSRichard Henderson 58796d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 58896d6407fSRichard Henderson { 58996d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 59096d6407fSRichard Henderson } 59196d6407fSRichard Henderson 59233423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 59333423472SRichard Henderson { 59433423472SRichard Henderson #ifdef CONFIG_USER_ONLY 59533423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 59633423472SRichard Henderson #else 59733423472SRichard Henderson if (reg < 4) { 59833423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 599494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 600494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 60133423472SRichard Henderson } else { 60233423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 60333423472SRichard Henderson } 60433423472SRichard Henderson #endif 60533423472SRichard Henderson } 60633423472SRichard Henderson 607129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 608129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 609129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 610129e9cc3SRichard Henderson { 611129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 612129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 613129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 614129e9cc3SRichard Henderson 615129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 616129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 617129e9cc3SRichard Henderson 618129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 619129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 620129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 621129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 622eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 623129e9cc3SRichard Henderson } 624129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 625129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 626129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 627129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 628129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 629eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 630129e9cc3SRichard Henderson } 631129e9cc3SRichard Henderson 632eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 633129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 634129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 635129e9cc3SRichard Henderson } 636129e9cc3SRichard Henderson } 637129e9cc3SRichard Henderson 638129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 639129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 640129e9cc3SRichard Henderson { 641129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 642129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 643eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson return; 646129e9cc3SRichard Henderson } 647129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 648129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 649eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 650129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 651129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 652129e9cc3SRichard Henderson } 653129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 654129e9cc3SRichard Henderson } 655129e9cc3SRichard Henderson 656129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 657129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 658129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 659129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 660129e9cc3SRichard Henderson { 661129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 662eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 663129e9cc3SRichard Henderson } 664129e9cc3SRichard Henderson } 665129e9cc3SRichard Henderson 666129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 66740f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 66840f9f908SRichard Henderson it may be tail-called from a translate function. */ 66931234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 670129e9cc3SRichard Henderson { 671129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 67231234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 673129e9cc3SRichard Henderson 674f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 675f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 676f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 677f49b3537SRichard Henderson 678129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 679129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 680129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 681129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 68231234768SRichard Henderson return true; 683129e9cc3SRichard Henderson } 684129e9cc3SRichard Henderson ctx->null_lab = NULL; 685129e9cc3SRichard Henderson 686129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 687129e9cc3SRichard Henderson /* The next instruction will be unconditional, 688129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 689129e9cc3SRichard Henderson gen_set_label(null_lab); 690129e9cc3SRichard Henderson } else { 691129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 692129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 693129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 694129e9cc3SRichard Henderson label we have the proper value in place. */ 695129e9cc3SRichard Henderson nullify_save(ctx); 696129e9cc3SRichard Henderson gen_set_label(null_lab); 697129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 698129e9cc3SRichard Henderson } 699869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70031234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 701129e9cc3SRichard Henderson } 70231234768SRichard Henderson return true; 703129e9cc3SRichard Henderson } 704129e9cc3SRichard Henderson 705eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 70661766fe9SRichard Henderson { 70761766fe9SRichard Henderson if (unlikely(ival == -1)) { 708eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 70961766fe9SRichard Henderson } else { 710eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 71161766fe9SRichard Henderson } 71261766fe9SRichard Henderson } 71361766fe9SRichard Henderson 714eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 71561766fe9SRichard Henderson { 71661766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 71761766fe9SRichard Henderson } 71861766fe9SRichard Henderson 71961766fe9SRichard Henderson static void gen_excp_1(int exception) 72061766fe9SRichard Henderson { 72161766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 72261766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 72361766fe9SRichard Henderson tcg_temp_free_i32(t); 72461766fe9SRichard Henderson } 72561766fe9SRichard Henderson 72631234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 72761766fe9SRichard Henderson { 72861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 72961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 730129e9cc3SRichard Henderson nullify_save(ctx); 73161766fe9SRichard Henderson gen_excp_1(exception); 73231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 73361766fe9SRichard Henderson } 73461766fe9SRichard Henderson 73531234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7361a19da0dSRichard Henderson { 73731234768SRichard Henderson TCGv_reg tmp; 73831234768SRichard Henderson 73931234768SRichard Henderson nullify_over(ctx); 74031234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7411a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7421a19da0dSRichard Henderson tcg_temp_free(tmp); 74331234768SRichard Henderson gen_excp(ctx, exc); 74431234768SRichard Henderson return nullify_end(ctx); 7451a19da0dSRichard Henderson } 7461a19da0dSRichard Henderson 74731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 74861766fe9SRichard Henderson { 74931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 75061766fe9SRichard Henderson } 75161766fe9SRichard Henderson 75240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 75340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 75440f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 75540f9f908SRichard Henderson #else 756e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 757e1b5a5edSRichard Henderson do { \ 758e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 75931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 760e1b5a5edSRichard Henderson } \ 761e1b5a5edSRichard Henderson } while (0) 76240f9f908SRichard Henderson #endif 763e1b5a5edSRichard Henderson 764eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 76561766fe9SRichard Henderson { 76661766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 76731234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 76831234768SRichard Henderson || ctx->base.singlestep_enabled) { 76961766fe9SRichard Henderson return false; 77061766fe9SRichard Henderson } 77161766fe9SRichard Henderson return true; 77261766fe9SRichard Henderson } 77361766fe9SRichard Henderson 774129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 775129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 776129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 777129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 778129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 779129e9cc3SRichard Henderson { 780129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 781129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 782129e9cc3SRichard Henderson } 783129e9cc3SRichard Henderson 78461766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 785eaa3783bSRichard Henderson target_ureg f, target_ureg b) 78661766fe9SRichard Henderson { 78761766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 78861766fe9SRichard Henderson tcg_gen_goto_tb(which); 789eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 790eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 79107ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 79261766fe9SRichard Henderson } else { 79361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 79461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 795d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 79661766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 79761766fe9SRichard Henderson } else { 7987f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79961766fe9SRichard Henderson } 80061766fe9SRichard Henderson } 80161766fe9SRichard Henderson } 80261766fe9SRichard Henderson 803b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 804b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 805eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 806b2167459SRichard Henderson { 807eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 808b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 809b2167459SRichard Henderson return x; 810b2167459SRichard Henderson } 811b2167459SRichard Henderson 812ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 813ebe9383cSRichard Henderson { 814ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 815ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 816ebe9383cSRichard Henderson return r1 * 32 + r0; 817ebe9383cSRichard Henderson } 818ebe9383cSRichard Henderson 819ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 820ebe9383cSRichard Henderson { 821ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 822ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 823ebe9383cSRichard Henderson return r1 * 32 + r0; 824ebe9383cSRichard Henderson } 825ebe9383cSRichard Henderson 826ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 827ebe9383cSRichard Henderson { 828ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 829ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 830ebe9383cSRichard Henderson return r1 * 32 + r0; 831ebe9383cSRichard Henderson } 832ebe9383cSRichard Henderson 833ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 834ebe9383cSRichard Henderson { 835ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 836ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 837ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 838ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 839ebe9383cSRichard Henderson } 840ebe9383cSRichard Henderson 841*c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn) 84233423472SRichard Henderson { 84333423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 84433423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 84533423472SRichard Henderson return s2 * 4 + s0; 84633423472SRichard Henderson } 84733423472SRichard Henderson 848eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 84998cd9ca7SRichard Henderson { 850eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 85198cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 85298cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 85398cd9ca7SRichard Henderson return x; 85498cd9ca7SRichard Henderson } 85598cd9ca7SRichard Henderson 856eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 857b2167459SRichard Henderson { 858b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 859b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 860b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 861b2167459SRichard Henderson return low_sextract(insn, 0, 14); 862b2167459SRichard Henderson } 863b2167459SRichard Henderson 864eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 86596d6407fSRichard Henderson { 86696d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 86796d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 86896d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 869eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 87096d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 87196d6407fSRichard Henderson return x << 2; 87296d6407fSRichard Henderson } 87396d6407fSRichard Henderson 874eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 87598cd9ca7SRichard Henderson { 876eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 87798cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 87898cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 87998cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 88098cd9ca7SRichard Henderson return x << 2; 88198cd9ca7SRichard Henderson } 88298cd9ca7SRichard Henderson 883eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 884b2167459SRichard Henderson { 885eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 886b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 887b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 888b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 889b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 890b2167459SRichard Henderson return x << 11; 891b2167459SRichard Henderson } 892b2167459SRichard Henderson 893eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 89498cd9ca7SRichard Henderson { 895eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 89698cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 89798cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 89898cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 89998cd9ca7SRichard Henderson return x << 2; 90098cd9ca7SRichard Henderson } 90198cd9ca7SRichard Henderson 902b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 903b2167459SRichard Henderson the conditions, without describing their exact implementation. The 904b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 905b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 906b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 907b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 908b2167459SRichard Henderson 909eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 910eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 911b2167459SRichard Henderson { 912b2167459SRichard Henderson DisasCond cond; 913eaa3783bSRichard Henderson TCGv_reg tmp; 914b2167459SRichard Henderson 915b2167459SRichard Henderson switch (cf >> 1) { 916b2167459SRichard Henderson case 0: /* Never / TR */ 917b2167459SRichard Henderson cond = cond_make_f(); 918b2167459SRichard Henderson break; 919b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 920b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 923b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 924b2167459SRichard Henderson break; 925b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 926b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 927b2167459SRichard Henderson break; 928b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 929b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 930b2167459SRichard Henderson break; 931b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 932b2167459SRichard Henderson tmp = tcg_temp_new(); 933eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 934eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 935b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 936b2167459SRichard Henderson tcg_temp_free(tmp); 937b2167459SRichard Henderson break; 938b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 939b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 940b2167459SRichard Henderson break; 941b2167459SRichard Henderson case 7: /* OD / EV */ 942b2167459SRichard Henderson tmp = tcg_temp_new(); 943eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 944b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 945b2167459SRichard Henderson tcg_temp_free(tmp); 946b2167459SRichard Henderson break; 947b2167459SRichard Henderson default: 948b2167459SRichard Henderson g_assert_not_reached(); 949b2167459SRichard Henderson } 950b2167459SRichard Henderson if (cf & 1) { 951b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 952b2167459SRichard Henderson } 953b2167459SRichard Henderson 954b2167459SRichard Henderson return cond; 955b2167459SRichard Henderson } 956b2167459SRichard Henderson 957b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 958b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 959b2167459SRichard Henderson deleted as unused. */ 960b2167459SRichard Henderson 961eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 962eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 963b2167459SRichard Henderson { 964b2167459SRichard Henderson DisasCond cond; 965b2167459SRichard Henderson 966b2167459SRichard Henderson switch (cf >> 1) { 967b2167459SRichard Henderson case 1: /* = / <> */ 968b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 969b2167459SRichard Henderson break; 970b2167459SRichard Henderson case 2: /* < / >= */ 971b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 972b2167459SRichard Henderson break; 973b2167459SRichard Henderson case 3: /* <= / > */ 974b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 975b2167459SRichard Henderson break; 976b2167459SRichard Henderson case 4: /* << / >>= */ 977b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 978b2167459SRichard Henderson break; 979b2167459SRichard Henderson case 5: /* <<= / >> */ 980b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 981b2167459SRichard Henderson break; 982b2167459SRichard Henderson default: 983b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 984b2167459SRichard Henderson } 985b2167459SRichard Henderson if (cf & 1) { 986b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 987b2167459SRichard Henderson } 988b2167459SRichard Henderson 989b2167459SRichard Henderson return cond; 990b2167459SRichard Henderson } 991b2167459SRichard Henderson 992b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 993b2167459SRichard Henderson computed, and use of them is undefined. */ 994b2167459SRichard Henderson 995eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 996b2167459SRichard Henderson { 997b2167459SRichard Henderson switch (cf >> 1) { 998b2167459SRichard Henderson case 4: case 5: case 6: 999b2167459SRichard Henderson cf &= 1; 1000b2167459SRichard Henderson break; 1001b2167459SRichard Henderson } 1002b2167459SRichard Henderson return do_cond(cf, res, res, res); 1003b2167459SRichard Henderson } 1004b2167459SRichard Henderson 100598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 100698cd9ca7SRichard Henderson 1007eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 100898cd9ca7SRichard Henderson { 100998cd9ca7SRichard Henderson unsigned c, f; 101098cd9ca7SRichard Henderson 101198cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 101298cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 101398cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 101498cd9ca7SRichard Henderson c = orig & 3; 101598cd9ca7SRichard Henderson if (c == 3) { 101698cd9ca7SRichard Henderson c = 7; 101798cd9ca7SRichard Henderson } 101898cd9ca7SRichard Henderson f = (orig & 4) / 4; 101998cd9ca7SRichard Henderson 102098cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 102198cd9ca7SRichard Henderson } 102298cd9ca7SRichard Henderson 1023b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1024b2167459SRichard Henderson 1025eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1026eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1027b2167459SRichard Henderson { 1028b2167459SRichard Henderson DisasCond cond; 1029eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1030b2167459SRichard Henderson 1031b2167459SRichard Henderson if (cf & 8) { 1032b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1033b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1034b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1035b2167459SRichard Henderson */ 1036b2167459SRichard Henderson cb = tcg_temp_new(); 1037b2167459SRichard Henderson tmp = tcg_temp_new(); 1038eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1039eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1040eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1041eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1042b2167459SRichard Henderson tcg_temp_free(tmp); 1043b2167459SRichard Henderson } 1044b2167459SRichard Henderson 1045b2167459SRichard Henderson switch (cf >> 1) { 1046b2167459SRichard Henderson case 0: /* never / TR */ 1047b2167459SRichard Henderson case 1: /* undefined */ 1048b2167459SRichard Henderson case 5: /* undefined */ 1049b2167459SRichard Henderson cond = cond_make_f(); 1050b2167459SRichard Henderson break; 1051b2167459SRichard Henderson 1052b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1053b2167459SRichard Henderson /* See hasless(v,1) from 1054b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1055b2167459SRichard Henderson */ 1056b2167459SRichard Henderson tmp = tcg_temp_new(); 1057eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1058eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1059eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1060b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1061b2167459SRichard Henderson tcg_temp_free(tmp); 1062b2167459SRichard Henderson break; 1063b2167459SRichard Henderson 1064b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1065b2167459SRichard Henderson tmp = tcg_temp_new(); 1066eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1067eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1068eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1069b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1070b2167459SRichard Henderson tcg_temp_free(tmp); 1071b2167459SRichard Henderson break; 1072b2167459SRichard Henderson 1073b2167459SRichard Henderson case 4: /* SDC / NDC */ 1074eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1075b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1076b2167459SRichard Henderson break; 1077b2167459SRichard Henderson 1078b2167459SRichard Henderson case 6: /* SBC / NBC */ 1079eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1080b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1081b2167459SRichard Henderson break; 1082b2167459SRichard Henderson 1083b2167459SRichard Henderson case 7: /* SHC / NHC */ 1084eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1085b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1086b2167459SRichard Henderson break; 1087b2167459SRichard Henderson 1088b2167459SRichard Henderson default: 1089b2167459SRichard Henderson g_assert_not_reached(); 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson if (cf & 8) { 1092b2167459SRichard Henderson tcg_temp_free(cb); 1093b2167459SRichard Henderson } 1094b2167459SRichard Henderson if (cf & 1) { 1095b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson return cond; 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1102eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1103eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1104b2167459SRichard Henderson { 1105eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1106eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1107b2167459SRichard Henderson 1108eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1109eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1110eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1111b2167459SRichard Henderson tcg_temp_free(tmp); 1112b2167459SRichard Henderson 1113b2167459SRichard Henderson return sv; 1114b2167459SRichard Henderson } 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1117eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1118eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1119b2167459SRichard Henderson { 1120eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1121eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1122b2167459SRichard Henderson 1123eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1124eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1125eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1126b2167459SRichard Henderson tcg_temp_free(tmp); 1127b2167459SRichard Henderson 1128b2167459SRichard Henderson return sv; 1129b2167459SRichard Henderson } 1130b2167459SRichard Henderson 113131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1132eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1133eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1134b2167459SRichard Henderson { 1135eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1136b2167459SRichard Henderson unsigned c = cf >> 1; 1137b2167459SRichard Henderson DisasCond cond; 1138b2167459SRichard Henderson 1139b2167459SRichard Henderson dest = tcg_temp_new(); 1140f764718dSRichard Henderson cb = NULL; 1141f764718dSRichard Henderson cb_msb = NULL; 1142b2167459SRichard Henderson 1143b2167459SRichard Henderson if (shift) { 1144b2167459SRichard Henderson tmp = get_temp(ctx); 1145eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1146b2167459SRichard Henderson in1 = tmp; 1147b2167459SRichard Henderson } 1148b2167459SRichard Henderson 1149b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1150eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1151b2167459SRichard Henderson cb_msb = get_temp(ctx); 1152eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1153b2167459SRichard Henderson if (is_c) { 1154eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson tcg_temp_free(zero); 1157b2167459SRichard Henderson if (!is_l) { 1158b2167459SRichard Henderson cb = get_temp(ctx); 1159eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1160eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1161b2167459SRichard Henderson } 1162b2167459SRichard Henderson } else { 1163eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1164b2167459SRichard Henderson if (is_c) { 1165eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1166b2167459SRichard Henderson } 1167b2167459SRichard Henderson } 1168b2167459SRichard Henderson 1169b2167459SRichard Henderson /* Compute signed overflow if required. */ 1170f764718dSRichard Henderson sv = NULL; 1171b2167459SRichard Henderson if (is_tsv || c == 6) { 1172b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1173b2167459SRichard Henderson if (is_tsv) { 1174b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1175b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1176b2167459SRichard Henderson } 1177b2167459SRichard Henderson } 1178b2167459SRichard Henderson 1179b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1180b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1181b2167459SRichard Henderson if (is_tc) { 1182b2167459SRichard Henderson cond_prep(&cond); 1183b2167459SRichard Henderson tmp = tcg_temp_new(); 1184eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1185b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1186b2167459SRichard Henderson tcg_temp_free(tmp); 1187b2167459SRichard Henderson } 1188b2167459SRichard Henderson 1189b2167459SRichard Henderson /* Write back the result. */ 1190b2167459SRichard Henderson if (!is_l) { 1191b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1192b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1193b2167459SRichard Henderson } 1194b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1195b2167459SRichard Henderson tcg_temp_free(dest); 1196b2167459SRichard Henderson 1197b2167459SRichard Henderson /* Install the new nullification. */ 1198b2167459SRichard Henderson cond_free(&ctx->null_cond); 1199b2167459SRichard Henderson ctx->null_cond = cond; 1200b2167459SRichard Henderson } 1201b2167459SRichard Henderson 120231234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1203eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1204eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1205b2167459SRichard Henderson { 1206eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1207b2167459SRichard Henderson unsigned c = cf >> 1; 1208b2167459SRichard Henderson DisasCond cond; 1209b2167459SRichard Henderson 1210b2167459SRichard Henderson dest = tcg_temp_new(); 1211b2167459SRichard Henderson cb = tcg_temp_new(); 1212b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1213b2167459SRichard Henderson 1214eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1215b2167459SRichard Henderson if (is_b) { 1216b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1217eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1218eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1219eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1220eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1221eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1222b2167459SRichard Henderson } else { 1223b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1224b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1225eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1226eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1227eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1228eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1229b2167459SRichard Henderson } 1230b2167459SRichard Henderson tcg_temp_free(zero); 1231b2167459SRichard Henderson 1232b2167459SRichard Henderson /* Compute signed overflow if required. */ 1233f764718dSRichard Henderson sv = NULL; 1234b2167459SRichard Henderson if (is_tsv || c == 6) { 1235b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1236b2167459SRichard Henderson if (is_tsv) { 1237b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1238b2167459SRichard Henderson } 1239b2167459SRichard Henderson } 1240b2167459SRichard Henderson 1241b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1242b2167459SRichard Henderson if (!is_b) { 1243b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1244b2167459SRichard Henderson } else { 1245b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1246b2167459SRichard Henderson } 1247b2167459SRichard Henderson 1248b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1249b2167459SRichard Henderson if (is_tc) { 1250b2167459SRichard Henderson cond_prep(&cond); 1251b2167459SRichard Henderson tmp = tcg_temp_new(); 1252eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1253b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1254b2167459SRichard Henderson tcg_temp_free(tmp); 1255b2167459SRichard Henderson } 1256b2167459SRichard Henderson 1257b2167459SRichard Henderson /* Write back the result. */ 1258b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1259b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1260b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1261b2167459SRichard Henderson tcg_temp_free(dest); 1262b2167459SRichard Henderson 1263b2167459SRichard Henderson /* Install the new nullification. */ 1264b2167459SRichard Henderson cond_free(&ctx->null_cond); 1265b2167459SRichard Henderson ctx->null_cond = cond; 1266b2167459SRichard Henderson } 1267b2167459SRichard Henderson 126831234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1269eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1270b2167459SRichard Henderson { 1271eaa3783bSRichard Henderson TCGv_reg dest, sv; 1272b2167459SRichard Henderson DisasCond cond; 1273b2167459SRichard Henderson 1274b2167459SRichard Henderson dest = tcg_temp_new(); 1275eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Compute signed overflow if required. */ 1278f764718dSRichard Henderson sv = NULL; 1279b2167459SRichard Henderson if ((cf >> 1) == 6) { 1280b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1281b2167459SRichard Henderson } 1282b2167459SRichard Henderson 1283b2167459SRichard Henderson /* Form the condition for the compare. */ 1284b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1285b2167459SRichard Henderson 1286b2167459SRichard Henderson /* Clear. */ 1287eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1288b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1289b2167459SRichard Henderson tcg_temp_free(dest); 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson /* Install the new nullification. */ 1292b2167459SRichard Henderson cond_free(&ctx->null_cond); 1293b2167459SRichard Henderson ctx->null_cond = cond; 1294b2167459SRichard Henderson } 1295b2167459SRichard Henderson 129631234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1297eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1298eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1299b2167459SRichard Henderson { 1300eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1301b2167459SRichard Henderson 1302b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1303b2167459SRichard Henderson fn(dest, in1, in2); 1304b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1305b2167459SRichard Henderson 1306b2167459SRichard Henderson /* Install the new nullification. */ 1307b2167459SRichard Henderson cond_free(&ctx->null_cond); 1308b2167459SRichard Henderson if (cf) { 1309b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1310b2167459SRichard Henderson } 1311b2167459SRichard Henderson } 1312b2167459SRichard Henderson 131331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1314eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1315eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1316b2167459SRichard Henderson { 1317eaa3783bSRichard Henderson TCGv_reg dest; 1318b2167459SRichard Henderson DisasCond cond; 1319b2167459SRichard Henderson 1320b2167459SRichard Henderson if (cf == 0) { 1321b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1322b2167459SRichard Henderson fn(dest, in1, in2); 1323b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1324b2167459SRichard Henderson cond_free(&ctx->null_cond); 1325b2167459SRichard Henderson } else { 1326b2167459SRichard Henderson dest = tcg_temp_new(); 1327b2167459SRichard Henderson fn(dest, in1, in2); 1328b2167459SRichard Henderson 1329b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson if (is_tc) { 1332eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1333b2167459SRichard Henderson cond_prep(&cond); 1334eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1335b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1336b2167459SRichard Henderson tcg_temp_free(tmp); 1337b2167459SRichard Henderson } 1338b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1339b2167459SRichard Henderson 1340b2167459SRichard Henderson cond_free(&ctx->null_cond); 1341b2167459SRichard Henderson ctx->null_cond = cond; 1342b2167459SRichard Henderson } 1343b2167459SRichard Henderson } 1344b2167459SRichard Henderson 134586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13468d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13478d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13488d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13498d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 135086f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 135186f8d05fSRichard Henderson { 135286f8d05fSRichard Henderson TCGv_ptr ptr; 135386f8d05fSRichard Henderson TCGv_reg tmp; 135486f8d05fSRichard Henderson TCGv_i64 spc; 135586f8d05fSRichard Henderson 135686f8d05fSRichard Henderson if (sp != 0) { 13578d6ae7fbSRichard Henderson if (sp < 0) { 13588d6ae7fbSRichard Henderson sp = ~sp; 13598d6ae7fbSRichard Henderson } 13608d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13618d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13628d6ae7fbSRichard Henderson return spc; 136386f8d05fSRichard Henderson } 1364494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1365494737b7SRichard Henderson return cpu_srH; 1366494737b7SRichard Henderson } 136786f8d05fSRichard Henderson 136886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 136986f8d05fSRichard Henderson tmp = tcg_temp_new(); 137086f8d05fSRichard Henderson spc = get_temp_tl(ctx); 137186f8d05fSRichard Henderson 137286f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 137386f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 137486f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 137586f8d05fSRichard Henderson tcg_temp_free(tmp); 137686f8d05fSRichard Henderson 137786f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 137886f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 137986f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 138086f8d05fSRichard Henderson 138186f8d05fSRichard Henderson return spc; 138286f8d05fSRichard Henderson } 138386f8d05fSRichard Henderson #endif 138486f8d05fSRichard Henderson 138586f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 138686f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 138786f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 138886f8d05fSRichard Henderson { 138986f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 139086f8d05fSRichard Henderson TCGv_reg ofs; 139186f8d05fSRichard Henderson 139286f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 139386f8d05fSRichard Henderson if (rx) { 139486f8d05fSRichard Henderson ofs = get_temp(ctx); 139586f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 139686f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 139786f8d05fSRichard Henderson } else if (disp || modify) { 139886f8d05fSRichard Henderson ofs = get_temp(ctx); 139986f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 140086f8d05fSRichard Henderson } else { 140186f8d05fSRichard Henderson ofs = base; 140286f8d05fSRichard Henderson } 140386f8d05fSRichard Henderson 140486f8d05fSRichard Henderson *pofs = ofs; 140586f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 140686f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 140786f8d05fSRichard Henderson #else 140886f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 140986f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1410494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 141186f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 141286f8d05fSRichard Henderson } 141386f8d05fSRichard Henderson if (!is_phys) { 141486f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 141586f8d05fSRichard Henderson } 141686f8d05fSRichard Henderson *pgva = addr; 141786f8d05fSRichard Henderson #endif 141886f8d05fSRichard Henderson } 141986f8d05fSRichard Henderson 142096d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 142196d6407fSRichard Henderson * < 0 for pre-modify, 142296d6407fSRichard Henderson * > 0 for post-modify, 142396d6407fSRichard Henderson * = 0 for no base register update. 142496d6407fSRichard Henderson */ 142596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1426eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 142786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 142896d6407fSRichard Henderson { 142986f8d05fSRichard Henderson TCGv_reg ofs; 143086f8d05fSRichard Henderson TCGv_tl addr; 143196d6407fSRichard Henderson 143296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 143396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 143496d6407fSRichard Henderson 143586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 143686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 143786f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 143886f8d05fSRichard Henderson if (modify) { 143986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 144096d6407fSRichard Henderson } 144196d6407fSRichard Henderson } 144296d6407fSRichard Henderson 144396d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1444eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 144696d6407fSRichard Henderson { 144786f8d05fSRichard Henderson TCGv_reg ofs; 144886f8d05fSRichard Henderson TCGv_tl addr; 144996d6407fSRichard Henderson 145096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 145196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 145296d6407fSRichard Henderson 145386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14553d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 145686f8d05fSRichard Henderson if (modify) { 145786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145896d6407fSRichard Henderson } 145996d6407fSRichard Henderson } 146096d6407fSRichard Henderson 146196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1462eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 146496d6407fSRichard Henderson { 146586f8d05fSRichard Henderson TCGv_reg ofs; 146686f8d05fSRichard Henderson TCGv_tl addr; 146796d6407fSRichard Henderson 146896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147096d6407fSRichard Henderson 147186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 147286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 147386f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 147486f8d05fSRichard Henderson if (modify) { 147586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147696d6407fSRichard Henderson } 147796d6407fSRichard Henderson } 147896d6407fSRichard Henderson 147996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1480eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148186f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 148296d6407fSRichard Henderson { 148386f8d05fSRichard Henderson TCGv_reg ofs; 148486f8d05fSRichard Henderson TCGv_tl addr; 148596d6407fSRichard Henderson 148696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148896d6407fSRichard Henderson 148986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 149186f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 149286f8d05fSRichard Henderson if (modify) { 149386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149496d6407fSRichard Henderson } 149596d6407fSRichard Henderson } 149696d6407fSRichard Henderson 1497eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1498eaa3783bSRichard Henderson #define do_load_reg do_load_64 1499eaa3783bSRichard Henderson #define do_store_reg do_store_64 150096d6407fSRichard Henderson #else 1501eaa3783bSRichard Henderson #define do_load_reg do_load_32 1502eaa3783bSRichard Henderson #define do_store_reg do_store_32 150396d6407fSRichard Henderson #endif 150496d6407fSRichard Henderson 150531234768SRichard Henderson static void do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1506eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150896d6407fSRichard Henderson { 1509eaa3783bSRichard Henderson TCGv_reg dest; 151096d6407fSRichard Henderson 151196d6407fSRichard Henderson nullify_over(ctx); 151296d6407fSRichard Henderson 151396d6407fSRichard Henderson if (modify == 0) { 151496d6407fSRichard Henderson /* No base register update. */ 151596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 151696d6407fSRichard Henderson } else { 151796d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 151896d6407fSRichard Henderson dest = get_temp(ctx); 151996d6407fSRichard Henderson } 152086f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 152196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 152296d6407fSRichard Henderson 152331234768SRichard Henderson nullify_end(ctx); 152496d6407fSRichard Henderson } 152596d6407fSRichard Henderson 152631234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1527eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152886f8d05fSRichard Henderson unsigned sp, int modify) 152996d6407fSRichard Henderson { 153096d6407fSRichard Henderson TCGv_i32 tmp; 153196d6407fSRichard Henderson 153296d6407fSRichard Henderson nullify_over(ctx); 153396d6407fSRichard Henderson 153496d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 153586f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 153696d6407fSRichard Henderson save_frw_i32(rt, tmp); 153796d6407fSRichard Henderson tcg_temp_free_i32(tmp); 153896d6407fSRichard Henderson 153996d6407fSRichard Henderson if (rt == 0) { 154096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 154196d6407fSRichard Henderson } 154296d6407fSRichard Henderson 154331234768SRichard Henderson nullify_end(ctx); 154496d6407fSRichard Henderson } 154596d6407fSRichard Henderson 154631234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1547eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154886f8d05fSRichard Henderson unsigned sp, int modify) 154996d6407fSRichard Henderson { 155096d6407fSRichard Henderson TCGv_i64 tmp; 155196d6407fSRichard Henderson 155296d6407fSRichard Henderson nullify_over(ctx); 155396d6407fSRichard Henderson 155496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 155586f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 155696d6407fSRichard Henderson save_frd(rt, tmp); 155796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson if (rt == 0) { 156096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 156196d6407fSRichard Henderson } 156296d6407fSRichard Henderson 156331234768SRichard Henderson nullify_end(ctx); 156496d6407fSRichard Henderson } 156596d6407fSRichard Henderson 156631234768SRichard Henderson static void do_store(DisasContext *ctx, unsigned rt, unsigned rb, 156786f8d05fSRichard Henderson target_sreg disp, unsigned sp, 156886f8d05fSRichard Henderson int modify, TCGMemOp mop) 156996d6407fSRichard Henderson { 157096d6407fSRichard Henderson nullify_over(ctx); 157186f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 157231234768SRichard Henderson nullify_end(ctx); 157396d6407fSRichard Henderson } 157496d6407fSRichard Henderson 157531234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1576eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157786f8d05fSRichard Henderson unsigned sp, int modify) 157896d6407fSRichard Henderson { 157996d6407fSRichard Henderson TCGv_i32 tmp; 158096d6407fSRichard Henderson 158196d6407fSRichard Henderson nullify_over(ctx); 158296d6407fSRichard Henderson 158396d6407fSRichard Henderson tmp = load_frw_i32(rt); 158486f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158596d6407fSRichard Henderson tcg_temp_free_i32(tmp); 158696d6407fSRichard Henderson 158731234768SRichard Henderson nullify_end(ctx); 158896d6407fSRichard Henderson } 158996d6407fSRichard Henderson 159031234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1591eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159286f8d05fSRichard Henderson unsigned sp, int modify) 159396d6407fSRichard Henderson { 159496d6407fSRichard Henderson TCGv_i64 tmp; 159596d6407fSRichard Henderson 159696d6407fSRichard Henderson nullify_over(ctx); 159796d6407fSRichard Henderson 159896d6407fSRichard Henderson tmp = load_frd(rt); 159986f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 160096d6407fSRichard Henderson tcg_temp_free_i64(tmp); 160196d6407fSRichard Henderson 160231234768SRichard Henderson nullify_end(ctx); 160396d6407fSRichard Henderson } 160496d6407fSRichard Henderson 160531234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1606ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1607ebe9383cSRichard Henderson { 1608ebe9383cSRichard Henderson TCGv_i32 tmp; 1609ebe9383cSRichard Henderson 1610ebe9383cSRichard Henderson nullify_over(ctx); 1611ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1612ebe9383cSRichard Henderson 1613ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1614ebe9383cSRichard Henderson 1615ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1616ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 161731234768SRichard Henderson nullify_end(ctx); 1618ebe9383cSRichard Henderson } 1619ebe9383cSRichard Henderson 162031234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1621ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1622ebe9383cSRichard Henderson { 1623ebe9383cSRichard Henderson TCGv_i32 dst; 1624ebe9383cSRichard Henderson TCGv_i64 src; 1625ebe9383cSRichard Henderson 1626ebe9383cSRichard Henderson nullify_over(ctx); 1627ebe9383cSRichard Henderson src = load_frd(ra); 1628ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1629ebe9383cSRichard Henderson 1630ebe9383cSRichard Henderson func(dst, cpu_env, src); 1631ebe9383cSRichard Henderson 1632ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1633ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1634ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 163531234768SRichard Henderson nullify_end(ctx); 1636ebe9383cSRichard Henderson } 1637ebe9383cSRichard Henderson 163831234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1639ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1640ebe9383cSRichard Henderson { 1641ebe9383cSRichard Henderson TCGv_i64 tmp; 1642ebe9383cSRichard Henderson 1643ebe9383cSRichard Henderson nullify_over(ctx); 1644ebe9383cSRichard Henderson tmp = load_frd0(ra); 1645ebe9383cSRichard Henderson 1646ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1647ebe9383cSRichard Henderson 1648ebe9383cSRichard Henderson save_frd(rt, tmp); 1649ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 165031234768SRichard Henderson nullify_end(ctx); 1651ebe9383cSRichard Henderson } 1652ebe9383cSRichard Henderson 165331234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1654ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1655ebe9383cSRichard Henderson { 1656ebe9383cSRichard Henderson TCGv_i32 src; 1657ebe9383cSRichard Henderson TCGv_i64 dst; 1658ebe9383cSRichard Henderson 1659ebe9383cSRichard Henderson nullify_over(ctx); 1660ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1661ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1662ebe9383cSRichard Henderson 1663ebe9383cSRichard Henderson func(dst, cpu_env, src); 1664ebe9383cSRichard Henderson 1665ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1666ebe9383cSRichard Henderson save_frd(rt, dst); 1667ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 166831234768SRichard Henderson nullify_end(ctx); 1669ebe9383cSRichard Henderson } 1670ebe9383cSRichard Henderson 167131234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt, 1672ebe9383cSRichard Henderson unsigned ra, unsigned rb, 167331234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1674ebe9383cSRichard Henderson { 1675ebe9383cSRichard Henderson TCGv_i32 a, b; 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson nullify_over(ctx); 1678ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1679ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1680ebe9383cSRichard Henderson 1681ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1682ebe9383cSRichard Henderson 1683ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1684ebe9383cSRichard Henderson save_frw_i32(rt, a); 1685ebe9383cSRichard Henderson tcg_temp_free_i32(a); 168631234768SRichard Henderson nullify_end(ctx); 1687ebe9383cSRichard Henderson } 1688ebe9383cSRichard Henderson 168931234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt, 1690ebe9383cSRichard Henderson unsigned ra, unsigned rb, 169131234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1692ebe9383cSRichard Henderson { 1693ebe9383cSRichard Henderson TCGv_i64 a, b; 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson nullify_over(ctx); 1696ebe9383cSRichard Henderson a = load_frd0(ra); 1697ebe9383cSRichard Henderson b = load_frd0(rb); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1700ebe9383cSRichard Henderson 1701ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1702ebe9383cSRichard Henderson save_frd(rt, a); 1703ebe9383cSRichard Henderson tcg_temp_free_i64(a); 170431234768SRichard Henderson nullify_end(ctx); 1705ebe9383cSRichard Henderson } 1706ebe9383cSRichard Henderson 170798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 170898cd9ca7SRichard Henderson have already had nullification handled. */ 170931234768SRichard Henderson static void do_dbranch(DisasContext *ctx, target_ureg dest, 171098cd9ca7SRichard Henderson unsigned link, bool is_n) 171198cd9ca7SRichard Henderson { 171298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 171398cd9ca7SRichard Henderson if (link != 0) { 171498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 171598cd9ca7SRichard Henderson } 171698cd9ca7SRichard Henderson ctx->iaoq_n = dest; 171798cd9ca7SRichard Henderson if (is_n) { 171898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 171998cd9ca7SRichard Henderson } 172098cd9ca7SRichard Henderson } else { 172198cd9ca7SRichard Henderson nullify_over(ctx); 172298cd9ca7SRichard Henderson 172398cd9ca7SRichard Henderson if (link != 0) { 172498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 172598cd9ca7SRichard Henderson } 172698cd9ca7SRichard Henderson 172798cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 172898cd9ca7SRichard Henderson nullify_set(ctx, 0); 172998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 173098cd9ca7SRichard Henderson } else { 173198cd9ca7SRichard Henderson nullify_set(ctx, is_n); 173298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 173398cd9ca7SRichard Henderson } 173498cd9ca7SRichard Henderson 173531234768SRichard Henderson nullify_end(ctx); 173698cd9ca7SRichard Henderson 173798cd9ca7SRichard Henderson nullify_set(ctx, 0); 173898cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 173931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 174098cd9ca7SRichard Henderson } 174198cd9ca7SRichard Henderson } 174298cd9ca7SRichard Henderson 174398cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 174498cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 174531234768SRichard Henderson static void do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 174698cd9ca7SRichard Henderson DisasCond *cond) 174798cd9ca7SRichard Henderson { 1748eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 174998cd9ca7SRichard Henderson TCGLabel *taken = NULL; 175098cd9ca7SRichard Henderson TCGCond c = cond->c; 175198cd9ca7SRichard Henderson bool n; 175298cd9ca7SRichard Henderson 175398cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 175498cd9ca7SRichard Henderson 175598cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 175698cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 175731234768SRichard Henderson do_dbranch(ctx, dest, 0, is_n && disp >= 0); 175831234768SRichard Henderson return; 175998cd9ca7SRichard Henderson } 176098cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 176131234768SRichard Henderson do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 176231234768SRichard Henderson return; 176398cd9ca7SRichard Henderson } 176498cd9ca7SRichard Henderson 176598cd9ca7SRichard Henderson taken = gen_new_label(); 176698cd9ca7SRichard Henderson cond_prep(cond); 1767eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 176898cd9ca7SRichard Henderson cond_free(cond); 176998cd9ca7SRichard Henderson 177098cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 177198cd9ca7SRichard Henderson n = is_n && disp < 0; 177298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 177398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1774a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 177598cd9ca7SRichard Henderson } else { 177698cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 177798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 177898cd9ca7SRichard Henderson ctx->null_lab = NULL; 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson nullify_set(ctx, n); 1781c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1782c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1783c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1784c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1785c301f34eSRichard Henderson } 1786a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 178798cd9ca7SRichard Henderson } 178898cd9ca7SRichard Henderson 178998cd9ca7SRichard Henderson gen_set_label(taken); 179098cd9ca7SRichard Henderson 179198cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 179298cd9ca7SRichard Henderson n = is_n && disp >= 0; 179398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1795a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 179698cd9ca7SRichard Henderson } else { 179798cd9ca7SRichard Henderson nullify_set(ctx, n); 1798a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 179998cd9ca7SRichard Henderson } 180098cd9ca7SRichard Henderson 180198cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 180298cd9ca7SRichard Henderson if (ctx->null_lab) { 180398cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180498cd9ca7SRichard Henderson ctx->null_lab = NULL; 180531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 180698cd9ca7SRichard Henderson } else { 180731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson } 181098cd9ca7SRichard Henderson 181198cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 181298cd9ca7SRichard Henderson nullification of the branch itself. */ 181331234768SRichard Henderson static void do_ibranch(DisasContext *ctx, TCGv_reg dest, 181498cd9ca7SRichard Henderson unsigned link, bool is_n) 181598cd9ca7SRichard Henderson { 1816eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 181798cd9ca7SRichard Henderson TCGCond c; 181898cd9ca7SRichard Henderson 181998cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 182098cd9ca7SRichard Henderson 182198cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 182298cd9ca7SRichard Henderson if (link != 0) { 182398cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182498cd9ca7SRichard Henderson } 182598cd9ca7SRichard Henderson next = get_temp(ctx); 1826eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 182798cd9ca7SRichard Henderson if (is_n) { 1828c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1829c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1830c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1831c301f34eSRichard Henderson nullify_set(ctx, 0); 183231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 183331234768SRichard Henderson return; 1834c301f34eSRichard Henderson } 183598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 183698cd9ca7SRichard Henderson } 1837c301f34eSRichard Henderson ctx->iaoq_n = -1; 1838c301f34eSRichard Henderson ctx->iaoq_n_var = next; 183998cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 184098cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 184198cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18424137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 184398cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 184498cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 184598cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 184698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 184798cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 184898cd9ca7SRichard Henderson 184998cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 185098cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 185198cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1852eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1853eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson nullify_over(ctx); 185698cd9ca7SRichard Henderson if (link != 0) { 1857eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 185898cd9ca7SRichard Henderson } 18597f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 186031234768SRichard Henderson nullify_end(ctx); 186198cd9ca7SRichard Henderson } else { 186298cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 186398cd9ca7SRichard Henderson c = ctx->null_cond.c; 186498cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 186598cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 186698cd9ca7SRichard Henderson 186798cd9ca7SRichard Henderson tmp = tcg_temp_new(); 186898cd9ca7SRichard Henderson next = get_temp(ctx); 186998cd9ca7SRichard Henderson 187098cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1871eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 187298cd9ca7SRichard Henderson ctx->iaoq_n = -1; 187398cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 187498cd9ca7SRichard Henderson 187598cd9ca7SRichard Henderson if (link != 0) { 1876eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 187798cd9ca7SRichard Henderson } 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson if (is_n) { 188098cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 188198cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 188298cd9ca7SRichard Henderson to the branch. */ 1883eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 188498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188598cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 188698cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 188798cd9ca7SRichard Henderson } else { 188898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188998cd9ca7SRichard Henderson } 189098cd9ca7SRichard Henderson } 189198cd9ca7SRichard Henderson } 189298cd9ca7SRichard Henderson 1893660eefe1SRichard Henderson /* Implement 1894660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1895660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1896660eefe1SRichard Henderson * else 1897660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1898660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1899660eefe1SRichard Henderson */ 1900660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1901660eefe1SRichard Henderson { 1902660eefe1SRichard Henderson TCGv_reg dest; 1903660eefe1SRichard Henderson switch (ctx->privilege) { 1904660eefe1SRichard Henderson case 0: 1905660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1906660eefe1SRichard Henderson return offset; 1907660eefe1SRichard Henderson case 3: 1908660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1909660eefe1SRichard Henderson dest = get_temp(ctx); 1910660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1911660eefe1SRichard Henderson break; 1912660eefe1SRichard Henderson default: 1913660eefe1SRichard Henderson dest = tcg_temp_new(); 1914660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1915660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1916660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1917660eefe1SRichard Henderson tcg_temp_free(dest); 1918660eefe1SRichard Henderson break; 1919660eefe1SRichard Henderson } 1920660eefe1SRichard Henderson return dest; 1921660eefe1SRichard Henderson } 1922660eefe1SRichard Henderson 1923ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19247ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19257ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19267ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19277ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19287ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19297ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19307ad439dfSRichard Henderson aforementioned BE. */ 193131234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19327ad439dfSRichard Henderson { 19337ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19347ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19357ad439dfSRichard Henderson next insn within the privilaged page. */ 19367ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19377ad439dfSRichard Henderson case TCG_COND_NEVER: 19387ad439dfSRichard Henderson break; 19397ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1940eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19417ad439dfSRichard Henderson goto do_sigill; 19427ad439dfSRichard Henderson default: 19437ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19447ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19457ad439dfSRichard Henderson g_assert_not_reached(); 19467ad439dfSRichard Henderson } 19477ad439dfSRichard Henderson 19487ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19497ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19507ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19517ad439dfSRichard Henderson under such conditions. */ 19527ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19537ad439dfSRichard Henderson goto do_sigill; 19547ad439dfSRichard Henderson } 19557ad439dfSRichard Henderson 1956ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19577ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19582986721dSRichard Henderson gen_excp_1(EXCP_IMP); 195931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 196031234768SRichard Henderson break; 19617ad439dfSRichard Henderson 19627ad439dfSRichard Henderson case 0xb0: /* LWS */ 19637ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 196431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 196531234768SRichard Henderson break; 19667ad439dfSRichard Henderson 19677ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 196835136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1969ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1970eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 197131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 197231234768SRichard Henderson break; 19737ad439dfSRichard Henderson 19747ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19757ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 197631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 197731234768SRichard Henderson break; 19787ad439dfSRichard Henderson 19797ad439dfSRichard Henderson default: 19807ad439dfSRichard Henderson do_sigill: 19812986721dSRichard Henderson gen_excp_1(EXCP_ILL); 198231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198331234768SRichard Henderson break; 19847ad439dfSRichard Henderson } 19857ad439dfSRichard Henderson } 1986ba1d0b44SRichard Henderson #endif 19877ad439dfSRichard Henderson 198831234768SRichard Henderson static bool trans_nop(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 1989b2167459SRichard Henderson { 1990b2167459SRichard Henderson cond_free(&ctx->null_cond); 199131234768SRichard Henderson return true; 1992b2167459SRichard Henderson } 1993b2167459SRichard Henderson 199440f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 199598a9cb79SRichard Henderson { 199631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 199798a9cb79SRichard Henderson } 199898a9cb79SRichard Henderson 199931234768SRichard Henderson static bool trans_sync(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 200098a9cb79SRichard Henderson { 200198a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 200298a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 200398a9cb79SRichard Henderson 200498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 200531234768SRichard Henderson return true; 200698a9cb79SRichard Henderson } 200798a9cb79SRichard Henderson 2008*c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 200998a9cb79SRichard Henderson { 2010*c603e14aSRichard Henderson unsigned rt = a->t; 2011eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2012eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 201398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 201498a9cb79SRichard Henderson 201598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 201631234768SRichard Henderson return true; 201798a9cb79SRichard Henderson } 201898a9cb79SRichard Henderson 2019*c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 202098a9cb79SRichard Henderson { 2021*c603e14aSRichard Henderson unsigned rt = a->t; 2022*c603e14aSRichard Henderson unsigned rs = a->sp; 202333423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 202433423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 202598a9cb79SRichard Henderson 202633423472SRichard Henderson load_spr(ctx, t0, rs); 202733423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 202833423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 202933423472SRichard Henderson 203033423472SRichard Henderson save_gpr(ctx, rt, t1); 203133423472SRichard Henderson tcg_temp_free(t1); 203233423472SRichard Henderson tcg_temp_free_i64(t0); 203398a9cb79SRichard Henderson 203498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203531234768SRichard Henderson return true; 203698a9cb79SRichard Henderson } 203798a9cb79SRichard Henderson 2038*c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 203998a9cb79SRichard Henderson { 2040*c603e14aSRichard Henderson unsigned rt = a->t; 2041*c603e14aSRichard Henderson unsigned ctl = a->r; 2042eaa3783bSRichard Henderson TCGv_reg tmp; 204398a9cb79SRichard Henderson 204498a9cb79SRichard Henderson switch (ctl) { 204535136a77SRichard Henderson case CR_SAR: 204698a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2047*c603e14aSRichard Henderson if (a->e == 0) { 204898a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 204998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2050eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 205198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 205235136a77SRichard Henderson goto done; 205398a9cb79SRichard Henderson } 205498a9cb79SRichard Henderson #endif 205598a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 205635136a77SRichard Henderson goto done; 205735136a77SRichard Henderson case CR_IT: /* Interval Timer */ 205835136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 205935136a77SRichard Henderson nullify_over(ctx); 206098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 206184b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 206249c29d6cSRichard Henderson gen_io_start(); 206349c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206449c29d6cSRichard Henderson gen_io_end(); 206531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 206649c29d6cSRichard Henderson } else { 206749c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206849c29d6cSRichard Henderson } 206998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207031234768SRichard Henderson return nullify_end(ctx); 207198a9cb79SRichard Henderson case 26: 207298a9cb79SRichard Henderson case 27: 207398a9cb79SRichard Henderson break; 207498a9cb79SRichard Henderson default: 207598a9cb79SRichard Henderson /* All other control registers are privileged. */ 207635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 207735136a77SRichard Henderson break; 207898a9cb79SRichard Henderson } 207998a9cb79SRichard Henderson 208035136a77SRichard Henderson tmp = get_temp(ctx); 208135136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 208235136a77SRichard Henderson save_gpr(ctx, rt, tmp); 208335136a77SRichard Henderson 208435136a77SRichard Henderson done: 208598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208631234768SRichard Henderson return true; 208798a9cb79SRichard Henderson } 208898a9cb79SRichard Henderson 2089*c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 209033423472SRichard Henderson { 2091*c603e14aSRichard Henderson unsigned rr = a->r; 2092*c603e14aSRichard Henderson unsigned rs = a->sp; 209333423472SRichard Henderson TCGv_i64 t64; 209433423472SRichard Henderson 209533423472SRichard Henderson if (rs >= 5) { 209633423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209733423472SRichard Henderson } 209833423472SRichard Henderson nullify_over(ctx); 209933423472SRichard Henderson 210033423472SRichard Henderson t64 = tcg_temp_new_i64(); 210133423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 210233423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 210333423472SRichard Henderson 210433423472SRichard Henderson if (rs >= 4) { 210533423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2106494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 210733423472SRichard Henderson } else { 210833423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 210933423472SRichard Henderson } 211033423472SRichard Henderson tcg_temp_free_i64(t64); 211133423472SRichard Henderson 211231234768SRichard Henderson return nullify_end(ctx); 211333423472SRichard Henderson } 211433423472SRichard Henderson 2115*c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 211698a9cb79SRichard Henderson { 2117*c603e14aSRichard Henderson unsigned ctl = a->t; 2118*c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2119eaa3783bSRichard Henderson TCGv_reg tmp; 212098a9cb79SRichard Henderson 212135136a77SRichard Henderson if (ctl == CR_SAR) { 212298a9cb79SRichard Henderson tmp = tcg_temp_new(); 212335136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 212498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 212598a9cb79SRichard Henderson tcg_temp_free(tmp); 212698a9cb79SRichard Henderson 212798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212831234768SRichard Henderson return true; 212998a9cb79SRichard Henderson } 213098a9cb79SRichard Henderson 213135136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 213235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213335136a77SRichard Henderson 2134*c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 213535136a77SRichard Henderson nullify_over(ctx); 213635136a77SRichard Henderson switch (ctl) { 213735136a77SRichard Henderson case CR_IT: 213849c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 213935136a77SRichard Henderson break; 21404f5f2548SRichard Henderson case CR_EIRR: 21414f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21424f5f2548SRichard Henderson break; 21434f5f2548SRichard Henderson case CR_EIEM: 21444f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 214531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21464f5f2548SRichard Henderson break; 21474f5f2548SRichard Henderson 214835136a77SRichard Henderson case CR_IIASQ: 214935136a77SRichard Henderson case CR_IIAOQ: 215035136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 215135136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 215235136a77SRichard Henderson tmp = get_temp(ctx); 215335136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 215435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 215535136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 215635136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 215735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 215835136a77SRichard Henderson break; 215935136a77SRichard Henderson 216035136a77SRichard Henderson default: 216135136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 216235136a77SRichard Henderson break; 216335136a77SRichard Henderson } 216431234768SRichard Henderson return nullify_end(ctx); 21654f5f2548SRichard Henderson #endif 216635136a77SRichard Henderson } 216735136a77SRichard Henderson 2168*c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 216998a9cb79SRichard Henderson { 2170eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 217198a9cb79SRichard Henderson 2172*c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2173eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 217498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 217598a9cb79SRichard Henderson tcg_temp_free(tmp); 217698a9cb79SRichard Henderson 217798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 217831234768SRichard Henderson return true; 217998a9cb79SRichard Henderson } 218098a9cb79SRichard Henderson 218131234768SRichard Henderson static bool trans_ldsid(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 218298a9cb79SRichard Henderson { 218398a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2184eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 218598a9cb79SRichard Henderson 21862330504cSHelge Deller #ifdef CONFIG_USER_ONLY 21872330504cSHelge Deller /* We don't implement space registers in user mode. */ 2188eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 21892330504cSHelge Deller #else 21902330504cSHelge Deller unsigned rb = extract32(insn, 21, 5); 21912330504cSHelge Deller unsigned sp = extract32(insn, 14, 2); 21922330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 21932330504cSHelge Deller 21942330504cSHelge Deller tcg_gen_mov_i64(t0, space_select(ctx, sp, load_gpr(ctx, rb))); 21952330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 21962330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 21972330504cSHelge Deller 21982330504cSHelge Deller tcg_temp_free_i64(t0); 21992330504cSHelge Deller #endif 220098a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 220198a9cb79SRichard Henderson 220298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 220331234768SRichard Henderson return true; 220498a9cb79SRichard Henderson } 220598a9cb79SRichard Henderson 2206e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2207e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 2208e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2209e1b5a5edSRichard Henderson { 2210e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2211e1b5a5edSRichard Henderson 2212e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2213e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2214e1b5a5edSRichard Henderson } 2215e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2216e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2217e1b5a5edSRichard Henderson } 2218e1b5a5edSRichard Henderson return val; 2219e1b5a5edSRichard Henderson } 2220e1b5a5edSRichard Henderson 222131234768SRichard Henderson static bool trans_rsm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2222e1b5a5edSRichard Henderson { 2223e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2224e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2225e1b5a5edSRichard Henderson TCGv_reg tmp; 2226e1b5a5edSRichard Henderson 2227e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2228e1b5a5edSRichard Henderson nullify_over(ctx); 2229e1b5a5edSRichard Henderson 2230e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2231e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2232e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2233e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2234e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2235e1b5a5edSRichard Henderson 2236e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 223731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 223831234768SRichard Henderson return nullify_end(ctx); 2239e1b5a5edSRichard Henderson } 2240e1b5a5edSRichard Henderson 224131234768SRichard Henderson static bool trans_ssm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2242e1b5a5edSRichard Henderson { 2243e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2244e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2245e1b5a5edSRichard Henderson TCGv_reg tmp; 2246e1b5a5edSRichard Henderson 2247e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2248e1b5a5edSRichard Henderson nullify_over(ctx); 2249e1b5a5edSRichard Henderson 2250e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2251e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2252e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2253e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2254e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2255e1b5a5edSRichard Henderson 2256e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 225731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 225831234768SRichard Henderson return nullify_end(ctx); 2259e1b5a5edSRichard Henderson } 2260*c603e14aSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2261e1b5a5edSRichard Henderson 2262*c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2263e1b5a5edSRichard Henderson { 2264e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2265*c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2266*c603e14aSRichard Henderson TCGv_reg tmp, reg; 2267e1b5a5edSRichard Henderson nullify_over(ctx); 2268e1b5a5edSRichard Henderson 2269*c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2270e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2271e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2272e1b5a5edSRichard Henderson 2273e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 227431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227531234768SRichard Henderson return nullify_end(ctx); 2276*c603e14aSRichard Henderson #endif 2277e1b5a5edSRichard Henderson } 2278f49b3537SRichard Henderson 2279*c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 228031234768SRichard Henderson static bool trans_rfi(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2281f49b3537SRichard Henderson { 2282f49b3537SRichard Henderson unsigned comp = extract32(insn, 5, 4); 2283f49b3537SRichard Henderson 2284f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2285f49b3537SRichard Henderson nullify_over(ctx); 2286f49b3537SRichard Henderson 2287f49b3537SRichard Henderson if (comp == 5) { 2288f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2289f49b3537SRichard Henderson } else { 2290f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2291f49b3537SRichard Henderson } 229231234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2293f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2294f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2295f49b3537SRichard Henderson } else { 229607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2297f49b3537SRichard Henderson } 229831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2299f49b3537SRichard Henderson 230031234768SRichard Henderson return nullify_end(ctx); 2301f49b3537SRichard Henderson } 23026210db05SHelge Deller 230331234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset) 23046210db05SHelge Deller { 23056210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23066210db05SHelge Deller nullify_over(ctx); 23076210db05SHelge Deller if (reset) { 23086210db05SHelge Deller gen_helper_reset(cpu_env); 23096210db05SHelge Deller } else { 23106210db05SHelge Deller gen_helper_halt(cpu_env); 23116210db05SHelge Deller } 231231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 231331234768SRichard Henderson return nullify_end(ctx); 23146210db05SHelge Deller } 2315e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2316e1b5a5edSRichard Henderson 231798a9cb79SRichard Henderson static const DisasInsn table_system[] = { 2318e216a77eSRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, /* sync */ 2319e216a77eSRichard Henderson { 0x00100400u, 0xffffffffu, trans_sync }, /* syncdma */ 232098a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2321e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2322e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2323e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2324f49b3537SRichard Henderson { 0x00000c00u, 0xfffffe1fu, trans_rfi }, 2325e1b5a5edSRichard Henderson #endif 232698a9cb79SRichard Henderson }; 232798a9cb79SRichard Henderson 232831234768SRichard Henderson static bool trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 232998a9cb79SRichard Henderson const DisasInsn *di) 233098a9cb79SRichard Henderson { 233198a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 233298a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2333eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2334eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2335eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 233698a9cb79SRichard Henderson 233798a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2338eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 233998a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 234098a9cb79SRichard Henderson 234198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 234231234768SRichard Henderson return true; 234398a9cb79SRichard Henderson } 234498a9cb79SRichard Henderson 234531234768SRichard Henderson static bool trans_probe(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 234698a9cb79SRichard Henderson { 234798a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 234886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 2349eed14219SRichard Henderson unsigned rr = extract32(insn, 16, 5); 235098a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 235198a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 2352eed14219SRichard Henderson unsigned is_imm = extract32(insn, 13, 1); 235386f8d05fSRichard Henderson TCGv_reg dest, ofs; 2354eed14219SRichard Henderson TCGv_i32 level, want; 235586f8d05fSRichard Henderson TCGv_tl addr; 235698a9cb79SRichard Henderson 235798a9cb79SRichard Henderson nullify_over(ctx); 235898a9cb79SRichard Henderson 235998a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 236086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 2361eed14219SRichard Henderson 2362eed14219SRichard Henderson if (is_imm) { 2363eed14219SRichard Henderson level = tcg_const_i32(extract32(insn, 16, 2)); 236498a9cb79SRichard Henderson } else { 2365eed14219SRichard Henderson level = tcg_temp_new_i32(); 2366eed14219SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, rr)); 2367eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 236898a9cb79SRichard Henderson } 2369eed14219SRichard Henderson want = tcg_const_i32(is_write ? PAGE_WRITE : PAGE_READ); 2370eed14219SRichard Henderson 2371eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2372eed14219SRichard Henderson 2373eed14219SRichard Henderson tcg_temp_free_i32(want); 2374eed14219SRichard Henderson tcg_temp_free_i32(level); 2375eed14219SRichard Henderson 237698a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 237731234768SRichard Henderson return nullify_end(ctx); 237898a9cb79SRichard Henderson } 237998a9cb79SRichard Henderson 23808d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 238131234768SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 23828d6ae7fbSRichard Henderson { 23838d6ae7fbSRichard Henderson unsigned sp; 23848d6ae7fbSRichard Henderson unsigned rr = extract32(insn, 16, 5); 23858d6ae7fbSRichard Henderson unsigned rb = extract32(insn, 21, 5); 23868d6ae7fbSRichard Henderson unsigned is_data = insn & 0x1000; 23878d6ae7fbSRichard Henderson unsigned is_addr = insn & 0x40; 23888d6ae7fbSRichard Henderson TCGv_tl addr; 23898d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 23908d6ae7fbSRichard Henderson 23918d6ae7fbSRichard Henderson if (is_data) { 23928d6ae7fbSRichard Henderson sp = extract32(insn, 14, 2); 23938d6ae7fbSRichard Henderson } else { 23948d6ae7fbSRichard Henderson sp = ~assemble_sr3(insn); 23958d6ae7fbSRichard Henderson } 23968d6ae7fbSRichard Henderson 23978d6ae7fbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23988d6ae7fbSRichard Henderson nullify_over(ctx); 23998d6ae7fbSRichard Henderson 24008d6ae7fbSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 24018d6ae7fbSRichard Henderson reg = load_gpr(ctx, rr); 24028d6ae7fbSRichard Henderson if (is_addr) { 24038d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24048d6ae7fbSRichard Henderson } else { 24058d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24068d6ae7fbSRichard Henderson } 24078d6ae7fbSRichard Henderson 24088d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24098d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 241031234768SRichard Henderson if (!is_data && (ctx->tb_flags & PSW_C)) { 241131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 241231234768SRichard Henderson } 241331234768SRichard Henderson return nullify_end(ctx); 24148d6ae7fbSRichard Henderson } 241563300a00SRichard Henderson 241631234768SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 241763300a00SRichard Henderson { 241863300a00SRichard Henderson unsigned m = extract32(insn, 5, 1); 241963300a00SRichard Henderson unsigned sp; 242063300a00SRichard Henderson unsigned rx = extract32(insn, 16, 5); 242163300a00SRichard Henderson unsigned rb = extract32(insn, 21, 5); 242263300a00SRichard Henderson unsigned is_data = insn & 0x1000; 242363300a00SRichard Henderson unsigned is_local = insn & 0x40; 242463300a00SRichard Henderson TCGv_tl addr; 242563300a00SRichard Henderson TCGv_reg ofs; 242663300a00SRichard Henderson 242763300a00SRichard Henderson if (is_data) { 242863300a00SRichard Henderson sp = extract32(insn, 14, 2); 242963300a00SRichard Henderson } else { 243063300a00SRichard Henderson sp = ~assemble_sr3(insn); 243163300a00SRichard Henderson } 243263300a00SRichard Henderson 243363300a00SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 243463300a00SRichard Henderson nullify_over(ctx); 243563300a00SRichard Henderson 243663300a00SRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false); 243763300a00SRichard Henderson if (m) { 243863300a00SRichard Henderson save_gpr(ctx, rb, ofs); 243963300a00SRichard Henderson } 244063300a00SRichard Henderson if (is_local) { 244163300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 244263300a00SRichard Henderson } else { 244363300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 244463300a00SRichard Henderson } 244563300a00SRichard Henderson 244663300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 244731234768SRichard Henderson if (!is_data && (ctx->tb_flags & PSW_C)) { 244831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244931234768SRichard Henderson } 245031234768SRichard Henderson return nullify_end(ctx); 245163300a00SRichard Henderson } 24522dfcca9fSRichard Henderson 245331234768SRichard Henderson static bool trans_lpa(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 24542dfcca9fSRichard Henderson { 24552dfcca9fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 24562dfcca9fSRichard Henderson unsigned m = extract32(insn, 5, 1); 24572dfcca9fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 24582dfcca9fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 24592dfcca9fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 24602dfcca9fSRichard Henderson TCGv_tl vaddr; 24612dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24622dfcca9fSRichard Henderson 24632dfcca9fSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24642dfcca9fSRichard Henderson nullify_over(ctx); 24652dfcca9fSRichard Henderson 24662dfcca9fSRichard Henderson form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false); 24672dfcca9fSRichard Henderson 24682dfcca9fSRichard Henderson paddr = tcg_temp_new(); 24692dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 24702dfcca9fSRichard Henderson 24712dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 24722dfcca9fSRichard Henderson if (m) { 24732dfcca9fSRichard Henderson save_gpr(ctx, rb, ofs); 24742dfcca9fSRichard Henderson } 24752dfcca9fSRichard Henderson save_gpr(ctx, rt, paddr); 24762dfcca9fSRichard Henderson tcg_temp_free(paddr); 24772dfcca9fSRichard Henderson 247831234768SRichard Henderson return nullify_end(ctx); 24792dfcca9fSRichard Henderson } 248043a97b81SRichard Henderson 248131234768SRichard Henderson static bool trans_lci(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 248243a97b81SRichard Henderson { 248343a97b81SRichard Henderson unsigned rt = extract32(insn, 0, 5); 248443a97b81SRichard Henderson TCGv_reg ci; 248543a97b81SRichard Henderson 248643a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 248743a97b81SRichard Henderson 248843a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 248943a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 249043a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 249143a97b81SRichard Henderson since the entire address space is coherent. */ 249243a97b81SRichard Henderson ci = tcg_const_reg(0); 249343a97b81SRichard Henderson save_gpr(ctx, rt, ci); 249443a97b81SRichard Henderson tcg_temp_free(ci); 249543a97b81SRichard Henderson 249631234768SRichard Henderson cond_free(&ctx->null_cond); 249731234768SRichard Henderson return true; 249843a97b81SRichard Henderson } 24998d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 25008d6ae7fbSRichard Henderson 250198a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 250298a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 250398a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 250498a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 250598a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 250698a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 250798a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 250898a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 250998a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 251098a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 251198a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 251298a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 251398a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 251498a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 251598a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 251698a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 25178d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 25188d6ae7fbSRichard Henderson { 0x04000000u, 0xfc001fffu, trans_ixtlbx }, /* iitlbp */ 25198d6ae7fbSRichard Henderson { 0x04000040u, 0xfc001fffu, trans_ixtlbx }, /* iitlba */ 25208d6ae7fbSRichard Henderson { 0x04001000u, 0xfc001fffu, trans_ixtlbx }, /* idtlbp */ 25218d6ae7fbSRichard Henderson { 0x04001040u, 0xfc001fffu, trans_ixtlbx }, /* idtlba */ 252263300a00SRichard Henderson { 0x04000200u, 0xfc001fdfu, trans_pxtlbx }, /* pitlb */ 252363300a00SRichard Henderson { 0x04000240u, 0xfc001fdfu, trans_pxtlbx }, /* pitlbe */ 252463300a00SRichard Henderson { 0x04001200u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlb */ 252563300a00SRichard Henderson { 0x04001240u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlbe */ 25262dfcca9fSRichard Henderson { 0x04001340u, 0xfc003fc0u, trans_lpa }, 252743a97b81SRichard Henderson { 0x04001300u, 0xfc003fe0u, trans_lci }, 25288d6ae7fbSRichard Henderson #endif 252998a9cb79SRichard Henderson }; 253098a9cb79SRichard Henderson 253131234768SRichard Henderson static bool trans_add(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2532b2167459SRichard Henderson { 2533b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2534b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2535b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2536b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2537b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2538b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2539eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2540b2167459SRichard Henderson bool is_c = false; 2541b2167459SRichard Henderson bool is_l = false; 2542b2167459SRichard Henderson bool is_tc = false; 2543b2167459SRichard Henderson bool is_tsv = false; 2544b2167459SRichard Henderson 2545b2167459SRichard Henderson switch (ext) { 2546b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2547b2167459SRichard Henderson break; 2548b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2549b2167459SRichard Henderson is_l = true; 2550b2167459SRichard Henderson break; 2551b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2552b2167459SRichard Henderson is_tsv = true; 2553b2167459SRichard Henderson break; 2554b2167459SRichard Henderson case 0x7: /* ADD,C */ 2555b2167459SRichard Henderson is_c = true; 2556b2167459SRichard Henderson break; 2557b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2558b2167459SRichard Henderson is_c = is_tsv = true; 2559b2167459SRichard Henderson break; 2560b2167459SRichard Henderson default: 2561b2167459SRichard Henderson return gen_illegal(ctx); 2562b2167459SRichard Henderson } 2563b2167459SRichard Henderson 2564b2167459SRichard Henderson if (cf) { 2565b2167459SRichard Henderson nullify_over(ctx); 2566b2167459SRichard Henderson } 2567b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2568b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 256931234768SRichard Henderson do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 257031234768SRichard Henderson return nullify_end(ctx); 2571b2167459SRichard Henderson } 2572b2167459SRichard Henderson 257331234768SRichard Henderson static bool trans_sub(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2574b2167459SRichard Henderson { 2575b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2576b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2577b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2578b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2579b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2580eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2581b2167459SRichard Henderson bool is_b = false; 2582b2167459SRichard Henderson bool is_tc = false; 2583b2167459SRichard Henderson bool is_tsv = false; 2584b2167459SRichard Henderson 2585b2167459SRichard Henderson switch (ext) { 2586b2167459SRichard Henderson case 0x10: /* SUB */ 2587b2167459SRichard Henderson break; 2588b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2589b2167459SRichard Henderson is_tsv = true; 2590b2167459SRichard Henderson break; 2591b2167459SRichard Henderson case 0x14: /* SUB,B */ 2592b2167459SRichard Henderson is_b = true; 2593b2167459SRichard Henderson break; 2594b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2595b2167459SRichard Henderson is_b = is_tsv = true; 2596b2167459SRichard Henderson break; 2597b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2598b2167459SRichard Henderson is_tc = true; 2599b2167459SRichard Henderson break; 2600b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2601b2167459SRichard Henderson is_tc = is_tsv = true; 2602b2167459SRichard Henderson break; 2603b2167459SRichard Henderson default: 2604b2167459SRichard Henderson return gen_illegal(ctx); 2605b2167459SRichard Henderson } 2606b2167459SRichard Henderson 2607b2167459SRichard Henderson if (cf) { 2608b2167459SRichard Henderson nullify_over(ctx); 2609b2167459SRichard Henderson } 2610b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2611b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 261231234768SRichard Henderson do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 261331234768SRichard Henderson return nullify_end(ctx); 2614b2167459SRichard Henderson } 2615b2167459SRichard Henderson 261631234768SRichard Henderson static bool trans_log(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2617b2167459SRichard Henderson { 2618b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2619b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2620b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2621b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2622eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2623b2167459SRichard Henderson 2624b2167459SRichard Henderson if (cf) { 2625b2167459SRichard Henderson nullify_over(ctx); 2626b2167459SRichard Henderson } 2627b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2628b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 262931234768SRichard Henderson do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 263031234768SRichard Henderson return nullify_end(ctx); 2631b2167459SRichard Henderson } 2632b2167459SRichard Henderson 2633b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 263431234768SRichard Henderson static bool trans_copy(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2635b2167459SRichard Henderson { 2636b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2637b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2638b2167459SRichard Henderson 2639b2167459SRichard Henderson if (r1 == 0) { 2640eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2641eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2642b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2643b2167459SRichard Henderson } else { 2644b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2645b2167459SRichard Henderson } 2646b2167459SRichard Henderson cond_free(&ctx->null_cond); 264731234768SRichard Henderson return true; 2648b2167459SRichard Henderson } 2649b2167459SRichard Henderson 265031234768SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2651b2167459SRichard Henderson { 2652b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2653b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2654b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2655b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2656eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2657b2167459SRichard Henderson 2658b2167459SRichard Henderson if (cf) { 2659b2167459SRichard Henderson nullify_over(ctx); 2660b2167459SRichard Henderson } 2661b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2662b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 266331234768SRichard Henderson do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 266431234768SRichard Henderson return nullify_end(ctx); 2665b2167459SRichard Henderson } 2666b2167459SRichard Henderson 266731234768SRichard Henderson static bool trans_uxor(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2668b2167459SRichard Henderson { 2669b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2670b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2671b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2672b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2673eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2674b2167459SRichard Henderson 2675b2167459SRichard Henderson if (cf) { 2676b2167459SRichard Henderson nullify_over(ctx); 2677b2167459SRichard Henderson } 2678b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2679b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 268031234768SRichard Henderson do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 268131234768SRichard Henderson return nullify_end(ctx); 2682b2167459SRichard Henderson } 2683b2167459SRichard Henderson 268431234768SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2685b2167459SRichard Henderson { 2686b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2687b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2688b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2689b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2690b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2691eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2692b2167459SRichard Henderson 2693b2167459SRichard Henderson if (cf) { 2694b2167459SRichard Henderson nullify_over(ctx); 2695b2167459SRichard Henderson } 2696b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2697b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2698b2167459SRichard Henderson tmp = get_temp(ctx); 2699eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 270031234768SRichard Henderson do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 270131234768SRichard Henderson return nullify_end(ctx); 2702b2167459SRichard Henderson } 2703b2167459SRichard Henderson 270431234768SRichard Henderson static bool trans_dcor(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2705b2167459SRichard Henderson { 2706b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2707b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2708b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2709b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2710eaa3783bSRichard Henderson TCGv_reg tmp; 2711b2167459SRichard Henderson 2712b2167459SRichard Henderson nullify_over(ctx); 2713b2167459SRichard Henderson 2714b2167459SRichard Henderson tmp = get_temp(ctx); 2715eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2716b2167459SRichard Henderson if (!is_i) { 2717eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2718b2167459SRichard Henderson } 2719eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2720eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 272131234768SRichard Henderson do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2722eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2723b2167459SRichard Henderson 272431234768SRichard Henderson return nullify_end(ctx); 2725b2167459SRichard Henderson } 2726b2167459SRichard Henderson 272731234768SRichard Henderson static bool trans_ds(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2728b2167459SRichard Henderson { 2729b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2730b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2731b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2732b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2733eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2734b2167459SRichard Henderson 2735b2167459SRichard Henderson nullify_over(ctx); 2736b2167459SRichard Henderson 2737b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2738b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2739b2167459SRichard Henderson 2740b2167459SRichard Henderson add1 = tcg_temp_new(); 2741b2167459SRichard Henderson add2 = tcg_temp_new(); 2742b2167459SRichard Henderson addc = tcg_temp_new(); 2743b2167459SRichard Henderson dest = tcg_temp_new(); 2744eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2745b2167459SRichard Henderson 2746b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2747eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2748eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2749b2167459SRichard Henderson 2750b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2751b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2752b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2753b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2754eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2755eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2756eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2757b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2758b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2759b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2760b2167459SRichard Henderson 2761b2167459SRichard Henderson tcg_temp_free(addc); 2762b2167459SRichard Henderson tcg_temp_free(zero); 2763b2167459SRichard Henderson 2764b2167459SRichard Henderson /* Write back the result register. */ 2765b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2766b2167459SRichard Henderson 2767b2167459SRichard Henderson /* Write back PSW[CB]. */ 2768eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2769eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2770b2167459SRichard Henderson 2771b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2772eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2773eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2774b2167459SRichard Henderson 2775b2167459SRichard Henderson /* Install the new nullification. */ 2776b2167459SRichard Henderson if (cf) { 2777eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2778b2167459SRichard Henderson if (cf >> 1 == 6) { 2779b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2780b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2781b2167459SRichard Henderson } 2782b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2783b2167459SRichard Henderson } 2784b2167459SRichard Henderson 2785b2167459SRichard Henderson tcg_temp_free(add1); 2786b2167459SRichard Henderson tcg_temp_free(add2); 2787b2167459SRichard Henderson tcg_temp_free(dest); 2788b2167459SRichard Henderson 278931234768SRichard Henderson return nullify_end(ctx); 2790b2167459SRichard Henderson } 2791b2167459SRichard Henderson 2792b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2793b49572d3SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 2794b49572d3SRichard Henderson * 2795b49572d3SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 2796b49572d3SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 2797b49572d3SRichard Henderson * currently implemented as idle. 2798b49572d3SRichard Henderson */ 279931234768SRichard Henderson static bool trans_pause(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2800b49572d3SRichard Henderson { 2801b49572d3SRichard Henderson TCGv_i32 tmp; 2802b49572d3SRichard Henderson 2803b49572d3SRichard Henderson /* No need to check for supervisor, as userland can only pause 2804b49572d3SRichard Henderson until the next timer interrupt. */ 2805b49572d3SRichard Henderson nullify_over(ctx); 2806b49572d3SRichard Henderson 2807b49572d3SRichard Henderson /* Advance the instruction queue. */ 2808b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2809b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 2810b49572d3SRichard Henderson nullify_set(ctx, 0); 2811b49572d3SRichard Henderson 2812b49572d3SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2813b49572d3SRichard Henderson tmp = tcg_const_i32(1); 2814b49572d3SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 2815b49572d3SRichard Henderson offsetof(CPUState, halted)); 2816b49572d3SRichard Henderson tcg_temp_free_i32(tmp); 2817b49572d3SRichard Henderson gen_excp_1(EXCP_HALTED); 281831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2819b49572d3SRichard Henderson 282031234768SRichard Henderson return nullify_end(ctx); 2821b49572d3SRichard Henderson } 2822b49572d3SRichard Henderson #endif 2823b49572d3SRichard Henderson 2824b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2825b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2826b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2827b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2828b49572d3SRichard Henderson { 0x094a024au, 0xffffffffu, trans_pause }, /* or r10,r10,r10 */ 2829b49572d3SRichard Henderson { 0x0bff025fu, 0xffffffffu, trans_pause }, /* or r31,r31,r31 */ 2830b49572d3SRichard Henderson #endif 2831eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2832eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2833eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2834eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2835b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2836b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2837b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2838b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2839b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2840b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2841b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2842b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2843b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2844b2167459SRichard Henderson }; 2845b2167459SRichard Henderson 284631234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn) 2847b2167459SRichard Henderson { 2848eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2849b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2850b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2851b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2852b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2853b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2854eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2855b2167459SRichard Henderson 2856b2167459SRichard Henderson if (cf) { 2857b2167459SRichard Henderson nullify_over(ctx); 2858b2167459SRichard Henderson } 2859b2167459SRichard Henderson 2860b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2861b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 286231234768SRichard Henderson do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2863b2167459SRichard Henderson 286431234768SRichard Henderson return nullify_end(ctx); 2865b2167459SRichard Henderson } 2866b2167459SRichard Henderson 286731234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn) 2868b2167459SRichard Henderson { 2869eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2870b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2871b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2872b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2873b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2874eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2875b2167459SRichard Henderson 2876b2167459SRichard Henderson if (cf) { 2877b2167459SRichard Henderson nullify_over(ctx); 2878b2167459SRichard Henderson } 2879b2167459SRichard Henderson 2880b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2881b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 288231234768SRichard Henderson do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2883b2167459SRichard Henderson 288431234768SRichard Henderson return nullify_end(ctx); 2885b2167459SRichard Henderson } 2886b2167459SRichard Henderson 288731234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2888b2167459SRichard Henderson { 2889eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2890b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2891b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2892b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2893eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2894b2167459SRichard Henderson 2895b2167459SRichard Henderson if (cf) { 2896b2167459SRichard Henderson nullify_over(ctx); 2897b2167459SRichard Henderson } 2898b2167459SRichard Henderson 2899b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2900b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 290131234768SRichard Henderson do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2902b2167459SRichard Henderson 290331234768SRichard Henderson return nullify_end(ctx); 2904b2167459SRichard Henderson } 2905b2167459SRichard Henderson 290631234768SRichard Henderson static bool trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 290796d6407fSRichard Henderson const DisasInsn *di) 290896d6407fSRichard Henderson { 290996d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 291096d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 291196d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 291296d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 291386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 291496d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 291596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 291696d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 291796d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 291896d6407fSRichard Henderson 291931234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop); 292031234768SRichard Henderson return true; 292196d6407fSRichard Henderson } 292296d6407fSRichard Henderson 292331234768SRichard Henderson static bool trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 292496d6407fSRichard Henderson const DisasInsn *di) 292596d6407fSRichard Henderson { 292696d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 292796d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 292896d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 292996d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 293086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 293196d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 293296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 293396d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 293496d6407fSRichard Henderson 293531234768SRichard Henderson do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop); 293631234768SRichard Henderson return true; 293796d6407fSRichard Henderson } 293896d6407fSRichard Henderson 293931234768SRichard Henderson static bool trans_st_idx_i(DisasContext *ctx, uint32_t insn, 294096d6407fSRichard Henderson const DisasInsn *di) 294196d6407fSRichard Henderson { 294296d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 294396d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 294496d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 294596d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 294686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 294796d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 294896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 294996d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 295096d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 295196d6407fSRichard Henderson 295231234768SRichard Henderson do_store(ctx, rr, rb, disp, sp, modify, mop); 295331234768SRichard Henderson return true; 295496d6407fSRichard Henderson } 295596d6407fSRichard Henderson 295631234768SRichard Henderson static bool trans_ldcw(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 295796d6407fSRichard Henderson { 295896d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 295996d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 296096d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 296196d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 296286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 296396d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 296496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 296596d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 296686f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 296786f8d05fSRichard Henderson TCGv_tl addr; 296896d6407fSRichard Henderson int modify, disp = 0, scale = 0; 296996d6407fSRichard Henderson 297096d6407fSRichard Henderson nullify_over(ctx); 297196d6407fSRichard Henderson 297296d6407fSRichard Henderson if (i) { 297396d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 297496d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 297596d6407fSRichard Henderson rx = 0; 297696d6407fSRichard Henderson } else { 297796d6407fSRichard Henderson modify = m; 297896d6407fSRichard Henderson if (au) { 297996d6407fSRichard Henderson scale = mop & MO_SIZE; 298096d6407fSRichard Henderson } 298196d6407fSRichard Henderson } 298296d6407fSRichard Henderson if (modify) { 298386f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 298486f8d05fSRichard Henderson we see the result of the load. */ 298596d6407fSRichard Henderson dest = get_temp(ctx); 298696d6407fSRichard Henderson } else { 298796d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 298896d6407fSRichard Henderson } 298996d6407fSRichard Henderson 299086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 299186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 2992eaa3783bSRichard Henderson zero = tcg_const_reg(0); 299386f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 299496d6407fSRichard Henderson if (modify) { 299586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 299696d6407fSRichard Henderson } 299796d6407fSRichard Henderson save_gpr(ctx, rt, dest); 299896d6407fSRichard Henderson 299931234768SRichard Henderson return nullify_end(ctx); 300096d6407fSRichard Henderson } 300196d6407fSRichard Henderson 300231234768SRichard Henderson static bool trans_stby(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 300396d6407fSRichard Henderson { 3004eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 300596d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 300696d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 300786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 300896d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 300996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 301086f8d05fSRichard Henderson TCGv_reg ofs, val; 301186f8d05fSRichard Henderson TCGv_tl addr; 301296d6407fSRichard Henderson 301396d6407fSRichard Henderson nullify_over(ctx); 301496d6407fSRichard Henderson 301586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m, 301686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 301796d6407fSRichard Henderson val = load_gpr(ctx, rt); 301896d6407fSRichard Henderson if (a) { 3019f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3020f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 3021f9f46db4SEmilio G. Cota } else { 302296d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 3023f9f46db4SEmilio G. Cota } 3024f9f46db4SEmilio G. Cota } else { 3025f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3026f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 302796d6407fSRichard Henderson } else { 302896d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 302996d6407fSRichard Henderson } 3030f9f46db4SEmilio G. Cota } 303196d6407fSRichard Henderson 303296d6407fSRichard Henderson if (m) { 303386f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 303486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 303596d6407fSRichard Henderson } 303696d6407fSRichard Henderson 303731234768SRichard Henderson return nullify_end(ctx); 303896d6407fSRichard Henderson } 303996d6407fSRichard Henderson 3040d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 304131234768SRichard Henderson static bool trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn, 3042d0a851ccSRichard Henderson const DisasInsn *di) 3043d0a851ccSRichard Henderson { 3044d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3045d0a851ccSRichard Henderson 3046d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3047d0a851ccSRichard Henderson 3048d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3049d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3050d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 305131234768SRichard Henderson trans_ld_idx_i(ctx, insn, di); 3052d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 305331234768SRichard Henderson return true; 3054d0a851ccSRichard Henderson } 3055d0a851ccSRichard Henderson 305631234768SRichard Henderson static bool trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn, 3057d0a851ccSRichard Henderson const DisasInsn *di) 3058d0a851ccSRichard Henderson { 3059d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3060d0a851ccSRichard Henderson 3061d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3062d0a851ccSRichard Henderson 3063d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3064d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3065d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 306631234768SRichard Henderson trans_ld_idx_x(ctx, insn, di); 3067d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 306831234768SRichard Henderson return true; 3069d0a851ccSRichard Henderson } 307095412a61SRichard Henderson 307131234768SRichard Henderson static bool trans_stwa_idx_i(DisasContext *ctx, uint32_t insn, 307295412a61SRichard Henderson const DisasInsn *di) 307395412a61SRichard Henderson { 307495412a61SRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 307595412a61SRichard Henderson 307695412a61SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 307795412a61SRichard Henderson 307895412a61SRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 307995412a61SRichard Henderson format wrt the sub-opcode in bits 6:9. */ 308095412a61SRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 308131234768SRichard Henderson trans_st_idx_i(ctx, insn, di); 308295412a61SRichard Henderson ctx->mmu_idx = hold_mmu_idx; 308331234768SRichard Henderson return true; 308495412a61SRichard Henderson } 3085d0a851ccSRichard Henderson #endif 3086d0a851ccSRichard Henderson 308796d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 308896d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 308996d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 309096d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 309196d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 309296d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 3093d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3094d0a851ccSRichard Henderson { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */ 309595412a61SRichard Henderson { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */ 309695412a61SRichard Henderson { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */ 3097d0a851ccSRichard Henderson #endif 309896d6407fSRichard Henderson }; 309996d6407fSRichard Henderson 310031234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn) 3101b2167459SRichard Henderson { 3102b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3103eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3104eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3105b2167459SRichard Henderson 3106eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3107b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3108b2167459SRichard Henderson cond_free(&ctx->null_cond); 310931234768SRichard Henderson return true; 3110b2167459SRichard Henderson } 3111b2167459SRichard Henderson 311231234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn) 3113b2167459SRichard Henderson { 3114b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3115eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3116eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 3117eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3118b2167459SRichard Henderson 3119eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 3120b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3121b2167459SRichard Henderson cond_free(&ctx->null_cond); 312231234768SRichard Henderson return true; 3123b2167459SRichard Henderson } 3124b2167459SRichard Henderson 312531234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn) 3126b2167459SRichard Henderson { 3127b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3128b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 3129eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 3130eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3131b2167459SRichard Henderson 3132b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3133b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 3134b2167459SRichard Henderson if (rb == 0) { 3135eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3136b2167459SRichard Henderson } else { 3137eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 3138b2167459SRichard Henderson } 3139b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3140b2167459SRichard Henderson cond_free(&ctx->null_cond); 314131234768SRichard Henderson return true; 3142b2167459SRichard Henderson } 3143b2167459SRichard Henderson 314431234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn, 314596d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 314696d6407fSRichard Henderson { 314796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 314896d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 314986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3150eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 315196d6407fSRichard Henderson 315231234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 315331234768SRichard Henderson return true; 315496d6407fSRichard Henderson } 315596d6407fSRichard Henderson 315631234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn) 315796d6407fSRichard Henderson { 315896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 315996d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 316086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3161eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 316296d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 316396d6407fSRichard Henderson 316496d6407fSRichard Henderson switch (ext2) { 316596d6407fSRichard Henderson case 0: 316696d6407fSRichard Henderson case 1: 316796d6407fSRichard Henderson /* FLDW without modification. */ 316831234768SRichard Henderson do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 316931234768SRichard Henderson break; 317096d6407fSRichard Henderson case 2: 317196d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 317296d6407fSRichard Henderson post-dec vs pre-inc. */ 317331234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 317431234768SRichard Henderson break; 317596d6407fSRichard Henderson default: 317696d6407fSRichard Henderson return gen_illegal(ctx); 317796d6407fSRichard Henderson } 317831234768SRichard Henderson return true; 317996d6407fSRichard Henderson } 318096d6407fSRichard Henderson 318131234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn) 318296d6407fSRichard Henderson { 3183eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 318496d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 318596d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 318686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 318796d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 318896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 318996d6407fSRichard Henderson 319096d6407fSRichard Henderson /* FLDW with modification. */ 319131234768SRichard Henderson do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 319231234768SRichard Henderson return true; 319396d6407fSRichard Henderson } 319496d6407fSRichard Henderson 319531234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn, 319696d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 319796d6407fSRichard Henderson { 319896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 319996d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 320086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3201eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 320296d6407fSRichard Henderson 320331234768SRichard Henderson do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 320431234768SRichard Henderson return true; 320596d6407fSRichard Henderson } 320696d6407fSRichard Henderson 320731234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn) 320896d6407fSRichard Henderson { 320996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 321096d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 321186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3212eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 321396d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 321496d6407fSRichard Henderson 321596d6407fSRichard Henderson switch (ext2) { 321696d6407fSRichard Henderson case 0: 321796d6407fSRichard Henderson case 1: 321896d6407fSRichard Henderson /* FSTW without modification. */ 321931234768SRichard Henderson do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 322031234768SRichard Henderson break; 322196d6407fSRichard Henderson case 2: 32223f7367e2SHelge Deller /* STW with modification. */ 322331234768SRichard Henderson do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 322431234768SRichard Henderson break; 322596d6407fSRichard Henderson default: 322696d6407fSRichard Henderson return gen_illegal(ctx); 322796d6407fSRichard Henderson } 322831234768SRichard Henderson return true; 322996d6407fSRichard Henderson } 323096d6407fSRichard Henderson 323131234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn) 323296d6407fSRichard Henderson { 3233eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 323496d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 323596d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 323686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 323796d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 323896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 323996d6407fSRichard Henderson 324096d6407fSRichard Henderson /* FSTW with modification. */ 324131234768SRichard Henderson do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 324231234768SRichard Henderson return true; 324396d6407fSRichard Henderson } 324496d6407fSRichard Henderson 324531234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn) 324696d6407fSRichard Henderson { 324796d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 324896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 324996d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 325096d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 325196d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 325296d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 325396d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 325486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 325596d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 325696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 325796d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 325896d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 325996d6407fSRichard Henderson int disp, scale; 326096d6407fSRichard Henderson 326196d6407fSRichard Henderson if (i == 0) { 326296d6407fSRichard Henderson scale = (ua ? 2 : 0); 326396d6407fSRichard Henderson disp = 0; 326496d6407fSRichard Henderson modify = m; 326596d6407fSRichard Henderson } else { 326696d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 326796d6407fSRichard Henderson scale = 0; 326896d6407fSRichard Henderson rx = 0; 326996d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 327096d6407fSRichard Henderson } 327196d6407fSRichard Henderson 327296d6407fSRichard Henderson switch (ext3) { 327396d6407fSRichard Henderson case 0: /* FLDW */ 327431234768SRichard Henderson do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 327531234768SRichard Henderson break; 327696d6407fSRichard Henderson case 4: /* FSTW */ 327731234768SRichard Henderson do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 327831234768SRichard Henderson break; 327931234768SRichard Henderson default: 328096d6407fSRichard Henderson return gen_illegal(ctx); 328196d6407fSRichard Henderson } 328231234768SRichard Henderson return true; 328331234768SRichard Henderson } 328496d6407fSRichard Henderson 328531234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn) 328696d6407fSRichard Henderson { 328796d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 328896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 328996d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 329096d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 329196d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 329296d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 329386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 329496d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 329596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 329696d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 329796d6407fSRichard Henderson int disp, scale; 329896d6407fSRichard Henderson 329996d6407fSRichard Henderson if (i == 0) { 330096d6407fSRichard Henderson scale = (ua ? 3 : 0); 330196d6407fSRichard Henderson disp = 0; 330296d6407fSRichard Henderson modify = m; 330396d6407fSRichard Henderson } else { 330496d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 330596d6407fSRichard Henderson scale = 0; 330696d6407fSRichard Henderson rx = 0; 330796d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 330896d6407fSRichard Henderson } 330996d6407fSRichard Henderson 331096d6407fSRichard Henderson switch (ext4) { 331196d6407fSRichard Henderson case 0: /* FLDD */ 331231234768SRichard Henderson do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 331331234768SRichard Henderson break; 331496d6407fSRichard Henderson case 8: /* FSTD */ 331531234768SRichard Henderson do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 331631234768SRichard Henderson break; 331796d6407fSRichard Henderson default: 331896d6407fSRichard Henderson return gen_illegal(ctx); 331996d6407fSRichard Henderson } 332031234768SRichard Henderson return true; 332196d6407fSRichard Henderson } 332296d6407fSRichard Henderson 332331234768SRichard Henderson static bool trans_cmpb(DisasContext *ctx, uint32_t insn, 332498cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 332598cd9ca7SRichard Henderson { 3326eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 332798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 332898cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 332998cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 333098cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3331eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 333298cd9ca7SRichard Henderson DisasCond cond; 333398cd9ca7SRichard Henderson 333498cd9ca7SRichard Henderson nullify_over(ctx); 333598cd9ca7SRichard Henderson 333698cd9ca7SRichard Henderson if (is_imm) { 333798cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 333898cd9ca7SRichard Henderson } else { 333998cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 334098cd9ca7SRichard Henderson } 334198cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 334298cd9ca7SRichard Henderson dest = get_temp(ctx); 334398cd9ca7SRichard Henderson 3344eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 334598cd9ca7SRichard Henderson 3346f764718dSRichard Henderson sv = NULL; 334798cd9ca7SRichard Henderson if (c == 6) { 334898cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 334998cd9ca7SRichard Henderson } 335098cd9ca7SRichard Henderson 335198cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 335231234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 335331234768SRichard Henderson return true; 335498cd9ca7SRichard Henderson } 335598cd9ca7SRichard Henderson 335631234768SRichard Henderson static bool trans_addb(DisasContext *ctx, uint32_t insn, 335798cd9ca7SRichard Henderson bool is_true, bool is_imm) 335898cd9ca7SRichard Henderson { 3359eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 336098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 336198cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 336298cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 336398cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3364eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 336598cd9ca7SRichard Henderson DisasCond cond; 336698cd9ca7SRichard Henderson 336798cd9ca7SRichard Henderson nullify_over(ctx); 336898cd9ca7SRichard Henderson 336998cd9ca7SRichard Henderson if (is_imm) { 337098cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 337198cd9ca7SRichard Henderson } else { 337298cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 337398cd9ca7SRichard Henderson } 337498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 337598cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3376f764718dSRichard Henderson sv = NULL; 3377f764718dSRichard Henderson cb_msb = NULL; 337898cd9ca7SRichard Henderson 337998cd9ca7SRichard Henderson switch (c) { 338098cd9ca7SRichard Henderson default: 3381eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 338298cd9ca7SRichard Henderson break; 338398cd9ca7SRichard Henderson case 4: case 5: 338498cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3385eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3386eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 338798cd9ca7SRichard Henderson break; 338898cd9ca7SRichard Henderson case 6: 3389eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 339098cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 339198cd9ca7SRichard Henderson break; 339298cd9ca7SRichard Henderson } 339398cd9ca7SRichard Henderson 339498cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 339531234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 339631234768SRichard Henderson return true; 339798cd9ca7SRichard Henderson } 339898cd9ca7SRichard Henderson 339931234768SRichard Henderson static bool trans_bb(DisasContext *ctx, uint32_t insn) 340098cd9ca7SRichard Henderson { 3401eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 340298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 340398cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 340498cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 340598cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 340698cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3407eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 340898cd9ca7SRichard Henderson DisasCond cond; 340998cd9ca7SRichard Henderson 341098cd9ca7SRichard Henderson nullify_over(ctx); 341198cd9ca7SRichard Henderson 341298cd9ca7SRichard Henderson tmp = tcg_temp_new(); 341398cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 341498cd9ca7SRichard Henderson if (i) { 3415eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 341698cd9ca7SRichard Henderson } else { 3417eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 341898cd9ca7SRichard Henderson } 341998cd9ca7SRichard Henderson 342098cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 342198cd9ca7SRichard Henderson tcg_temp_free(tmp); 342231234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 342331234768SRichard Henderson return true; 342498cd9ca7SRichard Henderson } 342598cd9ca7SRichard Henderson 342631234768SRichard Henderson static bool trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 342798cd9ca7SRichard Henderson { 3428eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 342998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 343098cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 343198cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 343298cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3433eaa3783bSRichard Henderson TCGv_reg dest; 343498cd9ca7SRichard Henderson DisasCond cond; 343598cd9ca7SRichard Henderson 343698cd9ca7SRichard Henderson nullify_over(ctx); 343798cd9ca7SRichard Henderson 343898cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 343998cd9ca7SRichard Henderson if (is_imm) { 3440eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 344198cd9ca7SRichard Henderson } else if (t == 0) { 3442eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 344398cd9ca7SRichard Henderson } else { 3444eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 344598cd9ca7SRichard Henderson } 344698cd9ca7SRichard Henderson 344798cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 344831234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 344931234768SRichard Henderson return true; 345098cd9ca7SRichard Henderson } 345198cd9ca7SRichard Henderson 345231234768SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 34530b1347d2SRichard Henderson const DisasInsn *di) 34540b1347d2SRichard Henderson { 34550b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 34560b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34570b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 34580b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3459eaa3783bSRichard Henderson TCGv_reg dest; 34600b1347d2SRichard Henderson 34610b1347d2SRichard Henderson if (c) { 34620b1347d2SRichard Henderson nullify_over(ctx); 34630b1347d2SRichard Henderson } 34640b1347d2SRichard Henderson 34650b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34660b1347d2SRichard Henderson if (r1 == 0) { 3467eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3468eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 34690b1347d2SRichard Henderson } else if (r1 == r2) { 34700b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3471eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 34720b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3473eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 34740b1347d2SRichard Henderson tcg_temp_free_i32(t32); 34750b1347d2SRichard Henderson } else { 34760b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 34770b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 34780b1347d2SRichard Henderson 3479eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3480eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 34810b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3482eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 34830b1347d2SRichard Henderson 34840b1347d2SRichard Henderson tcg_temp_free_i64(t); 34850b1347d2SRichard Henderson tcg_temp_free_i64(s); 34860b1347d2SRichard Henderson } 34870b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34880b1347d2SRichard Henderson 34890b1347d2SRichard Henderson /* Install the new nullification. */ 34900b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34910b1347d2SRichard Henderson if (c) { 34920b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34930b1347d2SRichard Henderson } 349431234768SRichard Henderson return nullify_end(ctx); 34950b1347d2SRichard Henderson } 34960b1347d2SRichard Henderson 349731234768SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 34980b1347d2SRichard Henderson const DisasInsn *di) 34990b1347d2SRichard Henderson { 35000b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 35010b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35020b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35030b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 35040b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 35050b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3506eaa3783bSRichard Henderson TCGv_reg dest, t2; 35070b1347d2SRichard Henderson 35080b1347d2SRichard Henderson if (c) { 35090b1347d2SRichard Henderson nullify_over(ctx); 35100b1347d2SRichard Henderson } 35110b1347d2SRichard Henderson 35120b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35130b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 35140b1347d2SRichard Henderson if (r1 == r2) { 35150b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3516eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 35170b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3518eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 35190b1347d2SRichard Henderson tcg_temp_free_i32(t32); 35200b1347d2SRichard Henderson } else if (r1 == 0) { 3521eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 35220b1347d2SRichard Henderson } else { 3523eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3524eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3525eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 35260b1347d2SRichard Henderson tcg_temp_free(t0); 35270b1347d2SRichard Henderson } 35280b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35290b1347d2SRichard Henderson 35300b1347d2SRichard Henderson /* Install the new nullification. */ 35310b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35320b1347d2SRichard Henderson if (c) { 35330b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35340b1347d2SRichard Henderson } 353531234768SRichard Henderson return nullify_end(ctx); 35360b1347d2SRichard Henderson } 35370b1347d2SRichard Henderson 353831234768SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, uint32_t insn, 35390b1347d2SRichard Henderson const DisasInsn *di) 35400b1347d2SRichard Henderson { 35410b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35420b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35430b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35440b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35450b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35460b1347d2SRichard Henderson unsigned len = 32 - clen; 3547eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 35480b1347d2SRichard Henderson 35490b1347d2SRichard Henderson if (c) { 35500b1347d2SRichard Henderson nullify_over(ctx); 35510b1347d2SRichard Henderson } 35520b1347d2SRichard Henderson 35530b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35540b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35550b1347d2SRichard Henderson tmp = tcg_temp_new(); 35560b1347d2SRichard Henderson 35570b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3558eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 35590b1347d2SRichard Henderson if (is_se) { 3560eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3561eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 35620b1347d2SRichard Henderson } else { 3563eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3564eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 35650b1347d2SRichard Henderson } 35660b1347d2SRichard Henderson tcg_temp_free(tmp); 35670b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35680b1347d2SRichard Henderson 35690b1347d2SRichard Henderson /* Install the new nullification. */ 35700b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35710b1347d2SRichard Henderson if (c) { 35720b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35730b1347d2SRichard Henderson } 357431234768SRichard Henderson return nullify_end(ctx); 35750b1347d2SRichard Henderson } 35760b1347d2SRichard Henderson 357731234768SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, uint32_t insn, 35780b1347d2SRichard Henderson const DisasInsn *di) 35790b1347d2SRichard Henderson { 35800b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35810b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 35820b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35830b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35840b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35850b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35860b1347d2SRichard Henderson unsigned len = 32 - clen; 35870b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3588eaa3783bSRichard Henderson TCGv_reg dest, src; 35890b1347d2SRichard Henderson 35900b1347d2SRichard Henderson if (c) { 35910b1347d2SRichard Henderson nullify_over(ctx); 35920b1347d2SRichard Henderson } 35930b1347d2SRichard Henderson 35940b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35950b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35960b1347d2SRichard Henderson if (is_se) { 3597eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 35980b1347d2SRichard Henderson } else { 3599eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 36000b1347d2SRichard Henderson } 36010b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36020b1347d2SRichard Henderson 36030b1347d2SRichard Henderson /* Install the new nullification. */ 36040b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36050b1347d2SRichard Henderson if (c) { 36060b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36070b1347d2SRichard Henderson } 360831234768SRichard Henderson return nullify_end(ctx); 36090b1347d2SRichard Henderson } 36100b1347d2SRichard Henderson 36110b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 36120b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 36130b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 36140b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 36150b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 36160b1347d2SRichard Henderson }; 36170b1347d2SRichard Henderson 361831234768SRichard Henderson static bool trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 36190b1347d2SRichard Henderson const DisasInsn *di) 36200b1347d2SRichard Henderson { 36210b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36220b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36230b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36240b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3625eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 36260b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36270b1347d2SRichard Henderson unsigned len = 32 - clen; 3628eaa3783bSRichard Henderson target_sreg mask0, mask1; 3629eaa3783bSRichard Henderson TCGv_reg dest; 36300b1347d2SRichard Henderson 36310b1347d2SRichard Henderson if (c) { 36320b1347d2SRichard Henderson nullify_over(ctx); 36330b1347d2SRichard Henderson } 36340b1347d2SRichard Henderson if (cpos + len > 32) { 36350b1347d2SRichard Henderson len = 32 - cpos; 36360b1347d2SRichard Henderson } 36370b1347d2SRichard Henderson 36380b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36390b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 36400b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 36410b1347d2SRichard Henderson 36420b1347d2SRichard Henderson if (nz) { 3643eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 36440b1347d2SRichard Henderson if (mask1 != -1) { 3645eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 36460b1347d2SRichard Henderson src = dest; 36470b1347d2SRichard Henderson } 3648eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 36490b1347d2SRichard Henderson } else { 3650eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 36510b1347d2SRichard Henderson } 36520b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36530b1347d2SRichard Henderson 36540b1347d2SRichard Henderson /* Install the new nullification. */ 36550b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36560b1347d2SRichard Henderson if (c) { 36570b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36580b1347d2SRichard Henderson } 365931234768SRichard Henderson return nullify_end(ctx); 36600b1347d2SRichard Henderson } 36610b1347d2SRichard Henderson 366231234768SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, uint32_t insn, 36630b1347d2SRichard Henderson const DisasInsn *di) 36640b1347d2SRichard Henderson { 36650b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36660b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36670b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36680b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 36690b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 36700b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36710b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 36720b1347d2SRichard Henderson unsigned len = 32 - clen; 3673eaa3783bSRichard Henderson TCGv_reg dest, val; 36740b1347d2SRichard Henderson 36750b1347d2SRichard Henderson if (c) { 36760b1347d2SRichard Henderson nullify_over(ctx); 36770b1347d2SRichard Henderson } 36780b1347d2SRichard Henderson if (cpos + len > 32) { 36790b1347d2SRichard Henderson len = 32 - cpos; 36800b1347d2SRichard Henderson } 36810b1347d2SRichard Henderson 36820b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36830b1347d2SRichard Henderson val = load_gpr(ctx, rr); 36840b1347d2SRichard Henderson if (rs == 0) { 3685eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 36860b1347d2SRichard Henderson } else { 3687eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 36880b1347d2SRichard Henderson } 36890b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36900b1347d2SRichard Henderson 36910b1347d2SRichard Henderson /* Install the new nullification. */ 36920b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36930b1347d2SRichard Henderson if (c) { 36940b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36950b1347d2SRichard Henderson } 369631234768SRichard Henderson return nullify_end(ctx); 36970b1347d2SRichard Henderson } 36980b1347d2SRichard Henderson 369931234768SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, uint32_t insn, 37000b1347d2SRichard Henderson const DisasInsn *di) 37010b1347d2SRichard Henderson { 37020b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 37030b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 37040b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 37050b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 37060b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 37070b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 37080b1347d2SRichard Henderson unsigned len = 32 - clen; 3709eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 37100b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 37110b1347d2SRichard Henderson 37120b1347d2SRichard Henderson if (c) { 37130b1347d2SRichard Henderson nullify_over(ctx); 37140b1347d2SRichard Henderson } 37150b1347d2SRichard Henderson 37160b1347d2SRichard Henderson if (i) { 37170b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 37180b1347d2SRichard Henderson } else { 37190b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 37200b1347d2SRichard Henderson } 37210b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 37220b1347d2SRichard Henderson shift = tcg_temp_new(); 37230b1347d2SRichard Henderson tmp = tcg_temp_new(); 37240b1347d2SRichard Henderson 37250b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3726eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 37270b1347d2SRichard Henderson 3728eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3729eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 37300b1347d2SRichard Henderson if (rs) { 3731eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3732eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3733eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3734eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 37350b1347d2SRichard Henderson } else { 3736eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 37370b1347d2SRichard Henderson } 37380b1347d2SRichard Henderson tcg_temp_free(shift); 37390b1347d2SRichard Henderson tcg_temp_free(mask); 37400b1347d2SRichard Henderson tcg_temp_free(tmp); 37410b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37420b1347d2SRichard Henderson 37430b1347d2SRichard Henderson /* Install the new nullification. */ 37440b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37450b1347d2SRichard Henderson if (c) { 37460b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37470b1347d2SRichard Henderson } 374831234768SRichard Henderson return nullify_end(ctx); 37490b1347d2SRichard Henderson } 37500b1347d2SRichard Henderson 37510b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 37520b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 37530b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 37540b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 37550b1347d2SRichard Henderson }; 37560b1347d2SRichard Henderson 375731234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 375898cd9ca7SRichard Henderson { 375998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 376098cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3761eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3762660eefe1SRichard Henderson TCGv_reg tmp; 376398cd9ca7SRichard Henderson 3764c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 376598cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 376698cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 376798cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 376898cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 376998cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 377098cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 377198cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 377298cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 377398cd9ca7SRichard Henderson if (b == 0) { 377431234768SRichard Henderson do_dbranch(ctx, disp, is_l ? 31 : 0, n); 377531234768SRichard Henderson return true; 377698cd9ca7SRichard Henderson } 3777c301f34eSRichard Henderson #else 3778c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3779c301f34eSRichard Henderson nullify_over(ctx); 3780660eefe1SRichard Henderson #endif 3781660eefe1SRichard Henderson 3782660eefe1SRichard Henderson tmp = get_temp(ctx); 3783660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3784660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3785c301f34eSRichard Henderson 3786c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 378731234768SRichard Henderson do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3788c301f34eSRichard Henderson #else 3789c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3790c301f34eSRichard Henderson 3791c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3792c301f34eSRichard Henderson if (is_l) { 3793c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3794c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3795c301f34eSRichard Henderson } 3796c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3797c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3798c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3799c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3800c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3801c301f34eSRichard Henderson } else { 3802c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3803c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3804c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3805c301f34eSRichard Henderson } 3806c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3807c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3808c301f34eSRichard Henderson nullify_set(ctx, n); 3809c301f34eSRichard Henderson } 3810c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3811c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 381231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 381331234768SRichard Henderson return nullify_end(ctx); 3814c301f34eSRichard Henderson #endif 381531234768SRichard Henderson return true; 381698cd9ca7SRichard Henderson } 381798cd9ca7SRichard Henderson 381831234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 381998cd9ca7SRichard Henderson { 382098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 382198cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3822eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 382398cd9ca7SRichard Henderson 382431234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 382531234768SRichard Henderson return true; 382698cd9ca7SRichard Henderson } 382798cd9ca7SRichard Henderson 382831234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 382943e05652SRichard Henderson { 383043e05652SRichard Henderson unsigned n = extract32(insn, 1, 1); 383143e05652SRichard Henderson unsigned link = extract32(insn, 21, 5); 383243e05652SRichard Henderson target_sreg disp = assemble_17(insn); 383343e05652SRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 383443e05652SRichard Henderson 383543e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 383643e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 383743e05652SRichard Henderson * expensive to track. Real hardware will trap for 383843e05652SRichard Henderson * b gateway 383943e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 384043e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 384143e05652SRichard Henderson * diagnose the security hole 384243e05652SRichard Henderson * b gateway 384343e05652SRichard Henderson * b evil 384443e05652SRichard Henderson * in which instructions at evil would run with increased privs. 384543e05652SRichard Henderson */ 384643e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 384743e05652SRichard Henderson return gen_illegal(ctx); 384843e05652SRichard Henderson } 384943e05652SRichard Henderson 385043e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 385143e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 385243e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 385343e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 385443e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 385543e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 385643e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 385743e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 385843e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 385943e05652SRichard Henderson if (type < 0) { 386031234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 386131234768SRichard Henderson return true; 386243e05652SRichard Henderson } 386343e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 386443e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 386543e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 386643e05652SRichard Henderson } 386743e05652SRichard Henderson } else { 386843e05652SRichard Henderson dest &= -4; /* priv = 0 */ 386943e05652SRichard Henderson } 387043e05652SRichard Henderson #endif 387143e05652SRichard Henderson 387231234768SRichard Henderson do_dbranch(ctx, dest, link, n); 387331234768SRichard Henderson return true; 387443e05652SRichard Henderson } 387543e05652SRichard Henderson 387631234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 387798cd9ca7SRichard Henderson { 387898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3879eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 388098cd9ca7SRichard Henderson 388131234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 388231234768SRichard Henderson return true; 388398cd9ca7SRichard Henderson } 388498cd9ca7SRichard Henderson 388531234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 388698cd9ca7SRichard Henderson { 388798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 388898cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 388998cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3890eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 389198cd9ca7SRichard Henderson 3892eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3893eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3894660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 389531234768SRichard Henderson do_ibranch(ctx, tmp, link, n); 389631234768SRichard Henderson return true; 389798cd9ca7SRichard Henderson } 389898cd9ca7SRichard Henderson 389931234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 390098cd9ca7SRichard Henderson { 390198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 390298cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 390398cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3904eaa3783bSRichard Henderson TCGv_reg dest; 390598cd9ca7SRichard Henderson 390698cd9ca7SRichard Henderson if (rx == 0) { 390798cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 390898cd9ca7SRichard Henderson } else { 390998cd9ca7SRichard Henderson dest = get_temp(ctx); 3910eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3911eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 391298cd9ca7SRichard Henderson } 3913660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 391431234768SRichard Henderson do_ibranch(ctx, dest, 0, n); 391531234768SRichard Henderson return true; 391698cd9ca7SRichard Henderson } 391798cd9ca7SRichard Henderson 391831234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 391998cd9ca7SRichard Henderson { 392098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 392198cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 392298cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3923660eefe1SRichard Henderson TCGv_reg dest; 392498cd9ca7SRichard Henderson 3925c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3926660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 392731234768SRichard Henderson do_ibranch(ctx, dest, link, n); 3928c301f34eSRichard Henderson #else 3929c301f34eSRichard Henderson nullify_over(ctx); 3930c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3931c301f34eSRichard Henderson 3932c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3933c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3934c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3935c301f34eSRichard Henderson } 3936c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3937c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3938c301f34eSRichard Henderson if (link) { 3939c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3940c301f34eSRichard Henderson } 3941c301f34eSRichard Henderson nullify_set(ctx, n); 3942c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 394331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 394431234768SRichard Henderson return nullify_end(ctx); 3945c301f34eSRichard Henderson #endif 394631234768SRichard Henderson return true; 394798cd9ca7SRichard Henderson } 394898cd9ca7SRichard Henderson 394998cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 395098cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 395198cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 395298cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 395398cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 395498cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 395543e05652SRichard Henderson { 0xe8002000u, 0xfc00e000u, trans_b_gate }, 395698cd9ca7SRichard Henderson }; 395798cd9ca7SRichard Henderson 395831234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3959ebe9383cSRichard Henderson const DisasInsn *di) 3960ebe9383cSRichard Henderson { 3961ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3962ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 396331234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 396431234768SRichard Henderson return true; 3965ebe9383cSRichard Henderson } 3966ebe9383cSRichard Henderson 396731234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3968ebe9383cSRichard Henderson const DisasInsn *di) 3969ebe9383cSRichard Henderson { 3970ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3971ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 397231234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 397331234768SRichard Henderson return true; 3974ebe9383cSRichard Henderson } 3975ebe9383cSRichard Henderson 397631234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn, 3977ebe9383cSRichard Henderson const DisasInsn *di) 3978ebe9383cSRichard Henderson { 3979ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3980ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 398131234768SRichard Henderson do_fop_ded(ctx, rt, ra, di->f.ded); 398231234768SRichard Henderson return true; 3983ebe9383cSRichard Henderson } 3984ebe9383cSRichard Henderson 398531234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3986ebe9383cSRichard Henderson const DisasInsn *di) 3987ebe9383cSRichard Henderson { 3988ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3989ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 399031234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 399131234768SRichard Henderson return true; 3992ebe9383cSRichard Henderson } 3993ebe9383cSRichard Henderson 399431234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3995ebe9383cSRichard Henderson const DisasInsn *di) 3996ebe9383cSRichard Henderson { 3997ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3998ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 399931234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 400031234768SRichard Henderson return true; 4001ebe9383cSRichard Henderson } 4002ebe9383cSRichard Henderson 400331234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 4004ebe9383cSRichard Henderson const DisasInsn *di) 4005ebe9383cSRichard Henderson { 4006ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4007ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 400831234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 400931234768SRichard Henderson return true; 4010ebe9383cSRichard Henderson } 4011ebe9383cSRichard Henderson 401231234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 4013ebe9383cSRichard Henderson const DisasInsn *di) 4014ebe9383cSRichard Henderson { 4015ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4016ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 401731234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 401831234768SRichard Henderson return true; 4019ebe9383cSRichard Henderson } 4020ebe9383cSRichard Henderson 402131234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 4022ebe9383cSRichard Henderson const DisasInsn *di) 4023ebe9383cSRichard Henderson { 4024ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4025ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4026ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 402731234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 402831234768SRichard Henderson return true; 4029ebe9383cSRichard Henderson } 4030ebe9383cSRichard Henderson 403131234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 4032ebe9383cSRichard Henderson const DisasInsn *di) 4033ebe9383cSRichard Henderson { 4034ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4035ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4036ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 403731234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 403831234768SRichard Henderson return true; 4039ebe9383cSRichard Henderson } 4040ebe9383cSRichard Henderson 404131234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn, 4042ebe9383cSRichard Henderson const DisasInsn *di) 4043ebe9383cSRichard Henderson { 4044ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4045ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4046ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 404731234768SRichard Henderson do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 404831234768SRichard Henderson return true; 4049ebe9383cSRichard Henderson } 4050ebe9383cSRichard Henderson 4051ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4052ebe9383cSRichard Henderson { 4053ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4054ebe9383cSRichard Henderson } 4055ebe9383cSRichard Henderson 4056ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4057ebe9383cSRichard Henderson { 4058ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4059ebe9383cSRichard Henderson } 4060ebe9383cSRichard Henderson 4061ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4062ebe9383cSRichard Henderson { 4063ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4064ebe9383cSRichard Henderson } 4065ebe9383cSRichard Henderson 4066ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4067ebe9383cSRichard Henderson { 4068ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4069ebe9383cSRichard Henderson } 4070ebe9383cSRichard Henderson 4071ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4072ebe9383cSRichard Henderson { 4073ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4074ebe9383cSRichard Henderson } 4075ebe9383cSRichard Henderson 4076ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4077ebe9383cSRichard Henderson { 4078ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4079ebe9383cSRichard Henderson } 4080ebe9383cSRichard Henderson 4081ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4082ebe9383cSRichard Henderson { 4083ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4084ebe9383cSRichard Henderson } 4085ebe9383cSRichard Henderson 4086ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4087ebe9383cSRichard Henderson { 4088ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4089ebe9383cSRichard Henderson } 4090ebe9383cSRichard Henderson 409131234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 4092ebe9383cSRichard Henderson unsigned y, unsigned c) 4093ebe9383cSRichard Henderson { 4094ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4095ebe9383cSRichard Henderson 4096ebe9383cSRichard Henderson nullify_over(ctx); 4097ebe9383cSRichard Henderson 4098ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 4099ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 4100ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4101ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4102ebe9383cSRichard Henderson 4103ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 4104ebe9383cSRichard Henderson 4105ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 4106ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 4107ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4108ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4109ebe9383cSRichard Henderson 411031234768SRichard Henderson nullify_end(ctx); 4111ebe9383cSRichard Henderson } 4112ebe9383cSRichard Henderson 411331234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 4114ebe9383cSRichard Henderson const DisasInsn *di) 4115ebe9383cSRichard Henderson { 4116ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4117ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4118ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4119ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 412031234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 412131234768SRichard Henderson return true; 4122ebe9383cSRichard Henderson } 4123ebe9383cSRichard Henderson 412431234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 4125ebe9383cSRichard Henderson const DisasInsn *di) 4126ebe9383cSRichard Henderson { 4127ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4128ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4129ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4130ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 413131234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 413231234768SRichard Henderson return true; 4133ebe9383cSRichard Henderson } 4134ebe9383cSRichard Henderson 413531234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4136ebe9383cSRichard Henderson { 4137ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4138ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4139ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4140ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4141ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4142ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4143ebe9383cSRichard Henderson 4144ebe9383cSRichard Henderson nullify_over(ctx); 4145ebe9383cSRichard Henderson 4146ebe9383cSRichard Henderson ta = load_frd0(ra); 4147ebe9383cSRichard Henderson tb = load_frd0(rb); 4148ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4149ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4150ebe9383cSRichard Henderson 4151ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 4152ebe9383cSRichard Henderson 4153ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 4154ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 4155ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4156ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4157ebe9383cSRichard Henderson 415831234768SRichard Henderson return nullify_end(ctx); 4159ebe9383cSRichard Henderson } 4160ebe9383cSRichard Henderson 416131234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn, 4162ebe9383cSRichard Henderson const DisasInsn *di) 4163ebe9383cSRichard Henderson { 4164ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4165ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 4166eaa3783bSRichard Henderson TCGv_reg t; 4167ebe9383cSRichard Henderson 4168ebe9383cSRichard Henderson nullify_over(ctx); 4169ebe9383cSRichard Henderson 4170ebe9383cSRichard Henderson t = tcg_temp_new(); 4171eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4172eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 4173ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4174ebe9383cSRichard Henderson tcg_temp_free(t); 4175ebe9383cSRichard Henderson 417631234768SRichard Henderson return nullify_end(ctx); 4177ebe9383cSRichard Henderson } 4178ebe9383cSRichard Henderson 417931234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn, 4180ebe9383cSRichard Henderson const DisasInsn *di) 4181ebe9383cSRichard Henderson { 4182ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4183ebe9383cSRichard Henderson int mask; 4184ebe9383cSRichard Henderson bool inv = false; 4185eaa3783bSRichard Henderson TCGv_reg t; 4186ebe9383cSRichard Henderson 4187ebe9383cSRichard Henderson nullify_over(ctx); 4188ebe9383cSRichard Henderson 4189ebe9383cSRichard Henderson t = tcg_temp_new(); 4190eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4191ebe9383cSRichard Henderson 4192ebe9383cSRichard Henderson switch (c) { 4193ebe9383cSRichard Henderson case 0: /* simple */ 4194eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4195ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4196ebe9383cSRichard Henderson goto done; 4197ebe9383cSRichard Henderson case 2: /* rej */ 4198ebe9383cSRichard Henderson inv = true; 4199ebe9383cSRichard Henderson /* fallthru */ 4200ebe9383cSRichard Henderson case 1: /* acc */ 4201ebe9383cSRichard Henderson mask = 0x43ff800; 4202ebe9383cSRichard Henderson break; 4203ebe9383cSRichard Henderson case 6: /* rej8 */ 4204ebe9383cSRichard Henderson inv = true; 4205ebe9383cSRichard Henderson /* fallthru */ 4206ebe9383cSRichard Henderson case 5: /* acc8 */ 4207ebe9383cSRichard Henderson mask = 0x43f8000; 4208ebe9383cSRichard Henderson break; 4209ebe9383cSRichard Henderson case 9: /* acc6 */ 4210ebe9383cSRichard Henderson mask = 0x43e0000; 4211ebe9383cSRichard Henderson break; 4212ebe9383cSRichard Henderson case 13: /* acc4 */ 4213ebe9383cSRichard Henderson mask = 0x4380000; 4214ebe9383cSRichard Henderson break; 4215ebe9383cSRichard Henderson case 17: /* acc2 */ 4216ebe9383cSRichard Henderson mask = 0x4200000; 4217ebe9383cSRichard Henderson break; 4218ebe9383cSRichard Henderson default: 4219ebe9383cSRichard Henderson return gen_illegal(ctx); 4220ebe9383cSRichard Henderson } 4221ebe9383cSRichard Henderson if (inv) { 4222eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4223eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4224ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4225ebe9383cSRichard Henderson } else { 4226eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4227ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4228ebe9383cSRichard Henderson } 4229ebe9383cSRichard Henderson done: 423031234768SRichard Henderson return nullify_end(ctx); 4231ebe9383cSRichard Henderson } 4232ebe9383cSRichard Henderson 423331234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4234ebe9383cSRichard Henderson { 4235ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4236ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4237ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4238ebe9383cSRichard Henderson TCGv_i64 a, b; 4239ebe9383cSRichard Henderson 4240ebe9383cSRichard Henderson nullify_over(ctx); 4241ebe9383cSRichard Henderson 4242ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4243ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4244ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4245ebe9383cSRichard Henderson save_frd(rt, a); 4246ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4247ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4248ebe9383cSRichard Henderson 424931234768SRichard Henderson return nullify_end(ctx); 4250ebe9383cSRichard Henderson } 4251ebe9383cSRichard Henderson 4252eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4253eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4254ebe9383cSRichard Henderson 4255eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4256eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4257eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4258eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4259ebe9383cSRichard Henderson 4260ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4261ebe9383cSRichard Henderson /* floating point class zero */ 4262ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4263ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4264ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4265ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4266ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4267ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4268ebe9383cSRichard Henderson 4269ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4270ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4271ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4272ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4273ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4274ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4275ebe9383cSRichard Henderson 4276ebe9383cSRichard Henderson /* floating point class three */ 4277ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4278ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4279ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4280ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4281ebe9383cSRichard Henderson 4282ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4283ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4284ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4285ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4286ebe9383cSRichard Henderson 4287ebe9383cSRichard Henderson /* floating point class one */ 4288ebe9383cSRichard Henderson /* float/float */ 4289ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4290ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4291ebe9383cSRichard Henderson /* int/float */ 4292ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4293ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4294ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4295ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4296ebe9383cSRichard Henderson /* float/int */ 4297ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4298ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4299ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4300ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4301ebe9383cSRichard Henderson /* float/int truncate */ 4302ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4303ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4304ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4305ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4306ebe9383cSRichard Henderson /* uint/float */ 4307ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4308ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4309ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4310ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4311ebe9383cSRichard Henderson /* float/uint */ 4312ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4313ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4314ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4315ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4316ebe9383cSRichard Henderson /* float/uint truncate */ 4317ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4318ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4319ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4320ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4321ebe9383cSRichard Henderson 4322ebe9383cSRichard Henderson /* floating point class two */ 4323ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4324ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4325ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4326ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4327ebe9383cSRichard Henderson 4328ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4329ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4330ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4331ebe9383cSRichard Henderson }; 4332ebe9383cSRichard Henderson 4333ebe9383cSRichard Henderson #undef FOP_WEW 4334ebe9383cSRichard Henderson #undef FOP_DEW 4335ebe9383cSRichard Henderson #undef FOP_WED 4336ebe9383cSRichard Henderson #undef FOP_WEWW 4337eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4338eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4339eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4340eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4341ebe9383cSRichard Henderson 4342ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4343ebe9383cSRichard Henderson /* floating point class zero */ 4344ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4345ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4346ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4347ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4348ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4349ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4350ebe9383cSRichard Henderson 4351ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4352ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4353ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4354ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4355ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4356ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4357ebe9383cSRichard Henderson 4358ebe9383cSRichard Henderson /* floating point class three */ 4359ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4360ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4361ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4362ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4363ebe9383cSRichard Henderson 4364ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4365ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4366ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4367ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4368ebe9383cSRichard Henderson 4369ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4370ebe9383cSRichard Henderson 4371ebe9383cSRichard Henderson /* floating point class one */ 4372ebe9383cSRichard Henderson /* float/float */ 4373ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4374fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 4375ebe9383cSRichard Henderson /* int/float */ 4376fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 4377ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4378ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4379ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4380ebe9383cSRichard Henderson /* float/int */ 4381fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 4382ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4383ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4384ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4385ebe9383cSRichard Henderson /* float/int truncate */ 4386fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 4387ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4388ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4389ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4390ebe9383cSRichard Henderson /* uint/float */ 4391fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 4392ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4393ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4394ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4395ebe9383cSRichard Henderson /* float/uint */ 4396fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 4397ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4398ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4399ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4400ebe9383cSRichard Henderson /* float/uint truncate */ 4401fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4402ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4403ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4404ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4405ebe9383cSRichard Henderson 4406ebe9383cSRichard Henderson /* floating point class two */ 4407ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4408ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4409ebe9383cSRichard Henderson }; 4410ebe9383cSRichard Henderson 4411ebe9383cSRichard Henderson #undef FOP_WEW 4412ebe9383cSRichard Henderson #undef FOP_DEW 4413ebe9383cSRichard Henderson #undef FOP_WED 4414ebe9383cSRichard Henderson #undef FOP_WEWW 4415ebe9383cSRichard Henderson #undef FOP_DED 4416ebe9383cSRichard Henderson #undef FOP_DEDD 4417ebe9383cSRichard Henderson 4418ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4419ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4420ebe9383cSRichard Henderson { 4421ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4422ebe9383cSRichard Henderson } 4423ebe9383cSRichard Henderson 442431234768SRichard Henderson static bool trans_fmpyadd(DisasContext *ctx, uint32_t insn, bool is_sub) 4425ebe9383cSRichard Henderson { 4426ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 4427ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 4428ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 4429ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 4430ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4431ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4432ebe9383cSRichard Henderson 4433ebe9383cSRichard Henderson nullify_over(ctx); 4434ebe9383cSRichard Henderson 4435ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 4436ebe9383cSRichard Henderson if outputs overlap inputs. */ 4437ebe9383cSRichard Henderson if (f == 0) { 4438ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 4439ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 4440ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 4441ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 4442ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 4443ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4444ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4445ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4446ebe9383cSRichard Henderson } else { 4447ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 4448ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 4449ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4450ebe9383cSRichard Henderson } 4451ebe9383cSRichard Henderson 445231234768SRichard Henderson return nullify_end(ctx); 4453ebe9383cSRichard Henderson } 4454ebe9383cSRichard Henderson 445531234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4456ebe9383cSRichard Henderson const DisasInsn *di) 4457ebe9383cSRichard Henderson { 4458ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4459ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4460ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4461ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4462ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4463ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4464ebe9383cSRichard Henderson 4465ebe9383cSRichard Henderson nullify_over(ctx); 4466ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4467ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4468ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4469ebe9383cSRichard Henderson 4470ebe9383cSRichard Henderson if (neg) { 4471ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4472ebe9383cSRichard Henderson } else { 4473ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4474ebe9383cSRichard Henderson } 4475ebe9383cSRichard Henderson 4476ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4477ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4478ebe9383cSRichard Henderson save_frw_i32(rt, a); 4479ebe9383cSRichard Henderson tcg_temp_free_i32(a); 448031234768SRichard Henderson return nullify_end(ctx); 4481ebe9383cSRichard Henderson } 4482ebe9383cSRichard Henderson 448331234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4484ebe9383cSRichard Henderson const DisasInsn *di) 4485ebe9383cSRichard Henderson { 4486ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4487ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4488ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4489ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4490ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4491ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4492ebe9383cSRichard Henderson 4493ebe9383cSRichard Henderson nullify_over(ctx); 4494ebe9383cSRichard Henderson a = load_frd0(rm1); 4495ebe9383cSRichard Henderson b = load_frd0(rm2); 4496ebe9383cSRichard Henderson c = load_frd0(ra3); 4497ebe9383cSRichard Henderson 4498ebe9383cSRichard Henderson if (neg) { 4499ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4500ebe9383cSRichard Henderson } else { 4501ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4502ebe9383cSRichard Henderson } 4503ebe9383cSRichard Henderson 4504ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4505ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4506ebe9383cSRichard Henderson save_frd(rt, a); 4507ebe9383cSRichard Henderson tcg_temp_free_i64(a); 450831234768SRichard Henderson return nullify_end(ctx); 4509ebe9383cSRichard Henderson } 4510ebe9383cSRichard Henderson 4511ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4512ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4513ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4514ebe9383cSRichard Henderson }; 4515ebe9383cSRichard Henderson 451631234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn, 451761766fe9SRichard Henderson const DisasInsn table[], size_t n) 451861766fe9SRichard Henderson { 451961766fe9SRichard Henderson size_t i; 452061766fe9SRichard Henderson for (i = 0; i < n; ++i) { 452161766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 452231234768SRichard Henderson table[i].trans(ctx, insn, &table[i]); 452331234768SRichard Henderson return; 452461766fe9SRichard Henderson } 452561766fe9SRichard Henderson } 4526b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4527b36942a6SRichard Henderson insn, ctx->base.pc_next); 452831234768SRichard Henderson gen_illegal(ctx); 452961766fe9SRichard Henderson } 453061766fe9SRichard Henderson 453161766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 453261766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 453361766fe9SRichard Henderson 453431234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn) 453561766fe9SRichard Henderson { 453640f9f908SRichard Henderson uint32_t opc; 453761766fe9SRichard Henderson 453840f9f908SRichard Henderson /* Transition to the auto-generated decoder. */ 453940f9f908SRichard Henderson if (decode(ctx, insn)) { 454040f9f908SRichard Henderson return; 454140f9f908SRichard Henderson } 454240f9f908SRichard Henderson 454340f9f908SRichard Henderson opc = extract32(insn, 26, 6); 454461766fe9SRichard Henderson switch (opc) { 454598a9cb79SRichard Henderson case 0x00: /* system op */ 454631234768SRichard Henderson translate_table(ctx, insn, table_system); 454731234768SRichard Henderson return; 454898a9cb79SRichard Henderson case 0x01: 454931234768SRichard Henderson translate_table(ctx, insn, table_mem_mgmt); 455031234768SRichard Henderson return; 4551b2167459SRichard Henderson case 0x02: 455231234768SRichard Henderson translate_table(ctx, insn, table_arith_log); 455331234768SRichard Henderson return; 455496d6407fSRichard Henderson case 0x03: 455531234768SRichard Henderson translate_table(ctx, insn, table_index_mem); 455631234768SRichard Henderson return; 4557ebe9383cSRichard Henderson case 0x06: 455831234768SRichard Henderson trans_fmpyadd(ctx, insn, false); 455931234768SRichard Henderson return; 4560b2167459SRichard Henderson case 0x08: 456131234768SRichard Henderson trans_ldil(ctx, insn); 456231234768SRichard Henderson return; 456396d6407fSRichard Henderson case 0x09: 456431234768SRichard Henderson trans_copr_w(ctx, insn); 456531234768SRichard Henderson return; 4566b2167459SRichard Henderson case 0x0A: 456731234768SRichard Henderson trans_addil(ctx, insn); 456831234768SRichard Henderson return; 456996d6407fSRichard Henderson case 0x0B: 457031234768SRichard Henderson trans_copr_dw(ctx, insn); 457131234768SRichard Henderson return; 4572ebe9383cSRichard Henderson case 0x0C: 457331234768SRichard Henderson translate_table(ctx, insn, table_float_0c); 457431234768SRichard Henderson return; 4575b2167459SRichard Henderson case 0x0D: 457631234768SRichard Henderson trans_ldo(ctx, insn); 457731234768SRichard Henderson return; 4578ebe9383cSRichard Henderson case 0x0E: 457931234768SRichard Henderson translate_table(ctx, insn, table_float_0e); 458031234768SRichard Henderson return; 458196d6407fSRichard Henderson 458296d6407fSRichard Henderson case 0x10: 458331234768SRichard Henderson trans_load(ctx, insn, false, MO_UB); 458431234768SRichard Henderson return; 458596d6407fSRichard Henderson case 0x11: 458631234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUW); 458731234768SRichard Henderson return; 458896d6407fSRichard Henderson case 0x12: 458931234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUL); 459031234768SRichard Henderson return; 459196d6407fSRichard Henderson case 0x13: 459231234768SRichard Henderson trans_load(ctx, insn, true, MO_TEUL); 459331234768SRichard Henderson return; 459496d6407fSRichard Henderson case 0x16: 459531234768SRichard Henderson trans_fload_mod(ctx, insn); 459631234768SRichard Henderson return; 459796d6407fSRichard Henderson case 0x17: 459831234768SRichard Henderson trans_load_w(ctx, insn); 459931234768SRichard Henderson return; 460096d6407fSRichard Henderson case 0x18: 460131234768SRichard Henderson trans_store(ctx, insn, false, MO_UB); 460231234768SRichard Henderson return; 460396d6407fSRichard Henderson case 0x19: 460431234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUW); 460531234768SRichard Henderson return; 460696d6407fSRichard Henderson case 0x1A: 460731234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUL); 460831234768SRichard Henderson return; 460996d6407fSRichard Henderson case 0x1B: 461031234768SRichard Henderson trans_store(ctx, insn, true, MO_TEUL); 461131234768SRichard Henderson return; 461296d6407fSRichard Henderson case 0x1E: 461331234768SRichard Henderson trans_fstore_mod(ctx, insn); 461431234768SRichard Henderson return; 461596d6407fSRichard Henderson case 0x1F: 461631234768SRichard Henderson trans_store_w(ctx, insn); 461731234768SRichard Henderson return; 461896d6407fSRichard Henderson 461998cd9ca7SRichard Henderson case 0x20: 462031234768SRichard Henderson trans_cmpb(ctx, insn, true, false, false); 462131234768SRichard Henderson return; 462298cd9ca7SRichard Henderson case 0x21: 462331234768SRichard Henderson trans_cmpb(ctx, insn, true, true, false); 462431234768SRichard Henderson return; 462598cd9ca7SRichard Henderson case 0x22: 462631234768SRichard Henderson trans_cmpb(ctx, insn, false, false, false); 462731234768SRichard Henderson return; 462898cd9ca7SRichard Henderson case 0x23: 462931234768SRichard Henderson trans_cmpb(ctx, insn, false, true, false); 463031234768SRichard Henderson return; 4631b2167459SRichard Henderson case 0x24: 463231234768SRichard Henderson trans_cmpiclr(ctx, insn); 463331234768SRichard Henderson return; 4634b2167459SRichard Henderson case 0x25: 463531234768SRichard Henderson trans_subi(ctx, insn); 463631234768SRichard Henderson return; 4637ebe9383cSRichard Henderson case 0x26: 463831234768SRichard Henderson trans_fmpyadd(ctx, insn, true); 463931234768SRichard Henderson return; 464098cd9ca7SRichard Henderson case 0x27: 464131234768SRichard Henderson trans_cmpb(ctx, insn, true, false, true); 464231234768SRichard Henderson return; 464398cd9ca7SRichard Henderson case 0x28: 464431234768SRichard Henderson trans_addb(ctx, insn, true, false); 464531234768SRichard Henderson return; 464698cd9ca7SRichard Henderson case 0x29: 464731234768SRichard Henderson trans_addb(ctx, insn, true, true); 464831234768SRichard Henderson return; 464998cd9ca7SRichard Henderson case 0x2A: 465031234768SRichard Henderson trans_addb(ctx, insn, false, false); 465131234768SRichard Henderson return; 465298cd9ca7SRichard Henderson case 0x2B: 465331234768SRichard Henderson trans_addb(ctx, insn, false, true); 465431234768SRichard Henderson return; 4655b2167459SRichard Henderson case 0x2C: 4656b2167459SRichard Henderson case 0x2D: 465731234768SRichard Henderson trans_addi(ctx, insn); 465831234768SRichard Henderson return; 4659ebe9383cSRichard Henderson case 0x2E: 466031234768SRichard Henderson translate_table(ctx, insn, table_fp_fused); 466131234768SRichard Henderson return; 466298cd9ca7SRichard Henderson case 0x2F: 466331234768SRichard Henderson trans_cmpb(ctx, insn, false, false, true); 466431234768SRichard Henderson return; 466596d6407fSRichard Henderson 466698cd9ca7SRichard Henderson case 0x30: 466798cd9ca7SRichard Henderson case 0x31: 466831234768SRichard Henderson trans_bb(ctx, insn); 466931234768SRichard Henderson return; 467098cd9ca7SRichard Henderson case 0x32: 467131234768SRichard Henderson trans_movb(ctx, insn, false); 467231234768SRichard Henderson return; 467398cd9ca7SRichard Henderson case 0x33: 467431234768SRichard Henderson trans_movb(ctx, insn, true); 467531234768SRichard Henderson return; 46760b1347d2SRichard Henderson case 0x34: 467731234768SRichard Henderson translate_table(ctx, insn, table_sh_ex); 467831234768SRichard Henderson return; 46790b1347d2SRichard Henderson case 0x35: 468031234768SRichard Henderson translate_table(ctx, insn, table_depw); 468131234768SRichard Henderson return; 468298cd9ca7SRichard Henderson case 0x38: 468331234768SRichard Henderson trans_be(ctx, insn, false); 468431234768SRichard Henderson return; 468598cd9ca7SRichard Henderson case 0x39: 468631234768SRichard Henderson trans_be(ctx, insn, true); 468731234768SRichard Henderson return; 468898cd9ca7SRichard Henderson case 0x3A: 468931234768SRichard Henderson translate_table(ctx, insn, table_branch); 469031234768SRichard Henderson return; 469196d6407fSRichard Henderson 469296d6407fSRichard Henderson case 0x04: /* spopn */ 469396d6407fSRichard Henderson case 0x05: /* diag */ 469496d6407fSRichard Henderson case 0x0F: /* product specific */ 469596d6407fSRichard Henderson break; 469696d6407fSRichard Henderson 469796d6407fSRichard Henderson case 0x07: /* unassigned */ 469896d6407fSRichard Henderson case 0x15: /* unassigned */ 469996d6407fSRichard Henderson case 0x1D: /* unassigned */ 470096d6407fSRichard Henderson case 0x37: /* unassigned */ 47016210db05SHelge Deller break; 47026210db05SHelge Deller case 0x3F: 47036210db05SHelge Deller #ifndef CONFIG_USER_ONLY 47046210db05SHelge Deller /* Unassigned, but use as system-halt. */ 47056210db05SHelge Deller if (insn == 0xfffdead0) { 470631234768SRichard Henderson gen_hlt(ctx, 0); /* halt system */ 470731234768SRichard Henderson return; 47086210db05SHelge Deller } 47096210db05SHelge Deller if (insn == 0xfffdead1) { 471031234768SRichard Henderson gen_hlt(ctx, 1); /* reset system */ 471131234768SRichard Henderson return; 47126210db05SHelge Deller } 47136210db05SHelge Deller #endif 47146210db05SHelge Deller break; 471561766fe9SRichard Henderson default: 471661766fe9SRichard Henderson break; 471761766fe9SRichard Henderson } 471831234768SRichard Henderson gen_illegal(ctx); 471961766fe9SRichard Henderson } 472061766fe9SRichard Henderson 4721b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 472261766fe9SRichard Henderson { 472351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4724f764718dSRichard Henderson int bound; 472561766fe9SRichard Henderson 472651b061fbSRichard Henderson ctx->cs = cs; 4727494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 47283d68ee7bSRichard Henderson 47293d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 47303d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 47313d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4732ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4733ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4734c301f34eSRichard Henderson #else 4735494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4736494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 47373d68ee7bSRichard Henderson 4738c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4739c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4740c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4741c301f34eSRichard Henderson int32_t diff = cs_base; 4742c301f34eSRichard Henderson 4743c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4744c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4745c301f34eSRichard Henderson #endif 474651b061fbSRichard Henderson ctx->iaoq_n = -1; 4747f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 474861766fe9SRichard Henderson 47493d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 47503d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4751b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 47523d68ee7bSRichard Henderson 475386f8d05fSRichard Henderson ctx->ntempr = 0; 475486f8d05fSRichard Henderson ctx->ntempl = 0; 475586f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 475686f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 475761766fe9SRichard Henderson } 475861766fe9SRichard Henderson 475951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 476051b061fbSRichard Henderson { 476151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 476261766fe9SRichard Henderson 47633d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 476451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 476551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4766494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 476751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 476851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4769129e9cc3SRichard Henderson } 477051b061fbSRichard Henderson ctx->null_lab = NULL; 477161766fe9SRichard Henderson } 477261766fe9SRichard Henderson 477351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 477451b061fbSRichard Henderson { 477551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 477651b061fbSRichard Henderson 477751b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 477851b061fbSRichard Henderson } 477951b061fbSRichard Henderson 478051b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 478151b061fbSRichard Henderson const CPUBreakpoint *bp) 478251b061fbSRichard Henderson { 478351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 478451b061fbSRichard Henderson 478531234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4786c301f34eSRichard Henderson ctx->base.pc_next += 4; 478751b061fbSRichard Henderson return true; 478851b061fbSRichard Henderson } 478951b061fbSRichard Henderson 479051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 479151b061fbSRichard Henderson { 479251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 479351b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 479451b061fbSRichard Henderson DisasJumpType ret; 479551b061fbSRichard Henderson int i, n; 479651b061fbSRichard Henderson 479751b061fbSRichard Henderson /* Execute one insn. */ 4798ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4799c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 480031234768SRichard Henderson do_page_zero(ctx); 480131234768SRichard Henderson ret = ctx->base.is_jmp; 4802869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4803ba1d0b44SRichard Henderson } else 4804ba1d0b44SRichard Henderson #endif 4805ba1d0b44SRichard Henderson { 480661766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 480761766fe9SRichard Henderson the page permissions for execute. */ 4808c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 480961766fe9SRichard Henderson 481061766fe9SRichard Henderson /* Set up the IA queue for the next insn. 481161766fe9SRichard Henderson This will be overwritten by a branch. */ 481251b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 481351b061fbSRichard Henderson ctx->iaoq_n = -1; 481451b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4815eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 481661766fe9SRichard Henderson } else { 481751b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4818f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 481961766fe9SRichard Henderson } 482061766fe9SRichard Henderson 482151b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 482251b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4823869051eaSRichard Henderson ret = DISAS_NEXT; 4824129e9cc3SRichard Henderson } else { 48251a19da0dSRichard Henderson ctx->insn = insn; 482631234768SRichard Henderson translate_one(ctx, insn); 482731234768SRichard Henderson ret = ctx->base.is_jmp; 482851b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4829129e9cc3SRichard Henderson } 483061766fe9SRichard Henderson } 483161766fe9SRichard Henderson 483251b061fbSRichard Henderson /* Free any temporaries allocated. */ 483386f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 483486f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 483586f8d05fSRichard Henderson ctx->tempr[i] = NULL; 483661766fe9SRichard Henderson } 483786f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 483886f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 483986f8d05fSRichard Henderson ctx->templ[i] = NULL; 484086f8d05fSRichard Henderson } 484186f8d05fSRichard Henderson ctx->ntempr = 0; 484286f8d05fSRichard Henderson ctx->ntempl = 0; 484361766fe9SRichard Henderson 48443d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 48453d68ee7bSRichard Henderson a priority change within the instruction queue. */ 484651b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4847c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4848c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4849c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4850c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 485151b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 485251b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 485331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4854129e9cc3SRichard Henderson } else { 485531234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 485661766fe9SRichard Henderson } 4857129e9cc3SRichard Henderson } 485851b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 485951b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4860c301f34eSRichard Henderson ctx->base.pc_next += 4; 486161766fe9SRichard Henderson 4862869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 486351b061fbSRichard Henderson return; 486461766fe9SRichard Henderson } 486551b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4866eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 486751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4868c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4869c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4870c301f34eSRichard Henderson #endif 487151b061fbSRichard Henderson nullify_save(ctx); 487251b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 487351b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4874eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 487561766fe9SRichard Henderson } 487661766fe9SRichard Henderson } 487761766fe9SRichard Henderson 487851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 487951b061fbSRichard Henderson { 488051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4881e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 488251b061fbSRichard Henderson 4883e1b5a5edSRichard Henderson switch (is_jmp) { 4884869051eaSRichard Henderson case DISAS_NORETURN: 488561766fe9SRichard Henderson break; 488651b061fbSRichard Henderson case DISAS_TOO_MANY: 4887869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4888e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 488951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 489051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 489151b061fbSRichard Henderson nullify_save(ctx); 489261766fe9SRichard Henderson /* FALLTHRU */ 4893869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 489451b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 489561766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4896e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 489707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 489861766fe9SRichard Henderson } else { 48997f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 490061766fe9SRichard Henderson } 490161766fe9SRichard Henderson break; 490261766fe9SRichard Henderson default: 490351b061fbSRichard Henderson g_assert_not_reached(); 490461766fe9SRichard Henderson } 490551b061fbSRichard Henderson } 490661766fe9SRichard Henderson 490751b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 490851b061fbSRichard Henderson { 4909c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 491061766fe9SRichard Henderson 4911ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4912ba1d0b44SRichard Henderson switch (pc) { 49137ad439dfSRichard Henderson case 0x00: 491451b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4915ba1d0b44SRichard Henderson return; 49167ad439dfSRichard Henderson case 0xb0: 491751b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4918ba1d0b44SRichard Henderson return; 49197ad439dfSRichard Henderson case 0xe0: 492051b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4921ba1d0b44SRichard Henderson return; 49227ad439dfSRichard Henderson case 0x100: 492351b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4924ba1d0b44SRichard Henderson return; 49257ad439dfSRichard Henderson } 4926ba1d0b44SRichard Henderson #endif 4927ba1d0b44SRichard Henderson 4928ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4929eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 493061766fe9SRichard Henderson } 493151b061fbSRichard Henderson 493251b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 493351b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 493451b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 493551b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 493651b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 493751b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 493851b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 493951b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 494051b061fbSRichard Henderson }; 494151b061fbSRichard Henderson 494251b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 494351b061fbSRichard Henderson 494451b061fbSRichard Henderson { 494551b061fbSRichard Henderson DisasContext ctx; 494651b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 494761766fe9SRichard Henderson } 494861766fe9SRichard Henderson 494961766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 495061766fe9SRichard Henderson target_ulong *data) 495161766fe9SRichard Henderson { 495261766fe9SRichard Henderson env->iaoq_f = data[0]; 495386f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 495461766fe9SRichard Henderson env->iaoq_b = data[1]; 495561766fe9SRichard Henderson } 495661766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 495761766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 495861766fe9SRichard Henderson that the instruction was not nullified. */ 495961766fe9SRichard Henderson env->psw_n = 0; 496061766fe9SRichard Henderson } 4961