161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 44eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 45eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 46eaa3783bSRichard Henderson 47eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 48eaa3783bSRichard Henderson 49eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 50eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 51eaa3783bSRichard Henderson 52eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 53eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 54eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 55eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 56eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 57eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 58eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 59eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 60eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 61eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 62eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 63eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 64eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 65eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 66eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 67eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 68eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 69eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 70eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 71eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 72eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 73eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 74eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 75eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 76eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 77eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 78eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 79eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 80eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 81eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 82eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 83eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 84eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 85eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 86eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 87eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 88eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 89eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 90eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 91eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 92eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 93eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 94eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 95eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 96eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 97eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 98eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 99eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 100eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 101eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 102eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 103eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 104eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 105eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 106eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 107eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 108eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 109eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 110eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 111eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 112eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 113eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 114eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 115eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 116eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 117eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 118eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 119eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 120eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 121eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 122eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 123eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 124eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 125eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 126eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 127eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 128eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 129eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 13005bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 13129dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 132eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 133eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 134eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 135eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 136eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 137eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1385bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 139eaa3783bSRichard Henderson 14061766fe9SRichard Henderson typedef struct DisasCond { 14161766fe9SRichard Henderson TCGCond c; 142eaa3783bSRichard Henderson TCGv_reg a0, a1; 14361766fe9SRichard Henderson } DisasCond; 14461766fe9SRichard Henderson 14561766fe9SRichard Henderson typedef struct DisasContext { 146d01a3625SRichard Henderson DisasContextBase base; 14761766fe9SRichard Henderson CPUState *cs; 14861766fe9SRichard Henderson 149*c53e401eSRichard Henderson uint64_t iaoq_f; 150*c53e401eSRichard Henderson uint64_t iaoq_b; 151*c53e401eSRichard Henderson uint64_t iaoq_n; 152eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 15361766fe9SRichard Henderson 15461766fe9SRichard Henderson DisasCond null_cond; 15561766fe9SRichard Henderson TCGLabel *null_lab; 15661766fe9SRichard Henderson 1571a19da0dSRichard Henderson uint32_t insn; 158494737b7SRichard Henderson uint32_t tb_flags; 1593d68ee7bSRichard Henderson int mmu_idx; 1603d68ee7bSRichard Henderson int privilege; 16161766fe9SRichard Henderson bool psw_n_nonzero; 162bd6243a3SRichard Henderson bool is_pa20; 163217d1a5eSRichard Henderson 164217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 165217d1a5eSRichard Henderson MemOp unalign; 166217d1a5eSRichard Henderson #endif 16761766fe9SRichard Henderson } DisasContext; 16861766fe9SRichard Henderson 169217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 170217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 171217d1a5eSRichard Henderson #else 1722d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 173217d1a5eSRichard Henderson #endif 174217d1a5eSRichard Henderson 175e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 176451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 177e36f27efSRichard Henderson { 178e36f27efSRichard Henderson if (val & PSW_SM_E) { 179e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 180e36f27efSRichard Henderson } 181e36f27efSRichard Henderson if (val & PSW_SM_W) { 182e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 183e36f27efSRichard Henderson } 184e36f27efSRichard Henderson return val; 185e36f27efSRichard Henderson } 186e36f27efSRichard Henderson 187deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 188451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 189deee69a1SRichard Henderson { 190deee69a1SRichard Henderson return ~val; 191deee69a1SRichard Henderson } 192deee69a1SRichard Henderson 1931cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1941cd012a5SRichard Henderson we use for the final M. */ 195451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1961cd012a5SRichard Henderson { 1971cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1981cd012a5SRichard Henderson } 1991cd012a5SRichard Henderson 200740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 201451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 202740038d7SRichard Henderson { 203740038d7SRichard Henderson return val ? 1 : -1; 204740038d7SRichard Henderson } 205740038d7SRichard Henderson 206451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 207740038d7SRichard Henderson { 208740038d7SRichard Henderson return val ? -1 : 1; 209740038d7SRichard Henderson } 210740038d7SRichard Henderson 211740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 212451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 21301afb7beSRichard Henderson { 21401afb7beSRichard Henderson return val << 2; 21501afb7beSRichard Henderson } 21601afb7beSRichard Henderson 217740038d7SRichard Henderson /* Used for fp memory ops. */ 218451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 219740038d7SRichard Henderson { 220740038d7SRichard Henderson return val << 3; 221740038d7SRichard Henderson } 222740038d7SRichard Henderson 2230588e061SRichard Henderson /* Used for assemble_21. */ 224451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 2250588e061SRichard Henderson { 2260588e061SRichard Henderson return val << 11; 2270588e061SRichard Henderson } 2280588e061SRichard Henderson 22972ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 23072ae4f2bSRichard Henderson { 23172ae4f2bSRichard Henderson /* 23272ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 23372ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 23472ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 23572ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 23672ae4f2bSRichard Henderson */ 23772ae4f2bSRichard Henderson return (val ^ 31) + 1; 23872ae4f2bSRichard Henderson } 23972ae4f2bSRichard Henderson 240c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 241c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 242c65c3ee1SRichard Henderson { 243c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 244c65c3ee1SRichard Henderson } 245c65c3ee1SRichard Henderson 24601afb7beSRichard Henderson 24740f9f908SRichard Henderson /* Include the auto-generated decoder. */ 248abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 24940f9f908SRichard Henderson 25061766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 25161766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 252869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 25361766fe9SRichard Henderson 25461766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 25561766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 256869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 25761766fe9SRichard Henderson 258e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 259e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 260e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 261c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 262e1b5a5edSRichard Henderson 26361766fe9SRichard Henderson /* global register indexes */ 264eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 26533423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 266494737b7SRichard Henderson static TCGv_i64 cpu_srH; 267eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 268eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 269c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 270c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 271eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 272eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 273eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 274eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 275eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 27661766fe9SRichard Henderson 27761766fe9SRichard Henderson void hppa_translate_init(void) 27861766fe9SRichard Henderson { 27961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 28061766fe9SRichard Henderson 281eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 28261766fe9SRichard Henderson static const GlobalVar vars[] = { 28335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 28461766fe9SRichard Henderson DEF_VAR(psw_n), 28561766fe9SRichard Henderson DEF_VAR(psw_v), 28661766fe9SRichard Henderson DEF_VAR(psw_cb), 28761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 28861766fe9SRichard Henderson DEF_VAR(iaoq_f), 28961766fe9SRichard Henderson DEF_VAR(iaoq_b), 29061766fe9SRichard Henderson }; 29161766fe9SRichard Henderson 29261766fe9SRichard Henderson #undef DEF_VAR 29361766fe9SRichard Henderson 29461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 29561766fe9SRichard Henderson static const char gr_names[32][4] = { 29661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 29761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 29861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 29961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 30061766fe9SRichard Henderson }; 30133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 302494737b7SRichard Henderson static const char sr_names[5][4] = { 303494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 30433423472SRichard Henderson }; 30561766fe9SRichard Henderson 30661766fe9SRichard Henderson int i; 30761766fe9SRichard Henderson 308f764718dSRichard Henderson cpu_gr[0] = NULL; 30961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 310ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 31161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 31261766fe9SRichard Henderson gr_names[i]); 31361766fe9SRichard Henderson } 31433423472SRichard Henderson for (i = 0; i < 4; i++) { 315ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 31633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 31733423472SRichard Henderson sr_names[i]); 31833423472SRichard Henderson } 319ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 320494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 321494737b7SRichard Henderson sr_names[4]); 32261766fe9SRichard Henderson 32361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 32461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 325ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 32661766fe9SRichard Henderson } 327c301f34eSRichard Henderson 328ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 329c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 330c301f34eSRichard Henderson "iasq_f"); 331ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 332c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 333c301f34eSRichard Henderson "iasq_b"); 33461766fe9SRichard Henderson } 33561766fe9SRichard Henderson 336129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 337129e9cc3SRichard Henderson { 338f764718dSRichard Henderson return (DisasCond){ 339f764718dSRichard Henderson .c = TCG_COND_NEVER, 340f764718dSRichard Henderson .a0 = NULL, 341f764718dSRichard Henderson .a1 = NULL, 342f764718dSRichard Henderson }; 343129e9cc3SRichard Henderson } 344129e9cc3SRichard Henderson 345df0232feSRichard Henderson static DisasCond cond_make_t(void) 346df0232feSRichard Henderson { 347df0232feSRichard Henderson return (DisasCond){ 348df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 349df0232feSRichard Henderson .a0 = NULL, 350df0232feSRichard Henderson .a1 = NULL, 351df0232feSRichard Henderson }; 352df0232feSRichard Henderson } 353df0232feSRichard Henderson 354129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 355129e9cc3SRichard Henderson { 356f764718dSRichard Henderson return (DisasCond){ 357f764718dSRichard Henderson .c = TCG_COND_NE, 358f764718dSRichard Henderson .a0 = cpu_psw_n, 3596e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 360f764718dSRichard Henderson }; 361129e9cc3SRichard Henderson } 362129e9cc3SRichard Henderson 3634fe9533aSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_reg a0, TCGv_reg a1) 364b47a4a02SSven Schnelle { 365b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3664fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3674fe9533aSRichard Henderson } 3684fe9533aSRichard Henderson 3694fe9533aSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 3704fe9533aSRichard Henderson { 3714fe9533aSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_reg(0)); 372b47a4a02SSven Schnelle } 373b47a4a02SSven Schnelle 374eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 375129e9cc3SRichard Henderson { 376b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 377b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 378b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 379129e9cc3SRichard Henderson } 380129e9cc3SRichard Henderson 381eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 382129e9cc3SRichard Henderson { 3834fe9533aSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3844fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 385129e9cc3SRichard Henderson 3864fe9533aSRichard Henderson tcg_gen_mov_reg(t0, a0); 3874fe9533aSRichard Henderson tcg_gen_mov_reg(t1, a1); 3884fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 389129e9cc3SRichard Henderson } 390129e9cc3SRichard Henderson 391129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 392129e9cc3SRichard Henderson { 393129e9cc3SRichard Henderson switch (cond->c) { 394129e9cc3SRichard Henderson default: 395f764718dSRichard Henderson cond->a0 = NULL; 396f764718dSRichard Henderson cond->a1 = NULL; 397129e9cc3SRichard Henderson /* fallthru */ 398129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 399129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 400129e9cc3SRichard Henderson break; 401129e9cc3SRichard Henderson case TCG_COND_NEVER: 402129e9cc3SRichard Henderson break; 403129e9cc3SRichard Henderson } 404129e9cc3SRichard Henderson } 405129e9cc3SRichard Henderson 406eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 40761766fe9SRichard Henderson { 40861766fe9SRichard Henderson if (reg == 0) { 409e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 410eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 41161766fe9SRichard Henderson return t; 41261766fe9SRichard Henderson } else { 41361766fe9SRichard Henderson return cpu_gr[reg]; 41461766fe9SRichard Henderson } 41561766fe9SRichard Henderson } 41661766fe9SRichard Henderson 417eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 41861766fe9SRichard Henderson { 419129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 420e12c6309SRichard Henderson return tcg_temp_new(); 42161766fe9SRichard Henderson } else { 42261766fe9SRichard Henderson return cpu_gr[reg]; 42361766fe9SRichard Henderson } 42461766fe9SRichard Henderson } 42561766fe9SRichard Henderson 426eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 427129e9cc3SRichard Henderson { 428129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 429eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 430129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 431129e9cc3SRichard Henderson } else { 432eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson } 435129e9cc3SRichard Henderson 436eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 437129e9cc3SRichard Henderson { 438129e9cc3SRichard Henderson if (reg != 0) { 439129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 440129e9cc3SRichard Henderson } 441129e9cc3SRichard Henderson } 442129e9cc3SRichard Henderson 443e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 44496d6407fSRichard Henderson # define HI_OFS 0 44596d6407fSRichard Henderson # define LO_OFS 4 44696d6407fSRichard Henderson #else 44796d6407fSRichard Henderson # define HI_OFS 4 44896d6407fSRichard Henderson # define LO_OFS 0 44996d6407fSRichard Henderson #endif 45096d6407fSRichard Henderson 45196d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 45296d6407fSRichard Henderson { 45396d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 454ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 45596d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 45696d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 45796d6407fSRichard Henderson return ret; 45896d6407fSRichard Henderson } 45996d6407fSRichard Henderson 460ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 461ebe9383cSRichard Henderson { 462ebe9383cSRichard Henderson if (rt == 0) { 4630992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4640992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4650992a930SRichard Henderson return ret; 466ebe9383cSRichard Henderson } else { 467ebe9383cSRichard Henderson return load_frw_i32(rt); 468ebe9383cSRichard Henderson } 469ebe9383cSRichard Henderson } 470ebe9383cSRichard Henderson 471ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 472ebe9383cSRichard Henderson { 473ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4740992a930SRichard Henderson if (rt == 0) { 4750992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4760992a930SRichard Henderson } else { 477ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 478ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 479ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 480ebe9383cSRichard Henderson } 4810992a930SRichard Henderson return ret; 482ebe9383cSRichard Henderson } 483ebe9383cSRichard Henderson 48496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 48596d6407fSRichard Henderson { 486ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 48796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 48896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 48996d6407fSRichard Henderson } 49096d6407fSRichard Henderson 49196d6407fSRichard Henderson #undef HI_OFS 49296d6407fSRichard Henderson #undef LO_OFS 49396d6407fSRichard Henderson 49496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 49596d6407fSRichard Henderson { 49696d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 497ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 49896d6407fSRichard Henderson return ret; 49996d6407fSRichard Henderson } 50096d6407fSRichard Henderson 501ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 502ebe9383cSRichard Henderson { 503ebe9383cSRichard Henderson if (rt == 0) { 5040992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5050992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5060992a930SRichard Henderson return ret; 507ebe9383cSRichard Henderson } else { 508ebe9383cSRichard Henderson return load_frd(rt); 509ebe9383cSRichard Henderson } 510ebe9383cSRichard Henderson } 511ebe9383cSRichard Henderson 51296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 51396d6407fSRichard Henderson { 514ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 51596d6407fSRichard Henderson } 51696d6407fSRichard Henderson 51733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 51833423472SRichard Henderson { 51933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 52033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 52133423472SRichard Henderson #else 52233423472SRichard Henderson if (reg < 4) { 52333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 524494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 525494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 52633423472SRichard Henderson } else { 527ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 52833423472SRichard Henderson } 52933423472SRichard Henderson #endif 53033423472SRichard Henderson } 53133423472SRichard Henderson 532129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 533129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 534129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 535129e9cc3SRichard Henderson { 536129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 537129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 538129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 539129e9cc3SRichard Henderson 540129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 541129e9cc3SRichard Henderson 542129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5436e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 544129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 545eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 546129e9cc3SRichard Henderson } 547129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 548129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 549129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 550129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 551129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 552eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 553129e9cc3SRichard Henderson } 554129e9cc3SRichard Henderson 555eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 556129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 557129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 558129e9cc3SRichard Henderson } 559129e9cc3SRichard Henderson } 560129e9cc3SRichard Henderson 561129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 562129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 563129e9cc3SRichard Henderson { 564129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 565129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 566eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 567129e9cc3SRichard Henderson } 568129e9cc3SRichard Henderson return; 569129e9cc3SRichard Henderson } 5706e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 571eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 572129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 573129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 574129e9cc3SRichard Henderson } 575129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 576129e9cc3SRichard Henderson } 577129e9cc3SRichard Henderson 578129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 579129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 580129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 581129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 582129e9cc3SRichard Henderson { 583129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 584eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 585129e9cc3SRichard Henderson } 586129e9cc3SRichard Henderson } 587129e9cc3SRichard Henderson 588129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 58940f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 59040f9f908SRichard Henderson it may be tail-called from a translate function. */ 59131234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 592129e9cc3SRichard Henderson { 593129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 59431234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 595129e9cc3SRichard Henderson 596f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 597f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 598f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 599f49b3537SRichard Henderson 600129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 601129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 602129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 603129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 60431234768SRichard Henderson return true; 605129e9cc3SRichard Henderson } 606129e9cc3SRichard Henderson ctx->null_lab = NULL; 607129e9cc3SRichard Henderson 608129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 609129e9cc3SRichard Henderson /* The next instruction will be unconditional, 610129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 611129e9cc3SRichard Henderson gen_set_label(null_lab); 612129e9cc3SRichard Henderson } else { 613129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 614129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 615129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 616129e9cc3SRichard Henderson label we have the proper value in place. */ 617129e9cc3SRichard Henderson nullify_save(ctx); 618129e9cc3SRichard Henderson gen_set_label(null_lab); 619129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 620129e9cc3SRichard Henderson } 621869051eaSRichard Henderson if (status == DISAS_NORETURN) { 62231234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 623129e9cc3SRichard Henderson } 62431234768SRichard Henderson return true; 625129e9cc3SRichard Henderson } 626129e9cc3SRichard Henderson 627*c53e401eSRichard Henderson static uint64_t gva_offset_mask(DisasContext *ctx) 628698240d1SRichard Henderson { 629698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 630698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 631698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 632698240d1SRichard Henderson } 633698240d1SRichard Henderson 634741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 635*c53e401eSRichard Henderson uint64_t ival, TCGv_reg vval) 63661766fe9SRichard Henderson { 637*c53e401eSRichard Henderson uint64_t mask = gva_offset_mask(ctx); 638f13bf343SRichard Henderson 639f13bf343SRichard Henderson if (ival != -1) { 640f13bf343SRichard Henderson tcg_gen_movi_reg(dest, ival & mask); 641f13bf343SRichard Henderson return; 642f13bf343SRichard Henderson } 643f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 644f13bf343SRichard Henderson 645f13bf343SRichard Henderson /* 646f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 647f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 648f13bf343SRichard Henderson */ 649f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 650eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 65161766fe9SRichard Henderson } else { 652f13bf343SRichard Henderson tcg_gen_andi_reg(dest, vval, mask); 65361766fe9SRichard Henderson } 65461766fe9SRichard Henderson } 65561766fe9SRichard Henderson 656*c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 65761766fe9SRichard Henderson { 65861766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 65961766fe9SRichard Henderson } 66061766fe9SRichard Henderson 66161766fe9SRichard Henderson static void gen_excp_1(int exception) 66261766fe9SRichard Henderson { 663ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 66461766fe9SRichard Henderson } 66561766fe9SRichard Henderson 66631234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 66761766fe9SRichard Henderson { 668741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 669741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 670129e9cc3SRichard Henderson nullify_save(ctx); 67161766fe9SRichard Henderson gen_excp_1(exception); 67231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 67361766fe9SRichard Henderson } 67461766fe9SRichard Henderson 67531234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6761a19da0dSRichard Henderson { 67731234768SRichard Henderson nullify_over(ctx); 67829dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 679ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 68031234768SRichard Henderson gen_excp(ctx, exc); 68131234768SRichard Henderson return nullify_end(ctx); 6821a19da0dSRichard Henderson } 6831a19da0dSRichard Henderson 68431234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 68561766fe9SRichard Henderson { 68631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 68761766fe9SRichard Henderson } 68861766fe9SRichard Henderson 68940f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 69040f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 69140f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 69240f9f908SRichard Henderson #else 693e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 694e1b5a5edSRichard Henderson do { \ 695e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 69631234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 697e1b5a5edSRichard Henderson } \ 698e1b5a5edSRichard Henderson } while (0) 69940f9f908SRichard Henderson #endif 700e1b5a5edSRichard Henderson 701*c53e401eSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t dest) 70261766fe9SRichard Henderson { 70357f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 70461766fe9SRichard Henderson } 70561766fe9SRichard Henderson 706129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 707129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 708129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 709129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 710129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 711129e9cc3SRichard Henderson { 712129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 713129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 714129e9cc3SRichard Henderson } 715129e9cc3SRichard Henderson 71661766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 717*c53e401eSRichard Henderson uint64_t f, uint64_t b) 71861766fe9SRichard Henderson { 71961766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 72061766fe9SRichard Henderson tcg_gen_goto_tb(which); 721a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 722a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 72307ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 72461766fe9SRichard Henderson } else { 725741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 726741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 7277f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 72861766fe9SRichard Henderson } 72961766fe9SRichard Henderson } 73061766fe9SRichard Henderson 731b47a4a02SSven Schnelle static bool cond_need_sv(int c) 732b47a4a02SSven Schnelle { 733b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 734b47a4a02SSven Schnelle } 735b47a4a02SSven Schnelle 736b47a4a02SSven Schnelle static bool cond_need_cb(int c) 737b47a4a02SSven Schnelle { 738b47a4a02SSven Schnelle return c == 4 || c == 5; 739b47a4a02SSven Schnelle } 740b47a4a02SSven Schnelle 74172ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 74272ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 74372ca8753SRichard Henderson { 744*c53e401eSRichard Henderson return !(ctx->is_pa20 && d); 74572ca8753SRichard Henderson } 74672ca8753SRichard Henderson 747b47a4a02SSven Schnelle /* 748b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 749b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 750b47a4a02SSven Schnelle */ 751b2167459SRichard Henderson 752a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 753a751eb31SRichard Henderson TCGv_reg res, TCGv_reg cb_msb, TCGv_reg sv) 754b2167459SRichard Henderson { 755b2167459SRichard Henderson DisasCond cond; 756eaa3783bSRichard Henderson TCGv_reg tmp; 757b2167459SRichard Henderson 758b2167459SRichard Henderson switch (cf >> 1) { 759b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 760b2167459SRichard Henderson cond = cond_make_f(); 761b2167459SRichard Henderson break; 762b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 763a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 764a751eb31SRichard Henderson tmp = tcg_temp_new(); 765a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 766a751eb31SRichard Henderson res = tmp; 767a751eb31SRichard Henderson } 768b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 769b2167459SRichard Henderson break; 770b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 771b47a4a02SSven Schnelle tmp = tcg_temp_new(); 772b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 773a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 774a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, tmp); 775a751eb31SRichard Henderson } 776b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 777b2167459SRichard Henderson break; 778b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 779b47a4a02SSven Schnelle /* 780b47a4a02SSven Schnelle * Simplify: 781b47a4a02SSven Schnelle * (N ^ V) | Z 782b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 783b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 784b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 785b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 786b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 787b47a4a02SSven Schnelle */ 788b47a4a02SSven Schnelle tmp = tcg_temp_new(); 789b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 790a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 791a751eb31SRichard Henderson tcg_gen_sextract_reg(tmp, tmp, 31, 1); 792a751eb31SRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 793a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 794a751eb31SRichard Henderson } else { 795*c53e401eSRichard Henderson tcg_gen_sari_reg(tmp, tmp, 63); 796b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 797a751eb31SRichard Henderson } 798b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 799b2167459SRichard Henderson break; 800b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 801a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 802b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 803b2167459SRichard Henderson break; 804b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 805b2167459SRichard Henderson tmp = tcg_temp_new(); 806eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 807eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 808a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 809a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 810a751eb31SRichard Henderson } 811b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 812b2167459SRichard Henderson break; 813b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 814a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 815a751eb31SRichard Henderson tmp = tcg_temp_new(); 816a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, sv); 817a751eb31SRichard Henderson sv = tmp; 818a751eb31SRichard Henderson } 819b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 820b2167459SRichard Henderson break; 821b2167459SRichard Henderson case 7: /* OD / EV */ 822b2167459SRichard Henderson tmp = tcg_temp_new(); 823eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 824b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 825b2167459SRichard Henderson break; 826b2167459SRichard Henderson default: 827b2167459SRichard Henderson g_assert_not_reached(); 828b2167459SRichard Henderson } 829b2167459SRichard Henderson if (cf & 1) { 830b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 831b2167459SRichard Henderson } 832b2167459SRichard Henderson 833b2167459SRichard Henderson return cond; 834b2167459SRichard Henderson } 835b2167459SRichard Henderson 836b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 837b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 838b2167459SRichard Henderson deleted as unused. */ 839b2167459SRichard Henderson 8404fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 8414fe9533aSRichard Henderson TCGv_reg res, TCGv_reg in1, 8424fe9533aSRichard Henderson TCGv_reg in2, TCGv_reg sv) 843b2167459SRichard Henderson { 8444fe9533aSRichard Henderson TCGCond tc; 8454fe9533aSRichard Henderson bool ext_uns; 846b2167459SRichard Henderson 847b2167459SRichard Henderson switch (cf >> 1) { 848b2167459SRichard Henderson case 1: /* = / <> */ 8494fe9533aSRichard Henderson tc = TCG_COND_EQ; 8504fe9533aSRichard Henderson ext_uns = true; 851b2167459SRichard Henderson break; 852b2167459SRichard Henderson case 2: /* < / >= */ 8534fe9533aSRichard Henderson tc = TCG_COND_LT; 8544fe9533aSRichard Henderson ext_uns = false; 855b2167459SRichard Henderson break; 856b2167459SRichard Henderson case 3: /* <= / > */ 8574fe9533aSRichard Henderson tc = TCG_COND_LE; 8584fe9533aSRichard Henderson ext_uns = false; 859b2167459SRichard Henderson break; 860b2167459SRichard Henderson case 4: /* << / >>= */ 8614fe9533aSRichard Henderson tc = TCG_COND_LTU; 8624fe9533aSRichard Henderson ext_uns = true; 863b2167459SRichard Henderson break; 864b2167459SRichard Henderson case 5: /* <<= / >> */ 8654fe9533aSRichard Henderson tc = TCG_COND_LEU; 8664fe9533aSRichard Henderson ext_uns = true; 867b2167459SRichard Henderson break; 868b2167459SRichard Henderson default: 869a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 870b2167459SRichard Henderson } 871b2167459SRichard Henderson 8724fe9533aSRichard Henderson if (cf & 1) { 8734fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8744fe9533aSRichard Henderson } 8754fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 8764fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 8774fe9533aSRichard Henderson TCGv_reg t2 = tcg_temp_new(); 8784fe9533aSRichard Henderson 8794fe9533aSRichard Henderson if (ext_uns) { 8804fe9533aSRichard Henderson tcg_gen_ext32u_reg(t1, in1); 8814fe9533aSRichard Henderson tcg_gen_ext32u_reg(t2, in2); 8824fe9533aSRichard Henderson } else { 8834fe9533aSRichard Henderson tcg_gen_ext32s_reg(t1, in1); 8844fe9533aSRichard Henderson tcg_gen_ext32s_reg(t2, in2); 8854fe9533aSRichard Henderson } 8864fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8874fe9533aSRichard Henderson } 8884fe9533aSRichard Henderson return cond_make(tc, in1, in2); 889b2167459SRichard Henderson } 890b2167459SRichard Henderson 891df0232feSRichard Henderson /* 892df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 893df0232feSRichard Henderson * computed, and use of them is undefined. 894df0232feSRichard Henderson * 895df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 896df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 897df0232feSRichard Henderson * how cases c={2,3} are treated. 898df0232feSRichard Henderson */ 899b2167459SRichard Henderson 900b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 901b5af8423SRichard Henderson TCGv_reg res) 902b2167459SRichard Henderson { 903b5af8423SRichard Henderson TCGCond tc; 904b5af8423SRichard Henderson bool ext_uns; 905a751eb31SRichard Henderson 906df0232feSRichard Henderson switch (cf) { 907df0232feSRichard Henderson case 0: /* never */ 908df0232feSRichard Henderson case 9: /* undef, C */ 909df0232feSRichard Henderson case 11: /* undef, C & !Z */ 910df0232feSRichard Henderson case 12: /* undef, V */ 911df0232feSRichard Henderson return cond_make_f(); 912df0232feSRichard Henderson 913df0232feSRichard Henderson case 1: /* true */ 914df0232feSRichard Henderson case 8: /* undef, !C */ 915df0232feSRichard Henderson case 10: /* undef, !C | Z */ 916df0232feSRichard Henderson case 13: /* undef, !V */ 917df0232feSRichard Henderson return cond_make_t(); 918df0232feSRichard Henderson 919df0232feSRichard Henderson case 2: /* == */ 920b5af8423SRichard Henderson tc = TCG_COND_EQ; 921b5af8423SRichard Henderson ext_uns = true; 922b5af8423SRichard Henderson break; 923df0232feSRichard Henderson case 3: /* <> */ 924b5af8423SRichard Henderson tc = TCG_COND_NE; 925b5af8423SRichard Henderson ext_uns = true; 926b5af8423SRichard Henderson break; 927df0232feSRichard Henderson case 4: /* < */ 928b5af8423SRichard Henderson tc = TCG_COND_LT; 929b5af8423SRichard Henderson ext_uns = false; 930b5af8423SRichard Henderson break; 931df0232feSRichard Henderson case 5: /* >= */ 932b5af8423SRichard Henderson tc = TCG_COND_GE; 933b5af8423SRichard Henderson ext_uns = false; 934b5af8423SRichard Henderson break; 935df0232feSRichard Henderson case 6: /* <= */ 936b5af8423SRichard Henderson tc = TCG_COND_LE; 937b5af8423SRichard Henderson ext_uns = false; 938b5af8423SRichard Henderson break; 939df0232feSRichard Henderson case 7: /* > */ 940b5af8423SRichard Henderson tc = TCG_COND_GT; 941b5af8423SRichard Henderson ext_uns = false; 942b5af8423SRichard Henderson break; 943df0232feSRichard Henderson 944df0232feSRichard Henderson case 14: /* OD */ 945df0232feSRichard Henderson case 15: /* EV */ 946a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 947df0232feSRichard Henderson 948df0232feSRichard Henderson default: 949df0232feSRichard Henderson g_assert_not_reached(); 950b2167459SRichard Henderson } 951b5af8423SRichard Henderson 952b5af8423SRichard Henderson if (cond_need_ext(ctx, d)) { 953b5af8423SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 954b5af8423SRichard Henderson 955b5af8423SRichard Henderson if (ext_uns) { 956b5af8423SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 957b5af8423SRichard Henderson } else { 958b5af8423SRichard Henderson tcg_gen_ext32s_reg(tmp, res); 959b5af8423SRichard Henderson } 960b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 961b5af8423SRichard Henderson } 962b5af8423SRichard Henderson return cond_make_0(tc, res); 963b2167459SRichard Henderson } 964b2167459SRichard Henderson 96598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 96698cd9ca7SRichard Henderson 9674fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9684fa52edfSRichard Henderson TCGv_reg res) 96998cd9ca7SRichard Henderson { 97098cd9ca7SRichard Henderson unsigned c, f; 97198cd9ca7SRichard Henderson 97298cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 97398cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 97498cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 97598cd9ca7SRichard Henderson c = orig & 3; 97698cd9ca7SRichard Henderson if (c == 3) { 97798cd9ca7SRichard Henderson c = 7; 97898cd9ca7SRichard Henderson } 97998cd9ca7SRichard Henderson f = (orig & 4) / 4; 98098cd9ca7SRichard Henderson 981b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 98298cd9ca7SRichard Henderson } 98398cd9ca7SRichard Henderson 984b2167459SRichard Henderson /* Similar, but for unit conditions. */ 985b2167459SRichard Henderson 98659963d8fSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_reg res, 987eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 988b2167459SRichard Henderson { 989b2167459SRichard Henderson DisasCond cond; 990eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 991*c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 992b2167459SRichard Henderson 993b2167459SRichard Henderson if (cf & 8) { 994b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 995b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 996b2167459SRichard Henderson * leaves us with carry bits spread across two words. 997b2167459SRichard Henderson */ 998b2167459SRichard Henderson cb = tcg_temp_new(); 999b2167459SRichard Henderson tmp = tcg_temp_new(); 1000eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1001eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1002eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1003eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1004b2167459SRichard Henderson } 1005b2167459SRichard Henderson 1006b2167459SRichard Henderson switch (cf >> 1) { 1007b2167459SRichard Henderson case 0: /* never / TR */ 1008b2167459SRichard Henderson case 1: /* undefined */ 1009b2167459SRichard Henderson case 5: /* undefined */ 1010b2167459SRichard Henderson cond = cond_make_f(); 1011b2167459SRichard Henderson break; 1012b2167459SRichard Henderson 1013b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1014b2167459SRichard Henderson /* See hasless(v,1) from 1015b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1016b2167459SRichard Henderson */ 1017b2167459SRichard Henderson tmp = tcg_temp_new(); 101859963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x01010101u); 1019eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 102059963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80808080u); 1021b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1022b2167459SRichard Henderson break; 1023b2167459SRichard Henderson 1024b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1025b2167459SRichard Henderson tmp = tcg_temp_new(); 102659963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x00010001u); 1027eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 102859963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80008000u); 1029b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1030b2167459SRichard Henderson break; 1031b2167459SRichard Henderson 1032b2167459SRichard Henderson case 4: /* SDC / NDC */ 103359963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x88888888u); 1034b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1035b2167459SRichard Henderson break; 1036b2167459SRichard Henderson 1037b2167459SRichard Henderson case 6: /* SBC / NBC */ 103859963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80808080u); 1039b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1040b2167459SRichard Henderson break; 1041b2167459SRichard Henderson 1042b2167459SRichard Henderson case 7: /* SHC / NHC */ 104359963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80008000u); 1044b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1045b2167459SRichard Henderson break; 1046b2167459SRichard Henderson 1047b2167459SRichard Henderson default: 1048b2167459SRichard Henderson g_assert_not_reached(); 1049b2167459SRichard Henderson } 1050b2167459SRichard Henderson if (cf & 1) { 1051b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1052b2167459SRichard Henderson } 1053b2167459SRichard Henderson 1054b2167459SRichard Henderson return cond; 1055b2167459SRichard Henderson } 1056b2167459SRichard Henderson 105772ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 105872ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 105972ca8753SRichard Henderson { 106072ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 106172ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 106272ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 106372ca8753SRichard Henderson return t; 106472ca8753SRichard Henderson } 106572ca8753SRichard Henderson return cb_msb; 106672ca8753SRichard Henderson } 106772ca8753SRichard Henderson 106872ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 106972ca8753SRichard Henderson { 107072ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 107172ca8753SRichard Henderson } 107272ca8753SRichard Henderson 1073b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1074eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1075eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1076b2167459SRichard Henderson { 1077e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1078eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1079b2167459SRichard Henderson 1080eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1081eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1082eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1083b2167459SRichard Henderson 1084b2167459SRichard Henderson return sv; 1085b2167459SRichard Henderson } 1086b2167459SRichard Henderson 1087b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1088eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1089eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1090b2167459SRichard Henderson { 1091e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1092eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1093b2167459SRichard Henderson 1094eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1095eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1096eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson return sv; 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson 110131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1102eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1103faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1104b2167459SRichard Henderson { 1105bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1106b2167459SRichard Henderson unsigned c = cf >> 1; 1107b2167459SRichard Henderson DisasCond cond; 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson dest = tcg_temp_new(); 1110f764718dSRichard Henderson cb = NULL; 1111f764718dSRichard Henderson cb_msb = NULL; 1112bdcccc17SRichard Henderson cb_cond = NULL; 1113b2167459SRichard Henderson 1114b2167459SRichard Henderson if (shift) { 1115e12c6309SRichard Henderson tmp = tcg_temp_new(); 1116eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1117b2167459SRichard Henderson in1 = tmp; 1118b2167459SRichard Henderson } 1119b2167459SRichard Henderson 1120b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 112129dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1122e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1123bdcccc17SRichard Henderson cb = tcg_temp_new(); 1124bdcccc17SRichard Henderson 1125eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1126b2167459SRichard Henderson if (is_c) { 1127bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1128bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1129b2167459SRichard Henderson } 1130eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1131eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1132bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1133bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1134b2167459SRichard Henderson } 1135b2167459SRichard Henderson } else { 1136eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1137b2167459SRichard Henderson if (is_c) { 1138bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1139b2167459SRichard Henderson } 1140b2167459SRichard Henderson } 1141b2167459SRichard Henderson 1142b2167459SRichard Henderson /* Compute signed overflow if required. */ 1143f764718dSRichard Henderson sv = NULL; 1144b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1145b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1146b2167459SRichard Henderson if (is_tsv) { 1147b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1148ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1149b2167459SRichard Henderson } 1150b2167459SRichard Henderson } 1151b2167459SRichard Henderson 1152b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1153a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1154b2167459SRichard Henderson if (is_tc) { 1155b2167459SRichard Henderson tmp = tcg_temp_new(); 1156eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1157ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson 1160b2167459SRichard Henderson /* Write back the result. */ 1161b2167459SRichard Henderson if (!is_l) { 1162b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1163b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1164b2167459SRichard Henderson } 1165b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1166b2167459SRichard Henderson 1167b2167459SRichard Henderson /* Install the new nullification. */ 1168b2167459SRichard Henderson cond_free(&ctx->null_cond); 1169b2167459SRichard Henderson ctx->null_cond = cond; 1170b2167459SRichard Henderson } 1171b2167459SRichard Henderson 1172faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 11730c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11740c982a28SRichard Henderson { 11750c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11760c982a28SRichard Henderson 11770c982a28SRichard Henderson if (a->cf) { 11780c982a28SRichard Henderson nullify_over(ctx); 11790c982a28SRichard Henderson } 11800c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11810c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1182faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1183faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 11840c982a28SRichard Henderson return nullify_end(ctx); 11850c982a28SRichard Henderson } 11860c982a28SRichard Henderson 11870588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11880588e061SRichard Henderson bool is_tsv, bool is_tc) 11890588e061SRichard Henderson { 11900588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11910588e061SRichard Henderson 11920588e061SRichard Henderson if (a->cf) { 11930588e061SRichard Henderson nullify_over(ctx); 11940588e061SRichard Henderson } 1195d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 11960588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1197faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1198faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 11990588e061SRichard Henderson return nullify_end(ctx); 12000588e061SRichard Henderson } 12010588e061SRichard Henderson 120231234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1203eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 120463c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1205b2167459SRichard Henderson { 1206eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1207b2167459SRichard Henderson unsigned c = cf >> 1; 1208b2167459SRichard Henderson DisasCond cond; 1209b2167459SRichard Henderson 1210b2167459SRichard Henderson dest = tcg_temp_new(); 1211b2167459SRichard Henderson cb = tcg_temp_new(); 1212b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1213b2167459SRichard Henderson 121429dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1215b2167459SRichard Henderson if (is_b) { 1216b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1217eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1218bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1219eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1220eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1221eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1222b2167459SRichard Henderson } else { 1223bdcccc17SRichard Henderson /* 1224bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1225bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1226bdcccc17SRichard Henderson */ 1227bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1228bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1229eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1230eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1231b2167459SRichard Henderson } 1232b2167459SRichard Henderson 1233b2167459SRichard Henderson /* Compute signed overflow if required. */ 1234f764718dSRichard Henderson sv = NULL; 1235b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1236b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1237b2167459SRichard Henderson if (is_tsv) { 1238ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1239b2167459SRichard Henderson } 1240b2167459SRichard Henderson } 1241b2167459SRichard Henderson 1242b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1243b2167459SRichard Henderson if (!is_b) { 12444fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1245b2167459SRichard Henderson } else { 1246a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1247b2167459SRichard Henderson } 1248b2167459SRichard Henderson 1249b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1250b2167459SRichard Henderson if (is_tc) { 1251b2167459SRichard Henderson tmp = tcg_temp_new(); 1252eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1253ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1254b2167459SRichard Henderson } 1255b2167459SRichard Henderson 1256b2167459SRichard Henderson /* Write back the result. */ 1257b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1258b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1259b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1260b2167459SRichard Henderson 1261b2167459SRichard Henderson /* Install the new nullification. */ 1262b2167459SRichard Henderson cond_free(&ctx->null_cond); 1263b2167459SRichard Henderson ctx->null_cond = cond; 1264b2167459SRichard Henderson } 1265b2167459SRichard Henderson 126663c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12670c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12680c982a28SRichard Henderson { 12690c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12700c982a28SRichard Henderson 12710c982a28SRichard Henderson if (a->cf) { 12720c982a28SRichard Henderson nullify_over(ctx); 12730c982a28SRichard Henderson } 12740c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12750c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 127663c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12770c982a28SRichard Henderson return nullify_end(ctx); 12780c982a28SRichard Henderson } 12790c982a28SRichard Henderson 12800588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12810588e061SRichard Henderson { 12820588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12830588e061SRichard Henderson 12840588e061SRichard Henderson if (a->cf) { 12850588e061SRichard Henderson nullify_over(ctx); 12860588e061SRichard Henderson } 1287d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12880588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 128963c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 129063c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 12910588e061SRichard Henderson return nullify_end(ctx); 12920588e061SRichard Henderson } 12930588e061SRichard Henderson 129431234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1295345aa35fSRichard Henderson TCGv_reg in2, unsigned cf, bool d) 1296b2167459SRichard Henderson { 1297eaa3783bSRichard Henderson TCGv_reg dest, sv; 1298b2167459SRichard Henderson DisasCond cond; 1299b2167459SRichard Henderson 1300b2167459SRichard Henderson dest = tcg_temp_new(); 1301eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1302b2167459SRichard Henderson 1303b2167459SRichard Henderson /* Compute signed overflow if required. */ 1304f764718dSRichard Henderson sv = NULL; 1305b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1306b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson 1309b2167459SRichard Henderson /* Form the condition for the compare. */ 13104fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1311b2167459SRichard Henderson 1312b2167459SRichard Henderson /* Clear. */ 1313eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1314b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1315b2167459SRichard Henderson 1316b2167459SRichard Henderson /* Install the new nullification. */ 1317b2167459SRichard Henderson cond_free(&ctx->null_cond); 1318b2167459SRichard Henderson ctx->null_cond = cond; 1319b2167459SRichard Henderson } 1320b2167459SRichard Henderson 132131234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1322fa8e3bedSRichard Henderson TCGv_reg in2, unsigned cf, bool d, 1323eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1324b2167459SRichard Henderson { 1325eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1326b2167459SRichard Henderson 1327b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1328b2167459SRichard Henderson fn(dest, in1, in2); 1329b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson /* Install the new nullification. */ 1332b2167459SRichard Henderson cond_free(&ctx->null_cond); 1333b2167459SRichard Henderson if (cf) { 1334b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1335b2167459SRichard Henderson } 1336b2167459SRichard Henderson } 1337b2167459SRichard Henderson 1338fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13390c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13400c982a28SRichard Henderson { 13410c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13420c982a28SRichard Henderson 13430c982a28SRichard Henderson if (a->cf) { 13440c982a28SRichard Henderson nullify_over(ctx); 13450c982a28SRichard Henderson } 13460c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13470c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1348fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13490c982a28SRichard Henderson return nullify_end(ctx); 13500c982a28SRichard Henderson } 13510c982a28SRichard Henderson 135231234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1353af240753SRichard Henderson TCGv_reg in2, unsigned cf, bool d, bool is_tc, 1354eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1355b2167459SRichard Henderson { 1356eaa3783bSRichard Henderson TCGv_reg dest; 1357b2167459SRichard Henderson DisasCond cond; 1358b2167459SRichard Henderson 1359b2167459SRichard Henderson if (cf == 0) { 1360b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1361b2167459SRichard Henderson fn(dest, in1, in2); 1362b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1363b2167459SRichard Henderson cond_free(&ctx->null_cond); 1364b2167459SRichard Henderson } else { 1365b2167459SRichard Henderson dest = tcg_temp_new(); 1366b2167459SRichard Henderson fn(dest, in1, in2); 1367b2167459SRichard Henderson 136859963d8fSRichard Henderson cond = do_unit_cond(cf, d, dest, in1, in2); 1369b2167459SRichard Henderson 1370b2167459SRichard Henderson if (is_tc) { 1371eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1372eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1373ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1374b2167459SRichard Henderson } 1375b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1376b2167459SRichard Henderson 1377b2167459SRichard Henderson cond_free(&ctx->null_cond); 1378b2167459SRichard Henderson ctx->null_cond = cond; 1379b2167459SRichard Henderson } 1380b2167459SRichard Henderson } 1381b2167459SRichard Henderson 138286f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13838d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13848d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13858d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13868d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 138786f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 138886f8d05fSRichard Henderson { 138986f8d05fSRichard Henderson TCGv_ptr ptr; 139086f8d05fSRichard Henderson TCGv_reg tmp; 139186f8d05fSRichard Henderson TCGv_i64 spc; 139286f8d05fSRichard Henderson 139386f8d05fSRichard Henderson if (sp != 0) { 13948d6ae7fbSRichard Henderson if (sp < 0) { 13958d6ae7fbSRichard Henderson sp = ~sp; 13968d6ae7fbSRichard Henderson } 1397a6779861SRichard Henderson spc = tcg_temp_new_tl(); 13988d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13998d6ae7fbSRichard Henderson return spc; 140086f8d05fSRichard Henderson } 1401494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1402494737b7SRichard Henderson return cpu_srH; 1403494737b7SRichard Henderson } 140486f8d05fSRichard Henderson 140586f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 140686f8d05fSRichard Henderson tmp = tcg_temp_new(); 1407a6779861SRichard Henderson spc = tcg_temp_new_tl(); 140886f8d05fSRichard Henderson 1409698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1410698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 141186f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 141286f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 141386f8d05fSRichard Henderson 1414ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 141586f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 141686f8d05fSRichard Henderson 141786f8d05fSRichard Henderson return spc; 141886f8d05fSRichard Henderson } 141986f8d05fSRichard Henderson #endif 142086f8d05fSRichard Henderson 142186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 1422*c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 142386f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 142486f8d05fSRichard Henderson { 142586f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 142686f8d05fSRichard Henderson TCGv_reg ofs; 1427698240d1SRichard Henderson TCGv_tl addr; 142886f8d05fSRichard Henderson 142986f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 143086f8d05fSRichard Henderson if (rx) { 1431e12c6309SRichard Henderson ofs = tcg_temp_new(); 143286f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 143386f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 143486f8d05fSRichard Henderson } else if (disp || modify) { 1435e12c6309SRichard Henderson ofs = tcg_temp_new(); 143686f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 143786f8d05fSRichard Henderson } else { 143886f8d05fSRichard Henderson ofs = base; 143986f8d05fSRichard Henderson } 144086f8d05fSRichard Henderson 144186f8d05fSRichard Henderson *pofs = ofs; 1442698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 144386f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1444698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1445698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 144686f8d05fSRichard Henderson if (!is_phys) { 144786f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 144886f8d05fSRichard Henderson } 144986f8d05fSRichard Henderson #endif 145086f8d05fSRichard Henderson } 145186f8d05fSRichard Henderson 145296d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 145396d6407fSRichard Henderson * < 0 for pre-modify, 145496d6407fSRichard Henderson * > 0 for post-modify, 145596d6407fSRichard Henderson * = 0 for no base register update. 145696d6407fSRichard Henderson */ 145796d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1458*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 145914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146096d6407fSRichard Henderson { 146186f8d05fSRichard Henderson TCGv_reg ofs; 146286f8d05fSRichard Henderson TCGv_tl addr; 146396d6407fSRichard Henderson 146496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146696d6407fSRichard Henderson 146786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1469c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147086f8d05fSRichard Henderson if (modify) { 147186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147296d6407fSRichard Henderson } 147396d6407fSRichard Henderson } 147496d6407fSRichard Henderson 147596d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1476*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 147714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147896d6407fSRichard Henderson { 147986f8d05fSRichard Henderson TCGv_reg ofs; 148086f8d05fSRichard Henderson TCGv_tl addr; 148196d6407fSRichard Henderson 148296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148496d6407fSRichard Henderson 148586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1487217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148886f8d05fSRichard Henderson if (modify) { 148986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149096d6407fSRichard Henderson } 149196d6407fSRichard Henderson } 149296d6407fSRichard Henderson 149396d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1494*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 149514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149696d6407fSRichard Henderson { 149786f8d05fSRichard Henderson TCGv_reg ofs; 149886f8d05fSRichard Henderson TCGv_tl addr; 149996d6407fSRichard Henderson 150096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150296d6407fSRichard Henderson 150386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1505217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 150686f8d05fSRichard Henderson if (modify) { 150786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150896d6407fSRichard Henderson } 150996d6407fSRichard Henderson } 151096d6407fSRichard Henderson 151196d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1512*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 151314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 151496d6407fSRichard Henderson { 151586f8d05fSRichard Henderson TCGv_reg ofs; 151686f8d05fSRichard Henderson TCGv_tl addr; 151796d6407fSRichard Henderson 151896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152096d6407fSRichard Henderson 152186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1523217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 152486f8d05fSRichard Henderson if (modify) { 152586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152696d6407fSRichard Henderson } 152796d6407fSRichard Henderson } 152896d6407fSRichard Henderson 1529eaa3783bSRichard Henderson #define do_load_reg do_load_64 1530eaa3783bSRichard Henderson #define do_store_reg do_store_64 153196d6407fSRichard Henderson 15321cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1533*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 153414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153596d6407fSRichard Henderson { 1536eaa3783bSRichard Henderson TCGv_reg dest; 153796d6407fSRichard Henderson 153896d6407fSRichard Henderson nullify_over(ctx); 153996d6407fSRichard Henderson 154096d6407fSRichard Henderson if (modify == 0) { 154196d6407fSRichard Henderson /* No base register update. */ 154296d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 154396d6407fSRichard Henderson } else { 154496d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1545e12c6309SRichard Henderson dest = tcg_temp_new(); 154696d6407fSRichard Henderson } 154786f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 154896d6407fSRichard Henderson save_gpr(ctx, rt, dest); 154996d6407fSRichard Henderson 15501cd012a5SRichard Henderson return nullify_end(ctx); 155196d6407fSRichard Henderson } 155296d6407fSRichard Henderson 1553740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1554*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 155586f8d05fSRichard Henderson unsigned sp, int modify) 155696d6407fSRichard Henderson { 155796d6407fSRichard Henderson TCGv_i32 tmp; 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson nullify_over(ctx); 156096d6407fSRichard Henderson 156196d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 156286f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 156396d6407fSRichard Henderson save_frw_i32(rt, tmp); 156496d6407fSRichard Henderson 156596d6407fSRichard Henderson if (rt == 0) { 1566ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 156796d6407fSRichard Henderson } 156896d6407fSRichard Henderson 1569740038d7SRichard Henderson return nullify_end(ctx); 157096d6407fSRichard Henderson } 157196d6407fSRichard Henderson 1572740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1573740038d7SRichard Henderson { 1574740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1575740038d7SRichard Henderson a->disp, a->sp, a->m); 1576740038d7SRichard Henderson } 1577740038d7SRichard Henderson 1578740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1579*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 158086f8d05fSRichard Henderson unsigned sp, int modify) 158196d6407fSRichard Henderson { 158296d6407fSRichard Henderson TCGv_i64 tmp; 158396d6407fSRichard Henderson 158496d6407fSRichard Henderson nullify_over(ctx); 158596d6407fSRichard Henderson 158696d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1587fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 158896d6407fSRichard Henderson save_frd(rt, tmp); 158996d6407fSRichard Henderson 159096d6407fSRichard Henderson if (rt == 0) { 1591ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 159296d6407fSRichard Henderson } 159396d6407fSRichard Henderson 1594740038d7SRichard Henderson return nullify_end(ctx); 1595740038d7SRichard Henderson } 1596740038d7SRichard Henderson 1597740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1598740038d7SRichard Henderson { 1599740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1600740038d7SRichard Henderson a->disp, a->sp, a->m); 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson 16031cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1604*c53e401eSRichard Henderson int64_t disp, unsigned sp, 160514776ab5STony Nguyen int modify, MemOp mop) 160696d6407fSRichard Henderson { 160796d6407fSRichard Henderson nullify_over(ctx); 160886f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16091cd012a5SRichard Henderson return nullify_end(ctx); 161096d6407fSRichard Henderson } 161196d6407fSRichard Henderson 1612740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1613*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 161486f8d05fSRichard Henderson unsigned sp, int modify) 161596d6407fSRichard Henderson { 161696d6407fSRichard Henderson TCGv_i32 tmp; 161796d6407fSRichard Henderson 161896d6407fSRichard Henderson nullify_over(ctx); 161996d6407fSRichard Henderson 162096d6407fSRichard Henderson tmp = load_frw_i32(rt); 162186f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 162296d6407fSRichard Henderson 1623740038d7SRichard Henderson return nullify_end(ctx); 162496d6407fSRichard Henderson } 162596d6407fSRichard Henderson 1626740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1627740038d7SRichard Henderson { 1628740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1629740038d7SRichard Henderson a->disp, a->sp, a->m); 1630740038d7SRichard Henderson } 1631740038d7SRichard Henderson 1632740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1633*c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 163486f8d05fSRichard Henderson unsigned sp, int modify) 163596d6407fSRichard Henderson { 163696d6407fSRichard Henderson TCGv_i64 tmp; 163796d6407fSRichard Henderson 163896d6407fSRichard Henderson nullify_over(ctx); 163996d6407fSRichard Henderson 164096d6407fSRichard Henderson tmp = load_frd(rt); 1641fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 164296d6407fSRichard Henderson 1643740038d7SRichard Henderson return nullify_end(ctx); 1644740038d7SRichard Henderson } 1645740038d7SRichard Henderson 1646740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1647740038d7SRichard Henderson { 1648740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1649740038d7SRichard Henderson a->disp, a->sp, a->m); 165096d6407fSRichard Henderson } 165196d6407fSRichard Henderson 16521ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1653ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1654ebe9383cSRichard Henderson { 1655ebe9383cSRichard Henderson TCGv_i32 tmp; 1656ebe9383cSRichard Henderson 1657ebe9383cSRichard Henderson nullify_over(ctx); 1658ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1659ebe9383cSRichard Henderson 1660ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1661ebe9383cSRichard Henderson 1662ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16631ca74648SRichard Henderson return nullify_end(ctx); 1664ebe9383cSRichard Henderson } 1665ebe9383cSRichard Henderson 16661ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1667ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1668ebe9383cSRichard Henderson { 1669ebe9383cSRichard Henderson TCGv_i32 dst; 1670ebe9383cSRichard Henderson TCGv_i64 src; 1671ebe9383cSRichard Henderson 1672ebe9383cSRichard Henderson nullify_over(ctx); 1673ebe9383cSRichard Henderson src = load_frd(ra); 1674ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1675ebe9383cSRichard Henderson 1676ad75a51eSRichard Henderson func(dst, tcg_env, src); 1677ebe9383cSRichard Henderson 1678ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16791ca74648SRichard Henderson return nullify_end(ctx); 1680ebe9383cSRichard Henderson } 1681ebe9383cSRichard Henderson 16821ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1683ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1684ebe9383cSRichard Henderson { 1685ebe9383cSRichard Henderson TCGv_i64 tmp; 1686ebe9383cSRichard Henderson 1687ebe9383cSRichard Henderson nullify_over(ctx); 1688ebe9383cSRichard Henderson tmp = load_frd0(ra); 1689ebe9383cSRichard Henderson 1690ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1691ebe9383cSRichard Henderson 1692ebe9383cSRichard Henderson save_frd(rt, tmp); 16931ca74648SRichard Henderson return nullify_end(ctx); 1694ebe9383cSRichard Henderson } 1695ebe9383cSRichard Henderson 16961ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1697ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1698ebe9383cSRichard Henderson { 1699ebe9383cSRichard Henderson TCGv_i32 src; 1700ebe9383cSRichard Henderson TCGv_i64 dst; 1701ebe9383cSRichard Henderson 1702ebe9383cSRichard Henderson nullify_over(ctx); 1703ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1704ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1705ebe9383cSRichard Henderson 1706ad75a51eSRichard Henderson func(dst, tcg_env, src); 1707ebe9383cSRichard Henderson 1708ebe9383cSRichard Henderson save_frd(rt, dst); 17091ca74648SRichard Henderson return nullify_end(ctx); 1710ebe9383cSRichard Henderson } 1711ebe9383cSRichard Henderson 17121ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1713ebe9383cSRichard Henderson unsigned ra, unsigned rb, 171431234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1715ebe9383cSRichard Henderson { 1716ebe9383cSRichard Henderson TCGv_i32 a, b; 1717ebe9383cSRichard Henderson 1718ebe9383cSRichard Henderson nullify_over(ctx); 1719ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1720ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1721ebe9383cSRichard Henderson 1722ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1723ebe9383cSRichard Henderson 1724ebe9383cSRichard Henderson save_frw_i32(rt, a); 17251ca74648SRichard Henderson return nullify_end(ctx); 1726ebe9383cSRichard Henderson } 1727ebe9383cSRichard Henderson 17281ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1729ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173031234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1731ebe9383cSRichard Henderson { 1732ebe9383cSRichard Henderson TCGv_i64 a, b; 1733ebe9383cSRichard Henderson 1734ebe9383cSRichard Henderson nullify_over(ctx); 1735ebe9383cSRichard Henderson a = load_frd0(ra); 1736ebe9383cSRichard Henderson b = load_frd0(rb); 1737ebe9383cSRichard Henderson 1738ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1739ebe9383cSRichard Henderson 1740ebe9383cSRichard Henderson save_frd(rt, a); 17411ca74648SRichard Henderson return nullify_end(ctx); 1742ebe9383cSRichard Henderson } 1743ebe9383cSRichard Henderson 174498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 174598cd9ca7SRichard Henderson have already had nullification handled. */ 1746*c53e401eSRichard Henderson static bool do_dbranch(DisasContext *ctx, uint64_t dest, 174798cd9ca7SRichard Henderson unsigned link, bool is_n) 174898cd9ca7SRichard Henderson { 174998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 175098cd9ca7SRichard Henderson if (link != 0) { 1751741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175298cd9ca7SRichard Henderson } 175398cd9ca7SRichard Henderson ctx->iaoq_n = dest; 175498cd9ca7SRichard Henderson if (is_n) { 175598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 175698cd9ca7SRichard Henderson } 175798cd9ca7SRichard Henderson } else { 175898cd9ca7SRichard Henderson nullify_over(ctx); 175998cd9ca7SRichard Henderson 176098cd9ca7SRichard Henderson if (link != 0) { 1761741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 176298cd9ca7SRichard Henderson } 176398cd9ca7SRichard Henderson 176498cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 176598cd9ca7SRichard Henderson nullify_set(ctx, 0); 176698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 176798cd9ca7SRichard Henderson } else { 176898cd9ca7SRichard Henderson nullify_set(ctx, is_n); 176998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 177098cd9ca7SRichard Henderson } 177198cd9ca7SRichard Henderson 177231234768SRichard Henderson nullify_end(ctx); 177398cd9ca7SRichard Henderson 177498cd9ca7SRichard Henderson nullify_set(ctx, 0); 177598cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 177631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 177798cd9ca7SRichard Henderson } 177801afb7beSRichard Henderson return true; 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson 178198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 178298cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1783*c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 178498cd9ca7SRichard Henderson DisasCond *cond) 178598cd9ca7SRichard Henderson { 1786*c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 178798cd9ca7SRichard Henderson TCGLabel *taken = NULL; 178898cd9ca7SRichard Henderson TCGCond c = cond->c; 178998cd9ca7SRichard Henderson bool n; 179098cd9ca7SRichard Henderson 179198cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 179298cd9ca7SRichard Henderson 179398cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 179498cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 179501afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 179801afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 179998cd9ca7SRichard Henderson } 180098cd9ca7SRichard Henderson 180198cd9ca7SRichard Henderson taken = gen_new_label(); 1802eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 180398cd9ca7SRichard Henderson cond_free(cond); 180498cd9ca7SRichard Henderson 180598cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 180698cd9ca7SRichard Henderson n = is_n && disp < 0; 180798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 180898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1809a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 181098cd9ca7SRichard Henderson } else { 181198cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 181298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 181398cd9ca7SRichard Henderson ctx->null_lab = NULL; 181498cd9ca7SRichard Henderson } 181598cd9ca7SRichard Henderson nullify_set(ctx, n); 1816c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1817c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1818c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1819c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1820c301f34eSRichard Henderson } 1821a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 182298cd9ca7SRichard Henderson } 182398cd9ca7SRichard Henderson 182498cd9ca7SRichard Henderson gen_set_label(taken); 182598cd9ca7SRichard Henderson 182698cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 182798cd9ca7SRichard Henderson n = is_n && disp >= 0; 182898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 182998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1830a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 183198cd9ca7SRichard Henderson } else { 183298cd9ca7SRichard Henderson nullify_set(ctx, n); 1833a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 183498cd9ca7SRichard Henderson } 183598cd9ca7SRichard Henderson 183698cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 183798cd9ca7SRichard Henderson if (ctx->null_lab) { 183898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183998cd9ca7SRichard Henderson ctx->null_lab = NULL; 184031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 184198cd9ca7SRichard Henderson } else { 184231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 184398cd9ca7SRichard Henderson } 184401afb7beSRichard Henderson return true; 184598cd9ca7SRichard Henderson } 184698cd9ca7SRichard Henderson 184798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 184898cd9ca7SRichard Henderson nullification of the branch itself. */ 184901afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 185098cd9ca7SRichard Henderson unsigned link, bool is_n) 185198cd9ca7SRichard Henderson { 1852eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 185398cd9ca7SRichard Henderson TCGCond c; 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 185898cd9ca7SRichard Henderson if (link != 0) { 1859741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 186098cd9ca7SRichard Henderson } 1861e12c6309SRichard Henderson next = tcg_temp_new(); 1862eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 186398cd9ca7SRichard Henderson if (is_n) { 1864c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1865a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1866a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1867a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1868c301f34eSRichard Henderson nullify_set(ctx, 0); 186931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 187001afb7beSRichard Henderson return true; 1871c301f34eSRichard Henderson } 187298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 187398cd9ca7SRichard Henderson } 1874c301f34eSRichard Henderson ctx->iaoq_n = -1; 1875c301f34eSRichard Henderson ctx->iaoq_n_var = next; 187698cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 187798cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 187898cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18794137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 188098cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 188198cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 188298cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 188398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 188498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 188598cd9ca7SRichard Henderson 188698cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 188798cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 188898cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1889a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1890a0180973SRichard Henderson next = tcg_temp_new(); 1891a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 1892a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 189398cd9ca7SRichard Henderson 189498cd9ca7SRichard Henderson nullify_over(ctx); 189598cd9ca7SRichard Henderson if (link != 0) { 18969a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 189798cd9ca7SRichard Henderson } 18987f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 189901afb7beSRichard Henderson return nullify_end(ctx); 190098cd9ca7SRichard Henderson } else { 190198cd9ca7SRichard Henderson c = ctx->null_cond.c; 190298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 190398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 190498cd9ca7SRichard Henderson 190598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1906e12c6309SRichard Henderson next = tcg_temp_new(); 190798cd9ca7SRichard Henderson 1908741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1909eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 191098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 191198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 191298cd9ca7SRichard Henderson 191398cd9ca7SRichard Henderson if (link != 0) { 1914eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 191598cd9ca7SRichard Henderson } 191698cd9ca7SRichard Henderson 191798cd9ca7SRichard Henderson if (is_n) { 191898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 191998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 192098cd9ca7SRichard Henderson to the branch. */ 1921eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 192298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 192398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 192498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 192598cd9ca7SRichard Henderson } else { 192698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 192798cd9ca7SRichard Henderson } 192898cd9ca7SRichard Henderson } 192901afb7beSRichard Henderson return true; 193098cd9ca7SRichard Henderson } 193198cd9ca7SRichard Henderson 1932660eefe1SRichard Henderson /* Implement 1933660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1934660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1935660eefe1SRichard Henderson * else 1936660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1937660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1938660eefe1SRichard Henderson */ 1939660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1940660eefe1SRichard Henderson { 1941660eefe1SRichard Henderson TCGv_reg dest; 1942660eefe1SRichard Henderson switch (ctx->privilege) { 1943660eefe1SRichard Henderson case 0: 1944660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1945660eefe1SRichard Henderson return offset; 1946660eefe1SRichard Henderson case 3: 1947993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1948e12c6309SRichard Henderson dest = tcg_temp_new(); 1949660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1950660eefe1SRichard Henderson break; 1951660eefe1SRichard Henderson default: 1952e12c6309SRichard Henderson dest = tcg_temp_new(); 1953660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1954660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1955660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1956660eefe1SRichard Henderson break; 1957660eefe1SRichard Henderson } 1958660eefe1SRichard Henderson return dest; 1959660eefe1SRichard Henderson } 1960660eefe1SRichard Henderson 1961ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19627ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19637ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19647ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19657ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19667ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19677ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19687ad439dfSRichard Henderson aforementioned BE. */ 196931234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19707ad439dfSRichard Henderson { 1971a0180973SRichard Henderson TCGv_reg tmp; 1972a0180973SRichard Henderson 19737ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19747ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19758b81968cSMichael Tokarev next insn within the privileged page. */ 19767ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19777ad439dfSRichard Henderson case TCG_COND_NEVER: 19787ad439dfSRichard Henderson break; 19797ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1980eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19817ad439dfSRichard Henderson goto do_sigill; 19827ad439dfSRichard Henderson default: 19837ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19847ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19857ad439dfSRichard Henderson g_assert_not_reached(); 19867ad439dfSRichard Henderson } 19877ad439dfSRichard Henderson 19887ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19897ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19907ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19917ad439dfSRichard Henderson under such conditions. */ 19927ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19937ad439dfSRichard Henderson goto do_sigill; 19947ad439dfSRichard Henderson } 19957ad439dfSRichard Henderson 1996ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19977ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19982986721dSRichard Henderson gen_excp_1(EXCP_IMP); 199931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200031234768SRichard Henderson break; 20017ad439dfSRichard Henderson 20027ad439dfSRichard Henderson case 0xb0: /* LWS */ 20037ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 200431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200531234768SRichard Henderson break; 20067ad439dfSRichard Henderson 20077ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2008ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2009a0180973SRichard Henderson tmp = tcg_temp_new(); 2010a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2011a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2012a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2013a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 201431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 201531234768SRichard Henderson break; 20167ad439dfSRichard Henderson 20177ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20187ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 201931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202031234768SRichard Henderson break; 20217ad439dfSRichard Henderson 20227ad439dfSRichard Henderson default: 20237ad439dfSRichard Henderson do_sigill: 20242986721dSRichard Henderson gen_excp_1(EXCP_ILL); 202531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202631234768SRichard Henderson break; 20277ad439dfSRichard Henderson } 20287ad439dfSRichard Henderson } 2029ba1d0b44SRichard Henderson #endif 20307ad439dfSRichard Henderson 2031deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2032b2167459SRichard Henderson { 2033b2167459SRichard Henderson cond_free(&ctx->null_cond); 203431234768SRichard Henderson return true; 2035b2167459SRichard Henderson } 2036b2167459SRichard Henderson 203740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 203898a9cb79SRichard Henderson { 203931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 204098a9cb79SRichard Henderson } 204198a9cb79SRichard Henderson 2042e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 204398a9cb79SRichard Henderson { 204498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 204598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 204698a9cb79SRichard Henderson 204798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204831234768SRichard Henderson return true; 204998a9cb79SRichard Henderson } 205098a9cb79SRichard Henderson 2051c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 205298a9cb79SRichard Henderson { 2053c603e14aSRichard Henderson unsigned rt = a->t; 2054eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2055eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 205698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 205798a9cb79SRichard Henderson 205898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205931234768SRichard Henderson return true; 206098a9cb79SRichard Henderson } 206198a9cb79SRichard Henderson 2062c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 206398a9cb79SRichard Henderson { 2064c603e14aSRichard Henderson unsigned rt = a->t; 2065c603e14aSRichard Henderson unsigned rs = a->sp; 206633423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 206733423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 206898a9cb79SRichard Henderson 206933423472SRichard Henderson load_spr(ctx, t0, rs); 207033423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 207133423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 207233423472SRichard Henderson 207333423472SRichard Henderson save_gpr(ctx, rt, t1); 207498a9cb79SRichard Henderson 207598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207631234768SRichard Henderson return true; 207798a9cb79SRichard Henderson } 207898a9cb79SRichard Henderson 2079c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 208098a9cb79SRichard Henderson { 2081c603e14aSRichard Henderson unsigned rt = a->t; 2082c603e14aSRichard Henderson unsigned ctl = a->r; 2083eaa3783bSRichard Henderson TCGv_reg tmp; 208498a9cb79SRichard Henderson 208598a9cb79SRichard Henderson switch (ctl) { 208635136a77SRichard Henderson case CR_SAR: 2087c603e14aSRichard Henderson if (a->e == 0) { 208898a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 208998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2090eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 209198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 209235136a77SRichard Henderson goto done; 209398a9cb79SRichard Henderson } 209498a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 209535136a77SRichard Henderson goto done; 209635136a77SRichard Henderson case CR_IT: /* Interval Timer */ 209735136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 209835136a77SRichard Henderson nullify_over(ctx); 209998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2100dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 210149c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 210231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 210349c29d6cSRichard Henderson } else { 210449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 210549c29d6cSRichard Henderson } 210698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 210731234768SRichard Henderson return nullify_end(ctx); 210898a9cb79SRichard Henderson case 26: 210998a9cb79SRichard Henderson case 27: 211098a9cb79SRichard Henderson break; 211198a9cb79SRichard Henderson default: 211298a9cb79SRichard Henderson /* All other control registers are privileged. */ 211335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211435136a77SRichard Henderson break; 211598a9cb79SRichard Henderson } 211698a9cb79SRichard Henderson 2117e12c6309SRichard Henderson tmp = tcg_temp_new(); 2118ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 211935136a77SRichard Henderson save_gpr(ctx, rt, tmp); 212035136a77SRichard Henderson 212135136a77SRichard Henderson done: 212298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212331234768SRichard Henderson return true; 212498a9cb79SRichard Henderson } 212598a9cb79SRichard Henderson 2126c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 212733423472SRichard Henderson { 2128c603e14aSRichard Henderson unsigned rr = a->r; 2129c603e14aSRichard Henderson unsigned rs = a->sp; 213033423472SRichard Henderson TCGv_i64 t64; 213133423472SRichard Henderson 213233423472SRichard Henderson if (rs >= 5) { 213333423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213433423472SRichard Henderson } 213533423472SRichard Henderson nullify_over(ctx); 213633423472SRichard Henderson 213733423472SRichard Henderson t64 = tcg_temp_new_i64(); 213833423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 213933423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 214033423472SRichard Henderson 214133423472SRichard Henderson if (rs >= 4) { 2142ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2143494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 214433423472SRichard Henderson } else { 214533423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 214633423472SRichard Henderson } 214733423472SRichard Henderson 214831234768SRichard Henderson return nullify_end(ctx); 214933423472SRichard Henderson } 215033423472SRichard Henderson 2151c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 215298a9cb79SRichard Henderson { 2153c603e14aSRichard Henderson unsigned ctl = a->t; 21544845f015SSven Schnelle TCGv_reg reg; 2155eaa3783bSRichard Henderson TCGv_reg tmp; 215698a9cb79SRichard Henderson 215735136a77SRichard Henderson if (ctl == CR_SAR) { 21584845f015SSven Schnelle reg = load_gpr(ctx, a->r); 215998a9cb79SRichard Henderson tmp = tcg_temp_new(); 2160f3618f59SHelge Deller tcg_gen_andi_reg(tmp, reg, ctx->is_pa20 ? 63 : 31); 216198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 216298a9cb79SRichard Henderson 216398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 216431234768SRichard Henderson return true; 216598a9cb79SRichard Henderson } 216698a9cb79SRichard Henderson 216735136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 216835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216935136a77SRichard Henderson 2170c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 217135136a77SRichard Henderson nullify_over(ctx); 21724845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21734845f015SSven Schnelle 217435136a77SRichard Henderson switch (ctl) { 217535136a77SRichard Henderson case CR_IT: 2176ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 217735136a77SRichard Henderson break; 21784f5f2548SRichard Henderson case CR_EIRR: 2179ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21804f5f2548SRichard Henderson break; 21814f5f2548SRichard Henderson case CR_EIEM: 2182ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 218331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21844f5f2548SRichard Henderson break; 21854f5f2548SRichard Henderson 218635136a77SRichard Henderson case CR_IIASQ: 218735136a77SRichard Henderson case CR_IIAOQ: 218835136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 218935136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2190e12c6309SRichard Henderson tmp = tcg_temp_new(); 2191ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 219235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2193ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2194ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 219535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 219635136a77SRichard Henderson break; 219735136a77SRichard Henderson 2198d5de20bdSSven Schnelle case CR_PID1: 2199d5de20bdSSven Schnelle case CR_PID2: 2200d5de20bdSSven Schnelle case CR_PID3: 2201d5de20bdSSven Schnelle case CR_PID4: 2202ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2203d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2204ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2205d5de20bdSSven Schnelle #endif 2206d5de20bdSSven Schnelle break; 2207d5de20bdSSven Schnelle 220835136a77SRichard Henderson default: 2209ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 221035136a77SRichard Henderson break; 221135136a77SRichard Henderson } 221231234768SRichard Henderson return nullify_end(ctx); 22134f5f2548SRichard Henderson #endif 221435136a77SRichard Henderson } 221535136a77SRichard Henderson 2216c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 221798a9cb79SRichard Henderson { 2218eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 221998a9cb79SRichard Henderson 2220c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2221f3618f59SHelge Deller tcg_gen_andi_reg(tmp, tmp, ctx->is_pa20 ? 63 : 31); 222298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 222398a9cb79SRichard Henderson 222498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222531234768SRichard Henderson return true; 222698a9cb79SRichard Henderson } 222798a9cb79SRichard Henderson 2228e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 222998a9cb79SRichard Henderson { 2230e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 223198a9cb79SRichard Henderson 22322330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22332330504cSHelge Deller /* We don't implement space registers in user mode. */ 2234eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22352330504cSHelge Deller #else 22362330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22372330504cSHelge Deller 2238e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22392330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22402330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22412330504cSHelge Deller #endif 2242e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 224398a9cb79SRichard Henderson 224498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 224531234768SRichard Henderson return true; 224698a9cb79SRichard Henderson } 224798a9cb79SRichard Henderson 2248e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2249e36f27efSRichard Henderson { 2250e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2251e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2252e1b5a5edSRichard Henderson TCGv_reg tmp; 2253e1b5a5edSRichard Henderson 2254e1b5a5edSRichard Henderson nullify_over(ctx); 2255e1b5a5edSRichard Henderson 2256e12c6309SRichard Henderson tmp = tcg_temp_new(); 2257ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2258e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2259ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2260e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2261e1b5a5edSRichard Henderson 2262e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 226331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 226431234768SRichard Henderson return nullify_end(ctx); 2265e36f27efSRichard Henderson #endif 2266e1b5a5edSRichard Henderson } 2267e1b5a5edSRichard Henderson 2268e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2269e1b5a5edSRichard Henderson { 2270e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2271e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2272e1b5a5edSRichard Henderson TCGv_reg tmp; 2273e1b5a5edSRichard Henderson 2274e1b5a5edSRichard Henderson nullify_over(ctx); 2275e1b5a5edSRichard Henderson 2276e12c6309SRichard Henderson tmp = tcg_temp_new(); 2277ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2278e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2279ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2280e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2281e1b5a5edSRichard Henderson 2282e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 228331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 228431234768SRichard Henderson return nullify_end(ctx); 2285e36f27efSRichard Henderson #endif 2286e1b5a5edSRichard Henderson } 2287e1b5a5edSRichard Henderson 2288c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2289e1b5a5edSRichard Henderson { 2290e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2291c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2292c603e14aSRichard Henderson TCGv_reg tmp, reg; 2293e1b5a5edSRichard Henderson nullify_over(ctx); 2294e1b5a5edSRichard Henderson 2295c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2296e12c6309SRichard Henderson tmp = tcg_temp_new(); 2297ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2298e1b5a5edSRichard Henderson 2299e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 230031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230131234768SRichard Henderson return nullify_end(ctx); 2302c603e14aSRichard Henderson #endif 2303e1b5a5edSRichard Henderson } 2304f49b3537SRichard Henderson 2305e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2306f49b3537SRichard Henderson { 2307f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2308e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2309f49b3537SRichard Henderson nullify_over(ctx); 2310f49b3537SRichard Henderson 2311e36f27efSRichard Henderson if (rfi_r) { 2312ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2313f49b3537SRichard Henderson } else { 2314ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2315f49b3537SRichard Henderson } 231631234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 231707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 231831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2319f49b3537SRichard Henderson 232031234768SRichard Henderson return nullify_end(ctx); 2321e36f27efSRichard Henderson #endif 2322f49b3537SRichard Henderson } 23236210db05SHelge Deller 2324e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2325e36f27efSRichard Henderson { 2326e36f27efSRichard Henderson return do_rfi(ctx, false); 2327e36f27efSRichard Henderson } 2328e36f27efSRichard Henderson 2329e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2330e36f27efSRichard Henderson { 2331e36f27efSRichard Henderson return do_rfi(ctx, true); 2332e36f27efSRichard Henderson } 2333e36f27efSRichard Henderson 233496927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23356210db05SHelge Deller { 23366210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23386210db05SHelge Deller nullify_over(ctx); 2339ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 234031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234131234768SRichard Henderson return nullify_end(ctx); 234296927adbSRichard Henderson #endif 23436210db05SHelge Deller } 234496927adbSRichard Henderson 234596927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 234696927adbSRichard Henderson { 234796927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234896927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 234996927adbSRichard Henderson nullify_over(ctx); 2350ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 235196927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 235296927adbSRichard Henderson return nullify_end(ctx); 235396927adbSRichard Henderson #endif 235496927adbSRichard Henderson } 2355e1b5a5edSRichard Henderson 23564a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23574a4554c6SHelge Deller { 23584a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23594a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23604a4554c6SHelge Deller nullify_over(ctx); 2361ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23624a4554c6SHelge Deller return nullify_end(ctx); 23634a4554c6SHelge Deller #endif 23644a4554c6SHelge Deller } 23654a4554c6SHelge Deller 2366deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 236798a9cb79SRichard Henderson { 2368deee69a1SRichard Henderson if (a->m) { 2369deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2370deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2371deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 237298a9cb79SRichard Henderson 237398a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2374eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2375deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2376deee69a1SRichard Henderson } 237798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 237831234768SRichard Henderson return true; 237998a9cb79SRichard Henderson } 238098a9cb79SRichard Henderson 2381deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 238298a9cb79SRichard Henderson { 238386f8d05fSRichard Henderson TCGv_reg dest, ofs; 2384eed14219SRichard Henderson TCGv_i32 level, want; 238586f8d05fSRichard Henderson TCGv_tl addr; 238698a9cb79SRichard Henderson 238798a9cb79SRichard Henderson nullify_over(ctx); 238898a9cb79SRichard Henderson 2389deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2390deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2391eed14219SRichard Henderson 2392deee69a1SRichard Henderson if (a->imm) { 239329dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 239498a9cb79SRichard Henderson } else { 2395eed14219SRichard Henderson level = tcg_temp_new_i32(); 2396deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2397eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 239898a9cb79SRichard Henderson } 239929dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2400eed14219SRichard Henderson 2401ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2402eed14219SRichard Henderson 2403deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 240431234768SRichard Henderson return nullify_end(ctx); 240598a9cb79SRichard Henderson } 240698a9cb79SRichard Henderson 2407deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24088d6ae7fbSRichard Henderson { 24098577f354SRichard Henderson if (ctx->is_pa20) { 24108577f354SRichard Henderson return false; 24118577f354SRichard Henderson } 2412deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2413deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24148d6ae7fbSRichard Henderson TCGv_tl addr; 24158d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24168d6ae7fbSRichard Henderson 24178d6ae7fbSRichard Henderson nullify_over(ctx); 24188d6ae7fbSRichard Henderson 2419deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2420deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2421deee69a1SRichard Henderson if (a->addr) { 24228577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 24238d6ae7fbSRichard Henderson } else { 24248577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 24258d6ae7fbSRichard Henderson } 24268d6ae7fbSRichard Henderson 242732dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 242832dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 242931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 243031234768SRichard Henderson } 243131234768SRichard Henderson return nullify_end(ctx); 2432deee69a1SRichard Henderson #endif 24338d6ae7fbSRichard Henderson } 243463300a00SRichard Henderson 2435deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 243663300a00SRichard Henderson { 2437deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2438deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 243963300a00SRichard Henderson TCGv_tl addr; 244063300a00SRichard Henderson TCGv_reg ofs; 244163300a00SRichard Henderson 244263300a00SRichard Henderson nullify_over(ctx); 244363300a00SRichard Henderson 2444deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2445deee69a1SRichard Henderson if (a->m) { 2446deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 244763300a00SRichard Henderson } 2448deee69a1SRichard Henderson if (a->local) { 2449ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 245063300a00SRichard Henderson } else { 2451ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 245263300a00SRichard Henderson } 245363300a00SRichard Henderson 245463300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 245532dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 245631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 245731234768SRichard Henderson } 245831234768SRichard Henderson return nullify_end(ctx); 2459deee69a1SRichard Henderson #endif 246063300a00SRichard Henderson } 24612dfcca9fSRichard Henderson 24626797c315SNick Hudson /* 24636797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24646797c315SNick Hudson * See 24656797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24666797c315SNick Hudson * page 13-9 (195/206) 24676797c315SNick Hudson */ 24686797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24696797c315SNick Hudson { 24708577f354SRichard Henderson if (ctx->is_pa20) { 24718577f354SRichard Henderson return false; 24728577f354SRichard Henderson } 24736797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24746797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24756797c315SNick Hudson TCGv_tl addr, atl, stl; 24766797c315SNick Hudson TCGv_reg reg; 24776797c315SNick Hudson 24786797c315SNick Hudson nullify_over(ctx); 24796797c315SNick Hudson 24806797c315SNick Hudson /* 24816797c315SNick Hudson * FIXME: 24826797c315SNick Hudson * if (not (pcxl or pcxl2)) 24836797c315SNick Hudson * return gen_illegal(ctx); 24846797c315SNick Hudson */ 24856797c315SNick Hudson 24866797c315SNick Hudson atl = tcg_temp_new_tl(); 24876797c315SNick Hudson stl = tcg_temp_new_tl(); 24886797c315SNick Hudson addr = tcg_temp_new_tl(); 24896797c315SNick Hudson 2490ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 24916797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24926797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2493ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 24946797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24956797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24966797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 24976797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 24986797c315SNick Hudson 24996797c315SNick Hudson reg = load_gpr(ctx, a->r); 25006797c315SNick Hudson if (a->addr) { 25018577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25026797c315SNick Hudson } else { 25038577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25046797c315SNick Hudson } 25056797c315SNick Hudson 25066797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25076797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25086797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25096797c315SNick Hudson } 25106797c315SNick Hudson return nullify_end(ctx); 25116797c315SNick Hudson #endif 25126797c315SNick Hudson } 25136797c315SNick Hudson 25148577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 25158577f354SRichard Henderson { 25168577f354SRichard Henderson if (!ctx->is_pa20) { 25178577f354SRichard Henderson return false; 25188577f354SRichard Henderson } 25198577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25208577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 25218577f354SRichard Henderson nullify_over(ctx); 25228577f354SRichard Henderson { 25238577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 25248577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 25258577f354SRichard Henderson 25268577f354SRichard Henderson if (a->data) { 25278577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 25288577f354SRichard Henderson } else { 25298577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 25308577f354SRichard Henderson } 25318577f354SRichard Henderson } 25328577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 25338577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 25348577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25358577f354SRichard Henderson } 25368577f354SRichard Henderson return nullify_end(ctx); 25378577f354SRichard Henderson #endif 25388577f354SRichard Henderson } 25398577f354SRichard Henderson 2540deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25412dfcca9fSRichard Henderson { 2542deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2543deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25442dfcca9fSRichard Henderson TCGv_tl vaddr; 25452dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25462dfcca9fSRichard Henderson 25472dfcca9fSRichard Henderson nullify_over(ctx); 25482dfcca9fSRichard Henderson 2549deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25502dfcca9fSRichard Henderson 25512dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2552ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25532dfcca9fSRichard Henderson 25542dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2555deee69a1SRichard Henderson if (a->m) { 2556deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25572dfcca9fSRichard Henderson } 2558deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25592dfcca9fSRichard Henderson 256031234768SRichard Henderson return nullify_end(ctx); 2561deee69a1SRichard Henderson #endif 25622dfcca9fSRichard Henderson } 256343a97b81SRichard Henderson 2564deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 256543a97b81SRichard Henderson { 256643a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 256743a97b81SRichard Henderson 256843a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 256943a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 257043a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 257143a97b81SRichard Henderson since the entire address space is coherent. */ 257229dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 257343a97b81SRichard Henderson 257431234768SRichard Henderson cond_free(&ctx->null_cond); 257531234768SRichard Henderson return true; 257643a97b81SRichard Henderson } 257798a9cb79SRichard Henderson 2578faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2579b2167459SRichard Henderson { 25800c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2581b2167459SRichard Henderson } 2582b2167459SRichard Henderson 2583faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2584b2167459SRichard Henderson { 25850c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2586b2167459SRichard Henderson } 2587b2167459SRichard Henderson 2588faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2589b2167459SRichard Henderson { 25900c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2591b2167459SRichard Henderson } 2592b2167459SRichard Henderson 2593faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2594b2167459SRichard Henderson { 25950c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25960c982a28SRichard Henderson } 2597b2167459SRichard Henderson 2598faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 25990c982a28SRichard Henderson { 26000c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26010c982a28SRichard Henderson } 26020c982a28SRichard Henderson 260363c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 26040c982a28SRichard Henderson { 26050c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26060c982a28SRichard Henderson } 26070c982a28SRichard Henderson 260863c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26090c982a28SRichard Henderson { 26100c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26110c982a28SRichard Henderson } 26120c982a28SRichard Henderson 261363c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26140c982a28SRichard Henderson { 26150c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26160c982a28SRichard Henderson } 26170c982a28SRichard Henderson 261863c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26190c982a28SRichard Henderson { 26200c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26210c982a28SRichard Henderson } 26220c982a28SRichard Henderson 262363c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 26240c982a28SRichard Henderson { 26250c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26260c982a28SRichard Henderson } 26270c982a28SRichard Henderson 262863c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26290c982a28SRichard Henderson { 26300c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26310c982a28SRichard Henderson } 26320c982a28SRichard Henderson 2633fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 26340c982a28SRichard Henderson { 26350c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26360c982a28SRichard Henderson } 26370c982a28SRichard Henderson 2638fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 26390c982a28SRichard Henderson { 26400c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26410c982a28SRichard Henderson } 26420c982a28SRichard Henderson 2643fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 26440c982a28SRichard Henderson { 26450c982a28SRichard Henderson if (a->cf == 0) { 26460c982a28SRichard Henderson unsigned r2 = a->r2; 26470c982a28SRichard Henderson unsigned r1 = a->r1; 26480c982a28SRichard Henderson unsigned rt = a->t; 26490c982a28SRichard Henderson 26507aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26517aee8189SRichard Henderson cond_free(&ctx->null_cond); 26527aee8189SRichard Henderson return true; 26537aee8189SRichard Henderson } 26547aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2655b2167459SRichard Henderson if (r1 == 0) { 2656eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2657eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2658b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2659b2167459SRichard Henderson } else { 2660b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2661b2167459SRichard Henderson } 2662b2167459SRichard Henderson cond_free(&ctx->null_cond); 266331234768SRichard Henderson return true; 2664b2167459SRichard Henderson } 26657aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26667aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26677aee8189SRichard Henderson * 26687aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26697aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26707aee8189SRichard Henderson * currently implemented as idle. 26717aee8189SRichard Henderson */ 26727aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26737aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26747aee8189SRichard Henderson until the next timer interrupt. */ 26757aee8189SRichard Henderson nullify_over(ctx); 26767aee8189SRichard Henderson 26777aee8189SRichard Henderson /* Advance the instruction queue. */ 2678741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2679741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26807aee8189SRichard Henderson nullify_set(ctx, 0); 26817aee8189SRichard Henderson 26827aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2683ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 268429dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26857aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26867aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26877aee8189SRichard Henderson 26887aee8189SRichard Henderson return nullify_end(ctx); 26897aee8189SRichard Henderson } 26907aee8189SRichard Henderson #endif 26917aee8189SRichard Henderson } 26920c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26937aee8189SRichard Henderson } 2694b2167459SRichard Henderson 2695fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2696b2167459SRichard Henderson { 26970c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26980c982a28SRichard Henderson } 26990c982a28SRichard Henderson 2700345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27010c982a28SRichard Henderson { 2702eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2703b2167459SRichard Henderson 27040c982a28SRichard Henderson if (a->cf) { 2705b2167459SRichard Henderson nullify_over(ctx); 2706b2167459SRichard Henderson } 27070c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27080c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2709345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 271031234768SRichard Henderson return nullify_end(ctx); 2711b2167459SRichard Henderson } 2712b2167459SRichard Henderson 2713af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2714b2167459SRichard Henderson { 2715eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2716b2167459SRichard Henderson 27170c982a28SRichard Henderson if (a->cf) { 2718b2167459SRichard Henderson nullify_over(ctx); 2719b2167459SRichard Henderson } 27200c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27210c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2722af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_reg); 272331234768SRichard Henderson return nullify_end(ctx); 2724b2167459SRichard Henderson } 2725b2167459SRichard Henderson 2726af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2727b2167459SRichard Henderson { 2728eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2729b2167459SRichard Henderson 27300c982a28SRichard Henderson if (a->cf) { 2731b2167459SRichard Henderson nullify_over(ctx); 2732b2167459SRichard Henderson } 27330c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27340c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2735e12c6309SRichard Henderson tmp = tcg_temp_new(); 2736eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2737af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_reg); 273831234768SRichard Henderson return nullify_end(ctx); 2739b2167459SRichard Henderson } 2740b2167459SRichard Henderson 2741af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2742b2167459SRichard Henderson { 27430c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27440c982a28SRichard Henderson } 27450c982a28SRichard Henderson 2746af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27470c982a28SRichard Henderson { 27480c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27490c982a28SRichard Henderson } 27500c982a28SRichard Henderson 2751af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 27520c982a28SRichard Henderson { 2753eaa3783bSRichard Henderson TCGv_reg tmp; 2754b2167459SRichard Henderson 2755b2167459SRichard Henderson nullify_over(ctx); 2756b2167459SRichard Henderson 2757e12c6309SRichard Henderson tmp = tcg_temp_new(); 2758eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2759b2167459SRichard Henderson if (!is_i) { 2760eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2761b2167459SRichard Henderson } 2762*c53e401eSRichard Henderson tcg_gen_andi_reg(tmp, tmp, (uint64_t)0x1111111111111111ull); 2763eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2764af240753SRichard Henderson do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false, 2765eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 276631234768SRichard Henderson return nullify_end(ctx); 2767b2167459SRichard Henderson } 2768b2167459SRichard Henderson 2769af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2770b2167459SRichard Henderson { 27710c982a28SRichard Henderson return do_dcor(ctx, a, false); 27720c982a28SRichard Henderson } 27730c982a28SRichard Henderson 2774af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 27750c982a28SRichard Henderson { 27760c982a28SRichard Henderson return do_dcor(ctx, a, true); 27770c982a28SRichard Henderson } 27780c982a28SRichard Henderson 27790c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27800c982a28SRichard Henderson { 2781eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 278272ca8753SRichard Henderson TCGv_reg cout; 2783b2167459SRichard Henderson 2784b2167459SRichard Henderson nullify_over(ctx); 2785b2167459SRichard Henderson 27860c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27870c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2788b2167459SRichard Henderson 2789b2167459SRichard Henderson add1 = tcg_temp_new(); 2790b2167459SRichard Henderson add2 = tcg_temp_new(); 2791b2167459SRichard Henderson addc = tcg_temp_new(); 2792b2167459SRichard Henderson dest = tcg_temp_new(); 279329dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2794b2167459SRichard Henderson 2795b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2796eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 279772ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2798b2167459SRichard Henderson 279972ca8753SRichard Henderson /* 280072ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 280172ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 280272ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 280372ca8753SRichard Henderson * proper inputs to the addition without movcond. 280472ca8753SRichard Henderson */ 280572ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2806eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2807eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 280872ca8753SRichard Henderson 280972ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 281072ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2811b2167459SRichard Henderson 2812b2167459SRichard Henderson /* Write back the result register. */ 28130c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2814b2167459SRichard Henderson 2815b2167459SRichard Henderson /* Write back PSW[CB]. */ 2816eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2817eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2818b2167459SRichard Henderson 2819b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 282072ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 282172ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2822eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2823b2167459SRichard Henderson 2824b2167459SRichard Henderson /* Install the new nullification. */ 28250c982a28SRichard Henderson if (a->cf) { 2826eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2827b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2828b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2829b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2830b2167459SRichard Henderson } 2831a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2832b2167459SRichard Henderson } 2833b2167459SRichard Henderson 283431234768SRichard Henderson return nullify_end(ctx); 2835b2167459SRichard Henderson } 2836b2167459SRichard Henderson 28370588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2838b2167459SRichard Henderson { 28390588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28400588e061SRichard Henderson } 28410588e061SRichard Henderson 28420588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28430588e061SRichard Henderson { 28440588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28450588e061SRichard Henderson } 28460588e061SRichard Henderson 28470588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28480588e061SRichard Henderson { 28490588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28500588e061SRichard Henderson } 28510588e061SRichard Henderson 28520588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28530588e061SRichard Henderson { 28540588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28550588e061SRichard Henderson } 28560588e061SRichard Henderson 28570588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28580588e061SRichard Henderson { 28590588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28600588e061SRichard Henderson } 28610588e061SRichard Henderson 28620588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28630588e061SRichard Henderson { 28640588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28650588e061SRichard Henderson } 28660588e061SRichard Henderson 2867345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 28680588e061SRichard Henderson { 2869eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2870b2167459SRichard Henderson 28710588e061SRichard Henderson if (a->cf) { 2872b2167459SRichard Henderson nullify_over(ctx); 2873b2167459SRichard Henderson } 2874b2167459SRichard Henderson 2875d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 28760588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2877345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2878b2167459SRichard Henderson 287931234768SRichard Henderson return nullify_end(ctx); 2880b2167459SRichard Henderson } 2881b2167459SRichard Henderson 28821cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 288396d6407fSRichard Henderson { 2884*c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 28850786a3b6SHelge Deller return gen_illegal(ctx); 2886*c53e401eSRichard Henderson } 28871cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28881cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 288996d6407fSRichard Henderson } 289096d6407fSRichard Henderson 28911cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 289296d6407fSRichard Henderson { 28931cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 2894*c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 28950786a3b6SHelge Deller return gen_illegal(ctx); 289696d6407fSRichard Henderson } 2897*c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 28980786a3b6SHelge Deller } 289996d6407fSRichard Henderson 29001cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 290196d6407fSRichard Henderson { 2902b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 290386f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 290486f8d05fSRichard Henderson TCGv_tl addr; 290596d6407fSRichard Henderson 2906*c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 290751416c4eSRichard Henderson return gen_illegal(ctx); 290851416c4eSRichard Henderson } 290951416c4eSRichard Henderson 291096d6407fSRichard Henderson nullify_over(ctx); 291196d6407fSRichard Henderson 29121cd012a5SRichard Henderson if (a->m) { 291386f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 291486f8d05fSRichard Henderson we see the result of the load. */ 2915e12c6309SRichard Henderson dest = tcg_temp_new(); 291696d6407fSRichard Henderson } else { 29171cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 291896d6407fSRichard Henderson } 291996d6407fSRichard Henderson 29201cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29211cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2922b1af755cSRichard Henderson 2923b1af755cSRichard Henderson /* 2924b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2925b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2926b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2927b1af755cSRichard Henderson * 2928b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2929b1af755cSRichard Henderson * with the ,co completer. 2930b1af755cSRichard Henderson */ 2931b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2932b1af755cSRichard Henderson 293329dd6f64SRichard Henderson zero = tcg_constant_reg(0); 293486f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2935b1af755cSRichard Henderson 29361cd012a5SRichard Henderson if (a->m) { 29371cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 293896d6407fSRichard Henderson } 29391cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 294096d6407fSRichard Henderson 294131234768SRichard Henderson return nullify_end(ctx); 294296d6407fSRichard Henderson } 294396d6407fSRichard Henderson 29441cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 294596d6407fSRichard Henderson { 294686f8d05fSRichard Henderson TCGv_reg ofs, val; 294786f8d05fSRichard Henderson TCGv_tl addr; 294896d6407fSRichard Henderson 294996d6407fSRichard Henderson nullify_over(ctx); 295096d6407fSRichard Henderson 29511cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 295286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29531cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29541cd012a5SRichard Henderson if (a->a) { 2955f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2956ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2957f9f46db4SEmilio G. Cota } else { 2958ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2959f9f46db4SEmilio G. Cota } 2960f9f46db4SEmilio G. Cota } else { 2961f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2962ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 296396d6407fSRichard Henderson } else { 2964ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 296596d6407fSRichard Henderson } 2966f9f46db4SEmilio G. Cota } 29671cd012a5SRichard Henderson if (a->m) { 296886f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29691cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 297096d6407fSRichard Henderson } 297196d6407fSRichard Henderson 297231234768SRichard Henderson return nullify_end(ctx); 297396d6407fSRichard Henderson } 297496d6407fSRichard Henderson 297525460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 297625460fc5SRichard Henderson { 297725460fc5SRichard Henderson TCGv_reg ofs, val; 297825460fc5SRichard Henderson TCGv_tl addr; 297925460fc5SRichard Henderson 298025460fc5SRichard Henderson if (!ctx->is_pa20) { 298125460fc5SRichard Henderson return false; 298225460fc5SRichard Henderson } 298325460fc5SRichard Henderson nullify_over(ctx); 298425460fc5SRichard Henderson 298525460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 298625460fc5SRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 298725460fc5SRichard Henderson val = load_gpr(ctx, a->r); 298825460fc5SRichard Henderson if (a->a) { 298925460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 299025460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 299125460fc5SRichard Henderson } else { 299225460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 299325460fc5SRichard Henderson } 299425460fc5SRichard Henderson } else { 299525460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 299625460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 299725460fc5SRichard Henderson } else { 299825460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 299925460fc5SRichard Henderson } 300025460fc5SRichard Henderson } 300125460fc5SRichard Henderson if (a->m) { 300225460fc5SRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~7); 300325460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 300425460fc5SRichard Henderson } 300525460fc5SRichard Henderson 300625460fc5SRichard Henderson return nullify_end(ctx); 300725460fc5SRichard Henderson } 300825460fc5SRichard Henderson 30091cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3010d0a851ccSRichard Henderson { 3011d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3012d0a851ccSRichard Henderson 3013d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3014d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30151cd012a5SRichard Henderson trans_ld(ctx, a); 3016d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 301731234768SRichard Henderson return true; 3018d0a851ccSRichard Henderson } 3019d0a851ccSRichard Henderson 30201cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3021d0a851ccSRichard Henderson { 3022d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3023d0a851ccSRichard Henderson 3024d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3025d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30261cd012a5SRichard Henderson trans_st(ctx, a); 3027d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 302831234768SRichard Henderson return true; 3029d0a851ccSRichard Henderson } 303095412a61SRichard Henderson 30310588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3032b2167459SRichard Henderson { 30330588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3034b2167459SRichard Henderson 30350588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 30360588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3037b2167459SRichard Henderson cond_free(&ctx->null_cond); 303831234768SRichard Henderson return true; 3039b2167459SRichard Henderson } 3040b2167459SRichard Henderson 30410588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3042b2167459SRichard Henderson { 30430588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3044eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3045b2167459SRichard Henderson 30460588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3047b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3048b2167459SRichard Henderson cond_free(&ctx->null_cond); 304931234768SRichard Henderson return true; 3050b2167459SRichard Henderson } 3051b2167459SRichard Henderson 30520588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3053b2167459SRichard Henderson { 30540588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3055b2167459SRichard Henderson 3056b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3057b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30580588e061SRichard Henderson if (a->b == 0) { 30590588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3060b2167459SRichard Henderson } else { 30610588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3062b2167459SRichard Henderson } 30630588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3064b2167459SRichard Henderson cond_free(&ctx->null_cond); 306531234768SRichard Henderson return true; 3066b2167459SRichard Henderson } 3067b2167459SRichard Henderson 306801afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 3069e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 307098cd9ca7SRichard Henderson { 307101afb7beSRichard Henderson TCGv_reg dest, in2, sv; 307298cd9ca7SRichard Henderson DisasCond cond; 307398cd9ca7SRichard Henderson 307498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3075e12c6309SRichard Henderson dest = tcg_temp_new(); 307698cd9ca7SRichard Henderson 3077eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 307898cd9ca7SRichard Henderson 3079f764718dSRichard Henderson sv = NULL; 3080b47a4a02SSven Schnelle if (cond_need_sv(c)) { 308198cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 308298cd9ca7SRichard Henderson } 308398cd9ca7SRichard Henderson 30844fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 308501afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 308698cd9ca7SRichard Henderson } 308798cd9ca7SRichard Henderson 308801afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 308998cd9ca7SRichard Henderson { 3090e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3091e9efd4bcSRichard Henderson return false; 3092e9efd4bcSRichard Henderson } 309301afb7beSRichard Henderson nullify_over(ctx); 3094e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3095e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 309601afb7beSRichard Henderson } 309701afb7beSRichard Henderson 309801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 309901afb7beSRichard Henderson { 3100c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3101c65c3ee1SRichard Henderson return false; 3102c65c3ee1SRichard Henderson } 310301afb7beSRichard Henderson nullify_over(ctx); 3104e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), 3105c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 310601afb7beSRichard Henderson } 310701afb7beSRichard Henderson 310801afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 310901afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 311001afb7beSRichard Henderson { 3111bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 311298cd9ca7SRichard Henderson DisasCond cond; 3113bdcccc17SRichard Henderson bool d = false; 311498cd9ca7SRichard Henderson 3115f25d3160SRichard Henderson /* 3116f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3117f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3118f25d3160SRichard Henderson */ 3119f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3120f25d3160SRichard Henderson d = c >= 5; 3121f25d3160SRichard Henderson if (d) { 3122f25d3160SRichard Henderson c &= 3; 3123f25d3160SRichard Henderson } 3124f25d3160SRichard Henderson } 3125f25d3160SRichard Henderson 312698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 312743675d20SSven Schnelle dest = tcg_temp_new(); 3128f764718dSRichard Henderson sv = NULL; 3129bdcccc17SRichard Henderson cb_cond = NULL; 313098cd9ca7SRichard Henderson 3131b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3132bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3133bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3134bdcccc17SRichard Henderson 3135eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3136eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3137bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3138bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3139bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3140b47a4a02SSven Schnelle } else { 3141eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3142b47a4a02SSven Schnelle } 3143b47a4a02SSven Schnelle if (cond_need_sv(c)) { 314498cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 314598cd9ca7SRichard Henderson } 314698cd9ca7SRichard Henderson 3147a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 314843675d20SSven Schnelle save_gpr(ctx, r, dest); 314901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 315098cd9ca7SRichard Henderson } 315198cd9ca7SRichard Henderson 315201afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 315398cd9ca7SRichard Henderson { 315401afb7beSRichard Henderson nullify_over(ctx); 315501afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 315601afb7beSRichard Henderson } 315701afb7beSRichard Henderson 315801afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 315901afb7beSRichard Henderson { 316001afb7beSRichard Henderson nullify_over(ctx); 3161d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 316201afb7beSRichard Henderson } 316301afb7beSRichard Henderson 316401afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 316501afb7beSRichard Henderson { 3166eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 316798cd9ca7SRichard Henderson DisasCond cond; 316898cd9ca7SRichard Henderson 316998cd9ca7SRichard Henderson nullify_over(ctx); 317098cd9ca7SRichard Henderson 317198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 317201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 317384e224d4SRichard Henderson if (cond_need_ext(ctx, a->d)) { 31741e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 31751e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 31761e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 31771e9ab9fbSRichard Henderson } else { 3178eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 31791e9ab9fbSRichard Henderson } 318098cd9ca7SRichard Henderson 31811e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 318201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 318398cd9ca7SRichard Henderson } 318498cd9ca7SRichard Henderson 318501afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 318698cd9ca7SRichard Henderson { 318701afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 318801afb7beSRichard Henderson DisasCond cond; 31891e9ab9fbSRichard Henderson int p; 319001afb7beSRichard Henderson 319101afb7beSRichard Henderson nullify_over(ctx); 319201afb7beSRichard Henderson 319301afb7beSRichard Henderson tmp = tcg_temp_new(); 319401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 319584e224d4SRichard Henderson p = a->p | (cond_need_ext(ctx, a->d) ? 32 : 0); 31961e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 319701afb7beSRichard Henderson 319801afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 319901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 320001afb7beSRichard Henderson } 320101afb7beSRichard Henderson 320201afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 320301afb7beSRichard Henderson { 3204eaa3783bSRichard Henderson TCGv_reg dest; 320598cd9ca7SRichard Henderson DisasCond cond; 320698cd9ca7SRichard Henderson 320798cd9ca7SRichard Henderson nullify_over(ctx); 320898cd9ca7SRichard Henderson 320901afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 321001afb7beSRichard Henderson if (a->r1 == 0) { 3211eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 321298cd9ca7SRichard Henderson } else { 321301afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 321498cd9ca7SRichard Henderson } 321598cd9ca7SRichard Henderson 32164fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 32174fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 321801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 321901afb7beSRichard Henderson } 322001afb7beSRichard Henderson 322101afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 322201afb7beSRichard Henderson { 322301afb7beSRichard Henderson TCGv_reg dest; 322401afb7beSRichard Henderson DisasCond cond; 322501afb7beSRichard Henderson 322601afb7beSRichard Henderson nullify_over(ctx); 322701afb7beSRichard Henderson 322801afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 322901afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 323001afb7beSRichard Henderson 32314fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 32324fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 323301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 323498cd9ca7SRichard Henderson } 323598cd9ca7SRichard Henderson 3236f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 32370b1347d2SRichard Henderson { 3238f7b775a9SRichard Henderson TCGv_reg dest, src2; 32390b1347d2SRichard Henderson 3240f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3241f7b775a9SRichard Henderson return false; 3242f7b775a9SRichard Henderson } 324330878590SRichard Henderson if (a->c) { 32440b1347d2SRichard Henderson nullify_over(ctx); 32450b1347d2SRichard Henderson } 32460b1347d2SRichard Henderson 324730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3248f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 324930878590SRichard Henderson if (a->r1 == 0) { 3250f7b775a9SRichard Henderson if (a->d) { 3251f7b775a9SRichard Henderson tcg_gen_shr_reg(dest, src2, cpu_sar); 3252f7b775a9SRichard Henderson } else { 3253f7b775a9SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 3254f7b775a9SRichard Henderson 3255f7b775a9SRichard Henderson tcg_gen_ext32u_reg(dest, src2); 3256f7b775a9SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3257f7b775a9SRichard Henderson tcg_gen_shr_reg(dest, dest, tmp); 3258f7b775a9SRichard Henderson } 325930878590SRichard Henderson } else if (a->r1 == a->r2) { 3260f7b775a9SRichard Henderson if (a->d) { 3261f7b775a9SRichard Henderson tcg_gen_rotr_reg(dest, src2, cpu_sar); 3262f7b775a9SRichard Henderson } else { 32630b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3264e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3265e1d635e8SRichard Henderson 3266f7b775a9SRichard Henderson tcg_gen_trunc_reg_i32(t32, src2); 3267e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3268f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3269e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3270eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 3271f7b775a9SRichard Henderson } 3272f7b775a9SRichard Henderson } else { 3273f7b775a9SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->r1); 3274f7b775a9SRichard Henderson 3275f7b775a9SRichard Henderson if (a->d) { 3276f7b775a9SRichard Henderson TCGv_reg t = tcg_temp_new(); 3277f7b775a9SRichard Henderson TCGv_reg n = tcg_temp_new(); 3278f7b775a9SRichard Henderson 3279f7b775a9SRichard Henderson tcg_gen_xori_reg(n, cpu_sar, 63); 3280f7b775a9SRichard Henderson tcg_gen_shl_reg(t, src2, n); 3281f7b775a9SRichard Henderson tcg_gen_shli_reg(t, t, 1); 3282f7b775a9SRichard Henderson tcg_gen_shr_reg(dest, src1, cpu_sar); 3283f7b775a9SRichard Henderson tcg_gen_or_reg(dest, dest, t); 32840b1347d2SRichard Henderson } else { 32850b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 32860b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 32870b1347d2SRichard Henderson 3288f7b775a9SRichard Henderson tcg_gen_concat_reg_i64(t, src2, src1); 3289eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 3290f7b775a9SRichard Henderson tcg_gen_andi_i64(s, s, 31); 32910b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3292eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 32930b1347d2SRichard Henderson } 3294f7b775a9SRichard Henderson } 329530878590SRichard Henderson save_gpr(ctx, a->t, dest); 32960b1347d2SRichard Henderson 32970b1347d2SRichard Henderson /* Install the new nullification. */ 32980b1347d2SRichard Henderson cond_free(&ctx->null_cond); 329930878590SRichard Henderson if (a->c) { 33004fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33010b1347d2SRichard Henderson } 330231234768SRichard Henderson return nullify_end(ctx); 33030b1347d2SRichard Henderson } 33040b1347d2SRichard Henderson 3305f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 33060b1347d2SRichard Henderson { 3307f7b775a9SRichard Henderson unsigned width, sa; 3308eaa3783bSRichard Henderson TCGv_reg dest, t2; 33090b1347d2SRichard Henderson 3310f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3311f7b775a9SRichard Henderson return false; 3312f7b775a9SRichard Henderson } 331330878590SRichard Henderson if (a->c) { 33140b1347d2SRichard Henderson nullify_over(ctx); 33150b1347d2SRichard Henderson } 33160b1347d2SRichard Henderson 3317f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3318f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3319f7b775a9SRichard Henderson 332030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 332130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 332205bfd4dbSRichard Henderson if (a->r1 == 0) { 3323f7b775a9SRichard Henderson tcg_gen_extract_reg(dest, t2, sa, width - sa); 3324*c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 332505bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 3326f7b775a9SRichard Henderson } else { 3327f7b775a9SRichard Henderson assert(!a->d); 3328f7b775a9SRichard Henderson if (a->r1 == a->r2) { 33290b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3330eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 33310b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3332eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33330b1347d2SRichard Henderson } else { 333405bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 333505bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 333605bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 333705bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 33380b1347d2SRichard Henderson } 3339f7b775a9SRichard Henderson } 334030878590SRichard Henderson save_gpr(ctx, a->t, dest); 33410b1347d2SRichard Henderson 33420b1347d2SRichard Henderson /* Install the new nullification. */ 33430b1347d2SRichard Henderson cond_free(&ctx->null_cond); 334430878590SRichard Henderson if (a->c) { 33454fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33460b1347d2SRichard Henderson } 334731234768SRichard Henderson return nullify_end(ctx); 33480b1347d2SRichard Henderson } 33490b1347d2SRichard Henderson 3350bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 33510b1347d2SRichard Henderson { 3352bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 3353eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 33540b1347d2SRichard Henderson 3355bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3356bd792da3SRichard Henderson return false; 3357bd792da3SRichard Henderson } 335830878590SRichard Henderson if (a->c) { 33590b1347d2SRichard Henderson nullify_over(ctx); 33600b1347d2SRichard Henderson } 33610b1347d2SRichard Henderson 336230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 336330878590SRichard Henderson src = load_gpr(ctx, a->r); 33640b1347d2SRichard Henderson tmp = tcg_temp_new(); 33650b1347d2SRichard Henderson 33660b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3367bd792da3SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, widthm1); 3368bd792da3SRichard Henderson tcg_gen_xori_reg(tmp, tmp, widthm1); 3369d781cb77SRichard Henderson 337030878590SRichard Henderson if (a->se) { 3371bd792da3SRichard Henderson if (!a->d) { 3372bd792da3SRichard Henderson tcg_gen_ext32s_reg(dest, src); 3373bd792da3SRichard Henderson src = dest; 3374bd792da3SRichard Henderson } 3375eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3376bd792da3SRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, a->len); 33770b1347d2SRichard Henderson } else { 3378bd792da3SRichard Henderson if (!a->d) { 3379bd792da3SRichard Henderson tcg_gen_ext32u_reg(dest, src); 3380bd792da3SRichard Henderson src = dest; 3381bd792da3SRichard Henderson } 3382eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3383bd792da3SRichard Henderson tcg_gen_extract_reg(dest, dest, 0, a->len); 33840b1347d2SRichard Henderson } 338530878590SRichard Henderson save_gpr(ctx, a->t, dest); 33860b1347d2SRichard Henderson 33870b1347d2SRichard Henderson /* Install the new nullification. */ 33880b1347d2SRichard Henderson cond_free(&ctx->null_cond); 338930878590SRichard Henderson if (a->c) { 3390bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 33910b1347d2SRichard Henderson } 339231234768SRichard Henderson return nullify_end(ctx); 33930b1347d2SRichard Henderson } 33940b1347d2SRichard Henderson 3395bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 33960b1347d2SRichard Henderson { 3397bd792da3SRichard Henderson unsigned len, cpos, width; 3398eaa3783bSRichard Henderson TCGv_reg dest, src; 33990b1347d2SRichard Henderson 3400bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3401bd792da3SRichard Henderson return false; 3402bd792da3SRichard Henderson } 340330878590SRichard Henderson if (a->c) { 34040b1347d2SRichard Henderson nullify_over(ctx); 34050b1347d2SRichard Henderson } 34060b1347d2SRichard Henderson 3407bd792da3SRichard Henderson len = a->len; 3408bd792da3SRichard Henderson width = a->d ? 64 : 32; 3409bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3410bd792da3SRichard Henderson if (cpos + len > width) { 3411bd792da3SRichard Henderson len = width - cpos; 3412bd792da3SRichard Henderson } 3413bd792da3SRichard Henderson 341430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 341530878590SRichard Henderson src = load_gpr(ctx, a->r); 341630878590SRichard Henderson if (a->se) { 3417eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 34180b1347d2SRichard Henderson } else { 3419eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 34200b1347d2SRichard Henderson } 342130878590SRichard Henderson save_gpr(ctx, a->t, dest); 34220b1347d2SRichard Henderson 34230b1347d2SRichard Henderson /* Install the new nullification. */ 34240b1347d2SRichard Henderson cond_free(&ctx->null_cond); 342530878590SRichard Henderson if (a->c) { 3426bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 34270b1347d2SRichard Henderson } 342831234768SRichard Henderson return nullify_end(ctx); 34290b1347d2SRichard Henderson } 34300b1347d2SRichard Henderson 343172ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 34320b1347d2SRichard Henderson { 343372ae4f2bSRichard Henderson unsigned len, width; 3434*c53e401eSRichard Henderson uint64_t mask0, mask1; 3435eaa3783bSRichard Henderson TCGv_reg dest; 34360b1347d2SRichard Henderson 343772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 343872ae4f2bSRichard Henderson return false; 343972ae4f2bSRichard Henderson } 344030878590SRichard Henderson if (a->c) { 34410b1347d2SRichard Henderson nullify_over(ctx); 34420b1347d2SRichard Henderson } 344372ae4f2bSRichard Henderson 344472ae4f2bSRichard Henderson len = a->len; 344572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 344672ae4f2bSRichard Henderson if (a->cpos + len > width) { 344772ae4f2bSRichard Henderson len = width - a->cpos; 34480b1347d2SRichard Henderson } 34490b1347d2SRichard Henderson 345030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 345130878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 345230878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 34530b1347d2SRichard Henderson 345430878590SRichard Henderson if (a->nz) { 345530878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 3456eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 345772ae4f2bSRichard Henderson tcg_gen_ori_reg(dest, dest, mask0); 34580b1347d2SRichard Henderson } else { 3459eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 34600b1347d2SRichard Henderson } 346130878590SRichard Henderson save_gpr(ctx, a->t, dest); 34620b1347d2SRichard Henderson 34630b1347d2SRichard Henderson /* Install the new nullification. */ 34640b1347d2SRichard Henderson cond_free(&ctx->null_cond); 346530878590SRichard Henderson if (a->c) { 346672ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 34670b1347d2SRichard Henderson } 346831234768SRichard Henderson return nullify_end(ctx); 34690b1347d2SRichard Henderson } 34700b1347d2SRichard Henderson 347172ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 34720b1347d2SRichard Henderson { 347330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 347472ae4f2bSRichard Henderson unsigned len, width; 3475eaa3783bSRichard Henderson TCGv_reg dest, val; 34760b1347d2SRichard Henderson 347772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 347872ae4f2bSRichard Henderson return false; 347972ae4f2bSRichard Henderson } 348030878590SRichard Henderson if (a->c) { 34810b1347d2SRichard Henderson nullify_over(ctx); 34820b1347d2SRichard Henderson } 348372ae4f2bSRichard Henderson 348472ae4f2bSRichard Henderson len = a->len; 348572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 348672ae4f2bSRichard Henderson if (a->cpos + len > width) { 348772ae4f2bSRichard Henderson len = width - a->cpos; 34880b1347d2SRichard Henderson } 34890b1347d2SRichard Henderson 349030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 349130878590SRichard Henderson val = load_gpr(ctx, a->r); 34920b1347d2SRichard Henderson if (rs == 0) { 349330878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 34940b1347d2SRichard Henderson } else { 349530878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 34960b1347d2SRichard Henderson } 349730878590SRichard Henderson save_gpr(ctx, a->t, dest); 34980b1347d2SRichard Henderson 34990b1347d2SRichard Henderson /* Install the new nullification. */ 35000b1347d2SRichard Henderson cond_free(&ctx->null_cond); 350130878590SRichard Henderson if (a->c) { 350272ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35030b1347d2SRichard Henderson } 350431234768SRichard Henderson return nullify_end(ctx); 35050b1347d2SRichard Henderson } 35060b1347d2SRichard Henderson 350772ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 350872ae4f2bSRichard Henderson bool d, bool nz, unsigned len, TCGv_reg val) 35090b1347d2SRichard Henderson { 35100b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 351172ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 351230878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 3513*c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 35140b1347d2SRichard Henderson 35150b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35160b1347d2SRichard Henderson shift = tcg_temp_new(); 35170b1347d2SRichard Henderson tmp = tcg_temp_new(); 35180b1347d2SRichard Henderson 35190b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 352072ae4f2bSRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, widthm1); 352172ae4f2bSRichard Henderson tcg_gen_xori_reg(shift, shift, widthm1); 35220b1347d2SRichard Henderson 35230992a930SRichard Henderson mask = tcg_temp_new(); 35240992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3525eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 35260b1347d2SRichard Henderson if (rs) { 3527eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3528eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3529eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3530eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 35310b1347d2SRichard Henderson } else { 3532eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 35330b1347d2SRichard Henderson } 35340b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35350b1347d2SRichard Henderson 35360b1347d2SRichard Henderson /* Install the new nullification. */ 35370b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35380b1347d2SRichard Henderson if (c) { 353972ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 35400b1347d2SRichard Henderson } 354131234768SRichard Henderson return nullify_end(ctx); 35420b1347d2SRichard Henderson } 35430b1347d2SRichard Henderson 354472ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 354530878590SRichard Henderson { 354672ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 354772ae4f2bSRichard Henderson return false; 354872ae4f2bSRichard Henderson } 3549a6deecceSSven Schnelle if (a->c) { 3550a6deecceSSven Schnelle nullify_over(ctx); 3551a6deecceSSven Schnelle } 355272ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 355372ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 355430878590SRichard Henderson } 355530878590SRichard Henderson 355672ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 355730878590SRichard Henderson { 355872ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 355972ae4f2bSRichard Henderson return false; 356072ae4f2bSRichard Henderson } 3561a6deecceSSven Schnelle if (a->c) { 3562a6deecceSSven Schnelle nullify_over(ctx); 3563a6deecceSSven Schnelle } 356472ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 356572ae4f2bSRichard Henderson tcg_constant_reg(a->i)); 356630878590SRichard Henderson } 35670b1347d2SRichard Henderson 35688340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 356998cd9ca7SRichard Henderson { 3570660eefe1SRichard Henderson TCGv_reg tmp; 357198cd9ca7SRichard Henderson 3572c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 357398cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 357498cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 357598cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 357698cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 357798cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 357898cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 357998cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 358098cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 35818340f534SRichard Henderson if (a->b == 0) { 35828340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 358398cd9ca7SRichard Henderson } 3584c301f34eSRichard Henderson #else 3585c301f34eSRichard Henderson nullify_over(ctx); 3586660eefe1SRichard Henderson #endif 3587660eefe1SRichard Henderson 3588e12c6309SRichard Henderson tmp = tcg_temp_new(); 35898340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3590660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3591c301f34eSRichard Henderson 3592c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35938340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3594c301f34eSRichard Henderson #else 3595c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3596c301f34eSRichard Henderson 35978340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 35988340f534SRichard Henderson if (a->l) { 3599741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3600c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3601c301f34eSRichard Henderson } 36028340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3603a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3604a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3605a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3606c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3607c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3608c301f34eSRichard Henderson } else { 3609741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3610c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3611c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3612c301f34eSRichard Henderson } 3613a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3614c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 36158340f534SRichard Henderson nullify_set(ctx, a->n); 3616c301f34eSRichard Henderson } 3617c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 361831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 361931234768SRichard Henderson return nullify_end(ctx); 3620c301f34eSRichard Henderson #endif 362198cd9ca7SRichard Henderson } 362298cd9ca7SRichard Henderson 36238340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 362498cd9ca7SRichard Henderson { 36258340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 362698cd9ca7SRichard Henderson } 362798cd9ca7SRichard Henderson 36288340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 362943e05652SRichard Henderson { 3630*c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 363143e05652SRichard Henderson 36326e5f5300SSven Schnelle nullify_over(ctx); 36336e5f5300SSven Schnelle 363443e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 363543e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 363643e05652SRichard Henderson * expensive to track. Real hardware will trap for 363743e05652SRichard Henderson * b gateway 363843e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 363943e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 364043e05652SRichard Henderson * diagnose the security hole 364143e05652SRichard Henderson * b gateway 364243e05652SRichard Henderson * b evil 364343e05652SRichard Henderson * in which instructions at evil would run with increased privs. 364443e05652SRichard Henderson */ 364543e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 364643e05652SRichard Henderson return gen_illegal(ctx); 364743e05652SRichard Henderson } 364843e05652SRichard Henderson 364943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 365043e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3651b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 365243e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 365343e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 365443e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 365543e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 365643e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 365743e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 365843e05652SRichard Henderson if (type < 0) { 365931234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 366031234768SRichard Henderson return true; 366143e05652SRichard Henderson } 366243e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 366343e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 366443e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 366543e05652SRichard Henderson } 366643e05652SRichard Henderson } else { 366743e05652SRichard Henderson dest &= -4; /* priv = 0 */ 366843e05652SRichard Henderson } 366943e05652SRichard Henderson #endif 367043e05652SRichard Henderson 36716e5f5300SSven Schnelle if (a->l) { 36726e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 36736e5f5300SSven Schnelle if (ctx->privilege < 3) { 36746e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 36756e5f5300SSven Schnelle } 36766e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 36776e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 36786e5f5300SSven Schnelle } 36796e5f5300SSven Schnelle 36806e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 368143e05652SRichard Henderson } 368243e05652SRichard Henderson 36838340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 368498cd9ca7SRichard Henderson { 3685b35aec85SRichard Henderson if (a->x) { 3686e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 36878340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3688eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3689660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 36908340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3691b35aec85SRichard Henderson } else { 3692b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3693b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3694b35aec85SRichard Henderson } 369598cd9ca7SRichard Henderson } 369698cd9ca7SRichard Henderson 36978340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 369898cd9ca7SRichard Henderson { 3699eaa3783bSRichard Henderson TCGv_reg dest; 370098cd9ca7SRichard Henderson 37018340f534SRichard Henderson if (a->x == 0) { 37028340f534SRichard Henderson dest = load_gpr(ctx, a->b); 370398cd9ca7SRichard Henderson } else { 3704e12c6309SRichard Henderson dest = tcg_temp_new(); 37058340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 37068340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 370798cd9ca7SRichard Henderson } 3708660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 37098340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 371098cd9ca7SRichard Henderson } 371198cd9ca7SRichard Henderson 37128340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 371398cd9ca7SRichard Henderson { 3714660eefe1SRichard Henderson TCGv_reg dest; 371598cd9ca7SRichard Henderson 3716c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 37178340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 37188340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3719c301f34eSRichard Henderson #else 3720c301f34eSRichard Henderson nullify_over(ctx); 37218340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3722c301f34eSRichard Henderson 3723741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3724c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3725c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3726c301f34eSRichard Henderson } 3727741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3728c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 37298340f534SRichard Henderson if (a->l) { 3730741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3731c301f34eSRichard Henderson } 37328340f534SRichard Henderson nullify_set(ctx, a->n); 3733c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 373431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 373531234768SRichard Henderson return nullify_end(ctx); 3736c301f34eSRichard Henderson #endif 373798cd9ca7SRichard Henderson } 373898cd9ca7SRichard Henderson 3739a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 3740a8966ba7SRichard Henderson { 3741a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 3742a8966ba7SRichard Henderson return ctx->is_pa20; 3743a8966ba7SRichard Henderson } 3744a8966ba7SRichard Henderson 37451ca74648SRichard Henderson /* 37461ca74648SRichard Henderson * Float class 0 37471ca74648SRichard Henderson */ 3748ebe9383cSRichard Henderson 37491ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3750ebe9383cSRichard Henderson { 3751ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3752ebe9383cSRichard Henderson } 3753ebe9383cSRichard Henderson 375459f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 375559f8c04bSHelge Deller { 3756a300dad3SRichard Henderson uint64_t ret; 3757a300dad3SRichard Henderson 3758*c53e401eSRichard Henderson if (ctx->is_pa20) { 3759a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3760a300dad3SRichard Henderson } else { 3761a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3762a300dad3SRichard Henderson } 3763a300dad3SRichard Henderson 376459f8c04bSHelge Deller nullify_over(ctx); 3765a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 376659f8c04bSHelge Deller return nullify_end(ctx); 376759f8c04bSHelge Deller } 376859f8c04bSHelge Deller 37691ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 37701ca74648SRichard Henderson { 37711ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 37721ca74648SRichard Henderson } 37731ca74648SRichard Henderson 3774ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3775ebe9383cSRichard Henderson { 3776ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3777ebe9383cSRichard Henderson } 3778ebe9383cSRichard Henderson 37791ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 37801ca74648SRichard Henderson { 37811ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 37821ca74648SRichard Henderson } 37831ca74648SRichard Henderson 37841ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3785ebe9383cSRichard Henderson { 3786ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3787ebe9383cSRichard Henderson } 3788ebe9383cSRichard Henderson 37891ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 37901ca74648SRichard Henderson { 37911ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 37921ca74648SRichard Henderson } 37931ca74648SRichard Henderson 3794ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3795ebe9383cSRichard Henderson { 3796ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3797ebe9383cSRichard Henderson } 3798ebe9383cSRichard Henderson 37991ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 38001ca74648SRichard Henderson { 38011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 38021ca74648SRichard Henderson } 38031ca74648SRichard Henderson 38041ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 38051ca74648SRichard Henderson { 38061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 38071ca74648SRichard Henderson } 38081ca74648SRichard Henderson 38091ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 38101ca74648SRichard Henderson { 38111ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 38121ca74648SRichard Henderson } 38131ca74648SRichard Henderson 38141ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 38151ca74648SRichard Henderson { 38161ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 38171ca74648SRichard Henderson } 38181ca74648SRichard Henderson 38191ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 38201ca74648SRichard Henderson { 38211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 38221ca74648SRichard Henderson } 38231ca74648SRichard Henderson 38241ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3825ebe9383cSRichard Henderson { 3826ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3827ebe9383cSRichard Henderson } 3828ebe9383cSRichard Henderson 38291ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 38301ca74648SRichard Henderson { 38311ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 38321ca74648SRichard Henderson } 38331ca74648SRichard Henderson 3834ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3835ebe9383cSRichard Henderson { 3836ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3837ebe9383cSRichard Henderson } 3838ebe9383cSRichard Henderson 38391ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 38401ca74648SRichard Henderson { 38411ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 38421ca74648SRichard Henderson } 38431ca74648SRichard Henderson 38441ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3845ebe9383cSRichard Henderson { 3846ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3847ebe9383cSRichard Henderson } 3848ebe9383cSRichard Henderson 38491ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 38501ca74648SRichard Henderson { 38511ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 38521ca74648SRichard Henderson } 38531ca74648SRichard Henderson 3854ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3855ebe9383cSRichard Henderson { 3856ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3857ebe9383cSRichard Henderson } 3858ebe9383cSRichard Henderson 38591ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 38601ca74648SRichard Henderson { 38611ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 38621ca74648SRichard Henderson } 38631ca74648SRichard Henderson 38641ca74648SRichard Henderson /* 38651ca74648SRichard Henderson * Float class 1 38661ca74648SRichard Henderson */ 38671ca74648SRichard Henderson 38681ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 38691ca74648SRichard Henderson { 38701ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 38711ca74648SRichard Henderson } 38721ca74648SRichard Henderson 38731ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 38741ca74648SRichard Henderson { 38751ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 38761ca74648SRichard Henderson } 38771ca74648SRichard Henderson 38781ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 38791ca74648SRichard Henderson { 38801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 38811ca74648SRichard Henderson } 38821ca74648SRichard Henderson 38831ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 38841ca74648SRichard Henderson { 38851ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 38861ca74648SRichard Henderson } 38871ca74648SRichard Henderson 38881ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 38891ca74648SRichard Henderson { 38901ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 38911ca74648SRichard Henderson } 38921ca74648SRichard Henderson 38931ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 38941ca74648SRichard Henderson { 38951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 38961ca74648SRichard Henderson } 38971ca74648SRichard Henderson 38981ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 38991ca74648SRichard Henderson { 39001ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 39011ca74648SRichard Henderson } 39021ca74648SRichard Henderson 39031ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 39041ca74648SRichard Henderson { 39051ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 39061ca74648SRichard Henderson } 39071ca74648SRichard Henderson 39081ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 39091ca74648SRichard Henderson { 39101ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 39111ca74648SRichard Henderson } 39121ca74648SRichard Henderson 39131ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 39141ca74648SRichard Henderson { 39151ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 39161ca74648SRichard Henderson } 39171ca74648SRichard Henderson 39181ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 39191ca74648SRichard Henderson { 39201ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 39211ca74648SRichard Henderson } 39221ca74648SRichard Henderson 39231ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 39241ca74648SRichard Henderson { 39251ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 39261ca74648SRichard Henderson } 39271ca74648SRichard Henderson 39281ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 39291ca74648SRichard Henderson { 39301ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 39311ca74648SRichard Henderson } 39321ca74648SRichard Henderson 39331ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 39341ca74648SRichard Henderson { 39351ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 39361ca74648SRichard Henderson } 39371ca74648SRichard Henderson 39381ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 39391ca74648SRichard Henderson { 39401ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 39411ca74648SRichard Henderson } 39421ca74648SRichard Henderson 39431ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 39441ca74648SRichard Henderson { 39451ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 39461ca74648SRichard Henderson } 39471ca74648SRichard Henderson 39481ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 39491ca74648SRichard Henderson { 39501ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 39511ca74648SRichard Henderson } 39521ca74648SRichard Henderson 39531ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 39541ca74648SRichard Henderson { 39551ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 39561ca74648SRichard Henderson } 39571ca74648SRichard Henderson 39581ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 39591ca74648SRichard Henderson { 39601ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 39611ca74648SRichard Henderson } 39621ca74648SRichard Henderson 39631ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 39641ca74648SRichard Henderson { 39651ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 39661ca74648SRichard Henderson } 39671ca74648SRichard Henderson 39681ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 39691ca74648SRichard Henderson { 39701ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 39711ca74648SRichard Henderson } 39721ca74648SRichard Henderson 39731ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 39741ca74648SRichard Henderson { 39751ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 39761ca74648SRichard Henderson } 39771ca74648SRichard Henderson 39781ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 39791ca74648SRichard Henderson { 39801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 39811ca74648SRichard Henderson } 39821ca74648SRichard Henderson 39831ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 39841ca74648SRichard Henderson { 39851ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 39861ca74648SRichard Henderson } 39871ca74648SRichard Henderson 39881ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 39891ca74648SRichard Henderson { 39901ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 39911ca74648SRichard Henderson } 39921ca74648SRichard Henderson 39931ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 39941ca74648SRichard Henderson { 39951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 39961ca74648SRichard Henderson } 39971ca74648SRichard Henderson 39981ca74648SRichard Henderson /* 39991ca74648SRichard Henderson * Float class 2 40001ca74648SRichard Henderson */ 40011ca74648SRichard Henderson 40021ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4003ebe9383cSRichard Henderson { 4004ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4005ebe9383cSRichard Henderson 4006ebe9383cSRichard Henderson nullify_over(ctx); 4007ebe9383cSRichard Henderson 40081ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 40091ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 401029dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 401129dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4012ebe9383cSRichard Henderson 4013ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4014ebe9383cSRichard Henderson 40151ca74648SRichard Henderson return nullify_end(ctx); 4016ebe9383cSRichard Henderson } 4017ebe9383cSRichard Henderson 40181ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4019ebe9383cSRichard Henderson { 4020ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4021ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4022ebe9383cSRichard Henderson 4023ebe9383cSRichard Henderson nullify_over(ctx); 4024ebe9383cSRichard Henderson 40251ca74648SRichard Henderson ta = load_frd0(a->r1); 40261ca74648SRichard Henderson tb = load_frd0(a->r2); 402729dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 402829dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4029ebe9383cSRichard Henderson 4030ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4031ebe9383cSRichard Henderson 403231234768SRichard Henderson return nullify_end(ctx); 4033ebe9383cSRichard Henderson } 4034ebe9383cSRichard Henderson 40351ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4036ebe9383cSRichard Henderson { 4037eaa3783bSRichard Henderson TCGv_reg t; 4038ebe9383cSRichard Henderson 4039ebe9383cSRichard Henderson nullify_over(ctx); 4040ebe9383cSRichard Henderson 4041e12c6309SRichard Henderson t = tcg_temp_new(); 4042ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4043ebe9383cSRichard Henderson 40441ca74648SRichard Henderson if (a->y == 1) { 4045ebe9383cSRichard Henderson int mask; 4046ebe9383cSRichard Henderson bool inv = false; 4047ebe9383cSRichard Henderson 40481ca74648SRichard Henderson switch (a->c) { 4049ebe9383cSRichard Henderson case 0: /* simple */ 4050eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4051ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4052ebe9383cSRichard Henderson goto done; 4053ebe9383cSRichard Henderson case 2: /* rej */ 4054ebe9383cSRichard Henderson inv = true; 4055ebe9383cSRichard Henderson /* fallthru */ 4056ebe9383cSRichard Henderson case 1: /* acc */ 4057ebe9383cSRichard Henderson mask = 0x43ff800; 4058ebe9383cSRichard Henderson break; 4059ebe9383cSRichard Henderson case 6: /* rej8 */ 4060ebe9383cSRichard Henderson inv = true; 4061ebe9383cSRichard Henderson /* fallthru */ 4062ebe9383cSRichard Henderson case 5: /* acc8 */ 4063ebe9383cSRichard Henderson mask = 0x43f8000; 4064ebe9383cSRichard Henderson break; 4065ebe9383cSRichard Henderson case 9: /* acc6 */ 4066ebe9383cSRichard Henderson mask = 0x43e0000; 4067ebe9383cSRichard Henderson break; 4068ebe9383cSRichard Henderson case 13: /* acc4 */ 4069ebe9383cSRichard Henderson mask = 0x4380000; 4070ebe9383cSRichard Henderson break; 4071ebe9383cSRichard Henderson case 17: /* acc2 */ 4072ebe9383cSRichard Henderson mask = 0x4200000; 4073ebe9383cSRichard Henderson break; 4074ebe9383cSRichard Henderson default: 40751ca74648SRichard Henderson gen_illegal(ctx); 40761ca74648SRichard Henderson return true; 4077ebe9383cSRichard Henderson } 4078ebe9383cSRichard Henderson if (inv) { 4079d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 4080eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4081ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4082ebe9383cSRichard Henderson } else { 4083eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4084ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4085ebe9383cSRichard Henderson } 40861ca74648SRichard Henderson } else { 40871ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 40881ca74648SRichard Henderson 40891ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 40901ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 40911ca74648SRichard Henderson } 40921ca74648SRichard Henderson 4093ebe9383cSRichard Henderson done: 409431234768SRichard Henderson return nullify_end(ctx); 4095ebe9383cSRichard Henderson } 4096ebe9383cSRichard Henderson 40971ca74648SRichard Henderson /* 40981ca74648SRichard Henderson * Float class 2 40991ca74648SRichard Henderson */ 41001ca74648SRichard Henderson 41011ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4102ebe9383cSRichard Henderson { 41031ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 41041ca74648SRichard Henderson } 41051ca74648SRichard Henderson 41061ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 41071ca74648SRichard Henderson { 41081ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 41091ca74648SRichard Henderson } 41101ca74648SRichard Henderson 41111ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 41121ca74648SRichard Henderson { 41131ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 41141ca74648SRichard Henderson } 41151ca74648SRichard Henderson 41161ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 41171ca74648SRichard Henderson { 41181ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 41191ca74648SRichard Henderson } 41201ca74648SRichard Henderson 41211ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 41221ca74648SRichard Henderson { 41231ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 41241ca74648SRichard Henderson } 41251ca74648SRichard Henderson 41261ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 41271ca74648SRichard Henderson { 41281ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 41291ca74648SRichard Henderson } 41301ca74648SRichard Henderson 41311ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 41321ca74648SRichard Henderson { 41331ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 41341ca74648SRichard Henderson } 41351ca74648SRichard Henderson 41361ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 41371ca74648SRichard Henderson { 41381ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 41391ca74648SRichard Henderson } 41401ca74648SRichard Henderson 41411ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 41421ca74648SRichard Henderson { 41431ca74648SRichard Henderson TCGv_i64 x, y; 4144ebe9383cSRichard Henderson 4145ebe9383cSRichard Henderson nullify_over(ctx); 4146ebe9383cSRichard Henderson 41471ca74648SRichard Henderson x = load_frw0_i64(a->r1); 41481ca74648SRichard Henderson y = load_frw0_i64(a->r2); 41491ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 41501ca74648SRichard Henderson save_frd(a->t, x); 4151ebe9383cSRichard Henderson 415231234768SRichard Henderson return nullify_end(ctx); 4153ebe9383cSRichard Henderson } 4154ebe9383cSRichard Henderson 4155ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4156ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4157ebe9383cSRichard Henderson { 4158ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4159ebe9383cSRichard Henderson } 4160ebe9383cSRichard Henderson 4161b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4162ebe9383cSRichard Henderson { 4163b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4164b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4165b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4166b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4167b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4168ebe9383cSRichard Henderson 4169ebe9383cSRichard Henderson nullify_over(ctx); 4170ebe9383cSRichard Henderson 4171ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4172ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4173ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4174ebe9383cSRichard Henderson 417531234768SRichard Henderson return nullify_end(ctx); 4176ebe9383cSRichard Henderson } 4177ebe9383cSRichard Henderson 4178b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4179b1e2af57SRichard Henderson { 4180b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4181b1e2af57SRichard Henderson } 4182b1e2af57SRichard Henderson 4183b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4184b1e2af57SRichard Henderson { 4185b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4186b1e2af57SRichard Henderson } 4187b1e2af57SRichard Henderson 4188b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4189b1e2af57SRichard Henderson { 4190b1e2af57SRichard Henderson nullify_over(ctx); 4191b1e2af57SRichard Henderson 4192b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4193b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4194b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4195b1e2af57SRichard Henderson 4196b1e2af57SRichard Henderson return nullify_end(ctx); 4197b1e2af57SRichard Henderson } 4198b1e2af57SRichard Henderson 4199b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4200b1e2af57SRichard Henderson { 4201b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4202b1e2af57SRichard Henderson } 4203b1e2af57SRichard Henderson 4204b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4205b1e2af57SRichard Henderson { 4206b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4207b1e2af57SRichard Henderson } 4208b1e2af57SRichard Henderson 4209c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4210ebe9383cSRichard Henderson { 4211c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4212ebe9383cSRichard Henderson 4213ebe9383cSRichard Henderson nullify_over(ctx); 4214c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4215c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4216c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4217ebe9383cSRichard Henderson 4218c3bad4f8SRichard Henderson if (a->neg) { 4219ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4220ebe9383cSRichard Henderson } else { 4221ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4222ebe9383cSRichard Henderson } 4223ebe9383cSRichard Henderson 4224c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 422531234768SRichard Henderson return nullify_end(ctx); 4226ebe9383cSRichard Henderson } 4227ebe9383cSRichard Henderson 4228c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4229ebe9383cSRichard Henderson { 4230c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4231ebe9383cSRichard Henderson 4232ebe9383cSRichard Henderson nullify_over(ctx); 4233c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4234c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4235c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4236ebe9383cSRichard Henderson 4237c3bad4f8SRichard Henderson if (a->neg) { 4238ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4239ebe9383cSRichard Henderson } else { 4240ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4241ebe9383cSRichard Henderson } 4242ebe9383cSRichard Henderson 4243c3bad4f8SRichard Henderson save_frd(a->t, x); 424431234768SRichard Henderson return nullify_end(ctx); 4245ebe9383cSRichard Henderson } 4246ebe9383cSRichard Henderson 424715da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 424815da177bSSven Schnelle { 4249cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4250cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4251cf6b28d4SHelge Deller if (a->i == 0x100) { 4252cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4253ad75a51eSRichard Henderson nullify_over(ctx); 4254ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4255cf6b28d4SHelge Deller return nullify_end(ctx); 425615da177bSSven Schnelle } 4257ad75a51eSRichard Henderson #endif 4258ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4259ad75a51eSRichard Henderson return true; 4260ad75a51eSRichard Henderson } 426115da177bSSven Schnelle 4262b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 426361766fe9SRichard Henderson { 426451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4265f764718dSRichard Henderson int bound; 426661766fe9SRichard Henderson 426751b061fbSRichard Henderson ctx->cs = cs; 4268494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4269bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 42703d68ee7bSRichard Henderson 42713d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4272c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 42733d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4274c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4275c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4276217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4277c301f34eSRichard Henderson #else 4278494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4279bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4280bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4281bb67ec32SRichard Henderson : MMU_PHYS_IDX); 42823d68ee7bSRichard Henderson 4283c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4284c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4285c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4286c301f34eSRichard Henderson int32_t diff = cs_base; 4287c301f34eSRichard Henderson 4288c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4289c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4290c301f34eSRichard Henderson #endif 429151b061fbSRichard Henderson ctx->iaoq_n = -1; 4292f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 429361766fe9SRichard Henderson 42943d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 42953d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4296b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 429761766fe9SRichard Henderson } 429861766fe9SRichard Henderson 429951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 430051b061fbSRichard Henderson { 430151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 430261766fe9SRichard Henderson 43033d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 430451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 430551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4306494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 430751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 430851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4309129e9cc3SRichard Henderson } 431051b061fbSRichard Henderson ctx->null_lab = NULL; 431161766fe9SRichard Henderson } 431261766fe9SRichard Henderson 431351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 431451b061fbSRichard Henderson { 431551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 431651b061fbSRichard Henderson 431751b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 431851b061fbSRichard Henderson } 431951b061fbSRichard Henderson 432051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 432151b061fbSRichard Henderson { 432251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4323b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 432451b061fbSRichard Henderson DisasJumpType ret; 432551b061fbSRichard Henderson 432651b061fbSRichard Henderson /* Execute one insn. */ 4327ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4328c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 432931234768SRichard Henderson do_page_zero(ctx); 433031234768SRichard Henderson ret = ctx->base.is_jmp; 4331869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4332ba1d0b44SRichard Henderson } else 4333ba1d0b44SRichard Henderson #endif 4334ba1d0b44SRichard Henderson { 433561766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 433661766fe9SRichard Henderson the page permissions for execute. */ 43374e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 433861766fe9SRichard Henderson 433961766fe9SRichard Henderson /* Set up the IA queue for the next insn. 434061766fe9SRichard Henderson This will be overwritten by a branch. */ 434151b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 434251b061fbSRichard Henderson ctx->iaoq_n = -1; 4343e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4344eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 434561766fe9SRichard Henderson } else { 434651b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4347f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 434861766fe9SRichard Henderson } 434961766fe9SRichard Henderson 435051b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 435151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4352869051eaSRichard Henderson ret = DISAS_NEXT; 4353129e9cc3SRichard Henderson } else { 43541a19da0dSRichard Henderson ctx->insn = insn; 435531274b46SRichard Henderson if (!decode(ctx, insn)) { 435631274b46SRichard Henderson gen_illegal(ctx); 435731274b46SRichard Henderson } 435831234768SRichard Henderson ret = ctx->base.is_jmp; 435951b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4360129e9cc3SRichard Henderson } 436161766fe9SRichard Henderson } 436261766fe9SRichard Henderson 43633d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 43643d68ee7bSRichard Henderson a priority change within the instruction queue. */ 436551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4366c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4367c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4368c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4369c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 437051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 437151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 437231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4373129e9cc3SRichard Henderson } else { 437431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 437561766fe9SRichard Henderson } 4376129e9cc3SRichard Henderson } 437751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 437851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4379c301f34eSRichard Henderson ctx->base.pc_next += 4; 438061766fe9SRichard Henderson 4381c5d0aec2SRichard Henderson switch (ret) { 4382c5d0aec2SRichard Henderson case DISAS_NORETURN: 4383c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4384c5d0aec2SRichard Henderson break; 4385c5d0aec2SRichard Henderson 4386c5d0aec2SRichard Henderson case DISAS_NEXT: 4387c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4388c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 438951b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4390a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4391741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4392c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4393c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4394c301f34eSRichard Henderson #endif 439551b061fbSRichard Henderson nullify_save(ctx); 4396c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4397c5d0aec2SRichard Henderson ? DISAS_EXIT 4398c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 439951b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4400a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 440161766fe9SRichard Henderson } 4402c5d0aec2SRichard Henderson break; 4403c5d0aec2SRichard Henderson 4404c5d0aec2SRichard Henderson default: 4405c5d0aec2SRichard Henderson g_assert_not_reached(); 4406c5d0aec2SRichard Henderson } 440761766fe9SRichard Henderson } 440861766fe9SRichard Henderson 440951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 441051b061fbSRichard Henderson { 441151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4412e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 441351b061fbSRichard Henderson 4414e1b5a5edSRichard Henderson switch (is_jmp) { 4415869051eaSRichard Henderson case DISAS_NORETURN: 441661766fe9SRichard Henderson break; 441751b061fbSRichard Henderson case DISAS_TOO_MANY: 4418869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4419e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4420741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4421741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 442251b061fbSRichard Henderson nullify_save(ctx); 442361766fe9SRichard Henderson /* FALLTHRU */ 4424869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 44258532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 44267f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 44278532a14eSRichard Henderson break; 442861766fe9SRichard Henderson } 4429c5d0aec2SRichard Henderson /* FALLTHRU */ 4430c5d0aec2SRichard Henderson case DISAS_EXIT: 4431c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 443261766fe9SRichard Henderson break; 443361766fe9SRichard Henderson default: 443451b061fbSRichard Henderson g_assert_not_reached(); 443561766fe9SRichard Henderson } 443651b061fbSRichard Henderson } 443761766fe9SRichard Henderson 44388eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 44398eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 444051b061fbSRichard Henderson { 4441c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 444261766fe9SRichard Henderson 4443ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4444ba1d0b44SRichard Henderson switch (pc) { 44457ad439dfSRichard Henderson case 0x00: 44468eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4447ba1d0b44SRichard Henderson return; 44487ad439dfSRichard Henderson case 0xb0: 44498eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4450ba1d0b44SRichard Henderson return; 44517ad439dfSRichard Henderson case 0xe0: 44528eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4453ba1d0b44SRichard Henderson return; 44547ad439dfSRichard Henderson case 0x100: 44558eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4456ba1d0b44SRichard Henderson return; 44577ad439dfSRichard Henderson } 4458ba1d0b44SRichard Henderson #endif 4459ba1d0b44SRichard Henderson 44608eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 44618eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 446261766fe9SRichard Henderson } 446351b061fbSRichard Henderson 446451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 446551b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 446651b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 446751b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 446851b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 446951b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 447051b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 447151b061fbSRichard Henderson }; 447251b061fbSRichard Henderson 4473597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4474306c8721SRichard Henderson target_ulong pc, void *host_pc) 447551b061fbSRichard Henderson { 447651b061fbSRichard Henderson DisasContext ctx; 4477306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 447861766fe9SRichard Henderson } 4479