xref: /openbmc/qemu/target/hppa/translate.c (revision c3bad4f839ed961729ba7c502181bdbf0502c7de)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
155eaa3783bSRichard Henderson #else
156eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
157eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
158eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
159eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
160eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
161eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
162eaa3783bSRichard Henderson 
163eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
164eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
172eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
173eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
174eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
175eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
176eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
177eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
178eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
179eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
181eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
182eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
183eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
184eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
185eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
186eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
187eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
188eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
189eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
190eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
191eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
192eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
193eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
194eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
199eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
200eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
201eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
202eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
203eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
204eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
205eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
221eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
223eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
224eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
225eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
226eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
238eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
240eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
241eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
243eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
250eaa3783bSRichard Henderson 
25161766fe9SRichard Henderson typedef struct DisasCond {
25261766fe9SRichard Henderson     TCGCond c;
253eaa3783bSRichard Henderson     TCGv_reg a0, a1;
25461766fe9SRichard Henderson     bool a0_is_n;
25561766fe9SRichard Henderson     bool a1_is_0;
25661766fe9SRichard Henderson } DisasCond;
25761766fe9SRichard Henderson 
25861766fe9SRichard Henderson typedef struct DisasContext {
259d01a3625SRichard Henderson     DisasContextBase base;
26061766fe9SRichard Henderson     CPUState *cs;
26161766fe9SRichard Henderson 
262eaa3783bSRichard Henderson     target_ureg iaoq_f;
263eaa3783bSRichard Henderson     target_ureg iaoq_b;
264eaa3783bSRichard Henderson     target_ureg iaoq_n;
265eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
26661766fe9SRichard Henderson 
26786f8d05fSRichard Henderson     int ntempr, ntempl;
2685eecd37aSRichard Henderson     TCGv_reg tempr[8];
26986f8d05fSRichard Henderson     TCGv_tl  templ[4];
27061766fe9SRichard Henderson 
27161766fe9SRichard Henderson     DisasCond null_cond;
27261766fe9SRichard Henderson     TCGLabel *null_lab;
27361766fe9SRichard Henderson 
2741a19da0dSRichard Henderson     uint32_t insn;
275494737b7SRichard Henderson     uint32_t tb_flags;
2763d68ee7bSRichard Henderson     int mmu_idx;
2773d68ee7bSRichard Henderson     int privilege;
27861766fe9SRichard Henderson     bool psw_n_nonzero;
27961766fe9SRichard Henderson } DisasContext;
28061766fe9SRichard Henderson 
281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
282e36f27efSRichard Henderson static int expand_sm_imm(int val)
283e36f27efSRichard Henderson {
284e36f27efSRichard Henderson     if (val & PSW_SM_E) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     if (val & PSW_SM_W) {
288e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
289e36f27efSRichard Henderson     }
290e36f27efSRichard Henderson     return val;
291e36f27efSRichard Henderson }
292e36f27efSRichard Henderson 
293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
294deee69a1SRichard Henderson static int expand_sr3x(int val)
295deee69a1SRichard Henderson {
296deee69a1SRichard Henderson     return ~val;
297deee69a1SRichard Henderson }
298deee69a1SRichard Henderson 
2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
3001cd012a5SRichard Henderson    we use for the final M.  */
3011cd012a5SRichard Henderson static int ma_to_m(int val)
3021cd012a5SRichard Henderson {
3031cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
3041cd012a5SRichard Henderson }
3051cd012a5SRichard Henderson 
306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
307740038d7SRichard Henderson static int pos_to_m(int val)
308740038d7SRichard Henderson {
309740038d7SRichard Henderson     return val ? 1 : -1;
310740038d7SRichard Henderson }
311740038d7SRichard Henderson 
312740038d7SRichard Henderson static int neg_to_m(int val)
313740038d7SRichard Henderson {
314740038d7SRichard Henderson     return val ? -1 : 1;
315740038d7SRichard Henderson }
316740038d7SRichard Henderson 
317740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
31801afb7beSRichard Henderson static int expand_shl2(int val)
31901afb7beSRichard Henderson {
32001afb7beSRichard Henderson     return val << 2;
32101afb7beSRichard Henderson }
32201afb7beSRichard Henderson 
323740038d7SRichard Henderson /* Used for fp memory ops.  */
324740038d7SRichard Henderson static int expand_shl3(int val)
325740038d7SRichard Henderson {
326740038d7SRichard Henderson     return val << 3;
327740038d7SRichard Henderson }
328740038d7SRichard Henderson 
3290588e061SRichard Henderson /* Used for assemble_21.  */
3300588e061SRichard Henderson static int expand_shl11(int val)
3310588e061SRichard Henderson {
3320588e061SRichard Henderson     return val << 11;
3330588e061SRichard Henderson }
3340588e061SRichard Henderson 
33501afb7beSRichard Henderson 
33640f9f908SRichard Henderson /* Include the auto-generated decoder.  */
33740f9f908SRichard Henderson #include "decode.inc.c"
33840f9f908SRichard Henderson 
33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
34061766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
34261766fe9SRichard Henderson 
34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
34461766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
34661766fe9SRichard Henderson 
347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
348e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
350e1b5a5edSRichard Henderson 
35161766fe9SRichard Henderson typedef struct DisasInsn {
35261766fe9SRichard Henderson     uint32_t insn, mask;
35331234768SRichard Henderson     bool (*trans)(DisasContext *ctx, uint32_t insn,
35461766fe9SRichard Henderson                   const struct DisasInsn *f);
355b2167459SRichard Henderson     union {
356eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
357eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
358eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
359eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
360eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
361eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
362eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
363eff235ebSPaolo Bonzini     } f;
36461766fe9SRichard Henderson } DisasInsn;
36561766fe9SRichard Henderson 
36661766fe9SRichard Henderson /* global register indexes */
367eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
36833423472SRichard Henderson static TCGv_i64 cpu_sr[4];
369494737b7SRichard Henderson static TCGv_i64 cpu_srH;
370eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
371eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
372c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
373c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
374eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
375eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
376eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
377eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
378eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
37961766fe9SRichard Henderson 
38061766fe9SRichard Henderson #include "exec/gen-icount.h"
38161766fe9SRichard Henderson 
38261766fe9SRichard Henderson void hppa_translate_init(void)
38361766fe9SRichard Henderson {
38461766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
38561766fe9SRichard Henderson 
386eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
38761766fe9SRichard Henderson     static const GlobalVar vars[] = {
38835136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
38961766fe9SRichard Henderson         DEF_VAR(psw_n),
39061766fe9SRichard Henderson         DEF_VAR(psw_v),
39161766fe9SRichard Henderson         DEF_VAR(psw_cb),
39261766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
39361766fe9SRichard Henderson         DEF_VAR(iaoq_f),
39461766fe9SRichard Henderson         DEF_VAR(iaoq_b),
39561766fe9SRichard Henderson     };
39661766fe9SRichard Henderson 
39761766fe9SRichard Henderson #undef DEF_VAR
39861766fe9SRichard Henderson 
39961766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
40061766fe9SRichard Henderson     static const char gr_names[32][4] = {
40161766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
40261766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
40361766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
40461766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
40561766fe9SRichard Henderson     };
40633423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
407494737b7SRichard Henderson     static const char sr_names[5][4] = {
408494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
40933423472SRichard Henderson     };
41061766fe9SRichard Henderson 
41161766fe9SRichard Henderson     int i;
41261766fe9SRichard Henderson 
413f764718dSRichard Henderson     cpu_gr[0] = NULL;
41461766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
41561766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
41661766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
41761766fe9SRichard Henderson                                        gr_names[i]);
41861766fe9SRichard Henderson     }
41933423472SRichard Henderson     for (i = 0; i < 4; i++) {
42033423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
42133423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
42233423472SRichard Henderson                                            sr_names[i]);
42333423472SRichard Henderson     }
424494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
425494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
426494737b7SRichard Henderson                                      sr_names[4]);
42761766fe9SRichard Henderson 
42861766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
42961766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
43061766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
43161766fe9SRichard Henderson     }
432c301f34eSRichard Henderson 
433c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
434c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
435c301f34eSRichard Henderson                                         "iasq_f");
436c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
437c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
438c301f34eSRichard Henderson                                         "iasq_b");
43961766fe9SRichard Henderson }
44061766fe9SRichard Henderson 
441129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
442129e9cc3SRichard Henderson {
443f764718dSRichard Henderson     return (DisasCond){
444f764718dSRichard Henderson         .c = TCG_COND_NEVER,
445f764718dSRichard Henderson         .a0 = NULL,
446f764718dSRichard Henderson         .a1 = NULL,
447f764718dSRichard Henderson     };
448129e9cc3SRichard Henderson }
449129e9cc3SRichard Henderson 
450129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
451129e9cc3SRichard Henderson {
452f764718dSRichard Henderson     return (DisasCond){
453f764718dSRichard Henderson         .c = TCG_COND_NE,
454f764718dSRichard Henderson         .a0 = cpu_psw_n,
455f764718dSRichard Henderson         .a0_is_n = true,
456f764718dSRichard Henderson         .a1 = NULL,
457f764718dSRichard Henderson         .a1_is_0 = true
458f764718dSRichard Henderson     };
459129e9cc3SRichard Henderson }
460129e9cc3SRichard Henderson 
461eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
462129e9cc3SRichard Henderson {
463f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
464129e9cc3SRichard Henderson 
465129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
466129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
467eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
468129e9cc3SRichard Henderson 
469129e9cc3SRichard Henderson     return r;
470129e9cc3SRichard Henderson }
471129e9cc3SRichard Henderson 
472eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
473129e9cc3SRichard Henderson {
474129e9cc3SRichard Henderson     DisasCond r = { .c = c };
475129e9cc3SRichard Henderson 
476129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
477129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
478eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
479129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
480eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
481129e9cc3SRichard Henderson 
482129e9cc3SRichard Henderson     return r;
483129e9cc3SRichard Henderson }
484129e9cc3SRichard Henderson 
485129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
486129e9cc3SRichard Henderson {
487129e9cc3SRichard Henderson     if (cond->a1_is_0) {
488129e9cc3SRichard Henderson         cond->a1_is_0 = false;
489eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
490129e9cc3SRichard Henderson     }
491129e9cc3SRichard Henderson }
492129e9cc3SRichard Henderson 
493129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
494129e9cc3SRichard Henderson {
495129e9cc3SRichard Henderson     switch (cond->c) {
496129e9cc3SRichard Henderson     default:
497129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
498129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
499129e9cc3SRichard Henderson         }
500129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
501129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
502129e9cc3SRichard Henderson         }
503129e9cc3SRichard Henderson         cond->a0_is_n = false;
504129e9cc3SRichard Henderson         cond->a1_is_0 = false;
505f764718dSRichard Henderson         cond->a0 = NULL;
506f764718dSRichard Henderson         cond->a1 = NULL;
507129e9cc3SRichard Henderson         /* fallthru */
508129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
509129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
510129e9cc3SRichard Henderson         break;
511129e9cc3SRichard Henderson     case TCG_COND_NEVER:
512129e9cc3SRichard Henderson         break;
513129e9cc3SRichard Henderson     }
514129e9cc3SRichard Henderson }
515129e9cc3SRichard Henderson 
516eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
51761766fe9SRichard Henderson {
51886f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
51986f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
52086f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
52161766fe9SRichard Henderson }
52261766fe9SRichard Henderson 
52386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
52486f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
52586f8d05fSRichard Henderson {
52686f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
52786f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
52886f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
52986f8d05fSRichard Henderson }
53086f8d05fSRichard Henderson #endif
53186f8d05fSRichard Henderson 
532eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
53361766fe9SRichard Henderson {
534eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
535eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
53661766fe9SRichard Henderson     return t;
53761766fe9SRichard Henderson }
53861766fe9SRichard Henderson 
539eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
54061766fe9SRichard Henderson {
54161766fe9SRichard Henderson     if (reg == 0) {
542eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
543eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
54461766fe9SRichard Henderson         return t;
54561766fe9SRichard Henderson     } else {
54661766fe9SRichard Henderson         return cpu_gr[reg];
54761766fe9SRichard Henderson     }
54861766fe9SRichard Henderson }
54961766fe9SRichard Henderson 
550eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
55161766fe9SRichard Henderson {
552129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
55361766fe9SRichard Henderson         return get_temp(ctx);
55461766fe9SRichard Henderson     } else {
55561766fe9SRichard Henderson         return cpu_gr[reg];
55661766fe9SRichard Henderson     }
55761766fe9SRichard Henderson }
55861766fe9SRichard Henderson 
559eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
560129e9cc3SRichard Henderson {
561129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
562129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
563eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
564129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
565129e9cc3SRichard Henderson     } else {
566eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
567129e9cc3SRichard Henderson     }
568129e9cc3SRichard Henderson }
569129e9cc3SRichard Henderson 
570eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
571129e9cc3SRichard Henderson {
572129e9cc3SRichard Henderson     if (reg != 0) {
573129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
574129e9cc3SRichard Henderson     }
575129e9cc3SRichard Henderson }
576129e9cc3SRichard Henderson 
57796d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
57896d6407fSRichard Henderson # define HI_OFS  0
57996d6407fSRichard Henderson # define LO_OFS  4
58096d6407fSRichard Henderson #else
58196d6407fSRichard Henderson # define HI_OFS  4
58296d6407fSRichard Henderson # define LO_OFS  0
58396d6407fSRichard Henderson #endif
58496d6407fSRichard Henderson 
58596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
58696d6407fSRichard Henderson {
58796d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
58896d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
58996d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
59096d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
59196d6407fSRichard Henderson     return ret;
59296d6407fSRichard Henderson }
59396d6407fSRichard Henderson 
594ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
595ebe9383cSRichard Henderson {
596ebe9383cSRichard Henderson     if (rt == 0) {
597ebe9383cSRichard Henderson         return tcg_const_i32(0);
598ebe9383cSRichard Henderson     } else {
599ebe9383cSRichard Henderson         return load_frw_i32(rt);
600ebe9383cSRichard Henderson     }
601ebe9383cSRichard Henderson }
602ebe9383cSRichard Henderson 
603ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
604ebe9383cSRichard Henderson {
605ebe9383cSRichard Henderson     if (rt == 0) {
606ebe9383cSRichard Henderson         return tcg_const_i64(0);
607ebe9383cSRichard Henderson     } else {
608ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
609ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
610ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
611ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
612ebe9383cSRichard Henderson         return ret;
613ebe9383cSRichard Henderson     }
614ebe9383cSRichard Henderson }
615ebe9383cSRichard Henderson 
61696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
61796d6407fSRichard Henderson {
61896d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
61996d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
62096d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
62196d6407fSRichard Henderson }
62296d6407fSRichard Henderson 
62396d6407fSRichard Henderson #undef HI_OFS
62496d6407fSRichard Henderson #undef LO_OFS
62596d6407fSRichard Henderson 
62696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
62796d6407fSRichard Henderson {
62896d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
62996d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
63096d6407fSRichard Henderson     return ret;
63196d6407fSRichard Henderson }
63296d6407fSRichard Henderson 
633ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
634ebe9383cSRichard Henderson {
635ebe9383cSRichard Henderson     if (rt == 0) {
636ebe9383cSRichard Henderson         return tcg_const_i64(0);
637ebe9383cSRichard Henderson     } else {
638ebe9383cSRichard Henderson         return load_frd(rt);
639ebe9383cSRichard Henderson     }
640ebe9383cSRichard Henderson }
641ebe9383cSRichard Henderson 
64296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
64396d6407fSRichard Henderson {
64496d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
64596d6407fSRichard Henderson }
64696d6407fSRichard Henderson 
64733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
64833423472SRichard Henderson {
64933423472SRichard Henderson #ifdef CONFIG_USER_ONLY
65033423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
65133423472SRichard Henderson #else
65233423472SRichard Henderson     if (reg < 4) {
65333423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
654494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
655494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
65633423472SRichard Henderson     } else {
65733423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
65833423472SRichard Henderson     }
65933423472SRichard Henderson #endif
66033423472SRichard Henderson }
66133423472SRichard Henderson 
662129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
663129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
664129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
665129e9cc3SRichard Henderson {
666129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
667129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
668129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
669129e9cc3SRichard Henderson 
670129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
671129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
672129e9cc3SRichard Henderson 
673129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
674129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
675129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
676129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
677eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
678129e9cc3SRichard Henderson         }
679129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
680129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
681129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
682129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
683129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
684eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
685129e9cc3SRichard Henderson         }
686129e9cc3SRichard Henderson 
687eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
688129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
689129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
690129e9cc3SRichard Henderson     }
691129e9cc3SRichard Henderson }
692129e9cc3SRichard Henderson 
693129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
694129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
695129e9cc3SRichard Henderson {
696129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
697129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
698eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
699129e9cc3SRichard Henderson         }
700129e9cc3SRichard Henderson         return;
701129e9cc3SRichard Henderson     }
702129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
703129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
704eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
705129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
706129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
707129e9cc3SRichard Henderson     }
708129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
709129e9cc3SRichard Henderson }
710129e9cc3SRichard Henderson 
711129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
712129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
713129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
714129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
715129e9cc3SRichard Henderson {
716129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
717eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
718129e9cc3SRichard Henderson     }
719129e9cc3SRichard Henderson }
720129e9cc3SRichard Henderson 
721129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
72240f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
72340f9f908SRichard Henderson    it may be tail-called from a translate function.  */
72431234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
725129e9cc3SRichard Henderson {
726129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
72731234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
728129e9cc3SRichard Henderson 
729f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
730f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
731f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
732f49b3537SRichard Henderson 
733129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
734129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
735129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
736129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
73731234768SRichard Henderson         return true;
738129e9cc3SRichard Henderson     }
739129e9cc3SRichard Henderson     ctx->null_lab = NULL;
740129e9cc3SRichard Henderson 
741129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
742129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
743129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
744129e9cc3SRichard Henderson         gen_set_label(null_lab);
745129e9cc3SRichard Henderson     } else {
746129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
747129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
748129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
749129e9cc3SRichard Henderson            label we have the proper value in place.  */
750129e9cc3SRichard Henderson         nullify_save(ctx);
751129e9cc3SRichard Henderson         gen_set_label(null_lab);
752129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
753129e9cc3SRichard Henderson     }
754869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
75531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
756129e9cc3SRichard Henderson     }
75731234768SRichard Henderson     return true;
758129e9cc3SRichard Henderson }
759129e9cc3SRichard Henderson 
760eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
76161766fe9SRichard Henderson {
76261766fe9SRichard Henderson     if (unlikely(ival == -1)) {
763eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
76461766fe9SRichard Henderson     } else {
765eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
76661766fe9SRichard Henderson     }
76761766fe9SRichard Henderson }
76861766fe9SRichard Henderson 
769eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
77061766fe9SRichard Henderson {
77161766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
77261766fe9SRichard Henderson }
77361766fe9SRichard Henderson 
77461766fe9SRichard Henderson static void gen_excp_1(int exception)
77561766fe9SRichard Henderson {
77661766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
77761766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
77861766fe9SRichard Henderson     tcg_temp_free_i32(t);
77961766fe9SRichard Henderson }
78061766fe9SRichard Henderson 
78131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
78261766fe9SRichard Henderson {
78361766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
78461766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
785129e9cc3SRichard Henderson     nullify_save(ctx);
78661766fe9SRichard Henderson     gen_excp_1(exception);
78731234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
78861766fe9SRichard Henderson }
78961766fe9SRichard Henderson 
79031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7911a19da0dSRichard Henderson {
79231234768SRichard Henderson     TCGv_reg tmp;
79331234768SRichard Henderson 
79431234768SRichard Henderson     nullify_over(ctx);
79531234768SRichard Henderson     tmp = tcg_const_reg(ctx->insn);
7961a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7971a19da0dSRichard Henderson     tcg_temp_free(tmp);
79831234768SRichard Henderson     gen_excp(ctx, exc);
79931234768SRichard Henderson     return nullify_end(ctx);
8001a19da0dSRichard Henderson }
8011a19da0dSRichard Henderson 
80231234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
80361766fe9SRichard Henderson {
80431234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
80561766fe9SRichard Henderson }
80661766fe9SRichard Henderson 
80740f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
80840f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
80940f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
81040f9f908SRichard Henderson #else
811e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
812e1b5a5edSRichard Henderson     do {                                     \
813e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
81431234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
815e1b5a5edSRichard Henderson         }                                    \
816e1b5a5edSRichard Henderson     } while (0)
81740f9f908SRichard Henderson #endif
818e1b5a5edSRichard Henderson 
819eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
82061766fe9SRichard Henderson {
82161766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
82231234768SRichard Henderson     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO)
82331234768SRichard Henderson         || ctx->base.singlestep_enabled) {
82461766fe9SRichard Henderson         return false;
82561766fe9SRichard Henderson     }
82661766fe9SRichard Henderson     return true;
82761766fe9SRichard Henderson }
82861766fe9SRichard Henderson 
829129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
830129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
831129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
832129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
833129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
834129e9cc3SRichard Henderson {
835129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
836129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
837129e9cc3SRichard Henderson }
838129e9cc3SRichard Henderson 
83961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
840eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
84161766fe9SRichard Henderson {
84261766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
84361766fe9SRichard Henderson         tcg_gen_goto_tb(which);
844eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
845eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
84607ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
84761766fe9SRichard Henderson     } else {
84861766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
84961766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
850d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
85161766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
85261766fe9SRichard Henderson         } else {
8537f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
85461766fe9SRichard Henderson         }
85561766fe9SRichard Henderson     }
85661766fe9SRichard Henderson }
85761766fe9SRichard Henderson 
858ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
859ebe9383cSRichard Henderson {
860ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
861ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
862ebe9383cSRichard Henderson     return r1 * 32 + r0;
863ebe9383cSRichard Henderson }
864ebe9383cSRichard Henderson 
865ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
866ebe9383cSRichard Henderson {
867ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
868ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
869ebe9383cSRichard Henderson     return r1 * 32 + r0;
870ebe9383cSRichard Henderson }
871ebe9383cSRichard Henderson 
872ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
873ebe9383cSRichard Henderson {
874ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
875ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
876ebe9383cSRichard Henderson     return r1 * 32 + r0;
877ebe9383cSRichard Henderson }
878ebe9383cSRichard Henderson 
879c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn)
88033423472SRichard Henderson {
88133423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
88233423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
88333423472SRichard Henderson     return s2 * 4 + s0;
88433423472SRichard Henderson }
88533423472SRichard Henderson 
886b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
887b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
888b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
889b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
890b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
891b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
892b2167459SRichard Henderson 
893eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
894eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
895b2167459SRichard Henderson {
896b2167459SRichard Henderson     DisasCond cond;
897eaa3783bSRichard Henderson     TCGv_reg tmp;
898b2167459SRichard Henderson 
899b2167459SRichard Henderson     switch (cf >> 1) {
900b2167459SRichard Henderson     case 0: /* Never / TR */
901b2167459SRichard Henderson         cond = cond_make_f();
902b2167459SRichard Henderson         break;
903b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
904b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
905b2167459SRichard Henderson         break;
906b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
907b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
908b2167459SRichard Henderson         break;
909b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
910b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
911b2167459SRichard Henderson         break;
912b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
913b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
914b2167459SRichard Henderson         break;
915b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
916b2167459SRichard Henderson         tmp = tcg_temp_new();
917eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
918eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
919b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
920b2167459SRichard Henderson         tcg_temp_free(tmp);
921b2167459SRichard Henderson         break;
922b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
923b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
924b2167459SRichard Henderson         break;
925b2167459SRichard Henderson     case 7: /* OD / EV */
926b2167459SRichard Henderson         tmp = tcg_temp_new();
927eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
928b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
929b2167459SRichard Henderson         tcg_temp_free(tmp);
930b2167459SRichard Henderson         break;
931b2167459SRichard Henderson     default:
932b2167459SRichard Henderson         g_assert_not_reached();
933b2167459SRichard Henderson     }
934b2167459SRichard Henderson     if (cf & 1) {
935b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
936b2167459SRichard Henderson     }
937b2167459SRichard Henderson 
938b2167459SRichard Henderson     return cond;
939b2167459SRichard Henderson }
940b2167459SRichard Henderson 
941b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
942b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
943b2167459SRichard Henderson    deleted as unused.  */
944b2167459SRichard Henderson 
945eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
946eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
947b2167459SRichard Henderson {
948b2167459SRichard Henderson     DisasCond cond;
949b2167459SRichard Henderson 
950b2167459SRichard Henderson     switch (cf >> 1) {
951b2167459SRichard Henderson     case 1: /* = / <> */
952b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
953b2167459SRichard Henderson         break;
954b2167459SRichard Henderson     case 2: /* < / >= */
955b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
956b2167459SRichard Henderson         break;
957b2167459SRichard Henderson     case 3: /* <= / > */
958b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
959b2167459SRichard Henderson         break;
960b2167459SRichard Henderson     case 4: /* << / >>= */
961b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
962b2167459SRichard Henderson         break;
963b2167459SRichard Henderson     case 5: /* <<= / >> */
964b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
965b2167459SRichard Henderson         break;
966b2167459SRichard Henderson     default:
967b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
968b2167459SRichard Henderson     }
969b2167459SRichard Henderson     if (cf & 1) {
970b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
971b2167459SRichard Henderson     }
972b2167459SRichard Henderson 
973b2167459SRichard Henderson     return cond;
974b2167459SRichard Henderson }
975b2167459SRichard Henderson 
976b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
977b2167459SRichard Henderson    computed, and use of them is undefined.  */
978b2167459SRichard Henderson 
979eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
980b2167459SRichard Henderson {
981b2167459SRichard Henderson     switch (cf >> 1) {
982b2167459SRichard Henderson     case 4: case 5: case 6:
983b2167459SRichard Henderson         cf &= 1;
984b2167459SRichard Henderson         break;
985b2167459SRichard Henderson     }
986b2167459SRichard Henderson     return do_cond(cf, res, res, res);
987b2167459SRichard Henderson }
988b2167459SRichard Henderson 
98998cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
99098cd9ca7SRichard Henderson 
991eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
99298cd9ca7SRichard Henderson {
99398cd9ca7SRichard Henderson     unsigned c, f;
99498cd9ca7SRichard Henderson 
99598cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
99698cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
99798cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
99898cd9ca7SRichard Henderson     c = orig & 3;
99998cd9ca7SRichard Henderson     if (c == 3) {
100098cd9ca7SRichard Henderson         c = 7;
100198cd9ca7SRichard Henderson     }
100298cd9ca7SRichard Henderson     f = (orig & 4) / 4;
100398cd9ca7SRichard Henderson 
100498cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
100598cd9ca7SRichard Henderson }
100698cd9ca7SRichard Henderson 
1007b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1008b2167459SRichard Henderson 
1009eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1010eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1011b2167459SRichard Henderson {
1012b2167459SRichard Henderson     DisasCond cond;
1013eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1014b2167459SRichard Henderson 
1015b2167459SRichard Henderson     if (cf & 8) {
1016b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1017b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1018b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1019b2167459SRichard Henderson          */
1020b2167459SRichard Henderson         cb = tcg_temp_new();
1021b2167459SRichard Henderson         tmp = tcg_temp_new();
1022eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1023eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1024eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1025eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1026b2167459SRichard Henderson         tcg_temp_free(tmp);
1027b2167459SRichard Henderson     }
1028b2167459SRichard Henderson 
1029b2167459SRichard Henderson     switch (cf >> 1) {
1030b2167459SRichard Henderson     case 0: /* never / TR */
1031b2167459SRichard Henderson     case 1: /* undefined */
1032b2167459SRichard Henderson     case 5: /* undefined */
1033b2167459SRichard Henderson         cond = cond_make_f();
1034b2167459SRichard Henderson         break;
1035b2167459SRichard Henderson 
1036b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1037b2167459SRichard Henderson         /* See hasless(v,1) from
1038b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1039b2167459SRichard Henderson          */
1040b2167459SRichard Henderson         tmp = tcg_temp_new();
1041eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1042eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1043eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1044b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1045b2167459SRichard Henderson         tcg_temp_free(tmp);
1046b2167459SRichard Henderson         break;
1047b2167459SRichard Henderson 
1048b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1049b2167459SRichard Henderson         tmp = tcg_temp_new();
1050eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1051eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1052eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1053b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1054b2167459SRichard Henderson         tcg_temp_free(tmp);
1055b2167459SRichard Henderson         break;
1056b2167459SRichard Henderson 
1057b2167459SRichard Henderson     case 4: /* SDC / NDC */
1058eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1059b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1060b2167459SRichard Henderson         break;
1061b2167459SRichard Henderson 
1062b2167459SRichard Henderson     case 6: /* SBC / NBC */
1063eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1064b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1065b2167459SRichard Henderson         break;
1066b2167459SRichard Henderson 
1067b2167459SRichard Henderson     case 7: /* SHC / NHC */
1068eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1069b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1070b2167459SRichard Henderson         break;
1071b2167459SRichard Henderson 
1072b2167459SRichard Henderson     default:
1073b2167459SRichard Henderson         g_assert_not_reached();
1074b2167459SRichard Henderson     }
1075b2167459SRichard Henderson     if (cf & 8) {
1076b2167459SRichard Henderson         tcg_temp_free(cb);
1077b2167459SRichard Henderson     }
1078b2167459SRichard Henderson     if (cf & 1) {
1079b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1080b2167459SRichard Henderson     }
1081b2167459SRichard Henderson 
1082b2167459SRichard Henderson     return cond;
1083b2167459SRichard Henderson }
1084b2167459SRichard Henderson 
1085b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1086eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1087eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1088b2167459SRichard Henderson {
1089eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1090eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1091b2167459SRichard Henderson 
1092eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1093eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1094eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1095b2167459SRichard Henderson     tcg_temp_free(tmp);
1096b2167459SRichard Henderson 
1097b2167459SRichard Henderson     return sv;
1098b2167459SRichard Henderson }
1099b2167459SRichard Henderson 
1100b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1101eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1102eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1103b2167459SRichard Henderson {
1104eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1105eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1106b2167459SRichard Henderson 
1107eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1108eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1109eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1110b2167459SRichard Henderson     tcg_temp_free(tmp);
1111b2167459SRichard Henderson 
1112b2167459SRichard Henderson     return sv;
1113b2167459SRichard Henderson }
1114b2167459SRichard Henderson 
111531234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1116eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1117eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1118b2167459SRichard Henderson {
1119eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1120b2167459SRichard Henderson     unsigned c = cf >> 1;
1121b2167459SRichard Henderson     DisasCond cond;
1122b2167459SRichard Henderson 
1123b2167459SRichard Henderson     dest = tcg_temp_new();
1124f764718dSRichard Henderson     cb = NULL;
1125f764718dSRichard Henderson     cb_msb = NULL;
1126b2167459SRichard Henderson 
1127b2167459SRichard Henderson     if (shift) {
1128b2167459SRichard Henderson         tmp = get_temp(ctx);
1129eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1130b2167459SRichard Henderson         in1 = tmp;
1131b2167459SRichard Henderson     }
1132b2167459SRichard Henderson 
1133b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1134eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1135b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1136eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1137b2167459SRichard Henderson         if (is_c) {
1138eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1139b2167459SRichard Henderson         }
1140b2167459SRichard Henderson         tcg_temp_free(zero);
1141b2167459SRichard Henderson         if (!is_l) {
1142b2167459SRichard Henderson             cb = get_temp(ctx);
1143eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1144eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1145b2167459SRichard Henderson         }
1146b2167459SRichard Henderson     } else {
1147eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1148b2167459SRichard Henderson         if (is_c) {
1149eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1150b2167459SRichard Henderson         }
1151b2167459SRichard Henderson     }
1152b2167459SRichard Henderson 
1153b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1154f764718dSRichard Henderson     sv = NULL;
1155b2167459SRichard Henderson     if (is_tsv || c == 6) {
1156b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1157b2167459SRichard Henderson         if (is_tsv) {
1158b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1159b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1160b2167459SRichard Henderson         }
1161b2167459SRichard Henderson     }
1162b2167459SRichard Henderson 
1163b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1164b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1165b2167459SRichard Henderson     if (is_tc) {
1166b2167459SRichard Henderson         cond_prep(&cond);
1167b2167459SRichard Henderson         tmp = tcg_temp_new();
1168eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1169b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1170b2167459SRichard Henderson         tcg_temp_free(tmp);
1171b2167459SRichard Henderson     }
1172b2167459SRichard Henderson 
1173b2167459SRichard Henderson     /* Write back the result.  */
1174b2167459SRichard Henderson     if (!is_l) {
1175b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1176b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1177b2167459SRichard Henderson     }
1178b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1179b2167459SRichard Henderson     tcg_temp_free(dest);
1180b2167459SRichard Henderson 
1181b2167459SRichard Henderson     /* Install the new nullification.  */
1182b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1183b2167459SRichard Henderson     ctx->null_cond = cond;
1184b2167459SRichard Henderson }
1185b2167459SRichard Henderson 
11860c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a,
11870c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
11880c982a28SRichard Henderson {
11890c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
11900c982a28SRichard Henderson 
11910c982a28SRichard Henderson     if (a->cf) {
11920c982a28SRichard Henderson         nullify_over(ctx);
11930c982a28SRichard Henderson     }
11940c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
11950c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
11960c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf);
11970c982a28SRichard Henderson     return nullify_end(ctx);
11980c982a28SRichard Henderson }
11990c982a28SRichard Henderson 
12000588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
12010588e061SRichard Henderson                        bool is_tsv, bool is_tc)
12020588e061SRichard Henderson {
12030588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
12040588e061SRichard Henderson 
12050588e061SRichard Henderson     if (a->cf) {
12060588e061SRichard Henderson         nullify_over(ctx);
12070588e061SRichard Henderson     }
12080588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
12090588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
12100588e061SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf);
12110588e061SRichard Henderson     return nullify_end(ctx);
12120588e061SRichard Henderson }
12130588e061SRichard Henderson 
121431234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1215eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1216eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1217b2167459SRichard Henderson {
1218eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1219b2167459SRichard Henderson     unsigned c = cf >> 1;
1220b2167459SRichard Henderson     DisasCond cond;
1221b2167459SRichard Henderson 
1222b2167459SRichard Henderson     dest = tcg_temp_new();
1223b2167459SRichard Henderson     cb = tcg_temp_new();
1224b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1225b2167459SRichard Henderson 
1226eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1227b2167459SRichard Henderson     if (is_b) {
1228b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1229eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1230eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1231eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1232eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1233eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1234b2167459SRichard Henderson     } else {
1235b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1236b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1237eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1238eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1239eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1240eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1241b2167459SRichard Henderson     }
1242b2167459SRichard Henderson     tcg_temp_free(zero);
1243b2167459SRichard Henderson 
1244b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1245f764718dSRichard Henderson     sv = NULL;
1246b2167459SRichard Henderson     if (is_tsv || c == 6) {
1247b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1248b2167459SRichard Henderson         if (is_tsv) {
1249b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1250b2167459SRichard Henderson         }
1251b2167459SRichard Henderson     }
1252b2167459SRichard Henderson 
1253b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1254b2167459SRichard Henderson     if (!is_b) {
1255b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1256b2167459SRichard Henderson     } else {
1257b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1258b2167459SRichard Henderson     }
1259b2167459SRichard Henderson 
1260b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1261b2167459SRichard Henderson     if (is_tc) {
1262b2167459SRichard Henderson         cond_prep(&cond);
1263b2167459SRichard Henderson         tmp = tcg_temp_new();
1264eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1265b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1266b2167459SRichard Henderson         tcg_temp_free(tmp);
1267b2167459SRichard Henderson     }
1268b2167459SRichard Henderson 
1269b2167459SRichard Henderson     /* Write back the result.  */
1270b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1271b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1272b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1273b2167459SRichard Henderson     tcg_temp_free(dest);
1274b2167459SRichard Henderson 
1275b2167459SRichard Henderson     /* Install the new nullification.  */
1276b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1277b2167459SRichard Henderson     ctx->null_cond = cond;
1278b2167459SRichard Henderson }
1279b2167459SRichard Henderson 
12800c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a,
12810c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
12820c982a28SRichard Henderson {
12830c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
12840c982a28SRichard Henderson 
12850c982a28SRichard Henderson     if (a->cf) {
12860c982a28SRichard Henderson         nullify_over(ctx);
12870c982a28SRichard Henderson     }
12880c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12890c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12900c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf);
12910c982a28SRichard Henderson     return nullify_end(ctx);
12920c982a28SRichard Henderson }
12930c982a28SRichard Henderson 
12940588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
12950588e061SRichard Henderson {
12960588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
12970588e061SRichard Henderson 
12980588e061SRichard Henderson     if (a->cf) {
12990588e061SRichard Henderson         nullify_over(ctx);
13000588e061SRichard Henderson     }
13010588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
13020588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
13030588e061SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf);
13040588e061SRichard Henderson     return nullify_end(ctx);
13050588e061SRichard Henderson }
13060588e061SRichard Henderson 
130731234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1308eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1309b2167459SRichard Henderson {
1310eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1311b2167459SRichard Henderson     DisasCond cond;
1312b2167459SRichard Henderson 
1313b2167459SRichard Henderson     dest = tcg_temp_new();
1314eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1315b2167459SRichard Henderson 
1316b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1317f764718dSRichard Henderson     sv = NULL;
1318b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1319b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1320b2167459SRichard Henderson     }
1321b2167459SRichard Henderson 
1322b2167459SRichard Henderson     /* Form the condition for the compare.  */
1323b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1324b2167459SRichard Henderson 
1325b2167459SRichard Henderson     /* Clear.  */
1326eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1327b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1328b2167459SRichard Henderson     tcg_temp_free(dest);
1329b2167459SRichard Henderson 
1330b2167459SRichard Henderson     /* Install the new nullification.  */
1331b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1332b2167459SRichard Henderson     ctx->null_cond = cond;
1333b2167459SRichard Henderson }
1334b2167459SRichard Henderson 
133531234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1336eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1337eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1338b2167459SRichard Henderson {
1339eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1340b2167459SRichard Henderson 
1341b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1342b2167459SRichard Henderson     fn(dest, in1, in2);
1343b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1344b2167459SRichard Henderson 
1345b2167459SRichard Henderson     /* Install the new nullification.  */
1346b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1347b2167459SRichard Henderson     if (cf) {
1348b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1349b2167459SRichard Henderson     }
1350b2167459SRichard Henderson }
1351b2167459SRichard Henderson 
13520c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a,
13530c982a28SRichard Henderson                        void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
13540c982a28SRichard Henderson {
13550c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13560c982a28SRichard Henderson 
13570c982a28SRichard Henderson     if (a->cf) {
13580c982a28SRichard Henderson         nullify_over(ctx);
13590c982a28SRichard Henderson     }
13600c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13610c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13620c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn);
13630c982a28SRichard Henderson     return nullify_end(ctx);
13640c982a28SRichard Henderson }
13650c982a28SRichard Henderson 
136631234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1367eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1368eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1369b2167459SRichard Henderson {
1370eaa3783bSRichard Henderson     TCGv_reg dest;
1371b2167459SRichard Henderson     DisasCond cond;
1372b2167459SRichard Henderson 
1373b2167459SRichard Henderson     if (cf == 0) {
1374b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1375b2167459SRichard Henderson         fn(dest, in1, in2);
1376b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1377b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1378b2167459SRichard Henderson     } else {
1379b2167459SRichard Henderson         dest = tcg_temp_new();
1380b2167459SRichard Henderson         fn(dest, in1, in2);
1381b2167459SRichard Henderson 
1382b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1383b2167459SRichard Henderson 
1384b2167459SRichard Henderson         if (is_tc) {
1385eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1386b2167459SRichard Henderson             cond_prep(&cond);
1387eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1388b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1389b2167459SRichard Henderson             tcg_temp_free(tmp);
1390b2167459SRichard Henderson         }
1391b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1392b2167459SRichard Henderson 
1393b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1394b2167459SRichard Henderson         ctx->null_cond = cond;
1395b2167459SRichard Henderson     }
1396b2167459SRichard Henderson }
1397b2167459SRichard Henderson 
139886f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13998d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
14008d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
14018d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
14028d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
140386f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
140486f8d05fSRichard Henderson {
140586f8d05fSRichard Henderson     TCGv_ptr ptr;
140686f8d05fSRichard Henderson     TCGv_reg tmp;
140786f8d05fSRichard Henderson     TCGv_i64 spc;
140886f8d05fSRichard Henderson 
140986f8d05fSRichard Henderson     if (sp != 0) {
14108d6ae7fbSRichard Henderson         if (sp < 0) {
14118d6ae7fbSRichard Henderson             sp = ~sp;
14128d6ae7fbSRichard Henderson         }
14138d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
14148d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
14158d6ae7fbSRichard Henderson         return spc;
141686f8d05fSRichard Henderson     }
1417494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1418494737b7SRichard Henderson         return cpu_srH;
1419494737b7SRichard Henderson     }
142086f8d05fSRichard Henderson 
142186f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
142286f8d05fSRichard Henderson     tmp = tcg_temp_new();
142386f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
142486f8d05fSRichard Henderson 
142586f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
142686f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
142786f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
142886f8d05fSRichard Henderson     tcg_temp_free(tmp);
142986f8d05fSRichard Henderson 
143086f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
143186f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
143286f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
143386f8d05fSRichard Henderson 
143486f8d05fSRichard Henderson     return spc;
143586f8d05fSRichard Henderson }
143686f8d05fSRichard Henderson #endif
143786f8d05fSRichard Henderson 
143886f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
143986f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
144086f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
144186f8d05fSRichard Henderson {
144286f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
144386f8d05fSRichard Henderson     TCGv_reg ofs;
144486f8d05fSRichard Henderson 
144586f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
144686f8d05fSRichard Henderson     if (rx) {
144786f8d05fSRichard Henderson         ofs = get_temp(ctx);
144886f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
144986f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
145086f8d05fSRichard Henderson     } else if (disp || modify) {
145186f8d05fSRichard Henderson         ofs = get_temp(ctx);
145286f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
145386f8d05fSRichard Henderson     } else {
145486f8d05fSRichard Henderson         ofs = base;
145586f8d05fSRichard Henderson     }
145686f8d05fSRichard Henderson 
145786f8d05fSRichard Henderson     *pofs = ofs;
145886f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
145986f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
146086f8d05fSRichard Henderson #else
146186f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
146286f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1463494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
146486f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
146586f8d05fSRichard Henderson     }
146686f8d05fSRichard Henderson     if (!is_phys) {
146786f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
146886f8d05fSRichard Henderson     }
146986f8d05fSRichard Henderson     *pgva = addr;
147086f8d05fSRichard Henderson #endif
147186f8d05fSRichard Henderson }
147286f8d05fSRichard Henderson 
147396d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
147496d6407fSRichard Henderson  * < 0 for pre-modify,
147596d6407fSRichard Henderson  * > 0 for post-modify,
147696d6407fSRichard Henderson  * = 0 for no base register update.
147796d6407fSRichard Henderson  */
147896d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1479eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
148086f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
148196d6407fSRichard Henderson {
148286f8d05fSRichard Henderson     TCGv_reg ofs;
148386f8d05fSRichard Henderson     TCGv_tl addr;
148496d6407fSRichard Henderson 
148596d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
148696d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
148796d6407fSRichard Henderson 
148886f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
148986f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
149086f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
149186f8d05fSRichard Henderson     if (modify) {
149286f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
149396d6407fSRichard Henderson     }
149496d6407fSRichard Henderson }
149596d6407fSRichard Henderson 
149696d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1497eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
149886f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
149996d6407fSRichard Henderson {
150086f8d05fSRichard Henderson     TCGv_reg ofs;
150186f8d05fSRichard Henderson     TCGv_tl addr;
150296d6407fSRichard Henderson 
150396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150596d6407fSRichard Henderson 
150686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150786f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
15083d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
150986f8d05fSRichard Henderson     if (modify) {
151086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
151196d6407fSRichard Henderson     }
151296d6407fSRichard Henderson }
151396d6407fSRichard Henderson 
151496d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1515eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
151686f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
151796d6407fSRichard Henderson {
151886f8d05fSRichard Henderson     TCGv_reg ofs;
151986f8d05fSRichard Henderson     TCGv_tl addr;
152096d6407fSRichard Henderson 
152196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
152296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
152396d6407fSRichard Henderson 
152486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
152586f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
152686f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
152786f8d05fSRichard Henderson     if (modify) {
152886f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
152996d6407fSRichard Henderson     }
153096d6407fSRichard Henderson }
153196d6407fSRichard Henderson 
153296d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1533eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
153486f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
153596d6407fSRichard Henderson {
153686f8d05fSRichard Henderson     TCGv_reg ofs;
153786f8d05fSRichard Henderson     TCGv_tl addr;
153896d6407fSRichard Henderson 
153996d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
154096d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
154196d6407fSRichard Henderson 
154286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
154386f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
154486f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
154586f8d05fSRichard Henderson     if (modify) {
154686f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
154796d6407fSRichard Henderson     }
154896d6407fSRichard Henderson }
154996d6407fSRichard Henderson 
1550eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1551eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1552eaa3783bSRichard Henderson #define do_store_reg  do_store_64
155396d6407fSRichard Henderson #else
1554eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1555eaa3783bSRichard Henderson #define do_store_reg  do_store_32
155696d6407fSRichard Henderson #endif
155796d6407fSRichard Henderson 
15581cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1559eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
156086f8d05fSRichard Henderson                     unsigned sp, int modify, TCGMemOp mop)
156196d6407fSRichard Henderson {
1562eaa3783bSRichard Henderson     TCGv_reg dest;
156396d6407fSRichard Henderson 
156496d6407fSRichard Henderson     nullify_over(ctx);
156596d6407fSRichard Henderson 
156696d6407fSRichard Henderson     if (modify == 0) {
156796d6407fSRichard Henderson         /* No base register update.  */
156896d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
156996d6407fSRichard Henderson     } else {
157096d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
157196d6407fSRichard Henderson         dest = get_temp(ctx);
157296d6407fSRichard Henderson     }
157386f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
157496d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
157596d6407fSRichard Henderson 
15761cd012a5SRichard Henderson     return nullify_end(ctx);
157796d6407fSRichard Henderson }
157896d6407fSRichard Henderson 
1579740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1580eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
158186f8d05fSRichard Henderson                       unsigned sp, int modify)
158296d6407fSRichard Henderson {
158396d6407fSRichard Henderson     TCGv_i32 tmp;
158496d6407fSRichard Henderson 
158596d6407fSRichard Henderson     nullify_over(ctx);
158696d6407fSRichard Henderson 
158796d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
158886f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
158996d6407fSRichard Henderson     save_frw_i32(rt, tmp);
159096d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
159196d6407fSRichard Henderson 
159296d6407fSRichard Henderson     if (rt == 0) {
159396d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
159496d6407fSRichard Henderson     }
159596d6407fSRichard Henderson 
1596740038d7SRichard Henderson     return nullify_end(ctx);
159796d6407fSRichard Henderson }
159896d6407fSRichard Henderson 
1599740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1600740038d7SRichard Henderson {
1601740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1602740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1603740038d7SRichard Henderson }
1604740038d7SRichard Henderson 
1605740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1606eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
160786f8d05fSRichard Henderson                       unsigned sp, int modify)
160896d6407fSRichard Henderson {
160996d6407fSRichard Henderson     TCGv_i64 tmp;
161096d6407fSRichard Henderson 
161196d6407fSRichard Henderson     nullify_over(ctx);
161296d6407fSRichard Henderson 
161396d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
161486f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
161596d6407fSRichard Henderson     save_frd(rt, tmp);
161696d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
161796d6407fSRichard Henderson 
161896d6407fSRichard Henderson     if (rt == 0) {
161996d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
162096d6407fSRichard Henderson     }
162196d6407fSRichard Henderson 
1622740038d7SRichard Henderson     return nullify_end(ctx);
1623740038d7SRichard Henderson }
1624740038d7SRichard Henderson 
1625740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1626740038d7SRichard Henderson {
1627740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1628740038d7SRichard Henderson                      a->disp, a->sp, a->m);
162996d6407fSRichard Henderson }
163096d6407fSRichard Henderson 
16311cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
163286f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
163386f8d05fSRichard Henderson                      int modify, TCGMemOp mop)
163496d6407fSRichard Henderson {
163596d6407fSRichard Henderson     nullify_over(ctx);
163686f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16371cd012a5SRichard Henderson     return nullify_end(ctx);
163896d6407fSRichard Henderson }
163996d6407fSRichard Henderson 
1640740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1641eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
164286f8d05fSRichard Henderson                        unsigned sp, int modify)
164396d6407fSRichard Henderson {
164496d6407fSRichard Henderson     TCGv_i32 tmp;
164596d6407fSRichard Henderson 
164696d6407fSRichard Henderson     nullify_over(ctx);
164796d6407fSRichard Henderson 
164896d6407fSRichard Henderson     tmp = load_frw_i32(rt);
164986f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
165096d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
165196d6407fSRichard Henderson 
1652740038d7SRichard Henderson     return nullify_end(ctx);
165396d6407fSRichard Henderson }
165496d6407fSRichard Henderson 
1655740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1656740038d7SRichard Henderson {
1657740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1658740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1659740038d7SRichard Henderson }
1660740038d7SRichard Henderson 
1661740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1662eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
166386f8d05fSRichard Henderson                        unsigned sp, int modify)
166496d6407fSRichard Henderson {
166596d6407fSRichard Henderson     TCGv_i64 tmp;
166696d6407fSRichard Henderson 
166796d6407fSRichard Henderson     nullify_over(ctx);
166896d6407fSRichard Henderson 
166996d6407fSRichard Henderson     tmp = load_frd(rt);
167086f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
167196d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
167296d6407fSRichard Henderson 
1673740038d7SRichard Henderson     return nullify_end(ctx);
1674740038d7SRichard Henderson }
1675740038d7SRichard Henderson 
1676740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1677740038d7SRichard Henderson {
1678740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1679740038d7SRichard Henderson                       a->disp, a->sp, a->m);
168096d6407fSRichard Henderson }
168196d6407fSRichard Henderson 
168231234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1683ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1684ebe9383cSRichard Henderson {
1685ebe9383cSRichard Henderson     TCGv_i32 tmp;
1686ebe9383cSRichard Henderson 
1687ebe9383cSRichard Henderson     nullify_over(ctx);
1688ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1689ebe9383cSRichard Henderson 
1690ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1691ebe9383cSRichard Henderson 
1692ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1693ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
169431234768SRichard Henderson     nullify_end(ctx);
1695ebe9383cSRichard Henderson }
1696ebe9383cSRichard Henderson 
169731234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1698ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1699ebe9383cSRichard Henderson {
1700ebe9383cSRichard Henderson     TCGv_i32 dst;
1701ebe9383cSRichard Henderson     TCGv_i64 src;
1702ebe9383cSRichard Henderson 
1703ebe9383cSRichard Henderson     nullify_over(ctx);
1704ebe9383cSRichard Henderson     src = load_frd(ra);
1705ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1706ebe9383cSRichard Henderson 
1707ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1708ebe9383cSRichard Henderson 
1709ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1710ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1711ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
171231234768SRichard Henderson     nullify_end(ctx);
1713ebe9383cSRichard Henderson }
1714ebe9383cSRichard Henderson 
171531234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1716ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1717ebe9383cSRichard Henderson {
1718ebe9383cSRichard Henderson     TCGv_i64 tmp;
1719ebe9383cSRichard Henderson 
1720ebe9383cSRichard Henderson     nullify_over(ctx);
1721ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1722ebe9383cSRichard Henderson 
1723ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1724ebe9383cSRichard Henderson 
1725ebe9383cSRichard Henderson     save_frd(rt, tmp);
1726ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
172731234768SRichard Henderson     nullify_end(ctx);
1728ebe9383cSRichard Henderson }
1729ebe9383cSRichard Henderson 
173031234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1731ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1732ebe9383cSRichard Henderson {
1733ebe9383cSRichard Henderson     TCGv_i32 src;
1734ebe9383cSRichard Henderson     TCGv_i64 dst;
1735ebe9383cSRichard Henderson 
1736ebe9383cSRichard Henderson     nullify_over(ctx);
1737ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1738ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1739ebe9383cSRichard Henderson 
1740ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1741ebe9383cSRichard Henderson 
1742ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1743ebe9383cSRichard Henderson     save_frd(rt, dst);
1744ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
174531234768SRichard Henderson     nullify_end(ctx);
1746ebe9383cSRichard Henderson }
1747ebe9383cSRichard Henderson 
174831234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt,
1749ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
175031234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1751ebe9383cSRichard Henderson {
1752ebe9383cSRichard Henderson     TCGv_i32 a, b;
1753ebe9383cSRichard Henderson 
1754ebe9383cSRichard Henderson     nullify_over(ctx);
1755ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1756ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1757ebe9383cSRichard Henderson 
1758ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1759ebe9383cSRichard Henderson 
1760ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1761ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1762ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
176331234768SRichard Henderson     nullify_end(ctx);
1764ebe9383cSRichard Henderson }
1765ebe9383cSRichard Henderson 
176631234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt,
1767ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
176831234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1769ebe9383cSRichard Henderson {
1770ebe9383cSRichard Henderson     TCGv_i64 a, b;
1771ebe9383cSRichard Henderson 
1772ebe9383cSRichard Henderson     nullify_over(ctx);
1773ebe9383cSRichard Henderson     a = load_frd0(ra);
1774ebe9383cSRichard Henderson     b = load_frd0(rb);
1775ebe9383cSRichard Henderson 
1776ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1777ebe9383cSRichard Henderson 
1778ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1779ebe9383cSRichard Henderson     save_frd(rt, a);
1780ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
178131234768SRichard Henderson     nullify_end(ctx);
1782ebe9383cSRichard Henderson }
1783ebe9383cSRichard Henderson 
178498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
178598cd9ca7SRichard Henderson    have already had nullification handled.  */
178601afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest,
178798cd9ca7SRichard Henderson                        unsigned link, bool is_n)
178898cd9ca7SRichard Henderson {
178998cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
179098cd9ca7SRichard Henderson         if (link != 0) {
179198cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
179298cd9ca7SRichard Henderson         }
179398cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
179498cd9ca7SRichard Henderson         if (is_n) {
179598cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
179698cd9ca7SRichard Henderson         }
179798cd9ca7SRichard Henderson     } else {
179898cd9ca7SRichard Henderson         nullify_over(ctx);
179998cd9ca7SRichard Henderson 
180098cd9ca7SRichard Henderson         if (link != 0) {
180198cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
180298cd9ca7SRichard Henderson         }
180398cd9ca7SRichard Henderson 
180498cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
180598cd9ca7SRichard Henderson             nullify_set(ctx, 0);
180698cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
180798cd9ca7SRichard Henderson         } else {
180898cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
180998cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
181098cd9ca7SRichard Henderson         }
181198cd9ca7SRichard Henderson 
181231234768SRichard Henderson         nullify_end(ctx);
181398cd9ca7SRichard Henderson 
181498cd9ca7SRichard Henderson         nullify_set(ctx, 0);
181598cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
181631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
181798cd9ca7SRichard Henderson     }
181801afb7beSRichard Henderson     return true;
181998cd9ca7SRichard Henderson }
182098cd9ca7SRichard Henderson 
182198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
182298cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
182301afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
182498cd9ca7SRichard Henderson                        DisasCond *cond)
182598cd9ca7SRichard Henderson {
1826eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
182798cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
182898cd9ca7SRichard Henderson     TCGCond c = cond->c;
182998cd9ca7SRichard Henderson     bool n;
183098cd9ca7SRichard Henderson 
183198cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
183298cd9ca7SRichard Henderson 
183398cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
183498cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
183501afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
183698cd9ca7SRichard Henderson     }
183798cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
183801afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
183998cd9ca7SRichard Henderson     }
184098cd9ca7SRichard Henderson 
184198cd9ca7SRichard Henderson     taken = gen_new_label();
184298cd9ca7SRichard Henderson     cond_prep(cond);
1843eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
184498cd9ca7SRichard Henderson     cond_free(cond);
184598cd9ca7SRichard Henderson 
184698cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
184798cd9ca7SRichard Henderson     n = is_n && disp < 0;
184898cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
184998cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1850a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
185198cd9ca7SRichard Henderson     } else {
185298cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
185398cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
185498cd9ca7SRichard Henderson             ctx->null_lab = NULL;
185598cd9ca7SRichard Henderson         }
185698cd9ca7SRichard Henderson         nullify_set(ctx, n);
1857c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1858c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1859c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1860c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1861c301f34eSRichard Henderson         }
1862a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
186398cd9ca7SRichard Henderson     }
186498cd9ca7SRichard Henderson 
186598cd9ca7SRichard Henderson     gen_set_label(taken);
186698cd9ca7SRichard Henderson 
186798cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
186898cd9ca7SRichard Henderson     n = is_n && disp >= 0;
186998cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
187098cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1871a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
187298cd9ca7SRichard Henderson     } else {
187398cd9ca7SRichard Henderson         nullify_set(ctx, n);
1874a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
187598cd9ca7SRichard Henderson     }
187698cd9ca7SRichard Henderson 
187798cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
187898cd9ca7SRichard Henderson     if (ctx->null_lab) {
187998cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
188098cd9ca7SRichard Henderson         ctx->null_lab = NULL;
188131234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
188298cd9ca7SRichard Henderson     } else {
188331234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
188498cd9ca7SRichard Henderson     }
188501afb7beSRichard Henderson     return true;
188698cd9ca7SRichard Henderson }
188798cd9ca7SRichard Henderson 
188898cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
188998cd9ca7SRichard Henderson    nullification of the branch itself.  */
189001afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest,
189198cd9ca7SRichard Henderson                        unsigned link, bool is_n)
189298cd9ca7SRichard Henderson {
1893eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
189498cd9ca7SRichard Henderson     TCGCond c;
189598cd9ca7SRichard Henderson 
189698cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
189798cd9ca7SRichard Henderson 
189898cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
189998cd9ca7SRichard Henderson         if (link != 0) {
190098cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
190198cd9ca7SRichard Henderson         }
190298cd9ca7SRichard Henderson         next = get_temp(ctx);
1903eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
190498cd9ca7SRichard Henderson         if (is_n) {
1905c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1906c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1907c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1908c301f34eSRichard Henderson                 nullify_set(ctx, 0);
190931234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
191001afb7beSRichard Henderson                 return true;
1911c301f34eSRichard Henderson             }
191298cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
191398cd9ca7SRichard Henderson         }
1914c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1915c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
191698cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
191798cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
191898cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
19194137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
192098cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
192198cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
192298cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
192398cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
192498cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
192598cd9ca7SRichard Henderson 
192698cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
192798cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
192898cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1929eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1930eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
193198cd9ca7SRichard Henderson 
193298cd9ca7SRichard Henderson         nullify_over(ctx);
193398cd9ca7SRichard Henderson         if (link != 0) {
1934eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
193598cd9ca7SRichard Henderson         }
19367f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
193701afb7beSRichard Henderson         return nullify_end(ctx);
193898cd9ca7SRichard Henderson     } else {
193998cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
194098cd9ca7SRichard Henderson         c = ctx->null_cond.c;
194198cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
194298cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
194398cd9ca7SRichard Henderson 
194498cd9ca7SRichard Henderson         tmp = tcg_temp_new();
194598cd9ca7SRichard Henderson         next = get_temp(ctx);
194698cd9ca7SRichard Henderson 
194798cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1948eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
194998cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
195098cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
195198cd9ca7SRichard Henderson 
195298cd9ca7SRichard Henderson         if (link != 0) {
1953eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
195498cd9ca7SRichard Henderson         }
195598cd9ca7SRichard Henderson 
195698cd9ca7SRichard Henderson         if (is_n) {
195798cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
195898cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
195998cd9ca7SRichard Henderson                to the branch.  */
1960eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
196198cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
196298cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
196398cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
196498cd9ca7SRichard Henderson         } else {
196598cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
196698cd9ca7SRichard Henderson         }
196798cd9ca7SRichard Henderson     }
196801afb7beSRichard Henderson     return true;
196998cd9ca7SRichard Henderson }
197098cd9ca7SRichard Henderson 
1971660eefe1SRichard Henderson /* Implement
1972660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1973660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1974660eefe1SRichard Henderson  *    else
1975660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1976660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1977660eefe1SRichard Henderson  */
1978660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1979660eefe1SRichard Henderson {
1980660eefe1SRichard Henderson     TCGv_reg dest;
1981660eefe1SRichard Henderson     switch (ctx->privilege) {
1982660eefe1SRichard Henderson     case 0:
1983660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1984660eefe1SRichard Henderson         return offset;
1985660eefe1SRichard Henderson     case 3:
1986660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
1987660eefe1SRichard Henderson         dest = get_temp(ctx);
1988660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1989660eefe1SRichard Henderson         break;
1990660eefe1SRichard Henderson     default:
1991660eefe1SRichard Henderson         dest = tcg_temp_new();
1992660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1993660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1994660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1995660eefe1SRichard Henderson         tcg_temp_free(dest);
1996660eefe1SRichard Henderson         break;
1997660eefe1SRichard Henderson     }
1998660eefe1SRichard Henderson     return dest;
1999660eefe1SRichard Henderson }
2000660eefe1SRichard Henderson 
2001ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
20027ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
20037ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
20047ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
20057ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
20067ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
20077ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
20087ad439dfSRichard Henderson    aforementioned BE.  */
200931234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
20107ad439dfSRichard Henderson {
20117ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
20127ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
20137ad439dfSRichard Henderson        next insn within the privilaged page.  */
20147ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
20157ad439dfSRichard Henderson     case TCG_COND_NEVER:
20167ad439dfSRichard Henderson         break;
20177ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
2018eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
20197ad439dfSRichard Henderson         goto do_sigill;
20207ad439dfSRichard Henderson     default:
20217ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20227ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20237ad439dfSRichard Henderson         g_assert_not_reached();
20247ad439dfSRichard Henderson     }
20257ad439dfSRichard Henderson 
20267ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
20277ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
20287ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
20297ad439dfSRichard Henderson        under such conditions.  */
20307ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
20317ad439dfSRichard Henderson         goto do_sigill;
20327ad439dfSRichard Henderson     }
20337ad439dfSRichard Henderson 
2034ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
20357ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
20362986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
203731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
203831234768SRichard Henderson         break;
20397ad439dfSRichard Henderson 
20407ad439dfSRichard Henderson     case 0xb0: /* LWS */
20417ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
204231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
204331234768SRichard Henderson         break;
20447ad439dfSRichard Henderson 
20457ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
204635136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
2047ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
2048eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
204931234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
205031234768SRichard Henderson         break;
20517ad439dfSRichard Henderson 
20527ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20537ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
205431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
205531234768SRichard Henderson         break;
20567ad439dfSRichard Henderson 
20577ad439dfSRichard Henderson     default:
20587ad439dfSRichard Henderson     do_sigill:
20592986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
206031234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
206131234768SRichard Henderson         break;
20627ad439dfSRichard Henderson     }
20637ad439dfSRichard Henderson }
2064ba1d0b44SRichard Henderson #endif
20657ad439dfSRichard Henderson 
2066deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2067b2167459SRichard Henderson {
2068b2167459SRichard Henderson     cond_free(&ctx->null_cond);
206931234768SRichard Henderson     return true;
2070b2167459SRichard Henderson }
2071b2167459SRichard Henderson 
207240f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
207398a9cb79SRichard Henderson {
207431234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
207598a9cb79SRichard Henderson }
207698a9cb79SRichard Henderson 
2077e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
207898a9cb79SRichard Henderson {
207998a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
208098a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
208198a9cb79SRichard Henderson 
208298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
208331234768SRichard Henderson     return true;
208498a9cb79SRichard Henderson }
208598a9cb79SRichard Henderson 
2086c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
208798a9cb79SRichard Henderson {
2088c603e14aSRichard Henderson     unsigned rt = a->t;
2089eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2090eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
209198a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
209298a9cb79SRichard Henderson 
209398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
209431234768SRichard Henderson     return true;
209598a9cb79SRichard Henderson }
209698a9cb79SRichard Henderson 
2097c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
209898a9cb79SRichard Henderson {
2099c603e14aSRichard Henderson     unsigned rt = a->t;
2100c603e14aSRichard Henderson     unsigned rs = a->sp;
210133423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
210233423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
210398a9cb79SRichard Henderson 
210433423472SRichard Henderson     load_spr(ctx, t0, rs);
210533423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
210633423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
210733423472SRichard Henderson 
210833423472SRichard Henderson     save_gpr(ctx, rt, t1);
210933423472SRichard Henderson     tcg_temp_free(t1);
211033423472SRichard Henderson     tcg_temp_free_i64(t0);
211198a9cb79SRichard Henderson 
211298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
211331234768SRichard Henderson     return true;
211498a9cb79SRichard Henderson }
211598a9cb79SRichard Henderson 
2116c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
211798a9cb79SRichard Henderson {
2118c603e14aSRichard Henderson     unsigned rt = a->t;
2119c603e14aSRichard Henderson     unsigned ctl = a->r;
2120eaa3783bSRichard Henderson     TCGv_reg tmp;
212198a9cb79SRichard Henderson 
212298a9cb79SRichard Henderson     switch (ctl) {
212335136a77SRichard Henderson     case CR_SAR:
212498a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2125c603e14aSRichard Henderson         if (a->e == 0) {
212698a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
212798a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2128eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
212998a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
213035136a77SRichard Henderson             goto done;
213198a9cb79SRichard Henderson         }
213298a9cb79SRichard Henderson #endif
213398a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
213435136a77SRichard Henderson         goto done;
213535136a77SRichard Henderson     case CR_IT: /* Interval Timer */
213635136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
213735136a77SRichard Henderson         nullify_over(ctx);
213898a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
213984b41e65SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
214049c29d6cSRichard Henderson             gen_io_start();
214149c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
214249c29d6cSRichard Henderson             gen_io_end();
214331234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
214449c29d6cSRichard Henderson         } else {
214549c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
214649c29d6cSRichard Henderson         }
214798a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
214831234768SRichard Henderson         return nullify_end(ctx);
214998a9cb79SRichard Henderson     case 26:
215098a9cb79SRichard Henderson     case 27:
215198a9cb79SRichard Henderson         break;
215298a9cb79SRichard Henderson     default:
215398a9cb79SRichard Henderson         /* All other control registers are privileged.  */
215435136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
215535136a77SRichard Henderson         break;
215698a9cb79SRichard Henderson     }
215798a9cb79SRichard Henderson 
215835136a77SRichard Henderson     tmp = get_temp(ctx);
215935136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
216035136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
216135136a77SRichard Henderson 
216235136a77SRichard Henderson  done:
216398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
216431234768SRichard Henderson     return true;
216598a9cb79SRichard Henderson }
216698a9cb79SRichard Henderson 
2167c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
216833423472SRichard Henderson {
2169c603e14aSRichard Henderson     unsigned rr = a->r;
2170c603e14aSRichard Henderson     unsigned rs = a->sp;
217133423472SRichard Henderson     TCGv_i64 t64;
217233423472SRichard Henderson 
217333423472SRichard Henderson     if (rs >= 5) {
217433423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
217533423472SRichard Henderson     }
217633423472SRichard Henderson     nullify_over(ctx);
217733423472SRichard Henderson 
217833423472SRichard Henderson     t64 = tcg_temp_new_i64();
217933423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
218033423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
218133423472SRichard Henderson 
218233423472SRichard Henderson     if (rs >= 4) {
218333423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2184494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
218533423472SRichard Henderson     } else {
218633423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
218733423472SRichard Henderson     }
218833423472SRichard Henderson     tcg_temp_free_i64(t64);
218933423472SRichard Henderson 
219031234768SRichard Henderson     return nullify_end(ctx);
219133423472SRichard Henderson }
219233423472SRichard Henderson 
2193c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
219498a9cb79SRichard Henderson {
2195c603e14aSRichard Henderson     unsigned ctl = a->t;
2196c603e14aSRichard Henderson     TCGv_reg reg = load_gpr(ctx, a->r);
2197eaa3783bSRichard Henderson     TCGv_reg tmp;
219898a9cb79SRichard Henderson 
219935136a77SRichard Henderson     if (ctl == CR_SAR) {
220098a9cb79SRichard Henderson         tmp = tcg_temp_new();
220135136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
220298a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
220398a9cb79SRichard Henderson         tcg_temp_free(tmp);
220498a9cb79SRichard Henderson 
220598a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
220631234768SRichard Henderson         return true;
220798a9cb79SRichard Henderson     }
220898a9cb79SRichard Henderson 
220935136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
221035136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
221135136a77SRichard Henderson 
2212c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
221335136a77SRichard Henderson     nullify_over(ctx);
221435136a77SRichard Henderson     switch (ctl) {
221535136a77SRichard Henderson     case CR_IT:
221649c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
221735136a77SRichard Henderson         break;
22184f5f2548SRichard Henderson     case CR_EIRR:
22194f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
22204f5f2548SRichard Henderson         break;
22214f5f2548SRichard Henderson     case CR_EIEM:
22224f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
222331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22244f5f2548SRichard Henderson         break;
22254f5f2548SRichard Henderson 
222635136a77SRichard Henderson     case CR_IIASQ:
222735136a77SRichard Henderson     case CR_IIAOQ:
222835136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
222935136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
223035136a77SRichard Henderson         tmp = get_temp(ctx);
223135136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
223235136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
223335136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
223435136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
223535136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
223635136a77SRichard Henderson         break;
223735136a77SRichard Henderson 
223835136a77SRichard Henderson     default:
223935136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
224035136a77SRichard Henderson         break;
224135136a77SRichard Henderson     }
224231234768SRichard Henderson     return nullify_end(ctx);
22434f5f2548SRichard Henderson #endif
224435136a77SRichard Henderson }
224535136a77SRichard Henderson 
2246c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
224798a9cb79SRichard Henderson {
2248eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
224998a9cb79SRichard Henderson 
2250c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2251eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
225298a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
225398a9cb79SRichard Henderson     tcg_temp_free(tmp);
225498a9cb79SRichard Henderson 
225598a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
225631234768SRichard Henderson     return true;
225798a9cb79SRichard Henderson }
225898a9cb79SRichard Henderson 
2259e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
226098a9cb79SRichard Henderson {
2261e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
226298a9cb79SRichard Henderson 
22632330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22642330504cSHelge Deller     /* We don't implement space registers in user mode. */
2265eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22662330504cSHelge Deller #else
22672330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22682330504cSHelge Deller 
2269e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22702330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22712330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22722330504cSHelge Deller 
22732330504cSHelge Deller     tcg_temp_free_i64(t0);
22742330504cSHelge Deller #endif
2275e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
227698a9cb79SRichard Henderson 
227798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
227831234768SRichard Henderson     return true;
227998a9cb79SRichard Henderson }
228098a9cb79SRichard Henderson 
2281e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2282e36f27efSRichard Henderson {
2283e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2284e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2285e1b5a5edSRichard Henderson     TCGv_reg tmp;
2286e1b5a5edSRichard Henderson 
2287e1b5a5edSRichard Henderson     nullify_over(ctx);
2288e1b5a5edSRichard Henderson 
2289e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2290e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2291e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2292e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2293e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2294e1b5a5edSRichard Henderson 
2295e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
229631234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
229731234768SRichard Henderson     return nullify_end(ctx);
2298e36f27efSRichard Henderson #endif
2299e1b5a5edSRichard Henderson }
2300e1b5a5edSRichard Henderson 
2301e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2302e1b5a5edSRichard Henderson {
2303e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2304e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2305e1b5a5edSRichard Henderson     TCGv_reg tmp;
2306e1b5a5edSRichard Henderson 
2307e1b5a5edSRichard Henderson     nullify_over(ctx);
2308e1b5a5edSRichard Henderson 
2309e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2310e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2311e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2312e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2313e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2314e1b5a5edSRichard Henderson 
2315e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
231631234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
231731234768SRichard Henderson     return nullify_end(ctx);
2318e36f27efSRichard Henderson #endif
2319e1b5a5edSRichard Henderson }
2320e1b5a5edSRichard Henderson 
2321c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2322e1b5a5edSRichard Henderson {
2323e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2324c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2325c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2326e1b5a5edSRichard Henderson     nullify_over(ctx);
2327e1b5a5edSRichard Henderson 
2328c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2329e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2330e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2331e1b5a5edSRichard Henderson 
2332e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
233331234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
233431234768SRichard Henderson     return nullify_end(ctx);
2335c603e14aSRichard Henderson #endif
2336e1b5a5edSRichard Henderson }
2337f49b3537SRichard Henderson 
2338e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2339f49b3537SRichard Henderson {
2340f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2341e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2342f49b3537SRichard Henderson     nullify_over(ctx);
2343f49b3537SRichard Henderson 
2344e36f27efSRichard Henderson     if (rfi_r) {
2345f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2346f49b3537SRichard Henderson     } else {
2347f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2348f49b3537SRichard Henderson     }
234931234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2350f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2351f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2352f49b3537SRichard Henderson     } else {
235307ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
2354f49b3537SRichard Henderson     }
235531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2356f49b3537SRichard Henderson 
235731234768SRichard Henderson     return nullify_end(ctx);
2358e36f27efSRichard Henderson #endif
2359f49b3537SRichard Henderson }
23606210db05SHelge Deller 
2361e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2362e36f27efSRichard Henderson {
2363e36f27efSRichard Henderson     return do_rfi(ctx, false);
2364e36f27efSRichard Henderson }
2365e36f27efSRichard Henderson 
2366e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2367e36f27efSRichard Henderson {
2368e36f27efSRichard Henderson     return do_rfi(ctx, true);
2369e36f27efSRichard Henderson }
2370e36f27efSRichard Henderson 
237196927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
23726210db05SHelge Deller {
23736210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
237496927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
23756210db05SHelge Deller     nullify_over(ctx);
23766210db05SHelge Deller     gen_helper_halt(cpu_env);
237731234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
237831234768SRichard Henderson     return nullify_end(ctx);
237996927adbSRichard Henderson #endif
23806210db05SHelge Deller }
238196927adbSRichard Henderson 
238296927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
238396927adbSRichard Henderson {
238496927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
238596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
238696927adbSRichard Henderson     nullify_over(ctx);
238796927adbSRichard Henderson     gen_helper_reset(cpu_env);
238896927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
238996927adbSRichard Henderson     return nullify_end(ctx);
239096927adbSRichard Henderson #endif
239196927adbSRichard Henderson }
2392e1b5a5edSRichard Henderson 
2393deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
239498a9cb79SRichard Henderson {
2395deee69a1SRichard Henderson     if (a->m) {
2396deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2397deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2398deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
239998a9cb79SRichard Henderson 
240098a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2401eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2402deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2403deee69a1SRichard Henderson     }
240498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
240531234768SRichard Henderson     return true;
240698a9cb79SRichard Henderson }
240798a9cb79SRichard Henderson 
2408deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
240998a9cb79SRichard Henderson {
241086f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2411eed14219SRichard Henderson     TCGv_i32 level, want;
241286f8d05fSRichard Henderson     TCGv_tl addr;
241398a9cb79SRichard Henderson 
241498a9cb79SRichard Henderson     nullify_over(ctx);
241598a9cb79SRichard Henderson 
2416deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2417deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2418eed14219SRichard Henderson 
2419deee69a1SRichard Henderson     if (a->imm) {
2420deee69a1SRichard Henderson         level = tcg_const_i32(a->ri);
242198a9cb79SRichard Henderson     } else {
2422eed14219SRichard Henderson         level = tcg_temp_new_i32();
2423deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2424eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
242598a9cb79SRichard Henderson     }
2426deee69a1SRichard Henderson     want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ);
2427eed14219SRichard Henderson 
2428eed14219SRichard Henderson     gen_helper_probe(dest, cpu_env, addr, level, want);
2429eed14219SRichard Henderson 
2430eed14219SRichard Henderson     tcg_temp_free_i32(want);
2431eed14219SRichard Henderson     tcg_temp_free_i32(level);
2432eed14219SRichard Henderson 
2433deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
243431234768SRichard Henderson     return nullify_end(ctx);
243598a9cb79SRichard Henderson }
243698a9cb79SRichard Henderson 
2437deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24388d6ae7fbSRichard Henderson {
2439deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2440deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24418d6ae7fbSRichard Henderson     TCGv_tl addr;
24428d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24438d6ae7fbSRichard Henderson 
24448d6ae7fbSRichard Henderson     nullify_over(ctx);
24458d6ae7fbSRichard Henderson 
2446deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2447deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2448deee69a1SRichard Henderson     if (a->addr) {
24498d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
24508d6ae7fbSRichard Henderson     } else {
24518d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
24528d6ae7fbSRichard Henderson     }
24538d6ae7fbSRichard Henderson 
24548d6ae7fbSRichard Henderson     /* Exit TB for ITLB change if mmu is enabled.  This *should* not be
24558d6ae7fbSRichard Henderson        the case, since the OS TLB fill handler runs with mmu disabled.  */
2456deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
245731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
245831234768SRichard Henderson     }
245931234768SRichard Henderson     return nullify_end(ctx);
2460deee69a1SRichard Henderson #endif
24618d6ae7fbSRichard Henderson }
246263300a00SRichard Henderson 
2463deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
246463300a00SRichard Henderson {
2465deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2466deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
246763300a00SRichard Henderson     TCGv_tl addr;
246863300a00SRichard Henderson     TCGv_reg ofs;
246963300a00SRichard Henderson 
247063300a00SRichard Henderson     nullify_over(ctx);
247163300a00SRichard Henderson 
2472deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2473deee69a1SRichard Henderson     if (a->m) {
2474deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
247563300a00SRichard Henderson     }
2476deee69a1SRichard Henderson     if (a->local) {
247763300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
247863300a00SRichard Henderson     } else {
247963300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
248063300a00SRichard Henderson     }
248163300a00SRichard Henderson 
248263300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
2483deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
248431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
248531234768SRichard Henderson     }
248631234768SRichard Henderson     return nullify_end(ctx);
2487deee69a1SRichard Henderson #endif
248863300a00SRichard Henderson }
24892dfcca9fSRichard Henderson 
2490deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
24912dfcca9fSRichard Henderson {
2492deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2493deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24942dfcca9fSRichard Henderson     TCGv_tl vaddr;
24952dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
24962dfcca9fSRichard Henderson 
24972dfcca9fSRichard Henderson     nullify_over(ctx);
24982dfcca9fSRichard Henderson 
2499deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25002dfcca9fSRichard Henderson 
25012dfcca9fSRichard Henderson     paddr = tcg_temp_new();
25022dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
25032dfcca9fSRichard Henderson 
25042dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2505deee69a1SRichard Henderson     if (a->m) {
2506deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25072dfcca9fSRichard Henderson     }
2508deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25092dfcca9fSRichard Henderson     tcg_temp_free(paddr);
25102dfcca9fSRichard Henderson 
251131234768SRichard Henderson     return nullify_end(ctx);
2512deee69a1SRichard Henderson #endif
25132dfcca9fSRichard Henderson }
251443a97b81SRichard Henderson 
2515deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
251643a97b81SRichard Henderson {
251743a97b81SRichard Henderson     TCGv_reg ci;
251843a97b81SRichard Henderson 
251943a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
252043a97b81SRichard Henderson 
252143a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
252243a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
252343a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
252443a97b81SRichard Henderson        since the entire address space is coherent.  */
252543a97b81SRichard Henderson     ci = tcg_const_reg(0);
2526deee69a1SRichard Henderson     save_gpr(ctx, a->t, ci);
252743a97b81SRichard Henderson     tcg_temp_free(ci);
252843a97b81SRichard Henderson 
252931234768SRichard Henderson     cond_free(&ctx->null_cond);
253031234768SRichard Henderson     return true;
253143a97b81SRichard Henderson }
253298a9cb79SRichard Henderson 
25330c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a)
2534b2167459SRichard Henderson {
25350c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2536b2167459SRichard Henderson }
2537b2167459SRichard Henderson 
25380c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a)
2539b2167459SRichard Henderson {
25400c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2541b2167459SRichard Henderson }
2542b2167459SRichard Henderson 
25430c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
2544b2167459SRichard Henderson {
25450c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2546b2167459SRichard Henderson }
2547b2167459SRichard Henderson 
25480c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a)
2549b2167459SRichard Henderson {
25500c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
25510c982a28SRichard Henderson }
2552b2167459SRichard Henderson 
25530c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
25540c982a28SRichard Henderson {
25550c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
25560c982a28SRichard Henderson }
25570c982a28SRichard Henderson 
25580c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a)
25590c982a28SRichard Henderson {
25600c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
25610c982a28SRichard Henderson }
25620c982a28SRichard Henderson 
25630c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a)
25640c982a28SRichard Henderson {
25650c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
25660c982a28SRichard Henderson }
25670c982a28SRichard Henderson 
25680c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a)
25690c982a28SRichard Henderson {
25700c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
25710c982a28SRichard Henderson }
25720c982a28SRichard Henderson 
25730c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a)
25740c982a28SRichard Henderson {
25750c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
25760c982a28SRichard Henderson }
25770c982a28SRichard Henderson 
25780c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a)
25790c982a28SRichard Henderson {
25800c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
25810c982a28SRichard Henderson }
25820c982a28SRichard Henderson 
25830c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a)
25840c982a28SRichard Henderson {
25850c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
25860c982a28SRichard Henderson }
25870c982a28SRichard Henderson 
25880c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a)
25890c982a28SRichard Henderson {
25900c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_reg);
25910c982a28SRichard Henderson }
25920c982a28SRichard Henderson 
25930c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a)
25940c982a28SRichard Henderson {
25950c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_reg);
25960c982a28SRichard Henderson }
25970c982a28SRichard Henderson 
25980c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a)
25990c982a28SRichard Henderson {
26000c982a28SRichard Henderson     if (a->cf == 0) {
26010c982a28SRichard Henderson         unsigned r2 = a->r2;
26020c982a28SRichard Henderson         unsigned r1 = a->r1;
26030c982a28SRichard Henderson         unsigned rt = a->t;
26040c982a28SRichard Henderson 
26057aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26067aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26077aee8189SRichard Henderson             return true;
26087aee8189SRichard Henderson         }
26097aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2610b2167459SRichard Henderson             if (r1 == 0) {
2611eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2612eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2613b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2614b2167459SRichard Henderson             } else {
2615b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2616b2167459SRichard Henderson             }
2617b2167459SRichard Henderson             cond_free(&ctx->null_cond);
261831234768SRichard Henderson             return true;
2619b2167459SRichard Henderson         }
26207aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
26217aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
26227aee8189SRichard Henderson          *
26237aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
26247aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
26257aee8189SRichard Henderson          *                      currently implemented as idle.
26267aee8189SRichard Henderson          */
26277aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
26287aee8189SRichard Henderson             TCGv_i32 tmp;
26297aee8189SRichard Henderson 
26307aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
26317aee8189SRichard Henderson                until the next timer interrupt.  */
26327aee8189SRichard Henderson             nullify_over(ctx);
26337aee8189SRichard Henderson 
26347aee8189SRichard Henderson             /* Advance the instruction queue.  */
26357aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
26367aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
26377aee8189SRichard Henderson             nullify_set(ctx, 0);
26387aee8189SRichard Henderson 
26397aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
26407aee8189SRichard Henderson             tmp = tcg_const_i32(1);
26417aee8189SRichard Henderson             tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) +
26427aee8189SRichard Henderson                                          offsetof(CPUState, halted));
26437aee8189SRichard Henderson             tcg_temp_free_i32(tmp);
26447aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
26457aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
26467aee8189SRichard Henderson 
26477aee8189SRichard Henderson             return nullify_end(ctx);
26487aee8189SRichard Henderson         }
26497aee8189SRichard Henderson #endif
26507aee8189SRichard Henderson     }
26510c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_reg);
26527aee8189SRichard Henderson }
2653b2167459SRichard Henderson 
26540c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a)
2655b2167459SRichard Henderson {
26560c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_reg);
26570c982a28SRichard Henderson }
26580c982a28SRichard Henderson 
26590c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a)
26600c982a28SRichard Henderson {
2661eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2662b2167459SRichard Henderson 
26630c982a28SRichard Henderson     if (a->cf) {
2664b2167459SRichard Henderson         nullify_over(ctx);
2665b2167459SRichard Henderson     }
26660c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26670c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26680c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf);
266931234768SRichard Henderson     return nullify_end(ctx);
2670b2167459SRichard Henderson }
2671b2167459SRichard Henderson 
26720c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a)
2673b2167459SRichard Henderson {
2674eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2675b2167459SRichard Henderson 
26760c982a28SRichard Henderson     if (a->cf) {
2677b2167459SRichard Henderson         nullify_over(ctx);
2678b2167459SRichard Henderson     }
26790c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26800c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26810c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg);
268231234768SRichard Henderson     return nullify_end(ctx);
2683b2167459SRichard Henderson }
2684b2167459SRichard Henderson 
26850c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc)
2686b2167459SRichard Henderson {
2687eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2688b2167459SRichard Henderson 
26890c982a28SRichard Henderson     if (a->cf) {
2690b2167459SRichard Henderson         nullify_over(ctx);
2691b2167459SRichard Henderson     }
26920c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26930c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2694b2167459SRichard Henderson     tmp = get_temp(ctx);
2695eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
26960c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg);
269731234768SRichard Henderson     return nullify_end(ctx);
2698b2167459SRichard Henderson }
2699b2167459SRichard Henderson 
27000c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a)
2701b2167459SRichard Henderson {
27020c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
27030c982a28SRichard Henderson }
27040c982a28SRichard Henderson 
27050c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a)
27060c982a28SRichard Henderson {
27070c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
27080c982a28SRichard Henderson }
27090c982a28SRichard Henderson 
27100c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i)
27110c982a28SRichard Henderson {
2712eaa3783bSRichard Henderson     TCGv_reg tmp;
2713b2167459SRichard Henderson 
2714b2167459SRichard Henderson     nullify_over(ctx);
2715b2167459SRichard Henderson 
2716b2167459SRichard Henderson     tmp = get_temp(ctx);
2717eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2718b2167459SRichard Henderson     if (!is_i) {
2719eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2720b2167459SRichard Henderson     }
2721eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2722eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
27230c982a28SRichard Henderson     do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false,
2724eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
272531234768SRichard Henderson     return nullify_end(ctx);
2726b2167459SRichard Henderson }
2727b2167459SRichard Henderson 
27280c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a)
2729b2167459SRichard Henderson {
27300c982a28SRichard Henderson     return do_dcor(ctx, a, false);
27310c982a28SRichard Henderson }
27320c982a28SRichard Henderson 
27330c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a)
27340c982a28SRichard Henderson {
27350c982a28SRichard Henderson     return do_dcor(ctx, a, true);
27360c982a28SRichard Henderson }
27370c982a28SRichard Henderson 
27380c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
27390c982a28SRichard Henderson {
2740eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2741b2167459SRichard Henderson 
2742b2167459SRichard Henderson     nullify_over(ctx);
2743b2167459SRichard Henderson 
27440c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
27450c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2746b2167459SRichard Henderson 
2747b2167459SRichard Henderson     add1 = tcg_temp_new();
2748b2167459SRichard Henderson     add2 = tcg_temp_new();
2749b2167459SRichard Henderson     addc = tcg_temp_new();
2750b2167459SRichard Henderson     dest = tcg_temp_new();
2751eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2752b2167459SRichard Henderson 
2753b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2754eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2755eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2756b2167459SRichard Henderson 
2757b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2758b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2759b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2760b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2761eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2762eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2763eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2764b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2765b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2766b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2767b2167459SRichard Henderson 
2768b2167459SRichard Henderson     tcg_temp_free(addc);
2769b2167459SRichard Henderson     tcg_temp_free(zero);
2770b2167459SRichard Henderson 
2771b2167459SRichard Henderson     /* Write back the result register.  */
27720c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2773b2167459SRichard Henderson 
2774b2167459SRichard Henderson     /* Write back PSW[CB].  */
2775eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2776eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2777b2167459SRichard Henderson 
2778b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2779eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2780eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2781b2167459SRichard Henderson 
2782b2167459SRichard Henderson     /* Install the new nullification.  */
27830c982a28SRichard Henderson     if (a->cf) {
2784eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
27850c982a28SRichard Henderson         if (a->cf >> 1 == 6) {
2786b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2787b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2788b2167459SRichard Henderson         }
27890c982a28SRichard Henderson         ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv);
2790b2167459SRichard Henderson     }
2791b2167459SRichard Henderson 
2792b2167459SRichard Henderson     tcg_temp_free(add1);
2793b2167459SRichard Henderson     tcg_temp_free(add2);
2794b2167459SRichard Henderson     tcg_temp_free(dest);
2795b2167459SRichard Henderson 
279631234768SRichard Henderson     return nullify_end(ctx);
2797b2167459SRichard Henderson }
2798b2167459SRichard Henderson 
27990588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2800b2167459SRichard Henderson {
28010588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
28020588e061SRichard Henderson }
28030588e061SRichard Henderson 
28040588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
28050588e061SRichard Henderson {
28060588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
28070588e061SRichard Henderson }
28080588e061SRichard Henderson 
28090588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
28100588e061SRichard Henderson {
28110588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
28120588e061SRichard Henderson }
28130588e061SRichard Henderson 
28140588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
28150588e061SRichard Henderson {
28160588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
28170588e061SRichard Henderson }
28180588e061SRichard Henderson 
28190588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
28200588e061SRichard Henderson {
28210588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
28220588e061SRichard Henderson }
28230588e061SRichard Henderson 
28240588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
28250588e061SRichard Henderson {
28260588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
28270588e061SRichard Henderson }
28280588e061SRichard Henderson 
28290588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a)
28300588e061SRichard Henderson {
2831eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2832b2167459SRichard Henderson 
28330588e061SRichard Henderson     if (a->cf) {
2834b2167459SRichard Henderson         nullify_over(ctx);
2835b2167459SRichard Henderson     }
2836b2167459SRichard Henderson 
28370588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
28380588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
28390588e061SRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf);
2840b2167459SRichard Henderson 
284131234768SRichard Henderson     return nullify_end(ctx);
2842b2167459SRichard Henderson }
2843b2167459SRichard Henderson 
28441cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
284596d6407fSRichard Henderson {
28461cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
28471cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
284896d6407fSRichard Henderson }
284996d6407fSRichard Henderson 
28501cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
285196d6407fSRichard Henderson {
28521cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
28531cd012a5SRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
285496d6407fSRichard Henderson }
285596d6407fSRichard Henderson 
28561cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
285796d6407fSRichard Henderson {
28581cd012a5SRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size;
285986f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
286086f8d05fSRichard Henderson     TCGv_tl addr;
286196d6407fSRichard Henderson 
286296d6407fSRichard Henderson     nullify_over(ctx);
286396d6407fSRichard Henderson 
28641cd012a5SRichard Henderson     if (a->m) {
286586f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
286686f8d05fSRichard Henderson            we see the result of the load.  */
286796d6407fSRichard Henderson         dest = get_temp(ctx);
286896d6407fSRichard Henderson     } else {
28691cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
287096d6407fSRichard Henderson     }
287196d6407fSRichard Henderson 
28721cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0,
28731cd012a5SRichard Henderson              a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX);
2874eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
287586f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
28761cd012a5SRichard Henderson     if (a->m) {
28771cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
287896d6407fSRichard Henderson     }
28791cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
288096d6407fSRichard Henderson 
288131234768SRichard Henderson     return nullify_end(ctx);
288296d6407fSRichard Henderson }
288396d6407fSRichard Henderson 
28841cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
288596d6407fSRichard Henderson {
288686f8d05fSRichard Henderson     TCGv_reg ofs, val;
288786f8d05fSRichard Henderson     TCGv_tl addr;
288896d6407fSRichard Henderson 
288996d6407fSRichard Henderson     nullify_over(ctx);
289096d6407fSRichard Henderson 
28911cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
289286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
28931cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
28941cd012a5SRichard Henderson     if (a->a) {
2895f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2896f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2897f9f46db4SEmilio G. Cota         } else {
289896d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2899f9f46db4SEmilio G. Cota         }
2900f9f46db4SEmilio G. Cota     } else {
2901f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2902f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
290396d6407fSRichard Henderson         } else {
290496d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
290596d6407fSRichard Henderson         }
2906f9f46db4SEmilio G. Cota     }
29071cd012a5SRichard Henderson     if (a->m) {
290886f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
29091cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
291096d6407fSRichard Henderson     }
291196d6407fSRichard Henderson 
291231234768SRichard Henderson     return nullify_end(ctx);
291396d6407fSRichard Henderson }
291496d6407fSRichard Henderson 
29151cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
2916d0a851ccSRichard Henderson {
2917d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2918d0a851ccSRichard Henderson 
2919d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2920d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29211cd012a5SRichard Henderson     trans_ld(ctx, a);
2922d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
292331234768SRichard Henderson     return true;
2924d0a851ccSRichard Henderson }
2925d0a851ccSRichard Henderson 
29261cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
2927d0a851ccSRichard Henderson {
2928d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2929d0a851ccSRichard Henderson 
2930d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2931d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29321cd012a5SRichard Henderson     trans_st(ctx, a);
2933d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
293431234768SRichard Henderson     return true;
2935d0a851ccSRichard Henderson }
293695412a61SRichard Henderson 
29370588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
2938b2167459SRichard Henderson {
29390588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2940b2167459SRichard Henderson 
29410588e061SRichard Henderson     tcg_gen_movi_reg(tcg_rt, a->i);
29420588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2943b2167459SRichard Henderson     cond_free(&ctx->null_cond);
294431234768SRichard Henderson     return true;
2945b2167459SRichard Henderson }
2946b2167459SRichard Henderson 
29470588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
2948b2167459SRichard Henderson {
29490588e061SRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, a->r);
2950eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
2951b2167459SRichard Henderson 
29520588e061SRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i);
2953b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
2954b2167459SRichard Henderson     cond_free(&ctx->null_cond);
295531234768SRichard Henderson     return true;
2956b2167459SRichard Henderson }
2957b2167459SRichard Henderson 
29580588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
2959b2167459SRichard Henderson {
29600588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2961b2167459SRichard Henderson 
2962b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
2963b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
29640588e061SRichard Henderson     if (a->b == 0) {
29650588e061SRichard Henderson         tcg_gen_movi_reg(tcg_rt, a->i);
2966b2167459SRichard Henderson     } else {
29670588e061SRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i);
2968b2167459SRichard Henderson     }
29690588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2970b2167459SRichard Henderson     cond_free(&ctx->null_cond);
297131234768SRichard Henderson     return true;
2972b2167459SRichard Henderson }
2973b2167459SRichard Henderson 
297401afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1,
297501afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
297698cd9ca7SRichard Henderson {
297701afb7beSRichard Henderson     TCGv_reg dest, in2, sv;
297898cd9ca7SRichard Henderson     DisasCond cond;
297998cd9ca7SRichard Henderson 
298098cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
298198cd9ca7SRichard Henderson     dest = get_temp(ctx);
298298cd9ca7SRichard Henderson 
2983eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
298498cd9ca7SRichard Henderson 
2985f764718dSRichard Henderson     sv = NULL;
298698cd9ca7SRichard Henderson     if (c == 6) {
298798cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
298898cd9ca7SRichard Henderson     }
298998cd9ca7SRichard Henderson 
299001afb7beSRichard Henderson     cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv);
299101afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
299298cd9ca7SRichard Henderson }
299398cd9ca7SRichard Henderson 
299401afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
299598cd9ca7SRichard Henderson {
299601afb7beSRichard Henderson     nullify_over(ctx);
299701afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
299801afb7beSRichard Henderson }
299901afb7beSRichard Henderson 
300001afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
300101afb7beSRichard Henderson {
300201afb7beSRichard Henderson     nullify_over(ctx);
300301afb7beSRichard Henderson     return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
300401afb7beSRichard Henderson }
300501afb7beSRichard Henderson 
300601afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1,
300701afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
300801afb7beSRichard Henderson {
300901afb7beSRichard Henderson     TCGv_reg dest, in2, sv, cb_msb;
301098cd9ca7SRichard Henderson     DisasCond cond;
301198cd9ca7SRichard Henderson 
301298cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
301398cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3014f764718dSRichard Henderson     sv = NULL;
3015f764718dSRichard Henderson     cb_msb = NULL;
301698cd9ca7SRichard Henderson 
301798cd9ca7SRichard Henderson     switch (c) {
301898cd9ca7SRichard Henderson     default:
3019eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
302098cd9ca7SRichard Henderson         break;
302198cd9ca7SRichard Henderson     case 4: case 5:
302298cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3023eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3024eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
302598cd9ca7SRichard Henderson         break;
302698cd9ca7SRichard Henderson     case 6:
3027eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
302898cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
302998cd9ca7SRichard Henderson         break;
303098cd9ca7SRichard Henderson     }
303198cd9ca7SRichard Henderson 
303201afb7beSRichard Henderson     cond = do_cond(c * 2 + f, dest, cb_msb, sv);
303301afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
303498cd9ca7SRichard Henderson }
303598cd9ca7SRichard Henderson 
303601afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
303798cd9ca7SRichard Henderson {
303801afb7beSRichard Henderson     nullify_over(ctx);
303901afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
304001afb7beSRichard Henderson }
304101afb7beSRichard Henderson 
304201afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
304301afb7beSRichard Henderson {
304401afb7beSRichard Henderson     nullify_over(ctx);
304501afb7beSRichard Henderson     return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
304601afb7beSRichard Henderson }
304701afb7beSRichard Henderson 
304801afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
304901afb7beSRichard Henderson {
3050eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
305198cd9ca7SRichard Henderson     DisasCond cond;
305298cd9ca7SRichard Henderson 
305398cd9ca7SRichard Henderson     nullify_over(ctx);
305498cd9ca7SRichard Henderson 
305598cd9ca7SRichard Henderson     tmp = tcg_temp_new();
305601afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
3057eaa3783bSRichard Henderson     tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
305898cd9ca7SRichard Henderson 
305901afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
306098cd9ca7SRichard Henderson     tcg_temp_free(tmp);
306101afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
306298cd9ca7SRichard Henderson }
306398cd9ca7SRichard Henderson 
306401afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
306598cd9ca7SRichard Henderson {
306601afb7beSRichard Henderson     TCGv_reg tmp, tcg_r;
306701afb7beSRichard Henderson     DisasCond cond;
306801afb7beSRichard Henderson 
306901afb7beSRichard Henderson     nullify_over(ctx);
307001afb7beSRichard Henderson 
307101afb7beSRichard Henderson     tmp = tcg_temp_new();
307201afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
307301afb7beSRichard Henderson     tcg_gen_shli_reg(tmp, tcg_r, a->p);
307401afb7beSRichard Henderson 
307501afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
307601afb7beSRichard Henderson     tcg_temp_free(tmp);
307701afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
307801afb7beSRichard Henderson }
307901afb7beSRichard Henderson 
308001afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
308101afb7beSRichard Henderson {
3082eaa3783bSRichard Henderson     TCGv_reg dest;
308398cd9ca7SRichard Henderson     DisasCond cond;
308498cd9ca7SRichard Henderson 
308598cd9ca7SRichard Henderson     nullify_over(ctx);
308698cd9ca7SRichard Henderson 
308701afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
308801afb7beSRichard Henderson     if (a->r1 == 0) {
3089eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
309098cd9ca7SRichard Henderson     } else {
309101afb7beSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[a->r1]);
309298cd9ca7SRichard Henderson     }
309398cd9ca7SRichard Henderson 
309401afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
309501afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
309601afb7beSRichard Henderson }
309701afb7beSRichard Henderson 
309801afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
309901afb7beSRichard Henderson {
310001afb7beSRichard Henderson     TCGv_reg dest;
310101afb7beSRichard Henderson     DisasCond cond;
310201afb7beSRichard Henderson 
310301afb7beSRichard Henderson     nullify_over(ctx);
310401afb7beSRichard Henderson 
310501afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
310601afb7beSRichard Henderson     tcg_gen_movi_reg(dest, a->i);
310701afb7beSRichard Henderson 
310801afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
310901afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
311098cd9ca7SRichard Henderson }
311198cd9ca7SRichard Henderson 
311230878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a)
31130b1347d2SRichard Henderson {
3114eaa3783bSRichard Henderson     TCGv_reg dest;
31150b1347d2SRichard Henderson 
311630878590SRichard Henderson     if (a->c) {
31170b1347d2SRichard Henderson         nullify_over(ctx);
31180b1347d2SRichard Henderson     }
31190b1347d2SRichard Henderson 
312030878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
312130878590SRichard Henderson     if (a->r1 == 0) {
312230878590SRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2));
3123eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
312430878590SRichard Henderson     } else if (a->r1 == a->r2) {
31250b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
312630878590SRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2));
31270b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3128eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
31290b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
31300b1347d2SRichard Henderson     } else {
31310b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
31320b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
31330b1347d2SRichard Henderson 
313430878590SRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1));
3135eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
31360b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3137eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
31380b1347d2SRichard Henderson 
31390b1347d2SRichard Henderson         tcg_temp_free_i64(t);
31400b1347d2SRichard Henderson         tcg_temp_free_i64(s);
31410b1347d2SRichard Henderson     }
314230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
31430b1347d2SRichard Henderson 
31440b1347d2SRichard Henderson     /* Install the new nullification.  */
31450b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
314630878590SRichard Henderson     if (a->c) {
314730878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
31480b1347d2SRichard Henderson     }
314931234768SRichard Henderson     return nullify_end(ctx);
31500b1347d2SRichard Henderson }
31510b1347d2SRichard Henderson 
315230878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a)
31530b1347d2SRichard Henderson {
315430878590SRichard Henderson     unsigned sa = 31 - a->cpos;
3155eaa3783bSRichard Henderson     TCGv_reg dest, t2;
31560b1347d2SRichard Henderson 
315730878590SRichard Henderson     if (a->c) {
31580b1347d2SRichard Henderson         nullify_over(ctx);
31590b1347d2SRichard Henderson     }
31600b1347d2SRichard Henderson 
316130878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
316230878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
316330878590SRichard Henderson     if (a->r1 == a->r2) {
31640b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3165eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
31660b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3167eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
31680b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
316930878590SRichard Henderson     } else if (a->r1 == 0) {
3170eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
31710b1347d2SRichard Henderson     } else {
3172eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3173eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
317430878590SRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa);
31750b1347d2SRichard Henderson         tcg_temp_free(t0);
31760b1347d2SRichard Henderson     }
317730878590SRichard Henderson     save_gpr(ctx, a->t, dest);
31780b1347d2SRichard Henderson 
31790b1347d2SRichard Henderson     /* Install the new nullification.  */
31800b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
318130878590SRichard Henderson     if (a->c) {
318230878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
31830b1347d2SRichard Henderson     }
318431234768SRichard Henderson     return nullify_end(ctx);
31850b1347d2SRichard Henderson }
31860b1347d2SRichard Henderson 
318730878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a)
31880b1347d2SRichard Henderson {
318930878590SRichard Henderson     unsigned len = 32 - a->clen;
3190eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
31910b1347d2SRichard Henderson 
319230878590SRichard Henderson     if (a->c) {
31930b1347d2SRichard Henderson         nullify_over(ctx);
31940b1347d2SRichard Henderson     }
31950b1347d2SRichard Henderson 
319630878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
319730878590SRichard Henderson     src = load_gpr(ctx, a->r);
31980b1347d2SRichard Henderson     tmp = tcg_temp_new();
31990b1347d2SRichard Henderson 
32000b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3201eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
320230878590SRichard Henderson     if (a->se) {
3203eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3204eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
32050b1347d2SRichard Henderson     } else {
3206eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3207eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
32080b1347d2SRichard Henderson     }
32090b1347d2SRichard Henderson     tcg_temp_free(tmp);
321030878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32110b1347d2SRichard Henderson 
32120b1347d2SRichard Henderson     /* Install the new nullification.  */
32130b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
321430878590SRichard Henderson     if (a->c) {
321530878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32160b1347d2SRichard Henderson     }
321731234768SRichard Henderson     return nullify_end(ctx);
32180b1347d2SRichard Henderson }
32190b1347d2SRichard Henderson 
322030878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a)
32210b1347d2SRichard Henderson {
322230878590SRichard Henderson     unsigned len = 32 - a->clen;
322330878590SRichard Henderson     unsigned cpos = 31 - a->pos;
3224eaa3783bSRichard Henderson     TCGv_reg dest, src;
32250b1347d2SRichard Henderson 
322630878590SRichard Henderson     if (a->c) {
32270b1347d2SRichard Henderson         nullify_over(ctx);
32280b1347d2SRichard Henderson     }
32290b1347d2SRichard Henderson 
323030878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
323130878590SRichard Henderson     src = load_gpr(ctx, a->r);
323230878590SRichard Henderson     if (a->se) {
3233eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
32340b1347d2SRichard Henderson     } else {
3235eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
32360b1347d2SRichard Henderson     }
323730878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32380b1347d2SRichard Henderson 
32390b1347d2SRichard Henderson     /* Install the new nullification.  */
32400b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
324130878590SRichard Henderson     if (a->c) {
324230878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32430b1347d2SRichard Henderson     }
324431234768SRichard Henderson     return nullify_end(ctx);
32450b1347d2SRichard Henderson }
32460b1347d2SRichard Henderson 
324730878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a)
32480b1347d2SRichard Henderson {
324930878590SRichard Henderson     unsigned len = 32 - a->clen;
3250eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3251eaa3783bSRichard Henderson     TCGv_reg dest;
32520b1347d2SRichard Henderson 
325330878590SRichard Henderson     if (a->c) {
32540b1347d2SRichard Henderson         nullify_over(ctx);
32550b1347d2SRichard Henderson     }
325630878590SRichard Henderson     if (a->cpos + len > 32) {
325730878590SRichard Henderson         len = 32 - a->cpos;
32580b1347d2SRichard Henderson     }
32590b1347d2SRichard Henderson 
326030878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
326130878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
326230878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
32630b1347d2SRichard Henderson 
326430878590SRichard Henderson     if (a->nz) {
326530878590SRichard Henderson         TCGv_reg src = load_gpr(ctx, a->t);
32660b1347d2SRichard Henderson         if (mask1 != -1) {
3267eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
32680b1347d2SRichard Henderson             src = dest;
32690b1347d2SRichard Henderson         }
3270eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
32710b1347d2SRichard Henderson     } else {
3272eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
32730b1347d2SRichard Henderson     }
327430878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32750b1347d2SRichard Henderson 
32760b1347d2SRichard Henderson     /* Install the new nullification.  */
32770b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
327830878590SRichard Henderson     if (a->c) {
327930878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32800b1347d2SRichard Henderson     }
328131234768SRichard Henderson     return nullify_end(ctx);
32820b1347d2SRichard Henderson }
32830b1347d2SRichard Henderson 
328430878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a)
32850b1347d2SRichard Henderson {
328630878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
328730878590SRichard Henderson     unsigned len = 32 - a->clen;
3288eaa3783bSRichard Henderson     TCGv_reg dest, val;
32890b1347d2SRichard Henderson 
329030878590SRichard Henderson     if (a->c) {
32910b1347d2SRichard Henderson         nullify_over(ctx);
32920b1347d2SRichard Henderson     }
329330878590SRichard Henderson     if (a->cpos + len > 32) {
329430878590SRichard Henderson         len = 32 - a->cpos;
32950b1347d2SRichard Henderson     }
32960b1347d2SRichard Henderson 
329730878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
329830878590SRichard Henderson     val = load_gpr(ctx, a->r);
32990b1347d2SRichard Henderson     if (rs == 0) {
330030878590SRichard Henderson         tcg_gen_deposit_z_reg(dest, val, a->cpos, len);
33010b1347d2SRichard Henderson     } else {
330230878590SRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len);
33030b1347d2SRichard Henderson     }
330430878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33050b1347d2SRichard Henderson 
33060b1347d2SRichard Henderson     /* Install the new nullification.  */
33070b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
330830878590SRichard Henderson     if (a->c) {
330930878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33100b1347d2SRichard Henderson     }
331131234768SRichard Henderson     return nullify_end(ctx);
33120b1347d2SRichard Henderson }
33130b1347d2SRichard Henderson 
331430878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c,
331530878590SRichard Henderson                         unsigned nz, unsigned clen, TCGv_reg val)
33160b1347d2SRichard Henderson {
33170b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
33180b1347d2SRichard Henderson     unsigned len = 32 - clen;
331930878590SRichard Henderson     TCGv_reg mask, tmp, shift, dest;
33200b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
33210b1347d2SRichard Henderson 
33220b1347d2SRichard Henderson     if (c) {
33230b1347d2SRichard Henderson         nullify_over(ctx);
33240b1347d2SRichard Henderson     }
33250b1347d2SRichard Henderson 
33260b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
33270b1347d2SRichard Henderson     shift = tcg_temp_new();
33280b1347d2SRichard Henderson     tmp = tcg_temp_new();
33290b1347d2SRichard Henderson 
33300b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3331eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
33320b1347d2SRichard Henderson 
3333eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3334eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
33350b1347d2SRichard Henderson     if (rs) {
3336eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3337eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3338eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3339eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
33400b1347d2SRichard Henderson     } else {
3341eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
33420b1347d2SRichard Henderson     }
33430b1347d2SRichard Henderson     tcg_temp_free(shift);
33440b1347d2SRichard Henderson     tcg_temp_free(mask);
33450b1347d2SRichard Henderson     tcg_temp_free(tmp);
33460b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
33470b1347d2SRichard Henderson 
33480b1347d2SRichard Henderson     /* Install the new nullification.  */
33490b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
33500b1347d2SRichard Henderson     if (c) {
33510b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
33520b1347d2SRichard Henderson     }
335331234768SRichard Henderson     return nullify_end(ctx);
33540b1347d2SRichard Henderson }
33550b1347d2SRichard Henderson 
335630878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a)
335730878590SRichard Henderson {
335830878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r));
335930878590SRichard Henderson }
336030878590SRichard Henderson 
336130878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a)
336230878590SRichard Henderson {
336330878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i));
336430878590SRichard Henderson }
33650b1347d2SRichard Henderson 
33668340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
336798cd9ca7SRichard Henderson {
3368660eefe1SRichard Henderson     TCGv_reg tmp;
336998cd9ca7SRichard Henderson 
3370c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
337198cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
337298cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
337398cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
337498cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
337598cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
337698cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
337798cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
337898cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
33798340f534SRichard Henderson     if (a->b == 0) {
33808340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
338198cd9ca7SRichard Henderson     }
3382c301f34eSRichard Henderson #else
3383c301f34eSRichard Henderson     nullify_over(ctx);
3384660eefe1SRichard Henderson #endif
3385660eefe1SRichard Henderson 
3386660eefe1SRichard Henderson     tmp = get_temp(ctx);
33878340f534SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp);
3388660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3389c301f34eSRichard Henderson 
3390c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
33918340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3392c301f34eSRichard Henderson #else
3393c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3394c301f34eSRichard Henderson 
33958340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
33968340f534SRichard Henderson     if (a->l) {
3397c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3398c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3399c301f34eSRichard Henderson     }
34008340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3401c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3402c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3403c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3404c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3405c301f34eSRichard Henderson     } else {
3406c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3407c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3408c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3409c301f34eSRichard Henderson         }
3410c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3411c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
34128340f534SRichard Henderson         nullify_set(ctx, a->n);
3413c301f34eSRichard Henderson     }
3414c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3415c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
341631234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
341731234768SRichard Henderson     return nullify_end(ctx);
3418c301f34eSRichard Henderson #endif
341998cd9ca7SRichard Henderson }
342098cd9ca7SRichard Henderson 
34218340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
342298cd9ca7SRichard Henderson {
34238340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
342498cd9ca7SRichard Henderson }
342598cd9ca7SRichard Henderson 
34268340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
342743e05652SRichard Henderson {
34288340f534SRichard Henderson     target_ureg dest = iaoq_dest(ctx, a->disp);
342943e05652SRichard Henderson 
343043e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
343143e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
343243e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
343343e05652SRichard Henderson      *    b  gateway
343443e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
343543e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
343643e05652SRichard Henderson      * diagnose the security hole
343743e05652SRichard Henderson      *    b  gateway
343843e05652SRichard Henderson      *    b  evil
343943e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
344043e05652SRichard Henderson      */
344143e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
344243e05652SRichard Henderson         return gen_illegal(ctx);
344343e05652SRichard Henderson     }
344443e05652SRichard Henderson 
344543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
344643e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
344743e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
344843e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
344943e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
345043e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
345143e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
345243e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
345343e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
345443e05652SRichard Henderson         if (type < 0) {
345531234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
345631234768SRichard Henderson             return true;
345743e05652SRichard Henderson         }
345843e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
345943e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
346043e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
346143e05652SRichard Henderson         }
346243e05652SRichard Henderson     } else {
346343e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
346443e05652SRichard Henderson     }
346543e05652SRichard Henderson #endif
346643e05652SRichard Henderson 
34678340f534SRichard Henderson     return do_dbranch(ctx, dest, a->l, a->n);
346843e05652SRichard Henderson }
346943e05652SRichard Henderson 
34708340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
347198cd9ca7SRichard Henderson {
3472eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
347398cd9ca7SRichard Henderson 
34748340f534SRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3);
3475eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3476660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
34778340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
347898cd9ca7SRichard Henderson }
347998cd9ca7SRichard Henderson 
34808340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
348198cd9ca7SRichard Henderson {
3482eaa3783bSRichard Henderson     TCGv_reg dest;
348398cd9ca7SRichard Henderson 
34848340f534SRichard Henderson     if (a->x == 0) {
34858340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
348698cd9ca7SRichard Henderson     } else {
348798cd9ca7SRichard Henderson         dest = get_temp(ctx);
34888340f534SRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3);
34898340f534SRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b));
349098cd9ca7SRichard Henderson     }
3491660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
34928340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
349398cd9ca7SRichard Henderson }
349498cd9ca7SRichard Henderson 
34958340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
349698cd9ca7SRichard Henderson {
3497660eefe1SRichard Henderson     TCGv_reg dest;
349898cd9ca7SRichard Henderson 
3499c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
35008340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
35018340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3502c301f34eSRichard Henderson #else
3503c301f34eSRichard Henderson     nullify_over(ctx);
35048340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3505c301f34eSRichard Henderson 
3506c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3507c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3508c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3509c301f34eSRichard Henderson     }
3510c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3511c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
35128340f534SRichard Henderson     if (a->l) {
35138340f534SRichard Henderson         copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3514c301f34eSRichard Henderson     }
35158340f534SRichard Henderson     nullify_set(ctx, a->n);
3516c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
351731234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
351831234768SRichard Henderson     return nullify_end(ctx);
3519c301f34eSRichard Henderson #endif
352098cd9ca7SRichard Henderson }
352198cd9ca7SRichard Henderson 
352231234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3523ebe9383cSRichard Henderson                              const DisasInsn *di)
3524ebe9383cSRichard Henderson {
3525ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3526ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
352731234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
352831234768SRichard Henderson     return true;
3529ebe9383cSRichard Henderson }
3530ebe9383cSRichard Henderson 
353131234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3532ebe9383cSRichard Henderson                              const DisasInsn *di)
3533ebe9383cSRichard Henderson {
3534ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3535ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
353631234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
353731234768SRichard Henderson     return true;
3538ebe9383cSRichard Henderson }
3539ebe9383cSRichard Henderson 
354031234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn,
3541ebe9383cSRichard Henderson                           const DisasInsn *di)
3542ebe9383cSRichard Henderson {
3543ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3544ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
354531234768SRichard Henderson     do_fop_ded(ctx, rt, ra, di->f.ded);
354631234768SRichard Henderson     return true;
3547ebe9383cSRichard Henderson }
3548ebe9383cSRichard Henderson 
354931234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3550ebe9383cSRichard Henderson                              const DisasInsn *di)
3551ebe9383cSRichard Henderson {
3552ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3553ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
355431234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
355531234768SRichard Henderson     return true;
3556ebe9383cSRichard Henderson }
3557ebe9383cSRichard Henderson 
355831234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3559ebe9383cSRichard Henderson                              const DisasInsn *di)
3560ebe9383cSRichard Henderson {
3561ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3562ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
356331234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
356431234768SRichard Henderson     return true;
3565ebe9383cSRichard Henderson }
3566ebe9383cSRichard Henderson 
356731234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3568ebe9383cSRichard Henderson                              const DisasInsn *di)
3569ebe9383cSRichard Henderson {
3570ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3571ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
357231234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
357331234768SRichard Henderson     return true;
3574ebe9383cSRichard Henderson }
3575ebe9383cSRichard Henderson 
357631234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3577ebe9383cSRichard Henderson                              const DisasInsn *di)
3578ebe9383cSRichard Henderson {
3579ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3580ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
358131234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
358231234768SRichard Henderson     return true;
3583ebe9383cSRichard Henderson }
3584ebe9383cSRichard Henderson 
358531234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3586ebe9383cSRichard Henderson                               const DisasInsn *di)
3587ebe9383cSRichard Henderson {
3588ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3589ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3590ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
359131234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
359231234768SRichard Henderson     return true;
3593ebe9383cSRichard Henderson }
3594ebe9383cSRichard Henderson 
359531234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3596ebe9383cSRichard Henderson                               const DisasInsn *di)
3597ebe9383cSRichard Henderson {
3598ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3599ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3600ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
360131234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
360231234768SRichard Henderson     return true;
3603ebe9383cSRichard Henderson }
3604ebe9383cSRichard Henderson 
360531234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn,
3606ebe9383cSRichard Henderson                            const DisasInsn *di)
3607ebe9383cSRichard Henderson {
3608ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3609ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3610ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
361131234768SRichard Henderson     do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
361231234768SRichard Henderson     return true;
3613ebe9383cSRichard Henderson }
3614ebe9383cSRichard Henderson 
3615ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3616ebe9383cSRichard Henderson {
3617ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3618ebe9383cSRichard Henderson }
3619ebe9383cSRichard Henderson 
3620ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3621ebe9383cSRichard Henderson {
3622ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3623ebe9383cSRichard Henderson }
3624ebe9383cSRichard Henderson 
3625ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3626ebe9383cSRichard Henderson {
3627ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3628ebe9383cSRichard Henderson }
3629ebe9383cSRichard Henderson 
3630ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3631ebe9383cSRichard Henderson {
3632ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3633ebe9383cSRichard Henderson }
3634ebe9383cSRichard Henderson 
3635ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3636ebe9383cSRichard Henderson {
3637ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3638ebe9383cSRichard Henderson }
3639ebe9383cSRichard Henderson 
3640ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3641ebe9383cSRichard Henderson {
3642ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3643ebe9383cSRichard Henderson }
3644ebe9383cSRichard Henderson 
3645ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3646ebe9383cSRichard Henderson {
3647ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3648ebe9383cSRichard Henderson }
3649ebe9383cSRichard Henderson 
3650ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3651ebe9383cSRichard Henderson {
3652ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3653ebe9383cSRichard Henderson }
3654ebe9383cSRichard Henderson 
365531234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
3656ebe9383cSRichard Henderson                       unsigned y, unsigned c)
3657ebe9383cSRichard Henderson {
3658ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3659ebe9383cSRichard Henderson 
3660ebe9383cSRichard Henderson     nullify_over(ctx);
3661ebe9383cSRichard Henderson 
3662ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
3663ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
3664ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3665ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3666ebe9383cSRichard Henderson 
3667ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3668ebe9383cSRichard Henderson 
3669ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
3670ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
3671ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3672ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3673ebe9383cSRichard Henderson 
367431234768SRichard Henderson     nullify_end(ctx);
3675ebe9383cSRichard Henderson }
3676ebe9383cSRichard Henderson 
367731234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
3678ebe9383cSRichard Henderson                             const DisasInsn *di)
3679ebe9383cSRichard Henderson {
3680ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3681ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3682ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3683ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
368431234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
368531234768SRichard Henderson     return true;
3686ebe9383cSRichard Henderson }
3687ebe9383cSRichard Henderson 
368831234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
3689ebe9383cSRichard Henderson                             const DisasInsn *di)
3690ebe9383cSRichard Henderson {
3691ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3692ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3693ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3694ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
369531234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
369631234768SRichard Henderson     return true;
3697ebe9383cSRichard Henderson }
3698ebe9383cSRichard Henderson 
369931234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
3700ebe9383cSRichard Henderson {
3701ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3702ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3703ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3704ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3705ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3706ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3707ebe9383cSRichard Henderson 
3708ebe9383cSRichard Henderson     nullify_over(ctx);
3709ebe9383cSRichard Henderson 
3710ebe9383cSRichard Henderson     ta = load_frd0(ra);
3711ebe9383cSRichard Henderson     tb = load_frd0(rb);
3712ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3713ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3714ebe9383cSRichard Henderson 
3715ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
3716ebe9383cSRichard Henderson 
3717ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
3718ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
3719ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3720ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3721ebe9383cSRichard Henderson 
372231234768SRichard Henderson     return nullify_end(ctx);
3723ebe9383cSRichard Henderson }
3724ebe9383cSRichard Henderson 
372531234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn,
3726ebe9383cSRichard Henderson                           const DisasInsn *di)
3727ebe9383cSRichard Henderson {
3728ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3729ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
3730eaa3783bSRichard Henderson     TCGv_reg t;
3731ebe9383cSRichard Henderson 
3732ebe9383cSRichard Henderson     nullify_over(ctx);
3733ebe9383cSRichard Henderson 
3734ebe9383cSRichard Henderson     t = tcg_temp_new();
3735eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3736eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
3737ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3738ebe9383cSRichard Henderson     tcg_temp_free(t);
3739ebe9383cSRichard Henderson 
374031234768SRichard Henderson     return nullify_end(ctx);
3741ebe9383cSRichard Henderson }
3742ebe9383cSRichard Henderson 
374331234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn,
3744ebe9383cSRichard Henderson                           const DisasInsn *di)
3745ebe9383cSRichard Henderson {
3746ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3747ebe9383cSRichard Henderson     int mask;
3748ebe9383cSRichard Henderson     bool inv = false;
3749eaa3783bSRichard Henderson     TCGv_reg t;
3750ebe9383cSRichard Henderson 
3751ebe9383cSRichard Henderson     nullify_over(ctx);
3752ebe9383cSRichard Henderson 
3753ebe9383cSRichard Henderson     t = tcg_temp_new();
3754eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3755ebe9383cSRichard Henderson 
3756ebe9383cSRichard Henderson     switch (c) {
3757ebe9383cSRichard Henderson     case 0: /* simple */
3758eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
3759ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3760ebe9383cSRichard Henderson         goto done;
3761ebe9383cSRichard Henderson     case 2: /* rej */
3762ebe9383cSRichard Henderson         inv = true;
3763ebe9383cSRichard Henderson         /* fallthru */
3764ebe9383cSRichard Henderson     case 1: /* acc */
3765ebe9383cSRichard Henderson         mask = 0x43ff800;
3766ebe9383cSRichard Henderson         break;
3767ebe9383cSRichard Henderson     case 6: /* rej8 */
3768ebe9383cSRichard Henderson         inv = true;
3769ebe9383cSRichard Henderson         /* fallthru */
3770ebe9383cSRichard Henderson     case 5: /* acc8 */
3771ebe9383cSRichard Henderson         mask = 0x43f8000;
3772ebe9383cSRichard Henderson         break;
3773ebe9383cSRichard Henderson     case 9: /* acc6 */
3774ebe9383cSRichard Henderson         mask = 0x43e0000;
3775ebe9383cSRichard Henderson         break;
3776ebe9383cSRichard Henderson     case 13: /* acc4 */
3777ebe9383cSRichard Henderson         mask = 0x4380000;
3778ebe9383cSRichard Henderson         break;
3779ebe9383cSRichard Henderson     case 17: /* acc2 */
3780ebe9383cSRichard Henderson         mask = 0x4200000;
3781ebe9383cSRichard Henderson         break;
3782ebe9383cSRichard Henderson     default:
3783ebe9383cSRichard Henderson         return gen_illegal(ctx);
3784ebe9383cSRichard Henderson     }
3785ebe9383cSRichard Henderson     if (inv) {
3786eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
3787eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
3788ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3789ebe9383cSRichard Henderson     } else {
3790eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
3791ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3792ebe9383cSRichard Henderson     }
3793ebe9383cSRichard Henderson  done:
379431234768SRichard Henderson     return nullify_end(ctx);
3795ebe9383cSRichard Henderson }
3796ebe9383cSRichard Henderson 
379731234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
3798ebe9383cSRichard Henderson {
3799ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3800ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3801ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3802ebe9383cSRichard Henderson     TCGv_i64 a, b;
3803ebe9383cSRichard Henderson 
3804ebe9383cSRichard Henderson     nullify_over(ctx);
3805ebe9383cSRichard Henderson 
3806ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
3807ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
3808ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
3809ebe9383cSRichard Henderson     save_frd(rt, a);
3810ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
3811ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
3812ebe9383cSRichard Henderson 
381331234768SRichard Henderson     return nullify_end(ctx);
3814ebe9383cSRichard Henderson }
3815ebe9383cSRichard Henderson 
3816eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
3817eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
3818ebe9383cSRichard Henderson 
3819eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
3820eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
3821eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
3822eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
3823ebe9383cSRichard Henderson 
3824ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
3825ebe9383cSRichard Henderson     /* floating point class zero */
3826ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
3827ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
3828ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
3829ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
3830ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
3831ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
3832ebe9383cSRichard Henderson 
3833ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
3834ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
3835ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
3836ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
3837ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
3838ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
3839ebe9383cSRichard Henderson 
3840ebe9383cSRichard Henderson     /* floating point class three */
3841ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
3842ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
3843ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
3844ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
3845ebe9383cSRichard Henderson 
3846ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
3847ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
3848ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
3849ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
3850ebe9383cSRichard Henderson 
3851ebe9383cSRichard Henderson     /* floating point class one */
3852ebe9383cSRichard Henderson     /* float/float */
3853ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
3854ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
3855ebe9383cSRichard Henderson     /* int/float */
3856ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
3857ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
3858ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
3859ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
3860ebe9383cSRichard Henderson     /* float/int */
3861ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
3862ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
3863ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
3864ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
3865ebe9383cSRichard Henderson     /* float/int truncate */
3866ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
3867ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
3868ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
3869ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
3870ebe9383cSRichard Henderson     /* uint/float */
3871ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
3872ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
3873ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
3874ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
3875ebe9383cSRichard Henderson     /* float/uint */
3876ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
3877ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
3878ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
3879ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
3880ebe9383cSRichard Henderson     /* float/uint truncate */
3881ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
3882ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
3883ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
3884ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
3885ebe9383cSRichard Henderson 
3886ebe9383cSRichard Henderson     /* floating point class two */
3887ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
3888ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
3889ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
3890ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
3891ebe9383cSRichard Henderson 
3892ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
3893ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
3894ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
3895ebe9383cSRichard Henderson };
3896ebe9383cSRichard Henderson 
3897ebe9383cSRichard Henderson #undef FOP_WEW
3898ebe9383cSRichard Henderson #undef FOP_DEW
3899ebe9383cSRichard Henderson #undef FOP_WED
3900ebe9383cSRichard Henderson #undef FOP_WEWW
3901eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
3902eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
3903eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
3904eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
3905ebe9383cSRichard Henderson 
3906ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
3907ebe9383cSRichard Henderson     /* floating point class zero */
3908ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
3909ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
3910ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
3911ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
3912ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
3913ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
3914ebe9383cSRichard Henderson 
3915ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
3916ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
3917ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
3918ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
3919ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
3920ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
3921ebe9383cSRichard Henderson 
3922ebe9383cSRichard Henderson     /* floating point class three */
3923ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
3924ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
3925ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
3926ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
3927ebe9383cSRichard Henderson 
3928ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
3929ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
3930ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
3931ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
3932ebe9383cSRichard Henderson 
3933ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
3934ebe9383cSRichard Henderson 
3935ebe9383cSRichard Henderson     /* floating point class one */
3936ebe9383cSRichard Henderson     /* float/float */
3937ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
3938fe0a69ccSRichard Henderson     { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d },
3939ebe9383cSRichard Henderson     /* int/float */
3940fe0a69ccSRichard Henderson     { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s },
3941ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
3942ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
3943ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
3944ebe9383cSRichard Henderson     /* float/int */
3945fe0a69ccSRichard Henderson     { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w },
3946ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
3947ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
3948ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
3949ebe9383cSRichard Henderson     /* float/int truncate */
3950fe0a69ccSRichard Henderson     { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w },
3951ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
3952ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
3953ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
3954ebe9383cSRichard Henderson     /* uint/float */
3955fe0a69ccSRichard Henderson     { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s },
3956ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
3957ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
3958ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
3959ebe9383cSRichard Henderson     /* float/uint */
3960fe0a69ccSRichard Henderson     { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw },
3961ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
3962ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
3963ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
3964ebe9383cSRichard Henderson     /* float/uint truncate */
3965fe0a69ccSRichard Henderson     { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw },
3966ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
3967ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
3968ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
3969ebe9383cSRichard Henderson 
3970ebe9383cSRichard Henderson     /* floating point class two */
3971ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
3972ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
3973ebe9383cSRichard Henderson };
3974ebe9383cSRichard Henderson 
3975ebe9383cSRichard Henderson #undef FOP_WEW
3976ebe9383cSRichard Henderson #undef FOP_DEW
3977ebe9383cSRichard Henderson #undef FOP_WED
3978ebe9383cSRichard Henderson #undef FOP_WEWW
3979ebe9383cSRichard Henderson #undef FOP_DED
3980ebe9383cSRichard Henderson #undef FOP_DEDD
3981ebe9383cSRichard Henderson 
3982ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
3983ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
3984ebe9383cSRichard Henderson {
3985ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
3986ebe9383cSRichard Henderson }
3987ebe9383cSRichard Henderson 
3988b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
3989ebe9383cSRichard Henderson {
3990b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
3991b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
3992b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
3993b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
3994b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
3995ebe9383cSRichard Henderson 
3996ebe9383cSRichard Henderson     nullify_over(ctx);
3997ebe9383cSRichard Henderson 
3998ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
3999ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4000ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4001ebe9383cSRichard Henderson 
400231234768SRichard Henderson     return nullify_end(ctx);
4003ebe9383cSRichard Henderson }
4004ebe9383cSRichard Henderson 
4005b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4006b1e2af57SRichard Henderson {
4007b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4008b1e2af57SRichard Henderson }
4009b1e2af57SRichard Henderson 
4010b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4011b1e2af57SRichard Henderson {
4012b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4013b1e2af57SRichard Henderson }
4014b1e2af57SRichard Henderson 
4015b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4016b1e2af57SRichard Henderson {
4017b1e2af57SRichard Henderson     nullify_over(ctx);
4018b1e2af57SRichard Henderson 
4019b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4020b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4021b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4022b1e2af57SRichard Henderson 
4023b1e2af57SRichard Henderson     return nullify_end(ctx);
4024b1e2af57SRichard Henderson }
4025b1e2af57SRichard Henderson 
4026b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4027b1e2af57SRichard Henderson {
4028b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4029b1e2af57SRichard Henderson }
4030b1e2af57SRichard Henderson 
4031b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4032b1e2af57SRichard Henderson {
4033b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4034b1e2af57SRichard Henderson }
4035b1e2af57SRichard Henderson 
4036*c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4037ebe9383cSRichard Henderson {
4038*c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4039ebe9383cSRichard Henderson 
4040ebe9383cSRichard Henderson     nullify_over(ctx);
4041*c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4042*c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4043*c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4044ebe9383cSRichard Henderson 
4045*c3bad4f8SRichard Henderson     if (a->neg) {
4046*c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_s(x, cpu_env, x, y, z);
4047ebe9383cSRichard Henderson     } else {
4048*c3bad4f8SRichard Henderson         gen_helper_fmpyfadd_s(x, cpu_env, x, y, z);
4049ebe9383cSRichard Henderson     }
4050ebe9383cSRichard Henderson 
4051*c3bad4f8SRichard Henderson     tcg_temp_free_i32(y);
4052*c3bad4f8SRichard Henderson     tcg_temp_free_i32(z);
4053*c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
4054*c3bad4f8SRichard Henderson     tcg_temp_free_i32(x);
405531234768SRichard Henderson     return nullify_end(ctx);
4056ebe9383cSRichard Henderson }
4057ebe9383cSRichard Henderson 
4058*c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4059ebe9383cSRichard Henderson {
4060*c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4061ebe9383cSRichard Henderson 
4062ebe9383cSRichard Henderson     nullify_over(ctx);
4063*c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4064*c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4065*c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4066ebe9383cSRichard Henderson 
4067*c3bad4f8SRichard Henderson     if (a->neg) {
4068*c3bad4f8SRichard Henderson         gen_helper_fmpynfadd_d(x, cpu_env, x, y, z);
4069ebe9383cSRichard Henderson     } else {
4070*c3bad4f8SRichard Henderson         gen_helper_fmpyfadd_d(x, cpu_env, x, y, z);
4071ebe9383cSRichard Henderson     }
4072ebe9383cSRichard Henderson 
4073*c3bad4f8SRichard Henderson     tcg_temp_free_i64(y);
4074*c3bad4f8SRichard Henderson     tcg_temp_free_i64(z);
4075*c3bad4f8SRichard Henderson     save_frd(a->t, x);
4076*c3bad4f8SRichard Henderson     tcg_temp_free_i64(x);
407731234768SRichard Henderson     return nullify_end(ctx);
4078ebe9383cSRichard Henderson }
4079ebe9383cSRichard Henderson 
408031234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn,
408161766fe9SRichard Henderson                                 const DisasInsn table[], size_t n)
408261766fe9SRichard Henderson {
408361766fe9SRichard Henderson     size_t i;
408461766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
408561766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
408631234768SRichard Henderson             table[i].trans(ctx, insn, &table[i]);
408731234768SRichard Henderson             return;
408861766fe9SRichard Henderson         }
408961766fe9SRichard Henderson     }
4090b36942a6SRichard Henderson     qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n",
4091b36942a6SRichard Henderson                   insn, ctx->base.pc_next);
409231234768SRichard Henderson     gen_illegal(ctx);
409361766fe9SRichard Henderson }
409461766fe9SRichard Henderson 
409561766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
409661766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
409761766fe9SRichard Henderson 
409831234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn)
409961766fe9SRichard Henderson {
410040f9f908SRichard Henderson     uint32_t opc;
410161766fe9SRichard Henderson 
410240f9f908SRichard Henderson     /* Transition to the auto-generated decoder.  */
410340f9f908SRichard Henderson     if (decode(ctx, insn)) {
410440f9f908SRichard Henderson         return;
410540f9f908SRichard Henderson     }
410640f9f908SRichard Henderson 
410740f9f908SRichard Henderson     opc = extract32(insn, 26, 6);
410861766fe9SRichard Henderson     switch (opc) {
4109ebe9383cSRichard Henderson     case 0x0C:
411031234768SRichard Henderson         translate_table(ctx, insn, table_float_0c);
411131234768SRichard Henderson         return;
4112ebe9383cSRichard Henderson     case 0x0E:
411331234768SRichard Henderson         translate_table(ctx, insn, table_float_0e);
411431234768SRichard Henderson         return;
411561766fe9SRichard Henderson     }
411631234768SRichard Henderson     gen_illegal(ctx);
411761766fe9SRichard Henderson }
411861766fe9SRichard Henderson 
4119b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
412061766fe9SRichard Henderson {
412151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4122f764718dSRichard Henderson     int bound;
412361766fe9SRichard Henderson 
412451b061fbSRichard Henderson     ctx->cs = cs;
4125494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
41263d68ee7bSRichard Henderson 
41273d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
41283d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
41293d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4130ebd0e151SRichard Henderson     ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX;
4131ebd0e151SRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX;
4132c301f34eSRichard Henderson #else
4133494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4134494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX);
41353d68ee7bSRichard Henderson 
4136c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4137c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4138c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4139c301f34eSRichard Henderson     int32_t diff = cs_base;
4140c301f34eSRichard Henderson 
4141c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4142c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4143c301f34eSRichard Henderson #endif
414451b061fbSRichard Henderson     ctx->iaoq_n = -1;
4145f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
414661766fe9SRichard Henderson 
41473d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
41483d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4149b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
41503d68ee7bSRichard Henderson 
415186f8d05fSRichard Henderson     ctx->ntempr = 0;
415286f8d05fSRichard Henderson     ctx->ntempl = 0;
415386f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
415486f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
415561766fe9SRichard Henderson }
415661766fe9SRichard Henderson 
415751b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
415851b061fbSRichard Henderson {
415951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
416061766fe9SRichard Henderson 
41613d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
416251b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
416351b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4164494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
416551b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
416651b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4167129e9cc3SRichard Henderson     }
416851b061fbSRichard Henderson     ctx->null_lab = NULL;
416961766fe9SRichard Henderson }
417061766fe9SRichard Henderson 
417151b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
417251b061fbSRichard Henderson {
417351b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
417451b061fbSRichard Henderson 
417551b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
417651b061fbSRichard Henderson }
417751b061fbSRichard Henderson 
417851b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
417951b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
418051b061fbSRichard Henderson {
418151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
418251b061fbSRichard Henderson 
418331234768SRichard Henderson     gen_excp(ctx, EXCP_DEBUG);
4184c301f34eSRichard Henderson     ctx->base.pc_next += 4;
418551b061fbSRichard Henderson     return true;
418651b061fbSRichard Henderson }
418751b061fbSRichard Henderson 
418851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
418951b061fbSRichard Henderson {
419051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
419151b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
419251b061fbSRichard Henderson     DisasJumpType ret;
419351b061fbSRichard Henderson     int i, n;
419451b061fbSRichard Henderson 
419551b061fbSRichard Henderson     /* Execute one insn.  */
4196ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4197c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
419831234768SRichard Henderson         do_page_zero(ctx);
419931234768SRichard Henderson         ret = ctx->base.is_jmp;
4200869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4201ba1d0b44SRichard Henderson     } else
4202ba1d0b44SRichard Henderson #endif
4203ba1d0b44SRichard Henderson     {
420461766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
420561766fe9SRichard Henderson            the page permissions for execute.  */
4206c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
420761766fe9SRichard Henderson 
420861766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
420961766fe9SRichard Henderson            This will be overwritten by a branch.  */
421051b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
421151b061fbSRichard Henderson             ctx->iaoq_n = -1;
421251b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4213eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
421461766fe9SRichard Henderson         } else {
421551b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4216f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
421761766fe9SRichard Henderson         }
421861766fe9SRichard Henderson 
421951b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
422051b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4221869051eaSRichard Henderson             ret = DISAS_NEXT;
4222129e9cc3SRichard Henderson         } else {
42231a19da0dSRichard Henderson             ctx->insn = insn;
422431234768SRichard Henderson             translate_one(ctx, insn);
422531234768SRichard Henderson             ret = ctx->base.is_jmp;
422651b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4227129e9cc3SRichard Henderson         }
422861766fe9SRichard Henderson     }
422961766fe9SRichard Henderson 
423051b061fbSRichard Henderson     /* Free any temporaries allocated.  */
423186f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
423286f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
423386f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
423461766fe9SRichard Henderson     }
423586f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
423686f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
423786f8d05fSRichard Henderson         ctx->templ[i] = NULL;
423886f8d05fSRichard Henderson     }
423986f8d05fSRichard Henderson     ctx->ntempr = 0;
424086f8d05fSRichard Henderson     ctx->ntempl = 0;
424161766fe9SRichard Henderson 
42423d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
42433d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
424451b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4245c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4246c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4247c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4248c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
424951b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
425051b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
425131234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4252129e9cc3SRichard Henderson         } else {
425331234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
425461766fe9SRichard Henderson         }
4255129e9cc3SRichard Henderson     }
425651b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
425751b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4258c301f34eSRichard Henderson     ctx->base.pc_next += 4;
425961766fe9SRichard Henderson 
4260869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
426151b061fbSRichard Henderson         return;
426261766fe9SRichard Henderson     }
426351b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4264eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
426551b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4266c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4267c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4268c301f34eSRichard Henderson #endif
426951b061fbSRichard Henderson         nullify_save(ctx);
427051b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
427151b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4272eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
427361766fe9SRichard Henderson     }
427461766fe9SRichard Henderson }
427561766fe9SRichard Henderson 
427651b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
427751b061fbSRichard Henderson {
427851b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4279e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
428051b061fbSRichard Henderson 
4281e1b5a5edSRichard Henderson     switch (is_jmp) {
4282869051eaSRichard Henderson     case DISAS_NORETURN:
428361766fe9SRichard Henderson         break;
428451b061fbSRichard Henderson     case DISAS_TOO_MANY:
4285869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4286e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
428751b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
428851b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
428951b061fbSRichard Henderson         nullify_save(ctx);
429061766fe9SRichard Henderson         /* FALLTHRU */
4291869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
429251b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
429361766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4294e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
429507ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
429661766fe9SRichard Henderson         } else {
42977f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
429861766fe9SRichard Henderson         }
429961766fe9SRichard Henderson         break;
430061766fe9SRichard Henderson     default:
430151b061fbSRichard Henderson         g_assert_not_reached();
430261766fe9SRichard Henderson     }
430351b061fbSRichard Henderson }
430461766fe9SRichard Henderson 
430551b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
430651b061fbSRichard Henderson {
4307c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
430861766fe9SRichard Henderson 
4309ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4310ba1d0b44SRichard Henderson     switch (pc) {
43117ad439dfSRichard Henderson     case 0x00:
431251b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4313ba1d0b44SRichard Henderson         return;
43147ad439dfSRichard Henderson     case 0xb0:
431551b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4316ba1d0b44SRichard Henderson         return;
43177ad439dfSRichard Henderson     case 0xe0:
431851b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4319ba1d0b44SRichard Henderson         return;
43207ad439dfSRichard Henderson     case 0x100:
432151b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4322ba1d0b44SRichard Henderson         return;
43237ad439dfSRichard Henderson     }
4324ba1d0b44SRichard Henderson #endif
4325ba1d0b44SRichard Henderson 
4326ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4327eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
432861766fe9SRichard Henderson }
432951b061fbSRichard Henderson 
433051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
433151b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
433251b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
433351b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
433451b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
433551b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
433651b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
433751b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
433851b061fbSRichard Henderson };
433951b061fbSRichard Henderson 
434051b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
434151b061fbSRichard Henderson 
434251b061fbSRichard Henderson {
434351b061fbSRichard Henderson     DisasContext ctx;
434451b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
434561766fe9SRichard Henderson }
434661766fe9SRichard Henderson 
434761766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
434861766fe9SRichard Henderson                           target_ulong *data)
434961766fe9SRichard Henderson {
435061766fe9SRichard Henderson     env->iaoq_f = data[0];
435186f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
435261766fe9SRichard Henderson         env->iaoq_b = data[1];
435361766fe9SRichard Henderson     }
435461766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
435561766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
435661766fe9SRichard Henderson        that the instruction was not nullified.  */
435761766fe9SRichard Henderson     env->psw_n = 0;
435861766fe9SRichard Henderson }
4359