161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265*bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 33201afb7beSRichard Henderson 33340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 334abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33540f9f908SRichard Henderson 33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33961766fe9SRichard Henderson 34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34361766fe9SRichard Henderson 344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 345e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 347c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 348e1b5a5edSRichard Henderson 34961766fe9SRichard Henderson /* global register indexes */ 350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 352494737b7SRichard Henderson static TCGv_i64 cpu_srH; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 357eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36261766fe9SRichard Henderson 36361766fe9SRichard Henderson void hppa_translate_init(void) 36461766fe9SRichard Henderson { 36561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36661766fe9SRichard Henderson 367eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36861766fe9SRichard Henderson static const GlobalVar vars[] = { 36935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37061766fe9SRichard Henderson DEF_VAR(psw_n), 37161766fe9SRichard Henderson DEF_VAR(psw_v), 37261766fe9SRichard Henderson DEF_VAR(psw_cb), 37361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37461766fe9SRichard Henderson DEF_VAR(iaoq_f), 37561766fe9SRichard Henderson DEF_VAR(iaoq_b), 37661766fe9SRichard Henderson }; 37761766fe9SRichard Henderson 37861766fe9SRichard Henderson #undef DEF_VAR 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38161766fe9SRichard Henderson static const char gr_names[32][4] = { 38261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38661766fe9SRichard Henderson }; 38733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 388494737b7SRichard Henderson static const char sr_names[5][4] = { 389494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39033423472SRichard Henderson }; 39161766fe9SRichard Henderson 39261766fe9SRichard Henderson int i; 39361766fe9SRichard Henderson 394f764718dSRichard Henderson cpu_gr[0] = NULL; 39561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 396ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39861766fe9SRichard Henderson gr_names[i]); 39961766fe9SRichard Henderson } 40033423472SRichard Henderson for (i = 0; i < 4; i++) { 401ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40333423472SRichard Henderson sr_names[i]); 40433423472SRichard Henderson } 405ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 406494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 407494737b7SRichard Henderson sr_names[4]); 40861766fe9SRichard Henderson 40961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 411ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41261766fe9SRichard Henderson } 413c301f34eSRichard Henderson 414ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 415c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 416c301f34eSRichard Henderson "iasq_f"); 417ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 418c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 419c301f34eSRichard Henderson "iasq_b"); 42061766fe9SRichard Henderson } 42161766fe9SRichard Henderson 422129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 423129e9cc3SRichard Henderson { 424f764718dSRichard Henderson return (DisasCond){ 425f764718dSRichard Henderson .c = TCG_COND_NEVER, 426f764718dSRichard Henderson .a0 = NULL, 427f764718dSRichard Henderson .a1 = NULL, 428f764718dSRichard Henderson }; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431df0232feSRichard Henderson static DisasCond cond_make_t(void) 432df0232feSRichard Henderson { 433df0232feSRichard Henderson return (DisasCond){ 434df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 435df0232feSRichard Henderson .a0 = NULL, 436df0232feSRichard Henderson .a1 = NULL, 437df0232feSRichard Henderson }; 438df0232feSRichard Henderson } 439df0232feSRichard Henderson 440129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 441129e9cc3SRichard Henderson { 442f764718dSRichard Henderson return (DisasCond){ 443f764718dSRichard Henderson .c = TCG_COND_NE, 444f764718dSRichard Henderson .a0 = cpu_psw_n, 4456e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 446f764718dSRichard Henderson }; 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson 449b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 450b47a4a02SSven Schnelle { 451b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 452b47a4a02SSven Schnelle return (DisasCond){ 4536e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 454b47a4a02SSven Schnelle }; 455b47a4a02SSven Schnelle } 456b47a4a02SSven Schnelle 457eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 458129e9cc3SRichard Henderson { 459b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 460b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 461b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 462129e9cc3SRichard Henderson } 463129e9cc3SRichard Henderson 464eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 465129e9cc3SRichard Henderson { 466129e9cc3SRichard Henderson DisasCond r = { .c = c }; 467129e9cc3SRichard Henderson 468129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 469129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 470eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 471129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 472eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 473129e9cc3SRichard Henderson 474129e9cc3SRichard Henderson return r; 475129e9cc3SRichard Henderson } 476129e9cc3SRichard Henderson 477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 478129e9cc3SRichard Henderson { 479129e9cc3SRichard Henderson switch (cond->c) { 480129e9cc3SRichard Henderson default: 481f764718dSRichard Henderson cond->a0 = NULL; 482f764718dSRichard Henderson cond->a1 = NULL; 483129e9cc3SRichard Henderson /* fallthru */ 484129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 485129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 486129e9cc3SRichard Henderson break; 487129e9cc3SRichard Henderson case TCG_COND_NEVER: 488129e9cc3SRichard Henderson break; 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 49461766fe9SRichard Henderson if (reg == 0) { 495e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 496eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49761766fe9SRichard Henderson return t; 49861766fe9SRichard Henderson } else { 49961766fe9SRichard Henderson return cpu_gr[reg]; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50461766fe9SRichard Henderson { 505129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 506e12c6309SRichard Henderson return tcg_temp_new(); 50761766fe9SRichard Henderson } else { 50861766fe9SRichard Henderson return cpu_gr[reg]; 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson 512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 516129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 517129e9cc3SRichard Henderson } else { 518eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 523129e9cc3SRichard Henderson { 524129e9cc3SRichard Henderson if (reg != 0) { 525129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson } 528129e9cc3SRichard Henderson 529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 53096d6407fSRichard Henderson # define HI_OFS 0 53196d6407fSRichard Henderson # define LO_OFS 4 53296d6407fSRichard Henderson #else 53396d6407fSRichard Henderson # define HI_OFS 4 53496d6407fSRichard Henderson # define LO_OFS 0 53596d6407fSRichard Henderson #endif 53696d6407fSRichard Henderson 53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53896d6407fSRichard Henderson { 53996d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 540ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54396d6407fSRichard Henderson return ret; 54496d6407fSRichard Henderson } 54596d6407fSRichard Henderson 546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 547ebe9383cSRichard Henderson { 548ebe9383cSRichard Henderson if (rt == 0) { 5490992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5500992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5510992a930SRichard Henderson return ret; 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson return load_frw_i32(rt); 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson } 556ebe9383cSRichard Henderson 557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 558ebe9383cSRichard Henderson { 559ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5600992a930SRichard Henderson if (rt == 0) { 5610992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5620992a930SRichard Henderson } else { 563ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 564ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 565ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 566ebe9383cSRichard Henderson } 5670992a930SRichard Henderson return ret; 568ebe9383cSRichard Henderson } 569ebe9383cSRichard Henderson 57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57196d6407fSRichard Henderson { 572ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57596d6407fSRichard Henderson } 57696d6407fSRichard Henderson 57796d6407fSRichard Henderson #undef HI_OFS 57896d6407fSRichard Henderson #undef LO_OFS 57996d6407fSRichard Henderson 58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58196d6407fSRichard Henderson { 58296d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 583ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58496d6407fSRichard Henderson return ret; 58596d6407fSRichard Henderson } 58696d6407fSRichard Henderson 587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 588ebe9383cSRichard Henderson { 589ebe9383cSRichard Henderson if (rt == 0) { 5900992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5910992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5920992a930SRichard Henderson return ret; 593ebe9383cSRichard Henderson } else { 594ebe9383cSRichard Henderson return load_frd(rt); 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson } 597ebe9383cSRichard Henderson 59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59996d6407fSRichard Henderson { 600ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60433423472SRichard Henderson { 60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60633423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60733423472SRichard Henderson #else 60833423472SRichard Henderson if (reg < 4) { 60933423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 610494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 611494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61233423472SRichard Henderson } else { 613ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61433423472SRichard Henderson } 61533423472SRichard Henderson #endif 61633423472SRichard Henderson } 61733423472SRichard Henderson 618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 619129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 621129e9cc3SRichard Henderson { 622129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 623129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 624129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 625129e9cc3SRichard Henderson 626129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 627129e9cc3SRichard Henderson 628129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6296e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 630129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 631eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 634129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 635129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 636129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 637129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 638eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 639129e9cc3SRichard Henderson } 640129e9cc3SRichard Henderson 641eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 642129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 643129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson 647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 649129e9cc3SRichard Henderson { 650129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 651129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 652eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson return; 655129e9cc3SRichard Henderson } 6566e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 657eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 658129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 659129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 665129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 666129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 668129e9cc3SRichard Henderson { 669129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 670eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67540f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67640f9f908SRichard Henderson it may be tail-called from a translate function. */ 67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 68031234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 681129e9cc3SRichard Henderson 682f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 683f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 684f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 685f49b3537SRichard Henderson 686129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 687129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 688129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 689129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 69031234768SRichard Henderson return true; 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson ctx->null_lab = NULL; 693129e9cc3SRichard Henderson 694129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 695129e9cc3SRichard Henderson /* The next instruction will be unconditional, 696129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 697129e9cc3SRichard Henderson gen_set_label(null_lab); 698129e9cc3SRichard Henderson } else { 699129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 700129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 701129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 702129e9cc3SRichard Henderson label we have the proper value in place. */ 703129e9cc3SRichard Henderson nullify_save(ctx); 704129e9cc3SRichard Henderson gen_set_label(null_lab); 705129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 706129e9cc3SRichard Henderson } 707869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70831234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 709129e9cc3SRichard Henderson } 71031234768SRichard Henderson return true; 711129e9cc3SRichard Henderson } 712129e9cc3SRichard Henderson 713eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 71461766fe9SRichard Henderson { 71561766fe9SRichard Henderson if (unlikely(ival == -1)) { 716eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 71761766fe9SRichard Henderson } else { 718eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 71961766fe9SRichard Henderson } 72061766fe9SRichard Henderson } 72161766fe9SRichard Henderson 722eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 72361766fe9SRichard Henderson { 72461766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 72561766fe9SRichard Henderson } 72661766fe9SRichard Henderson 72761766fe9SRichard Henderson static void gen_excp_1(int exception) 72861766fe9SRichard Henderson { 729ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 73061766fe9SRichard Henderson } 73161766fe9SRichard Henderson 73231234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 73361766fe9SRichard Henderson { 73461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 73561766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 736129e9cc3SRichard Henderson nullify_save(ctx); 73761766fe9SRichard Henderson gen_excp_1(exception); 73831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 73961766fe9SRichard Henderson } 74061766fe9SRichard Henderson 74131234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7421a19da0dSRichard Henderson { 74331234768SRichard Henderson nullify_over(ctx); 74429dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 745ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 74631234768SRichard Henderson gen_excp(ctx, exc); 74731234768SRichard Henderson return nullify_end(ctx); 7481a19da0dSRichard Henderson } 7491a19da0dSRichard Henderson 75031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 75161766fe9SRichard Henderson { 75231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 75361766fe9SRichard Henderson } 75461766fe9SRichard Henderson 75540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 75640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 75740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 75840f9f908SRichard Henderson #else 759e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 760e1b5a5edSRichard Henderson do { \ 761e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 76231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 763e1b5a5edSRichard Henderson } \ 764e1b5a5edSRichard Henderson } while (0) 76540f9f908SRichard Henderson #endif 766e1b5a5edSRichard Henderson 767eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 76861766fe9SRichard Henderson { 76957f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 77061766fe9SRichard Henderson } 77161766fe9SRichard Henderson 772129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 773129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 774129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 775129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 776129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 777129e9cc3SRichard Henderson { 778129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 779129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 780129e9cc3SRichard Henderson } 781129e9cc3SRichard Henderson 78261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 783eaa3783bSRichard Henderson target_ureg f, target_ureg b) 78461766fe9SRichard Henderson { 78561766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 78661766fe9SRichard Henderson tcg_gen_goto_tb(which); 787eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 788eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 78907ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 79061766fe9SRichard Henderson } else { 79161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 79261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 7937f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79461766fe9SRichard Henderson } 79561766fe9SRichard Henderson } 79661766fe9SRichard Henderson 797b47a4a02SSven Schnelle static bool cond_need_sv(int c) 798b47a4a02SSven Schnelle { 799b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 800b47a4a02SSven Schnelle } 801b47a4a02SSven Schnelle 802b47a4a02SSven Schnelle static bool cond_need_cb(int c) 803b47a4a02SSven Schnelle { 804b47a4a02SSven Schnelle return c == 4 || c == 5; 805b47a4a02SSven Schnelle } 806b47a4a02SSven Schnelle 80772ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 80872ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 80972ca8753SRichard Henderson { 81072ca8753SRichard Henderson return TARGET_REGISTER_BITS == 64 && !d; 81172ca8753SRichard Henderson } 81272ca8753SRichard Henderson 813b47a4a02SSven Schnelle /* 814b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 815b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 816b47a4a02SSven Schnelle */ 817b2167459SRichard Henderson 818eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 819eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 820b2167459SRichard Henderson { 821b2167459SRichard Henderson DisasCond cond; 822eaa3783bSRichard Henderson TCGv_reg tmp; 823b2167459SRichard Henderson 824b2167459SRichard Henderson switch (cf >> 1) { 825b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 826b2167459SRichard Henderson cond = cond_make_f(); 827b2167459SRichard Henderson break; 828b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 829b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 830b2167459SRichard Henderson break; 831b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 832b47a4a02SSven Schnelle tmp = tcg_temp_new(); 833b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 834b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 835b2167459SRichard Henderson break; 836b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 837b47a4a02SSven Schnelle /* 838b47a4a02SSven Schnelle * Simplify: 839b47a4a02SSven Schnelle * (N ^ V) | Z 840b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 841b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 842b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 843b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 844b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 845b47a4a02SSven Schnelle */ 846b47a4a02SSven Schnelle tmp = tcg_temp_new(); 847b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 848b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 849b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 850b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 851b2167459SRichard Henderson break; 852b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 853b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 854b2167459SRichard Henderson break; 855b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 856b2167459SRichard Henderson tmp = tcg_temp_new(); 857eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 858eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 859b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 860b2167459SRichard Henderson break; 861b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 862b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 863b2167459SRichard Henderson break; 864b2167459SRichard Henderson case 7: /* OD / EV */ 865b2167459SRichard Henderson tmp = tcg_temp_new(); 866eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 867b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 868b2167459SRichard Henderson break; 869b2167459SRichard Henderson default: 870b2167459SRichard Henderson g_assert_not_reached(); 871b2167459SRichard Henderson } 872b2167459SRichard Henderson if (cf & 1) { 873b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 874b2167459SRichard Henderson } 875b2167459SRichard Henderson 876b2167459SRichard Henderson return cond; 877b2167459SRichard Henderson } 878b2167459SRichard Henderson 879b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 880b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 881b2167459SRichard Henderson deleted as unused. */ 882b2167459SRichard Henderson 883eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 884eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 885b2167459SRichard Henderson { 886b2167459SRichard Henderson DisasCond cond; 887b2167459SRichard Henderson 888b2167459SRichard Henderson switch (cf >> 1) { 889b2167459SRichard Henderson case 1: /* = / <> */ 890b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 891b2167459SRichard Henderson break; 892b2167459SRichard Henderson case 2: /* < / >= */ 893b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 894b2167459SRichard Henderson break; 895b2167459SRichard Henderson case 3: /* <= / > */ 896b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 897b2167459SRichard Henderson break; 898b2167459SRichard Henderson case 4: /* << / >>= */ 899b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 900b2167459SRichard Henderson break; 901b2167459SRichard Henderson case 5: /* <<= / >> */ 902b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 903b2167459SRichard Henderson break; 904b2167459SRichard Henderson default: 905b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 906b2167459SRichard Henderson } 907b2167459SRichard Henderson if (cf & 1) { 908b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 909b2167459SRichard Henderson } 910b2167459SRichard Henderson 911b2167459SRichard Henderson return cond; 912b2167459SRichard Henderson } 913b2167459SRichard Henderson 914df0232feSRichard Henderson /* 915df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 916df0232feSRichard Henderson * computed, and use of them is undefined. 917df0232feSRichard Henderson * 918df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 919df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 920df0232feSRichard Henderson * how cases c={2,3} are treated. 921df0232feSRichard Henderson */ 922b2167459SRichard Henderson 923eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 924b2167459SRichard Henderson { 925df0232feSRichard Henderson switch (cf) { 926df0232feSRichard Henderson case 0: /* never */ 927df0232feSRichard Henderson case 9: /* undef, C */ 928df0232feSRichard Henderson case 11: /* undef, C & !Z */ 929df0232feSRichard Henderson case 12: /* undef, V */ 930df0232feSRichard Henderson return cond_make_f(); 931df0232feSRichard Henderson 932df0232feSRichard Henderson case 1: /* true */ 933df0232feSRichard Henderson case 8: /* undef, !C */ 934df0232feSRichard Henderson case 10: /* undef, !C | Z */ 935df0232feSRichard Henderson case 13: /* undef, !V */ 936df0232feSRichard Henderson return cond_make_t(); 937df0232feSRichard Henderson 938df0232feSRichard Henderson case 2: /* == */ 939df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 940df0232feSRichard Henderson case 3: /* <> */ 941df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 942df0232feSRichard Henderson case 4: /* < */ 943df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 944df0232feSRichard Henderson case 5: /* >= */ 945df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 946df0232feSRichard Henderson case 6: /* <= */ 947df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 948df0232feSRichard Henderson case 7: /* > */ 949df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 950df0232feSRichard Henderson 951df0232feSRichard Henderson case 14: /* OD */ 952df0232feSRichard Henderson case 15: /* EV */ 953df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 954df0232feSRichard Henderson 955df0232feSRichard Henderson default: 956df0232feSRichard Henderson g_assert_not_reached(); 957b2167459SRichard Henderson } 958b2167459SRichard Henderson } 959b2167459SRichard Henderson 96098cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 96198cd9ca7SRichard Henderson 962eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 96398cd9ca7SRichard Henderson { 96498cd9ca7SRichard Henderson unsigned c, f; 96598cd9ca7SRichard Henderson 96698cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 96798cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 96898cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 96998cd9ca7SRichard Henderson c = orig & 3; 97098cd9ca7SRichard Henderson if (c == 3) { 97198cd9ca7SRichard Henderson c = 7; 97298cd9ca7SRichard Henderson } 97398cd9ca7SRichard Henderson f = (orig & 4) / 4; 97498cd9ca7SRichard Henderson 97598cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 97698cd9ca7SRichard Henderson } 97798cd9ca7SRichard Henderson 978b2167459SRichard Henderson /* Similar, but for unit conditions. */ 979b2167459SRichard Henderson 980eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 981eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 982b2167459SRichard Henderson { 983b2167459SRichard Henderson DisasCond cond; 984eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 985b2167459SRichard Henderson 986b2167459SRichard Henderson if (cf & 8) { 987b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 988b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 989b2167459SRichard Henderson * leaves us with carry bits spread across two words. 990b2167459SRichard Henderson */ 991b2167459SRichard Henderson cb = tcg_temp_new(); 992b2167459SRichard Henderson tmp = tcg_temp_new(); 993eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 994eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 995eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 996eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 997b2167459SRichard Henderson } 998b2167459SRichard Henderson 999b2167459SRichard Henderson switch (cf >> 1) { 1000b2167459SRichard Henderson case 0: /* never / TR */ 1001b2167459SRichard Henderson case 1: /* undefined */ 1002b2167459SRichard Henderson case 5: /* undefined */ 1003b2167459SRichard Henderson cond = cond_make_f(); 1004b2167459SRichard Henderson break; 1005b2167459SRichard Henderson 1006b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1007b2167459SRichard Henderson /* See hasless(v,1) from 1008b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1009b2167459SRichard Henderson */ 1010b2167459SRichard Henderson tmp = tcg_temp_new(); 1011eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1012eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1013eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1014b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1015b2167459SRichard Henderson break; 1016b2167459SRichard Henderson 1017b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1018b2167459SRichard Henderson tmp = tcg_temp_new(); 1019eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1020eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1021eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1022b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1023b2167459SRichard Henderson break; 1024b2167459SRichard Henderson 1025b2167459SRichard Henderson case 4: /* SDC / NDC */ 1026eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1027b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1028b2167459SRichard Henderson break; 1029b2167459SRichard Henderson 1030b2167459SRichard Henderson case 6: /* SBC / NBC */ 1031eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1032b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1033b2167459SRichard Henderson break; 1034b2167459SRichard Henderson 1035b2167459SRichard Henderson case 7: /* SHC / NHC */ 1036eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1037b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1038b2167459SRichard Henderson break; 1039b2167459SRichard Henderson 1040b2167459SRichard Henderson default: 1041b2167459SRichard Henderson g_assert_not_reached(); 1042b2167459SRichard Henderson } 1043b2167459SRichard Henderson if (cf & 1) { 1044b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1045b2167459SRichard Henderson } 1046b2167459SRichard Henderson 1047b2167459SRichard Henderson return cond; 1048b2167459SRichard Henderson } 1049b2167459SRichard Henderson 105072ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 105172ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 105272ca8753SRichard Henderson { 105372ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 105472ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 105572ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 105672ca8753SRichard Henderson return t; 105772ca8753SRichard Henderson } 105872ca8753SRichard Henderson return cb_msb; 105972ca8753SRichard Henderson } 106072ca8753SRichard Henderson 106172ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 106272ca8753SRichard Henderson { 106372ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 106472ca8753SRichard Henderson } 106572ca8753SRichard Henderson 1066b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1067eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1068eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1069b2167459SRichard Henderson { 1070e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1071eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1072b2167459SRichard Henderson 1073eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1074eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1075eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1076b2167459SRichard Henderson 1077b2167459SRichard Henderson return sv; 1078b2167459SRichard Henderson } 1079b2167459SRichard Henderson 1080b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1081eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1082eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1083b2167459SRichard Henderson { 1084e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1085eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1086b2167459SRichard Henderson 1087eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1088eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1089eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1090b2167459SRichard Henderson 1091b2167459SRichard Henderson return sv; 1092b2167459SRichard Henderson } 1093b2167459SRichard Henderson 109431234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1095eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1096eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1097b2167459SRichard Henderson { 1098bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1099b2167459SRichard Henderson unsigned c = cf >> 1; 1100b2167459SRichard Henderson DisasCond cond; 1101bdcccc17SRichard Henderson bool d = false; 1102b2167459SRichard Henderson 1103b2167459SRichard Henderson dest = tcg_temp_new(); 1104f764718dSRichard Henderson cb = NULL; 1105f764718dSRichard Henderson cb_msb = NULL; 1106bdcccc17SRichard Henderson cb_cond = NULL; 1107b2167459SRichard Henderson 1108b2167459SRichard Henderson if (shift) { 1109e12c6309SRichard Henderson tmp = tcg_temp_new(); 1110eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1111b2167459SRichard Henderson in1 = tmp; 1112b2167459SRichard Henderson } 1113b2167459SRichard Henderson 1114b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 111529dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1116e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1117bdcccc17SRichard Henderson cb = tcg_temp_new(); 1118bdcccc17SRichard Henderson 1119eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1120b2167459SRichard Henderson if (is_c) { 1121bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1122bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1123b2167459SRichard Henderson } 1124eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1125eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1126bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1127bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1128b2167459SRichard Henderson } 1129b2167459SRichard Henderson } else { 1130eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1131b2167459SRichard Henderson if (is_c) { 1132bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1133b2167459SRichard Henderson } 1134b2167459SRichard Henderson } 1135b2167459SRichard Henderson 1136b2167459SRichard Henderson /* Compute signed overflow if required. */ 1137f764718dSRichard Henderson sv = NULL; 1138b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1139b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1140b2167459SRichard Henderson if (is_tsv) { 1141b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1142ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1143b2167459SRichard Henderson } 1144b2167459SRichard Henderson } 1145b2167459SRichard Henderson 1146b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1147bdcccc17SRichard Henderson cond = do_cond(cf, dest, cb_cond, sv); 1148b2167459SRichard Henderson if (is_tc) { 1149b2167459SRichard Henderson tmp = tcg_temp_new(); 1150eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1151ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1152b2167459SRichard Henderson } 1153b2167459SRichard Henderson 1154b2167459SRichard Henderson /* Write back the result. */ 1155b2167459SRichard Henderson if (!is_l) { 1156b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1157b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1160b2167459SRichard Henderson 1161b2167459SRichard Henderson /* Install the new nullification. */ 1162b2167459SRichard Henderson cond_free(&ctx->null_cond); 1163b2167459SRichard Henderson ctx->null_cond = cond; 1164b2167459SRichard Henderson } 1165b2167459SRichard Henderson 11660c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11670c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11680c982a28SRichard Henderson { 11690c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11700c982a28SRichard Henderson 11710c982a28SRichard Henderson if (a->cf) { 11720c982a28SRichard Henderson nullify_over(ctx); 11730c982a28SRichard Henderson } 11740c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11750c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11760c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11770c982a28SRichard Henderson return nullify_end(ctx); 11780c982a28SRichard Henderson } 11790c982a28SRichard Henderson 11800588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11810588e061SRichard Henderson bool is_tsv, bool is_tc) 11820588e061SRichard Henderson { 11830588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11840588e061SRichard Henderson 11850588e061SRichard Henderson if (a->cf) { 11860588e061SRichard Henderson nullify_over(ctx); 11870588e061SRichard Henderson } 1188d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 11890588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11900588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11910588e061SRichard Henderson return nullify_end(ctx); 11920588e061SRichard Henderson } 11930588e061SRichard Henderson 119431234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1195eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1196eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1197b2167459SRichard Henderson { 1198eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1199b2167459SRichard Henderson unsigned c = cf >> 1; 1200b2167459SRichard Henderson DisasCond cond; 1201bdcccc17SRichard Henderson bool d = false; 1202b2167459SRichard Henderson 1203b2167459SRichard Henderson dest = tcg_temp_new(); 1204b2167459SRichard Henderson cb = tcg_temp_new(); 1205b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1206b2167459SRichard Henderson 120729dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1208b2167459SRichard Henderson if (is_b) { 1209b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1210eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1211bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1212eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1213eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1214eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1215b2167459SRichard Henderson } else { 1216bdcccc17SRichard Henderson /* 1217bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1218bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1219bdcccc17SRichard Henderson */ 1220bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1221bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1222eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1223eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1224b2167459SRichard Henderson } 1225b2167459SRichard Henderson 1226b2167459SRichard Henderson /* Compute signed overflow if required. */ 1227f764718dSRichard Henderson sv = NULL; 1228b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1229b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1230b2167459SRichard Henderson if (is_tsv) { 1231ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1232b2167459SRichard Henderson } 1233b2167459SRichard Henderson } 1234b2167459SRichard Henderson 1235b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1236b2167459SRichard Henderson if (!is_b) { 1237b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1238b2167459SRichard Henderson } else { 1239bdcccc17SRichard Henderson cond = do_cond(cf, dest, get_carry(ctx, d, cb, cb_msb), sv); 1240b2167459SRichard Henderson } 1241b2167459SRichard Henderson 1242b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1243b2167459SRichard Henderson if (is_tc) { 1244b2167459SRichard Henderson tmp = tcg_temp_new(); 1245eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1246ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1247b2167459SRichard Henderson } 1248b2167459SRichard Henderson 1249b2167459SRichard Henderson /* Write back the result. */ 1250b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1251b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1252b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1253b2167459SRichard Henderson 1254b2167459SRichard Henderson /* Install the new nullification. */ 1255b2167459SRichard Henderson cond_free(&ctx->null_cond); 1256b2167459SRichard Henderson ctx->null_cond = cond; 1257b2167459SRichard Henderson } 1258b2167459SRichard Henderson 12590c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12600c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12610c982a28SRichard Henderson { 12620c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12630c982a28SRichard Henderson 12640c982a28SRichard Henderson if (a->cf) { 12650c982a28SRichard Henderson nullify_over(ctx); 12660c982a28SRichard Henderson } 12670c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12680c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12690c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12700c982a28SRichard Henderson return nullify_end(ctx); 12710c982a28SRichard Henderson } 12720c982a28SRichard Henderson 12730588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12740588e061SRichard Henderson { 12750588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12760588e061SRichard Henderson 12770588e061SRichard Henderson if (a->cf) { 12780588e061SRichard Henderson nullify_over(ctx); 12790588e061SRichard Henderson } 1280d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12810588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12820588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12830588e061SRichard Henderson return nullify_end(ctx); 12840588e061SRichard Henderson } 12850588e061SRichard Henderson 128631234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1287eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1288b2167459SRichard Henderson { 1289eaa3783bSRichard Henderson TCGv_reg dest, sv; 1290b2167459SRichard Henderson DisasCond cond; 1291b2167459SRichard Henderson 1292b2167459SRichard Henderson dest = tcg_temp_new(); 1293eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1294b2167459SRichard Henderson 1295b2167459SRichard Henderson /* Compute signed overflow if required. */ 1296f764718dSRichard Henderson sv = NULL; 1297b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1298b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1299b2167459SRichard Henderson } 1300b2167459SRichard Henderson 1301b2167459SRichard Henderson /* Form the condition for the compare. */ 1302b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1303b2167459SRichard Henderson 1304b2167459SRichard Henderson /* Clear. */ 1305eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1306b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1307b2167459SRichard Henderson 1308b2167459SRichard Henderson /* Install the new nullification. */ 1309b2167459SRichard Henderson cond_free(&ctx->null_cond); 1310b2167459SRichard Henderson ctx->null_cond = cond; 1311b2167459SRichard Henderson } 1312b2167459SRichard Henderson 131331234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1314eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1315eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1316b2167459SRichard Henderson { 1317eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1318b2167459SRichard Henderson 1319b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1320b2167459SRichard Henderson fn(dest, in1, in2); 1321b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1322b2167459SRichard Henderson 1323b2167459SRichard Henderson /* Install the new nullification. */ 1324b2167459SRichard Henderson cond_free(&ctx->null_cond); 1325b2167459SRichard Henderson if (cf) { 1326b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1327b2167459SRichard Henderson } 1328b2167459SRichard Henderson } 1329b2167459SRichard Henderson 13300c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13310c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13320c982a28SRichard Henderson { 13330c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13340c982a28SRichard Henderson 13350c982a28SRichard Henderson if (a->cf) { 13360c982a28SRichard Henderson nullify_over(ctx); 13370c982a28SRichard Henderson } 13380c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13390c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13400c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13410c982a28SRichard Henderson return nullify_end(ctx); 13420c982a28SRichard Henderson } 13430c982a28SRichard Henderson 134431234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1345eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1346eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1347b2167459SRichard Henderson { 1348eaa3783bSRichard Henderson TCGv_reg dest; 1349b2167459SRichard Henderson DisasCond cond; 1350b2167459SRichard Henderson 1351b2167459SRichard Henderson if (cf == 0) { 1352b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1353b2167459SRichard Henderson fn(dest, in1, in2); 1354b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1355b2167459SRichard Henderson cond_free(&ctx->null_cond); 1356b2167459SRichard Henderson } else { 1357b2167459SRichard Henderson dest = tcg_temp_new(); 1358b2167459SRichard Henderson fn(dest, in1, in2); 1359b2167459SRichard Henderson 1360b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1361b2167459SRichard Henderson 1362b2167459SRichard Henderson if (is_tc) { 1363eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1364eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1365ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1366b2167459SRichard Henderson } 1367b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1368b2167459SRichard Henderson 1369b2167459SRichard Henderson cond_free(&ctx->null_cond); 1370b2167459SRichard Henderson ctx->null_cond = cond; 1371b2167459SRichard Henderson } 1372b2167459SRichard Henderson } 1373b2167459SRichard Henderson 137486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13758d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13768d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13778d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13788d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 137986f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 138086f8d05fSRichard Henderson { 138186f8d05fSRichard Henderson TCGv_ptr ptr; 138286f8d05fSRichard Henderson TCGv_reg tmp; 138386f8d05fSRichard Henderson TCGv_i64 spc; 138486f8d05fSRichard Henderson 138586f8d05fSRichard Henderson if (sp != 0) { 13868d6ae7fbSRichard Henderson if (sp < 0) { 13878d6ae7fbSRichard Henderson sp = ~sp; 13888d6ae7fbSRichard Henderson } 1389a6779861SRichard Henderson spc = tcg_temp_new_tl(); 13908d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13918d6ae7fbSRichard Henderson return spc; 139286f8d05fSRichard Henderson } 1393494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1394494737b7SRichard Henderson return cpu_srH; 1395494737b7SRichard Henderson } 139686f8d05fSRichard Henderson 139786f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 139886f8d05fSRichard Henderson tmp = tcg_temp_new(); 1399a6779861SRichard Henderson spc = tcg_temp_new_tl(); 140086f8d05fSRichard Henderson 140186f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 140286f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 140386f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 140486f8d05fSRichard Henderson 1405ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 140686f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 140786f8d05fSRichard Henderson 140886f8d05fSRichard Henderson return spc; 140986f8d05fSRichard Henderson } 141086f8d05fSRichard Henderson #endif 141186f8d05fSRichard Henderson 141286f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 141386f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 141486f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 141586f8d05fSRichard Henderson { 141686f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 141786f8d05fSRichard Henderson TCGv_reg ofs; 141886f8d05fSRichard Henderson 141986f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 142086f8d05fSRichard Henderson if (rx) { 1421e12c6309SRichard Henderson ofs = tcg_temp_new(); 142286f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 142386f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 142486f8d05fSRichard Henderson } else if (disp || modify) { 1425e12c6309SRichard Henderson ofs = tcg_temp_new(); 142686f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 142786f8d05fSRichard Henderson } else { 142886f8d05fSRichard Henderson ofs = base; 142986f8d05fSRichard Henderson } 143086f8d05fSRichard Henderson 143186f8d05fSRichard Henderson *pofs = ofs; 143286f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 143386f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 143486f8d05fSRichard Henderson #else 1435a6779861SRichard Henderson TCGv_tl addr = tcg_temp_new_tl(); 143686f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1437494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 143886f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 143986f8d05fSRichard Henderson } 144086f8d05fSRichard Henderson if (!is_phys) { 144186f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 144286f8d05fSRichard Henderson } 144386f8d05fSRichard Henderson *pgva = addr; 144486f8d05fSRichard Henderson #endif 144586f8d05fSRichard Henderson } 144686f8d05fSRichard Henderson 144796d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 144896d6407fSRichard Henderson * < 0 for pre-modify, 144996d6407fSRichard Henderson * > 0 for post-modify, 145096d6407fSRichard Henderson * = 0 for no base register update. 145196d6407fSRichard Henderson */ 145296d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1453eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 145596d6407fSRichard Henderson { 145686f8d05fSRichard Henderson TCGv_reg ofs; 145786f8d05fSRichard Henderson TCGv_tl addr; 145896d6407fSRichard Henderson 145996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146196d6407fSRichard Henderson 146286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1464c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 146586f8d05fSRichard Henderson if (modify) { 146686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 146796d6407fSRichard Henderson } 146896d6407fSRichard Henderson } 146996d6407fSRichard Henderson 147096d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1471eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147396d6407fSRichard Henderson { 147486f8d05fSRichard Henderson TCGv_reg ofs; 147586f8d05fSRichard Henderson TCGv_tl addr; 147696d6407fSRichard Henderson 147796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147996d6407fSRichard Henderson 148086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1482217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148386f8d05fSRichard Henderson if (modify) { 148486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148596d6407fSRichard Henderson } 148696d6407fSRichard Henderson } 148796d6407fSRichard Henderson 148896d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1489eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149196d6407fSRichard Henderson { 149286f8d05fSRichard Henderson TCGv_reg ofs; 149386f8d05fSRichard Henderson TCGv_tl addr; 149496d6407fSRichard Henderson 149596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149796d6407fSRichard Henderson 149886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1500217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 150186f8d05fSRichard Henderson if (modify) { 150286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150396d6407fSRichard Henderson } 150496d6407fSRichard Henderson } 150596d6407fSRichard Henderson 150696d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1507eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150996d6407fSRichard Henderson { 151086f8d05fSRichard Henderson TCGv_reg ofs; 151186f8d05fSRichard Henderson TCGv_tl addr; 151296d6407fSRichard Henderson 151396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151596d6407fSRichard Henderson 151686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1518217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151986f8d05fSRichard Henderson if (modify) { 152086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152196d6407fSRichard Henderson } 152296d6407fSRichard Henderson } 152396d6407fSRichard Henderson 1524eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1525eaa3783bSRichard Henderson #define do_load_reg do_load_64 1526eaa3783bSRichard Henderson #define do_store_reg do_store_64 152796d6407fSRichard Henderson #else 1528eaa3783bSRichard Henderson #define do_load_reg do_load_32 1529eaa3783bSRichard Henderson #define do_store_reg do_store_32 153096d6407fSRichard Henderson #endif 153196d6407fSRichard Henderson 15321cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1533eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153596d6407fSRichard Henderson { 1536eaa3783bSRichard Henderson TCGv_reg dest; 153796d6407fSRichard Henderson 153896d6407fSRichard Henderson nullify_over(ctx); 153996d6407fSRichard Henderson 154096d6407fSRichard Henderson if (modify == 0) { 154196d6407fSRichard Henderson /* No base register update. */ 154296d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 154396d6407fSRichard Henderson } else { 154496d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1545e12c6309SRichard Henderson dest = tcg_temp_new(); 154696d6407fSRichard Henderson } 154786f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 154896d6407fSRichard Henderson save_gpr(ctx, rt, dest); 154996d6407fSRichard Henderson 15501cd012a5SRichard Henderson return nullify_end(ctx); 155196d6407fSRichard Henderson } 155296d6407fSRichard Henderson 1553740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1554eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155586f8d05fSRichard Henderson unsigned sp, int modify) 155696d6407fSRichard Henderson { 155796d6407fSRichard Henderson TCGv_i32 tmp; 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson nullify_over(ctx); 156096d6407fSRichard Henderson 156196d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 156286f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 156396d6407fSRichard Henderson save_frw_i32(rt, tmp); 156496d6407fSRichard Henderson 156596d6407fSRichard Henderson if (rt == 0) { 1566ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 156796d6407fSRichard Henderson } 156896d6407fSRichard Henderson 1569740038d7SRichard Henderson return nullify_end(ctx); 157096d6407fSRichard Henderson } 157196d6407fSRichard Henderson 1572740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1573740038d7SRichard Henderson { 1574740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1575740038d7SRichard Henderson a->disp, a->sp, a->m); 1576740038d7SRichard Henderson } 1577740038d7SRichard Henderson 1578740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1579eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158086f8d05fSRichard Henderson unsigned sp, int modify) 158196d6407fSRichard Henderson { 158296d6407fSRichard Henderson TCGv_i64 tmp; 158396d6407fSRichard Henderson 158496d6407fSRichard Henderson nullify_over(ctx); 158596d6407fSRichard Henderson 158696d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1587fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 158896d6407fSRichard Henderson save_frd(rt, tmp); 158996d6407fSRichard Henderson 159096d6407fSRichard Henderson if (rt == 0) { 1591ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 159296d6407fSRichard Henderson } 159396d6407fSRichard Henderson 1594740038d7SRichard Henderson return nullify_end(ctx); 1595740038d7SRichard Henderson } 1596740038d7SRichard Henderson 1597740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1598740038d7SRichard Henderson { 1599740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1600740038d7SRichard Henderson a->disp, a->sp, a->m); 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson 16031cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 160486f8d05fSRichard Henderson target_sreg disp, unsigned sp, 160514776ab5STony Nguyen int modify, MemOp mop) 160696d6407fSRichard Henderson { 160796d6407fSRichard Henderson nullify_over(ctx); 160886f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16091cd012a5SRichard Henderson return nullify_end(ctx); 161096d6407fSRichard Henderson } 161196d6407fSRichard Henderson 1612740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1613eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 161486f8d05fSRichard Henderson unsigned sp, int modify) 161596d6407fSRichard Henderson { 161696d6407fSRichard Henderson TCGv_i32 tmp; 161796d6407fSRichard Henderson 161896d6407fSRichard Henderson nullify_over(ctx); 161996d6407fSRichard Henderson 162096d6407fSRichard Henderson tmp = load_frw_i32(rt); 162186f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 162296d6407fSRichard Henderson 1623740038d7SRichard Henderson return nullify_end(ctx); 162496d6407fSRichard Henderson } 162596d6407fSRichard Henderson 1626740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1627740038d7SRichard Henderson { 1628740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1629740038d7SRichard Henderson a->disp, a->sp, a->m); 1630740038d7SRichard Henderson } 1631740038d7SRichard Henderson 1632740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1633eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163486f8d05fSRichard Henderson unsigned sp, int modify) 163596d6407fSRichard Henderson { 163696d6407fSRichard Henderson TCGv_i64 tmp; 163796d6407fSRichard Henderson 163896d6407fSRichard Henderson nullify_over(ctx); 163996d6407fSRichard Henderson 164096d6407fSRichard Henderson tmp = load_frd(rt); 1641fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 164296d6407fSRichard Henderson 1643740038d7SRichard Henderson return nullify_end(ctx); 1644740038d7SRichard Henderson } 1645740038d7SRichard Henderson 1646740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1647740038d7SRichard Henderson { 1648740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1649740038d7SRichard Henderson a->disp, a->sp, a->m); 165096d6407fSRichard Henderson } 165196d6407fSRichard Henderson 16521ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1653ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1654ebe9383cSRichard Henderson { 1655ebe9383cSRichard Henderson TCGv_i32 tmp; 1656ebe9383cSRichard Henderson 1657ebe9383cSRichard Henderson nullify_over(ctx); 1658ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1659ebe9383cSRichard Henderson 1660ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1661ebe9383cSRichard Henderson 1662ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16631ca74648SRichard Henderson return nullify_end(ctx); 1664ebe9383cSRichard Henderson } 1665ebe9383cSRichard Henderson 16661ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1667ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1668ebe9383cSRichard Henderson { 1669ebe9383cSRichard Henderson TCGv_i32 dst; 1670ebe9383cSRichard Henderson TCGv_i64 src; 1671ebe9383cSRichard Henderson 1672ebe9383cSRichard Henderson nullify_over(ctx); 1673ebe9383cSRichard Henderson src = load_frd(ra); 1674ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1675ebe9383cSRichard Henderson 1676ad75a51eSRichard Henderson func(dst, tcg_env, src); 1677ebe9383cSRichard Henderson 1678ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16791ca74648SRichard Henderson return nullify_end(ctx); 1680ebe9383cSRichard Henderson } 1681ebe9383cSRichard Henderson 16821ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1683ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1684ebe9383cSRichard Henderson { 1685ebe9383cSRichard Henderson TCGv_i64 tmp; 1686ebe9383cSRichard Henderson 1687ebe9383cSRichard Henderson nullify_over(ctx); 1688ebe9383cSRichard Henderson tmp = load_frd0(ra); 1689ebe9383cSRichard Henderson 1690ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1691ebe9383cSRichard Henderson 1692ebe9383cSRichard Henderson save_frd(rt, tmp); 16931ca74648SRichard Henderson return nullify_end(ctx); 1694ebe9383cSRichard Henderson } 1695ebe9383cSRichard Henderson 16961ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1697ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1698ebe9383cSRichard Henderson { 1699ebe9383cSRichard Henderson TCGv_i32 src; 1700ebe9383cSRichard Henderson TCGv_i64 dst; 1701ebe9383cSRichard Henderson 1702ebe9383cSRichard Henderson nullify_over(ctx); 1703ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1704ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1705ebe9383cSRichard Henderson 1706ad75a51eSRichard Henderson func(dst, tcg_env, src); 1707ebe9383cSRichard Henderson 1708ebe9383cSRichard Henderson save_frd(rt, dst); 17091ca74648SRichard Henderson return nullify_end(ctx); 1710ebe9383cSRichard Henderson } 1711ebe9383cSRichard Henderson 17121ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1713ebe9383cSRichard Henderson unsigned ra, unsigned rb, 171431234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1715ebe9383cSRichard Henderson { 1716ebe9383cSRichard Henderson TCGv_i32 a, b; 1717ebe9383cSRichard Henderson 1718ebe9383cSRichard Henderson nullify_over(ctx); 1719ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1720ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1721ebe9383cSRichard Henderson 1722ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1723ebe9383cSRichard Henderson 1724ebe9383cSRichard Henderson save_frw_i32(rt, a); 17251ca74648SRichard Henderson return nullify_end(ctx); 1726ebe9383cSRichard Henderson } 1727ebe9383cSRichard Henderson 17281ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1729ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173031234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1731ebe9383cSRichard Henderson { 1732ebe9383cSRichard Henderson TCGv_i64 a, b; 1733ebe9383cSRichard Henderson 1734ebe9383cSRichard Henderson nullify_over(ctx); 1735ebe9383cSRichard Henderson a = load_frd0(ra); 1736ebe9383cSRichard Henderson b = load_frd0(rb); 1737ebe9383cSRichard Henderson 1738ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1739ebe9383cSRichard Henderson 1740ebe9383cSRichard Henderson save_frd(rt, a); 17411ca74648SRichard Henderson return nullify_end(ctx); 1742ebe9383cSRichard Henderson } 1743ebe9383cSRichard Henderson 174498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 174598cd9ca7SRichard Henderson have already had nullification handled. */ 174601afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 174798cd9ca7SRichard Henderson unsigned link, bool is_n) 174898cd9ca7SRichard Henderson { 174998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 175098cd9ca7SRichard Henderson if (link != 0) { 175198cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175298cd9ca7SRichard Henderson } 175398cd9ca7SRichard Henderson ctx->iaoq_n = dest; 175498cd9ca7SRichard Henderson if (is_n) { 175598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 175698cd9ca7SRichard Henderson } 175798cd9ca7SRichard Henderson } else { 175898cd9ca7SRichard Henderson nullify_over(ctx); 175998cd9ca7SRichard Henderson 176098cd9ca7SRichard Henderson if (link != 0) { 176198cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 176298cd9ca7SRichard Henderson } 176398cd9ca7SRichard Henderson 176498cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 176598cd9ca7SRichard Henderson nullify_set(ctx, 0); 176698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 176798cd9ca7SRichard Henderson } else { 176898cd9ca7SRichard Henderson nullify_set(ctx, is_n); 176998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 177098cd9ca7SRichard Henderson } 177198cd9ca7SRichard Henderson 177231234768SRichard Henderson nullify_end(ctx); 177398cd9ca7SRichard Henderson 177498cd9ca7SRichard Henderson nullify_set(ctx, 0); 177598cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 177631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 177798cd9ca7SRichard Henderson } 177801afb7beSRichard Henderson return true; 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson 178198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 178298cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 178301afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 178498cd9ca7SRichard Henderson DisasCond *cond) 178598cd9ca7SRichard Henderson { 1786eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 178798cd9ca7SRichard Henderson TCGLabel *taken = NULL; 178898cd9ca7SRichard Henderson TCGCond c = cond->c; 178998cd9ca7SRichard Henderson bool n; 179098cd9ca7SRichard Henderson 179198cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 179298cd9ca7SRichard Henderson 179398cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 179498cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 179501afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 179801afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 179998cd9ca7SRichard Henderson } 180098cd9ca7SRichard Henderson 180198cd9ca7SRichard Henderson taken = gen_new_label(); 1802eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 180398cd9ca7SRichard Henderson cond_free(cond); 180498cd9ca7SRichard Henderson 180598cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 180698cd9ca7SRichard Henderson n = is_n && disp < 0; 180798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 180898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1809a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 181098cd9ca7SRichard Henderson } else { 181198cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 181298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 181398cd9ca7SRichard Henderson ctx->null_lab = NULL; 181498cd9ca7SRichard Henderson } 181598cd9ca7SRichard Henderson nullify_set(ctx, n); 1816c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1817c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1818c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1819c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1820c301f34eSRichard Henderson } 1821a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 182298cd9ca7SRichard Henderson } 182398cd9ca7SRichard Henderson 182498cd9ca7SRichard Henderson gen_set_label(taken); 182598cd9ca7SRichard Henderson 182698cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 182798cd9ca7SRichard Henderson n = is_n && disp >= 0; 182898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 182998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1830a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 183198cd9ca7SRichard Henderson } else { 183298cd9ca7SRichard Henderson nullify_set(ctx, n); 1833a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 183498cd9ca7SRichard Henderson } 183598cd9ca7SRichard Henderson 183698cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 183798cd9ca7SRichard Henderson if (ctx->null_lab) { 183898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183998cd9ca7SRichard Henderson ctx->null_lab = NULL; 184031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 184198cd9ca7SRichard Henderson } else { 184231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 184398cd9ca7SRichard Henderson } 184401afb7beSRichard Henderson return true; 184598cd9ca7SRichard Henderson } 184698cd9ca7SRichard Henderson 184798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 184898cd9ca7SRichard Henderson nullification of the branch itself. */ 184901afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 185098cd9ca7SRichard Henderson unsigned link, bool is_n) 185198cd9ca7SRichard Henderson { 1852eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 185398cd9ca7SRichard Henderson TCGCond c; 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 185898cd9ca7SRichard Henderson if (link != 0) { 185998cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 186098cd9ca7SRichard Henderson } 1861e12c6309SRichard Henderson next = tcg_temp_new(); 1862eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 186398cd9ca7SRichard Henderson if (is_n) { 1864c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1865c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1866c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1867c301f34eSRichard Henderson nullify_set(ctx, 0); 186831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 186901afb7beSRichard Henderson return true; 1870c301f34eSRichard Henderson } 187198cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 187298cd9ca7SRichard Henderson } 1873c301f34eSRichard Henderson ctx->iaoq_n = -1; 1874c301f34eSRichard Henderson ctx->iaoq_n_var = next; 187598cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 187698cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 187798cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18784137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 187998cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 188098cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 188198cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 188298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 188398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 188498cd9ca7SRichard Henderson 188598cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 188698cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 188798cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1888eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1889eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 189098cd9ca7SRichard Henderson 189198cd9ca7SRichard Henderson nullify_over(ctx); 189298cd9ca7SRichard Henderson if (link != 0) { 1893eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 189498cd9ca7SRichard Henderson } 18957f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 189601afb7beSRichard Henderson return nullify_end(ctx); 189798cd9ca7SRichard Henderson } else { 189898cd9ca7SRichard Henderson c = ctx->null_cond.c; 189998cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 190098cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 190198cd9ca7SRichard Henderson 190298cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1903e12c6309SRichard Henderson next = tcg_temp_new(); 190498cd9ca7SRichard Henderson 190598cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1906eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 190798cd9ca7SRichard Henderson ctx->iaoq_n = -1; 190898cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 190998cd9ca7SRichard Henderson 191098cd9ca7SRichard Henderson if (link != 0) { 1911eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 191298cd9ca7SRichard Henderson } 191398cd9ca7SRichard Henderson 191498cd9ca7SRichard Henderson if (is_n) { 191598cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 191698cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 191798cd9ca7SRichard Henderson to the branch. */ 1918eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 191998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 192098cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 192198cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 192298cd9ca7SRichard Henderson } else { 192398cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 192498cd9ca7SRichard Henderson } 192598cd9ca7SRichard Henderson } 192601afb7beSRichard Henderson return true; 192798cd9ca7SRichard Henderson } 192898cd9ca7SRichard Henderson 1929660eefe1SRichard Henderson /* Implement 1930660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1931660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1932660eefe1SRichard Henderson * else 1933660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1934660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1935660eefe1SRichard Henderson */ 1936660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1937660eefe1SRichard Henderson { 1938660eefe1SRichard Henderson TCGv_reg dest; 1939660eefe1SRichard Henderson switch (ctx->privilege) { 1940660eefe1SRichard Henderson case 0: 1941660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1942660eefe1SRichard Henderson return offset; 1943660eefe1SRichard Henderson case 3: 1944993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1945e12c6309SRichard Henderson dest = tcg_temp_new(); 1946660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1947660eefe1SRichard Henderson break; 1948660eefe1SRichard Henderson default: 1949e12c6309SRichard Henderson dest = tcg_temp_new(); 1950660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1951660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1952660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1953660eefe1SRichard Henderson break; 1954660eefe1SRichard Henderson } 1955660eefe1SRichard Henderson return dest; 1956660eefe1SRichard Henderson } 1957660eefe1SRichard Henderson 1958ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19597ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19607ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19617ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19627ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19637ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19647ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19657ad439dfSRichard Henderson aforementioned BE. */ 196631234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19677ad439dfSRichard Henderson { 19687ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19697ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19708b81968cSMichael Tokarev next insn within the privileged page. */ 19717ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19727ad439dfSRichard Henderson case TCG_COND_NEVER: 19737ad439dfSRichard Henderson break; 19747ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1975eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19767ad439dfSRichard Henderson goto do_sigill; 19777ad439dfSRichard Henderson default: 19787ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19797ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19807ad439dfSRichard Henderson g_assert_not_reached(); 19817ad439dfSRichard Henderson } 19827ad439dfSRichard Henderson 19837ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19847ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19857ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19867ad439dfSRichard Henderson under such conditions. */ 19877ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19887ad439dfSRichard Henderson goto do_sigill; 19897ad439dfSRichard Henderson } 19907ad439dfSRichard Henderson 1991ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19927ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19932986721dSRichard Henderson gen_excp_1(EXCP_IMP); 199431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199531234768SRichard Henderson break; 19967ad439dfSRichard Henderson 19977ad439dfSRichard Henderson case 0xb0: /* LWS */ 19987ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 199931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200031234768SRichard Henderson break; 20017ad439dfSRichard Henderson 20027ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2003ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2004ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2005eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 200631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 200731234768SRichard Henderson break; 20087ad439dfSRichard Henderson 20097ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20107ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 201131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201231234768SRichard Henderson break; 20137ad439dfSRichard Henderson 20147ad439dfSRichard Henderson default: 20157ad439dfSRichard Henderson do_sigill: 20162986721dSRichard Henderson gen_excp_1(EXCP_ILL); 201731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201831234768SRichard Henderson break; 20197ad439dfSRichard Henderson } 20207ad439dfSRichard Henderson } 2021ba1d0b44SRichard Henderson #endif 20227ad439dfSRichard Henderson 2023deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2024b2167459SRichard Henderson { 2025b2167459SRichard Henderson cond_free(&ctx->null_cond); 202631234768SRichard Henderson return true; 2027b2167459SRichard Henderson } 2028b2167459SRichard Henderson 202940f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 203098a9cb79SRichard Henderson { 203131234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 203298a9cb79SRichard Henderson } 203398a9cb79SRichard Henderson 2034e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 203598a9cb79SRichard Henderson { 203698a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 203798a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 203898a9cb79SRichard Henderson 203998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204031234768SRichard Henderson return true; 204198a9cb79SRichard Henderson } 204298a9cb79SRichard Henderson 2043c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 204498a9cb79SRichard Henderson { 2045c603e14aSRichard Henderson unsigned rt = a->t; 2046eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2047eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 204898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204998a9cb79SRichard Henderson 205098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205131234768SRichard Henderson return true; 205298a9cb79SRichard Henderson } 205398a9cb79SRichard Henderson 2054c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 205598a9cb79SRichard Henderson { 2056c603e14aSRichard Henderson unsigned rt = a->t; 2057c603e14aSRichard Henderson unsigned rs = a->sp; 205833423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 205933423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 206098a9cb79SRichard Henderson 206133423472SRichard Henderson load_spr(ctx, t0, rs); 206233423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 206333423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 206433423472SRichard Henderson 206533423472SRichard Henderson save_gpr(ctx, rt, t1); 206698a9cb79SRichard Henderson 206798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206831234768SRichard Henderson return true; 206998a9cb79SRichard Henderson } 207098a9cb79SRichard Henderson 2071c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 207298a9cb79SRichard Henderson { 2073c603e14aSRichard Henderson unsigned rt = a->t; 2074c603e14aSRichard Henderson unsigned ctl = a->r; 2075eaa3783bSRichard Henderson TCGv_reg tmp; 207698a9cb79SRichard Henderson 207798a9cb79SRichard Henderson switch (ctl) { 207835136a77SRichard Henderson case CR_SAR: 207998a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2080c603e14aSRichard Henderson if (a->e == 0) { 208198a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 208298a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2083eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 208498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208535136a77SRichard Henderson goto done; 208698a9cb79SRichard Henderson } 208798a9cb79SRichard Henderson #endif 208898a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 208935136a77SRichard Henderson goto done; 209035136a77SRichard Henderson case CR_IT: /* Interval Timer */ 209135136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 209235136a77SRichard Henderson nullify_over(ctx); 209398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2094dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 209549c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 209749c29d6cSRichard Henderson } else { 209849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209949c29d6cSRichard Henderson } 210098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 210131234768SRichard Henderson return nullify_end(ctx); 210298a9cb79SRichard Henderson case 26: 210398a9cb79SRichard Henderson case 27: 210498a9cb79SRichard Henderson break; 210598a9cb79SRichard Henderson default: 210698a9cb79SRichard Henderson /* All other control registers are privileged. */ 210735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 210835136a77SRichard Henderson break; 210998a9cb79SRichard Henderson } 211098a9cb79SRichard Henderson 2111e12c6309SRichard Henderson tmp = tcg_temp_new(); 2112ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 211335136a77SRichard Henderson save_gpr(ctx, rt, tmp); 211435136a77SRichard Henderson 211535136a77SRichard Henderson done: 211698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211731234768SRichard Henderson return true; 211898a9cb79SRichard Henderson } 211998a9cb79SRichard Henderson 2120c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 212133423472SRichard Henderson { 2122c603e14aSRichard Henderson unsigned rr = a->r; 2123c603e14aSRichard Henderson unsigned rs = a->sp; 212433423472SRichard Henderson TCGv_i64 t64; 212533423472SRichard Henderson 212633423472SRichard Henderson if (rs >= 5) { 212733423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 212833423472SRichard Henderson } 212933423472SRichard Henderson nullify_over(ctx); 213033423472SRichard Henderson 213133423472SRichard Henderson t64 = tcg_temp_new_i64(); 213233423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 213333423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 213433423472SRichard Henderson 213533423472SRichard Henderson if (rs >= 4) { 2136ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2137494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 213833423472SRichard Henderson } else { 213933423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 214033423472SRichard Henderson } 214133423472SRichard Henderson 214231234768SRichard Henderson return nullify_end(ctx); 214333423472SRichard Henderson } 214433423472SRichard Henderson 2145c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 214698a9cb79SRichard Henderson { 2147c603e14aSRichard Henderson unsigned ctl = a->t; 21484845f015SSven Schnelle TCGv_reg reg; 2149eaa3783bSRichard Henderson TCGv_reg tmp; 215098a9cb79SRichard Henderson 215135136a77SRichard Henderson if (ctl == CR_SAR) { 21524845f015SSven Schnelle reg = load_gpr(ctx, a->r); 215398a9cb79SRichard Henderson tmp = tcg_temp_new(); 215435136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 215598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 215698a9cb79SRichard Henderson 215798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215831234768SRichard Henderson return true; 215998a9cb79SRichard Henderson } 216098a9cb79SRichard Henderson 216135136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 216235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216335136a77SRichard Henderson 2164c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 216535136a77SRichard Henderson nullify_over(ctx); 21664845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21674845f015SSven Schnelle 216835136a77SRichard Henderson switch (ctl) { 216935136a77SRichard Henderson case CR_IT: 2170ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 217135136a77SRichard Henderson break; 21724f5f2548SRichard Henderson case CR_EIRR: 2173ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21744f5f2548SRichard Henderson break; 21754f5f2548SRichard Henderson case CR_EIEM: 2176ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 217731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21784f5f2548SRichard Henderson break; 21794f5f2548SRichard Henderson 218035136a77SRichard Henderson case CR_IIASQ: 218135136a77SRichard Henderson case CR_IIAOQ: 218235136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 218335136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2184e12c6309SRichard Henderson tmp = tcg_temp_new(); 2185ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 218635136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2187ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2188ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 218935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 219035136a77SRichard Henderson break; 219135136a77SRichard Henderson 2192d5de20bdSSven Schnelle case CR_PID1: 2193d5de20bdSSven Schnelle case CR_PID2: 2194d5de20bdSSven Schnelle case CR_PID3: 2195d5de20bdSSven Schnelle case CR_PID4: 2196ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2197d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2198ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2199d5de20bdSSven Schnelle #endif 2200d5de20bdSSven Schnelle break; 2201d5de20bdSSven Schnelle 220235136a77SRichard Henderson default: 2203ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 220435136a77SRichard Henderson break; 220535136a77SRichard Henderson } 220631234768SRichard Henderson return nullify_end(ctx); 22074f5f2548SRichard Henderson #endif 220835136a77SRichard Henderson } 220935136a77SRichard Henderson 2210c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 221198a9cb79SRichard Henderson { 2212eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 221398a9cb79SRichard Henderson 2214c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2215eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 221698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221798a9cb79SRichard Henderson 221898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221931234768SRichard Henderson return true; 222098a9cb79SRichard Henderson } 222198a9cb79SRichard Henderson 2222e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 222398a9cb79SRichard Henderson { 2224e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 222598a9cb79SRichard Henderson 22262330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22272330504cSHelge Deller /* We don't implement space registers in user mode. */ 2228eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22292330504cSHelge Deller #else 22302330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22312330504cSHelge Deller 2232e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22332330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22342330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22352330504cSHelge Deller #endif 2236e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 223798a9cb79SRichard Henderson 223898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223931234768SRichard Henderson return true; 224098a9cb79SRichard Henderson } 224198a9cb79SRichard Henderson 2242e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2243e36f27efSRichard Henderson { 2244e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2245e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2246e1b5a5edSRichard Henderson TCGv_reg tmp; 2247e1b5a5edSRichard Henderson 2248e1b5a5edSRichard Henderson nullify_over(ctx); 2249e1b5a5edSRichard Henderson 2250e12c6309SRichard Henderson tmp = tcg_temp_new(); 2251ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2252e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2253ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2254e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2255e1b5a5edSRichard Henderson 2256e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 225731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 225831234768SRichard Henderson return nullify_end(ctx); 2259e36f27efSRichard Henderson #endif 2260e1b5a5edSRichard Henderson } 2261e1b5a5edSRichard Henderson 2262e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2263e1b5a5edSRichard Henderson { 2264e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2265e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2266e1b5a5edSRichard Henderson TCGv_reg tmp; 2267e1b5a5edSRichard Henderson 2268e1b5a5edSRichard Henderson nullify_over(ctx); 2269e1b5a5edSRichard Henderson 2270e12c6309SRichard Henderson tmp = tcg_temp_new(); 2271ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2272e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2273ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2274e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2275e1b5a5edSRichard Henderson 2276e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 227731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227831234768SRichard Henderson return nullify_end(ctx); 2279e36f27efSRichard Henderson #endif 2280e1b5a5edSRichard Henderson } 2281e1b5a5edSRichard Henderson 2282c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2283e1b5a5edSRichard Henderson { 2284e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2285c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2286c603e14aSRichard Henderson TCGv_reg tmp, reg; 2287e1b5a5edSRichard Henderson nullify_over(ctx); 2288e1b5a5edSRichard Henderson 2289c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2290e12c6309SRichard Henderson tmp = tcg_temp_new(); 2291ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2292e1b5a5edSRichard Henderson 2293e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 229431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229531234768SRichard Henderson return nullify_end(ctx); 2296c603e14aSRichard Henderson #endif 2297e1b5a5edSRichard Henderson } 2298f49b3537SRichard Henderson 2299e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2300f49b3537SRichard Henderson { 2301f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2302e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2303f49b3537SRichard Henderson nullify_over(ctx); 2304f49b3537SRichard Henderson 2305e36f27efSRichard Henderson if (rfi_r) { 2306ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2307f49b3537SRichard Henderson } else { 2308ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2309f49b3537SRichard Henderson } 231031234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 231107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 231231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2313f49b3537SRichard Henderson 231431234768SRichard Henderson return nullify_end(ctx); 2315e36f27efSRichard Henderson #endif 2316f49b3537SRichard Henderson } 23176210db05SHelge Deller 2318e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2319e36f27efSRichard Henderson { 2320e36f27efSRichard Henderson return do_rfi(ctx, false); 2321e36f27efSRichard Henderson } 2322e36f27efSRichard Henderson 2323e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2324e36f27efSRichard Henderson { 2325e36f27efSRichard Henderson return do_rfi(ctx, true); 2326e36f27efSRichard Henderson } 2327e36f27efSRichard Henderson 232896927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23296210db05SHelge Deller { 23306210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23326210db05SHelge Deller nullify_over(ctx); 2333ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 233431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233531234768SRichard Henderson return nullify_end(ctx); 233696927adbSRichard Henderson #endif 23376210db05SHelge Deller } 233896927adbSRichard Henderson 233996927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 234096927adbSRichard Henderson { 234196927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 234396927adbSRichard Henderson nullify_over(ctx); 2344ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 234596927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234696927adbSRichard Henderson return nullify_end(ctx); 234796927adbSRichard Henderson #endif 234896927adbSRichard Henderson } 2349e1b5a5edSRichard Henderson 23504a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23514a4554c6SHelge Deller { 23524a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23534a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23544a4554c6SHelge Deller nullify_over(ctx); 2355ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23564a4554c6SHelge Deller return nullify_end(ctx); 23574a4554c6SHelge Deller #endif 23584a4554c6SHelge Deller } 23594a4554c6SHelge Deller 2360deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 236198a9cb79SRichard Henderson { 2362deee69a1SRichard Henderson if (a->m) { 2363deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2364deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2365deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 236698a9cb79SRichard Henderson 236798a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2368eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2369deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2370deee69a1SRichard Henderson } 237198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 237231234768SRichard Henderson return true; 237398a9cb79SRichard Henderson } 237498a9cb79SRichard Henderson 2375deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 237698a9cb79SRichard Henderson { 237786f8d05fSRichard Henderson TCGv_reg dest, ofs; 2378eed14219SRichard Henderson TCGv_i32 level, want; 237986f8d05fSRichard Henderson TCGv_tl addr; 238098a9cb79SRichard Henderson 238198a9cb79SRichard Henderson nullify_over(ctx); 238298a9cb79SRichard Henderson 2383deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2384deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2385eed14219SRichard Henderson 2386deee69a1SRichard Henderson if (a->imm) { 238729dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 238898a9cb79SRichard Henderson } else { 2389eed14219SRichard Henderson level = tcg_temp_new_i32(); 2390deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2391eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 239298a9cb79SRichard Henderson } 239329dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2394eed14219SRichard Henderson 2395ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2396eed14219SRichard Henderson 2397deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 239831234768SRichard Henderson return nullify_end(ctx); 239998a9cb79SRichard Henderson } 240098a9cb79SRichard Henderson 2401deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24028d6ae7fbSRichard Henderson { 2403deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2404deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24058d6ae7fbSRichard Henderson TCGv_tl addr; 24068d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24078d6ae7fbSRichard Henderson 24088d6ae7fbSRichard Henderson nullify_over(ctx); 24098d6ae7fbSRichard Henderson 2410deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2411deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2412deee69a1SRichard Henderson if (a->addr) { 2413ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24148d6ae7fbSRichard Henderson } else { 2415ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24168d6ae7fbSRichard Henderson } 24178d6ae7fbSRichard Henderson 241832dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 241932dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 242031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 242131234768SRichard Henderson } 242231234768SRichard Henderson return nullify_end(ctx); 2423deee69a1SRichard Henderson #endif 24248d6ae7fbSRichard Henderson } 242563300a00SRichard Henderson 2426deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 242763300a00SRichard Henderson { 2428deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2429deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 243063300a00SRichard Henderson TCGv_tl addr; 243163300a00SRichard Henderson TCGv_reg ofs; 243263300a00SRichard Henderson 243363300a00SRichard Henderson nullify_over(ctx); 243463300a00SRichard Henderson 2435deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2436deee69a1SRichard Henderson if (a->m) { 2437deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 243863300a00SRichard Henderson } 2439deee69a1SRichard Henderson if (a->local) { 2440ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 244163300a00SRichard Henderson } else { 2442ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 244363300a00SRichard Henderson } 244463300a00SRichard Henderson 244563300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 244632dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 244731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244831234768SRichard Henderson } 244931234768SRichard Henderson return nullify_end(ctx); 2450deee69a1SRichard Henderson #endif 245163300a00SRichard Henderson } 24522dfcca9fSRichard Henderson 24536797c315SNick Hudson /* 24546797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24556797c315SNick Hudson * See 24566797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24576797c315SNick Hudson * page 13-9 (195/206) 24586797c315SNick Hudson */ 24596797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24606797c315SNick Hudson { 24616797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24626797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24636797c315SNick Hudson TCGv_tl addr, atl, stl; 24646797c315SNick Hudson TCGv_reg reg; 24656797c315SNick Hudson 24666797c315SNick Hudson nullify_over(ctx); 24676797c315SNick Hudson 24686797c315SNick Hudson /* 24696797c315SNick Hudson * FIXME: 24706797c315SNick Hudson * if (not (pcxl or pcxl2)) 24716797c315SNick Hudson * return gen_illegal(ctx); 24726797c315SNick Hudson * 24736797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24746797c315SNick Hudson */ 24756797c315SNick Hudson 24766797c315SNick Hudson atl = tcg_temp_new_tl(); 24776797c315SNick Hudson stl = tcg_temp_new_tl(); 24786797c315SNick Hudson addr = tcg_temp_new_tl(); 24796797c315SNick Hudson 2480ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 24816797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24826797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2483ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 24846797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24856797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24866797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 24876797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 24886797c315SNick Hudson 24896797c315SNick Hudson reg = load_gpr(ctx, a->r); 24906797c315SNick Hudson if (a->addr) { 2491ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24926797c315SNick Hudson } else { 2493ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24946797c315SNick Hudson } 24956797c315SNick Hudson 24966797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 24976797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 24986797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 24996797c315SNick Hudson } 25006797c315SNick Hudson return nullify_end(ctx); 25016797c315SNick Hudson #endif 25026797c315SNick Hudson } 25036797c315SNick Hudson 2504deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25052dfcca9fSRichard Henderson { 2506deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2507deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25082dfcca9fSRichard Henderson TCGv_tl vaddr; 25092dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25102dfcca9fSRichard Henderson 25112dfcca9fSRichard Henderson nullify_over(ctx); 25122dfcca9fSRichard Henderson 2513deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25142dfcca9fSRichard Henderson 25152dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2516ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25172dfcca9fSRichard Henderson 25182dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2519deee69a1SRichard Henderson if (a->m) { 2520deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25212dfcca9fSRichard Henderson } 2522deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25232dfcca9fSRichard Henderson 252431234768SRichard Henderson return nullify_end(ctx); 2525deee69a1SRichard Henderson #endif 25262dfcca9fSRichard Henderson } 252743a97b81SRichard Henderson 2528deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 252943a97b81SRichard Henderson { 253043a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 253143a97b81SRichard Henderson 253243a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 253343a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 253443a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 253543a97b81SRichard Henderson since the entire address space is coherent. */ 253629dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 253743a97b81SRichard Henderson 253831234768SRichard Henderson cond_free(&ctx->null_cond); 253931234768SRichard Henderson return true; 254043a97b81SRichard Henderson } 254198a9cb79SRichard Henderson 25420c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2543b2167459SRichard Henderson { 25440c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2545b2167459SRichard Henderson } 2546b2167459SRichard Henderson 25470c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2548b2167459SRichard Henderson { 25490c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2550b2167459SRichard Henderson } 2551b2167459SRichard Henderson 25520c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2553b2167459SRichard Henderson { 25540c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2555b2167459SRichard Henderson } 2556b2167459SRichard Henderson 25570c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2558b2167459SRichard Henderson { 25590c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25600c982a28SRichard Henderson } 2561b2167459SRichard Henderson 25620c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25630c982a28SRichard Henderson { 25640c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25650c982a28SRichard Henderson } 25660c982a28SRichard Henderson 25670c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25680c982a28SRichard Henderson { 25690c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25700c982a28SRichard Henderson } 25710c982a28SRichard Henderson 25720c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25730c982a28SRichard Henderson { 25740c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25750c982a28SRichard Henderson } 25760c982a28SRichard Henderson 25770c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25780c982a28SRichard Henderson { 25790c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25800c982a28SRichard Henderson } 25810c982a28SRichard Henderson 25820c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25830c982a28SRichard Henderson { 25840c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25850c982a28SRichard Henderson } 25860c982a28SRichard Henderson 25870c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25880c982a28SRichard Henderson { 25890c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25900c982a28SRichard Henderson } 25910c982a28SRichard Henderson 25920c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25930c982a28SRichard Henderson { 25940c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25950c982a28SRichard Henderson } 25960c982a28SRichard Henderson 25970c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25980c982a28SRichard Henderson { 25990c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26000c982a28SRichard Henderson } 26010c982a28SRichard Henderson 26020c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26030c982a28SRichard Henderson { 26040c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26050c982a28SRichard Henderson } 26060c982a28SRichard Henderson 26070c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26080c982a28SRichard Henderson { 26090c982a28SRichard Henderson if (a->cf == 0) { 26100c982a28SRichard Henderson unsigned r2 = a->r2; 26110c982a28SRichard Henderson unsigned r1 = a->r1; 26120c982a28SRichard Henderson unsigned rt = a->t; 26130c982a28SRichard Henderson 26147aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26157aee8189SRichard Henderson cond_free(&ctx->null_cond); 26167aee8189SRichard Henderson return true; 26177aee8189SRichard Henderson } 26187aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2619b2167459SRichard Henderson if (r1 == 0) { 2620eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2621eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2622b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2623b2167459SRichard Henderson } else { 2624b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2625b2167459SRichard Henderson } 2626b2167459SRichard Henderson cond_free(&ctx->null_cond); 262731234768SRichard Henderson return true; 2628b2167459SRichard Henderson } 26297aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26307aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26317aee8189SRichard Henderson * 26327aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26337aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26347aee8189SRichard Henderson * currently implemented as idle. 26357aee8189SRichard Henderson */ 26367aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26377aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26387aee8189SRichard Henderson until the next timer interrupt. */ 26397aee8189SRichard Henderson nullify_over(ctx); 26407aee8189SRichard Henderson 26417aee8189SRichard Henderson /* Advance the instruction queue. */ 26427aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26437aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26447aee8189SRichard Henderson nullify_set(ctx, 0); 26457aee8189SRichard Henderson 26467aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2647ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 264829dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26497aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26507aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26517aee8189SRichard Henderson 26527aee8189SRichard Henderson return nullify_end(ctx); 26537aee8189SRichard Henderson } 26547aee8189SRichard Henderson #endif 26557aee8189SRichard Henderson } 26560c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26577aee8189SRichard Henderson } 2658b2167459SRichard Henderson 26590c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2660b2167459SRichard Henderson { 26610c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26620c982a28SRichard Henderson } 26630c982a28SRichard Henderson 26640c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26650c982a28SRichard Henderson { 2666eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2667b2167459SRichard Henderson 26680c982a28SRichard Henderson if (a->cf) { 2669b2167459SRichard Henderson nullify_over(ctx); 2670b2167459SRichard Henderson } 26710c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26720c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26730c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 267431234768SRichard Henderson return nullify_end(ctx); 2675b2167459SRichard Henderson } 2676b2167459SRichard Henderson 26770c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2678b2167459SRichard Henderson { 2679eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2680b2167459SRichard Henderson 26810c982a28SRichard Henderson if (a->cf) { 2682b2167459SRichard Henderson nullify_over(ctx); 2683b2167459SRichard Henderson } 26840c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26850c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26860c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 268731234768SRichard Henderson return nullify_end(ctx); 2688b2167459SRichard Henderson } 2689b2167459SRichard Henderson 26900c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2691b2167459SRichard Henderson { 2692eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2693b2167459SRichard Henderson 26940c982a28SRichard Henderson if (a->cf) { 2695b2167459SRichard Henderson nullify_over(ctx); 2696b2167459SRichard Henderson } 26970c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26980c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2699e12c6309SRichard Henderson tmp = tcg_temp_new(); 2700eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27010c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 270231234768SRichard Henderson return nullify_end(ctx); 2703b2167459SRichard Henderson } 2704b2167459SRichard Henderson 27050c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2706b2167459SRichard Henderson { 27070c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27080c982a28SRichard Henderson } 27090c982a28SRichard Henderson 27100c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27110c982a28SRichard Henderson { 27120c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27130c982a28SRichard Henderson } 27140c982a28SRichard Henderson 27150c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27160c982a28SRichard Henderson { 2717eaa3783bSRichard Henderson TCGv_reg tmp; 2718b2167459SRichard Henderson 2719b2167459SRichard Henderson nullify_over(ctx); 2720b2167459SRichard Henderson 2721e12c6309SRichard Henderson tmp = tcg_temp_new(); 2722eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2723b2167459SRichard Henderson if (!is_i) { 2724eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2725b2167459SRichard Henderson } 2726eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2727eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 272860e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2729eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 273031234768SRichard Henderson return nullify_end(ctx); 2731b2167459SRichard Henderson } 2732b2167459SRichard Henderson 27330c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2734b2167459SRichard Henderson { 27350c982a28SRichard Henderson return do_dcor(ctx, a, false); 27360c982a28SRichard Henderson } 27370c982a28SRichard Henderson 27380c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27390c982a28SRichard Henderson { 27400c982a28SRichard Henderson return do_dcor(ctx, a, true); 27410c982a28SRichard Henderson } 27420c982a28SRichard Henderson 27430c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27440c982a28SRichard Henderson { 2745eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 274672ca8753SRichard Henderson TCGv_reg cout; 2747b2167459SRichard Henderson 2748b2167459SRichard Henderson nullify_over(ctx); 2749b2167459SRichard Henderson 27500c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27510c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2752b2167459SRichard Henderson 2753b2167459SRichard Henderson add1 = tcg_temp_new(); 2754b2167459SRichard Henderson add2 = tcg_temp_new(); 2755b2167459SRichard Henderson addc = tcg_temp_new(); 2756b2167459SRichard Henderson dest = tcg_temp_new(); 275729dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2758b2167459SRichard Henderson 2759b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2760eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 276172ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2762b2167459SRichard Henderson 276372ca8753SRichard Henderson /* 276472ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 276572ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 276672ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 276772ca8753SRichard Henderson * proper inputs to the addition without movcond. 276872ca8753SRichard Henderson */ 276972ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2770eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2771eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 277272ca8753SRichard Henderson 277372ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 277472ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2775b2167459SRichard Henderson 2776b2167459SRichard Henderson /* Write back the result register. */ 27770c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2778b2167459SRichard Henderson 2779b2167459SRichard Henderson /* Write back PSW[CB]. */ 2780eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2781eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2782b2167459SRichard Henderson 2783b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 278472ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 278572ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2786eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2787b2167459SRichard Henderson 2788b2167459SRichard Henderson /* Install the new nullification. */ 27890c982a28SRichard Henderson if (a->cf) { 2790eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2791b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2792b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2793b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2794b2167459SRichard Henderson } 279572ca8753SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cout, sv); 2796b2167459SRichard Henderson } 2797b2167459SRichard Henderson 279831234768SRichard Henderson return nullify_end(ctx); 2799b2167459SRichard Henderson } 2800b2167459SRichard Henderson 28010588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2802b2167459SRichard Henderson { 28030588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28040588e061SRichard Henderson } 28050588e061SRichard Henderson 28060588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28070588e061SRichard Henderson { 28080588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28090588e061SRichard Henderson } 28100588e061SRichard Henderson 28110588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28120588e061SRichard Henderson { 28130588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28140588e061SRichard Henderson } 28150588e061SRichard Henderson 28160588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28170588e061SRichard Henderson { 28180588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28190588e061SRichard Henderson } 28200588e061SRichard Henderson 28210588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28220588e061SRichard Henderson { 28230588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28240588e061SRichard Henderson } 28250588e061SRichard Henderson 28260588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28270588e061SRichard Henderson { 28280588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28290588e061SRichard Henderson } 28300588e061SRichard Henderson 28310588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28320588e061SRichard Henderson { 2833eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2834b2167459SRichard Henderson 28350588e061SRichard Henderson if (a->cf) { 2836b2167459SRichard Henderson nullify_over(ctx); 2837b2167459SRichard Henderson } 2838b2167459SRichard Henderson 2839d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 28400588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28410588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2842b2167459SRichard Henderson 284331234768SRichard Henderson return nullify_end(ctx); 2844b2167459SRichard Henderson } 2845b2167459SRichard Henderson 28461cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 284796d6407fSRichard Henderson { 28480786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28490786a3b6SHelge Deller return gen_illegal(ctx); 28500786a3b6SHelge Deller } else { 28511cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28521cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 285396d6407fSRichard Henderson } 28540786a3b6SHelge Deller } 285596d6407fSRichard Henderson 28561cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 285796d6407fSRichard Henderson { 28581cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28590786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28600786a3b6SHelge Deller return gen_illegal(ctx); 28610786a3b6SHelge Deller } else { 28621cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 286396d6407fSRichard Henderson } 28640786a3b6SHelge Deller } 286596d6407fSRichard Henderson 28661cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 286796d6407fSRichard Henderson { 2868b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 286986f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 287086f8d05fSRichard Henderson TCGv_tl addr; 287196d6407fSRichard Henderson 287296d6407fSRichard Henderson nullify_over(ctx); 287396d6407fSRichard Henderson 28741cd012a5SRichard Henderson if (a->m) { 287586f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 287686f8d05fSRichard Henderson we see the result of the load. */ 2877e12c6309SRichard Henderson dest = tcg_temp_new(); 287896d6407fSRichard Henderson } else { 28791cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 288096d6407fSRichard Henderson } 288196d6407fSRichard Henderson 28821cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28831cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2884b1af755cSRichard Henderson 2885b1af755cSRichard Henderson /* 2886b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2887b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2888b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2889b1af755cSRichard Henderson * 2890b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2891b1af755cSRichard Henderson * with the ,co completer. 2892b1af755cSRichard Henderson */ 2893b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2894b1af755cSRichard Henderson 289529dd6f64SRichard Henderson zero = tcg_constant_reg(0); 289686f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2897b1af755cSRichard Henderson 28981cd012a5SRichard Henderson if (a->m) { 28991cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 290096d6407fSRichard Henderson } 29011cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 290296d6407fSRichard Henderson 290331234768SRichard Henderson return nullify_end(ctx); 290496d6407fSRichard Henderson } 290596d6407fSRichard Henderson 29061cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 290796d6407fSRichard Henderson { 290886f8d05fSRichard Henderson TCGv_reg ofs, val; 290986f8d05fSRichard Henderson TCGv_tl addr; 291096d6407fSRichard Henderson 291196d6407fSRichard Henderson nullify_over(ctx); 291296d6407fSRichard Henderson 29131cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 291486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29151cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29161cd012a5SRichard Henderson if (a->a) { 2917f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2918ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2919f9f46db4SEmilio G. Cota } else { 2920ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2921f9f46db4SEmilio G. Cota } 2922f9f46db4SEmilio G. Cota } else { 2923f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2924ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 292596d6407fSRichard Henderson } else { 2926ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 292796d6407fSRichard Henderson } 2928f9f46db4SEmilio G. Cota } 29291cd012a5SRichard Henderson if (a->m) { 293086f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29311cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 293296d6407fSRichard Henderson } 293396d6407fSRichard Henderson 293431234768SRichard Henderson return nullify_end(ctx); 293596d6407fSRichard Henderson } 293696d6407fSRichard Henderson 29371cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2938d0a851ccSRichard Henderson { 2939d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2940d0a851ccSRichard Henderson 2941d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2942d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29431cd012a5SRichard Henderson trans_ld(ctx, a); 2944d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 294531234768SRichard Henderson return true; 2946d0a851ccSRichard Henderson } 2947d0a851ccSRichard Henderson 29481cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2949d0a851ccSRichard Henderson { 2950d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2951d0a851ccSRichard Henderson 2952d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2953d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29541cd012a5SRichard Henderson trans_st(ctx, a); 2955d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 295631234768SRichard Henderson return true; 2957d0a851ccSRichard Henderson } 295895412a61SRichard Henderson 29590588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2960b2167459SRichard Henderson { 29610588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2962b2167459SRichard Henderson 29630588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29640588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2965b2167459SRichard Henderson cond_free(&ctx->null_cond); 296631234768SRichard Henderson return true; 2967b2167459SRichard Henderson } 2968b2167459SRichard Henderson 29690588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2970b2167459SRichard Henderson { 29710588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2972eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2973b2167459SRichard Henderson 29740588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2975b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2976b2167459SRichard Henderson cond_free(&ctx->null_cond); 297731234768SRichard Henderson return true; 2978b2167459SRichard Henderson } 2979b2167459SRichard Henderson 29800588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2981b2167459SRichard Henderson { 29820588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2983b2167459SRichard Henderson 2984b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2985b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29860588e061SRichard Henderson if (a->b == 0) { 29870588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2988b2167459SRichard Henderson } else { 29890588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2990b2167459SRichard Henderson } 29910588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2992b2167459SRichard Henderson cond_free(&ctx->null_cond); 299331234768SRichard Henderson return true; 2994b2167459SRichard Henderson } 2995b2167459SRichard Henderson 299601afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 299701afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 299898cd9ca7SRichard Henderson { 299901afb7beSRichard Henderson TCGv_reg dest, in2, sv; 300098cd9ca7SRichard Henderson DisasCond cond; 300198cd9ca7SRichard Henderson 300298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3003e12c6309SRichard Henderson dest = tcg_temp_new(); 300498cd9ca7SRichard Henderson 3005eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 300698cd9ca7SRichard Henderson 3007f764718dSRichard Henderson sv = NULL; 3008b47a4a02SSven Schnelle if (cond_need_sv(c)) { 300998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 301098cd9ca7SRichard Henderson } 301198cd9ca7SRichard Henderson 301201afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 301301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 301498cd9ca7SRichard Henderson } 301598cd9ca7SRichard Henderson 301601afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 301798cd9ca7SRichard Henderson { 301801afb7beSRichard Henderson nullify_over(ctx); 301901afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 302001afb7beSRichard Henderson } 302101afb7beSRichard Henderson 302201afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 302301afb7beSRichard Henderson { 302401afb7beSRichard Henderson nullify_over(ctx); 3025d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 302601afb7beSRichard Henderson } 302701afb7beSRichard Henderson 302801afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 302901afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 303001afb7beSRichard Henderson { 3031bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 303298cd9ca7SRichard Henderson DisasCond cond; 3033bdcccc17SRichard Henderson bool d = false; 303498cd9ca7SRichard Henderson 303598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 303643675d20SSven Schnelle dest = tcg_temp_new(); 3037f764718dSRichard Henderson sv = NULL; 3038bdcccc17SRichard Henderson cb_cond = NULL; 303998cd9ca7SRichard Henderson 3040b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3041bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3042bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3043bdcccc17SRichard Henderson 3044eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3045eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3046bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3047bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3048bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3049b47a4a02SSven Schnelle } else { 3050eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3051b47a4a02SSven Schnelle } 3052b47a4a02SSven Schnelle if (cond_need_sv(c)) { 305398cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 305498cd9ca7SRichard Henderson } 305598cd9ca7SRichard Henderson 3056bdcccc17SRichard Henderson cond = do_cond(c * 2 + f, dest, cb_cond, sv); 305743675d20SSven Schnelle save_gpr(ctx, r, dest); 305801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 305998cd9ca7SRichard Henderson } 306098cd9ca7SRichard Henderson 306101afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 306298cd9ca7SRichard Henderson { 306301afb7beSRichard Henderson nullify_over(ctx); 306401afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 306501afb7beSRichard Henderson } 306601afb7beSRichard Henderson 306701afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 306801afb7beSRichard Henderson { 306901afb7beSRichard Henderson nullify_over(ctx); 3070d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 307101afb7beSRichard Henderson } 307201afb7beSRichard Henderson 307301afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 307401afb7beSRichard Henderson { 3075eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 307698cd9ca7SRichard Henderson DisasCond cond; 30771e9ab9fbSRichard Henderson bool d = false; 307898cd9ca7SRichard Henderson 307998cd9ca7SRichard Henderson nullify_over(ctx); 308098cd9ca7SRichard Henderson 308198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 308201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 30831e9ab9fbSRichard Henderson if (cond_need_ext(ctx, d)) { 30841e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 30851e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 30861e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 30871e9ab9fbSRichard Henderson } else { 3088eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 30891e9ab9fbSRichard Henderson } 309098cd9ca7SRichard Henderson 30911e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 309201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 309398cd9ca7SRichard Henderson } 309498cd9ca7SRichard Henderson 309501afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 309698cd9ca7SRichard Henderson { 309701afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 309801afb7beSRichard Henderson DisasCond cond; 30991e9ab9fbSRichard Henderson bool d = false; 31001e9ab9fbSRichard Henderson int p; 310101afb7beSRichard Henderson 310201afb7beSRichard Henderson nullify_over(ctx); 310301afb7beSRichard Henderson 310401afb7beSRichard Henderson tmp = tcg_temp_new(); 310501afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31061e9ab9fbSRichard Henderson p = a->p | (cond_need_ext(ctx, d) ? 32 : 0); 31071e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 310801afb7beSRichard Henderson 310901afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 311001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311101afb7beSRichard Henderson } 311201afb7beSRichard Henderson 311301afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 311401afb7beSRichard Henderson { 3115eaa3783bSRichard Henderson TCGv_reg dest; 311698cd9ca7SRichard Henderson DisasCond cond; 311798cd9ca7SRichard Henderson 311898cd9ca7SRichard Henderson nullify_over(ctx); 311998cd9ca7SRichard Henderson 312001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 312101afb7beSRichard Henderson if (a->r1 == 0) { 3122eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 312398cd9ca7SRichard Henderson } else { 312401afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 312598cd9ca7SRichard Henderson } 312698cd9ca7SRichard Henderson 312701afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 312801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 312901afb7beSRichard Henderson } 313001afb7beSRichard Henderson 313101afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 313201afb7beSRichard Henderson { 313301afb7beSRichard Henderson TCGv_reg dest; 313401afb7beSRichard Henderson DisasCond cond; 313501afb7beSRichard Henderson 313601afb7beSRichard Henderson nullify_over(ctx); 313701afb7beSRichard Henderson 313801afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 313901afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 314001afb7beSRichard Henderson 314101afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 314201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 314398cd9ca7SRichard Henderson } 314498cd9ca7SRichard Henderson 314530878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31460b1347d2SRichard Henderson { 3147eaa3783bSRichard Henderson TCGv_reg dest; 31480b1347d2SRichard Henderson 314930878590SRichard Henderson if (a->c) { 31500b1347d2SRichard Henderson nullify_over(ctx); 31510b1347d2SRichard Henderson } 31520b1347d2SRichard Henderson 315330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 315430878590SRichard Henderson if (a->r1 == 0) { 315530878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3156eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 315730878590SRichard Henderson } else if (a->r1 == a->r2) { 31580b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3159e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3160e1d635e8SRichard Henderson 316130878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3162e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3163e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3164eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31650b1347d2SRichard Henderson } else { 31660b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31670b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31680b1347d2SRichard Henderson 316930878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3170eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31710b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3172eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31730b1347d2SRichard Henderson } 317430878590SRichard Henderson save_gpr(ctx, a->t, dest); 31750b1347d2SRichard Henderson 31760b1347d2SRichard Henderson /* Install the new nullification. */ 31770b1347d2SRichard Henderson cond_free(&ctx->null_cond); 317830878590SRichard Henderson if (a->c) { 317930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31800b1347d2SRichard Henderson } 318131234768SRichard Henderson return nullify_end(ctx); 31820b1347d2SRichard Henderson } 31830b1347d2SRichard Henderson 318430878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31850b1347d2SRichard Henderson { 318630878590SRichard Henderson unsigned sa = 31 - a->cpos; 3187eaa3783bSRichard Henderson TCGv_reg dest, t2; 31880b1347d2SRichard Henderson 318930878590SRichard Henderson if (a->c) { 31900b1347d2SRichard Henderson nullify_over(ctx); 31910b1347d2SRichard Henderson } 31920b1347d2SRichard Henderson 319330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 319430878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 319505bfd4dbSRichard Henderson if (a->r1 == 0) { 319605bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 319705bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 319805bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 319905bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 32000b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3201eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32020b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3203eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32040b1347d2SRichard Henderson } else { 320505bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 320605bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 320705bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 320805bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 32090b1347d2SRichard Henderson } 321030878590SRichard Henderson save_gpr(ctx, a->t, dest); 32110b1347d2SRichard Henderson 32120b1347d2SRichard Henderson /* Install the new nullification. */ 32130b1347d2SRichard Henderson cond_free(&ctx->null_cond); 321430878590SRichard Henderson if (a->c) { 321530878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32160b1347d2SRichard Henderson } 321731234768SRichard Henderson return nullify_end(ctx); 32180b1347d2SRichard Henderson } 32190b1347d2SRichard Henderson 322030878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32210b1347d2SRichard Henderson { 322230878590SRichard Henderson unsigned len = 32 - a->clen; 3223eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32240b1347d2SRichard Henderson 322530878590SRichard Henderson if (a->c) { 32260b1347d2SRichard Henderson nullify_over(ctx); 32270b1347d2SRichard Henderson } 32280b1347d2SRichard Henderson 322930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 323030878590SRichard Henderson src = load_gpr(ctx, a->r); 32310b1347d2SRichard Henderson tmp = tcg_temp_new(); 32320b1347d2SRichard Henderson 32330b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3234d781cb77SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3235d781cb77SRichard Henderson tcg_gen_xori_reg(tmp, tmp, 31); 3236d781cb77SRichard Henderson 323730878590SRichard Henderson if (a->se) { 3238eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3239eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32400b1347d2SRichard Henderson } else { 3241eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3242eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32430b1347d2SRichard Henderson } 324430878590SRichard Henderson save_gpr(ctx, a->t, dest); 32450b1347d2SRichard Henderson 32460b1347d2SRichard Henderson /* Install the new nullification. */ 32470b1347d2SRichard Henderson cond_free(&ctx->null_cond); 324830878590SRichard Henderson if (a->c) { 324930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32500b1347d2SRichard Henderson } 325131234768SRichard Henderson return nullify_end(ctx); 32520b1347d2SRichard Henderson } 32530b1347d2SRichard Henderson 325430878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32550b1347d2SRichard Henderson { 325630878590SRichard Henderson unsigned len = 32 - a->clen; 325730878590SRichard Henderson unsigned cpos = 31 - a->pos; 3258eaa3783bSRichard Henderson TCGv_reg dest, src; 32590b1347d2SRichard Henderson 326030878590SRichard Henderson if (a->c) { 32610b1347d2SRichard Henderson nullify_over(ctx); 32620b1347d2SRichard Henderson } 32630b1347d2SRichard Henderson 326430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 326530878590SRichard Henderson src = load_gpr(ctx, a->r); 326630878590SRichard Henderson if (a->se) { 3267eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32680b1347d2SRichard Henderson } else { 3269eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32700b1347d2SRichard Henderson } 327130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32720b1347d2SRichard Henderson 32730b1347d2SRichard Henderson /* Install the new nullification. */ 32740b1347d2SRichard Henderson cond_free(&ctx->null_cond); 327530878590SRichard Henderson if (a->c) { 327630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32770b1347d2SRichard Henderson } 327831234768SRichard Henderson return nullify_end(ctx); 32790b1347d2SRichard Henderson } 32800b1347d2SRichard Henderson 328130878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32820b1347d2SRichard Henderson { 328330878590SRichard Henderson unsigned len = 32 - a->clen; 3284eaa3783bSRichard Henderson target_sreg mask0, mask1; 3285eaa3783bSRichard Henderson TCGv_reg dest; 32860b1347d2SRichard Henderson 328730878590SRichard Henderson if (a->c) { 32880b1347d2SRichard Henderson nullify_over(ctx); 32890b1347d2SRichard Henderson } 329030878590SRichard Henderson if (a->cpos + len > 32) { 329130878590SRichard Henderson len = 32 - a->cpos; 32920b1347d2SRichard Henderson } 32930b1347d2SRichard Henderson 329430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329530878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 329630878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32970b1347d2SRichard Henderson 329830878590SRichard Henderson if (a->nz) { 329930878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33000b1347d2SRichard Henderson if (mask1 != -1) { 3301eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33020b1347d2SRichard Henderson src = dest; 33030b1347d2SRichard Henderson } 3304eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33050b1347d2SRichard Henderson } else { 3306eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33070b1347d2SRichard Henderson } 330830878590SRichard Henderson save_gpr(ctx, a->t, dest); 33090b1347d2SRichard Henderson 33100b1347d2SRichard Henderson /* Install the new nullification. */ 33110b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331230878590SRichard Henderson if (a->c) { 331330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33140b1347d2SRichard Henderson } 331531234768SRichard Henderson return nullify_end(ctx); 33160b1347d2SRichard Henderson } 33170b1347d2SRichard Henderson 331830878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33190b1347d2SRichard Henderson { 332030878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 332130878590SRichard Henderson unsigned len = 32 - a->clen; 3322eaa3783bSRichard Henderson TCGv_reg dest, val; 33230b1347d2SRichard Henderson 332430878590SRichard Henderson if (a->c) { 33250b1347d2SRichard Henderson nullify_over(ctx); 33260b1347d2SRichard Henderson } 332730878590SRichard Henderson if (a->cpos + len > 32) { 332830878590SRichard Henderson len = 32 - a->cpos; 33290b1347d2SRichard Henderson } 33300b1347d2SRichard Henderson 333130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 333230878590SRichard Henderson val = load_gpr(ctx, a->r); 33330b1347d2SRichard Henderson if (rs == 0) { 333430878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33350b1347d2SRichard Henderson } else { 333630878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33370b1347d2SRichard Henderson } 333830878590SRichard Henderson save_gpr(ctx, a->t, dest); 33390b1347d2SRichard Henderson 33400b1347d2SRichard Henderson /* Install the new nullification. */ 33410b1347d2SRichard Henderson cond_free(&ctx->null_cond); 334230878590SRichard Henderson if (a->c) { 334330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33440b1347d2SRichard Henderson } 334531234768SRichard Henderson return nullify_end(ctx); 33460b1347d2SRichard Henderson } 33470b1347d2SRichard Henderson 334830878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 334930878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33500b1347d2SRichard Henderson { 33510b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33520b1347d2SRichard Henderson unsigned len = 32 - clen; 335330878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33540b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33550b1347d2SRichard Henderson 33560b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33570b1347d2SRichard Henderson shift = tcg_temp_new(); 33580b1347d2SRichard Henderson tmp = tcg_temp_new(); 33590b1347d2SRichard Henderson 33600b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3361d781cb77SRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, 31); 3362d781cb77SRichard Henderson tcg_gen_xori_reg(shift, shift, 31); 33630b1347d2SRichard Henderson 33640992a930SRichard Henderson mask = tcg_temp_new(); 33650992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3366eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33670b1347d2SRichard Henderson if (rs) { 3368eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3369eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3370eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3371eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33720b1347d2SRichard Henderson } else { 3373eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33740b1347d2SRichard Henderson } 33750b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33760b1347d2SRichard Henderson 33770b1347d2SRichard Henderson /* Install the new nullification. */ 33780b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33790b1347d2SRichard Henderson if (c) { 33800b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33810b1347d2SRichard Henderson } 338231234768SRichard Henderson return nullify_end(ctx); 33830b1347d2SRichard Henderson } 33840b1347d2SRichard Henderson 338530878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 338630878590SRichard Henderson { 3387a6deecceSSven Schnelle if (a->c) { 3388a6deecceSSven Schnelle nullify_over(ctx); 3389a6deecceSSven Schnelle } 339030878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 339130878590SRichard Henderson } 339230878590SRichard Henderson 339330878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 339430878590SRichard Henderson { 3395a6deecceSSven Schnelle if (a->c) { 3396a6deecceSSven Schnelle nullify_over(ctx); 3397a6deecceSSven Schnelle } 3398d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 339930878590SRichard Henderson } 34000b1347d2SRichard Henderson 34018340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 340298cd9ca7SRichard Henderson { 3403660eefe1SRichard Henderson TCGv_reg tmp; 340498cd9ca7SRichard Henderson 3405c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 340698cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 340798cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 340898cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 340998cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 341098cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 341198cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 341298cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 341398cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34148340f534SRichard Henderson if (a->b == 0) { 34158340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 341698cd9ca7SRichard Henderson } 3417c301f34eSRichard Henderson #else 3418c301f34eSRichard Henderson nullify_over(ctx); 3419660eefe1SRichard Henderson #endif 3420660eefe1SRichard Henderson 3421e12c6309SRichard Henderson tmp = tcg_temp_new(); 34228340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3423660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3424c301f34eSRichard Henderson 3425c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34268340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3427c301f34eSRichard Henderson #else 3428c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3429c301f34eSRichard Henderson 34308340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34318340f534SRichard Henderson if (a->l) { 3432c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3433c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3434c301f34eSRichard Henderson } 34358340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3436c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3437c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3438c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3439c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3440c301f34eSRichard Henderson } else { 3441c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3442c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3443c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3444c301f34eSRichard Henderson } 3445c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3446c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34478340f534SRichard Henderson nullify_set(ctx, a->n); 3448c301f34eSRichard Henderson } 3449c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 345031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 345131234768SRichard Henderson return nullify_end(ctx); 3452c301f34eSRichard Henderson #endif 345398cd9ca7SRichard Henderson } 345498cd9ca7SRichard Henderson 34558340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 345698cd9ca7SRichard Henderson { 34578340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 345898cd9ca7SRichard Henderson } 345998cd9ca7SRichard Henderson 34608340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 346143e05652SRichard Henderson { 34628340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 346343e05652SRichard Henderson 34646e5f5300SSven Schnelle nullify_over(ctx); 34656e5f5300SSven Schnelle 346643e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 346743e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 346843e05652SRichard Henderson * expensive to track. Real hardware will trap for 346943e05652SRichard Henderson * b gateway 347043e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 347143e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 347243e05652SRichard Henderson * diagnose the security hole 347343e05652SRichard Henderson * b gateway 347443e05652SRichard Henderson * b evil 347543e05652SRichard Henderson * in which instructions at evil would run with increased privs. 347643e05652SRichard Henderson */ 347743e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 347843e05652SRichard Henderson return gen_illegal(ctx); 347943e05652SRichard Henderson } 348043e05652SRichard Henderson 348143e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 348243e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3483b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 348443e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 348543e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 348643e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 348743e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 348843e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 348943e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 349043e05652SRichard Henderson if (type < 0) { 349131234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 349231234768SRichard Henderson return true; 349343e05652SRichard Henderson } 349443e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 349543e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 349643e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 349743e05652SRichard Henderson } 349843e05652SRichard Henderson } else { 349943e05652SRichard Henderson dest &= -4; /* priv = 0 */ 350043e05652SRichard Henderson } 350143e05652SRichard Henderson #endif 350243e05652SRichard Henderson 35036e5f5300SSven Schnelle if (a->l) { 35046e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35056e5f5300SSven Schnelle if (ctx->privilege < 3) { 35066e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35076e5f5300SSven Schnelle } 35086e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35096e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35106e5f5300SSven Schnelle } 35116e5f5300SSven Schnelle 35126e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 351343e05652SRichard Henderson } 351443e05652SRichard Henderson 35158340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 351698cd9ca7SRichard Henderson { 3517b35aec85SRichard Henderson if (a->x) { 3518e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 35198340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3520eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3521660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35228340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3523b35aec85SRichard Henderson } else { 3524b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3525b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3526b35aec85SRichard Henderson } 352798cd9ca7SRichard Henderson } 352898cd9ca7SRichard Henderson 35298340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 353098cd9ca7SRichard Henderson { 3531eaa3783bSRichard Henderson TCGv_reg dest; 353298cd9ca7SRichard Henderson 35338340f534SRichard Henderson if (a->x == 0) { 35348340f534SRichard Henderson dest = load_gpr(ctx, a->b); 353598cd9ca7SRichard Henderson } else { 3536e12c6309SRichard Henderson dest = tcg_temp_new(); 35378340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35388340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 353998cd9ca7SRichard Henderson } 3540660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35418340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 354298cd9ca7SRichard Henderson } 354398cd9ca7SRichard Henderson 35448340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 354598cd9ca7SRichard Henderson { 3546660eefe1SRichard Henderson TCGv_reg dest; 354798cd9ca7SRichard Henderson 3548c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35498340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35508340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3551c301f34eSRichard Henderson #else 3552c301f34eSRichard Henderson nullify_over(ctx); 35538340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3554c301f34eSRichard Henderson 3555c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3556c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3557c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3558c301f34eSRichard Henderson } 3559c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3560c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35618340f534SRichard Henderson if (a->l) { 35628340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3563c301f34eSRichard Henderson } 35648340f534SRichard Henderson nullify_set(ctx, a->n); 3565c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 356631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 356731234768SRichard Henderson return nullify_end(ctx); 3568c301f34eSRichard Henderson #endif 356998cd9ca7SRichard Henderson } 357098cd9ca7SRichard Henderson 35711ca74648SRichard Henderson /* 35721ca74648SRichard Henderson * Float class 0 35731ca74648SRichard Henderson */ 3574ebe9383cSRichard Henderson 35751ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3576ebe9383cSRichard Henderson { 3577ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3578ebe9383cSRichard Henderson } 3579ebe9383cSRichard Henderson 358059f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 358159f8c04bSHelge Deller { 3582a300dad3SRichard Henderson uint64_t ret; 3583a300dad3SRichard Henderson 3584a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3585a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3586a300dad3SRichard Henderson } else { 3587a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3588a300dad3SRichard Henderson } 3589a300dad3SRichard Henderson 359059f8c04bSHelge Deller nullify_over(ctx); 3591a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 359259f8c04bSHelge Deller return nullify_end(ctx); 359359f8c04bSHelge Deller } 359459f8c04bSHelge Deller 35951ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35961ca74648SRichard Henderson { 35971ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35981ca74648SRichard Henderson } 35991ca74648SRichard Henderson 3600ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3601ebe9383cSRichard Henderson { 3602ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3603ebe9383cSRichard Henderson } 3604ebe9383cSRichard Henderson 36051ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36061ca74648SRichard Henderson { 36071ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36081ca74648SRichard Henderson } 36091ca74648SRichard Henderson 36101ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3611ebe9383cSRichard Henderson { 3612ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3613ebe9383cSRichard Henderson } 3614ebe9383cSRichard Henderson 36151ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36161ca74648SRichard Henderson { 36171ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36181ca74648SRichard Henderson } 36191ca74648SRichard Henderson 3620ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3621ebe9383cSRichard Henderson { 3622ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3623ebe9383cSRichard Henderson } 3624ebe9383cSRichard Henderson 36251ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36261ca74648SRichard Henderson { 36271ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36281ca74648SRichard Henderson } 36291ca74648SRichard Henderson 36301ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36311ca74648SRichard Henderson { 36321ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36331ca74648SRichard Henderson } 36341ca74648SRichard Henderson 36351ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36361ca74648SRichard Henderson { 36371ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36381ca74648SRichard Henderson } 36391ca74648SRichard Henderson 36401ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36411ca74648SRichard Henderson { 36421ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36431ca74648SRichard Henderson } 36441ca74648SRichard Henderson 36451ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36461ca74648SRichard Henderson { 36471ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36481ca74648SRichard Henderson } 36491ca74648SRichard Henderson 36501ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3651ebe9383cSRichard Henderson { 3652ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3653ebe9383cSRichard Henderson } 3654ebe9383cSRichard Henderson 36551ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36561ca74648SRichard Henderson { 36571ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36581ca74648SRichard Henderson } 36591ca74648SRichard Henderson 3660ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3661ebe9383cSRichard Henderson { 3662ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3663ebe9383cSRichard Henderson } 3664ebe9383cSRichard Henderson 36651ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36661ca74648SRichard Henderson { 36671ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36681ca74648SRichard Henderson } 36691ca74648SRichard Henderson 36701ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3671ebe9383cSRichard Henderson { 3672ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3673ebe9383cSRichard Henderson } 3674ebe9383cSRichard Henderson 36751ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36761ca74648SRichard Henderson { 36771ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36781ca74648SRichard Henderson } 36791ca74648SRichard Henderson 3680ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3681ebe9383cSRichard Henderson { 3682ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3683ebe9383cSRichard Henderson } 3684ebe9383cSRichard Henderson 36851ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36861ca74648SRichard Henderson { 36871ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36881ca74648SRichard Henderson } 36891ca74648SRichard Henderson 36901ca74648SRichard Henderson /* 36911ca74648SRichard Henderson * Float class 1 36921ca74648SRichard Henderson */ 36931ca74648SRichard Henderson 36941ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36951ca74648SRichard Henderson { 36961ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36971ca74648SRichard Henderson } 36981ca74648SRichard Henderson 36991ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 37001ca74648SRichard Henderson { 37011ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 37021ca74648SRichard Henderson } 37031ca74648SRichard Henderson 37041ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37051ca74648SRichard Henderson { 37061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37071ca74648SRichard Henderson } 37081ca74648SRichard Henderson 37091ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37101ca74648SRichard Henderson { 37111ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37121ca74648SRichard Henderson } 37131ca74648SRichard Henderson 37141ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37151ca74648SRichard Henderson { 37161ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37171ca74648SRichard Henderson } 37181ca74648SRichard Henderson 37191ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37201ca74648SRichard Henderson { 37211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37221ca74648SRichard Henderson } 37231ca74648SRichard Henderson 37241ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37251ca74648SRichard Henderson { 37261ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37271ca74648SRichard Henderson } 37281ca74648SRichard Henderson 37291ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37301ca74648SRichard Henderson { 37311ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37321ca74648SRichard Henderson } 37331ca74648SRichard Henderson 37341ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37351ca74648SRichard Henderson { 37361ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37371ca74648SRichard Henderson } 37381ca74648SRichard Henderson 37391ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37401ca74648SRichard Henderson { 37411ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37421ca74648SRichard Henderson } 37431ca74648SRichard Henderson 37441ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37451ca74648SRichard Henderson { 37461ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37471ca74648SRichard Henderson } 37481ca74648SRichard Henderson 37491ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37501ca74648SRichard Henderson { 37511ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37521ca74648SRichard Henderson } 37531ca74648SRichard Henderson 37541ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37551ca74648SRichard Henderson { 37561ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37571ca74648SRichard Henderson } 37581ca74648SRichard Henderson 37591ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37601ca74648SRichard Henderson { 37611ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37621ca74648SRichard Henderson } 37631ca74648SRichard Henderson 37641ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37651ca74648SRichard Henderson { 37661ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37671ca74648SRichard Henderson } 37681ca74648SRichard Henderson 37691ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37701ca74648SRichard Henderson { 37711ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37721ca74648SRichard Henderson } 37731ca74648SRichard Henderson 37741ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37751ca74648SRichard Henderson { 37761ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37771ca74648SRichard Henderson } 37781ca74648SRichard Henderson 37791ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37801ca74648SRichard Henderson { 37811ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37821ca74648SRichard Henderson } 37831ca74648SRichard Henderson 37841ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37851ca74648SRichard Henderson { 37861ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37871ca74648SRichard Henderson } 37881ca74648SRichard Henderson 37891ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37901ca74648SRichard Henderson { 37911ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37921ca74648SRichard Henderson } 37931ca74648SRichard Henderson 37941ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37951ca74648SRichard Henderson { 37961ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37971ca74648SRichard Henderson } 37981ca74648SRichard Henderson 37991ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 38001ca74648SRichard Henderson { 38011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 38021ca74648SRichard Henderson } 38031ca74648SRichard Henderson 38041ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38051ca74648SRichard Henderson { 38061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38071ca74648SRichard Henderson } 38081ca74648SRichard Henderson 38091ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38101ca74648SRichard Henderson { 38111ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38121ca74648SRichard Henderson } 38131ca74648SRichard Henderson 38141ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38151ca74648SRichard Henderson { 38161ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38171ca74648SRichard Henderson } 38181ca74648SRichard Henderson 38191ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38201ca74648SRichard Henderson { 38211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38221ca74648SRichard Henderson } 38231ca74648SRichard Henderson 38241ca74648SRichard Henderson /* 38251ca74648SRichard Henderson * Float class 2 38261ca74648SRichard Henderson */ 38271ca74648SRichard Henderson 38281ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3829ebe9383cSRichard Henderson { 3830ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3831ebe9383cSRichard Henderson 3832ebe9383cSRichard Henderson nullify_over(ctx); 3833ebe9383cSRichard Henderson 38341ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38351ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 383629dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 383729dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3838ebe9383cSRichard Henderson 3839ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3840ebe9383cSRichard Henderson 38411ca74648SRichard Henderson return nullify_end(ctx); 3842ebe9383cSRichard Henderson } 3843ebe9383cSRichard Henderson 38441ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3845ebe9383cSRichard Henderson { 3846ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3847ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3848ebe9383cSRichard Henderson 3849ebe9383cSRichard Henderson nullify_over(ctx); 3850ebe9383cSRichard Henderson 38511ca74648SRichard Henderson ta = load_frd0(a->r1); 38521ca74648SRichard Henderson tb = load_frd0(a->r2); 385329dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 385429dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3855ebe9383cSRichard Henderson 3856ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3857ebe9383cSRichard Henderson 385831234768SRichard Henderson return nullify_end(ctx); 3859ebe9383cSRichard Henderson } 3860ebe9383cSRichard Henderson 38611ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3862ebe9383cSRichard Henderson { 3863eaa3783bSRichard Henderson TCGv_reg t; 3864ebe9383cSRichard Henderson 3865ebe9383cSRichard Henderson nullify_over(ctx); 3866ebe9383cSRichard Henderson 3867e12c6309SRichard Henderson t = tcg_temp_new(); 3868ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3869ebe9383cSRichard Henderson 38701ca74648SRichard Henderson if (a->y == 1) { 3871ebe9383cSRichard Henderson int mask; 3872ebe9383cSRichard Henderson bool inv = false; 3873ebe9383cSRichard Henderson 38741ca74648SRichard Henderson switch (a->c) { 3875ebe9383cSRichard Henderson case 0: /* simple */ 3876eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3877ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3878ebe9383cSRichard Henderson goto done; 3879ebe9383cSRichard Henderson case 2: /* rej */ 3880ebe9383cSRichard Henderson inv = true; 3881ebe9383cSRichard Henderson /* fallthru */ 3882ebe9383cSRichard Henderson case 1: /* acc */ 3883ebe9383cSRichard Henderson mask = 0x43ff800; 3884ebe9383cSRichard Henderson break; 3885ebe9383cSRichard Henderson case 6: /* rej8 */ 3886ebe9383cSRichard Henderson inv = true; 3887ebe9383cSRichard Henderson /* fallthru */ 3888ebe9383cSRichard Henderson case 5: /* acc8 */ 3889ebe9383cSRichard Henderson mask = 0x43f8000; 3890ebe9383cSRichard Henderson break; 3891ebe9383cSRichard Henderson case 9: /* acc6 */ 3892ebe9383cSRichard Henderson mask = 0x43e0000; 3893ebe9383cSRichard Henderson break; 3894ebe9383cSRichard Henderson case 13: /* acc4 */ 3895ebe9383cSRichard Henderson mask = 0x4380000; 3896ebe9383cSRichard Henderson break; 3897ebe9383cSRichard Henderson case 17: /* acc2 */ 3898ebe9383cSRichard Henderson mask = 0x4200000; 3899ebe9383cSRichard Henderson break; 3900ebe9383cSRichard Henderson default: 39011ca74648SRichard Henderson gen_illegal(ctx); 39021ca74648SRichard Henderson return true; 3903ebe9383cSRichard Henderson } 3904ebe9383cSRichard Henderson if (inv) { 3905d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 3906eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3907ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3908ebe9383cSRichard Henderson } else { 3909eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3910ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3911ebe9383cSRichard Henderson } 39121ca74648SRichard Henderson } else { 39131ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39141ca74648SRichard Henderson 39151ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39161ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39171ca74648SRichard Henderson } 39181ca74648SRichard Henderson 3919ebe9383cSRichard Henderson done: 392031234768SRichard Henderson return nullify_end(ctx); 3921ebe9383cSRichard Henderson } 3922ebe9383cSRichard Henderson 39231ca74648SRichard Henderson /* 39241ca74648SRichard Henderson * Float class 2 39251ca74648SRichard Henderson */ 39261ca74648SRichard Henderson 39271ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3928ebe9383cSRichard Henderson { 39291ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39301ca74648SRichard Henderson } 39311ca74648SRichard Henderson 39321ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39331ca74648SRichard Henderson { 39341ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39351ca74648SRichard Henderson } 39361ca74648SRichard Henderson 39371ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39381ca74648SRichard Henderson { 39391ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39401ca74648SRichard Henderson } 39411ca74648SRichard Henderson 39421ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39431ca74648SRichard Henderson { 39441ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39451ca74648SRichard Henderson } 39461ca74648SRichard Henderson 39471ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39481ca74648SRichard Henderson { 39491ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39501ca74648SRichard Henderson } 39511ca74648SRichard Henderson 39521ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39531ca74648SRichard Henderson { 39541ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39551ca74648SRichard Henderson } 39561ca74648SRichard Henderson 39571ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39581ca74648SRichard Henderson { 39591ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39601ca74648SRichard Henderson } 39611ca74648SRichard Henderson 39621ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39631ca74648SRichard Henderson { 39641ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39651ca74648SRichard Henderson } 39661ca74648SRichard Henderson 39671ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39681ca74648SRichard Henderson { 39691ca74648SRichard Henderson TCGv_i64 x, y; 3970ebe9383cSRichard Henderson 3971ebe9383cSRichard Henderson nullify_over(ctx); 3972ebe9383cSRichard Henderson 39731ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39741ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39751ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39761ca74648SRichard Henderson save_frd(a->t, x); 3977ebe9383cSRichard Henderson 397831234768SRichard Henderson return nullify_end(ctx); 3979ebe9383cSRichard Henderson } 3980ebe9383cSRichard Henderson 3981ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3982ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3983ebe9383cSRichard Henderson { 3984ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3985ebe9383cSRichard Henderson } 3986ebe9383cSRichard Henderson 3987b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3988ebe9383cSRichard Henderson { 3989b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3990b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3991b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3992b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3993b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3994ebe9383cSRichard Henderson 3995ebe9383cSRichard Henderson nullify_over(ctx); 3996ebe9383cSRichard Henderson 3997ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3998ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3999ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4000ebe9383cSRichard Henderson 400131234768SRichard Henderson return nullify_end(ctx); 4002ebe9383cSRichard Henderson } 4003ebe9383cSRichard Henderson 4004b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4005b1e2af57SRichard Henderson { 4006b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4007b1e2af57SRichard Henderson } 4008b1e2af57SRichard Henderson 4009b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4010b1e2af57SRichard Henderson { 4011b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4012b1e2af57SRichard Henderson } 4013b1e2af57SRichard Henderson 4014b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4015b1e2af57SRichard Henderson { 4016b1e2af57SRichard Henderson nullify_over(ctx); 4017b1e2af57SRichard Henderson 4018b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4019b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4020b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4021b1e2af57SRichard Henderson 4022b1e2af57SRichard Henderson return nullify_end(ctx); 4023b1e2af57SRichard Henderson } 4024b1e2af57SRichard Henderson 4025b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4026b1e2af57SRichard Henderson { 4027b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4028b1e2af57SRichard Henderson } 4029b1e2af57SRichard Henderson 4030b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4031b1e2af57SRichard Henderson { 4032b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4033b1e2af57SRichard Henderson } 4034b1e2af57SRichard Henderson 4035c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4036ebe9383cSRichard Henderson { 4037c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4038ebe9383cSRichard Henderson 4039ebe9383cSRichard Henderson nullify_over(ctx); 4040c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4041c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4042c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4043ebe9383cSRichard Henderson 4044c3bad4f8SRichard Henderson if (a->neg) { 4045ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4046ebe9383cSRichard Henderson } else { 4047ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4048ebe9383cSRichard Henderson } 4049ebe9383cSRichard Henderson 4050c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 405131234768SRichard Henderson return nullify_end(ctx); 4052ebe9383cSRichard Henderson } 4053ebe9383cSRichard Henderson 4054c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4055ebe9383cSRichard Henderson { 4056c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4057ebe9383cSRichard Henderson 4058ebe9383cSRichard Henderson nullify_over(ctx); 4059c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4060c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4061c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4062ebe9383cSRichard Henderson 4063c3bad4f8SRichard Henderson if (a->neg) { 4064ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4065ebe9383cSRichard Henderson } else { 4066ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4067ebe9383cSRichard Henderson } 4068ebe9383cSRichard Henderson 4069c3bad4f8SRichard Henderson save_frd(a->t, x); 407031234768SRichard Henderson return nullify_end(ctx); 4071ebe9383cSRichard Henderson } 4072ebe9383cSRichard Henderson 407315da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 407415da177bSSven Schnelle { 4075cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4076cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4077cf6b28d4SHelge Deller if (a->i == 0x100) { 4078cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4079ad75a51eSRichard Henderson nullify_over(ctx); 4080ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4081cf6b28d4SHelge Deller return nullify_end(ctx); 408215da177bSSven Schnelle } 4083ad75a51eSRichard Henderson #endif 4084ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4085ad75a51eSRichard Henderson return true; 4086ad75a51eSRichard Henderson } 408715da177bSSven Schnelle 4088b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 408961766fe9SRichard Henderson { 409051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4091f764718dSRichard Henderson int bound; 409261766fe9SRichard Henderson 409351b061fbSRichard Henderson ctx->cs = cs; 4094494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4095*bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 40963d68ee7bSRichard Henderson 40973d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4098c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 40993d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4100c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4101c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4102217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4103c301f34eSRichard Henderson #else 4104494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4105bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4106bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4107bb67ec32SRichard Henderson : MMU_PHYS_IDX); 41083d68ee7bSRichard Henderson 4109c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4110c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4111c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4112c301f34eSRichard Henderson int32_t diff = cs_base; 4113c301f34eSRichard Henderson 4114c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4115c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4116c301f34eSRichard Henderson #endif 411751b061fbSRichard Henderson ctx->iaoq_n = -1; 4118f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 411961766fe9SRichard Henderson 41203d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41213d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4122b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 412361766fe9SRichard Henderson } 412461766fe9SRichard Henderson 412551b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 412651b061fbSRichard Henderson { 412751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 412861766fe9SRichard Henderson 41293d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 413051b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 413151b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4132494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 413351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 413451b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4135129e9cc3SRichard Henderson } 413651b061fbSRichard Henderson ctx->null_lab = NULL; 413761766fe9SRichard Henderson } 413861766fe9SRichard Henderson 413951b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 414051b061fbSRichard Henderson { 414151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 414251b061fbSRichard Henderson 414351b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 414451b061fbSRichard Henderson } 414551b061fbSRichard Henderson 414651b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 414751b061fbSRichard Henderson { 414851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4149b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 415051b061fbSRichard Henderson DisasJumpType ret; 415151b061fbSRichard Henderson 415251b061fbSRichard Henderson /* Execute one insn. */ 4153ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4154c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 415531234768SRichard Henderson do_page_zero(ctx); 415631234768SRichard Henderson ret = ctx->base.is_jmp; 4157869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4158ba1d0b44SRichard Henderson } else 4159ba1d0b44SRichard Henderson #endif 4160ba1d0b44SRichard Henderson { 416161766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 416261766fe9SRichard Henderson the page permissions for execute. */ 41634e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 416461766fe9SRichard Henderson 416561766fe9SRichard Henderson /* Set up the IA queue for the next insn. 416661766fe9SRichard Henderson This will be overwritten by a branch. */ 416751b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 416851b061fbSRichard Henderson ctx->iaoq_n = -1; 4169e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4170eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 417161766fe9SRichard Henderson } else { 417251b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4173f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 417461766fe9SRichard Henderson } 417561766fe9SRichard Henderson 417651b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 417751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4178869051eaSRichard Henderson ret = DISAS_NEXT; 4179129e9cc3SRichard Henderson } else { 41801a19da0dSRichard Henderson ctx->insn = insn; 418131274b46SRichard Henderson if (!decode(ctx, insn)) { 418231274b46SRichard Henderson gen_illegal(ctx); 418331274b46SRichard Henderson } 418431234768SRichard Henderson ret = ctx->base.is_jmp; 418551b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4186129e9cc3SRichard Henderson } 418761766fe9SRichard Henderson } 418861766fe9SRichard Henderson 41893d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41903d68ee7bSRichard Henderson a priority change within the instruction queue. */ 419151b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4192c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4193c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4194c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4195c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 419651b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 419751b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 419831234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4199129e9cc3SRichard Henderson } else { 420031234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 420161766fe9SRichard Henderson } 4202129e9cc3SRichard Henderson } 420351b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 420451b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4205c301f34eSRichard Henderson ctx->base.pc_next += 4; 420661766fe9SRichard Henderson 4207c5d0aec2SRichard Henderson switch (ret) { 4208c5d0aec2SRichard Henderson case DISAS_NORETURN: 4209c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4210c5d0aec2SRichard Henderson break; 4211c5d0aec2SRichard Henderson 4212c5d0aec2SRichard Henderson case DISAS_NEXT: 4213c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4214c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 421551b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4216eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 421751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4218c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4219c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4220c301f34eSRichard Henderson #endif 422151b061fbSRichard Henderson nullify_save(ctx); 4222c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4223c5d0aec2SRichard Henderson ? DISAS_EXIT 4224c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 422551b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4226eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 422761766fe9SRichard Henderson } 4228c5d0aec2SRichard Henderson break; 4229c5d0aec2SRichard Henderson 4230c5d0aec2SRichard Henderson default: 4231c5d0aec2SRichard Henderson g_assert_not_reached(); 4232c5d0aec2SRichard Henderson } 423361766fe9SRichard Henderson } 423461766fe9SRichard Henderson 423551b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 423651b061fbSRichard Henderson { 423751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4238e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 423951b061fbSRichard Henderson 4240e1b5a5edSRichard Henderson switch (is_jmp) { 4241869051eaSRichard Henderson case DISAS_NORETURN: 424261766fe9SRichard Henderson break; 424351b061fbSRichard Henderson case DISAS_TOO_MANY: 4244869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4245e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 424651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 424751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 424851b061fbSRichard Henderson nullify_save(ctx); 424961766fe9SRichard Henderson /* FALLTHRU */ 4250869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 42518532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42527f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 42538532a14eSRichard Henderson break; 425461766fe9SRichard Henderson } 4255c5d0aec2SRichard Henderson /* FALLTHRU */ 4256c5d0aec2SRichard Henderson case DISAS_EXIT: 4257c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 425861766fe9SRichard Henderson break; 425961766fe9SRichard Henderson default: 426051b061fbSRichard Henderson g_assert_not_reached(); 426161766fe9SRichard Henderson } 426251b061fbSRichard Henderson } 426361766fe9SRichard Henderson 42648eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42658eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 426651b061fbSRichard Henderson { 4267c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 426861766fe9SRichard Henderson 4269ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4270ba1d0b44SRichard Henderson switch (pc) { 42717ad439dfSRichard Henderson case 0x00: 42728eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4273ba1d0b44SRichard Henderson return; 42747ad439dfSRichard Henderson case 0xb0: 42758eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4276ba1d0b44SRichard Henderson return; 42777ad439dfSRichard Henderson case 0xe0: 42788eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4279ba1d0b44SRichard Henderson return; 42807ad439dfSRichard Henderson case 0x100: 42818eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4282ba1d0b44SRichard Henderson return; 42837ad439dfSRichard Henderson } 4284ba1d0b44SRichard Henderson #endif 4285ba1d0b44SRichard Henderson 42868eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 42878eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 428861766fe9SRichard Henderson } 428951b061fbSRichard Henderson 429051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 429151b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 429251b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 429351b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 429451b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 429551b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 429651b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 429751b061fbSRichard Henderson }; 429851b061fbSRichard Henderson 4299597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4300306c8721SRichard Henderson target_ulong pc, void *host_pc) 430151b061fbSRichard Henderson { 430251b061fbSRichard Henderson DisasContext ctx; 4303306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 430461766fe9SRichard Henderson } 4305