161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 260843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32d53106c9SRichard Henderson #define HELPER_H "helper.h" 33d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 34d53106c9SRichard Henderson #undef HELPER_H 35d53106c9SRichard Henderson 36aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 37aac0f603SRichard Henderson #undef tcg_temp_new 38d53106c9SRichard Henderson 3961766fe9SRichard Henderson typedef struct DisasCond { 4061766fe9SRichard Henderson TCGCond c; 416fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4261766fe9SRichard Henderson } DisasCond; 4361766fe9SRichard Henderson 4461766fe9SRichard Henderson typedef struct DisasContext { 45d01a3625SRichard Henderson DisasContextBase base; 4661766fe9SRichard Henderson CPUState *cs; 47f5b5c857SRichard Henderson TCGOp *insn_start; 4861766fe9SRichard Henderson 49c53e401eSRichard Henderson uint64_t iaoq_f; 50c53e401eSRichard Henderson uint64_t iaoq_b; 51c53e401eSRichard Henderson uint64_t iaoq_n; 526fd0c7bcSRichard Henderson TCGv_i64 iaoq_n_var; 5361766fe9SRichard Henderson 5461766fe9SRichard Henderson DisasCond null_cond; 5561766fe9SRichard Henderson TCGLabel *null_lab; 5661766fe9SRichard Henderson 57a4db4a78SRichard Henderson TCGv_i64 zero; 58a4db4a78SRichard Henderson 591a19da0dSRichard Henderson uint32_t insn; 60494737b7SRichard Henderson uint32_t tb_flags; 613d68ee7bSRichard Henderson int mmu_idx; 623d68ee7bSRichard Henderson int privilege; 6361766fe9SRichard Henderson bool psw_n_nonzero; 64bd6243a3SRichard Henderson bool is_pa20; 65217d1a5eSRichard Henderson 66217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 67217d1a5eSRichard Henderson MemOp unalign; 68217d1a5eSRichard Henderson #endif 6961766fe9SRichard Henderson } DisasContext; 7061766fe9SRichard Henderson 71217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 72217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 7317fe594cSRichard Henderson #define MMU_DISABLED(C) false 74217d1a5eSRichard Henderson #else 752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 7617fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 77217d1a5eSRichard Henderson #endif 78217d1a5eSRichard Henderson 79e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 80451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 81e36f27efSRichard Henderson { 82881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 83881d1073SHelge Deller if (ctx->is_pa20) { 84e36f27efSRichard Henderson if (val & PSW_SM_W) { 85881d1073SHelge Deller val |= PSW_W; 86881d1073SHelge Deller } 87881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 88881d1073SHelge Deller } else { 89881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 90e36f27efSRichard Henderson } 91e36f27efSRichard Henderson return val; 92e36f27efSRichard Henderson } 93e36f27efSRichard Henderson 94deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 95451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 96deee69a1SRichard Henderson { 97deee69a1SRichard Henderson return ~val; 98deee69a1SRichard Henderson } 99deee69a1SRichard Henderson 1001cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1011cd012a5SRichard Henderson we use for the final M. */ 102451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1031cd012a5SRichard Henderson { 1041cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1051cd012a5SRichard Henderson } 1061cd012a5SRichard Henderson 107740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 108451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 109740038d7SRichard Henderson { 110740038d7SRichard Henderson return val ? 1 : -1; 111740038d7SRichard Henderson } 112740038d7SRichard Henderson 113451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 114740038d7SRichard Henderson { 115740038d7SRichard Henderson return val ? -1 : 1; 116740038d7SRichard Henderson } 117740038d7SRichard Henderson 118740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 119451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 12001afb7beSRichard Henderson { 12101afb7beSRichard Henderson return val << 2; 12201afb7beSRichard Henderson } 12301afb7beSRichard Henderson 1240588e061SRichard Henderson /* Used for assemble_21. */ 125451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1260588e061SRichard Henderson { 1270588e061SRichard Henderson return val << 11; 1280588e061SRichard Henderson } 1290588e061SRichard Henderson 13072ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 13172ae4f2bSRichard Henderson { 13272ae4f2bSRichard Henderson /* 13372ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 13472ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 13572ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 13672ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 13772ae4f2bSRichard Henderson */ 13872ae4f2bSRichard Henderson return (val ^ 31) + 1; 13972ae4f2bSRichard Henderson } 14072ae4f2bSRichard Henderson 1414768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1424768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1434768c28eSRichard Henderson { 1444768c28eSRichard Henderson /* 1454768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1464768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1474768c28eSRichard Henderson */ 1484768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1494768c28eSRichard Henderson int s = extract32(val, 11, 2); 1504768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1514768c28eSRichard Henderson 1524768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1534768c28eSRichard Henderson i ^= s << 13; 1544768c28eSRichard Henderson } 1554768c28eSRichard Henderson return i; 1564768c28eSRichard Henderson } 1574768c28eSRichard Henderson 15846174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 15946174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 16046174e14SRichard Henderson { 16146174e14SRichard Henderson /* 16246174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 16346174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 16446174e14SRichard Henderson */ 16546174e14SRichard Henderson int im11a = extract32(val, 1, 11); 16646174e14SRichard Henderson int s = extract32(val, 12, 2); 16746174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 16846174e14SRichard Henderson 16946174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 17046174e14SRichard Henderson i ^= s << 13; 17146174e14SRichard Henderson } 17246174e14SRichard Henderson return i; 17346174e14SRichard Henderson } 17446174e14SRichard Henderson 17572bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 17672bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 17772bace2dSRichard Henderson { 17872bace2dSRichard Henderson /* 17972bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 18072bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 18172bace2dSRichard Henderson */ 18272bace2dSRichard Henderson int s = extract32(val, 14, 2); 18372bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 18472bace2dSRichard Henderson 18572bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 18672bace2dSRichard Henderson i ^= s << 13; 18772bace2dSRichard Henderson } 18872bace2dSRichard Henderson return i; 18972bace2dSRichard Henderson } 19072bace2dSRichard Henderson 19172bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 19272bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 19372bace2dSRichard Henderson { 19472bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 19572bace2dSRichard Henderson } 19672bace2dSRichard Henderson 197c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 198c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 199c65c3ee1SRichard Henderson { 200c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 201c65c3ee1SRichard Henderson } 202c65c3ee1SRichard Henderson 20301afb7beSRichard Henderson 20440f9f908SRichard Henderson /* Include the auto-generated decoder. */ 205abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 20640f9f908SRichard Henderson 20761766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 20861766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 209869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 21061766fe9SRichard Henderson 21161766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 21261766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 213869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 21461766fe9SRichard Henderson 215e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 216e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 217e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 218c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 219e1b5a5edSRichard Henderson 22061766fe9SRichard Henderson /* global register indexes */ 2216fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 22233423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 223494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2246fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2256fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 226c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 227c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2286fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2296fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2306fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2316fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2326fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 23361766fe9SRichard Henderson 23461766fe9SRichard Henderson void hppa_translate_init(void) 23561766fe9SRichard Henderson { 23661766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 23761766fe9SRichard Henderson 2386fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 23961766fe9SRichard Henderson static const GlobalVar vars[] = { 24035136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 24161766fe9SRichard Henderson DEF_VAR(psw_n), 24261766fe9SRichard Henderson DEF_VAR(psw_v), 24361766fe9SRichard Henderson DEF_VAR(psw_cb), 24461766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 24561766fe9SRichard Henderson DEF_VAR(iaoq_f), 24661766fe9SRichard Henderson DEF_VAR(iaoq_b), 24761766fe9SRichard Henderson }; 24861766fe9SRichard Henderson 24961766fe9SRichard Henderson #undef DEF_VAR 25061766fe9SRichard Henderson 25161766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 25261766fe9SRichard Henderson static const char gr_names[32][4] = { 25361766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 25461766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 25561766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 25661766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 25761766fe9SRichard Henderson }; 25833423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 259494737b7SRichard Henderson static const char sr_names[5][4] = { 260494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 26133423472SRichard Henderson }; 26261766fe9SRichard Henderson 26361766fe9SRichard Henderson int i; 26461766fe9SRichard Henderson 265f764718dSRichard Henderson cpu_gr[0] = NULL; 26661766fe9SRichard Henderson for (i = 1; i < 32; i++) { 267ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 26861766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 26961766fe9SRichard Henderson gr_names[i]); 27061766fe9SRichard Henderson } 27133423472SRichard Henderson for (i = 0; i < 4; i++) { 272ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 27333423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 27433423472SRichard Henderson sr_names[i]); 27533423472SRichard Henderson } 276ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 277494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 278494737b7SRichard Henderson sr_names[4]); 27961766fe9SRichard Henderson 28061766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 28161766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 282ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 28361766fe9SRichard Henderson } 284c301f34eSRichard Henderson 285ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 286c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 287c301f34eSRichard Henderson "iasq_f"); 288ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 289c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 290c301f34eSRichard Henderson "iasq_b"); 29161766fe9SRichard Henderson } 29261766fe9SRichard Henderson 293f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 294f5b5c857SRichard Henderson { 295f5b5c857SRichard Henderson assert(ctx->insn_start != NULL); 296f5b5c857SRichard Henderson tcg_set_insn_start_param(ctx->insn_start, 2, breg); 297f5b5c857SRichard Henderson ctx->insn_start = NULL; 298f5b5c857SRichard Henderson } 299f5b5c857SRichard Henderson 300129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 301129e9cc3SRichard Henderson { 302f764718dSRichard Henderson return (DisasCond){ 303f764718dSRichard Henderson .c = TCG_COND_NEVER, 304f764718dSRichard Henderson .a0 = NULL, 305f764718dSRichard Henderson .a1 = NULL, 306f764718dSRichard Henderson }; 307129e9cc3SRichard Henderson } 308129e9cc3SRichard Henderson 309df0232feSRichard Henderson static DisasCond cond_make_t(void) 310df0232feSRichard Henderson { 311df0232feSRichard Henderson return (DisasCond){ 312df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 313df0232feSRichard Henderson .a0 = NULL, 314df0232feSRichard Henderson .a1 = NULL, 315df0232feSRichard Henderson }; 316df0232feSRichard Henderson } 317df0232feSRichard Henderson 318129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 319129e9cc3SRichard Henderson { 320f764718dSRichard Henderson return (DisasCond){ 321f764718dSRichard Henderson .c = TCG_COND_NE, 322f764718dSRichard Henderson .a0 = cpu_psw_n, 3236fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 324f764718dSRichard Henderson }; 325129e9cc3SRichard Henderson } 326129e9cc3SRichard Henderson 3276fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 328b47a4a02SSven Schnelle { 329b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3304fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3314fe9533aSRichard Henderson } 3324fe9533aSRichard Henderson 3336fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0) 3344fe9533aSRichard Henderson { 3356fd0c7bcSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_i64(0)); 336b47a4a02SSven Schnelle } 337b47a4a02SSven Schnelle 3386fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0) 339129e9cc3SRichard Henderson { 340aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3416fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 342b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 343129e9cc3SRichard Henderson } 344129e9cc3SRichard Henderson 3456fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 346129e9cc3SRichard Henderson { 347aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 348aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 349129e9cc3SRichard Henderson 3506fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3516fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3524fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 353129e9cc3SRichard Henderson } 354129e9cc3SRichard Henderson 355129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 356129e9cc3SRichard Henderson { 357129e9cc3SRichard Henderson switch (cond->c) { 358129e9cc3SRichard Henderson default: 359f764718dSRichard Henderson cond->a0 = NULL; 360f764718dSRichard Henderson cond->a1 = NULL; 361129e9cc3SRichard Henderson /* fallthru */ 362129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 363129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 364129e9cc3SRichard Henderson break; 365129e9cc3SRichard Henderson case TCG_COND_NEVER: 366129e9cc3SRichard Henderson break; 367129e9cc3SRichard Henderson } 368129e9cc3SRichard Henderson } 369129e9cc3SRichard Henderson 3706fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 37161766fe9SRichard Henderson { 37261766fe9SRichard Henderson if (reg == 0) { 373bc3da3cfSRichard Henderson return ctx->zero; 37461766fe9SRichard Henderson } else { 37561766fe9SRichard Henderson return cpu_gr[reg]; 37661766fe9SRichard Henderson } 37761766fe9SRichard Henderson } 37861766fe9SRichard Henderson 3796fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 38061766fe9SRichard Henderson { 381129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 382aac0f603SRichard Henderson return tcg_temp_new_i64(); 38361766fe9SRichard Henderson } else { 38461766fe9SRichard Henderson return cpu_gr[reg]; 38561766fe9SRichard Henderson } 38661766fe9SRichard Henderson } 38761766fe9SRichard Henderson 3886fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 389129e9cc3SRichard Henderson { 390129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 3916fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 392129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 393129e9cc3SRichard Henderson } else { 3946fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 395129e9cc3SRichard Henderson } 396129e9cc3SRichard Henderson } 397129e9cc3SRichard Henderson 3986fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 399129e9cc3SRichard Henderson { 400129e9cc3SRichard Henderson if (reg != 0) { 401129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 402129e9cc3SRichard Henderson } 403129e9cc3SRichard Henderson } 404129e9cc3SRichard Henderson 405e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 40696d6407fSRichard Henderson # define HI_OFS 0 40796d6407fSRichard Henderson # define LO_OFS 4 40896d6407fSRichard Henderson #else 40996d6407fSRichard Henderson # define HI_OFS 4 41096d6407fSRichard Henderson # define LO_OFS 0 41196d6407fSRichard Henderson #endif 41296d6407fSRichard Henderson 41396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 41496d6407fSRichard Henderson { 41596d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 416ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 41796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 41896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 41996d6407fSRichard Henderson return ret; 42096d6407fSRichard Henderson } 42196d6407fSRichard Henderson 422ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 423ebe9383cSRichard Henderson { 424ebe9383cSRichard Henderson if (rt == 0) { 4250992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4260992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4270992a930SRichard Henderson return ret; 428ebe9383cSRichard Henderson } else { 429ebe9383cSRichard Henderson return load_frw_i32(rt); 430ebe9383cSRichard Henderson } 431ebe9383cSRichard Henderson } 432ebe9383cSRichard Henderson 433ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 434ebe9383cSRichard Henderson { 435ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4360992a930SRichard Henderson if (rt == 0) { 4370992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4380992a930SRichard Henderson } else { 439ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 440ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 441ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 442ebe9383cSRichard Henderson } 4430992a930SRichard Henderson return ret; 444ebe9383cSRichard Henderson } 445ebe9383cSRichard Henderson 44696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 44796d6407fSRichard Henderson { 448ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 44996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 45096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 45196d6407fSRichard Henderson } 45296d6407fSRichard Henderson 45396d6407fSRichard Henderson #undef HI_OFS 45496d6407fSRichard Henderson #undef LO_OFS 45596d6407fSRichard Henderson 45696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 45796d6407fSRichard Henderson { 45896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 459ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 46096d6407fSRichard Henderson return ret; 46196d6407fSRichard Henderson } 46296d6407fSRichard Henderson 463ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 464ebe9383cSRichard Henderson { 465ebe9383cSRichard Henderson if (rt == 0) { 4660992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4670992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4680992a930SRichard Henderson return ret; 469ebe9383cSRichard Henderson } else { 470ebe9383cSRichard Henderson return load_frd(rt); 471ebe9383cSRichard Henderson } 472ebe9383cSRichard Henderson } 473ebe9383cSRichard Henderson 47496d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 47596d6407fSRichard Henderson { 476ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 47796d6407fSRichard Henderson } 47896d6407fSRichard Henderson 47933423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 48033423472SRichard Henderson { 48133423472SRichard Henderson #ifdef CONFIG_USER_ONLY 48233423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 48333423472SRichard Henderson #else 48433423472SRichard Henderson if (reg < 4) { 48533423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 486494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 487494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 48833423472SRichard Henderson } else { 489ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 49033423472SRichard Henderson } 49133423472SRichard Henderson #endif 49233423472SRichard Henderson } 49333423472SRichard Henderson 494129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 495129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 496129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 497129e9cc3SRichard Henderson { 498129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 499129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 500129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 501129e9cc3SRichard Henderson 502129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 503129e9cc3SRichard Henderson 504129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5056e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 506aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5076fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 508129e9cc3SRichard Henderson } 509129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 510129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 511129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 512129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 513129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5146fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 515129e9cc3SRichard Henderson } 516129e9cc3SRichard Henderson 5176fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 518129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 519129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson } 522129e9cc3SRichard Henderson 523129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 524129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 525129e9cc3SRichard Henderson { 526129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 527129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5286fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 529129e9cc3SRichard Henderson } 530129e9cc3SRichard Henderson return; 531129e9cc3SRichard Henderson } 5326e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5336fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 534129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 535129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 536129e9cc3SRichard Henderson } 537129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson 540129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 541129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 542129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 543129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 544129e9cc3SRichard Henderson { 545129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5466fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson } 549129e9cc3SRichard Henderson 550129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 55140f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 55240f9f908SRichard Henderson it may be tail-called from a translate function. */ 55331234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 554129e9cc3SRichard Henderson { 555129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 55631234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 557129e9cc3SRichard Henderson 558f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 559f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 560f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 561f49b3537SRichard Henderson 562129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 563129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 564129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 565129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 56631234768SRichard Henderson return true; 567129e9cc3SRichard Henderson } 568129e9cc3SRichard Henderson ctx->null_lab = NULL; 569129e9cc3SRichard Henderson 570129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 571129e9cc3SRichard Henderson /* The next instruction will be unconditional, 572129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 573129e9cc3SRichard Henderson gen_set_label(null_lab); 574129e9cc3SRichard Henderson } else { 575129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 576129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 577129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 578129e9cc3SRichard Henderson label we have the proper value in place. */ 579129e9cc3SRichard Henderson nullify_save(ctx); 580129e9cc3SRichard Henderson gen_set_label(null_lab); 581129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 582129e9cc3SRichard Henderson } 583869051eaSRichard Henderson if (status == DISAS_NORETURN) { 58431234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 585129e9cc3SRichard Henderson } 58631234768SRichard Henderson return true; 587129e9cc3SRichard Henderson } 588129e9cc3SRichard Henderson 589c53e401eSRichard Henderson static uint64_t gva_offset_mask(DisasContext *ctx) 590698240d1SRichard Henderson { 591698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 592698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 593698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 594698240d1SRichard Henderson } 595698240d1SRichard Henderson 5966fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 5976fd0c7bcSRichard Henderson uint64_t ival, TCGv_i64 vval) 59861766fe9SRichard Henderson { 599c53e401eSRichard Henderson uint64_t mask = gva_offset_mask(ctx); 600f13bf343SRichard Henderson 601f13bf343SRichard Henderson if (ival != -1) { 6026fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, ival & mask); 603f13bf343SRichard Henderson return; 604f13bf343SRichard Henderson } 605f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 606f13bf343SRichard Henderson 607f13bf343SRichard Henderson /* 608f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 609f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 610f13bf343SRichard Henderson */ 611f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 6126fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, vval); 61361766fe9SRichard Henderson } else { 6146fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, vval, mask); 61561766fe9SRichard Henderson } 61661766fe9SRichard Henderson } 61761766fe9SRichard Henderson 618c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 61961766fe9SRichard Henderson { 62061766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 62161766fe9SRichard Henderson } 62261766fe9SRichard Henderson 62361766fe9SRichard Henderson static void gen_excp_1(int exception) 62461766fe9SRichard Henderson { 625ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 62661766fe9SRichard Henderson } 62761766fe9SRichard Henderson 62831234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 62961766fe9SRichard Henderson { 630741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 631741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 632129e9cc3SRichard Henderson nullify_save(ctx); 63361766fe9SRichard Henderson gen_excp_1(exception); 63431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 63561766fe9SRichard Henderson } 63661766fe9SRichard Henderson 63731234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6381a19da0dSRichard Henderson { 63931234768SRichard Henderson nullify_over(ctx); 6406fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 641ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 64231234768SRichard Henderson gen_excp(ctx, exc); 64331234768SRichard Henderson return nullify_end(ctx); 6441a19da0dSRichard Henderson } 6451a19da0dSRichard Henderson 64631234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 64761766fe9SRichard Henderson { 64831234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 64961766fe9SRichard Henderson } 65061766fe9SRichard Henderson 65140f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 65240f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 65340f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 65440f9f908SRichard Henderson #else 655e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 656e1b5a5edSRichard Henderson do { \ 657e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 65831234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 659e1b5a5edSRichard Henderson } \ 660e1b5a5edSRichard Henderson } while (0) 66140f9f908SRichard Henderson #endif 662e1b5a5edSRichard Henderson 663c53e401eSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t dest) 66461766fe9SRichard Henderson { 66557f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 66661766fe9SRichard Henderson } 66761766fe9SRichard Henderson 668129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 669129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 670129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 671129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 672129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 673129e9cc3SRichard Henderson { 674129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 675129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 676129e9cc3SRichard Henderson } 677129e9cc3SRichard Henderson 67861766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 679c53e401eSRichard Henderson uint64_t f, uint64_t b) 68061766fe9SRichard Henderson { 68161766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 68261766fe9SRichard Henderson tcg_gen_goto_tb(which); 683a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 684a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 68507ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 68661766fe9SRichard Henderson } else { 687741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 688741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 6897f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 69061766fe9SRichard Henderson } 69161766fe9SRichard Henderson } 69261766fe9SRichard Henderson 693b47a4a02SSven Schnelle static bool cond_need_sv(int c) 694b47a4a02SSven Schnelle { 695b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 696b47a4a02SSven Schnelle } 697b47a4a02SSven Schnelle 698b47a4a02SSven Schnelle static bool cond_need_cb(int c) 699b47a4a02SSven Schnelle { 700b47a4a02SSven Schnelle return c == 4 || c == 5; 701b47a4a02SSven Schnelle } 702b47a4a02SSven Schnelle 7036fd0c7bcSRichard Henderson /* Need extensions from TCGv_i32 to TCGv_i64. */ 70472ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 70572ca8753SRichard Henderson { 706c53e401eSRichard Henderson return !(ctx->is_pa20 && d); 70772ca8753SRichard Henderson } 70872ca8753SRichard Henderson 709b47a4a02SSven Schnelle /* 710b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 711b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 712b47a4a02SSven Schnelle */ 713b2167459SRichard Henderson 714a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 7156fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 cb_msb, TCGv_i64 sv) 716b2167459SRichard Henderson { 717b2167459SRichard Henderson DisasCond cond; 7186fd0c7bcSRichard Henderson TCGv_i64 tmp; 719b2167459SRichard Henderson 720b2167459SRichard Henderson switch (cf >> 1) { 721b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 722b2167459SRichard Henderson cond = cond_make_f(); 723b2167459SRichard Henderson break; 724b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 725a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 726aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7276fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 728a751eb31SRichard Henderson res = tmp; 729a751eb31SRichard Henderson } 730b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 731b2167459SRichard Henderson break; 732b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 733aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7346fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 735a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 7366fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, tmp); 737a751eb31SRichard Henderson } 738b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 739b2167459SRichard Henderson break; 740b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 741b47a4a02SSven Schnelle /* 742b47a4a02SSven Schnelle * Simplify: 743b47a4a02SSven Schnelle * (N ^ V) | Z 744b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 745b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 746b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 747b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 748b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 749b47a4a02SSven Schnelle */ 750aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7516fd0c7bcSRichard Henderson tcg_gen_eqv_i64(tmp, res, sv); 752a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 7536fd0c7bcSRichard Henderson tcg_gen_sextract_i64(tmp, tmp, 31, 1); 7546fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 7556fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 756a751eb31SRichard Henderson } else { 7576fd0c7bcSRichard Henderson tcg_gen_sari_i64(tmp, tmp, 63); 7586fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 759a751eb31SRichard Henderson } 760b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 761b2167459SRichard Henderson break; 762b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 763a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 764b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 765b2167459SRichard Henderson break; 766b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 767aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7686fd0c7bcSRichard Henderson tcg_gen_neg_i64(tmp, cb_msb); 7696fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 770a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 7716fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 772a751eb31SRichard Henderson } 773b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 774b2167459SRichard Henderson break; 775b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 776a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 777aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7786fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, sv); 779a751eb31SRichard Henderson sv = tmp; 780a751eb31SRichard Henderson } 781b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 782b2167459SRichard Henderson break; 783b2167459SRichard Henderson case 7: /* OD / EV */ 784aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7856fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, res, 1); 786b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 787b2167459SRichard Henderson break; 788b2167459SRichard Henderson default: 789b2167459SRichard Henderson g_assert_not_reached(); 790b2167459SRichard Henderson } 791b2167459SRichard Henderson if (cf & 1) { 792b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 793b2167459SRichard Henderson } 794b2167459SRichard Henderson 795b2167459SRichard Henderson return cond; 796b2167459SRichard Henderson } 797b2167459SRichard Henderson 798b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 799b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 800b2167459SRichard Henderson deleted as unused. */ 801b2167459SRichard Henderson 8024fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 8036fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 8046fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 805b2167459SRichard Henderson { 8064fe9533aSRichard Henderson TCGCond tc; 8074fe9533aSRichard Henderson bool ext_uns; 808b2167459SRichard Henderson 809b2167459SRichard Henderson switch (cf >> 1) { 810b2167459SRichard Henderson case 1: /* = / <> */ 8114fe9533aSRichard Henderson tc = TCG_COND_EQ; 8124fe9533aSRichard Henderson ext_uns = true; 813b2167459SRichard Henderson break; 814b2167459SRichard Henderson case 2: /* < / >= */ 8154fe9533aSRichard Henderson tc = TCG_COND_LT; 8164fe9533aSRichard Henderson ext_uns = false; 817b2167459SRichard Henderson break; 818b2167459SRichard Henderson case 3: /* <= / > */ 8194fe9533aSRichard Henderson tc = TCG_COND_LE; 8204fe9533aSRichard Henderson ext_uns = false; 821b2167459SRichard Henderson break; 822b2167459SRichard Henderson case 4: /* << / >>= */ 8234fe9533aSRichard Henderson tc = TCG_COND_LTU; 8244fe9533aSRichard Henderson ext_uns = true; 825b2167459SRichard Henderson break; 826b2167459SRichard Henderson case 5: /* <<= / >> */ 8274fe9533aSRichard Henderson tc = TCG_COND_LEU; 8284fe9533aSRichard Henderson ext_uns = true; 829b2167459SRichard Henderson break; 830b2167459SRichard Henderson default: 831a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 832b2167459SRichard Henderson } 833b2167459SRichard Henderson 8344fe9533aSRichard Henderson if (cf & 1) { 8354fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8364fe9533aSRichard Henderson } 8374fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 838aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 839aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 8404fe9533aSRichard Henderson 8414fe9533aSRichard Henderson if (ext_uns) { 8426fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 8436fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 8444fe9533aSRichard Henderson } else { 8456fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 8466fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 8474fe9533aSRichard Henderson } 8484fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8494fe9533aSRichard Henderson } 8504fe9533aSRichard Henderson return cond_make(tc, in1, in2); 851b2167459SRichard Henderson } 852b2167459SRichard Henderson 853df0232feSRichard Henderson /* 854df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 855df0232feSRichard Henderson * computed, and use of them is undefined. 856df0232feSRichard Henderson * 857df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 858df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 859df0232feSRichard Henderson * how cases c={2,3} are treated. 860df0232feSRichard Henderson */ 861b2167459SRichard Henderson 862b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 8636fd0c7bcSRichard Henderson TCGv_i64 res) 864b2167459SRichard Henderson { 865b5af8423SRichard Henderson TCGCond tc; 866b5af8423SRichard Henderson bool ext_uns; 867a751eb31SRichard Henderson 868df0232feSRichard Henderson switch (cf) { 869df0232feSRichard Henderson case 0: /* never */ 870df0232feSRichard Henderson case 9: /* undef, C */ 871df0232feSRichard Henderson case 11: /* undef, C & !Z */ 872df0232feSRichard Henderson case 12: /* undef, V */ 873df0232feSRichard Henderson return cond_make_f(); 874df0232feSRichard Henderson 875df0232feSRichard Henderson case 1: /* true */ 876df0232feSRichard Henderson case 8: /* undef, !C */ 877df0232feSRichard Henderson case 10: /* undef, !C | Z */ 878df0232feSRichard Henderson case 13: /* undef, !V */ 879df0232feSRichard Henderson return cond_make_t(); 880df0232feSRichard Henderson 881df0232feSRichard Henderson case 2: /* == */ 882b5af8423SRichard Henderson tc = TCG_COND_EQ; 883b5af8423SRichard Henderson ext_uns = true; 884b5af8423SRichard Henderson break; 885df0232feSRichard Henderson case 3: /* <> */ 886b5af8423SRichard Henderson tc = TCG_COND_NE; 887b5af8423SRichard Henderson ext_uns = true; 888b5af8423SRichard Henderson break; 889df0232feSRichard Henderson case 4: /* < */ 890b5af8423SRichard Henderson tc = TCG_COND_LT; 891b5af8423SRichard Henderson ext_uns = false; 892b5af8423SRichard Henderson break; 893df0232feSRichard Henderson case 5: /* >= */ 894b5af8423SRichard Henderson tc = TCG_COND_GE; 895b5af8423SRichard Henderson ext_uns = false; 896b5af8423SRichard Henderson break; 897df0232feSRichard Henderson case 6: /* <= */ 898b5af8423SRichard Henderson tc = TCG_COND_LE; 899b5af8423SRichard Henderson ext_uns = false; 900b5af8423SRichard Henderson break; 901df0232feSRichard Henderson case 7: /* > */ 902b5af8423SRichard Henderson tc = TCG_COND_GT; 903b5af8423SRichard Henderson ext_uns = false; 904b5af8423SRichard Henderson break; 905df0232feSRichard Henderson 906df0232feSRichard Henderson case 14: /* OD */ 907df0232feSRichard Henderson case 15: /* EV */ 908a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 909df0232feSRichard Henderson 910df0232feSRichard Henderson default: 911df0232feSRichard Henderson g_assert_not_reached(); 912b2167459SRichard Henderson } 913b5af8423SRichard Henderson 914b5af8423SRichard Henderson if (cond_need_ext(ctx, d)) { 915aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 916b5af8423SRichard Henderson 917b5af8423SRichard Henderson if (ext_uns) { 9186fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 919b5af8423SRichard Henderson } else { 9206fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 921b5af8423SRichard Henderson } 922b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 923b5af8423SRichard Henderson } 924b5af8423SRichard Henderson return cond_make_0(tc, res); 925b2167459SRichard Henderson } 926b2167459SRichard Henderson 92798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 92898cd9ca7SRichard Henderson 9294fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9306fd0c7bcSRichard Henderson TCGv_i64 res) 93198cd9ca7SRichard Henderson { 93298cd9ca7SRichard Henderson unsigned c, f; 93398cd9ca7SRichard Henderson 93498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 93598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 93698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 93798cd9ca7SRichard Henderson c = orig & 3; 93898cd9ca7SRichard Henderson if (c == 3) { 93998cd9ca7SRichard Henderson c = 7; 94098cd9ca7SRichard Henderson } 94198cd9ca7SRichard Henderson f = (orig & 4) / 4; 94298cd9ca7SRichard Henderson 943b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 94498cd9ca7SRichard Henderson } 94598cd9ca7SRichard Henderson 946b2167459SRichard Henderson /* Similar, but for unit conditions. */ 947b2167459SRichard Henderson 9486fd0c7bcSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_i64 res, 9496fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 950b2167459SRichard Henderson { 951b2167459SRichard Henderson DisasCond cond; 9526fd0c7bcSRichard Henderson TCGv_i64 tmp, cb = NULL; 953c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 954b2167459SRichard Henderson 955b2167459SRichard Henderson if (cf & 8) { 956b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 957b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 958b2167459SRichard Henderson * leaves us with carry bits spread across two words. 959b2167459SRichard Henderson */ 960aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 961aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 9626fd0c7bcSRichard Henderson tcg_gen_or_i64(cb, in1, in2); 9636fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, in1, in2); 9646fd0c7bcSRichard Henderson tcg_gen_andc_i64(cb, cb, res); 9656fd0c7bcSRichard Henderson tcg_gen_or_i64(cb, cb, tmp); 966b2167459SRichard Henderson } 967b2167459SRichard Henderson 968b2167459SRichard Henderson switch (cf >> 1) { 969b2167459SRichard Henderson case 0: /* never / TR */ 970b2167459SRichard Henderson case 1: /* undefined */ 971b2167459SRichard Henderson case 5: /* undefined */ 972b2167459SRichard Henderson cond = cond_make_f(); 973b2167459SRichard Henderson break; 974b2167459SRichard Henderson 975b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 976b2167459SRichard Henderson /* See hasless(v,1) from 977b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 978b2167459SRichard Henderson */ 979aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 9806fd0c7bcSRichard Henderson tcg_gen_subi_i64(tmp, res, d_repl * 0x01010101u); 9816fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 9826fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80808080u); 983b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 984b2167459SRichard Henderson break; 985b2167459SRichard Henderson 986b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 987aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 9886fd0c7bcSRichard Henderson tcg_gen_subi_i64(tmp, res, d_repl * 0x00010001u); 9896fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 9906fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80008000u); 991b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 992b2167459SRichard Henderson break; 993b2167459SRichard Henderson 994b2167459SRichard Henderson case 4: /* SDC / NDC */ 9956fd0c7bcSRichard Henderson tcg_gen_andi_i64(cb, cb, d_repl * 0x88888888u); 996b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 997b2167459SRichard Henderson break; 998b2167459SRichard Henderson 999b2167459SRichard Henderson case 6: /* SBC / NBC */ 10006fd0c7bcSRichard Henderson tcg_gen_andi_i64(cb, cb, d_repl * 0x80808080u); 1001b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1002b2167459SRichard Henderson break; 1003b2167459SRichard Henderson 1004b2167459SRichard Henderson case 7: /* SHC / NHC */ 10056fd0c7bcSRichard Henderson tcg_gen_andi_i64(cb, cb, d_repl * 0x80008000u); 1006b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1007b2167459SRichard Henderson break; 1008b2167459SRichard Henderson 1009b2167459SRichard Henderson default: 1010b2167459SRichard Henderson g_assert_not_reached(); 1011b2167459SRichard Henderson } 1012b2167459SRichard Henderson if (cf & 1) { 1013b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1014b2167459SRichard Henderson } 1015b2167459SRichard Henderson 1016b2167459SRichard Henderson return cond; 1017b2167459SRichard Henderson } 1018b2167459SRichard Henderson 10196fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 10206fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 102172ca8753SRichard Henderson { 102272ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 1023aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 10246fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 102572ca8753SRichard Henderson return t; 102672ca8753SRichard Henderson } 102772ca8753SRichard Henderson return cb_msb; 102872ca8753SRichard Henderson } 102972ca8753SRichard Henderson 10306fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 103172ca8753SRichard Henderson { 103272ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 103372ca8753SRichard Henderson } 103472ca8753SRichard Henderson 1035b2167459SRichard Henderson /* Compute signed overflow for addition. */ 10366fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 10376fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1038b2167459SRichard Henderson { 1039aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1040aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1041b2167459SRichard Henderson 10426fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10436fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10446fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1045b2167459SRichard Henderson 1046b2167459SRichard Henderson return sv; 1047b2167459SRichard Henderson } 1048b2167459SRichard Henderson 1049b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 10506fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 10516fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1052b2167459SRichard Henderson { 1053aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1054aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1055b2167459SRichard Henderson 10566fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10576fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10586fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1059b2167459SRichard Henderson 1060b2167459SRichard Henderson return sv; 1061b2167459SRichard Henderson } 1062b2167459SRichard Henderson 10636fd0c7bcSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 10646fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1065faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1066b2167459SRichard Henderson { 10676fd0c7bcSRichard Henderson TCGv_i64 dest, cb, cb_msb, cb_cond, sv, tmp; 1068b2167459SRichard Henderson unsigned c = cf >> 1; 1069b2167459SRichard Henderson DisasCond cond; 1070b2167459SRichard Henderson 1071aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1072f764718dSRichard Henderson cb = NULL; 1073f764718dSRichard Henderson cb_msb = NULL; 1074bdcccc17SRichard Henderson cb_cond = NULL; 1075b2167459SRichard Henderson 1076b2167459SRichard Henderson if (shift) { 1077aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 10786fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1079b2167459SRichard Henderson in1 = tmp; 1080b2167459SRichard Henderson } 1081b2167459SRichard Henderson 1082b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1083aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1084aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1085bdcccc17SRichard Henderson 1086a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1087b2167459SRichard Henderson if (is_c) { 10886fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1089a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1090b2167459SRichard Henderson } 10916fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 10926fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1093bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1094bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1095b2167459SRichard Henderson } 1096b2167459SRichard Henderson } else { 10976fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1098b2167459SRichard Henderson if (is_c) { 10996fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1100b2167459SRichard Henderson } 1101b2167459SRichard Henderson } 1102b2167459SRichard Henderson 1103b2167459SRichard Henderson /* Compute signed overflow if required. */ 1104f764718dSRichard Henderson sv = NULL; 1105b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1106b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1107b2167459SRichard Henderson if (is_tsv) { 1108b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1109ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1110b2167459SRichard Henderson } 1111b2167459SRichard Henderson } 1112b2167459SRichard Henderson 1113b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1114a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1115b2167459SRichard Henderson if (is_tc) { 1116aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11176fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1118ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1119b2167459SRichard Henderson } 1120b2167459SRichard Henderson 1121b2167459SRichard Henderson /* Write back the result. */ 1122b2167459SRichard Henderson if (!is_l) { 1123b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1124b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1125b2167459SRichard Henderson } 1126b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1127b2167459SRichard Henderson 1128b2167459SRichard Henderson /* Install the new nullification. */ 1129b2167459SRichard Henderson cond_free(&ctx->null_cond); 1130b2167459SRichard Henderson ctx->null_cond = cond; 1131b2167459SRichard Henderson } 1132b2167459SRichard Henderson 1133faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 11340c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11350c982a28SRichard Henderson { 11366fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11370c982a28SRichard Henderson 11380c982a28SRichard Henderson if (a->cf) { 11390c982a28SRichard Henderson nullify_over(ctx); 11400c982a28SRichard Henderson } 11410c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11420c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1143faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1144faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 11450c982a28SRichard Henderson return nullify_end(ctx); 11460c982a28SRichard Henderson } 11470c982a28SRichard Henderson 11480588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11490588e061SRichard Henderson bool is_tsv, bool is_tc) 11500588e061SRichard Henderson { 11516fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 11520588e061SRichard Henderson 11530588e061SRichard Henderson if (a->cf) { 11540588e061SRichard Henderson nullify_over(ctx); 11550588e061SRichard Henderson } 11566fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 11570588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1158faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1159faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 11600588e061SRichard Henderson return nullify_end(ctx); 11610588e061SRichard Henderson } 11620588e061SRichard Henderson 11636fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 11646fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 116563c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1166b2167459SRichard Henderson { 1167a4db4a78SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb, tmp; 1168b2167459SRichard Henderson unsigned c = cf >> 1; 1169b2167459SRichard Henderson DisasCond cond; 1170b2167459SRichard Henderson 1171aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1172aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1173aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1174b2167459SRichard Henderson 1175b2167459SRichard Henderson if (is_b) { 1176b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 11776fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1178a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1179a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1180a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 11816fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 11826fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1183b2167459SRichard Henderson } else { 1184bdcccc17SRichard Henderson /* 1185bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1186bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1187bdcccc17SRichard Henderson */ 11886fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1189a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 11906fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 11916fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1192b2167459SRichard Henderson } 1193b2167459SRichard Henderson 1194b2167459SRichard Henderson /* Compute signed overflow if required. */ 1195f764718dSRichard Henderson sv = NULL; 1196b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1197b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1198b2167459SRichard Henderson if (is_tsv) { 1199ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1200b2167459SRichard Henderson } 1201b2167459SRichard Henderson } 1202b2167459SRichard Henderson 1203b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1204b2167459SRichard Henderson if (!is_b) { 12054fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1206b2167459SRichard Henderson } else { 1207a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1208b2167459SRichard Henderson } 1209b2167459SRichard Henderson 1210b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1211b2167459SRichard Henderson if (is_tc) { 1212aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 12136fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1214ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1215b2167459SRichard Henderson } 1216b2167459SRichard Henderson 1217b2167459SRichard Henderson /* Write back the result. */ 1218b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1219b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1220b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1221b2167459SRichard Henderson 1222b2167459SRichard Henderson /* Install the new nullification. */ 1223b2167459SRichard Henderson cond_free(&ctx->null_cond); 1224b2167459SRichard Henderson ctx->null_cond = cond; 1225b2167459SRichard Henderson } 1226b2167459SRichard Henderson 122763c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12280c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12290c982a28SRichard Henderson { 12306fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12310c982a28SRichard Henderson 12320c982a28SRichard Henderson if (a->cf) { 12330c982a28SRichard Henderson nullify_over(ctx); 12340c982a28SRichard Henderson } 12350c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12360c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 123763c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12380c982a28SRichard Henderson return nullify_end(ctx); 12390c982a28SRichard Henderson } 12400c982a28SRichard Henderson 12410588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12420588e061SRichard Henderson { 12436fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12440588e061SRichard Henderson 12450588e061SRichard Henderson if (a->cf) { 12460588e061SRichard Henderson nullify_over(ctx); 12470588e061SRichard Henderson } 12486fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12490588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 125063c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 125163c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 12520588e061SRichard Henderson return nullify_end(ctx); 12530588e061SRichard Henderson } 12540588e061SRichard Henderson 12556fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12566fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1257b2167459SRichard Henderson { 12586fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1259b2167459SRichard Henderson DisasCond cond; 1260b2167459SRichard Henderson 1261aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 12626fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1263b2167459SRichard Henderson 1264b2167459SRichard Henderson /* Compute signed overflow if required. */ 1265f764718dSRichard Henderson sv = NULL; 1266b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1267b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1268b2167459SRichard Henderson } 1269b2167459SRichard Henderson 1270b2167459SRichard Henderson /* Form the condition for the compare. */ 12714fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1272b2167459SRichard Henderson 1273b2167459SRichard Henderson /* Clear. */ 12746fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1275b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Install the new nullification. */ 1278b2167459SRichard Henderson cond_free(&ctx->null_cond); 1279b2167459SRichard Henderson ctx->null_cond = cond; 1280b2167459SRichard Henderson } 1281b2167459SRichard Henderson 12826fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12836fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 12846fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1285b2167459SRichard Henderson { 12866fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1287b2167459SRichard Henderson 1288b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1289b2167459SRichard Henderson fn(dest, in1, in2); 1290b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1291b2167459SRichard Henderson 1292b2167459SRichard Henderson /* Install the new nullification. */ 1293b2167459SRichard Henderson cond_free(&ctx->null_cond); 1294b2167459SRichard Henderson if (cf) { 1295b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1296b2167459SRichard Henderson } 1297b2167459SRichard Henderson } 1298b2167459SRichard Henderson 1299fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13006fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 13010c982a28SRichard Henderson { 13026fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13030c982a28SRichard Henderson 13040c982a28SRichard Henderson if (a->cf) { 13050c982a28SRichard Henderson nullify_over(ctx); 13060c982a28SRichard Henderson } 13070c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13080c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1309fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13100c982a28SRichard Henderson return nullify_end(ctx); 13110c982a28SRichard Henderson } 13120c982a28SRichard Henderson 13136fd0c7bcSRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13146fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, bool is_tc, 13156fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1316b2167459SRichard Henderson { 13176fd0c7bcSRichard Henderson TCGv_i64 dest; 1318b2167459SRichard Henderson DisasCond cond; 1319b2167459SRichard Henderson 1320b2167459SRichard Henderson if (cf == 0) { 1321b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1322b2167459SRichard Henderson fn(dest, in1, in2); 1323b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1324b2167459SRichard Henderson cond_free(&ctx->null_cond); 1325b2167459SRichard Henderson } else { 1326aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1327b2167459SRichard Henderson fn(dest, in1, in2); 1328b2167459SRichard Henderson 132959963d8fSRichard Henderson cond = do_unit_cond(cf, d, dest, in1, in2); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson if (is_tc) { 1332aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 13336fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1334ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1335b2167459SRichard Henderson } 1336b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1337b2167459SRichard Henderson 1338b2167459SRichard Henderson cond_free(&ctx->null_cond); 1339b2167459SRichard Henderson ctx->null_cond = cond; 1340b2167459SRichard Henderson } 1341b2167459SRichard Henderson } 1342b2167459SRichard Henderson 134386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13448d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13458d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13468d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13478d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 13486fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 134986f8d05fSRichard Henderson { 135086f8d05fSRichard Henderson TCGv_ptr ptr; 13516fd0c7bcSRichard Henderson TCGv_i64 tmp; 135286f8d05fSRichard Henderson TCGv_i64 spc; 135386f8d05fSRichard Henderson 135486f8d05fSRichard Henderson if (sp != 0) { 13558d6ae7fbSRichard Henderson if (sp < 0) { 13568d6ae7fbSRichard Henderson sp = ~sp; 13578d6ae7fbSRichard Henderson } 13586fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 13598d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13608d6ae7fbSRichard Henderson return spc; 136186f8d05fSRichard Henderson } 1362494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1363494737b7SRichard Henderson return cpu_srH; 1364494737b7SRichard Henderson } 136586f8d05fSRichard Henderson 136686f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1367aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 13686fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 136986f8d05fSRichard Henderson 1370698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 13716fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 13726fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 13736fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 137486f8d05fSRichard Henderson 1375ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 137686f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 137786f8d05fSRichard Henderson 137886f8d05fSRichard Henderson return spc; 137986f8d05fSRichard Henderson } 138086f8d05fSRichard Henderson #endif 138186f8d05fSRichard Henderson 13826fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1383c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 138486f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 138586f8d05fSRichard Henderson { 13866fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 13876fd0c7bcSRichard Henderson TCGv_i64 ofs; 13886fd0c7bcSRichard Henderson TCGv_i64 addr; 138986f8d05fSRichard Henderson 1390f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1391f5b5c857SRichard Henderson 139286f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 139386f8d05fSRichard Henderson if (rx) { 1394aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 13956fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 13966fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 139786f8d05fSRichard Henderson } else if (disp || modify) { 1398aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 13996fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 140086f8d05fSRichard Henderson } else { 140186f8d05fSRichard Henderson ofs = base; 140286f8d05fSRichard Henderson } 140386f8d05fSRichard Henderson 140486f8d05fSRichard Henderson *pofs = ofs; 14056fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 1406d265360fSRichard Henderson tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, gva_offset_mask(ctx)); 1407698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 140886f8d05fSRichard Henderson if (!is_phys) { 1409d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 141086f8d05fSRichard Henderson } 141186f8d05fSRichard Henderson #endif 141286f8d05fSRichard Henderson } 141386f8d05fSRichard Henderson 141496d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 141596d6407fSRichard Henderson * < 0 for pre-modify, 141696d6407fSRichard Henderson * > 0 for post-modify, 141796d6407fSRichard Henderson * = 0 for no base register update. 141896d6407fSRichard Henderson */ 141996d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1420c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 142114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 142296d6407fSRichard Henderson { 14236fd0c7bcSRichard Henderson TCGv_i64 ofs; 14246fd0c7bcSRichard Henderson TCGv_i64 addr; 142596d6407fSRichard Henderson 142696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 142796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 142896d6407fSRichard Henderson 142986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 143017fe594cSRichard Henderson MMU_DISABLED(ctx)); 1431c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 143286f8d05fSRichard Henderson if (modify) { 143386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 143496d6407fSRichard Henderson } 143596d6407fSRichard Henderson } 143696d6407fSRichard Henderson 143796d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1438c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 143914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 144096d6407fSRichard Henderson { 14416fd0c7bcSRichard Henderson TCGv_i64 ofs; 14426fd0c7bcSRichard Henderson TCGv_i64 addr; 144396d6407fSRichard Henderson 144496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144696d6407fSRichard Henderson 144786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 144817fe594cSRichard Henderson MMU_DISABLED(ctx)); 1449217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 145086f8d05fSRichard Henderson if (modify) { 145186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145296d6407fSRichard Henderson } 145396d6407fSRichard Henderson } 145496d6407fSRichard Henderson 145596d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1456c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 145714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 145896d6407fSRichard Henderson { 14596fd0c7bcSRichard Henderson TCGv_i64 ofs; 14606fd0c7bcSRichard Henderson TCGv_i64 addr; 146196d6407fSRichard Henderson 146296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146496d6407fSRichard Henderson 146586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146617fe594cSRichard Henderson MMU_DISABLED(ctx)); 1467217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 146886f8d05fSRichard Henderson if (modify) { 146986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147096d6407fSRichard Henderson } 147196d6407fSRichard Henderson } 147296d6407fSRichard Henderson 147396d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1474c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 147514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147696d6407fSRichard Henderson { 14776fd0c7bcSRichard Henderson TCGv_i64 ofs; 14786fd0c7bcSRichard Henderson TCGv_i64 addr; 147996d6407fSRichard Henderson 148096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148296d6407fSRichard Henderson 148386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148417fe594cSRichard Henderson MMU_DISABLED(ctx)); 1485217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148686f8d05fSRichard Henderson if (modify) { 148786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148896d6407fSRichard Henderson } 148996d6407fSRichard Henderson } 149096d6407fSRichard Henderson 14911cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1492c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 149314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149496d6407fSRichard Henderson { 14956fd0c7bcSRichard Henderson TCGv_i64 dest; 149696d6407fSRichard Henderson 149796d6407fSRichard Henderson nullify_over(ctx); 149896d6407fSRichard Henderson 149996d6407fSRichard Henderson if (modify == 0) { 150096d6407fSRichard Henderson /* No base register update. */ 150196d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 150296d6407fSRichard Henderson } else { 150396d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1504aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 150596d6407fSRichard Henderson } 15066fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 150796d6407fSRichard Henderson save_gpr(ctx, rt, dest); 150896d6407fSRichard Henderson 15091cd012a5SRichard Henderson return nullify_end(ctx); 151096d6407fSRichard Henderson } 151196d6407fSRichard Henderson 1512740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1513c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 151486f8d05fSRichard Henderson unsigned sp, int modify) 151596d6407fSRichard Henderson { 151696d6407fSRichard Henderson TCGv_i32 tmp; 151796d6407fSRichard Henderson 151896d6407fSRichard Henderson nullify_over(ctx); 151996d6407fSRichard Henderson 152096d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 152186f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 152296d6407fSRichard Henderson save_frw_i32(rt, tmp); 152396d6407fSRichard Henderson 152496d6407fSRichard Henderson if (rt == 0) { 1525ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 152696d6407fSRichard Henderson } 152796d6407fSRichard Henderson 1528740038d7SRichard Henderson return nullify_end(ctx); 152996d6407fSRichard Henderson } 153096d6407fSRichard Henderson 1531740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1532740038d7SRichard Henderson { 1533740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1534740038d7SRichard Henderson a->disp, a->sp, a->m); 1535740038d7SRichard Henderson } 1536740038d7SRichard Henderson 1537740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1538c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 153986f8d05fSRichard Henderson unsigned sp, int modify) 154096d6407fSRichard Henderson { 154196d6407fSRichard Henderson TCGv_i64 tmp; 154296d6407fSRichard Henderson 154396d6407fSRichard Henderson nullify_over(ctx); 154496d6407fSRichard Henderson 154596d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1546fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 154796d6407fSRichard Henderson save_frd(rt, tmp); 154896d6407fSRichard Henderson 154996d6407fSRichard Henderson if (rt == 0) { 1550ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 155196d6407fSRichard Henderson } 155296d6407fSRichard Henderson 1553740038d7SRichard Henderson return nullify_end(ctx); 1554740038d7SRichard Henderson } 1555740038d7SRichard Henderson 1556740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1557740038d7SRichard Henderson { 1558740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1559740038d7SRichard Henderson a->disp, a->sp, a->m); 156096d6407fSRichard Henderson } 156196d6407fSRichard Henderson 15621cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1563c53e401eSRichard Henderson int64_t disp, unsigned sp, 156414776ab5STony Nguyen int modify, MemOp mop) 156596d6407fSRichard Henderson { 156696d6407fSRichard Henderson nullify_over(ctx); 15676fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 15681cd012a5SRichard Henderson return nullify_end(ctx); 156996d6407fSRichard Henderson } 157096d6407fSRichard Henderson 1571740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1572c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 157386f8d05fSRichard Henderson unsigned sp, int modify) 157496d6407fSRichard Henderson { 157596d6407fSRichard Henderson TCGv_i32 tmp; 157696d6407fSRichard Henderson 157796d6407fSRichard Henderson nullify_over(ctx); 157896d6407fSRichard Henderson 157996d6407fSRichard Henderson tmp = load_frw_i32(rt); 158086f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158196d6407fSRichard Henderson 1582740038d7SRichard Henderson return nullify_end(ctx); 158396d6407fSRichard Henderson } 158496d6407fSRichard Henderson 1585740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1586740038d7SRichard Henderson { 1587740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1588740038d7SRichard Henderson a->disp, a->sp, a->m); 1589740038d7SRichard Henderson } 1590740038d7SRichard Henderson 1591740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1592c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 159386f8d05fSRichard Henderson unsigned sp, int modify) 159496d6407fSRichard Henderson { 159596d6407fSRichard Henderson TCGv_i64 tmp; 159696d6407fSRichard Henderson 159796d6407fSRichard Henderson nullify_over(ctx); 159896d6407fSRichard Henderson 159996d6407fSRichard Henderson tmp = load_frd(rt); 1600fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 160196d6407fSRichard Henderson 1602740038d7SRichard Henderson return nullify_end(ctx); 1603740038d7SRichard Henderson } 1604740038d7SRichard Henderson 1605740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1606740038d7SRichard Henderson { 1607740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1608740038d7SRichard Henderson a->disp, a->sp, a->m); 160996d6407fSRichard Henderson } 161096d6407fSRichard Henderson 16111ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1612ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1613ebe9383cSRichard Henderson { 1614ebe9383cSRichard Henderson TCGv_i32 tmp; 1615ebe9383cSRichard Henderson 1616ebe9383cSRichard Henderson nullify_over(ctx); 1617ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1618ebe9383cSRichard Henderson 1619ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1620ebe9383cSRichard Henderson 1621ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16221ca74648SRichard Henderson return nullify_end(ctx); 1623ebe9383cSRichard Henderson } 1624ebe9383cSRichard Henderson 16251ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1626ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1627ebe9383cSRichard Henderson { 1628ebe9383cSRichard Henderson TCGv_i32 dst; 1629ebe9383cSRichard Henderson TCGv_i64 src; 1630ebe9383cSRichard Henderson 1631ebe9383cSRichard Henderson nullify_over(ctx); 1632ebe9383cSRichard Henderson src = load_frd(ra); 1633ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1634ebe9383cSRichard Henderson 1635ad75a51eSRichard Henderson func(dst, tcg_env, src); 1636ebe9383cSRichard Henderson 1637ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16381ca74648SRichard Henderson return nullify_end(ctx); 1639ebe9383cSRichard Henderson } 1640ebe9383cSRichard Henderson 16411ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1642ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1643ebe9383cSRichard Henderson { 1644ebe9383cSRichard Henderson TCGv_i64 tmp; 1645ebe9383cSRichard Henderson 1646ebe9383cSRichard Henderson nullify_over(ctx); 1647ebe9383cSRichard Henderson tmp = load_frd0(ra); 1648ebe9383cSRichard Henderson 1649ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1650ebe9383cSRichard Henderson 1651ebe9383cSRichard Henderson save_frd(rt, tmp); 16521ca74648SRichard Henderson return nullify_end(ctx); 1653ebe9383cSRichard Henderson } 1654ebe9383cSRichard Henderson 16551ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1656ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1657ebe9383cSRichard Henderson { 1658ebe9383cSRichard Henderson TCGv_i32 src; 1659ebe9383cSRichard Henderson TCGv_i64 dst; 1660ebe9383cSRichard Henderson 1661ebe9383cSRichard Henderson nullify_over(ctx); 1662ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1663ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1664ebe9383cSRichard Henderson 1665ad75a51eSRichard Henderson func(dst, tcg_env, src); 1666ebe9383cSRichard Henderson 1667ebe9383cSRichard Henderson save_frd(rt, dst); 16681ca74648SRichard Henderson return nullify_end(ctx); 1669ebe9383cSRichard Henderson } 1670ebe9383cSRichard Henderson 16711ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1672ebe9383cSRichard Henderson unsigned ra, unsigned rb, 167331234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1674ebe9383cSRichard Henderson { 1675ebe9383cSRichard Henderson TCGv_i32 a, b; 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson nullify_over(ctx); 1678ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1679ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1680ebe9383cSRichard Henderson 1681ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1682ebe9383cSRichard Henderson 1683ebe9383cSRichard Henderson save_frw_i32(rt, a); 16841ca74648SRichard Henderson return nullify_end(ctx); 1685ebe9383cSRichard Henderson } 1686ebe9383cSRichard Henderson 16871ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1688ebe9383cSRichard Henderson unsigned ra, unsigned rb, 168931234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1690ebe9383cSRichard Henderson { 1691ebe9383cSRichard Henderson TCGv_i64 a, b; 1692ebe9383cSRichard Henderson 1693ebe9383cSRichard Henderson nullify_over(ctx); 1694ebe9383cSRichard Henderson a = load_frd0(ra); 1695ebe9383cSRichard Henderson b = load_frd0(rb); 1696ebe9383cSRichard Henderson 1697ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson save_frd(rt, a); 17001ca74648SRichard Henderson return nullify_end(ctx); 1701ebe9383cSRichard Henderson } 1702ebe9383cSRichard Henderson 170398cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 170498cd9ca7SRichard Henderson have already had nullification handled. */ 1705c53e401eSRichard Henderson static bool do_dbranch(DisasContext *ctx, uint64_t dest, 170698cd9ca7SRichard Henderson unsigned link, bool is_n) 170798cd9ca7SRichard Henderson { 170898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 170998cd9ca7SRichard Henderson if (link != 0) { 1710741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 171198cd9ca7SRichard Henderson } 171298cd9ca7SRichard Henderson ctx->iaoq_n = dest; 171398cd9ca7SRichard Henderson if (is_n) { 171498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 171598cd9ca7SRichard Henderson } 171698cd9ca7SRichard Henderson } else { 171798cd9ca7SRichard Henderson nullify_over(ctx); 171898cd9ca7SRichard Henderson 171998cd9ca7SRichard Henderson if (link != 0) { 1720741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 172198cd9ca7SRichard Henderson } 172298cd9ca7SRichard Henderson 172398cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 172498cd9ca7SRichard Henderson nullify_set(ctx, 0); 172598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 172698cd9ca7SRichard Henderson } else { 172798cd9ca7SRichard Henderson nullify_set(ctx, is_n); 172898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 172998cd9ca7SRichard Henderson } 173098cd9ca7SRichard Henderson 173131234768SRichard Henderson nullify_end(ctx); 173298cd9ca7SRichard Henderson 173398cd9ca7SRichard Henderson nullify_set(ctx, 0); 173498cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 173531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 173698cd9ca7SRichard Henderson } 173701afb7beSRichard Henderson return true; 173898cd9ca7SRichard Henderson } 173998cd9ca7SRichard Henderson 174098cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 174198cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1742c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 174398cd9ca7SRichard Henderson DisasCond *cond) 174498cd9ca7SRichard Henderson { 1745c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 174698cd9ca7SRichard Henderson TCGLabel *taken = NULL; 174798cd9ca7SRichard Henderson TCGCond c = cond->c; 174898cd9ca7SRichard Henderson bool n; 174998cd9ca7SRichard Henderson 175098cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 175198cd9ca7SRichard Henderson 175298cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 175398cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 175401afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 175598cd9ca7SRichard Henderson } 175698cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 175701afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 175898cd9ca7SRichard Henderson } 175998cd9ca7SRichard Henderson 176098cd9ca7SRichard Henderson taken = gen_new_label(); 17616fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 176298cd9ca7SRichard Henderson cond_free(cond); 176398cd9ca7SRichard Henderson 176498cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 176598cd9ca7SRichard Henderson n = is_n && disp < 0; 176698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 176798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1768a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 176998cd9ca7SRichard Henderson } else { 177098cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 177198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 177298cd9ca7SRichard Henderson ctx->null_lab = NULL; 177398cd9ca7SRichard Henderson } 177498cd9ca7SRichard Henderson nullify_set(ctx, n); 1775c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1776c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1777c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 17786fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1779c301f34eSRichard Henderson } 1780a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 178198cd9ca7SRichard Henderson } 178298cd9ca7SRichard Henderson 178398cd9ca7SRichard Henderson gen_set_label(taken); 178498cd9ca7SRichard Henderson 178598cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 178698cd9ca7SRichard Henderson n = is_n && disp >= 0; 178798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 178898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1789a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 179098cd9ca7SRichard Henderson } else { 179198cd9ca7SRichard Henderson nullify_set(ctx, n); 1792a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 179398cd9ca7SRichard Henderson } 179498cd9ca7SRichard Henderson 179598cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 179698cd9ca7SRichard Henderson if (ctx->null_lab) { 179798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 179898cd9ca7SRichard Henderson ctx->null_lab = NULL; 179931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 180098cd9ca7SRichard Henderson } else { 180131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 180298cd9ca7SRichard Henderson } 180301afb7beSRichard Henderson return true; 180498cd9ca7SRichard Henderson } 180598cd9ca7SRichard Henderson 180698cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 180798cd9ca7SRichard Henderson nullification of the branch itself. */ 18086fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest, 180998cd9ca7SRichard Henderson unsigned link, bool is_n) 181098cd9ca7SRichard Henderson { 18116fd0c7bcSRichard Henderson TCGv_i64 a0, a1, next, tmp; 181298cd9ca7SRichard Henderson TCGCond c; 181398cd9ca7SRichard Henderson 181498cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 181598cd9ca7SRichard Henderson 181698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 181798cd9ca7SRichard Henderson if (link != 0) { 1818741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181998cd9ca7SRichard Henderson } 1820aac0f603SRichard Henderson next = tcg_temp_new_i64(); 18216fd0c7bcSRichard Henderson tcg_gen_mov_i64(next, dest); 182298cd9ca7SRichard Henderson if (is_n) { 1823c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1824a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 18256fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, next, 4); 1826a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1827c301f34eSRichard Henderson nullify_set(ctx, 0); 182831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 182901afb7beSRichard Henderson return true; 1830c301f34eSRichard Henderson } 183198cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 183298cd9ca7SRichard Henderson } 1833c301f34eSRichard Henderson ctx->iaoq_n = -1; 1834c301f34eSRichard Henderson ctx->iaoq_n_var = next; 183598cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 183698cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 183798cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18384137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 183998cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 184098cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 184198cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 184298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 184398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 184498cd9ca7SRichard Henderson 184598cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 184698cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 184798cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1848a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1849aac0f603SRichard Henderson next = tcg_temp_new_i64(); 18506fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, dest, 4); 1851a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 185298cd9ca7SRichard Henderson 185398cd9ca7SRichard Henderson nullify_over(ctx); 185498cd9ca7SRichard Henderson if (link != 0) { 18559a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185698cd9ca7SRichard Henderson } 18577f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 185801afb7beSRichard Henderson return nullify_end(ctx); 185998cd9ca7SRichard Henderson } else { 186098cd9ca7SRichard Henderson c = ctx->null_cond.c; 186198cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 186298cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 186398cd9ca7SRichard Henderson 1864aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 1865aac0f603SRichard Henderson next = tcg_temp_new_i64(); 186698cd9ca7SRichard Henderson 1867741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 18686fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, next, a0, a1, tmp, dest); 186998cd9ca7SRichard Henderson ctx->iaoq_n = -1; 187098cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 187198cd9ca7SRichard Henderson 187298cd9ca7SRichard Henderson if (link != 0) { 18736fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 187498cd9ca7SRichard Henderson } 187598cd9ca7SRichard Henderson 187698cd9ca7SRichard Henderson if (is_n) { 187798cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 187898cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 187998cd9ca7SRichard Henderson to the branch. */ 18806fd0c7bcSRichard Henderson tcg_gen_setcond_i64(tcg_invert_cond(c), cpu_psw_n, a0, a1); 188198cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188298cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 188398cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 188498cd9ca7SRichard Henderson } else { 188598cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188698cd9ca7SRichard Henderson } 188798cd9ca7SRichard Henderson } 188801afb7beSRichard Henderson return true; 188998cd9ca7SRichard Henderson } 189098cd9ca7SRichard Henderson 1891660eefe1SRichard Henderson /* Implement 1892660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1893660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1894660eefe1SRichard Henderson * else 1895660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1896660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1897660eefe1SRichard Henderson */ 18986fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1899660eefe1SRichard Henderson { 19006fd0c7bcSRichard Henderson TCGv_i64 dest; 1901660eefe1SRichard Henderson switch (ctx->privilege) { 1902660eefe1SRichard Henderson case 0: 1903660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1904660eefe1SRichard Henderson return offset; 1905660eefe1SRichard Henderson case 3: 1906993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1907aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19086fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1909660eefe1SRichard Henderson break; 1910660eefe1SRichard Henderson default: 1911aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19126fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19136fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 19146fd0c7bcSRichard Henderson tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset); 1915660eefe1SRichard Henderson break; 1916660eefe1SRichard Henderson } 1917660eefe1SRichard Henderson return dest; 1918660eefe1SRichard Henderson } 1919660eefe1SRichard Henderson 1920ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19217ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19227ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19237ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19247ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19257ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19267ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19277ad439dfSRichard Henderson aforementioned BE. */ 192831234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19297ad439dfSRichard Henderson { 19306fd0c7bcSRichard Henderson TCGv_i64 tmp; 1931a0180973SRichard Henderson 19327ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19337ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19348b81968cSMichael Tokarev next insn within the privileged page. */ 19357ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19367ad439dfSRichard Henderson case TCG_COND_NEVER: 19377ad439dfSRichard Henderson break; 19387ad439dfSRichard Henderson case TCG_COND_ALWAYS: 19396fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 19407ad439dfSRichard Henderson goto do_sigill; 19417ad439dfSRichard Henderson default: 19427ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19437ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19447ad439dfSRichard Henderson g_assert_not_reached(); 19457ad439dfSRichard Henderson } 19467ad439dfSRichard Henderson 19477ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19487ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19497ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19507ad439dfSRichard Henderson under such conditions. */ 19517ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19527ad439dfSRichard Henderson goto do_sigill; 19537ad439dfSRichard Henderson } 19547ad439dfSRichard Henderson 1955ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19567ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19572986721dSRichard Henderson gen_excp_1(EXCP_IMP); 195831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 195931234768SRichard Henderson break; 19607ad439dfSRichard Henderson 19617ad439dfSRichard Henderson case 0xb0: /* LWS */ 19627ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 196331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 196431234768SRichard Henderson break; 19657ad439dfSRichard Henderson 19667ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 19676fd0c7bcSRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 1968aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 19696fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_gr[31], 3); 1970a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 19716fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 1972a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 197331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 197431234768SRichard Henderson break; 19757ad439dfSRichard Henderson 19767ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19777ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 197831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 197931234768SRichard Henderson break; 19807ad439dfSRichard Henderson 19817ad439dfSRichard Henderson default: 19827ad439dfSRichard Henderson do_sigill: 19832986721dSRichard Henderson gen_excp_1(EXCP_ILL); 198431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198531234768SRichard Henderson break; 19867ad439dfSRichard Henderson } 19877ad439dfSRichard Henderson } 1988ba1d0b44SRichard Henderson #endif 19897ad439dfSRichard Henderson 1990deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 1991b2167459SRichard Henderson { 1992b2167459SRichard Henderson cond_free(&ctx->null_cond); 199331234768SRichard Henderson return true; 1994b2167459SRichard Henderson } 1995b2167459SRichard Henderson 199640f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 199798a9cb79SRichard Henderson { 199831234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 199998a9cb79SRichard Henderson } 200098a9cb79SRichard Henderson 2001e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 200298a9cb79SRichard Henderson { 200398a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 200498a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 200598a9cb79SRichard Henderson 200698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 200731234768SRichard Henderson return true; 200898a9cb79SRichard Henderson } 200998a9cb79SRichard Henderson 2010c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 201198a9cb79SRichard Henderson { 2012c603e14aSRichard Henderson unsigned rt = a->t; 20136fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, rt); 2014*b5e0b3a5SSven Schnelle tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL); 201598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 201698a9cb79SRichard Henderson 201798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 201831234768SRichard Henderson return true; 201998a9cb79SRichard Henderson } 202098a9cb79SRichard Henderson 2021c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 202298a9cb79SRichard Henderson { 2023c603e14aSRichard Henderson unsigned rt = a->t; 2024c603e14aSRichard Henderson unsigned rs = a->sp; 202533423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 202698a9cb79SRichard Henderson 202733423472SRichard Henderson load_spr(ctx, t0, rs); 202833423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 202933423472SRichard Henderson 2030967662cdSRichard Henderson save_gpr(ctx, rt, t0); 203198a9cb79SRichard Henderson 203298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203331234768SRichard Henderson return true; 203498a9cb79SRichard Henderson } 203598a9cb79SRichard Henderson 2036c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 203798a9cb79SRichard Henderson { 2038c603e14aSRichard Henderson unsigned rt = a->t; 2039c603e14aSRichard Henderson unsigned ctl = a->r; 20406fd0c7bcSRichard Henderson TCGv_i64 tmp; 204198a9cb79SRichard Henderson 204298a9cb79SRichard Henderson switch (ctl) { 204335136a77SRichard Henderson case CR_SAR: 2044c603e14aSRichard Henderson if (a->e == 0) { 204598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 204698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 20476fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 204898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204935136a77SRichard Henderson goto done; 205098a9cb79SRichard Henderson } 205198a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 205235136a77SRichard Henderson goto done; 205335136a77SRichard Henderson case CR_IT: /* Interval Timer */ 205435136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 205535136a77SRichard Henderson nullify_over(ctx); 205698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2057dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 205849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 205931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 206049c29d6cSRichard Henderson } else { 206149c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206249c29d6cSRichard Henderson } 206398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 206431234768SRichard Henderson return nullify_end(ctx); 206598a9cb79SRichard Henderson case 26: 206698a9cb79SRichard Henderson case 27: 206798a9cb79SRichard Henderson break; 206898a9cb79SRichard Henderson default: 206998a9cb79SRichard Henderson /* All other control registers are privileged. */ 207035136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 207135136a77SRichard Henderson break; 207298a9cb79SRichard Henderson } 207398a9cb79SRichard Henderson 2074aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 20756fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 207635136a77SRichard Henderson save_gpr(ctx, rt, tmp); 207735136a77SRichard Henderson 207835136a77SRichard Henderson done: 207998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208031234768SRichard Henderson return true; 208198a9cb79SRichard Henderson } 208298a9cb79SRichard Henderson 2083c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 208433423472SRichard Henderson { 2085c603e14aSRichard Henderson unsigned rr = a->r; 2086c603e14aSRichard Henderson unsigned rs = a->sp; 2087967662cdSRichard Henderson TCGv_i64 tmp; 208833423472SRichard Henderson 208933423472SRichard Henderson if (rs >= 5) { 209033423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209133423472SRichard Henderson } 209233423472SRichard Henderson nullify_over(ctx); 209333423472SRichard Henderson 2094967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2095967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 209633423472SRichard Henderson 209733423472SRichard Henderson if (rs >= 4) { 2098967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2099494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 210033423472SRichard Henderson } else { 2101967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 210233423472SRichard Henderson } 210333423472SRichard Henderson 210431234768SRichard Henderson return nullify_end(ctx); 210533423472SRichard Henderson } 210633423472SRichard Henderson 2107c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 210898a9cb79SRichard Henderson { 2109c603e14aSRichard Henderson unsigned ctl = a->t; 21106fd0c7bcSRichard Henderson TCGv_i64 reg; 21116fd0c7bcSRichard Henderson TCGv_i64 tmp; 211298a9cb79SRichard Henderson 211335136a77SRichard Henderson if (ctl == CR_SAR) { 21144845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2115aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21166fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 211798a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 211898a9cb79SRichard Henderson 211998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212031234768SRichard Henderson return true; 212198a9cb79SRichard Henderson } 212298a9cb79SRichard Henderson 212335136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 212435136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 212535136a77SRichard Henderson 2126c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 212735136a77SRichard Henderson nullify_over(ctx); 21284c34bab0SHelge Deller 21294c34bab0SHelge Deller if (ctx->is_pa20) { 21304845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21314c34bab0SHelge Deller } else { 21324c34bab0SHelge Deller reg = tcg_temp_new_i64(); 21334c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 21344c34bab0SHelge Deller } 21354845f015SSven Schnelle 213635136a77SRichard Henderson switch (ctl) { 213735136a77SRichard Henderson case CR_IT: 2138ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 213935136a77SRichard Henderson break; 21404f5f2548SRichard Henderson case CR_EIRR: 2141ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21424f5f2548SRichard Henderson break; 21434f5f2548SRichard Henderson case CR_EIEM: 2144ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 214531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21464f5f2548SRichard Henderson break; 21474f5f2548SRichard Henderson 214835136a77SRichard Henderson case CR_IIASQ: 214935136a77SRichard Henderson case CR_IIAOQ: 215035136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 215135136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2152aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21536fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 215435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 21556fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 21566fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 215735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 215835136a77SRichard Henderson break; 215935136a77SRichard Henderson 2160d5de20bdSSven Schnelle case CR_PID1: 2161d5de20bdSSven Schnelle case CR_PID2: 2162d5de20bdSSven Schnelle case CR_PID3: 2163d5de20bdSSven Schnelle case CR_PID4: 21646fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2165d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2166ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2167d5de20bdSSven Schnelle #endif 2168d5de20bdSSven Schnelle break; 2169d5de20bdSSven Schnelle 217035136a77SRichard Henderson default: 21716fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 217235136a77SRichard Henderson break; 217335136a77SRichard Henderson } 217431234768SRichard Henderson return nullify_end(ctx); 21754f5f2548SRichard Henderson #endif 217635136a77SRichard Henderson } 217735136a77SRichard Henderson 2178c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 217998a9cb79SRichard Henderson { 2180aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 218198a9cb79SRichard Henderson 21826fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 21836fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 218498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 218598a9cb79SRichard Henderson 218698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218731234768SRichard Henderson return true; 218898a9cb79SRichard Henderson } 218998a9cb79SRichard Henderson 2190e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 219198a9cb79SRichard Henderson { 21926fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 219398a9cb79SRichard Henderson 21942330504cSHelge Deller #ifdef CONFIG_USER_ONLY 21952330504cSHelge Deller /* We don't implement space registers in user mode. */ 21966fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 21972330504cSHelge Deller #else 2198967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2199967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22002330504cSHelge Deller #endif 2201e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 220298a9cb79SRichard Henderson 220398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 220431234768SRichard Henderson return true; 220598a9cb79SRichard Henderson } 220698a9cb79SRichard Henderson 2207e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2208e36f27efSRichard Henderson { 22097b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2210e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22117b2d70a1SHelge Deller #else 22126fd0c7bcSRichard Henderson TCGv_i64 tmp; 2213e1b5a5edSRichard Henderson 22147b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 22157b2d70a1SHelge Deller if (a->i) { 22167b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22177b2d70a1SHelge Deller } 22187b2d70a1SHelge Deller 2219e1b5a5edSRichard Henderson nullify_over(ctx); 2220e1b5a5edSRichard Henderson 2221aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22226fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22236fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2224ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2225e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2226e1b5a5edSRichard Henderson 2227e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 222831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 222931234768SRichard Henderson return nullify_end(ctx); 2230e36f27efSRichard Henderson #endif 2231e1b5a5edSRichard Henderson } 2232e1b5a5edSRichard Henderson 2233e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2234e1b5a5edSRichard Henderson { 2235e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2236e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 22376fd0c7bcSRichard Henderson TCGv_i64 tmp; 2238e1b5a5edSRichard Henderson 2239e1b5a5edSRichard Henderson nullify_over(ctx); 2240e1b5a5edSRichard Henderson 2241aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22426fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22436fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2244ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2245e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2246e1b5a5edSRichard Henderson 2247e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 224831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 224931234768SRichard Henderson return nullify_end(ctx); 2250e36f27efSRichard Henderson #endif 2251e1b5a5edSRichard Henderson } 2252e1b5a5edSRichard Henderson 2253c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2254e1b5a5edSRichard Henderson { 2255e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2256c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 22576fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2258e1b5a5edSRichard Henderson nullify_over(ctx); 2259e1b5a5edSRichard Henderson 2260c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2261aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2262ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2263e1b5a5edSRichard Henderson 2264e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 226531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 226631234768SRichard Henderson return nullify_end(ctx); 2267c603e14aSRichard Henderson #endif 2268e1b5a5edSRichard Henderson } 2269f49b3537SRichard Henderson 2270e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2271f49b3537SRichard Henderson { 2272f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2273e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2274f49b3537SRichard Henderson nullify_over(ctx); 2275f49b3537SRichard Henderson 2276e36f27efSRichard Henderson if (rfi_r) { 2277ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2278f49b3537SRichard Henderson } else { 2279ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2280f49b3537SRichard Henderson } 228131234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 228207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 228331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2284f49b3537SRichard Henderson 228531234768SRichard Henderson return nullify_end(ctx); 2286e36f27efSRichard Henderson #endif 2287f49b3537SRichard Henderson } 22886210db05SHelge Deller 2289e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2290e36f27efSRichard Henderson { 2291e36f27efSRichard Henderson return do_rfi(ctx, false); 2292e36f27efSRichard Henderson } 2293e36f27efSRichard Henderson 2294e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2295e36f27efSRichard Henderson { 2296e36f27efSRichard Henderson return do_rfi(ctx, true); 2297e36f27efSRichard Henderson } 2298e36f27efSRichard Henderson 229996927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23006210db05SHelge Deller { 23016210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 230296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23036210db05SHelge Deller nullify_over(ctx); 2304ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 230531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 230631234768SRichard Henderson return nullify_end(ctx); 230796927adbSRichard Henderson #endif 23086210db05SHelge Deller } 230996927adbSRichard Henderson 231096927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 231196927adbSRichard Henderson { 231296927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 231396927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 231496927adbSRichard Henderson nullify_over(ctx); 2315ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 231696927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 231796927adbSRichard Henderson return nullify_end(ctx); 231896927adbSRichard Henderson #endif 231996927adbSRichard Henderson } 2320e1b5a5edSRichard Henderson 23214a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23224a4554c6SHelge Deller { 23234a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23244a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23254a4554c6SHelge Deller nullify_over(ctx); 2326ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23274a4554c6SHelge Deller return nullify_end(ctx); 23284a4554c6SHelge Deller #endif 23294a4554c6SHelge Deller } 23304a4554c6SHelge Deller 2331deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 233298a9cb79SRichard Henderson { 2333deee69a1SRichard Henderson if (a->m) { 23346fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 23356fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 23366fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 233798a9cb79SRichard Henderson 233898a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 23396fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2340deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2341deee69a1SRichard Henderson } 234298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 234331234768SRichard Henderson return true; 234498a9cb79SRichard Henderson } 234598a9cb79SRichard Henderson 2346ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2347ad1fdacdSSven Schnelle { 2348ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2349ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2350ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2351ad1fdacdSSven Schnelle } 2352ad1fdacdSSven Schnelle 2353deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 235498a9cb79SRichard Henderson { 23556fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2356eed14219SRichard Henderson TCGv_i32 level, want; 23576fd0c7bcSRichard Henderson TCGv_i64 addr; 235898a9cb79SRichard Henderson 235998a9cb79SRichard Henderson nullify_over(ctx); 236098a9cb79SRichard Henderson 2361deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2362deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2363eed14219SRichard Henderson 2364deee69a1SRichard Henderson if (a->imm) { 2365e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 236698a9cb79SRichard Henderson } else { 2367eed14219SRichard Henderson level = tcg_temp_new_i32(); 23686fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2369eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 237098a9cb79SRichard Henderson } 237129dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2372eed14219SRichard Henderson 2373ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2374eed14219SRichard Henderson 2375deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 237631234768SRichard Henderson return nullify_end(ctx); 237798a9cb79SRichard Henderson } 237898a9cb79SRichard Henderson 2379deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 23808d6ae7fbSRichard Henderson { 23818577f354SRichard Henderson if (ctx->is_pa20) { 23828577f354SRichard Henderson return false; 23838577f354SRichard Henderson } 2384deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2385deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 23866fd0c7bcSRichard Henderson TCGv_i64 addr; 23876fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 23888d6ae7fbSRichard Henderson 23898d6ae7fbSRichard Henderson nullify_over(ctx); 23908d6ae7fbSRichard Henderson 2391deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2392deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2393deee69a1SRichard Henderson if (a->addr) { 23948577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 23958d6ae7fbSRichard Henderson } else { 23968577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 23978d6ae7fbSRichard Henderson } 23988d6ae7fbSRichard Henderson 239932dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 240032dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 240131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 240231234768SRichard Henderson } 240331234768SRichard Henderson return nullify_end(ctx); 2404deee69a1SRichard Henderson #endif 24058d6ae7fbSRichard Henderson } 240663300a00SRichard Henderson 2407eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 240863300a00SRichard Henderson { 2409deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2410deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24116fd0c7bcSRichard Henderson TCGv_i64 addr; 24126fd0c7bcSRichard Henderson TCGv_i64 ofs; 241363300a00SRichard Henderson 241463300a00SRichard Henderson nullify_over(ctx); 241563300a00SRichard Henderson 2416deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2417eb25d10fSHelge Deller 2418eb25d10fSHelge Deller /* 2419eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2420eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2421eb25d10fSHelge Deller */ 2422eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2423eb25d10fSHelge Deller if (ctx->is_pa20) { 2424eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 242563300a00SRichard Henderson } 2426eb25d10fSHelge Deller 2427eb25d10fSHelge Deller if (local) { 2428eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 242963300a00SRichard Henderson } else { 2430ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 243163300a00SRichard Henderson } 243263300a00SRichard Henderson 2433eb25d10fSHelge Deller if (a->m) { 2434eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2435eb25d10fSHelge Deller } 2436eb25d10fSHelge Deller 2437eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2438eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2439eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2440eb25d10fSHelge Deller } 2441eb25d10fSHelge Deller return nullify_end(ctx); 2442eb25d10fSHelge Deller #endif 2443eb25d10fSHelge Deller } 2444eb25d10fSHelge Deller 2445eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2446eb25d10fSHelge Deller { 2447eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2448eb25d10fSHelge Deller } 2449eb25d10fSHelge Deller 2450eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2451eb25d10fSHelge Deller { 2452eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2453eb25d10fSHelge Deller } 2454eb25d10fSHelge Deller 2455eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2456eb25d10fSHelge Deller { 2457eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2458eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2459eb25d10fSHelge Deller nullify_over(ctx); 2460eb25d10fSHelge Deller 2461eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2462eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2463eb25d10fSHelge Deller 246463300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 246532dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 246631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 246731234768SRichard Henderson } 246831234768SRichard Henderson return nullify_end(ctx); 2469deee69a1SRichard Henderson #endif 247063300a00SRichard Henderson } 24712dfcca9fSRichard Henderson 24726797c315SNick Hudson /* 24736797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24746797c315SNick Hudson * See 24756797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24766797c315SNick Hudson * page 13-9 (195/206) 24776797c315SNick Hudson */ 24786797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24796797c315SNick Hudson { 24808577f354SRichard Henderson if (ctx->is_pa20) { 24818577f354SRichard Henderson return false; 24828577f354SRichard Henderson } 24836797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24846797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24856fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 24866fd0c7bcSRichard Henderson TCGv_i64 reg; 24876797c315SNick Hudson 24886797c315SNick Hudson nullify_over(ctx); 24896797c315SNick Hudson 24906797c315SNick Hudson /* 24916797c315SNick Hudson * FIXME: 24926797c315SNick Hudson * if (not (pcxl or pcxl2)) 24936797c315SNick Hudson * return gen_illegal(ctx); 24946797c315SNick Hudson */ 24956797c315SNick Hudson 24966fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 24976fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 24986fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 24996797c315SNick Hudson 2500ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25016797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25026797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2503ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25046797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25056797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25066797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2507d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 25086797c315SNick Hudson 25096797c315SNick Hudson reg = load_gpr(ctx, a->r); 25106797c315SNick Hudson if (a->addr) { 25118577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25126797c315SNick Hudson } else { 25138577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25146797c315SNick Hudson } 25156797c315SNick Hudson 25166797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25176797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25186797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25196797c315SNick Hudson } 25206797c315SNick Hudson return nullify_end(ctx); 25216797c315SNick Hudson #endif 25226797c315SNick Hudson } 25236797c315SNick Hudson 25248577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 25258577f354SRichard Henderson { 25268577f354SRichard Henderson if (!ctx->is_pa20) { 25278577f354SRichard Henderson return false; 25288577f354SRichard Henderson } 25298577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25308577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 25318577f354SRichard Henderson nullify_over(ctx); 25328577f354SRichard Henderson { 25338577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 25348577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 25358577f354SRichard Henderson 25368577f354SRichard Henderson if (a->data) { 25378577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 25388577f354SRichard Henderson } else { 25398577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 25408577f354SRichard Henderson } 25418577f354SRichard Henderson } 25428577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 25438577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 25448577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25458577f354SRichard Henderson } 25468577f354SRichard Henderson return nullify_end(ctx); 25478577f354SRichard Henderson #endif 25488577f354SRichard Henderson } 25498577f354SRichard Henderson 2550deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25512dfcca9fSRichard Henderson { 2552deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2553deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25546fd0c7bcSRichard Henderson TCGv_i64 vaddr; 25556fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 25562dfcca9fSRichard Henderson 25572dfcca9fSRichard Henderson nullify_over(ctx); 25582dfcca9fSRichard Henderson 2559deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25602dfcca9fSRichard Henderson 2561aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2562ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25632dfcca9fSRichard Henderson 25642dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2565deee69a1SRichard Henderson if (a->m) { 2566deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25672dfcca9fSRichard Henderson } 2568deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25692dfcca9fSRichard Henderson 257031234768SRichard Henderson return nullify_end(ctx); 2571deee69a1SRichard Henderson #endif 25722dfcca9fSRichard Henderson } 257343a97b81SRichard Henderson 2574deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 257543a97b81SRichard Henderson { 257643a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 257743a97b81SRichard Henderson 257843a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 257943a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 258043a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 258143a97b81SRichard Henderson since the entire address space is coherent. */ 2582a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 258343a97b81SRichard Henderson 258431234768SRichard Henderson cond_free(&ctx->null_cond); 258531234768SRichard Henderson return true; 258643a97b81SRichard Henderson } 258798a9cb79SRichard Henderson 2588faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2589b2167459SRichard Henderson { 25900c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2591b2167459SRichard Henderson } 2592b2167459SRichard Henderson 2593faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2594b2167459SRichard Henderson { 25950c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2596b2167459SRichard Henderson } 2597b2167459SRichard Henderson 2598faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2599b2167459SRichard Henderson { 26000c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2601b2167459SRichard Henderson } 2602b2167459SRichard Henderson 2603faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2604b2167459SRichard Henderson { 26050c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26060c982a28SRichard Henderson } 2607b2167459SRichard Henderson 2608faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 26090c982a28SRichard Henderson { 26100c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26110c982a28SRichard Henderson } 26120c982a28SRichard Henderson 261363c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 26140c982a28SRichard Henderson { 26150c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26160c982a28SRichard Henderson } 26170c982a28SRichard Henderson 261863c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26190c982a28SRichard Henderson { 26200c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26210c982a28SRichard Henderson } 26220c982a28SRichard Henderson 262363c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26240c982a28SRichard Henderson { 26250c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26260c982a28SRichard Henderson } 26270c982a28SRichard Henderson 262863c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26290c982a28SRichard Henderson { 26300c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26310c982a28SRichard Henderson } 26320c982a28SRichard Henderson 263363c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 26340c982a28SRichard Henderson { 26350c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26360c982a28SRichard Henderson } 26370c982a28SRichard Henderson 263863c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26390c982a28SRichard Henderson { 26400c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26410c982a28SRichard Henderson } 26420c982a28SRichard Henderson 2643fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 26440c982a28SRichard Henderson { 26456fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 26460c982a28SRichard Henderson } 26470c982a28SRichard Henderson 2648fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 26490c982a28SRichard Henderson { 26506fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 26510c982a28SRichard Henderson } 26520c982a28SRichard Henderson 2653fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 26540c982a28SRichard Henderson { 26550c982a28SRichard Henderson if (a->cf == 0) { 26560c982a28SRichard Henderson unsigned r2 = a->r2; 26570c982a28SRichard Henderson unsigned r1 = a->r1; 26580c982a28SRichard Henderson unsigned rt = a->t; 26590c982a28SRichard Henderson 26607aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26617aee8189SRichard Henderson cond_free(&ctx->null_cond); 26627aee8189SRichard Henderson return true; 26637aee8189SRichard Henderson } 26647aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2665b2167459SRichard Henderson if (r1 == 0) { 26666fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 26676fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2668b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2669b2167459SRichard Henderson } else { 2670b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2671b2167459SRichard Henderson } 2672b2167459SRichard Henderson cond_free(&ctx->null_cond); 267331234768SRichard Henderson return true; 2674b2167459SRichard Henderson } 26757aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26767aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26777aee8189SRichard Henderson * 26787aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26797aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26807aee8189SRichard Henderson * currently implemented as idle. 26817aee8189SRichard Henderson */ 26827aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26837aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26847aee8189SRichard Henderson until the next timer interrupt. */ 26857aee8189SRichard Henderson nullify_over(ctx); 26867aee8189SRichard Henderson 26877aee8189SRichard Henderson /* Advance the instruction queue. */ 2688741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2689741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26907aee8189SRichard Henderson nullify_set(ctx, 0); 26917aee8189SRichard Henderson 26927aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2693ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 269429dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26957aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26967aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26977aee8189SRichard Henderson 26987aee8189SRichard Henderson return nullify_end(ctx); 26997aee8189SRichard Henderson } 27007aee8189SRichard Henderson #endif 27017aee8189SRichard Henderson } 27026fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 27037aee8189SRichard Henderson } 2704b2167459SRichard Henderson 2705fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2706b2167459SRichard Henderson { 27076fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 27080c982a28SRichard Henderson } 27090c982a28SRichard Henderson 2710345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27110c982a28SRichard Henderson { 27126fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2713b2167459SRichard Henderson 27140c982a28SRichard Henderson if (a->cf) { 2715b2167459SRichard Henderson nullify_over(ctx); 2716b2167459SRichard Henderson } 27170c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27180c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2719345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 272031234768SRichard Henderson return nullify_end(ctx); 2721b2167459SRichard Henderson } 2722b2167459SRichard Henderson 2723af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2724b2167459SRichard Henderson { 27256fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2726b2167459SRichard Henderson 27270c982a28SRichard Henderson if (a->cf) { 2728b2167459SRichard Henderson nullify_over(ctx); 2729b2167459SRichard Henderson } 27300c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27310c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27326fd0c7bcSRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_i64); 273331234768SRichard Henderson return nullify_end(ctx); 2734b2167459SRichard Henderson } 2735b2167459SRichard Henderson 2736af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2737b2167459SRichard Henderson { 27386fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2739b2167459SRichard Henderson 27400c982a28SRichard Henderson if (a->cf) { 2741b2167459SRichard Henderson nullify_over(ctx); 2742b2167459SRichard Henderson } 27430c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27440c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2745aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 27466fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 27476fd0c7bcSRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_i64); 274831234768SRichard Henderson return nullify_end(ctx); 2749b2167459SRichard Henderson } 2750b2167459SRichard Henderson 2751af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2752b2167459SRichard Henderson { 27530c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27540c982a28SRichard Henderson } 27550c982a28SRichard Henderson 2756af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27570c982a28SRichard Henderson { 27580c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27590c982a28SRichard Henderson } 27600c982a28SRichard Henderson 2761af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 27620c982a28SRichard Henderson { 27636fd0c7bcSRichard Henderson TCGv_i64 tmp; 2764b2167459SRichard Henderson 2765b2167459SRichard Henderson nullify_over(ctx); 2766b2167459SRichard Henderson 2767aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 27686fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, cpu_psw_cb, 3); 2769b2167459SRichard Henderson if (!is_i) { 27706fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2771b2167459SRichard Henderson } 27726fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 27736fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 2774af240753SRichard Henderson do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false, 27756fd0c7bcSRichard Henderson is_i ? tcg_gen_add_i64 : tcg_gen_sub_i64); 277631234768SRichard Henderson return nullify_end(ctx); 2777b2167459SRichard Henderson } 2778b2167459SRichard Henderson 2779af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2780b2167459SRichard Henderson { 27810c982a28SRichard Henderson return do_dcor(ctx, a, false); 27820c982a28SRichard Henderson } 27830c982a28SRichard Henderson 2784af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 27850c982a28SRichard Henderson { 27860c982a28SRichard Henderson return do_dcor(ctx, a, true); 27870c982a28SRichard Henderson } 27880c982a28SRichard Henderson 27890c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27900c982a28SRichard Henderson { 2791a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 27926fd0c7bcSRichard Henderson TCGv_i64 cout; 2793b2167459SRichard Henderson 2794b2167459SRichard Henderson nullify_over(ctx); 2795b2167459SRichard Henderson 27960c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27970c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2798b2167459SRichard Henderson 2799aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2800aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2801aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2802aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2803b2167459SRichard Henderson 2804b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 28056fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 28066fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2807b2167459SRichard Henderson 280872ca8753SRichard Henderson /* 280972ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 281072ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 281172ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 281272ca8753SRichard Henderson * proper inputs to the addition without movcond. 281372ca8753SRichard Henderson */ 28146fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 28156fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 28166fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 281772ca8753SRichard Henderson 2818a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2819a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2820a4db4a78SRichard Henderson addc, ctx->zero); 2821b2167459SRichard Henderson 2822b2167459SRichard Henderson /* Write back the result register. */ 28230c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2824b2167459SRichard Henderson 2825b2167459SRichard Henderson /* Write back PSW[CB]. */ 28266fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 28276fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2828b2167459SRichard Henderson 2829b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 283072ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 28316fd0c7bcSRichard Henderson tcg_gen_neg_i64(cpu_psw_v, cout); 28326fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2833b2167459SRichard Henderson 2834b2167459SRichard Henderson /* Install the new nullification. */ 28350c982a28SRichard Henderson if (a->cf) { 28366fd0c7bcSRichard Henderson TCGv_i64 sv = NULL; 2837b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2838b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2839b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2840b2167459SRichard Henderson } 2841a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2842b2167459SRichard Henderson } 2843b2167459SRichard Henderson 284431234768SRichard Henderson return nullify_end(ctx); 2845b2167459SRichard Henderson } 2846b2167459SRichard Henderson 28470588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2848b2167459SRichard Henderson { 28490588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28500588e061SRichard Henderson } 28510588e061SRichard Henderson 28520588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28530588e061SRichard Henderson { 28540588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28550588e061SRichard Henderson } 28560588e061SRichard Henderson 28570588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28580588e061SRichard Henderson { 28590588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28600588e061SRichard Henderson } 28610588e061SRichard Henderson 28620588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28630588e061SRichard Henderson { 28640588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28650588e061SRichard Henderson } 28660588e061SRichard Henderson 28670588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28680588e061SRichard Henderson { 28690588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28700588e061SRichard Henderson } 28710588e061SRichard Henderson 28720588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28730588e061SRichard Henderson { 28740588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28750588e061SRichard Henderson } 28760588e061SRichard Henderson 2877345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 28780588e061SRichard Henderson { 28796fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 2880b2167459SRichard Henderson 28810588e061SRichard Henderson if (a->cf) { 2882b2167459SRichard Henderson nullify_over(ctx); 2883b2167459SRichard Henderson } 2884b2167459SRichard Henderson 28856fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 28860588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2887345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2888b2167459SRichard Henderson 288931234768SRichard Henderson return nullify_end(ctx); 2890b2167459SRichard Henderson } 2891b2167459SRichard Henderson 28920843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 28930843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 28940843563fSRichard Henderson { 28950843563fSRichard Henderson TCGv_i64 r1, r2, dest; 28960843563fSRichard Henderson 28970843563fSRichard Henderson if (!ctx->is_pa20) { 28980843563fSRichard Henderson return false; 28990843563fSRichard Henderson } 29000843563fSRichard Henderson 29010843563fSRichard Henderson nullify_over(ctx); 29020843563fSRichard Henderson 29030843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 29040843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 29050843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 29060843563fSRichard Henderson 29070843563fSRichard Henderson fn(dest, r1, r2); 29080843563fSRichard Henderson save_gpr(ctx, a->t, dest); 29090843563fSRichard Henderson 29100843563fSRichard Henderson return nullify_end(ctx); 29110843563fSRichard Henderson } 29120843563fSRichard Henderson 2913151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 2914151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 2915151f309bSRichard Henderson { 2916151f309bSRichard Henderson TCGv_i64 r, dest; 2917151f309bSRichard Henderson 2918151f309bSRichard Henderson if (!ctx->is_pa20) { 2919151f309bSRichard Henderson return false; 2920151f309bSRichard Henderson } 2921151f309bSRichard Henderson 2922151f309bSRichard Henderson nullify_over(ctx); 2923151f309bSRichard Henderson 2924151f309bSRichard Henderson r = load_gpr(ctx, a->r); 2925151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 2926151f309bSRichard Henderson 2927151f309bSRichard Henderson fn(dest, r, a->i); 2928151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 2929151f309bSRichard Henderson 2930151f309bSRichard Henderson return nullify_end(ctx); 2931151f309bSRichard Henderson } 2932151f309bSRichard Henderson 29333bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 29343bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 29353bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 29363bbb8e48SRichard Henderson { 29373bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 29383bbb8e48SRichard Henderson 29393bbb8e48SRichard Henderson if (!ctx->is_pa20) { 29403bbb8e48SRichard Henderson return false; 29413bbb8e48SRichard Henderson } 29423bbb8e48SRichard Henderson 29433bbb8e48SRichard Henderson nullify_over(ctx); 29443bbb8e48SRichard Henderson 29453bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 29463bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 29473bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 29483bbb8e48SRichard Henderson 29493bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 29503bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 29513bbb8e48SRichard Henderson 29523bbb8e48SRichard Henderson return nullify_end(ctx); 29533bbb8e48SRichard Henderson } 29543bbb8e48SRichard Henderson 29550843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 29560843563fSRichard Henderson { 29570843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 29580843563fSRichard Henderson } 29590843563fSRichard Henderson 29600843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 29610843563fSRichard Henderson { 29620843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 29630843563fSRichard Henderson } 29640843563fSRichard Henderson 29650843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 29660843563fSRichard Henderson { 29670843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 29680843563fSRichard Henderson } 29690843563fSRichard Henderson 29701b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 29711b3cb7c8SRichard Henderson { 29721b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 29731b3cb7c8SRichard Henderson } 29741b3cb7c8SRichard Henderson 2975151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 2976151f309bSRichard Henderson { 2977151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 2978151f309bSRichard Henderson } 2979151f309bSRichard Henderson 2980151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 2981151f309bSRichard Henderson { 2982151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 2983151f309bSRichard Henderson } 2984151f309bSRichard Henderson 2985151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 2986151f309bSRichard Henderson { 2987151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 2988151f309bSRichard Henderson } 2989151f309bSRichard Henderson 29903bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 29913bbb8e48SRichard Henderson { 29923bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 29933bbb8e48SRichard Henderson } 29943bbb8e48SRichard Henderson 29953bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 29963bbb8e48SRichard Henderson { 29973bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 29983bbb8e48SRichard Henderson } 29993bbb8e48SRichard Henderson 300010c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 300110c9e58dSRichard Henderson { 300210c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 300310c9e58dSRichard Henderson } 300410c9e58dSRichard Henderson 300510c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 300610c9e58dSRichard Henderson { 300710c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 300810c9e58dSRichard Henderson } 300910c9e58dSRichard Henderson 301010c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 301110c9e58dSRichard Henderson { 301210c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 301310c9e58dSRichard Henderson } 301410c9e58dSRichard Henderson 3015c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3016c2a7ee3fSRichard Henderson { 3017c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3018c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3019c2a7ee3fSRichard Henderson 3020c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3021c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3022c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3023c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3024c2a7ee3fSRichard Henderson } 3025c2a7ee3fSRichard Henderson 3026c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3027c2a7ee3fSRichard Henderson { 3028c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3029c2a7ee3fSRichard Henderson } 3030c2a7ee3fSRichard Henderson 3031c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3032c2a7ee3fSRichard Henderson { 3033c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3034c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3035c2a7ee3fSRichard Henderson 3036c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3037c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3038c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3039c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3040c2a7ee3fSRichard Henderson } 3041c2a7ee3fSRichard Henderson 3042c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3043c2a7ee3fSRichard Henderson { 3044c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3045c2a7ee3fSRichard Henderson } 3046c2a7ee3fSRichard Henderson 3047c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3048c2a7ee3fSRichard Henderson { 3049c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3050c2a7ee3fSRichard Henderson 3051c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3052c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3053c2a7ee3fSRichard Henderson } 3054c2a7ee3fSRichard Henderson 3055c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3056c2a7ee3fSRichard Henderson { 3057c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3058c2a7ee3fSRichard Henderson } 3059c2a7ee3fSRichard Henderson 3060c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3061c2a7ee3fSRichard Henderson { 3062c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3063c2a7ee3fSRichard Henderson } 3064c2a7ee3fSRichard Henderson 3065c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3066c2a7ee3fSRichard Henderson { 3067c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3068c2a7ee3fSRichard Henderson } 3069c2a7ee3fSRichard Henderson 30704e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 30714e7abdb1SRichard Henderson { 30724e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 30734e7abdb1SRichard Henderson 30744e7abdb1SRichard Henderson if (!ctx->is_pa20) { 30754e7abdb1SRichard Henderson return false; 30764e7abdb1SRichard Henderson } 30774e7abdb1SRichard Henderson 30784e7abdb1SRichard Henderson nullify_over(ctx); 30794e7abdb1SRichard Henderson 30804e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 30814e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 30824e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 30834e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 30844e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 30854e7abdb1SRichard Henderson 30864e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 30874e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 30884e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 30894e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 30904e7abdb1SRichard Henderson 30914e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 30924e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 30934e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 30944e7abdb1SRichard Henderson 30954e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 30964e7abdb1SRichard Henderson return nullify_end(ctx); 30974e7abdb1SRichard Henderson } 30984e7abdb1SRichard Henderson 30991cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 310096d6407fSRichard Henderson { 3101b5caa17cSRichard Henderson if (ctx->is_pa20) { 3102b5caa17cSRichard Henderson /* 3103b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3104b5caa17cSRichard Henderson * Any base modification still occurs. 3105b5caa17cSRichard Henderson */ 3106b5caa17cSRichard Henderson if (a->t == 0) { 3107b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3108b5caa17cSRichard Henderson } 3109b5caa17cSRichard Henderson } else if (a->size > MO_32) { 31100786a3b6SHelge Deller return gen_illegal(ctx); 3111c53e401eSRichard Henderson } 31121cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 31131cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 311496d6407fSRichard Henderson } 311596d6407fSRichard Henderson 31161cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 311796d6407fSRichard Henderson { 31181cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3119c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 31200786a3b6SHelge Deller return gen_illegal(ctx); 312196d6407fSRichard Henderson } 3122c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 31230786a3b6SHelge Deller } 312496d6407fSRichard Henderson 31251cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 312696d6407fSRichard Henderson { 3127b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3128a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 31296fd0c7bcSRichard Henderson TCGv_i64 addr; 313096d6407fSRichard Henderson 3131c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 313251416c4eSRichard Henderson return gen_illegal(ctx); 313351416c4eSRichard Henderson } 313451416c4eSRichard Henderson 313596d6407fSRichard Henderson nullify_over(ctx); 313696d6407fSRichard Henderson 31371cd012a5SRichard Henderson if (a->m) { 313886f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 313986f8d05fSRichard Henderson we see the result of the load. */ 3140aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 314196d6407fSRichard Henderson } else { 31421cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 314396d6407fSRichard Henderson } 314496d6407fSRichard Henderson 3145c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 314617fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3147b1af755cSRichard Henderson 3148b1af755cSRichard Henderson /* 3149b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3150b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3151b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3152b1af755cSRichard Henderson * 3153b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3154b1af755cSRichard Henderson * with the ,co completer. 3155b1af755cSRichard Henderson */ 3156b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3157b1af755cSRichard Henderson 3158a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3159b1af755cSRichard Henderson 31601cd012a5SRichard Henderson if (a->m) { 31611cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 316296d6407fSRichard Henderson } 31631cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 316496d6407fSRichard Henderson 316531234768SRichard Henderson return nullify_end(ctx); 316696d6407fSRichard Henderson } 316796d6407fSRichard Henderson 31681cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 316996d6407fSRichard Henderson { 31706fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 31716fd0c7bcSRichard Henderson TCGv_i64 addr; 317296d6407fSRichard Henderson 317396d6407fSRichard Henderson nullify_over(ctx); 317496d6407fSRichard Henderson 31751cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 317617fe594cSRichard Henderson MMU_DISABLED(ctx)); 31771cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 31781cd012a5SRichard Henderson if (a->a) { 3179f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3180ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3181f9f46db4SEmilio G. Cota } else { 3182ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3183f9f46db4SEmilio G. Cota } 3184f9f46db4SEmilio G. Cota } else { 3185f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3186ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 318796d6407fSRichard Henderson } else { 3188ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 318996d6407fSRichard Henderson } 3190f9f46db4SEmilio G. Cota } 31911cd012a5SRichard Henderson if (a->m) { 31926fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 31931cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 319496d6407fSRichard Henderson } 319596d6407fSRichard Henderson 319631234768SRichard Henderson return nullify_end(ctx); 319796d6407fSRichard Henderson } 319896d6407fSRichard Henderson 319925460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 320025460fc5SRichard Henderson { 32016fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32026fd0c7bcSRichard Henderson TCGv_i64 addr; 320325460fc5SRichard Henderson 320425460fc5SRichard Henderson if (!ctx->is_pa20) { 320525460fc5SRichard Henderson return false; 320625460fc5SRichard Henderson } 320725460fc5SRichard Henderson nullify_over(ctx); 320825460fc5SRichard Henderson 320925460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 321017fe594cSRichard Henderson MMU_DISABLED(ctx)); 321125460fc5SRichard Henderson val = load_gpr(ctx, a->r); 321225460fc5SRichard Henderson if (a->a) { 321325460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 321425460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 321525460fc5SRichard Henderson } else { 321625460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 321725460fc5SRichard Henderson } 321825460fc5SRichard Henderson } else { 321925460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 322025460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 322125460fc5SRichard Henderson } else { 322225460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 322325460fc5SRichard Henderson } 322425460fc5SRichard Henderson } 322525460fc5SRichard Henderson if (a->m) { 32266fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 322725460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 322825460fc5SRichard Henderson } 322925460fc5SRichard Henderson 323025460fc5SRichard Henderson return nullify_end(ctx); 323125460fc5SRichard Henderson } 323225460fc5SRichard Henderson 32331cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3234d0a851ccSRichard Henderson { 3235d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3236d0a851ccSRichard Henderson 3237d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3238451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 32391cd012a5SRichard Henderson trans_ld(ctx, a); 3240d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 324131234768SRichard Henderson return true; 3242d0a851ccSRichard Henderson } 3243d0a851ccSRichard Henderson 32441cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3245d0a851ccSRichard Henderson { 3246d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3247d0a851ccSRichard Henderson 3248d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3249451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 32501cd012a5SRichard Henderson trans_st(ctx, a); 3251d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 325231234768SRichard Henderson return true; 3253d0a851ccSRichard Henderson } 325495412a61SRichard Henderson 32550588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3256b2167459SRichard Henderson { 32576fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3258b2167459SRichard Henderson 32596fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 32600588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3261b2167459SRichard Henderson cond_free(&ctx->null_cond); 326231234768SRichard Henderson return true; 3263b2167459SRichard Henderson } 3264b2167459SRichard Henderson 32650588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3266b2167459SRichard Henderson { 32676fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 32686fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3269b2167459SRichard Henderson 32706fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3271b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3272b2167459SRichard Henderson cond_free(&ctx->null_cond); 327331234768SRichard Henderson return true; 3274b2167459SRichard Henderson } 3275b2167459SRichard Henderson 32760588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3277b2167459SRichard Henderson { 32786fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3279b2167459SRichard Henderson 3280b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3281d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 32820588e061SRichard Henderson if (a->b == 0) { 32836fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3284b2167459SRichard Henderson } else { 32856fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3286b2167459SRichard Henderson } 32870588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3288b2167459SRichard Henderson cond_free(&ctx->null_cond); 328931234768SRichard Henderson return true; 3290b2167459SRichard Henderson } 3291b2167459SRichard Henderson 32926fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3293e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 329498cd9ca7SRichard Henderson { 32956fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 329698cd9ca7SRichard Henderson DisasCond cond; 329798cd9ca7SRichard Henderson 329898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3299aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 330098cd9ca7SRichard Henderson 33016fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 330298cd9ca7SRichard Henderson 3303f764718dSRichard Henderson sv = NULL; 3304b47a4a02SSven Schnelle if (cond_need_sv(c)) { 330598cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 330698cd9ca7SRichard Henderson } 330798cd9ca7SRichard Henderson 33084fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 330901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 331098cd9ca7SRichard Henderson } 331198cd9ca7SRichard Henderson 331201afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 331398cd9ca7SRichard Henderson { 3314e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3315e9efd4bcSRichard Henderson return false; 3316e9efd4bcSRichard Henderson } 331701afb7beSRichard Henderson nullify_over(ctx); 3318e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3319e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 332001afb7beSRichard Henderson } 332101afb7beSRichard Henderson 332201afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 332301afb7beSRichard Henderson { 3324c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3325c65c3ee1SRichard Henderson return false; 3326c65c3ee1SRichard Henderson } 332701afb7beSRichard Henderson nullify_over(ctx); 33286fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3329c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 333001afb7beSRichard Henderson } 333101afb7beSRichard Henderson 33326fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 333301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 333401afb7beSRichard Henderson { 33356fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 333698cd9ca7SRichard Henderson DisasCond cond; 3337bdcccc17SRichard Henderson bool d = false; 333898cd9ca7SRichard Henderson 3339f25d3160SRichard Henderson /* 3340f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3341f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3342f25d3160SRichard Henderson */ 3343f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3344f25d3160SRichard Henderson d = c >= 5; 3345f25d3160SRichard Henderson if (d) { 3346f25d3160SRichard Henderson c &= 3; 3347f25d3160SRichard Henderson } 3348f25d3160SRichard Henderson } 3349f25d3160SRichard Henderson 335098cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3351aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3352f764718dSRichard Henderson sv = NULL; 3353bdcccc17SRichard Henderson cb_cond = NULL; 335498cd9ca7SRichard Henderson 3355b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3356aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3357aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3358bdcccc17SRichard Henderson 33596fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 33606fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 33616fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 33626fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3363bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3364b47a4a02SSven Schnelle } else { 33656fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3366b47a4a02SSven Schnelle } 3367b47a4a02SSven Schnelle if (cond_need_sv(c)) { 336898cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 336998cd9ca7SRichard Henderson } 337098cd9ca7SRichard Henderson 3371a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 337243675d20SSven Schnelle save_gpr(ctx, r, dest); 337301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 337498cd9ca7SRichard Henderson } 337598cd9ca7SRichard Henderson 337601afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 337798cd9ca7SRichard Henderson { 337801afb7beSRichard Henderson nullify_over(ctx); 337901afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 338001afb7beSRichard Henderson } 338101afb7beSRichard Henderson 338201afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 338301afb7beSRichard Henderson { 338401afb7beSRichard Henderson nullify_over(ctx); 33856fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 338601afb7beSRichard Henderson } 338701afb7beSRichard Henderson 338801afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 338901afb7beSRichard Henderson { 33906fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 339198cd9ca7SRichard Henderson DisasCond cond; 339298cd9ca7SRichard Henderson 339398cd9ca7SRichard Henderson nullify_over(ctx); 339498cd9ca7SRichard Henderson 3395aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 339601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 339784e224d4SRichard Henderson if (cond_need_ext(ctx, a->d)) { 33981e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 33996fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 34006fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 34011e9ab9fbSRichard Henderson } else { 34026fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 34031e9ab9fbSRichard Henderson } 340498cd9ca7SRichard Henderson 34051e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 340601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 340798cd9ca7SRichard Henderson } 340898cd9ca7SRichard Henderson 340901afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 341098cd9ca7SRichard Henderson { 34116fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 341201afb7beSRichard Henderson DisasCond cond; 34131e9ab9fbSRichard Henderson int p; 341401afb7beSRichard Henderson 341501afb7beSRichard Henderson nullify_over(ctx); 341601afb7beSRichard Henderson 3417aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 341801afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 341984e224d4SRichard Henderson p = a->p | (cond_need_ext(ctx, a->d) ? 32 : 0); 34206fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, tcg_r, p); 342101afb7beSRichard Henderson 342201afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 342301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 342401afb7beSRichard Henderson } 342501afb7beSRichard Henderson 342601afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 342701afb7beSRichard Henderson { 34286fd0c7bcSRichard Henderson TCGv_i64 dest; 342998cd9ca7SRichard Henderson DisasCond cond; 343098cd9ca7SRichard Henderson 343198cd9ca7SRichard Henderson nullify_over(ctx); 343298cd9ca7SRichard Henderson 343301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 343401afb7beSRichard Henderson if (a->r1 == 0) { 34356fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 343698cd9ca7SRichard Henderson } else { 34376fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 343898cd9ca7SRichard Henderson } 343998cd9ca7SRichard Henderson 34404fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 34414fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 344201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 344301afb7beSRichard Henderson } 344401afb7beSRichard Henderson 344501afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 344601afb7beSRichard Henderson { 34476fd0c7bcSRichard Henderson TCGv_i64 dest; 344801afb7beSRichard Henderson DisasCond cond; 344901afb7beSRichard Henderson 345001afb7beSRichard Henderson nullify_over(ctx); 345101afb7beSRichard Henderson 345201afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 34536fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 345401afb7beSRichard Henderson 34554fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 34564fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 345701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 345898cd9ca7SRichard Henderson } 345998cd9ca7SRichard Henderson 3460f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 34610b1347d2SRichard Henderson { 34626fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 34630b1347d2SRichard Henderson 3464f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3465f7b775a9SRichard Henderson return false; 3466f7b775a9SRichard Henderson } 346730878590SRichard Henderson if (a->c) { 34680b1347d2SRichard Henderson nullify_over(ctx); 34690b1347d2SRichard Henderson } 34700b1347d2SRichard Henderson 347130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3472f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 347330878590SRichard Henderson if (a->r1 == 0) { 3474f7b775a9SRichard Henderson if (a->d) { 34756fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3476f7b775a9SRichard Henderson } else { 3477aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3478f7b775a9SRichard Henderson 34796fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 34806fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 34816fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3482f7b775a9SRichard Henderson } 348330878590SRichard Henderson } else if (a->r1 == a->r2) { 3484f7b775a9SRichard Henderson if (a->d) { 34856fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3486f7b775a9SRichard Henderson } else { 34870b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3488e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3489e1d635e8SRichard Henderson 34906fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 34916fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3492f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3493e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 34946fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3495f7b775a9SRichard Henderson } 3496f7b775a9SRichard Henderson } else { 34976fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3498f7b775a9SRichard Henderson 3499f7b775a9SRichard Henderson if (a->d) { 3500aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3501aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3502f7b775a9SRichard Henderson 35036fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3504a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 35056fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3506a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 35076fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 35080b1347d2SRichard Henderson } else { 35090b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 35100b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 35110b1347d2SRichard Henderson 35126fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3513967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3514967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 35150b1347d2SRichard Henderson } 3516f7b775a9SRichard Henderson } 351730878590SRichard Henderson save_gpr(ctx, a->t, dest); 35180b1347d2SRichard Henderson 35190b1347d2SRichard Henderson /* Install the new nullification. */ 35200b1347d2SRichard Henderson cond_free(&ctx->null_cond); 352130878590SRichard Henderson if (a->c) { 3522d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35230b1347d2SRichard Henderson } 352431234768SRichard Henderson return nullify_end(ctx); 35250b1347d2SRichard Henderson } 35260b1347d2SRichard Henderson 3527f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 35280b1347d2SRichard Henderson { 3529f7b775a9SRichard Henderson unsigned width, sa; 35306fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 35310b1347d2SRichard Henderson 3532f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3533f7b775a9SRichard Henderson return false; 3534f7b775a9SRichard Henderson } 353530878590SRichard Henderson if (a->c) { 35360b1347d2SRichard Henderson nullify_over(ctx); 35370b1347d2SRichard Henderson } 35380b1347d2SRichard Henderson 3539f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3540f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3541f7b775a9SRichard Henderson 354230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 354330878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 354405bfd4dbSRichard Henderson if (a->r1 == 0) { 35456fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3546c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 35476fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3548f7b775a9SRichard Henderson } else { 3549f7b775a9SRichard Henderson assert(!a->d); 3550f7b775a9SRichard Henderson if (a->r1 == a->r2) { 35510b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 35526fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 35530b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 35546fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 35550b1347d2SRichard Henderson } else { 3556967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3557967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 35580b1347d2SRichard Henderson } 3559f7b775a9SRichard Henderson } 356030878590SRichard Henderson save_gpr(ctx, a->t, dest); 35610b1347d2SRichard Henderson 35620b1347d2SRichard Henderson /* Install the new nullification. */ 35630b1347d2SRichard Henderson cond_free(&ctx->null_cond); 356430878590SRichard Henderson if (a->c) { 3565d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35660b1347d2SRichard Henderson } 356731234768SRichard Henderson return nullify_end(ctx); 35680b1347d2SRichard Henderson } 35690b1347d2SRichard Henderson 3570bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 35710b1347d2SRichard Henderson { 3572bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 35736fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 35740b1347d2SRichard Henderson 3575bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3576bd792da3SRichard Henderson return false; 3577bd792da3SRichard Henderson } 357830878590SRichard Henderson if (a->c) { 35790b1347d2SRichard Henderson nullify_over(ctx); 35800b1347d2SRichard Henderson } 35810b1347d2SRichard Henderson 358230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 358330878590SRichard Henderson src = load_gpr(ctx, a->r); 3584aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 35850b1347d2SRichard Henderson 35860b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 35876fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 35886fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3589d781cb77SRichard Henderson 359030878590SRichard Henderson if (a->se) { 3591bd792da3SRichard Henderson if (!a->d) { 35926fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3593bd792da3SRichard Henderson src = dest; 3594bd792da3SRichard Henderson } 35956fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 35966fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 35970b1347d2SRichard Henderson } else { 3598bd792da3SRichard Henderson if (!a->d) { 35996fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3600bd792da3SRichard Henderson src = dest; 3601bd792da3SRichard Henderson } 36026fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 36036fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 36040b1347d2SRichard Henderson } 360530878590SRichard Henderson save_gpr(ctx, a->t, dest); 36060b1347d2SRichard Henderson 36070b1347d2SRichard Henderson /* Install the new nullification. */ 36080b1347d2SRichard Henderson cond_free(&ctx->null_cond); 360930878590SRichard Henderson if (a->c) { 3610bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36110b1347d2SRichard Henderson } 361231234768SRichard Henderson return nullify_end(ctx); 36130b1347d2SRichard Henderson } 36140b1347d2SRichard Henderson 3615bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 36160b1347d2SRichard Henderson { 3617bd792da3SRichard Henderson unsigned len, cpos, width; 36186fd0c7bcSRichard Henderson TCGv_i64 dest, src; 36190b1347d2SRichard Henderson 3620bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3621bd792da3SRichard Henderson return false; 3622bd792da3SRichard Henderson } 362330878590SRichard Henderson if (a->c) { 36240b1347d2SRichard Henderson nullify_over(ctx); 36250b1347d2SRichard Henderson } 36260b1347d2SRichard Henderson 3627bd792da3SRichard Henderson len = a->len; 3628bd792da3SRichard Henderson width = a->d ? 64 : 32; 3629bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3630bd792da3SRichard Henderson if (cpos + len > width) { 3631bd792da3SRichard Henderson len = width - cpos; 3632bd792da3SRichard Henderson } 3633bd792da3SRichard Henderson 363430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 363530878590SRichard Henderson src = load_gpr(ctx, a->r); 363630878590SRichard Henderson if (a->se) { 36376fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 36380b1347d2SRichard Henderson } else { 36396fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 36400b1347d2SRichard Henderson } 364130878590SRichard Henderson save_gpr(ctx, a->t, dest); 36420b1347d2SRichard Henderson 36430b1347d2SRichard Henderson /* Install the new nullification. */ 36440b1347d2SRichard Henderson cond_free(&ctx->null_cond); 364530878590SRichard Henderson if (a->c) { 3646bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36470b1347d2SRichard Henderson } 364831234768SRichard Henderson return nullify_end(ctx); 36490b1347d2SRichard Henderson } 36500b1347d2SRichard Henderson 365172ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 36520b1347d2SRichard Henderson { 365372ae4f2bSRichard Henderson unsigned len, width; 3654c53e401eSRichard Henderson uint64_t mask0, mask1; 36556fd0c7bcSRichard Henderson TCGv_i64 dest; 36560b1347d2SRichard Henderson 365772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 365872ae4f2bSRichard Henderson return false; 365972ae4f2bSRichard Henderson } 366030878590SRichard Henderson if (a->c) { 36610b1347d2SRichard Henderson nullify_over(ctx); 36620b1347d2SRichard Henderson } 366372ae4f2bSRichard Henderson 366472ae4f2bSRichard Henderson len = a->len; 366572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 366672ae4f2bSRichard Henderson if (a->cpos + len > width) { 366772ae4f2bSRichard Henderson len = width - a->cpos; 36680b1347d2SRichard Henderson } 36690b1347d2SRichard Henderson 367030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 367130878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 367230878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 36730b1347d2SRichard Henderson 367430878590SRichard Henderson if (a->nz) { 36756fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 36766fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 36776fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 36780b1347d2SRichard Henderson } else { 36796fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 36800b1347d2SRichard Henderson } 368130878590SRichard Henderson save_gpr(ctx, a->t, dest); 36820b1347d2SRichard Henderson 36830b1347d2SRichard Henderson /* Install the new nullification. */ 36840b1347d2SRichard Henderson cond_free(&ctx->null_cond); 368530878590SRichard Henderson if (a->c) { 368672ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36870b1347d2SRichard Henderson } 368831234768SRichard Henderson return nullify_end(ctx); 36890b1347d2SRichard Henderson } 36900b1347d2SRichard Henderson 369172ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 36920b1347d2SRichard Henderson { 369330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 369472ae4f2bSRichard Henderson unsigned len, width; 36956fd0c7bcSRichard Henderson TCGv_i64 dest, val; 36960b1347d2SRichard Henderson 369772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 369872ae4f2bSRichard Henderson return false; 369972ae4f2bSRichard Henderson } 370030878590SRichard Henderson if (a->c) { 37010b1347d2SRichard Henderson nullify_over(ctx); 37020b1347d2SRichard Henderson } 370372ae4f2bSRichard Henderson 370472ae4f2bSRichard Henderson len = a->len; 370572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 370672ae4f2bSRichard Henderson if (a->cpos + len > width) { 370772ae4f2bSRichard Henderson len = width - a->cpos; 37080b1347d2SRichard Henderson } 37090b1347d2SRichard Henderson 371030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 371130878590SRichard Henderson val = load_gpr(ctx, a->r); 37120b1347d2SRichard Henderson if (rs == 0) { 37136fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 37140b1347d2SRichard Henderson } else { 37156fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 37160b1347d2SRichard Henderson } 371730878590SRichard Henderson save_gpr(ctx, a->t, dest); 37180b1347d2SRichard Henderson 37190b1347d2SRichard Henderson /* Install the new nullification. */ 37200b1347d2SRichard Henderson cond_free(&ctx->null_cond); 372130878590SRichard Henderson if (a->c) { 372272ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37230b1347d2SRichard Henderson } 372431234768SRichard Henderson return nullify_end(ctx); 37250b1347d2SRichard Henderson } 37260b1347d2SRichard Henderson 372772ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 37286fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 37290b1347d2SRichard Henderson { 37300b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 373172ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 37326fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3733c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 37340b1347d2SRichard Henderson 37350b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3736aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3737aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 37380b1347d2SRichard Henderson 37390b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 37406fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 37416fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 37420b1347d2SRichard Henderson 3743aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 37446fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 37456fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 37460b1347d2SRichard Henderson if (rs) { 37476fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 37486fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 37496fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 37506fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 37510b1347d2SRichard Henderson } else { 37526fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 37530b1347d2SRichard Henderson } 37540b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37550b1347d2SRichard Henderson 37560b1347d2SRichard Henderson /* Install the new nullification. */ 37570b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37580b1347d2SRichard Henderson if (c) { 375972ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 37600b1347d2SRichard Henderson } 376131234768SRichard Henderson return nullify_end(ctx); 37620b1347d2SRichard Henderson } 37630b1347d2SRichard Henderson 376472ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 376530878590SRichard Henderson { 376672ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 376772ae4f2bSRichard Henderson return false; 376872ae4f2bSRichard Henderson } 3769a6deecceSSven Schnelle if (a->c) { 3770a6deecceSSven Schnelle nullify_over(ctx); 3771a6deecceSSven Schnelle } 377272ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 377372ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 377430878590SRichard Henderson } 377530878590SRichard Henderson 377672ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 377730878590SRichard Henderson { 377872ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 377972ae4f2bSRichard Henderson return false; 378072ae4f2bSRichard Henderson } 3781a6deecceSSven Schnelle if (a->c) { 3782a6deecceSSven Schnelle nullify_over(ctx); 3783a6deecceSSven Schnelle } 378472ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 37856fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 378630878590SRichard Henderson } 37870b1347d2SRichard Henderson 37888340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 378998cd9ca7SRichard Henderson { 37906fd0c7bcSRichard Henderson TCGv_i64 tmp; 379198cd9ca7SRichard Henderson 3792c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 379398cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 379498cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 379598cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 379698cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 379798cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 379898cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 379998cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 380098cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 38018340f534SRichard Henderson if (a->b == 0) { 38028340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 380398cd9ca7SRichard Henderson } 3804c301f34eSRichard Henderson #else 3805c301f34eSRichard Henderson nullify_over(ctx); 3806660eefe1SRichard Henderson #endif 3807660eefe1SRichard Henderson 3808aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38096fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp); 3810660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3811c301f34eSRichard Henderson 3812c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 38138340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3814c301f34eSRichard Henderson #else 3815c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3816c301f34eSRichard Henderson 38178340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 38188340f534SRichard Henderson if (a->l) { 3819741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3820c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3821c301f34eSRichard Henderson } 38228340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3823a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 38246fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 3825a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3826c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3827c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3828c301f34eSRichard Henderson } else { 3829741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3830c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3831c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3832c301f34eSRichard Henderson } 3833a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3834c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 38358340f534SRichard Henderson nullify_set(ctx, a->n); 3836c301f34eSRichard Henderson } 3837c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 383831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 383931234768SRichard Henderson return nullify_end(ctx); 3840c301f34eSRichard Henderson #endif 384198cd9ca7SRichard Henderson } 384298cd9ca7SRichard Henderson 38438340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 384498cd9ca7SRichard Henderson { 38458340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 384698cd9ca7SRichard Henderson } 384798cd9ca7SRichard Henderson 38488340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 384943e05652SRichard Henderson { 3850c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 385143e05652SRichard Henderson 38526e5f5300SSven Schnelle nullify_over(ctx); 38536e5f5300SSven Schnelle 385443e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 385543e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 385643e05652SRichard Henderson * expensive to track. Real hardware will trap for 385743e05652SRichard Henderson * b gateway 385843e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 385943e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 386043e05652SRichard Henderson * diagnose the security hole 386143e05652SRichard Henderson * b gateway 386243e05652SRichard Henderson * b evil 386343e05652SRichard Henderson * in which instructions at evil would run with increased privs. 386443e05652SRichard Henderson */ 386543e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 386643e05652SRichard Henderson return gen_illegal(ctx); 386743e05652SRichard Henderson } 386843e05652SRichard Henderson 386943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 387043e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 387194956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 387243e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 387343e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 387443e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 387543e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 387643e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 387743e05652SRichard Henderson if (type < 0) { 387831234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 387931234768SRichard Henderson return true; 388043e05652SRichard Henderson } 388143e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 388243e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 388343e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 388443e05652SRichard Henderson } 388543e05652SRichard Henderson } else { 388643e05652SRichard Henderson dest &= -4; /* priv = 0 */ 388743e05652SRichard Henderson } 388843e05652SRichard Henderson #endif 388943e05652SRichard Henderson 38906e5f5300SSven Schnelle if (a->l) { 38916fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 38926e5f5300SSven Schnelle if (ctx->privilege < 3) { 38936fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 38946e5f5300SSven Schnelle } 38956fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 38966e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 38976e5f5300SSven Schnelle } 38986e5f5300SSven Schnelle 38996e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 390043e05652SRichard Henderson } 390143e05652SRichard Henderson 39028340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 390398cd9ca7SRichard Henderson { 3904b35aec85SRichard Henderson if (a->x) { 3905aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 39066fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3); 39076fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8); 3908660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 39098340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3910b35aec85SRichard Henderson } else { 3911b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3912b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3913b35aec85SRichard Henderson } 391498cd9ca7SRichard Henderson } 391598cd9ca7SRichard Henderson 39168340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 391798cd9ca7SRichard Henderson { 39186fd0c7bcSRichard Henderson TCGv_i64 dest; 391998cd9ca7SRichard Henderson 39208340f534SRichard Henderson if (a->x == 0) { 39218340f534SRichard Henderson dest = load_gpr(ctx, a->b); 392298cd9ca7SRichard Henderson } else { 3923aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 39246fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 39256fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 392698cd9ca7SRichard Henderson } 3927660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 39288340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 392998cd9ca7SRichard Henderson } 393098cd9ca7SRichard Henderson 39318340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 393298cd9ca7SRichard Henderson { 39336fd0c7bcSRichard Henderson TCGv_i64 dest; 393498cd9ca7SRichard Henderson 3935c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 39368340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 39378340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3938c301f34eSRichard Henderson #else 3939c301f34eSRichard Henderson nullify_over(ctx); 39408340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3941c301f34eSRichard Henderson 3942741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3943c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3944c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3945c301f34eSRichard Henderson } 3946741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3947c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 39488340f534SRichard Henderson if (a->l) { 3949741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3950c301f34eSRichard Henderson } 39518340f534SRichard Henderson nullify_set(ctx, a->n); 3952c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 395331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 395431234768SRichard Henderson return nullify_end(ctx); 3955c301f34eSRichard Henderson #endif 395698cd9ca7SRichard Henderson } 395798cd9ca7SRichard Henderson 3958a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 3959a8966ba7SRichard Henderson { 3960a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 3961a8966ba7SRichard Henderson return ctx->is_pa20; 3962a8966ba7SRichard Henderson } 3963a8966ba7SRichard Henderson 39641ca74648SRichard Henderson /* 39651ca74648SRichard Henderson * Float class 0 39661ca74648SRichard Henderson */ 3967ebe9383cSRichard Henderson 39681ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3969ebe9383cSRichard Henderson { 3970ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3971ebe9383cSRichard Henderson } 3972ebe9383cSRichard Henderson 397359f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 397459f8c04bSHelge Deller { 3975a300dad3SRichard Henderson uint64_t ret; 3976a300dad3SRichard Henderson 3977c53e401eSRichard Henderson if (ctx->is_pa20) { 3978a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3979a300dad3SRichard Henderson } else { 3980a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3981a300dad3SRichard Henderson } 3982a300dad3SRichard Henderson 398359f8c04bSHelge Deller nullify_over(ctx); 3984a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 398559f8c04bSHelge Deller return nullify_end(ctx); 398659f8c04bSHelge Deller } 398759f8c04bSHelge Deller 39881ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 39891ca74648SRichard Henderson { 39901ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 39911ca74648SRichard Henderson } 39921ca74648SRichard Henderson 3993ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3994ebe9383cSRichard Henderson { 3995ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3996ebe9383cSRichard Henderson } 3997ebe9383cSRichard Henderson 39981ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 39991ca74648SRichard Henderson { 40001ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 40011ca74648SRichard Henderson } 40021ca74648SRichard Henderson 40031ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4004ebe9383cSRichard Henderson { 4005ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4006ebe9383cSRichard Henderson } 4007ebe9383cSRichard Henderson 40081ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 40091ca74648SRichard Henderson { 40101ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 40111ca74648SRichard Henderson } 40121ca74648SRichard Henderson 4013ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4014ebe9383cSRichard Henderson { 4015ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4016ebe9383cSRichard Henderson } 4017ebe9383cSRichard Henderson 40181ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 40191ca74648SRichard Henderson { 40201ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 40211ca74648SRichard Henderson } 40221ca74648SRichard Henderson 40231ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 40241ca74648SRichard Henderson { 40251ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 40261ca74648SRichard Henderson } 40271ca74648SRichard Henderson 40281ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 40291ca74648SRichard Henderson { 40301ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 40311ca74648SRichard Henderson } 40321ca74648SRichard Henderson 40331ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 40341ca74648SRichard Henderson { 40351ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 40361ca74648SRichard Henderson } 40371ca74648SRichard Henderson 40381ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 40391ca74648SRichard Henderson { 40401ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 40411ca74648SRichard Henderson } 40421ca74648SRichard Henderson 40431ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4044ebe9383cSRichard Henderson { 4045ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4046ebe9383cSRichard Henderson } 4047ebe9383cSRichard Henderson 40481ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 40491ca74648SRichard Henderson { 40501ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 40511ca74648SRichard Henderson } 40521ca74648SRichard Henderson 4053ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4054ebe9383cSRichard Henderson { 4055ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4056ebe9383cSRichard Henderson } 4057ebe9383cSRichard Henderson 40581ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 40591ca74648SRichard Henderson { 40601ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 40611ca74648SRichard Henderson } 40621ca74648SRichard Henderson 40631ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4064ebe9383cSRichard Henderson { 4065ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4066ebe9383cSRichard Henderson } 4067ebe9383cSRichard Henderson 40681ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 40691ca74648SRichard Henderson { 40701ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 40711ca74648SRichard Henderson } 40721ca74648SRichard Henderson 4073ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4074ebe9383cSRichard Henderson { 4075ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4076ebe9383cSRichard Henderson } 4077ebe9383cSRichard Henderson 40781ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 40791ca74648SRichard Henderson { 40801ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 40811ca74648SRichard Henderson } 40821ca74648SRichard Henderson 40831ca74648SRichard Henderson /* 40841ca74648SRichard Henderson * Float class 1 40851ca74648SRichard Henderson */ 40861ca74648SRichard Henderson 40871ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 40881ca74648SRichard Henderson { 40891ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 40901ca74648SRichard Henderson } 40911ca74648SRichard Henderson 40921ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 40931ca74648SRichard Henderson { 40941ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 40951ca74648SRichard Henderson } 40961ca74648SRichard Henderson 40971ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 40981ca74648SRichard Henderson { 40991ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 41001ca74648SRichard Henderson } 41011ca74648SRichard Henderson 41021ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 41031ca74648SRichard Henderson { 41041ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 41051ca74648SRichard Henderson } 41061ca74648SRichard Henderson 41071ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 41081ca74648SRichard Henderson { 41091ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 41101ca74648SRichard Henderson } 41111ca74648SRichard Henderson 41121ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 41131ca74648SRichard Henderson { 41141ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 41151ca74648SRichard Henderson } 41161ca74648SRichard Henderson 41171ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 41181ca74648SRichard Henderson { 41191ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 41201ca74648SRichard Henderson } 41211ca74648SRichard Henderson 41221ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 41231ca74648SRichard Henderson { 41241ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 41251ca74648SRichard Henderson } 41261ca74648SRichard Henderson 41271ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 41281ca74648SRichard Henderson { 41291ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 41301ca74648SRichard Henderson } 41311ca74648SRichard Henderson 41321ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 41331ca74648SRichard Henderson { 41341ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 41351ca74648SRichard Henderson } 41361ca74648SRichard Henderson 41371ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 41381ca74648SRichard Henderson { 41391ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 41401ca74648SRichard Henderson } 41411ca74648SRichard Henderson 41421ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 41431ca74648SRichard Henderson { 41441ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 41451ca74648SRichard Henderson } 41461ca74648SRichard Henderson 41471ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 41481ca74648SRichard Henderson { 41491ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 41501ca74648SRichard Henderson } 41511ca74648SRichard Henderson 41521ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 41531ca74648SRichard Henderson { 41541ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 41551ca74648SRichard Henderson } 41561ca74648SRichard Henderson 41571ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 41581ca74648SRichard Henderson { 41591ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 41601ca74648SRichard Henderson } 41611ca74648SRichard Henderson 41621ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 41631ca74648SRichard Henderson { 41641ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 41651ca74648SRichard Henderson } 41661ca74648SRichard Henderson 41671ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 41681ca74648SRichard Henderson { 41691ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 41701ca74648SRichard Henderson } 41711ca74648SRichard Henderson 41721ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 41731ca74648SRichard Henderson { 41741ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 41751ca74648SRichard Henderson } 41761ca74648SRichard Henderson 41771ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 41781ca74648SRichard Henderson { 41791ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 41801ca74648SRichard Henderson } 41811ca74648SRichard Henderson 41821ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 41831ca74648SRichard Henderson { 41841ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 41851ca74648SRichard Henderson } 41861ca74648SRichard Henderson 41871ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 41881ca74648SRichard Henderson { 41891ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 41901ca74648SRichard Henderson } 41911ca74648SRichard Henderson 41921ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 41931ca74648SRichard Henderson { 41941ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 41951ca74648SRichard Henderson } 41961ca74648SRichard Henderson 41971ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 41981ca74648SRichard Henderson { 41991ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 42001ca74648SRichard Henderson } 42011ca74648SRichard Henderson 42021ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 42031ca74648SRichard Henderson { 42041ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 42051ca74648SRichard Henderson } 42061ca74648SRichard Henderson 42071ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 42081ca74648SRichard Henderson { 42091ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 42101ca74648SRichard Henderson } 42111ca74648SRichard Henderson 42121ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 42131ca74648SRichard Henderson { 42141ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 42151ca74648SRichard Henderson } 42161ca74648SRichard Henderson 42171ca74648SRichard Henderson /* 42181ca74648SRichard Henderson * Float class 2 42191ca74648SRichard Henderson */ 42201ca74648SRichard Henderson 42211ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4222ebe9383cSRichard Henderson { 4223ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4224ebe9383cSRichard Henderson 4225ebe9383cSRichard Henderson nullify_over(ctx); 4226ebe9383cSRichard Henderson 42271ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 42281ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 422929dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 423029dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4231ebe9383cSRichard Henderson 4232ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4233ebe9383cSRichard Henderson 42341ca74648SRichard Henderson return nullify_end(ctx); 4235ebe9383cSRichard Henderson } 4236ebe9383cSRichard Henderson 42371ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4238ebe9383cSRichard Henderson { 4239ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4240ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4241ebe9383cSRichard Henderson 4242ebe9383cSRichard Henderson nullify_over(ctx); 4243ebe9383cSRichard Henderson 42441ca74648SRichard Henderson ta = load_frd0(a->r1); 42451ca74648SRichard Henderson tb = load_frd0(a->r2); 424629dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 424729dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4248ebe9383cSRichard Henderson 4249ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4250ebe9383cSRichard Henderson 425131234768SRichard Henderson return nullify_end(ctx); 4252ebe9383cSRichard Henderson } 4253ebe9383cSRichard Henderson 42541ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4255ebe9383cSRichard Henderson { 42566fd0c7bcSRichard Henderson TCGv_i64 t; 4257ebe9383cSRichard Henderson 4258ebe9383cSRichard Henderson nullify_over(ctx); 4259ebe9383cSRichard Henderson 4260aac0f603SRichard Henderson t = tcg_temp_new_i64(); 42616fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4262ebe9383cSRichard Henderson 42631ca74648SRichard Henderson if (a->y == 1) { 4264ebe9383cSRichard Henderson int mask; 4265ebe9383cSRichard Henderson bool inv = false; 4266ebe9383cSRichard Henderson 42671ca74648SRichard Henderson switch (a->c) { 4268ebe9383cSRichard Henderson case 0: /* simple */ 42696fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, 0x4000000); 4270ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4271ebe9383cSRichard Henderson goto done; 4272ebe9383cSRichard Henderson case 2: /* rej */ 4273ebe9383cSRichard Henderson inv = true; 4274ebe9383cSRichard Henderson /* fallthru */ 4275ebe9383cSRichard Henderson case 1: /* acc */ 4276ebe9383cSRichard Henderson mask = 0x43ff800; 4277ebe9383cSRichard Henderson break; 4278ebe9383cSRichard Henderson case 6: /* rej8 */ 4279ebe9383cSRichard Henderson inv = true; 4280ebe9383cSRichard Henderson /* fallthru */ 4281ebe9383cSRichard Henderson case 5: /* acc8 */ 4282ebe9383cSRichard Henderson mask = 0x43f8000; 4283ebe9383cSRichard Henderson break; 4284ebe9383cSRichard Henderson case 9: /* acc6 */ 4285ebe9383cSRichard Henderson mask = 0x43e0000; 4286ebe9383cSRichard Henderson break; 4287ebe9383cSRichard Henderson case 13: /* acc4 */ 4288ebe9383cSRichard Henderson mask = 0x4380000; 4289ebe9383cSRichard Henderson break; 4290ebe9383cSRichard Henderson case 17: /* acc2 */ 4291ebe9383cSRichard Henderson mask = 0x4200000; 4292ebe9383cSRichard Henderson break; 4293ebe9383cSRichard Henderson default: 42941ca74648SRichard Henderson gen_illegal(ctx); 42951ca74648SRichard Henderson return true; 4296ebe9383cSRichard Henderson } 4297ebe9383cSRichard Henderson if (inv) { 42986fd0c7bcSRichard Henderson TCGv_i64 c = tcg_constant_i64(mask); 42996fd0c7bcSRichard Henderson tcg_gen_or_i64(t, t, c); 4300ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4301ebe9383cSRichard Henderson } else { 43026fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, mask); 4303ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4304ebe9383cSRichard Henderson } 43051ca74648SRichard Henderson } else { 43061ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 43071ca74648SRichard Henderson 43086fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, t, 21 - cbit, 1); 43091ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 43101ca74648SRichard Henderson } 43111ca74648SRichard Henderson 4312ebe9383cSRichard Henderson done: 431331234768SRichard Henderson return nullify_end(ctx); 4314ebe9383cSRichard Henderson } 4315ebe9383cSRichard Henderson 43161ca74648SRichard Henderson /* 43171ca74648SRichard Henderson * Float class 2 43181ca74648SRichard Henderson */ 43191ca74648SRichard Henderson 43201ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4321ebe9383cSRichard Henderson { 43221ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 43231ca74648SRichard Henderson } 43241ca74648SRichard Henderson 43251ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 43261ca74648SRichard Henderson { 43271ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 43281ca74648SRichard Henderson } 43291ca74648SRichard Henderson 43301ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 43311ca74648SRichard Henderson { 43321ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 43331ca74648SRichard Henderson } 43341ca74648SRichard Henderson 43351ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 43361ca74648SRichard Henderson { 43371ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 43381ca74648SRichard Henderson } 43391ca74648SRichard Henderson 43401ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 43411ca74648SRichard Henderson { 43421ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 43431ca74648SRichard Henderson } 43441ca74648SRichard Henderson 43451ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 43461ca74648SRichard Henderson { 43471ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 43481ca74648SRichard Henderson } 43491ca74648SRichard Henderson 43501ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 43511ca74648SRichard Henderson { 43521ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 43531ca74648SRichard Henderson } 43541ca74648SRichard Henderson 43551ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 43561ca74648SRichard Henderson { 43571ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 43581ca74648SRichard Henderson } 43591ca74648SRichard Henderson 43601ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 43611ca74648SRichard Henderson { 43621ca74648SRichard Henderson TCGv_i64 x, y; 4363ebe9383cSRichard Henderson 4364ebe9383cSRichard Henderson nullify_over(ctx); 4365ebe9383cSRichard Henderson 43661ca74648SRichard Henderson x = load_frw0_i64(a->r1); 43671ca74648SRichard Henderson y = load_frw0_i64(a->r2); 43681ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 43691ca74648SRichard Henderson save_frd(a->t, x); 4370ebe9383cSRichard Henderson 437131234768SRichard Henderson return nullify_end(ctx); 4372ebe9383cSRichard Henderson } 4373ebe9383cSRichard Henderson 4374ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4375ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4376ebe9383cSRichard Henderson { 4377ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4378ebe9383cSRichard Henderson } 4379ebe9383cSRichard Henderson 4380b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4381ebe9383cSRichard Henderson { 4382b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4383b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4384b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4385b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4386b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4387ebe9383cSRichard Henderson 4388ebe9383cSRichard Henderson nullify_over(ctx); 4389ebe9383cSRichard Henderson 4390ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4391ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4392ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4393ebe9383cSRichard Henderson 439431234768SRichard Henderson return nullify_end(ctx); 4395ebe9383cSRichard Henderson } 4396ebe9383cSRichard Henderson 4397b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4398b1e2af57SRichard Henderson { 4399b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4400b1e2af57SRichard Henderson } 4401b1e2af57SRichard Henderson 4402b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4403b1e2af57SRichard Henderson { 4404b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4405b1e2af57SRichard Henderson } 4406b1e2af57SRichard Henderson 4407b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4408b1e2af57SRichard Henderson { 4409b1e2af57SRichard Henderson nullify_over(ctx); 4410b1e2af57SRichard Henderson 4411b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4412b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4413b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4414b1e2af57SRichard Henderson 4415b1e2af57SRichard Henderson return nullify_end(ctx); 4416b1e2af57SRichard Henderson } 4417b1e2af57SRichard Henderson 4418b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4419b1e2af57SRichard Henderson { 4420b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4421b1e2af57SRichard Henderson } 4422b1e2af57SRichard Henderson 4423b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4424b1e2af57SRichard Henderson { 4425b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4426b1e2af57SRichard Henderson } 4427b1e2af57SRichard Henderson 4428c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4429ebe9383cSRichard Henderson { 4430c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4431ebe9383cSRichard Henderson 4432ebe9383cSRichard Henderson nullify_over(ctx); 4433c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4434c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4435c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4436ebe9383cSRichard Henderson 4437c3bad4f8SRichard Henderson if (a->neg) { 4438ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4439ebe9383cSRichard Henderson } else { 4440ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4441ebe9383cSRichard Henderson } 4442ebe9383cSRichard Henderson 4443c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 444431234768SRichard Henderson return nullify_end(ctx); 4445ebe9383cSRichard Henderson } 4446ebe9383cSRichard Henderson 4447c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4448ebe9383cSRichard Henderson { 4449c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4450ebe9383cSRichard Henderson 4451ebe9383cSRichard Henderson nullify_over(ctx); 4452c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4453c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4454c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4455ebe9383cSRichard Henderson 4456c3bad4f8SRichard Henderson if (a->neg) { 4457ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4458ebe9383cSRichard Henderson } else { 4459ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4460ebe9383cSRichard Henderson } 4461ebe9383cSRichard Henderson 4462c3bad4f8SRichard Henderson save_frd(a->t, x); 446331234768SRichard Henderson return nullify_end(ctx); 4464ebe9383cSRichard Henderson } 4465ebe9383cSRichard Henderson 446615da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 446715da177bSSven Schnelle { 4468cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4469cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4470cf6b28d4SHelge Deller if (a->i == 0x100) { 4471cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4472ad75a51eSRichard Henderson nullify_over(ctx); 4473ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4474cf6b28d4SHelge Deller return nullify_end(ctx); 447515da177bSSven Schnelle } 4476dbca0835SHelge Deller if (a->i == 0x101) { 4477dbca0835SHelge Deller /* print char in %r26 to first serial console, used by SeaBIOS-hppa */ 4478dbca0835SHelge Deller nullify_over(ctx); 4479dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4480dbca0835SHelge Deller return nullify_end(ctx); 4481dbca0835SHelge Deller } 4482ad75a51eSRichard Henderson #endif 4483ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4484ad75a51eSRichard Henderson return true; 4485ad75a51eSRichard Henderson } 448615da177bSSven Schnelle 4487b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 448861766fe9SRichard Henderson { 448951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4490f764718dSRichard Henderson int bound; 449161766fe9SRichard Henderson 449251b061fbSRichard Henderson ctx->cs = cs; 4493494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4494bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 44953d68ee7bSRichard Henderson 44963d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4497c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 44983d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4499c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4500c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4501217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4502c301f34eSRichard Henderson #else 4503494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4504bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4505bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4506451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 45073d68ee7bSRichard Henderson 4508c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4509c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4510c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4511c301f34eSRichard Henderson int32_t diff = cs_base; 4512c301f34eSRichard Henderson 4513c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4514c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4515c301f34eSRichard Henderson #endif 451651b061fbSRichard Henderson ctx->iaoq_n = -1; 4517f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 451861766fe9SRichard Henderson 4519a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4520a4db4a78SRichard Henderson 45213d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 45223d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4523b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 452461766fe9SRichard Henderson } 452561766fe9SRichard Henderson 452651b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 452751b061fbSRichard Henderson { 452851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 452961766fe9SRichard Henderson 45303d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 453151b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 453251b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4533494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 453451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 453551b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4536129e9cc3SRichard Henderson } 453751b061fbSRichard Henderson ctx->null_lab = NULL; 453861766fe9SRichard Henderson } 453961766fe9SRichard Henderson 454051b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 454151b061fbSRichard Henderson { 454251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 454351b061fbSRichard Henderson 4544f5b5c857SRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0); 4545f5b5c857SRichard Henderson ctx->insn_start = tcg_last_op(); 454651b061fbSRichard Henderson } 454751b061fbSRichard Henderson 454851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 454951b061fbSRichard Henderson { 455051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4551b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 455251b061fbSRichard Henderson DisasJumpType ret; 455351b061fbSRichard Henderson 455451b061fbSRichard Henderson /* Execute one insn. */ 4555ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4556c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 455731234768SRichard Henderson do_page_zero(ctx); 455831234768SRichard Henderson ret = ctx->base.is_jmp; 4559869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4560ba1d0b44SRichard Henderson } else 4561ba1d0b44SRichard Henderson #endif 4562ba1d0b44SRichard Henderson { 456361766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 456461766fe9SRichard Henderson the page permissions for execute. */ 45654e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 456661766fe9SRichard Henderson 456761766fe9SRichard Henderson /* Set up the IA queue for the next insn. 456861766fe9SRichard Henderson This will be overwritten by a branch. */ 456951b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 457051b061fbSRichard Henderson ctx->iaoq_n = -1; 4571aac0f603SRichard Henderson ctx->iaoq_n_var = tcg_temp_new_i64(); 45726fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 457361766fe9SRichard Henderson } else { 457451b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4575f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 457661766fe9SRichard Henderson } 457761766fe9SRichard Henderson 457851b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 457951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4580869051eaSRichard Henderson ret = DISAS_NEXT; 4581129e9cc3SRichard Henderson } else { 45821a19da0dSRichard Henderson ctx->insn = insn; 458331274b46SRichard Henderson if (!decode(ctx, insn)) { 458431274b46SRichard Henderson gen_illegal(ctx); 458531274b46SRichard Henderson } 458631234768SRichard Henderson ret = ctx->base.is_jmp; 458751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4588129e9cc3SRichard Henderson } 458961766fe9SRichard Henderson } 459061766fe9SRichard Henderson 45913d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 45923d68ee7bSRichard Henderson a priority change within the instruction queue. */ 459351b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4594c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4595c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4596c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4597c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 459851b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 459951b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 460031234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4601129e9cc3SRichard Henderson } else { 460231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 460361766fe9SRichard Henderson } 4604129e9cc3SRichard Henderson } 460551b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 460651b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4607c301f34eSRichard Henderson ctx->base.pc_next += 4; 460861766fe9SRichard Henderson 4609c5d0aec2SRichard Henderson switch (ret) { 4610c5d0aec2SRichard Henderson case DISAS_NORETURN: 4611c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4612c5d0aec2SRichard Henderson break; 4613c5d0aec2SRichard Henderson 4614c5d0aec2SRichard Henderson case DISAS_NEXT: 4615c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4616c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 461751b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4618a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4619741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4620c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4621c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4622c301f34eSRichard Henderson #endif 462351b061fbSRichard Henderson nullify_save(ctx); 4624c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4625c5d0aec2SRichard Henderson ? DISAS_EXIT 4626c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 462751b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4628a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 462961766fe9SRichard Henderson } 4630c5d0aec2SRichard Henderson break; 4631c5d0aec2SRichard Henderson 4632c5d0aec2SRichard Henderson default: 4633c5d0aec2SRichard Henderson g_assert_not_reached(); 4634c5d0aec2SRichard Henderson } 463561766fe9SRichard Henderson } 463661766fe9SRichard Henderson 463751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 463851b061fbSRichard Henderson { 463951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4640e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 464151b061fbSRichard Henderson 4642e1b5a5edSRichard Henderson switch (is_jmp) { 4643869051eaSRichard Henderson case DISAS_NORETURN: 464461766fe9SRichard Henderson break; 464551b061fbSRichard Henderson case DISAS_TOO_MANY: 4646869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4647e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4648741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4649741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 465051b061fbSRichard Henderson nullify_save(ctx); 465161766fe9SRichard Henderson /* FALLTHRU */ 4652869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 46538532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 46547f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 46558532a14eSRichard Henderson break; 465661766fe9SRichard Henderson } 4657c5d0aec2SRichard Henderson /* FALLTHRU */ 4658c5d0aec2SRichard Henderson case DISAS_EXIT: 4659c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 466061766fe9SRichard Henderson break; 466161766fe9SRichard Henderson default: 466251b061fbSRichard Henderson g_assert_not_reached(); 466361766fe9SRichard Henderson } 466451b061fbSRichard Henderson } 466561766fe9SRichard Henderson 46668eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 46678eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 466851b061fbSRichard Henderson { 4669c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 467061766fe9SRichard Henderson 4671ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4672ba1d0b44SRichard Henderson switch (pc) { 46737ad439dfSRichard Henderson case 0x00: 46748eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4675ba1d0b44SRichard Henderson return; 46767ad439dfSRichard Henderson case 0xb0: 46778eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4678ba1d0b44SRichard Henderson return; 46797ad439dfSRichard Henderson case 0xe0: 46808eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4681ba1d0b44SRichard Henderson return; 46827ad439dfSRichard Henderson case 0x100: 46838eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4684ba1d0b44SRichard Henderson return; 46857ad439dfSRichard Henderson } 4686ba1d0b44SRichard Henderson #endif 4687ba1d0b44SRichard Henderson 46888eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 46898eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 469061766fe9SRichard Henderson } 469151b061fbSRichard Henderson 469251b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 469351b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 469451b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 469551b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 469651b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 469751b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 469851b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 469951b061fbSRichard Henderson }; 470051b061fbSRichard Henderson 4701597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 470232f0c394SAnton Johansson vaddr pc, void *host_pc) 470351b061fbSRichard Henderson { 470451b061fbSRichard Henderson DisasContext ctx; 4705306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 470661766fe9SRichard Henderson } 4707