161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282e36f27efSRichard Henderson static int expand_sm_imm(int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294deee69a1SRichard Henderson static int expand_sr3x(int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3001cd012a5SRichard Henderson we use for the final M. */ 3011cd012a5SRichard Henderson static int ma_to_m(int val) 3021cd012a5SRichard Henderson { 3031cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3041cd012a5SRichard Henderson } 3051cd012a5SRichard Henderson 30640f9f908SRichard Henderson /* Include the auto-generated decoder. */ 30740f9f908SRichard Henderson #include "decode.inc.c" 30840f9f908SRichard Henderson 30961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 31061766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 311869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 31261766fe9SRichard Henderson 31361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 31461766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 315869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 31661766fe9SRichard Henderson 317e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 318e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 319e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 320e1b5a5edSRichard Henderson 32161766fe9SRichard Henderson typedef struct DisasInsn { 32261766fe9SRichard Henderson uint32_t insn, mask; 32331234768SRichard Henderson bool (*trans)(DisasContext *ctx, uint32_t insn, 32461766fe9SRichard Henderson const struct DisasInsn *f); 325b2167459SRichard Henderson union { 326eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 327eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 328eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 329eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 330eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 331eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 332eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 333eff235ebSPaolo Bonzini } f; 33461766fe9SRichard Henderson } DisasInsn; 33561766fe9SRichard Henderson 33661766fe9SRichard Henderson /* global register indexes */ 337eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 33833423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 339494737b7SRichard Henderson static TCGv_i64 cpu_srH; 340eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 341eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 342c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 343c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 344eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 345eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 346eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 347eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 348eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 34961766fe9SRichard Henderson 35061766fe9SRichard Henderson #include "exec/gen-icount.h" 35161766fe9SRichard Henderson 35261766fe9SRichard Henderson void hppa_translate_init(void) 35361766fe9SRichard Henderson { 35461766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 35561766fe9SRichard Henderson 356eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 35761766fe9SRichard Henderson static const GlobalVar vars[] = { 35835136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 35961766fe9SRichard Henderson DEF_VAR(psw_n), 36061766fe9SRichard Henderson DEF_VAR(psw_v), 36161766fe9SRichard Henderson DEF_VAR(psw_cb), 36261766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 36361766fe9SRichard Henderson DEF_VAR(iaoq_f), 36461766fe9SRichard Henderson DEF_VAR(iaoq_b), 36561766fe9SRichard Henderson }; 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson #undef DEF_VAR 36861766fe9SRichard Henderson 36961766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 37061766fe9SRichard Henderson static const char gr_names[32][4] = { 37161766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 37261766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 37361766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 37461766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 37561766fe9SRichard Henderson }; 37633423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 377494737b7SRichard Henderson static const char sr_names[5][4] = { 378494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 37933423472SRichard Henderson }; 38061766fe9SRichard Henderson 38161766fe9SRichard Henderson int i; 38261766fe9SRichard Henderson 383f764718dSRichard Henderson cpu_gr[0] = NULL; 38461766fe9SRichard Henderson for (i = 1; i < 32; i++) { 38561766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 38661766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 38761766fe9SRichard Henderson gr_names[i]); 38861766fe9SRichard Henderson } 38933423472SRichard Henderson for (i = 0; i < 4; i++) { 39033423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 39133423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 39233423472SRichard Henderson sr_names[i]); 39333423472SRichard Henderson } 394494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 395494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 396494737b7SRichard Henderson sr_names[4]); 39761766fe9SRichard Henderson 39861766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 39961766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 40061766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 40161766fe9SRichard Henderson } 402c301f34eSRichard Henderson 403c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 404c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 405c301f34eSRichard Henderson "iasq_f"); 406c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 407c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 408c301f34eSRichard Henderson "iasq_b"); 40961766fe9SRichard Henderson } 41061766fe9SRichard Henderson 411129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 412129e9cc3SRichard Henderson { 413f764718dSRichard Henderson return (DisasCond){ 414f764718dSRichard Henderson .c = TCG_COND_NEVER, 415f764718dSRichard Henderson .a0 = NULL, 416f764718dSRichard Henderson .a1 = NULL, 417f764718dSRichard Henderson }; 418129e9cc3SRichard Henderson } 419129e9cc3SRichard Henderson 420129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 421129e9cc3SRichard Henderson { 422f764718dSRichard Henderson return (DisasCond){ 423f764718dSRichard Henderson .c = TCG_COND_NE, 424f764718dSRichard Henderson .a0 = cpu_psw_n, 425f764718dSRichard Henderson .a0_is_n = true, 426f764718dSRichard Henderson .a1 = NULL, 427f764718dSRichard Henderson .a1_is_0 = true 428f764718dSRichard Henderson }; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 432129e9cc3SRichard Henderson { 433f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 434129e9cc3SRichard Henderson 435129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 436129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 437eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 438129e9cc3SRichard Henderson 439129e9cc3SRichard Henderson return r; 440129e9cc3SRichard Henderson } 441129e9cc3SRichard Henderson 442eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 443129e9cc3SRichard Henderson { 444129e9cc3SRichard Henderson DisasCond r = { .c = c }; 445129e9cc3SRichard Henderson 446129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 447129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 448eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 449129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 450eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 451129e9cc3SRichard Henderson 452129e9cc3SRichard Henderson return r; 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson 455129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 456129e9cc3SRichard Henderson { 457129e9cc3SRichard Henderson if (cond->a1_is_0) { 458129e9cc3SRichard Henderson cond->a1_is_0 = false; 459eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 460129e9cc3SRichard Henderson } 461129e9cc3SRichard Henderson } 462129e9cc3SRichard Henderson 463129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 464129e9cc3SRichard Henderson { 465129e9cc3SRichard Henderson switch (cond->c) { 466129e9cc3SRichard Henderson default: 467129e9cc3SRichard Henderson if (!cond->a0_is_n) { 468129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 469129e9cc3SRichard Henderson } 470129e9cc3SRichard Henderson if (!cond->a1_is_0) { 471129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 472129e9cc3SRichard Henderson } 473129e9cc3SRichard Henderson cond->a0_is_n = false; 474129e9cc3SRichard Henderson cond->a1_is_0 = false; 475f764718dSRichard Henderson cond->a0 = NULL; 476f764718dSRichard Henderson cond->a1 = NULL; 477129e9cc3SRichard Henderson /* fallthru */ 478129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 479129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 480129e9cc3SRichard Henderson break; 481129e9cc3SRichard Henderson case TCG_COND_NEVER: 482129e9cc3SRichard Henderson break; 483129e9cc3SRichard Henderson } 484129e9cc3SRichard Henderson } 485129e9cc3SRichard Henderson 486eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 48761766fe9SRichard Henderson { 48886f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 48986f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 49086f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 49161766fe9SRichard Henderson } 49261766fe9SRichard Henderson 49386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 49486f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 49586f8d05fSRichard Henderson { 49686f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 49786f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 49886f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 49986f8d05fSRichard Henderson } 50086f8d05fSRichard Henderson #endif 50186f8d05fSRichard Henderson 502eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 50361766fe9SRichard Henderson { 504eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 505eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 50661766fe9SRichard Henderson return t; 50761766fe9SRichard Henderson } 50861766fe9SRichard Henderson 509eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 51061766fe9SRichard Henderson { 51161766fe9SRichard Henderson if (reg == 0) { 512eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 513eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 51461766fe9SRichard Henderson return t; 51561766fe9SRichard Henderson } else { 51661766fe9SRichard Henderson return cpu_gr[reg]; 51761766fe9SRichard Henderson } 51861766fe9SRichard Henderson } 51961766fe9SRichard Henderson 520eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 52161766fe9SRichard Henderson { 522129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 52361766fe9SRichard Henderson return get_temp(ctx); 52461766fe9SRichard Henderson } else { 52561766fe9SRichard Henderson return cpu_gr[reg]; 52661766fe9SRichard Henderson } 52761766fe9SRichard Henderson } 52861766fe9SRichard Henderson 529eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 530129e9cc3SRichard Henderson { 531129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 532129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 533eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 534129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 535129e9cc3SRichard Henderson } else { 536eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 537129e9cc3SRichard Henderson } 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson 540eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 541129e9cc3SRichard Henderson { 542129e9cc3SRichard Henderson if (reg != 0) { 543129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 544129e9cc3SRichard Henderson } 545129e9cc3SRichard Henderson } 546129e9cc3SRichard Henderson 54796d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 54896d6407fSRichard Henderson # define HI_OFS 0 54996d6407fSRichard Henderson # define LO_OFS 4 55096d6407fSRichard Henderson #else 55196d6407fSRichard Henderson # define HI_OFS 4 55296d6407fSRichard Henderson # define LO_OFS 0 55396d6407fSRichard Henderson #endif 55496d6407fSRichard Henderson 55596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 55696d6407fSRichard Henderson { 55796d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 55896d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 55996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 56096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 56196d6407fSRichard Henderson return ret; 56296d6407fSRichard Henderson } 56396d6407fSRichard Henderson 564ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 565ebe9383cSRichard Henderson { 566ebe9383cSRichard Henderson if (rt == 0) { 567ebe9383cSRichard Henderson return tcg_const_i32(0); 568ebe9383cSRichard Henderson } else { 569ebe9383cSRichard Henderson return load_frw_i32(rt); 570ebe9383cSRichard Henderson } 571ebe9383cSRichard Henderson } 572ebe9383cSRichard Henderson 573ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 574ebe9383cSRichard Henderson { 575ebe9383cSRichard Henderson if (rt == 0) { 576ebe9383cSRichard Henderson return tcg_const_i64(0); 577ebe9383cSRichard Henderson } else { 578ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 579ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 580ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 581ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 582ebe9383cSRichard Henderson return ret; 583ebe9383cSRichard Henderson } 584ebe9383cSRichard Henderson } 585ebe9383cSRichard Henderson 58696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 58796d6407fSRichard Henderson { 58896d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 58996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 59096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 59196d6407fSRichard Henderson } 59296d6407fSRichard Henderson 59396d6407fSRichard Henderson #undef HI_OFS 59496d6407fSRichard Henderson #undef LO_OFS 59596d6407fSRichard Henderson 59696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 59796d6407fSRichard Henderson { 59896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 59996d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 60096d6407fSRichard Henderson return ret; 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 603ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 604ebe9383cSRichard Henderson { 605ebe9383cSRichard Henderson if (rt == 0) { 606ebe9383cSRichard Henderson return tcg_const_i64(0); 607ebe9383cSRichard Henderson } else { 608ebe9383cSRichard Henderson return load_frd(rt); 609ebe9383cSRichard Henderson } 610ebe9383cSRichard Henderson } 611ebe9383cSRichard Henderson 61296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 61396d6407fSRichard Henderson { 61496d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 61596d6407fSRichard Henderson } 61696d6407fSRichard Henderson 61733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 61833423472SRichard Henderson { 61933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 62033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 62133423472SRichard Henderson #else 62233423472SRichard Henderson if (reg < 4) { 62333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 624494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 625494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 62633423472SRichard Henderson } else { 62733423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 62833423472SRichard Henderson } 62933423472SRichard Henderson #endif 63033423472SRichard Henderson } 63133423472SRichard Henderson 632129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 633129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 634129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 635129e9cc3SRichard Henderson { 636129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 637129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 638129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 639129e9cc3SRichard Henderson 640129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 641129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 642129e9cc3SRichard Henderson 643129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 644129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 645129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 646129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 647eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 648129e9cc3SRichard Henderson } 649129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 650129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 651129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 652129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 653129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 654eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 655129e9cc3SRichard Henderson } 656129e9cc3SRichard Henderson 657eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 658129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 659129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson } 662129e9cc3SRichard Henderson 663129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 664129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 665129e9cc3SRichard Henderson { 666129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 667129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 668eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 669129e9cc3SRichard Henderson } 670129e9cc3SRichard Henderson return; 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 673129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 674eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 675129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 676129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 677129e9cc3SRichard Henderson } 678129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 679129e9cc3SRichard Henderson } 680129e9cc3SRichard Henderson 681129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 682129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 683129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 684129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 685129e9cc3SRichard Henderson { 686129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 687eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 688129e9cc3SRichard Henderson } 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson 691129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 69240f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 69340f9f908SRichard Henderson it may be tail-called from a translate function. */ 69431234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 695129e9cc3SRichard Henderson { 696129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 69731234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 698129e9cc3SRichard Henderson 699f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 700f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 701f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 702f49b3537SRichard Henderson 703129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 704129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 705129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 706129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 70731234768SRichard Henderson return true; 708129e9cc3SRichard Henderson } 709129e9cc3SRichard Henderson ctx->null_lab = NULL; 710129e9cc3SRichard Henderson 711129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 712129e9cc3SRichard Henderson /* The next instruction will be unconditional, 713129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 714129e9cc3SRichard Henderson gen_set_label(null_lab); 715129e9cc3SRichard Henderson } else { 716129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 717129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 718129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 719129e9cc3SRichard Henderson label we have the proper value in place. */ 720129e9cc3SRichard Henderson nullify_save(ctx); 721129e9cc3SRichard Henderson gen_set_label(null_lab); 722129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 723129e9cc3SRichard Henderson } 724869051eaSRichard Henderson if (status == DISAS_NORETURN) { 72531234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 726129e9cc3SRichard Henderson } 72731234768SRichard Henderson return true; 728129e9cc3SRichard Henderson } 729129e9cc3SRichard Henderson 730eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 73161766fe9SRichard Henderson { 73261766fe9SRichard Henderson if (unlikely(ival == -1)) { 733eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 73461766fe9SRichard Henderson } else { 735eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 73661766fe9SRichard Henderson } 73761766fe9SRichard Henderson } 73861766fe9SRichard Henderson 739eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74061766fe9SRichard Henderson { 74161766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74261766fe9SRichard Henderson } 74361766fe9SRichard Henderson 74461766fe9SRichard Henderson static void gen_excp_1(int exception) 74561766fe9SRichard Henderson { 74661766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 74761766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 74861766fe9SRichard Henderson tcg_temp_free_i32(t); 74961766fe9SRichard Henderson } 75061766fe9SRichard Henderson 75131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75261766fe9SRichard Henderson { 75361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 75461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 755129e9cc3SRichard Henderson nullify_save(ctx); 75661766fe9SRichard Henderson gen_excp_1(exception); 75731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 75861766fe9SRichard Henderson } 75961766fe9SRichard Henderson 76031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7611a19da0dSRichard Henderson { 76231234768SRichard Henderson TCGv_reg tmp; 76331234768SRichard Henderson 76431234768SRichard Henderson nullify_over(ctx); 76531234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7661a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7671a19da0dSRichard Henderson tcg_temp_free(tmp); 76831234768SRichard Henderson gen_excp(ctx, exc); 76931234768SRichard Henderson return nullify_end(ctx); 7701a19da0dSRichard Henderson } 7711a19da0dSRichard Henderson 77231234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77361766fe9SRichard Henderson { 77431234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77561766fe9SRichard Henderson } 77661766fe9SRichard Henderson 77740f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 77840f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 77940f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 78040f9f908SRichard Henderson #else 781e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 782e1b5a5edSRichard Henderson do { \ 783e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78431234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 785e1b5a5edSRichard Henderson } \ 786e1b5a5edSRichard Henderson } while (0) 78740f9f908SRichard Henderson #endif 788e1b5a5edSRichard Henderson 789eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 79061766fe9SRichard Henderson { 79161766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 79231234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 79331234768SRichard Henderson || ctx->base.singlestep_enabled) { 79461766fe9SRichard Henderson return false; 79561766fe9SRichard Henderson } 79661766fe9SRichard Henderson return true; 79761766fe9SRichard Henderson } 79861766fe9SRichard Henderson 799129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 800129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 801129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 802129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 803129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 804129e9cc3SRichard Henderson { 805129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 806129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 807129e9cc3SRichard Henderson } 808129e9cc3SRichard Henderson 80961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 810eaa3783bSRichard Henderson target_ureg f, target_ureg b) 81161766fe9SRichard Henderson { 81261766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 81361766fe9SRichard Henderson tcg_gen_goto_tb(which); 814eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 815eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 81607ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81761766fe9SRichard Henderson } else { 81861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 81961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 820d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 82161766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 82261766fe9SRichard Henderson } else { 8237f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 82461766fe9SRichard Henderson } 82561766fe9SRichard Henderson } 82661766fe9SRichard Henderson } 82761766fe9SRichard Henderson 828b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 829b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 830eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 831b2167459SRichard Henderson { 832eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 833b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 834b2167459SRichard Henderson return x; 835b2167459SRichard Henderson } 836b2167459SRichard Henderson 837ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 838ebe9383cSRichard Henderson { 839ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 840ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 841ebe9383cSRichard Henderson return r1 * 32 + r0; 842ebe9383cSRichard Henderson } 843ebe9383cSRichard Henderson 844ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 845ebe9383cSRichard Henderson { 846ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 847ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 848ebe9383cSRichard Henderson return r1 * 32 + r0; 849ebe9383cSRichard Henderson } 850ebe9383cSRichard Henderson 851ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 852ebe9383cSRichard Henderson { 853ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 854ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 855ebe9383cSRichard Henderson return r1 * 32 + r0; 856ebe9383cSRichard Henderson } 857ebe9383cSRichard Henderson 858ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 859ebe9383cSRichard Henderson { 860ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 861ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 862ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 863ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 864ebe9383cSRichard Henderson } 865ebe9383cSRichard Henderson 866c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn) 86733423472SRichard Henderson { 86833423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 86933423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 87033423472SRichard Henderson return s2 * 4 + s0; 87133423472SRichard Henderson } 87233423472SRichard Henderson 873eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 87498cd9ca7SRichard Henderson { 875eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 87698cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 87798cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 87898cd9ca7SRichard Henderson return x; 87998cd9ca7SRichard Henderson } 88098cd9ca7SRichard Henderson 881eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 882b2167459SRichard Henderson { 883b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 884b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 885b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 886b2167459SRichard Henderson return low_sextract(insn, 0, 14); 887b2167459SRichard Henderson } 888b2167459SRichard Henderson 889eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 89096d6407fSRichard Henderson { 89196d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 89296d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 89396d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 894eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 89596d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 89696d6407fSRichard Henderson return x << 2; 89796d6407fSRichard Henderson } 89896d6407fSRichard Henderson 899eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 90098cd9ca7SRichard Henderson { 901eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 90298cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 90398cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 90498cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 90598cd9ca7SRichard Henderson return x << 2; 90698cd9ca7SRichard Henderson } 90798cd9ca7SRichard Henderson 908eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 909b2167459SRichard Henderson { 910eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 911b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 912b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 913b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 914b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 915b2167459SRichard Henderson return x << 11; 916b2167459SRichard Henderson } 917b2167459SRichard Henderson 918eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 91998cd9ca7SRichard Henderson { 920eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 92198cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 92298cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 92398cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 92498cd9ca7SRichard Henderson return x << 2; 92598cd9ca7SRichard Henderson } 92698cd9ca7SRichard Henderson 927b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 928b2167459SRichard Henderson the conditions, without describing their exact implementation. The 929b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 930b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 931b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 932b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 933b2167459SRichard Henderson 934eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 935eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 936b2167459SRichard Henderson { 937b2167459SRichard Henderson DisasCond cond; 938eaa3783bSRichard Henderson TCGv_reg tmp; 939b2167459SRichard Henderson 940b2167459SRichard Henderson switch (cf >> 1) { 941b2167459SRichard Henderson case 0: /* Never / TR */ 942b2167459SRichard Henderson cond = cond_make_f(); 943b2167459SRichard Henderson break; 944b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 945b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 946b2167459SRichard Henderson break; 947b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 948b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 949b2167459SRichard Henderson break; 950b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 951b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 952b2167459SRichard Henderson break; 953b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 954b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 955b2167459SRichard Henderson break; 956b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 957b2167459SRichard Henderson tmp = tcg_temp_new(); 958eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 959eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 960b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 961b2167459SRichard Henderson tcg_temp_free(tmp); 962b2167459SRichard Henderson break; 963b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 964b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 965b2167459SRichard Henderson break; 966b2167459SRichard Henderson case 7: /* OD / EV */ 967b2167459SRichard Henderson tmp = tcg_temp_new(); 968eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 969b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 970b2167459SRichard Henderson tcg_temp_free(tmp); 971b2167459SRichard Henderson break; 972b2167459SRichard Henderson default: 973b2167459SRichard Henderson g_assert_not_reached(); 974b2167459SRichard Henderson } 975b2167459SRichard Henderson if (cf & 1) { 976b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 977b2167459SRichard Henderson } 978b2167459SRichard Henderson 979b2167459SRichard Henderson return cond; 980b2167459SRichard Henderson } 981b2167459SRichard Henderson 982b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 983b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 984b2167459SRichard Henderson deleted as unused. */ 985b2167459SRichard Henderson 986eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 987eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 988b2167459SRichard Henderson { 989b2167459SRichard Henderson DisasCond cond; 990b2167459SRichard Henderson 991b2167459SRichard Henderson switch (cf >> 1) { 992b2167459SRichard Henderson case 1: /* = / <> */ 993b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 994b2167459SRichard Henderson break; 995b2167459SRichard Henderson case 2: /* < / >= */ 996b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 997b2167459SRichard Henderson break; 998b2167459SRichard Henderson case 3: /* <= / > */ 999b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 1000b2167459SRichard Henderson break; 1001b2167459SRichard Henderson case 4: /* << / >>= */ 1002b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 1003b2167459SRichard Henderson break; 1004b2167459SRichard Henderson case 5: /* <<= / >> */ 1005b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 1006b2167459SRichard Henderson break; 1007b2167459SRichard Henderson default: 1008b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 1009b2167459SRichard Henderson } 1010b2167459SRichard Henderson if (cf & 1) { 1011b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1012b2167459SRichard Henderson } 1013b2167459SRichard Henderson 1014b2167459SRichard Henderson return cond; 1015b2167459SRichard Henderson } 1016b2167459SRichard Henderson 1017b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 1018b2167459SRichard Henderson computed, and use of them is undefined. */ 1019b2167459SRichard Henderson 1020eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 1021b2167459SRichard Henderson { 1022b2167459SRichard Henderson switch (cf >> 1) { 1023b2167459SRichard Henderson case 4: case 5: case 6: 1024b2167459SRichard Henderson cf &= 1; 1025b2167459SRichard Henderson break; 1026b2167459SRichard Henderson } 1027b2167459SRichard Henderson return do_cond(cf, res, res, res); 1028b2167459SRichard Henderson } 1029b2167459SRichard Henderson 103098cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 103198cd9ca7SRichard Henderson 1032eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 103398cd9ca7SRichard Henderson { 103498cd9ca7SRichard Henderson unsigned c, f; 103598cd9ca7SRichard Henderson 103698cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 103798cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 103898cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 103998cd9ca7SRichard Henderson c = orig & 3; 104098cd9ca7SRichard Henderson if (c == 3) { 104198cd9ca7SRichard Henderson c = 7; 104298cd9ca7SRichard Henderson } 104398cd9ca7SRichard Henderson f = (orig & 4) / 4; 104498cd9ca7SRichard Henderson 104598cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 104698cd9ca7SRichard Henderson } 104798cd9ca7SRichard Henderson 1048b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1049b2167459SRichard Henderson 1050eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1051eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1052b2167459SRichard Henderson { 1053b2167459SRichard Henderson DisasCond cond; 1054eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1055b2167459SRichard Henderson 1056b2167459SRichard Henderson if (cf & 8) { 1057b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1058b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1059b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1060b2167459SRichard Henderson */ 1061b2167459SRichard Henderson cb = tcg_temp_new(); 1062b2167459SRichard Henderson tmp = tcg_temp_new(); 1063eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1064eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1065eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1066eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1067b2167459SRichard Henderson tcg_temp_free(tmp); 1068b2167459SRichard Henderson } 1069b2167459SRichard Henderson 1070b2167459SRichard Henderson switch (cf >> 1) { 1071b2167459SRichard Henderson case 0: /* never / TR */ 1072b2167459SRichard Henderson case 1: /* undefined */ 1073b2167459SRichard Henderson case 5: /* undefined */ 1074b2167459SRichard Henderson cond = cond_make_f(); 1075b2167459SRichard Henderson break; 1076b2167459SRichard Henderson 1077b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1078b2167459SRichard Henderson /* See hasless(v,1) from 1079b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1080b2167459SRichard Henderson */ 1081b2167459SRichard Henderson tmp = tcg_temp_new(); 1082eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1083eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1084eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1085b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1086b2167459SRichard Henderson tcg_temp_free(tmp); 1087b2167459SRichard Henderson break; 1088b2167459SRichard Henderson 1089b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1090b2167459SRichard Henderson tmp = tcg_temp_new(); 1091eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1092eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1093eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1094b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1095b2167459SRichard Henderson tcg_temp_free(tmp); 1096b2167459SRichard Henderson break; 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson case 4: /* SDC / NDC */ 1099eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1100b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1101b2167459SRichard Henderson break; 1102b2167459SRichard Henderson 1103b2167459SRichard Henderson case 6: /* SBC / NBC */ 1104eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1105b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1106b2167459SRichard Henderson break; 1107b2167459SRichard Henderson 1108b2167459SRichard Henderson case 7: /* SHC / NHC */ 1109eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1110b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1111b2167459SRichard Henderson break; 1112b2167459SRichard Henderson 1113b2167459SRichard Henderson default: 1114b2167459SRichard Henderson g_assert_not_reached(); 1115b2167459SRichard Henderson } 1116b2167459SRichard Henderson if (cf & 8) { 1117b2167459SRichard Henderson tcg_temp_free(cb); 1118b2167459SRichard Henderson } 1119b2167459SRichard Henderson if (cf & 1) { 1120b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1121b2167459SRichard Henderson } 1122b2167459SRichard Henderson 1123b2167459SRichard Henderson return cond; 1124b2167459SRichard Henderson } 1125b2167459SRichard Henderson 1126b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1127eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1128eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1129b2167459SRichard Henderson { 1130eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1131eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1132b2167459SRichard Henderson 1133eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1134eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1135eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1136b2167459SRichard Henderson tcg_temp_free(tmp); 1137b2167459SRichard Henderson 1138b2167459SRichard Henderson return sv; 1139b2167459SRichard Henderson } 1140b2167459SRichard Henderson 1141b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1142eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1143eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1144b2167459SRichard Henderson { 1145eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1146eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1147b2167459SRichard Henderson 1148eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1149eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1150eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1151b2167459SRichard Henderson tcg_temp_free(tmp); 1152b2167459SRichard Henderson 1153b2167459SRichard Henderson return sv; 1154b2167459SRichard Henderson } 1155b2167459SRichard Henderson 115631234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1157eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1158eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1159b2167459SRichard Henderson { 1160eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1161b2167459SRichard Henderson unsigned c = cf >> 1; 1162b2167459SRichard Henderson DisasCond cond; 1163b2167459SRichard Henderson 1164b2167459SRichard Henderson dest = tcg_temp_new(); 1165f764718dSRichard Henderson cb = NULL; 1166f764718dSRichard Henderson cb_msb = NULL; 1167b2167459SRichard Henderson 1168b2167459SRichard Henderson if (shift) { 1169b2167459SRichard Henderson tmp = get_temp(ctx); 1170eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1171b2167459SRichard Henderson in1 = tmp; 1172b2167459SRichard Henderson } 1173b2167459SRichard Henderson 1174b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1175eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1176b2167459SRichard Henderson cb_msb = get_temp(ctx); 1177eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1178b2167459SRichard Henderson if (is_c) { 1179eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1180b2167459SRichard Henderson } 1181b2167459SRichard Henderson tcg_temp_free(zero); 1182b2167459SRichard Henderson if (!is_l) { 1183b2167459SRichard Henderson cb = get_temp(ctx); 1184eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1185eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1186b2167459SRichard Henderson } 1187b2167459SRichard Henderson } else { 1188eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1189b2167459SRichard Henderson if (is_c) { 1190eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1191b2167459SRichard Henderson } 1192b2167459SRichard Henderson } 1193b2167459SRichard Henderson 1194b2167459SRichard Henderson /* Compute signed overflow if required. */ 1195f764718dSRichard Henderson sv = NULL; 1196b2167459SRichard Henderson if (is_tsv || c == 6) { 1197b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1198b2167459SRichard Henderson if (is_tsv) { 1199b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1200b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1201b2167459SRichard Henderson } 1202b2167459SRichard Henderson } 1203b2167459SRichard Henderson 1204b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1205b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1206b2167459SRichard Henderson if (is_tc) { 1207b2167459SRichard Henderson cond_prep(&cond); 1208b2167459SRichard Henderson tmp = tcg_temp_new(); 1209eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1210b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1211b2167459SRichard Henderson tcg_temp_free(tmp); 1212b2167459SRichard Henderson } 1213b2167459SRichard Henderson 1214b2167459SRichard Henderson /* Write back the result. */ 1215b2167459SRichard Henderson if (!is_l) { 1216b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1217b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1218b2167459SRichard Henderson } 1219b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1220b2167459SRichard Henderson tcg_temp_free(dest); 1221b2167459SRichard Henderson 1222b2167459SRichard Henderson /* Install the new nullification. */ 1223b2167459SRichard Henderson cond_free(&ctx->null_cond); 1224b2167459SRichard Henderson ctx->null_cond = cond; 1225b2167459SRichard Henderson } 1226b2167459SRichard Henderson 12270c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12280c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12290c982a28SRichard Henderson { 12300c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12310c982a28SRichard Henderson 12320c982a28SRichard Henderson if (a->cf) { 12330c982a28SRichard Henderson nullify_over(ctx); 12340c982a28SRichard Henderson } 12350c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12360c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12370c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12380c982a28SRichard Henderson return nullify_end(ctx); 12390c982a28SRichard Henderson } 12400c982a28SRichard Henderson 124131234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1242eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1243eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1244b2167459SRichard Henderson { 1245eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1246b2167459SRichard Henderson unsigned c = cf >> 1; 1247b2167459SRichard Henderson DisasCond cond; 1248b2167459SRichard Henderson 1249b2167459SRichard Henderson dest = tcg_temp_new(); 1250b2167459SRichard Henderson cb = tcg_temp_new(); 1251b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1252b2167459SRichard Henderson 1253eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1254b2167459SRichard Henderson if (is_b) { 1255b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1256eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1257eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1258eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1259eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1260eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1261b2167459SRichard Henderson } else { 1262b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1263b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1264eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1265eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1266eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1267eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1268b2167459SRichard Henderson } 1269b2167459SRichard Henderson tcg_temp_free(zero); 1270b2167459SRichard Henderson 1271b2167459SRichard Henderson /* Compute signed overflow if required. */ 1272f764718dSRichard Henderson sv = NULL; 1273b2167459SRichard Henderson if (is_tsv || c == 6) { 1274b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1275b2167459SRichard Henderson if (is_tsv) { 1276b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1277b2167459SRichard Henderson } 1278b2167459SRichard Henderson } 1279b2167459SRichard Henderson 1280b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1281b2167459SRichard Henderson if (!is_b) { 1282b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1283b2167459SRichard Henderson } else { 1284b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1285b2167459SRichard Henderson } 1286b2167459SRichard Henderson 1287b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1288b2167459SRichard Henderson if (is_tc) { 1289b2167459SRichard Henderson cond_prep(&cond); 1290b2167459SRichard Henderson tmp = tcg_temp_new(); 1291eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1292b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1293b2167459SRichard Henderson tcg_temp_free(tmp); 1294b2167459SRichard Henderson } 1295b2167459SRichard Henderson 1296b2167459SRichard Henderson /* Write back the result. */ 1297b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1298b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1299b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1300b2167459SRichard Henderson tcg_temp_free(dest); 1301b2167459SRichard Henderson 1302b2167459SRichard Henderson /* Install the new nullification. */ 1303b2167459SRichard Henderson cond_free(&ctx->null_cond); 1304b2167459SRichard Henderson ctx->null_cond = cond; 1305b2167459SRichard Henderson } 1306b2167459SRichard Henderson 13070c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 13080c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13090c982a28SRichard Henderson { 13100c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13110c982a28SRichard Henderson 13120c982a28SRichard Henderson if (a->cf) { 13130c982a28SRichard Henderson nullify_over(ctx); 13140c982a28SRichard Henderson } 13150c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13160c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13170c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13180c982a28SRichard Henderson return nullify_end(ctx); 13190c982a28SRichard Henderson } 13200c982a28SRichard Henderson 132131234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1322eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1323b2167459SRichard Henderson { 1324eaa3783bSRichard Henderson TCGv_reg dest, sv; 1325b2167459SRichard Henderson DisasCond cond; 1326b2167459SRichard Henderson 1327b2167459SRichard Henderson dest = tcg_temp_new(); 1328eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1329b2167459SRichard Henderson 1330b2167459SRichard Henderson /* Compute signed overflow if required. */ 1331f764718dSRichard Henderson sv = NULL; 1332b2167459SRichard Henderson if ((cf >> 1) == 6) { 1333b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1334b2167459SRichard Henderson } 1335b2167459SRichard Henderson 1336b2167459SRichard Henderson /* Form the condition for the compare. */ 1337b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1338b2167459SRichard Henderson 1339b2167459SRichard Henderson /* Clear. */ 1340eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1341b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1342b2167459SRichard Henderson tcg_temp_free(dest); 1343b2167459SRichard Henderson 1344b2167459SRichard Henderson /* Install the new nullification. */ 1345b2167459SRichard Henderson cond_free(&ctx->null_cond); 1346b2167459SRichard Henderson ctx->null_cond = cond; 1347b2167459SRichard Henderson } 1348b2167459SRichard Henderson 134931234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1350eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1351eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1352b2167459SRichard Henderson { 1353eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1354b2167459SRichard Henderson 1355b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1356b2167459SRichard Henderson fn(dest, in1, in2); 1357b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1358b2167459SRichard Henderson 1359b2167459SRichard Henderson /* Install the new nullification. */ 1360b2167459SRichard Henderson cond_free(&ctx->null_cond); 1361b2167459SRichard Henderson if (cf) { 1362b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1363b2167459SRichard Henderson } 1364b2167459SRichard Henderson } 1365b2167459SRichard Henderson 13660c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13670c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13680c982a28SRichard Henderson { 13690c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13700c982a28SRichard Henderson 13710c982a28SRichard Henderson if (a->cf) { 13720c982a28SRichard Henderson nullify_over(ctx); 13730c982a28SRichard Henderson } 13740c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13750c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13760c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13770c982a28SRichard Henderson return nullify_end(ctx); 13780c982a28SRichard Henderson } 13790c982a28SRichard Henderson 138031234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1381eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1382eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1383b2167459SRichard Henderson { 1384eaa3783bSRichard Henderson TCGv_reg dest; 1385b2167459SRichard Henderson DisasCond cond; 1386b2167459SRichard Henderson 1387b2167459SRichard Henderson if (cf == 0) { 1388b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1389b2167459SRichard Henderson fn(dest, in1, in2); 1390b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1391b2167459SRichard Henderson cond_free(&ctx->null_cond); 1392b2167459SRichard Henderson } else { 1393b2167459SRichard Henderson dest = tcg_temp_new(); 1394b2167459SRichard Henderson fn(dest, in1, in2); 1395b2167459SRichard Henderson 1396b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1397b2167459SRichard Henderson 1398b2167459SRichard Henderson if (is_tc) { 1399eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1400b2167459SRichard Henderson cond_prep(&cond); 1401eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1402b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1403b2167459SRichard Henderson tcg_temp_free(tmp); 1404b2167459SRichard Henderson } 1405b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1406b2167459SRichard Henderson 1407b2167459SRichard Henderson cond_free(&ctx->null_cond); 1408b2167459SRichard Henderson ctx->null_cond = cond; 1409b2167459SRichard Henderson } 1410b2167459SRichard Henderson } 1411b2167459SRichard Henderson 141286f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14138d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14148d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14158d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14168d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 141786f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 141886f8d05fSRichard Henderson { 141986f8d05fSRichard Henderson TCGv_ptr ptr; 142086f8d05fSRichard Henderson TCGv_reg tmp; 142186f8d05fSRichard Henderson TCGv_i64 spc; 142286f8d05fSRichard Henderson 142386f8d05fSRichard Henderson if (sp != 0) { 14248d6ae7fbSRichard Henderson if (sp < 0) { 14258d6ae7fbSRichard Henderson sp = ~sp; 14268d6ae7fbSRichard Henderson } 14278d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14288d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14298d6ae7fbSRichard Henderson return spc; 143086f8d05fSRichard Henderson } 1431494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1432494737b7SRichard Henderson return cpu_srH; 1433494737b7SRichard Henderson } 143486f8d05fSRichard Henderson 143586f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 143686f8d05fSRichard Henderson tmp = tcg_temp_new(); 143786f8d05fSRichard Henderson spc = get_temp_tl(ctx); 143886f8d05fSRichard Henderson 143986f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 144086f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 144186f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 144286f8d05fSRichard Henderson tcg_temp_free(tmp); 144386f8d05fSRichard Henderson 144486f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 144586f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 144686f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 144786f8d05fSRichard Henderson 144886f8d05fSRichard Henderson return spc; 144986f8d05fSRichard Henderson } 145086f8d05fSRichard Henderson #endif 145186f8d05fSRichard Henderson 145286f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 145386f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 145486f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 145586f8d05fSRichard Henderson { 145686f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 145786f8d05fSRichard Henderson TCGv_reg ofs; 145886f8d05fSRichard Henderson 145986f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 146086f8d05fSRichard Henderson if (rx) { 146186f8d05fSRichard Henderson ofs = get_temp(ctx); 146286f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 146386f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 146486f8d05fSRichard Henderson } else if (disp || modify) { 146586f8d05fSRichard Henderson ofs = get_temp(ctx); 146686f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 146786f8d05fSRichard Henderson } else { 146886f8d05fSRichard Henderson ofs = base; 146986f8d05fSRichard Henderson } 147086f8d05fSRichard Henderson 147186f8d05fSRichard Henderson *pofs = ofs; 147286f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 147386f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 147486f8d05fSRichard Henderson #else 147586f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 147686f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1477494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 147886f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 147986f8d05fSRichard Henderson } 148086f8d05fSRichard Henderson if (!is_phys) { 148186f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 148286f8d05fSRichard Henderson } 148386f8d05fSRichard Henderson *pgva = addr; 148486f8d05fSRichard Henderson #endif 148586f8d05fSRichard Henderson } 148686f8d05fSRichard Henderson 148796d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 148896d6407fSRichard Henderson * < 0 for pre-modify, 148996d6407fSRichard Henderson * > 0 for post-modify, 149096d6407fSRichard Henderson * = 0 for no base register update. 149196d6407fSRichard Henderson */ 149296d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1493eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149486f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 149596d6407fSRichard Henderson { 149686f8d05fSRichard Henderson TCGv_reg ofs; 149786f8d05fSRichard Henderson TCGv_tl addr; 149896d6407fSRichard Henderson 149996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150196d6407fSRichard Henderson 150286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 150486f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 150586f8d05fSRichard Henderson if (modify) { 150686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150796d6407fSRichard Henderson } 150896d6407fSRichard Henderson } 150996d6407fSRichard Henderson 151096d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1511eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151286f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 151396d6407fSRichard Henderson { 151486f8d05fSRichard Henderson TCGv_reg ofs; 151586f8d05fSRichard Henderson TCGv_tl addr; 151696d6407fSRichard Henderson 151796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151996d6407fSRichard Henderson 152086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15223d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 152386f8d05fSRichard Henderson if (modify) { 152486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152596d6407fSRichard Henderson } 152696d6407fSRichard Henderson } 152796d6407fSRichard Henderson 152896d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1529eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153086f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 153196d6407fSRichard Henderson { 153286f8d05fSRichard Henderson TCGv_reg ofs; 153386f8d05fSRichard Henderson TCGv_tl addr; 153496d6407fSRichard Henderson 153596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 153696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 153796d6407fSRichard Henderson 153886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 153986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 154086f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 154186f8d05fSRichard Henderson if (modify) { 154286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 154396d6407fSRichard Henderson } 154496d6407fSRichard Henderson } 154596d6407fSRichard Henderson 154696d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1547eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154886f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 154996d6407fSRichard Henderson { 155086f8d05fSRichard Henderson TCGv_reg ofs; 155186f8d05fSRichard Henderson TCGv_tl addr; 155296d6407fSRichard Henderson 155396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 155496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 155596d6407fSRichard Henderson 155686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 155786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 155886f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 155986f8d05fSRichard Henderson if (modify) { 156086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156196d6407fSRichard Henderson } 156296d6407fSRichard Henderson } 156396d6407fSRichard Henderson 1564eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1565eaa3783bSRichard Henderson #define do_load_reg do_load_64 1566eaa3783bSRichard Henderson #define do_store_reg do_store_64 156796d6407fSRichard Henderson #else 1568eaa3783bSRichard Henderson #define do_load_reg do_load_32 1569eaa3783bSRichard Henderson #define do_store_reg do_store_32 157096d6407fSRichard Henderson #endif 157196d6407fSRichard Henderson 15721cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1573eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157486f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 157596d6407fSRichard Henderson { 1576eaa3783bSRichard Henderson TCGv_reg dest; 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson nullify_over(ctx); 157996d6407fSRichard Henderson 158096d6407fSRichard Henderson if (modify == 0) { 158196d6407fSRichard Henderson /* No base register update. */ 158296d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 158396d6407fSRichard Henderson } else { 158496d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 158596d6407fSRichard Henderson dest = get_temp(ctx); 158696d6407fSRichard Henderson } 158786f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 158896d6407fSRichard Henderson save_gpr(ctx, rt, dest); 158996d6407fSRichard Henderson 15901cd012a5SRichard Henderson return nullify_end(ctx); 159196d6407fSRichard Henderson } 159296d6407fSRichard Henderson 159331234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1594eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159586f8d05fSRichard Henderson unsigned sp, int modify) 159696d6407fSRichard Henderson { 159796d6407fSRichard Henderson TCGv_i32 tmp; 159896d6407fSRichard Henderson 159996d6407fSRichard Henderson nullify_over(ctx); 160096d6407fSRichard Henderson 160196d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 160286f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 160396d6407fSRichard Henderson save_frw_i32(rt, tmp); 160496d6407fSRichard Henderson tcg_temp_free_i32(tmp); 160596d6407fSRichard Henderson 160696d6407fSRichard Henderson if (rt == 0) { 160796d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 160896d6407fSRichard Henderson } 160996d6407fSRichard Henderson 161031234768SRichard Henderson nullify_end(ctx); 161196d6407fSRichard Henderson } 161296d6407fSRichard Henderson 161331234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1614eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 161586f8d05fSRichard Henderson unsigned sp, int modify) 161696d6407fSRichard Henderson { 161796d6407fSRichard Henderson TCGv_i64 tmp; 161896d6407fSRichard Henderson 161996d6407fSRichard Henderson nullify_over(ctx); 162096d6407fSRichard Henderson 162196d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 162286f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 162396d6407fSRichard Henderson save_frd(rt, tmp); 162496d6407fSRichard Henderson tcg_temp_free_i64(tmp); 162596d6407fSRichard Henderson 162696d6407fSRichard Henderson if (rt == 0) { 162796d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 162896d6407fSRichard Henderson } 162996d6407fSRichard Henderson 163031234768SRichard Henderson nullify_end(ctx); 163196d6407fSRichard Henderson } 163296d6407fSRichard Henderson 16331cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 163486f8d05fSRichard Henderson target_sreg disp, unsigned sp, 163586f8d05fSRichard Henderson int modify, TCGMemOp mop) 163696d6407fSRichard Henderson { 163796d6407fSRichard Henderson nullify_over(ctx); 163886f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16391cd012a5SRichard Henderson return nullify_end(ctx); 164096d6407fSRichard Henderson } 164196d6407fSRichard Henderson 164231234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1643eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 164486f8d05fSRichard Henderson unsigned sp, int modify) 164596d6407fSRichard Henderson { 164696d6407fSRichard Henderson TCGv_i32 tmp; 164796d6407fSRichard Henderson 164896d6407fSRichard Henderson nullify_over(ctx); 164996d6407fSRichard Henderson 165096d6407fSRichard Henderson tmp = load_frw_i32(rt); 165186f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 165296d6407fSRichard Henderson tcg_temp_free_i32(tmp); 165396d6407fSRichard Henderson 165431234768SRichard Henderson nullify_end(ctx); 165596d6407fSRichard Henderson } 165696d6407fSRichard Henderson 165731234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1658eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 165986f8d05fSRichard Henderson unsigned sp, int modify) 166096d6407fSRichard Henderson { 166196d6407fSRichard Henderson TCGv_i64 tmp; 166296d6407fSRichard Henderson 166396d6407fSRichard Henderson nullify_over(ctx); 166496d6407fSRichard Henderson 166596d6407fSRichard Henderson tmp = load_frd(rt); 166686f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 166796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 166896d6407fSRichard Henderson 166931234768SRichard Henderson nullify_end(ctx); 167096d6407fSRichard Henderson } 167196d6407fSRichard Henderson 167231234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1673ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1674ebe9383cSRichard Henderson { 1675ebe9383cSRichard Henderson TCGv_i32 tmp; 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson nullify_over(ctx); 1678ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1679ebe9383cSRichard Henderson 1680ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1681ebe9383cSRichard Henderson 1682ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1683ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 168431234768SRichard Henderson nullify_end(ctx); 1685ebe9383cSRichard Henderson } 1686ebe9383cSRichard Henderson 168731234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1688ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1689ebe9383cSRichard Henderson { 1690ebe9383cSRichard Henderson TCGv_i32 dst; 1691ebe9383cSRichard Henderson TCGv_i64 src; 1692ebe9383cSRichard Henderson 1693ebe9383cSRichard Henderson nullify_over(ctx); 1694ebe9383cSRichard Henderson src = load_frd(ra); 1695ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1696ebe9383cSRichard Henderson 1697ebe9383cSRichard Henderson func(dst, cpu_env, src); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1700ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1701ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 170231234768SRichard Henderson nullify_end(ctx); 1703ebe9383cSRichard Henderson } 1704ebe9383cSRichard Henderson 170531234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1706ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1707ebe9383cSRichard Henderson { 1708ebe9383cSRichard Henderson TCGv_i64 tmp; 1709ebe9383cSRichard Henderson 1710ebe9383cSRichard Henderson nullify_over(ctx); 1711ebe9383cSRichard Henderson tmp = load_frd0(ra); 1712ebe9383cSRichard Henderson 1713ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1714ebe9383cSRichard Henderson 1715ebe9383cSRichard Henderson save_frd(rt, tmp); 1716ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 171731234768SRichard Henderson nullify_end(ctx); 1718ebe9383cSRichard Henderson } 1719ebe9383cSRichard Henderson 172031234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1721ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1722ebe9383cSRichard Henderson { 1723ebe9383cSRichard Henderson TCGv_i32 src; 1724ebe9383cSRichard Henderson TCGv_i64 dst; 1725ebe9383cSRichard Henderson 1726ebe9383cSRichard Henderson nullify_over(ctx); 1727ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1728ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1729ebe9383cSRichard Henderson 1730ebe9383cSRichard Henderson func(dst, cpu_env, src); 1731ebe9383cSRichard Henderson 1732ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1733ebe9383cSRichard Henderson save_frd(rt, dst); 1734ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 173531234768SRichard Henderson nullify_end(ctx); 1736ebe9383cSRichard Henderson } 1737ebe9383cSRichard Henderson 173831234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt, 1739ebe9383cSRichard Henderson unsigned ra, unsigned rb, 174031234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1741ebe9383cSRichard Henderson { 1742ebe9383cSRichard Henderson TCGv_i32 a, b; 1743ebe9383cSRichard Henderson 1744ebe9383cSRichard Henderson nullify_over(ctx); 1745ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1746ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1747ebe9383cSRichard Henderson 1748ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1749ebe9383cSRichard Henderson 1750ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1751ebe9383cSRichard Henderson save_frw_i32(rt, a); 1752ebe9383cSRichard Henderson tcg_temp_free_i32(a); 175331234768SRichard Henderson nullify_end(ctx); 1754ebe9383cSRichard Henderson } 1755ebe9383cSRichard Henderson 175631234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt, 1757ebe9383cSRichard Henderson unsigned ra, unsigned rb, 175831234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1759ebe9383cSRichard Henderson { 1760ebe9383cSRichard Henderson TCGv_i64 a, b; 1761ebe9383cSRichard Henderson 1762ebe9383cSRichard Henderson nullify_over(ctx); 1763ebe9383cSRichard Henderson a = load_frd0(ra); 1764ebe9383cSRichard Henderson b = load_frd0(rb); 1765ebe9383cSRichard Henderson 1766ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1767ebe9383cSRichard Henderson 1768ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1769ebe9383cSRichard Henderson save_frd(rt, a); 1770ebe9383cSRichard Henderson tcg_temp_free_i64(a); 177131234768SRichard Henderson nullify_end(ctx); 1772ebe9383cSRichard Henderson } 1773ebe9383cSRichard Henderson 177498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 177598cd9ca7SRichard Henderson have already had nullification handled. */ 177631234768SRichard Henderson static void do_dbranch(DisasContext *ctx, target_ureg dest, 177798cd9ca7SRichard Henderson unsigned link, bool is_n) 177898cd9ca7SRichard Henderson { 177998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 178098cd9ca7SRichard Henderson if (link != 0) { 178198cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 178298cd9ca7SRichard Henderson } 178398cd9ca7SRichard Henderson ctx->iaoq_n = dest; 178498cd9ca7SRichard Henderson if (is_n) { 178598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 178698cd9ca7SRichard Henderson } 178798cd9ca7SRichard Henderson } else { 178898cd9ca7SRichard Henderson nullify_over(ctx); 178998cd9ca7SRichard Henderson 179098cd9ca7SRichard Henderson if (link != 0) { 179198cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 179298cd9ca7SRichard Henderson } 179398cd9ca7SRichard Henderson 179498cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 179598cd9ca7SRichard Henderson nullify_set(ctx, 0); 179698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 179798cd9ca7SRichard Henderson } else { 179898cd9ca7SRichard Henderson nullify_set(ctx, is_n); 179998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 180098cd9ca7SRichard Henderson } 180198cd9ca7SRichard Henderson 180231234768SRichard Henderson nullify_end(ctx); 180398cd9ca7SRichard Henderson 180498cd9ca7SRichard Henderson nullify_set(ctx, 0); 180598cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 180631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 180798cd9ca7SRichard Henderson } 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson 181098cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 181198cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 181231234768SRichard Henderson static void do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 181398cd9ca7SRichard Henderson DisasCond *cond) 181498cd9ca7SRichard Henderson { 1815eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 181698cd9ca7SRichard Henderson TCGLabel *taken = NULL; 181798cd9ca7SRichard Henderson TCGCond c = cond->c; 181898cd9ca7SRichard Henderson bool n; 181998cd9ca7SRichard Henderson 182098cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 182198cd9ca7SRichard Henderson 182298cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 182398cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 182431234768SRichard Henderson do_dbranch(ctx, dest, 0, is_n && disp >= 0); 182531234768SRichard Henderson return; 182698cd9ca7SRichard Henderson } 182798cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 182831234768SRichard Henderson do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 182931234768SRichard Henderson return; 183098cd9ca7SRichard Henderson } 183198cd9ca7SRichard Henderson 183298cd9ca7SRichard Henderson taken = gen_new_label(); 183398cd9ca7SRichard Henderson cond_prep(cond); 1834eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 183598cd9ca7SRichard Henderson cond_free(cond); 183698cd9ca7SRichard Henderson 183798cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 183898cd9ca7SRichard Henderson n = is_n && disp < 0; 183998cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 184098cd9ca7SRichard Henderson nullify_set(ctx, 0); 1841a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 184298cd9ca7SRichard Henderson } else { 184398cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 184498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 184598cd9ca7SRichard Henderson ctx->null_lab = NULL; 184698cd9ca7SRichard Henderson } 184798cd9ca7SRichard Henderson nullify_set(ctx, n); 1848c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1849c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1850c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1851c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1852c301f34eSRichard Henderson } 1853a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 185498cd9ca7SRichard Henderson } 185598cd9ca7SRichard Henderson 185698cd9ca7SRichard Henderson gen_set_label(taken); 185798cd9ca7SRichard Henderson 185898cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 185998cd9ca7SRichard Henderson n = is_n && disp >= 0; 186098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 186198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1862a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 186398cd9ca7SRichard Henderson } else { 186498cd9ca7SRichard Henderson nullify_set(ctx, n); 1865a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 186698cd9ca7SRichard Henderson } 186798cd9ca7SRichard Henderson 186898cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 186998cd9ca7SRichard Henderson if (ctx->null_lab) { 187098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187198cd9ca7SRichard Henderson ctx->null_lab = NULL; 187231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 187398cd9ca7SRichard Henderson } else { 187431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 187598cd9ca7SRichard Henderson } 187698cd9ca7SRichard Henderson } 187798cd9ca7SRichard Henderson 187898cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 187998cd9ca7SRichard Henderson nullification of the branch itself. */ 188031234768SRichard Henderson static void do_ibranch(DisasContext *ctx, TCGv_reg dest, 188198cd9ca7SRichard Henderson unsigned link, bool is_n) 188298cd9ca7SRichard Henderson { 1883eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 188498cd9ca7SRichard Henderson TCGCond c; 188598cd9ca7SRichard Henderson 188698cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 188798cd9ca7SRichard Henderson 188898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 188998cd9ca7SRichard Henderson if (link != 0) { 189098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 189198cd9ca7SRichard Henderson } 189298cd9ca7SRichard Henderson next = get_temp(ctx); 1893eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 189498cd9ca7SRichard Henderson if (is_n) { 1895c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1896c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1897c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1898c301f34eSRichard Henderson nullify_set(ctx, 0); 189931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 190031234768SRichard Henderson return; 1901c301f34eSRichard Henderson } 190298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 190398cd9ca7SRichard Henderson } 1904c301f34eSRichard Henderson ctx->iaoq_n = -1; 1905c301f34eSRichard Henderson ctx->iaoq_n_var = next; 190698cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 190798cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 190898cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19094137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 191098cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 191198cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 191298cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 191398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 191498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 191598cd9ca7SRichard Henderson 191698cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 191798cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 191898cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1919eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1920eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 192198cd9ca7SRichard Henderson 192298cd9ca7SRichard Henderson nullify_over(ctx); 192398cd9ca7SRichard Henderson if (link != 0) { 1924eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 192598cd9ca7SRichard Henderson } 19267f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 192731234768SRichard Henderson nullify_end(ctx); 192898cd9ca7SRichard Henderson } else { 192998cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 193098cd9ca7SRichard Henderson c = ctx->null_cond.c; 193198cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 193298cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 193398cd9ca7SRichard Henderson 193498cd9ca7SRichard Henderson tmp = tcg_temp_new(); 193598cd9ca7SRichard Henderson next = get_temp(ctx); 193698cd9ca7SRichard Henderson 193798cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1938eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 193998cd9ca7SRichard Henderson ctx->iaoq_n = -1; 194098cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 194198cd9ca7SRichard Henderson 194298cd9ca7SRichard Henderson if (link != 0) { 1943eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 194498cd9ca7SRichard Henderson } 194598cd9ca7SRichard Henderson 194698cd9ca7SRichard Henderson if (is_n) { 194798cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 194898cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 194998cd9ca7SRichard Henderson to the branch. */ 1950eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 195198cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 195298cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 195398cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 195498cd9ca7SRichard Henderson } else { 195598cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 195698cd9ca7SRichard Henderson } 195798cd9ca7SRichard Henderson } 195898cd9ca7SRichard Henderson } 195998cd9ca7SRichard Henderson 1960660eefe1SRichard Henderson /* Implement 1961660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1962660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1963660eefe1SRichard Henderson * else 1964660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1965660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1966660eefe1SRichard Henderson */ 1967660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1968660eefe1SRichard Henderson { 1969660eefe1SRichard Henderson TCGv_reg dest; 1970660eefe1SRichard Henderson switch (ctx->privilege) { 1971660eefe1SRichard Henderson case 0: 1972660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1973660eefe1SRichard Henderson return offset; 1974660eefe1SRichard Henderson case 3: 1975660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1976660eefe1SRichard Henderson dest = get_temp(ctx); 1977660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1978660eefe1SRichard Henderson break; 1979660eefe1SRichard Henderson default: 1980660eefe1SRichard Henderson dest = tcg_temp_new(); 1981660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1982660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1983660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1984660eefe1SRichard Henderson tcg_temp_free(dest); 1985660eefe1SRichard Henderson break; 1986660eefe1SRichard Henderson } 1987660eefe1SRichard Henderson return dest; 1988660eefe1SRichard Henderson } 1989660eefe1SRichard Henderson 1990ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19917ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19927ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19937ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19947ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19957ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19967ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19977ad439dfSRichard Henderson aforementioned BE. */ 199831234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19997ad439dfSRichard Henderson { 20007ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20017ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20027ad439dfSRichard Henderson next insn within the privilaged page. */ 20037ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20047ad439dfSRichard Henderson case TCG_COND_NEVER: 20057ad439dfSRichard Henderson break; 20067ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2007eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20087ad439dfSRichard Henderson goto do_sigill; 20097ad439dfSRichard Henderson default: 20107ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20117ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20127ad439dfSRichard Henderson g_assert_not_reached(); 20137ad439dfSRichard Henderson } 20147ad439dfSRichard Henderson 20157ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20167ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20177ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20187ad439dfSRichard Henderson under such conditions. */ 20197ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20207ad439dfSRichard Henderson goto do_sigill; 20217ad439dfSRichard Henderson } 20227ad439dfSRichard Henderson 2023ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20247ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20252986721dSRichard Henderson gen_excp_1(EXCP_IMP); 202631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202731234768SRichard Henderson break; 20287ad439dfSRichard Henderson 20297ad439dfSRichard Henderson case 0xb0: /* LWS */ 20307ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 203131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203231234768SRichard Henderson break; 20337ad439dfSRichard Henderson 20347ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 203535136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2036ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2037eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 203831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 203931234768SRichard Henderson break; 20407ad439dfSRichard Henderson 20417ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20427ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 204331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204431234768SRichard Henderson break; 20457ad439dfSRichard Henderson 20467ad439dfSRichard Henderson default: 20477ad439dfSRichard Henderson do_sigill: 20482986721dSRichard Henderson gen_excp_1(EXCP_ILL); 204931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205031234768SRichard Henderson break; 20517ad439dfSRichard Henderson } 20527ad439dfSRichard Henderson } 2053ba1d0b44SRichard Henderson #endif 20547ad439dfSRichard Henderson 2055deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2056b2167459SRichard Henderson { 2057b2167459SRichard Henderson cond_free(&ctx->null_cond); 205831234768SRichard Henderson return true; 2059b2167459SRichard Henderson } 2060b2167459SRichard Henderson 206140f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 206298a9cb79SRichard Henderson { 206331234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 206498a9cb79SRichard Henderson } 206598a9cb79SRichard Henderson 2066e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 206798a9cb79SRichard Henderson { 206898a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 206998a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 207098a9cb79SRichard Henderson 207198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207231234768SRichard Henderson return true; 207398a9cb79SRichard Henderson } 207498a9cb79SRichard Henderson 2075c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 207698a9cb79SRichard Henderson { 2077c603e14aSRichard Henderson unsigned rt = a->t; 2078eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2079eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 208098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208198a9cb79SRichard Henderson 208298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208331234768SRichard Henderson return true; 208498a9cb79SRichard Henderson } 208598a9cb79SRichard Henderson 2086c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 208798a9cb79SRichard Henderson { 2088c603e14aSRichard Henderson unsigned rt = a->t; 2089c603e14aSRichard Henderson unsigned rs = a->sp; 209033423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 209133423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 209298a9cb79SRichard Henderson 209333423472SRichard Henderson load_spr(ctx, t0, rs); 209433423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 209533423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 209633423472SRichard Henderson 209733423472SRichard Henderson save_gpr(ctx, rt, t1); 209833423472SRichard Henderson tcg_temp_free(t1); 209933423472SRichard Henderson tcg_temp_free_i64(t0); 210098a9cb79SRichard Henderson 210198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210231234768SRichard Henderson return true; 210398a9cb79SRichard Henderson } 210498a9cb79SRichard Henderson 2105c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 210698a9cb79SRichard Henderson { 2107c603e14aSRichard Henderson unsigned rt = a->t; 2108c603e14aSRichard Henderson unsigned ctl = a->r; 2109eaa3783bSRichard Henderson TCGv_reg tmp; 211098a9cb79SRichard Henderson 211198a9cb79SRichard Henderson switch (ctl) { 211235136a77SRichard Henderson case CR_SAR: 211398a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2114c603e14aSRichard Henderson if (a->e == 0) { 211598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 211698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2117eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 211898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211935136a77SRichard Henderson goto done; 212098a9cb79SRichard Henderson } 212198a9cb79SRichard Henderson #endif 212298a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 212335136a77SRichard Henderson goto done; 212435136a77SRichard Henderson case CR_IT: /* Interval Timer */ 212535136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 212635136a77SRichard Henderson nullify_over(ctx); 212798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 212884b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 212949c29d6cSRichard Henderson gen_io_start(); 213049c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 213149c29d6cSRichard Henderson gen_io_end(); 213231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 213349c29d6cSRichard Henderson } else { 213449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 213549c29d6cSRichard Henderson } 213698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 213731234768SRichard Henderson return nullify_end(ctx); 213898a9cb79SRichard Henderson case 26: 213998a9cb79SRichard Henderson case 27: 214098a9cb79SRichard Henderson break; 214198a9cb79SRichard Henderson default: 214298a9cb79SRichard Henderson /* All other control registers are privileged. */ 214335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 214435136a77SRichard Henderson break; 214598a9cb79SRichard Henderson } 214698a9cb79SRichard Henderson 214735136a77SRichard Henderson tmp = get_temp(ctx); 214835136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 214935136a77SRichard Henderson save_gpr(ctx, rt, tmp); 215035136a77SRichard Henderson 215135136a77SRichard Henderson done: 215298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215331234768SRichard Henderson return true; 215498a9cb79SRichard Henderson } 215598a9cb79SRichard Henderson 2156c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 215733423472SRichard Henderson { 2158c603e14aSRichard Henderson unsigned rr = a->r; 2159c603e14aSRichard Henderson unsigned rs = a->sp; 216033423472SRichard Henderson TCGv_i64 t64; 216133423472SRichard Henderson 216233423472SRichard Henderson if (rs >= 5) { 216333423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216433423472SRichard Henderson } 216533423472SRichard Henderson nullify_over(ctx); 216633423472SRichard Henderson 216733423472SRichard Henderson t64 = tcg_temp_new_i64(); 216833423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 216933423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 217033423472SRichard Henderson 217133423472SRichard Henderson if (rs >= 4) { 217233423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2173494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 217433423472SRichard Henderson } else { 217533423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 217633423472SRichard Henderson } 217733423472SRichard Henderson tcg_temp_free_i64(t64); 217833423472SRichard Henderson 217931234768SRichard Henderson return nullify_end(ctx); 218033423472SRichard Henderson } 218133423472SRichard Henderson 2182c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 218398a9cb79SRichard Henderson { 2184c603e14aSRichard Henderson unsigned ctl = a->t; 2185c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2186eaa3783bSRichard Henderson TCGv_reg tmp; 218798a9cb79SRichard Henderson 218835136a77SRichard Henderson if (ctl == CR_SAR) { 218998a9cb79SRichard Henderson tmp = tcg_temp_new(); 219035136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 219198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 219298a9cb79SRichard Henderson tcg_temp_free(tmp); 219398a9cb79SRichard Henderson 219498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 219531234768SRichard Henderson return true; 219698a9cb79SRichard Henderson } 219798a9cb79SRichard Henderson 219835136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 219935136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 220035136a77SRichard Henderson 2201c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 220235136a77SRichard Henderson nullify_over(ctx); 220335136a77SRichard Henderson switch (ctl) { 220435136a77SRichard Henderson case CR_IT: 220549c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 220635136a77SRichard Henderson break; 22074f5f2548SRichard Henderson case CR_EIRR: 22084f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22094f5f2548SRichard Henderson break; 22104f5f2548SRichard Henderson case CR_EIEM: 22114f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 221231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22134f5f2548SRichard Henderson break; 22144f5f2548SRichard Henderson 221535136a77SRichard Henderson case CR_IIASQ: 221635136a77SRichard Henderson case CR_IIAOQ: 221735136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 221835136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 221935136a77SRichard Henderson tmp = get_temp(ctx); 222035136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 222135136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 222235136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 222335136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 222435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 222535136a77SRichard Henderson break; 222635136a77SRichard Henderson 222735136a77SRichard Henderson default: 222835136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 222935136a77SRichard Henderson break; 223035136a77SRichard Henderson } 223131234768SRichard Henderson return nullify_end(ctx); 22324f5f2548SRichard Henderson #endif 223335136a77SRichard Henderson } 223435136a77SRichard Henderson 2235c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 223698a9cb79SRichard Henderson { 2237eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 223898a9cb79SRichard Henderson 2239c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2240eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 224198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 224298a9cb79SRichard Henderson tcg_temp_free(tmp); 224398a9cb79SRichard Henderson 224498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 224531234768SRichard Henderson return true; 224698a9cb79SRichard Henderson } 224798a9cb79SRichard Henderson 2248e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 224998a9cb79SRichard Henderson { 2250e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 225198a9cb79SRichard Henderson 22522330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22532330504cSHelge Deller /* We don't implement space registers in user mode. */ 2254eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22552330504cSHelge Deller #else 22562330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22572330504cSHelge Deller 2258e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22592330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22602330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22612330504cSHelge Deller 22622330504cSHelge Deller tcg_temp_free_i64(t0); 22632330504cSHelge Deller #endif 2264e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 226598a9cb79SRichard Henderson 226698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 226731234768SRichard Henderson return true; 226898a9cb79SRichard Henderson } 226998a9cb79SRichard Henderson 2270e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2271e36f27efSRichard Henderson { 2272e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2273e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2274e1b5a5edSRichard Henderson TCGv_reg tmp; 2275e1b5a5edSRichard Henderson 2276e1b5a5edSRichard Henderson nullify_over(ctx); 2277e1b5a5edSRichard Henderson 2278e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2279e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2280e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2281e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2282e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2283e1b5a5edSRichard Henderson 2284e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 228531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 228631234768SRichard Henderson return nullify_end(ctx); 2287e36f27efSRichard Henderson #endif 2288e1b5a5edSRichard Henderson } 2289e1b5a5edSRichard Henderson 2290e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2291e1b5a5edSRichard Henderson { 2292e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2293e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2294e1b5a5edSRichard Henderson TCGv_reg tmp; 2295e1b5a5edSRichard Henderson 2296e1b5a5edSRichard Henderson nullify_over(ctx); 2297e1b5a5edSRichard Henderson 2298e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2299e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2300e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2301e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2302e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2303e1b5a5edSRichard Henderson 2304e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 230531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230631234768SRichard Henderson return nullify_end(ctx); 2307e36f27efSRichard Henderson #endif 2308e1b5a5edSRichard Henderson } 2309e1b5a5edSRichard Henderson 2310c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2311e1b5a5edSRichard Henderson { 2312e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2313c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2314c603e14aSRichard Henderson TCGv_reg tmp, reg; 2315e1b5a5edSRichard Henderson nullify_over(ctx); 2316e1b5a5edSRichard Henderson 2317c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2318e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2319e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2320e1b5a5edSRichard Henderson 2321e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 232231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232331234768SRichard Henderson return nullify_end(ctx); 2324c603e14aSRichard Henderson #endif 2325e1b5a5edSRichard Henderson } 2326f49b3537SRichard Henderson 2327e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2328f49b3537SRichard Henderson { 2329f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2330e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2331f49b3537SRichard Henderson nullify_over(ctx); 2332f49b3537SRichard Henderson 2333e36f27efSRichard Henderson if (rfi_r) { 2334f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2335f49b3537SRichard Henderson } else { 2336f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2337f49b3537SRichard Henderson } 233831234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2339f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2340f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2341f49b3537SRichard Henderson } else { 234207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2343f49b3537SRichard Henderson } 234431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2345f49b3537SRichard Henderson 234631234768SRichard Henderson return nullify_end(ctx); 2347e36f27efSRichard Henderson #endif 2348f49b3537SRichard Henderson } 23496210db05SHelge Deller 2350e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2351e36f27efSRichard Henderson { 2352e36f27efSRichard Henderson return do_rfi(ctx, false); 2353e36f27efSRichard Henderson } 2354e36f27efSRichard Henderson 2355e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2356e36f27efSRichard Henderson { 2357e36f27efSRichard Henderson return do_rfi(ctx, true); 2358e36f27efSRichard Henderson } 2359e36f27efSRichard Henderson 2360e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 236131234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset) 23626210db05SHelge Deller { 23636210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23646210db05SHelge Deller nullify_over(ctx); 23656210db05SHelge Deller if (reset) { 23666210db05SHelge Deller gen_helper_reset(cpu_env); 23676210db05SHelge Deller } else { 23686210db05SHelge Deller gen_helper_halt(cpu_env); 23696210db05SHelge Deller } 237031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 237131234768SRichard Henderson return nullify_end(ctx); 23726210db05SHelge Deller } 2373e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2374e1b5a5edSRichard Henderson 2375deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 237698a9cb79SRichard Henderson { 2377deee69a1SRichard Henderson if (a->m) { 2378deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2379deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2380deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 238198a9cb79SRichard Henderson 238298a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2383eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2384deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2385deee69a1SRichard Henderson } 238698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 238731234768SRichard Henderson return true; 238898a9cb79SRichard Henderson } 238998a9cb79SRichard Henderson 2390deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 239198a9cb79SRichard Henderson { 239286f8d05fSRichard Henderson TCGv_reg dest, ofs; 2393eed14219SRichard Henderson TCGv_i32 level, want; 239486f8d05fSRichard Henderson TCGv_tl addr; 239598a9cb79SRichard Henderson 239698a9cb79SRichard Henderson nullify_over(ctx); 239798a9cb79SRichard Henderson 2398deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2399deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2400eed14219SRichard Henderson 2401deee69a1SRichard Henderson if (a->imm) { 2402deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 240398a9cb79SRichard Henderson } else { 2404eed14219SRichard Henderson level = tcg_temp_new_i32(); 2405deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2406eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 240798a9cb79SRichard Henderson } 2408deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2409eed14219SRichard Henderson 2410eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2411eed14219SRichard Henderson 2412eed14219SRichard Henderson tcg_temp_free_i32(want); 2413eed14219SRichard Henderson tcg_temp_free_i32(level); 2414eed14219SRichard Henderson 2415deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 241631234768SRichard Henderson return nullify_end(ctx); 241798a9cb79SRichard Henderson } 241898a9cb79SRichard Henderson 2419deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24208d6ae7fbSRichard Henderson { 2421deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2422deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24238d6ae7fbSRichard Henderson TCGv_tl addr; 24248d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24258d6ae7fbSRichard Henderson 24268d6ae7fbSRichard Henderson nullify_over(ctx); 24278d6ae7fbSRichard Henderson 2428deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2429deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2430deee69a1SRichard Henderson if (a->addr) { 24318d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24328d6ae7fbSRichard Henderson } else { 24338d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24348d6ae7fbSRichard Henderson } 24358d6ae7fbSRichard Henderson 24368d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24378d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2438deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 243931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244031234768SRichard Henderson } 244131234768SRichard Henderson return nullify_end(ctx); 2442deee69a1SRichard Henderson #endif 24438d6ae7fbSRichard Henderson } 244463300a00SRichard Henderson 2445deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 244663300a00SRichard Henderson { 2447deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2448deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 244963300a00SRichard Henderson TCGv_tl addr; 245063300a00SRichard Henderson TCGv_reg ofs; 245163300a00SRichard Henderson 245263300a00SRichard Henderson nullify_over(ctx); 245363300a00SRichard Henderson 2454deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2455deee69a1SRichard Henderson if (a->m) { 2456deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 245763300a00SRichard Henderson } 2458deee69a1SRichard Henderson if (a->local) { 245963300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 246063300a00SRichard Henderson } else { 246163300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 246263300a00SRichard Henderson } 246363300a00SRichard Henderson 246463300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2465deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 246631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 246731234768SRichard Henderson } 246831234768SRichard Henderson return nullify_end(ctx); 2469deee69a1SRichard Henderson #endif 247063300a00SRichard Henderson } 24712dfcca9fSRichard Henderson 2472deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24732dfcca9fSRichard Henderson { 2474deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2475deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24762dfcca9fSRichard Henderson TCGv_tl vaddr; 24772dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24782dfcca9fSRichard Henderson 24792dfcca9fSRichard Henderson nullify_over(ctx); 24802dfcca9fSRichard Henderson 2481deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 24822dfcca9fSRichard Henderson 24832dfcca9fSRichard Henderson paddr = tcg_temp_new(); 24842dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 24852dfcca9fSRichard Henderson 24862dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2487deee69a1SRichard Henderson if (a->m) { 2488deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 24892dfcca9fSRichard Henderson } 2490deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 24912dfcca9fSRichard Henderson tcg_temp_free(paddr); 24922dfcca9fSRichard Henderson 249331234768SRichard Henderson return nullify_end(ctx); 2494deee69a1SRichard Henderson #endif 24952dfcca9fSRichard Henderson } 249643a97b81SRichard Henderson 2497deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 249843a97b81SRichard Henderson { 249943a97b81SRichard Henderson TCGv_reg ci; 250043a97b81SRichard Henderson 250143a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 250243a97b81SRichard Henderson 250343a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 250443a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 250543a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 250643a97b81SRichard Henderson since the entire address space is coherent. */ 250743a97b81SRichard Henderson ci = tcg_const_reg(0); 2508deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 250943a97b81SRichard Henderson tcg_temp_free(ci); 251043a97b81SRichard Henderson 251131234768SRichard Henderson cond_free(&ctx->null_cond); 251231234768SRichard Henderson return true; 251343a97b81SRichard Henderson } 251498a9cb79SRichard Henderson 25150c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2516b2167459SRichard Henderson { 25170c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2518b2167459SRichard Henderson } 2519b2167459SRichard Henderson 25200c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2521b2167459SRichard Henderson { 25220c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2523b2167459SRichard Henderson } 2524b2167459SRichard Henderson 25250c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2526b2167459SRichard Henderson { 25270c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2528b2167459SRichard Henderson } 2529b2167459SRichard Henderson 25300c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2531b2167459SRichard Henderson { 25320c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25330c982a28SRichard Henderson } 2534b2167459SRichard Henderson 25350c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25360c982a28SRichard Henderson { 25370c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25380c982a28SRichard Henderson } 25390c982a28SRichard Henderson 25400c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25410c982a28SRichard Henderson { 25420c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25430c982a28SRichard Henderson } 25440c982a28SRichard Henderson 25450c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25460c982a28SRichard Henderson { 25470c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25480c982a28SRichard Henderson } 25490c982a28SRichard Henderson 25500c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25510c982a28SRichard Henderson { 25520c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25530c982a28SRichard Henderson } 25540c982a28SRichard Henderson 25550c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25560c982a28SRichard Henderson { 25570c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25580c982a28SRichard Henderson } 25590c982a28SRichard Henderson 25600c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25610c982a28SRichard Henderson { 25620c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25630c982a28SRichard Henderson } 25640c982a28SRichard Henderson 25650c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25660c982a28SRichard Henderson { 25670c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25680c982a28SRichard Henderson } 25690c982a28SRichard Henderson 25700c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25710c982a28SRichard Henderson { 25720c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25730c982a28SRichard Henderson } 25740c982a28SRichard Henderson 25750c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 25760c982a28SRichard Henderson { 25770c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 25780c982a28SRichard Henderson } 25790c982a28SRichard Henderson 25800c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 25810c982a28SRichard Henderson { 25820c982a28SRichard Henderson if (a->cf == 0) { 25830c982a28SRichard Henderson unsigned r2 = a->r2; 25840c982a28SRichard Henderson unsigned r1 = a->r1; 25850c982a28SRichard Henderson unsigned rt = a->t; 25860c982a28SRichard Henderson 25877aee8189SRichard Henderson if (rt == 0) { /* NOP */ 25887aee8189SRichard Henderson cond_free(&ctx->null_cond); 25897aee8189SRichard Henderson return true; 25907aee8189SRichard Henderson } 25917aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2592b2167459SRichard Henderson if (r1 == 0) { 2593eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2594eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2595b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2596b2167459SRichard Henderson } else { 2597b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2598b2167459SRichard Henderson } 2599b2167459SRichard Henderson cond_free(&ctx->null_cond); 260031234768SRichard Henderson return true; 2601b2167459SRichard Henderson } 26027aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26037aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26047aee8189SRichard Henderson * 26057aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26067aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26077aee8189SRichard Henderson * currently implemented as idle. 26087aee8189SRichard Henderson */ 26097aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26107aee8189SRichard Henderson TCGv_i32 tmp; 26117aee8189SRichard Henderson 26127aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26137aee8189SRichard Henderson until the next timer interrupt. */ 26147aee8189SRichard Henderson nullify_over(ctx); 26157aee8189SRichard Henderson 26167aee8189SRichard Henderson /* Advance the instruction queue. */ 26177aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26187aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26197aee8189SRichard Henderson nullify_set(ctx, 0); 26207aee8189SRichard Henderson 26217aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 26227aee8189SRichard Henderson tmp = tcg_const_i32(1); 26237aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 26247aee8189SRichard Henderson offsetof(CPUState, halted)); 26257aee8189SRichard Henderson tcg_temp_free_i32(tmp); 26267aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26277aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26287aee8189SRichard Henderson 26297aee8189SRichard Henderson return nullify_end(ctx); 26307aee8189SRichard Henderson } 26317aee8189SRichard Henderson #endif 26327aee8189SRichard Henderson } 26330c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26347aee8189SRichard Henderson } 2635b2167459SRichard Henderson 26360c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2637b2167459SRichard Henderson { 26380c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26390c982a28SRichard Henderson } 26400c982a28SRichard Henderson 26410c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26420c982a28SRichard Henderson { 2643eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2644b2167459SRichard Henderson 26450c982a28SRichard Henderson if (a->cf) { 2646b2167459SRichard Henderson nullify_over(ctx); 2647b2167459SRichard Henderson } 26480c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26490c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26500c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 265131234768SRichard Henderson return nullify_end(ctx); 2652b2167459SRichard Henderson } 2653b2167459SRichard Henderson 26540c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2655b2167459SRichard Henderson { 2656eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2657b2167459SRichard Henderson 26580c982a28SRichard Henderson if (a->cf) { 2659b2167459SRichard Henderson nullify_over(ctx); 2660b2167459SRichard Henderson } 26610c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26620c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26630c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 266431234768SRichard Henderson return nullify_end(ctx); 2665b2167459SRichard Henderson } 2666b2167459SRichard Henderson 26670c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2668b2167459SRichard Henderson { 2669eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2670b2167459SRichard Henderson 26710c982a28SRichard Henderson if (a->cf) { 2672b2167459SRichard Henderson nullify_over(ctx); 2673b2167459SRichard Henderson } 26740c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26750c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2676b2167459SRichard Henderson tmp = get_temp(ctx); 2677eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 26780c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 267931234768SRichard Henderson return nullify_end(ctx); 2680b2167459SRichard Henderson } 2681b2167459SRichard Henderson 26820c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2683b2167459SRichard Henderson { 26840c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 26850c982a28SRichard Henderson } 26860c982a28SRichard Henderson 26870c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 26880c982a28SRichard Henderson { 26890c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 26900c982a28SRichard Henderson } 26910c982a28SRichard Henderson 26920c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 26930c982a28SRichard Henderson { 2694eaa3783bSRichard Henderson TCGv_reg tmp; 2695b2167459SRichard Henderson 2696b2167459SRichard Henderson nullify_over(ctx); 2697b2167459SRichard Henderson 2698b2167459SRichard Henderson tmp = get_temp(ctx); 2699eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2700b2167459SRichard Henderson if (!is_i) { 2701eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2702b2167459SRichard Henderson } 2703eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2704eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 27050c982a28SRichard Henderson do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false, 2706eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 270731234768SRichard Henderson return nullify_end(ctx); 2708b2167459SRichard Henderson } 2709b2167459SRichard Henderson 27100c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2711b2167459SRichard Henderson { 27120c982a28SRichard Henderson return do_dcor(ctx, a, false); 27130c982a28SRichard Henderson } 27140c982a28SRichard Henderson 27150c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27160c982a28SRichard Henderson { 27170c982a28SRichard Henderson return do_dcor(ctx, a, true); 27180c982a28SRichard Henderson } 27190c982a28SRichard Henderson 27200c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27210c982a28SRichard Henderson { 2722eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2723b2167459SRichard Henderson 2724b2167459SRichard Henderson nullify_over(ctx); 2725b2167459SRichard Henderson 27260c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27270c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2728b2167459SRichard Henderson 2729b2167459SRichard Henderson add1 = tcg_temp_new(); 2730b2167459SRichard Henderson add2 = tcg_temp_new(); 2731b2167459SRichard Henderson addc = tcg_temp_new(); 2732b2167459SRichard Henderson dest = tcg_temp_new(); 2733eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2734b2167459SRichard Henderson 2735b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2736eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2737eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2738b2167459SRichard Henderson 2739b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2740b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2741b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2742b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2743eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2744eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2745eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2746b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2747b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2748b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2749b2167459SRichard Henderson 2750b2167459SRichard Henderson tcg_temp_free(addc); 2751b2167459SRichard Henderson tcg_temp_free(zero); 2752b2167459SRichard Henderson 2753b2167459SRichard Henderson /* Write back the result register. */ 27540c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2755b2167459SRichard Henderson 2756b2167459SRichard Henderson /* Write back PSW[CB]. */ 2757eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2758eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2759b2167459SRichard Henderson 2760b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2761eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2762eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2763b2167459SRichard Henderson 2764b2167459SRichard Henderson /* Install the new nullification. */ 27650c982a28SRichard Henderson if (a->cf) { 2766eaa3783bSRichard Henderson TCGv_reg sv = NULL; 27670c982a28SRichard Henderson if (a->cf >> 1 == 6) { 2768b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2769b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2770b2167459SRichard Henderson } 27710c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2772b2167459SRichard Henderson } 2773b2167459SRichard Henderson 2774b2167459SRichard Henderson tcg_temp_free(add1); 2775b2167459SRichard Henderson tcg_temp_free(add2); 2776b2167459SRichard Henderson tcg_temp_free(dest); 2777b2167459SRichard Henderson 277831234768SRichard Henderson return nullify_end(ctx); 2779b2167459SRichard Henderson } 2780b2167459SRichard Henderson 278131234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn) 2782b2167459SRichard Henderson { 2783eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2784b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2785b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2786b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2787b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2788b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2789eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2790b2167459SRichard Henderson 2791b2167459SRichard Henderson if (cf) { 2792b2167459SRichard Henderson nullify_over(ctx); 2793b2167459SRichard Henderson } 2794b2167459SRichard Henderson 2795b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2796b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 279731234768SRichard Henderson do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2798b2167459SRichard Henderson 279931234768SRichard Henderson return nullify_end(ctx); 2800b2167459SRichard Henderson } 2801b2167459SRichard Henderson 280231234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn) 2803b2167459SRichard Henderson { 2804eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2805b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2806b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2807b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2808b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2809eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2810b2167459SRichard Henderson 2811b2167459SRichard Henderson if (cf) { 2812b2167459SRichard Henderson nullify_over(ctx); 2813b2167459SRichard Henderson } 2814b2167459SRichard Henderson 2815b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2816b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 281731234768SRichard Henderson do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2818b2167459SRichard Henderson 281931234768SRichard Henderson return nullify_end(ctx); 2820b2167459SRichard Henderson } 2821b2167459SRichard Henderson 282231234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2823b2167459SRichard Henderson { 2824eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2825b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2826b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2827b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2828eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2829b2167459SRichard Henderson 2830b2167459SRichard Henderson if (cf) { 2831b2167459SRichard Henderson nullify_over(ctx); 2832b2167459SRichard Henderson } 2833b2167459SRichard Henderson 2834b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2835b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 283631234768SRichard Henderson do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2837b2167459SRichard Henderson 283831234768SRichard Henderson return nullify_end(ctx); 2839b2167459SRichard Henderson } 2840b2167459SRichard Henderson 28411cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 284296d6407fSRichard Henderson { 28431cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28441cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 284596d6407fSRichard Henderson } 284696d6407fSRichard Henderson 28471cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 284896d6407fSRichard Henderson { 28491cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28501cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 285196d6407fSRichard Henderson } 285296d6407fSRichard Henderson 28531cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 285496d6407fSRichard Henderson { 28551cd012a5SRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size; 285686f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 285786f8d05fSRichard Henderson TCGv_tl addr; 285896d6407fSRichard Henderson 285996d6407fSRichard Henderson nullify_over(ctx); 286096d6407fSRichard Henderson 28611cd012a5SRichard Henderson if (a->m) { 286286f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 286386f8d05fSRichard Henderson we see the result of the load. */ 286496d6407fSRichard Henderson dest = get_temp(ctx); 286596d6407fSRichard Henderson } else { 28661cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 286796d6407fSRichard Henderson } 286896d6407fSRichard Henderson 28691cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28701cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2871eaa3783bSRichard Henderson zero = tcg_const_reg(0); 287286f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 28731cd012a5SRichard Henderson if (a->m) { 28741cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 287596d6407fSRichard Henderson } 28761cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 287796d6407fSRichard Henderson 287831234768SRichard Henderson return nullify_end(ctx); 287996d6407fSRichard Henderson } 288096d6407fSRichard Henderson 28811cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 288296d6407fSRichard Henderson { 288386f8d05fSRichard Henderson TCGv_reg ofs, val; 288486f8d05fSRichard Henderson TCGv_tl addr; 288596d6407fSRichard Henderson 288696d6407fSRichard Henderson nullify_over(ctx); 288796d6407fSRichard Henderson 28881cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 288986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 28901cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 28911cd012a5SRichard Henderson if (a->a) { 2892f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2893f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2894f9f46db4SEmilio G. Cota } else { 289596d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2896f9f46db4SEmilio G. Cota } 2897f9f46db4SEmilio G. Cota } else { 2898f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2899f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 290096d6407fSRichard Henderson } else { 290196d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 290296d6407fSRichard Henderson } 2903f9f46db4SEmilio G. Cota } 29041cd012a5SRichard Henderson if (a->m) { 290586f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29061cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 290796d6407fSRichard Henderson } 290896d6407fSRichard Henderson 290931234768SRichard Henderson return nullify_end(ctx); 291096d6407fSRichard Henderson } 291196d6407fSRichard Henderson 29121cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2913d0a851ccSRichard Henderson { 2914d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2915d0a851ccSRichard Henderson 2916d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2917d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29181cd012a5SRichard Henderson trans_ld(ctx, a); 2919d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 292031234768SRichard Henderson return true; 2921d0a851ccSRichard Henderson } 2922d0a851ccSRichard Henderson 29231cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2924d0a851ccSRichard Henderson { 2925d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2926d0a851ccSRichard Henderson 2927d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2928d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29291cd012a5SRichard Henderson trans_st(ctx, a); 2930d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 293131234768SRichard Henderson return true; 2932d0a851ccSRichard Henderson } 293395412a61SRichard Henderson 293431234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn) 2935b2167459SRichard Henderson { 2936b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2937eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2938eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2939b2167459SRichard Henderson 2940eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 2941b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 2942b2167459SRichard Henderson cond_free(&ctx->null_cond); 294331234768SRichard Henderson return true; 2944b2167459SRichard Henderson } 2945b2167459SRichard Henderson 294631234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn) 2947b2167459SRichard Henderson { 2948b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2949eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2950eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 2951eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2952b2167459SRichard Henderson 2953eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 2954b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2955b2167459SRichard Henderson cond_free(&ctx->null_cond); 295631234768SRichard Henderson return true; 2957b2167459SRichard Henderson } 2958b2167459SRichard Henderson 295931234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn) 2960b2167459SRichard Henderson { 2961b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 2962b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2963eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 2964eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2965b2167459SRichard Henderson 2966b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2967b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 2968b2167459SRichard Henderson if (rb == 0) { 2969eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 2970b2167459SRichard Henderson } else { 2971eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 2972b2167459SRichard Henderson } 2973b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 2974b2167459SRichard Henderson cond_free(&ctx->null_cond); 297531234768SRichard Henderson return true; 2976b2167459SRichard Henderson } 2977b2167459SRichard Henderson 297831234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn, 297996d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 298096d6407fSRichard Henderson { 298196d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 298296d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 298386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 2984eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 298596d6407fSRichard Henderson 298631234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 298731234768SRichard Henderson return true; 298896d6407fSRichard Henderson } 298996d6407fSRichard Henderson 299031234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn) 299196d6407fSRichard Henderson { 299296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 299396d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 299486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 2995eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 299696d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 299796d6407fSRichard Henderson 299896d6407fSRichard Henderson switch (ext2) { 299996d6407fSRichard Henderson case 0: 300096d6407fSRichard Henderson case 1: 300196d6407fSRichard Henderson /* FLDW without modification. */ 300231234768SRichard Henderson do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 300331234768SRichard Henderson break; 300496d6407fSRichard Henderson case 2: 300596d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 300696d6407fSRichard Henderson post-dec vs pre-inc. */ 300731234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 300831234768SRichard Henderson break; 300996d6407fSRichard Henderson default: 301096d6407fSRichard Henderson return gen_illegal(ctx); 301196d6407fSRichard Henderson } 301231234768SRichard Henderson return true; 301396d6407fSRichard Henderson } 301496d6407fSRichard Henderson 301531234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn) 301696d6407fSRichard Henderson { 3017eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 301896d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 301996d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 302086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 302196d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 302296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 302396d6407fSRichard Henderson 302496d6407fSRichard Henderson /* FLDW with modification. */ 302531234768SRichard Henderson do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 302631234768SRichard Henderson return true; 302796d6407fSRichard Henderson } 302896d6407fSRichard Henderson 302931234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn, 303096d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 303196d6407fSRichard Henderson { 303296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 303396d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 303486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3035eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 303696d6407fSRichard Henderson 303731234768SRichard Henderson do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 303831234768SRichard Henderson return true; 303996d6407fSRichard Henderson } 304096d6407fSRichard Henderson 304131234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn) 304296d6407fSRichard Henderson { 304396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 304496d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 304586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3046eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 304796d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 304896d6407fSRichard Henderson 304996d6407fSRichard Henderson switch (ext2) { 305096d6407fSRichard Henderson case 0: 305196d6407fSRichard Henderson case 1: 305296d6407fSRichard Henderson /* FSTW without modification. */ 305331234768SRichard Henderson do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 305431234768SRichard Henderson break; 305596d6407fSRichard Henderson case 2: 30563f7367e2SHelge Deller /* STW with modification. */ 305731234768SRichard Henderson do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 305831234768SRichard Henderson break; 305996d6407fSRichard Henderson default: 306096d6407fSRichard Henderson return gen_illegal(ctx); 306196d6407fSRichard Henderson } 306231234768SRichard Henderson return true; 306396d6407fSRichard Henderson } 306496d6407fSRichard Henderson 306531234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn) 306696d6407fSRichard Henderson { 3067eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 306896d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 306996d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 307086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 307196d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 307296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 307396d6407fSRichard Henderson 307496d6407fSRichard Henderson /* FSTW with modification. */ 307531234768SRichard Henderson do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 307631234768SRichard Henderson return true; 307796d6407fSRichard Henderson } 307896d6407fSRichard Henderson 307931234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn) 308096d6407fSRichard Henderson { 308196d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 308296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 308396d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 308496d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 308596d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 308696d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 308796d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 308886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 308996d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 309096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 309196d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 309296d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 309396d6407fSRichard Henderson int disp, scale; 309496d6407fSRichard Henderson 309596d6407fSRichard Henderson if (i == 0) { 309696d6407fSRichard Henderson scale = (ua ? 2 : 0); 309796d6407fSRichard Henderson disp = 0; 309896d6407fSRichard Henderson modify = m; 309996d6407fSRichard Henderson } else { 310096d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 310196d6407fSRichard Henderson scale = 0; 310296d6407fSRichard Henderson rx = 0; 310396d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 310496d6407fSRichard Henderson } 310596d6407fSRichard Henderson 310696d6407fSRichard Henderson switch (ext3) { 310796d6407fSRichard Henderson case 0: /* FLDW */ 310831234768SRichard Henderson do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 310931234768SRichard Henderson break; 311096d6407fSRichard Henderson case 4: /* FSTW */ 311131234768SRichard Henderson do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 311231234768SRichard Henderson break; 311331234768SRichard Henderson default: 311496d6407fSRichard Henderson return gen_illegal(ctx); 311596d6407fSRichard Henderson } 311631234768SRichard Henderson return true; 311731234768SRichard Henderson } 311896d6407fSRichard Henderson 311931234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn) 312096d6407fSRichard Henderson { 312196d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 312296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 312396d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 312496d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 312596d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 312696d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 312786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 312896d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 312996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 313096d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 313196d6407fSRichard Henderson int disp, scale; 313296d6407fSRichard Henderson 313396d6407fSRichard Henderson if (i == 0) { 313496d6407fSRichard Henderson scale = (ua ? 3 : 0); 313596d6407fSRichard Henderson disp = 0; 313696d6407fSRichard Henderson modify = m; 313796d6407fSRichard Henderson } else { 313896d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 313996d6407fSRichard Henderson scale = 0; 314096d6407fSRichard Henderson rx = 0; 314196d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 314296d6407fSRichard Henderson } 314396d6407fSRichard Henderson 314496d6407fSRichard Henderson switch (ext4) { 314596d6407fSRichard Henderson case 0: /* FLDD */ 314631234768SRichard Henderson do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 314731234768SRichard Henderson break; 314896d6407fSRichard Henderson case 8: /* FSTD */ 314931234768SRichard Henderson do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 315031234768SRichard Henderson break; 315196d6407fSRichard Henderson default: 315296d6407fSRichard Henderson return gen_illegal(ctx); 315396d6407fSRichard Henderson } 315431234768SRichard Henderson return true; 315596d6407fSRichard Henderson } 315696d6407fSRichard Henderson 315731234768SRichard Henderson static bool trans_cmpb(DisasContext *ctx, uint32_t insn, 315898cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 315998cd9ca7SRichard Henderson { 3160eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 316198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 316298cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 316398cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 316498cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3165eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 316698cd9ca7SRichard Henderson DisasCond cond; 316798cd9ca7SRichard Henderson 316898cd9ca7SRichard Henderson nullify_over(ctx); 316998cd9ca7SRichard Henderson 317098cd9ca7SRichard Henderson if (is_imm) { 317198cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 317298cd9ca7SRichard Henderson } else { 317398cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 317498cd9ca7SRichard Henderson } 317598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 317698cd9ca7SRichard Henderson dest = get_temp(ctx); 317798cd9ca7SRichard Henderson 3178eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 317998cd9ca7SRichard Henderson 3180f764718dSRichard Henderson sv = NULL; 318198cd9ca7SRichard Henderson if (c == 6) { 318298cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 318398cd9ca7SRichard Henderson } 318498cd9ca7SRichard Henderson 318598cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 318631234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 318731234768SRichard Henderson return true; 318898cd9ca7SRichard Henderson } 318998cd9ca7SRichard Henderson 319031234768SRichard Henderson static bool trans_addb(DisasContext *ctx, uint32_t insn, 319198cd9ca7SRichard Henderson bool is_true, bool is_imm) 319298cd9ca7SRichard Henderson { 3193eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 319498cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 319598cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 319698cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 319798cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3198eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 319998cd9ca7SRichard Henderson DisasCond cond; 320098cd9ca7SRichard Henderson 320198cd9ca7SRichard Henderson nullify_over(ctx); 320298cd9ca7SRichard Henderson 320398cd9ca7SRichard Henderson if (is_imm) { 320498cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 320598cd9ca7SRichard Henderson } else { 320698cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 320798cd9ca7SRichard Henderson } 320898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 320998cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3210f764718dSRichard Henderson sv = NULL; 3211f764718dSRichard Henderson cb_msb = NULL; 321298cd9ca7SRichard Henderson 321398cd9ca7SRichard Henderson switch (c) { 321498cd9ca7SRichard Henderson default: 3215eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 321698cd9ca7SRichard Henderson break; 321798cd9ca7SRichard Henderson case 4: case 5: 321898cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3219eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3220eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 322198cd9ca7SRichard Henderson break; 322298cd9ca7SRichard Henderson case 6: 3223eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 322498cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 322598cd9ca7SRichard Henderson break; 322698cd9ca7SRichard Henderson } 322798cd9ca7SRichard Henderson 322898cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 322931234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 323031234768SRichard Henderson return true; 323198cd9ca7SRichard Henderson } 323298cd9ca7SRichard Henderson 323331234768SRichard Henderson static bool trans_bb(DisasContext *ctx, uint32_t insn) 323498cd9ca7SRichard Henderson { 3235eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 323698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 323798cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 323898cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 323998cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 324098cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3241eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 324298cd9ca7SRichard Henderson DisasCond cond; 324398cd9ca7SRichard Henderson 324498cd9ca7SRichard Henderson nullify_over(ctx); 324598cd9ca7SRichard Henderson 324698cd9ca7SRichard Henderson tmp = tcg_temp_new(); 324798cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 324898cd9ca7SRichard Henderson if (i) { 3249eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 325098cd9ca7SRichard Henderson } else { 3251eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 325298cd9ca7SRichard Henderson } 325398cd9ca7SRichard Henderson 325498cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 325598cd9ca7SRichard Henderson tcg_temp_free(tmp); 325631234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 325731234768SRichard Henderson return true; 325898cd9ca7SRichard Henderson } 325998cd9ca7SRichard Henderson 326031234768SRichard Henderson static bool trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 326198cd9ca7SRichard Henderson { 3262eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 326398cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 326498cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 326598cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 326698cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3267eaa3783bSRichard Henderson TCGv_reg dest; 326898cd9ca7SRichard Henderson DisasCond cond; 326998cd9ca7SRichard Henderson 327098cd9ca7SRichard Henderson nullify_over(ctx); 327198cd9ca7SRichard Henderson 327298cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 327398cd9ca7SRichard Henderson if (is_imm) { 3274eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 327598cd9ca7SRichard Henderson } else if (t == 0) { 3276eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 327798cd9ca7SRichard Henderson } else { 3278eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 327998cd9ca7SRichard Henderson } 328098cd9ca7SRichard Henderson 328198cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 328231234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 328331234768SRichard Henderson return true; 328498cd9ca7SRichard Henderson } 328598cd9ca7SRichard Henderson 328631234768SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 32870b1347d2SRichard Henderson const DisasInsn *di) 32880b1347d2SRichard Henderson { 32890b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 32900b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 32910b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 32920b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3293eaa3783bSRichard Henderson TCGv_reg dest; 32940b1347d2SRichard Henderson 32950b1347d2SRichard Henderson if (c) { 32960b1347d2SRichard Henderson nullify_over(ctx); 32970b1347d2SRichard Henderson } 32980b1347d2SRichard Henderson 32990b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33000b1347d2SRichard Henderson if (r1 == 0) { 3301eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3302eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 33030b1347d2SRichard Henderson } else if (r1 == r2) { 33040b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3305eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 33060b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3307eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33080b1347d2SRichard Henderson tcg_temp_free_i32(t32); 33090b1347d2SRichard Henderson } else { 33100b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 33110b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 33120b1347d2SRichard Henderson 3313eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3314eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 33150b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3316eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 33170b1347d2SRichard Henderson 33180b1347d2SRichard Henderson tcg_temp_free_i64(t); 33190b1347d2SRichard Henderson tcg_temp_free_i64(s); 33200b1347d2SRichard Henderson } 33210b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33220b1347d2SRichard Henderson 33230b1347d2SRichard Henderson /* Install the new nullification. */ 33240b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33250b1347d2SRichard Henderson if (c) { 33260b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33270b1347d2SRichard Henderson } 332831234768SRichard Henderson return nullify_end(ctx); 33290b1347d2SRichard Henderson } 33300b1347d2SRichard Henderson 333131234768SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 33320b1347d2SRichard Henderson const DisasInsn *di) 33330b1347d2SRichard Henderson { 33340b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 33350b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 33360b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 33370b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 33380b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 33390b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3340eaa3783bSRichard Henderson TCGv_reg dest, t2; 33410b1347d2SRichard Henderson 33420b1347d2SRichard Henderson if (c) { 33430b1347d2SRichard Henderson nullify_over(ctx); 33440b1347d2SRichard Henderson } 33450b1347d2SRichard Henderson 33460b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33470b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 33480b1347d2SRichard Henderson if (r1 == r2) { 33490b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3350eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 33510b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3352eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33530b1347d2SRichard Henderson tcg_temp_free_i32(t32); 33540b1347d2SRichard Henderson } else if (r1 == 0) { 3355eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 33560b1347d2SRichard Henderson } else { 3357eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3358eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3359eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 33600b1347d2SRichard Henderson tcg_temp_free(t0); 33610b1347d2SRichard Henderson } 33620b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33630b1347d2SRichard Henderson 33640b1347d2SRichard Henderson /* Install the new nullification. */ 33650b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33660b1347d2SRichard Henderson if (c) { 33670b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33680b1347d2SRichard Henderson } 336931234768SRichard Henderson return nullify_end(ctx); 33700b1347d2SRichard Henderson } 33710b1347d2SRichard Henderson 337231234768SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, uint32_t insn, 33730b1347d2SRichard Henderson const DisasInsn *di) 33740b1347d2SRichard Henderson { 33750b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 33760b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 33770b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 33780b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 33790b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 33800b1347d2SRichard Henderson unsigned len = 32 - clen; 3381eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 33820b1347d2SRichard Henderson 33830b1347d2SRichard Henderson if (c) { 33840b1347d2SRichard Henderson nullify_over(ctx); 33850b1347d2SRichard Henderson } 33860b1347d2SRichard Henderson 33870b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33880b1347d2SRichard Henderson src = load_gpr(ctx, rr); 33890b1347d2SRichard Henderson tmp = tcg_temp_new(); 33900b1347d2SRichard Henderson 33910b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3392eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 33930b1347d2SRichard Henderson if (is_se) { 3394eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3395eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 33960b1347d2SRichard Henderson } else { 3397eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3398eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 33990b1347d2SRichard Henderson } 34000b1347d2SRichard Henderson tcg_temp_free(tmp); 34010b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34020b1347d2SRichard Henderson 34030b1347d2SRichard Henderson /* Install the new nullification. */ 34040b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34050b1347d2SRichard Henderson if (c) { 34060b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34070b1347d2SRichard Henderson } 340831234768SRichard Henderson return nullify_end(ctx); 34090b1347d2SRichard Henderson } 34100b1347d2SRichard Henderson 341131234768SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, uint32_t insn, 34120b1347d2SRichard Henderson const DisasInsn *di) 34130b1347d2SRichard Henderson { 34140b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 34150b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 34160b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 34170b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34180b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 34190b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 34200b1347d2SRichard Henderson unsigned len = 32 - clen; 34210b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3422eaa3783bSRichard Henderson TCGv_reg dest, src; 34230b1347d2SRichard Henderson 34240b1347d2SRichard Henderson if (c) { 34250b1347d2SRichard Henderson nullify_over(ctx); 34260b1347d2SRichard Henderson } 34270b1347d2SRichard Henderson 34280b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34290b1347d2SRichard Henderson src = load_gpr(ctx, rr); 34300b1347d2SRichard Henderson if (is_se) { 3431eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 34320b1347d2SRichard Henderson } else { 3433eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 34340b1347d2SRichard Henderson } 34350b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34360b1347d2SRichard Henderson 34370b1347d2SRichard Henderson /* Install the new nullification. */ 34380b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34390b1347d2SRichard Henderson if (c) { 34400b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34410b1347d2SRichard Henderson } 344231234768SRichard Henderson return nullify_end(ctx); 34430b1347d2SRichard Henderson } 34440b1347d2SRichard Henderson 34450b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 34460b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 34470b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 34480b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 34490b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 34500b1347d2SRichard Henderson }; 34510b1347d2SRichard Henderson 345231234768SRichard Henderson static bool trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 34530b1347d2SRichard Henderson const DisasInsn *di) 34540b1347d2SRichard Henderson { 34550b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 34560b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 34570b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 34580b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3459eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 34600b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 34610b1347d2SRichard Henderson unsigned len = 32 - clen; 3462eaa3783bSRichard Henderson target_sreg mask0, mask1; 3463eaa3783bSRichard Henderson TCGv_reg dest; 34640b1347d2SRichard Henderson 34650b1347d2SRichard Henderson if (c) { 34660b1347d2SRichard Henderson nullify_over(ctx); 34670b1347d2SRichard Henderson } 34680b1347d2SRichard Henderson if (cpos + len > 32) { 34690b1347d2SRichard Henderson len = 32 - cpos; 34700b1347d2SRichard Henderson } 34710b1347d2SRichard Henderson 34720b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34730b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 34740b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 34750b1347d2SRichard Henderson 34760b1347d2SRichard Henderson if (nz) { 3477eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 34780b1347d2SRichard Henderson if (mask1 != -1) { 3479eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 34800b1347d2SRichard Henderson src = dest; 34810b1347d2SRichard Henderson } 3482eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 34830b1347d2SRichard Henderson } else { 3484eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 34850b1347d2SRichard Henderson } 34860b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34870b1347d2SRichard Henderson 34880b1347d2SRichard Henderson /* Install the new nullification. */ 34890b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34900b1347d2SRichard Henderson if (c) { 34910b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34920b1347d2SRichard Henderson } 349331234768SRichard Henderson return nullify_end(ctx); 34940b1347d2SRichard Henderson } 34950b1347d2SRichard Henderson 349631234768SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, uint32_t insn, 34970b1347d2SRichard Henderson const DisasInsn *di) 34980b1347d2SRichard Henderson { 34990b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35000b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35010b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 35020b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35030b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 35040b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 35050b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 35060b1347d2SRichard Henderson unsigned len = 32 - clen; 3507eaa3783bSRichard Henderson TCGv_reg dest, val; 35080b1347d2SRichard Henderson 35090b1347d2SRichard Henderson if (c) { 35100b1347d2SRichard Henderson nullify_over(ctx); 35110b1347d2SRichard Henderson } 35120b1347d2SRichard Henderson if (cpos + len > 32) { 35130b1347d2SRichard Henderson len = 32 - cpos; 35140b1347d2SRichard Henderson } 35150b1347d2SRichard Henderson 35160b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35170b1347d2SRichard Henderson val = load_gpr(ctx, rr); 35180b1347d2SRichard Henderson if (rs == 0) { 3519eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 35200b1347d2SRichard Henderson } else { 3521eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 35220b1347d2SRichard Henderson } 35230b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35240b1347d2SRichard Henderson 35250b1347d2SRichard Henderson /* Install the new nullification. */ 35260b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35270b1347d2SRichard Henderson if (c) { 35280b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35290b1347d2SRichard Henderson } 353031234768SRichard Henderson return nullify_end(ctx); 35310b1347d2SRichard Henderson } 35320b1347d2SRichard Henderson 353331234768SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, uint32_t insn, 35340b1347d2SRichard Henderson const DisasInsn *di) 35350b1347d2SRichard Henderson { 35360b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35370b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 35380b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 35390b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35400b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 35410b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 35420b1347d2SRichard Henderson unsigned len = 32 - clen; 3543eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 35440b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 35450b1347d2SRichard Henderson 35460b1347d2SRichard Henderson if (c) { 35470b1347d2SRichard Henderson nullify_over(ctx); 35480b1347d2SRichard Henderson } 35490b1347d2SRichard Henderson 35500b1347d2SRichard Henderson if (i) { 35510b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 35520b1347d2SRichard Henderson } else { 35530b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 35540b1347d2SRichard Henderson } 35550b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35560b1347d2SRichard Henderson shift = tcg_temp_new(); 35570b1347d2SRichard Henderson tmp = tcg_temp_new(); 35580b1347d2SRichard Henderson 35590b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3560eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 35610b1347d2SRichard Henderson 3562eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3563eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 35640b1347d2SRichard Henderson if (rs) { 3565eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3566eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3567eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3568eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 35690b1347d2SRichard Henderson } else { 3570eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 35710b1347d2SRichard Henderson } 35720b1347d2SRichard Henderson tcg_temp_free(shift); 35730b1347d2SRichard Henderson tcg_temp_free(mask); 35740b1347d2SRichard Henderson tcg_temp_free(tmp); 35750b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35760b1347d2SRichard Henderson 35770b1347d2SRichard Henderson /* Install the new nullification. */ 35780b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35790b1347d2SRichard Henderson if (c) { 35800b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35810b1347d2SRichard Henderson } 358231234768SRichard Henderson return nullify_end(ctx); 35830b1347d2SRichard Henderson } 35840b1347d2SRichard Henderson 35850b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 35860b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 35870b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 35880b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 35890b1347d2SRichard Henderson }; 35900b1347d2SRichard Henderson 359131234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 359298cd9ca7SRichard Henderson { 359398cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 359498cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3595eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3596660eefe1SRichard Henderson TCGv_reg tmp; 359798cd9ca7SRichard Henderson 3598c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 359998cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 360098cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 360198cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 360298cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 360398cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 360498cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 360598cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 360698cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 360798cd9ca7SRichard Henderson if (b == 0) { 360831234768SRichard Henderson do_dbranch(ctx, disp, is_l ? 31 : 0, n); 360931234768SRichard Henderson return true; 361098cd9ca7SRichard Henderson } 3611c301f34eSRichard Henderson #else 3612c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3613c301f34eSRichard Henderson nullify_over(ctx); 3614660eefe1SRichard Henderson #endif 3615660eefe1SRichard Henderson 3616660eefe1SRichard Henderson tmp = get_temp(ctx); 3617660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3618660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3619c301f34eSRichard Henderson 3620c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 362131234768SRichard Henderson do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3622c301f34eSRichard Henderson #else 3623c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3624c301f34eSRichard Henderson 3625c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3626c301f34eSRichard Henderson if (is_l) { 3627c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3628c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3629c301f34eSRichard Henderson } 3630c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3631c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3632c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3633c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3634c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3635c301f34eSRichard Henderson } else { 3636c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3637c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3638c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3639c301f34eSRichard Henderson } 3640c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3641c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3642c301f34eSRichard Henderson nullify_set(ctx, n); 3643c301f34eSRichard Henderson } 3644c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3645c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 364631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 364731234768SRichard Henderson return nullify_end(ctx); 3648c301f34eSRichard Henderson #endif 364931234768SRichard Henderson return true; 365098cd9ca7SRichard Henderson } 365198cd9ca7SRichard Henderson 365231234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 365398cd9ca7SRichard Henderson { 365498cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 365598cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3656eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 365798cd9ca7SRichard Henderson 365831234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 365931234768SRichard Henderson return true; 366098cd9ca7SRichard Henderson } 366198cd9ca7SRichard Henderson 366231234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 366343e05652SRichard Henderson { 366443e05652SRichard Henderson unsigned n = extract32(insn, 1, 1); 366543e05652SRichard Henderson unsigned link = extract32(insn, 21, 5); 366643e05652SRichard Henderson target_sreg disp = assemble_17(insn); 366743e05652SRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 366843e05652SRichard Henderson 366943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 367043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 367143e05652SRichard Henderson * expensive to track. Real hardware will trap for 367243e05652SRichard Henderson * b gateway 367343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 367443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 367543e05652SRichard Henderson * diagnose the security hole 367643e05652SRichard Henderson * b gateway 367743e05652SRichard Henderson * b evil 367843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 367943e05652SRichard Henderson */ 368043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 368143e05652SRichard Henderson return gen_illegal(ctx); 368243e05652SRichard Henderson } 368343e05652SRichard Henderson 368443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 368543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 368643e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 368743e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 368843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 368943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 369043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 369143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 369243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 369343e05652SRichard Henderson if (type < 0) { 369431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 369531234768SRichard Henderson return true; 369643e05652SRichard Henderson } 369743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 369843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 369943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 370043e05652SRichard Henderson } 370143e05652SRichard Henderson } else { 370243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 370343e05652SRichard Henderson } 370443e05652SRichard Henderson #endif 370543e05652SRichard Henderson 370631234768SRichard Henderson do_dbranch(ctx, dest, link, n); 370731234768SRichard Henderson return true; 370843e05652SRichard Henderson } 370943e05652SRichard Henderson 371031234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 371198cd9ca7SRichard Henderson { 371298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3713eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 371498cd9ca7SRichard Henderson 371531234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 371631234768SRichard Henderson return true; 371798cd9ca7SRichard Henderson } 371898cd9ca7SRichard Henderson 371931234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 372098cd9ca7SRichard Henderson { 372198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 372298cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 372398cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3724eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 372598cd9ca7SRichard Henderson 3726eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3727eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3728660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 372931234768SRichard Henderson do_ibranch(ctx, tmp, link, n); 373031234768SRichard Henderson return true; 373198cd9ca7SRichard Henderson } 373298cd9ca7SRichard Henderson 373331234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 373498cd9ca7SRichard Henderson { 373598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 373698cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 373798cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3738eaa3783bSRichard Henderson TCGv_reg dest; 373998cd9ca7SRichard Henderson 374098cd9ca7SRichard Henderson if (rx == 0) { 374198cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 374298cd9ca7SRichard Henderson } else { 374398cd9ca7SRichard Henderson dest = get_temp(ctx); 3744eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3745eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 374698cd9ca7SRichard Henderson } 3747660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 374831234768SRichard Henderson do_ibranch(ctx, dest, 0, n); 374931234768SRichard Henderson return true; 375098cd9ca7SRichard Henderson } 375198cd9ca7SRichard Henderson 375231234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 375398cd9ca7SRichard Henderson { 375498cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 375598cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 375698cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3757660eefe1SRichard Henderson TCGv_reg dest; 375898cd9ca7SRichard Henderson 3759c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3760660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 376131234768SRichard Henderson do_ibranch(ctx, dest, link, n); 3762c301f34eSRichard Henderson #else 3763c301f34eSRichard Henderson nullify_over(ctx); 3764c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3765c301f34eSRichard Henderson 3766c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3767c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3768c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3769c301f34eSRichard Henderson } 3770c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3771c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3772c301f34eSRichard Henderson if (link) { 3773c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3774c301f34eSRichard Henderson } 3775c301f34eSRichard Henderson nullify_set(ctx, n); 3776c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 377731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 377831234768SRichard Henderson return nullify_end(ctx); 3779c301f34eSRichard Henderson #endif 378031234768SRichard Henderson return true; 378198cd9ca7SRichard Henderson } 378298cd9ca7SRichard Henderson 378398cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 378498cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 378598cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 378698cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 378798cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 378898cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 378943e05652SRichard Henderson { 0xe8002000u, 0xfc00e000u, trans_b_gate }, 379098cd9ca7SRichard Henderson }; 379198cd9ca7SRichard Henderson 379231234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3793ebe9383cSRichard Henderson const DisasInsn *di) 3794ebe9383cSRichard Henderson { 3795ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3796ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 379731234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 379831234768SRichard Henderson return true; 3799ebe9383cSRichard Henderson } 3800ebe9383cSRichard Henderson 380131234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3802ebe9383cSRichard Henderson const DisasInsn *di) 3803ebe9383cSRichard Henderson { 3804ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3805ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 380631234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 380731234768SRichard Henderson return true; 3808ebe9383cSRichard Henderson } 3809ebe9383cSRichard Henderson 381031234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn, 3811ebe9383cSRichard Henderson const DisasInsn *di) 3812ebe9383cSRichard Henderson { 3813ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3814ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 381531234768SRichard Henderson do_fop_ded(ctx, rt, ra, di->f.ded); 381631234768SRichard Henderson return true; 3817ebe9383cSRichard Henderson } 3818ebe9383cSRichard Henderson 381931234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3820ebe9383cSRichard Henderson const DisasInsn *di) 3821ebe9383cSRichard Henderson { 3822ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3823ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 382431234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 382531234768SRichard Henderson return true; 3826ebe9383cSRichard Henderson } 3827ebe9383cSRichard Henderson 382831234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3829ebe9383cSRichard Henderson const DisasInsn *di) 3830ebe9383cSRichard Henderson { 3831ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3832ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 383331234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 383431234768SRichard Henderson return true; 3835ebe9383cSRichard Henderson } 3836ebe9383cSRichard Henderson 383731234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 3838ebe9383cSRichard Henderson const DisasInsn *di) 3839ebe9383cSRichard Henderson { 3840ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3841ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 384231234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 384331234768SRichard Henderson return true; 3844ebe9383cSRichard Henderson } 3845ebe9383cSRichard Henderson 384631234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 3847ebe9383cSRichard Henderson const DisasInsn *di) 3848ebe9383cSRichard Henderson { 3849ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3850ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 385131234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 385231234768SRichard Henderson return true; 3853ebe9383cSRichard Henderson } 3854ebe9383cSRichard Henderson 385531234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 3856ebe9383cSRichard Henderson const DisasInsn *di) 3857ebe9383cSRichard Henderson { 3858ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3859ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3860ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 386131234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 386231234768SRichard Henderson return true; 3863ebe9383cSRichard Henderson } 3864ebe9383cSRichard Henderson 386531234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 3866ebe9383cSRichard Henderson const DisasInsn *di) 3867ebe9383cSRichard Henderson { 3868ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3869ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3870ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 387131234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 387231234768SRichard Henderson return true; 3873ebe9383cSRichard Henderson } 3874ebe9383cSRichard Henderson 387531234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn, 3876ebe9383cSRichard Henderson const DisasInsn *di) 3877ebe9383cSRichard Henderson { 3878ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3879ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3880ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 388131234768SRichard Henderson do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 388231234768SRichard Henderson return true; 3883ebe9383cSRichard Henderson } 3884ebe9383cSRichard Henderson 3885ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3886ebe9383cSRichard Henderson { 3887ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3888ebe9383cSRichard Henderson } 3889ebe9383cSRichard Henderson 3890ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3891ebe9383cSRichard Henderson { 3892ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3893ebe9383cSRichard Henderson } 3894ebe9383cSRichard Henderson 3895ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3896ebe9383cSRichard Henderson { 3897ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3898ebe9383cSRichard Henderson } 3899ebe9383cSRichard Henderson 3900ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3901ebe9383cSRichard Henderson { 3902ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3903ebe9383cSRichard Henderson } 3904ebe9383cSRichard Henderson 3905ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3906ebe9383cSRichard Henderson { 3907ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3908ebe9383cSRichard Henderson } 3909ebe9383cSRichard Henderson 3910ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3911ebe9383cSRichard Henderson { 3912ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3913ebe9383cSRichard Henderson } 3914ebe9383cSRichard Henderson 3915ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3916ebe9383cSRichard Henderson { 3917ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3918ebe9383cSRichard Henderson } 3919ebe9383cSRichard Henderson 3920ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3921ebe9383cSRichard Henderson { 3922ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3923ebe9383cSRichard Henderson } 3924ebe9383cSRichard Henderson 392531234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 3926ebe9383cSRichard Henderson unsigned y, unsigned c) 3927ebe9383cSRichard Henderson { 3928ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3929ebe9383cSRichard Henderson 3930ebe9383cSRichard Henderson nullify_over(ctx); 3931ebe9383cSRichard Henderson 3932ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 3933ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 3934ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3935ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3936ebe9383cSRichard Henderson 3937ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3938ebe9383cSRichard Henderson 3939ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3940ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3941ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3942ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3943ebe9383cSRichard Henderson 394431234768SRichard Henderson nullify_end(ctx); 3945ebe9383cSRichard Henderson } 3946ebe9383cSRichard Henderson 394731234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 3948ebe9383cSRichard Henderson const DisasInsn *di) 3949ebe9383cSRichard Henderson { 3950ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3951ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3952ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3953ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 395431234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 395531234768SRichard Henderson return true; 3956ebe9383cSRichard Henderson } 3957ebe9383cSRichard Henderson 395831234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 3959ebe9383cSRichard Henderson const DisasInsn *di) 3960ebe9383cSRichard Henderson { 3961ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3962ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3963ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3964ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 396531234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 396631234768SRichard Henderson return true; 3967ebe9383cSRichard Henderson } 3968ebe9383cSRichard Henderson 396931234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 3970ebe9383cSRichard Henderson { 3971ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3972ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3973ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3974ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3975ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3976ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3977ebe9383cSRichard Henderson 3978ebe9383cSRichard Henderson nullify_over(ctx); 3979ebe9383cSRichard Henderson 3980ebe9383cSRichard Henderson ta = load_frd0(ra); 3981ebe9383cSRichard Henderson tb = load_frd0(rb); 3982ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3983ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3984ebe9383cSRichard Henderson 3985ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3986ebe9383cSRichard Henderson 3987ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3988ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3989ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3990ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3991ebe9383cSRichard Henderson 399231234768SRichard Henderson return nullify_end(ctx); 3993ebe9383cSRichard Henderson } 3994ebe9383cSRichard Henderson 399531234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn, 3996ebe9383cSRichard Henderson const DisasInsn *di) 3997ebe9383cSRichard Henderson { 3998ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3999ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 4000eaa3783bSRichard Henderson TCGv_reg t; 4001ebe9383cSRichard Henderson 4002ebe9383cSRichard Henderson nullify_over(ctx); 4003ebe9383cSRichard Henderson 4004ebe9383cSRichard Henderson t = tcg_temp_new(); 4005eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4006eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 4007ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4008ebe9383cSRichard Henderson tcg_temp_free(t); 4009ebe9383cSRichard Henderson 401031234768SRichard Henderson return nullify_end(ctx); 4011ebe9383cSRichard Henderson } 4012ebe9383cSRichard Henderson 401331234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn, 4014ebe9383cSRichard Henderson const DisasInsn *di) 4015ebe9383cSRichard Henderson { 4016ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4017ebe9383cSRichard Henderson int mask; 4018ebe9383cSRichard Henderson bool inv = false; 4019eaa3783bSRichard Henderson TCGv_reg t; 4020ebe9383cSRichard Henderson 4021ebe9383cSRichard Henderson nullify_over(ctx); 4022ebe9383cSRichard Henderson 4023ebe9383cSRichard Henderson t = tcg_temp_new(); 4024eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4025ebe9383cSRichard Henderson 4026ebe9383cSRichard Henderson switch (c) { 4027ebe9383cSRichard Henderson case 0: /* simple */ 4028eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4029ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4030ebe9383cSRichard Henderson goto done; 4031ebe9383cSRichard Henderson case 2: /* rej */ 4032ebe9383cSRichard Henderson inv = true; 4033ebe9383cSRichard Henderson /* fallthru */ 4034ebe9383cSRichard Henderson case 1: /* acc */ 4035ebe9383cSRichard Henderson mask = 0x43ff800; 4036ebe9383cSRichard Henderson break; 4037ebe9383cSRichard Henderson case 6: /* rej8 */ 4038ebe9383cSRichard Henderson inv = true; 4039ebe9383cSRichard Henderson /* fallthru */ 4040ebe9383cSRichard Henderson case 5: /* acc8 */ 4041ebe9383cSRichard Henderson mask = 0x43f8000; 4042ebe9383cSRichard Henderson break; 4043ebe9383cSRichard Henderson case 9: /* acc6 */ 4044ebe9383cSRichard Henderson mask = 0x43e0000; 4045ebe9383cSRichard Henderson break; 4046ebe9383cSRichard Henderson case 13: /* acc4 */ 4047ebe9383cSRichard Henderson mask = 0x4380000; 4048ebe9383cSRichard Henderson break; 4049ebe9383cSRichard Henderson case 17: /* acc2 */ 4050ebe9383cSRichard Henderson mask = 0x4200000; 4051ebe9383cSRichard Henderson break; 4052ebe9383cSRichard Henderson default: 4053ebe9383cSRichard Henderson return gen_illegal(ctx); 4054ebe9383cSRichard Henderson } 4055ebe9383cSRichard Henderson if (inv) { 4056eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4057eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4058ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4059ebe9383cSRichard Henderson } else { 4060eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4061ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4062ebe9383cSRichard Henderson } 4063ebe9383cSRichard Henderson done: 406431234768SRichard Henderson return nullify_end(ctx); 4065ebe9383cSRichard Henderson } 4066ebe9383cSRichard Henderson 406731234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4068ebe9383cSRichard Henderson { 4069ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4070ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4071ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4072ebe9383cSRichard Henderson TCGv_i64 a, b; 4073ebe9383cSRichard Henderson 4074ebe9383cSRichard Henderson nullify_over(ctx); 4075ebe9383cSRichard Henderson 4076ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4077ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4078ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4079ebe9383cSRichard Henderson save_frd(rt, a); 4080ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4081ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4082ebe9383cSRichard Henderson 408331234768SRichard Henderson return nullify_end(ctx); 4084ebe9383cSRichard Henderson } 4085ebe9383cSRichard Henderson 4086eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4087eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4088ebe9383cSRichard Henderson 4089eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4090eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4091eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4092eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4093ebe9383cSRichard Henderson 4094ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4095ebe9383cSRichard Henderson /* floating point class zero */ 4096ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4097ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4098ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4099ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4100ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4101ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4102ebe9383cSRichard Henderson 4103ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4104ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4105ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4106ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4107ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4108ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4109ebe9383cSRichard Henderson 4110ebe9383cSRichard Henderson /* floating point class three */ 4111ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4112ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4113ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4114ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4115ebe9383cSRichard Henderson 4116ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4117ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4118ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4119ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4120ebe9383cSRichard Henderson 4121ebe9383cSRichard Henderson /* floating point class one */ 4122ebe9383cSRichard Henderson /* float/float */ 4123ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4124ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4125ebe9383cSRichard Henderson /* int/float */ 4126ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4127ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4128ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4129ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4130ebe9383cSRichard Henderson /* float/int */ 4131ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4132ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4133ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4134ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4135ebe9383cSRichard Henderson /* float/int truncate */ 4136ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4137ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4138ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4139ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4140ebe9383cSRichard Henderson /* uint/float */ 4141ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4142ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4143ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4144ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4145ebe9383cSRichard Henderson /* float/uint */ 4146ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4147ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4148ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4149ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4150ebe9383cSRichard Henderson /* float/uint truncate */ 4151ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4152ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4153ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4154ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4155ebe9383cSRichard Henderson 4156ebe9383cSRichard Henderson /* floating point class two */ 4157ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4158ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4159ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4160ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4161ebe9383cSRichard Henderson 4162ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4163ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4164ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4165ebe9383cSRichard Henderson }; 4166ebe9383cSRichard Henderson 4167ebe9383cSRichard Henderson #undef FOP_WEW 4168ebe9383cSRichard Henderson #undef FOP_DEW 4169ebe9383cSRichard Henderson #undef FOP_WED 4170ebe9383cSRichard Henderson #undef FOP_WEWW 4171eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4172eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4173eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4174eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4175ebe9383cSRichard Henderson 4176ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4177ebe9383cSRichard Henderson /* floating point class zero */ 4178ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4179ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4180ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4181ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4182ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4183ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4184ebe9383cSRichard Henderson 4185ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4186ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4187ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4188ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4189ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4190ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4191ebe9383cSRichard Henderson 4192ebe9383cSRichard Henderson /* floating point class three */ 4193ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4194ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4195ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4196ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4197ebe9383cSRichard Henderson 4198ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4199ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4200ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4201ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4202ebe9383cSRichard Henderson 4203ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4204ebe9383cSRichard Henderson 4205ebe9383cSRichard Henderson /* floating point class one */ 4206ebe9383cSRichard Henderson /* float/float */ 4207ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4208fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 4209ebe9383cSRichard Henderson /* int/float */ 4210fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 4211ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4212ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4213ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4214ebe9383cSRichard Henderson /* float/int */ 4215fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 4216ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4217ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4218ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4219ebe9383cSRichard Henderson /* float/int truncate */ 4220fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 4221ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4222ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4223ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4224ebe9383cSRichard Henderson /* uint/float */ 4225fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 4226ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4227ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4228ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4229ebe9383cSRichard Henderson /* float/uint */ 4230fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 4231ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4232ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4233ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4234ebe9383cSRichard Henderson /* float/uint truncate */ 4235fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4236ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4237ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4238ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4239ebe9383cSRichard Henderson 4240ebe9383cSRichard Henderson /* floating point class two */ 4241ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4242ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4243ebe9383cSRichard Henderson }; 4244ebe9383cSRichard Henderson 4245ebe9383cSRichard Henderson #undef FOP_WEW 4246ebe9383cSRichard Henderson #undef FOP_DEW 4247ebe9383cSRichard Henderson #undef FOP_WED 4248ebe9383cSRichard Henderson #undef FOP_WEWW 4249ebe9383cSRichard Henderson #undef FOP_DED 4250ebe9383cSRichard Henderson #undef FOP_DEDD 4251ebe9383cSRichard Henderson 4252ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4253ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4254ebe9383cSRichard Henderson { 4255ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4256ebe9383cSRichard Henderson } 4257ebe9383cSRichard Henderson 4258*b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4259ebe9383cSRichard Henderson { 4260*b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4261*b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4262*b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4263*b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4264*b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4265ebe9383cSRichard Henderson 4266ebe9383cSRichard Henderson nullify_over(ctx); 4267ebe9383cSRichard Henderson 4268ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4269ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4270ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4271ebe9383cSRichard Henderson 427231234768SRichard Henderson return nullify_end(ctx); 4273ebe9383cSRichard Henderson } 4274ebe9383cSRichard Henderson 4275*b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4276*b1e2af57SRichard Henderson { 4277*b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4278*b1e2af57SRichard Henderson } 4279*b1e2af57SRichard Henderson 4280*b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4281*b1e2af57SRichard Henderson { 4282*b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4283*b1e2af57SRichard Henderson } 4284*b1e2af57SRichard Henderson 4285*b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4286*b1e2af57SRichard Henderson { 4287*b1e2af57SRichard Henderson nullify_over(ctx); 4288*b1e2af57SRichard Henderson 4289*b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4290*b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4291*b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4292*b1e2af57SRichard Henderson 4293*b1e2af57SRichard Henderson return nullify_end(ctx); 4294*b1e2af57SRichard Henderson } 4295*b1e2af57SRichard Henderson 4296*b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4297*b1e2af57SRichard Henderson { 4298*b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4299*b1e2af57SRichard Henderson } 4300*b1e2af57SRichard Henderson 4301*b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4302*b1e2af57SRichard Henderson { 4303*b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4304*b1e2af57SRichard Henderson } 4305*b1e2af57SRichard Henderson 430631234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4307ebe9383cSRichard Henderson const DisasInsn *di) 4308ebe9383cSRichard Henderson { 4309ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4310ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4311ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4312ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4313ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4314ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4315ebe9383cSRichard Henderson 4316ebe9383cSRichard Henderson nullify_over(ctx); 4317ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4318ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4319ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4320ebe9383cSRichard Henderson 4321ebe9383cSRichard Henderson if (neg) { 4322ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4323ebe9383cSRichard Henderson } else { 4324ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4325ebe9383cSRichard Henderson } 4326ebe9383cSRichard Henderson 4327ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4328ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4329ebe9383cSRichard Henderson save_frw_i32(rt, a); 4330ebe9383cSRichard Henderson tcg_temp_free_i32(a); 433131234768SRichard Henderson return nullify_end(ctx); 4332ebe9383cSRichard Henderson } 4333ebe9383cSRichard Henderson 433431234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4335ebe9383cSRichard Henderson const DisasInsn *di) 4336ebe9383cSRichard Henderson { 4337ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4338ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4339ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4340ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4341ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4342ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4343ebe9383cSRichard Henderson 4344ebe9383cSRichard Henderson nullify_over(ctx); 4345ebe9383cSRichard Henderson a = load_frd0(rm1); 4346ebe9383cSRichard Henderson b = load_frd0(rm2); 4347ebe9383cSRichard Henderson c = load_frd0(ra3); 4348ebe9383cSRichard Henderson 4349ebe9383cSRichard Henderson if (neg) { 4350ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4351ebe9383cSRichard Henderson } else { 4352ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4353ebe9383cSRichard Henderson } 4354ebe9383cSRichard Henderson 4355ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4356ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4357ebe9383cSRichard Henderson save_frd(rt, a); 4358ebe9383cSRichard Henderson tcg_temp_free_i64(a); 435931234768SRichard Henderson return nullify_end(ctx); 4360ebe9383cSRichard Henderson } 4361ebe9383cSRichard Henderson 4362ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4363ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4364ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4365ebe9383cSRichard Henderson }; 4366ebe9383cSRichard Henderson 436731234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn, 436861766fe9SRichard Henderson const DisasInsn table[], size_t n) 436961766fe9SRichard Henderson { 437061766fe9SRichard Henderson size_t i; 437161766fe9SRichard Henderson for (i = 0; i < n; ++i) { 437261766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 437331234768SRichard Henderson table[i].trans(ctx, insn, &table[i]); 437431234768SRichard Henderson return; 437561766fe9SRichard Henderson } 437661766fe9SRichard Henderson } 4377b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4378b36942a6SRichard Henderson insn, ctx->base.pc_next); 437931234768SRichard Henderson gen_illegal(ctx); 438061766fe9SRichard Henderson } 438161766fe9SRichard Henderson 438261766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 438361766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 438461766fe9SRichard Henderson 438531234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn) 438661766fe9SRichard Henderson { 438740f9f908SRichard Henderson uint32_t opc; 438861766fe9SRichard Henderson 438940f9f908SRichard Henderson /* Transition to the auto-generated decoder. */ 439040f9f908SRichard Henderson if (decode(ctx, insn)) { 439140f9f908SRichard Henderson return; 439240f9f908SRichard Henderson } 439340f9f908SRichard Henderson 439440f9f908SRichard Henderson opc = extract32(insn, 26, 6); 439561766fe9SRichard Henderson switch (opc) { 4396b2167459SRichard Henderson case 0x08: 439731234768SRichard Henderson trans_ldil(ctx, insn); 439831234768SRichard Henderson return; 439996d6407fSRichard Henderson case 0x09: 440031234768SRichard Henderson trans_copr_w(ctx, insn); 440131234768SRichard Henderson return; 4402b2167459SRichard Henderson case 0x0A: 440331234768SRichard Henderson trans_addil(ctx, insn); 440431234768SRichard Henderson return; 440596d6407fSRichard Henderson case 0x0B: 440631234768SRichard Henderson trans_copr_dw(ctx, insn); 440731234768SRichard Henderson return; 4408ebe9383cSRichard Henderson case 0x0C: 440931234768SRichard Henderson translate_table(ctx, insn, table_float_0c); 441031234768SRichard Henderson return; 4411b2167459SRichard Henderson case 0x0D: 441231234768SRichard Henderson trans_ldo(ctx, insn); 441331234768SRichard Henderson return; 4414ebe9383cSRichard Henderson case 0x0E: 441531234768SRichard Henderson translate_table(ctx, insn, table_float_0e); 441631234768SRichard Henderson return; 441796d6407fSRichard Henderson 441896d6407fSRichard Henderson case 0x10: 441931234768SRichard Henderson trans_load(ctx, insn, false, MO_UB); 442031234768SRichard Henderson return; 442196d6407fSRichard Henderson case 0x11: 442231234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUW); 442331234768SRichard Henderson return; 442496d6407fSRichard Henderson case 0x12: 442531234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUL); 442631234768SRichard Henderson return; 442796d6407fSRichard Henderson case 0x13: 442831234768SRichard Henderson trans_load(ctx, insn, true, MO_TEUL); 442931234768SRichard Henderson return; 443096d6407fSRichard Henderson case 0x16: 443131234768SRichard Henderson trans_fload_mod(ctx, insn); 443231234768SRichard Henderson return; 443396d6407fSRichard Henderson case 0x17: 443431234768SRichard Henderson trans_load_w(ctx, insn); 443531234768SRichard Henderson return; 443696d6407fSRichard Henderson case 0x18: 443731234768SRichard Henderson trans_store(ctx, insn, false, MO_UB); 443831234768SRichard Henderson return; 443996d6407fSRichard Henderson case 0x19: 444031234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUW); 444131234768SRichard Henderson return; 444296d6407fSRichard Henderson case 0x1A: 444331234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUL); 444431234768SRichard Henderson return; 444596d6407fSRichard Henderson case 0x1B: 444631234768SRichard Henderson trans_store(ctx, insn, true, MO_TEUL); 444731234768SRichard Henderson return; 444896d6407fSRichard Henderson case 0x1E: 444931234768SRichard Henderson trans_fstore_mod(ctx, insn); 445031234768SRichard Henderson return; 445196d6407fSRichard Henderson case 0x1F: 445231234768SRichard Henderson trans_store_w(ctx, insn); 445331234768SRichard Henderson return; 445496d6407fSRichard Henderson 445598cd9ca7SRichard Henderson case 0x20: 445631234768SRichard Henderson trans_cmpb(ctx, insn, true, false, false); 445731234768SRichard Henderson return; 445898cd9ca7SRichard Henderson case 0x21: 445931234768SRichard Henderson trans_cmpb(ctx, insn, true, true, false); 446031234768SRichard Henderson return; 446198cd9ca7SRichard Henderson case 0x22: 446231234768SRichard Henderson trans_cmpb(ctx, insn, false, false, false); 446331234768SRichard Henderson return; 446498cd9ca7SRichard Henderson case 0x23: 446531234768SRichard Henderson trans_cmpb(ctx, insn, false, true, false); 446631234768SRichard Henderson return; 4467b2167459SRichard Henderson case 0x24: 446831234768SRichard Henderson trans_cmpiclr(ctx, insn); 446931234768SRichard Henderson return; 4470b2167459SRichard Henderson case 0x25: 447131234768SRichard Henderson trans_subi(ctx, insn); 447231234768SRichard Henderson return; 447398cd9ca7SRichard Henderson case 0x27: 447431234768SRichard Henderson trans_cmpb(ctx, insn, true, false, true); 447531234768SRichard Henderson return; 447698cd9ca7SRichard Henderson case 0x28: 447731234768SRichard Henderson trans_addb(ctx, insn, true, false); 447831234768SRichard Henderson return; 447998cd9ca7SRichard Henderson case 0x29: 448031234768SRichard Henderson trans_addb(ctx, insn, true, true); 448131234768SRichard Henderson return; 448298cd9ca7SRichard Henderson case 0x2A: 448331234768SRichard Henderson trans_addb(ctx, insn, false, false); 448431234768SRichard Henderson return; 448598cd9ca7SRichard Henderson case 0x2B: 448631234768SRichard Henderson trans_addb(ctx, insn, false, true); 448731234768SRichard Henderson return; 4488b2167459SRichard Henderson case 0x2C: 4489b2167459SRichard Henderson case 0x2D: 449031234768SRichard Henderson trans_addi(ctx, insn); 449131234768SRichard Henderson return; 4492ebe9383cSRichard Henderson case 0x2E: 449331234768SRichard Henderson translate_table(ctx, insn, table_fp_fused); 449431234768SRichard Henderson return; 449598cd9ca7SRichard Henderson case 0x2F: 449631234768SRichard Henderson trans_cmpb(ctx, insn, false, false, true); 449731234768SRichard Henderson return; 449896d6407fSRichard Henderson 449998cd9ca7SRichard Henderson case 0x30: 450098cd9ca7SRichard Henderson case 0x31: 450131234768SRichard Henderson trans_bb(ctx, insn); 450231234768SRichard Henderson return; 450398cd9ca7SRichard Henderson case 0x32: 450431234768SRichard Henderson trans_movb(ctx, insn, false); 450531234768SRichard Henderson return; 450698cd9ca7SRichard Henderson case 0x33: 450731234768SRichard Henderson trans_movb(ctx, insn, true); 450831234768SRichard Henderson return; 45090b1347d2SRichard Henderson case 0x34: 451031234768SRichard Henderson translate_table(ctx, insn, table_sh_ex); 451131234768SRichard Henderson return; 45120b1347d2SRichard Henderson case 0x35: 451331234768SRichard Henderson translate_table(ctx, insn, table_depw); 451431234768SRichard Henderson return; 451598cd9ca7SRichard Henderson case 0x38: 451631234768SRichard Henderson trans_be(ctx, insn, false); 451731234768SRichard Henderson return; 451898cd9ca7SRichard Henderson case 0x39: 451931234768SRichard Henderson trans_be(ctx, insn, true); 452031234768SRichard Henderson return; 452198cd9ca7SRichard Henderson case 0x3A: 452231234768SRichard Henderson translate_table(ctx, insn, table_branch); 452331234768SRichard Henderson return; 452496d6407fSRichard Henderson 452596d6407fSRichard Henderson case 0x04: /* spopn */ 452696d6407fSRichard Henderson case 0x05: /* diag */ 452796d6407fSRichard Henderson case 0x0F: /* product specific */ 452896d6407fSRichard Henderson break; 452996d6407fSRichard Henderson 453096d6407fSRichard Henderson case 0x07: /* unassigned */ 453196d6407fSRichard Henderson case 0x15: /* unassigned */ 453296d6407fSRichard Henderson case 0x1D: /* unassigned */ 453396d6407fSRichard Henderson case 0x37: /* unassigned */ 45346210db05SHelge Deller break; 45356210db05SHelge Deller case 0x3F: 45366210db05SHelge Deller #ifndef CONFIG_USER_ONLY 45376210db05SHelge Deller /* Unassigned, but use as system-halt. */ 45386210db05SHelge Deller if (insn == 0xfffdead0) { 453931234768SRichard Henderson gen_hlt(ctx, 0); /* halt system */ 454031234768SRichard Henderson return; 45416210db05SHelge Deller } 45426210db05SHelge Deller if (insn == 0xfffdead1) { 454331234768SRichard Henderson gen_hlt(ctx, 1); /* reset system */ 454431234768SRichard Henderson return; 45456210db05SHelge Deller } 45466210db05SHelge Deller #endif 45476210db05SHelge Deller break; 454861766fe9SRichard Henderson default: 454961766fe9SRichard Henderson break; 455061766fe9SRichard Henderson } 455131234768SRichard Henderson gen_illegal(ctx); 455261766fe9SRichard Henderson } 455361766fe9SRichard Henderson 4554b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 455561766fe9SRichard Henderson { 455651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4557f764718dSRichard Henderson int bound; 455861766fe9SRichard Henderson 455951b061fbSRichard Henderson ctx->cs = cs; 4560494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 45613d68ee7bSRichard Henderson 45623d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 45633d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 45643d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4565ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4566ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4567c301f34eSRichard Henderson #else 4568494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4569494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 45703d68ee7bSRichard Henderson 4571c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4572c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4573c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4574c301f34eSRichard Henderson int32_t diff = cs_base; 4575c301f34eSRichard Henderson 4576c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4577c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4578c301f34eSRichard Henderson #endif 457951b061fbSRichard Henderson ctx->iaoq_n = -1; 4580f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 458161766fe9SRichard Henderson 45823d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 45833d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4584b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 45853d68ee7bSRichard Henderson 458686f8d05fSRichard Henderson ctx->ntempr = 0; 458786f8d05fSRichard Henderson ctx->ntempl = 0; 458886f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 458986f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 459061766fe9SRichard Henderson } 459161766fe9SRichard Henderson 459251b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 459351b061fbSRichard Henderson { 459451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 459561766fe9SRichard Henderson 45963d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 459751b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 459851b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4599494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 460051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 460151b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4602129e9cc3SRichard Henderson } 460351b061fbSRichard Henderson ctx->null_lab = NULL; 460461766fe9SRichard Henderson } 460561766fe9SRichard Henderson 460651b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 460751b061fbSRichard Henderson { 460851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 460951b061fbSRichard Henderson 461051b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 461151b061fbSRichard Henderson } 461251b061fbSRichard Henderson 461351b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 461451b061fbSRichard Henderson const CPUBreakpoint *bp) 461551b061fbSRichard Henderson { 461651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 461751b061fbSRichard Henderson 461831234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4619c301f34eSRichard Henderson ctx->base.pc_next += 4; 462051b061fbSRichard Henderson return true; 462151b061fbSRichard Henderson } 462251b061fbSRichard Henderson 462351b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 462451b061fbSRichard Henderson { 462551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 462651b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 462751b061fbSRichard Henderson DisasJumpType ret; 462851b061fbSRichard Henderson int i, n; 462951b061fbSRichard Henderson 463051b061fbSRichard Henderson /* Execute one insn. */ 4631ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4632c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 463331234768SRichard Henderson do_page_zero(ctx); 463431234768SRichard Henderson ret = ctx->base.is_jmp; 4635869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4636ba1d0b44SRichard Henderson } else 4637ba1d0b44SRichard Henderson #endif 4638ba1d0b44SRichard Henderson { 463961766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 464061766fe9SRichard Henderson the page permissions for execute. */ 4641c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 464261766fe9SRichard Henderson 464361766fe9SRichard Henderson /* Set up the IA queue for the next insn. 464461766fe9SRichard Henderson This will be overwritten by a branch. */ 464551b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 464651b061fbSRichard Henderson ctx->iaoq_n = -1; 464751b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4648eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 464961766fe9SRichard Henderson } else { 465051b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4651f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 465261766fe9SRichard Henderson } 465361766fe9SRichard Henderson 465451b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 465551b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4656869051eaSRichard Henderson ret = DISAS_NEXT; 4657129e9cc3SRichard Henderson } else { 46581a19da0dSRichard Henderson ctx->insn = insn; 465931234768SRichard Henderson translate_one(ctx, insn); 466031234768SRichard Henderson ret = ctx->base.is_jmp; 466151b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4662129e9cc3SRichard Henderson } 466361766fe9SRichard Henderson } 466461766fe9SRichard Henderson 466551b061fbSRichard Henderson /* Free any temporaries allocated. */ 466686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 466786f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 466886f8d05fSRichard Henderson ctx->tempr[i] = NULL; 466961766fe9SRichard Henderson } 467086f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 467186f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 467286f8d05fSRichard Henderson ctx->templ[i] = NULL; 467386f8d05fSRichard Henderson } 467486f8d05fSRichard Henderson ctx->ntempr = 0; 467586f8d05fSRichard Henderson ctx->ntempl = 0; 467661766fe9SRichard Henderson 46773d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 46783d68ee7bSRichard Henderson a priority change within the instruction queue. */ 467951b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4680c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4681c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4682c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4683c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 468451b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 468551b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 468631234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4687129e9cc3SRichard Henderson } else { 468831234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 468961766fe9SRichard Henderson } 4690129e9cc3SRichard Henderson } 469151b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 469251b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4693c301f34eSRichard Henderson ctx->base.pc_next += 4; 469461766fe9SRichard Henderson 4695869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 469651b061fbSRichard Henderson return; 469761766fe9SRichard Henderson } 469851b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4699eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 470051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4701c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4702c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4703c301f34eSRichard Henderson #endif 470451b061fbSRichard Henderson nullify_save(ctx); 470551b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 470651b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4707eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 470861766fe9SRichard Henderson } 470961766fe9SRichard Henderson } 471061766fe9SRichard Henderson 471151b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 471251b061fbSRichard Henderson { 471351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4714e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 471551b061fbSRichard Henderson 4716e1b5a5edSRichard Henderson switch (is_jmp) { 4717869051eaSRichard Henderson case DISAS_NORETURN: 471861766fe9SRichard Henderson break; 471951b061fbSRichard Henderson case DISAS_TOO_MANY: 4720869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4721e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 472251b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 472351b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 472451b061fbSRichard Henderson nullify_save(ctx); 472561766fe9SRichard Henderson /* FALLTHRU */ 4726869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 472751b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 472861766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4729e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 473007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 473161766fe9SRichard Henderson } else { 47327f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 473361766fe9SRichard Henderson } 473461766fe9SRichard Henderson break; 473561766fe9SRichard Henderson default: 473651b061fbSRichard Henderson g_assert_not_reached(); 473761766fe9SRichard Henderson } 473851b061fbSRichard Henderson } 473961766fe9SRichard Henderson 474051b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 474151b061fbSRichard Henderson { 4742c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 474361766fe9SRichard Henderson 4744ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4745ba1d0b44SRichard Henderson switch (pc) { 47467ad439dfSRichard Henderson case 0x00: 474751b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4748ba1d0b44SRichard Henderson return; 47497ad439dfSRichard Henderson case 0xb0: 475051b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4751ba1d0b44SRichard Henderson return; 47527ad439dfSRichard Henderson case 0xe0: 475351b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4754ba1d0b44SRichard Henderson return; 47557ad439dfSRichard Henderson case 0x100: 475651b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4757ba1d0b44SRichard Henderson return; 47587ad439dfSRichard Henderson } 4759ba1d0b44SRichard Henderson #endif 4760ba1d0b44SRichard Henderson 4761ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4762eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 476361766fe9SRichard Henderson } 476451b061fbSRichard Henderson 476551b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 476651b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 476751b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 476851b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 476951b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 477051b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 477151b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 477251b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 477351b061fbSRichard Henderson }; 477451b061fbSRichard Henderson 477551b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 477651b061fbSRichard Henderson 477751b061fbSRichard Henderson { 477851b061fbSRichard Henderson DisasContext ctx; 477951b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 478061766fe9SRichard Henderson } 478161766fe9SRichard Henderson 478261766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 478361766fe9SRichard Henderson target_ulong *data) 478461766fe9SRichard Henderson { 478561766fe9SRichard Henderson env->iaoq_f = data[0]; 478686f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 478761766fe9SRichard Henderson env->iaoq_b = data[1]; 478861766fe9SRichard Henderson } 478961766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 479061766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 479161766fe9SRichard Henderson that the instruction was not nullified. */ 479261766fe9SRichard Henderson env->psw_n = 0; 479361766fe9SRichard Henderson } 4794