xref: /openbmc/qemu/target/hppa/translate.c (revision ababac165b375b617e5b333536b846a33c48006e)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
260843563fSRichard Henderson #include "tcg/tcg-op-gvec.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "exec/log.h"
3161766fe9SRichard Henderson 
32d53106c9SRichard Henderson #define HELPER_H "helper.h"
33d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
34d53106c9SRichard Henderson #undef  HELPER_H
35d53106c9SRichard Henderson 
36aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */
37aac0f603SRichard Henderson #undef tcg_temp_new
38d53106c9SRichard Henderson 
3961766fe9SRichard Henderson typedef struct DisasCond {
4061766fe9SRichard Henderson     TCGCond c;
416fd0c7bcSRichard Henderson     TCGv_i64 a0, a1;
4261766fe9SRichard Henderson } DisasCond;
4361766fe9SRichard Henderson 
4461766fe9SRichard Henderson typedef struct DisasContext {
45d01a3625SRichard Henderson     DisasContextBase base;
4661766fe9SRichard Henderson     CPUState *cs;
47f5b5c857SRichard Henderson     TCGOp *insn_start;
4861766fe9SRichard Henderson 
49c53e401eSRichard Henderson     uint64_t iaoq_f;
50c53e401eSRichard Henderson     uint64_t iaoq_b;
51c53e401eSRichard Henderson     uint64_t iaoq_n;
526fd0c7bcSRichard Henderson     TCGv_i64 iaoq_n_var;
5361766fe9SRichard Henderson 
5461766fe9SRichard Henderson     DisasCond null_cond;
5561766fe9SRichard Henderson     TCGLabel *null_lab;
5661766fe9SRichard Henderson 
57a4db4a78SRichard Henderson     TCGv_i64 zero;
58a4db4a78SRichard Henderson 
591a19da0dSRichard Henderson     uint32_t insn;
60494737b7SRichard Henderson     uint32_t tb_flags;
613d68ee7bSRichard Henderson     int mmu_idx;
623d68ee7bSRichard Henderson     int privilege;
6361766fe9SRichard Henderson     bool psw_n_nonzero;
64bd6243a3SRichard Henderson     bool is_pa20;
65217d1a5eSRichard Henderson 
66217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
67217d1a5eSRichard Henderson     MemOp unalign;
68217d1a5eSRichard Henderson #endif
6961766fe9SRichard Henderson } DisasContext;
7061766fe9SRichard Henderson 
71217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
72217d1a5eSRichard Henderson #define UNALIGN(C)       (C)->unalign
7317fe594cSRichard Henderson #define MMU_DISABLED(C)  false
74217d1a5eSRichard Henderson #else
752d4afb03SRichard Henderson #define UNALIGN(C)       MO_ALIGN
7617fe594cSRichard Henderson #define MMU_DISABLED(C)  MMU_IDX_MMU_DISABLED((C)->mmu_idx)
77217d1a5eSRichard Henderson #endif
78217d1a5eSRichard Henderson 
79e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
80451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
81e36f27efSRichard Henderson {
82881d1073SHelge Deller     /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */
83881d1073SHelge Deller     if (ctx->is_pa20) {
84e36f27efSRichard Henderson         if (val & PSW_SM_W) {
85881d1073SHelge Deller             val |= PSW_W;
86881d1073SHelge Deller         }
87881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_G);
88881d1073SHelge Deller     } else {
89881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_O);
90e36f27efSRichard Henderson     }
91e36f27efSRichard Henderson     return val;
92e36f27efSRichard Henderson }
93e36f27efSRichard Henderson 
94deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
95451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
96deee69a1SRichard Henderson {
97deee69a1SRichard Henderson     return ~val;
98deee69a1SRichard Henderson }
99deee69a1SRichard Henderson 
1001cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
1011cd012a5SRichard Henderson    we use for the final M.  */
102451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
1031cd012a5SRichard Henderson {
1041cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
1051cd012a5SRichard Henderson }
1061cd012a5SRichard Henderson 
107740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
108451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
109740038d7SRichard Henderson {
110740038d7SRichard Henderson     return val ? 1 : -1;
111740038d7SRichard Henderson }
112740038d7SRichard Henderson 
113451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
114740038d7SRichard Henderson {
115740038d7SRichard Henderson     return val ? -1 : 1;
116740038d7SRichard Henderson }
117740038d7SRichard Henderson 
118740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
119451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
12001afb7beSRichard Henderson {
12101afb7beSRichard Henderson     return val << 2;
12201afb7beSRichard Henderson }
12301afb7beSRichard Henderson 
1240588e061SRichard Henderson /* Used for assemble_21.  */
125451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
1260588e061SRichard Henderson {
1270588e061SRichard Henderson     return val << 11;
1280588e061SRichard Henderson }
1290588e061SRichard Henderson 
13072ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val)
13172ae4f2bSRichard Henderson {
13272ae4f2bSRichard Henderson     /*
13372ae4f2bSRichard Henderson      * Officially, 32 * x + 32 - y.
13472ae4f2bSRichard Henderson      * Here, x is already in bit 5, and y is [4:0].
13572ae4f2bSRichard Henderson      * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1,
13672ae4f2bSRichard Henderson      * with the overflow from bit 4 summing with x.
13772ae4f2bSRichard Henderson      */
13872ae4f2bSRichard Henderson     return (val ^ 31) + 1;
13972ae4f2bSRichard Henderson }
14072ae4f2bSRichard Henderson 
1414768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */
1424768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val)
1434768c28eSRichard Henderson {
1444768c28eSRichard Henderson     /*
1454768c28eSRichard Henderson      * @val is bit 0 and bits [4:15].
1464768c28eSRichard Henderson      * Swizzle thing around depending on PSW.W.
1474768c28eSRichard Henderson      */
1484768c28eSRichard Henderson     int im10a = extract32(val, 1, 10);
1494768c28eSRichard Henderson     int s = extract32(val, 11, 2);
1504768c28eSRichard Henderson     int i = (-(val & 1) << 13) | (im10a << 3);
1514768c28eSRichard Henderson 
1524768c28eSRichard Henderson     if (ctx->tb_flags & PSW_W) {
1534768c28eSRichard Henderson         i ^= s << 13;
1544768c28eSRichard Henderson     }
1554768c28eSRichard Henderson     return i;
1564768c28eSRichard Henderson }
1574768c28eSRichard Henderson 
15846174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */
15946174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val)
16046174e14SRichard Henderson {
16146174e14SRichard Henderson     /*
16246174e14SRichard Henderson      * @val is bit 0 and bits [3:15].
16346174e14SRichard Henderson      * Swizzle thing around depending on PSW.W.
16446174e14SRichard Henderson      */
16546174e14SRichard Henderson     int im11a = extract32(val, 1, 11);
16646174e14SRichard Henderson     int s = extract32(val, 12, 2);
16746174e14SRichard Henderson     int i = (-(val & 1) << 13) | (im11a << 2);
16846174e14SRichard Henderson 
16946174e14SRichard Henderson     if (ctx->tb_flags & PSW_W) {
17046174e14SRichard Henderson         i ^= s << 13;
17146174e14SRichard Henderson     }
17246174e14SRichard Henderson     return i;
17346174e14SRichard Henderson }
17446174e14SRichard Henderson 
17572bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */
17672bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val)
17772bace2dSRichard Henderson {
17872bace2dSRichard Henderson     /*
17972bace2dSRichard Henderson      * @val is bits [0:15], containing both im14 and s.
18072bace2dSRichard Henderson      * Swizzle thing around depending on PSW.W.
18172bace2dSRichard Henderson      */
18272bace2dSRichard Henderson     int s = extract32(val, 14, 2);
18372bace2dSRichard Henderson     int i = (-(val & 1) << 13) | extract32(val, 1, 13);
18472bace2dSRichard Henderson 
18572bace2dSRichard Henderson     if (ctx->tb_flags & PSW_W) {
18672bace2dSRichard Henderson         i ^= s << 13;
18772bace2dSRichard Henderson     }
18872bace2dSRichard Henderson     return i;
18972bace2dSRichard Henderson }
19072bace2dSRichard Henderson 
19172bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */
19272bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp)
19372bace2dSRichard Henderson {
19472bace2dSRichard Henderson     return ctx->tb_flags & PSW_W ? 0 : sp;
19572bace2dSRichard Henderson }
19672bace2dSRichard Henderson 
197c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */
198c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val)
199c65c3ee1SRichard Henderson {
200c65c3ee1SRichard Henderson     return val ? val : 4; /* 0 == "*<<" */
201c65c3ee1SRichard Henderson }
202c65c3ee1SRichard Henderson 
20301afb7beSRichard Henderson 
20440f9f908SRichard Henderson /* Include the auto-generated decoder.  */
205abff1abfSPaolo Bonzini #include "decode-insns.c.inc"
20640f9f908SRichard Henderson 
20761766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
20861766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
209869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
21061766fe9SRichard Henderson 
21161766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
21261766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
213869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
21461766fe9SRichard Henderson 
215e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
216e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
217e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
218c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
219e1b5a5edSRichard Henderson 
22061766fe9SRichard Henderson /* global register indexes */
2216fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32];
22233423472SRichard Henderson static TCGv_i64 cpu_sr[4];
223494737b7SRichard Henderson static TCGv_i64 cpu_srH;
2246fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f;
2256fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b;
226c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
227c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
2286fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar;
2296fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n;
2306fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v;
2316fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb;
2326fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb;
23361766fe9SRichard Henderson 
23461766fe9SRichard Henderson void hppa_translate_init(void)
23561766fe9SRichard Henderson {
23661766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
23761766fe9SRichard Henderson 
2386fd0c7bcSRichard Henderson     typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar;
23961766fe9SRichard Henderson     static const GlobalVar vars[] = {
24035136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
24161766fe9SRichard Henderson         DEF_VAR(psw_n),
24261766fe9SRichard Henderson         DEF_VAR(psw_v),
24361766fe9SRichard Henderson         DEF_VAR(psw_cb),
24461766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
24561766fe9SRichard Henderson         DEF_VAR(iaoq_f),
24661766fe9SRichard Henderson         DEF_VAR(iaoq_b),
24761766fe9SRichard Henderson     };
24861766fe9SRichard Henderson 
24961766fe9SRichard Henderson #undef DEF_VAR
25061766fe9SRichard Henderson 
25161766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
25261766fe9SRichard Henderson     static const char gr_names[32][4] = {
25361766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
25461766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
25561766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
25661766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
25761766fe9SRichard Henderson     };
25833423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
259494737b7SRichard Henderson     static const char sr_names[5][4] = {
260494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
26133423472SRichard Henderson     };
26261766fe9SRichard Henderson 
26361766fe9SRichard Henderson     int i;
26461766fe9SRichard Henderson 
265f764718dSRichard Henderson     cpu_gr[0] = NULL;
26661766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
267ad75a51eSRichard Henderson         cpu_gr[i] = tcg_global_mem_new(tcg_env,
26861766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
26961766fe9SRichard Henderson                                        gr_names[i]);
27061766fe9SRichard Henderson     }
27133423472SRichard Henderson     for (i = 0; i < 4; i++) {
272ad75a51eSRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(tcg_env,
27333423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
27433423472SRichard Henderson                                            sr_names[i]);
27533423472SRichard Henderson     }
276ad75a51eSRichard Henderson     cpu_srH = tcg_global_mem_new_i64(tcg_env,
277494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
278494737b7SRichard Henderson                                      sr_names[4]);
27961766fe9SRichard Henderson 
28061766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
28161766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
282ad75a51eSRichard Henderson         *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name);
28361766fe9SRichard Henderson     }
284c301f34eSRichard Henderson 
285ad75a51eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(tcg_env,
286c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
287c301f34eSRichard Henderson                                         "iasq_f");
288ad75a51eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(tcg_env,
289c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
290c301f34eSRichard Henderson                                         "iasq_b");
29161766fe9SRichard Henderson }
29261766fe9SRichard Henderson 
293f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg)
294f5b5c857SRichard Henderson {
295f5b5c857SRichard Henderson     assert(ctx->insn_start != NULL);
296f5b5c857SRichard Henderson     tcg_set_insn_start_param(ctx->insn_start, 2, breg);
297f5b5c857SRichard Henderson     ctx->insn_start = NULL;
298f5b5c857SRichard Henderson }
299f5b5c857SRichard Henderson 
300129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
301129e9cc3SRichard Henderson {
302f764718dSRichard Henderson     return (DisasCond){
303f764718dSRichard Henderson         .c = TCG_COND_NEVER,
304f764718dSRichard Henderson         .a0 = NULL,
305f764718dSRichard Henderson         .a1 = NULL,
306f764718dSRichard Henderson     };
307129e9cc3SRichard Henderson }
308129e9cc3SRichard Henderson 
309df0232feSRichard Henderson static DisasCond cond_make_t(void)
310df0232feSRichard Henderson {
311df0232feSRichard Henderson     return (DisasCond){
312df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
313df0232feSRichard Henderson         .a0 = NULL,
314df0232feSRichard Henderson         .a1 = NULL,
315df0232feSRichard Henderson     };
316df0232feSRichard Henderson }
317df0232feSRichard Henderson 
318129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
319129e9cc3SRichard Henderson {
320f764718dSRichard Henderson     return (DisasCond){
321f764718dSRichard Henderson         .c = TCG_COND_NE,
322f764718dSRichard Henderson         .a0 = cpu_psw_n,
3236fd0c7bcSRichard Henderson         .a1 = tcg_constant_i64(0)
324f764718dSRichard Henderson     };
325129e9cc3SRichard Henderson }
326129e9cc3SRichard Henderson 
3276fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
328b47a4a02SSven Schnelle {
329b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
3304fe9533aSRichard Henderson     return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 };
3314fe9533aSRichard Henderson }
3324fe9533aSRichard Henderson 
3336fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0)
3344fe9533aSRichard Henderson {
3356fd0c7bcSRichard Henderson     return cond_make_tmp(c, a0, tcg_constant_i64(0));
336b47a4a02SSven Schnelle }
337b47a4a02SSven Schnelle 
3386fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0)
339129e9cc3SRichard Henderson {
340aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3416fd0c7bcSRichard Henderson     tcg_gen_mov_i64(tmp, a0);
342b47a4a02SSven Schnelle     return cond_make_0_tmp(c, tmp);
343129e9cc3SRichard Henderson }
344129e9cc3SRichard Henderson 
3456fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
346129e9cc3SRichard Henderson {
347aac0f603SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
348aac0f603SRichard Henderson     TCGv_i64 t1 = tcg_temp_new_i64();
349129e9cc3SRichard Henderson 
3506fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t0, a0);
3516fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t1, a1);
3524fe9533aSRichard Henderson     return cond_make_tmp(c, t0, t1);
353129e9cc3SRichard Henderson }
354129e9cc3SRichard Henderson 
355129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
356129e9cc3SRichard Henderson {
357129e9cc3SRichard Henderson     switch (cond->c) {
358129e9cc3SRichard Henderson     default:
359f764718dSRichard Henderson         cond->a0 = NULL;
360f764718dSRichard Henderson         cond->a1 = NULL;
361129e9cc3SRichard Henderson         /* fallthru */
362129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
363129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
364129e9cc3SRichard Henderson         break;
365129e9cc3SRichard Henderson     case TCG_COND_NEVER:
366129e9cc3SRichard Henderson         break;
367129e9cc3SRichard Henderson     }
368129e9cc3SRichard Henderson }
369129e9cc3SRichard Henderson 
3706fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg)
37161766fe9SRichard Henderson {
37261766fe9SRichard Henderson     if (reg == 0) {
373bc3da3cfSRichard Henderson         return ctx->zero;
37461766fe9SRichard Henderson     } else {
37561766fe9SRichard Henderson         return cpu_gr[reg];
37661766fe9SRichard Henderson     }
37761766fe9SRichard Henderson }
37861766fe9SRichard Henderson 
3796fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg)
38061766fe9SRichard Henderson {
381129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
382aac0f603SRichard Henderson         return tcg_temp_new_i64();
38361766fe9SRichard Henderson     } else {
38461766fe9SRichard Henderson         return cpu_gr[reg];
38561766fe9SRichard Henderson     }
38661766fe9SRichard Henderson }
38761766fe9SRichard Henderson 
3886fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t)
389129e9cc3SRichard Henderson {
390129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
3916fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0,
392129e9cc3SRichard Henderson                             ctx->null_cond.a1, dest, t);
393129e9cc3SRichard Henderson     } else {
3946fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, t);
395129e9cc3SRichard Henderson     }
396129e9cc3SRichard Henderson }
397129e9cc3SRichard Henderson 
3986fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t)
399129e9cc3SRichard Henderson {
400129e9cc3SRichard Henderson     if (reg != 0) {
401129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
402129e9cc3SRichard Henderson     }
403129e9cc3SRichard Henderson }
404129e9cc3SRichard Henderson 
405e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
40696d6407fSRichard Henderson # define HI_OFS  0
40796d6407fSRichard Henderson # define LO_OFS  4
40896d6407fSRichard Henderson #else
40996d6407fSRichard Henderson # define HI_OFS  4
41096d6407fSRichard Henderson # define LO_OFS  0
41196d6407fSRichard Henderson #endif
41296d6407fSRichard Henderson 
41396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
41496d6407fSRichard Henderson {
41596d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
416ad75a51eSRichard Henderson     tcg_gen_ld_i32(ret, tcg_env,
41796d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
41896d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
41996d6407fSRichard Henderson     return ret;
42096d6407fSRichard Henderson }
42196d6407fSRichard Henderson 
422ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
423ebe9383cSRichard Henderson {
424ebe9383cSRichard Henderson     if (rt == 0) {
4250992a930SRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
4260992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
4270992a930SRichard Henderson         return ret;
428ebe9383cSRichard Henderson     } else {
429ebe9383cSRichard Henderson         return load_frw_i32(rt);
430ebe9383cSRichard Henderson     }
431ebe9383cSRichard Henderson }
432ebe9383cSRichard Henderson 
433ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
434ebe9383cSRichard Henderson {
435ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
4360992a930SRichard Henderson     if (rt == 0) {
4370992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4380992a930SRichard Henderson     } else {
439ad75a51eSRichard Henderson         tcg_gen_ld32u_i64(ret, tcg_env,
440ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
441ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
442ebe9383cSRichard Henderson     }
4430992a930SRichard Henderson     return ret;
444ebe9383cSRichard Henderson }
445ebe9383cSRichard Henderson 
44696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
44796d6407fSRichard Henderson {
448ad75a51eSRichard Henderson     tcg_gen_st_i32(val, tcg_env,
44996d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
45096d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
45196d6407fSRichard Henderson }
45296d6407fSRichard Henderson 
45396d6407fSRichard Henderson #undef HI_OFS
45496d6407fSRichard Henderson #undef LO_OFS
45596d6407fSRichard Henderson 
45696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
45796d6407fSRichard Henderson {
45896d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
459ad75a51eSRichard Henderson     tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt]));
46096d6407fSRichard Henderson     return ret;
46196d6407fSRichard Henderson }
46296d6407fSRichard Henderson 
463ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
464ebe9383cSRichard Henderson {
465ebe9383cSRichard Henderson     if (rt == 0) {
4660992a930SRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
4670992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4680992a930SRichard Henderson         return ret;
469ebe9383cSRichard Henderson     } else {
470ebe9383cSRichard Henderson         return load_frd(rt);
471ebe9383cSRichard Henderson     }
472ebe9383cSRichard Henderson }
473ebe9383cSRichard Henderson 
47496d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
47596d6407fSRichard Henderson {
476ad75a51eSRichard Henderson     tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt]));
47796d6407fSRichard Henderson }
47896d6407fSRichard Henderson 
47933423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
48033423472SRichard Henderson {
48133423472SRichard Henderson #ifdef CONFIG_USER_ONLY
48233423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
48333423472SRichard Henderson #else
48433423472SRichard Henderson     if (reg < 4) {
48533423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
486494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
487494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
48833423472SRichard Henderson     } else {
489ad75a51eSRichard Henderson         tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg]));
49033423472SRichard Henderson     }
49133423472SRichard Henderson #endif
49233423472SRichard Henderson }
49333423472SRichard Henderson 
494129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
495129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
496129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
497129e9cc3SRichard Henderson {
498129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
499129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
500129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
501129e9cc3SRichard Henderson 
502129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
503129e9cc3SRichard Henderson 
504129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
5056e94937aSRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
506aac0f603SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new_i64();
5076fd0c7bcSRichard Henderson             tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n);
508129e9cc3SRichard Henderson         }
509129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
510129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
511129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
512129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
513129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
5146fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
515129e9cc3SRichard Henderson         }
516129e9cc3SRichard Henderson 
5176fd0c7bcSRichard Henderson         tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0,
518129e9cc3SRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
519129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
520129e9cc3SRichard Henderson     }
521129e9cc3SRichard Henderson }
522129e9cc3SRichard Henderson 
523129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
524129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
525129e9cc3SRichard Henderson {
526129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
527129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
5286fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
529129e9cc3SRichard Henderson         }
530129e9cc3SRichard Henderson         return;
531129e9cc3SRichard Henderson     }
5326e94937aSRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
5336fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n,
534129e9cc3SRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
535129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
536129e9cc3SRichard Henderson     }
537129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
538129e9cc3SRichard Henderson }
539129e9cc3SRichard Henderson 
540129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
541129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
542129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
543129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
544129e9cc3SRichard Henderson {
545129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
5466fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, x);
547129e9cc3SRichard Henderson     }
548129e9cc3SRichard Henderson }
549129e9cc3SRichard Henderson 
550129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
55140f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
55240f9f908SRichard Henderson    it may be tail-called from a translate function.  */
55331234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
554129e9cc3SRichard Henderson {
555129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
55631234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
557129e9cc3SRichard Henderson 
558f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
559f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
560f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
561f49b3537SRichard Henderson 
562129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
563129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
564129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
565129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
56631234768SRichard Henderson         return true;
567129e9cc3SRichard Henderson     }
568129e9cc3SRichard Henderson     ctx->null_lab = NULL;
569129e9cc3SRichard Henderson 
570129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
571129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
572129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
573129e9cc3SRichard Henderson         gen_set_label(null_lab);
574129e9cc3SRichard Henderson     } else {
575129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
576129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
577129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
578129e9cc3SRichard Henderson            label we have the proper value in place.  */
579129e9cc3SRichard Henderson         nullify_save(ctx);
580129e9cc3SRichard Henderson         gen_set_label(null_lab);
581129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
582129e9cc3SRichard Henderson     }
583869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
58431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
585129e9cc3SRichard Henderson     }
58631234768SRichard Henderson     return true;
587129e9cc3SRichard Henderson }
588129e9cc3SRichard Henderson 
5896fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest,
5906fd0c7bcSRichard Henderson                             uint64_t ival, TCGv_i64 vval)
59161766fe9SRichard Henderson {
5927d50b696SSven Schnelle     uint64_t mask = gva_offset_mask(ctx->tb_flags);
593f13bf343SRichard Henderson 
594f13bf343SRichard Henderson     if (ival != -1) {
5956fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, ival & mask);
596f13bf343SRichard Henderson         return;
597f13bf343SRichard Henderson     }
598f13bf343SRichard Henderson     tcg_debug_assert(vval != NULL);
599f13bf343SRichard Henderson 
600f13bf343SRichard Henderson     /*
601f13bf343SRichard Henderson      * We know that the IAOQ is already properly masked.
602f13bf343SRichard Henderson      * This optimization is primarily for "iaoq_f = iaoq_b".
603f13bf343SRichard Henderson      */
604f13bf343SRichard Henderson     if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) {
6056fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, vval);
60661766fe9SRichard Henderson     } else {
6076fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, vval, mask);
60861766fe9SRichard Henderson     }
60961766fe9SRichard Henderson }
61061766fe9SRichard Henderson 
611c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp)
61261766fe9SRichard Henderson {
61361766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
61461766fe9SRichard Henderson }
61561766fe9SRichard Henderson 
61661766fe9SRichard Henderson static void gen_excp_1(int exception)
61761766fe9SRichard Henderson {
618ad75a51eSRichard Henderson     gen_helper_excp(tcg_env, tcg_constant_i32(exception));
61961766fe9SRichard Henderson }
62061766fe9SRichard Henderson 
62131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
62261766fe9SRichard Henderson {
623741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
624741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
625129e9cc3SRichard Henderson     nullify_save(ctx);
62661766fe9SRichard Henderson     gen_excp_1(exception);
62731234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
62861766fe9SRichard Henderson }
62961766fe9SRichard Henderson 
63031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
6311a19da0dSRichard Henderson {
63231234768SRichard Henderson     nullify_over(ctx);
6336fd0c7bcSRichard Henderson     tcg_gen_st_i64(tcg_constant_i64(ctx->insn),
634ad75a51eSRichard Henderson                    tcg_env, offsetof(CPUHPPAState, cr[CR_IIR]));
63531234768SRichard Henderson     gen_excp(ctx, exc);
63631234768SRichard Henderson     return nullify_end(ctx);
6371a19da0dSRichard Henderson }
6381a19da0dSRichard Henderson 
63931234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
64061766fe9SRichard Henderson {
64131234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
64261766fe9SRichard Henderson }
64361766fe9SRichard Henderson 
64440f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
64540f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
64640f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
64740f9f908SRichard Henderson #else
648e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
649e1b5a5edSRichard Henderson     do {                                     \
650e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
65131234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
652e1b5a5edSRichard Henderson         }                                    \
653e1b5a5edSRichard Henderson     } while (0)
65440f9f908SRichard Henderson #endif
655e1b5a5edSRichard Henderson 
656c53e401eSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t dest)
65761766fe9SRichard Henderson {
65857f91498SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
65961766fe9SRichard Henderson }
66061766fe9SRichard Henderson 
661129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
662129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
663129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
664129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
665129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
666129e9cc3SRichard Henderson {
667129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
668129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
669129e9cc3SRichard Henderson }
670129e9cc3SRichard Henderson 
67161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
672c53e401eSRichard Henderson                         uint64_t f, uint64_t b)
67361766fe9SRichard Henderson {
67461766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
67561766fe9SRichard Henderson         tcg_gen_goto_tb(which);
676a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL);
677a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL);
67807ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
67961766fe9SRichard Henderson     } else {
680741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b);
681741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var);
6827f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
68361766fe9SRichard Henderson     }
68461766fe9SRichard Henderson }
68561766fe9SRichard Henderson 
686b47a4a02SSven Schnelle static bool cond_need_sv(int c)
687b47a4a02SSven Schnelle {
688b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
689b47a4a02SSven Schnelle }
690b47a4a02SSven Schnelle 
691b47a4a02SSven Schnelle static bool cond_need_cb(int c)
692b47a4a02SSven Schnelle {
693b47a4a02SSven Schnelle     return c == 4 || c == 5;
694b47a4a02SSven Schnelle }
695b47a4a02SSven Schnelle 
6966fd0c7bcSRichard Henderson /* Need extensions from TCGv_i32 to TCGv_i64. */
69772ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d)
69872ca8753SRichard Henderson {
699c53e401eSRichard Henderson     return !(ctx->is_pa20 && d);
70072ca8753SRichard Henderson }
70172ca8753SRichard Henderson 
702b47a4a02SSven Schnelle /*
703b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
704b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
705b47a4a02SSven Schnelle  */
706b2167459SRichard Henderson 
707a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d,
7086fd0c7bcSRichard Henderson                          TCGv_i64 res, TCGv_i64 cb_msb, TCGv_i64 sv)
709b2167459SRichard Henderson {
710b2167459SRichard Henderson     DisasCond cond;
7116fd0c7bcSRichard Henderson     TCGv_i64 tmp;
712b2167459SRichard Henderson 
713b2167459SRichard Henderson     switch (cf >> 1) {
714b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
715b2167459SRichard Henderson         cond = cond_make_f();
716b2167459SRichard Henderson         break;
717b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
718a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
719aac0f603SRichard Henderson             tmp = tcg_temp_new_i64();
7206fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, res);
721a751eb31SRichard Henderson             res = tmp;
722a751eb31SRichard Henderson         }
723b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
724b2167459SRichard Henderson         break;
725b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
726aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7276fd0c7bcSRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
728a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
7296fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, tmp);
730a751eb31SRichard Henderson         }
731b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_LT, tmp);
732b2167459SRichard Henderson         break;
733b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
734b47a4a02SSven Schnelle         /*
735b47a4a02SSven Schnelle          * Simplify:
736b47a4a02SSven Schnelle          *   (N ^ V) | Z
737b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
738b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
739b47a4a02SSven Schnelle          *   (~(res ^ sv) >= 0) | !res
740b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31) | !res
741b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31 & res)
742b47a4a02SSven Schnelle          */
743aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7446fd0c7bcSRichard Henderson         tcg_gen_eqv_i64(tmp, res, sv);
745a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
7466fd0c7bcSRichard Henderson             tcg_gen_sextract_i64(tmp, tmp, 31, 1);
7476fd0c7bcSRichard Henderson             tcg_gen_and_i64(tmp, tmp, res);
7486fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, tmp);
749a751eb31SRichard Henderson         } else {
7506fd0c7bcSRichard Henderson             tcg_gen_sari_i64(tmp, tmp, 63);
7516fd0c7bcSRichard Henderson             tcg_gen_and_i64(tmp, tmp, res);
752a751eb31SRichard Henderson         }
753b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
754b2167459SRichard Henderson         break;
755b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
756a751eb31SRichard Henderson         /* Only bit 0 of cb_msb is ever set. */
757b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
758b2167459SRichard Henderson         break;
759b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
760aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7616fd0c7bcSRichard Henderson         tcg_gen_neg_i64(tmp, cb_msb);
7626fd0c7bcSRichard Henderson         tcg_gen_and_i64(tmp, tmp, res);
763a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
7646fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, tmp);
765a751eb31SRichard Henderson         }
766b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
767b2167459SRichard Henderson         break;
768b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
769a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
770aac0f603SRichard Henderson             tmp = tcg_temp_new_i64();
7716fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, sv);
772a751eb31SRichard Henderson             sv = tmp;
773a751eb31SRichard Henderson         }
774b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
775b2167459SRichard Henderson         break;
776b2167459SRichard Henderson     case 7: /* OD / EV */
777aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7786fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, res, 1);
779b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_NE, tmp);
780b2167459SRichard Henderson         break;
781b2167459SRichard Henderson     default:
782b2167459SRichard Henderson         g_assert_not_reached();
783b2167459SRichard Henderson     }
784b2167459SRichard Henderson     if (cf & 1) {
785b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
786b2167459SRichard Henderson     }
787b2167459SRichard Henderson 
788b2167459SRichard Henderson     return cond;
789b2167459SRichard Henderson }
790b2167459SRichard Henderson 
791b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
792b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
793b2167459SRichard Henderson    deleted as unused.  */
794b2167459SRichard Henderson 
7954fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d,
7966fd0c7bcSRichard Henderson                              TCGv_i64 res, TCGv_i64 in1,
7976fd0c7bcSRichard Henderson                              TCGv_i64 in2, TCGv_i64 sv)
798b2167459SRichard Henderson {
7994fe9533aSRichard Henderson     TCGCond tc;
8004fe9533aSRichard Henderson     bool ext_uns;
801b2167459SRichard Henderson 
802b2167459SRichard Henderson     switch (cf >> 1) {
803b2167459SRichard Henderson     case 1: /* = / <> */
8044fe9533aSRichard Henderson         tc = TCG_COND_EQ;
8054fe9533aSRichard Henderson         ext_uns = true;
806b2167459SRichard Henderson         break;
807b2167459SRichard Henderson     case 2: /* < / >= */
8084fe9533aSRichard Henderson         tc = TCG_COND_LT;
8094fe9533aSRichard Henderson         ext_uns = false;
810b2167459SRichard Henderson         break;
811b2167459SRichard Henderson     case 3: /* <= / > */
8124fe9533aSRichard Henderson         tc = TCG_COND_LE;
8134fe9533aSRichard Henderson         ext_uns = false;
814b2167459SRichard Henderson         break;
815b2167459SRichard Henderson     case 4: /* << / >>= */
8164fe9533aSRichard Henderson         tc = TCG_COND_LTU;
8174fe9533aSRichard Henderson         ext_uns = true;
818b2167459SRichard Henderson         break;
819b2167459SRichard Henderson     case 5: /* <<= / >> */
8204fe9533aSRichard Henderson         tc = TCG_COND_LEU;
8214fe9533aSRichard Henderson         ext_uns = true;
822b2167459SRichard Henderson         break;
823b2167459SRichard Henderson     default:
824a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, sv);
825b2167459SRichard Henderson     }
826b2167459SRichard Henderson 
8274fe9533aSRichard Henderson     if (cf & 1) {
8284fe9533aSRichard Henderson         tc = tcg_invert_cond(tc);
8294fe9533aSRichard Henderson     }
8304fe9533aSRichard Henderson     if (cond_need_ext(ctx, d)) {
831aac0f603SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
832aac0f603SRichard Henderson         TCGv_i64 t2 = tcg_temp_new_i64();
8334fe9533aSRichard Henderson 
8344fe9533aSRichard Henderson         if (ext_uns) {
8356fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t1, in1);
8366fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t2, in2);
8374fe9533aSRichard Henderson         } else {
8386fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t1, in1);
8396fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t2, in2);
8404fe9533aSRichard Henderson         }
8414fe9533aSRichard Henderson         return cond_make_tmp(tc, t1, t2);
8424fe9533aSRichard Henderson     }
8434fe9533aSRichard Henderson     return cond_make(tc, in1, in2);
844b2167459SRichard Henderson }
845b2167459SRichard Henderson 
846df0232feSRichard Henderson /*
847df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
848df0232feSRichard Henderson  * computed, and use of them is undefined.
849df0232feSRichard Henderson  *
850df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
851df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
852df0232feSRichard Henderson  * how cases c={2,3} are treated.
853df0232feSRichard Henderson  */
854b2167459SRichard Henderson 
855b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d,
8566fd0c7bcSRichard Henderson                              TCGv_i64 res)
857b2167459SRichard Henderson {
858b5af8423SRichard Henderson     TCGCond tc;
859b5af8423SRichard Henderson     bool ext_uns;
860a751eb31SRichard Henderson 
861df0232feSRichard Henderson     switch (cf) {
862df0232feSRichard Henderson     case 0:  /* never */
863df0232feSRichard Henderson     case 9:  /* undef, C */
864df0232feSRichard Henderson     case 11: /* undef, C & !Z */
865df0232feSRichard Henderson     case 12: /* undef, V */
866df0232feSRichard Henderson         return cond_make_f();
867df0232feSRichard Henderson 
868df0232feSRichard Henderson     case 1:  /* true */
869df0232feSRichard Henderson     case 8:  /* undef, !C */
870df0232feSRichard Henderson     case 10: /* undef, !C | Z */
871df0232feSRichard Henderson     case 13: /* undef, !V */
872df0232feSRichard Henderson         return cond_make_t();
873df0232feSRichard Henderson 
874df0232feSRichard Henderson     case 2:  /* == */
875b5af8423SRichard Henderson         tc = TCG_COND_EQ;
876b5af8423SRichard Henderson         ext_uns = true;
877b5af8423SRichard Henderson         break;
878df0232feSRichard Henderson     case 3:  /* <> */
879b5af8423SRichard Henderson         tc = TCG_COND_NE;
880b5af8423SRichard Henderson         ext_uns = true;
881b5af8423SRichard Henderson         break;
882df0232feSRichard Henderson     case 4:  /* < */
883b5af8423SRichard Henderson         tc = TCG_COND_LT;
884b5af8423SRichard Henderson         ext_uns = false;
885b5af8423SRichard Henderson         break;
886df0232feSRichard Henderson     case 5:  /* >= */
887b5af8423SRichard Henderson         tc = TCG_COND_GE;
888b5af8423SRichard Henderson         ext_uns = false;
889b5af8423SRichard Henderson         break;
890df0232feSRichard Henderson     case 6:  /* <= */
891b5af8423SRichard Henderson         tc = TCG_COND_LE;
892b5af8423SRichard Henderson         ext_uns = false;
893b5af8423SRichard Henderson         break;
894df0232feSRichard Henderson     case 7:  /* > */
895b5af8423SRichard Henderson         tc = TCG_COND_GT;
896b5af8423SRichard Henderson         ext_uns = false;
897b5af8423SRichard Henderson         break;
898df0232feSRichard Henderson 
899df0232feSRichard Henderson     case 14: /* OD */
900df0232feSRichard Henderson     case 15: /* EV */
901a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, NULL);
902df0232feSRichard Henderson 
903df0232feSRichard Henderson     default:
904df0232feSRichard Henderson         g_assert_not_reached();
905b2167459SRichard Henderson     }
906b5af8423SRichard Henderson 
907b5af8423SRichard Henderson     if (cond_need_ext(ctx, d)) {
908aac0f603SRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
909b5af8423SRichard Henderson 
910b5af8423SRichard Henderson         if (ext_uns) {
9116fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, res);
912b5af8423SRichard Henderson         } else {
9136fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, res);
914b5af8423SRichard Henderson         }
915b5af8423SRichard Henderson         return cond_make_0_tmp(tc, tmp);
916b5af8423SRichard Henderson     }
917b5af8423SRichard Henderson     return cond_make_0(tc, res);
918b2167459SRichard Henderson }
919b2167459SRichard Henderson 
92098cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
92198cd9ca7SRichard Henderson 
9224fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d,
9236fd0c7bcSRichard Henderson                              TCGv_i64 res)
92498cd9ca7SRichard Henderson {
92598cd9ca7SRichard Henderson     unsigned c, f;
92698cd9ca7SRichard Henderson 
92798cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
92898cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
92998cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
93098cd9ca7SRichard Henderson     c = orig & 3;
93198cd9ca7SRichard Henderson     if (c == 3) {
93298cd9ca7SRichard Henderson         c = 7;
93398cd9ca7SRichard Henderson     }
93498cd9ca7SRichard Henderson     f = (orig & 4) / 4;
93598cd9ca7SRichard Henderson 
936b5af8423SRichard Henderson     return do_log_cond(ctx, c * 2 + f, d, res);
93798cd9ca7SRichard Henderson }
93898cd9ca7SRichard Henderson 
939b2167459SRichard Henderson /* Similar, but for unit conditions.  */
940b2167459SRichard Henderson 
9416fd0c7bcSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_i64 res,
9426fd0c7bcSRichard Henderson                               TCGv_i64 in1, TCGv_i64 in2)
943b2167459SRichard Henderson {
944b2167459SRichard Henderson     DisasCond cond;
9456fd0c7bcSRichard Henderson     TCGv_i64 tmp, cb = NULL;
946c53e401eSRichard Henderson     uint64_t d_repl = d ? 0x0000000100000001ull : 1;
947b2167459SRichard Henderson 
948b2167459SRichard Henderson     if (cf & 8) {
949b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
950b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
951b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
952b2167459SRichard Henderson          */
953aac0f603SRichard Henderson         cb = tcg_temp_new_i64();
954aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
9556fd0c7bcSRichard Henderson         tcg_gen_or_i64(cb, in1, in2);
9566fd0c7bcSRichard Henderson         tcg_gen_and_i64(tmp, in1, in2);
9576fd0c7bcSRichard Henderson         tcg_gen_andc_i64(cb, cb, res);
9586fd0c7bcSRichard Henderson         tcg_gen_or_i64(cb, cb, tmp);
959b2167459SRichard Henderson     }
960b2167459SRichard Henderson 
961b2167459SRichard Henderson     switch (cf >> 1) {
962b2167459SRichard Henderson     case 0: /* never / TR */
963b2167459SRichard Henderson         cond = cond_make_f();
964b2167459SRichard Henderson         break;
965b2167459SRichard Henderson 
966578b8132SSven Schnelle     case 1: /* SBW / NBW */
967578b8132SSven Schnelle         if (d) {
968578b8132SSven Schnelle             tmp = tcg_temp_new_i64();
969578b8132SSven Schnelle             tcg_gen_subi_i64(tmp, res, d_repl * 0x00000001u);
970578b8132SSven Schnelle             tcg_gen_andc_i64(tmp, tmp, res);
971578b8132SSven Schnelle             tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80000000u);
972578b8132SSven Schnelle             cond = cond_make_0(TCG_COND_NE, tmp);
973578b8132SSven Schnelle         } else {
974578b8132SSven Schnelle             /* undefined */
975578b8132SSven Schnelle             cond = cond_make_f();
976578b8132SSven Schnelle         }
977578b8132SSven Schnelle         break;
978578b8132SSven Schnelle 
979b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
980b2167459SRichard Henderson         /* See hasless(v,1) from
981b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
982b2167459SRichard Henderson          */
983aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
9846fd0c7bcSRichard Henderson         tcg_gen_subi_i64(tmp, res, d_repl * 0x01010101u);
9856fd0c7bcSRichard Henderson         tcg_gen_andc_i64(tmp, tmp, res);
9866fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80808080u);
987b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
988b2167459SRichard Henderson         break;
989b2167459SRichard Henderson 
990b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
991aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
9926fd0c7bcSRichard Henderson         tcg_gen_subi_i64(tmp, res, d_repl * 0x00010001u);
9936fd0c7bcSRichard Henderson         tcg_gen_andc_i64(tmp, tmp, res);
9946fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80008000u);
995b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
996b2167459SRichard Henderson         break;
997b2167459SRichard Henderson 
998b2167459SRichard Henderson     case 4: /* SDC / NDC */
9996fd0c7bcSRichard Henderson         tcg_gen_andi_i64(cb, cb, d_repl * 0x88888888u);
1000b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1001b2167459SRichard Henderson         break;
1002b2167459SRichard Henderson 
1003578b8132SSven Schnelle     case 5: /* SWC / NWC */
1004578b8132SSven Schnelle         if (d) {
1005578b8132SSven Schnelle             tcg_gen_andi_i64(cb, cb, d_repl * 0x80000000u);
1006578b8132SSven Schnelle             cond = cond_make_0(TCG_COND_NE, cb);
1007578b8132SSven Schnelle         } else {
1008578b8132SSven Schnelle             /* undefined */
1009578b8132SSven Schnelle             cond = cond_make_f();
1010578b8132SSven Schnelle         }
1011578b8132SSven Schnelle         break;
1012578b8132SSven Schnelle 
1013b2167459SRichard Henderson     case 6: /* SBC / NBC */
10146fd0c7bcSRichard Henderson         tcg_gen_andi_i64(cb, cb, d_repl * 0x80808080u);
1015b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1016b2167459SRichard Henderson         break;
1017b2167459SRichard Henderson 
1018b2167459SRichard Henderson     case 7: /* SHC / NHC */
10196fd0c7bcSRichard Henderson         tcg_gen_andi_i64(cb, cb, d_repl * 0x80008000u);
1020b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1021b2167459SRichard Henderson         break;
1022b2167459SRichard Henderson 
1023b2167459SRichard Henderson     default:
1024b2167459SRichard Henderson         g_assert_not_reached();
1025b2167459SRichard Henderson     }
1026b2167459SRichard Henderson     if (cf & 1) {
1027b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1028b2167459SRichard Henderson     }
1029b2167459SRichard Henderson 
1030b2167459SRichard Henderson     return cond;
1031b2167459SRichard Henderson }
1032b2167459SRichard Henderson 
10336fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d,
10346fd0c7bcSRichard Henderson                           TCGv_i64 cb, TCGv_i64 cb_msb)
103572ca8753SRichard Henderson {
103672ca8753SRichard Henderson     if (cond_need_ext(ctx, d)) {
1037aac0f603SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
10386fd0c7bcSRichard Henderson         tcg_gen_extract_i64(t, cb, 32, 1);
103972ca8753SRichard Henderson         return t;
104072ca8753SRichard Henderson     }
104172ca8753SRichard Henderson     return cb_msb;
104272ca8753SRichard Henderson }
104372ca8753SRichard Henderson 
10446fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d)
104572ca8753SRichard Henderson {
104672ca8753SRichard Henderson     return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb);
104772ca8753SRichard Henderson }
104872ca8753SRichard Henderson 
1049b2167459SRichard Henderson /* Compute signed overflow for addition.  */
10506fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res,
10516fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2)
1052b2167459SRichard Henderson {
1053aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1054aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1055b2167459SRichard Henderson 
10566fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
10576fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
10586fd0c7bcSRichard Henderson     tcg_gen_andc_i64(sv, sv, tmp);
1059b2167459SRichard Henderson 
1060b2167459SRichard Henderson     return sv;
1061b2167459SRichard Henderson }
1062b2167459SRichard Henderson 
1063b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
10646fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res,
10656fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2)
1066b2167459SRichard Henderson {
1067aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1068aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1069b2167459SRichard Henderson 
10706fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
10716fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
10726fd0c7bcSRichard Henderson     tcg_gen_and_i64(sv, sv, tmp);
1073b2167459SRichard Henderson 
1074b2167459SRichard Henderson     return sv;
1075b2167459SRichard Henderson }
1076b2167459SRichard Henderson 
10776fd0c7bcSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
10786fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned shift, bool is_l,
1079faf97ba1SRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d)
1080b2167459SRichard Henderson {
10816fd0c7bcSRichard Henderson     TCGv_i64 dest, cb, cb_msb, cb_cond, sv, tmp;
1082b2167459SRichard Henderson     unsigned c = cf >> 1;
1083b2167459SRichard Henderson     DisasCond cond;
1084b2167459SRichard Henderson 
1085aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1086f764718dSRichard Henderson     cb = NULL;
1087f764718dSRichard Henderson     cb_msb = NULL;
1088bdcccc17SRichard Henderson     cb_cond = NULL;
1089b2167459SRichard Henderson 
1090b2167459SRichard Henderson     if (shift) {
1091aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
10926fd0c7bcSRichard Henderson         tcg_gen_shli_i64(tmp, in1, shift);
1093b2167459SRichard Henderson         in1 = tmp;
1094b2167459SRichard Henderson     }
1095b2167459SRichard Henderson 
1096b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
1097aac0f603SRichard Henderson         cb_msb = tcg_temp_new_i64();
1098aac0f603SRichard Henderson         cb = tcg_temp_new_i64();
1099bdcccc17SRichard Henderson 
1100a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
1101b2167459SRichard Henderson         if (is_c) {
11026fd0c7bcSRichard Henderson             tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb,
1103a4db4a78SRichard Henderson                              get_psw_carry(ctx, d), ctx->zero);
1104b2167459SRichard Henderson         }
11056fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
11066fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1107bdcccc17SRichard Henderson         if (cond_need_cb(c)) {
1108bdcccc17SRichard Henderson             cb_cond = get_carry(ctx, d, cb, cb_msb);
1109b2167459SRichard Henderson         }
1110b2167459SRichard Henderson     } else {
11116fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
1112b2167459SRichard Henderson         if (is_c) {
11136fd0c7bcSRichard Henderson             tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d));
1114b2167459SRichard Henderson         }
1115b2167459SRichard Henderson     }
1116b2167459SRichard Henderson 
1117b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1118f764718dSRichard Henderson     sv = NULL;
1119b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1120b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1121b2167459SRichard Henderson         if (is_tsv) {
1122bd1ad92cSSven Schnelle             if (!d) {
1123bd1ad92cSSven Schnelle                 tcg_gen_ext32s_i64(sv, sv);
1124bd1ad92cSSven Schnelle             }
1125b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1126ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1127b2167459SRichard Henderson         }
1128b2167459SRichard Henderson     }
1129b2167459SRichard Henderson 
1130b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1131a751eb31SRichard Henderson     cond = do_cond(ctx, cf, d, dest, cb_cond, sv);
1132b2167459SRichard Henderson     if (is_tc) {
1133aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
11346fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1135ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1136b2167459SRichard Henderson     }
1137b2167459SRichard Henderson 
1138b2167459SRichard Henderson     /* Write back the result.  */
1139b2167459SRichard Henderson     if (!is_l) {
1140b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1141b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1142b2167459SRichard Henderson     }
1143b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1144b2167459SRichard Henderson 
1145b2167459SRichard Henderson     /* Install the new nullification.  */
1146b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1147b2167459SRichard Henderson     ctx->null_cond = cond;
1148b2167459SRichard Henderson }
1149b2167459SRichard Henderson 
1150faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a,
11510c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
11520c982a28SRichard Henderson {
11536fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
11540c982a28SRichard Henderson 
11550c982a28SRichard Henderson     if (a->cf) {
11560c982a28SRichard Henderson         nullify_over(ctx);
11570c982a28SRichard Henderson     }
11580c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
11590c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1160faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l,
1161faf97ba1SRichard Henderson            is_tsv, is_tc, is_c, a->cf, a->d);
11620c982a28SRichard Henderson     return nullify_end(ctx);
11630c982a28SRichard Henderson }
11640c982a28SRichard Henderson 
11650588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
11660588e061SRichard Henderson                        bool is_tsv, bool is_tc)
11670588e061SRichard Henderson {
11686fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
11690588e061SRichard Henderson 
11700588e061SRichard Henderson     if (a->cf) {
11710588e061SRichard Henderson         nullify_over(ctx);
11720588e061SRichard Henderson     }
11736fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
11740588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
1175faf97ba1SRichard Henderson     /* All ADDI conditions are 32-bit. */
1176faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false);
11770588e061SRichard Henderson     return nullify_end(ctx);
11780588e061SRichard Henderson }
11790588e061SRichard Henderson 
11806fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
11816fd0c7bcSRichard Henderson                    TCGv_i64 in2, bool is_tsv, bool is_b,
118263c427c6SRichard Henderson                    bool is_tc, unsigned cf, bool d)
1183b2167459SRichard Henderson {
1184a4db4a78SRichard Henderson     TCGv_i64 dest, sv, cb, cb_msb, tmp;
1185b2167459SRichard Henderson     unsigned c = cf >> 1;
1186b2167459SRichard Henderson     DisasCond cond;
1187b2167459SRichard Henderson 
1188aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1189aac0f603SRichard Henderson     cb = tcg_temp_new_i64();
1190aac0f603SRichard Henderson     cb_msb = tcg_temp_new_i64();
1191b2167459SRichard Henderson 
1192b2167459SRichard Henderson     if (is_b) {
1193b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
11946fd0c7bcSRichard Henderson         tcg_gen_not_i64(cb, in2);
1195a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero,
1196a4db4a78SRichard Henderson                          get_psw_carry(ctx, d), ctx->zero);
1197a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero);
11986fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, in1);
11996fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1200b2167459SRichard Henderson     } else {
1201bdcccc17SRichard Henderson         /*
1202bdcccc17SRichard Henderson          * DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1203bdcccc17SRichard Henderson          * operations by seeding the high word with 1 and subtracting.
1204bdcccc17SRichard Henderson          */
12056fd0c7bcSRichard Henderson         TCGv_i64 one = tcg_constant_i64(1);
1206a4db4a78SRichard Henderson         tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
12076fd0c7bcSRichard Henderson         tcg_gen_eqv_i64(cb, in1, in2);
12086fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1209b2167459SRichard Henderson     }
1210b2167459SRichard Henderson 
1211b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1212f764718dSRichard Henderson     sv = NULL;
1213b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1214b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1215b2167459SRichard Henderson         if (is_tsv) {
1216bd1ad92cSSven Schnelle             if (!d) {
1217bd1ad92cSSven Schnelle                 tcg_gen_ext32s_i64(sv, sv);
1218bd1ad92cSSven Schnelle             }
1219ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1220b2167459SRichard Henderson         }
1221b2167459SRichard Henderson     }
1222b2167459SRichard Henderson 
1223b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1224b2167459SRichard Henderson     if (!is_b) {
12254fe9533aSRichard Henderson         cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1226b2167459SRichard Henderson     } else {
1227a751eb31SRichard Henderson         cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv);
1228b2167459SRichard Henderson     }
1229b2167459SRichard Henderson 
1230b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1231b2167459SRichard Henderson     if (is_tc) {
1232aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
12336fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1234ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1235b2167459SRichard Henderson     }
1236b2167459SRichard Henderson 
1237b2167459SRichard Henderson     /* Write back the result.  */
1238b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1239b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1240b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1241b2167459SRichard Henderson 
1242b2167459SRichard Henderson     /* Install the new nullification.  */
1243b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1244b2167459SRichard Henderson     ctx->null_cond = cond;
1245b2167459SRichard Henderson }
1246b2167459SRichard Henderson 
124763c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a,
12480c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
12490c982a28SRichard Henderson {
12506fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
12510c982a28SRichard Henderson 
12520c982a28SRichard Henderson     if (a->cf) {
12530c982a28SRichard Henderson         nullify_over(ctx);
12540c982a28SRichard Henderson     }
12550c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12560c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
125763c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d);
12580c982a28SRichard Henderson     return nullify_end(ctx);
12590c982a28SRichard Henderson }
12600c982a28SRichard Henderson 
12610588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
12620588e061SRichard Henderson {
12636fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
12640588e061SRichard Henderson 
12650588e061SRichard Henderson     if (a->cf) {
12660588e061SRichard Henderson         nullify_over(ctx);
12670588e061SRichard Henderson     }
12686fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
12690588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
127063c427c6SRichard Henderson     /* All SUBI conditions are 32-bit. */
127163c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false);
12720588e061SRichard Henderson     return nullify_end(ctx);
12730588e061SRichard Henderson }
12740588e061SRichard Henderson 
12756fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
12766fd0c7bcSRichard Henderson                       TCGv_i64 in2, unsigned cf, bool d)
1277b2167459SRichard Henderson {
12786fd0c7bcSRichard Henderson     TCGv_i64 dest, sv;
1279b2167459SRichard Henderson     DisasCond cond;
1280b2167459SRichard Henderson 
1281aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
12826fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
1283b2167459SRichard Henderson 
1284b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1285f764718dSRichard Henderson     sv = NULL;
1286b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1287b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1288b2167459SRichard Henderson     }
1289b2167459SRichard Henderson 
1290b2167459SRichard Henderson     /* Form the condition for the compare.  */
12914fe9533aSRichard Henderson     cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1292b2167459SRichard Henderson 
1293b2167459SRichard Henderson     /* Clear.  */
12946fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
1295b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1296b2167459SRichard Henderson 
1297b2167459SRichard Henderson     /* Install the new nullification.  */
1298b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1299b2167459SRichard Henderson     ctx->null_cond = cond;
1300b2167459SRichard Henderson }
1301b2167459SRichard Henderson 
13026fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13036fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned cf, bool d,
13046fd0c7bcSRichard Henderson                    void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
1305b2167459SRichard Henderson {
13066fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, rt);
1307b2167459SRichard Henderson 
1308b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1309b2167459SRichard Henderson     fn(dest, in1, in2);
1310b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1311b2167459SRichard Henderson 
1312b2167459SRichard Henderson     /* Install the new nullification.  */
1313b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1314b2167459SRichard Henderson     if (cf) {
1315b5af8423SRichard Henderson         ctx->null_cond = do_log_cond(ctx, cf, d, dest);
1316b2167459SRichard Henderson     }
1317b2167459SRichard Henderson }
1318b2167459SRichard Henderson 
1319fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a,
13206fd0c7bcSRichard Henderson                        void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
13210c982a28SRichard Henderson {
13226fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
13230c982a28SRichard Henderson 
13240c982a28SRichard Henderson     if (a->cf) {
13250c982a28SRichard Henderson         nullify_over(ctx);
13260c982a28SRichard Henderson     }
13270c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13280c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1329fa8e3bedSRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn);
13300c982a28SRichard Henderson     return nullify_end(ctx);
13310c982a28SRichard Henderson }
13320c982a28SRichard Henderson 
13336fd0c7bcSRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13346fd0c7bcSRichard Henderson                     TCGv_i64 in2, unsigned cf, bool d, bool is_tc,
13356fd0c7bcSRichard Henderson                     void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
1336b2167459SRichard Henderson {
13376fd0c7bcSRichard Henderson     TCGv_i64 dest;
1338b2167459SRichard Henderson     DisasCond cond;
1339b2167459SRichard Henderson 
1340b2167459SRichard Henderson     if (cf == 0) {
1341b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1342b2167459SRichard Henderson         fn(dest, in1, in2);
1343b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1344b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1345b2167459SRichard Henderson     } else {
1346aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
1347b2167459SRichard Henderson         fn(dest, in1, in2);
1348b2167459SRichard Henderson 
134959963d8fSRichard Henderson         cond = do_unit_cond(cf, d, dest, in1, in2);
1350b2167459SRichard Henderson 
1351b2167459SRichard Henderson         if (is_tc) {
1352aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
13536fd0c7bcSRichard Henderson             tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1354ad75a51eSRichard Henderson             gen_helper_tcond(tcg_env, tmp);
1355b2167459SRichard Henderson         }
1356b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1357b2167459SRichard Henderson 
1358b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1359b2167459SRichard Henderson         ctx->null_cond = cond;
1360b2167459SRichard Henderson     }
1361b2167459SRichard Henderson }
1362b2167459SRichard Henderson 
136386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13648d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13658d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13668d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13678d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
13686fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base)
136986f8d05fSRichard Henderson {
137086f8d05fSRichard Henderson     TCGv_ptr ptr;
13716fd0c7bcSRichard Henderson     TCGv_i64 tmp;
137286f8d05fSRichard Henderson     TCGv_i64 spc;
137386f8d05fSRichard Henderson 
137486f8d05fSRichard Henderson     if (sp != 0) {
13758d6ae7fbSRichard Henderson         if (sp < 0) {
13768d6ae7fbSRichard Henderson             sp = ~sp;
13778d6ae7fbSRichard Henderson         }
13786fd0c7bcSRichard Henderson         spc = tcg_temp_new_i64();
13798d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13808d6ae7fbSRichard Henderson         return spc;
138186f8d05fSRichard Henderson     }
1382494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1383494737b7SRichard Henderson         return cpu_srH;
1384494737b7SRichard Henderson     }
138586f8d05fSRichard Henderson 
138686f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
1387aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
13886fd0c7bcSRichard Henderson     spc = tcg_temp_new_i64();
138986f8d05fSRichard Henderson 
1390698240d1SRichard Henderson     /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */
13916fd0c7bcSRichard Henderson     tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5);
13926fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, 030);
13936fd0c7bcSRichard Henderson     tcg_gen_trunc_i64_ptr(ptr, tmp);
139486f8d05fSRichard Henderson 
1395ad75a51eSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, tcg_env);
139686f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
139786f8d05fSRichard Henderson 
139886f8d05fSRichard Henderson     return spc;
139986f8d05fSRichard Henderson }
140086f8d05fSRichard Henderson #endif
140186f8d05fSRichard Henderson 
14026fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs,
1403c53e401eSRichard Henderson                      unsigned rb, unsigned rx, int scale, int64_t disp,
140486f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
140586f8d05fSRichard Henderson {
14066fd0c7bcSRichard Henderson     TCGv_i64 base = load_gpr(ctx, rb);
14076fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14086fd0c7bcSRichard Henderson     TCGv_i64 addr;
140986f8d05fSRichard Henderson 
1410f5b5c857SRichard Henderson     set_insn_breg(ctx, rb);
1411f5b5c857SRichard Henderson 
141286f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
141386f8d05fSRichard Henderson     if (rx) {
1414aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
14156fd0c7bcSRichard Henderson         tcg_gen_shli_i64(ofs, cpu_gr[rx], scale);
14166fd0c7bcSRichard Henderson         tcg_gen_add_i64(ofs, ofs, base);
141786f8d05fSRichard Henderson     } else if (disp || modify) {
1418aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
14196fd0c7bcSRichard Henderson         tcg_gen_addi_i64(ofs, base, disp);
142086f8d05fSRichard Henderson     } else {
142186f8d05fSRichard Henderson         ofs = base;
142286f8d05fSRichard Henderson     }
142386f8d05fSRichard Henderson 
142486f8d05fSRichard Henderson     *pofs = ofs;
14256fd0c7bcSRichard Henderson     *pgva = addr = tcg_temp_new_i64();
14267d50b696SSven Schnelle     tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base,
14277d50b696SSven Schnelle                      gva_offset_mask(ctx->tb_flags));
1428698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY
142986f8d05fSRichard Henderson     if (!is_phys) {
1430d265360fSRichard Henderson         tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base));
143186f8d05fSRichard Henderson     }
143286f8d05fSRichard Henderson #endif
143386f8d05fSRichard Henderson }
143486f8d05fSRichard Henderson 
143596d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
143696d6407fSRichard Henderson  * < 0 for pre-modify,
143796d6407fSRichard Henderson  * > 0 for post-modify,
143896d6407fSRichard Henderson  * = 0 for no base register update.
143996d6407fSRichard Henderson  */
144096d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1441c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
144214776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
144396d6407fSRichard Henderson {
14446fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14456fd0c7bcSRichard Henderson     TCGv_i64 addr;
144696d6407fSRichard Henderson 
144796d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
144896d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
144996d6407fSRichard Henderson 
145086f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
145117fe594cSRichard Henderson              MMU_DISABLED(ctx));
1452c1f55d97SRichard Henderson     tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
145386f8d05fSRichard Henderson     if (modify) {
145486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
145596d6407fSRichard Henderson     }
145696d6407fSRichard Henderson }
145796d6407fSRichard Henderson 
145896d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1459c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
146014776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
146196d6407fSRichard Henderson {
14626fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14636fd0c7bcSRichard Henderson     TCGv_i64 addr;
146496d6407fSRichard Henderson 
146596d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
146696d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
146796d6407fSRichard Henderson 
146886f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
146917fe594cSRichard Henderson              MMU_DISABLED(ctx));
1470217d1a5eSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
147186f8d05fSRichard Henderson     if (modify) {
147286f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
147396d6407fSRichard Henderson     }
147496d6407fSRichard Henderson }
147596d6407fSRichard Henderson 
147696d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1477c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
147814776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
147996d6407fSRichard Henderson {
14806fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14816fd0c7bcSRichard Henderson     TCGv_i64 addr;
148296d6407fSRichard Henderson 
148396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
148496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
148596d6407fSRichard Henderson 
148686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
148717fe594cSRichard Henderson              MMU_DISABLED(ctx));
1488217d1a5eSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
148986f8d05fSRichard Henderson     if (modify) {
149086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
149196d6407fSRichard Henderson     }
149296d6407fSRichard Henderson }
149396d6407fSRichard Henderson 
149496d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1495c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
149614776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
149796d6407fSRichard Henderson {
14986fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14996fd0c7bcSRichard Henderson     TCGv_i64 addr;
150096d6407fSRichard Henderson 
150196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150396d6407fSRichard Henderson 
150486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150517fe594cSRichard Henderson              MMU_DISABLED(ctx));
1506217d1a5eSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
150786f8d05fSRichard Henderson     if (modify) {
150886f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
150996d6407fSRichard Henderson     }
151096d6407fSRichard Henderson }
151196d6407fSRichard Henderson 
15121cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1513c53e401eSRichard Henderson                     unsigned rx, int scale, int64_t disp,
151414776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
151596d6407fSRichard Henderson {
15166fd0c7bcSRichard Henderson     TCGv_i64 dest;
151796d6407fSRichard Henderson 
151896d6407fSRichard Henderson     nullify_over(ctx);
151996d6407fSRichard Henderson 
152096d6407fSRichard Henderson     if (modify == 0) {
152196d6407fSRichard Henderson         /* No base register update.  */
152296d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
152396d6407fSRichard Henderson     } else {
152496d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
1525aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
152696d6407fSRichard Henderson     }
15276fd0c7bcSRichard Henderson     do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
152896d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
152996d6407fSRichard Henderson 
15301cd012a5SRichard Henderson     return nullify_end(ctx);
153196d6407fSRichard Henderson }
153296d6407fSRichard Henderson 
1533740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1534c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
153586f8d05fSRichard Henderson                       unsigned sp, int modify)
153696d6407fSRichard Henderson {
153796d6407fSRichard Henderson     TCGv_i32 tmp;
153896d6407fSRichard Henderson 
153996d6407fSRichard Henderson     nullify_over(ctx);
154096d6407fSRichard Henderson 
154196d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
154286f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
154396d6407fSRichard Henderson     save_frw_i32(rt, tmp);
154496d6407fSRichard Henderson 
154596d6407fSRichard Henderson     if (rt == 0) {
1546ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
154796d6407fSRichard Henderson     }
154896d6407fSRichard Henderson 
1549740038d7SRichard Henderson     return nullify_end(ctx);
155096d6407fSRichard Henderson }
155196d6407fSRichard Henderson 
1552740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1553740038d7SRichard Henderson {
1554740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1555740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1556740038d7SRichard Henderson }
1557740038d7SRichard Henderson 
1558740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1559c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
156086f8d05fSRichard Henderson                       unsigned sp, int modify)
156196d6407fSRichard Henderson {
156296d6407fSRichard Henderson     TCGv_i64 tmp;
156396d6407fSRichard Henderson 
156496d6407fSRichard Henderson     nullify_over(ctx);
156596d6407fSRichard Henderson 
156696d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
1567fc313c64SFrédéric Pétrot     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
156896d6407fSRichard Henderson     save_frd(rt, tmp);
156996d6407fSRichard Henderson 
157096d6407fSRichard Henderson     if (rt == 0) {
1571ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
157296d6407fSRichard Henderson     }
157396d6407fSRichard Henderson 
1574740038d7SRichard Henderson     return nullify_end(ctx);
1575740038d7SRichard Henderson }
1576740038d7SRichard Henderson 
1577740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1578740038d7SRichard Henderson {
1579740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1580740038d7SRichard Henderson                      a->disp, a->sp, a->m);
158196d6407fSRichard Henderson }
158296d6407fSRichard Henderson 
15831cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
1584c53e401eSRichard Henderson                      int64_t disp, unsigned sp,
158514776ab5STony Nguyen                      int modify, MemOp mop)
158696d6407fSRichard Henderson {
158796d6407fSRichard Henderson     nullify_over(ctx);
15886fd0c7bcSRichard Henderson     do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
15891cd012a5SRichard Henderson     return nullify_end(ctx);
159096d6407fSRichard Henderson }
159196d6407fSRichard Henderson 
1592740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1593c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
159486f8d05fSRichard Henderson                        unsigned sp, int modify)
159596d6407fSRichard Henderson {
159696d6407fSRichard Henderson     TCGv_i32 tmp;
159796d6407fSRichard Henderson 
159896d6407fSRichard Henderson     nullify_over(ctx);
159996d6407fSRichard Henderson 
160096d6407fSRichard Henderson     tmp = load_frw_i32(rt);
160186f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
160296d6407fSRichard Henderson 
1603740038d7SRichard Henderson     return nullify_end(ctx);
160496d6407fSRichard Henderson }
160596d6407fSRichard Henderson 
1606740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1607740038d7SRichard Henderson {
1608740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1609740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1610740038d7SRichard Henderson }
1611740038d7SRichard Henderson 
1612740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1613c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
161486f8d05fSRichard Henderson                        unsigned sp, int modify)
161596d6407fSRichard Henderson {
161696d6407fSRichard Henderson     TCGv_i64 tmp;
161796d6407fSRichard Henderson 
161896d6407fSRichard Henderson     nullify_over(ctx);
161996d6407fSRichard Henderson 
162096d6407fSRichard Henderson     tmp = load_frd(rt);
1621fc313c64SFrédéric Pétrot     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
162296d6407fSRichard Henderson 
1623740038d7SRichard Henderson     return nullify_end(ctx);
1624740038d7SRichard Henderson }
1625740038d7SRichard Henderson 
1626740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1627740038d7SRichard Henderson {
1628740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1629740038d7SRichard Henderson                       a->disp, a->sp, a->m);
163096d6407fSRichard Henderson }
163196d6407fSRichard Henderson 
16321ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1633ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1634ebe9383cSRichard Henderson {
1635ebe9383cSRichard Henderson     TCGv_i32 tmp;
1636ebe9383cSRichard Henderson 
1637ebe9383cSRichard Henderson     nullify_over(ctx);
1638ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1639ebe9383cSRichard Henderson 
1640ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1641ebe9383cSRichard Henderson 
1642ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
16431ca74648SRichard Henderson     return nullify_end(ctx);
1644ebe9383cSRichard Henderson }
1645ebe9383cSRichard Henderson 
16461ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1647ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1648ebe9383cSRichard Henderson {
1649ebe9383cSRichard Henderson     TCGv_i32 dst;
1650ebe9383cSRichard Henderson     TCGv_i64 src;
1651ebe9383cSRichard Henderson 
1652ebe9383cSRichard Henderson     nullify_over(ctx);
1653ebe9383cSRichard Henderson     src = load_frd(ra);
1654ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1655ebe9383cSRichard Henderson 
1656ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1657ebe9383cSRichard Henderson 
1658ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
16591ca74648SRichard Henderson     return nullify_end(ctx);
1660ebe9383cSRichard Henderson }
1661ebe9383cSRichard Henderson 
16621ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1663ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1664ebe9383cSRichard Henderson {
1665ebe9383cSRichard Henderson     TCGv_i64 tmp;
1666ebe9383cSRichard Henderson 
1667ebe9383cSRichard Henderson     nullify_over(ctx);
1668ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1669ebe9383cSRichard Henderson 
1670ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1671ebe9383cSRichard Henderson 
1672ebe9383cSRichard Henderson     save_frd(rt, tmp);
16731ca74648SRichard Henderson     return nullify_end(ctx);
1674ebe9383cSRichard Henderson }
1675ebe9383cSRichard Henderson 
16761ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1677ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1678ebe9383cSRichard Henderson {
1679ebe9383cSRichard Henderson     TCGv_i32 src;
1680ebe9383cSRichard Henderson     TCGv_i64 dst;
1681ebe9383cSRichard Henderson 
1682ebe9383cSRichard Henderson     nullify_over(ctx);
1683ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1684ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1685ebe9383cSRichard Henderson 
1686ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1687ebe9383cSRichard Henderson 
1688ebe9383cSRichard Henderson     save_frd(rt, dst);
16891ca74648SRichard Henderson     return nullify_end(ctx);
1690ebe9383cSRichard Henderson }
1691ebe9383cSRichard Henderson 
16921ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1693ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
169431234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1695ebe9383cSRichard Henderson {
1696ebe9383cSRichard Henderson     TCGv_i32 a, b;
1697ebe9383cSRichard Henderson 
1698ebe9383cSRichard Henderson     nullify_over(ctx);
1699ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1700ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1701ebe9383cSRichard Henderson 
1702ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1703ebe9383cSRichard Henderson 
1704ebe9383cSRichard Henderson     save_frw_i32(rt, a);
17051ca74648SRichard Henderson     return nullify_end(ctx);
1706ebe9383cSRichard Henderson }
1707ebe9383cSRichard Henderson 
17081ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1709ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
171031234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1711ebe9383cSRichard Henderson {
1712ebe9383cSRichard Henderson     TCGv_i64 a, b;
1713ebe9383cSRichard Henderson 
1714ebe9383cSRichard Henderson     nullify_over(ctx);
1715ebe9383cSRichard Henderson     a = load_frd0(ra);
1716ebe9383cSRichard Henderson     b = load_frd0(rb);
1717ebe9383cSRichard Henderson 
1718ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1719ebe9383cSRichard Henderson 
1720ebe9383cSRichard Henderson     save_frd(rt, a);
17211ca74648SRichard Henderson     return nullify_end(ctx);
1722ebe9383cSRichard Henderson }
1723ebe9383cSRichard Henderson 
172498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
172598cd9ca7SRichard Henderson    have already had nullification handled.  */
1726c53e401eSRichard Henderson static bool do_dbranch(DisasContext *ctx, uint64_t dest,
172798cd9ca7SRichard Henderson                        unsigned link, bool is_n)
172898cd9ca7SRichard Henderson {
172998cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
173098cd9ca7SRichard Henderson         if (link != 0) {
1731741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
173298cd9ca7SRichard Henderson         }
173398cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
173498cd9ca7SRichard Henderson         if (is_n) {
173598cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
173698cd9ca7SRichard Henderson         }
173798cd9ca7SRichard Henderson     } else {
173898cd9ca7SRichard Henderson         nullify_over(ctx);
173998cd9ca7SRichard Henderson 
174098cd9ca7SRichard Henderson         if (link != 0) {
1741741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
174298cd9ca7SRichard Henderson         }
174398cd9ca7SRichard Henderson 
174498cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
174598cd9ca7SRichard Henderson             nullify_set(ctx, 0);
174698cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
174798cd9ca7SRichard Henderson         } else {
174898cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
174998cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
175098cd9ca7SRichard Henderson         }
175198cd9ca7SRichard Henderson 
175231234768SRichard Henderson         nullify_end(ctx);
175398cd9ca7SRichard Henderson 
175498cd9ca7SRichard Henderson         nullify_set(ctx, 0);
175598cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
175631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
175798cd9ca7SRichard Henderson     }
175801afb7beSRichard Henderson     return true;
175998cd9ca7SRichard Henderson }
176098cd9ca7SRichard Henderson 
176198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
176298cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1763c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n,
176498cd9ca7SRichard Henderson                        DisasCond *cond)
176598cd9ca7SRichard Henderson {
1766c53e401eSRichard Henderson     uint64_t dest = iaoq_dest(ctx, disp);
176798cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
176898cd9ca7SRichard Henderson     TCGCond c = cond->c;
176998cd9ca7SRichard Henderson     bool n;
177098cd9ca7SRichard Henderson 
177198cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
177298cd9ca7SRichard Henderson 
177398cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
177498cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
177501afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
177698cd9ca7SRichard Henderson     }
177798cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
177801afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
177998cd9ca7SRichard Henderson     }
178098cd9ca7SRichard Henderson 
178198cd9ca7SRichard Henderson     taken = gen_new_label();
17826fd0c7bcSRichard Henderson     tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken);
178398cd9ca7SRichard Henderson     cond_free(cond);
178498cd9ca7SRichard Henderson 
178598cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
178698cd9ca7SRichard Henderson     n = is_n && disp < 0;
178798cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
178898cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1789a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
179098cd9ca7SRichard Henderson     } else {
179198cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
179298cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
179398cd9ca7SRichard Henderson             ctx->null_lab = NULL;
179498cd9ca7SRichard Henderson         }
179598cd9ca7SRichard Henderson         nullify_set(ctx, n);
1796c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1797c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1798c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
17996fd0c7bcSRichard Henderson             tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1800c301f34eSRichard Henderson         }
1801a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
180298cd9ca7SRichard Henderson     }
180398cd9ca7SRichard Henderson 
180498cd9ca7SRichard Henderson     gen_set_label(taken);
180598cd9ca7SRichard Henderson 
180698cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
180798cd9ca7SRichard Henderson     n = is_n && disp >= 0;
180898cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
180998cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1810a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
181198cd9ca7SRichard Henderson     } else {
181298cd9ca7SRichard Henderson         nullify_set(ctx, n);
1813a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
181498cd9ca7SRichard Henderson     }
181598cd9ca7SRichard Henderson 
181698cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
181798cd9ca7SRichard Henderson     if (ctx->null_lab) {
181898cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
181998cd9ca7SRichard Henderson         ctx->null_lab = NULL;
182031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
182198cd9ca7SRichard Henderson     } else {
182231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
182398cd9ca7SRichard Henderson     }
182401afb7beSRichard Henderson     return true;
182598cd9ca7SRichard Henderson }
182698cd9ca7SRichard Henderson 
182798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
182898cd9ca7SRichard Henderson    nullification of the branch itself.  */
18296fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest,
183098cd9ca7SRichard Henderson                        unsigned link, bool is_n)
183198cd9ca7SRichard Henderson {
18326fd0c7bcSRichard Henderson     TCGv_i64 a0, a1, next, tmp;
183398cd9ca7SRichard Henderson     TCGCond c;
183498cd9ca7SRichard Henderson 
183598cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
183698cd9ca7SRichard Henderson 
183798cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
183898cd9ca7SRichard Henderson         if (link != 0) {
1839741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
184098cd9ca7SRichard Henderson         }
1841aac0f603SRichard Henderson         next = tcg_temp_new_i64();
18426fd0c7bcSRichard Henderson         tcg_gen_mov_i64(next, dest);
184398cd9ca7SRichard Henderson         if (is_n) {
1844c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1845a0180973SRichard Henderson                 copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next);
18466fd0c7bcSRichard Henderson                 tcg_gen_addi_i64(next, next, 4);
1847a0180973SRichard Henderson                 copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next);
1848c301f34eSRichard Henderson                 nullify_set(ctx, 0);
184931234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
185001afb7beSRichard Henderson                 return true;
1851c301f34eSRichard Henderson             }
185298cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
185398cd9ca7SRichard Henderson         }
1854c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1855c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
185698cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
185798cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
185898cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18594137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
186098cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
186198cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
186298cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
186398cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
186498cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
186598cd9ca7SRichard Henderson 
186698cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
186798cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
186898cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1869a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest);
1870aac0f603SRichard Henderson         next = tcg_temp_new_i64();
18716fd0c7bcSRichard Henderson         tcg_gen_addi_i64(next, dest, 4);
1872a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next);
187398cd9ca7SRichard Henderson 
187498cd9ca7SRichard Henderson         nullify_over(ctx);
187598cd9ca7SRichard Henderson         if (link != 0) {
18769a91dd84SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
187798cd9ca7SRichard Henderson         }
18787f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
187901afb7beSRichard Henderson         return nullify_end(ctx);
188098cd9ca7SRichard Henderson     } else {
188198cd9ca7SRichard Henderson         c = ctx->null_cond.c;
188298cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
188398cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
188498cd9ca7SRichard Henderson 
1885aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
1886aac0f603SRichard Henderson         next = tcg_temp_new_i64();
188798cd9ca7SRichard Henderson 
1888741322f4SRichard Henderson         copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var);
18896fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(c, next, a0, a1, tmp, dest);
189098cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
189198cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
189298cd9ca7SRichard Henderson 
189398cd9ca7SRichard Henderson         if (link != 0) {
18946fd0c7bcSRichard Henderson             tcg_gen_movcond_i64(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
189598cd9ca7SRichard Henderson         }
189698cd9ca7SRichard Henderson 
189798cd9ca7SRichard Henderson         if (is_n) {
189898cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
189998cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
190098cd9ca7SRichard Henderson                to the branch.  */
19016fd0c7bcSRichard Henderson             tcg_gen_setcond_i64(tcg_invert_cond(c), cpu_psw_n, a0, a1);
190298cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
190398cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
190498cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
190598cd9ca7SRichard Henderson         } else {
190698cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
190798cd9ca7SRichard Henderson         }
190898cd9ca7SRichard Henderson     }
190901afb7beSRichard Henderson     return true;
191098cd9ca7SRichard Henderson }
191198cd9ca7SRichard Henderson 
1912660eefe1SRichard Henderson /* Implement
1913660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1914660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1915660eefe1SRichard Henderson  *    else
1916660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1917660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1918660eefe1SRichard Henderson  */
19196fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset)
1920660eefe1SRichard Henderson {
19216fd0c7bcSRichard Henderson     TCGv_i64 dest;
1922660eefe1SRichard Henderson     switch (ctx->privilege) {
1923660eefe1SRichard Henderson     case 0:
1924660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1925660eefe1SRichard Henderson         return offset;
1926660eefe1SRichard Henderson     case 3:
1927993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
1928aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
19296fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, offset, 3);
1930660eefe1SRichard Henderson         break;
1931660eefe1SRichard Henderson     default:
1932aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
19336fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, offset, -4);
19346fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, ctx->privilege);
19356fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset);
1936660eefe1SRichard Henderson         break;
1937660eefe1SRichard Henderson     }
1938660eefe1SRichard Henderson     return dest;
1939660eefe1SRichard Henderson }
1940660eefe1SRichard Henderson 
1941ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19427ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19437ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19447ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19457ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19467ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19477ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19487ad439dfSRichard Henderson    aforementioned BE.  */
194931234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19507ad439dfSRichard Henderson {
19516fd0c7bcSRichard Henderson     TCGv_i64 tmp;
1952a0180973SRichard Henderson 
19537ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19547ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19558b81968cSMichael Tokarev        next insn within the privileged page.  */
19567ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19577ad439dfSRichard Henderson     case TCG_COND_NEVER:
19587ad439dfSRichard Henderson         break;
19597ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
19606fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, 0);
19617ad439dfSRichard Henderson         goto do_sigill;
19627ad439dfSRichard Henderson     default:
19637ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19647ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19657ad439dfSRichard Henderson         g_assert_not_reached();
19667ad439dfSRichard Henderson     }
19677ad439dfSRichard Henderson 
19687ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19697ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19707ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19717ad439dfSRichard Henderson        under such conditions.  */
19727ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19737ad439dfSRichard Henderson         goto do_sigill;
19747ad439dfSRichard Henderson     }
19757ad439dfSRichard Henderson 
1976ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
19777ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19782986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
197931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198031234768SRichard Henderson         break;
19817ad439dfSRichard Henderson 
19827ad439dfSRichard Henderson     case 0xb0: /* LWS */
19837ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
198431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198531234768SRichard Henderson         break;
19867ad439dfSRichard Henderson 
19877ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
19886fd0c7bcSRichard Henderson         tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27]));
1989aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
19906fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, cpu_gr[31], 3);
1991a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp);
19926fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tmp, tmp, 4);
1993a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
199431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
199531234768SRichard Henderson         break;
19967ad439dfSRichard Henderson 
19977ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
19987ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
199931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
200031234768SRichard Henderson         break;
20017ad439dfSRichard Henderson 
20027ad439dfSRichard Henderson     default:
20037ad439dfSRichard Henderson     do_sigill:
20042986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
200531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
200631234768SRichard Henderson         break;
20077ad439dfSRichard Henderson     }
20087ad439dfSRichard Henderson }
2009ba1d0b44SRichard Henderson #endif
20107ad439dfSRichard Henderson 
2011deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2012b2167459SRichard Henderson {
2013b2167459SRichard Henderson     cond_free(&ctx->null_cond);
201431234768SRichard Henderson     return true;
2015b2167459SRichard Henderson }
2016b2167459SRichard Henderson 
201740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
201898a9cb79SRichard Henderson {
201931234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
202098a9cb79SRichard Henderson }
202198a9cb79SRichard Henderson 
2022e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
202398a9cb79SRichard Henderson {
202498a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
202598a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
202698a9cb79SRichard Henderson 
202798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
202831234768SRichard Henderson     return true;
202998a9cb79SRichard Henderson }
203098a9cb79SRichard Henderson 
2031c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
203298a9cb79SRichard Henderson {
2033c603e14aSRichard Henderson     unsigned rt = a->t;
20346fd0c7bcSRichard Henderson     TCGv_i64 tmp = dest_gpr(ctx, rt);
2035b5e0b3a5SSven Schnelle     tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL);
203698a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
203798a9cb79SRichard Henderson 
203898a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
203931234768SRichard Henderson     return true;
204098a9cb79SRichard Henderson }
204198a9cb79SRichard Henderson 
2042c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
204398a9cb79SRichard Henderson {
2044c603e14aSRichard Henderson     unsigned rt = a->t;
2045c603e14aSRichard Henderson     unsigned rs = a->sp;
204633423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
204798a9cb79SRichard Henderson 
204833423472SRichard Henderson     load_spr(ctx, t0, rs);
204933423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
205033423472SRichard Henderson 
2051967662cdSRichard Henderson     save_gpr(ctx, rt, t0);
205298a9cb79SRichard Henderson 
205398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
205431234768SRichard Henderson     return true;
205598a9cb79SRichard Henderson }
205698a9cb79SRichard Henderson 
2057c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
205898a9cb79SRichard Henderson {
2059c603e14aSRichard Henderson     unsigned rt = a->t;
2060c603e14aSRichard Henderson     unsigned ctl = a->r;
20616fd0c7bcSRichard Henderson     TCGv_i64 tmp;
206298a9cb79SRichard Henderson 
206398a9cb79SRichard Henderson     switch (ctl) {
206435136a77SRichard Henderson     case CR_SAR:
2065c603e14aSRichard Henderson         if (a->e == 0) {
206698a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
206798a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
20686fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
206998a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
207035136a77SRichard Henderson             goto done;
207198a9cb79SRichard Henderson         }
207298a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
207335136a77SRichard Henderson         goto done;
207435136a77SRichard Henderson     case CR_IT: /* Interval Timer */
207535136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
207635136a77SRichard Henderson         nullify_over(ctx);
207798a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
2078dfd1b812SRichard Henderson         if (translator_io_start(&ctx->base)) {
207931234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
208049c29d6cSRichard Henderson         }
20810c58c1bcSRichard Henderson         gen_helper_read_interval_timer(tmp);
208298a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
208331234768SRichard Henderson         return nullify_end(ctx);
208498a9cb79SRichard Henderson     case 26:
208598a9cb79SRichard Henderson     case 27:
208698a9cb79SRichard Henderson         break;
208798a9cb79SRichard Henderson     default:
208898a9cb79SRichard Henderson         /* All other control registers are privileged.  */
208935136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
209035136a77SRichard Henderson         break;
209198a9cb79SRichard Henderson     }
209298a9cb79SRichard Henderson 
2093aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
20946fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
209535136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
209635136a77SRichard Henderson 
209735136a77SRichard Henderson  done:
209898a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
209931234768SRichard Henderson     return true;
210098a9cb79SRichard Henderson }
210198a9cb79SRichard Henderson 
2102c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
210333423472SRichard Henderson {
2104c603e14aSRichard Henderson     unsigned rr = a->r;
2105c603e14aSRichard Henderson     unsigned rs = a->sp;
2106967662cdSRichard Henderson     TCGv_i64 tmp;
210733423472SRichard Henderson 
210833423472SRichard Henderson     if (rs >= 5) {
210933423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
211033423472SRichard Henderson     }
211133423472SRichard Henderson     nullify_over(ctx);
211233423472SRichard Henderson 
2113967662cdSRichard Henderson     tmp = tcg_temp_new_i64();
2114967662cdSRichard Henderson     tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32);
211533423472SRichard Henderson 
211633423472SRichard Henderson     if (rs >= 4) {
2117967662cdSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs]));
2118494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
211933423472SRichard Henderson     } else {
2120967662cdSRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], tmp);
212133423472SRichard Henderson     }
212233423472SRichard Henderson 
212331234768SRichard Henderson     return nullify_end(ctx);
212433423472SRichard Henderson }
212533423472SRichard Henderson 
2126c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
212798a9cb79SRichard Henderson {
2128c603e14aSRichard Henderson     unsigned ctl = a->t;
21296fd0c7bcSRichard Henderson     TCGv_i64 reg;
21306fd0c7bcSRichard Henderson     TCGv_i64 tmp;
213198a9cb79SRichard Henderson 
213235136a77SRichard Henderson     if (ctl == CR_SAR) {
21334845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
2134aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
21356fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31);
213698a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
213798a9cb79SRichard Henderson 
213898a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
213931234768SRichard Henderson         return true;
214098a9cb79SRichard Henderson     }
214198a9cb79SRichard Henderson 
214235136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
214335136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
214435136a77SRichard Henderson 
2145c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
214635136a77SRichard Henderson     nullify_over(ctx);
21474c34bab0SHelge Deller 
21484c34bab0SHelge Deller     if (ctx->is_pa20) {
21494845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
21504c34bab0SHelge Deller     } else {
21514c34bab0SHelge Deller         reg = tcg_temp_new_i64();
21524c34bab0SHelge Deller         tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r));
21534c34bab0SHelge Deller     }
21544845f015SSven Schnelle 
215535136a77SRichard Henderson     switch (ctl) {
215635136a77SRichard Henderson     case CR_IT:
2157104281c1SRichard Henderson         if (translator_io_start(&ctx->base)) {
2158104281c1SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2159104281c1SRichard Henderson         }
2160ad75a51eSRichard Henderson         gen_helper_write_interval_timer(tcg_env, reg);
216135136a77SRichard Henderson         break;
21624f5f2548SRichard Henderson     case CR_EIRR:
21636ebebea7SRichard Henderson         /* Helper modifies interrupt lines and is therefore IO. */
21646ebebea7SRichard Henderson         translator_io_start(&ctx->base);
2165ad75a51eSRichard Henderson         gen_helper_write_eirr(tcg_env, reg);
21666ebebea7SRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
216731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
21684f5f2548SRichard Henderson         break;
21694f5f2548SRichard Henderson 
217035136a77SRichard Henderson     case CR_IIASQ:
217135136a77SRichard Henderson     case CR_IIAOQ:
217235136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
217335136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
2174aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
21756fd0c7bcSRichard Henderson         tcg_gen_ld_i64(tmp, tcg_env,
217635136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
21776fd0c7bcSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
21786fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env,
217935136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
218035136a77SRichard Henderson         break;
218135136a77SRichard Henderson 
2182d5de20bdSSven Schnelle     case CR_PID1:
2183d5de20bdSSven Schnelle     case CR_PID2:
2184d5de20bdSSven Schnelle     case CR_PID3:
2185d5de20bdSSven Schnelle     case CR_PID4:
21866fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2187d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2188ad75a51eSRichard Henderson         gen_helper_change_prot_id(tcg_env);
2189d5de20bdSSven Schnelle #endif
2190d5de20bdSSven Schnelle         break;
2191d5de20bdSSven Schnelle 
21926ebebea7SRichard Henderson     case CR_EIEM:
21936ebebea7SRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
21946ebebea7SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
21956ebebea7SRichard Henderson         /* FALLTHRU */
219635136a77SRichard Henderson     default:
21976fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
219835136a77SRichard Henderson         break;
219935136a77SRichard Henderson     }
220031234768SRichard Henderson     return nullify_end(ctx);
22014f5f2548SRichard Henderson #endif
220235136a77SRichard Henderson }
220335136a77SRichard Henderson 
2204c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
220598a9cb79SRichard Henderson {
2206aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
220798a9cb79SRichard Henderson 
22086fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, load_gpr(ctx, a->r));
22096fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31);
221098a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
221198a9cb79SRichard Henderson 
221298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
221331234768SRichard Henderson     return true;
221498a9cb79SRichard Henderson }
221598a9cb79SRichard Henderson 
2216e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
221798a9cb79SRichard Henderson {
22186fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
221998a9cb79SRichard Henderson 
22202330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22212330504cSHelge Deller     /* We don't implement space registers in user mode. */
22226fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
22232330504cSHelge Deller #else
2224967662cdSRichard Henderson     tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
2225967662cdSRichard Henderson     tcg_gen_shri_i64(dest, dest, 32);
22262330504cSHelge Deller #endif
2227e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
222898a9cb79SRichard Henderson 
222998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
223031234768SRichard Henderson     return true;
223198a9cb79SRichard Henderson }
223298a9cb79SRichard Henderson 
2233e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2234e36f27efSRichard Henderson {
22357b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY
2236e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
22377b2d70a1SHelge Deller #else
22386fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2239e1b5a5edSRichard Henderson 
22407b2d70a1SHelge Deller     /* HP-UX 11i and HP ODE use rsm for read-access to PSW */
22417b2d70a1SHelge Deller     if (a->i) {
22427b2d70a1SHelge Deller         CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
22437b2d70a1SHelge Deller     }
22447b2d70a1SHelge Deller 
2245e1b5a5edSRichard Henderson     nullify_over(ctx);
2246e1b5a5edSRichard Henderson 
2247aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
22486fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
22496fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ~a->i);
2250ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2251e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2252e1b5a5edSRichard Henderson 
2253e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
225431234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
225531234768SRichard Henderson     return nullify_end(ctx);
2256e36f27efSRichard Henderson #endif
2257e1b5a5edSRichard Henderson }
2258e1b5a5edSRichard Henderson 
2259e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2260e1b5a5edSRichard Henderson {
2261e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2262e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
22636fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2264e1b5a5edSRichard Henderson 
2265e1b5a5edSRichard Henderson     nullify_over(ctx);
2266e1b5a5edSRichard Henderson 
2267aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
22686fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
22696fd0c7bcSRichard Henderson     tcg_gen_ori_i64(tmp, tmp, a->i);
2270ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2271e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2272e1b5a5edSRichard Henderson 
2273e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
227431234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
227531234768SRichard Henderson     return nullify_end(ctx);
2276e36f27efSRichard Henderson #endif
2277e1b5a5edSRichard Henderson }
2278e1b5a5edSRichard Henderson 
2279c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2280e1b5a5edSRichard Henderson {
2281e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2282c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
22836fd0c7bcSRichard Henderson     TCGv_i64 tmp, reg;
2284e1b5a5edSRichard Henderson     nullify_over(ctx);
2285e1b5a5edSRichard Henderson 
2286c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2287aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
2288ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, reg);
2289e1b5a5edSRichard Henderson 
2290e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
229131234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
229231234768SRichard Henderson     return nullify_end(ctx);
2293c603e14aSRichard Henderson #endif
2294e1b5a5edSRichard Henderson }
2295f49b3537SRichard Henderson 
2296e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2297f49b3537SRichard Henderson {
2298f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2299e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2300f49b3537SRichard Henderson     nullify_over(ctx);
2301f49b3537SRichard Henderson 
2302e36f27efSRichard Henderson     if (rfi_r) {
2303ad75a51eSRichard Henderson         gen_helper_rfi_r(tcg_env);
2304f49b3537SRichard Henderson     } else {
2305ad75a51eSRichard Henderson         gen_helper_rfi(tcg_env);
2306f49b3537SRichard Henderson     }
230731234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
230807ea28b4SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
230931234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2310f49b3537SRichard Henderson 
231131234768SRichard Henderson     return nullify_end(ctx);
2312e36f27efSRichard Henderson #endif
2313f49b3537SRichard Henderson }
23146210db05SHelge Deller 
2315e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2316e36f27efSRichard Henderson {
2317e36f27efSRichard Henderson     return do_rfi(ctx, false);
2318e36f27efSRichard Henderson }
2319e36f27efSRichard Henderson 
2320e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2321e36f27efSRichard Henderson {
2322e36f27efSRichard Henderson     return do_rfi(ctx, true);
2323e36f27efSRichard Henderson }
2324e36f27efSRichard Henderson 
232596927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
23266210db05SHelge Deller {
23276210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
232896927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
23296210db05SHelge Deller     nullify_over(ctx);
2330ad75a51eSRichard Henderson     gen_helper_halt(tcg_env);
233131234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
233231234768SRichard Henderson     return nullify_end(ctx);
233396927adbSRichard Henderson #endif
23346210db05SHelge Deller }
233596927adbSRichard Henderson 
233696927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
233796927adbSRichard Henderson {
233896927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
233996927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
234096927adbSRichard Henderson     nullify_over(ctx);
2341ad75a51eSRichard Henderson     gen_helper_reset(tcg_env);
234296927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
234396927adbSRichard Henderson     return nullify_end(ctx);
234496927adbSRichard Henderson #endif
234596927adbSRichard Henderson }
2346e1b5a5edSRichard Henderson 
23474a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
23484a4554c6SHelge Deller {
23494a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23504a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY
23514a4554c6SHelge Deller     nullify_over(ctx);
2352ad75a51eSRichard Henderson     gen_helper_getshadowregs(tcg_env);
23534a4554c6SHelge Deller     return nullify_end(ctx);
23544a4554c6SHelge Deller #endif
23554a4554c6SHelge Deller }
23564a4554c6SHelge Deller 
2357deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
235898a9cb79SRichard Henderson {
2359deee69a1SRichard Henderson     if (a->m) {
23606fd0c7bcSRichard Henderson         TCGv_i64 dest = dest_gpr(ctx, a->b);
23616fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->b);
23626fd0c7bcSRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->x);
236398a9cb79SRichard Henderson 
236498a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
23656fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, src1, src2);
2366deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2367deee69a1SRichard Henderson     }
236898a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
236931234768SRichard Henderson     return true;
237098a9cb79SRichard Henderson }
237198a9cb79SRichard Henderson 
2372ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a)
2373ad1fdacdSSven Schnelle {
2374ad1fdacdSSven Schnelle     /* End TB for flush instruction cache, so we pick up new insns. */
2375ad1fdacdSSven Schnelle     ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2376ad1fdacdSSven Schnelle     return trans_nop_addrx(ctx, a);
2377ad1fdacdSSven Schnelle }
2378ad1fdacdSSven Schnelle 
2379deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
238098a9cb79SRichard Henderson {
23816fd0c7bcSRichard Henderson     TCGv_i64 dest, ofs;
2382eed14219SRichard Henderson     TCGv_i32 level, want;
23836fd0c7bcSRichard Henderson     TCGv_i64 addr;
238498a9cb79SRichard Henderson 
238598a9cb79SRichard Henderson     nullify_over(ctx);
238698a9cb79SRichard Henderson 
2387deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2388deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2389eed14219SRichard Henderson 
2390deee69a1SRichard Henderson     if (a->imm) {
2391e5d487c9SRichard Henderson         level = tcg_constant_i32(a->ri & 3);
239298a9cb79SRichard Henderson     } else {
2393eed14219SRichard Henderson         level = tcg_temp_new_i32();
23946fd0c7bcSRichard Henderson         tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri));
2395eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
239698a9cb79SRichard Henderson     }
239729dd6f64SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
2398eed14219SRichard Henderson 
2399ad75a51eSRichard Henderson     gen_helper_probe(dest, tcg_env, addr, level, want);
2400eed14219SRichard Henderson 
2401deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
240231234768SRichard Henderson     return nullify_end(ctx);
240398a9cb79SRichard Henderson }
240498a9cb79SRichard Henderson 
2405deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24068d6ae7fbSRichard Henderson {
24078577f354SRichard Henderson     if (ctx->is_pa20) {
24088577f354SRichard Henderson         return false;
24098577f354SRichard Henderson     }
2410deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2411deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24126fd0c7bcSRichard Henderson     TCGv_i64 addr;
24136fd0c7bcSRichard Henderson     TCGv_i64 ofs, reg;
24148d6ae7fbSRichard Henderson 
24158d6ae7fbSRichard Henderson     nullify_over(ctx);
24168d6ae7fbSRichard Henderson 
2417deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2418deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2419deee69a1SRichard Henderson     if (a->addr) {
24208577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
24218d6ae7fbSRichard Henderson     } else {
24228577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
24238d6ae7fbSRichard Henderson     }
24248d6ae7fbSRichard Henderson 
242532dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
242632dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
242731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
242831234768SRichard Henderson     }
242931234768SRichard Henderson     return nullify_end(ctx);
2430deee69a1SRichard Henderson #endif
24318d6ae7fbSRichard Henderson }
243263300a00SRichard Henderson 
2433eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local)
243463300a00SRichard Henderson {
2435deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2436deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24376fd0c7bcSRichard Henderson     TCGv_i64 addr;
24386fd0c7bcSRichard Henderson     TCGv_i64 ofs;
243963300a00SRichard Henderson 
244063300a00SRichard Henderson     nullify_over(ctx);
244163300a00SRichard Henderson 
2442deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2443eb25d10fSHelge Deller 
2444eb25d10fSHelge Deller     /*
2445eb25d10fSHelge Deller      * Page align now, rather than later, so that we can add in the
2446eb25d10fSHelge Deller      * page_size field from pa2.0 from the low 4 bits of GR[b].
2447eb25d10fSHelge Deller      */
2448eb25d10fSHelge Deller     tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK);
2449eb25d10fSHelge Deller     if (ctx->is_pa20) {
2450eb25d10fSHelge Deller         tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4);
245163300a00SRichard Henderson     }
2452eb25d10fSHelge Deller 
2453eb25d10fSHelge Deller     if (local) {
2454eb25d10fSHelge Deller         gen_helper_ptlb_l(tcg_env, addr);
245563300a00SRichard Henderson     } else {
2456ad75a51eSRichard Henderson         gen_helper_ptlb(tcg_env, addr);
245763300a00SRichard Henderson     }
245863300a00SRichard Henderson 
2459eb25d10fSHelge Deller     if (a->m) {
2460eb25d10fSHelge Deller         save_gpr(ctx, a->b, ofs);
2461eb25d10fSHelge Deller     }
2462eb25d10fSHelge Deller 
2463eb25d10fSHelge Deller     /* Exit TB for TLB change if mmu is enabled.  */
2464eb25d10fSHelge Deller     if (ctx->tb_flags & PSW_C) {
2465eb25d10fSHelge Deller         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2466eb25d10fSHelge Deller     }
2467eb25d10fSHelge Deller     return nullify_end(ctx);
2468eb25d10fSHelge Deller #endif
2469eb25d10fSHelge Deller }
2470eb25d10fSHelge Deller 
2471eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a)
2472eb25d10fSHelge Deller {
2473eb25d10fSHelge Deller     return do_pxtlb(ctx, a, false);
2474eb25d10fSHelge Deller }
2475eb25d10fSHelge Deller 
2476eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a)
2477eb25d10fSHelge Deller {
2478eb25d10fSHelge Deller     return ctx->is_pa20 && do_pxtlb(ctx, a, true);
2479eb25d10fSHelge Deller }
2480eb25d10fSHelge Deller 
2481eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a)
2482eb25d10fSHelge Deller {
2483eb25d10fSHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2484eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY
2485eb25d10fSHelge Deller     nullify_over(ctx);
2486eb25d10fSHelge Deller 
2487eb25d10fSHelge Deller     trans_nop_addrx(ctx, a);
2488eb25d10fSHelge Deller     gen_helper_ptlbe(tcg_env);
2489eb25d10fSHelge Deller 
249063300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
249132dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
249231234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
249331234768SRichard Henderson     }
249431234768SRichard Henderson     return nullify_end(ctx);
2495deee69a1SRichard Henderson #endif
249663300a00SRichard Henderson }
24972dfcca9fSRichard Henderson 
24986797c315SNick Hudson /*
24996797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
25006797c315SNick Hudson  * See
25016797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
25026797c315SNick Hudson  *     page 13-9 (195/206)
25036797c315SNick Hudson  */
25046797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
25056797c315SNick Hudson {
25068577f354SRichard Henderson     if (ctx->is_pa20) {
25078577f354SRichard Henderson         return false;
25088577f354SRichard Henderson     }
25096797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
25106797c315SNick Hudson #ifndef CONFIG_USER_ONLY
25116fd0c7bcSRichard Henderson     TCGv_i64 addr, atl, stl;
25126fd0c7bcSRichard Henderson     TCGv_i64 reg;
25136797c315SNick Hudson 
25146797c315SNick Hudson     nullify_over(ctx);
25156797c315SNick Hudson 
25166797c315SNick Hudson     /*
25176797c315SNick Hudson      * FIXME:
25186797c315SNick Hudson      *  if (not (pcxl or pcxl2))
25196797c315SNick Hudson      *    return gen_illegal(ctx);
25206797c315SNick Hudson      */
25216797c315SNick Hudson 
25226fd0c7bcSRichard Henderson     atl = tcg_temp_new_i64();
25236fd0c7bcSRichard Henderson     stl = tcg_temp_new_i64();
25246fd0c7bcSRichard Henderson     addr = tcg_temp_new_i64();
25256797c315SNick Hudson 
2526ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(stl, tcg_env,
25276797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
25286797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
2529ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(atl, tcg_env,
25306797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
25316797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
25326797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
2533d265360fSRichard Henderson     tcg_gen_or_i64(addr, atl, stl);
25346797c315SNick Hudson 
25356797c315SNick Hudson     reg = load_gpr(ctx, a->r);
25366797c315SNick Hudson     if (a->addr) {
25378577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
25386797c315SNick Hudson     } else {
25398577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
25406797c315SNick Hudson     }
25416797c315SNick Hudson 
25426797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
25436797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
25446797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
25456797c315SNick Hudson     }
25466797c315SNick Hudson     return nullify_end(ctx);
25476797c315SNick Hudson #endif
25486797c315SNick Hudson }
25496797c315SNick Hudson 
25508577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a)
25518577f354SRichard Henderson {
25528577f354SRichard Henderson     if (!ctx->is_pa20) {
25538577f354SRichard Henderson         return false;
25548577f354SRichard Henderson     }
25558577f354SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
25568577f354SRichard Henderson #ifndef CONFIG_USER_ONLY
25578577f354SRichard Henderson     nullify_over(ctx);
25588577f354SRichard Henderson     {
25598577f354SRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
25608577f354SRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->r2);
25618577f354SRichard Henderson 
25628577f354SRichard Henderson         if (a->data) {
25638577f354SRichard Henderson             gen_helper_idtlbt_pa20(tcg_env, src1, src2);
25648577f354SRichard Henderson         } else {
25658577f354SRichard Henderson             gen_helper_iitlbt_pa20(tcg_env, src1, src2);
25668577f354SRichard Henderson         }
25678577f354SRichard Henderson     }
25688577f354SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
25698577f354SRichard Henderson     if (ctx->tb_flags & PSW_C) {
25708577f354SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
25718577f354SRichard Henderson     }
25728577f354SRichard Henderson     return nullify_end(ctx);
25738577f354SRichard Henderson #endif
25748577f354SRichard Henderson }
25758577f354SRichard Henderson 
2576deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
25772dfcca9fSRichard Henderson {
2578deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2579deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25806fd0c7bcSRichard Henderson     TCGv_i64 vaddr;
25816fd0c7bcSRichard Henderson     TCGv_i64 ofs, paddr;
25822dfcca9fSRichard Henderson 
25832dfcca9fSRichard Henderson     nullify_over(ctx);
25842dfcca9fSRichard Henderson 
2585deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25862dfcca9fSRichard Henderson 
2587aac0f603SRichard Henderson     paddr = tcg_temp_new_i64();
2588ad75a51eSRichard Henderson     gen_helper_lpa(paddr, tcg_env, vaddr);
25892dfcca9fSRichard Henderson 
25902dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2591deee69a1SRichard Henderson     if (a->m) {
2592deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25932dfcca9fSRichard Henderson     }
2594deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25952dfcca9fSRichard Henderson 
259631234768SRichard Henderson     return nullify_end(ctx);
2597deee69a1SRichard Henderson #endif
25982dfcca9fSRichard Henderson }
259943a97b81SRichard Henderson 
2600deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
260143a97b81SRichard Henderson {
260243a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
260343a97b81SRichard Henderson 
260443a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
260543a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
260643a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
260743a97b81SRichard Henderson        since the entire address space is coherent.  */
2608a4db4a78SRichard Henderson     save_gpr(ctx, a->t, ctx->zero);
260943a97b81SRichard Henderson 
261031234768SRichard Henderson     cond_free(&ctx->null_cond);
261131234768SRichard Henderson     return true;
261243a97b81SRichard Henderson }
261398a9cb79SRichard Henderson 
2614faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2615b2167459SRichard Henderson {
26160c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2617b2167459SRichard Henderson }
2618b2167459SRichard Henderson 
2619faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2620b2167459SRichard Henderson {
26210c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2622b2167459SRichard Henderson }
2623b2167459SRichard Henderson 
2624faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2625b2167459SRichard Henderson {
26260c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2627b2167459SRichard Henderson }
2628b2167459SRichard Henderson 
2629faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2630b2167459SRichard Henderson {
26310c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
26320c982a28SRichard Henderson }
2633b2167459SRichard Henderson 
2634faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
26350c982a28SRichard Henderson {
26360c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
26370c982a28SRichard Henderson }
26380c982a28SRichard Henderson 
263963c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a)
26400c982a28SRichard Henderson {
26410c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
26420c982a28SRichard Henderson }
26430c982a28SRichard Henderson 
264463c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
26450c982a28SRichard Henderson {
26460c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
26470c982a28SRichard Henderson }
26480c982a28SRichard Henderson 
264963c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a)
26500c982a28SRichard Henderson {
26510c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
26520c982a28SRichard Henderson }
26530c982a28SRichard Henderson 
265463c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a)
26550c982a28SRichard Henderson {
26560c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
26570c982a28SRichard Henderson }
26580c982a28SRichard Henderson 
265963c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a)
26600c982a28SRichard Henderson {
26610c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
26620c982a28SRichard Henderson }
26630c982a28SRichard Henderson 
266463c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
26650c982a28SRichard Henderson {
26660c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
26670c982a28SRichard Henderson }
26680c982a28SRichard Henderson 
2669fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a)
26700c982a28SRichard Henderson {
26716fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_i64);
26720c982a28SRichard Henderson }
26730c982a28SRichard Henderson 
2674fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a)
26750c982a28SRichard Henderson {
26766fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_i64);
26770c982a28SRichard Henderson }
26780c982a28SRichard Henderson 
2679fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a)
26800c982a28SRichard Henderson {
26810c982a28SRichard Henderson     if (a->cf == 0) {
26820c982a28SRichard Henderson         unsigned r2 = a->r2;
26830c982a28SRichard Henderson         unsigned r1 = a->r1;
26840c982a28SRichard Henderson         unsigned rt = a->t;
26850c982a28SRichard Henderson 
26867aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26877aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26887aee8189SRichard Henderson             return true;
26897aee8189SRichard Henderson         }
26907aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2691b2167459SRichard Henderson             if (r1 == 0) {
26926fd0c7bcSRichard Henderson                 TCGv_i64 dest = dest_gpr(ctx, rt);
26936fd0c7bcSRichard Henderson                 tcg_gen_movi_i64(dest, 0);
2694b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2695b2167459SRichard Henderson             } else {
2696b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2697b2167459SRichard Henderson             }
2698b2167459SRichard Henderson             cond_free(&ctx->null_cond);
269931234768SRichard Henderson             return true;
2700b2167459SRichard Henderson         }
27017aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
27027aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
27037aee8189SRichard Henderson          *
27047aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
27057aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
27067aee8189SRichard Henderson          *                      currently implemented as idle.
27077aee8189SRichard Henderson          */
27087aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
27097aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
27107aee8189SRichard Henderson                until the next timer interrupt.  */
27117aee8189SRichard Henderson             nullify_over(ctx);
27127aee8189SRichard Henderson 
27137aee8189SRichard Henderson             /* Advance the instruction queue.  */
2714741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
2715741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
27167aee8189SRichard Henderson             nullify_set(ctx, 0);
27177aee8189SRichard Henderson 
27187aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
2719ad75a51eSRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), tcg_env,
272029dd6f64SRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
27217aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
27227aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
27237aee8189SRichard Henderson 
27247aee8189SRichard Henderson             return nullify_end(ctx);
27257aee8189SRichard Henderson         }
27267aee8189SRichard Henderson #endif
27277aee8189SRichard Henderson     }
27286fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_i64);
27297aee8189SRichard Henderson }
2730b2167459SRichard Henderson 
2731fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a)
2732b2167459SRichard Henderson {
27336fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_i64);
27340c982a28SRichard Henderson }
27350c982a28SRichard Henderson 
2736345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a)
27370c982a28SRichard Henderson {
27386fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
2739b2167459SRichard Henderson 
27400c982a28SRichard Henderson     if (a->cf) {
2741b2167459SRichard Henderson         nullify_over(ctx);
2742b2167459SRichard Henderson     }
27430c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27440c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2745345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d);
274631234768SRichard Henderson     return nullify_end(ctx);
2747b2167459SRichard Henderson }
2748b2167459SRichard Henderson 
2749af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a)
2750b2167459SRichard Henderson {
27516fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
2752b2167459SRichard Henderson 
27530c982a28SRichard Henderson     if (a->cf) {
2754b2167459SRichard Henderson         nullify_over(ctx);
2755b2167459SRichard Henderson     }
27560c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27570c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
27586fd0c7bcSRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_i64);
275931234768SRichard Henderson     return nullify_end(ctx);
2760b2167459SRichard Henderson }
2761b2167459SRichard Henderson 
2762af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc)
2763b2167459SRichard Henderson {
27646fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, tmp;
2765b2167459SRichard Henderson 
2766*ababac16SRichard Henderson     if (a->cf == 0) {
2767*ababac16SRichard Henderson         tcg_r2 = load_gpr(ctx, a->r2);
2768*ababac16SRichard Henderson         tmp = dest_gpr(ctx, a->t);
2769*ababac16SRichard Henderson 
2770*ababac16SRichard Henderson         if (a->r1 == 0) {
2771*ababac16SRichard Henderson             /* UADDCM r0,src,dst is the common idiom for dst = ~src. */
2772*ababac16SRichard Henderson             tcg_gen_not_i64(tmp, tcg_r2);
2773*ababac16SRichard Henderson         } else {
2774*ababac16SRichard Henderson             /*
2775*ababac16SRichard Henderson              * Recall that r1 - r2 == r1 + ~r2 + 1.
2776*ababac16SRichard Henderson              * Thus r1 + ~r2 == r1 - r2 - 1,
2777*ababac16SRichard Henderson              * which does not require an extra temporary.
2778*ababac16SRichard Henderson              */
2779*ababac16SRichard Henderson             tcg_r1 = load_gpr(ctx, a->r1);
2780*ababac16SRichard Henderson             tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2);
2781*ababac16SRichard Henderson             tcg_gen_subi_i64(tmp, tmp, 1);
2782b2167459SRichard Henderson         }
2783*ababac16SRichard Henderson         save_gpr(ctx, a->t, tmp);
2784*ababac16SRichard Henderson         cond_free(&ctx->null_cond);
2785*ababac16SRichard Henderson         return true;
2786*ababac16SRichard Henderson     }
2787*ababac16SRichard Henderson 
2788*ababac16SRichard Henderson     nullify_over(ctx);
27890c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27900c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2791aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
27926fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, tcg_r2);
27936fd0c7bcSRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_i64);
279431234768SRichard Henderson     return nullify_end(ctx);
2795b2167459SRichard Henderson }
2796b2167459SRichard Henderson 
2797af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a)
2798b2167459SRichard Henderson {
27990c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
28000c982a28SRichard Henderson }
28010c982a28SRichard Henderson 
2802af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a)
28030c982a28SRichard Henderson {
28040c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
28050c982a28SRichard Henderson }
28060c982a28SRichard Henderson 
2807af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i)
28080c982a28SRichard Henderson {
28096fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2810b2167459SRichard Henderson 
2811b2167459SRichard Henderson     nullify_over(ctx);
2812b2167459SRichard Henderson 
2813aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
2814d0ae87a2SRichard Henderson     tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4);
2815b2167459SRichard Henderson     if (!is_i) {
28166fd0c7bcSRichard Henderson         tcg_gen_not_i64(tmp, tmp);
2817b2167459SRichard Henderson     }
28186fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull);
28196fd0c7bcSRichard Henderson     tcg_gen_muli_i64(tmp, tmp, 6);
2820af240753SRichard Henderson     do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false,
28216fd0c7bcSRichard Henderson             is_i ? tcg_gen_add_i64 : tcg_gen_sub_i64);
282231234768SRichard Henderson     return nullify_end(ctx);
2823b2167459SRichard Henderson }
2824b2167459SRichard Henderson 
2825af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a)
2826b2167459SRichard Henderson {
28270c982a28SRichard Henderson     return do_dcor(ctx, a, false);
28280c982a28SRichard Henderson }
28290c982a28SRichard Henderson 
2830af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a)
28310c982a28SRichard Henderson {
28320c982a28SRichard Henderson     return do_dcor(ctx, a, true);
28330c982a28SRichard Henderson }
28340c982a28SRichard Henderson 
28350c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
28360c982a28SRichard Henderson {
2837a4db4a78SRichard Henderson     TCGv_i64 dest, add1, add2, addc, in1, in2;
28386fd0c7bcSRichard Henderson     TCGv_i64 cout;
2839b2167459SRichard Henderson 
2840b2167459SRichard Henderson     nullify_over(ctx);
2841b2167459SRichard Henderson 
28420c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
28430c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2844b2167459SRichard Henderson 
2845aac0f603SRichard Henderson     add1 = tcg_temp_new_i64();
2846aac0f603SRichard Henderson     add2 = tcg_temp_new_i64();
2847aac0f603SRichard Henderson     addc = tcg_temp_new_i64();
2848aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
2849b2167459SRichard Henderson 
2850b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
28516fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, in1, in1);
28526fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false));
2853b2167459SRichard Henderson 
285472ca8753SRichard Henderson     /*
285572ca8753SRichard Henderson      * Add or subtract R2, depending on PSW[V].  Proper computation of
285672ca8753SRichard Henderson      * carry requires that we subtract via + ~R2 + 1, as described in
285772ca8753SRichard Henderson      * the manual.  By extracting and masking V, we can produce the
285872ca8753SRichard Henderson      * proper inputs to the addition without movcond.
285972ca8753SRichard Henderson      */
28606fd0c7bcSRichard Henderson     tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1);
28616fd0c7bcSRichard Henderson     tcg_gen_xor_i64(add2, in2, addc);
28626fd0c7bcSRichard Henderson     tcg_gen_andi_i64(addc, addc, 1);
286372ca8753SRichard Henderson 
2864a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero);
2865a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb,
2866a4db4a78SRichard Henderson                      addc, ctx->zero);
2867b2167459SRichard Henderson 
2868b2167459SRichard Henderson     /* Write back the result register.  */
28690c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2870b2167459SRichard Henderson 
2871b2167459SRichard Henderson     /* Write back PSW[CB].  */
28726fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, add1, add2);
28736fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest);
2874b2167459SRichard Henderson 
2875b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
287672ca8753SRichard Henderson     cout = get_psw_carry(ctx, false);
28776fd0c7bcSRichard Henderson     tcg_gen_neg_i64(cpu_psw_v, cout);
28786fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2);
2879b2167459SRichard Henderson 
2880b2167459SRichard Henderson     /* Install the new nullification.  */
28810c982a28SRichard Henderson     if (a->cf) {
28826fd0c7bcSRichard Henderson         TCGv_i64 sv = NULL;
2883b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
2884b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2885b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2886b2167459SRichard Henderson         }
2887a751eb31SRichard Henderson         ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv);
2888b2167459SRichard Henderson     }
2889b2167459SRichard Henderson 
289031234768SRichard Henderson     return nullify_end(ctx);
2891b2167459SRichard Henderson }
2892b2167459SRichard Henderson 
28930588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2894b2167459SRichard Henderson {
28950588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
28960588e061SRichard Henderson }
28970588e061SRichard Henderson 
28980588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
28990588e061SRichard Henderson {
29000588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
29010588e061SRichard Henderson }
29020588e061SRichard Henderson 
29030588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
29040588e061SRichard Henderson {
29050588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
29060588e061SRichard Henderson }
29070588e061SRichard Henderson 
29080588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
29090588e061SRichard Henderson {
29100588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
29110588e061SRichard Henderson }
29120588e061SRichard Henderson 
29130588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
29140588e061SRichard Henderson {
29150588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
29160588e061SRichard Henderson }
29170588e061SRichard Henderson 
29180588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
29190588e061SRichard Henderson {
29200588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
29210588e061SRichard Henderson }
29220588e061SRichard Henderson 
2923345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a)
29240588e061SRichard Henderson {
29256fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
2926b2167459SRichard Henderson 
29270588e061SRichard Henderson     if (a->cf) {
2928b2167459SRichard Henderson         nullify_over(ctx);
2929b2167459SRichard Henderson     }
2930b2167459SRichard Henderson 
29316fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
29320588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
2933345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d);
2934b2167459SRichard Henderson 
293531234768SRichard Henderson     return nullify_end(ctx);
2936b2167459SRichard Henderson }
2937b2167459SRichard Henderson 
29380843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a,
29390843563fSRichard Henderson                           void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
29400843563fSRichard Henderson {
29410843563fSRichard Henderson     TCGv_i64 r1, r2, dest;
29420843563fSRichard Henderson 
29430843563fSRichard Henderson     if (!ctx->is_pa20) {
29440843563fSRichard Henderson         return false;
29450843563fSRichard Henderson     }
29460843563fSRichard Henderson 
29470843563fSRichard Henderson     nullify_over(ctx);
29480843563fSRichard Henderson 
29490843563fSRichard Henderson     r1 = load_gpr(ctx, a->r1);
29500843563fSRichard Henderson     r2 = load_gpr(ctx, a->r2);
29510843563fSRichard Henderson     dest = dest_gpr(ctx, a->t);
29520843563fSRichard Henderson 
29530843563fSRichard Henderson     fn(dest, r1, r2);
29540843563fSRichard Henderson     save_gpr(ctx, a->t, dest);
29550843563fSRichard Henderson 
29560843563fSRichard Henderson     return nullify_end(ctx);
29570843563fSRichard Henderson }
29580843563fSRichard Henderson 
2959151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a,
2960151f309bSRichard Henderson                              void (*fn)(TCGv_i64, TCGv_i64, int64_t))
2961151f309bSRichard Henderson {
2962151f309bSRichard Henderson     TCGv_i64 r, dest;
2963151f309bSRichard Henderson 
2964151f309bSRichard Henderson     if (!ctx->is_pa20) {
2965151f309bSRichard Henderson         return false;
2966151f309bSRichard Henderson     }
2967151f309bSRichard Henderson 
2968151f309bSRichard Henderson     nullify_over(ctx);
2969151f309bSRichard Henderson 
2970151f309bSRichard Henderson     r = load_gpr(ctx, a->r);
2971151f309bSRichard Henderson     dest = dest_gpr(ctx, a->t);
2972151f309bSRichard Henderson 
2973151f309bSRichard Henderson     fn(dest, r, a->i);
2974151f309bSRichard Henderson     save_gpr(ctx, a->t, dest);
2975151f309bSRichard Henderson 
2976151f309bSRichard Henderson     return nullify_end(ctx);
2977151f309bSRichard Henderson }
2978151f309bSRichard Henderson 
29793bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a,
29803bbb8e48SRichard Henderson                                 void (*fn)(TCGv_i64, TCGv_i64,
29813bbb8e48SRichard Henderson                                            TCGv_i64, TCGv_i32))
29823bbb8e48SRichard Henderson {
29833bbb8e48SRichard Henderson     TCGv_i64 r1, r2, dest;
29843bbb8e48SRichard Henderson 
29853bbb8e48SRichard Henderson     if (!ctx->is_pa20) {
29863bbb8e48SRichard Henderson         return false;
29873bbb8e48SRichard Henderson     }
29883bbb8e48SRichard Henderson 
29893bbb8e48SRichard Henderson     nullify_over(ctx);
29903bbb8e48SRichard Henderson 
29913bbb8e48SRichard Henderson     r1 = load_gpr(ctx, a->r1);
29923bbb8e48SRichard Henderson     r2 = load_gpr(ctx, a->r2);
29933bbb8e48SRichard Henderson     dest = dest_gpr(ctx, a->t);
29943bbb8e48SRichard Henderson 
29953bbb8e48SRichard Henderson     fn(dest, r1, r2, tcg_constant_i32(a->sh));
29963bbb8e48SRichard Henderson     save_gpr(ctx, a->t, dest);
29973bbb8e48SRichard Henderson 
29983bbb8e48SRichard Henderson     return nullify_end(ctx);
29993bbb8e48SRichard Henderson }
30003bbb8e48SRichard Henderson 
30010843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a)
30020843563fSRichard Henderson {
30030843563fSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_add16_i64);
30040843563fSRichard Henderson }
30050843563fSRichard Henderson 
30060843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a)
30070843563fSRichard Henderson {
30080843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_ss);
30090843563fSRichard Henderson }
30100843563fSRichard Henderson 
30110843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a)
30120843563fSRichard Henderson {
30130843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_us);
30140843563fSRichard Henderson }
30150843563fSRichard Henderson 
30161b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a)
30171b3cb7c8SRichard Henderson {
30181b3cb7c8SRichard Henderson     return do_multimedia(ctx, a, gen_helper_havg);
30191b3cb7c8SRichard Henderson }
30201b3cb7c8SRichard Henderson 
3021151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a)
3022151f309bSRichard Henderson {
3023151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64);
3024151f309bSRichard Henderson }
3025151f309bSRichard Henderson 
3026151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a)
3027151f309bSRichard Henderson {
3028151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64);
3029151f309bSRichard Henderson }
3030151f309bSRichard Henderson 
3031151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a)
3032151f309bSRichard Henderson {
3033151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64);
3034151f309bSRichard Henderson }
3035151f309bSRichard Henderson 
30363bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a)
30373bbb8e48SRichard Henderson {
30383bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshladd);
30393bbb8e48SRichard Henderson }
30403bbb8e48SRichard Henderson 
30413bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a)
30423bbb8e48SRichard Henderson {
30433bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshradd);
30443bbb8e48SRichard Henderson }
30453bbb8e48SRichard Henderson 
304610c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a)
304710c9e58dSRichard Henderson {
304810c9e58dSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64);
304910c9e58dSRichard Henderson }
305010c9e58dSRichard Henderson 
305110c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a)
305210c9e58dSRichard Henderson {
305310c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_ss);
305410c9e58dSRichard Henderson }
305510c9e58dSRichard Henderson 
305610c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a)
305710c9e58dSRichard Henderson {
305810c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_us);
305910c9e58dSRichard Henderson }
306010c9e58dSRichard Henderson 
3061c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3062c2a7ee3fSRichard Henderson {
3063c2a7ee3fSRichard Henderson     uint64_t mask = 0xffff0000ffff0000ull;
3064c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3065c2a7ee3fSRichard Henderson 
3066c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r2, mask);
3067c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r1, mask);
3068c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, tmp, 16);
3069c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3070c2a7ee3fSRichard Henderson }
3071c2a7ee3fSRichard Henderson 
3072c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a)
3073c2a7ee3fSRichard Henderson {
3074c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_l);
3075c2a7ee3fSRichard Henderson }
3076c2a7ee3fSRichard Henderson 
3077c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3078c2a7ee3fSRichard Henderson {
3079c2a7ee3fSRichard Henderson     uint64_t mask = 0x0000ffff0000ffffull;
3080c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3081c2a7ee3fSRichard Henderson 
3082c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r1, mask);
3083c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r2, mask);
3084c2a7ee3fSRichard Henderson     tcg_gen_shli_i64(tmp, tmp, 16);
3085c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3086c2a7ee3fSRichard Henderson }
3087c2a7ee3fSRichard Henderson 
3088c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a)
3089c2a7ee3fSRichard Henderson {
3090c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_r);
3091c2a7ee3fSRichard Henderson }
3092c2a7ee3fSRichard Henderson 
3093c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3094c2a7ee3fSRichard Henderson {
3095c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3096c2a7ee3fSRichard Henderson 
3097c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, r2, 32);
3098c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r1, tmp, 0, 32);
3099c2a7ee3fSRichard Henderson }
3100c2a7ee3fSRichard Henderson 
3101c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a)
3102c2a7ee3fSRichard Henderson {
3103c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_l);
3104c2a7ee3fSRichard Henderson }
3105c2a7ee3fSRichard Henderson 
3106c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3107c2a7ee3fSRichard Henderson {
3108c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r2, r1, 32, 32);
3109c2a7ee3fSRichard Henderson }
3110c2a7ee3fSRichard Henderson 
3111c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a)
3112c2a7ee3fSRichard Henderson {
3113c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_r);
3114c2a7ee3fSRichard Henderson }
3115c2a7ee3fSRichard Henderson 
31164e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a)
31174e7abdb1SRichard Henderson {
31184e7abdb1SRichard Henderson     TCGv_i64 r, t0, t1, t2, t3;
31194e7abdb1SRichard Henderson 
31204e7abdb1SRichard Henderson     if (!ctx->is_pa20) {
31214e7abdb1SRichard Henderson         return false;
31224e7abdb1SRichard Henderson     }
31234e7abdb1SRichard Henderson 
31244e7abdb1SRichard Henderson     nullify_over(ctx);
31254e7abdb1SRichard Henderson 
31264e7abdb1SRichard Henderson     r = load_gpr(ctx, a->r1);
31274e7abdb1SRichard Henderson     t0 = tcg_temp_new_i64();
31284e7abdb1SRichard Henderson     t1 = tcg_temp_new_i64();
31294e7abdb1SRichard Henderson     t2 = tcg_temp_new_i64();
31304e7abdb1SRichard Henderson     t3 = tcg_temp_new_i64();
31314e7abdb1SRichard Henderson 
31324e7abdb1SRichard Henderson     tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16);
31334e7abdb1SRichard Henderson     tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16);
31344e7abdb1SRichard Henderson     tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16);
31354e7abdb1SRichard Henderson     tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16);
31364e7abdb1SRichard Henderson 
31374e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t1, t0, 16, 48);
31384e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t2, t3, t2, 16, 48);
31394e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t2, t0, 32, 32);
31404e7abdb1SRichard Henderson 
31414e7abdb1SRichard Henderson     save_gpr(ctx, a->t, t0);
31424e7abdb1SRichard Henderson     return nullify_end(ctx);
31434e7abdb1SRichard Henderson }
31444e7abdb1SRichard Henderson 
31451cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
314696d6407fSRichard Henderson {
3147b5caa17cSRichard Henderson     if (ctx->is_pa20) {
3148b5caa17cSRichard Henderson        /*
3149b5caa17cSRichard Henderson         * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches.
3150b5caa17cSRichard Henderson         * Any base modification still occurs.
3151b5caa17cSRichard Henderson         */
3152b5caa17cSRichard Henderson         if (a->t == 0) {
3153b5caa17cSRichard Henderson             return trans_nop_addrx(ctx, a);
3154b5caa17cSRichard Henderson         }
3155b5caa17cSRichard Henderson     } else if (a->size > MO_32) {
31560786a3b6SHelge Deller         return gen_illegal(ctx);
3157c53e401eSRichard Henderson     }
31581cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
31591cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
316096d6407fSRichard Henderson }
316196d6407fSRichard Henderson 
31621cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
316396d6407fSRichard Henderson {
31641cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
3165c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
31660786a3b6SHelge Deller         return gen_illegal(ctx);
316796d6407fSRichard Henderson     }
3168c53e401eSRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
31690786a3b6SHelge Deller }
317096d6407fSRichard Henderson 
31711cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
317296d6407fSRichard Henderson {
3173b1af755cSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
3174a4db4a78SRichard Henderson     TCGv_i64 dest, ofs;
31756fd0c7bcSRichard Henderson     TCGv_i64 addr;
317696d6407fSRichard Henderson 
3177c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
317851416c4eSRichard Henderson         return gen_illegal(ctx);
317951416c4eSRichard Henderson     }
318051416c4eSRichard Henderson 
318196d6407fSRichard Henderson     nullify_over(ctx);
318296d6407fSRichard Henderson 
31831cd012a5SRichard Henderson     if (a->m) {
318486f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
318586f8d05fSRichard Henderson            we see the result of the load.  */
3186aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
318796d6407fSRichard Henderson     } else {
31881cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
318996d6407fSRichard Henderson     }
319096d6407fSRichard Henderson 
3191c3ea1996SSven Schnelle     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0,
319217fe594cSRichard Henderson              a->disp, a->sp, a->m, MMU_DISABLED(ctx));
3193b1af755cSRichard Henderson 
3194b1af755cSRichard Henderson     /*
3195b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
3196b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
3197b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
3198b1af755cSRichard Henderson      *
3199b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
3200b1af755cSRichard Henderson      * with the ,co completer.
3201b1af755cSRichard Henderson      */
3202b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
3203b1af755cSRichard Henderson 
3204a4db4a78SRichard Henderson     tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop);
3205b1af755cSRichard Henderson 
32061cd012a5SRichard Henderson     if (a->m) {
32071cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
320896d6407fSRichard Henderson     }
32091cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
321096d6407fSRichard Henderson 
321131234768SRichard Henderson     return nullify_end(ctx);
321296d6407fSRichard Henderson }
321396d6407fSRichard Henderson 
32141cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
321596d6407fSRichard Henderson {
32166fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
32176fd0c7bcSRichard Henderson     TCGv_i64 addr;
321896d6407fSRichard Henderson 
321996d6407fSRichard Henderson     nullify_over(ctx);
322096d6407fSRichard Henderson 
32211cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
322217fe594cSRichard Henderson              MMU_DISABLED(ctx));
32231cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
32241cd012a5SRichard Henderson     if (a->a) {
3225f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3226ad75a51eSRichard Henderson             gen_helper_stby_e_parallel(tcg_env, addr, val);
3227f9f46db4SEmilio G. Cota         } else {
3228ad75a51eSRichard Henderson             gen_helper_stby_e(tcg_env, addr, val);
3229f9f46db4SEmilio G. Cota         }
3230f9f46db4SEmilio G. Cota     } else {
3231f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3232ad75a51eSRichard Henderson             gen_helper_stby_b_parallel(tcg_env, addr, val);
323396d6407fSRichard Henderson         } else {
3234ad75a51eSRichard Henderson             gen_helper_stby_b(tcg_env, addr, val);
323596d6407fSRichard Henderson         }
3236f9f46db4SEmilio G. Cota     }
32371cd012a5SRichard Henderson     if (a->m) {
32386fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~3);
32391cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
324096d6407fSRichard Henderson     }
324196d6407fSRichard Henderson 
324231234768SRichard Henderson     return nullify_end(ctx);
324396d6407fSRichard Henderson }
324496d6407fSRichard Henderson 
324525460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a)
324625460fc5SRichard Henderson {
32476fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
32486fd0c7bcSRichard Henderson     TCGv_i64 addr;
324925460fc5SRichard Henderson 
325025460fc5SRichard Henderson     if (!ctx->is_pa20) {
325125460fc5SRichard Henderson         return false;
325225460fc5SRichard Henderson     }
325325460fc5SRichard Henderson     nullify_over(ctx);
325425460fc5SRichard Henderson 
325525460fc5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
325617fe594cSRichard Henderson              MMU_DISABLED(ctx));
325725460fc5SRichard Henderson     val = load_gpr(ctx, a->r);
325825460fc5SRichard Henderson     if (a->a) {
325925460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
326025460fc5SRichard Henderson             gen_helper_stdby_e_parallel(tcg_env, addr, val);
326125460fc5SRichard Henderson         } else {
326225460fc5SRichard Henderson             gen_helper_stdby_e(tcg_env, addr, val);
326325460fc5SRichard Henderson         }
326425460fc5SRichard Henderson     } else {
326525460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
326625460fc5SRichard Henderson             gen_helper_stdby_b_parallel(tcg_env, addr, val);
326725460fc5SRichard Henderson         } else {
326825460fc5SRichard Henderson             gen_helper_stdby_b(tcg_env, addr, val);
326925460fc5SRichard Henderson         }
327025460fc5SRichard Henderson     }
327125460fc5SRichard Henderson     if (a->m) {
32726fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~7);
327325460fc5SRichard Henderson         save_gpr(ctx, a->b, ofs);
327425460fc5SRichard Henderson     }
327525460fc5SRichard Henderson 
327625460fc5SRichard Henderson     return nullify_end(ctx);
327725460fc5SRichard Henderson }
327825460fc5SRichard Henderson 
32791cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
3280d0a851ccSRichard Henderson {
3281d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3282d0a851ccSRichard Henderson 
3283d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3284451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
32851cd012a5SRichard Henderson     trans_ld(ctx, a);
3286d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
328731234768SRichard Henderson     return true;
3288d0a851ccSRichard Henderson }
3289d0a851ccSRichard Henderson 
32901cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
3291d0a851ccSRichard Henderson {
3292d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3293d0a851ccSRichard Henderson 
3294d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3295451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
32961cd012a5SRichard Henderson     trans_st(ctx, a);
3297d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
329831234768SRichard Henderson     return true;
3299d0a851ccSRichard Henderson }
330095412a61SRichard Henderson 
33010588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
3302b2167459SRichard Henderson {
33036fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3304b2167459SRichard Henderson 
33056fd0c7bcSRichard Henderson     tcg_gen_movi_i64(tcg_rt, a->i);
33060588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3307b2167459SRichard Henderson     cond_free(&ctx->null_cond);
330831234768SRichard Henderson     return true;
3309b2167459SRichard Henderson }
3310b2167459SRichard Henderson 
33110588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
3312b2167459SRichard Henderson {
33136fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = load_gpr(ctx, a->r);
33146fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1 = dest_gpr(ctx, 1);
3315b2167459SRichard Henderson 
33166fd0c7bcSRichard Henderson     tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i);
3317b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3318b2167459SRichard Henderson     cond_free(&ctx->null_cond);
331931234768SRichard Henderson     return true;
3320b2167459SRichard Henderson }
3321b2167459SRichard Henderson 
33220588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
3323b2167459SRichard Henderson {
33246fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3325b2167459SRichard Henderson 
3326b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3327d265360fSRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_i64.  */
33280588e061SRichard Henderson     if (a->b == 0) {
33296fd0c7bcSRichard Henderson         tcg_gen_movi_i64(tcg_rt, a->i);
3330b2167459SRichard Henderson     } else {
33316fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i);
3332b2167459SRichard Henderson     }
33330588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3334b2167459SRichard Henderson     cond_free(&ctx->null_cond);
333531234768SRichard Henderson     return true;
3336b2167459SRichard Henderson }
3337b2167459SRichard Henderson 
33386fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
3339e9efd4bcSRichard Henderson                     unsigned c, unsigned f, bool d, unsigned n, int disp)
334098cd9ca7SRichard Henderson {
33416fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv;
334298cd9ca7SRichard Henderson     DisasCond cond;
334398cd9ca7SRichard Henderson 
334498cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3345aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
334698cd9ca7SRichard Henderson 
33476fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
334898cd9ca7SRichard Henderson 
3349f764718dSRichard Henderson     sv = NULL;
3350b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
335198cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
335298cd9ca7SRichard Henderson     }
335398cd9ca7SRichard Henderson 
33544fe9533aSRichard Henderson     cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv);
335501afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
335698cd9ca7SRichard Henderson }
335798cd9ca7SRichard Henderson 
335801afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
335998cd9ca7SRichard Henderson {
3360e9efd4bcSRichard Henderson     if (!ctx->is_pa20 && a->d) {
3361e9efd4bcSRichard Henderson         return false;
3362e9efd4bcSRichard Henderson     }
336301afb7beSRichard Henderson     nullify_over(ctx);
3364e9efd4bcSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1),
3365e9efd4bcSRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
336601afb7beSRichard Henderson }
336701afb7beSRichard Henderson 
336801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
336901afb7beSRichard Henderson {
3370c65c3ee1SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3371c65c3ee1SRichard Henderson         return false;
3372c65c3ee1SRichard Henderson     }
337301afb7beSRichard Henderson     nullify_over(ctx);
33746fd0c7bcSRichard Henderson     return do_cmpb(ctx, a->r, tcg_constant_i64(a->i),
3375c65c3ee1SRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
337601afb7beSRichard Henderson }
337701afb7beSRichard Henderson 
33786fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
337901afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
338001afb7beSRichard Henderson {
33816fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv, cb_cond;
338298cd9ca7SRichard Henderson     DisasCond cond;
3383bdcccc17SRichard Henderson     bool d = false;
338498cd9ca7SRichard Henderson 
3385f25d3160SRichard Henderson     /*
3386f25d3160SRichard Henderson      * For hppa64, the ADDB conditions change with PSW.W,
3387f25d3160SRichard Henderson      * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE.
3388f25d3160SRichard Henderson      */
3389f25d3160SRichard Henderson     if (ctx->tb_flags & PSW_W) {
3390f25d3160SRichard Henderson         d = c >= 5;
3391f25d3160SRichard Henderson         if (d) {
3392f25d3160SRichard Henderson             c &= 3;
3393f25d3160SRichard Henderson         }
3394f25d3160SRichard Henderson     }
3395f25d3160SRichard Henderson 
339698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3397aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
3398f764718dSRichard Henderson     sv = NULL;
3399bdcccc17SRichard Henderson     cb_cond = NULL;
340098cd9ca7SRichard Henderson 
3401b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
3402aac0f603SRichard Henderson         TCGv_i64 cb = tcg_temp_new_i64();
3403aac0f603SRichard Henderson         TCGv_i64 cb_msb = tcg_temp_new_i64();
3404bdcccc17SRichard Henderson 
34056fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cb_msb, 0);
34066fd0c7bcSRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb);
34076fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
34086fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
3409bdcccc17SRichard Henderson         cb_cond = get_carry(ctx, d, cb, cb_msb);
3410b47a4a02SSven Schnelle     } else {
34116fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
3412b47a4a02SSven Schnelle     }
3413b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
341498cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
341598cd9ca7SRichard Henderson     }
341698cd9ca7SRichard Henderson 
3417a751eb31SRichard Henderson     cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv);
341843675d20SSven Schnelle     save_gpr(ctx, r, dest);
341901afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
342098cd9ca7SRichard Henderson }
342198cd9ca7SRichard Henderson 
342201afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
342398cd9ca7SRichard Henderson {
342401afb7beSRichard Henderson     nullify_over(ctx);
342501afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
342601afb7beSRichard Henderson }
342701afb7beSRichard Henderson 
342801afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
342901afb7beSRichard Henderson {
343001afb7beSRichard Henderson     nullify_over(ctx);
34316fd0c7bcSRichard Henderson     return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp);
343201afb7beSRichard Henderson }
343301afb7beSRichard Henderson 
343401afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
343501afb7beSRichard Henderson {
34366fd0c7bcSRichard Henderson     TCGv_i64 tmp, tcg_r;
343798cd9ca7SRichard Henderson     DisasCond cond;
343898cd9ca7SRichard Henderson 
343998cd9ca7SRichard Henderson     nullify_over(ctx);
344098cd9ca7SRichard Henderson 
3441aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
344201afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
344384e224d4SRichard Henderson     if (cond_need_ext(ctx, a->d)) {
34441e9ab9fbSRichard Henderson         /* Force shift into [32,63] */
34456fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, cpu_sar, 32);
34466fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, tmp);
34471e9ab9fbSRichard Henderson     } else {
34486fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, cpu_sar);
34491e9ab9fbSRichard Henderson     }
345098cd9ca7SRichard Henderson 
34511e9ab9fbSRichard Henderson     cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
345201afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
345398cd9ca7SRichard Henderson }
345498cd9ca7SRichard Henderson 
345501afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
345698cd9ca7SRichard Henderson {
34576fd0c7bcSRichard Henderson     TCGv_i64 tmp, tcg_r;
345801afb7beSRichard Henderson     DisasCond cond;
34591e9ab9fbSRichard Henderson     int p;
346001afb7beSRichard Henderson 
346101afb7beSRichard Henderson     nullify_over(ctx);
346201afb7beSRichard Henderson 
3463aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
346401afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
346584e224d4SRichard Henderson     p = a->p | (cond_need_ext(ctx, a->d) ? 32 : 0);
34666fd0c7bcSRichard Henderson     tcg_gen_shli_i64(tmp, tcg_r, p);
346701afb7beSRichard Henderson 
346801afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
346901afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
347001afb7beSRichard Henderson }
347101afb7beSRichard Henderson 
347201afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
347301afb7beSRichard Henderson {
34746fd0c7bcSRichard Henderson     TCGv_i64 dest;
347598cd9ca7SRichard Henderson     DisasCond cond;
347698cd9ca7SRichard Henderson 
347798cd9ca7SRichard Henderson     nullify_over(ctx);
347898cd9ca7SRichard Henderson 
347901afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
348001afb7beSRichard Henderson     if (a->r1 == 0) {
34816fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, 0);
348298cd9ca7SRichard Henderson     } else {
34836fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, cpu_gr[a->r1]);
348498cd9ca7SRichard Henderson     }
348598cd9ca7SRichard Henderson 
34864fa52edfSRichard Henderson     /* All MOVB conditions are 32-bit. */
34874fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
348801afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
348901afb7beSRichard Henderson }
349001afb7beSRichard Henderson 
349101afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
349201afb7beSRichard Henderson {
34936fd0c7bcSRichard Henderson     TCGv_i64 dest;
349401afb7beSRichard Henderson     DisasCond cond;
349501afb7beSRichard Henderson 
349601afb7beSRichard Henderson     nullify_over(ctx);
349701afb7beSRichard Henderson 
349801afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
34996fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, a->i);
350001afb7beSRichard Henderson 
35014fa52edfSRichard Henderson     /* All MOVBI conditions are 32-bit. */
35024fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
350301afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
350498cd9ca7SRichard Henderson }
350598cd9ca7SRichard Henderson 
3506f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a)
35070b1347d2SRichard Henderson {
35086fd0c7bcSRichard Henderson     TCGv_i64 dest, src2;
35090b1347d2SRichard Henderson 
3510f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3511f7b775a9SRichard Henderson         return false;
3512f7b775a9SRichard Henderson     }
351330878590SRichard Henderson     if (a->c) {
35140b1347d2SRichard Henderson         nullify_over(ctx);
35150b1347d2SRichard Henderson     }
35160b1347d2SRichard Henderson 
351730878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3518f7b775a9SRichard Henderson     src2 = load_gpr(ctx, a->r2);
351930878590SRichard Henderson     if (a->r1 == 0) {
3520f7b775a9SRichard Henderson         if (a->d) {
35216fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, src2, cpu_sar);
3522f7b775a9SRichard Henderson         } else {
3523aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
3524f7b775a9SRichard Henderson 
35256fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src2);
35266fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
35276fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, dest, tmp);
3528f7b775a9SRichard Henderson         }
352930878590SRichard Henderson     } else if (a->r1 == a->r2) {
3530f7b775a9SRichard Henderson         if (a->d) {
35316fd0c7bcSRichard Henderson             tcg_gen_rotr_i64(dest, src2, cpu_sar);
3532f7b775a9SRichard Henderson         } else {
35330b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
3534e1d635e8SRichard Henderson             TCGv_i32 s32 = tcg_temp_new_i32();
3535e1d635e8SRichard Henderson 
35366fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, src2);
35376fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(s32, cpu_sar);
3538f7b775a9SRichard Henderson             tcg_gen_andi_i32(s32, s32, 31);
3539e1d635e8SRichard Henderson             tcg_gen_rotr_i32(t32, t32, s32);
35406fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
3541f7b775a9SRichard Henderson         }
3542f7b775a9SRichard Henderson     } else {
35436fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
3544f7b775a9SRichard Henderson 
3545f7b775a9SRichard Henderson         if (a->d) {
3546aac0f603SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
3547aac0f603SRichard Henderson             TCGv_i64 n = tcg_temp_new_i64();
3548f7b775a9SRichard Henderson 
35496fd0c7bcSRichard Henderson             tcg_gen_xori_i64(n, cpu_sar, 63);
3550a01491a2SHelge Deller             tcg_gen_shl_i64(t, src1, n);
35516fd0c7bcSRichard Henderson             tcg_gen_shli_i64(t, t, 1);
3552a01491a2SHelge Deller             tcg_gen_shr_i64(dest, src2, cpu_sar);
35536fd0c7bcSRichard Henderson             tcg_gen_or_i64(dest, dest, t);
35540b1347d2SRichard Henderson         } else {
35550b1347d2SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
35560b1347d2SRichard Henderson             TCGv_i64 s = tcg_temp_new_i64();
35570b1347d2SRichard Henderson 
35586fd0c7bcSRichard Henderson             tcg_gen_concat32_i64(t, src2, src1);
3559967662cdSRichard Henderson             tcg_gen_andi_i64(s, cpu_sar, 31);
3560967662cdSRichard Henderson             tcg_gen_shr_i64(dest, t, s);
35610b1347d2SRichard Henderson         }
3562f7b775a9SRichard Henderson     }
356330878590SRichard Henderson     save_gpr(ctx, a->t, dest);
35640b1347d2SRichard Henderson 
35650b1347d2SRichard Henderson     /* Install the new nullification.  */
35660b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
356730878590SRichard Henderson     if (a->c) {
3568d37fad0aSSven Schnelle         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
35690b1347d2SRichard Henderson     }
357031234768SRichard Henderson     return nullify_end(ctx);
35710b1347d2SRichard Henderson }
35720b1347d2SRichard Henderson 
3573f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a)
35740b1347d2SRichard Henderson {
3575f7b775a9SRichard Henderson     unsigned width, sa;
35766fd0c7bcSRichard Henderson     TCGv_i64 dest, t2;
35770b1347d2SRichard Henderson 
3578f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3579f7b775a9SRichard Henderson         return false;
3580f7b775a9SRichard Henderson     }
358130878590SRichard Henderson     if (a->c) {
35820b1347d2SRichard Henderson         nullify_over(ctx);
35830b1347d2SRichard Henderson     }
35840b1347d2SRichard Henderson 
3585f7b775a9SRichard Henderson     width = a->d ? 64 : 32;
3586f7b775a9SRichard Henderson     sa = width - 1 - a->cpos;
3587f7b775a9SRichard Henderson 
358830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
358930878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
359005bfd4dbSRichard Henderson     if (a->r1 == 0) {
35916fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, t2, sa, width - sa);
3592c53e401eSRichard Henderson     } else if (width == TARGET_LONG_BITS) {
35936fd0c7bcSRichard Henderson         tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa);
3594f7b775a9SRichard Henderson     } else {
3595f7b775a9SRichard Henderson         assert(!a->d);
3596f7b775a9SRichard Henderson         if (a->r1 == a->r2) {
35970b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
35986fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, t2);
35990b1347d2SRichard Henderson             tcg_gen_rotri_i32(t32, t32, sa);
36006fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
36010b1347d2SRichard Henderson         } else {
3602967662cdSRichard Henderson             tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]);
3603967662cdSRichard Henderson             tcg_gen_extract_i64(dest, dest, sa, 32);
36040b1347d2SRichard Henderson         }
3605f7b775a9SRichard Henderson     }
360630878590SRichard Henderson     save_gpr(ctx, a->t, dest);
36070b1347d2SRichard Henderson 
36080b1347d2SRichard Henderson     /* Install the new nullification.  */
36090b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
361030878590SRichard Henderson     if (a->c) {
3611d37fad0aSSven Schnelle         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
36120b1347d2SRichard Henderson     }
361331234768SRichard Henderson     return nullify_end(ctx);
36140b1347d2SRichard Henderson }
36150b1347d2SRichard Henderson 
3616bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a)
36170b1347d2SRichard Henderson {
3618bd792da3SRichard Henderson     unsigned widthm1 = a->d ? 63 : 31;
36196fd0c7bcSRichard Henderson     TCGv_i64 dest, src, tmp;
36200b1347d2SRichard Henderson 
3621bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3622bd792da3SRichard Henderson         return false;
3623bd792da3SRichard Henderson     }
362430878590SRichard Henderson     if (a->c) {
36250b1347d2SRichard Henderson         nullify_over(ctx);
36260b1347d2SRichard Henderson     }
36270b1347d2SRichard Henderson 
362830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
362930878590SRichard Henderson     src = load_gpr(ctx, a->r);
3630aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
36310b1347d2SRichard Henderson 
36320b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
36336fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, cpu_sar, widthm1);
36346fd0c7bcSRichard Henderson     tcg_gen_xori_i64(tmp, tmp, widthm1);
3635d781cb77SRichard Henderson 
363630878590SRichard Henderson     if (a->se) {
3637bd792da3SRichard Henderson         if (!a->d) {
36386fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(dest, src);
3639bd792da3SRichard Henderson             src = dest;
3640bd792da3SRichard Henderson         }
36416fd0c7bcSRichard Henderson         tcg_gen_sar_i64(dest, src, tmp);
36426fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, dest, 0, a->len);
36430b1347d2SRichard Henderson     } else {
3644bd792da3SRichard Henderson         if (!a->d) {
36456fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src);
3646bd792da3SRichard Henderson             src = dest;
3647bd792da3SRichard Henderson         }
36486fd0c7bcSRichard Henderson         tcg_gen_shr_i64(dest, src, tmp);
36496fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, dest, 0, a->len);
36500b1347d2SRichard Henderson     }
365130878590SRichard Henderson     save_gpr(ctx, a->t, dest);
36520b1347d2SRichard Henderson 
36530b1347d2SRichard Henderson     /* Install the new nullification.  */
36540b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
365530878590SRichard Henderson     if (a->c) {
3656bd792da3SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
36570b1347d2SRichard Henderson     }
365831234768SRichard Henderson     return nullify_end(ctx);
36590b1347d2SRichard Henderson }
36600b1347d2SRichard Henderson 
3661bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a)
36620b1347d2SRichard Henderson {
3663bd792da3SRichard Henderson     unsigned len, cpos, width;
36646fd0c7bcSRichard Henderson     TCGv_i64 dest, src;
36650b1347d2SRichard Henderson 
3666bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3667bd792da3SRichard Henderson         return false;
3668bd792da3SRichard Henderson     }
366930878590SRichard Henderson     if (a->c) {
36700b1347d2SRichard Henderson         nullify_over(ctx);
36710b1347d2SRichard Henderson     }
36720b1347d2SRichard Henderson 
3673bd792da3SRichard Henderson     len = a->len;
3674bd792da3SRichard Henderson     width = a->d ? 64 : 32;
3675bd792da3SRichard Henderson     cpos = width - 1 - a->pos;
3676bd792da3SRichard Henderson     if (cpos + len > width) {
3677bd792da3SRichard Henderson         len = width - cpos;
3678bd792da3SRichard Henderson     }
3679bd792da3SRichard Henderson 
368030878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
368130878590SRichard Henderson     src = load_gpr(ctx, a->r);
368230878590SRichard Henderson     if (a->se) {
36836fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, src, cpos, len);
36840b1347d2SRichard Henderson     } else {
36856fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, src, cpos, len);
36860b1347d2SRichard Henderson     }
368730878590SRichard Henderson     save_gpr(ctx, a->t, dest);
36880b1347d2SRichard Henderson 
36890b1347d2SRichard Henderson     /* Install the new nullification.  */
36900b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
369130878590SRichard Henderson     if (a->c) {
3692bd792da3SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
36930b1347d2SRichard Henderson     }
369431234768SRichard Henderson     return nullify_end(ctx);
36950b1347d2SRichard Henderson }
36960b1347d2SRichard Henderson 
369772ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a)
36980b1347d2SRichard Henderson {
369972ae4f2bSRichard Henderson     unsigned len, width;
3700c53e401eSRichard Henderson     uint64_t mask0, mask1;
37016fd0c7bcSRichard Henderson     TCGv_i64 dest;
37020b1347d2SRichard Henderson 
370372ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
370472ae4f2bSRichard Henderson         return false;
370572ae4f2bSRichard Henderson     }
370630878590SRichard Henderson     if (a->c) {
37070b1347d2SRichard Henderson         nullify_over(ctx);
37080b1347d2SRichard Henderson     }
370972ae4f2bSRichard Henderson 
371072ae4f2bSRichard Henderson     len = a->len;
371172ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
371272ae4f2bSRichard Henderson     if (a->cpos + len > width) {
371372ae4f2bSRichard Henderson         len = width - a->cpos;
37140b1347d2SRichard Henderson     }
37150b1347d2SRichard Henderson 
371630878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
371730878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
371830878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
37190b1347d2SRichard Henderson 
372030878590SRichard Henderson     if (a->nz) {
37216fd0c7bcSRichard Henderson         TCGv_i64 src = load_gpr(ctx, a->t);
37226fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, src, mask1);
37236fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, mask0);
37240b1347d2SRichard Henderson     } else {
37256fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, mask0);
37260b1347d2SRichard Henderson     }
372730878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37280b1347d2SRichard Henderson 
37290b1347d2SRichard Henderson     /* Install the new nullification.  */
37300b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
373130878590SRichard Henderson     if (a->c) {
373272ae4f2bSRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
37330b1347d2SRichard Henderson     }
373431234768SRichard Henderson     return nullify_end(ctx);
37350b1347d2SRichard Henderson }
37360b1347d2SRichard Henderson 
373772ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a)
37380b1347d2SRichard Henderson {
373930878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
374072ae4f2bSRichard Henderson     unsigned len, width;
37416fd0c7bcSRichard Henderson     TCGv_i64 dest, val;
37420b1347d2SRichard Henderson 
374372ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
374472ae4f2bSRichard Henderson         return false;
374572ae4f2bSRichard Henderson     }
374630878590SRichard Henderson     if (a->c) {
37470b1347d2SRichard Henderson         nullify_over(ctx);
37480b1347d2SRichard Henderson     }
374972ae4f2bSRichard Henderson 
375072ae4f2bSRichard Henderson     len = a->len;
375172ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
375272ae4f2bSRichard Henderson     if (a->cpos + len > width) {
375372ae4f2bSRichard Henderson         len = width - a->cpos;
37540b1347d2SRichard Henderson     }
37550b1347d2SRichard Henderson 
375630878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
375730878590SRichard Henderson     val = load_gpr(ctx, a->r);
37580b1347d2SRichard Henderson     if (rs == 0) {
37596fd0c7bcSRichard Henderson         tcg_gen_deposit_z_i64(dest, val, a->cpos, len);
37600b1347d2SRichard Henderson     } else {
37616fd0c7bcSRichard Henderson         tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len);
37620b1347d2SRichard Henderson     }
376330878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37640b1347d2SRichard Henderson 
37650b1347d2SRichard Henderson     /* Install the new nullification.  */
37660b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
376730878590SRichard Henderson     if (a->c) {
376872ae4f2bSRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
37690b1347d2SRichard Henderson     }
377031234768SRichard Henderson     return nullify_end(ctx);
37710b1347d2SRichard Henderson }
37720b1347d2SRichard Henderson 
377372ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c,
37746fd0c7bcSRichard Henderson                        bool d, bool nz, unsigned len, TCGv_i64 val)
37750b1347d2SRichard Henderson {
37760b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
377772ae4f2bSRichard Henderson     unsigned widthm1 = d ? 63 : 31;
37786fd0c7bcSRichard Henderson     TCGv_i64 mask, tmp, shift, dest;
3779c53e401eSRichard Henderson     uint64_t msb = 1ULL << (len - 1);
37800b1347d2SRichard Henderson 
37810b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
3782aac0f603SRichard Henderson     shift = tcg_temp_new_i64();
3783aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
37840b1347d2SRichard Henderson 
37850b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
37866fd0c7bcSRichard Henderson     tcg_gen_andi_i64(shift, cpu_sar, widthm1);
37876fd0c7bcSRichard Henderson     tcg_gen_xori_i64(shift, shift, widthm1);
37880b1347d2SRichard Henderson 
3789aac0f603SRichard Henderson     mask = tcg_temp_new_i64();
37906fd0c7bcSRichard Henderson     tcg_gen_movi_i64(mask, msb + (msb - 1));
37916fd0c7bcSRichard Henderson     tcg_gen_and_i64(tmp, val, mask);
37920b1347d2SRichard Henderson     if (rs) {
37936fd0c7bcSRichard Henderson         tcg_gen_shl_i64(mask, mask, shift);
37946fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tmp, shift);
37956fd0c7bcSRichard Henderson         tcg_gen_andc_i64(dest, cpu_gr[rs], mask);
37966fd0c7bcSRichard Henderson         tcg_gen_or_i64(dest, dest, tmp);
37970b1347d2SRichard Henderson     } else {
37986fd0c7bcSRichard Henderson         tcg_gen_shl_i64(dest, tmp, shift);
37990b1347d2SRichard Henderson     }
38000b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
38010b1347d2SRichard Henderson 
38020b1347d2SRichard Henderson     /* Install the new nullification.  */
38030b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
38040b1347d2SRichard Henderson     if (c) {
380572ae4f2bSRichard Henderson         ctx->null_cond = do_sed_cond(ctx, c, d, dest);
38060b1347d2SRichard Henderson     }
380731234768SRichard Henderson     return nullify_end(ctx);
38080b1347d2SRichard Henderson }
38090b1347d2SRichard Henderson 
381072ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a)
381130878590SRichard Henderson {
381272ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
381372ae4f2bSRichard Henderson         return false;
381472ae4f2bSRichard Henderson     }
3815a6deecceSSven Schnelle     if (a->c) {
3816a6deecceSSven Schnelle         nullify_over(ctx);
3817a6deecceSSven Schnelle     }
381872ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
381972ae4f2bSRichard Henderson                       load_gpr(ctx, a->r));
382030878590SRichard Henderson }
382130878590SRichard Henderson 
382272ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a)
382330878590SRichard Henderson {
382472ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
382572ae4f2bSRichard Henderson         return false;
382672ae4f2bSRichard Henderson     }
3827a6deecceSSven Schnelle     if (a->c) {
3828a6deecceSSven Schnelle         nullify_over(ctx);
3829a6deecceSSven Schnelle     }
383072ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
38316fd0c7bcSRichard Henderson                       tcg_constant_i64(a->i));
383230878590SRichard Henderson }
38330b1347d2SRichard Henderson 
38348340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
383598cd9ca7SRichard Henderson {
38366fd0c7bcSRichard Henderson     TCGv_i64 tmp;
383798cd9ca7SRichard Henderson 
3838c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
383998cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
384098cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
384198cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
384298cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
384398cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
384498cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
384598cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
384698cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
38478340f534SRichard Henderson     if (a->b == 0) {
38488340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
384998cd9ca7SRichard Henderson     }
3850c301f34eSRichard Henderson #else
3851c301f34eSRichard Henderson     nullify_over(ctx);
3852660eefe1SRichard Henderson #endif
3853660eefe1SRichard Henderson 
3854aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
38556fd0c7bcSRichard Henderson     tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp);
3856660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3857c301f34eSRichard Henderson 
3858c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
38598340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3860c301f34eSRichard Henderson #else
3861c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3862c301f34eSRichard Henderson 
38638340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
38648340f534SRichard Henderson     if (a->l) {
3865741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
38667fb7c9daSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b);
3867c301f34eSRichard Henderson     }
38688340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3869a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp);
38706fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tmp, tmp, 4);
3871a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
3872c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3873c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3874c301f34eSRichard Henderson     } else {
3875741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3876c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3877c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3878c301f34eSRichard Henderson         }
3879a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
3880c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
38818340f534SRichard Henderson         nullify_set(ctx, a->n);
3882c301f34eSRichard Henderson     }
3883c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
388431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
388531234768SRichard Henderson     return nullify_end(ctx);
3886c301f34eSRichard Henderson #endif
388798cd9ca7SRichard Henderson }
388898cd9ca7SRichard Henderson 
38898340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
389098cd9ca7SRichard Henderson {
38918340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
389298cd9ca7SRichard Henderson }
389398cd9ca7SRichard Henderson 
38948340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
389543e05652SRichard Henderson {
3896c53e401eSRichard Henderson     uint64_t dest = iaoq_dest(ctx, a->disp);
389743e05652SRichard Henderson 
38986e5f5300SSven Schnelle     nullify_over(ctx);
38996e5f5300SSven Schnelle 
390043e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
390143e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
390243e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
390343e05652SRichard Henderson      *    b  gateway
390443e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
390543e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
390643e05652SRichard Henderson      * diagnose the security hole
390743e05652SRichard Henderson      *    b  gateway
390843e05652SRichard Henderson      *    b  evil
390943e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
391043e05652SRichard Henderson      */
391143e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
391243e05652SRichard Henderson         return gen_illegal(ctx);
391343e05652SRichard Henderson     }
391443e05652SRichard Henderson 
391543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
391643e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
391794956d7bSPhilippe Mathieu-Daudé         int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next);
391843e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
391943e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
392043e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
392143e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
392243e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
392343e05652SRichard Henderson         if (type < 0) {
392431234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
392531234768SRichard Henderson             return true;
392643e05652SRichard Henderson         }
392743e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
392843e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
39292f48ba7bSRichard Henderson             dest = deposit64(dest, 0, 2, type - 4);
393043e05652SRichard Henderson         }
393143e05652SRichard Henderson     } else {
393243e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
393343e05652SRichard Henderson     }
393443e05652SRichard Henderson #endif
393543e05652SRichard Henderson 
39366e5f5300SSven Schnelle     if (a->l) {
39376fd0c7bcSRichard Henderson         TCGv_i64 tmp = dest_gpr(ctx, a->l);
39386e5f5300SSven Schnelle         if (ctx->privilege < 3) {
39396fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, tmp, -4);
39406e5f5300SSven Schnelle         }
39416fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, tmp, ctx->privilege);
39426e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
39436e5f5300SSven Schnelle     }
39446e5f5300SSven Schnelle 
39456e5f5300SSven Schnelle     return do_dbranch(ctx, dest, 0, a->n);
394643e05652SRichard Henderson }
394743e05652SRichard Henderson 
39488340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
394998cd9ca7SRichard Henderson {
3950b35aec85SRichard Henderson     if (a->x) {
3951aac0f603SRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
39526fd0c7bcSRichard Henderson         tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3);
39536fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8);
3954660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
39558340f534SRichard Henderson         return do_ibranch(ctx, tmp, a->l, a->n);
3956b35aec85SRichard Henderson     } else {
3957b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
3958b35aec85SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n);
3959b35aec85SRichard Henderson     }
396098cd9ca7SRichard Henderson }
396198cd9ca7SRichard Henderson 
39628340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
396398cd9ca7SRichard Henderson {
39646fd0c7bcSRichard Henderson     TCGv_i64 dest;
396598cd9ca7SRichard Henderson 
39668340f534SRichard Henderson     if (a->x == 0) {
39678340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
396898cd9ca7SRichard Henderson     } else {
3969aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
39706fd0c7bcSRichard Henderson         tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3);
39716fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b));
397298cd9ca7SRichard Henderson     }
3973660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
39748340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
397598cd9ca7SRichard Henderson }
397698cd9ca7SRichard Henderson 
39778340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
397898cd9ca7SRichard Henderson {
39796fd0c7bcSRichard Henderson     TCGv_i64 dest;
398098cd9ca7SRichard Henderson 
3981c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
39828340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
39838340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3984c301f34eSRichard Henderson #else
3985c301f34eSRichard Henderson     nullify_over(ctx);
39868340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3987c301f34eSRichard Henderson 
3988741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3989c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3990c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3991c301f34eSRichard Henderson     }
3992741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest);
3993c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
39948340f534SRichard Henderson     if (a->l) {
3995741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3996c301f34eSRichard Henderson     }
39978340f534SRichard Henderson     nullify_set(ctx, a->n);
3998c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
399931234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
400031234768SRichard Henderson     return nullify_end(ctx);
4001c301f34eSRichard Henderson #endif
400298cd9ca7SRichard Henderson }
400398cd9ca7SRichard Henderson 
4004a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a)
4005a8966ba7SRichard Henderson {
4006a8966ba7SRichard Henderson     /* All branch target stack instructions implement as nop. */
4007a8966ba7SRichard Henderson     return ctx->is_pa20;
4008a8966ba7SRichard Henderson }
4009a8966ba7SRichard Henderson 
40101ca74648SRichard Henderson /*
40111ca74648SRichard Henderson  * Float class 0
40121ca74648SRichard Henderson  */
4013ebe9383cSRichard Henderson 
40141ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4015ebe9383cSRichard Henderson {
4016ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
4017ebe9383cSRichard Henderson }
4018ebe9383cSRichard Henderson 
401959f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
402059f8c04bSHelge Deller {
4021a300dad3SRichard Henderson     uint64_t ret;
4022a300dad3SRichard Henderson 
4023c53e401eSRichard Henderson     if (ctx->is_pa20) {
4024a300dad3SRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
4025a300dad3SRichard Henderson     } else {
4026a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
4027a300dad3SRichard Henderson     }
4028a300dad3SRichard Henderson 
402959f8c04bSHelge Deller     nullify_over(ctx);
4030a300dad3SRichard Henderson     save_frd(0, tcg_constant_i64(ret));
403159f8c04bSHelge Deller     return nullify_end(ctx);
403259f8c04bSHelge Deller }
403359f8c04bSHelge Deller 
40341ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
40351ca74648SRichard Henderson {
40361ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
40371ca74648SRichard Henderson }
40381ca74648SRichard Henderson 
4039ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4040ebe9383cSRichard Henderson {
4041ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4042ebe9383cSRichard Henderson }
4043ebe9383cSRichard Henderson 
40441ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
40451ca74648SRichard Henderson {
40461ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
40471ca74648SRichard Henderson }
40481ca74648SRichard Henderson 
40491ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4050ebe9383cSRichard Henderson {
4051ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4052ebe9383cSRichard Henderson }
4053ebe9383cSRichard Henderson 
40541ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
40551ca74648SRichard Henderson {
40561ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
40571ca74648SRichard Henderson }
40581ca74648SRichard Henderson 
4059ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4060ebe9383cSRichard Henderson {
4061ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4062ebe9383cSRichard Henderson }
4063ebe9383cSRichard Henderson 
40641ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
40651ca74648SRichard Henderson {
40661ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
40671ca74648SRichard Henderson }
40681ca74648SRichard Henderson 
40691ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
40701ca74648SRichard Henderson {
40711ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
40721ca74648SRichard Henderson }
40731ca74648SRichard Henderson 
40741ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
40751ca74648SRichard Henderson {
40761ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
40771ca74648SRichard Henderson }
40781ca74648SRichard Henderson 
40791ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
40801ca74648SRichard Henderson {
40811ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
40821ca74648SRichard Henderson }
40831ca74648SRichard Henderson 
40841ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
40851ca74648SRichard Henderson {
40861ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
40871ca74648SRichard Henderson }
40881ca74648SRichard Henderson 
40891ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4090ebe9383cSRichard Henderson {
4091ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4092ebe9383cSRichard Henderson }
4093ebe9383cSRichard Henderson 
40941ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
40951ca74648SRichard Henderson {
40961ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
40971ca74648SRichard Henderson }
40981ca74648SRichard Henderson 
4099ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4100ebe9383cSRichard Henderson {
4101ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4102ebe9383cSRichard Henderson }
4103ebe9383cSRichard Henderson 
41041ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
41051ca74648SRichard Henderson {
41061ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
41071ca74648SRichard Henderson }
41081ca74648SRichard Henderson 
41091ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4110ebe9383cSRichard Henderson {
4111ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4112ebe9383cSRichard Henderson }
4113ebe9383cSRichard Henderson 
41141ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
41151ca74648SRichard Henderson {
41161ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
41171ca74648SRichard Henderson }
41181ca74648SRichard Henderson 
4119ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4120ebe9383cSRichard Henderson {
4121ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4122ebe9383cSRichard Henderson }
4123ebe9383cSRichard Henderson 
41241ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
41251ca74648SRichard Henderson {
41261ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
41271ca74648SRichard Henderson }
41281ca74648SRichard Henderson 
41291ca74648SRichard Henderson /*
41301ca74648SRichard Henderson  * Float class 1
41311ca74648SRichard Henderson  */
41321ca74648SRichard Henderson 
41331ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
41341ca74648SRichard Henderson {
41351ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
41361ca74648SRichard Henderson }
41371ca74648SRichard Henderson 
41381ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
41391ca74648SRichard Henderson {
41401ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
41411ca74648SRichard Henderson }
41421ca74648SRichard Henderson 
41431ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
41441ca74648SRichard Henderson {
41451ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
41461ca74648SRichard Henderson }
41471ca74648SRichard Henderson 
41481ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
41491ca74648SRichard Henderson {
41501ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
41511ca74648SRichard Henderson }
41521ca74648SRichard Henderson 
41531ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
41541ca74648SRichard Henderson {
41551ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
41561ca74648SRichard Henderson }
41571ca74648SRichard Henderson 
41581ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
41591ca74648SRichard Henderson {
41601ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
41611ca74648SRichard Henderson }
41621ca74648SRichard Henderson 
41631ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
41641ca74648SRichard Henderson {
41651ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
41661ca74648SRichard Henderson }
41671ca74648SRichard Henderson 
41681ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
41691ca74648SRichard Henderson {
41701ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
41711ca74648SRichard Henderson }
41721ca74648SRichard Henderson 
41731ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
41741ca74648SRichard Henderson {
41751ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
41761ca74648SRichard Henderson }
41771ca74648SRichard Henderson 
41781ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
41791ca74648SRichard Henderson {
41801ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
41811ca74648SRichard Henderson }
41821ca74648SRichard Henderson 
41831ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
41841ca74648SRichard Henderson {
41851ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
41861ca74648SRichard Henderson }
41871ca74648SRichard Henderson 
41881ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
41891ca74648SRichard Henderson {
41901ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
41911ca74648SRichard Henderson }
41921ca74648SRichard Henderson 
41931ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
41941ca74648SRichard Henderson {
41951ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
41961ca74648SRichard Henderson }
41971ca74648SRichard Henderson 
41981ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
41991ca74648SRichard Henderson {
42001ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
42011ca74648SRichard Henderson }
42021ca74648SRichard Henderson 
42031ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
42041ca74648SRichard Henderson {
42051ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
42061ca74648SRichard Henderson }
42071ca74648SRichard Henderson 
42081ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
42091ca74648SRichard Henderson {
42101ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
42111ca74648SRichard Henderson }
42121ca74648SRichard Henderson 
42131ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
42141ca74648SRichard Henderson {
42151ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
42161ca74648SRichard Henderson }
42171ca74648SRichard Henderson 
42181ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
42191ca74648SRichard Henderson {
42201ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
42211ca74648SRichard Henderson }
42221ca74648SRichard Henderson 
42231ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
42241ca74648SRichard Henderson {
42251ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
42261ca74648SRichard Henderson }
42271ca74648SRichard Henderson 
42281ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
42291ca74648SRichard Henderson {
42301ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
42311ca74648SRichard Henderson }
42321ca74648SRichard Henderson 
42331ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
42341ca74648SRichard Henderson {
42351ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
42361ca74648SRichard Henderson }
42371ca74648SRichard Henderson 
42381ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
42391ca74648SRichard Henderson {
42401ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
42411ca74648SRichard Henderson }
42421ca74648SRichard Henderson 
42431ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
42441ca74648SRichard Henderson {
42451ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
42461ca74648SRichard Henderson }
42471ca74648SRichard Henderson 
42481ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
42491ca74648SRichard Henderson {
42501ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
42511ca74648SRichard Henderson }
42521ca74648SRichard Henderson 
42531ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
42541ca74648SRichard Henderson {
42551ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
42561ca74648SRichard Henderson }
42571ca74648SRichard Henderson 
42581ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
42591ca74648SRichard Henderson {
42601ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
42611ca74648SRichard Henderson }
42621ca74648SRichard Henderson 
42631ca74648SRichard Henderson /*
42641ca74648SRichard Henderson  * Float class 2
42651ca74648SRichard Henderson  */
42661ca74648SRichard Henderson 
42671ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
4268ebe9383cSRichard Henderson {
4269ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4270ebe9383cSRichard Henderson 
4271ebe9383cSRichard Henderson     nullify_over(ctx);
4272ebe9383cSRichard Henderson 
42731ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
42741ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
427529dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
427629dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4277ebe9383cSRichard Henderson 
4278ad75a51eSRichard Henderson     gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc);
4279ebe9383cSRichard Henderson 
42801ca74648SRichard Henderson     return nullify_end(ctx);
4281ebe9383cSRichard Henderson }
4282ebe9383cSRichard Henderson 
42831ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
4284ebe9383cSRichard Henderson {
4285ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4286ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4287ebe9383cSRichard Henderson 
4288ebe9383cSRichard Henderson     nullify_over(ctx);
4289ebe9383cSRichard Henderson 
42901ca74648SRichard Henderson     ta = load_frd0(a->r1);
42911ca74648SRichard Henderson     tb = load_frd0(a->r2);
429229dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
429329dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4294ebe9383cSRichard Henderson 
4295ad75a51eSRichard Henderson     gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc);
4296ebe9383cSRichard Henderson 
429731234768SRichard Henderson     return nullify_end(ctx);
4298ebe9383cSRichard Henderson }
4299ebe9383cSRichard Henderson 
43001ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
4301ebe9383cSRichard Henderson {
43026fd0c7bcSRichard Henderson     TCGv_i64 t;
4303ebe9383cSRichard Henderson 
4304ebe9383cSRichard Henderson     nullify_over(ctx);
4305ebe9383cSRichard Henderson 
4306aac0f603SRichard Henderson     t = tcg_temp_new_i64();
43076fd0c7bcSRichard Henderson     tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow));
4308ebe9383cSRichard Henderson 
43091ca74648SRichard Henderson     if (a->y == 1) {
4310ebe9383cSRichard Henderson         int mask;
4311ebe9383cSRichard Henderson         bool inv = false;
4312ebe9383cSRichard Henderson 
43131ca74648SRichard Henderson         switch (a->c) {
4314ebe9383cSRichard Henderson         case 0: /* simple */
43156fd0c7bcSRichard Henderson             tcg_gen_andi_i64(t, t, 0x4000000);
4316ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4317ebe9383cSRichard Henderson             goto done;
4318ebe9383cSRichard Henderson         case 2: /* rej */
4319ebe9383cSRichard Henderson             inv = true;
4320ebe9383cSRichard Henderson             /* fallthru */
4321ebe9383cSRichard Henderson         case 1: /* acc */
4322ebe9383cSRichard Henderson             mask = 0x43ff800;
4323ebe9383cSRichard Henderson             break;
4324ebe9383cSRichard Henderson         case 6: /* rej8 */
4325ebe9383cSRichard Henderson             inv = true;
4326ebe9383cSRichard Henderson             /* fallthru */
4327ebe9383cSRichard Henderson         case 5: /* acc8 */
4328ebe9383cSRichard Henderson             mask = 0x43f8000;
4329ebe9383cSRichard Henderson             break;
4330ebe9383cSRichard Henderson         case 9: /* acc6 */
4331ebe9383cSRichard Henderson             mask = 0x43e0000;
4332ebe9383cSRichard Henderson             break;
4333ebe9383cSRichard Henderson         case 13: /* acc4 */
4334ebe9383cSRichard Henderson             mask = 0x4380000;
4335ebe9383cSRichard Henderson             break;
4336ebe9383cSRichard Henderson         case 17: /* acc2 */
4337ebe9383cSRichard Henderson             mask = 0x4200000;
4338ebe9383cSRichard Henderson             break;
4339ebe9383cSRichard Henderson         default:
43401ca74648SRichard Henderson             gen_illegal(ctx);
43411ca74648SRichard Henderson             return true;
4342ebe9383cSRichard Henderson         }
4343ebe9383cSRichard Henderson         if (inv) {
43446fd0c7bcSRichard Henderson             TCGv_i64 c = tcg_constant_i64(mask);
43456fd0c7bcSRichard Henderson             tcg_gen_or_i64(t, t, c);
4346ebe9383cSRichard Henderson             ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
4347ebe9383cSRichard Henderson         } else {
43486fd0c7bcSRichard Henderson             tcg_gen_andi_i64(t, t, mask);
4349ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
4350ebe9383cSRichard Henderson         }
43511ca74648SRichard Henderson     } else {
43521ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
43531ca74648SRichard Henderson 
43546fd0c7bcSRichard Henderson         tcg_gen_extract_i64(t, t, 21 - cbit, 1);
43551ca74648SRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
43561ca74648SRichard Henderson     }
43571ca74648SRichard Henderson 
4358ebe9383cSRichard Henderson  done:
435931234768SRichard Henderson     return nullify_end(ctx);
4360ebe9383cSRichard Henderson }
4361ebe9383cSRichard Henderson 
43621ca74648SRichard Henderson /*
43631ca74648SRichard Henderson  * Float class 2
43641ca74648SRichard Henderson  */
43651ca74648SRichard Henderson 
43661ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
4367ebe9383cSRichard Henderson {
43681ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
43691ca74648SRichard Henderson }
43701ca74648SRichard Henderson 
43711ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
43721ca74648SRichard Henderson {
43731ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
43741ca74648SRichard Henderson }
43751ca74648SRichard Henderson 
43761ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
43771ca74648SRichard Henderson {
43781ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
43791ca74648SRichard Henderson }
43801ca74648SRichard Henderson 
43811ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
43821ca74648SRichard Henderson {
43831ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
43841ca74648SRichard Henderson }
43851ca74648SRichard Henderson 
43861ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
43871ca74648SRichard Henderson {
43881ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
43891ca74648SRichard Henderson }
43901ca74648SRichard Henderson 
43911ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
43921ca74648SRichard Henderson {
43931ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
43941ca74648SRichard Henderson }
43951ca74648SRichard Henderson 
43961ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
43971ca74648SRichard Henderson {
43981ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
43991ca74648SRichard Henderson }
44001ca74648SRichard Henderson 
44011ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
44021ca74648SRichard Henderson {
44031ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
44041ca74648SRichard Henderson }
44051ca74648SRichard Henderson 
44061ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
44071ca74648SRichard Henderson {
44081ca74648SRichard Henderson     TCGv_i64 x, y;
4409ebe9383cSRichard Henderson 
4410ebe9383cSRichard Henderson     nullify_over(ctx);
4411ebe9383cSRichard Henderson 
44121ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
44131ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
44141ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
44151ca74648SRichard Henderson     save_frd(a->t, x);
4416ebe9383cSRichard Henderson 
441731234768SRichard Henderson     return nullify_end(ctx);
4418ebe9383cSRichard Henderson }
4419ebe9383cSRichard Henderson 
4420ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4421ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4422ebe9383cSRichard Henderson {
4423ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4424ebe9383cSRichard Henderson }
4425ebe9383cSRichard Henderson 
4426b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4427ebe9383cSRichard Henderson {
4428b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4429b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4430b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4431b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4432b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4433ebe9383cSRichard Henderson 
4434ebe9383cSRichard Henderson     nullify_over(ctx);
4435ebe9383cSRichard Henderson 
4436ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4437ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4438ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4439ebe9383cSRichard Henderson 
444031234768SRichard Henderson     return nullify_end(ctx);
4441ebe9383cSRichard Henderson }
4442ebe9383cSRichard Henderson 
4443b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4444b1e2af57SRichard Henderson {
4445b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4446b1e2af57SRichard Henderson }
4447b1e2af57SRichard Henderson 
4448b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4449b1e2af57SRichard Henderson {
4450b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4451b1e2af57SRichard Henderson }
4452b1e2af57SRichard Henderson 
4453b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4454b1e2af57SRichard Henderson {
4455b1e2af57SRichard Henderson     nullify_over(ctx);
4456b1e2af57SRichard Henderson 
4457b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4458b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4459b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4460b1e2af57SRichard Henderson 
4461b1e2af57SRichard Henderson     return nullify_end(ctx);
4462b1e2af57SRichard Henderson }
4463b1e2af57SRichard Henderson 
4464b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4465b1e2af57SRichard Henderson {
4466b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4467b1e2af57SRichard Henderson }
4468b1e2af57SRichard Henderson 
4469b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4470b1e2af57SRichard Henderson {
4471b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4472b1e2af57SRichard Henderson }
4473b1e2af57SRichard Henderson 
4474c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4475ebe9383cSRichard Henderson {
4476c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4477ebe9383cSRichard Henderson 
4478ebe9383cSRichard Henderson     nullify_over(ctx);
4479c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4480c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4481c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4482ebe9383cSRichard Henderson 
4483c3bad4f8SRichard Henderson     if (a->neg) {
4484ad75a51eSRichard Henderson         gen_helper_fmpynfadd_s(x, tcg_env, x, y, z);
4485ebe9383cSRichard Henderson     } else {
4486ad75a51eSRichard Henderson         gen_helper_fmpyfadd_s(x, tcg_env, x, y, z);
4487ebe9383cSRichard Henderson     }
4488ebe9383cSRichard Henderson 
4489c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
449031234768SRichard Henderson     return nullify_end(ctx);
4491ebe9383cSRichard Henderson }
4492ebe9383cSRichard Henderson 
4493c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4494ebe9383cSRichard Henderson {
4495c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4496ebe9383cSRichard Henderson 
4497ebe9383cSRichard Henderson     nullify_over(ctx);
4498c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4499c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4500c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4501ebe9383cSRichard Henderson 
4502c3bad4f8SRichard Henderson     if (a->neg) {
4503ad75a51eSRichard Henderson         gen_helper_fmpynfadd_d(x, tcg_env, x, y, z);
4504ebe9383cSRichard Henderson     } else {
4505ad75a51eSRichard Henderson         gen_helper_fmpyfadd_d(x, tcg_env, x, y, z);
4506ebe9383cSRichard Henderson     }
4507ebe9383cSRichard Henderson 
4508c3bad4f8SRichard Henderson     save_frd(a->t, x);
450931234768SRichard Henderson     return nullify_end(ctx);
4510ebe9383cSRichard Henderson }
4511ebe9383cSRichard Henderson 
451215da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a)
451315da177bSSven Schnelle {
4514cf6b28d4SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4515cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4516cf6b28d4SHelge Deller     if (a->i == 0x100) {
4517cf6b28d4SHelge Deller         /* emulate PDC BTLB, called by SeaBIOS-hppa */
4518ad75a51eSRichard Henderson         nullify_over(ctx);
4519ad75a51eSRichard Henderson         gen_helper_diag_btlb(tcg_env);
4520cf6b28d4SHelge Deller         return nullify_end(ctx);
452115da177bSSven Schnelle     }
4522dbca0835SHelge Deller     if (a->i == 0x101) {
4523dbca0835SHelge Deller         /* print char in %r26 to first serial console, used by SeaBIOS-hppa */
4524dbca0835SHelge Deller         nullify_over(ctx);
4525dbca0835SHelge Deller         gen_helper_diag_console_output(tcg_env);
4526dbca0835SHelge Deller         return nullify_end(ctx);
4527dbca0835SHelge Deller     }
4528ad75a51eSRichard Henderson #endif
4529ad75a51eSRichard Henderson     qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4530ad75a51eSRichard Henderson     return true;
4531ad75a51eSRichard Henderson }
453215da177bSSven Schnelle 
4533b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
453461766fe9SRichard Henderson {
453551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4536f764718dSRichard Henderson     int bound;
453761766fe9SRichard Henderson 
453851b061fbSRichard Henderson     ctx->cs = cs;
4539494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
4540bd6243a3SRichard Henderson     ctx->is_pa20 = hppa_is_pa20(cpu_env(cs));
45413d68ee7bSRichard Henderson 
45423d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
4543c01e5dfbSHelge Deller     ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX);
45443d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4545c01e5dfbSHelge Deller     ctx->iaoq_f = ctx->base.pc_first | ctx->privilege;
4546c01e5dfbSHelge Deller     ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege;
4547217d1a5eSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4548c301f34eSRichard Henderson #else
4549494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4550bb67ec32SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D
4551bb67ec32SRichard Henderson                     ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P)
4552451d993dSRichard Henderson                     : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX);
45533d68ee7bSRichard Henderson 
4554c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4555c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4556c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4557c301f34eSRichard Henderson     int32_t diff = cs_base;
4558c301f34eSRichard Henderson 
4559c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4560c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4561c301f34eSRichard Henderson #endif
456251b061fbSRichard Henderson     ctx->iaoq_n = -1;
4563f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
456461766fe9SRichard Henderson 
4565a4db4a78SRichard Henderson     ctx->zero = tcg_constant_i64(0);
4566a4db4a78SRichard Henderson 
45673d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
45683d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4569b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
457061766fe9SRichard Henderson }
457161766fe9SRichard Henderson 
457251b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
457351b061fbSRichard Henderson {
457451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
457561766fe9SRichard Henderson 
45763d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
457751b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
457851b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4579494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
458051b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
458151b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4582129e9cc3SRichard Henderson     }
458351b061fbSRichard Henderson     ctx->null_lab = NULL;
458461766fe9SRichard Henderson }
458561766fe9SRichard Henderson 
458651b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
458751b061fbSRichard Henderson {
458851b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
458951b061fbSRichard Henderson 
4590f5b5c857SRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0);
4591f5b5c857SRichard Henderson     ctx->insn_start = tcg_last_op();
459251b061fbSRichard Henderson }
459351b061fbSRichard Henderson 
459451b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
459551b061fbSRichard Henderson {
459651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4597b77af26eSRichard Henderson     CPUHPPAState *env = cpu_env(cs);
459851b061fbSRichard Henderson     DisasJumpType ret;
459951b061fbSRichard Henderson 
460051b061fbSRichard Henderson     /* Execute one insn.  */
4601ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4602c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
460331234768SRichard Henderson         do_page_zero(ctx);
460431234768SRichard Henderson         ret = ctx->base.is_jmp;
4605869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4606ba1d0b44SRichard Henderson     } else
4607ba1d0b44SRichard Henderson #endif
4608ba1d0b44SRichard Henderson     {
460961766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
461061766fe9SRichard Henderson            the page permissions for execute.  */
46114e116893SIlya Leoshkevich         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
461261766fe9SRichard Henderson 
461361766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
461461766fe9SRichard Henderson            This will be overwritten by a branch.  */
461551b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
461651b061fbSRichard Henderson             ctx->iaoq_n = -1;
4617aac0f603SRichard Henderson             ctx->iaoq_n_var = tcg_temp_new_i64();
46186fd0c7bcSRichard Henderson             tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4);
461961766fe9SRichard Henderson         } else {
462051b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4621f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
462261766fe9SRichard Henderson         }
462361766fe9SRichard Henderson 
462451b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
462551b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4626869051eaSRichard Henderson             ret = DISAS_NEXT;
4627129e9cc3SRichard Henderson         } else {
46281a19da0dSRichard Henderson             ctx->insn = insn;
462931274b46SRichard Henderson             if (!decode(ctx, insn)) {
463031274b46SRichard Henderson                 gen_illegal(ctx);
463131274b46SRichard Henderson             }
463231234768SRichard Henderson             ret = ctx->base.is_jmp;
463351b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4634129e9cc3SRichard Henderson         }
463561766fe9SRichard Henderson     }
463661766fe9SRichard Henderson 
46373d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
46383d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
463951b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4640c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4641c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4642c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4643c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
464451b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
464551b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
464631234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4647129e9cc3SRichard Henderson         } else {
464831234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
464961766fe9SRichard Henderson         }
4650129e9cc3SRichard Henderson     }
465151b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
465251b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4653c301f34eSRichard Henderson     ctx->base.pc_next += 4;
465461766fe9SRichard Henderson 
4655c5d0aec2SRichard Henderson     switch (ret) {
4656c5d0aec2SRichard Henderson     case DISAS_NORETURN:
4657c5d0aec2SRichard Henderson     case DISAS_IAQ_N_UPDATED:
4658c5d0aec2SRichard Henderson         break;
4659c5d0aec2SRichard Henderson 
4660c5d0aec2SRichard Henderson     case DISAS_NEXT:
4661c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE:
4662c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
466351b061fbSRichard Henderson         if (ctx->iaoq_f == -1) {
4664a0180973SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b);
4665741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4666c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4667c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4668c301f34eSRichard Henderson #endif
466951b061fbSRichard Henderson             nullify_save(ctx);
4670c5d0aec2SRichard Henderson             ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT
4671c5d0aec2SRichard Henderson                                 ? DISAS_EXIT
4672c5d0aec2SRichard Henderson                                 : DISAS_IAQ_N_UPDATED);
467351b061fbSRichard Henderson         } else if (ctx->iaoq_b == -1) {
4674a0180973SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var);
467561766fe9SRichard Henderson         }
4676c5d0aec2SRichard Henderson         break;
4677c5d0aec2SRichard Henderson 
4678c5d0aec2SRichard Henderson     default:
4679c5d0aec2SRichard Henderson         g_assert_not_reached();
4680c5d0aec2SRichard Henderson     }
468161766fe9SRichard Henderson }
468261766fe9SRichard Henderson 
468351b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
468451b061fbSRichard Henderson {
468551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4686e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
468751b061fbSRichard Henderson 
4688e1b5a5edSRichard Henderson     switch (is_jmp) {
4689869051eaSRichard Henderson     case DISAS_NORETURN:
469061766fe9SRichard Henderson         break;
469151b061fbSRichard Henderson     case DISAS_TOO_MANY:
4692869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4693e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
4694741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
4695741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
469651b061fbSRichard Henderson         nullify_save(ctx);
469761766fe9SRichard Henderson         /* FALLTHRU */
4698869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
46998532a14eSRichard Henderson         if (is_jmp != DISAS_IAQ_N_STALE_EXIT) {
47007f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
47018532a14eSRichard Henderson             break;
470261766fe9SRichard Henderson         }
4703c5d0aec2SRichard Henderson         /* FALLTHRU */
4704c5d0aec2SRichard Henderson     case DISAS_EXIT:
4705c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
470661766fe9SRichard Henderson         break;
470761766fe9SRichard Henderson     default:
470851b061fbSRichard Henderson         g_assert_not_reached();
470961766fe9SRichard Henderson     }
471051b061fbSRichard Henderson }
471161766fe9SRichard Henderson 
47128eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase,
47138eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
471451b061fbSRichard Henderson {
4715c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
471661766fe9SRichard Henderson 
4717ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4718ba1d0b44SRichard Henderson     switch (pc) {
47197ad439dfSRichard Henderson     case 0x00:
47208eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
4721ba1d0b44SRichard Henderson         return;
47227ad439dfSRichard Henderson     case 0xb0:
47238eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
4724ba1d0b44SRichard Henderson         return;
47257ad439dfSRichard Henderson     case 0xe0:
47268eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4727ba1d0b44SRichard Henderson         return;
47287ad439dfSRichard Henderson     case 0x100:
47298eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
4730ba1d0b44SRichard Henderson         return;
47317ad439dfSRichard Henderson     }
4732ba1d0b44SRichard Henderson #endif
4733ba1d0b44SRichard Henderson 
47348eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(pc));
47358eb806a7SRichard Henderson     target_disas(logfile, cs, pc, dcbase->tb->size);
473661766fe9SRichard Henderson }
473751b061fbSRichard Henderson 
473851b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
473951b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
474051b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
474151b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
474251b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
474351b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
474451b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
474551b061fbSRichard Henderson };
474651b061fbSRichard Henderson 
4747597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
474832f0c394SAnton Johansson                            vaddr pc, void *host_pc)
474951b061fbSRichard Henderson {
475051b061fbSRichard Henderson     DisasContext ctx;
4751306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
475261766fe9SRichard Henderson }
4753