xref: /openbmc/qemu/target/hppa/translate.c (revision a751eb31b669d4daa27cd31996f3cd26a47b26eb)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
2661766fe9SRichard Henderson #include "exec/helper-proto.h"
2761766fe9SRichard Henderson #include "exec/helper-gen.h"
28869051eaSRichard Henderson #include "exec/translator.h"
2961766fe9SRichard Henderson #include "exec/log.h"
3061766fe9SRichard Henderson 
31d53106c9SRichard Henderson #define HELPER_H "helper.h"
32d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
33d53106c9SRichard Henderson #undef  HELPER_H
34d53106c9SRichard Henderson 
35d53106c9SRichard Henderson 
36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
37eaa3783bSRichard Henderson    we need to redefine all of these.  */
38eaa3783bSRichard Henderson 
39eaa3783bSRichard Henderson #undef TCGv
40eaa3783bSRichard Henderson #undef tcg_temp_new
41eaa3783bSRichard Henderson #undef tcg_global_mem_new
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
48eaa3783bSRichard Henderson #else
49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
50eaa3783bSRichard Henderson #endif
51eaa3783bSRichard Henderson #else
52eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
53eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
55eaa3783bSRichard Henderson #endif
56eaa3783bSRichard Henderson 
57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
58eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
59eaa3783bSRichard Henderson 
60eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
61eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
62eaa3783bSRichard Henderson 
63eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
64eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
72eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
73eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
74eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
75eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
76eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
77eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
78eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
79eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
81eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
82eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
83eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
84eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
85eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
86eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
87eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
88eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
89eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
90eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
91eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
92eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
93eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
94eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
99eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
100eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
101eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
102eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
103eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
104eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
105eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
122eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
124eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
125eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
126eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
127eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
139eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64
14229dd6f64SRichard Henderson #define tcg_constant_reg     tcg_constant_i64
143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
144eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
150eaa3783bSRichard Henderson #else
151eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
152eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
153eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
154eaa3783bSRichard Henderson 
155eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
156eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
163eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
164eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
165eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
166eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
167eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
168eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
169eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
170eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
171eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
173eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
174eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
175eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
176eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
177eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
178eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
179eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
180eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
181eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
182eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
183eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
184eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
185eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
186eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
191eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
192eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
193eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
194eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
195eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
196eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
197eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
213eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
215eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
216eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
217eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
218eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
230eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32
23329dd6f64SRichard Henderson #define tcg_constant_reg     tcg_constant_i32
234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
235eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
242eaa3783bSRichard Henderson 
24361766fe9SRichard Henderson typedef struct DisasCond {
24461766fe9SRichard Henderson     TCGCond c;
245eaa3783bSRichard Henderson     TCGv_reg a0, a1;
24661766fe9SRichard Henderson } DisasCond;
24761766fe9SRichard Henderson 
24861766fe9SRichard Henderson typedef struct DisasContext {
249d01a3625SRichard Henderson     DisasContextBase base;
25061766fe9SRichard Henderson     CPUState *cs;
25161766fe9SRichard Henderson 
252eaa3783bSRichard Henderson     target_ureg iaoq_f;
253eaa3783bSRichard Henderson     target_ureg iaoq_b;
254eaa3783bSRichard Henderson     target_ureg iaoq_n;
255eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
25661766fe9SRichard Henderson 
25761766fe9SRichard Henderson     DisasCond null_cond;
25861766fe9SRichard Henderson     TCGLabel *null_lab;
25961766fe9SRichard Henderson 
2601a19da0dSRichard Henderson     uint32_t insn;
261494737b7SRichard Henderson     uint32_t tb_flags;
2623d68ee7bSRichard Henderson     int mmu_idx;
2633d68ee7bSRichard Henderson     int privilege;
26461766fe9SRichard Henderson     bool psw_n_nonzero;
265bd6243a3SRichard Henderson     bool is_pa20;
266217d1a5eSRichard Henderson 
267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
268217d1a5eSRichard Henderson     MemOp unalign;
269217d1a5eSRichard Henderson #endif
27061766fe9SRichard Henderson } DisasContext;
27161766fe9SRichard Henderson 
272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
273217d1a5eSRichard Henderson #define UNALIGN(C)  (C)->unalign
274217d1a5eSRichard Henderson #else
2752d4afb03SRichard Henderson #define UNALIGN(C)  MO_ALIGN
276217d1a5eSRichard Henderson #endif
277217d1a5eSRichard Henderson 
278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
280e36f27efSRichard Henderson {
281e36f27efSRichard Henderson     if (val & PSW_SM_E) {
282e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
283e36f27efSRichard Henderson     }
284e36f27efSRichard Henderson     if (val & PSW_SM_W) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     return val;
288e36f27efSRichard Henderson }
289e36f27efSRichard Henderson 
290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
292deee69a1SRichard Henderson {
293deee69a1SRichard Henderson     return ~val;
294deee69a1SRichard Henderson }
295deee69a1SRichard Henderson 
2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
2971cd012a5SRichard Henderson    we use for the final M.  */
298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
2991cd012a5SRichard Henderson {
3001cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
3011cd012a5SRichard Henderson }
3021cd012a5SRichard Henderson 
303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
305740038d7SRichard Henderson {
306740038d7SRichard Henderson     return val ? 1 : -1;
307740038d7SRichard Henderson }
308740038d7SRichard Henderson 
309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
310740038d7SRichard Henderson {
311740038d7SRichard Henderson     return val ? -1 : 1;
312740038d7SRichard Henderson }
313740038d7SRichard Henderson 
314740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
31601afb7beSRichard Henderson {
31701afb7beSRichard Henderson     return val << 2;
31801afb7beSRichard Henderson }
31901afb7beSRichard Henderson 
320740038d7SRichard Henderson /* Used for fp memory ops.  */
321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val)
322740038d7SRichard Henderson {
323740038d7SRichard Henderson     return val << 3;
324740038d7SRichard Henderson }
325740038d7SRichard Henderson 
3260588e061SRichard Henderson /* Used for assemble_21.  */
327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
3280588e061SRichard Henderson {
3290588e061SRichard Henderson     return val << 11;
3300588e061SRichard Henderson }
3310588e061SRichard Henderson 
33201afb7beSRichard Henderson 
33340f9f908SRichard Henderson /* Include the auto-generated decoder.  */
334abff1abfSPaolo Bonzini #include "decode-insns.c.inc"
33540f9f908SRichard Henderson 
33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
33761766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
33961766fe9SRichard Henderson 
34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
34161766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
34361766fe9SRichard Henderson 
344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
345e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
347c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
348e1b5a5edSRichard Henderson 
34961766fe9SRichard Henderson /* global register indexes */
350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
35133423472SRichard Henderson static TCGv_i64 cpu_sr[4];
352494737b7SRichard Henderson static TCGv_i64 cpu_srH;
353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
357eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
36261766fe9SRichard Henderson 
36361766fe9SRichard Henderson void hppa_translate_init(void)
36461766fe9SRichard Henderson {
36561766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
36661766fe9SRichard Henderson 
367eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
36861766fe9SRichard Henderson     static const GlobalVar vars[] = {
36935136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
37061766fe9SRichard Henderson         DEF_VAR(psw_n),
37161766fe9SRichard Henderson         DEF_VAR(psw_v),
37261766fe9SRichard Henderson         DEF_VAR(psw_cb),
37361766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
37461766fe9SRichard Henderson         DEF_VAR(iaoq_f),
37561766fe9SRichard Henderson         DEF_VAR(iaoq_b),
37661766fe9SRichard Henderson     };
37761766fe9SRichard Henderson 
37861766fe9SRichard Henderson #undef DEF_VAR
37961766fe9SRichard Henderson 
38061766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
38161766fe9SRichard Henderson     static const char gr_names[32][4] = {
38261766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
38361766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
38461766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
38561766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
38661766fe9SRichard Henderson     };
38733423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
388494737b7SRichard Henderson     static const char sr_names[5][4] = {
389494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
39033423472SRichard Henderson     };
39161766fe9SRichard Henderson 
39261766fe9SRichard Henderson     int i;
39361766fe9SRichard Henderson 
394f764718dSRichard Henderson     cpu_gr[0] = NULL;
39561766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
396ad75a51eSRichard Henderson         cpu_gr[i] = tcg_global_mem_new(tcg_env,
39761766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
39861766fe9SRichard Henderson                                        gr_names[i]);
39961766fe9SRichard Henderson     }
40033423472SRichard Henderson     for (i = 0; i < 4; i++) {
401ad75a51eSRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(tcg_env,
40233423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
40333423472SRichard Henderson                                            sr_names[i]);
40433423472SRichard Henderson     }
405ad75a51eSRichard Henderson     cpu_srH = tcg_global_mem_new_i64(tcg_env,
406494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
407494737b7SRichard Henderson                                      sr_names[4]);
40861766fe9SRichard Henderson 
40961766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
41061766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
411ad75a51eSRichard Henderson         *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name);
41261766fe9SRichard Henderson     }
413c301f34eSRichard Henderson 
414ad75a51eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(tcg_env,
415c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
416c301f34eSRichard Henderson                                         "iasq_f");
417ad75a51eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(tcg_env,
418c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
419c301f34eSRichard Henderson                                         "iasq_b");
42061766fe9SRichard Henderson }
42161766fe9SRichard Henderson 
422129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
423129e9cc3SRichard Henderson {
424f764718dSRichard Henderson     return (DisasCond){
425f764718dSRichard Henderson         .c = TCG_COND_NEVER,
426f764718dSRichard Henderson         .a0 = NULL,
427f764718dSRichard Henderson         .a1 = NULL,
428f764718dSRichard Henderson     };
429129e9cc3SRichard Henderson }
430129e9cc3SRichard Henderson 
431df0232feSRichard Henderson static DisasCond cond_make_t(void)
432df0232feSRichard Henderson {
433df0232feSRichard Henderson     return (DisasCond){
434df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
435df0232feSRichard Henderson         .a0 = NULL,
436df0232feSRichard Henderson         .a1 = NULL,
437df0232feSRichard Henderson     };
438df0232feSRichard Henderson }
439df0232feSRichard Henderson 
440129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
441129e9cc3SRichard Henderson {
442f764718dSRichard Henderson     return (DisasCond){
443f764718dSRichard Henderson         .c = TCG_COND_NE,
444f764718dSRichard Henderson         .a0 = cpu_psw_n,
4456e94937aSRichard Henderson         .a1 = tcg_constant_reg(0)
446f764718dSRichard Henderson     };
447129e9cc3SRichard Henderson }
448129e9cc3SRichard Henderson 
449b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0)
450b47a4a02SSven Schnelle {
451b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
452b47a4a02SSven Schnelle     return (DisasCond){
4536e94937aSRichard Henderson         .c = c, .a0 = a0, .a1 = tcg_constant_reg(0)
454b47a4a02SSven Schnelle     };
455b47a4a02SSven Schnelle }
456b47a4a02SSven Schnelle 
457eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
458129e9cc3SRichard Henderson {
459b47a4a02SSven Schnelle     TCGv_reg tmp = tcg_temp_new();
460b47a4a02SSven Schnelle     tcg_gen_mov_reg(tmp, a0);
461b47a4a02SSven Schnelle     return cond_make_0_tmp(c, tmp);
462129e9cc3SRichard Henderson }
463129e9cc3SRichard Henderson 
464eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
465129e9cc3SRichard Henderson {
466129e9cc3SRichard Henderson     DisasCond r = { .c = c };
467129e9cc3SRichard Henderson 
468129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
469129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
470eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
471129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
472eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
473129e9cc3SRichard Henderson 
474129e9cc3SRichard Henderson     return r;
475129e9cc3SRichard Henderson }
476129e9cc3SRichard Henderson 
477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
478129e9cc3SRichard Henderson {
479129e9cc3SRichard Henderson     switch (cond->c) {
480129e9cc3SRichard Henderson     default:
481f764718dSRichard Henderson         cond->a0 = NULL;
482f764718dSRichard Henderson         cond->a1 = NULL;
483129e9cc3SRichard Henderson         /* fallthru */
484129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
485129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
486129e9cc3SRichard Henderson         break;
487129e9cc3SRichard Henderson     case TCG_COND_NEVER:
488129e9cc3SRichard Henderson         break;
489129e9cc3SRichard Henderson     }
490129e9cc3SRichard Henderson }
491129e9cc3SRichard Henderson 
492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
49361766fe9SRichard Henderson {
49461766fe9SRichard Henderson     if (reg == 0) {
495e12c6309SRichard Henderson         TCGv_reg t = tcg_temp_new();
496eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
49761766fe9SRichard Henderson         return t;
49861766fe9SRichard Henderson     } else {
49961766fe9SRichard Henderson         return cpu_gr[reg];
50061766fe9SRichard Henderson     }
50161766fe9SRichard Henderson }
50261766fe9SRichard Henderson 
503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
50461766fe9SRichard Henderson {
505129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
506e12c6309SRichard Henderson         return tcg_temp_new();
50761766fe9SRichard Henderson     } else {
50861766fe9SRichard Henderson         return cpu_gr[reg];
50961766fe9SRichard Henderson     }
51061766fe9SRichard Henderson }
51161766fe9SRichard Henderson 
512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
513129e9cc3SRichard Henderson {
514129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
515eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
516129e9cc3SRichard Henderson                             ctx->null_cond.a1, dest, t);
517129e9cc3SRichard Henderson     } else {
518eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
519129e9cc3SRichard Henderson     }
520129e9cc3SRichard Henderson }
521129e9cc3SRichard Henderson 
522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
523129e9cc3SRichard Henderson {
524129e9cc3SRichard Henderson     if (reg != 0) {
525129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
526129e9cc3SRichard Henderson     }
527129e9cc3SRichard Henderson }
528129e9cc3SRichard Henderson 
529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
53096d6407fSRichard Henderson # define HI_OFS  0
53196d6407fSRichard Henderson # define LO_OFS  4
53296d6407fSRichard Henderson #else
53396d6407fSRichard Henderson # define HI_OFS  4
53496d6407fSRichard Henderson # define LO_OFS  0
53596d6407fSRichard Henderson #endif
53696d6407fSRichard Henderson 
53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
53896d6407fSRichard Henderson {
53996d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
540ad75a51eSRichard Henderson     tcg_gen_ld_i32(ret, tcg_env,
54196d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
54296d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
54396d6407fSRichard Henderson     return ret;
54496d6407fSRichard Henderson }
54596d6407fSRichard Henderson 
546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
547ebe9383cSRichard Henderson {
548ebe9383cSRichard Henderson     if (rt == 0) {
5490992a930SRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
5500992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
5510992a930SRichard Henderson         return ret;
552ebe9383cSRichard Henderson     } else {
553ebe9383cSRichard Henderson         return load_frw_i32(rt);
554ebe9383cSRichard Henderson     }
555ebe9383cSRichard Henderson }
556ebe9383cSRichard Henderson 
557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
558ebe9383cSRichard Henderson {
559ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
5600992a930SRichard Henderson     if (rt == 0) {
5610992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
5620992a930SRichard Henderson     } else {
563ad75a51eSRichard Henderson         tcg_gen_ld32u_i64(ret, tcg_env,
564ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
565ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
566ebe9383cSRichard Henderson     }
5670992a930SRichard Henderson     return ret;
568ebe9383cSRichard Henderson }
569ebe9383cSRichard Henderson 
57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
57196d6407fSRichard Henderson {
572ad75a51eSRichard Henderson     tcg_gen_st_i32(val, tcg_env,
57396d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
57496d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
57596d6407fSRichard Henderson }
57696d6407fSRichard Henderson 
57796d6407fSRichard Henderson #undef HI_OFS
57896d6407fSRichard Henderson #undef LO_OFS
57996d6407fSRichard Henderson 
58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
58196d6407fSRichard Henderson {
58296d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
583ad75a51eSRichard Henderson     tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt]));
58496d6407fSRichard Henderson     return ret;
58596d6407fSRichard Henderson }
58696d6407fSRichard Henderson 
587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
588ebe9383cSRichard Henderson {
589ebe9383cSRichard Henderson     if (rt == 0) {
5900992a930SRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
5910992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
5920992a930SRichard Henderson         return ret;
593ebe9383cSRichard Henderson     } else {
594ebe9383cSRichard Henderson         return load_frd(rt);
595ebe9383cSRichard Henderson     }
596ebe9383cSRichard Henderson }
597ebe9383cSRichard Henderson 
59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
59996d6407fSRichard Henderson {
600ad75a51eSRichard Henderson     tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt]));
60196d6407fSRichard Henderson }
60296d6407fSRichard Henderson 
60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
60433423472SRichard Henderson {
60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY
60633423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
60733423472SRichard Henderson #else
60833423472SRichard Henderson     if (reg < 4) {
60933423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
610494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
611494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
61233423472SRichard Henderson     } else {
613ad75a51eSRichard Henderson         tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg]));
61433423472SRichard Henderson     }
61533423472SRichard Henderson #endif
61633423472SRichard Henderson }
61733423472SRichard Henderson 
618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
619129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
621129e9cc3SRichard Henderson {
622129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
623129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
624129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
625129e9cc3SRichard Henderson 
626129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
627129e9cc3SRichard Henderson 
628129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
6296e94937aSRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
630129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
631eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
632129e9cc3SRichard Henderson         }
633129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
634129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
635129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
636129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
637129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
638eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
639129e9cc3SRichard Henderson         }
640129e9cc3SRichard Henderson 
641eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
642129e9cc3SRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
643129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
644129e9cc3SRichard Henderson     }
645129e9cc3SRichard Henderson }
646129e9cc3SRichard Henderson 
647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
649129e9cc3SRichard Henderson {
650129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
651129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
652eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
653129e9cc3SRichard Henderson         }
654129e9cc3SRichard Henderson         return;
655129e9cc3SRichard Henderson     }
6566e94937aSRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
657eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
658129e9cc3SRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
659129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
660129e9cc3SRichard Henderson     }
661129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
662129e9cc3SRichard Henderson }
663129e9cc3SRichard Henderson 
664129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
665129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
666129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
668129e9cc3SRichard Henderson {
669129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
670eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
671129e9cc3SRichard Henderson     }
672129e9cc3SRichard Henderson }
673129e9cc3SRichard Henderson 
674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
67540f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
67640f9f908SRichard Henderson    it may be tail-called from a translate function.  */
67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
678129e9cc3SRichard Henderson {
679129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
68031234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
681129e9cc3SRichard Henderson 
682f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
683f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
684f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
685f49b3537SRichard Henderson 
686129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
687129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
688129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
689129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
69031234768SRichard Henderson         return true;
691129e9cc3SRichard Henderson     }
692129e9cc3SRichard Henderson     ctx->null_lab = NULL;
693129e9cc3SRichard Henderson 
694129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
695129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
696129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
697129e9cc3SRichard Henderson         gen_set_label(null_lab);
698129e9cc3SRichard Henderson     } else {
699129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
700129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
701129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
702129e9cc3SRichard Henderson            label we have the proper value in place.  */
703129e9cc3SRichard Henderson         nullify_save(ctx);
704129e9cc3SRichard Henderson         gen_set_label(null_lab);
705129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
706129e9cc3SRichard Henderson     }
707869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
70831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
709129e9cc3SRichard Henderson     }
71031234768SRichard Henderson     return true;
711129e9cc3SRichard Henderson }
712129e9cc3SRichard Henderson 
713698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx)
714698240d1SRichard Henderson {
715698240d1SRichard Henderson     return (ctx->tb_flags & PSW_W
716698240d1SRichard Henderson             ? MAKE_64BIT_MASK(0, 62)
717698240d1SRichard Henderson             : MAKE_64BIT_MASK(0, 32));
718698240d1SRichard Henderson }
719698240d1SRichard Henderson 
720741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest,
721741322f4SRichard Henderson                             target_ureg ival, TCGv_reg vval)
72261766fe9SRichard Henderson {
723f13bf343SRichard Henderson     target_ureg mask = gva_offset_mask(ctx);
724f13bf343SRichard Henderson 
725f13bf343SRichard Henderson     if (ival != -1) {
726f13bf343SRichard Henderson         tcg_gen_movi_reg(dest, ival & mask);
727f13bf343SRichard Henderson         return;
728f13bf343SRichard Henderson     }
729f13bf343SRichard Henderson     tcg_debug_assert(vval != NULL);
730f13bf343SRichard Henderson 
731f13bf343SRichard Henderson     /*
732f13bf343SRichard Henderson      * We know that the IAOQ is already properly masked.
733f13bf343SRichard Henderson      * This optimization is primarily for "iaoq_f = iaoq_b".
734f13bf343SRichard Henderson      */
735f13bf343SRichard Henderson     if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) {
736eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
73761766fe9SRichard Henderson     } else {
738f13bf343SRichard Henderson         tcg_gen_andi_reg(dest, vval, mask);
73961766fe9SRichard Henderson     }
74061766fe9SRichard Henderson }
74161766fe9SRichard Henderson 
742eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
74361766fe9SRichard Henderson {
74461766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
74561766fe9SRichard Henderson }
74661766fe9SRichard Henderson 
74761766fe9SRichard Henderson static void gen_excp_1(int exception)
74861766fe9SRichard Henderson {
749ad75a51eSRichard Henderson     gen_helper_excp(tcg_env, tcg_constant_i32(exception));
75061766fe9SRichard Henderson }
75161766fe9SRichard Henderson 
75231234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
75361766fe9SRichard Henderson {
754741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
755741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
756129e9cc3SRichard Henderson     nullify_save(ctx);
75761766fe9SRichard Henderson     gen_excp_1(exception);
75831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
75961766fe9SRichard Henderson }
76061766fe9SRichard Henderson 
76131234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7621a19da0dSRichard Henderson {
76331234768SRichard Henderson     nullify_over(ctx);
76429dd6f64SRichard Henderson     tcg_gen_st_reg(tcg_constant_reg(ctx->insn),
765ad75a51eSRichard Henderson                    tcg_env, offsetof(CPUHPPAState, cr[CR_IIR]));
76631234768SRichard Henderson     gen_excp(ctx, exc);
76731234768SRichard Henderson     return nullify_end(ctx);
7681a19da0dSRichard Henderson }
7691a19da0dSRichard Henderson 
77031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
77161766fe9SRichard Henderson {
77231234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
77361766fe9SRichard Henderson }
77461766fe9SRichard Henderson 
77540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
77640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
77740f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
77840f9f908SRichard Henderson #else
779e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
780e1b5a5edSRichard Henderson     do {                                     \
781e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
78231234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
783e1b5a5edSRichard Henderson         }                                    \
784e1b5a5edSRichard Henderson     } while (0)
78540f9f908SRichard Henderson #endif
786e1b5a5edSRichard Henderson 
787eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
78861766fe9SRichard Henderson {
78957f91498SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
79061766fe9SRichard Henderson }
79161766fe9SRichard Henderson 
792129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
793129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
794129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
795129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
796129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
797129e9cc3SRichard Henderson {
798129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
799129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
800129e9cc3SRichard Henderson }
801129e9cc3SRichard Henderson 
80261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
803eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
80461766fe9SRichard Henderson {
80561766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
80661766fe9SRichard Henderson         tcg_gen_goto_tb(which);
807a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL);
808a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL);
80907ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
81061766fe9SRichard Henderson     } else {
811741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b);
812741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var);
8137f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
81461766fe9SRichard Henderson     }
81561766fe9SRichard Henderson }
81661766fe9SRichard Henderson 
817b47a4a02SSven Schnelle static bool cond_need_sv(int c)
818b47a4a02SSven Schnelle {
819b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
820b47a4a02SSven Schnelle }
821b47a4a02SSven Schnelle 
822b47a4a02SSven Schnelle static bool cond_need_cb(int c)
823b47a4a02SSven Schnelle {
824b47a4a02SSven Schnelle     return c == 4 || c == 5;
825b47a4a02SSven Schnelle }
826b47a4a02SSven Schnelle 
82772ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */
82872ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d)
82972ca8753SRichard Henderson {
830*a751eb31SRichard Henderson     return TARGET_REGISTER_BITS == 64 && !(ctx->is_pa20 && d);
83172ca8753SRichard Henderson }
83272ca8753SRichard Henderson 
833b47a4a02SSven Schnelle /*
834b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
835b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
836b47a4a02SSven Schnelle  */
837b2167459SRichard Henderson 
838*a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d,
839*a751eb31SRichard Henderson                          TCGv_reg res, TCGv_reg cb_msb, TCGv_reg sv)
840b2167459SRichard Henderson {
841b2167459SRichard Henderson     DisasCond cond;
842eaa3783bSRichard Henderson     TCGv_reg tmp;
843b2167459SRichard Henderson 
844b2167459SRichard Henderson     switch (cf >> 1) {
845b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
846b2167459SRichard Henderson         cond = cond_make_f();
847b2167459SRichard Henderson         break;
848b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
849*a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
850*a751eb31SRichard Henderson             tmp = tcg_temp_new();
851*a751eb31SRichard Henderson             tcg_gen_ext32u_reg(tmp, res);
852*a751eb31SRichard Henderson             res = tmp;
853*a751eb31SRichard Henderson         }
854b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
855b2167459SRichard Henderson         break;
856b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
857b47a4a02SSven Schnelle         tmp = tcg_temp_new();
858b47a4a02SSven Schnelle         tcg_gen_xor_reg(tmp, res, sv);
859*a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
860*a751eb31SRichard Henderson             tcg_gen_ext32s_reg(tmp, tmp);
861*a751eb31SRichard Henderson         }
862b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_LT, tmp);
863b2167459SRichard Henderson         break;
864b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
865b47a4a02SSven Schnelle         /*
866b47a4a02SSven Schnelle          * Simplify:
867b47a4a02SSven Schnelle          *   (N ^ V) | Z
868b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
869b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
870b47a4a02SSven Schnelle          *   (~(res ^ sv) >= 0) | !res
871b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31) | !res
872b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31 & res)
873b47a4a02SSven Schnelle          */
874b47a4a02SSven Schnelle         tmp = tcg_temp_new();
875b47a4a02SSven Schnelle         tcg_gen_eqv_reg(tmp, res, sv);
876*a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
877*a751eb31SRichard Henderson             tcg_gen_sextract_reg(tmp, tmp, 31, 1);
878*a751eb31SRichard Henderson             tcg_gen_and_reg(tmp, tmp, res);
879*a751eb31SRichard Henderson             tcg_gen_ext32u_reg(tmp, tmp);
880*a751eb31SRichard Henderson         } else {
881b47a4a02SSven Schnelle             tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
882b47a4a02SSven Schnelle             tcg_gen_and_reg(tmp, tmp, res);
883*a751eb31SRichard Henderson         }
884b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
885b2167459SRichard Henderson         break;
886b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
887*a751eb31SRichard Henderson         /* Only bit 0 of cb_msb is ever set. */
888b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
889b2167459SRichard Henderson         break;
890b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
891b2167459SRichard Henderson         tmp = tcg_temp_new();
892eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
893eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
894*a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
895*a751eb31SRichard Henderson             tcg_gen_ext32u_reg(tmp, tmp);
896*a751eb31SRichard Henderson         }
897b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
898b2167459SRichard Henderson         break;
899b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
900*a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
901*a751eb31SRichard Henderson             tmp = tcg_temp_new();
902*a751eb31SRichard Henderson             tcg_gen_ext32s_reg(tmp, sv);
903*a751eb31SRichard Henderson             sv = tmp;
904*a751eb31SRichard Henderson         }
905b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
906b2167459SRichard Henderson         break;
907b2167459SRichard Henderson     case 7: /* OD / EV */
908b2167459SRichard Henderson         tmp = tcg_temp_new();
909eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
910b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_NE, tmp);
911b2167459SRichard Henderson         break;
912b2167459SRichard Henderson     default:
913b2167459SRichard Henderson         g_assert_not_reached();
914b2167459SRichard Henderson     }
915b2167459SRichard Henderson     if (cf & 1) {
916b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
917b2167459SRichard Henderson     }
918b2167459SRichard Henderson 
919b2167459SRichard Henderson     return cond;
920b2167459SRichard Henderson }
921b2167459SRichard Henderson 
922b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
923b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
924b2167459SRichard Henderson    deleted as unused.  */
925b2167459SRichard Henderson 
926*a751eb31SRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, TCGv_reg res,
927eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
928b2167459SRichard Henderson {
929b2167459SRichard Henderson     DisasCond cond;
930*a751eb31SRichard Henderson     bool d = false;
931b2167459SRichard Henderson 
932b2167459SRichard Henderson     switch (cf >> 1) {
933b2167459SRichard Henderson     case 1: /* = / <> */
934b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
935b2167459SRichard Henderson         break;
936b2167459SRichard Henderson     case 2: /* < / >= */
937b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
938b2167459SRichard Henderson         break;
939b2167459SRichard Henderson     case 3: /* <= / > */
940b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
941b2167459SRichard Henderson         break;
942b2167459SRichard Henderson     case 4: /* << / >>= */
943b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
944b2167459SRichard Henderson         break;
945b2167459SRichard Henderson     case 5: /* <<= / >> */
946b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
947b2167459SRichard Henderson         break;
948b2167459SRichard Henderson     default:
949*a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, sv);
950b2167459SRichard Henderson     }
951b2167459SRichard Henderson     if (cf & 1) {
952b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
953b2167459SRichard Henderson     }
954b2167459SRichard Henderson 
955b2167459SRichard Henderson     return cond;
956b2167459SRichard Henderson }
957b2167459SRichard Henderson 
958df0232feSRichard Henderson /*
959df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
960df0232feSRichard Henderson  * computed, and use of them is undefined.
961df0232feSRichard Henderson  *
962df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
963df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
964df0232feSRichard Henderson  * how cases c={2,3} are treated.
965df0232feSRichard Henderson  */
966b2167459SRichard Henderson 
967*a751eb31SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, TCGv_reg res)
968b2167459SRichard Henderson {
969*a751eb31SRichard Henderson     bool d = false;
970*a751eb31SRichard Henderson 
971df0232feSRichard Henderson     switch (cf) {
972df0232feSRichard Henderson     case 0:  /* never */
973df0232feSRichard Henderson     case 9:  /* undef, C */
974df0232feSRichard Henderson     case 11: /* undef, C & !Z */
975df0232feSRichard Henderson     case 12: /* undef, V */
976df0232feSRichard Henderson         return cond_make_f();
977df0232feSRichard Henderson 
978df0232feSRichard Henderson     case 1:  /* true */
979df0232feSRichard Henderson     case 8:  /* undef, !C */
980df0232feSRichard Henderson     case 10: /* undef, !C | Z */
981df0232feSRichard Henderson     case 13: /* undef, !V */
982df0232feSRichard Henderson         return cond_make_t();
983df0232feSRichard Henderson 
984df0232feSRichard Henderson     case 2:  /* == */
985df0232feSRichard Henderson         return cond_make_0(TCG_COND_EQ, res);
986df0232feSRichard Henderson     case 3:  /* <> */
987df0232feSRichard Henderson         return cond_make_0(TCG_COND_NE, res);
988df0232feSRichard Henderson     case 4:  /* < */
989df0232feSRichard Henderson         return cond_make_0(TCG_COND_LT, res);
990df0232feSRichard Henderson     case 5:  /* >= */
991df0232feSRichard Henderson         return cond_make_0(TCG_COND_GE, res);
992df0232feSRichard Henderson     case 6:  /* <= */
993df0232feSRichard Henderson         return cond_make_0(TCG_COND_LE, res);
994df0232feSRichard Henderson     case 7:  /* > */
995df0232feSRichard Henderson         return cond_make_0(TCG_COND_GT, res);
996df0232feSRichard Henderson 
997df0232feSRichard Henderson     case 14: /* OD */
998df0232feSRichard Henderson     case 15: /* EV */
999*a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, NULL);
1000df0232feSRichard Henderson 
1001df0232feSRichard Henderson     default:
1002df0232feSRichard Henderson         g_assert_not_reached();
1003b2167459SRichard Henderson     }
1004b2167459SRichard Henderson }
1005b2167459SRichard Henderson 
100698cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
100798cd9ca7SRichard Henderson 
1008*a751eb31SRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, TCGv_reg res)
100998cd9ca7SRichard Henderson {
101098cd9ca7SRichard Henderson     unsigned c, f;
101198cd9ca7SRichard Henderson 
101298cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
101398cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
101498cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
101598cd9ca7SRichard Henderson     c = orig & 3;
101698cd9ca7SRichard Henderson     if (c == 3) {
101798cd9ca7SRichard Henderson         c = 7;
101898cd9ca7SRichard Henderson     }
101998cd9ca7SRichard Henderson     f = (orig & 4) / 4;
102098cd9ca7SRichard Henderson 
1021*a751eb31SRichard Henderson     return do_log_cond(ctx, c * 2 + f, res);
102298cd9ca7SRichard Henderson }
102398cd9ca7SRichard Henderson 
1024b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1025b2167459SRichard Henderson 
1026eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1027eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1028b2167459SRichard Henderson {
1029b2167459SRichard Henderson     DisasCond cond;
1030eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1031b2167459SRichard Henderson 
1032b2167459SRichard Henderson     if (cf & 8) {
1033b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1034b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1035b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1036b2167459SRichard Henderson          */
1037b2167459SRichard Henderson         cb = tcg_temp_new();
1038b2167459SRichard Henderson         tmp = tcg_temp_new();
1039eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1040eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1041eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1042eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1043b2167459SRichard Henderson     }
1044b2167459SRichard Henderson 
1045b2167459SRichard Henderson     switch (cf >> 1) {
1046b2167459SRichard Henderson     case 0: /* never / TR */
1047b2167459SRichard Henderson     case 1: /* undefined */
1048b2167459SRichard Henderson     case 5: /* undefined */
1049b2167459SRichard Henderson         cond = cond_make_f();
1050b2167459SRichard Henderson         break;
1051b2167459SRichard Henderson 
1052b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1053b2167459SRichard Henderson         /* See hasless(v,1) from
1054b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1055b2167459SRichard Henderson          */
1056b2167459SRichard Henderson         tmp = tcg_temp_new();
1057eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1058eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1059eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1060b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1061b2167459SRichard Henderson         break;
1062b2167459SRichard Henderson 
1063b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1064b2167459SRichard Henderson         tmp = tcg_temp_new();
1065eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1066eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1067eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1068b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1069b2167459SRichard Henderson         break;
1070b2167459SRichard Henderson 
1071b2167459SRichard Henderson     case 4: /* SDC / NDC */
1072eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1073b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1074b2167459SRichard Henderson         break;
1075b2167459SRichard Henderson 
1076b2167459SRichard Henderson     case 6: /* SBC / NBC */
1077eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1078b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1079b2167459SRichard Henderson         break;
1080b2167459SRichard Henderson 
1081b2167459SRichard Henderson     case 7: /* SHC / NHC */
1082eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1083b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1084b2167459SRichard Henderson         break;
1085b2167459SRichard Henderson 
1086b2167459SRichard Henderson     default:
1087b2167459SRichard Henderson         g_assert_not_reached();
1088b2167459SRichard Henderson     }
1089b2167459SRichard Henderson     if (cf & 1) {
1090b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1091b2167459SRichard Henderson     }
1092b2167459SRichard Henderson 
1093b2167459SRichard Henderson     return cond;
1094b2167459SRichard Henderson }
1095b2167459SRichard Henderson 
109672ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d,
109772ca8753SRichard Henderson                           TCGv_reg cb, TCGv_reg cb_msb)
109872ca8753SRichard Henderson {
109972ca8753SRichard Henderson     if (cond_need_ext(ctx, d)) {
110072ca8753SRichard Henderson         TCGv_reg t = tcg_temp_new();
110172ca8753SRichard Henderson         tcg_gen_extract_reg(t, cb, 32, 1);
110272ca8753SRichard Henderson         return t;
110372ca8753SRichard Henderson     }
110472ca8753SRichard Henderson     return cb_msb;
110572ca8753SRichard Henderson }
110672ca8753SRichard Henderson 
110772ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d)
110872ca8753SRichard Henderson {
110972ca8753SRichard Henderson     return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb);
111072ca8753SRichard Henderson }
111172ca8753SRichard Henderson 
1112b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1113eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1114eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1115b2167459SRichard Henderson {
1116e12c6309SRichard Henderson     TCGv_reg sv = tcg_temp_new();
1117eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1118b2167459SRichard Henderson 
1119eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1120eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1121eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1122b2167459SRichard Henderson 
1123b2167459SRichard Henderson     return sv;
1124b2167459SRichard Henderson }
1125b2167459SRichard Henderson 
1126b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1127eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1128eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1129b2167459SRichard Henderson {
1130e12c6309SRichard Henderson     TCGv_reg sv = tcg_temp_new();
1131eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1132b2167459SRichard Henderson 
1133eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1134eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1135eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1136b2167459SRichard Henderson 
1137b2167459SRichard Henderson     return sv;
1138b2167459SRichard Henderson }
1139b2167459SRichard Henderson 
114031234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1141eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1142eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1143b2167459SRichard Henderson {
1144bdcccc17SRichard Henderson     TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp;
1145b2167459SRichard Henderson     unsigned c = cf >> 1;
1146b2167459SRichard Henderson     DisasCond cond;
1147bdcccc17SRichard Henderson     bool d = false;
1148b2167459SRichard Henderson 
1149b2167459SRichard Henderson     dest = tcg_temp_new();
1150f764718dSRichard Henderson     cb = NULL;
1151f764718dSRichard Henderson     cb_msb = NULL;
1152bdcccc17SRichard Henderson     cb_cond = NULL;
1153b2167459SRichard Henderson 
1154b2167459SRichard Henderson     if (shift) {
1155e12c6309SRichard Henderson         tmp = tcg_temp_new();
1156eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1157b2167459SRichard Henderson         in1 = tmp;
1158b2167459SRichard Henderson     }
1159b2167459SRichard Henderson 
1160b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
116129dd6f64SRichard Henderson         TCGv_reg zero = tcg_constant_reg(0);
1162e12c6309SRichard Henderson         cb_msb = tcg_temp_new();
1163bdcccc17SRichard Henderson         cb = tcg_temp_new();
1164bdcccc17SRichard Henderson 
1165eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1166b2167459SRichard Henderson         if (is_c) {
1167bdcccc17SRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb,
1168bdcccc17SRichard Henderson                              get_psw_carry(ctx, d), zero);
1169b2167459SRichard Henderson         }
1170eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, in1, in2);
1171eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1172bdcccc17SRichard Henderson         if (cond_need_cb(c)) {
1173bdcccc17SRichard Henderson             cb_cond = get_carry(ctx, d, cb, cb_msb);
1174b2167459SRichard Henderson         }
1175b2167459SRichard Henderson     } else {
1176eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1177b2167459SRichard Henderson         if (is_c) {
1178bdcccc17SRichard Henderson             tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d));
1179b2167459SRichard Henderson         }
1180b2167459SRichard Henderson     }
1181b2167459SRichard Henderson 
1182b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1183f764718dSRichard Henderson     sv = NULL;
1184b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1185b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1186b2167459SRichard Henderson         if (is_tsv) {
1187b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1188ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1189b2167459SRichard Henderson         }
1190b2167459SRichard Henderson     }
1191b2167459SRichard Henderson 
1192b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1193*a751eb31SRichard Henderson     cond = do_cond(ctx, cf, d, dest, cb_cond, sv);
1194b2167459SRichard Henderson     if (is_tc) {
1195b2167459SRichard Henderson         tmp = tcg_temp_new();
1196eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1197ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1198b2167459SRichard Henderson     }
1199b2167459SRichard Henderson 
1200b2167459SRichard Henderson     /* Write back the result.  */
1201b2167459SRichard Henderson     if (!is_l) {
1202b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1203b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1204b2167459SRichard Henderson     }
1205b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1206b2167459SRichard Henderson 
1207b2167459SRichard Henderson     /* Install the new nullification.  */
1208b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1209b2167459SRichard Henderson     ctx->null_cond = cond;
1210b2167459SRichard Henderson }
1211b2167459SRichard Henderson 
12120c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a,
12130c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
12140c982a28SRichard Henderson {
12150c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
12160c982a28SRichard Henderson 
12170c982a28SRichard Henderson     if (a->cf) {
12180c982a28SRichard Henderson         nullify_over(ctx);
12190c982a28SRichard Henderson     }
12200c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12210c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12220c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf);
12230c982a28SRichard Henderson     return nullify_end(ctx);
12240c982a28SRichard Henderson }
12250c982a28SRichard Henderson 
12260588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
12270588e061SRichard Henderson                        bool is_tsv, bool is_tc)
12280588e061SRichard Henderson {
12290588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
12300588e061SRichard Henderson 
12310588e061SRichard Henderson     if (a->cf) {
12320588e061SRichard Henderson         nullify_over(ctx);
12330588e061SRichard Henderson     }
1234d4e58033SRichard Henderson     tcg_im = tcg_constant_reg(a->i);
12350588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
12360588e061SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf);
12370588e061SRichard Henderson     return nullify_end(ctx);
12380588e061SRichard Henderson }
12390588e061SRichard Henderson 
124031234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1241eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1242eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1243b2167459SRichard Henderson {
1244eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1245b2167459SRichard Henderson     unsigned c = cf >> 1;
1246b2167459SRichard Henderson     DisasCond cond;
1247bdcccc17SRichard Henderson     bool d = false;
1248b2167459SRichard Henderson 
1249b2167459SRichard Henderson     dest = tcg_temp_new();
1250b2167459SRichard Henderson     cb = tcg_temp_new();
1251b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1252b2167459SRichard Henderson 
125329dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
1254b2167459SRichard Henderson     if (is_b) {
1255b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1256eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1257bdcccc17SRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero);
1258eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1259eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1260eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1261b2167459SRichard Henderson     } else {
1262bdcccc17SRichard Henderson         /*
1263bdcccc17SRichard Henderson          * DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1264bdcccc17SRichard Henderson          * operations by seeding the high word with 1 and subtracting.
1265bdcccc17SRichard Henderson          */
1266bdcccc17SRichard Henderson         TCGv_reg one = tcg_constant_reg(1);
1267bdcccc17SRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero);
1268eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1269eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1270b2167459SRichard Henderson     }
1271b2167459SRichard Henderson 
1272b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1273f764718dSRichard Henderson     sv = NULL;
1274b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1275b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1276b2167459SRichard Henderson         if (is_tsv) {
1277ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1278b2167459SRichard Henderson         }
1279b2167459SRichard Henderson     }
1280b2167459SRichard Henderson 
1281b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1282b2167459SRichard Henderson     if (!is_b) {
1283*a751eb31SRichard Henderson         cond = do_sub_cond(ctx, cf, dest, in1, in2, sv);
1284b2167459SRichard Henderson     } else {
1285*a751eb31SRichard Henderson         cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv);
1286b2167459SRichard Henderson     }
1287b2167459SRichard Henderson 
1288b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1289b2167459SRichard Henderson     if (is_tc) {
1290b2167459SRichard Henderson         tmp = tcg_temp_new();
1291eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1292ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1293b2167459SRichard Henderson     }
1294b2167459SRichard Henderson 
1295b2167459SRichard Henderson     /* Write back the result.  */
1296b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1297b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1298b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1299b2167459SRichard Henderson 
1300b2167459SRichard Henderson     /* Install the new nullification.  */
1301b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1302b2167459SRichard Henderson     ctx->null_cond = cond;
1303b2167459SRichard Henderson }
1304b2167459SRichard Henderson 
13050c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a,
13060c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
13070c982a28SRichard Henderson {
13080c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13090c982a28SRichard Henderson 
13100c982a28SRichard Henderson     if (a->cf) {
13110c982a28SRichard Henderson         nullify_over(ctx);
13120c982a28SRichard Henderson     }
13130c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13140c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13150c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf);
13160c982a28SRichard Henderson     return nullify_end(ctx);
13170c982a28SRichard Henderson }
13180c982a28SRichard Henderson 
13190588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
13200588e061SRichard Henderson {
13210588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
13220588e061SRichard Henderson 
13230588e061SRichard Henderson     if (a->cf) {
13240588e061SRichard Henderson         nullify_over(ctx);
13250588e061SRichard Henderson     }
1326d4e58033SRichard Henderson     tcg_im = tcg_constant_reg(a->i);
13270588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
13280588e061SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf);
13290588e061SRichard Henderson     return nullify_end(ctx);
13300588e061SRichard Henderson }
13310588e061SRichard Henderson 
133231234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1333eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1334b2167459SRichard Henderson {
1335eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1336b2167459SRichard Henderson     DisasCond cond;
1337b2167459SRichard Henderson 
1338b2167459SRichard Henderson     dest = tcg_temp_new();
1339eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1340b2167459SRichard Henderson 
1341b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1342f764718dSRichard Henderson     sv = NULL;
1343b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1344b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1345b2167459SRichard Henderson     }
1346b2167459SRichard Henderson 
1347b2167459SRichard Henderson     /* Form the condition for the compare.  */
1348*a751eb31SRichard Henderson     cond = do_sub_cond(ctx, cf, dest, in1, in2, sv);
1349b2167459SRichard Henderson 
1350b2167459SRichard Henderson     /* Clear.  */
1351eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1352b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1353b2167459SRichard Henderson 
1354b2167459SRichard Henderson     /* Install the new nullification.  */
1355b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1356b2167459SRichard Henderson     ctx->null_cond = cond;
1357b2167459SRichard Henderson }
1358b2167459SRichard Henderson 
135931234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1360eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1361eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1362b2167459SRichard Henderson {
1363eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1364b2167459SRichard Henderson 
1365b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1366b2167459SRichard Henderson     fn(dest, in1, in2);
1367b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1368b2167459SRichard Henderson 
1369b2167459SRichard Henderson     /* Install the new nullification.  */
1370b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1371b2167459SRichard Henderson     if (cf) {
1372*a751eb31SRichard Henderson         ctx->null_cond = do_log_cond(ctx, cf, dest);
1373b2167459SRichard Henderson     }
1374b2167459SRichard Henderson }
1375b2167459SRichard Henderson 
13760c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a,
13770c982a28SRichard Henderson                        void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
13780c982a28SRichard Henderson {
13790c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13800c982a28SRichard Henderson 
13810c982a28SRichard Henderson     if (a->cf) {
13820c982a28SRichard Henderson         nullify_over(ctx);
13830c982a28SRichard Henderson     }
13840c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13850c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13860c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn);
13870c982a28SRichard Henderson     return nullify_end(ctx);
13880c982a28SRichard Henderson }
13890c982a28SRichard Henderson 
139031234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1391eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1392eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1393b2167459SRichard Henderson {
1394eaa3783bSRichard Henderson     TCGv_reg dest;
1395b2167459SRichard Henderson     DisasCond cond;
1396b2167459SRichard Henderson 
1397b2167459SRichard Henderson     if (cf == 0) {
1398b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1399b2167459SRichard Henderson         fn(dest, in1, in2);
1400b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1401b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1402b2167459SRichard Henderson     } else {
1403b2167459SRichard Henderson         dest = tcg_temp_new();
1404b2167459SRichard Henderson         fn(dest, in1, in2);
1405b2167459SRichard Henderson 
1406b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1407b2167459SRichard Henderson 
1408b2167459SRichard Henderson         if (is_tc) {
1409eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1410eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1411ad75a51eSRichard Henderson             gen_helper_tcond(tcg_env, tmp);
1412b2167459SRichard Henderson         }
1413b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1414b2167459SRichard Henderson 
1415b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1416b2167459SRichard Henderson         ctx->null_cond = cond;
1417b2167459SRichard Henderson     }
1418b2167459SRichard Henderson }
1419b2167459SRichard Henderson 
142086f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
14218d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
14228d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
14238d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
14248d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
142586f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
142686f8d05fSRichard Henderson {
142786f8d05fSRichard Henderson     TCGv_ptr ptr;
142886f8d05fSRichard Henderson     TCGv_reg tmp;
142986f8d05fSRichard Henderson     TCGv_i64 spc;
143086f8d05fSRichard Henderson 
143186f8d05fSRichard Henderson     if (sp != 0) {
14328d6ae7fbSRichard Henderson         if (sp < 0) {
14338d6ae7fbSRichard Henderson             sp = ~sp;
14348d6ae7fbSRichard Henderson         }
1435a6779861SRichard Henderson         spc = tcg_temp_new_tl();
14368d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
14378d6ae7fbSRichard Henderson         return spc;
143886f8d05fSRichard Henderson     }
1439494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1440494737b7SRichard Henderson         return cpu_srH;
1441494737b7SRichard Henderson     }
144286f8d05fSRichard Henderson 
144386f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
144486f8d05fSRichard Henderson     tmp = tcg_temp_new();
1445a6779861SRichard Henderson     spc = tcg_temp_new_tl();
144686f8d05fSRichard Henderson 
1447698240d1SRichard Henderson     /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */
1448698240d1SRichard Henderson     tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5);
144986f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
145086f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
145186f8d05fSRichard Henderson 
1452ad75a51eSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, tcg_env);
145386f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
145486f8d05fSRichard Henderson 
145586f8d05fSRichard Henderson     return spc;
145686f8d05fSRichard Henderson }
145786f8d05fSRichard Henderson #endif
145886f8d05fSRichard Henderson 
145986f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
146086f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
146186f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
146286f8d05fSRichard Henderson {
146386f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
146486f8d05fSRichard Henderson     TCGv_reg ofs;
1465698240d1SRichard Henderson     TCGv_tl addr;
146686f8d05fSRichard Henderson 
146786f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
146886f8d05fSRichard Henderson     if (rx) {
1469e12c6309SRichard Henderson         ofs = tcg_temp_new();
147086f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
147186f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
147286f8d05fSRichard Henderson     } else if (disp || modify) {
1473e12c6309SRichard Henderson         ofs = tcg_temp_new();
147486f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
147586f8d05fSRichard Henderson     } else {
147686f8d05fSRichard Henderson         ofs = base;
147786f8d05fSRichard Henderson     }
147886f8d05fSRichard Henderson 
147986f8d05fSRichard Henderson     *pofs = ofs;
1480698240d1SRichard Henderson     *pgva = addr = tcg_temp_new_tl();
148186f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1482698240d1SRichard Henderson     tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx));
1483698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY
148486f8d05fSRichard Henderson     if (!is_phys) {
148586f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
148686f8d05fSRichard Henderson     }
148786f8d05fSRichard Henderson #endif
148886f8d05fSRichard Henderson }
148986f8d05fSRichard Henderson 
149096d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
149196d6407fSRichard Henderson  * < 0 for pre-modify,
149296d6407fSRichard Henderson  * > 0 for post-modify,
149396d6407fSRichard Henderson  * = 0 for no base register update.
149496d6407fSRichard Henderson  */
149596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1496eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
149714776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
149896d6407fSRichard Henderson {
149986f8d05fSRichard Henderson     TCGv_reg ofs;
150086f8d05fSRichard Henderson     TCGv_tl addr;
150196d6407fSRichard Henderson 
150296d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150396d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150496d6407fSRichard Henderson 
150586f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1507c1f55d97SRichard Henderson     tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
150886f8d05fSRichard Henderson     if (modify) {
150986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
151096d6407fSRichard Henderson     }
151196d6407fSRichard Henderson }
151296d6407fSRichard Henderson 
151396d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1514eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
151514776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
151696d6407fSRichard Henderson {
151786f8d05fSRichard Henderson     TCGv_reg ofs;
151886f8d05fSRichard Henderson     TCGv_tl addr;
151996d6407fSRichard Henderson 
152096d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
152196d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
152296d6407fSRichard Henderson 
152386f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
152486f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1525217d1a5eSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
152686f8d05fSRichard Henderson     if (modify) {
152786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
152896d6407fSRichard Henderson     }
152996d6407fSRichard Henderson }
153096d6407fSRichard Henderson 
153196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1532eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
153314776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
153496d6407fSRichard Henderson {
153586f8d05fSRichard Henderson     TCGv_reg ofs;
153686f8d05fSRichard Henderson     TCGv_tl addr;
153796d6407fSRichard Henderson 
153896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
153996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
154096d6407fSRichard Henderson 
154186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
154286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1543217d1a5eSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
154486f8d05fSRichard Henderson     if (modify) {
154586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
154696d6407fSRichard Henderson     }
154796d6407fSRichard Henderson }
154896d6407fSRichard Henderson 
154996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1550eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
155114776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
155296d6407fSRichard Henderson {
155386f8d05fSRichard Henderson     TCGv_reg ofs;
155486f8d05fSRichard Henderson     TCGv_tl addr;
155596d6407fSRichard Henderson 
155696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
155796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
155896d6407fSRichard Henderson 
155986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
156086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1561217d1a5eSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
156286f8d05fSRichard Henderson     if (modify) {
156386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
156496d6407fSRichard Henderson     }
156596d6407fSRichard Henderson }
156696d6407fSRichard Henderson 
1567eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1568eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1569eaa3783bSRichard Henderson #define do_store_reg  do_store_64
157096d6407fSRichard Henderson #else
1571eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1572eaa3783bSRichard Henderson #define do_store_reg  do_store_32
157396d6407fSRichard Henderson #endif
157496d6407fSRichard Henderson 
15751cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1576eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
157714776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
157896d6407fSRichard Henderson {
1579eaa3783bSRichard Henderson     TCGv_reg dest;
158096d6407fSRichard Henderson 
158196d6407fSRichard Henderson     nullify_over(ctx);
158296d6407fSRichard Henderson 
158396d6407fSRichard Henderson     if (modify == 0) {
158496d6407fSRichard Henderson         /* No base register update.  */
158596d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
158696d6407fSRichard Henderson     } else {
158796d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
1588e12c6309SRichard Henderson         dest = tcg_temp_new();
158996d6407fSRichard Henderson     }
159086f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
159196d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
159296d6407fSRichard Henderson 
15931cd012a5SRichard Henderson     return nullify_end(ctx);
159496d6407fSRichard Henderson }
159596d6407fSRichard Henderson 
1596740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1597eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
159886f8d05fSRichard Henderson                       unsigned sp, int modify)
159996d6407fSRichard Henderson {
160096d6407fSRichard Henderson     TCGv_i32 tmp;
160196d6407fSRichard Henderson 
160296d6407fSRichard Henderson     nullify_over(ctx);
160396d6407fSRichard Henderson 
160496d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
160586f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
160696d6407fSRichard Henderson     save_frw_i32(rt, tmp);
160796d6407fSRichard Henderson 
160896d6407fSRichard Henderson     if (rt == 0) {
1609ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
161096d6407fSRichard Henderson     }
161196d6407fSRichard Henderson 
1612740038d7SRichard Henderson     return nullify_end(ctx);
161396d6407fSRichard Henderson }
161496d6407fSRichard Henderson 
1615740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1616740038d7SRichard Henderson {
1617740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1618740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1619740038d7SRichard Henderson }
1620740038d7SRichard Henderson 
1621740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1622eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
162386f8d05fSRichard Henderson                       unsigned sp, int modify)
162496d6407fSRichard Henderson {
162596d6407fSRichard Henderson     TCGv_i64 tmp;
162696d6407fSRichard Henderson 
162796d6407fSRichard Henderson     nullify_over(ctx);
162896d6407fSRichard Henderson 
162996d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
1630fc313c64SFrédéric Pétrot     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
163196d6407fSRichard Henderson     save_frd(rt, tmp);
163296d6407fSRichard Henderson 
163396d6407fSRichard Henderson     if (rt == 0) {
1634ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
163596d6407fSRichard Henderson     }
163696d6407fSRichard Henderson 
1637740038d7SRichard Henderson     return nullify_end(ctx);
1638740038d7SRichard Henderson }
1639740038d7SRichard Henderson 
1640740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1641740038d7SRichard Henderson {
1642740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1643740038d7SRichard Henderson                      a->disp, a->sp, a->m);
164496d6407fSRichard Henderson }
164596d6407fSRichard Henderson 
16461cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
164786f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
164814776ab5STony Nguyen                      int modify, MemOp mop)
164996d6407fSRichard Henderson {
165096d6407fSRichard Henderson     nullify_over(ctx);
165186f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16521cd012a5SRichard Henderson     return nullify_end(ctx);
165396d6407fSRichard Henderson }
165496d6407fSRichard Henderson 
1655740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1656eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
165786f8d05fSRichard Henderson                        unsigned sp, int modify)
165896d6407fSRichard Henderson {
165996d6407fSRichard Henderson     TCGv_i32 tmp;
166096d6407fSRichard Henderson 
166196d6407fSRichard Henderson     nullify_over(ctx);
166296d6407fSRichard Henderson 
166396d6407fSRichard Henderson     tmp = load_frw_i32(rt);
166486f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
166596d6407fSRichard Henderson 
1666740038d7SRichard Henderson     return nullify_end(ctx);
166796d6407fSRichard Henderson }
166896d6407fSRichard Henderson 
1669740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1670740038d7SRichard Henderson {
1671740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1672740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1673740038d7SRichard Henderson }
1674740038d7SRichard Henderson 
1675740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1676eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
167786f8d05fSRichard Henderson                        unsigned sp, int modify)
167896d6407fSRichard Henderson {
167996d6407fSRichard Henderson     TCGv_i64 tmp;
168096d6407fSRichard Henderson 
168196d6407fSRichard Henderson     nullify_over(ctx);
168296d6407fSRichard Henderson 
168396d6407fSRichard Henderson     tmp = load_frd(rt);
1684fc313c64SFrédéric Pétrot     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
168596d6407fSRichard Henderson 
1686740038d7SRichard Henderson     return nullify_end(ctx);
1687740038d7SRichard Henderson }
1688740038d7SRichard Henderson 
1689740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1690740038d7SRichard Henderson {
1691740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1692740038d7SRichard Henderson                       a->disp, a->sp, a->m);
169396d6407fSRichard Henderson }
169496d6407fSRichard Henderson 
16951ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1696ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1697ebe9383cSRichard Henderson {
1698ebe9383cSRichard Henderson     TCGv_i32 tmp;
1699ebe9383cSRichard Henderson 
1700ebe9383cSRichard Henderson     nullify_over(ctx);
1701ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1702ebe9383cSRichard Henderson 
1703ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1704ebe9383cSRichard Henderson 
1705ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
17061ca74648SRichard Henderson     return nullify_end(ctx);
1707ebe9383cSRichard Henderson }
1708ebe9383cSRichard Henderson 
17091ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1710ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1711ebe9383cSRichard Henderson {
1712ebe9383cSRichard Henderson     TCGv_i32 dst;
1713ebe9383cSRichard Henderson     TCGv_i64 src;
1714ebe9383cSRichard Henderson 
1715ebe9383cSRichard Henderson     nullify_over(ctx);
1716ebe9383cSRichard Henderson     src = load_frd(ra);
1717ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1718ebe9383cSRichard Henderson 
1719ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1720ebe9383cSRichard Henderson 
1721ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
17221ca74648SRichard Henderson     return nullify_end(ctx);
1723ebe9383cSRichard Henderson }
1724ebe9383cSRichard Henderson 
17251ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1726ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1727ebe9383cSRichard Henderson {
1728ebe9383cSRichard Henderson     TCGv_i64 tmp;
1729ebe9383cSRichard Henderson 
1730ebe9383cSRichard Henderson     nullify_over(ctx);
1731ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1732ebe9383cSRichard Henderson 
1733ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1734ebe9383cSRichard Henderson 
1735ebe9383cSRichard Henderson     save_frd(rt, tmp);
17361ca74648SRichard Henderson     return nullify_end(ctx);
1737ebe9383cSRichard Henderson }
1738ebe9383cSRichard Henderson 
17391ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1740ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1741ebe9383cSRichard Henderson {
1742ebe9383cSRichard Henderson     TCGv_i32 src;
1743ebe9383cSRichard Henderson     TCGv_i64 dst;
1744ebe9383cSRichard Henderson 
1745ebe9383cSRichard Henderson     nullify_over(ctx);
1746ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1747ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1748ebe9383cSRichard Henderson 
1749ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1750ebe9383cSRichard Henderson 
1751ebe9383cSRichard Henderson     save_frd(rt, dst);
17521ca74648SRichard Henderson     return nullify_end(ctx);
1753ebe9383cSRichard Henderson }
1754ebe9383cSRichard Henderson 
17551ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1756ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
175731234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1758ebe9383cSRichard Henderson {
1759ebe9383cSRichard Henderson     TCGv_i32 a, b;
1760ebe9383cSRichard Henderson 
1761ebe9383cSRichard Henderson     nullify_over(ctx);
1762ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1763ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1764ebe9383cSRichard Henderson 
1765ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1766ebe9383cSRichard Henderson 
1767ebe9383cSRichard Henderson     save_frw_i32(rt, a);
17681ca74648SRichard Henderson     return nullify_end(ctx);
1769ebe9383cSRichard Henderson }
1770ebe9383cSRichard Henderson 
17711ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1772ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
177331234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1774ebe9383cSRichard Henderson {
1775ebe9383cSRichard Henderson     TCGv_i64 a, b;
1776ebe9383cSRichard Henderson 
1777ebe9383cSRichard Henderson     nullify_over(ctx);
1778ebe9383cSRichard Henderson     a = load_frd0(ra);
1779ebe9383cSRichard Henderson     b = load_frd0(rb);
1780ebe9383cSRichard Henderson 
1781ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1782ebe9383cSRichard Henderson 
1783ebe9383cSRichard Henderson     save_frd(rt, a);
17841ca74648SRichard Henderson     return nullify_end(ctx);
1785ebe9383cSRichard Henderson }
1786ebe9383cSRichard Henderson 
178798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
178898cd9ca7SRichard Henderson    have already had nullification handled.  */
178901afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest,
179098cd9ca7SRichard Henderson                        unsigned link, bool is_n)
179198cd9ca7SRichard Henderson {
179298cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
179398cd9ca7SRichard Henderson         if (link != 0) {
1794741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
179598cd9ca7SRichard Henderson         }
179698cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
179798cd9ca7SRichard Henderson         if (is_n) {
179898cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
179998cd9ca7SRichard Henderson         }
180098cd9ca7SRichard Henderson     } else {
180198cd9ca7SRichard Henderson         nullify_over(ctx);
180298cd9ca7SRichard Henderson 
180398cd9ca7SRichard Henderson         if (link != 0) {
1804741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
180598cd9ca7SRichard Henderson         }
180698cd9ca7SRichard Henderson 
180798cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
180898cd9ca7SRichard Henderson             nullify_set(ctx, 0);
180998cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
181098cd9ca7SRichard Henderson         } else {
181198cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
181298cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
181398cd9ca7SRichard Henderson         }
181498cd9ca7SRichard Henderson 
181531234768SRichard Henderson         nullify_end(ctx);
181698cd9ca7SRichard Henderson 
181798cd9ca7SRichard Henderson         nullify_set(ctx, 0);
181898cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
181931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
182098cd9ca7SRichard Henderson     }
182101afb7beSRichard Henderson     return true;
182298cd9ca7SRichard Henderson }
182398cd9ca7SRichard Henderson 
182498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
182598cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
182601afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
182798cd9ca7SRichard Henderson                        DisasCond *cond)
182898cd9ca7SRichard Henderson {
1829eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
183098cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
183198cd9ca7SRichard Henderson     TCGCond c = cond->c;
183298cd9ca7SRichard Henderson     bool n;
183398cd9ca7SRichard Henderson 
183498cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
183598cd9ca7SRichard Henderson 
183698cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
183798cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
183801afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
183998cd9ca7SRichard Henderson     }
184098cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
184101afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
184298cd9ca7SRichard Henderson     }
184398cd9ca7SRichard Henderson 
184498cd9ca7SRichard Henderson     taken = gen_new_label();
1845eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
184698cd9ca7SRichard Henderson     cond_free(cond);
184798cd9ca7SRichard Henderson 
184898cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
184998cd9ca7SRichard Henderson     n = is_n && disp < 0;
185098cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
185198cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1852a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
185398cd9ca7SRichard Henderson     } else {
185498cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
185598cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
185698cd9ca7SRichard Henderson             ctx->null_lab = NULL;
185798cd9ca7SRichard Henderson         }
185898cd9ca7SRichard Henderson         nullify_set(ctx, n);
1859c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1860c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1861c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1862c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1863c301f34eSRichard Henderson         }
1864a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
186598cd9ca7SRichard Henderson     }
186698cd9ca7SRichard Henderson 
186798cd9ca7SRichard Henderson     gen_set_label(taken);
186898cd9ca7SRichard Henderson 
186998cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
187098cd9ca7SRichard Henderson     n = is_n && disp >= 0;
187198cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
187298cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1873a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
187498cd9ca7SRichard Henderson     } else {
187598cd9ca7SRichard Henderson         nullify_set(ctx, n);
1876a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
187798cd9ca7SRichard Henderson     }
187898cd9ca7SRichard Henderson 
187998cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
188098cd9ca7SRichard Henderson     if (ctx->null_lab) {
188198cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
188298cd9ca7SRichard Henderson         ctx->null_lab = NULL;
188331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
188498cd9ca7SRichard Henderson     } else {
188531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
188698cd9ca7SRichard Henderson     }
188701afb7beSRichard Henderson     return true;
188898cd9ca7SRichard Henderson }
188998cd9ca7SRichard Henderson 
189098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
189198cd9ca7SRichard Henderson    nullification of the branch itself.  */
189201afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest,
189398cd9ca7SRichard Henderson                        unsigned link, bool is_n)
189498cd9ca7SRichard Henderson {
1895eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
189698cd9ca7SRichard Henderson     TCGCond c;
189798cd9ca7SRichard Henderson 
189898cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
189998cd9ca7SRichard Henderson 
190098cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
190198cd9ca7SRichard Henderson         if (link != 0) {
1902741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
190398cd9ca7SRichard Henderson         }
1904e12c6309SRichard Henderson         next = tcg_temp_new();
1905eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
190698cd9ca7SRichard Henderson         if (is_n) {
1907c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1908a0180973SRichard Henderson                 copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next);
1909a0180973SRichard Henderson                 tcg_gen_addi_reg(next, next, 4);
1910a0180973SRichard Henderson                 copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next);
1911c301f34eSRichard Henderson                 nullify_set(ctx, 0);
191231234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
191301afb7beSRichard Henderson                 return true;
1914c301f34eSRichard Henderson             }
191598cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
191698cd9ca7SRichard Henderson         }
1917c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1918c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
191998cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
192098cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
192198cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
19224137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
192398cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
192498cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
192598cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
192698cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
192798cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
192898cd9ca7SRichard Henderson 
192998cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
193098cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
193198cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1932a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest);
1933a0180973SRichard Henderson         next = tcg_temp_new();
1934a0180973SRichard Henderson         tcg_gen_addi_reg(next, dest, 4);
1935a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next);
193698cd9ca7SRichard Henderson 
193798cd9ca7SRichard Henderson         nullify_over(ctx);
193898cd9ca7SRichard Henderson         if (link != 0) {
19399a91dd84SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
194098cd9ca7SRichard Henderson         }
19417f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
194201afb7beSRichard Henderson         return nullify_end(ctx);
194398cd9ca7SRichard Henderson     } else {
194498cd9ca7SRichard Henderson         c = ctx->null_cond.c;
194598cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
194698cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
194798cd9ca7SRichard Henderson 
194898cd9ca7SRichard Henderson         tmp = tcg_temp_new();
1949e12c6309SRichard Henderson         next = tcg_temp_new();
195098cd9ca7SRichard Henderson 
1951741322f4SRichard Henderson         copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1952eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
195398cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
195498cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
195598cd9ca7SRichard Henderson 
195698cd9ca7SRichard Henderson         if (link != 0) {
1957eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
195898cd9ca7SRichard Henderson         }
195998cd9ca7SRichard Henderson 
196098cd9ca7SRichard Henderson         if (is_n) {
196198cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
196298cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
196398cd9ca7SRichard Henderson                to the branch.  */
1964eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
196598cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
196698cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
196798cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
196898cd9ca7SRichard Henderson         } else {
196998cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
197098cd9ca7SRichard Henderson         }
197198cd9ca7SRichard Henderson     }
197201afb7beSRichard Henderson     return true;
197398cd9ca7SRichard Henderson }
197498cd9ca7SRichard Henderson 
1975660eefe1SRichard Henderson /* Implement
1976660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1977660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1978660eefe1SRichard Henderson  *    else
1979660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1980660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1981660eefe1SRichard Henderson  */
1982660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1983660eefe1SRichard Henderson {
1984660eefe1SRichard Henderson     TCGv_reg dest;
1985660eefe1SRichard Henderson     switch (ctx->privilege) {
1986660eefe1SRichard Henderson     case 0:
1987660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1988660eefe1SRichard Henderson         return offset;
1989660eefe1SRichard Henderson     case 3:
1990993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
1991e12c6309SRichard Henderson         dest = tcg_temp_new();
1992660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1993660eefe1SRichard Henderson         break;
1994660eefe1SRichard Henderson     default:
1995e12c6309SRichard Henderson         dest = tcg_temp_new();
1996660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1997660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1998660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1999660eefe1SRichard Henderson         break;
2000660eefe1SRichard Henderson     }
2001660eefe1SRichard Henderson     return dest;
2002660eefe1SRichard Henderson }
2003660eefe1SRichard Henderson 
2004ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
20057ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
20067ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
20077ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
20087ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
20097ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
20107ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
20117ad439dfSRichard Henderson    aforementioned BE.  */
201231234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
20137ad439dfSRichard Henderson {
2014a0180973SRichard Henderson     TCGv_reg tmp;
2015a0180973SRichard Henderson 
20167ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
20177ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
20188b81968cSMichael Tokarev        next insn within the privileged page.  */
20197ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
20207ad439dfSRichard Henderson     case TCG_COND_NEVER:
20217ad439dfSRichard Henderson         break;
20227ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
2023eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
20247ad439dfSRichard Henderson         goto do_sigill;
20257ad439dfSRichard Henderson     default:
20267ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20277ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20287ad439dfSRichard Henderson         g_assert_not_reached();
20297ad439dfSRichard Henderson     }
20307ad439dfSRichard Henderson 
20317ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
20327ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
20337ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
20347ad439dfSRichard Henderson        under such conditions.  */
20357ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
20367ad439dfSRichard Henderson         goto do_sigill;
20377ad439dfSRichard Henderson     }
20387ad439dfSRichard Henderson 
2039ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
20407ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
20412986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
204231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
204331234768SRichard Henderson         break;
20447ad439dfSRichard Henderson 
20457ad439dfSRichard Henderson     case 0xb0: /* LWS */
20467ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
204731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
204831234768SRichard Henderson         break;
20497ad439dfSRichard Henderson 
20507ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
2051ad75a51eSRichard Henderson         tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27]));
2052a0180973SRichard Henderson         tmp = tcg_temp_new();
2053a0180973SRichard Henderson         tcg_gen_ori_reg(tmp, cpu_gr[31], 3);
2054a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp);
2055a0180973SRichard Henderson         tcg_gen_addi_reg(tmp, tmp, 4);
2056a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
205731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
205831234768SRichard Henderson         break;
20597ad439dfSRichard Henderson 
20607ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20617ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
206231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
206331234768SRichard Henderson         break;
20647ad439dfSRichard Henderson 
20657ad439dfSRichard Henderson     default:
20667ad439dfSRichard Henderson     do_sigill:
20672986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
206831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
206931234768SRichard Henderson         break;
20707ad439dfSRichard Henderson     }
20717ad439dfSRichard Henderson }
2072ba1d0b44SRichard Henderson #endif
20737ad439dfSRichard Henderson 
2074deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2075b2167459SRichard Henderson {
2076b2167459SRichard Henderson     cond_free(&ctx->null_cond);
207731234768SRichard Henderson     return true;
2078b2167459SRichard Henderson }
2079b2167459SRichard Henderson 
208040f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
208198a9cb79SRichard Henderson {
208231234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
208398a9cb79SRichard Henderson }
208498a9cb79SRichard Henderson 
2085e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
208698a9cb79SRichard Henderson {
208798a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
208898a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
208998a9cb79SRichard Henderson 
209098a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
209131234768SRichard Henderson     return true;
209298a9cb79SRichard Henderson }
209398a9cb79SRichard Henderson 
2094c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
209598a9cb79SRichard Henderson {
2096c603e14aSRichard Henderson     unsigned rt = a->t;
2097eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2098eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
209998a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
210098a9cb79SRichard Henderson 
210198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
210231234768SRichard Henderson     return true;
210398a9cb79SRichard Henderson }
210498a9cb79SRichard Henderson 
2105c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
210698a9cb79SRichard Henderson {
2107c603e14aSRichard Henderson     unsigned rt = a->t;
2108c603e14aSRichard Henderson     unsigned rs = a->sp;
210933423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
211033423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
211198a9cb79SRichard Henderson 
211233423472SRichard Henderson     load_spr(ctx, t0, rs);
211333423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
211433423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
211533423472SRichard Henderson 
211633423472SRichard Henderson     save_gpr(ctx, rt, t1);
211798a9cb79SRichard Henderson 
211898a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
211931234768SRichard Henderson     return true;
212098a9cb79SRichard Henderson }
212198a9cb79SRichard Henderson 
2122c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
212398a9cb79SRichard Henderson {
2124c603e14aSRichard Henderson     unsigned rt = a->t;
2125c603e14aSRichard Henderson     unsigned ctl = a->r;
2126eaa3783bSRichard Henderson     TCGv_reg tmp;
212798a9cb79SRichard Henderson 
212898a9cb79SRichard Henderson     switch (ctl) {
212935136a77SRichard Henderson     case CR_SAR:
213098a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2131c603e14aSRichard Henderson         if (a->e == 0) {
213298a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
213398a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2134eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
213598a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
213635136a77SRichard Henderson             goto done;
213798a9cb79SRichard Henderson         }
213898a9cb79SRichard Henderson #endif
213998a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
214035136a77SRichard Henderson         goto done;
214135136a77SRichard Henderson     case CR_IT: /* Interval Timer */
214235136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
214335136a77SRichard Henderson         nullify_over(ctx);
214498a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
2145dfd1b812SRichard Henderson         if (translator_io_start(&ctx->base)) {
214649c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
214731234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
214849c29d6cSRichard Henderson         } else {
214949c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
215049c29d6cSRichard Henderson         }
215198a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
215231234768SRichard Henderson         return nullify_end(ctx);
215398a9cb79SRichard Henderson     case 26:
215498a9cb79SRichard Henderson     case 27:
215598a9cb79SRichard Henderson         break;
215698a9cb79SRichard Henderson     default:
215798a9cb79SRichard Henderson         /* All other control registers are privileged.  */
215835136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
215935136a77SRichard Henderson         break;
216098a9cb79SRichard Henderson     }
216198a9cb79SRichard Henderson 
2162e12c6309SRichard Henderson     tmp = tcg_temp_new();
2163ad75a51eSRichard Henderson     tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
216435136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
216535136a77SRichard Henderson 
216635136a77SRichard Henderson  done:
216798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
216831234768SRichard Henderson     return true;
216998a9cb79SRichard Henderson }
217098a9cb79SRichard Henderson 
2171c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
217233423472SRichard Henderson {
2173c603e14aSRichard Henderson     unsigned rr = a->r;
2174c603e14aSRichard Henderson     unsigned rs = a->sp;
217533423472SRichard Henderson     TCGv_i64 t64;
217633423472SRichard Henderson 
217733423472SRichard Henderson     if (rs >= 5) {
217833423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
217933423472SRichard Henderson     }
218033423472SRichard Henderson     nullify_over(ctx);
218133423472SRichard Henderson 
218233423472SRichard Henderson     t64 = tcg_temp_new_i64();
218333423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
218433423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
218533423472SRichard Henderson 
218633423472SRichard Henderson     if (rs >= 4) {
2187ad75a51eSRichard Henderson         tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs]));
2188494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
218933423472SRichard Henderson     } else {
219033423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
219133423472SRichard Henderson     }
219233423472SRichard Henderson 
219331234768SRichard Henderson     return nullify_end(ctx);
219433423472SRichard Henderson }
219533423472SRichard Henderson 
2196c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
219798a9cb79SRichard Henderson {
2198c603e14aSRichard Henderson     unsigned ctl = a->t;
21994845f015SSven Schnelle     TCGv_reg reg;
2200eaa3783bSRichard Henderson     TCGv_reg tmp;
220198a9cb79SRichard Henderson 
220235136a77SRichard Henderson     if (ctl == CR_SAR) {
22034845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
220498a9cb79SRichard Henderson         tmp = tcg_temp_new();
2205f3618f59SHelge Deller         tcg_gen_andi_reg(tmp, reg, ctx->is_pa20 ? 63 : 31);
220698a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
220798a9cb79SRichard Henderson 
220898a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
220931234768SRichard Henderson         return true;
221098a9cb79SRichard Henderson     }
221198a9cb79SRichard Henderson 
221235136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
221335136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
221435136a77SRichard Henderson 
2215c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
221635136a77SRichard Henderson     nullify_over(ctx);
22174845f015SSven Schnelle     reg = load_gpr(ctx, a->r);
22184845f015SSven Schnelle 
221935136a77SRichard Henderson     switch (ctl) {
222035136a77SRichard Henderson     case CR_IT:
2221ad75a51eSRichard Henderson         gen_helper_write_interval_timer(tcg_env, reg);
222235136a77SRichard Henderson         break;
22234f5f2548SRichard Henderson     case CR_EIRR:
2224ad75a51eSRichard Henderson         gen_helper_write_eirr(tcg_env, reg);
22254f5f2548SRichard Henderson         break;
22264f5f2548SRichard Henderson     case CR_EIEM:
2227ad75a51eSRichard Henderson         gen_helper_write_eiem(tcg_env, reg);
222831234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22294f5f2548SRichard Henderson         break;
22304f5f2548SRichard Henderson 
223135136a77SRichard Henderson     case CR_IIASQ:
223235136a77SRichard Henderson     case CR_IIAOQ:
223335136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
223435136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
2235e12c6309SRichard Henderson         tmp = tcg_temp_new();
2236ad75a51eSRichard Henderson         tcg_gen_ld_reg(tmp, tcg_env,
223735136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
2238ad75a51eSRichard Henderson         tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2239ad75a51eSRichard Henderson         tcg_gen_st_reg(reg, tcg_env,
224035136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
224135136a77SRichard Henderson         break;
224235136a77SRichard Henderson 
2243d5de20bdSSven Schnelle     case CR_PID1:
2244d5de20bdSSven Schnelle     case CR_PID2:
2245d5de20bdSSven Schnelle     case CR_PID3:
2246d5de20bdSSven Schnelle     case CR_PID4:
2247ad75a51eSRichard Henderson         tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2248d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2249ad75a51eSRichard Henderson         gen_helper_change_prot_id(tcg_env);
2250d5de20bdSSven Schnelle #endif
2251d5de20bdSSven Schnelle         break;
2252d5de20bdSSven Schnelle 
225335136a77SRichard Henderson     default:
2254ad75a51eSRichard Henderson         tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
225535136a77SRichard Henderson         break;
225635136a77SRichard Henderson     }
225731234768SRichard Henderson     return nullify_end(ctx);
22584f5f2548SRichard Henderson #endif
225935136a77SRichard Henderson }
226035136a77SRichard Henderson 
2261c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
226298a9cb79SRichard Henderson {
2263eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
226498a9cb79SRichard Henderson 
2265c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2266f3618f59SHelge Deller     tcg_gen_andi_reg(tmp, tmp, ctx->is_pa20 ? 63 : 31);
226798a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
226898a9cb79SRichard Henderson 
226998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
227031234768SRichard Henderson     return true;
227198a9cb79SRichard Henderson }
227298a9cb79SRichard Henderson 
2273e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
227498a9cb79SRichard Henderson {
2275e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
227698a9cb79SRichard Henderson 
22772330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22782330504cSHelge Deller     /* We don't implement space registers in user mode. */
2279eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22802330504cSHelge Deller #else
22812330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22822330504cSHelge Deller 
2283e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22842330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22852330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22862330504cSHelge Deller #endif
2287e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
228898a9cb79SRichard Henderson 
228998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
229031234768SRichard Henderson     return true;
229198a9cb79SRichard Henderson }
229298a9cb79SRichard Henderson 
2293e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2294e36f27efSRichard Henderson {
2295e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2296e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2297e1b5a5edSRichard Henderson     TCGv_reg tmp;
2298e1b5a5edSRichard Henderson 
2299e1b5a5edSRichard Henderson     nullify_over(ctx);
2300e1b5a5edSRichard Henderson 
2301e12c6309SRichard Henderson     tmp = tcg_temp_new();
2302ad75a51eSRichard Henderson     tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw));
2303e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2304ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2305e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2306e1b5a5edSRichard Henderson 
2307e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
230831234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
230931234768SRichard Henderson     return nullify_end(ctx);
2310e36f27efSRichard Henderson #endif
2311e1b5a5edSRichard Henderson }
2312e1b5a5edSRichard Henderson 
2313e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2314e1b5a5edSRichard Henderson {
2315e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2316e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2317e1b5a5edSRichard Henderson     TCGv_reg tmp;
2318e1b5a5edSRichard Henderson 
2319e1b5a5edSRichard Henderson     nullify_over(ctx);
2320e1b5a5edSRichard Henderson 
2321e12c6309SRichard Henderson     tmp = tcg_temp_new();
2322ad75a51eSRichard Henderson     tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw));
2323e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2324ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2325e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2326e1b5a5edSRichard Henderson 
2327e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
232831234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
232931234768SRichard Henderson     return nullify_end(ctx);
2330e36f27efSRichard Henderson #endif
2331e1b5a5edSRichard Henderson }
2332e1b5a5edSRichard Henderson 
2333c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2334e1b5a5edSRichard Henderson {
2335e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2336c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2337c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2338e1b5a5edSRichard Henderson     nullify_over(ctx);
2339e1b5a5edSRichard Henderson 
2340c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2341e12c6309SRichard Henderson     tmp = tcg_temp_new();
2342ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, reg);
2343e1b5a5edSRichard Henderson 
2344e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
234531234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
234631234768SRichard Henderson     return nullify_end(ctx);
2347c603e14aSRichard Henderson #endif
2348e1b5a5edSRichard Henderson }
2349f49b3537SRichard Henderson 
2350e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2351f49b3537SRichard Henderson {
2352f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2353e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2354f49b3537SRichard Henderson     nullify_over(ctx);
2355f49b3537SRichard Henderson 
2356e36f27efSRichard Henderson     if (rfi_r) {
2357ad75a51eSRichard Henderson         gen_helper_rfi_r(tcg_env);
2358f49b3537SRichard Henderson     } else {
2359ad75a51eSRichard Henderson         gen_helper_rfi(tcg_env);
2360f49b3537SRichard Henderson     }
236131234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
236207ea28b4SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
236331234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2364f49b3537SRichard Henderson 
236531234768SRichard Henderson     return nullify_end(ctx);
2366e36f27efSRichard Henderson #endif
2367f49b3537SRichard Henderson }
23686210db05SHelge Deller 
2369e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2370e36f27efSRichard Henderson {
2371e36f27efSRichard Henderson     return do_rfi(ctx, false);
2372e36f27efSRichard Henderson }
2373e36f27efSRichard Henderson 
2374e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2375e36f27efSRichard Henderson {
2376e36f27efSRichard Henderson     return do_rfi(ctx, true);
2377e36f27efSRichard Henderson }
2378e36f27efSRichard Henderson 
237996927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
23806210db05SHelge Deller {
23816210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
238296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
23836210db05SHelge Deller     nullify_over(ctx);
2384ad75a51eSRichard Henderson     gen_helper_halt(tcg_env);
238531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
238631234768SRichard Henderson     return nullify_end(ctx);
238796927adbSRichard Henderson #endif
23886210db05SHelge Deller }
238996927adbSRichard Henderson 
239096927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
239196927adbSRichard Henderson {
239296927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
239396927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
239496927adbSRichard Henderson     nullify_over(ctx);
2395ad75a51eSRichard Henderson     gen_helper_reset(tcg_env);
239696927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
239796927adbSRichard Henderson     return nullify_end(ctx);
239896927adbSRichard Henderson #endif
239996927adbSRichard Henderson }
2400e1b5a5edSRichard Henderson 
24014a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
24024a4554c6SHelge Deller {
24034a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24044a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY
24054a4554c6SHelge Deller     nullify_over(ctx);
2406ad75a51eSRichard Henderson     gen_helper_getshadowregs(tcg_env);
24074a4554c6SHelge Deller     return nullify_end(ctx);
24084a4554c6SHelge Deller #endif
24094a4554c6SHelge Deller }
24104a4554c6SHelge Deller 
2411deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
241298a9cb79SRichard Henderson {
2413deee69a1SRichard Henderson     if (a->m) {
2414deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2415deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2416deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
241798a9cb79SRichard Henderson 
241898a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2419eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2420deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2421deee69a1SRichard Henderson     }
242298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
242331234768SRichard Henderson     return true;
242498a9cb79SRichard Henderson }
242598a9cb79SRichard Henderson 
2426deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
242798a9cb79SRichard Henderson {
242886f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2429eed14219SRichard Henderson     TCGv_i32 level, want;
243086f8d05fSRichard Henderson     TCGv_tl addr;
243198a9cb79SRichard Henderson 
243298a9cb79SRichard Henderson     nullify_over(ctx);
243398a9cb79SRichard Henderson 
2434deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2435deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2436eed14219SRichard Henderson 
2437deee69a1SRichard Henderson     if (a->imm) {
243829dd6f64SRichard Henderson         level = tcg_constant_i32(a->ri);
243998a9cb79SRichard Henderson     } else {
2440eed14219SRichard Henderson         level = tcg_temp_new_i32();
2441deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2442eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
244398a9cb79SRichard Henderson     }
244429dd6f64SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
2445eed14219SRichard Henderson 
2446ad75a51eSRichard Henderson     gen_helper_probe(dest, tcg_env, addr, level, want);
2447eed14219SRichard Henderson 
2448deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
244931234768SRichard Henderson     return nullify_end(ctx);
245098a9cb79SRichard Henderson }
245198a9cb79SRichard Henderson 
2452deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24538d6ae7fbSRichard Henderson {
2454deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2455deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24568d6ae7fbSRichard Henderson     TCGv_tl addr;
24578d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24588d6ae7fbSRichard Henderson 
24598d6ae7fbSRichard Henderson     nullify_over(ctx);
24608d6ae7fbSRichard Henderson 
2461deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2462deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2463deee69a1SRichard Henderson     if (a->addr) {
2464ad75a51eSRichard Henderson         gen_helper_itlba(tcg_env, addr, reg);
24658d6ae7fbSRichard Henderson     } else {
2466ad75a51eSRichard Henderson         gen_helper_itlbp(tcg_env, addr, reg);
24678d6ae7fbSRichard Henderson     }
24688d6ae7fbSRichard Henderson 
246932dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
247032dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
247131234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
247231234768SRichard Henderson     }
247331234768SRichard Henderson     return nullify_end(ctx);
2474deee69a1SRichard Henderson #endif
24758d6ae7fbSRichard Henderson }
247663300a00SRichard Henderson 
2477deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
247863300a00SRichard Henderson {
2479deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2480deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
248163300a00SRichard Henderson     TCGv_tl addr;
248263300a00SRichard Henderson     TCGv_reg ofs;
248363300a00SRichard Henderson 
248463300a00SRichard Henderson     nullify_over(ctx);
248563300a00SRichard Henderson 
2486deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2487deee69a1SRichard Henderson     if (a->m) {
2488deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
248963300a00SRichard Henderson     }
2490deee69a1SRichard Henderson     if (a->local) {
2491ad75a51eSRichard Henderson         gen_helper_ptlbe(tcg_env);
249263300a00SRichard Henderson     } else {
2493ad75a51eSRichard Henderson         gen_helper_ptlb(tcg_env, addr);
249463300a00SRichard Henderson     }
249563300a00SRichard Henderson 
249663300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
249732dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
249831234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
249931234768SRichard Henderson     }
250031234768SRichard Henderson     return nullify_end(ctx);
2501deee69a1SRichard Henderson #endif
250263300a00SRichard Henderson }
25032dfcca9fSRichard Henderson 
25046797c315SNick Hudson /*
25056797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
25066797c315SNick Hudson  * See
25076797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
25086797c315SNick Hudson  *     page 13-9 (195/206)
25096797c315SNick Hudson  */
25106797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
25116797c315SNick Hudson {
25126797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
25136797c315SNick Hudson #ifndef CONFIG_USER_ONLY
25146797c315SNick Hudson     TCGv_tl addr, atl, stl;
25156797c315SNick Hudson     TCGv_reg reg;
25166797c315SNick Hudson 
25176797c315SNick Hudson     nullify_over(ctx);
25186797c315SNick Hudson 
25196797c315SNick Hudson     /*
25206797c315SNick Hudson      * FIXME:
25216797c315SNick Hudson      *  if (not (pcxl or pcxl2))
25226797c315SNick Hudson      *    return gen_illegal(ctx);
25236797c315SNick Hudson      *
25246797c315SNick Hudson      * Note for future: these are 32-bit systems; no hppa64.
25256797c315SNick Hudson      */
25266797c315SNick Hudson 
25276797c315SNick Hudson     atl = tcg_temp_new_tl();
25286797c315SNick Hudson     stl = tcg_temp_new_tl();
25296797c315SNick Hudson     addr = tcg_temp_new_tl();
25306797c315SNick Hudson 
2531ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(stl, tcg_env,
25326797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
25336797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
2534ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(atl, tcg_env,
25356797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
25366797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
25376797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
25386797c315SNick Hudson     tcg_gen_or_tl(addr, atl, stl);
25396797c315SNick Hudson 
25406797c315SNick Hudson     reg = load_gpr(ctx, a->r);
25416797c315SNick Hudson     if (a->addr) {
2542ad75a51eSRichard Henderson         gen_helper_itlba(tcg_env, addr, reg);
25436797c315SNick Hudson     } else {
2544ad75a51eSRichard Henderson         gen_helper_itlbp(tcg_env, addr, reg);
25456797c315SNick Hudson     }
25466797c315SNick Hudson 
25476797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
25486797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
25496797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
25506797c315SNick Hudson     }
25516797c315SNick Hudson     return nullify_end(ctx);
25526797c315SNick Hudson #endif
25536797c315SNick Hudson }
25546797c315SNick Hudson 
2555deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
25562dfcca9fSRichard Henderson {
2557deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2558deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25592dfcca9fSRichard Henderson     TCGv_tl vaddr;
25602dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
25612dfcca9fSRichard Henderson 
25622dfcca9fSRichard Henderson     nullify_over(ctx);
25632dfcca9fSRichard Henderson 
2564deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25652dfcca9fSRichard Henderson 
25662dfcca9fSRichard Henderson     paddr = tcg_temp_new();
2567ad75a51eSRichard Henderson     gen_helper_lpa(paddr, tcg_env, vaddr);
25682dfcca9fSRichard Henderson 
25692dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2570deee69a1SRichard Henderson     if (a->m) {
2571deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25722dfcca9fSRichard Henderson     }
2573deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25742dfcca9fSRichard Henderson 
257531234768SRichard Henderson     return nullify_end(ctx);
2576deee69a1SRichard Henderson #endif
25772dfcca9fSRichard Henderson }
257843a97b81SRichard Henderson 
2579deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
258043a97b81SRichard Henderson {
258143a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
258243a97b81SRichard Henderson 
258343a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
258443a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
258543a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
258643a97b81SRichard Henderson        since the entire address space is coherent.  */
258729dd6f64SRichard Henderson     save_gpr(ctx, a->t, tcg_constant_reg(0));
258843a97b81SRichard Henderson 
258931234768SRichard Henderson     cond_free(&ctx->null_cond);
259031234768SRichard Henderson     return true;
259143a97b81SRichard Henderson }
259298a9cb79SRichard Henderson 
25930c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a)
2594b2167459SRichard Henderson {
25950c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2596b2167459SRichard Henderson }
2597b2167459SRichard Henderson 
25980c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a)
2599b2167459SRichard Henderson {
26000c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2601b2167459SRichard Henderson }
2602b2167459SRichard Henderson 
26030c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
2604b2167459SRichard Henderson {
26050c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2606b2167459SRichard Henderson }
2607b2167459SRichard Henderson 
26080c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a)
2609b2167459SRichard Henderson {
26100c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
26110c982a28SRichard Henderson }
2612b2167459SRichard Henderson 
26130c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
26140c982a28SRichard Henderson {
26150c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
26160c982a28SRichard Henderson }
26170c982a28SRichard Henderson 
26180c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a)
26190c982a28SRichard Henderson {
26200c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
26210c982a28SRichard Henderson }
26220c982a28SRichard Henderson 
26230c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a)
26240c982a28SRichard Henderson {
26250c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
26260c982a28SRichard Henderson }
26270c982a28SRichard Henderson 
26280c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a)
26290c982a28SRichard Henderson {
26300c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
26310c982a28SRichard Henderson }
26320c982a28SRichard Henderson 
26330c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a)
26340c982a28SRichard Henderson {
26350c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
26360c982a28SRichard Henderson }
26370c982a28SRichard Henderson 
26380c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a)
26390c982a28SRichard Henderson {
26400c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
26410c982a28SRichard Henderson }
26420c982a28SRichard Henderson 
26430c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a)
26440c982a28SRichard Henderson {
26450c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
26460c982a28SRichard Henderson }
26470c982a28SRichard Henderson 
26480c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a)
26490c982a28SRichard Henderson {
26500c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_reg);
26510c982a28SRichard Henderson }
26520c982a28SRichard Henderson 
26530c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a)
26540c982a28SRichard Henderson {
26550c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_reg);
26560c982a28SRichard Henderson }
26570c982a28SRichard Henderson 
26580c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a)
26590c982a28SRichard Henderson {
26600c982a28SRichard Henderson     if (a->cf == 0) {
26610c982a28SRichard Henderson         unsigned r2 = a->r2;
26620c982a28SRichard Henderson         unsigned r1 = a->r1;
26630c982a28SRichard Henderson         unsigned rt = a->t;
26640c982a28SRichard Henderson 
26657aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26667aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26677aee8189SRichard Henderson             return true;
26687aee8189SRichard Henderson         }
26697aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2670b2167459SRichard Henderson             if (r1 == 0) {
2671eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2672eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2673b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2674b2167459SRichard Henderson             } else {
2675b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2676b2167459SRichard Henderson             }
2677b2167459SRichard Henderson             cond_free(&ctx->null_cond);
267831234768SRichard Henderson             return true;
2679b2167459SRichard Henderson         }
26807aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
26817aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
26827aee8189SRichard Henderson          *
26837aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
26847aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
26857aee8189SRichard Henderson          *                      currently implemented as idle.
26867aee8189SRichard Henderson          */
26877aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
26887aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
26897aee8189SRichard Henderson                until the next timer interrupt.  */
26907aee8189SRichard Henderson             nullify_over(ctx);
26917aee8189SRichard Henderson 
26927aee8189SRichard Henderson             /* Advance the instruction queue.  */
2693741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
2694741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
26957aee8189SRichard Henderson             nullify_set(ctx, 0);
26967aee8189SRichard Henderson 
26977aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
2698ad75a51eSRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), tcg_env,
269929dd6f64SRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
27007aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
27017aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
27027aee8189SRichard Henderson 
27037aee8189SRichard Henderson             return nullify_end(ctx);
27047aee8189SRichard Henderson         }
27057aee8189SRichard Henderson #endif
27067aee8189SRichard Henderson     }
27070c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_reg);
27087aee8189SRichard Henderson }
2709b2167459SRichard Henderson 
27100c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a)
2711b2167459SRichard Henderson {
27120c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_reg);
27130c982a28SRichard Henderson }
27140c982a28SRichard Henderson 
27150c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a)
27160c982a28SRichard Henderson {
2717eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2718b2167459SRichard Henderson 
27190c982a28SRichard Henderson     if (a->cf) {
2720b2167459SRichard Henderson         nullify_over(ctx);
2721b2167459SRichard Henderson     }
27220c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27230c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
27240c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf);
272531234768SRichard Henderson     return nullify_end(ctx);
2726b2167459SRichard Henderson }
2727b2167459SRichard Henderson 
27280c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a)
2729b2167459SRichard Henderson {
2730eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2731b2167459SRichard Henderson 
27320c982a28SRichard Henderson     if (a->cf) {
2733b2167459SRichard Henderson         nullify_over(ctx);
2734b2167459SRichard Henderson     }
27350c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27360c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
27370c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg);
273831234768SRichard Henderson     return nullify_end(ctx);
2739b2167459SRichard Henderson }
2740b2167459SRichard Henderson 
27410c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc)
2742b2167459SRichard Henderson {
2743eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2744b2167459SRichard Henderson 
27450c982a28SRichard Henderson     if (a->cf) {
2746b2167459SRichard Henderson         nullify_over(ctx);
2747b2167459SRichard Henderson     }
27480c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27490c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2750e12c6309SRichard Henderson     tmp = tcg_temp_new();
2751eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
27520c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg);
275331234768SRichard Henderson     return nullify_end(ctx);
2754b2167459SRichard Henderson }
2755b2167459SRichard Henderson 
27560c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a)
2757b2167459SRichard Henderson {
27580c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
27590c982a28SRichard Henderson }
27600c982a28SRichard Henderson 
27610c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a)
27620c982a28SRichard Henderson {
27630c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
27640c982a28SRichard Henderson }
27650c982a28SRichard Henderson 
27660c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i)
27670c982a28SRichard Henderson {
2768eaa3783bSRichard Henderson     TCGv_reg tmp;
2769b2167459SRichard Henderson 
2770b2167459SRichard Henderson     nullify_over(ctx);
2771b2167459SRichard Henderson 
2772e12c6309SRichard Henderson     tmp = tcg_temp_new();
2773eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2774b2167459SRichard Henderson     if (!is_i) {
2775eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2776b2167459SRichard Henderson     }
2777eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2778eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
277960e29463SSven Schnelle     do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false,
2780eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
278131234768SRichard Henderson     return nullify_end(ctx);
2782b2167459SRichard Henderson }
2783b2167459SRichard Henderson 
27840c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a)
2785b2167459SRichard Henderson {
27860c982a28SRichard Henderson     return do_dcor(ctx, a, false);
27870c982a28SRichard Henderson }
27880c982a28SRichard Henderson 
27890c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a)
27900c982a28SRichard Henderson {
27910c982a28SRichard Henderson     return do_dcor(ctx, a, true);
27920c982a28SRichard Henderson }
27930c982a28SRichard Henderson 
27940c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
27950c982a28SRichard Henderson {
2796eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
279772ca8753SRichard Henderson     TCGv_reg cout;
2798b2167459SRichard Henderson 
2799b2167459SRichard Henderson     nullify_over(ctx);
2800b2167459SRichard Henderson 
28010c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
28020c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2803b2167459SRichard Henderson 
2804b2167459SRichard Henderson     add1 = tcg_temp_new();
2805b2167459SRichard Henderson     add2 = tcg_temp_new();
2806b2167459SRichard Henderson     addc = tcg_temp_new();
2807b2167459SRichard Henderson     dest = tcg_temp_new();
280829dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
2809b2167459SRichard Henderson 
2810b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2811eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
281272ca8753SRichard Henderson     tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false));
2813b2167459SRichard Henderson 
281472ca8753SRichard Henderson     /*
281572ca8753SRichard Henderson      * Add or subtract R2, depending on PSW[V].  Proper computation of
281672ca8753SRichard Henderson      * carry requires that we subtract via + ~R2 + 1, as described in
281772ca8753SRichard Henderson      * the manual.  By extracting and masking V, we can produce the
281872ca8753SRichard Henderson      * proper inputs to the addition without movcond.
281972ca8753SRichard Henderson      */
282072ca8753SRichard Henderson     tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1);
2821eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2822eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
282372ca8753SRichard Henderson 
282472ca8753SRichard Henderson     tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
282572ca8753SRichard Henderson     tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2826b2167459SRichard Henderson 
2827b2167459SRichard Henderson     /* Write back the result register.  */
28280c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2829b2167459SRichard Henderson 
2830b2167459SRichard Henderson     /* Write back PSW[CB].  */
2831eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2832eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2833b2167459SRichard Henderson 
2834b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
283572ca8753SRichard Henderson     cout = get_psw_carry(ctx, false);
283672ca8753SRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cout);
2837eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2838b2167459SRichard Henderson 
2839b2167459SRichard Henderson     /* Install the new nullification.  */
28400c982a28SRichard Henderson     if (a->cf) {
2841eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2842b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
2843b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2844b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2845b2167459SRichard Henderson         }
2846*a751eb31SRichard Henderson         ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv);
2847b2167459SRichard Henderson     }
2848b2167459SRichard Henderson 
284931234768SRichard Henderson     return nullify_end(ctx);
2850b2167459SRichard Henderson }
2851b2167459SRichard Henderson 
28520588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2853b2167459SRichard Henderson {
28540588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
28550588e061SRichard Henderson }
28560588e061SRichard Henderson 
28570588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
28580588e061SRichard Henderson {
28590588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
28600588e061SRichard Henderson }
28610588e061SRichard Henderson 
28620588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
28630588e061SRichard Henderson {
28640588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
28650588e061SRichard Henderson }
28660588e061SRichard Henderson 
28670588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
28680588e061SRichard Henderson {
28690588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
28700588e061SRichard Henderson }
28710588e061SRichard Henderson 
28720588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
28730588e061SRichard Henderson {
28740588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
28750588e061SRichard Henderson }
28760588e061SRichard Henderson 
28770588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
28780588e061SRichard Henderson {
28790588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
28800588e061SRichard Henderson }
28810588e061SRichard Henderson 
28820588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a)
28830588e061SRichard Henderson {
2884eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2885b2167459SRichard Henderson 
28860588e061SRichard Henderson     if (a->cf) {
2887b2167459SRichard Henderson         nullify_over(ctx);
2888b2167459SRichard Henderson     }
2889b2167459SRichard Henderson 
2890d4e58033SRichard Henderson     tcg_im = tcg_constant_reg(a->i);
28910588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
28920588e061SRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf);
2893b2167459SRichard Henderson 
289431234768SRichard Henderson     return nullify_end(ctx);
2895b2167459SRichard Henderson }
2896b2167459SRichard Henderson 
28971cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
289896d6407fSRichard Henderson {
28990786a3b6SHelge Deller     if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) {
29000786a3b6SHelge Deller         return gen_illegal(ctx);
29010786a3b6SHelge Deller     } else {
29021cd012a5SRichard Henderson         return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
29031cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
290496d6407fSRichard Henderson     }
29050786a3b6SHelge Deller }
290696d6407fSRichard Henderson 
29071cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
290896d6407fSRichard Henderson {
29091cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
29100786a3b6SHelge Deller     if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) {
29110786a3b6SHelge Deller         return gen_illegal(ctx);
29120786a3b6SHelge Deller     } else {
29131cd012a5SRichard Henderson         return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
291496d6407fSRichard Henderson     }
29150786a3b6SHelge Deller }
291696d6407fSRichard Henderson 
29171cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
291896d6407fSRichard Henderson {
2919b1af755cSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
292086f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
292186f8d05fSRichard Henderson     TCGv_tl addr;
292296d6407fSRichard Henderson 
292396d6407fSRichard Henderson     nullify_over(ctx);
292496d6407fSRichard Henderson 
29251cd012a5SRichard Henderson     if (a->m) {
292686f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
292786f8d05fSRichard Henderson            we see the result of the load.  */
2928e12c6309SRichard Henderson         dest = tcg_temp_new();
292996d6407fSRichard Henderson     } else {
29301cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
293196d6407fSRichard Henderson     }
293296d6407fSRichard Henderson 
29331cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0,
29341cd012a5SRichard Henderson              a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX);
2935b1af755cSRichard Henderson 
2936b1af755cSRichard Henderson     /*
2937b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
2938b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
2939b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
2940b1af755cSRichard Henderson      *
2941b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
2942b1af755cSRichard Henderson      * with the ,co completer.
2943b1af755cSRichard Henderson      */
2944b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
2945b1af755cSRichard Henderson 
294629dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
294786f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
2948b1af755cSRichard Henderson 
29491cd012a5SRichard Henderson     if (a->m) {
29501cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
295196d6407fSRichard Henderson     }
29521cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
295396d6407fSRichard Henderson 
295431234768SRichard Henderson     return nullify_end(ctx);
295596d6407fSRichard Henderson }
295696d6407fSRichard Henderson 
29571cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
295896d6407fSRichard Henderson {
295986f8d05fSRichard Henderson     TCGv_reg ofs, val;
296086f8d05fSRichard Henderson     TCGv_tl addr;
296196d6407fSRichard Henderson 
296296d6407fSRichard Henderson     nullify_over(ctx);
296396d6407fSRichard Henderson 
29641cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
296586f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
29661cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
29671cd012a5SRichard Henderson     if (a->a) {
2968f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2969ad75a51eSRichard Henderson             gen_helper_stby_e_parallel(tcg_env, addr, val);
2970f9f46db4SEmilio G. Cota         } else {
2971ad75a51eSRichard Henderson             gen_helper_stby_e(tcg_env, addr, val);
2972f9f46db4SEmilio G. Cota         }
2973f9f46db4SEmilio G. Cota     } else {
2974f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2975ad75a51eSRichard Henderson             gen_helper_stby_b_parallel(tcg_env, addr, val);
297696d6407fSRichard Henderson         } else {
2977ad75a51eSRichard Henderson             gen_helper_stby_b(tcg_env, addr, val);
297896d6407fSRichard Henderson         }
2979f9f46db4SEmilio G. Cota     }
29801cd012a5SRichard Henderson     if (a->m) {
298186f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
29821cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
298396d6407fSRichard Henderson     }
298496d6407fSRichard Henderson 
298531234768SRichard Henderson     return nullify_end(ctx);
298696d6407fSRichard Henderson }
298796d6407fSRichard Henderson 
29881cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
2989d0a851ccSRichard Henderson {
2990d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2991d0a851ccSRichard Henderson 
2992d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2993d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29941cd012a5SRichard Henderson     trans_ld(ctx, a);
2995d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
299631234768SRichard Henderson     return true;
2997d0a851ccSRichard Henderson }
2998d0a851ccSRichard Henderson 
29991cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
3000d0a851ccSRichard Henderson {
3001d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3002d0a851ccSRichard Henderson 
3003d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3004d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
30051cd012a5SRichard Henderson     trans_st(ctx, a);
3006d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
300731234768SRichard Henderson     return true;
3008d0a851ccSRichard Henderson }
300995412a61SRichard Henderson 
30100588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
3011b2167459SRichard Henderson {
30120588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
3013b2167459SRichard Henderson 
30140588e061SRichard Henderson     tcg_gen_movi_reg(tcg_rt, a->i);
30150588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3016b2167459SRichard Henderson     cond_free(&ctx->null_cond);
301731234768SRichard Henderson     return true;
3018b2167459SRichard Henderson }
3019b2167459SRichard Henderson 
30200588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
3021b2167459SRichard Henderson {
30220588e061SRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, a->r);
3023eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
3024b2167459SRichard Henderson 
30250588e061SRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i);
3026b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3027b2167459SRichard Henderson     cond_free(&ctx->null_cond);
302831234768SRichard Henderson     return true;
3029b2167459SRichard Henderson }
3030b2167459SRichard Henderson 
30310588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
3032b2167459SRichard Henderson {
30330588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
3034b2167459SRichard Henderson 
3035b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3036b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
30370588e061SRichard Henderson     if (a->b == 0) {
30380588e061SRichard Henderson         tcg_gen_movi_reg(tcg_rt, a->i);
3039b2167459SRichard Henderson     } else {
30400588e061SRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i);
3041b2167459SRichard Henderson     }
30420588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3043b2167459SRichard Henderson     cond_free(&ctx->null_cond);
304431234768SRichard Henderson     return true;
3045b2167459SRichard Henderson }
3046b2167459SRichard Henderson 
304701afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1,
304801afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
304998cd9ca7SRichard Henderson {
305001afb7beSRichard Henderson     TCGv_reg dest, in2, sv;
305198cd9ca7SRichard Henderson     DisasCond cond;
305298cd9ca7SRichard Henderson 
305398cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3054e12c6309SRichard Henderson     dest = tcg_temp_new();
305598cd9ca7SRichard Henderson 
3056eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
305798cd9ca7SRichard Henderson 
3058f764718dSRichard Henderson     sv = NULL;
3059b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
306098cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
306198cd9ca7SRichard Henderson     }
306298cd9ca7SRichard Henderson 
3063*a751eb31SRichard Henderson     cond = do_sub_cond(ctx, c * 2 + f, dest, in1, in2, sv);
306401afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
306598cd9ca7SRichard Henderson }
306698cd9ca7SRichard Henderson 
306701afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
306898cd9ca7SRichard Henderson {
306901afb7beSRichard Henderson     nullify_over(ctx);
307001afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
307101afb7beSRichard Henderson }
307201afb7beSRichard Henderson 
307301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
307401afb7beSRichard Henderson {
307501afb7beSRichard Henderson     nullify_over(ctx);
3076d4e58033SRichard Henderson     return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp);
307701afb7beSRichard Henderson }
307801afb7beSRichard Henderson 
307901afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1,
308001afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
308101afb7beSRichard Henderson {
3082bdcccc17SRichard Henderson     TCGv_reg dest, in2, sv, cb_cond;
308398cd9ca7SRichard Henderson     DisasCond cond;
3084bdcccc17SRichard Henderson     bool d = false;
308598cd9ca7SRichard Henderson 
308698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
308743675d20SSven Schnelle     dest = tcg_temp_new();
3088f764718dSRichard Henderson     sv = NULL;
3089bdcccc17SRichard Henderson     cb_cond = NULL;
309098cd9ca7SRichard Henderson 
3091b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
3092bdcccc17SRichard Henderson         TCGv_reg cb = tcg_temp_new();
3093bdcccc17SRichard Henderson         TCGv_reg cb_msb = tcg_temp_new();
3094bdcccc17SRichard Henderson 
3095eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3096eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
3097bdcccc17SRichard Henderson         tcg_gen_xor_reg(cb, in1, in2);
3098bdcccc17SRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
3099bdcccc17SRichard Henderson         cb_cond = get_carry(ctx, d, cb, cb_msb);
3100b47a4a02SSven Schnelle     } else {
3101eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
3102b47a4a02SSven Schnelle     }
3103b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
310498cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
310598cd9ca7SRichard Henderson     }
310698cd9ca7SRichard Henderson 
3107*a751eb31SRichard Henderson     cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv);
310843675d20SSven Schnelle     save_gpr(ctx, r, dest);
310901afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
311098cd9ca7SRichard Henderson }
311198cd9ca7SRichard Henderson 
311201afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
311398cd9ca7SRichard Henderson {
311401afb7beSRichard Henderson     nullify_over(ctx);
311501afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
311601afb7beSRichard Henderson }
311701afb7beSRichard Henderson 
311801afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
311901afb7beSRichard Henderson {
312001afb7beSRichard Henderson     nullify_over(ctx);
3121d4e58033SRichard Henderson     return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp);
312201afb7beSRichard Henderson }
312301afb7beSRichard Henderson 
312401afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
312501afb7beSRichard Henderson {
3126eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
312798cd9ca7SRichard Henderson     DisasCond cond;
31281e9ab9fbSRichard Henderson     bool d = false;
312998cd9ca7SRichard Henderson 
313098cd9ca7SRichard Henderson     nullify_over(ctx);
313198cd9ca7SRichard Henderson 
313298cd9ca7SRichard Henderson     tmp = tcg_temp_new();
313301afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
31341e9ab9fbSRichard Henderson     if (cond_need_ext(ctx, d)) {
31351e9ab9fbSRichard Henderson         /* Force shift into [32,63] */
31361e9ab9fbSRichard Henderson         tcg_gen_ori_reg(tmp, cpu_sar, 32);
31371e9ab9fbSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, tmp);
31381e9ab9fbSRichard Henderson     } else {
3139eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
31401e9ab9fbSRichard Henderson     }
314198cd9ca7SRichard Henderson 
31421e9ab9fbSRichard Henderson     cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
314301afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
314498cd9ca7SRichard Henderson }
314598cd9ca7SRichard Henderson 
314601afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
314798cd9ca7SRichard Henderson {
314801afb7beSRichard Henderson     TCGv_reg tmp, tcg_r;
314901afb7beSRichard Henderson     DisasCond cond;
31501e9ab9fbSRichard Henderson     bool d = false;
31511e9ab9fbSRichard Henderson     int p;
315201afb7beSRichard Henderson 
315301afb7beSRichard Henderson     nullify_over(ctx);
315401afb7beSRichard Henderson 
315501afb7beSRichard Henderson     tmp = tcg_temp_new();
315601afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
31571e9ab9fbSRichard Henderson     p = a->p | (cond_need_ext(ctx, d) ? 32 : 0);
31581e9ab9fbSRichard Henderson     tcg_gen_shli_reg(tmp, tcg_r, p);
315901afb7beSRichard Henderson 
316001afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
316101afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
316201afb7beSRichard Henderson }
316301afb7beSRichard Henderson 
316401afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
316501afb7beSRichard Henderson {
3166eaa3783bSRichard Henderson     TCGv_reg dest;
316798cd9ca7SRichard Henderson     DisasCond cond;
316898cd9ca7SRichard Henderson 
316998cd9ca7SRichard Henderson     nullify_over(ctx);
317098cd9ca7SRichard Henderson 
317101afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
317201afb7beSRichard Henderson     if (a->r1 == 0) {
3173eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
317498cd9ca7SRichard Henderson     } else {
317501afb7beSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[a->r1]);
317698cd9ca7SRichard Henderson     }
317798cd9ca7SRichard Henderson 
3178*a751eb31SRichard Henderson     cond = do_sed_cond(ctx, a->c, dest);
317901afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
318001afb7beSRichard Henderson }
318101afb7beSRichard Henderson 
318201afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
318301afb7beSRichard Henderson {
318401afb7beSRichard Henderson     TCGv_reg dest;
318501afb7beSRichard Henderson     DisasCond cond;
318601afb7beSRichard Henderson 
318701afb7beSRichard Henderson     nullify_over(ctx);
318801afb7beSRichard Henderson 
318901afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
319001afb7beSRichard Henderson     tcg_gen_movi_reg(dest, a->i);
319101afb7beSRichard Henderson 
3192*a751eb31SRichard Henderson     cond = do_sed_cond(ctx, a->c, dest);
319301afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
319498cd9ca7SRichard Henderson }
319598cd9ca7SRichard Henderson 
319630878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a)
31970b1347d2SRichard Henderson {
3198eaa3783bSRichard Henderson     TCGv_reg dest;
31990b1347d2SRichard Henderson 
320030878590SRichard Henderson     if (a->c) {
32010b1347d2SRichard Henderson         nullify_over(ctx);
32020b1347d2SRichard Henderson     }
32030b1347d2SRichard Henderson 
320430878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
320530878590SRichard Henderson     if (a->r1 == 0) {
320630878590SRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2));
3207eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
320830878590SRichard Henderson     } else if (a->r1 == a->r2) {
32090b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3210e1d635e8SRichard Henderson         TCGv_i32 s32 = tcg_temp_new_i32();
3211e1d635e8SRichard Henderson 
321230878590SRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2));
3213e1d635e8SRichard Henderson         tcg_gen_trunc_reg_i32(s32, cpu_sar);
3214e1d635e8SRichard Henderson         tcg_gen_rotr_i32(t32, t32, s32);
3215eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32160b1347d2SRichard Henderson     } else {
32170b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
32180b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
32190b1347d2SRichard Henderson 
322030878590SRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1));
3221eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
32220b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3223eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
32240b1347d2SRichard Henderson     }
322530878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32260b1347d2SRichard Henderson 
32270b1347d2SRichard Henderson     /* Install the new nullification.  */
32280b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
322930878590SRichard Henderson     if (a->c) {
3230*a751eb31SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, dest);
32310b1347d2SRichard Henderson     }
323231234768SRichard Henderson     return nullify_end(ctx);
32330b1347d2SRichard Henderson }
32340b1347d2SRichard Henderson 
323530878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a)
32360b1347d2SRichard Henderson {
323730878590SRichard Henderson     unsigned sa = 31 - a->cpos;
3238eaa3783bSRichard Henderson     TCGv_reg dest, t2;
32390b1347d2SRichard Henderson 
324030878590SRichard Henderson     if (a->c) {
32410b1347d2SRichard Henderson         nullify_over(ctx);
32420b1347d2SRichard Henderson     }
32430b1347d2SRichard Henderson 
324430878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
324530878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
324605bfd4dbSRichard Henderson     if (a->r1 == 0) {
324705bfd4dbSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
324805bfd4dbSRichard Henderson     } else if (TARGET_REGISTER_BITS == 32) {
324905bfd4dbSRichard Henderson         tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa);
325005bfd4dbSRichard Henderson     } else if (a->r1 == a->r2) {
32510b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3252eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
32530b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3254eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32550b1347d2SRichard Henderson     } else {
325605bfd4dbSRichard Henderson         TCGv_i64 t64 = tcg_temp_new_i64();
325705bfd4dbSRichard Henderson         tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]);
325805bfd4dbSRichard Henderson         tcg_gen_shri_i64(t64, t64, sa);
325905bfd4dbSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t64);
32600b1347d2SRichard Henderson     }
326130878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32620b1347d2SRichard Henderson 
32630b1347d2SRichard Henderson     /* Install the new nullification.  */
32640b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
326530878590SRichard Henderson     if (a->c) {
3266*a751eb31SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, dest);
32670b1347d2SRichard Henderson     }
326831234768SRichard Henderson     return nullify_end(ctx);
32690b1347d2SRichard Henderson }
32700b1347d2SRichard Henderson 
327130878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a)
32720b1347d2SRichard Henderson {
327330878590SRichard Henderson     unsigned len = 32 - a->clen;
3274eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
32750b1347d2SRichard Henderson 
327630878590SRichard Henderson     if (a->c) {
32770b1347d2SRichard Henderson         nullify_over(ctx);
32780b1347d2SRichard Henderson     }
32790b1347d2SRichard Henderson 
328030878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
328130878590SRichard Henderson     src = load_gpr(ctx, a->r);
32820b1347d2SRichard Henderson     tmp = tcg_temp_new();
32830b1347d2SRichard Henderson 
32840b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3285d781cb77SRichard Henderson     tcg_gen_andi_reg(tmp, cpu_sar, 31);
3286d781cb77SRichard Henderson     tcg_gen_xori_reg(tmp, tmp, 31);
3287d781cb77SRichard Henderson 
328830878590SRichard Henderson     if (a->se) {
3289eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3290eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
32910b1347d2SRichard Henderson     } else {
3292eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3293eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
32940b1347d2SRichard Henderson     }
329530878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32960b1347d2SRichard Henderson 
32970b1347d2SRichard Henderson     /* Install the new nullification.  */
32980b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
329930878590SRichard Henderson     if (a->c) {
3300*a751eb31SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, dest);
33010b1347d2SRichard Henderson     }
330231234768SRichard Henderson     return nullify_end(ctx);
33030b1347d2SRichard Henderson }
33040b1347d2SRichard Henderson 
330530878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a)
33060b1347d2SRichard Henderson {
330730878590SRichard Henderson     unsigned len = 32 - a->clen;
330830878590SRichard Henderson     unsigned cpos = 31 - a->pos;
3309eaa3783bSRichard Henderson     TCGv_reg dest, src;
33100b1347d2SRichard Henderson 
331130878590SRichard Henderson     if (a->c) {
33120b1347d2SRichard Henderson         nullify_over(ctx);
33130b1347d2SRichard Henderson     }
33140b1347d2SRichard Henderson 
331530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
331630878590SRichard Henderson     src = load_gpr(ctx, a->r);
331730878590SRichard Henderson     if (a->se) {
3318eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
33190b1347d2SRichard Henderson     } else {
3320eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
33210b1347d2SRichard Henderson     }
332230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33230b1347d2SRichard Henderson 
33240b1347d2SRichard Henderson     /* Install the new nullification.  */
33250b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
332630878590SRichard Henderson     if (a->c) {
3327*a751eb31SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, dest);
33280b1347d2SRichard Henderson     }
332931234768SRichard Henderson     return nullify_end(ctx);
33300b1347d2SRichard Henderson }
33310b1347d2SRichard Henderson 
333230878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a)
33330b1347d2SRichard Henderson {
333430878590SRichard Henderson     unsigned len = 32 - a->clen;
3335eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3336eaa3783bSRichard Henderson     TCGv_reg dest;
33370b1347d2SRichard Henderson 
333830878590SRichard Henderson     if (a->c) {
33390b1347d2SRichard Henderson         nullify_over(ctx);
33400b1347d2SRichard Henderson     }
334130878590SRichard Henderson     if (a->cpos + len > 32) {
334230878590SRichard Henderson         len = 32 - a->cpos;
33430b1347d2SRichard Henderson     }
33440b1347d2SRichard Henderson 
334530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
334630878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
334730878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
33480b1347d2SRichard Henderson 
334930878590SRichard Henderson     if (a->nz) {
335030878590SRichard Henderson         TCGv_reg src = load_gpr(ctx, a->t);
33510b1347d2SRichard Henderson         if (mask1 != -1) {
3352eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
33530b1347d2SRichard Henderson             src = dest;
33540b1347d2SRichard Henderson         }
3355eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
33560b1347d2SRichard Henderson     } else {
3357eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
33580b1347d2SRichard Henderson     }
335930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33600b1347d2SRichard Henderson 
33610b1347d2SRichard Henderson     /* Install the new nullification.  */
33620b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
336330878590SRichard Henderson     if (a->c) {
3364*a751eb31SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, dest);
33650b1347d2SRichard Henderson     }
336631234768SRichard Henderson     return nullify_end(ctx);
33670b1347d2SRichard Henderson }
33680b1347d2SRichard Henderson 
336930878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a)
33700b1347d2SRichard Henderson {
337130878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
337230878590SRichard Henderson     unsigned len = 32 - a->clen;
3373eaa3783bSRichard Henderson     TCGv_reg dest, val;
33740b1347d2SRichard Henderson 
337530878590SRichard Henderson     if (a->c) {
33760b1347d2SRichard Henderson         nullify_over(ctx);
33770b1347d2SRichard Henderson     }
337830878590SRichard Henderson     if (a->cpos + len > 32) {
337930878590SRichard Henderson         len = 32 - a->cpos;
33800b1347d2SRichard Henderson     }
33810b1347d2SRichard Henderson 
338230878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
338330878590SRichard Henderson     val = load_gpr(ctx, a->r);
33840b1347d2SRichard Henderson     if (rs == 0) {
338530878590SRichard Henderson         tcg_gen_deposit_z_reg(dest, val, a->cpos, len);
33860b1347d2SRichard Henderson     } else {
338730878590SRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len);
33880b1347d2SRichard Henderson     }
338930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33900b1347d2SRichard Henderson 
33910b1347d2SRichard Henderson     /* Install the new nullification.  */
33920b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
339330878590SRichard Henderson     if (a->c) {
3394*a751eb31SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, dest);
33950b1347d2SRichard Henderson     }
339631234768SRichard Henderson     return nullify_end(ctx);
33970b1347d2SRichard Henderson }
33980b1347d2SRichard Henderson 
339930878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c,
340030878590SRichard Henderson                         unsigned nz, unsigned clen, TCGv_reg val)
34010b1347d2SRichard Henderson {
34020b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
34030b1347d2SRichard Henderson     unsigned len = 32 - clen;
340430878590SRichard Henderson     TCGv_reg mask, tmp, shift, dest;
34050b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
34060b1347d2SRichard Henderson 
34070b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34080b1347d2SRichard Henderson     shift = tcg_temp_new();
34090b1347d2SRichard Henderson     tmp = tcg_temp_new();
34100b1347d2SRichard Henderson 
34110b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3412d781cb77SRichard Henderson     tcg_gen_andi_reg(shift, cpu_sar, 31);
3413d781cb77SRichard Henderson     tcg_gen_xori_reg(shift, shift, 31);
34140b1347d2SRichard Henderson 
34150992a930SRichard Henderson     mask = tcg_temp_new();
34160992a930SRichard Henderson     tcg_gen_movi_reg(mask, msb + (msb - 1));
3417eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
34180b1347d2SRichard Henderson     if (rs) {
3419eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3420eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3421eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3422eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
34230b1347d2SRichard Henderson     } else {
3424eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
34250b1347d2SRichard Henderson     }
34260b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34270b1347d2SRichard Henderson 
34280b1347d2SRichard Henderson     /* Install the new nullification.  */
34290b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34300b1347d2SRichard Henderson     if (c) {
3431*a751eb31SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, c, dest);
34320b1347d2SRichard Henderson     }
343331234768SRichard Henderson     return nullify_end(ctx);
34340b1347d2SRichard Henderson }
34350b1347d2SRichard Henderson 
343630878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a)
343730878590SRichard Henderson {
3438a6deecceSSven Schnelle     if (a->c) {
3439a6deecceSSven Schnelle         nullify_over(ctx);
3440a6deecceSSven Schnelle     }
344130878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r));
344230878590SRichard Henderson }
344330878590SRichard Henderson 
344430878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a)
344530878590SRichard Henderson {
3446a6deecceSSven Schnelle     if (a->c) {
3447a6deecceSSven Schnelle         nullify_over(ctx);
3448a6deecceSSven Schnelle     }
3449d4e58033SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i));
345030878590SRichard Henderson }
34510b1347d2SRichard Henderson 
34528340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
345398cd9ca7SRichard Henderson {
3454660eefe1SRichard Henderson     TCGv_reg tmp;
345598cd9ca7SRichard Henderson 
3456c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
345798cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
345898cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
345998cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
346098cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
346198cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
346298cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
346398cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
346498cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
34658340f534SRichard Henderson     if (a->b == 0) {
34668340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
346798cd9ca7SRichard Henderson     }
3468c301f34eSRichard Henderson #else
3469c301f34eSRichard Henderson     nullify_over(ctx);
3470660eefe1SRichard Henderson #endif
3471660eefe1SRichard Henderson 
3472e12c6309SRichard Henderson     tmp = tcg_temp_new();
34738340f534SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp);
3474660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3475c301f34eSRichard Henderson 
3476c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
34778340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3478c301f34eSRichard Henderson #else
3479c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3480c301f34eSRichard Henderson 
34818340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
34828340f534SRichard Henderson     if (a->l) {
3483741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3484c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3485c301f34eSRichard Henderson     }
34868340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3487a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp);
3488a0180973SRichard Henderson         tcg_gen_addi_reg(tmp, tmp, 4);
3489a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
3490c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3491c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3492c301f34eSRichard Henderson     } else {
3493741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3494c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3495c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3496c301f34eSRichard Henderson         }
3497a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
3498c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
34998340f534SRichard Henderson         nullify_set(ctx, a->n);
3500c301f34eSRichard Henderson     }
3501c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
350231234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
350331234768SRichard Henderson     return nullify_end(ctx);
3504c301f34eSRichard Henderson #endif
350598cd9ca7SRichard Henderson }
350698cd9ca7SRichard Henderson 
35078340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
350898cd9ca7SRichard Henderson {
35098340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
351098cd9ca7SRichard Henderson }
351198cd9ca7SRichard Henderson 
35128340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
351343e05652SRichard Henderson {
35148340f534SRichard Henderson     target_ureg dest = iaoq_dest(ctx, a->disp);
351543e05652SRichard Henderson 
35166e5f5300SSven Schnelle     nullify_over(ctx);
35176e5f5300SSven Schnelle 
351843e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
351943e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
352043e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
352143e05652SRichard Henderson      *    b  gateway
352243e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
352343e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
352443e05652SRichard Henderson      * diagnose the security hole
352543e05652SRichard Henderson      *    b  gateway
352643e05652SRichard Henderson      *    b  evil
352743e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
352843e05652SRichard Henderson      */
352943e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
353043e05652SRichard Henderson         return gen_illegal(ctx);
353143e05652SRichard Henderson     }
353243e05652SRichard Henderson 
353343e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
353443e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
3535b77af26eSRichard Henderson         CPUHPPAState *env = cpu_env(ctx->cs);
353643e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
353743e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
353843e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
353943e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
354043e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
354143e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
354243e05652SRichard Henderson         if (type < 0) {
354331234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
354431234768SRichard Henderson             return true;
354543e05652SRichard Henderson         }
354643e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
354743e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
354843e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
354943e05652SRichard Henderson         }
355043e05652SRichard Henderson     } else {
355143e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
355243e05652SRichard Henderson     }
355343e05652SRichard Henderson #endif
355443e05652SRichard Henderson 
35556e5f5300SSven Schnelle     if (a->l) {
35566e5f5300SSven Schnelle         TCGv_reg tmp = dest_gpr(ctx, a->l);
35576e5f5300SSven Schnelle         if (ctx->privilege < 3) {
35586e5f5300SSven Schnelle             tcg_gen_andi_reg(tmp, tmp, -4);
35596e5f5300SSven Schnelle         }
35606e5f5300SSven Schnelle         tcg_gen_ori_reg(tmp, tmp, ctx->privilege);
35616e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
35626e5f5300SSven Schnelle     }
35636e5f5300SSven Schnelle 
35646e5f5300SSven Schnelle     return do_dbranch(ctx, dest, 0, a->n);
356543e05652SRichard Henderson }
356643e05652SRichard Henderson 
35678340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
356898cd9ca7SRichard Henderson {
3569b35aec85SRichard Henderson     if (a->x) {
3570e12c6309SRichard Henderson         TCGv_reg tmp = tcg_temp_new();
35718340f534SRichard Henderson         tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3);
3572eaa3783bSRichard Henderson         tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3573660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
35748340f534SRichard Henderson         return do_ibranch(ctx, tmp, a->l, a->n);
3575b35aec85SRichard Henderson     } else {
3576b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
3577b35aec85SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n);
3578b35aec85SRichard Henderson     }
357998cd9ca7SRichard Henderson }
358098cd9ca7SRichard Henderson 
35818340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
358298cd9ca7SRichard Henderson {
3583eaa3783bSRichard Henderson     TCGv_reg dest;
358498cd9ca7SRichard Henderson 
35858340f534SRichard Henderson     if (a->x == 0) {
35868340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
358798cd9ca7SRichard Henderson     } else {
3588e12c6309SRichard Henderson         dest = tcg_temp_new();
35898340f534SRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3);
35908340f534SRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b));
359198cd9ca7SRichard Henderson     }
3592660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
35938340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
359498cd9ca7SRichard Henderson }
359598cd9ca7SRichard Henderson 
35968340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
359798cd9ca7SRichard Henderson {
3598660eefe1SRichard Henderson     TCGv_reg dest;
359998cd9ca7SRichard Henderson 
3600c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
36018340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
36028340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3603c301f34eSRichard Henderson #else
3604c301f34eSRichard Henderson     nullify_over(ctx);
36058340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3606c301f34eSRichard Henderson 
3607741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3608c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3609c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3610c301f34eSRichard Henderson     }
3611741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest);
3612c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
36138340f534SRichard Henderson     if (a->l) {
3614741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3615c301f34eSRichard Henderson     }
36168340f534SRichard Henderson     nullify_set(ctx, a->n);
3617c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
361831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
361931234768SRichard Henderson     return nullify_end(ctx);
3620c301f34eSRichard Henderson #endif
362198cd9ca7SRichard Henderson }
362298cd9ca7SRichard Henderson 
36231ca74648SRichard Henderson /*
36241ca74648SRichard Henderson  * Float class 0
36251ca74648SRichard Henderson  */
3626ebe9383cSRichard Henderson 
36271ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3628ebe9383cSRichard Henderson {
3629ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3630ebe9383cSRichard Henderson }
3631ebe9383cSRichard Henderson 
363259f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
363359f8c04bSHelge Deller {
3634a300dad3SRichard Henderson     uint64_t ret;
3635a300dad3SRichard Henderson 
3636a300dad3SRichard Henderson     if (TARGET_REGISTER_BITS == 64) {
3637a300dad3SRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
3638a300dad3SRichard Henderson     } else {
3639a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
3640a300dad3SRichard Henderson     }
3641a300dad3SRichard Henderson 
364259f8c04bSHelge Deller     nullify_over(ctx);
3643a300dad3SRichard Henderson     save_frd(0, tcg_constant_i64(ret));
364459f8c04bSHelge Deller     return nullify_end(ctx);
364559f8c04bSHelge Deller }
364659f8c04bSHelge Deller 
36471ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
36481ca74648SRichard Henderson {
36491ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
36501ca74648SRichard Henderson }
36511ca74648SRichard Henderson 
3652ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3653ebe9383cSRichard Henderson {
3654ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3655ebe9383cSRichard Henderson }
3656ebe9383cSRichard Henderson 
36571ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
36581ca74648SRichard Henderson {
36591ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
36601ca74648SRichard Henderson }
36611ca74648SRichard Henderson 
36621ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3663ebe9383cSRichard Henderson {
3664ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3665ebe9383cSRichard Henderson }
3666ebe9383cSRichard Henderson 
36671ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
36681ca74648SRichard Henderson {
36691ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
36701ca74648SRichard Henderson }
36711ca74648SRichard Henderson 
3672ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3673ebe9383cSRichard Henderson {
3674ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3675ebe9383cSRichard Henderson }
3676ebe9383cSRichard Henderson 
36771ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
36781ca74648SRichard Henderson {
36791ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
36801ca74648SRichard Henderson }
36811ca74648SRichard Henderson 
36821ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
36831ca74648SRichard Henderson {
36841ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
36851ca74648SRichard Henderson }
36861ca74648SRichard Henderson 
36871ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
36881ca74648SRichard Henderson {
36891ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
36901ca74648SRichard Henderson }
36911ca74648SRichard Henderson 
36921ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
36931ca74648SRichard Henderson {
36941ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
36951ca74648SRichard Henderson }
36961ca74648SRichard Henderson 
36971ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
36981ca74648SRichard Henderson {
36991ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
37001ca74648SRichard Henderson }
37011ca74648SRichard Henderson 
37021ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3703ebe9383cSRichard Henderson {
3704ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3705ebe9383cSRichard Henderson }
3706ebe9383cSRichard Henderson 
37071ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
37081ca74648SRichard Henderson {
37091ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
37101ca74648SRichard Henderson }
37111ca74648SRichard Henderson 
3712ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3713ebe9383cSRichard Henderson {
3714ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3715ebe9383cSRichard Henderson }
3716ebe9383cSRichard Henderson 
37171ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
37181ca74648SRichard Henderson {
37191ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
37201ca74648SRichard Henderson }
37211ca74648SRichard Henderson 
37221ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3723ebe9383cSRichard Henderson {
3724ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3725ebe9383cSRichard Henderson }
3726ebe9383cSRichard Henderson 
37271ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
37281ca74648SRichard Henderson {
37291ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
37301ca74648SRichard Henderson }
37311ca74648SRichard Henderson 
3732ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3733ebe9383cSRichard Henderson {
3734ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3735ebe9383cSRichard Henderson }
3736ebe9383cSRichard Henderson 
37371ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
37381ca74648SRichard Henderson {
37391ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
37401ca74648SRichard Henderson }
37411ca74648SRichard Henderson 
37421ca74648SRichard Henderson /*
37431ca74648SRichard Henderson  * Float class 1
37441ca74648SRichard Henderson  */
37451ca74648SRichard Henderson 
37461ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
37471ca74648SRichard Henderson {
37481ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
37491ca74648SRichard Henderson }
37501ca74648SRichard Henderson 
37511ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
37521ca74648SRichard Henderson {
37531ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
37541ca74648SRichard Henderson }
37551ca74648SRichard Henderson 
37561ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
37571ca74648SRichard Henderson {
37581ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
37591ca74648SRichard Henderson }
37601ca74648SRichard Henderson 
37611ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
37621ca74648SRichard Henderson {
37631ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
37641ca74648SRichard Henderson }
37651ca74648SRichard Henderson 
37661ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
37671ca74648SRichard Henderson {
37681ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
37691ca74648SRichard Henderson }
37701ca74648SRichard Henderson 
37711ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
37721ca74648SRichard Henderson {
37731ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
37741ca74648SRichard Henderson }
37751ca74648SRichard Henderson 
37761ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
37771ca74648SRichard Henderson {
37781ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
37791ca74648SRichard Henderson }
37801ca74648SRichard Henderson 
37811ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
37821ca74648SRichard Henderson {
37831ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
37841ca74648SRichard Henderson }
37851ca74648SRichard Henderson 
37861ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
37871ca74648SRichard Henderson {
37881ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
37891ca74648SRichard Henderson }
37901ca74648SRichard Henderson 
37911ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
37921ca74648SRichard Henderson {
37931ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
37941ca74648SRichard Henderson }
37951ca74648SRichard Henderson 
37961ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
37971ca74648SRichard Henderson {
37981ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
37991ca74648SRichard Henderson }
38001ca74648SRichard Henderson 
38011ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
38021ca74648SRichard Henderson {
38031ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
38041ca74648SRichard Henderson }
38051ca74648SRichard Henderson 
38061ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
38071ca74648SRichard Henderson {
38081ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
38091ca74648SRichard Henderson }
38101ca74648SRichard Henderson 
38111ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
38121ca74648SRichard Henderson {
38131ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
38141ca74648SRichard Henderson }
38151ca74648SRichard Henderson 
38161ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
38171ca74648SRichard Henderson {
38181ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
38191ca74648SRichard Henderson }
38201ca74648SRichard Henderson 
38211ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
38221ca74648SRichard Henderson {
38231ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
38241ca74648SRichard Henderson }
38251ca74648SRichard Henderson 
38261ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
38271ca74648SRichard Henderson {
38281ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
38291ca74648SRichard Henderson }
38301ca74648SRichard Henderson 
38311ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
38321ca74648SRichard Henderson {
38331ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
38341ca74648SRichard Henderson }
38351ca74648SRichard Henderson 
38361ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
38371ca74648SRichard Henderson {
38381ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
38391ca74648SRichard Henderson }
38401ca74648SRichard Henderson 
38411ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
38421ca74648SRichard Henderson {
38431ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
38441ca74648SRichard Henderson }
38451ca74648SRichard Henderson 
38461ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
38471ca74648SRichard Henderson {
38481ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
38491ca74648SRichard Henderson }
38501ca74648SRichard Henderson 
38511ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
38521ca74648SRichard Henderson {
38531ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
38541ca74648SRichard Henderson }
38551ca74648SRichard Henderson 
38561ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
38571ca74648SRichard Henderson {
38581ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
38591ca74648SRichard Henderson }
38601ca74648SRichard Henderson 
38611ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
38621ca74648SRichard Henderson {
38631ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
38641ca74648SRichard Henderson }
38651ca74648SRichard Henderson 
38661ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
38671ca74648SRichard Henderson {
38681ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
38691ca74648SRichard Henderson }
38701ca74648SRichard Henderson 
38711ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
38721ca74648SRichard Henderson {
38731ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
38741ca74648SRichard Henderson }
38751ca74648SRichard Henderson 
38761ca74648SRichard Henderson /*
38771ca74648SRichard Henderson  * Float class 2
38781ca74648SRichard Henderson  */
38791ca74648SRichard Henderson 
38801ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
3881ebe9383cSRichard Henderson {
3882ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3883ebe9383cSRichard Henderson 
3884ebe9383cSRichard Henderson     nullify_over(ctx);
3885ebe9383cSRichard Henderson 
38861ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
38871ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
388829dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
388929dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
3890ebe9383cSRichard Henderson 
3891ad75a51eSRichard Henderson     gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc);
3892ebe9383cSRichard Henderson 
38931ca74648SRichard Henderson     return nullify_end(ctx);
3894ebe9383cSRichard Henderson }
3895ebe9383cSRichard Henderson 
38961ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
3897ebe9383cSRichard Henderson {
3898ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3899ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3900ebe9383cSRichard Henderson 
3901ebe9383cSRichard Henderson     nullify_over(ctx);
3902ebe9383cSRichard Henderson 
39031ca74648SRichard Henderson     ta = load_frd0(a->r1);
39041ca74648SRichard Henderson     tb = load_frd0(a->r2);
390529dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
390629dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
3907ebe9383cSRichard Henderson 
3908ad75a51eSRichard Henderson     gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc);
3909ebe9383cSRichard Henderson 
391031234768SRichard Henderson     return nullify_end(ctx);
3911ebe9383cSRichard Henderson }
3912ebe9383cSRichard Henderson 
39131ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
3914ebe9383cSRichard Henderson {
3915eaa3783bSRichard Henderson     TCGv_reg t;
3916ebe9383cSRichard Henderson 
3917ebe9383cSRichard Henderson     nullify_over(ctx);
3918ebe9383cSRichard Henderson 
3919e12c6309SRichard Henderson     t = tcg_temp_new();
3920ad75a51eSRichard Henderson     tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow));
3921ebe9383cSRichard Henderson 
39221ca74648SRichard Henderson     if (a->y == 1) {
3923ebe9383cSRichard Henderson         int mask;
3924ebe9383cSRichard Henderson         bool inv = false;
3925ebe9383cSRichard Henderson 
39261ca74648SRichard Henderson         switch (a->c) {
3927ebe9383cSRichard Henderson         case 0: /* simple */
3928eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, 0x4000000);
3929ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3930ebe9383cSRichard Henderson             goto done;
3931ebe9383cSRichard Henderson         case 2: /* rej */
3932ebe9383cSRichard Henderson             inv = true;
3933ebe9383cSRichard Henderson             /* fallthru */
3934ebe9383cSRichard Henderson         case 1: /* acc */
3935ebe9383cSRichard Henderson             mask = 0x43ff800;
3936ebe9383cSRichard Henderson             break;
3937ebe9383cSRichard Henderson         case 6: /* rej8 */
3938ebe9383cSRichard Henderson             inv = true;
3939ebe9383cSRichard Henderson             /* fallthru */
3940ebe9383cSRichard Henderson         case 5: /* acc8 */
3941ebe9383cSRichard Henderson             mask = 0x43f8000;
3942ebe9383cSRichard Henderson             break;
3943ebe9383cSRichard Henderson         case 9: /* acc6 */
3944ebe9383cSRichard Henderson             mask = 0x43e0000;
3945ebe9383cSRichard Henderson             break;
3946ebe9383cSRichard Henderson         case 13: /* acc4 */
3947ebe9383cSRichard Henderson             mask = 0x4380000;
3948ebe9383cSRichard Henderson             break;
3949ebe9383cSRichard Henderson         case 17: /* acc2 */
3950ebe9383cSRichard Henderson             mask = 0x4200000;
3951ebe9383cSRichard Henderson             break;
3952ebe9383cSRichard Henderson         default:
39531ca74648SRichard Henderson             gen_illegal(ctx);
39541ca74648SRichard Henderson             return true;
3955ebe9383cSRichard Henderson         }
3956ebe9383cSRichard Henderson         if (inv) {
3957d4e58033SRichard Henderson             TCGv_reg c = tcg_constant_reg(mask);
3958eaa3783bSRichard Henderson             tcg_gen_or_reg(t, t, c);
3959ebe9383cSRichard Henderson             ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3960ebe9383cSRichard Henderson         } else {
3961eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, mask);
3962ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3963ebe9383cSRichard Henderson         }
39641ca74648SRichard Henderson     } else {
39651ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
39661ca74648SRichard Henderson 
39671ca74648SRichard Henderson         tcg_gen_extract_reg(t, t, 21 - cbit, 1);
39681ca74648SRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
39691ca74648SRichard Henderson     }
39701ca74648SRichard Henderson 
3971ebe9383cSRichard Henderson  done:
397231234768SRichard Henderson     return nullify_end(ctx);
3973ebe9383cSRichard Henderson }
3974ebe9383cSRichard Henderson 
39751ca74648SRichard Henderson /*
39761ca74648SRichard Henderson  * Float class 2
39771ca74648SRichard Henderson  */
39781ca74648SRichard Henderson 
39791ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
3980ebe9383cSRichard Henderson {
39811ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
39821ca74648SRichard Henderson }
39831ca74648SRichard Henderson 
39841ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
39851ca74648SRichard Henderson {
39861ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
39871ca74648SRichard Henderson }
39881ca74648SRichard Henderson 
39891ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
39901ca74648SRichard Henderson {
39911ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
39921ca74648SRichard Henderson }
39931ca74648SRichard Henderson 
39941ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
39951ca74648SRichard Henderson {
39961ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
39971ca74648SRichard Henderson }
39981ca74648SRichard Henderson 
39991ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
40001ca74648SRichard Henderson {
40011ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
40021ca74648SRichard Henderson }
40031ca74648SRichard Henderson 
40041ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
40051ca74648SRichard Henderson {
40061ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
40071ca74648SRichard Henderson }
40081ca74648SRichard Henderson 
40091ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
40101ca74648SRichard Henderson {
40111ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
40121ca74648SRichard Henderson }
40131ca74648SRichard Henderson 
40141ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
40151ca74648SRichard Henderson {
40161ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
40171ca74648SRichard Henderson }
40181ca74648SRichard Henderson 
40191ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
40201ca74648SRichard Henderson {
40211ca74648SRichard Henderson     TCGv_i64 x, y;
4022ebe9383cSRichard Henderson 
4023ebe9383cSRichard Henderson     nullify_over(ctx);
4024ebe9383cSRichard Henderson 
40251ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
40261ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
40271ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
40281ca74648SRichard Henderson     save_frd(a->t, x);
4029ebe9383cSRichard Henderson 
403031234768SRichard Henderson     return nullify_end(ctx);
4031ebe9383cSRichard Henderson }
4032ebe9383cSRichard Henderson 
4033ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4034ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4035ebe9383cSRichard Henderson {
4036ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4037ebe9383cSRichard Henderson }
4038ebe9383cSRichard Henderson 
4039b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4040ebe9383cSRichard Henderson {
4041b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4042b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4043b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4044b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4045b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4046ebe9383cSRichard Henderson 
4047ebe9383cSRichard Henderson     nullify_over(ctx);
4048ebe9383cSRichard Henderson 
4049ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4050ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4051ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4052ebe9383cSRichard Henderson 
405331234768SRichard Henderson     return nullify_end(ctx);
4054ebe9383cSRichard Henderson }
4055ebe9383cSRichard Henderson 
4056b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4057b1e2af57SRichard Henderson {
4058b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4059b1e2af57SRichard Henderson }
4060b1e2af57SRichard Henderson 
4061b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4062b1e2af57SRichard Henderson {
4063b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4064b1e2af57SRichard Henderson }
4065b1e2af57SRichard Henderson 
4066b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4067b1e2af57SRichard Henderson {
4068b1e2af57SRichard Henderson     nullify_over(ctx);
4069b1e2af57SRichard Henderson 
4070b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4071b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4072b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4073b1e2af57SRichard Henderson 
4074b1e2af57SRichard Henderson     return nullify_end(ctx);
4075b1e2af57SRichard Henderson }
4076b1e2af57SRichard Henderson 
4077b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4078b1e2af57SRichard Henderson {
4079b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4080b1e2af57SRichard Henderson }
4081b1e2af57SRichard Henderson 
4082b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4083b1e2af57SRichard Henderson {
4084b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4085b1e2af57SRichard Henderson }
4086b1e2af57SRichard Henderson 
4087c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4088ebe9383cSRichard Henderson {
4089c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4090ebe9383cSRichard Henderson 
4091ebe9383cSRichard Henderson     nullify_over(ctx);
4092c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4093c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4094c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4095ebe9383cSRichard Henderson 
4096c3bad4f8SRichard Henderson     if (a->neg) {
4097ad75a51eSRichard Henderson         gen_helper_fmpynfadd_s(x, tcg_env, x, y, z);
4098ebe9383cSRichard Henderson     } else {
4099ad75a51eSRichard Henderson         gen_helper_fmpyfadd_s(x, tcg_env, x, y, z);
4100ebe9383cSRichard Henderson     }
4101ebe9383cSRichard Henderson 
4102c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
410331234768SRichard Henderson     return nullify_end(ctx);
4104ebe9383cSRichard Henderson }
4105ebe9383cSRichard Henderson 
4106c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4107ebe9383cSRichard Henderson {
4108c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4109ebe9383cSRichard Henderson 
4110ebe9383cSRichard Henderson     nullify_over(ctx);
4111c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4112c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4113c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4114ebe9383cSRichard Henderson 
4115c3bad4f8SRichard Henderson     if (a->neg) {
4116ad75a51eSRichard Henderson         gen_helper_fmpynfadd_d(x, tcg_env, x, y, z);
4117ebe9383cSRichard Henderson     } else {
4118ad75a51eSRichard Henderson         gen_helper_fmpyfadd_d(x, tcg_env, x, y, z);
4119ebe9383cSRichard Henderson     }
4120ebe9383cSRichard Henderson 
4121c3bad4f8SRichard Henderson     save_frd(a->t, x);
412231234768SRichard Henderson     return nullify_end(ctx);
4123ebe9383cSRichard Henderson }
4124ebe9383cSRichard Henderson 
412515da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a)
412615da177bSSven Schnelle {
4127cf6b28d4SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4128cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4129cf6b28d4SHelge Deller     if (a->i == 0x100) {
4130cf6b28d4SHelge Deller         /* emulate PDC BTLB, called by SeaBIOS-hppa */
4131ad75a51eSRichard Henderson         nullify_over(ctx);
4132ad75a51eSRichard Henderson         gen_helper_diag_btlb(tcg_env);
4133cf6b28d4SHelge Deller         return nullify_end(ctx);
413415da177bSSven Schnelle     }
4135ad75a51eSRichard Henderson #endif
4136ad75a51eSRichard Henderson     qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4137ad75a51eSRichard Henderson     return true;
4138ad75a51eSRichard Henderson }
413915da177bSSven Schnelle 
4140b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
414161766fe9SRichard Henderson {
414251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4143f764718dSRichard Henderson     int bound;
414461766fe9SRichard Henderson 
414551b061fbSRichard Henderson     ctx->cs = cs;
4146494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
4147bd6243a3SRichard Henderson     ctx->is_pa20 = hppa_is_pa20(cpu_env(cs));
41483d68ee7bSRichard Henderson 
41493d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
4150c01e5dfbSHelge Deller     ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX);
41513d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4152c01e5dfbSHelge Deller     ctx->iaoq_f = ctx->base.pc_first | ctx->privilege;
4153c01e5dfbSHelge Deller     ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege;
4154217d1a5eSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4155c301f34eSRichard Henderson #else
4156494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4157bb67ec32SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D
4158bb67ec32SRichard Henderson                     ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P)
4159bb67ec32SRichard Henderson                     : MMU_PHYS_IDX);
41603d68ee7bSRichard Henderson 
4161c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4162c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4163c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4164c301f34eSRichard Henderson     int32_t diff = cs_base;
4165c301f34eSRichard Henderson 
4166c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4167c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4168c301f34eSRichard Henderson #endif
416951b061fbSRichard Henderson     ctx->iaoq_n = -1;
4170f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
417161766fe9SRichard Henderson 
41723d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
41733d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4174b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
417561766fe9SRichard Henderson }
417661766fe9SRichard Henderson 
417751b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
417851b061fbSRichard Henderson {
417951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
418061766fe9SRichard Henderson 
41813d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
418251b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
418351b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4184494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
418551b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
418651b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4187129e9cc3SRichard Henderson     }
418851b061fbSRichard Henderson     ctx->null_lab = NULL;
418961766fe9SRichard Henderson }
419061766fe9SRichard Henderson 
419151b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
419251b061fbSRichard Henderson {
419351b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
419451b061fbSRichard Henderson 
419551b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
419651b061fbSRichard Henderson }
419751b061fbSRichard Henderson 
419851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
419951b061fbSRichard Henderson {
420051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4201b77af26eSRichard Henderson     CPUHPPAState *env = cpu_env(cs);
420251b061fbSRichard Henderson     DisasJumpType ret;
420351b061fbSRichard Henderson 
420451b061fbSRichard Henderson     /* Execute one insn.  */
4205ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4206c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
420731234768SRichard Henderson         do_page_zero(ctx);
420831234768SRichard Henderson         ret = ctx->base.is_jmp;
4209869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4210ba1d0b44SRichard Henderson     } else
4211ba1d0b44SRichard Henderson #endif
4212ba1d0b44SRichard Henderson     {
421361766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
421461766fe9SRichard Henderson            the page permissions for execute.  */
42154e116893SIlya Leoshkevich         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
421661766fe9SRichard Henderson 
421761766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
421861766fe9SRichard Henderson            This will be overwritten by a branch.  */
421951b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
422051b061fbSRichard Henderson             ctx->iaoq_n = -1;
4221e12c6309SRichard Henderson             ctx->iaoq_n_var = tcg_temp_new();
4222eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
422361766fe9SRichard Henderson         } else {
422451b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4225f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
422661766fe9SRichard Henderson         }
422761766fe9SRichard Henderson 
422851b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
422951b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4230869051eaSRichard Henderson             ret = DISAS_NEXT;
4231129e9cc3SRichard Henderson         } else {
42321a19da0dSRichard Henderson             ctx->insn = insn;
423331274b46SRichard Henderson             if (!decode(ctx, insn)) {
423431274b46SRichard Henderson                 gen_illegal(ctx);
423531274b46SRichard Henderson             }
423631234768SRichard Henderson             ret = ctx->base.is_jmp;
423751b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4238129e9cc3SRichard Henderson         }
423961766fe9SRichard Henderson     }
424061766fe9SRichard Henderson 
42413d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
42423d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
424351b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4244c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4245c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4246c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4247c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
424851b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
424951b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
425031234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4251129e9cc3SRichard Henderson         } else {
425231234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
425361766fe9SRichard Henderson         }
4254129e9cc3SRichard Henderson     }
425551b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
425651b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4257c301f34eSRichard Henderson     ctx->base.pc_next += 4;
425861766fe9SRichard Henderson 
4259c5d0aec2SRichard Henderson     switch (ret) {
4260c5d0aec2SRichard Henderson     case DISAS_NORETURN:
4261c5d0aec2SRichard Henderson     case DISAS_IAQ_N_UPDATED:
4262c5d0aec2SRichard Henderson         break;
4263c5d0aec2SRichard Henderson 
4264c5d0aec2SRichard Henderson     case DISAS_NEXT:
4265c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE:
4266c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
426751b061fbSRichard Henderson         if (ctx->iaoq_f == -1) {
4268a0180973SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b);
4269741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4270c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4271c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4272c301f34eSRichard Henderson #endif
427351b061fbSRichard Henderson             nullify_save(ctx);
4274c5d0aec2SRichard Henderson             ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT
4275c5d0aec2SRichard Henderson                                 ? DISAS_EXIT
4276c5d0aec2SRichard Henderson                                 : DISAS_IAQ_N_UPDATED);
427751b061fbSRichard Henderson         } else if (ctx->iaoq_b == -1) {
4278a0180973SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var);
427961766fe9SRichard Henderson         }
4280c5d0aec2SRichard Henderson         break;
4281c5d0aec2SRichard Henderson 
4282c5d0aec2SRichard Henderson     default:
4283c5d0aec2SRichard Henderson         g_assert_not_reached();
4284c5d0aec2SRichard Henderson     }
428561766fe9SRichard Henderson }
428661766fe9SRichard Henderson 
428751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
428851b061fbSRichard Henderson {
428951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4290e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
429151b061fbSRichard Henderson 
4292e1b5a5edSRichard Henderson     switch (is_jmp) {
4293869051eaSRichard Henderson     case DISAS_NORETURN:
429461766fe9SRichard Henderson         break;
429551b061fbSRichard Henderson     case DISAS_TOO_MANY:
4296869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4297e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
4298741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
4299741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
430051b061fbSRichard Henderson         nullify_save(ctx);
430161766fe9SRichard Henderson         /* FALLTHRU */
4302869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
43038532a14eSRichard Henderson         if (is_jmp != DISAS_IAQ_N_STALE_EXIT) {
43047f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
43058532a14eSRichard Henderson             break;
430661766fe9SRichard Henderson         }
4307c5d0aec2SRichard Henderson         /* FALLTHRU */
4308c5d0aec2SRichard Henderson     case DISAS_EXIT:
4309c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
431061766fe9SRichard Henderson         break;
431161766fe9SRichard Henderson     default:
431251b061fbSRichard Henderson         g_assert_not_reached();
431361766fe9SRichard Henderson     }
431451b061fbSRichard Henderson }
431561766fe9SRichard Henderson 
43168eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase,
43178eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
431851b061fbSRichard Henderson {
4319c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
432061766fe9SRichard Henderson 
4321ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4322ba1d0b44SRichard Henderson     switch (pc) {
43237ad439dfSRichard Henderson     case 0x00:
43248eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
4325ba1d0b44SRichard Henderson         return;
43267ad439dfSRichard Henderson     case 0xb0:
43278eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
4328ba1d0b44SRichard Henderson         return;
43297ad439dfSRichard Henderson     case 0xe0:
43308eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4331ba1d0b44SRichard Henderson         return;
43327ad439dfSRichard Henderson     case 0x100:
43338eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
4334ba1d0b44SRichard Henderson         return;
43357ad439dfSRichard Henderson     }
4336ba1d0b44SRichard Henderson #endif
4337ba1d0b44SRichard Henderson 
43388eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(pc));
43398eb806a7SRichard Henderson     target_disas(logfile, cs, pc, dcbase->tb->size);
434061766fe9SRichard Henderson }
434151b061fbSRichard Henderson 
434251b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
434351b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
434451b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
434551b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
434651b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
434751b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
434851b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
434951b061fbSRichard Henderson };
435051b061fbSRichard Henderson 
4351597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
4352306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
435351b061fbSRichard Henderson {
435451b061fbSRichard Henderson     DisasContext ctx;
4355306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
435661766fe9SRichard Henderson }
4357