161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 33eaa3783bSRichard Henderson we need to redefine all of these. */ 34eaa3783bSRichard Henderson 35eaa3783bSRichard Henderson #undef TCGv 36eaa3783bSRichard Henderson #undef tcg_temp_new 37eaa3783bSRichard Henderson #undef tcg_global_mem_new 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 40eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 41eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 42eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 43eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 44eaa3783bSRichard Henderson #else 45eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 46eaa3783bSRichard Henderson #endif 47eaa3783bSRichard Henderson #else 48eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 49eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson 53eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 54eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 55eaa3783bSRichard Henderson 56eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 57eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 60eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 61eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 62eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 63eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 64eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 68eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 69eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 70eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 71eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 72eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 73eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 74eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 75eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 76eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 77eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 78eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 79eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 80eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 81eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 82eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 83eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 84eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 85eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 86eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 87eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 88eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 89eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 90eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 91eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 92eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 93eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 94eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 95eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 96eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 97eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 98eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 99eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 100eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 101eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 102eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 103eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 104eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 105eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 106eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 107eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 110eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 114eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 115eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 116eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 117eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 118eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 119eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 120eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 121eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 122eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 123eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 124eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 125eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 126eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 127eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 129eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 130eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 131eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 132eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 133eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 134eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 135eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 136eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 13705bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 138eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 139eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 14029dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 141eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 142eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 143eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 144eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 145eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 146eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1475bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 148eaa3783bSRichard Henderson #else 149eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 150eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 151eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 152eaa3783bSRichard Henderson 153eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 154eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 155eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 156eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 163eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 164eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 165eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 166eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 167eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 168eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 169eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 170eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 171eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 172eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 173eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 174eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 175eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 176eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 177eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 178eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 179eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 180eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 181eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 182eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 183eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 184eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 185eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 186eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 187eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 190eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 191eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 192eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 193eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 194eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 195eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 196eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 197eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 198eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 201eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 202eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 203eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 204eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 208eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 209eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 210eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 212eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 213eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 214eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 215eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 216eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 217eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 218eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 220eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 222eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 223eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 226eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 227eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 228eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 229eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23005bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 231eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 232eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25786f8d05fSRichard Henderson int ntempr, ntempl; 2585eecd37aSRichard Henderson TCGv_reg tempr[8]; 25986f8d05fSRichard Henderson TCGv_tl templ[4]; 26061766fe9SRichard Henderson 26161766fe9SRichard Henderson DisasCond null_cond; 26261766fe9SRichard Henderson TCGLabel *null_lab; 26361766fe9SRichard Henderson 2641a19da0dSRichard Henderson uint32_t insn; 265494737b7SRichard Henderson uint32_t tb_flags; 2663d68ee7bSRichard Henderson int mmu_idx; 2673d68ee7bSRichard Henderson int privilege; 26861766fe9SRichard Henderson bool psw_n_nonzero; 269217d1a5eSRichard Henderson 270217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 271217d1a5eSRichard Henderson MemOp unalign; 272217d1a5eSRichard Henderson #endif 27361766fe9SRichard Henderson } DisasContext; 27461766fe9SRichard Henderson 275217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 276217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 277217d1a5eSRichard Henderson #else 278217d1a5eSRichard Henderson #define UNALIGN(C) 0 279217d1a5eSRichard Henderson #endif 280217d1a5eSRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3001cd012a5SRichard Henderson we use for the final M. */ 301451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 3021cd012a5SRichard Henderson { 3031cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3041cd012a5SRichard Henderson } 3051cd012a5SRichard Henderson 306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 307451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 308740038d7SRichard Henderson { 309740038d7SRichard Henderson return val ? 1 : -1; 310740038d7SRichard Henderson } 311740038d7SRichard Henderson 312451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 313740038d7SRichard Henderson { 314740038d7SRichard Henderson return val ? -1 : 1; 315740038d7SRichard Henderson } 316740038d7SRichard Henderson 317740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 318451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31901afb7beSRichard Henderson { 32001afb7beSRichard Henderson return val << 2; 32101afb7beSRichard Henderson } 32201afb7beSRichard Henderson 323740038d7SRichard Henderson /* Used for fp memory ops. */ 324451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 325740038d7SRichard Henderson { 326740038d7SRichard Henderson return val << 3; 327740038d7SRichard Henderson } 328740038d7SRichard Henderson 3290588e061SRichard Henderson /* Used for assemble_21. */ 330451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3310588e061SRichard Henderson { 3320588e061SRichard Henderson return val << 11; 3330588e061SRichard Henderson } 3340588e061SRichard Henderson 33501afb7beSRichard Henderson 33640f9f908SRichard Henderson /* Include the auto-generated decoder. */ 337abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33840f9f908SRichard Henderson 33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34061766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34461766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34661766fe9SRichard Henderson 347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 348e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 350c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 351e1b5a5edSRichard Henderson 35261766fe9SRichard Henderson /* global register indexes */ 353eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35433423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 355494737b7SRichard Henderson static TCGv_i64 cpu_srH; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 357eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 359c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 360eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 364eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36561766fe9SRichard Henderson 36661766fe9SRichard Henderson #include "exec/gen-icount.h" 36761766fe9SRichard Henderson 36861766fe9SRichard Henderson void hppa_translate_init(void) 36961766fe9SRichard Henderson { 37061766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37161766fe9SRichard Henderson 372eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37361766fe9SRichard Henderson static const GlobalVar vars[] = { 37435136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37561766fe9SRichard Henderson DEF_VAR(psw_n), 37661766fe9SRichard Henderson DEF_VAR(psw_v), 37761766fe9SRichard Henderson DEF_VAR(psw_cb), 37861766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37961766fe9SRichard Henderson DEF_VAR(iaoq_f), 38061766fe9SRichard Henderson DEF_VAR(iaoq_b), 38161766fe9SRichard Henderson }; 38261766fe9SRichard Henderson 38361766fe9SRichard Henderson #undef DEF_VAR 38461766fe9SRichard Henderson 38561766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38661766fe9SRichard Henderson static const char gr_names[32][4] = { 38761766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38861766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38961766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 39061766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39161766fe9SRichard Henderson }; 39233423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 393494737b7SRichard Henderson static const char sr_names[5][4] = { 394494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39533423472SRichard Henderson }; 39661766fe9SRichard Henderson 39761766fe9SRichard Henderson int i; 39861766fe9SRichard Henderson 399f764718dSRichard Henderson cpu_gr[0] = NULL; 40061766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40161766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40261766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40361766fe9SRichard Henderson gr_names[i]); 40461766fe9SRichard Henderson } 40533423472SRichard Henderson for (i = 0; i < 4; i++) { 40633423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40733423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40833423472SRichard Henderson sr_names[i]); 40933423472SRichard Henderson } 410494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 411494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 412494737b7SRichard Henderson sr_names[4]); 41361766fe9SRichard Henderson 41461766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41561766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41661766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41761766fe9SRichard Henderson } 418c301f34eSRichard Henderson 419c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 420c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 421c301f34eSRichard Henderson "iasq_f"); 422c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 423c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 424c301f34eSRichard Henderson "iasq_b"); 42561766fe9SRichard Henderson } 42661766fe9SRichard Henderson 427129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 428129e9cc3SRichard Henderson { 429f764718dSRichard Henderson return (DisasCond){ 430f764718dSRichard Henderson .c = TCG_COND_NEVER, 431f764718dSRichard Henderson .a0 = NULL, 432f764718dSRichard Henderson .a1 = NULL, 433f764718dSRichard Henderson }; 434129e9cc3SRichard Henderson } 435129e9cc3SRichard Henderson 436df0232feSRichard Henderson static DisasCond cond_make_t(void) 437df0232feSRichard Henderson { 438df0232feSRichard Henderson return (DisasCond){ 439df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 440df0232feSRichard Henderson .a0 = NULL, 441df0232feSRichard Henderson .a1 = NULL, 442df0232feSRichard Henderson }; 443df0232feSRichard Henderson } 444df0232feSRichard Henderson 445129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 446129e9cc3SRichard Henderson { 447f764718dSRichard Henderson return (DisasCond){ 448f764718dSRichard Henderson .c = TCG_COND_NE, 449f764718dSRichard Henderson .a0 = cpu_psw_n, 4506e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 451f764718dSRichard Henderson }; 452129e9cc3SRichard Henderson } 453129e9cc3SRichard Henderson 454b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 455b47a4a02SSven Schnelle { 456b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 457b47a4a02SSven Schnelle return (DisasCond){ 4586e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 459b47a4a02SSven Schnelle }; 460b47a4a02SSven Schnelle } 461b47a4a02SSven Schnelle 462eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 463129e9cc3SRichard Henderson { 464b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 465b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 466b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 467129e9cc3SRichard Henderson } 468129e9cc3SRichard Henderson 469eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 470129e9cc3SRichard Henderson { 471129e9cc3SRichard Henderson DisasCond r = { .c = c }; 472129e9cc3SRichard Henderson 473129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 474129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 475eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 476129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 477eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 478129e9cc3SRichard Henderson 479129e9cc3SRichard Henderson return r; 480129e9cc3SRichard Henderson } 481129e9cc3SRichard Henderson 482129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 483129e9cc3SRichard Henderson { 484129e9cc3SRichard Henderson switch (cond->c) { 485129e9cc3SRichard Henderson default: 486f764718dSRichard Henderson cond->a0 = NULL; 487f764718dSRichard Henderson cond->a1 = NULL; 488129e9cc3SRichard Henderson /* fallthru */ 489129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 490129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 491129e9cc3SRichard Henderson break; 492129e9cc3SRichard Henderson case TCG_COND_NEVER: 493129e9cc3SRichard Henderson break; 494129e9cc3SRichard Henderson } 495129e9cc3SRichard Henderson } 496129e9cc3SRichard Henderson 497eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 49861766fe9SRichard Henderson { 49986f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 50086f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 50186f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 50261766fe9SRichard Henderson } 50361766fe9SRichard Henderson 50486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 50586f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 50686f8d05fSRichard Henderson { 50786f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 50886f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 50986f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 51086f8d05fSRichard Henderson } 51186f8d05fSRichard Henderson #endif 51286f8d05fSRichard Henderson 513eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 51461766fe9SRichard Henderson { 515eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 516eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 51761766fe9SRichard Henderson return t; 51861766fe9SRichard Henderson } 51961766fe9SRichard Henderson 520eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 52161766fe9SRichard Henderson { 52261766fe9SRichard Henderson if (reg == 0) { 523eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 524eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 52561766fe9SRichard Henderson return t; 52661766fe9SRichard Henderson } else { 52761766fe9SRichard Henderson return cpu_gr[reg]; 52861766fe9SRichard Henderson } 52961766fe9SRichard Henderson } 53061766fe9SRichard Henderson 531eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 53261766fe9SRichard Henderson { 533129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 53461766fe9SRichard Henderson return get_temp(ctx); 53561766fe9SRichard Henderson } else { 53661766fe9SRichard Henderson return cpu_gr[reg]; 53761766fe9SRichard Henderson } 53861766fe9SRichard Henderson } 53961766fe9SRichard Henderson 540eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 541129e9cc3SRichard Henderson { 542129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 543eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 544129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 545129e9cc3SRichard Henderson } else { 546eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson } 549129e9cc3SRichard Henderson 550eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 551129e9cc3SRichard Henderson { 552129e9cc3SRichard Henderson if (reg != 0) { 553129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 554129e9cc3SRichard Henderson } 555129e9cc3SRichard Henderson } 556129e9cc3SRichard Henderson 557e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 55896d6407fSRichard Henderson # define HI_OFS 0 55996d6407fSRichard Henderson # define LO_OFS 4 56096d6407fSRichard Henderson #else 56196d6407fSRichard Henderson # define HI_OFS 4 56296d6407fSRichard Henderson # define LO_OFS 0 56396d6407fSRichard Henderson #endif 56496d6407fSRichard Henderson 56596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 56696d6407fSRichard Henderson { 56796d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 56896d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 56996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57196d6407fSRichard Henderson return ret; 57296d6407fSRichard Henderson } 57396d6407fSRichard Henderson 574ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 575ebe9383cSRichard Henderson { 576ebe9383cSRichard Henderson if (rt == 0) { 577ebe9383cSRichard Henderson return tcg_const_i32(0); 578ebe9383cSRichard Henderson } else { 579ebe9383cSRichard Henderson return load_frw_i32(rt); 580ebe9383cSRichard Henderson } 581ebe9383cSRichard Henderson } 582ebe9383cSRichard Henderson 583ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 584ebe9383cSRichard Henderson { 585ebe9383cSRichard Henderson if (rt == 0) { 586ebe9383cSRichard Henderson return tcg_const_i64(0); 587ebe9383cSRichard Henderson } else { 588ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 589ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 590ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 591ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 592ebe9383cSRichard Henderson return ret; 593ebe9383cSRichard Henderson } 594ebe9383cSRichard Henderson } 595ebe9383cSRichard Henderson 59696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 59796d6407fSRichard Henderson { 59896d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 59996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 60096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60396d6407fSRichard Henderson #undef HI_OFS 60496d6407fSRichard Henderson #undef LO_OFS 60596d6407fSRichard Henderson 60696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 60796d6407fSRichard Henderson { 60896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 60996d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 61096d6407fSRichard Henderson return ret; 61196d6407fSRichard Henderson } 61296d6407fSRichard Henderson 613ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 614ebe9383cSRichard Henderson { 615ebe9383cSRichard Henderson if (rt == 0) { 616ebe9383cSRichard Henderson return tcg_const_i64(0); 617ebe9383cSRichard Henderson } else { 618ebe9383cSRichard Henderson return load_frd(rt); 619ebe9383cSRichard Henderson } 620ebe9383cSRichard Henderson } 621ebe9383cSRichard Henderson 62296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 62396d6407fSRichard Henderson { 62496d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 62596d6407fSRichard Henderson } 62696d6407fSRichard Henderson 62733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 62833423472SRichard Henderson { 62933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 63033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 63133423472SRichard Henderson #else 63233423472SRichard Henderson if (reg < 4) { 63333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 634494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 635494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 63633423472SRichard Henderson } else { 63733423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 63833423472SRichard Henderson } 63933423472SRichard Henderson #endif 64033423472SRichard Henderson } 64133423472SRichard Henderson 642129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 643129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 644129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 645129e9cc3SRichard Henderson { 646129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 647129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 648129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 649129e9cc3SRichard Henderson 650129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 651129e9cc3SRichard Henderson 652129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6536e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 654129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 655eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 656129e9cc3SRichard Henderson } 657129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 658129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 659129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 660129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 661129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 662eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 663129e9cc3SRichard Henderson } 664129e9cc3SRichard Henderson 665eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 666129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 667129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 668129e9cc3SRichard Henderson } 669129e9cc3SRichard Henderson } 670129e9cc3SRichard Henderson 671129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 672129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 673129e9cc3SRichard Henderson { 674129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 675129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 676eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 677129e9cc3SRichard Henderson } 678129e9cc3SRichard Henderson return; 679129e9cc3SRichard Henderson } 6806e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 681eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 682129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 683129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 684129e9cc3SRichard Henderson } 685129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 686129e9cc3SRichard Henderson } 687129e9cc3SRichard Henderson 688129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 689129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 690129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 691129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 692129e9cc3SRichard Henderson { 693129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 694eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 695129e9cc3SRichard Henderson } 696129e9cc3SRichard Henderson } 697129e9cc3SRichard Henderson 698129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 69940f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 70040f9f908SRichard Henderson it may be tail-called from a translate function. */ 70131234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 702129e9cc3SRichard Henderson { 703129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 70431234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 705129e9cc3SRichard Henderson 706f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 707f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 708f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 709f49b3537SRichard Henderson 710129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 711129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 712129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 713129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 71431234768SRichard Henderson return true; 715129e9cc3SRichard Henderson } 716129e9cc3SRichard Henderson ctx->null_lab = NULL; 717129e9cc3SRichard Henderson 718129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 719129e9cc3SRichard Henderson /* The next instruction will be unconditional, 720129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 721129e9cc3SRichard Henderson gen_set_label(null_lab); 722129e9cc3SRichard Henderson } else { 723129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 724129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 725129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 726129e9cc3SRichard Henderson label we have the proper value in place. */ 727129e9cc3SRichard Henderson nullify_save(ctx); 728129e9cc3SRichard Henderson gen_set_label(null_lab); 729129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 730129e9cc3SRichard Henderson } 731869051eaSRichard Henderson if (status == DISAS_NORETURN) { 73231234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 733129e9cc3SRichard Henderson } 73431234768SRichard Henderson return true; 735129e9cc3SRichard Henderson } 736129e9cc3SRichard Henderson 737eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 73861766fe9SRichard Henderson { 73961766fe9SRichard Henderson if (unlikely(ival == -1)) { 740eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 74161766fe9SRichard Henderson } else { 742eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 74361766fe9SRichard Henderson } 74461766fe9SRichard Henderson } 74561766fe9SRichard Henderson 746eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74761766fe9SRichard Henderson { 74861766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74961766fe9SRichard Henderson } 75061766fe9SRichard Henderson 75161766fe9SRichard Henderson static void gen_excp_1(int exception) 75261766fe9SRichard Henderson { 75329dd6f64SRichard Henderson gen_helper_excp(cpu_env, tcg_constant_i32(exception)); 75461766fe9SRichard Henderson } 75561766fe9SRichard Henderson 75631234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75761766fe9SRichard Henderson { 75861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 75961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 760129e9cc3SRichard Henderson nullify_save(ctx); 76161766fe9SRichard Henderson gen_excp_1(exception); 76231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 76361766fe9SRichard Henderson } 76461766fe9SRichard Henderson 76531234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7661a19da0dSRichard Henderson { 76731234768SRichard Henderson nullify_over(ctx); 76829dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 76929dd6f64SRichard Henderson cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 77031234768SRichard Henderson gen_excp(ctx, exc); 77131234768SRichard Henderson return nullify_end(ctx); 7721a19da0dSRichard Henderson } 7731a19da0dSRichard Henderson 77431234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77561766fe9SRichard Henderson { 77631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77761766fe9SRichard Henderson } 77861766fe9SRichard Henderson 77940f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 78040f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 78140f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 78240f9f908SRichard Henderson #else 783e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 784e1b5a5edSRichard Henderson do { \ 785e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78631234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 787e1b5a5edSRichard Henderson } \ 788e1b5a5edSRichard Henderson } while (0) 78940f9f908SRichard Henderson #endif 790e1b5a5edSRichard Henderson 791eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 79261766fe9SRichard Henderson { 79357f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79461766fe9SRichard Henderson } 79561766fe9SRichard Henderson 796129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 797129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 798129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 799129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 800129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 801129e9cc3SRichard Henderson { 802129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 803129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 804129e9cc3SRichard Henderson } 805129e9cc3SRichard Henderson 80661766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 807eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80861766fe9SRichard Henderson { 80961766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 81061766fe9SRichard Henderson tcg_gen_goto_tb(which); 811eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 812eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 81307ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81461766fe9SRichard Henderson } else { 81561766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 81661766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 8177f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81861766fe9SRichard Henderson } 81961766fe9SRichard Henderson } 82061766fe9SRichard Henderson 821b47a4a02SSven Schnelle static bool cond_need_sv(int c) 822b47a4a02SSven Schnelle { 823b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 824b47a4a02SSven Schnelle } 825b47a4a02SSven Schnelle 826b47a4a02SSven Schnelle static bool cond_need_cb(int c) 827b47a4a02SSven Schnelle { 828b47a4a02SSven Schnelle return c == 4 || c == 5; 829b47a4a02SSven Schnelle } 830b47a4a02SSven Schnelle 831b47a4a02SSven Schnelle /* 832b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 833b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 834b47a4a02SSven Schnelle */ 835b2167459SRichard Henderson 836eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 837eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 838b2167459SRichard Henderson { 839b2167459SRichard Henderson DisasCond cond; 840eaa3783bSRichard Henderson TCGv_reg tmp; 841b2167459SRichard Henderson 842b2167459SRichard Henderson switch (cf >> 1) { 843b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 844b2167459SRichard Henderson cond = cond_make_f(); 845b2167459SRichard Henderson break; 846b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 847b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 848b2167459SRichard Henderson break; 849b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 850b47a4a02SSven Schnelle tmp = tcg_temp_new(); 851b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 852b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 853b2167459SRichard Henderson break; 854b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 855b47a4a02SSven Schnelle /* 856b47a4a02SSven Schnelle * Simplify: 857b47a4a02SSven Schnelle * (N ^ V) | Z 858b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 859b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 860b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 861b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 862b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 863b47a4a02SSven Schnelle */ 864b47a4a02SSven Schnelle tmp = tcg_temp_new(); 865b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 866b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 867b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 868b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 869b2167459SRichard Henderson break; 870b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 871b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 872b2167459SRichard Henderson break; 873b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 874b2167459SRichard Henderson tmp = tcg_temp_new(); 875eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 876eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 877b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 878b2167459SRichard Henderson break; 879b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 880b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 881b2167459SRichard Henderson break; 882b2167459SRichard Henderson case 7: /* OD / EV */ 883b2167459SRichard Henderson tmp = tcg_temp_new(); 884eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 885b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 886b2167459SRichard Henderson break; 887b2167459SRichard Henderson default: 888b2167459SRichard Henderson g_assert_not_reached(); 889b2167459SRichard Henderson } 890b2167459SRichard Henderson if (cf & 1) { 891b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 892b2167459SRichard Henderson } 893b2167459SRichard Henderson 894b2167459SRichard Henderson return cond; 895b2167459SRichard Henderson } 896b2167459SRichard Henderson 897b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 898b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 899b2167459SRichard Henderson deleted as unused. */ 900b2167459SRichard Henderson 901eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 902eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 903b2167459SRichard Henderson { 904b2167459SRichard Henderson DisasCond cond; 905b2167459SRichard Henderson 906b2167459SRichard Henderson switch (cf >> 1) { 907b2167459SRichard Henderson case 1: /* = / <> */ 908b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 909b2167459SRichard Henderson break; 910b2167459SRichard Henderson case 2: /* < / >= */ 911b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson case 3: /* <= / > */ 914b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 915b2167459SRichard Henderson break; 916b2167459SRichard Henderson case 4: /* << / >>= */ 917b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 918b2167459SRichard Henderson break; 919b2167459SRichard Henderson case 5: /* <<= / >> */ 920b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson default: 923b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 924b2167459SRichard Henderson } 925b2167459SRichard Henderson if (cf & 1) { 926b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 927b2167459SRichard Henderson } 928b2167459SRichard Henderson 929b2167459SRichard Henderson return cond; 930b2167459SRichard Henderson } 931b2167459SRichard Henderson 932df0232feSRichard Henderson /* 933df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 934df0232feSRichard Henderson * computed, and use of them is undefined. 935df0232feSRichard Henderson * 936df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 937df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 938df0232feSRichard Henderson * how cases c={2,3} are treated. 939df0232feSRichard Henderson */ 940b2167459SRichard Henderson 941eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 942b2167459SRichard Henderson { 943df0232feSRichard Henderson switch (cf) { 944df0232feSRichard Henderson case 0: /* never */ 945df0232feSRichard Henderson case 9: /* undef, C */ 946df0232feSRichard Henderson case 11: /* undef, C & !Z */ 947df0232feSRichard Henderson case 12: /* undef, V */ 948df0232feSRichard Henderson return cond_make_f(); 949df0232feSRichard Henderson 950df0232feSRichard Henderson case 1: /* true */ 951df0232feSRichard Henderson case 8: /* undef, !C */ 952df0232feSRichard Henderson case 10: /* undef, !C | Z */ 953df0232feSRichard Henderson case 13: /* undef, !V */ 954df0232feSRichard Henderson return cond_make_t(); 955df0232feSRichard Henderson 956df0232feSRichard Henderson case 2: /* == */ 957df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 958df0232feSRichard Henderson case 3: /* <> */ 959df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 960df0232feSRichard Henderson case 4: /* < */ 961df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 962df0232feSRichard Henderson case 5: /* >= */ 963df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 964df0232feSRichard Henderson case 6: /* <= */ 965df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 966df0232feSRichard Henderson case 7: /* > */ 967df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 968df0232feSRichard Henderson 969df0232feSRichard Henderson case 14: /* OD */ 970df0232feSRichard Henderson case 15: /* EV */ 971df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 972df0232feSRichard Henderson 973df0232feSRichard Henderson default: 974df0232feSRichard Henderson g_assert_not_reached(); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson } 977b2167459SRichard Henderson 97898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 97998cd9ca7SRichard Henderson 980eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 98198cd9ca7SRichard Henderson { 98298cd9ca7SRichard Henderson unsigned c, f; 98398cd9ca7SRichard Henderson 98498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 98598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 98698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 98798cd9ca7SRichard Henderson c = orig & 3; 98898cd9ca7SRichard Henderson if (c == 3) { 98998cd9ca7SRichard Henderson c = 7; 99098cd9ca7SRichard Henderson } 99198cd9ca7SRichard Henderson f = (orig & 4) / 4; 99298cd9ca7SRichard Henderson 99398cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 99498cd9ca7SRichard Henderson } 99598cd9ca7SRichard Henderson 996b2167459SRichard Henderson /* Similar, but for unit conditions. */ 997b2167459SRichard Henderson 998eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 999eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1000b2167459SRichard Henderson { 1001b2167459SRichard Henderson DisasCond cond; 1002eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1003b2167459SRichard Henderson 1004b2167459SRichard Henderson if (cf & 8) { 1005b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1006b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1007b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1008b2167459SRichard Henderson */ 1009b2167459SRichard Henderson cb = tcg_temp_new(); 1010b2167459SRichard Henderson tmp = tcg_temp_new(); 1011eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1012eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1013eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1014eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1015b2167459SRichard Henderson } 1016b2167459SRichard Henderson 1017b2167459SRichard Henderson switch (cf >> 1) { 1018b2167459SRichard Henderson case 0: /* never / TR */ 1019b2167459SRichard Henderson case 1: /* undefined */ 1020b2167459SRichard Henderson case 5: /* undefined */ 1021b2167459SRichard Henderson cond = cond_make_f(); 1022b2167459SRichard Henderson break; 1023b2167459SRichard Henderson 1024b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1025b2167459SRichard Henderson /* See hasless(v,1) from 1026b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1027b2167459SRichard Henderson */ 1028b2167459SRichard Henderson tmp = tcg_temp_new(); 1029eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1030eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1031eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1032b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1033b2167459SRichard Henderson break; 1034b2167459SRichard Henderson 1035b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1036b2167459SRichard Henderson tmp = tcg_temp_new(); 1037eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1038eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1039eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1040b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1041b2167459SRichard Henderson break; 1042b2167459SRichard Henderson 1043b2167459SRichard Henderson case 4: /* SDC / NDC */ 1044eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1045b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1046b2167459SRichard Henderson break; 1047b2167459SRichard Henderson 1048b2167459SRichard Henderson case 6: /* SBC / NBC */ 1049eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1050b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1051b2167459SRichard Henderson break; 1052b2167459SRichard Henderson 1053b2167459SRichard Henderson case 7: /* SHC / NHC */ 1054eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1055b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1056b2167459SRichard Henderson break; 1057b2167459SRichard Henderson 1058b2167459SRichard Henderson default: 1059b2167459SRichard Henderson g_assert_not_reached(); 1060b2167459SRichard Henderson } 1061b2167459SRichard Henderson if (cf & 1) { 1062b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1063b2167459SRichard Henderson } 1064b2167459SRichard Henderson 1065b2167459SRichard Henderson return cond; 1066b2167459SRichard Henderson } 1067b2167459SRichard Henderson 1068b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1069eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1070eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1071b2167459SRichard Henderson { 1072eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1073eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1074b2167459SRichard Henderson 1075eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1076eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1077eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson return sv; 1080b2167459SRichard Henderson } 1081b2167459SRichard Henderson 1082b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1083eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1084eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1085b2167459SRichard Henderson { 1086eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1087eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1088b2167459SRichard Henderson 1089eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1090eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1091eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1092b2167459SRichard Henderson 1093b2167459SRichard Henderson return sv; 1094b2167459SRichard Henderson } 1095b2167459SRichard Henderson 109631234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1097eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1098eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1099b2167459SRichard Henderson { 1100eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1101b2167459SRichard Henderson unsigned c = cf >> 1; 1102b2167459SRichard Henderson DisasCond cond; 1103b2167459SRichard Henderson 1104b2167459SRichard Henderson dest = tcg_temp_new(); 1105f764718dSRichard Henderson cb = NULL; 1106f764718dSRichard Henderson cb_msb = NULL; 1107b2167459SRichard Henderson 1108b2167459SRichard Henderson if (shift) { 1109b2167459SRichard Henderson tmp = get_temp(ctx); 1110eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1111b2167459SRichard Henderson in1 = tmp; 1112b2167459SRichard Henderson } 1113b2167459SRichard Henderson 1114b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 111529dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1116b2167459SRichard Henderson cb_msb = get_temp(ctx); 1117eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1118b2167459SRichard Henderson if (is_c) { 1119eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1120b2167459SRichard Henderson } 1121b2167459SRichard Henderson if (!is_l) { 1122b2167459SRichard Henderson cb = get_temp(ctx); 1123eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1124eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1125b2167459SRichard Henderson } 1126b2167459SRichard Henderson } else { 1127eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1128b2167459SRichard Henderson if (is_c) { 1129eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1130b2167459SRichard Henderson } 1131b2167459SRichard Henderson } 1132b2167459SRichard Henderson 1133b2167459SRichard Henderson /* Compute signed overflow if required. */ 1134f764718dSRichard Henderson sv = NULL; 1135b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1136b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1137b2167459SRichard Henderson if (is_tsv) { 1138b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1139b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1140b2167459SRichard Henderson } 1141b2167459SRichard Henderson } 1142b2167459SRichard Henderson 1143b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1144b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1145b2167459SRichard Henderson if (is_tc) { 1146b2167459SRichard Henderson tmp = tcg_temp_new(); 1147eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1148b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1149b2167459SRichard Henderson } 1150b2167459SRichard Henderson 1151b2167459SRichard Henderson /* Write back the result. */ 1152b2167459SRichard Henderson if (!is_l) { 1153b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1154b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1157b2167459SRichard Henderson 1158b2167459SRichard Henderson /* Install the new nullification. */ 1159b2167459SRichard Henderson cond_free(&ctx->null_cond); 1160b2167459SRichard Henderson ctx->null_cond = cond; 1161b2167459SRichard Henderson } 1162b2167459SRichard Henderson 11630c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11640c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11650c982a28SRichard Henderson { 11660c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11670c982a28SRichard Henderson 11680c982a28SRichard Henderson if (a->cf) { 11690c982a28SRichard Henderson nullify_over(ctx); 11700c982a28SRichard Henderson } 11710c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11720c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11730c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11740c982a28SRichard Henderson return nullify_end(ctx); 11750c982a28SRichard Henderson } 11760c982a28SRichard Henderson 11770588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11780588e061SRichard Henderson bool is_tsv, bool is_tc) 11790588e061SRichard Henderson { 11800588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11810588e061SRichard Henderson 11820588e061SRichard Henderson if (a->cf) { 11830588e061SRichard Henderson nullify_over(ctx); 11840588e061SRichard Henderson } 11850588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 11860588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11870588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11880588e061SRichard Henderson return nullify_end(ctx); 11890588e061SRichard Henderson } 11900588e061SRichard Henderson 119131234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1192eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1193eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1194b2167459SRichard Henderson { 1195eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1196b2167459SRichard Henderson unsigned c = cf >> 1; 1197b2167459SRichard Henderson DisasCond cond; 1198b2167459SRichard Henderson 1199b2167459SRichard Henderson dest = tcg_temp_new(); 1200b2167459SRichard Henderson cb = tcg_temp_new(); 1201b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1202b2167459SRichard Henderson 120329dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1204b2167459SRichard Henderson if (is_b) { 1205b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1206eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1207eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1208eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1209eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1210eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1211b2167459SRichard Henderson } else { 1212b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1213b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1214eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1215eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1216eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1217eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1218b2167459SRichard Henderson } 1219b2167459SRichard Henderson 1220b2167459SRichard Henderson /* Compute signed overflow if required. */ 1221f764718dSRichard Henderson sv = NULL; 1222b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1223b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1224b2167459SRichard Henderson if (is_tsv) { 1225b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson } 1228b2167459SRichard Henderson 1229b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1230b2167459SRichard Henderson if (!is_b) { 1231b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1232b2167459SRichard Henderson } else { 1233b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1234b2167459SRichard Henderson } 1235b2167459SRichard Henderson 1236b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1237b2167459SRichard Henderson if (is_tc) { 1238b2167459SRichard Henderson tmp = tcg_temp_new(); 1239eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1240b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1241b2167459SRichard Henderson } 1242b2167459SRichard Henderson 1243b2167459SRichard Henderson /* Write back the result. */ 1244b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1245b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1246b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1247b2167459SRichard Henderson 1248b2167459SRichard Henderson /* Install the new nullification. */ 1249b2167459SRichard Henderson cond_free(&ctx->null_cond); 1250b2167459SRichard Henderson ctx->null_cond = cond; 1251b2167459SRichard Henderson } 1252b2167459SRichard Henderson 12530c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12540c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12550c982a28SRichard Henderson { 12560c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12570c982a28SRichard Henderson 12580c982a28SRichard Henderson if (a->cf) { 12590c982a28SRichard Henderson nullify_over(ctx); 12600c982a28SRichard Henderson } 12610c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12620c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12630c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12640c982a28SRichard Henderson return nullify_end(ctx); 12650c982a28SRichard Henderson } 12660c982a28SRichard Henderson 12670588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12680588e061SRichard Henderson { 12690588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12700588e061SRichard Henderson 12710588e061SRichard Henderson if (a->cf) { 12720588e061SRichard Henderson nullify_over(ctx); 12730588e061SRichard Henderson } 12740588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12750588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12760588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12770588e061SRichard Henderson return nullify_end(ctx); 12780588e061SRichard Henderson } 12790588e061SRichard Henderson 128031234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1281eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1282b2167459SRichard Henderson { 1283eaa3783bSRichard Henderson TCGv_reg dest, sv; 1284b2167459SRichard Henderson DisasCond cond; 1285b2167459SRichard Henderson 1286b2167459SRichard Henderson dest = tcg_temp_new(); 1287eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1288b2167459SRichard Henderson 1289b2167459SRichard Henderson /* Compute signed overflow if required. */ 1290f764718dSRichard Henderson sv = NULL; 1291b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1292b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1293b2167459SRichard Henderson } 1294b2167459SRichard Henderson 1295b2167459SRichard Henderson /* Form the condition for the compare. */ 1296b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1297b2167459SRichard Henderson 1298b2167459SRichard Henderson /* Clear. */ 1299eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1300b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1301b2167459SRichard Henderson 1302b2167459SRichard Henderson /* Install the new nullification. */ 1303b2167459SRichard Henderson cond_free(&ctx->null_cond); 1304b2167459SRichard Henderson ctx->null_cond = cond; 1305b2167459SRichard Henderson } 1306b2167459SRichard Henderson 130731234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1308eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1309eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1310b2167459SRichard Henderson { 1311eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1312b2167459SRichard Henderson 1313b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1314b2167459SRichard Henderson fn(dest, in1, in2); 1315b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1316b2167459SRichard Henderson 1317b2167459SRichard Henderson /* Install the new nullification. */ 1318b2167459SRichard Henderson cond_free(&ctx->null_cond); 1319b2167459SRichard Henderson if (cf) { 1320b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1321b2167459SRichard Henderson } 1322b2167459SRichard Henderson } 1323b2167459SRichard Henderson 13240c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13250c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13260c982a28SRichard Henderson { 13270c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13280c982a28SRichard Henderson 13290c982a28SRichard Henderson if (a->cf) { 13300c982a28SRichard Henderson nullify_over(ctx); 13310c982a28SRichard Henderson } 13320c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13330c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13340c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13350c982a28SRichard Henderson return nullify_end(ctx); 13360c982a28SRichard Henderson } 13370c982a28SRichard Henderson 133831234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1339eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1340eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1341b2167459SRichard Henderson { 1342eaa3783bSRichard Henderson TCGv_reg dest; 1343b2167459SRichard Henderson DisasCond cond; 1344b2167459SRichard Henderson 1345b2167459SRichard Henderson if (cf == 0) { 1346b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1347b2167459SRichard Henderson fn(dest, in1, in2); 1348b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1349b2167459SRichard Henderson cond_free(&ctx->null_cond); 1350b2167459SRichard Henderson } else { 1351b2167459SRichard Henderson dest = tcg_temp_new(); 1352b2167459SRichard Henderson fn(dest, in1, in2); 1353b2167459SRichard Henderson 1354b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1355b2167459SRichard Henderson 1356b2167459SRichard Henderson if (is_tc) { 1357eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1358eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1359b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1360b2167459SRichard Henderson } 1361b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1362b2167459SRichard Henderson 1363b2167459SRichard Henderson cond_free(&ctx->null_cond); 1364b2167459SRichard Henderson ctx->null_cond = cond; 1365b2167459SRichard Henderson } 1366b2167459SRichard Henderson } 1367b2167459SRichard Henderson 136886f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13698d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13708d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13718d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13728d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 137386f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 137486f8d05fSRichard Henderson { 137586f8d05fSRichard Henderson TCGv_ptr ptr; 137686f8d05fSRichard Henderson TCGv_reg tmp; 137786f8d05fSRichard Henderson TCGv_i64 spc; 137886f8d05fSRichard Henderson 137986f8d05fSRichard Henderson if (sp != 0) { 13808d6ae7fbSRichard Henderson if (sp < 0) { 13818d6ae7fbSRichard Henderson sp = ~sp; 13828d6ae7fbSRichard Henderson } 13838d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13848d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13858d6ae7fbSRichard Henderson return spc; 138686f8d05fSRichard Henderson } 1387494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1388494737b7SRichard Henderson return cpu_srH; 1389494737b7SRichard Henderson } 139086f8d05fSRichard Henderson 139186f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 139286f8d05fSRichard Henderson tmp = tcg_temp_new(); 139386f8d05fSRichard Henderson spc = get_temp_tl(ctx); 139486f8d05fSRichard Henderson 139586f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 139686f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 139786f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 139886f8d05fSRichard Henderson 139986f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 140086f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 140186f8d05fSRichard Henderson 140286f8d05fSRichard Henderson return spc; 140386f8d05fSRichard Henderson } 140486f8d05fSRichard Henderson #endif 140586f8d05fSRichard Henderson 140686f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 140786f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 140886f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 140986f8d05fSRichard Henderson { 141086f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 141186f8d05fSRichard Henderson TCGv_reg ofs; 141286f8d05fSRichard Henderson 141386f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 141486f8d05fSRichard Henderson if (rx) { 141586f8d05fSRichard Henderson ofs = get_temp(ctx); 141686f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 141786f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 141886f8d05fSRichard Henderson } else if (disp || modify) { 141986f8d05fSRichard Henderson ofs = get_temp(ctx); 142086f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 142186f8d05fSRichard Henderson } else { 142286f8d05fSRichard Henderson ofs = base; 142386f8d05fSRichard Henderson } 142486f8d05fSRichard Henderson 142586f8d05fSRichard Henderson *pofs = ofs; 142686f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 142786f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 142886f8d05fSRichard Henderson #else 142986f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 143086f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1431494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 143286f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 143386f8d05fSRichard Henderson } 143486f8d05fSRichard Henderson if (!is_phys) { 143586f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 143686f8d05fSRichard Henderson } 143786f8d05fSRichard Henderson *pgva = addr; 143886f8d05fSRichard Henderson #endif 143986f8d05fSRichard Henderson } 144086f8d05fSRichard Henderson 144196d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 144296d6407fSRichard Henderson * < 0 for pre-modify, 144396d6407fSRichard Henderson * > 0 for post-modify, 144496d6407fSRichard Henderson * = 0 for no base register update. 144596d6407fSRichard Henderson */ 144696d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1447eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 144996d6407fSRichard Henderson { 145086f8d05fSRichard Henderson TCGv_reg ofs; 145186f8d05fSRichard Henderson TCGv_tl addr; 145296d6407fSRichard Henderson 145396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 145496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 145596d6407fSRichard Henderson 145686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1458217d1a5eSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 145986f8d05fSRichard Henderson if (modify) { 146086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 146196d6407fSRichard Henderson } 146296d6407fSRichard Henderson } 146396d6407fSRichard Henderson 146496d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1465eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146796d6407fSRichard Henderson { 146886f8d05fSRichard Henderson TCGv_reg ofs; 146986f8d05fSRichard Henderson TCGv_tl addr; 147096d6407fSRichard Henderson 147196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147396d6407fSRichard Henderson 147486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 147586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1476217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147786f8d05fSRichard Henderson if (modify) { 147886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147996d6407fSRichard Henderson } 148096d6407fSRichard Henderson } 148196d6407fSRichard Henderson 148296d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1483eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 148596d6407fSRichard Henderson { 148686f8d05fSRichard Henderson TCGv_reg ofs; 148786f8d05fSRichard Henderson TCGv_tl addr; 148896d6407fSRichard Henderson 148996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149196d6407fSRichard Henderson 149286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1494217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 149586f8d05fSRichard Henderson if (modify) { 149686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149796d6407fSRichard Henderson } 149896d6407fSRichard Henderson } 149996d6407fSRichard Henderson 150096d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1501eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150396d6407fSRichard Henderson { 150486f8d05fSRichard Henderson TCGv_reg ofs; 150586f8d05fSRichard Henderson TCGv_tl addr; 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150996d6407fSRichard Henderson 151086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1512217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151386f8d05fSRichard Henderson if (modify) { 151486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151596d6407fSRichard Henderson } 151696d6407fSRichard Henderson } 151796d6407fSRichard Henderson 1518eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1519eaa3783bSRichard Henderson #define do_load_reg do_load_64 1520eaa3783bSRichard Henderson #define do_store_reg do_store_64 152196d6407fSRichard Henderson #else 1522eaa3783bSRichard Henderson #define do_load_reg do_load_32 1523eaa3783bSRichard Henderson #define do_store_reg do_store_32 152496d6407fSRichard Henderson #endif 152596d6407fSRichard Henderson 15261cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1527eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152996d6407fSRichard Henderson { 1530eaa3783bSRichard Henderson TCGv_reg dest; 153196d6407fSRichard Henderson 153296d6407fSRichard Henderson nullify_over(ctx); 153396d6407fSRichard Henderson 153496d6407fSRichard Henderson if (modify == 0) { 153596d6407fSRichard Henderson /* No base register update. */ 153696d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 153796d6407fSRichard Henderson } else { 153896d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 153996d6407fSRichard Henderson dest = get_temp(ctx); 154096d6407fSRichard Henderson } 154186f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 154296d6407fSRichard Henderson save_gpr(ctx, rt, dest); 154396d6407fSRichard Henderson 15441cd012a5SRichard Henderson return nullify_end(ctx); 154596d6407fSRichard Henderson } 154696d6407fSRichard Henderson 1547740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1548eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154986f8d05fSRichard Henderson unsigned sp, int modify) 155096d6407fSRichard Henderson { 155196d6407fSRichard Henderson TCGv_i32 tmp; 155296d6407fSRichard Henderson 155396d6407fSRichard Henderson nullify_over(ctx); 155496d6407fSRichard Henderson 155596d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 155686f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 155796d6407fSRichard Henderson save_frw_i32(rt, tmp); 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson if (rt == 0) { 156096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 156196d6407fSRichard Henderson } 156296d6407fSRichard Henderson 1563740038d7SRichard Henderson return nullify_end(ctx); 156496d6407fSRichard Henderson } 156596d6407fSRichard Henderson 1566740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1567740038d7SRichard Henderson { 1568740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1569740038d7SRichard Henderson a->disp, a->sp, a->m); 1570740038d7SRichard Henderson } 1571740038d7SRichard Henderson 1572740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1573eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157486f8d05fSRichard Henderson unsigned sp, int modify) 157596d6407fSRichard Henderson { 157696d6407fSRichard Henderson TCGv_i64 tmp; 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson nullify_over(ctx); 157996d6407fSRichard Henderson 158096d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1581fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 158296d6407fSRichard Henderson save_frd(rt, tmp); 158396d6407fSRichard Henderson 158496d6407fSRichard Henderson if (rt == 0) { 158596d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 158696d6407fSRichard Henderson } 158796d6407fSRichard Henderson 1588740038d7SRichard Henderson return nullify_end(ctx); 1589740038d7SRichard Henderson } 1590740038d7SRichard Henderson 1591740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1592740038d7SRichard Henderson { 1593740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1594740038d7SRichard Henderson a->disp, a->sp, a->m); 159596d6407fSRichard Henderson } 159696d6407fSRichard Henderson 15971cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 159886f8d05fSRichard Henderson target_sreg disp, unsigned sp, 159914776ab5STony Nguyen int modify, MemOp mop) 160096d6407fSRichard Henderson { 160196d6407fSRichard Henderson nullify_over(ctx); 160286f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16031cd012a5SRichard Henderson return nullify_end(ctx); 160496d6407fSRichard Henderson } 160596d6407fSRichard Henderson 1606740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1607eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160886f8d05fSRichard Henderson unsigned sp, int modify) 160996d6407fSRichard Henderson { 161096d6407fSRichard Henderson TCGv_i32 tmp; 161196d6407fSRichard Henderson 161296d6407fSRichard Henderson nullify_over(ctx); 161396d6407fSRichard Henderson 161496d6407fSRichard Henderson tmp = load_frw_i32(rt); 161586f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 161696d6407fSRichard Henderson 1617740038d7SRichard Henderson return nullify_end(ctx); 161896d6407fSRichard Henderson } 161996d6407fSRichard Henderson 1620740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1621740038d7SRichard Henderson { 1622740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1623740038d7SRichard Henderson a->disp, a->sp, a->m); 1624740038d7SRichard Henderson } 1625740038d7SRichard Henderson 1626740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1627eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162886f8d05fSRichard Henderson unsigned sp, int modify) 162996d6407fSRichard Henderson { 163096d6407fSRichard Henderson TCGv_i64 tmp; 163196d6407fSRichard Henderson 163296d6407fSRichard Henderson nullify_over(ctx); 163396d6407fSRichard Henderson 163496d6407fSRichard Henderson tmp = load_frd(rt); 1635fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 163696d6407fSRichard Henderson 1637740038d7SRichard Henderson return nullify_end(ctx); 1638740038d7SRichard Henderson } 1639740038d7SRichard Henderson 1640740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1641740038d7SRichard Henderson { 1642740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1643740038d7SRichard Henderson a->disp, a->sp, a->m); 164496d6407fSRichard Henderson } 164596d6407fSRichard Henderson 16461ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1647ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1648ebe9383cSRichard Henderson { 1649ebe9383cSRichard Henderson TCGv_i32 tmp; 1650ebe9383cSRichard Henderson 1651ebe9383cSRichard Henderson nullify_over(ctx); 1652ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1653ebe9383cSRichard Henderson 1654ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1655ebe9383cSRichard Henderson 1656ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16571ca74648SRichard Henderson return nullify_end(ctx); 1658ebe9383cSRichard Henderson } 1659ebe9383cSRichard Henderson 16601ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1661ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1662ebe9383cSRichard Henderson { 1663ebe9383cSRichard Henderson TCGv_i32 dst; 1664ebe9383cSRichard Henderson TCGv_i64 src; 1665ebe9383cSRichard Henderson 1666ebe9383cSRichard Henderson nullify_over(ctx); 1667ebe9383cSRichard Henderson src = load_frd(ra); 1668ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1669ebe9383cSRichard Henderson 1670ebe9383cSRichard Henderson func(dst, cpu_env, src); 1671ebe9383cSRichard Henderson 1672ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16731ca74648SRichard Henderson return nullify_end(ctx); 1674ebe9383cSRichard Henderson } 1675ebe9383cSRichard Henderson 16761ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1677ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1678ebe9383cSRichard Henderson { 1679ebe9383cSRichard Henderson TCGv_i64 tmp; 1680ebe9383cSRichard Henderson 1681ebe9383cSRichard Henderson nullify_over(ctx); 1682ebe9383cSRichard Henderson tmp = load_frd0(ra); 1683ebe9383cSRichard Henderson 1684ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1685ebe9383cSRichard Henderson 1686ebe9383cSRichard Henderson save_frd(rt, tmp); 16871ca74648SRichard Henderson return nullify_end(ctx); 1688ebe9383cSRichard Henderson } 1689ebe9383cSRichard Henderson 16901ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1691ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1692ebe9383cSRichard Henderson { 1693ebe9383cSRichard Henderson TCGv_i32 src; 1694ebe9383cSRichard Henderson TCGv_i64 dst; 1695ebe9383cSRichard Henderson 1696ebe9383cSRichard Henderson nullify_over(ctx); 1697ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1698ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1699ebe9383cSRichard Henderson 1700ebe9383cSRichard Henderson func(dst, cpu_env, src); 1701ebe9383cSRichard Henderson 1702ebe9383cSRichard Henderson save_frd(rt, dst); 17031ca74648SRichard Henderson return nullify_end(ctx); 1704ebe9383cSRichard Henderson } 1705ebe9383cSRichard Henderson 17061ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1707ebe9383cSRichard Henderson unsigned ra, unsigned rb, 170831234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1709ebe9383cSRichard Henderson { 1710ebe9383cSRichard Henderson TCGv_i32 a, b; 1711ebe9383cSRichard Henderson 1712ebe9383cSRichard Henderson nullify_over(ctx); 1713ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1714ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1715ebe9383cSRichard Henderson 1716ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1717ebe9383cSRichard Henderson 1718ebe9383cSRichard Henderson save_frw_i32(rt, a); 17191ca74648SRichard Henderson return nullify_end(ctx); 1720ebe9383cSRichard Henderson } 1721ebe9383cSRichard Henderson 17221ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1723ebe9383cSRichard Henderson unsigned ra, unsigned rb, 172431234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1725ebe9383cSRichard Henderson { 1726ebe9383cSRichard Henderson TCGv_i64 a, b; 1727ebe9383cSRichard Henderson 1728ebe9383cSRichard Henderson nullify_over(ctx); 1729ebe9383cSRichard Henderson a = load_frd0(ra); 1730ebe9383cSRichard Henderson b = load_frd0(rb); 1731ebe9383cSRichard Henderson 1732ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1733ebe9383cSRichard Henderson 1734ebe9383cSRichard Henderson save_frd(rt, a); 17351ca74648SRichard Henderson return nullify_end(ctx); 1736ebe9383cSRichard Henderson } 1737ebe9383cSRichard Henderson 173898cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 173998cd9ca7SRichard Henderson have already had nullification handled. */ 174001afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 174198cd9ca7SRichard Henderson unsigned link, bool is_n) 174298cd9ca7SRichard Henderson { 174398cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 174498cd9ca7SRichard Henderson if (link != 0) { 174598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 174698cd9ca7SRichard Henderson } 174798cd9ca7SRichard Henderson ctx->iaoq_n = dest; 174898cd9ca7SRichard Henderson if (is_n) { 174998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 175098cd9ca7SRichard Henderson } 175198cd9ca7SRichard Henderson } else { 175298cd9ca7SRichard Henderson nullify_over(ctx); 175398cd9ca7SRichard Henderson 175498cd9ca7SRichard Henderson if (link != 0) { 175598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175698cd9ca7SRichard Henderson } 175798cd9ca7SRichard Henderson 175898cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 175998cd9ca7SRichard Henderson nullify_set(ctx, 0); 176098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 176198cd9ca7SRichard Henderson } else { 176298cd9ca7SRichard Henderson nullify_set(ctx, is_n); 176398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 176498cd9ca7SRichard Henderson } 176598cd9ca7SRichard Henderson 176631234768SRichard Henderson nullify_end(ctx); 176798cd9ca7SRichard Henderson 176898cd9ca7SRichard Henderson nullify_set(ctx, 0); 176998cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 177031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 177198cd9ca7SRichard Henderson } 177201afb7beSRichard Henderson return true; 177398cd9ca7SRichard Henderson } 177498cd9ca7SRichard Henderson 177598cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 177698cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 177701afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 177898cd9ca7SRichard Henderson DisasCond *cond) 177998cd9ca7SRichard Henderson { 1780eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 178198cd9ca7SRichard Henderson TCGLabel *taken = NULL; 178298cd9ca7SRichard Henderson TCGCond c = cond->c; 178398cd9ca7SRichard Henderson bool n; 178498cd9ca7SRichard Henderson 178598cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 178698cd9ca7SRichard Henderson 178798cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 178898cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 178901afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 179098cd9ca7SRichard Henderson } 179198cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 179201afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 179398cd9ca7SRichard Henderson } 179498cd9ca7SRichard Henderson 179598cd9ca7SRichard Henderson taken = gen_new_label(); 1796eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 179798cd9ca7SRichard Henderson cond_free(cond); 179898cd9ca7SRichard Henderson 179998cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 180098cd9ca7SRichard Henderson n = is_n && disp < 0; 180198cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 180298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1803a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 180498cd9ca7SRichard Henderson } else { 180598cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 180698cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180798cd9ca7SRichard Henderson ctx->null_lab = NULL; 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson nullify_set(ctx, n); 1810c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1811c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1812c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1813c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1814c301f34eSRichard Henderson } 1815a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 181698cd9ca7SRichard Henderson } 181798cd9ca7SRichard Henderson 181898cd9ca7SRichard Henderson gen_set_label(taken); 181998cd9ca7SRichard Henderson 182098cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 182198cd9ca7SRichard Henderson n = is_n && disp >= 0; 182298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 182398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1824a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 182598cd9ca7SRichard Henderson } else { 182698cd9ca7SRichard Henderson nullify_set(ctx, n); 1827a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 182898cd9ca7SRichard Henderson } 182998cd9ca7SRichard Henderson 183098cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 183198cd9ca7SRichard Henderson if (ctx->null_lab) { 183298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183398cd9ca7SRichard Henderson ctx->null_lab = NULL; 183431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 183598cd9ca7SRichard Henderson } else { 183631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 183798cd9ca7SRichard Henderson } 183801afb7beSRichard Henderson return true; 183998cd9ca7SRichard Henderson } 184098cd9ca7SRichard Henderson 184198cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 184298cd9ca7SRichard Henderson nullification of the branch itself. */ 184301afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 184498cd9ca7SRichard Henderson unsigned link, bool is_n) 184598cd9ca7SRichard Henderson { 1846eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 184798cd9ca7SRichard Henderson TCGCond c; 184898cd9ca7SRichard Henderson 184998cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 185098cd9ca7SRichard Henderson 185198cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 185298cd9ca7SRichard Henderson if (link != 0) { 185398cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185498cd9ca7SRichard Henderson } 185598cd9ca7SRichard Henderson next = get_temp(ctx); 1856eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 185798cd9ca7SRichard Henderson if (is_n) { 1858c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1859c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1860c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1861c301f34eSRichard Henderson nullify_set(ctx, 0); 186231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 186301afb7beSRichard Henderson return true; 1864c301f34eSRichard Henderson } 186598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 186698cd9ca7SRichard Henderson } 1867c301f34eSRichard Henderson ctx->iaoq_n = -1; 1868c301f34eSRichard Henderson ctx->iaoq_n_var = next; 186998cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 187098cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 187198cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18724137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 187398cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 187498cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 187598cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 187698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 187798cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 188098cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 188198cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1882eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1883eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 188498cd9ca7SRichard Henderson 188598cd9ca7SRichard Henderson nullify_over(ctx); 188698cd9ca7SRichard Henderson if (link != 0) { 1887eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 188898cd9ca7SRichard Henderson } 18897f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 189001afb7beSRichard Henderson return nullify_end(ctx); 189198cd9ca7SRichard Henderson } else { 189298cd9ca7SRichard Henderson c = ctx->null_cond.c; 189398cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 189498cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 189598cd9ca7SRichard Henderson 189698cd9ca7SRichard Henderson tmp = tcg_temp_new(); 189798cd9ca7SRichard Henderson next = get_temp(ctx); 189898cd9ca7SRichard Henderson 189998cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1900eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 190198cd9ca7SRichard Henderson ctx->iaoq_n = -1; 190298cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 190398cd9ca7SRichard Henderson 190498cd9ca7SRichard Henderson if (link != 0) { 1905eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 190698cd9ca7SRichard Henderson } 190798cd9ca7SRichard Henderson 190898cd9ca7SRichard Henderson if (is_n) { 190998cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 191098cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 191198cd9ca7SRichard Henderson to the branch. */ 1912eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 191398cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191498cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 191598cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 191698cd9ca7SRichard Henderson } else { 191798cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191898cd9ca7SRichard Henderson } 191998cd9ca7SRichard Henderson } 192001afb7beSRichard Henderson return true; 192198cd9ca7SRichard Henderson } 192298cd9ca7SRichard Henderson 1923660eefe1SRichard Henderson /* Implement 1924660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1925660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1926660eefe1SRichard Henderson * else 1927660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1928660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1929660eefe1SRichard Henderson */ 1930660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1931660eefe1SRichard Henderson { 1932660eefe1SRichard Henderson TCGv_reg dest; 1933660eefe1SRichard Henderson switch (ctx->privilege) { 1934660eefe1SRichard Henderson case 0: 1935660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1936660eefe1SRichard Henderson return offset; 1937660eefe1SRichard Henderson case 3: 1938993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1939660eefe1SRichard Henderson dest = get_temp(ctx); 1940660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1941660eefe1SRichard Henderson break; 1942660eefe1SRichard Henderson default: 1943993119feSRichard Henderson dest = get_temp(ctx); 1944660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1945660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1946660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1947660eefe1SRichard Henderson break; 1948660eefe1SRichard Henderson } 1949660eefe1SRichard Henderson return dest; 1950660eefe1SRichard Henderson } 1951660eefe1SRichard Henderson 1952ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19537ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19547ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19557ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19567ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19577ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19587ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19597ad439dfSRichard Henderson aforementioned BE. */ 196031234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19617ad439dfSRichard Henderson { 19627ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19637ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19647ad439dfSRichard Henderson next insn within the privilaged page. */ 19657ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19667ad439dfSRichard Henderson case TCG_COND_NEVER: 19677ad439dfSRichard Henderson break; 19687ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1969eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19707ad439dfSRichard Henderson goto do_sigill; 19717ad439dfSRichard Henderson default: 19727ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19737ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19747ad439dfSRichard Henderson g_assert_not_reached(); 19757ad439dfSRichard Henderson } 19767ad439dfSRichard Henderson 19777ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19787ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19797ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19807ad439dfSRichard Henderson under such conditions. */ 19817ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19827ad439dfSRichard Henderson goto do_sigill; 19837ad439dfSRichard Henderson } 19847ad439dfSRichard Henderson 1985ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19867ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19872986721dSRichard Henderson gen_excp_1(EXCP_IMP); 198831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198931234768SRichard Henderson break; 19907ad439dfSRichard Henderson 19917ad439dfSRichard Henderson case 0xb0: /* LWS */ 19927ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 199331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199431234768SRichard Henderson break; 19957ad439dfSRichard Henderson 19967ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 199735136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1998ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1999eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 200031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 200131234768SRichard Henderson break; 20027ad439dfSRichard Henderson 20037ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20047ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 200531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200631234768SRichard Henderson break; 20077ad439dfSRichard Henderson 20087ad439dfSRichard Henderson default: 20097ad439dfSRichard Henderson do_sigill: 20102986721dSRichard Henderson gen_excp_1(EXCP_ILL); 201131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201231234768SRichard Henderson break; 20137ad439dfSRichard Henderson } 20147ad439dfSRichard Henderson } 2015ba1d0b44SRichard Henderson #endif 20167ad439dfSRichard Henderson 2017deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2018b2167459SRichard Henderson { 2019b2167459SRichard Henderson cond_free(&ctx->null_cond); 202031234768SRichard Henderson return true; 2021b2167459SRichard Henderson } 2022b2167459SRichard Henderson 202340f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 202498a9cb79SRichard Henderson { 202531234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 202698a9cb79SRichard Henderson } 202798a9cb79SRichard Henderson 2028e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 202998a9cb79SRichard Henderson { 203098a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 203198a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 203298a9cb79SRichard Henderson 203398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203431234768SRichard Henderson return true; 203598a9cb79SRichard Henderson } 203698a9cb79SRichard Henderson 2037c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 203898a9cb79SRichard Henderson { 2039c603e14aSRichard Henderson unsigned rt = a->t; 2040eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2041eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 204298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204398a9cb79SRichard Henderson 204498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204531234768SRichard Henderson return true; 204698a9cb79SRichard Henderson } 204798a9cb79SRichard Henderson 2048c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 204998a9cb79SRichard Henderson { 2050c603e14aSRichard Henderson unsigned rt = a->t; 2051c603e14aSRichard Henderson unsigned rs = a->sp; 205233423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 205333423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 205498a9cb79SRichard Henderson 205533423472SRichard Henderson load_spr(ctx, t0, rs); 205633423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 205733423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 205833423472SRichard Henderson 205933423472SRichard Henderson save_gpr(ctx, rt, t1); 206098a9cb79SRichard Henderson 206198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206231234768SRichard Henderson return true; 206398a9cb79SRichard Henderson } 206498a9cb79SRichard Henderson 2065c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 206698a9cb79SRichard Henderson { 2067c603e14aSRichard Henderson unsigned rt = a->t; 2068c603e14aSRichard Henderson unsigned ctl = a->r; 2069eaa3783bSRichard Henderson TCGv_reg tmp; 207098a9cb79SRichard Henderson 207198a9cb79SRichard Henderson switch (ctl) { 207235136a77SRichard Henderson case CR_SAR: 207398a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2074c603e14aSRichard Henderson if (a->e == 0) { 207598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 207698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2077eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 207898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207935136a77SRichard Henderson goto done; 208098a9cb79SRichard Henderson } 208198a9cb79SRichard Henderson #endif 208298a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 208335136a77SRichard Henderson goto done; 208435136a77SRichard Henderson case CR_IT: /* Interval Timer */ 208535136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 208635136a77SRichard Henderson nullify_over(ctx); 208798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 208884b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 208949c29d6cSRichard Henderson gen_io_start(); 209049c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 209249c29d6cSRichard Henderson } else { 209349c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209449c29d6cSRichard Henderson } 209598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 209631234768SRichard Henderson return nullify_end(ctx); 209798a9cb79SRichard Henderson case 26: 209898a9cb79SRichard Henderson case 27: 209998a9cb79SRichard Henderson break; 210098a9cb79SRichard Henderson default: 210198a9cb79SRichard Henderson /* All other control registers are privileged. */ 210235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 210335136a77SRichard Henderson break; 210498a9cb79SRichard Henderson } 210598a9cb79SRichard Henderson 210635136a77SRichard Henderson tmp = get_temp(ctx); 210735136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 210835136a77SRichard Henderson save_gpr(ctx, rt, tmp); 210935136a77SRichard Henderson 211035136a77SRichard Henderson done: 211198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211231234768SRichard Henderson return true; 211398a9cb79SRichard Henderson } 211498a9cb79SRichard Henderson 2115c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 211633423472SRichard Henderson { 2117c603e14aSRichard Henderson unsigned rr = a->r; 2118c603e14aSRichard Henderson unsigned rs = a->sp; 211933423472SRichard Henderson TCGv_i64 t64; 212033423472SRichard Henderson 212133423472SRichard Henderson if (rs >= 5) { 212233423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 212333423472SRichard Henderson } 212433423472SRichard Henderson nullify_over(ctx); 212533423472SRichard Henderson 212633423472SRichard Henderson t64 = tcg_temp_new_i64(); 212733423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 212833423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 212933423472SRichard Henderson 213033423472SRichard Henderson if (rs >= 4) { 213133423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2132494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 213333423472SRichard Henderson } else { 213433423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 213533423472SRichard Henderson } 213633423472SRichard Henderson 213731234768SRichard Henderson return nullify_end(ctx); 213833423472SRichard Henderson } 213933423472SRichard Henderson 2140c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 214198a9cb79SRichard Henderson { 2142c603e14aSRichard Henderson unsigned ctl = a->t; 21434845f015SSven Schnelle TCGv_reg reg; 2144eaa3783bSRichard Henderson TCGv_reg tmp; 214598a9cb79SRichard Henderson 214635136a77SRichard Henderson if (ctl == CR_SAR) { 21474845f015SSven Schnelle reg = load_gpr(ctx, a->r); 214898a9cb79SRichard Henderson tmp = tcg_temp_new(); 214935136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 215098a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 215198a9cb79SRichard Henderson 215298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215331234768SRichard Henderson return true; 215498a9cb79SRichard Henderson } 215598a9cb79SRichard Henderson 215635136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 215735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215835136a77SRichard Henderson 2159c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 216035136a77SRichard Henderson nullify_over(ctx); 21614845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21624845f015SSven Schnelle 216335136a77SRichard Henderson switch (ctl) { 216435136a77SRichard Henderson case CR_IT: 216549c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 216635136a77SRichard Henderson break; 21674f5f2548SRichard Henderson case CR_EIRR: 21684f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21694f5f2548SRichard Henderson break; 21704f5f2548SRichard Henderson case CR_EIEM: 21714f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 217231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21734f5f2548SRichard Henderson break; 21744f5f2548SRichard Henderson 217535136a77SRichard Henderson case CR_IIASQ: 217635136a77SRichard Henderson case CR_IIAOQ: 217735136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 217835136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 217935136a77SRichard Henderson tmp = get_temp(ctx); 218035136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 218135136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218235136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 218335136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 218435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218535136a77SRichard Henderson break; 218635136a77SRichard Henderson 2187d5de20bdSSven Schnelle case CR_PID1: 2188d5de20bdSSven Schnelle case CR_PID2: 2189d5de20bdSSven Schnelle case CR_PID3: 2190d5de20bdSSven Schnelle case CR_PID4: 2191d5de20bdSSven Schnelle tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2192d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2193d5de20bdSSven Schnelle gen_helper_change_prot_id(cpu_env); 2194d5de20bdSSven Schnelle #endif 2195d5de20bdSSven Schnelle break; 2196d5de20bdSSven Schnelle 219735136a77SRichard Henderson default: 219835136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 219935136a77SRichard Henderson break; 220035136a77SRichard Henderson } 220131234768SRichard Henderson return nullify_end(ctx); 22024f5f2548SRichard Henderson #endif 220335136a77SRichard Henderson } 220435136a77SRichard Henderson 2205c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 220698a9cb79SRichard Henderson { 2207eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 220898a9cb79SRichard Henderson 2209c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2210eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 221198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221298a9cb79SRichard Henderson 221398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221431234768SRichard Henderson return true; 221598a9cb79SRichard Henderson } 221698a9cb79SRichard Henderson 2217e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 221898a9cb79SRichard Henderson { 2219e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 222098a9cb79SRichard Henderson 22212330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22222330504cSHelge Deller /* We don't implement space registers in user mode. */ 2223eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22242330504cSHelge Deller #else 22252330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22262330504cSHelge Deller 2227e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22282330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22292330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22302330504cSHelge Deller #endif 2231e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 223298a9cb79SRichard Henderson 223398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223431234768SRichard Henderson return true; 223598a9cb79SRichard Henderson } 223698a9cb79SRichard Henderson 2237e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2238e36f27efSRichard Henderson { 2239e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2240e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2241e1b5a5edSRichard Henderson TCGv_reg tmp; 2242e1b5a5edSRichard Henderson 2243e1b5a5edSRichard Henderson nullify_over(ctx); 2244e1b5a5edSRichard Henderson 2245e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2246e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2247e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2248e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2249e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2250e1b5a5edSRichard Henderson 2251e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 225231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 225331234768SRichard Henderson return nullify_end(ctx); 2254e36f27efSRichard Henderson #endif 2255e1b5a5edSRichard Henderson } 2256e1b5a5edSRichard Henderson 2257e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2258e1b5a5edSRichard Henderson { 2259e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2260e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2261e1b5a5edSRichard Henderson TCGv_reg tmp; 2262e1b5a5edSRichard Henderson 2263e1b5a5edSRichard Henderson nullify_over(ctx); 2264e1b5a5edSRichard Henderson 2265e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2266e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2267e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2268e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2269e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2270e1b5a5edSRichard Henderson 2271e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 227231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227331234768SRichard Henderson return nullify_end(ctx); 2274e36f27efSRichard Henderson #endif 2275e1b5a5edSRichard Henderson } 2276e1b5a5edSRichard Henderson 2277c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2278e1b5a5edSRichard Henderson { 2279e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2280c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2281c603e14aSRichard Henderson TCGv_reg tmp, reg; 2282e1b5a5edSRichard Henderson nullify_over(ctx); 2283e1b5a5edSRichard Henderson 2284c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2285e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2286e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2287e1b5a5edSRichard Henderson 2288e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 228931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229031234768SRichard Henderson return nullify_end(ctx); 2291c603e14aSRichard Henderson #endif 2292e1b5a5edSRichard Henderson } 2293f49b3537SRichard Henderson 2294e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2295f49b3537SRichard Henderson { 2296f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2297e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2298f49b3537SRichard Henderson nullify_over(ctx); 2299f49b3537SRichard Henderson 2300e36f27efSRichard Henderson if (rfi_r) { 2301f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2302f49b3537SRichard Henderson } else { 2303f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2304f49b3537SRichard Henderson } 230531234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 230607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 230731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2308f49b3537SRichard Henderson 230931234768SRichard Henderson return nullify_end(ctx); 2310e36f27efSRichard Henderson #endif 2311f49b3537SRichard Henderson } 23126210db05SHelge Deller 2313e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2314e36f27efSRichard Henderson { 2315e36f27efSRichard Henderson return do_rfi(ctx, false); 2316e36f27efSRichard Henderson } 2317e36f27efSRichard Henderson 2318e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2319e36f27efSRichard Henderson { 2320e36f27efSRichard Henderson return do_rfi(ctx, true); 2321e36f27efSRichard Henderson } 2322e36f27efSRichard Henderson 232396927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23246210db05SHelge Deller { 23256210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 232696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23276210db05SHelge Deller nullify_over(ctx); 23286210db05SHelge Deller gen_helper_halt(cpu_env); 232931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233031234768SRichard Henderson return nullify_end(ctx); 233196927adbSRichard Henderson #endif 23326210db05SHelge Deller } 233396927adbSRichard Henderson 233496927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 233596927adbSRichard Henderson { 233696927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 233896927adbSRichard Henderson nullify_over(ctx); 233996927adbSRichard Henderson gen_helper_reset(cpu_env); 234096927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234196927adbSRichard Henderson return nullify_end(ctx); 234296927adbSRichard Henderson #endif 234396927adbSRichard Henderson } 2344e1b5a5edSRichard Henderson 23454a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23464a4554c6SHelge Deller { 23474a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23484a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23494a4554c6SHelge Deller nullify_over(ctx); 23504a4554c6SHelge Deller gen_helper_getshadowregs(cpu_env); 23514a4554c6SHelge Deller return nullify_end(ctx); 23524a4554c6SHelge Deller #endif 23534a4554c6SHelge Deller } 23544a4554c6SHelge Deller 2355deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 235698a9cb79SRichard Henderson { 2357deee69a1SRichard Henderson if (a->m) { 2358deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2359deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2360deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 236198a9cb79SRichard Henderson 236298a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2363eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2364deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2365deee69a1SRichard Henderson } 236698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 236731234768SRichard Henderson return true; 236898a9cb79SRichard Henderson } 236998a9cb79SRichard Henderson 2370deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 237198a9cb79SRichard Henderson { 237286f8d05fSRichard Henderson TCGv_reg dest, ofs; 2373eed14219SRichard Henderson TCGv_i32 level, want; 237486f8d05fSRichard Henderson TCGv_tl addr; 237598a9cb79SRichard Henderson 237698a9cb79SRichard Henderson nullify_over(ctx); 237798a9cb79SRichard Henderson 2378deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2379deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2380eed14219SRichard Henderson 2381deee69a1SRichard Henderson if (a->imm) { 238229dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 238398a9cb79SRichard Henderson } else { 2384eed14219SRichard Henderson level = tcg_temp_new_i32(); 2385deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2386eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 238798a9cb79SRichard Henderson } 238829dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2389eed14219SRichard Henderson 2390eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2391eed14219SRichard Henderson 2392deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 239331234768SRichard Henderson return nullify_end(ctx); 239498a9cb79SRichard Henderson } 239598a9cb79SRichard Henderson 2396deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 23978d6ae7fbSRichard Henderson { 2398deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2399deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24008d6ae7fbSRichard Henderson TCGv_tl addr; 24018d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24028d6ae7fbSRichard Henderson 24038d6ae7fbSRichard Henderson nullify_over(ctx); 24048d6ae7fbSRichard Henderson 2405deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2406deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2407deee69a1SRichard Henderson if (a->addr) { 24088d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24098d6ae7fbSRichard Henderson } else { 24108d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24118d6ae7fbSRichard Henderson } 24128d6ae7fbSRichard Henderson 241332dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 241432dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 241531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 241631234768SRichard Henderson } 241731234768SRichard Henderson return nullify_end(ctx); 2418deee69a1SRichard Henderson #endif 24198d6ae7fbSRichard Henderson } 242063300a00SRichard Henderson 2421deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 242263300a00SRichard Henderson { 2423deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2424deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 242563300a00SRichard Henderson TCGv_tl addr; 242663300a00SRichard Henderson TCGv_reg ofs; 242763300a00SRichard Henderson 242863300a00SRichard Henderson nullify_over(ctx); 242963300a00SRichard Henderson 2430deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2431deee69a1SRichard Henderson if (a->m) { 2432deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 243363300a00SRichard Henderson } 2434deee69a1SRichard Henderson if (a->local) { 243563300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 243663300a00SRichard Henderson } else { 243763300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 243863300a00SRichard Henderson } 243963300a00SRichard Henderson 244063300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 244132dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 244231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244331234768SRichard Henderson } 244431234768SRichard Henderson return nullify_end(ctx); 2445deee69a1SRichard Henderson #endif 244663300a00SRichard Henderson } 24472dfcca9fSRichard Henderson 24486797c315SNick Hudson /* 24496797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24506797c315SNick Hudson * See 24516797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24526797c315SNick Hudson * page 13-9 (195/206) 24536797c315SNick Hudson */ 24546797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24556797c315SNick Hudson { 24566797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24576797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24586797c315SNick Hudson TCGv_tl addr, atl, stl; 24596797c315SNick Hudson TCGv_reg reg; 24606797c315SNick Hudson 24616797c315SNick Hudson nullify_over(ctx); 24626797c315SNick Hudson 24636797c315SNick Hudson /* 24646797c315SNick Hudson * FIXME: 24656797c315SNick Hudson * if (not (pcxl or pcxl2)) 24666797c315SNick Hudson * return gen_illegal(ctx); 24676797c315SNick Hudson * 24686797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24696797c315SNick Hudson */ 24706797c315SNick Hudson 24716797c315SNick Hudson atl = tcg_temp_new_tl(); 24726797c315SNick Hudson stl = tcg_temp_new_tl(); 24736797c315SNick Hudson addr = tcg_temp_new_tl(); 24746797c315SNick Hudson 24756797c315SNick Hudson tcg_gen_ld32u_i64(stl, cpu_env, 24766797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24776797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 24786797c315SNick Hudson tcg_gen_ld32u_i64(atl, cpu_env, 24796797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24806797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24816797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 24826797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 24836797c315SNick Hudson 24846797c315SNick Hudson reg = load_gpr(ctx, a->r); 24856797c315SNick Hudson if (a->addr) { 24866797c315SNick Hudson gen_helper_itlba(cpu_env, addr, reg); 24876797c315SNick Hudson } else { 24886797c315SNick Hudson gen_helper_itlbp(cpu_env, addr, reg); 24896797c315SNick Hudson } 24906797c315SNick Hudson 24916797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 24926797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 24936797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 24946797c315SNick Hudson } 24956797c315SNick Hudson return nullify_end(ctx); 24966797c315SNick Hudson #endif 24976797c315SNick Hudson } 24986797c315SNick Hudson 2499deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25002dfcca9fSRichard Henderson { 2501deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2502deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25032dfcca9fSRichard Henderson TCGv_tl vaddr; 25042dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25052dfcca9fSRichard Henderson 25062dfcca9fSRichard Henderson nullify_over(ctx); 25072dfcca9fSRichard Henderson 2508deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25092dfcca9fSRichard Henderson 25102dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25112dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25122dfcca9fSRichard Henderson 25132dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2514deee69a1SRichard Henderson if (a->m) { 2515deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25162dfcca9fSRichard Henderson } 2517deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25182dfcca9fSRichard Henderson 251931234768SRichard Henderson return nullify_end(ctx); 2520deee69a1SRichard Henderson #endif 25212dfcca9fSRichard Henderson } 252243a97b81SRichard Henderson 2523deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 252443a97b81SRichard Henderson { 252543a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 252643a97b81SRichard Henderson 252743a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 252843a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 252943a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 253043a97b81SRichard Henderson since the entire address space is coherent. */ 253129dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 253243a97b81SRichard Henderson 253331234768SRichard Henderson cond_free(&ctx->null_cond); 253431234768SRichard Henderson return true; 253543a97b81SRichard Henderson } 253698a9cb79SRichard Henderson 25370c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2538b2167459SRichard Henderson { 25390c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2540b2167459SRichard Henderson } 2541b2167459SRichard Henderson 25420c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2543b2167459SRichard Henderson { 25440c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2545b2167459SRichard Henderson } 2546b2167459SRichard Henderson 25470c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2548b2167459SRichard Henderson { 25490c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2550b2167459SRichard Henderson } 2551b2167459SRichard Henderson 25520c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2553b2167459SRichard Henderson { 25540c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25550c982a28SRichard Henderson } 2556b2167459SRichard Henderson 25570c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25580c982a28SRichard Henderson { 25590c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25600c982a28SRichard Henderson } 25610c982a28SRichard Henderson 25620c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25630c982a28SRichard Henderson { 25640c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25650c982a28SRichard Henderson } 25660c982a28SRichard Henderson 25670c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25680c982a28SRichard Henderson { 25690c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25700c982a28SRichard Henderson } 25710c982a28SRichard Henderson 25720c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25730c982a28SRichard Henderson { 25740c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25750c982a28SRichard Henderson } 25760c982a28SRichard Henderson 25770c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25780c982a28SRichard Henderson { 25790c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25800c982a28SRichard Henderson } 25810c982a28SRichard Henderson 25820c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25830c982a28SRichard Henderson { 25840c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25850c982a28SRichard Henderson } 25860c982a28SRichard Henderson 25870c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25880c982a28SRichard Henderson { 25890c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25900c982a28SRichard Henderson } 25910c982a28SRichard Henderson 25920c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25930c982a28SRichard Henderson { 25940c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25950c982a28SRichard Henderson } 25960c982a28SRichard Henderson 25970c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 25980c982a28SRichard Henderson { 25990c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26000c982a28SRichard Henderson } 26010c982a28SRichard Henderson 26020c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26030c982a28SRichard Henderson { 26040c982a28SRichard Henderson if (a->cf == 0) { 26050c982a28SRichard Henderson unsigned r2 = a->r2; 26060c982a28SRichard Henderson unsigned r1 = a->r1; 26070c982a28SRichard Henderson unsigned rt = a->t; 26080c982a28SRichard Henderson 26097aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26107aee8189SRichard Henderson cond_free(&ctx->null_cond); 26117aee8189SRichard Henderson return true; 26127aee8189SRichard Henderson } 26137aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2614b2167459SRichard Henderson if (r1 == 0) { 2615eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2616eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2617b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2618b2167459SRichard Henderson } else { 2619b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2620b2167459SRichard Henderson } 2621b2167459SRichard Henderson cond_free(&ctx->null_cond); 262231234768SRichard Henderson return true; 2623b2167459SRichard Henderson } 26247aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26257aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26267aee8189SRichard Henderson * 26277aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26287aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26297aee8189SRichard Henderson * currently implemented as idle. 26307aee8189SRichard Henderson */ 26317aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26327aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26337aee8189SRichard Henderson until the next timer interrupt. */ 26347aee8189SRichard Henderson nullify_over(ctx); 26357aee8189SRichard Henderson 26367aee8189SRichard Henderson /* Advance the instruction queue. */ 26377aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26387aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26397aee8189SRichard Henderson nullify_set(ctx, 0); 26407aee8189SRichard Henderson 26417aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 264229dd6f64SRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), cpu_env, 264329dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26447aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26457aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26467aee8189SRichard Henderson 26477aee8189SRichard Henderson return nullify_end(ctx); 26487aee8189SRichard Henderson } 26497aee8189SRichard Henderson #endif 26507aee8189SRichard Henderson } 26510c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26527aee8189SRichard Henderson } 2653b2167459SRichard Henderson 26540c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2655b2167459SRichard Henderson { 26560c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26570c982a28SRichard Henderson } 26580c982a28SRichard Henderson 26590c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26600c982a28SRichard Henderson { 2661eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2662b2167459SRichard Henderson 26630c982a28SRichard Henderson if (a->cf) { 2664b2167459SRichard Henderson nullify_over(ctx); 2665b2167459SRichard Henderson } 26660c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26670c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26680c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 266931234768SRichard Henderson return nullify_end(ctx); 2670b2167459SRichard Henderson } 2671b2167459SRichard Henderson 26720c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2673b2167459SRichard Henderson { 2674eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2675b2167459SRichard Henderson 26760c982a28SRichard Henderson if (a->cf) { 2677b2167459SRichard Henderson nullify_over(ctx); 2678b2167459SRichard Henderson } 26790c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26800c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26810c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 268231234768SRichard Henderson return nullify_end(ctx); 2683b2167459SRichard Henderson } 2684b2167459SRichard Henderson 26850c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2686b2167459SRichard Henderson { 2687eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2688b2167459SRichard Henderson 26890c982a28SRichard Henderson if (a->cf) { 2690b2167459SRichard Henderson nullify_over(ctx); 2691b2167459SRichard Henderson } 26920c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26930c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2694b2167459SRichard Henderson tmp = get_temp(ctx); 2695eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 26960c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 269731234768SRichard Henderson return nullify_end(ctx); 2698b2167459SRichard Henderson } 2699b2167459SRichard Henderson 27000c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2701b2167459SRichard Henderson { 27020c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27030c982a28SRichard Henderson } 27040c982a28SRichard Henderson 27050c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27060c982a28SRichard Henderson { 27070c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27080c982a28SRichard Henderson } 27090c982a28SRichard Henderson 27100c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27110c982a28SRichard Henderson { 2712eaa3783bSRichard Henderson TCGv_reg tmp; 2713b2167459SRichard Henderson 2714b2167459SRichard Henderson nullify_over(ctx); 2715b2167459SRichard Henderson 2716b2167459SRichard Henderson tmp = get_temp(ctx); 2717eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2718b2167459SRichard Henderson if (!is_i) { 2719eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2720b2167459SRichard Henderson } 2721eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2722eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 272360e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2724eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 272531234768SRichard Henderson return nullify_end(ctx); 2726b2167459SRichard Henderson } 2727b2167459SRichard Henderson 27280c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2729b2167459SRichard Henderson { 27300c982a28SRichard Henderson return do_dcor(ctx, a, false); 27310c982a28SRichard Henderson } 27320c982a28SRichard Henderson 27330c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27340c982a28SRichard Henderson { 27350c982a28SRichard Henderson return do_dcor(ctx, a, true); 27360c982a28SRichard Henderson } 27370c982a28SRichard Henderson 27380c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27390c982a28SRichard Henderson { 2740eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2741b2167459SRichard Henderson 2742b2167459SRichard Henderson nullify_over(ctx); 2743b2167459SRichard Henderson 27440c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27450c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2746b2167459SRichard Henderson 2747b2167459SRichard Henderson add1 = tcg_temp_new(); 2748b2167459SRichard Henderson add2 = tcg_temp_new(); 2749b2167459SRichard Henderson addc = tcg_temp_new(); 2750b2167459SRichard Henderson dest = tcg_temp_new(); 275129dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2752b2167459SRichard Henderson 2753b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2754eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2755eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2756b2167459SRichard Henderson 2757b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2758b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2759b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2760b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2761eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2762eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2763eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2764b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2765b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2766b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2767b2167459SRichard Henderson 2768b2167459SRichard Henderson /* Write back the result register. */ 27690c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2770b2167459SRichard Henderson 2771b2167459SRichard Henderson /* Write back PSW[CB]. */ 2772eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2773eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2774b2167459SRichard Henderson 2775b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2776eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2777eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2778b2167459SRichard Henderson 2779b2167459SRichard Henderson /* Install the new nullification. */ 27800c982a28SRichard Henderson if (a->cf) { 2781eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2782b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2783b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2784b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2785b2167459SRichard Henderson } 27860c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2787b2167459SRichard Henderson } 2788b2167459SRichard Henderson 278931234768SRichard Henderson return nullify_end(ctx); 2790b2167459SRichard Henderson } 2791b2167459SRichard Henderson 27920588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2793b2167459SRichard Henderson { 27940588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 27950588e061SRichard Henderson } 27960588e061SRichard Henderson 27970588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 27980588e061SRichard Henderson { 27990588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28000588e061SRichard Henderson } 28010588e061SRichard Henderson 28020588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28030588e061SRichard Henderson { 28040588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28050588e061SRichard Henderson } 28060588e061SRichard Henderson 28070588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28080588e061SRichard Henderson { 28090588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28100588e061SRichard Henderson } 28110588e061SRichard Henderson 28120588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28130588e061SRichard Henderson { 28140588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28150588e061SRichard Henderson } 28160588e061SRichard Henderson 28170588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28180588e061SRichard Henderson { 28190588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28200588e061SRichard Henderson } 28210588e061SRichard Henderson 28220588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28230588e061SRichard Henderson { 2824eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2825b2167459SRichard Henderson 28260588e061SRichard Henderson if (a->cf) { 2827b2167459SRichard Henderson nullify_over(ctx); 2828b2167459SRichard Henderson } 2829b2167459SRichard Henderson 28300588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28310588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28320588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2833b2167459SRichard Henderson 283431234768SRichard Henderson return nullify_end(ctx); 2835b2167459SRichard Henderson } 2836b2167459SRichard Henderson 28371cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 283896d6407fSRichard Henderson { 28390786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28400786a3b6SHelge Deller return gen_illegal(ctx); 28410786a3b6SHelge Deller } else { 28421cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28431cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 284496d6407fSRichard Henderson } 28450786a3b6SHelge Deller } 284696d6407fSRichard Henderson 28471cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 284896d6407fSRichard Henderson { 28491cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28500786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28510786a3b6SHelge Deller return gen_illegal(ctx); 28520786a3b6SHelge Deller } else { 28531cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 285496d6407fSRichard Henderson } 28550786a3b6SHelge Deller } 285696d6407fSRichard Henderson 28571cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 285896d6407fSRichard Henderson { 2859b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 286086f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 286186f8d05fSRichard Henderson TCGv_tl addr; 286296d6407fSRichard Henderson 286396d6407fSRichard Henderson nullify_over(ctx); 286496d6407fSRichard Henderson 28651cd012a5SRichard Henderson if (a->m) { 286686f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 286786f8d05fSRichard Henderson we see the result of the load. */ 286896d6407fSRichard Henderson dest = get_temp(ctx); 286996d6407fSRichard Henderson } else { 28701cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 287196d6407fSRichard Henderson } 287296d6407fSRichard Henderson 28731cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28741cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2875b1af755cSRichard Henderson 2876b1af755cSRichard Henderson /* 2877b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2878b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2879b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2880b1af755cSRichard Henderson * 2881b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2882b1af755cSRichard Henderson * with the ,co completer. 2883b1af755cSRichard Henderson */ 2884b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2885b1af755cSRichard Henderson 288629dd6f64SRichard Henderson zero = tcg_constant_reg(0); 288786f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2888b1af755cSRichard Henderson 28891cd012a5SRichard Henderson if (a->m) { 28901cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 289196d6407fSRichard Henderson } 28921cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 289396d6407fSRichard Henderson 289431234768SRichard Henderson return nullify_end(ctx); 289596d6407fSRichard Henderson } 289696d6407fSRichard Henderson 28971cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 289896d6407fSRichard Henderson { 289986f8d05fSRichard Henderson TCGv_reg ofs, val; 290086f8d05fSRichard Henderson TCGv_tl addr; 290196d6407fSRichard Henderson 290296d6407fSRichard Henderson nullify_over(ctx); 290396d6407fSRichard Henderson 29041cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 290586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29061cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29071cd012a5SRichard Henderson if (a->a) { 2908f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2909f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2910f9f46db4SEmilio G. Cota } else { 291196d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2912f9f46db4SEmilio G. Cota } 2913f9f46db4SEmilio G. Cota } else { 2914f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2915f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 291696d6407fSRichard Henderson } else { 291796d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 291896d6407fSRichard Henderson } 2919f9f46db4SEmilio G. Cota } 29201cd012a5SRichard Henderson if (a->m) { 292186f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29221cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 292396d6407fSRichard Henderson } 292496d6407fSRichard Henderson 292531234768SRichard Henderson return nullify_end(ctx); 292696d6407fSRichard Henderson } 292796d6407fSRichard Henderson 29281cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2929d0a851ccSRichard Henderson { 2930d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2931d0a851ccSRichard Henderson 2932d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2933d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29341cd012a5SRichard Henderson trans_ld(ctx, a); 2935d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 293631234768SRichard Henderson return true; 2937d0a851ccSRichard Henderson } 2938d0a851ccSRichard Henderson 29391cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2940d0a851ccSRichard Henderson { 2941d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2942d0a851ccSRichard Henderson 2943d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2944d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29451cd012a5SRichard Henderson trans_st(ctx, a); 2946d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 294731234768SRichard Henderson return true; 2948d0a851ccSRichard Henderson } 294995412a61SRichard Henderson 29500588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2951b2167459SRichard Henderson { 29520588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2953b2167459SRichard Henderson 29540588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29550588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2956b2167459SRichard Henderson cond_free(&ctx->null_cond); 295731234768SRichard Henderson return true; 2958b2167459SRichard Henderson } 2959b2167459SRichard Henderson 29600588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2961b2167459SRichard Henderson { 29620588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2963eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2964b2167459SRichard Henderson 29650588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2966b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2967b2167459SRichard Henderson cond_free(&ctx->null_cond); 296831234768SRichard Henderson return true; 2969b2167459SRichard Henderson } 2970b2167459SRichard Henderson 29710588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2972b2167459SRichard Henderson { 29730588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2974b2167459SRichard Henderson 2975b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2976b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29770588e061SRichard Henderson if (a->b == 0) { 29780588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2979b2167459SRichard Henderson } else { 29800588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2981b2167459SRichard Henderson } 29820588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2983b2167459SRichard Henderson cond_free(&ctx->null_cond); 298431234768SRichard Henderson return true; 2985b2167459SRichard Henderson } 2986b2167459SRichard Henderson 298701afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 298801afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 298998cd9ca7SRichard Henderson { 299001afb7beSRichard Henderson TCGv_reg dest, in2, sv; 299198cd9ca7SRichard Henderson DisasCond cond; 299298cd9ca7SRichard Henderson 299398cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 299498cd9ca7SRichard Henderson dest = get_temp(ctx); 299598cd9ca7SRichard Henderson 2996eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 299798cd9ca7SRichard Henderson 2998f764718dSRichard Henderson sv = NULL; 2999b47a4a02SSven Schnelle if (cond_need_sv(c)) { 300098cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 300198cd9ca7SRichard Henderson } 300298cd9ca7SRichard Henderson 300301afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 300401afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 300598cd9ca7SRichard Henderson } 300698cd9ca7SRichard Henderson 300701afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 300898cd9ca7SRichard Henderson { 300901afb7beSRichard Henderson nullify_over(ctx); 301001afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 301101afb7beSRichard Henderson } 301201afb7beSRichard Henderson 301301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 301401afb7beSRichard Henderson { 301501afb7beSRichard Henderson nullify_over(ctx); 301601afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 301701afb7beSRichard Henderson } 301801afb7beSRichard Henderson 301901afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 302001afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 302101afb7beSRichard Henderson { 302201afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 302398cd9ca7SRichard Henderson DisasCond cond; 302498cd9ca7SRichard Henderson 302598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 302643675d20SSven Schnelle dest = tcg_temp_new(); 3027f764718dSRichard Henderson sv = NULL; 3028f764718dSRichard Henderson cb_msb = NULL; 302998cd9ca7SRichard Henderson 3030b47a4a02SSven Schnelle if (cond_need_cb(c)) { 303198cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3032eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3033eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3034b47a4a02SSven Schnelle } else { 3035eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3036b47a4a02SSven Schnelle } 3037b47a4a02SSven Schnelle if (cond_need_sv(c)) { 303898cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 303998cd9ca7SRichard Henderson } 304098cd9ca7SRichard Henderson 304101afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 304243675d20SSven Schnelle save_gpr(ctx, r, dest); 304301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 304498cd9ca7SRichard Henderson } 304598cd9ca7SRichard Henderson 304601afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 304798cd9ca7SRichard Henderson { 304801afb7beSRichard Henderson nullify_over(ctx); 304901afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 305001afb7beSRichard Henderson } 305101afb7beSRichard Henderson 305201afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 305301afb7beSRichard Henderson { 305401afb7beSRichard Henderson nullify_over(ctx); 305501afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 305601afb7beSRichard Henderson } 305701afb7beSRichard Henderson 305801afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 305901afb7beSRichard Henderson { 3060eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 306198cd9ca7SRichard Henderson DisasCond cond; 306298cd9ca7SRichard Henderson 306398cd9ca7SRichard Henderson nullify_over(ctx); 306498cd9ca7SRichard Henderson 306598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 306601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3067eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 306898cd9ca7SRichard Henderson 306901afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 307001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 307198cd9ca7SRichard Henderson } 307298cd9ca7SRichard Henderson 307301afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 307498cd9ca7SRichard Henderson { 307501afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 307601afb7beSRichard Henderson DisasCond cond; 307701afb7beSRichard Henderson 307801afb7beSRichard Henderson nullify_over(ctx); 307901afb7beSRichard Henderson 308001afb7beSRichard Henderson tmp = tcg_temp_new(); 308101afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 308201afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 308301afb7beSRichard Henderson 308401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 308501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 308601afb7beSRichard Henderson } 308701afb7beSRichard Henderson 308801afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 308901afb7beSRichard Henderson { 3090eaa3783bSRichard Henderson TCGv_reg dest; 309198cd9ca7SRichard Henderson DisasCond cond; 309298cd9ca7SRichard Henderson 309398cd9ca7SRichard Henderson nullify_over(ctx); 309498cd9ca7SRichard Henderson 309501afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 309601afb7beSRichard Henderson if (a->r1 == 0) { 3097eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 309898cd9ca7SRichard Henderson } else { 309901afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 310098cd9ca7SRichard Henderson } 310198cd9ca7SRichard Henderson 310201afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 310301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310401afb7beSRichard Henderson } 310501afb7beSRichard Henderson 310601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 310701afb7beSRichard Henderson { 310801afb7beSRichard Henderson TCGv_reg dest; 310901afb7beSRichard Henderson DisasCond cond; 311001afb7beSRichard Henderson 311101afb7beSRichard Henderson nullify_over(ctx); 311201afb7beSRichard Henderson 311301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 311401afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 311501afb7beSRichard Henderson 311601afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 311701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311898cd9ca7SRichard Henderson } 311998cd9ca7SRichard Henderson 312030878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31210b1347d2SRichard Henderson { 3122eaa3783bSRichard Henderson TCGv_reg dest; 31230b1347d2SRichard Henderson 312430878590SRichard Henderson if (a->c) { 31250b1347d2SRichard Henderson nullify_over(ctx); 31260b1347d2SRichard Henderson } 31270b1347d2SRichard Henderson 312830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 312930878590SRichard Henderson if (a->r1 == 0) { 313030878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3131eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 313230878590SRichard Henderson } else if (a->r1 == a->r2) { 31330b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 313430878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31350b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3136eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31370b1347d2SRichard Henderson } else { 31380b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31390b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31400b1347d2SRichard Henderson 314130878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3142eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31430b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3144eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31450b1347d2SRichard Henderson } 314630878590SRichard Henderson save_gpr(ctx, a->t, dest); 31470b1347d2SRichard Henderson 31480b1347d2SRichard Henderson /* Install the new nullification. */ 31490b1347d2SRichard Henderson cond_free(&ctx->null_cond); 315030878590SRichard Henderson if (a->c) { 315130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31520b1347d2SRichard Henderson } 315331234768SRichard Henderson return nullify_end(ctx); 31540b1347d2SRichard Henderson } 31550b1347d2SRichard Henderson 315630878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31570b1347d2SRichard Henderson { 315830878590SRichard Henderson unsigned sa = 31 - a->cpos; 3159eaa3783bSRichard Henderson TCGv_reg dest, t2; 31600b1347d2SRichard Henderson 316130878590SRichard Henderson if (a->c) { 31620b1347d2SRichard Henderson nullify_over(ctx); 31630b1347d2SRichard Henderson } 31640b1347d2SRichard Henderson 316530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 316630878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 316705bfd4dbSRichard Henderson if (a->r1 == 0) { 316805bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 316905bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 317005bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 317105bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 31720b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3173eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31740b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3175eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31760b1347d2SRichard Henderson } else { 317705bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 317805bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 317905bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 318005bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 31810b1347d2SRichard Henderson } 318230878590SRichard Henderson save_gpr(ctx, a->t, dest); 31830b1347d2SRichard Henderson 31840b1347d2SRichard Henderson /* Install the new nullification. */ 31850b1347d2SRichard Henderson cond_free(&ctx->null_cond); 318630878590SRichard Henderson if (a->c) { 318730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31880b1347d2SRichard Henderson } 318931234768SRichard Henderson return nullify_end(ctx); 31900b1347d2SRichard Henderson } 31910b1347d2SRichard Henderson 319230878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31930b1347d2SRichard Henderson { 319430878590SRichard Henderson unsigned len = 32 - a->clen; 3195eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31960b1347d2SRichard Henderson 319730878590SRichard Henderson if (a->c) { 31980b1347d2SRichard Henderson nullify_over(ctx); 31990b1347d2SRichard Henderson } 32000b1347d2SRichard Henderson 320130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320230878590SRichard Henderson src = load_gpr(ctx, a->r); 32030b1347d2SRichard Henderson tmp = tcg_temp_new(); 32040b1347d2SRichard Henderson 32050b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3206eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 320730878590SRichard Henderson if (a->se) { 3208eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3209eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32100b1347d2SRichard Henderson } else { 3211eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3212eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32130b1347d2SRichard Henderson } 321430878590SRichard Henderson save_gpr(ctx, a->t, dest); 32150b1347d2SRichard Henderson 32160b1347d2SRichard Henderson /* Install the new nullification. */ 32170b1347d2SRichard Henderson cond_free(&ctx->null_cond); 321830878590SRichard Henderson if (a->c) { 321930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32200b1347d2SRichard Henderson } 322131234768SRichard Henderson return nullify_end(ctx); 32220b1347d2SRichard Henderson } 32230b1347d2SRichard Henderson 322430878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32250b1347d2SRichard Henderson { 322630878590SRichard Henderson unsigned len = 32 - a->clen; 322730878590SRichard Henderson unsigned cpos = 31 - a->pos; 3228eaa3783bSRichard Henderson TCGv_reg dest, src; 32290b1347d2SRichard Henderson 323030878590SRichard Henderson if (a->c) { 32310b1347d2SRichard Henderson nullify_over(ctx); 32320b1347d2SRichard Henderson } 32330b1347d2SRichard Henderson 323430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 323530878590SRichard Henderson src = load_gpr(ctx, a->r); 323630878590SRichard Henderson if (a->se) { 3237eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32380b1347d2SRichard Henderson } else { 3239eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32400b1347d2SRichard Henderson } 324130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32420b1347d2SRichard Henderson 32430b1347d2SRichard Henderson /* Install the new nullification. */ 32440b1347d2SRichard Henderson cond_free(&ctx->null_cond); 324530878590SRichard Henderson if (a->c) { 324630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32470b1347d2SRichard Henderson } 324831234768SRichard Henderson return nullify_end(ctx); 32490b1347d2SRichard Henderson } 32500b1347d2SRichard Henderson 325130878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32520b1347d2SRichard Henderson { 325330878590SRichard Henderson unsigned len = 32 - a->clen; 3254eaa3783bSRichard Henderson target_sreg mask0, mask1; 3255eaa3783bSRichard Henderson TCGv_reg dest; 32560b1347d2SRichard Henderson 325730878590SRichard Henderson if (a->c) { 32580b1347d2SRichard Henderson nullify_over(ctx); 32590b1347d2SRichard Henderson } 326030878590SRichard Henderson if (a->cpos + len > 32) { 326130878590SRichard Henderson len = 32 - a->cpos; 32620b1347d2SRichard Henderson } 32630b1347d2SRichard Henderson 326430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 326530878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 326630878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32670b1347d2SRichard Henderson 326830878590SRichard Henderson if (a->nz) { 326930878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32700b1347d2SRichard Henderson if (mask1 != -1) { 3271eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32720b1347d2SRichard Henderson src = dest; 32730b1347d2SRichard Henderson } 3274eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32750b1347d2SRichard Henderson } else { 3276eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32770b1347d2SRichard Henderson } 327830878590SRichard Henderson save_gpr(ctx, a->t, dest); 32790b1347d2SRichard Henderson 32800b1347d2SRichard Henderson /* Install the new nullification. */ 32810b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328230878590SRichard Henderson if (a->c) { 328330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32840b1347d2SRichard Henderson } 328531234768SRichard Henderson return nullify_end(ctx); 32860b1347d2SRichard Henderson } 32870b1347d2SRichard Henderson 328830878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32890b1347d2SRichard Henderson { 329030878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 329130878590SRichard Henderson unsigned len = 32 - a->clen; 3292eaa3783bSRichard Henderson TCGv_reg dest, val; 32930b1347d2SRichard Henderson 329430878590SRichard Henderson if (a->c) { 32950b1347d2SRichard Henderson nullify_over(ctx); 32960b1347d2SRichard Henderson } 329730878590SRichard Henderson if (a->cpos + len > 32) { 329830878590SRichard Henderson len = 32 - a->cpos; 32990b1347d2SRichard Henderson } 33000b1347d2SRichard Henderson 330130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 330230878590SRichard Henderson val = load_gpr(ctx, a->r); 33030b1347d2SRichard Henderson if (rs == 0) { 330430878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33050b1347d2SRichard Henderson } else { 330630878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33070b1347d2SRichard Henderson } 330830878590SRichard Henderson save_gpr(ctx, a->t, dest); 33090b1347d2SRichard Henderson 33100b1347d2SRichard Henderson /* Install the new nullification. */ 33110b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331230878590SRichard Henderson if (a->c) { 331330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33140b1347d2SRichard Henderson } 331531234768SRichard Henderson return nullify_end(ctx); 33160b1347d2SRichard Henderson } 33170b1347d2SRichard Henderson 331830878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 331930878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33200b1347d2SRichard Henderson { 33210b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33220b1347d2SRichard Henderson unsigned len = 32 - clen; 332330878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33240b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33250b1347d2SRichard Henderson 33260b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33270b1347d2SRichard Henderson shift = tcg_temp_new(); 33280b1347d2SRichard Henderson tmp = tcg_temp_new(); 33290b1347d2SRichard Henderson 33300b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3331eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33320b1347d2SRichard Henderson 3333eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3334eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33350b1347d2SRichard Henderson if (rs) { 3336eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3337eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3338eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3339eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33400b1347d2SRichard Henderson } else { 3341eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33420b1347d2SRichard Henderson } 33430b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33440b1347d2SRichard Henderson 33450b1347d2SRichard Henderson /* Install the new nullification. */ 33460b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33470b1347d2SRichard Henderson if (c) { 33480b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33490b1347d2SRichard Henderson } 335031234768SRichard Henderson return nullify_end(ctx); 33510b1347d2SRichard Henderson } 33520b1347d2SRichard Henderson 335330878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 335430878590SRichard Henderson { 3355a6deecceSSven Schnelle if (a->c) { 3356a6deecceSSven Schnelle nullify_over(ctx); 3357a6deecceSSven Schnelle } 335830878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 335930878590SRichard Henderson } 336030878590SRichard Henderson 336130878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 336230878590SRichard Henderson { 3363a6deecceSSven Schnelle if (a->c) { 3364a6deecceSSven Schnelle nullify_over(ctx); 3365a6deecceSSven Schnelle } 336630878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 336730878590SRichard Henderson } 33680b1347d2SRichard Henderson 33698340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 337098cd9ca7SRichard Henderson { 3371660eefe1SRichard Henderson TCGv_reg tmp; 337298cd9ca7SRichard Henderson 3373c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 337498cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 337598cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 337698cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 337798cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 337898cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 337998cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 338098cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 338198cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33828340f534SRichard Henderson if (a->b == 0) { 33838340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 338498cd9ca7SRichard Henderson } 3385c301f34eSRichard Henderson #else 3386c301f34eSRichard Henderson nullify_over(ctx); 3387660eefe1SRichard Henderson #endif 3388660eefe1SRichard Henderson 3389660eefe1SRichard Henderson tmp = get_temp(ctx); 33908340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3391660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3392c301f34eSRichard Henderson 3393c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 33948340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3395c301f34eSRichard Henderson #else 3396c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3397c301f34eSRichard Henderson 33988340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 33998340f534SRichard Henderson if (a->l) { 3400c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3401c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3402c301f34eSRichard Henderson } 34038340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3404c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3405c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3406c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3407c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3408c301f34eSRichard Henderson } else { 3409c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3410c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3411c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3412c301f34eSRichard Henderson } 3413c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3414c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34158340f534SRichard Henderson nullify_set(ctx, a->n); 3416c301f34eSRichard Henderson } 3417c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 341831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 341931234768SRichard Henderson return nullify_end(ctx); 3420c301f34eSRichard Henderson #endif 342198cd9ca7SRichard Henderson } 342298cd9ca7SRichard Henderson 34238340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 342498cd9ca7SRichard Henderson { 34258340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 342698cd9ca7SRichard Henderson } 342798cd9ca7SRichard Henderson 34288340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 342943e05652SRichard Henderson { 34308340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 343143e05652SRichard Henderson 34326e5f5300SSven Schnelle nullify_over(ctx); 34336e5f5300SSven Schnelle 343443e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 343543e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 343643e05652SRichard Henderson * expensive to track. Real hardware will trap for 343743e05652SRichard Henderson * b gateway 343843e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 343943e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 344043e05652SRichard Henderson * diagnose the security hole 344143e05652SRichard Henderson * b gateway 344243e05652SRichard Henderson * b evil 344343e05652SRichard Henderson * in which instructions at evil would run with increased privs. 344443e05652SRichard Henderson */ 344543e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 344643e05652SRichard Henderson return gen_illegal(ctx); 344743e05652SRichard Henderson } 344843e05652SRichard Henderson 344943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 345043e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 345143e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 345243e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 345343e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 345443e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 345543e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 345643e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 345743e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 345843e05652SRichard Henderson if (type < 0) { 345931234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 346031234768SRichard Henderson return true; 346143e05652SRichard Henderson } 346243e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 346343e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 346443e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 346543e05652SRichard Henderson } 346643e05652SRichard Henderson } else { 346743e05652SRichard Henderson dest &= -4; /* priv = 0 */ 346843e05652SRichard Henderson } 346943e05652SRichard Henderson #endif 347043e05652SRichard Henderson 34716e5f5300SSven Schnelle if (a->l) { 34726e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 34736e5f5300SSven Schnelle if (ctx->privilege < 3) { 34746e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 34756e5f5300SSven Schnelle } 34766e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 34776e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 34786e5f5300SSven Schnelle } 34796e5f5300SSven Schnelle 34806e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 348143e05652SRichard Henderson } 348243e05652SRichard Henderson 34838340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 348498cd9ca7SRichard Henderson { 3485b35aec85SRichard Henderson if (a->x) { 3486eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 34878340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3488eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3489660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34908340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3491b35aec85SRichard Henderson } else { 3492b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3493b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3494b35aec85SRichard Henderson } 349598cd9ca7SRichard Henderson } 349698cd9ca7SRichard Henderson 34978340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 349898cd9ca7SRichard Henderson { 3499eaa3783bSRichard Henderson TCGv_reg dest; 350098cd9ca7SRichard Henderson 35018340f534SRichard Henderson if (a->x == 0) { 35028340f534SRichard Henderson dest = load_gpr(ctx, a->b); 350398cd9ca7SRichard Henderson } else { 350498cd9ca7SRichard Henderson dest = get_temp(ctx); 35058340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35068340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 350798cd9ca7SRichard Henderson } 3508660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35098340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 351098cd9ca7SRichard Henderson } 351198cd9ca7SRichard Henderson 35128340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 351398cd9ca7SRichard Henderson { 3514660eefe1SRichard Henderson TCGv_reg dest; 351598cd9ca7SRichard Henderson 3516c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35178340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35188340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3519c301f34eSRichard Henderson #else 3520c301f34eSRichard Henderson nullify_over(ctx); 35218340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3522c301f34eSRichard Henderson 3523c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3524c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3525c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3526c301f34eSRichard Henderson } 3527c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3528c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35298340f534SRichard Henderson if (a->l) { 35308340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3531c301f34eSRichard Henderson } 35328340f534SRichard Henderson nullify_set(ctx, a->n); 3533c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 353431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 353531234768SRichard Henderson return nullify_end(ctx); 3536c301f34eSRichard Henderson #endif 353798cd9ca7SRichard Henderson } 353898cd9ca7SRichard Henderson 35391ca74648SRichard Henderson /* 35401ca74648SRichard Henderson * Float class 0 35411ca74648SRichard Henderson */ 3542ebe9383cSRichard Henderson 35431ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3544ebe9383cSRichard Henderson { 3545ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3546ebe9383cSRichard Henderson } 3547ebe9383cSRichard Henderson 354859f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 354959f8c04bSHelge Deller { 3550*a300dad3SRichard Henderson uint64_t ret; 3551*a300dad3SRichard Henderson 3552*a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3553*a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3554*a300dad3SRichard Henderson } else { 3555*a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3556*a300dad3SRichard Henderson } 3557*a300dad3SRichard Henderson 355859f8c04bSHelge Deller nullify_over(ctx); 3559*a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 356059f8c04bSHelge Deller return nullify_end(ctx); 356159f8c04bSHelge Deller } 356259f8c04bSHelge Deller 35631ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35641ca74648SRichard Henderson { 35651ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35661ca74648SRichard Henderson } 35671ca74648SRichard Henderson 3568ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3569ebe9383cSRichard Henderson { 3570ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3571ebe9383cSRichard Henderson } 3572ebe9383cSRichard Henderson 35731ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35741ca74648SRichard Henderson { 35751ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35761ca74648SRichard Henderson } 35771ca74648SRichard Henderson 35781ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3579ebe9383cSRichard Henderson { 3580ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3581ebe9383cSRichard Henderson } 3582ebe9383cSRichard Henderson 35831ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35841ca74648SRichard Henderson { 35851ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35861ca74648SRichard Henderson } 35871ca74648SRichard Henderson 3588ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3589ebe9383cSRichard Henderson { 3590ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3591ebe9383cSRichard Henderson } 3592ebe9383cSRichard Henderson 35931ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 35941ca74648SRichard Henderson { 35951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 35961ca74648SRichard Henderson } 35971ca74648SRichard Henderson 35981ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 35991ca74648SRichard Henderson { 36001ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36011ca74648SRichard Henderson } 36021ca74648SRichard Henderson 36031ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36041ca74648SRichard Henderson { 36051ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36061ca74648SRichard Henderson } 36071ca74648SRichard Henderson 36081ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36091ca74648SRichard Henderson { 36101ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36111ca74648SRichard Henderson } 36121ca74648SRichard Henderson 36131ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36141ca74648SRichard Henderson { 36151ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36161ca74648SRichard Henderson } 36171ca74648SRichard Henderson 36181ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3619ebe9383cSRichard Henderson { 3620ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3621ebe9383cSRichard Henderson } 3622ebe9383cSRichard Henderson 36231ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36241ca74648SRichard Henderson { 36251ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36261ca74648SRichard Henderson } 36271ca74648SRichard Henderson 3628ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3629ebe9383cSRichard Henderson { 3630ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3631ebe9383cSRichard Henderson } 3632ebe9383cSRichard Henderson 36331ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36341ca74648SRichard Henderson { 36351ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36361ca74648SRichard Henderson } 36371ca74648SRichard Henderson 36381ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3639ebe9383cSRichard Henderson { 3640ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3641ebe9383cSRichard Henderson } 3642ebe9383cSRichard Henderson 36431ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36441ca74648SRichard Henderson { 36451ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36461ca74648SRichard Henderson } 36471ca74648SRichard Henderson 3648ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3649ebe9383cSRichard Henderson { 3650ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3651ebe9383cSRichard Henderson } 3652ebe9383cSRichard Henderson 36531ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36541ca74648SRichard Henderson { 36551ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36561ca74648SRichard Henderson } 36571ca74648SRichard Henderson 36581ca74648SRichard Henderson /* 36591ca74648SRichard Henderson * Float class 1 36601ca74648SRichard Henderson */ 36611ca74648SRichard Henderson 36621ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36631ca74648SRichard Henderson { 36641ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36651ca74648SRichard Henderson } 36661ca74648SRichard Henderson 36671ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36681ca74648SRichard Henderson { 36691ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36701ca74648SRichard Henderson } 36711ca74648SRichard Henderson 36721ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36731ca74648SRichard Henderson { 36741ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36751ca74648SRichard Henderson } 36761ca74648SRichard Henderson 36771ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36781ca74648SRichard Henderson { 36791ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36801ca74648SRichard Henderson } 36811ca74648SRichard Henderson 36821ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36831ca74648SRichard Henderson { 36841ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36851ca74648SRichard Henderson } 36861ca74648SRichard Henderson 36871ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 36881ca74648SRichard Henderson { 36891ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 36901ca74648SRichard Henderson } 36911ca74648SRichard Henderson 36921ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 36931ca74648SRichard Henderson { 36941ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 36951ca74648SRichard Henderson } 36961ca74648SRichard Henderson 36971ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 36981ca74648SRichard Henderson { 36991ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37001ca74648SRichard Henderson } 37011ca74648SRichard Henderson 37021ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37031ca74648SRichard Henderson { 37041ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37051ca74648SRichard Henderson } 37061ca74648SRichard Henderson 37071ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37081ca74648SRichard Henderson { 37091ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37101ca74648SRichard Henderson } 37111ca74648SRichard Henderson 37121ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37131ca74648SRichard Henderson { 37141ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37151ca74648SRichard Henderson } 37161ca74648SRichard Henderson 37171ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37181ca74648SRichard Henderson { 37191ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37201ca74648SRichard Henderson } 37211ca74648SRichard Henderson 37221ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37231ca74648SRichard Henderson { 37241ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37251ca74648SRichard Henderson } 37261ca74648SRichard Henderson 37271ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37281ca74648SRichard Henderson { 37291ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37301ca74648SRichard Henderson } 37311ca74648SRichard Henderson 37321ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37331ca74648SRichard Henderson { 37341ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37351ca74648SRichard Henderson } 37361ca74648SRichard Henderson 37371ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37381ca74648SRichard Henderson { 37391ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37401ca74648SRichard Henderson } 37411ca74648SRichard Henderson 37421ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37431ca74648SRichard Henderson { 37441ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37451ca74648SRichard Henderson } 37461ca74648SRichard Henderson 37471ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37481ca74648SRichard Henderson { 37491ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37501ca74648SRichard Henderson } 37511ca74648SRichard Henderson 37521ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37531ca74648SRichard Henderson { 37541ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37551ca74648SRichard Henderson } 37561ca74648SRichard Henderson 37571ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37581ca74648SRichard Henderson { 37591ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37601ca74648SRichard Henderson } 37611ca74648SRichard Henderson 37621ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37631ca74648SRichard Henderson { 37641ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37651ca74648SRichard Henderson } 37661ca74648SRichard Henderson 37671ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37681ca74648SRichard Henderson { 37691ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37701ca74648SRichard Henderson } 37711ca74648SRichard Henderson 37721ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37731ca74648SRichard Henderson { 37741ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37751ca74648SRichard Henderson } 37761ca74648SRichard Henderson 37771ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37781ca74648SRichard Henderson { 37791ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37801ca74648SRichard Henderson } 37811ca74648SRichard Henderson 37821ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37831ca74648SRichard Henderson { 37841ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37851ca74648SRichard Henderson } 37861ca74648SRichard Henderson 37871ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 37881ca74648SRichard Henderson { 37891ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 37901ca74648SRichard Henderson } 37911ca74648SRichard Henderson 37921ca74648SRichard Henderson /* 37931ca74648SRichard Henderson * Float class 2 37941ca74648SRichard Henderson */ 37951ca74648SRichard Henderson 37961ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3797ebe9383cSRichard Henderson { 3798ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3799ebe9383cSRichard Henderson 3800ebe9383cSRichard Henderson nullify_over(ctx); 3801ebe9383cSRichard Henderson 38021ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38031ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 380429dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 380529dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3806ebe9383cSRichard Henderson 3807ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3808ebe9383cSRichard Henderson 38091ca74648SRichard Henderson return nullify_end(ctx); 3810ebe9383cSRichard Henderson } 3811ebe9383cSRichard Henderson 38121ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3813ebe9383cSRichard Henderson { 3814ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3815ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3816ebe9383cSRichard Henderson 3817ebe9383cSRichard Henderson nullify_over(ctx); 3818ebe9383cSRichard Henderson 38191ca74648SRichard Henderson ta = load_frd0(a->r1); 38201ca74648SRichard Henderson tb = load_frd0(a->r2); 382129dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 382229dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3823ebe9383cSRichard Henderson 3824ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3825ebe9383cSRichard Henderson 382631234768SRichard Henderson return nullify_end(ctx); 3827ebe9383cSRichard Henderson } 3828ebe9383cSRichard Henderson 38291ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3830ebe9383cSRichard Henderson { 3831eaa3783bSRichard Henderson TCGv_reg t; 3832ebe9383cSRichard Henderson 3833ebe9383cSRichard Henderson nullify_over(ctx); 3834ebe9383cSRichard Henderson 38351ca74648SRichard Henderson t = get_temp(ctx); 3836eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3837ebe9383cSRichard Henderson 38381ca74648SRichard Henderson if (a->y == 1) { 3839ebe9383cSRichard Henderson int mask; 3840ebe9383cSRichard Henderson bool inv = false; 3841ebe9383cSRichard Henderson 38421ca74648SRichard Henderson switch (a->c) { 3843ebe9383cSRichard Henderson case 0: /* simple */ 3844eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3845ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3846ebe9383cSRichard Henderson goto done; 3847ebe9383cSRichard Henderson case 2: /* rej */ 3848ebe9383cSRichard Henderson inv = true; 3849ebe9383cSRichard Henderson /* fallthru */ 3850ebe9383cSRichard Henderson case 1: /* acc */ 3851ebe9383cSRichard Henderson mask = 0x43ff800; 3852ebe9383cSRichard Henderson break; 3853ebe9383cSRichard Henderson case 6: /* rej8 */ 3854ebe9383cSRichard Henderson inv = true; 3855ebe9383cSRichard Henderson /* fallthru */ 3856ebe9383cSRichard Henderson case 5: /* acc8 */ 3857ebe9383cSRichard Henderson mask = 0x43f8000; 3858ebe9383cSRichard Henderson break; 3859ebe9383cSRichard Henderson case 9: /* acc6 */ 3860ebe9383cSRichard Henderson mask = 0x43e0000; 3861ebe9383cSRichard Henderson break; 3862ebe9383cSRichard Henderson case 13: /* acc4 */ 3863ebe9383cSRichard Henderson mask = 0x4380000; 3864ebe9383cSRichard Henderson break; 3865ebe9383cSRichard Henderson case 17: /* acc2 */ 3866ebe9383cSRichard Henderson mask = 0x4200000; 3867ebe9383cSRichard Henderson break; 3868ebe9383cSRichard Henderson default: 38691ca74648SRichard Henderson gen_illegal(ctx); 38701ca74648SRichard Henderson return true; 3871ebe9383cSRichard Henderson } 3872ebe9383cSRichard Henderson if (inv) { 3873eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3874eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3875ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3876ebe9383cSRichard Henderson } else { 3877eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3878ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3879ebe9383cSRichard Henderson } 38801ca74648SRichard Henderson } else { 38811ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 38821ca74648SRichard Henderson 38831ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 38841ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 38851ca74648SRichard Henderson } 38861ca74648SRichard Henderson 3887ebe9383cSRichard Henderson done: 388831234768SRichard Henderson return nullify_end(ctx); 3889ebe9383cSRichard Henderson } 3890ebe9383cSRichard Henderson 38911ca74648SRichard Henderson /* 38921ca74648SRichard Henderson * Float class 2 38931ca74648SRichard Henderson */ 38941ca74648SRichard Henderson 38951ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3896ebe9383cSRichard Henderson { 38971ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 38981ca74648SRichard Henderson } 38991ca74648SRichard Henderson 39001ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39011ca74648SRichard Henderson { 39021ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39031ca74648SRichard Henderson } 39041ca74648SRichard Henderson 39051ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39061ca74648SRichard Henderson { 39071ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39081ca74648SRichard Henderson } 39091ca74648SRichard Henderson 39101ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39111ca74648SRichard Henderson { 39121ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39131ca74648SRichard Henderson } 39141ca74648SRichard Henderson 39151ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39161ca74648SRichard Henderson { 39171ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39181ca74648SRichard Henderson } 39191ca74648SRichard Henderson 39201ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39211ca74648SRichard Henderson { 39221ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39231ca74648SRichard Henderson } 39241ca74648SRichard Henderson 39251ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39261ca74648SRichard Henderson { 39271ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39281ca74648SRichard Henderson } 39291ca74648SRichard Henderson 39301ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39311ca74648SRichard Henderson { 39321ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39331ca74648SRichard Henderson } 39341ca74648SRichard Henderson 39351ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39361ca74648SRichard Henderson { 39371ca74648SRichard Henderson TCGv_i64 x, y; 3938ebe9383cSRichard Henderson 3939ebe9383cSRichard Henderson nullify_over(ctx); 3940ebe9383cSRichard Henderson 39411ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39421ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39431ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39441ca74648SRichard Henderson save_frd(a->t, x); 3945ebe9383cSRichard Henderson 394631234768SRichard Henderson return nullify_end(ctx); 3947ebe9383cSRichard Henderson } 3948ebe9383cSRichard Henderson 3949ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3950ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3951ebe9383cSRichard Henderson { 3952ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3953ebe9383cSRichard Henderson } 3954ebe9383cSRichard Henderson 3955b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3956ebe9383cSRichard Henderson { 3957b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3958b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3959b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3960b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3961b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3962ebe9383cSRichard Henderson 3963ebe9383cSRichard Henderson nullify_over(ctx); 3964ebe9383cSRichard Henderson 3965ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3966ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3967ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3968ebe9383cSRichard Henderson 396931234768SRichard Henderson return nullify_end(ctx); 3970ebe9383cSRichard Henderson } 3971ebe9383cSRichard Henderson 3972b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3973b1e2af57SRichard Henderson { 3974b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3975b1e2af57SRichard Henderson } 3976b1e2af57SRichard Henderson 3977b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3978b1e2af57SRichard Henderson { 3979b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3980b1e2af57SRichard Henderson } 3981b1e2af57SRichard Henderson 3982b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3983b1e2af57SRichard Henderson { 3984b1e2af57SRichard Henderson nullify_over(ctx); 3985b1e2af57SRichard Henderson 3986b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3987b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3988b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3989b1e2af57SRichard Henderson 3990b1e2af57SRichard Henderson return nullify_end(ctx); 3991b1e2af57SRichard Henderson } 3992b1e2af57SRichard Henderson 3993b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 3994b1e2af57SRichard Henderson { 3995b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 3996b1e2af57SRichard Henderson } 3997b1e2af57SRichard Henderson 3998b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 3999b1e2af57SRichard Henderson { 4000b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4001b1e2af57SRichard Henderson } 4002b1e2af57SRichard Henderson 4003c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4004ebe9383cSRichard Henderson { 4005c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4006ebe9383cSRichard Henderson 4007ebe9383cSRichard Henderson nullify_over(ctx); 4008c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4009c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4010c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4011ebe9383cSRichard Henderson 4012c3bad4f8SRichard Henderson if (a->neg) { 4013c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4014ebe9383cSRichard Henderson } else { 4015c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4016ebe9383cSRichard Henderson } 4017ebe9383cSRichard Henderson 4018c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 401931234768SRichard Henderson return nullify_end(ctx); 4020ebe9383cSRichard Henderson } 4021ebe9383cSRichard Henderson 4022c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4023ebe9383cSRichard Henderson { 4024c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4025ebe9383cSRichard Henderson 4026ebe9383cSRichard Henderson nullify_over(ctx); 4027c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4028c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4029c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4030ebe9383cSRichard Henderson 4031c3bad4f8SRichard Henderson if (a->neg) { 4032c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4033ebe9383cSRichard Henderson } else { 4034c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4035ebe9383cSRichard Henderson } 4036ebe9383cSRichard Henderson 4037c3bad4f8SRichard Henderson save_frd(a->t, x); 403831234768SRichard Henderson return nullify_end(ctx); 4039ebe9383cSRichard Henderson } 4040ebe9383cSRichard Henderson 404115da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 404215da177bSSven Schnelle { 404315da177bSSven Schnelle qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); 404415da177bSSven Schnelle cond_free(&ctx->null_cond); 404515da177bSSven Schnelle return true; 404615da177bSSven Schnelle } 404715da177bSSven Schnelle 4048b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 404961766fe9SRichard Henderson { 405051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4051f764718dSRichard Henderson int bound; 405261766fe9SRichard Henderson 405351b061fbSRichard Henderson ctx->cs = cs; 4054494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40553d68ee7bSRichard Henderson 40563d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 40573d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 40583d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4059ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4060ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4061217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4062c301f34eSRichard Henderson #else 4063494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4064494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 40653d68ee7bSRichard Henderson 4066c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4067c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4068c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4069c301f34eSRichard Henderson int32_t diff = cs_base; 4070c301f34eSRichard Henderson 4071c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4072c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4073c301f34eSRichard Henderson #endif 407451b061fbSRichard Henderson ctx->iaoq_n = -1; 4075f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 407661766fe9SRichard Henderson 40773d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40783d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4079b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 40803d68ee7bSRichard Henderson 408186f8d05fSRichard Henderson ctx->ntempr = 0; 408286f8d05fSRichard Henderson ctx->ntempl = 0; 408386f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 408486f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 408561766fe9SRichard Henderson } 408661766fe9SRichard Henderson 408751b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 408851b061fbSRichard Henderson { 408951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 409061766fe9SRichard Henderson 40913d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 409251b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 409351b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4094494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 409551b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 409651b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4097129e9cc3SRichard Henderson } 409851b061fbSRichard Henderson ctx->null_lab = NULL; 409961766fe9SRichard Henderson } 410061766fe9SRichard Henderson 410151b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 410251b061fbSRichard Henderson { 410351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 410451b061fbSRichard Henderson 410551b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 410651b061fbSRichard Henderson } 410751b061fbSRichard Henderson 410851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 410951b061fbSRichard Henderson { 411051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 411151b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 411251b061fbSRichard Henderson DisasJumpType ret; 411351b061fbSRichard Henderson int i, n; 411451b061fbSRichard Henderson 411551b061fbSRichard Henderson /* Execute one insn. */ 4116ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4117c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 411831234768SRichard Henderson do_page_zero(ctx); 411931234768SRichard Henderson ret = ctx->base.is_jmp; 4120869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4121ba1d0b44SRichard Henderson } else 4122ba1d0b44SRichard Henderson #endif 4123ba1d0b44SRichard Henderson { 412461766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 412561766fe9SRichard Henderson the page permissions for execute. */ 41264e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 412761766fe9SRichard Henderson 412861766fe9SRichard Henderson /* Set up the IA queue for the next insn. 412961766fe9SRichard Henderson This will be overwritten by a branch. */ 413051b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 413151b061fbSRichard Henderson ctx->iaoq_n = -1; 413251b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4133eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 413461766fe9SRichard Henderson } else { 413551b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4136f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 413761766fe9SRichard Henderson } 413861766fe9SRichard Henderson 413951b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 414051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4141869051eaSRichard Henderson ret = DISAS_NEXT; 4142129e9cc3SRichard Henderson } else { 41431a19da0dSRichard Henderson ctx->insn = insn; 414431274b46SRichard Henderson if (!decode(ctx, insn)) { 414531274b46SRichard Henderson gen_illegal(ctx); 414631274b46SRichard Henderson } 414731234768SRichard Henderson ret = ctx->base.is_jmp; 414851b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4149129e9cc3SRichard Henderson } 415061766fe9SRichard Henderson } 415161766fe9SRichard Henderson 4152af187238SRichard Henderson /* Forget any temporaries allocated. */ 415386f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 415486f8d05fSRichard Henderson ctx->tempr[i] = NULL; 415561766fe9SRichard Henderson } 415686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 415786f8d05fSRichard Henderson ctx->templ[i] = NULL; 415886f8d05fSRichard Henderson } 415986f8d05fSRichard Henderson ctx->ntempr = 0; 416086f8d05fSRichard Henderson ctx->ntempl = 0; 416161766fe9SRichard Henderson 41623d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41633d68ee7bSRichard Henderson a priority change within the instruction queue. */ 416451b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4165c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4166c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4167c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4168c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 416951b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 417051b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 417131234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4172129e9cc3SRichard Henderson } else { 417331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 417461766fe9SRichard Henderson } 4175129e9cc3SRichard Henderson } 417651b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 417751b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4178c301f34eSRichard Henderson ctx->base.pc_next += 4; 417961766fe9SRichard Henderson 4180c5d0aec2SRichard Henderson switch (ret) { 4181c5d0aec2SRichard Henderson case DISAS_NORETURN: 4182c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4183c5d0aec2SRichard Henderson break; 4184c5d0aec2SRichard Henderson 4185c5d0aec2SRichard Henderson case DISAS_NEXT: 4186c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4187c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 418851b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4189eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 419051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4191c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4192c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4193c301f34eSRichard Henderson #endif 419451b061fbSRichard Henderson nullify_save(ctx); 4195c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4196c5d0aec2SRichard Henderson ? DISAS_EXIT 4197c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 419851b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4199eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 420061766fe9SRichard Henderson } 4201c5d0aec2SRichard Henderson break; 4202c5d0aec2SRichard Henderson 4203c5d0aec2SRichard Henderson default: 4204c5d0aec2SRichard Henderson g_assert_not_reached(); 4205c5d0aec2SRichard Henderson } 420661766fe9SRichard Henderson } 420761766fe9SRichard Henderson 420851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 420951b061fbSRichard Henderson { 421051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4211e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 421251b061fbSRichard Henderson 4213e1b5a5edSRichard Henderson switch (is_jmp) { 4214869051eaSRichard Henderson case DISAS_NORETURN: 421561766fe9SRichard Henderson break; 421651b061fbSRichard Henderson case DISAS_TOO_MANY: 4217869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4218e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 421951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 422051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 422151b061fbSRichard Henderson nullify_save(ctx); 422261766fe9SRichard Henderson /* FALLTHRU */ 4223869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 42248532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42257f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 42268532a14eSRichard Henderson break; 422761766fe9SRichard Henderson } 4228c5d0aec2SRichard Henderson /* FALLTHRU */ 4229c5d0aec2SRichard Henderson case DISAS_EXIT: 4230c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 423161766fe9SRichard Henderson break; 423261766fe9SRichard Henderson default: 423351b061fbSRichard Henderson g_assert_not_reached(); 423461766fe9SRichard Henderson } 423551b061fbSRichard Henderson } 423661766fe9SRichard Henderson 42378eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42388eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 423951b061fbSRichard Henderson { 4240c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 424161766fe9SRichard Henderson 4242ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4243ba1d0b44SRichard Henderson switch (pc) { 42447ad439dfSRichard Henderson case 0x00: 42458eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4246ba1d0b44SRichard Henderson return; 42477ad439dfSRichard Henderson case 0xb0: 42488eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4249ba1d0b44SRichard Henderson return; 42507ad439dfSRichard Henderson case 0xe0: 42518eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4252ba1d0b44SRichard Henderson return; 42537ad439dfSRichard Henderson case 0x100: 42548eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4255ba1d0b44SRichard Henderson return; 42567ad439dfSRichard Henderson } 4257ba1d0b44SRichard Henderson #endif 4258ba1d0b44SRichard Henderson 42598eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 42608eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 426161766fe9SRichard Henderson } 426251b061fbSRichard Henderson 426351b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 426451b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 426551b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 426651b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 426751b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 426851b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 426951b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 427051b061fbSRichard Henderson }; 427151b061fbSRichard Henderson 4272597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4273306c8721SRichard Henderson target_ulong pc, void *host_pc) 427451b061fbSRichard Henderson { 427551b061fbSRichard Henderson DisasContext ctx; 4276306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 427761766fe9SRichard Henderson } 4278