161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 33201afb7beSRichard Henderson 33340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 334abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33540f9f908SRichard Henderson 33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33961766fe9SRichard Henderson 34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34361766fe9SRichard Henderson 344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 345e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 347c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 348e1b5a5edSRichard Henderson 34961766fe9SRichard Henderson /* global register indexes */ 350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 352494737b7SRichard Henderson static TCGv_i64 cpu_srH; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 357eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36261766fe9SRichard Henderson 36361766fe9SRichard Henderson void hppa_translate_init(void) 36461766fe9SRichard Henderson { 36561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36661766fe9SRichard Henderson 367eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36861766fe9SRichard Henderson static const GlobalVar vars[] = { 36935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37061766fe9SRichard Henderson DEF_VAR(psw_n), 37161766fe9SRichard Henderson DEF_VAR(psw_v), 37261766fe9SRichard Henderson DEF_VAR(psw_cb), 37361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37461766fe9SRichard Henderson DEF_VAR(iaoq_f), 37561766fe9SRichard Henderson DEF_VAR(iaoq_b), 37661766fe9SRichard Henderson }; 37761766fe9SRichard Henderson 37861766fe9SRichard Henderson #undef DEF_VAR 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38161766fe9SRichard Henderson static const char gr_names[32][4] = { 38261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38661766fe9SRichard Henderson }; 38733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 388494737b7SRichard Henderson static const char sr_names[5][4] = { 389494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39033423472SRichard Henderson }; 39161766fe9SRichard Henderson 39261766fe9SRichard Henderson int i; 39361766fe9SRichard Henderson 394f764718dSRichard Henderson cpu_gr[0] = NULL; 39561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 396ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39861766fe9SRichard Henderson gr_names[i]); 39961766fe9SRichard Henderson } 40033423472SRichard Henderson for (i = 0; i < 4; i++) { 401ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40333423472SRichard Henderson sr_names[i]); 40433423472SRichard Henderson } 405ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 406494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 407494737b7SRichard Henderson sr_names[4]); 40861766fe9SRichard Henderson 40961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 411ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41261766fe9SRichard Henderson } 413c301f34eSRichard Henderson 414ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 415c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 416c301f34eSRichard Henderson "iasq_f"); 417ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 418c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 419c301f34eSRichard Henderson "iasq_b"); 42061766fe9SRichard Henderson } 42161766fe9SRichard Henderson 422129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 423129e9cc3SRichard Henderson { 424f764718dSRichard Henderson return (DisasCond){ 425f764718dSRichard Henderson .c = TCG_COND_NEVER, 426f764718dSRichard Henderson .a0 = NULL, 427f764718dSRichard Henderson .a1 = NULL, 428f764718dSRichard Henderson }; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431df0232feSRichard Henderson static DisasCond cond_make_t(void) 432df0232feSRichard Henderson { 433df0232feSRichard Henderson return (DisasCond){ 434df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 435df0232feSRichard Henderson .a0 = NULL, 436df0232feSRichard Henderson .a1 = NULL, 437df0232feSRichard Henderson }; 438df0232feSRichard Henderson } 439df0232feSRichard Henderson 440129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 441129e9cc3SRichard Henderson { 442f764718dSRichard Henderson return (DisasCond){ 443f764718dSRichard Henderson .c = TCG_COND_NE, 444f764718dSRichard Henderson .a0 = cpu_psw_n, 4456e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 446f764718dSRichard Henderson }; 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson 449b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 450b47a4a02SSven Schnelle { 451b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 452b47a4a02SSven Schnelle return (DisasCond){ 4536e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 454b47a4a02SSven Schnelle }; 455b47a4a02SSven Schnelle } 456b47a4a02SSven Schnelle 457eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 458129e9cc3SRichard Henderson { 459b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 460b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 461b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 462129e9cc3SRichard Henderson } 463129e9cc3SRichard Henderson 464eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 465129e9cc3SRichard Henderson { 466129e9cc3SRichard Henderson DisasCond r = { .c = c }; 467129e9cc3SRichard Henderson 468129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 469129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 470eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 471129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 472eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 473129e9cc3SRichard Henderson 474129e9cc3SRichard Henderson return r; 475129e9cc3SRichard Henderson } 476129e9cc3SRichard Henderson 477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 478129e9cc3SRichard Henderson { 479129e9cc3SRichard Henderson switch (cond->c) { 480129e9cc3SRichard Henderson default: 481f764718dSRichard Henderson cond->a0 = NULL; 482f764718dSRichard Henderson cond->a1 = NULL; 483129e9cc3SRichard Henderson /* fallthru */ 484129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 485129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 486129e9cc3SRichard Henderson break; 487129e9cc3SRichard Henderson case TCG_COND_NEVER: 488129e9cc3SRichard Henderson break; 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 49461766fe9SRichard Henderson if (reg == 0) { 495e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 496eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49761766fe9SRichard Henderson return t; 49861766fe9SRichard Henderson } else { 49961766fe9SRichard Henderson return cpu_gr[reg]; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50461766fe9SRichard Henderson { 505129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 506e12c6309SRichard Henderson return tcg_temp_new(); 50761766fe9SRichard Henderson } else { 50861766fe9SRichard Henderson return cpu_gr[reg]; 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson 512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 516129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 517129e9cc3SRichard Henderson } else { 518eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 523129e9cc3SRichard Henderson { 524129e9cc3SRichard Henderson if (reg != 0) { 525129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson } 528129e9cc3SRichard Henderson 529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 53096d6407fSRichard Henderson # define HI_OFS 0 53196d6407fSRichard Henderson # define LO_OFS 4 53296d6407fSRichard Henderson #else 53396d6407fSRichard Henderson # define HI_OFS 4 53496d6407fSRichard Henderson # define LO_OFS 0 53596d6407fSRichard Henderson #endif 53696d6407fSRichard Henderson 53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53896d6407fSRichard Henderson { 53996d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 540ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54396d6407fSRichard Henderson return ret; 54496d6407fSRichard Henderson } 54596d6407fSRichard Henderson 546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 547ebe9383cSRichard Henderson { 548ebe9383cSRichard Henderson if (rt == 0) { 5490992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5500992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5510992a930SRichard Henderson return ret; 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson return load_frw_i32(rt); 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson } 556ebe9383cSRichard Henderson 557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 558ebe9383cSRichard Henderson { 559ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5600992a930SRichard Henderson if (rt == 0) { 5610992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5620992a930SRichard Henderson } else { 563ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 564ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 565ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 566ebe9383cSRichard Henderson } 5670992a930SRichard Henderson return ret; 568ebe9383cSRichard Henderson } 569ebe9383cSRichard Henderson 57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57196d6407fSRichard Henderson { 572ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57596d6407fSRichard Henderson } 57696d6407fSRichard Henderson 57796d6407fSRichard Henderson #undef HI_OFS 57896d6407fSRichard Henderson #undef LO_OFS 57996d6407fSRichard Henderson 58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58196d6407fSRichard Henderson { 58296d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 583ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58496d6407fSRichard Henderson return ret; 58596d6407fSRichard Henderson } 58696d6407fSRichard Henderson 587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 588ebe9383cSRichard Henderson { 589ebe9383cSRichard Henderson if (rt == 0) { 5900992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5910992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5920992a930SRichard Henderson return ret; 593ebe9383cSRichard Henderson } else { 594ebe9383cSRichard Henderson return load_frd(rt); 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson } 597ebe9383cSRichard Henderson 59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59996d6407fSRichard Henderson { 600ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60433423472SRichard Henderson { 60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60633423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60733423472SRichard Henderson #else 60833423472SRichard Henderson if (reg < 4) { 60933423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 610494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 611494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61233423472SRichard Henderson } else { 613ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61433423472SRichard Henderson } 61533423472SRichard Henderson #endif 61633423472SRichard Henderson } 61733423472SRichard Henderson 618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 619129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 621129e9cc3SRichard Henderson { 622129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 623129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 624129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 625129e9cc3SRichard Henderson 626129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 627129e9cc3SRichard Henderson 628129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6296e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 630129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 631eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 634129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 635129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 636129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 637129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 638eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 639129e9cc3SRichard Henderson } 640129e9cc3SRichard Henderson 641eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 642129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 643129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson 647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 649129e9cc3SRichard Henderson { 650129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 651129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 652eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson return; 655129e9cc3SRichard Henderson } 6566e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 657eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 658129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 659129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 665129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 666129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 668129e9cc3SRichard Henderson { 669129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 670eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67540f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67640f9f908SRichard Henderson it may be tail-called from a translate function. */ 67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 68031234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 681129e9cc3SRichard Henderson 682f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 683f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 684f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 685f49b3537SRichard Henderson 686129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 687129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 688129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 689129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 69031234768SRichard Henderson return true; 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson ctx->null_lab = NULL; 693129e9cc3SRichard Henderson 694129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 695129e9cc3SRichard Henderson /* The next instruction will be unconditional, 696129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 697129e9cc3SRichard Henderson gen_set_label(null_lab); 698129e9cc3SRichard Henderson } else { 699129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 700129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 701129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 702129e9cc3SRichard Henderson label we have the proper value in place. */ 703129e9cc3SRichard Henderson nullify_save(ctx); 704129e9cc3SRichard Henderson gen_set_label(null_lab); 705129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 706129e9cc3SRichard Henderson } 707869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70831234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 709129e9cc3SRichard Henderson } 71031234768SRichard Henderson return true; 711129e9cc3SRichard Henderson } 712129e9cc3SRichard Henderson 713698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx) 714698240d1SRichard Henderson { 715698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 716698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 717698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 718698240d1SRichard Henderson } 719698240d1SRichard Henderson 720741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 721741322f4SRichard Henderson target_ureg ival, TCGv_reg vval) 72261766fe9SRichard Henderson { 72361766fe9SRichard Henderson if (unlikely(ival == -1)) { 724eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 72561766fe9SRichard Henderson } else { 726eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 72761766fe9SRichard Henderson } 72861766fe9SRichard Henderson } 72961766fe9SRichard Henderson 730eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 73161766fe9SRichard Henderson { 73261766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 73361766fe9SRichard Henderson } 73461766fe9SRichard Henderson 73561766fe9SRichard Henderson static void gen_excp_1(int exception) 73661766fe9SRichard Henderson { 737ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 73861766fe9SRichard Henderson } 73961766fe9SRichard Henderson 74031234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 74161766fe9SRichard Henderson { 742741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 743741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 744129e9cc3SRichard Henderson nullify_save(ctx); 74561766fe9SRichard Henderson gen_excp_1(exception); 74631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 74761766fe9SRichard Henderson } 74861766fe9SRichard Henderson 74931234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7501a19da0dSRichard Henderson { 75131234768SRichard Henderson nullify_over(ctx); 75229dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 753ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 75431234768SRichard Henderson gen_excp(ctx, exc); 75531234768SRichard Henderson return nullify_end(ctx); 7561a19da0dSRichard Henderson } 7571a19da0dSRichard Henderson 75831234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 75961766fe9SRichard Henderson { 76031234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 76161766fe9SRichard Henderson } 76261766fe9SRichard Henderson 76340f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 76440f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 76540f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 76640f9f908SRichard Henderson #else 767e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 768e1b5a5edSRichard Henderson do { \ 769e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 77031234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 771e1b5a5edSRichard Henderson } \ 772e1b5a5edSRichard Henderson } while (0) 77340f9f908SRichard Henderson #endif 774e1b5a5edSRichard Henderson 775eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 77661766fe9SRichard Henderson { 77757f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 77861766fe9SRichard Henderson } 77961766fe9SRichard Henderson 780129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 781129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 782129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 783129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 784129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 785129e9cc3SRichard Henderson { 786129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 787129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 788129e9cc3SRichard Henderson } 789129e9cc3SRichard Henderson 79061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 791eaa3783bSRichard Henderson target_ureg f, target_ureg b) 79261766fe9SRichard Henderson { 79361766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 79461766fe9SRichard Henderson tcg_gen_goto_tb(which); 795*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 796*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 79707ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 79861766fe9SRichard Henderson } else { 799741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 800741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 8017f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 80261766fe9SRichard Henderson } 80361766fe9SRichard Henderson } 80461766fe9SRichard Henderson 805b47a4a02SSven Schnelle static bool cond_need_sv(int c) 806b47a4a02SSven Schnelle { 807b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 808b47a4a02SSven Schnelle } 809b47a4a02SSven Schnelle 810b47a4a02SSven Schnelle static bool cond_need_cb(int c) 811b47a4a02SSven Schnelle { 812b47a4a02SSven Schnelle return c == 4 || c == 5; 813b47a4a02SSven Schnelle } 814b47a4a02SSven Schnelle 81572ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 81672ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 81772ca8753SRichard Henderson { 81872ca8753SRichard Henderson return TARGET_REGISTER_BITS == 64 && !d; 81972ca8753SRichard Henderson } 82072ca8753SRichard Henderson 821b47a4a02SSven Schnelle /* 822b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 823b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 824b47a4a02SSven Schnelle */ 825b2167459SRichard Henderson 826eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 827eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 828b2167459SRichard Henderson { 829b2167459SRichard Henderson DisasCond cond; 830eaa3783bSRichard Henderson TCGv_reg tmp; 831b2167459SRichard Henderson 832b2167459SRichard Henderson switch (cf >> 1) { 833b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 834b2167459SRichard Henderson cond = cond_make_f(); 835b2167459SRichard Henderson break; 836b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 837b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 838b2167459SRichard Henderson break; 839b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 840b47a4a02SSven Schnelle tmp = tcg_temp_new(); 841b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 842b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 843b2167459SRichard Henderson break; 844b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 845b47a4a02SSven Schnelle /* 846b47a4a02SSven Schnelle * Simplify: 847b47a4a02SSven Schnelle * (N ^ V) | Z 848b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 849b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 850b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 851b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 852b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 853b47a4a02SSven Schnelle */ 854b47a4a02SSven Schnelle tmp = tcg_temp_new(); 855b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 856b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 857b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 858b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 859b2167459SRichard Henderson break; 860b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 861b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 862b2167459SRichard Henderson break; 863b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 864b2167459SRichard Henderson tmp = tcg_temp_new(); 865eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 866eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 867b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 868b2167459SRichard Henderson break; 869b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 870b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 871b2167459SRichard Henderson break; 872b2167459SRichard Henderson case 7: /* OD / EV */ 873b2167459SRichard Henderson tmp = tcg_temp_new(); 874eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 875b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 876b2167459SRichard Henderson break; 877b2167459SRichard Henderson default: 878b2167459SRichard Henderson g_assert_not_reached(); 879b2167459SRichard Henderson } 880b2167459SRichard Henderson if (cf & 1) { 881b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 882b2167459SRichard Henderson } 883b2167459SRichard Henderson 884b2167459SRichard Henderson return cond; 885b2167459SRichard Henderson } 886b2167459SRichard Henderson 887b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 888b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 889b2167459SRichard Henderson deleted as unused. */ 890b2167459SRichard Henderson 891eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 892eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 893b2167459SRichard Henderson { 894b2167459SRichard Henderson DisasCond cond; 895b2167459SRichard Henderson 896b2167459SRichard Henderson switch (cf >> 1) { 897b2167459SRichard Henderson case 1: /* = / <> */ 898b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 899b2167459SRichard Henderson break; 900b2167459SRichard Henderson case 2: /* < / >= */ 901b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 902b2167459SRichard Henderson break; 903b2167459SRichard Henderson case 3: /* <= / > */ 904b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 905b2167459SRichard Henderson break; 906b2167459SRichard Henderson case 4: /* << / >>= */ 907b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 908b2167459SRichard Henderson break; 909b2167459SRichard Henderson case 5: /* <<= / >> */ 910b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 911b2167459SRichard Henderson break; 912b2167459SRichard Henderson default: 913b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 914b2167459SRichard Henderson } 915b2167459SRichard Henderson if (cf & 1) { 916b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 917b2167459SRichard Henderson } 918b2167459SRichard Henderson 919b2167459SRichard Henderson return cond; 920b2167459SRichard Henderson } 921b2167459SRichard Henderson 922df0232feSRichard Henderson /* 923df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 924df0232feSRichard Henderson * computed, and use of them is undefined. 925df0232feSRichard Henderson * 926df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 927df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 928df0232feSRichard Henderson * how cases c={2,3} are treated. 929df0232feSRichard Henderson */ 930b2167459SRichard Henderson 931eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 932b2167459SRichard Henderson { 933df0232feSRichard Henderson switch (cf) { 934df0232feSRichard Henderson case 0: /* never */ 935df0232feSRichard Henderson case 9: /* undef, C */ 936df0232feSRichard Henderson case 11: /* undef, C & !Z */ 937df0232feSRichard Henderson case 12: /* undef, V */ 938df0232feSRichard Henderson return cond_make_f(); 939df0232feSRichard Henderson 940df0232feSRichard Henderson case 1: /* true */ 941df0232feSRichard Henderson case 8: /* undef, !C */ 942df0232feSRichard Henderson case 10: /* undef, !C | Z */ 943df0232feSRichard Henderson case 13: /* undef, !V */ 944df0232feSRichard Henderson return cond_make_t(); 945df0232feSRichard Henderson 946df0232feSRichard Henderson case 2: /* == */ 947df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 948df0232feSRichard Henderson case 3: /* <> */ 949df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 950df0232feSRichard Henderson case 4: /* < */ 951df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 952df0232feSRichard Henderson case 5: /* >= */ 953df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 954df0232feSRichard Henderson case 6: /* <= */ 955df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 956df0232feSRichard Henderson case 7: /* > */ 957df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 958df0232feSRichard Henderson 959df0232feSRichard Henderson case 14: /* OD */ 960df0232feSRichard Henderson case 15: /* EV */ 961df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 962df0232feSRichard Henderson 963df0232feSRichard Henderson default: 964df0232feSRichard Henderson g_assert_not_reached(); 965b2167459SRichard Henderson } 966b2167459SRichard Henderson } 967b2167459SRichard Henderson 96898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 96998cd9ca7SRichard Henderson 970eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 97198cd9ca7SRichard Henderson { 97298cd9ca7SRichard Henderson unsigned c, f; 97398cd9ca7SRichard Henderson 97498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 97598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 97698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 97798cd9ca7SRichard Henderson c = orig & 3; 97898cd9ca7SRichard Henderson if (c == 3) { 97998cd9ca7SRichard Henderson c = 7; 98098cd9ca7SRichard Henderson } 98198cd9ca7SRichard Henderson f = (orig & 4) / 4; 98298cd9ca7SRichard Henderson 98398cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 98498cd9ca7SRichard Henderson } 98598cd9ca7SRichard Henderson 986b2167459SRichard Henderson /* Similar, but for unit conditions. */ 987b2167459SRichard Henderson 988eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 989eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 990b2167459SRichard Henderson { 991b2167459SRichard Henderson DisasCond cond; 992eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 993b2167459SRichard Henderson 994b2167459SRichard Henderson if (cf & 8) { 995b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 996b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 997b2167459SRichard Henderson * leaves us with carry bits spread across two words. 998b2167459SRichard Henderson */ 999b2167459SRichard Henderson cb = tcg_temp_new(); 1000b2167459SRichard Henderson tmp = tcg_temp_new(); 1001eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1002eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1003eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1004eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1005b2167459SRichard Henderson } 1006b2167459SRichard Henderson 1007b2167459SRichard Henderson switch (cf >> 1) { 1008b2167459SRichard Henderson case 0: /* never / TR */ 1009b2167459SRichard Henderson case 1: /* undefined */ 1010b2167459SRichard Henderson case 5: /* undefined */ 1011b2167459SRichard Henderson cond = cond_make_f(); 1012b2167459SRichard Henderson break; 1013b2167459SRichard Henderson 1014b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1015b2167459SRichard Henderson /* See hasless(v,1) from 1016b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1017b2167459SRichard Henderson */ 1018b2167459SRichard Henderson tmp = tcg_temp_new(); 1019eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1020eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1021eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1022b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1023b2167459SRichard Henderson break; 1024b2167459SRichard Henderson 1025b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1026b2167459SRichard Henderson tmp = tcg_temp_new(); 1027eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1028eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1029eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1030b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1031b2167459SRichard Henderson break; 1032b2167459SRichard Henderson 1033b2167459SRichard Henderson case 4: /* SDC / NDC */ 1034eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1035b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1036b2167459SRichard Henderson break; 1037b2167459SRichard Henderson 1038b2167459SRichard Henderson case 6: /* SBC / NBC */ 1039eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1040b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1041b2167459SRichard Henderson break; 1042b2167459SRichard Henderson 1043b2167459SRichard Henderson case 7: /* SHC / NHC */ 1044eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1045b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1046b2167459SRichard Henderson break; 1047b2167459SRichard Henderson 1048b2167459SRichard Henderson default: 1049b2167459SRichard Henderson g_assert_not_reached(); 1050b2167459SRichard Henderson } 1051b2167459SRichard Henderson if (cf & 1) { 1052b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1053b2167459SRichard Henderson } 1054b2167459SRichard Henderson 1055b2167459SRichard Henderson return cond; 1056b2167459SRichard Henderson } 1057b2167459SRichard Henderson 105872ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 105972ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 106072ca8753SRichard Henderson { 106172ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 106272ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 106372ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 106472ca8753SRichard Henderson return t; 106572ca8753SRichard Henderson } 106672ca8753SRichard Henderson return cb_msb; 106772ca8753SRichard Henderson } 106872ca8753SRichard Henderson 106972ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 107072ca8753SRichard Henderson { 107172ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 107272ca8753SRichard Henderson } 107372ca8753SRichard Henderson 1074b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1075eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1076eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1077b2167459SRichard Henderson { 1078e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1079eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1080b2167459SRichard Henderson 1081eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1082eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1083eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1084b2167459SRichard Henderson 1085b2167459SRichard Henderson return sv; 1086b2167459SRichard Henderson } 1087b2167459SRichard Henderson 1088b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1089eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1090eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1091b2167459SRichard Henderson { 1092e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1093eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1094b2167459SRichard Henderson 1095eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1096eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1097eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1098b2167459SRichard Henderson 1099b2167459SRichard Henderson return sv; 1100b2167459SRichard Henderson } 1101b2167459SRichard Henderson 110231234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1103eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1104eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1105b2167459SRichard Henderson { 1106bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1107b2167459SRichard Henderson unsigned c = cf >> 1; 1108b2167459SRichard Henderson DisasCond cond; 1109bdcccc17SRichard Henderson bool d = false; 1110b2167459SRichard Henderson 1111b2167459SRichard Henderson dest = tcg_temp_new(); 1112f764718dSRichard Henderson cb = NULL; 1113f764718dSRichard Henderson cb_msb = NULL; 1114bdcccc17SRichard Henderson cb_cond = NULL; 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson if (shift) { 1117e12c6309SRichard Henderson tmp = tcg_temp_new(); 1118eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1119b2167459SRichard Henderson in1 = tmp; 1120b2167459SRichard Henderson } 1121b2167459SRichard Henderson 1122b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 112329dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1124e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1125bdcccc17SRichard Henderson cb = tcg_temp_new(); 1126bdcccc17SRichard Henderson 1127eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1128b2167459SRichard Henderson if (is_c) { 1129bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1130bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1131b2167459SRichard Henderson } 1132eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1133eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1134bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1135bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1136b2167459SRichard Henderson } 1137b2167459SRichard Henderson } else { 1138eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1139b2167459SRichard Henderson if (is_c) { 1140bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1141b2167459SRichard Henderson } 1142b2167459SRichard Henderson } 1143b2167459SRichard Henderson 1144b2167459SRichard Henderson /* Compute signed overflow if required. */ 1145f764718dSRichard Henderson sv = NULL; 1146b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1147b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1148b2167459SRichard Henderson if (is_tsv) { 1149b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1150ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1151b2167459SRichard Henderson } 1152b2167459SRichard Henderson } 1153b2167459SRichard Henderson 1154b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1155bdcccc17SRichard Henderson cond = do_cond(cf, dest, cb_cond, sv); 1156b2167459SRichard Henderson if (is_tc) { 1157b2167459SRichard Henderson tmp = tcg_temp_new(); 1158eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1159ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1160b2167459SRichard Henderson } 1161b2167459SRichard Henderson 1162b2167459SRichard Henderson /* Write back the result. */ 1163b2167459SRichard Henderson if (!is_l) { 1164b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1165b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1166b2167459SRichard Henderson } 1167b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1168b2167459SRichard Henderson 1169b2167459SRichard Henderson /* Install the new nullification. */ 1170b2167459SRichard Henderson cond_free(&ctx->null_cond); 1171b2167459SRichard Henderson ctx->null_cond = cond; 1172b2167459SRichard Henderson } 1173b2167459SRichard Henderson 11740c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11750c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11760c982a28SRichard Henderson { 11770c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11780c982a28SRichard Henderson 11790c982a28SRichard Henderson if (a->cf) { 11800c982a28SRichard Henderson nullify_over(ctx); 11810c982a28SRichard Henderson } 11820c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11830c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11840c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11850c982a28SRichard Henderson return nullify_end(ctx); 11860c982a28SRichard Henderson } 11870c982a28SRichard Henderson 11880588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11890588e061SRichard Henderson bool is_tsv, bool is_tc) 11900588e061SRichard Henderson { 11910588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11920588e061SRichard Henderson 11930588e061SRichard Henderson if (a->cf) { 11940588e061SRichard Henderson nullify_over(ctx); 11950588e061SRichard Henderson } 1196d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 11970588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11980588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11990588e061SRichard Henderson return nullify_end(ctx); 12000588e061SRichard Henderson } 12010588e061SRichard Henderson 120231234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1203eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1204eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1205b2167459SRichard Henderson { 1206eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1207b2167459SRichard Henderson unsigned c = cf >> 1; 1208b2167459SRichard Henderson DisasCond cond; 1209bdcccc17SRichard Henderson bool d = false; 1210b2167459SRichard Henderson 1211b2167459SRichard Henderson dest = tcg_temp_new(); 1212b2167459SRichard Henderson cb = tcg_temp_new(); 1213b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1214b2167459SRichard Henderson 121529dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1216b2167459SRichard Henderson if (is_b) { 1217b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1218eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1219bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1220eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1221eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1222eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1223b2167459SRichard Henderson } else { 1224bdcccc17SRichard Henderson /* 1225bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1226bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1227bdcccc17SRichard Henderson */ 1228bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1229bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1230eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1231eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1232b2167459SRichard Henderson } 1233b2167459SRichard Henderson 1234b2167459SRichard Henderson /* Compute signed overflow if required. */ 1235f764718dSRichard Henderson sv = NULL; 1236b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1237b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1238b2167459SRichard Henderson if (is_tsv) { 1239ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1240b2167459SRichard Henderson } 1241b2167459SRichard Henderson } 1242b2167459SRichard Henderson 1243b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1244b2167459SRichard Henderson if (!is_b) { 1245b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1246b2167459SRichard Henderson } else { 1247bdcccc17SRichard Henderson cond = do_cond(cf, dest, get_carry(ctx, d, cb, cb_msb), sv); 1248b2167459SRichard Henderson } 1249b2167459SRichard Henderson 1250b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1251b2167459SRichard Henderson if (is_tc) { 1252b2167459SRichard Henderson tmp = tcg_temp_new(); 1253eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1254ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1255b2167459SRichard Henderson } 1256b2167459SRichard Henderson 1257b2167459SRichard Henderson /* Write back the result. */ 1258b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1259b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1260b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1261b2167459SRichard Henderson 1262b2167459SRichard Henderson /* Install the new nullification. */ 1263b2167459SRichard Henderson cond_free(&ctx->null_cond); 1264b2167459SRichard Henderson ctx->null_cond = cond; 1265b2167459SRichard Henderson } 1266b2167459SRichard Henderson 12670c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12680c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12690c982a28SRichard Henderson { 12700c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12710c982a28SRichard Henderson 12720c982a28SRichard Henderson if (a->cf) { 12730c982a28SRichard Henderson nullify_over(ctx); 12740c982a28SRichard Henderson } 12750c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12760c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12770c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12780c982a28SRichard Henderson return nullify_end(ctx); 12790c982a28SRichard Henderson } 12800c982a28SRichard Henderson 12810588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12820588e061SRichard Henderson { 12830588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12840588e061SRichard Henderson 12850588e061SRichard Henderson if (a->cf) { 12860588e061SRichard Henderson nullify_over(ctx); 12870588e061SRichard Henderson } 1288d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12890588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12900588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12910588e061SRichard Henderson return nullify_end(ctx); 12920588e061SRichard Henderson } 12930588e061SRichard Henderson 129431234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1295eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1296b2167459SRichard Henderson { 1297eaa3783bSRichard Henderson TCGv_reg dest, sv; 1298b2167459SRichard Henderson DisasCond cond; 1299b2167459SRichard Henderson 1300b2167459SRichard Henderson dest = tcg_temp_new(); 1301eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1302b2167459SRichard Henderson 1303b2167459SRichard Henderson /* Compute signed overflow if required. */ 1304f764718dSRichard Henderson sv = NULL; 1305b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1306b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson 1309b2167459SRichard Henderson /* Form the condition for the compare. */ 1310b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1311b2167459SRichard Henderson 1312b2167459SRichard Henderson /* Clear. */ 1313eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1314b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1315b2167459SRichard Henderson 1316b2167459SRichard Henderson /* Install the new nullification. */ 1317b2167459SRichard Henderson cond_free(&ctx->null_cond); 1318b2167459SRichard Henderson ctx->null_cond = cond; 1319b2167459SRichard Henderson } 1320b2167459SRichard Henderson 132131234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1322eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1323eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1324b2167459SRichard Henderson { 1325eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1326b2167459SRichard Henderson 1327b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1328b2167459SRichard Henderson fn(dest, in1, in2); 1329b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson /* Install the new nullification. */ 1332b2167459SRichard Henderson cond_free(&ctx->null_cond); 1333b2167459SRichard Henderson if (cf) { 1334b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1335b2167459SRichard Henderson } 1336b2167459SRichard Henderson } 1337b2167459SRichard Henderson 13380c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13390c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13400c982a28SRichard Henderson { 13410c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13420c982a28SRichard Henderson 13430c982a28SRichard Henderson if (a->cf) { 13440c982a28SRichard Henderson nullify_over(ctx); 13450c982a28SRichard Henderson } 13460c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13470c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13480c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13490c982a28SRichard Henderson return nullify_end(ctx); 13500c982a28SRichard Henderson } 13510c982a28SRichard Henderson 135231234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1353eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1354eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1355b2167459SRichard Henderson { 1356eaa3783bSRichard Henderson TCGv_reg dest; 1357b2167459SRichard Henderson DisasCond cond; 1358b2167459SRichard Henderson 1359b2167459SRichard Henderson if (cf == 0) { 1360b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1361b2167459SRichard Henderson fn(dest, in1, in2); 1362b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1363b2167459SRichard Henderson cond_free(&ctx->null_cond); 1364b2167459SRichard Henderson } else { 1365b2167459SRichard Henderson dest = tcg_temp_new(); 1366b2167459SRichard Henderson fn(dest, in1, in2); 1367b2167459SRichard Henderson 1368b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1369b2167459SRichard Henderson 1370b2167459SRichard Henderson if (is_tc) { 1371eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1372eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1373ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1374b2167459SRichard Henderson } 1375b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1376b2167459SRichard Henderson 1377b2167459SRichard Henderson cond_free(&ctx->null_cond); 1378b2167459SRichard Henderson ctx->null_cond = cond; 1379b2167459SRichard Henderson } 1380b2167459SRichard Henderson } 1381b2167459SRichard Henderson 138286f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13838d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13848d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13858d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13868d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 138786f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 138886f8d05fSRichard Henderson { 138986f8d05fSRichard Henderson TCGv_ptr ptr; 139086f8d05fSRichard Henderson TCGv_reg tmp; 139186f8d05fSRichard Henderson TCGv_i64 spc; 139286f8d05fSRichard Henderson 139386f8d05fSRichard Henderson if (sp != 0) { 13948d6ae7fbSRichard Henderson if (sp < 0) { 13958d6ae7fbSRichard Henderson sp = ~sp; 13968d6ae7fbSRichard Henderson } 1397a6779861SRichard Henderson spc = tcg_temp_new_tl(); 13988d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13998d6ae7fbSRichard Henderson return spc; 140086f8d05fSRichard Henderson } 1401494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1402494737b7SRichard Henderson return cpu_srH; 1403494737b7SRichard Henderson } 140486f8d05fSRichard Henderson 140586f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 140686f8d05fSRichard Henderson tmp = tcg_temp_new(); 1407a6779861SRichard Henderson spc = tcg_temp_new_tl(); 140886f8d05fSRichard Henderson 1409698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1410698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 141186f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 141286f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 141386f8d05fSRichard Henderson 1414ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 141586f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 141686f8d05fSRichard Henderson 141786f8d05fSRichard Henderson return spc; 141886f8d05fSRichard Henderson } 141986f8d05fSRichard Henderson #endif 142086f8d05fSRichard Henderson 142186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 142286f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 142386f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 142486f8d05fSRichard Henderson { 142586f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 142686f8d05fSRichard Henderson TCGv_reg ofs; 1427698240d1SRichard Henderson TCGv_tl addr; 142886f8d05fSRichard Henderson 142986f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 143086f8d05fSRichard Henderson if (rx) { 1431e12c6309SRichard Henderson ofs = tcg_temp_new(); 143286f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 143386f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 143486f8d05fSRichard Henderson } else if (disp || modify) { 1435e12c6309SRichard Henderson ofs = tcg_temp_new(); 143686f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 143786f8d05fSRichard Henderson } else { 143886f8d05fSRichard Henderson ofs = base; 143986f8d05fSRichard Henderson } 144086f8d05fSRichard Henderson 144186f8d05fSRichard Henderson *pofs = ofs; 1442698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 144386f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1444698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1445698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 144686f8d05fSRichard Henderson if (!is_phys) { 144786f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 144886f8d05fSRichard Henderson } 144986f8d05fSRichard Henderson #endif 145086f8d05fSRichard Henderson } 145186f8d05fSRichard Henderson 145296d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 145396d6407fSRichard Henderson * < 0 for pre-modify, 145496d6407fSRichard Henderson * > 0 for post-modify, 145596d6407fSRichard Henderson * = 0 for no base register update. 145696d6407fSRichard Henderson */ 145796d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1458eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146096d6407fSRichard Henderson { 146186f8d05fSRichard Henderson TCGv_reg ofs; 146286f8d05fSRichard Henderson TCGv_tl addr; 146396d6407fSRichard Henderson 146496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146696d6407fSRichard Henderson 146786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1469c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147086f8d05fSRichard Henderson if (modify) { 147186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147296d6407fSRichard Henderson } 147396d6407fSRichard Henderson } 147496d6407fSRichard Henderson 147596d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1476eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147896d6407fSRichard Henderson { 147986f8d05fSRichard Henderson TCGv_reg ofs; 148086f8d05fSRichard Henderson TCGv_tl addr; 148196d6407fSRichard Henderson 148296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148496d6407fSRichard Henderson 148586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1487217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148886f8d05fSRichard Henderson if (modify) { 148986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149096d6407fSRichard Henderson } 149196d6407fSRichard Henderson } 149296d6407fSRichard Henderson 149396d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1494eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149696d6407fSRichard Henderson { 149786f8d05fSRichard Henderson TCGv_reg ofs; 149886f8d05fSRichard Henderson TCGv_tl addr; 149996d6407fSRichard Henderson 150096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150296d6407fSRichard Henderson 150386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1505217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 150686f8d05fSRichard Henderson if (modify) { 150786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150896d6407fSRichard Henderson } 150996d6407fSRichard Henderson } 151096d6407fSRichard Henderson 151196d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1512eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 151496d6407fSRichard Henderson { 151586f8d05fSRichard Henderson TCGv_reg ofs; 151686f8d05fSRichard Henderson TCGv_tl addr; 151796d6407fSRichard Henderson 151896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152096d6407fSRichard Henderson 152186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1523217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 152486f8d05fSRichard Henderson if (modify) { 152586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152696d6407fSRichard Henderson } 152796d6407fSRichard Henderson } 152896d6407fSRichard Henderson 1529eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1530eaa3783bSRichard Henderson #define do_load_reg do_load_64 1531eaa3783bSRichard Henderson #define do_store_reg do_store_64 153296d6407fSRichard Henderson #else 1533eaa3783bSRichard Henderson #define do_load_reg do_load_32 1534eaa3783bSRichard Henderson #define do_store_reg do_store_32 153596d6407fSRichard Henderson #endif 153696d6407fSRichard Henderson 15371cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1538eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 154096d6407fSRichard Henderson { 1541eaa3783bSRichard Henderson TCGv_reg dest; 154296d6407fSRichard Henderson 154396d6407fSRichard Henderson nullify_over(ctx); 154496d6407fSRichard Henderson 154596d6407fSRichard Henderson if (modify == 0) { 154696d6407fSRichard Henderson /* No base register update. */ 154796d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 154896d6407fSRichard Henderson } else { 154996d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1550e12c6309SRichard Henderson dest = tcg_temp_new(); 155196d6407fSRichard Henderson } 155286f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 155396d6407fSRichard Henderson save_gpr(ctx, rt, dest); 155496d6407fSRichard Henderson 15551cd012a5SRichard Henderson return nullify_end(ctx); 155696d6407fSRichard Henderson } 155796d6407fSRichard Henderson 1558740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1559eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156086f8d05fSRichard Henderson unsigned sp, int modify) 156196d6407fSRichard Henderson { 156296d6407fSRichard Henderson TCGv_i32 tmp; 156396d6407fSRichard Henderson 156496d6407fSRichard Henderson nullify_over(ctx); 156596d6407fSRichard Henderson 156696d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 156786f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 156896d6407fSRichard Henderson save_frw_i32(rt, tmp); 156996d6407fSRichard Henderson 157096d6407fSRichard Henderson if (rt == 0) { 1571ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 157296d6407fSRichard Henderson } 157396d6407fSRichard Henderson 1574740038d7SRichard Henderson return nullify_end(ctx); 157596d6407fSRichard Henderson } 157696d6407fSRichard Henderson 1577740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1578740038d7SRichard Henderson { 1579740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1580740038d7SRichard Henderson a->disp, a->sp, a->m); 1581740038d7SRichard Henderson } 1582740038d7SRichard Henderson 1583740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1584eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158586f8d05fSRichard Henderson unsigned sp, int modify) 158696d6407fSRichard Henderson { 158796d6407fSRichard Henderson TCGv_i64 tmp; 158896d6407fSRichard Henderson 158996d6407fSRichard Henderson nullify_over(ctx); 159096d6407fSRichard Henderson 159196d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1592fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 159396d6407fSRichard Henderson save_frd(rt, tmp); 159496d6407fSRichard Henderson 159596d6407fSRichard Henderson if (rt == 0) { 1596ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 159796d6407fSRichard Henderson } 159896d6407fSRichard Henderson 1599740038d7SRichard Henderson return nullify_end(ctx); 1600740038d7SRichard Henderson } 1601740038d7SRichard Henderson 1602740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1603740038d7SRichard Henderson { 1604740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1605740038d7SRichard Henderson a->disp, a->sp, a->m); 160696d6407fSRichard Henderson } 160796d6407fSRichard Henderson 16081cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 160986f8d05fSRichard Henderson target_sreg disp, unsigned sp, 161014776ab5STony Nguyen int modify, MemOp mop) 161196d6407fSRichard Henderson { 161296d6407fSRichard Henderson nullify_over(ctx); 161386f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16141cd012a5SRichard Henderson return nullify_end(ctx); 161596d6407fSRichard Henderson } 161696d6407fSRichard Henderson 1617740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1618eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 161986f8d05fSRichard Henderson unsigned sp, int modify) 162096d6407fSRichard Henderson { 162196d6407fSRichard Henderson TCGv_i32 tmp; 162296d6407fSRichard Henderson 162396d6407fSRichard Henderson nullify_over(ctx); 162496d6407fSRichard Henderson 162596d6407fSRichard Henderson tmp = load_frw_i32(rt); 162686f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 162796d6407fSRichard Henderson 1628740038d7SRichard Henderson return nullify_end(ctx); 162996d6407fSRichard Henderson } 163096d6407fSRichard Henderson 1631740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1632740038d7SRichard Henderson { 1633740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1634740038d7SRichard Henderson a->disp, a->sp, a->m); 1635740038d7SRichard Henderson } 1636740038d7SRichard Henderson 1637740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1638eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163986f8d05fSRichard Henderson unsigned sp, int modify) 164096d6407fSRichard Henderson { 164196d6407fSRichard Henderson TCGv_i64 tmp; 164296d6407fSRichard Henderson 164396d6407fSRichard Henderson nullify_over(ctx); 164496d6407fSRichard Henderson 164596d6407fSRichard Henderson tmp = load_frd(rt); 1646fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 164796d6407fSRichard Henderson 1648740038d7SRichard Henderson return nullify_end(ctx); 1649740038d7SRichard Henderson } 1650740038d7SRichard Henderson 1651740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1652740038d7SRichard Henderson { 1653740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1654740038d7SRichard Henderson a->disp, a->sp, a->m); 165596d6407fSRichard Henderson } 165696d6407fSRichard Henderson 16571ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1658ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1659ebe9383cSRichard Henderson { 1660ebe9383cSRichard Henderson TCGv_i32 tmp; 1661ebe9383cSRichard Henderson 1662ebe9383cSRichard Henderson nullify_over(ctx); 1663ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1664ebe9383cSRichard Henderson 1665ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1666ebe9383cSRichard Henderson 1667ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16681ca74648SRichard Henderson return nullify_end(ctx); 1669ebe9383cSRichard Henderson } 1670ebe9383cSRichard Henderson 16711ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1672ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1673ebe9383cSRichard Henderson { 1674ebe9383cSRichard Henderson TCGv_i32 dst; 1675ebe9383cSRichard Henderson TCGv_i64 src; 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson nullify_over(ctx); 1678ebe9383cSRichard Henderson src = load_frd(ra); 1679ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1680ebe9383cSRichard Henderson 1681ad75a51eSRichard Henderson func(dst, tcg_env, src); 1682ebe9383cSRichard Henderson 1683ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16841ca74648SRichard Henderson return nullify_end(ctx); 1685ebe9383cSRichard Henderson } 1686ebe9383cSRichard Henderson 16871ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1688ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1689ebe9383cSRichard Henderson { 1690ebe9383cSRichard Henderson TCGv_i64 tmp; 1691ebe9383cSRichard Henderson 1692ebe9383cSRichard Henderson nullify_over(ctx); 1693ebe9383cSRichard Henderson tmp = load_frd0(ra); 1694ebe9383cSRichard Henderson 1695ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1696ebe9383cSRichard Henderson 1697ebe9383cSRichard Henderson save_frd(rt, tmp); 16981ca74648SRichard Henderson return nullify_end(ctx); 1699ebe9383cSRichard Henderson } 1700ebe9383cSRichard Henderson 17011ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1702ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1703ebe9383cSRichard Henderson { 1704ebe9383cSRichard Henderson TCGv_i32 src; 1705ebe9383cSRichard Henderson TCGv_i64 dst; 1706ebe9383cSRichard Henderson 1707ebe9383cSRichard Henderson nullify_over(ctx); 1708ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1709ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1710ebe9383cSRichard Henderson 1711ad75a51eSRichard Henderson func(dst, tcg_env, src); 1712ebe9383cSRichard Henderson 1713ebe9383cSRichard Henderson save_frd(rt, dst); 17141ca74648SRichard Henderson return nullify_end(ctx); 1715ebe9383cSRichard Henderson } 1716ebe9383cSRichard Henderson 17171ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1718ebe9383cSRichard Henderson unsigned ra, unsigned rb, 171931234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1720ebe9383cSRichard Henderson { 1721ebe9383cSRichard Henderson TCGv_i32 a, b; 1722ebe9383cSRichard Henderson 1723ebe9383cSRichard Henderson nullify_over(ctx); 1724ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1725ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1726ebe9383cSRichard Henderson 1727ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1728ebe9383cSRichard Henderson 1729ebe9383cSRichard Henderson save_frw_i32(rt, a); 17301ca74648SRichard Henderson return nullify_end(ctx); 1731ebe9383cSRichard Henderson } 1732ebe9383cSRichard Henderson 17331ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1734ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173531234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1736ebe9383cSRichard Henderson { 1737ebe9383cSRichard Henderson TCGv_i64 a, b; 1738ebe9383cSRichard Henderson 1739ebe9383cSRichard Henderson nullify_over(ctx); 1740ebe9383cSRichard Henderson a = load_frd0(ra); 1741ebe9383cSRichard Henderson b = load_frd0(rb); 1742ebe9383cSRichard Henderson 1743ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1744ebe9383cSRichard Henderson 1745ebe9383cSRichard Henderson save_frd(rt, a); 17461ca74648SRichard Henderson return nullify_end(ctx); 1747ebe9383cSRichard Henderson } 1748ebe9383cSRichard Henderson 174998cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 175098cd9ca7SRichard Henderson have already had nullification handled. */ 175101afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 175298cd9ca7SRichard Henderson unsigned link, bool is_n) 175398cd9ca7SRichard Henderson { 175498cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 175598cd9ca7SRichard Henderson if (link != 0) { 1756741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175798cd9ca7SRichard Henderson } 175898cd9ca7SRichard Henderson ctx->iaoq_n = dest; 175998cd9ca7SRichard Henderson if (is_n) { 176098cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 176198cd9ca7SRichard Henderson } 176298cd9ca7SRichard Henderson } else { 176398cd9ca7SRichard Henderson nullify_over(ctx); 176498cd9ca7SRichard Henderson 176598cd9ca7SRichard Henderson if (link != 0) { 1766741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 176798cd9ca7SRichard Henderson } 176898cd9ca7SRichard Henderson 176998cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 177098cd9ca7SRichard Henderson nullify_set(ctx, 0); 177198cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 177298cd9ca7SRichard Henderson } else { 177398cd9ca7SRichard Henderson nullify_set(ctx, is_n); 177498cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 177598cd9ca7SRichard Henderson } 177698cd9ca7SRichard Henderson 177731234768SRichard Henderson nullify_end(ctx); 177898cd9ca7SRichard Henderson 177998cd9ca7SRichard Henderson nullify_set(ctx, 0); 178098cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 178131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 178298cd9ca7SRichard Henderson } 178301afb7beSRichard Henderson return true; 178498cd9ca7SRichard Henderson } 178598cd9ca7SRichard Henderson 178698cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 178798cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 178801afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 178998cd9ca7SRichard Henderson DisasCond *cond) 179098cd9ca7SRichard Henderson { 1791eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 179298cd9ca7SRichard Henderson TCGLabel *taken = NULL; 179398cd9ca7SRichard Henderson TCGCond c = cond->c; 179498cd9ca7SRichard Henderson bool n; 179598cd9ca7SRichard Henderson 179698cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 179798cd9ca7SRichard Henderson 179898cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 179998cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 180001afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 180198cd9ca7SRichard Henderson } 180298cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 180301afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 180498cd9ca7SRichard Henderson } 180598cd9ca7SRichard Henderson 180698cd9ca7SRichard Henderson taken = gen_new_label(); 1807eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 180898cd9ca7SRichard Henderson cond_free(cond); 180998cd9ca7SRichard Henderson 181098cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 181198cd9ca7SRichard Henderson n = is_n && disp < 0; 181298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 181398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1814a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 181598cd9ca7SRichard Henderson } else { 181698cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 181798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 181898cd9ca7SRichard Henderson ctx->null_lab = NULL; 181998cd9ca7SRichard Henderson } 182098cd9ca7SRichard Henderson nullify_set(ctx, n); 1821c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1822c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1823c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1824c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1825c301f34eSRichard Henderson } 1826a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 182798cd9ca7SRichard Henderson } 182898cd9ca7SRichard Henderson 182998cd9ca7SRichard Henderson gen_set_label(taken); 183098cd9ca7SRichard Henderson 183198cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 183298cd9ca7SRichard Henderson n = is_n && disp >= 0; 183398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 183498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1835a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 183698cd9ca7SRichard Henderson } else { 183798cd9ca7SRichard Henderson nullify_set(ctx, n); 1838a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 183998cd9ca7SRichard Henderson } 184098cd9ca7SRichard Henderson 184198cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 184298cd9ca7SRichard Henderson if (ctx->null_lab) { 184398cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 184498cd9ca7SRichard Henderson ctx->null_lab = NULL; 184531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 184698cd9ca7SRichard Henderson } else { 184731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 184898cd9ca7SRichard Henderson } 184901afb7beSRichard Henderson return true; 185098cd9ca7SRichard Henderson } 185198cd9ca7SRichard Henderson 185298cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 185398cd9ca7SRichard Henderson nullification of the branch itself. */ 185401afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 185598cd9ca7SRichard Henderson unsigned link, bool is_n) 185698cd9ca7SRichard Henderson { 1857eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 185898cd9ca7SRichard Henderson TCGCond c; 185998cd9ca7SRichard Henderson 186098cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 186198cd9ca7SRichard Henderson 186298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 186398cd9ca7SRichard Henderson if (link != 0) { 1864741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 186598cd9ca7SRichard Henderson } 1866e12c6309SRichard Henderson next = tcg_temp_new(); 1867eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 186898cd9ca7SRichard Henderson if (is_n) { 1869c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1870*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1871*a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1872*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1873c301f34eSRichard Henderson nullify_set(ctx, 0); 187431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 187501afb7beSRichard Henderson return true; 1876c301f34eSRichard Henderson } 187798cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 187898cd9ca7SRichard Henderson } 1879c301f34eSRichard Henderson ctx->iaoq_n = -1; 1880c301f34eSRichard Henderson ctx->iaoq_n_var = next; 188198cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 188298cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 188398cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18844137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 188598cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 188698cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 188798cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 188898cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 188998cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 189098cd9ca7SRichard Henderson 189198cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 189298cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 189398cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1894*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1895*a0180973SRichard Henderson next = tcg_temp_new(); 1896*a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 1897*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 189898cd9ca7SRichard Henderson 189998cd9ca7SRichard Henderson nullify_over(ctx); 190098cd9ca7SRichard Henderson if (link != 0) { 1901eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 190298cd9ca7SRichard Henderson } 19037f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 190401afb7beSRichard Henderson return nullify_end(ctx); 190598cd9ca7SRichard Henderson } else { 190698cd9ca7SRichard Henderson c = ctx->null_cond.c; 190798cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 190898cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 190998cd9ca7SRichard Henderson 191098cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1911e12c6309SRichard Henderson next = tcg_temp_new(); 191298cd9ca7SRichard Henderson 1913741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1914eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 191598cd9ca7SRichard Henderson ctx->iaoq_n = -1; 191698cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 191798cd9ca7SRichard Henderson 191898cd9ca7SRichard Henderson if (link != 0) { 1919eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 192098cd9ca7SRichard Henderson } 192198cd9ca7SRichard Henderson 192298cd9ca7SRichard Henderson if (is_n) { 192398cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 192498cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 192598cd9ca7SRichard Henderson to the branch. */ 1926eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 192798cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 192898cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 192998cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 193098cd9ca7SRichard Henderson } else { 193198cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 193298cd9ca7SRichard Henderson } 193398cd9ca7SRichard Henderson } 193401afb7beSRichard Henderson return true; 193598cd9ca7SRichard Henderson } 193698cd9ca7SRichard Henderson 1937660eefe1SRichard Henderson /* Implement 1938660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1939660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1940660eefe1SRichard Henderson * else 1941660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1942660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1943660eefe1SRichard Henderson */ 1944660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1945660eefe1SRichard Henderson { 1946660eefe1SRichard Henderson TCGv_reg dest; 1947660eefe1SRichard Henderson switch (ctx->privilege) { 1948660eefe1SRichard Henderson case 0: 1949660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1950660eefe1SRichard Henderson return offset; 1951660eefe1SRichard Henderson case 3: 1952993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1953e12c6309SRichard Henderson dest = tcg_temp_new(); 1954660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1955660eefe1SRichard Henderson break; 1956660eefe1SRichard Henderson default: 1957e12c6309SRichard Henderson dest = tcg_temp_new(); 1958660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1959660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1960660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1961660eefe1SRichard Henderson break; 1962660eefe1SRichard Henderson } 1963660eefe1SRichard Henderson return dest; 1964660eefe1SRichard Henderson } 1965660eefe1SRichard Henderson 1966ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19677ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19687ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19697ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19707ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19717ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19727ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19737ad439dfSRichard Henderson aforementioned BE. */ 197431234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19757ad439dfSRichard Henderson { 1976*a0180973SRichard Henderson TCGv_reg tmp; 1977*a0180973SRichard Henderson 19787ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19797ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19808b81968cSMichael Tokarev next insn within the privileged page. */ 19817ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19827ad439dfSRichard Henderson case TCG_COND_NEVER: 19837ad439dfSRichard Henderson break; 19847ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1985eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19867ad439dfSRichard Henderson goto do_sigill; 19877ad439dfSRichard Henderson default: 19887ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19897ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19907ad439dfSRichard Henderson g_assert_not_reached(); 19917ad439dfSRichard Henderson } 19927ad439dfSRichard Henderson 19937ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19947ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19957ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19967ad439dfSRichard Henderson under such conditions. */ 19977ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19987ad439dfSRichard Henderson goto do_sigill; 19997ad439dfSRichard Henderson } 20007ad439dfSRichard Henderson 2001ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20027ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20032986721dSRichard Henderson gen_excp_1(EXCP_IMP); 200431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200531234768SRichard Henderson break; 20067ad439dfSRichard Henderson 20077ad439dfSRichard Henderson case 0xb0: /* LWS */ 20087ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 200931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201031234768SRichard Henderson break; 20117ad439dfSRichard Henderson 20127ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2013ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2014*a0180973SRichard Henderson tmp = tcg_temp_new(); 2015*a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2016*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2017*a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2018*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 201931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 202031234768SRichard Henderson break; 20217ad439dfSRichard Henderson 20227ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20237ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 202431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202531234768SRichard Henderson break; 20267ad439dfSRichard Henderson 20277ad439dfSRichard Henderson default: 20287ad439dfSRichard Henderson do_sigill: 20292986721dSRichard Henderson gen_excp_1(EXCP_ILL); 203031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203131234768SRichard Henderson break; 20327ad439dfSRichard Henderson } 20337ad439dfSRichard Henderson } 2034ba1d0b44SRichard Henderson #endif 20357ad439dfSRichard Henderson 2036deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2037b2167459SRichard Henderson { 2038b2167459SRichard Henderson cond_free(&ctx->null_cond); 203931234768SRichard Henderson return true; 2040b2167459SRichard Henderson } 2041b2167459SRichard Henderson 204240f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 204398a9cb79SRichard Henderson { 204431234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 204598a9cb79SRichard Henderson } 204698a9cb79SRichard Henderson 2047e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 204898a9cb79SRichard Henderson { 204998a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 205098a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 205198a9cb79SRichard Henderson 205298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205331234768SRichard Henderson return true; 205498a9cb79SRichard Henderson } 205598a9cb79SRichard Henderson 2056c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 205798a9cb79SRichard Henderson { 2058c603e14aSRichard Henderson unsigned rt = a->t; 2059eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2060eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 206198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 206298a9cb79SRichard Henderson 206398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206431234768SRichard Henderson return true; 206598a9cb79SRichard Henderson } 206698a9cb79SRichard Henderson 2067c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 206898a9cb79SRichard Henderson { 2069c603e14aSRichard Henderson unsigned rt = a->t; 2070c603e14aSRichard Henderson unsigned rs = a->sp; 207133423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 207233423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 207398a9cb79SRichard Henderson 207433423472SRichard Henderson load_spr(ctx, t0, rs); 207533423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 207633423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 207733423472SRichard Henderson 207833423472SRichard Henderson save_gpr(ctx, rt, t1); 207998a9cb79SRichard Henderson 208098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208131234768SRichard Henderson return true; 208298a9cb79SRichard Henderson } 208398a9cb79SRichard Henderson 2084c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 208598a9cb79SRichard Henderson { 2086c603e14aSRichard Henderson unsigned rt = a->t; 2087c603e14aSRichard Henderson unsigned ctl = a->r; 2088eaa3783bSRichard Henderson TCGv_reg tmp; 208998a9cb79SRichard Henderson 209098a9cb79SRichard Henderson switch (ctl) { 209135136a77SRichard Henderson case CR_SAR: 209298a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2093c603e14aSRichard Henderson if (a->e == 0) { 209498a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 209598a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2096eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 209798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 209835136a77SRichard Henderson goto done; 209998a9cb79SRichard Henderson } 210098a9cb79SRichard Henderson #endif 210198a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 210235136a77SRichard Henderson goto done; 210335136a77SRichard Henderson case CR_IT: /* Interval Timer */ 210435136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 210535136a77SRichard Henderson nullify_over(ctx); 210698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2107dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 210849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 210931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 211049c29d6cSRichard Henderson } else { 211149c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 211249c29d6cSRichard Henderson } 211398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211431234768SRichard Henderson return nullify_end(ctx); 211598a9cb79SRichard Henderson case 26: 211698a9cb79SRichard Henderson case 27: 211798a9cb79SRichard Henderson break; 211898a9cb79SRichard Henderson default: 211998a9cb79SRichard Henderson /* All other control registers are privileged. */ 212035136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 212135136a77SRichard Henderson break; 212298a9cb79SRichard Henderson } 212398a9cb79SRichard Henderson 2124e12c6309SRichard Henderson tmp = tcg_temp_new(); 2125ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 212635136a77SRichard Henderson save_gpr(ctx, rt, tmp); 212735136a77SRichard Henderson 212835136a77SRichard Henderson done: 212998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213031234768SRichard Henderson return true; 213198a9cb79SRichard Henderson } 213298a9cb79SRichard Henderson 2133c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 213433423472SRichard Henderson { 2135c603e14aSRichard Henderson unsigned rr = a->r; 2136c603e14aSRichard Henderson unsigned rs = a->sp; 213733423472SRichard Henderson TCGv_i64 t64; 213833423472SRichard Henderson 213933423472SRichard Henderson if (rs >= 5) { 214033423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 214133423472SRichard Henderson } 214233423472SRichard Henderson nullify_over(ctx); 214333423472SRichard Henderson 214433423472SRichard Henderson t64 = tcg_temp_new_i64(); 214533423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 214633423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 214733423472SRichard Henderson 214833423472SRichard Henderson if (rs >= 4) { 2149ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2150494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 215133423472SRichard Henderson } else { 215233423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 215333423472SRichard Henderson } 215433423472SRichard Henderson 215531234768SRichard Henderson return nullify_end(ctx); 215633423472SRichard Henderson } 215733423472SRichard Henderson 2158c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 215998a9cb79SRichard Henderson { 2160c603e14aSRichard Henderson unsigned ctl = a->t; 21614845f015SSven Schnelle TCGv_reg reg; 2162eaa3783bSRichard Henderson TCGv_reg tmp; 216398a9cb79SRichard Henderson 216435136a77SRichard Henderson if (ctl == CR_SAR) { 21654845f015SSven Schnelle reg = load_gpr(ctx, a->r); 216698a9cb79SRichard Henderson tmp = tcg_temp_new(); 216735136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 216898a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 216998a9cb79SRichard Henderson 217098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 217131234768SRichard Henderson return true; 217298a9cb79SRichard Henderson } 217398a9cb79SRichard Henderson 217435136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 217535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 217635136a77SRichard Henderson 2177c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 217835136a77SRichard Henderson nullify_over(ctx); 21794845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21804845f015SSven Schnelle 218135136a77SRichard Henderson switch (ctl) { 218235136a77SRichard Henderson case CR_IT: 2183ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 218435136a77SRichard Henderson break; 21854f5f2548SRichard Henderson case CR_EIRR: 2186ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21874f5f2548SRichard Henderson break; 21884f5f2548SRichard Henderson case CR_EIEM: 2189ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 219031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21914f5f2548SRichard Henderson break; 21924f5f2548SRichard Henderson 219335136a77SRichard Henderson case CR_IIASQ: 219435136a77SRichard Henderson case CR_IIAOQ: 219535136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 219635136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2197e12c6309SRichard Henderson tmp = tcg_temp_new(); 2198ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 219935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2200ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2201ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 220235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 220335136a77SRichard Henderson break; 220435136a77SRichard Henderson 2205d5de20bdSSven Schnelle case CR_PID1: 2206d5de20bdSSven Schnelle case CR_PID2: 2207d5de20bdSSven Schnelle case CR_PID3: 2208d5de20bdSSven Schnelle case CR_PID4: 2209ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2210d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2211ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2212d5de20bdSSven Schnelle #endif 2213d5de20bdSSven Schnelle break; 2214d5de20bdSSven Schnelle 221535136a77SRichard Henderson default: 2216ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 221735136a77SRichard Henderson break; 221835136a77SRichard Henderson } 221931234768SRichard Henderson return nullify_end(ctx); 22204f5f2548SRichard Henderson #endif 222135136a77SRichard Henderson } 222235136a77SRichard Henderson 2223c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 222498a9cb79SRichard Henderson { 2225eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 222698a9cb79SRichard Henderson 2227c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2228eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 222998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 223098a9cb79SRichard Henderson 223198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223231234768SRichard Henderson return true; 223398a9cb79SRichard Henderson } 223498a9cb79SRichard Henderson 2235e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 223698a9cb79SRichard Henderson { 2237e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 223898a9cb79SRichard Henderson 22392330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22402330504cSHelge Deller /* We don't implement space registers in user mode. */ 2241eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22422330504cSHelge Deller #else 22432330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22442330504cSHelge Deller 2245e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22462330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22472330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22482330504cSHelge Deller #endif 2249e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 225098a9cb79SRichard Henderson 225198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 225231234768SRichard Henderson return true; 225398a9cb79SRichard Henderson } 225498a9cb79SRichard Henderson 2255e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2256e36f27efSRichard Henderson { 2257e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2258e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2259e1b5a5edSRichard Henderson TCGv_reg tmp; 2260e1b5a5edSRichard Henderson 2261e1b5a5edSRichard Henderson nullify_over(ctx); 2262e1b5a5edSRichard Henderson 2263e12c6309SRichard Henderson tmp = tcg_temp_new(); 2264ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2265e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2266ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2267e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2268e1b5a5edSRichard Henderson 2269e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 227031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227131234768SRichard Henderson return nullify_end(ctx); 2272e36f27efSRichard Henderson #endif 2273e1b5a5edSRichard Henderson } 2274e1b5a5edSRichard Henderson 2275e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2276e1b5a5edSRichard Henderson { 2277e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2278e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2279e1b5a5edSRichard Henderson TCGv_reg tmp; 2280e1b5a5edSRichard Henderson 2281e1b5a5edSRichard Henderson nullify_over(ctx); 2282e1b5a5edSRichard Henderson 2283e12c6309SRichard Henderson tmp = tcg_temp_new(); 2284ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2285e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2286ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2287e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2288e1b5a5edSRichard Henderson 2289e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 229031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229131234768SRichard Henderson return nullify_end(ctx); 2292e36f27efSRichard Henderson #endif 2293e1b5a5edSRichard Henderson } 2294e1b5a5edSRichard Henderson 2295c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2296e1b5a5edSRichard Henderson { 2297e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2298c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2299c603e14aSRichard Henderson TCGv_reg tmp, reg; 2300e1b5a5edSRichard Henderson nullify_over(ctx); 2301e1b5a5edSRichard Henderson 2302c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2303e12c6309SRichard Henderson tmp = tcg_temp_new(); 2304ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2305e1b5a5edSRichard Henderson 2306e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 230731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230831234768SRichard Henderson return nullify_end(ctx); 2309c603e14aSRichard Henderson #endif 2310e1b5a5edSRichard Henderson } 2311f49b3537SRichard Henderson 2312e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2313f49b3537SRichard Henderson { 2314f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2315e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2316f49b3537SRichard Henderson nullify_over(ctx); 2317f49b3537SRichard Henderson 2318e36f27efSRichard Henderson if (rfi_r) { 2319ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2320f49b3537SRichard Henderson } else { 2321ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2322f49b3537SRichard Henderson } 232331234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 232407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 232531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2326f49b3537SRichard Henderson 232731234768SRichard Henderson return nullify_end(ctx); 2328e36f27efSRichard Henderson #endif 2329f49b3537SRichard Henderson } 23306210db05SHelge Deller 2331e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2332e36f27efSRichard Henderson { 2333e36f27efSRichard Henderson return do_rfi(ctx, false); 2334e36f27efSRichard Henderson } 2335e36f27efSRichard Henderson 2336e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2337e36f27efSRichard Henderson { 2338e36f27efSRichard Henderson return do_rfi(ctx, true); 2339e36f27efSRichard Henderson } 2340e36f27efSRichard Henderson 234196927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23426210db05SHelge Deller { 23436210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234496927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23456210db05SHelge Deller nullify_over(ctx); 2346ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 234731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234831234768SRichard Henderson return nullify_end(ctx); 234996927adbSRichard Henderson #endif 23506210db05SHelge Deller } 235196927adbSRichard Henderson 235296927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 235396927adbSRichard Henderson { 235496927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 235596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 235696927adbSRichard Henderson nullify_over(ctx); 2357ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 235896927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 235996927adbSRichard Henderson return nullify_end(ctx); 236096927adbSRichard Henderson #endif 236196927adbSRichard Henderson } 2362e1b5a5edSRichard Henderson 23634a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23644a4554c6SHelge Deller { 23654a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23664a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23674a4554c6SHelge Deller nullify_over(ctx); 2368ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23694a4554c6SHelge Deller return nullify_end(ctx); 23704a4554c6SHelge Deller #endif 23714a4554c6SHelge Deller } 23724a4554c6SHelge Deller 2373deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 237498a9cb79SRichard Henderson { 2375deee69a1SRichard Henderson if (a->m) { 2376deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2377deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2378deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 237998a9cb79SRichard Henderson 238098a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2381eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2382deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2383deee69a1SRichard Henderson } 238498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 238531234768SRichard Henderson return true; 238698a9cb79SRichard Henderson } 238798a9cb79SRichard Henderson 2388deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 238998a9cb79SRichard Henderson { 239086f8d05fSRichard Henderson TCGv_reg dest, ofs; 2391eed14219SRichard Henderson TCGv_i32 level, want; 239286f8d05fSRichard Henderson TCGv_tl addr; 239398a9cb79SRichard Henderson 239498a9cb79SRichard Henderson nullify_over(ctx); 239598a9cb79SRichard Henderson 2396deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2397deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2398eed14219SRichard Henderson 2399deee69a1SRichard Henderson if (a->imm) { 240029dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 240198a9cb79SRichard Henderson } else { 2402eed14219SRichard Henderson level = tcg_temp_new_i32(); 2403deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2404eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 240598a9cb79SRichard Henderson } 240629dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2407eed14219SRichard Henderson 2408ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2409eed14219SRichard Henderson 2410deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 241131234768SRichard Henderson return nullify_end(ctx); 241298a9cb79SRichard Henderson } 241398a9cb79SRichard Henderson 2414deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24158d6ae7fbSRichard Henderson { 2416deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2417deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24188d6ae7fbSRichard Henderson TCGv_tl addr; 24198d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24208d6ae7fbSRichard Henderson 24218d6ae7fbSRichard Henderson nullify_over(ctx); 24228d6ae7fbSRichard Henderson 2423deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2424deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2425deee69a1SRichard Henderson if (a->addr) { 2426ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24278d6ae7fbSRichard Henderson } else { 2428ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24298d6ae7fbSRichard Henderson } 24308d6ae7fbSRichard Henderson 243132dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 243232dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 243331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 243431234768SRichard Henderson } 243531234768SRichard Henderson return nullify_end(ctx); 2436deee69a1SRichard Henderson #endif 24378d6ae7fbSRichard Henderson } 243863300a00SRichard Henderson 2439deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 244063300a00SRichard Henderson { 2441deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2442deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 244363300a00SRichard Henderson TCGv_tl addr; 244463300a00SRichard Henderson TCGv_reg ofs; 244563300a00SRichard Henderson 244663300a00SRichard Henderson nullify_over(ctx); 244763300a00SRichard Henderson 2448deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2449deee69a1SRichard Henderson if (a->m) { 2450deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 245163300a00SRichard Henderson } 2452deee69a1SRichard Henderson if (a->local) { 2453ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 245463300a00SRichard Henderson } else { 2455ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 245663300a00SRichard Henderson } 245763300a00SRichard Henderson 245863300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 245932dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 246031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 246131234768SRichard Henderson } 246231234768SRichard Henderson return nullify_end(ctx); 2463deee69a1SRichard Henderson #endif 246463300a00SRichard Henderson } 24652dfcca9fSRichard Henderson 24666797c315SNick Hudson /* 24676797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24686797c315SNick Hudson * See 24696797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24706797c315SNick Hudson * page 13-9 (195/206) 24716797c315SNick Hudson */ 24726797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24736797c315SNick Hudson { 24746797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24756797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24766797c315SNick Hudson TCGv_tl addr, atl, stl; 24776797c315SNick Hudson TCGv_reg reg; 24786797c315SNick Hudson 24796797c315SNick Hudson nullify_over(ctx); 24806797c315SNick Hudson 24816797c315SNick Hudson /* 24826797c315SNick Hudson * FIXME: 24836797c315SNick Hudson * if (not (pcxl or pcxl2)) 24846797c315SNick Hudson * return gen_illegal(ctx); 24856797c315SNick Hudson * 24866797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24876797c315SNick Hudson */ 24886797c315SNick Hudson 24896797c315SNick Hudson atl = tcg_temp_new_tl(); 24906797c315SNick Hudson stl = tcg_temp_new_tl(); 24916797c315SNick Hudson addr = tcg_temp_new_tl(); 24926797c315SNick Hudson 2493ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 24946797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24956797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2496ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 24976797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24986797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24996797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25006797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25016797c315SNick Hudson 25026797c315SNick Hudson reg = load_gpr(ctx, a->r); 25036797c315SNick Hudson if (a->addr) { 2504ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25056797c315SNick Hudson } else { 2506ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25076797c315SNick Hudson } 25086797c315SNick Hudson 25096797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25106797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25116797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25126797c315SNick Hudson } 25136797c315SNick Hudson return nullify_end(ctx); 25146797c315SNick Hudson #endif 25156797c315SNick Hudson } 25166797c315SNick Hudson 2517deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25182dfcca9fSRichard Henderson { 2519deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2520deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25212dfcca9fSRichard Henderson TCGv_tl vaddr; 25222dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25232dfcca9fSRichard Henderson 25242dfcca9fSRichard Henderson nullify_over(ctx); 25252dfcca9fSRichard Henderson 2526deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25272dfcca9fSRichard Henderson 25282dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2529ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25302dfcca9fSRichard Henderson 25312dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2532deee69a1SRichard Henderson if (a->m) { 2533deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25342dfcca9fSRichard Henderson } 2535deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25362dfcca9fSRichard Henderson 253731234768SRichard Henderson return nullify_end(ctx); 2538deee69a1SRichard Henderson #endif 25392dfcca9fSRichard Henderson } 254043a97b81SRichard Henderson 2541deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 254243a97b81SRichard Henderson { 254343a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 254443a97b81SRichard Henderson 254543a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 254643a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 254743a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 254843a97b81SRichard Henderson since the entire address space is coherent. */ 254929dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 255043a97b81SRichard Henderson 255131234768SRichard Henderson cond_free(&ctx->null_cond); 255231234768SRichard Henderson return true; 255343a97b81SRichard Henderson } 255498a9cb79SRichard Henderson 25550c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2556b2167459SRichard Henderson { 25570c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2558b2167459SRichard Henderson } 2559b2167459SRichard Henderson 25600c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2561b2167459SRichard Henderson { 25620c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2563b2167459SRichard Henderson } 2564b2167459SRichard Henderson 25650c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2566b2167459SRichard Henderson { 25670c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2568b2167459SRichard Henderson } 2569b2167459SRichard Henderson 25700c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2571b2167459SRichard Henderson { 25720c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25730c982a28SRichard Henderson } 2574b2167459SRichard Henderson 25750c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25760c982a28SRichard Henderson { 25770c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25780c982a28SRichard Henderson } 25790c982a28SRichard Henderson 25800c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25810c982a28SRichard Henderson { 25820c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25830c982a28SRichard Henderson } 25840c982a28SRichard Henderson 25850c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25860c982a28SRichard Henderson { 25870c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25880c982a28SRichard Henderson } 25890c982a28SRichard Henderson 25900c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25910c982a28SRichard Henderson { 25920c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25930c982a28SRichard Henderson } 25940c982a28SRichard Henderson 25950c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25960c982a28SRichard Henderson { 25970c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25980c982a28SRichard Henderson } 25990c982a28SRichard Henderson 26000c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26010c982a28SRichard Henderson { 26020c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26030c982a28SRichard Henderson } 26040c982a28SRichard Henderson 26050c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26060c982a28SRichard Henderson { 26070c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26080c982a28SRichard Henderson } 26090c982a28SRichard Henderson 26100c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26110c982a28SRichard Henderson { 26120c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26130c982a28SRichard Henderson } 26140c982a28SRichard Henderson 26150c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26160c982a28SRichard Henderson { 26170c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26180c982a28SRichard Henderson } 26190c982a28SRichard Henderson 26200c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26210c982a28SRichard Henderson { 26220c982a28SRichard Henderson if (a->cf == 0) { 26230c982a28SRichard Henderson unsigned r2 = a->r2; 26240c982a28SRichard Henderson unsigned r1 = a->r1; 26250c982a28SRichard Henderson unsigned rt = a->t; 26260c982a28SRichard Henderson 26277aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26287aee8189SRichard Henderson cond_free(&ctx->null_cond); 26297aee8189SRichard Henderson return true; 26307aee8189SRichard Henderson } 26317aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2632b2167459SRichard Henderson if (r1 == 0) { 2633eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2634eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2635b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2636b2167459SRichard Henderson } else { 2637b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2638b2167459SRichard Henderson } 2639b2167459SRichard Henderson cond_free(&ctx->null_cond); 264031234768SRichard Henderson return true; 2641b2167459SRichard Henderson } 26427aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26437aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26447aee8189SRichard Henderson * 26457aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26467aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26477aee8189SRichard Henderson * currently implemented as idle. 26487aee8189SRichard Henderson */ 26497aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26507aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26517aee8189SRichard Henderson until the next timer interrupt. */ 26527aee8189SRichard Henderson nullify_over(ctx); 26537aee8189SRichard Henderson 26547aee8189SRichard Henderson /* Advance the instruction queue. */ 2655741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2656741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26577aee8189SRichard Henderson nullify_set(ctx, 0); 26587aee8189SRichard Henderson 26597aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2660ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 266129dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26627aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26637aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26647aee8189SRichard Henderson 26657aee8189SRichard Henderson return nullify_end(ctx); 26667aee8189SRichard Henderson } 26677aee8189SRichard Henderson #endif 26687aee8189SRichard Henderson } 26690c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26707aee8189SRichard Henderson } 2671b2167459SRichard Henderson 26720c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2673b2167459SRichard Henderson { 26740c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26750c982a28SRichard Henderson } 26760c982a28SRichard Henderson 26770c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26780c982a28SRichard Henderson { 2679eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2680b2167459SRichard Henderson 26810c982a28SRichard Henderson if (a->cf) { 2682b2167459SRichard Henderson nullify_over(ctx); 2683b2167459SRichard Henderson } 26840c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26850c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26860c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 268731234768SRichard Henderson return nullify_end(ctx); 2688b2167459SRichard Henderson } 2689b2167459SRichard Henderson 26900c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2691b2167459SRichard Henderson { 2692eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2693b2167459SRichard Henderson 26940c982a28SRichard Henderson if (a->cf) { 2695b2167459SRichard Henderson nullify_over(ctx); 2696b2167459SRichard Henderson } 26970c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26980c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26990c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 270031234768SRichard Henderson return nullify_end(ctx); 2701b2167459SRichard Henderson } 2702b2167459SRichard Henderson 27030c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2704b2167459SRichard Henderson { 2705eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2706b2167459SRichard Henderson 27070c982a28SRichard Henderson if (a->cf) { 2708b2167459SRichard Henderson nullify_over(ctx); 2709b2167459SRichard Henderson } 27100c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27110c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2712e12c6309SRichard Henderson tmp = tcg_temp_new(); 2713eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27140c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 271531234768SRichard Henderson return nullify_end(ctx); 2716b2167459SRichard Henderson } 2717b2167459SRichard Henderson 27180c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2719b2167459SRichard Henderson { 27200c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27210c982a28SRichard Henderson } 27220c982a28SRichard Henderson 27230c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27240c982a28SRichard Henderson { 27250c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27260c982a28SRichard Henderson } 27270c982a28SRichard Henderson 27280c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27290c982a28SRichard Henderson { 2730eaa3783bSRichard Henderson TCGv_reg tmp; 2731b2167459SRichard Henderson 2732b2167459SRichard Henderson nullify_over(ctx); 2733b2167459SRichard Henderson 2734e12c6309SRichard Henderson tmp = tcg_temp_new(); 2735eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2736b2167459SRichard Henderson if (!is_i) { 2737eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2738b2167459SRichard Henderson } 2739eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2740eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 274160e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2742eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 274331234768SRichard Henderson return nullify_end(ctx); 2744b2167459SRichard Henderson } 2745b2167459SRichard Henderson 27460c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2747b2167459SRichard Henderson { 27480c982a28SRichard Henderson return do_dcor(ctx, a, false); 27490c982a28SRichard Henderson } 27500c982a28SRichard Henderson 27510c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27520c982a28SRichard Henderson { 27530c982a28SRichard Henderson return do_dcor(ctx, a, true); 27540c982a28SRichard Henderson } 27550c982a28SRichard Henderson 27560c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27570c982a28SRichard Henderson { 2758eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 275972ca8753SRichard Henderson TCGv_reg cout; 2760b2167459SRichard Henderson 2761b2167459SRichard Henderson nullify_over(ctx); 2762b2167459SRichard Henderson 27630c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27640c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2765b2167459SRichard Henderson 2766b2167459SRichard Henderson add1 = tcg_temp_new(); 2767b2167459SRichard Henderson add2 = tcg_temp_new(); 2768b2167459SRichard Henderson addc = tcg_temp_new(); 2769b2167459SRichard Henderson dest = tcg_temp_new(); 277029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2771b2167459SRichard Henderson 2772b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2773eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 277472ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2775b2167459SRichard Henderson 277672ca8753SRichard Henderson /* 277772ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 277872ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 277972ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 278072ca8753SRichard Henderson * proper inputs to the addition without movcond. 278172ca8753SRichard Henderson */ 278272ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2783eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2784eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 278572ca8753SRichard Henderson 278672ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 278772ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2788b2167459SRichard Henderson 2789b2167459SRichard Henderson /* Write back the result register. */ 27900c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2791b2167459SRichard Henderson 2792b2167459SRichard Henderson /* Write back PSW[CB]. */ 2793eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2794eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2795b2167459SRichard Henderson 2796b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 279772ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 279872ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2799eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2800b2167459SRichard Henderson 2801b2167459SRichard Henderson /* Install the new nullification. */ 28020c982a28SRichard Henderson if (a->cf) { 2803eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2804b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2805b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2806b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2807b2167459SRichard Henderson } 280872ca8753SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cout, sv); 2809b2167459SRichard Henderson } 2810b2167459SRichard Henderson 281131234768SRichard Henderson return nullify_end(ctx); 2812b2167459SRichard Henderson } 2813b2167459SRichard Henderson 28140588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2815b2167459SRichard Henderson { 28160588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28170588e061SRichard Henderson } 28180588e061SRichard Henderson 28190588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28200588e061SRichard Henderson { 28210588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28220588e061SRichard Henderson } 28230588e061SRichard Henderson 28240588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28250588e061SRichard Henderson { 28260588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28270588e061SRichard Henderson } 28280588e061SRichard Henderson 28290588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28300588e061SRichard Henderson { 28310588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28320588e061SRichard Henderson } 28330588e061SRichard Henderson 28340588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28350588e061SRichard Henderson { 28360588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28370588e061SRichard Henderson } 28380588e061SRichard Henderson 28390588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28400588e061SRichard Henderson { 28410588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28420588e061SRichard Henderson } 28430588e061SRichard Henderson 28440588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28450588e061SRichard Henderson { 2846eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2847b2167459SRichard Henderson 28480588e061SRichard Henderson if (a->cf) { 2849b2167459SRichard Henderson nullify_over(ctx); 2850b2167459SRichard Henderson } 2851b2167459SRichard Henderson 2852d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 28530588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28540588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2855b2167459SRichard Henderson 285631234768SRichard Henderson return nullify_end(ctx); 2857b2167459SRichard Henderson } 2858b2167459SRichard Henderson 28591cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 286096d6407fSRichard Henderson { 28610786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28620786a3b6SHelge Deller return gen_illegal(ctx); 28630786a3b6SHelge Deller } else { 28641cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28651cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 286696d6407fSRichard Henderson } 28670786a3b6SHelge Deller } 286896d6407fSRichard Henderson 28691cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 287096d6407fSRichard Henderson { 28711cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28720786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28730786a3b6SHelge Deller return gen_illegal(ctx); 28740786a3b6SHelge Deller } else { 28751cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 287696d6407fSRichard Henderson } 28770786a3b6SHelge Deller } 287896d6407fSRichard Henderson 28791cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 288096d6407fSRichard Henderson { 2881b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 288286f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 288386f8d05fSRichard Henderson TCGv_tl addr; 288496d6407fSRichard Henderson 288596d6407fSRichard Henderson nullify_over(ctx); 288696d6407fSRichard Henderson 28871cd012a5SRichard Henderson if (a->m) { 288886f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 288986f8d05fSRichard Henderson we see the result of the load. */ 2890e12c6309SRichard Henderson dest = tcg_temp_new(); 289196d6407fSRichard Henderson } else { 28921cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 289396d6407fSRichard Henderson } 289496d6407fSRichard Henderson 28951cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28961cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2897b1af755cSRichard Henderson 2898b1af755cSRichard Henderson /* 2899b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2900b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2901b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2902b1af755cSRichard Henderson * 2903b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2904b1af755cSRichard Henderson * with the ,co completer. 2905b1af755cSRichard Henderson */ 2906b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2907b1af755cSRichard Henderson 290829dd6f64SRichard Henderson zero = tcg_constant_reg(0); 290986f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2910b1af755cSRichard Henderson 29111cd012a5SRichard Henderson if (a->m) { 29121cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 291396d6407fSRichard Henderson } 29141cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 291596d6407fSRichard Henderson 291631234768SRichard Henderson return nullify_end(ctx); 291796d6407fSRichard Henderson } 291896d6407fSRichard Henderson 29191cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 292096d6407fSRichard Henderson { 292186f8d05fSRichard Henderson TCGv_reg ofs, val; 292286f8d05fSRichard Henderson TCGv_tl addr; 292396d6407fSRichard Henderson 292496d6407fSRichard Henderson nullify_over(ctx); 292596d6407fSRichard Henderson 29261cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 292786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29281cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29291cd012a5SRichard Henderson if (a->a) { 2930f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2931ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2932f9f46db4SEmilio G. Cota } else { 2933ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2934f9f46db4SEmilio G. Cota } 2935f9f46db4SEmilio G. Cota } else { 2936f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2937ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 293896d6407fSRichard Henderson } else { 2939ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 294096d6407fSRichard Henderson } 2941f9f46db4SEmilio G. Cota } 29421cd012a5SRichard Henderson if (a->m) { 294386f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29441cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 294596d6407fSRichard Henderson } 294696d6407fSRichard Henderson 294731234768SRichard Henderson return nullify_end(ctx); 294896d6407fSRichard Henderson } 294996d6407fSRichard Henderson 29501cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2951d0a851ccSRichard Henderson { 2952d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2953d0a851ccSRichard Henderson 2954d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2955d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29561cd012a5SRichard Henderson trans_ld(ctx, a); 2957d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 295831234768SRichard Henderson return true; 2959d0a851ccSRichard Henderson } 2960d0a851ccSRichard Henderson 29611cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2962d0a851ccSRichard Henderson { 2963d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2964d0a851ccSRichard Henderson 2965d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2966d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29671cd012a5SRichard Henderson trans_st(ctx, a); 2968d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 296931234768SRichard Henderson return true; 2970d0a851ccSRichard Henderson } 297195412a61SRichard Henderson 29720588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2973b2167459SRichard Henderson { 29740588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2975b2167459SRichard Henderson 29760588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29770588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2978b2167459SRichard Henderson cond_free(&ctx->null_cond); 297931234768SRichard Henderson return true; 2980b2167459SRichard Henderson } 2981b2167459SRichard Henderson 29820588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2983b2167459SRichard Henderson { 29840588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2985eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2986b2167459SRichard Henderson 29870588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2988b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2989b2167459SRichard Henderson cond_free(&ctx->null_cond); 299031234768SRichard Henderson return true; 2991b2167459SRichard Henderson } 2992b2167459SRichard Henderson 29930588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2994b2167459SRichard Henderson { 29950588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2996b2167459SRichard Henderson 2997b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2998b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29990588e061SRichard Henderson if (a->b == 0) { 30000588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3001b2167459SRichard Henderson } else { 30020588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3003b2167459SRichard Henderson } 30040588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3005b2167459SRichard Henderson cond_free(&ctx->null_cond); 300631234768SRichard Henderson return true; 3007b2167459SRichard Henderson } 3008b2167459SRichard Henderson 300901afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 301001afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 301198cd9ca7SRichard Henderson { 301201afb7beSRichard Henderson TCGv_reg dest, in2, sv; 301398cd9ca7SRichard Henderson DisasCond cond; 301498cd9ca7SRichard Henderson 301598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3016e12c6309SRichard Henderson dest = tcg_temp_new(); 301798cd9ca7SRichard Henderson 3018eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 301998cd9ca7SRichard Henderson 3020f764718dSRichard Henderson sv = NULL; 3021b47a4a02SSven Schnelle if (cond_need_sv(c)) { 302298cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 302398cd9ca7SRichard Henderson } 302498cd9ca7SRichard Henderson 302501afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 302601afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 302798cd9ca7SRichard Henderson } 302898cd9ca7SRichard Henderson 302901afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 303098cd9ca7SRichard Henderson { 303101afb7beSRichard Henderson nullify_over(ctx); 303201afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 303301afb7beSRichard Henderson } 303401afb7beSRichard Henderson 303501afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 303601afb7beSRichard Henderson { 303701afb7beSRichard Henderson nullify_over(ctx); 3038d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 303901afb7beSRichard Henderson } 304001afb7beSRichard Henderson 304101afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 304201afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 304301afb7beSRichard Henderson { 3044bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 304598cd9ca7SRichard Henderson DisasCond cond; 3046bdcccc17SRichard Henderson bool d = false; 304798cd9ca7SRichard Henderson 304898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 304943675d20SSven Schnelle dest = tcg_temp_new(); 3050f764718dSRichard Henderson sv = NULL; 3051bdcccc17SRichard Henderson cb_cond = NULL; 305298cd9ca7SRichard Henderson 3053b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3054bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3055bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3056bdcccc17SRichard Henderson 3057eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3058eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3059bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3060bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3061bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3062b47a4a02SSven Schnelle } else { 3063eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3064b47a4a02SSven Schnelle } 3065b47a4a02SSven Schnelle if (cond_need_sv(c)) { 306698cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 306798cd9ca7SRichard Henderson } 306898cd9ca7SRichard Henderson 3069bdcccc17SRichard Henderson cond = do_cond(c * 2 + f, dest, cb_cond, sv); 307043675d20SSven Schnelle save_gpr(ctx, r, dest); 307101afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 307298cd9ca7SRichard Henderson } 307398cd9ca7SRichard Henderson 307401afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 307598cd9ca7SRichard Henderson { 307601afb7beSRichard Henderson nullify_over(ctx); 307701afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 307801afb7beSRichard Henderson } 307901afb7beSRichard Henderson 308001afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 308101afb7beSRichard Henderson { 308201afb7beSRichard Henderson nullify_over(ctx); 3083d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 308401afb7beSRichard Henderson } 308501afb7beSRichard Henderson 308601afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 308701afb7beSRichard Henderson { 3088eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 308998cd9ca7SRichard Henderson DisasCond cond; 30901e9ab9fbSRichard Henderson bool d = false; 309198cd9ca7SRichard Henderson 309298cd9ca7SRichard Henderson nullify_over(ctx); 309398cd9ca7SRichard Henderson 309498cd9ca7SRichard Henderson tmp = tcg_temp_new(); 309501afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 30961e9ab9fbSRichard Henderson if (cond_need_ext(ctx, d)) { 30971e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 30981e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 30991e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 31001e9ab9fbSRichard Henderson } else { 3101eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 31021e9ab9fbSRichard Henderson } 310398cd9ca7SRichard Henderson 31041e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 310501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310698cd9ca7SRichard Henderson } 310798cd9ca7SRichard Henderson 310801afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 310998cd9ca7SRichard Henderson { 311001afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 311101afb7beSRichard Henderson DisasCond cond; 31121e9ab9fbSRichard Henderson bool d = false; 31131e9ab9fbSRichard Henderson int p; 311401afb7beSRichard Henderson 311501afb7beSRichard Henderson nullify_over(ctx); 311601afb7beSRichard Henderson 311701afb7beSRichard Henderson tmp = tcg_temp_new(); 311801afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31191e9ab9fbSRichard Henderson p = a->p | (cond_need_ext(ctx, d) ? 32 : 0); 31201e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 312101afb7beSRichard Henderson 312201afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 312301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 312401afb7beSRichard Henderson } 312501afb7beSRichard Henderson 312601afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 312701afb7beSRichard Henderson { 3128eaa3783bSRichard Henderson TCGv_reg dest; 312998cd9ca7SRichard Henderson DisasCond cond; 313098cd9ca7SRichard Henderson 313198cd9ca7SRichard Henderson nullify_over(ctx); 313298cd9ca7SRichard Henderson 313301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 313401afb7beSRichard Henderson if (a->r1 == 0) { 3135eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 313698cd9ca7SRichard Henderson } else { 313701afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 313898cd9ca7SRichard Henderson } 313998cd9ca7SRichard Henderson 314001afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 314101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 314201afb7beSRichard Henderson } 314301afb7beSRichard Henderson 314401afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 314501afb7beSRichard Henderson { 314601afb7beSRichard Henderson TCGv_reg dest; 314701afb7beSRichard Henderson DisasCond cond; 314801afb7beSRichard Henderson 314901afb7beSRichard Henderson nullify_over(ctx); 315001afb7beSRichard Henderson 315101afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 315201afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 315301afb7beSRichard Henderson 315401afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 315501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 315698cd9ca7SRichard Henderson } 315798cd9ca7SRichard Henderson 315830878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31590b1347d2SRichard Henderson { 3160eaa3783bSRichard Henderson TCGv_reg dest; 31610b1347d2SRichard Henderson 316230878590SRichard Henderson if (a->c) { 31630b1347d2SRichard Henderson nullify_over(ctx); 31640b1347d2SRichard Henderson } 31650b1347d2SRichard Henderson 316630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 316730878590SRichard Henderson if (a->r1 == 0) { 316830878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3169eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 317030878590SRichard Henderson } else if (a->r1 == a->r2) { 31710b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3172e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3173e1d635e8SRichard Henderson 317430878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3175e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3176e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3177eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31780b1347d2SRichard Henderson } else { 31790b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31800b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31810b1347d2SRichard Henderson 318230878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3183eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31840b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3185eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31860b1347d2SRichard Henderson } 318730878590SRichard Henderson save_gpr(ctx, a->t, dest); 31880b1347d2SRichard Henderson 31890b1347d2SRichard Henderson /* Install the new nullification. */ 31900b1347d2SRichard Henderson cond_free(&ctx->null_cond); 319130878590SRichard Henderson if (a->c) { 319230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31930b1347d2SRichard Henderson } 319431234768SRichard Henderson return nullify_end(ctx); 31950b1347d2SRichard Henderson } 31960b1347d2SRichard Henderson 319730878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31980b1347d2SRichard Henderson { 319930878590SRichard Henderson unsigned sa = 31 - a->cpos; 3200eaa3783bSRichard Henderson TCGv_reg dest, t2; 32010b1347d2SRichard Henderson 320230878590SRichard Henderson if (a->c) { 32030b1347d2SRichard Henderson nullify_over(ctx); 32040b1347d2SRichard Henderson } 32050b1347d2SRichard Henderson 320630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320730878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 320805bfd4dbSRichard Henderson if (a->r1 == 0) { 320905bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 321005bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 321105bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 321205bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 32130b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3214eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32150b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3216eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32170b1347d2SRichard Henderson } else { 321805bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 321905bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 322005bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 322105bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 32220b1347d2SRichard Henderson } 322330878590SRichard Henderson save_gpr(ctx, a->t, dest); 32240b1347d2SRichard Henderson 32250b1347d2SRichard Henderson /* Install the new nullification. */ 32260b1347d2SRichard Henderson cond_free(&ctx->null_cond); 322730878590SRichard Henderson if (a->c) { 322830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32290b1347d2SRichard Henderson } 323031234768SRichard Henderson return nullify_end(ctx); 32310b1347d2SRichard Henderson } 32320b1347d2SRichard Henderson 323330878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32340b1347d2SRichard Henderson { 323530878590SRichard Henderson unsigned len = 32 - a->clen; 3236eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32370b1347d2SRichard Henderson 323830878590SRichard Henderson if (a->c) { 32390b1347d2SRichard Henderson nullify_over(ctx); 32400b1347d2SRichard Henderson } 32410b1347d2SRichard Henderson 324230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 324330878590SRichard Henderson src = load_gpr(ctx, a->r); 32440b1347d2SRichard Henderson tmp = tcg_temp_new(); 32450b1347d2SRichard Henderson 32460b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3247d781cb77SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3248d781cb77SRichard Henderson tcg_gen_xori_reg(tmp, tmp, 31); 3249d781cb77SRichard Henderson 325030878590SRichard Henderson if (a->se) { 3251eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3252eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32530b1347d2SRichard Henderson } else { 3254eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3255eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32560b1347d2SRichard Henderson } 325730878590SRichard Henderson save_gpr(ctx, a->t, dest); 32580b1347d2SRichard Henderson 32590b1347d2SRichard Henderson /* Install the new nullification. */ 32600b1347d2SRichard Henderson cond_free(&ctx->null_cond); 326130878590SRichard Henderson if (a->c) { 326230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32630b1347d2SRichard Henderson } 326431234768SRichard Henderson return nullify_end(ctx); 32650b1347d2SRichard Henderson } 32660b1347d2SRichard Henderson 326730878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32680b1347d2SRichard Henderson { 326930878590SRichard Henderson unsigned len = 32 - a->clen; 327030878590SRichard Henderson unsigned cpos = 31 - a->pos; 3271eaa3783bSRichard Henderson TCGv_reg dest, src; 32720b1347d2SRichard Henderson 327330878590SRichard Henderson if (a->c) { 32740b1347d2SRichard Henderson nullify_over(ctx); 32750b1347d2SRichard Henderson } 32760b1347d2SRichard Henderson 327730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 327830878590SRichard Henderson src = load_gpr(ctx, a->r); 327930878590SRichard Henderson if (a->se) { 3280eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32810b1347d2SRichard Henderson } else { 3282eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32830b1347d2SRichard Henderson } 328430878590SRichard Henderson save_gpr(ctx, a->t, dest); 32850b1347d2SRichard Henderson 32860b1347d2SRichard Henderson /* Install the new nullification. */ 32870b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328830878590SRichard Henderson if (a->c) { 328930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32900b1347d2SRichard Henderson } 329131234768SRichard Henderson return nullify_end(ctx); 32920b1347d2SRichard Henderson } 32930b1347d2SRichard Henderson 329430878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32950b1347d2SRichard Henderson { 329630878590SRichard Henderson unsigned len = 32 - a->clen; 3297eaa3783bSRichard Henderson target_sreg mask0, mask1; 3298eaa3783bSRichard Henderson TCGv_reg dest; 32990b1347d2SRichard Henderson 330030878590SRichard Henderson if (a->c) { 33010b1347d2SRichard Henderson nullify_over(ctx); 33020b1347d2SRichard Henderson } 330330878590SRichard Henderson if (a->cpos + len > 32) { 330430878590SRichard Henderson len = 32 - a->cpos; 33050b1347d2SRichard Henderson } 33060b1347d2SRichard Henderson 330730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 330830878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 330930878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33100b1347d2SRichard Henderson 331130878590SRichard Henderson if (a->nz) { 331230878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33130b1347d2SRichard Henderson if (mask1 != -1) { 3314eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33150b1347d2SRichard Henderson src = dest; 33160b1347d2SRichard Henderson } 3317eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33180b1347d2SRichard Henderson } else { 3319eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33200b1347d2SRichard Henderson } 332130878590SRichard Henderson save_gpr(ctx, a->t, dest); 33220b1347d2SRichard Henderson 33230b1347d2SRichard Henderson /* Install the new nullification. */ 33240b1347d2SRichard Henderson cond_free(&ctx->null_cond); 332530878590SRichard Henderson if (a->c) { 332630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33270b1347d2SRichard Henderson } 332831234768SRichard Henderson return nullify_end(ctx); 33290b1347d2SRichard Henderson } 33300b1347d2SRichard Henderson 333130878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33320b1347d2SRichard Henderson { 333330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 333430878590SRichard Henderson unsigned len = 32 - a->clen; 3335eaa3783bSRichard Henderson TCGv_reg dest, val; 33360b1347d2SRichard Henderson 333730878590SRichard Henderson if (a->c) { 33380b1347d2SRichard Henderson nullify_over(ctx); 33390b1347d2SRichard Henderson } 334030878590SRichard Henderson if (a->cpos + len > 32) { 334130878590SRichard Henderson len = 32 - a->cpos; 33420b1347d2SRichard Henderson } 33430b1347d2SRichard Henderson 334430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 334530878590SRichard Henderson val = load_gpr(ctx, a->r); 33460b1347d2SRichard Henderson if (rs == 0) { 334730878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33480b1347d2SRichard Henderson } else { 334930878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33500b1347d2SRichard Henderson } 335130878590SRichard Henderson save_gpr(ctx, a->t, dest); 33520b1347d2SRichard Henderson 33530b1347d2SRichard Henderson /* Install the new nullification. */ 33540b1347d2SRichard Henderson cond_free(&ctx->null_cond); 335530878590SRichard Henderson if (a->c) { 335630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33570b1347d2SRichard Henderson } 335831234768SRichard Henderson return nullify_end(ctx); 33590b1347d2SRichard Henderson } 33600b1347d2SRichard Henderson 336130878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 336230878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33630b1347d2SRichard Henderson { 33640b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33650b1347d2SRichard Henderson unsigned len = 32 - clen; 336630878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33670b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33680b1347d2SRichard Henderson 33690b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33700b1347d2SRichard Henderson shift = tcg_temp_new(); 33710b1347d2SRichard Henderson tmp = tcg_temp_new(); 33720b1347d2SRichard Henderson 33730b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3374d781cb77SRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, 31); 3375d781cb77SRichard Henderson tcg_gen_xori_reg(shift, shift, 31); 33760b1347d2SRichard Henderson 33770992a930SRichard Henderson mask = tcg_temp_new(); 33780992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3379eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33800b1347d2SRichard Henderson if (rs) { 3381eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3382eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3383eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3384eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33850b1347d2SRichard Henderson } else { 3386eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33870b1347d2SRichard Henderson } 33880b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33890b1347d2SRichard Henderson 33900b1347d2SRichard Henderson /* Install the new nullification. */ 33910b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33920b1347d2SRichard Henderson if (c) { 33930b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33940b1347d2SRichard Henderson } 339531234768SRichard Henderson return nullify_end(ctx); 33960b1347d2SRichard Henderson } 33970b1347d2SRichard Henderson 339830878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 339930878590SRichard Henderson { 3400a6deecceSSven Schnelle if (a->c) { 3401a6deecceSSven Schnelle nullify_over(ctx); 3402a6deecceSSven Schnelle } 340330878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 340430878590SRichard Henderson } 340530878590SRichard Henderson 340630878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 340730878590SRichard Henderson { 3408a6deecceSSven Schnelle if (a->c) { 3409a6deecceSSven Schnelle nullify_over(ctx); 3410a6deecceSSven Schnelle } 3411d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 341230878590SRichard Henderson } 34130b1347d2SRichard Henderson 34148340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 341598cd9ca7SRichard Henderson { 3416660eefe1SRichard Henderson TCGv_reg tmp; 341798cd9ca7SRichard Henderson 3418c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 341998cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 342098cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 342198cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 342298cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 342398cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 342498cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 342598cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 342698cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34278340f534SRichard Henderson if (a->b == 0) { 34288340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 342998cd9ca7SRichard Henderson } 3430c301f34eSRichard Henderson #else 3431c301f34eSRichard Henderson nullify_over(ctx); 3432660eefe1SRichard Henderson #endif 3433660eefe1SRichard Henderson 3434e12c6309SRichard Henderson tmp = tcg_temp_new(); 34358340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3436660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3437c301f34eSRichard Henderson 3438c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34398340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3440c301f34eSRichard Henderson #else 3441c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3442c301f34eSRichard Henderson 34438340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34448340f534SRichard Henderson if (a->l) { 3445741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3446c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3447c301f34eSRichard Henderson } 34488340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3449*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3450*a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3451*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3452c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3453c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3454c301f34eSRichard Henderson } else { 3455741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3456c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3457c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3458c301f34eSRichard Henderson } 3459*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3460c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34618340f534SRichard Henderson nullify_set(ctx, a->n); 3462c301f34eSRichard Henderson } 3463c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 346431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 346531234768SRichard Henderson return nullify_end(ctx); 3466c301f34eSRichard Henderson #endif 346798cd9ca7SRichard Henderson } 346898cd9ca7SRichard Henderson 34698340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 347098cd9ca7SRichard Henderson { 34718340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 347298cd9ca7SRichard Henderson } 347398cd9ca7SRichard Henderson 34748340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 347543e05652SRichard Henderson { 34768340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 347743e05652SRichard Henderson 34786e5f5300SSven Schnelle nullify_over(ctx); 34796e5f5300SSven Schnelle 348043e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 348143e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 348243e05652SRichard Henderson * expensive to track. Real hardware will trap for 348343e05652SRichard Henderson * b gateway 348443e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 348543e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 348643e05652SRichard Henderson * diagnose the security hole 348743e05652SRichard Henderson * b gateway 348843e05652SRichard Henderson * b evil 348943e05652SRichard Henderson * in which instructions at evil would run with increased privs. 349043e05652SRichard Henderson */ 349143e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 349243e05652SRichard Henderson return gen_illegal(ctx); 349343e05652SRichard Henderson } 349443e05652SRichard Henderson 349543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 349643e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3497b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 349843e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 349943e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 350043e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 350143e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 350243e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 350343e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 350443e05652SRichard Henderson if (type < 0) { 350531234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 350631234768SRichard Henderson return true; 350743e05652SRichard Henderson } 350843e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 350943e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 351043e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 351143e05652SRichard Henderson } 351243e05652SRichard Henderson } else { 351343e05652SRichard Henderson dest &= -4; /* priv = 0 */ 351443e05652SRichard Henderson } 351543e05652SRichard Henderson #endif 351643e05652SRichard Henderson 35176e5f5300SSven Schnelle if (a->l) { 35186e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35196e5f5300SSven Schnelle if (ctx->privilege < 3) { 35206e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35216e5f5300SSven Schnelle } 35226e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35236e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35246e5f5300SSven Schnelle } 35256e5f5300SSven Schnelle 35266e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 352743e05652SRichard Henderson } 352843e05652SRichard Henderson 35298340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 353098cd9ca7SRichard Henderson { 3531b35aec85SRichard Henderson if (a->x) { 3532e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 35338340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3534eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3535660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35368340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3537b35aec85SRichard Henderson } else { 3538b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3539b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3540b35aec85SRichard Henderson } 354198cd9ca7SRichard Henderson } 354298cd9ca7SRichard Henderson 35438340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 354498cd9ca7SRichard Henderson { 3545eaa3783bSRichard Henderson TCGv_reg dest; 354698cd9ca7SRichard Henderson 35478340f534SRichard Henderson if (a->x == 0) { 35488340f534SRichard Henderson dest = load_gpr(ctx, a->b); 354998cd9ca7SRichard Henderson } else { 3550e12c6309SRichard Henderson dest = tcg_temp_new(); 35518340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35528340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 355398cd9ca7SRichard Henderson } 3554660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35558340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 355698cd9ca7SRichard Henderson } 355798cd9ca7SRichard Henderson 35588340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 355998cd9ca7SRichard Henderson { 3560660eefe1SRichard Henderson TCGv_reg dest; 356198cd9ca7SRichard Henderson 3562c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35638340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35648340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3565c301f34eSRichard Henderson #else 3566c301f34eSRichard Henderson nullify_over(ctx); 35678340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3568c301f34eSRichard Henderson 3569741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3570c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3571c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3572c301f34eSRichard Henderson } 3573741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3574c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35758340f534SRichard Henderson if (a->l) { 3576741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3577c301f34eSRichard Henderson } 35788340f534SRichard Henderson nullify_set(ctx, a->n); 3579c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 358031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 358131234768SRichard Henderson return nullify_end(ctx); 3582c301f34eSRichard Henderson #endif 358398cd9ca7SRichard Henderson } 358498cd9ca7SRichard Henderson 35851ca74648SRichard Henderson /* 35861ca74648SRichard Henderson * Float class 0 35871ca74648SRichard Henderson */ 3588ebe9383cSRichard Henderson 35891ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3590ebe9383cSRichard Henderson { 3591ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3592ebe9383cSRichard Henderson } 3593ebe9383cSRichard Henderson 359459f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 359559f8c04bSHelge Deller { 3596a300dad3SRichard Henderson uint64_t ret; 3597a300dad3SRichard Henderson 3598a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3599a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3600a300dad3SRichard Henderson } else { 3601a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3602a300dad3SRichard Henderson } 3603a300dad3SRichard Henderson 360459f8c04bSHelge Deller nullify_over(ctx); 3605a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 360659f8c04bSHelge Deller return nullify_end(ctx); 360759f8c04bSHelge Deller } 360859f8c04bSHelge Deller 36091ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36101ca74648SRichard Henderson { 36111ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 36121ca74648SRichard Henderson } 36131ca74648SRichard Henderson 3614ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3615ebe9383cSRichard Henderson { 3616ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3617ebe9383cSRichard Henderson } 3618ebe9383cSRichard Henderson 36191ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36201ca74648SRichard Henderson { 36211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36221ca74648SRichard Henderson } 36231ca74648SRichard Henderson 36241ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3625ebe9383cSRichard Henderson { 3626ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3627ebe9383cSRichard Henderson } 3628ebe9383cSRichard Henderson 36291ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36301ca74648SRichard Henderson { 36311ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36321ca74648SRichard Henderson } 36331ca74648SRichard Henderson 3634ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3635ebe9383cSRichard Henderson { 3636ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3637ebe9383cSRichard Henderson } 3638ebe9383cSRichard Henderson 36391ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36401ca74648SRichard Henderson { 36411ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36421ca74648SRichard Henderson } 36431ca74648SRichard Henderson 36441ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36451ca74648SRichard Henderson { 36461ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36471ca74648SRichard Henderson } 36481ca74648SRichard Henderson 36491ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36501ca74648SRichard Henderson { 36511ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36521ca74648SRichard Henderson } 36531ca74648SRichard Henderson 36541ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36551ca74648SRichard Henderson { 36561ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36571ca74648SRichard Henderson } 36581ca74648SRichard Henderson 36591ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36601ca74648SRichard Henderson { 36611ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36621ca74648SRichard Henderson } 36631ca74648SRichard Henderson 36641ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3665ebe9383cSRichard Henderson { 3666ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3667ebe9383cSRichard Henderson } 3668ebe9383cSRichard Henderson 36691ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36701ca74648SRichard Henderson { 36711ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36721ca74648SRichard Henderson } 36731ca74648SRichard Henderson 3674ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3675ebe9383cSRichard Henderson { 3676ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3677ebe9383cSRichard Henderson } 3678ebe9383cSRichard Henderson 36791ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36801ca74648SRichard Henderson { 36811ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36821ca74648SRichard Henderson } 36831ca74648SRichard Henderson 36841ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3685ebe9383cSRichard Henderson { 3686ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3687ebe9383cSRichard Henderson } 3688ebe9383cSRichard Henderson 36891ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36901ca74648SRichard Henderson { 36911ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36921ca74648SRichard Henderson } 36931ca74648SRichard Henderson 3694ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3695ebe9383cSRichard Henderson { 3696ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3697ebe9383cSRichard Henderson } 3698ebe9383cSRichard Henderson 36991ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 37001ca74648SRichard Henderson { 37011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 37021ca74648SRichard Henderson } 37031ca74648SRichard Henderson 37041ca74648SRichard Henderson /* 37051ca74648SRichard Henderson * Float class 1 37061ca74648SRichard Henderson */ 37071ca74648SRichard Henderson 37081ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37091ca74648SRichard Henderson { 37101ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 37111ca74648SRichard Henderson } 37121ca74648SRichard Henderson 37131ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 37141ca74648SRichard Henderson { 37151ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 37161ca74648SRichard Henderson } 37171ca74648SRichard Henderson 37181ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37191ca74648SRichard Henderson { 37201ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37211ca74648SRichard Henderson } 37221ca74648SRichard Henderson 37231ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37241ca74648SRichard Henderson { 37251ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37261ca74648SRichard Henderson } 37271ca74648SRichard Henderson 37281ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37291ca74648SRichard Henderson { 37301ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37311ca74648SRichard Henderson } 37321ca74648SRichard Henderson 37331ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37341ca74648SRichard Henderson { 37351ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37361ca74648SRichard Henderson } 37371ca74648SRichard Henderson 37381ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37391ca74648SRichard Henderson { 37401ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37411ca74648SRichard Henderson } 37421ca74648SRichard Henderson 37431ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37441ca74648SRichard Henderson { 37451ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37461ca74648SRichard Henderson } 37471ca74648SRichard Henderson 37481ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37491ca74648SRichard Henderson { 37501ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37511ca74648SRichard Henderson } 37521ca74648SRichard Henderson 37531ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37541ca74648SRichard Henderson { 37551ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37561ca74648SRichard Henderson } 37571ca74648SRichard Henderson 37581ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37591ca74648SRichard Henderson { 37601ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37611ca74648SRichard Henderson } 37621ca74648SRichard Henderson 37631ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37641ca74648SRichard Henderson { 37651ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37661ca74648SRichard Henderson } 37671ca74648SRichard Henderson 37681ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37691ca74648SRichard Henderson { 37701ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37711ca74648SRichard Henderson } 37721ca74648SRichard Henderson 37731ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37741ca74648SRichard Henderson { 37751ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37761ca74648SRichard Henderson } 37771ca74648SRichard Henderson 37781ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37791ca74648SRichard Henderson { 37801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37811ca74648SRichard Henderson } 37821ca74648SRichard Henderson 37831ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37841ca74648SRichard Henderson { 37851ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37861ca74648SRichard Henderson } 37871ca74648SRichard Henderson 37881ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37891ca74648SRichard Henderson { 37901ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37911ca74648SRichard Henderson } 37921ca74648SRichard Henderson 37931ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37941ca74648SRichard Henderson { 37951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37961ca74648SRichard Henderson } 37971ca74648SRichard Henderson 37981ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37991ca74648SRichard Henderson { 38001ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 38011ca74648SRichard Henderson } 38021ca74648SRichard Henderson 38031ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 38041ca74648SRichard Henderson { 38051ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38061ca74648SRichard Henderson } 38071ca74648SRichard Henderson 38081ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38091ca74648SRichard Henderson { 38101ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 38111ca74648SRichard Henderson } 38121ca74648SRichard Henderson 38131ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 38141ca74648SRichard Henderson { 38151ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 38161ca74648SRichard Henderson } 38171ca74648SRichard Henderson 38181ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38191ca74648SRichard Henderson { 38201ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38211ca74648SRichard Henderson } 38221ca74648SRichard Henderson 38231ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38241ca74648SRichard Henderson { 38251ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38261ca74648SRichard Henderson } 38271ca74648SRichard Henderson 38281ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38291ca74648SRichard Henderson { 38301ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38311ca74648SRichard Henderson } 38321ca74648SRichard Henderson 38331ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38341ca74648SRichard Henderson { 38351ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38361ca74648SRichard Henderson } 38371ca74648SRichard Henderson 38381ca74648SRichard Henderson /* 38391ca74648SRichard Henderson * Float class 2 38401ca74648SRichard Henderson */ 38411ca74648SRichard Henderson 38421ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3843ebe9383cSRichard Henderson { 3844ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3845ebe9383cSRichard Henderson 3846ebe9383cSRichard Henderson nullify_over(ctx); 3847ebe9383cSRichard Henderson 38481ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38491ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 385029dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 385129dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3852ebe9383cSRichard Henderson 3853ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3854ebe9383cSRichard Henderson 38551ca74648SRichard Henderson return nullify_end(ctx); 3856ebe9383cSRichard Henderson } 3857ebe9383cSRichard Henderson 38581ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3859ebe9383cSRichard Henderson { 3860ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3861ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3862ebe9383cSRichard Henderson 3863ebe9383cSRichard Henderson nullify_over(ctx); 3864ebe9383cSRichard Henderson 38651ca74648SRichard Henderson ta = load_frd0(a->r1); 38661ca74648SRichard Henderson tb = load_frd0(a->r2); 386729dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 386829dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3869ebe9383cSRichard Henderson 3870ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3871ebe9383cSRichard Henderson 387231234768SRichard Henderson return nullify_end(ctx); 3873ebe9383cSRichard Henderson } 3874ebe9383cSRichard Henderson 38751ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3876ebe9383cSRichard Henderson { 3877eaa3783bSRichard Henderson TCGv_reg t; 3878ebe9383cSRichard Henderson 3879ebe9383cSRichard Henderson nullify_over(ctx); 3880ebe9383cSRichard Henderson 3881e12c6309SRichard Henderson t = tcg_temp_new(); 3882ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3883ebe9383cSRichard Henderson 38841ca74648SRichard Henderson if (a->y == 1) { 3885ebe9383cSRichard Henderson int mask; 3886ebe9383cSRichard Henderson bool inv = false; 3887ebe9383cSRichard Henderson 38881ca74648SRichard Henderson switch (a->c) { 3889ebe9383cSRichard Henderson case 0: /* simple */ 3890eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3891ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3892ebe9383cSRichard Henderson goto done; 3893ebe9383cSRichard Henderson case 2: /* rej */ 3894ebe9383cSRichard Henderson inv = true; 3895ebe9383cSRichard Henderson /* fallthru */ 3896ebe9383cSRichard Henderson case 1: /* acc */ 3897ebe9383cSRichard Henderson mask = 0x43ff800; 3898ebe9383cSRichard Henderson break; 3899ebe9383cSRichard Henderson case 6: /* rej8 */ 3900ebe9383cSRichard Henderson inv = true; 3901ebe9383cSRichard Henderson /* fallthru */ 3902ebe9383cSRichard Henderson case 5: /* acc8 */ 3903ebe9383cSRichard Henderson mask = 0x43f8000; 3904ebe9383cSRichard Henderson break; 3905ebe9383cSRichard Henderson case 9: /* acc6 */ 3906ebe9383cSRichard Henderson mask = 0x43e0000; 3907ebe9383cSRichard Henderson break; 3908ebe9383cSRichard Henderson case 13: /* acc4 */ 3909ebe9383cSRichard Henderson mask = 0x4380000; 3910ebe9383cSRichard Henderson break; 3911ebe9383cSRichard Henderson case 17: /* acc2 */ 3912ebe9383cSRichard Henderson mask = 0x4200000; 3913ebe9383cSRichard Henderson break; 3914ebe9383cSRichard Henderson default: 39151ca74648SRichard Henderson gen_illegal(ctx); 39161ca74648SRichard Henderson return true; 3917ebe9383cSRichard Henderson } 3918ebe9383cSRichard Henderson if (inv) { 3919d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 3920eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3921ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3922ebe9383cSRichard Henderson } else { 3923eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3924ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3925ebe9383cSRichard Henderson } 39261ca74648SRichard Henderson } else { 39271ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39281ca74648SRichard Henderson 39291ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39301ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39311ca74648SRichard Henderson } 39321ca74648SRichard Henderson 3933ebe9383cSRichard Henderson done: 393431234768SRichard Henderson return nullify_end(ctx); 3935ebe9383cSRichard Henderson } 3936ebe9383cSRichard Henderson 39371ca74648SRichard Henderson /* 39381ca74648SRichard Henderson * Float class 2 39391ca74648SRichard Henderson */ 39401ca74648SRichard Henderson 39411ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3942ebe9383cSRichard Henderson { 39431ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39441ca74648SRichard Henderson } 39451ca74648SRichard Henderson 39461ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39471ca74648SRichard Henderson { 39481ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39491ca74648SRichard Henderson } 39501ca74648SRichard Henderson 39511ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39521ca74648SRichard Henderson { 39531ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39541ca74648SRichard Henderson } 39551ca74648SRichard Henderson 39561ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39571ca74648SRichard Henderson { 39581ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39591ca74648SRichard Henderson } 39601ca74648SRichard Henderson 39611ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39621ca74648SRichard Henderson { 39631ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39641ca74648SRichard Henderson } 39651ca74648SRichard Henderson 39661ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39671ca74648SRichard Henderson { 39681ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39691ca74648SRichard Henderson } 39701ca74648SRichard Henderson 39711ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39721ca74648SRichard Henderson { 39731ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39741ca74648SRichard Henderson } 39751ca74648SRichard Henderson 39761ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39771ca74648SRichard Henderson { 39781ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39791ca74648SRichard Henderson } 39801ca74648SRichard Henderson 39811ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39821ca74648SRichard Henderson { 39831ca74648SRichard Henderson TCGv_i64 x, y; 3984ebe9383cSRichard Henderson 3985ebe9383cSRichard Henderson nullify_over(ctx); 3986ebe9383cSRichard Henderson 39871ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39881ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39891ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39901ca74648SRichard Henderson save_frd(a->t, x); 3991ebe9383cSRichard Henderson 399231234768SRichard Henderson return nullify_end(ctx); 3993ebe9383cSRichard Henderson } 3994ebe9383cSRichard Henderson 3995ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3996ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3997ebe9383cSRichard Henderson { 3998ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3999ebe9383cSRichard Henderson } 4000ebe9383cSRichard Henderson 4001b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4002ebe9383cSRichard Henderson { 4003b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4004b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4005b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4006b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4007b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4008ebe9383cSRichard Henderson 4009ebe9383cSRichard Henderson nullify_over(ctx); 4010ebe9383cSRichard Henderson 4011ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4012ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4013ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4014ebe9383cSRichard Henderson 401531234768SRichard Henderson return nullify_end(ctx); 4016ebe9383cSRichard Henderson } 4017ebe9383cSRichard Henderson 4018b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4019b1e2af57SRichard Henderson { 4020b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4021b1e2af57SRichard Henderson } 4022b1e2af57SRichard Henderson 4023b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4024b1e2af57SRichard Henderson { 4025b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4026b1e2af57SRichard Henderson } 4027b1e2af57SRichard Henderson 4028b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4029b1e2af57SRichard Henderson { 4030b1e2af57SRichard Henderson nullify_over(ctx); 4031b1e2af57SRichard Henderson 4032b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4033b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4034b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4035b1e2af57SRichard Henderson 4036b1e2af57SRichard Henderson return nullify_end(ctx); 4037b1e2af57SRichard Henderson } 4038b1e2af57SRichard Henderson 4039b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4040b1e2af57SRichard Henderson { 4041b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4042b1e2af57SRichard Henderson } 4043b1e2af57SRichard Henderson 4044b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4045b1e2af57SRichard Henderson { 4046b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4047b1e2af57SRichard Henderson } 4048b1e2af57SRichard Henderson 4049c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4050ebe9383cSRichard Henderson { 4051c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4052ebe9383cSRichard Henderson 4053ebe9383cSRichard Henderson nullify_over(ctx); 4054c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4055c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4056c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4057ebe9383cSRichard Henderson 4058c3bad4f8SRichard Henderson if (a->neg) { 4059ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4060ebe9383cSRichard Henderson } else { 4061ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4062ebe9383cSRichard Henderson } 4063ebe9383cSRichard Henderson 4064c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 406531234768SRichard Henderson return nullify_end(ctx); 4066ebe9383cSRichard Henderson } 4067ebe9383cSRichard Henderson 4068c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4069ebe9383cSRichard Henderson { 4070c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4071ebe9383cSRichard Henderson 4072ebe9383cSRichard Henderson nullify_over(ctx); 4073c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4074c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4075c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4076ebe9383cSRichard Henderson 4077c3bad4f8SRichard Henderson if (a->neg) { 4078ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4079ebe9383cSRichard Henderson } else { 4080ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4081ebe9383cSRichard Henderson } 4082ebe9383cSRichard Henderson 4083c3bad4f8SRichard Henderson save_frd(a->t, x); 408431234768SRichard Henderson return nullify_end(ctx); 4085ebe9383cSRichard Henderson } 4086ebe9383cSRichard Henderson 408715da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 408815da177bSSven Schnelle { 4089cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4090cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4091cf6b28d4SHelge Deller if (a->i == 0x100) { 4092cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4093ad75a51eSRichard Henderson nullify_over(ctx); 4094ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4095cf6b28d4SHelge Deller return nullify_end(ctx); 409615da177bSSven Schnelle } 4097ad75a51eSRichard Henderson #endif 4098ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4099ad75a51eSRichard Henderson return true; 4100ad75a51eSRichard Henderson } 410115da177bSSven Schnelle 4102b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 410361766fe9SRichard Henderson { 410451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4105f764718dSRichard Henderson int bound; 410661766fe9SRichard Henderson 410751b061fbSRichard Henderson ctx->cs = cs; 4108494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4109bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 41103d68ee7bSRichard Henderson 41113d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4112c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 41133d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4114c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4115c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4116217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4117c301f34eSRichard Henderson #else 4118494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4119bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4120bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4121bb67ec32SRichard Henderson : MMU_PHYS_IDX); 41223d68ee7bSRichard Henderson 4123c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4124c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4125c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4126c301f34eSRichard Henderson int32_t diff = cs_base; 4127c301f34eSRichard Henderson 4128c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4129c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4130c301f34eSRichard Henderson #endif 413151b061fbSRichard Henderson ctx->iaoq_n = -1; 4132f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 413361766fe9SRichard Henderson 41343d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41353d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4136b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 413761766fe9SRichard Henderson } 413861766fe9SRichard Henderson 413951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 414051b061fbSRichard Henderson { 414151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 414261766fe9SRichard Henderson 41433d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 414451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 414551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4146494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 414751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 414851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4149129e9cc3SRichard Henderson } 415051b061fbSRichard Henderson ctx->null_lab = NULL; 415161766fe9SRichard Henderson } 415261766fe9SRichard Henderson 415351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 415451b061fbSRichard Henderson { 415551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 415651b061fbSRichard Henderson 415751b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 415851b061fbSRichard Henderson } 415951b061fbSRichard Henderson 416051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 416151b061fbSRichard Henderson { 416251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4163b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 416451b061fbSRichard Henderson DisasJumpType ret; 416551b061fbSRichard Henderson 416651b061fbSRichard Henderson /* Execute one insn. */ 4167ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4168c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 416931234768SRichard Henderson do_page_zero(ctx); 417031234768SRichard Henderson ret = ctx->base.is_jmp; 4171869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4172ba1d0b44SRichard Henderson } else 4173ba1d0b44SRichard Henderson #endif 4174ba1d0b44SRichard Henderson { 417561766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 417661766fe9SRichard Henderson the page permissions for execute. */ 41774e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 417861766fe9SRichard Henderson 417961766fe9SRichard Henderson /* Set up the IA queue for the next insn. 418061766fe9SRichard Henderson This will be overwritten by a branch. */ 418151b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 418251b061fbSRichard Henderson ctx->iaoq_n = -1; 4183e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4184eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 418561766fe9SRichard Henderson } else { 418651b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4187f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 418861766fe9SRichard Henderson } 418961766fe9SRichard Henderson 419051b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 419151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4192869051eaSRichard Henderson ret = DISAS_NEXT; 4193129e9cc3SRichard Henderson } else { 41941a19da0dSRichard Henderson ctx->insn = insn; 419531274b46SRichard Henderson if (!decode(ctx, insn)) { 419631274b46SRichard Henderson gen_illegal(ctx); 419731274b46SRichard Henderson } 419831234768SRichard Henderson ret = ctx->base.is_jmp; 419951b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4200129e9cc3SRichard Henderson } 420161766fe9SRichard Henderson } 420261766fe9SRichard Henderson 42033d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42043d68ee7bSRichard Henderson a priority change within the instruction queue. */ 420551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4206c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4207c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4208c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4209c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 421051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 421151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 421231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4213129e9cc3SRichard Henderson } else { 421431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 421561766fe9SRichard Henderson } 4216129e9cc3SRichard Henderson } 421751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 421851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4219c301f34eSRichard Henderson ctx->base.pc_next += 4; 422061766fe9SRichard Henderson 4221c5d0aec2SRichard Henderson switch (ret) { 4222c5d0aec2SRichard Henderson case DISAS_NORETURN: 4223c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4224c5d0aec2SRichard Henderson break; 4225c5d0aec2SRichard Henderson 4226c5d0aec2SRichard Henderson case DISAS_NEXT: 4227c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4228c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 422951b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4230*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4231741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4232c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4233c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4234c301f34eSRichard Henderson #endif 423551b061fbSRichard Henderson nullify_save(ctx); 4236c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4237c5d0aec2SRichard Henderson ? DISAS_EXIT 4238c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 423951b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4240*a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 424161766fe9SRichard Henderson } 4242c5d0aec2SRichard Henderson break; 4243c5d0aec2SRichard Henderson 4244c5d0aec2SRichard Henderson default: 4245c5d0aec2SRichard Henderson g_assert_not_reached(); 4246c5d0aec2SRichard Henderson } 424761766fe9SRichard Henderson } 424861766fe9SRichard Henderson 424951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 425051b061fbSRichard Henderson { 425151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4252e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 425351b061fbSRichard Henderson 4254e1b5a5edSRichard Henderson switch (is_jmp) { 4255869051eaSRichard Henderson case DISAS_NORETURN: 425661766fe9SRichard Henderson break; 425751b061fbSRichard Henderson case DISAS_TOO_MANY: 4258869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4259e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4260741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4261741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 426251b061fbSRichard Henderson nullify_save(ctx); 426361766fe9SRichard Henderson /* FALLTHRU */ 4264869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 42658532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42667f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 42678532a14eSRichard Henderson break; 426861766fe9SRichard Henderson } 4269c5d0aec2SRichard Henderson /* FALLTHRU */ 4270c5d0aec2SRichard Henderson case DISAS_EXIT: 4271c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 427261766fe9SRichard Henderson break; 427361766fe9SRichard Henderson default: 427451b061fbSRichard Henderson g_assert_not_reached(); 427561766fe9SRichard Henderson } 427651b061fbSRichard Henderson } 427761766fe9SRichard Henderson 42788eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42798eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 428051b061fbSRichard Henderson { 4281c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 428261766fe9SRichard Henderson 4283ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4284ba1d0b44SRichard Henderson switch (pc) { 42857ad439dfSRichard Henderson case 0x00: 42868eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4287ba1d0b44SRichard Henderson return; 42887ad439dfSRichard Henderson case 0xb0: 42898eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4290ba1d0b44SRichard Henderson return; 42917ad439dfSRichard Henderson case 0xe0: 42928eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4293ba1d0b44SRichard Henderson return; 42947ad439dfSRichard Henderson case 0x100: 42958eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4296ba1d0b44SRichard Henderson return; 42977ad439dfSRichard Henderson } 4298ba1d0b44SRichard Henderson #endif 4299ba1d0b44SRichard Henderson 43008eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 43018eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 430261766fe9SRichard Henderson } 430351b061fbSRichard Henderson 430451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 430551b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 430651b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 430751b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 430851b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 430951b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 431051b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 431151b061fbSRichard Henderson }; 431251b061fbSRichard Henderson 4313597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4314306c8721SRichard Henderson target_ulong pc, void *host_pc) 431551b061fbSRichard Henderson { 431651b061fbSRichard Henderson DisasContext ctx; 4317306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 431861766fe9SRichard Henderson } 4319