161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282e36f27efSRichard Henderson static int expand_sm_imm(int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294deee69a1SRichard Henderson static int expand_sr3x(int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3001cd012a5SRichard Henderson we use for the final M. */ 3011cd012a5SRichard Henderson static int ma_to_m(int val) 3021cd012a5SRichard Henderson { 3031cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3041cd012a5SRichard Henderson } 3051cd012a5SRichard Henderson 306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 307740038d7SRichard Henderson static int pos_to_m(int val) 308740038d7SRichard Henderson { 309740038d7SRichard Henderson return val ? 1 : -1; 310740038d7SRichard Henderson } 311740038d7SRichard Henderson 312740038d7SRichard Henderson static int neg_to_m(int val) 313740038d7SRichard Henderson { 314740038d7SRichard Henderson return val ? -1 : 1; 315740038d7SRichard Henderson } 316740038d7SRichard Henderson 317740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 31801afb7beSRichard Henderson static int expand_shl2(int val) 31901afb7beSRichard Henderson { 32001afb7beSRichard Henderson return val << 2; 32101afb7beSRichard Henderson } 32201afb7beSRichard Henderson 323740038d7SRichard Henderson /* Used for fp memory ops. */ 324740038d7SRichard Henderson static int expand_shl3(int val) 325740038d7SRichard Henderson { 326740038d7SRichard Henderson return val << 3; 327740038d7SRichard Henderson } 328740038d7SRichard Henderson 3290588e061SRichard Henderson /* Used for assemble_21. */ 3300588e061SRichard Henderson static int expand_shl11(int val) 3310588e061SRichard Henderson { 3320588e061SRichard Henderson return val << 11; 3330588e061SRichard Henderson } 3340588e061SRichard Henderson 33501afb7beSRichard Henderson 33640f9f908SRichard Henderson /* Include the auto-generated decoder. */ 33740f9f908SRichard Henderson #include "decode.inc.c" 33840f9f908SRichard Henderson 33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34061766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34461766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34661766fe9SRichard Henderson 347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 348e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson /* global register indexes */ 352eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 354494737b7SRichard Henderson static TCGv_i64 cpu_srH; 355eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 357c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 359eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36461766fe9SRichard Henderson 36561766fe9SRichard Henderson #include "exec/gen-icount.h" 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson void hppa_translate_init(void) 36861766fe9SRichard Henderson { 36961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37061766fe9SRichard Henderson 371eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37261766fe9SRichard Henderson static const GlobalVar vars[] = { 37335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37461766fe9SRichard Henderson DEF_VAR(psw_n), 37561766fe9SRichard Henderson DEF_VAR(psw_v), 37661766fe9SRichard Henderson DEF_VAR(psw_cb), 37761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37861766fe9SRichard Henderson DEF_VAR(iaoq_f), 37961766fe9SRichard Henderson DEF_VAR(iaoq_b), 38061766fe9SRichard Henderson }; 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson #undef DEF_VAR 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38561766fe9SRichard Henderson static const char gr_names[32][4] = { 38661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39061766fe9SRichard Henderson }; 39133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 392494737b7SRichard Henderson static const char sr_names[5][4] = { 393494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39433423472SRichard Henderson }; 39561766fe9SRichard Henderson 39661766fe9SRichard Henderson int i; 39761766fe9SRichard Henderson 398f764718dSRichard Henderson cpu_gr[0] = NULL; 39961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40261766fe9SRichard Henderson gr_names[i]); 40361766fe9SRichard Henderson } 40433423472SRichard Henderson for (i = 0; i < 4; i++) { 40533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40733423472SRichard Henderson sr_names[i]); 40833423472SRichard Henderson } 409494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 410494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 411494737b7SRichard Henderson sr_names[4]); 41261766fe9SRichard Henderson 41361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41661766fe9SRichard Henderson } 417c301f34eSRichard Henderson 418c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 419c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 420c301f34eSRichard Henderson "iasq_f"); 421c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 422c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 423c301f34eSRichard Henderson "iasq_b"); 42461766fe9SRichard Henderson } 42561766fe9SRichard Henderson 426129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 427129e9cc3SRichard Henderson { 428f764718dSRichard Henderson return (DisasCond){ 429f764718dSRichard Henderson .c = TCG_COND_NEVER, 430f764718dSRichard Henderson .a0 = NULL, 431f764718dSRichard Henderson .a1 = NULL, 432f764718dSRichard Henderson }; 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435df0232feSRichard Henderson static DisasCond cond_make_t(void) 436df0232feSRichard Henderson { 437df0232feSRichard Henderson return (DisasCond){ 438df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 439df0232feSRichard Henderson .a0 = NULL, 440df0232feSRichard Henderson .a1 = NULL, 441df0232feSRichard Henderson }; 442df0232feSRichard Henderson } 443df0232feSRichard Henderson 444129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 445129e9cc3SRichard Henderson { 446f764718dSRichard Henderson return (DisasCond){ 447f764718dSRichard Henderson .c = TCG_COND_NE, 448f764718dSRichard Henderson .a0 = cpu_psw_n, 449f764718dSRichard Henderson .a0_is_n = true, 450f764718dSRichard Henderson .a1 = NULL, 451f764718dSRichard Henderson .a1_is_0 = true 452f764718dSRichard Henderson }; 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson 455b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 456b47a4a02SSven Schnelle { 457b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 458b47a4a02SSven Schnelle return (DisasCond){ 459b47a4a02SSven Schnelle .c = c, .a0 = a0, .a1_is_0 = true 460b47a4a02SSven Schnelle }; 461b47a4a02SSven Schnelle } 462b47a4a02SSven Schnelle 463eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 464129e9cc3SRichard Henderson { 465b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 466b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 467b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 468129e9cc3SRichard Henderson } 469129e9cc3SRichard Henderson 470eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 471129e9cc3SRichard Henderson { 472129e9cc3SRichard Henderson DisasCond r = { .c = c }; 473129e9cc3SRichard Henderson 474129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 475129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 476eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 477129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 478eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 479129e9cc3SRichard Henderson 480129e9cc3SRichard Henderson return r; 481129e9cc3SRichard Henderson } 482129e9cc3SRichard Henderson 483129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 484129e9cc3SRichard Henderson { 485129e9cc3SRichard Henderson if (cond->a1_is_0) { 486129e9cc3SRichard Henderson cond->a1_is_0 = false; 487eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 488129e9cc3SRichard Henderson } 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson 491129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 492129e9cc3SRichard Henderson { 493129e9cc3SRichard Henderson switch (cond->c) { 494129e9cc3SRichard Henderson default: 495129e9cc3SRichard Henderson if (!cond->a0_is_n) { 496129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 497129e9cc3SRichard Henderson } 498129e9cc3SRichard Henderson if (!cond->a1_is_0) { 499129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 500129e9cc3SRichard Henderson } 501129e9cc3SRichard Henderson cond->a0_is_n = false; 502129e9cc3SRichard Henderson cond->a1_is_0 = false; 503f764718dSRichard Henderson cond->a0 = NULL; 504f764718dSRichard Henderson cond->a1 = NULL; 505129e9cc3SRichard Henderson /* fallthru */ 506129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 507129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 508129e9cc3SRichard Henderson break; 509129e9cc3SRichard Henderson case TCG_COND_NEVER: 510129e9cc3SRichard Henderson break; 511129e9cc3SRichard Henderson } 512129e9cc3SRichard Henderson } 513129e9cc3SRichard Henderson 514eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 51561766fe9SRichard Henderson { 51686f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 51786f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 51886f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 51961766fe9SRichard Henderson } 52061766fe9SRichard Henderson 52186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 52286f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 52386f8d05fSRichard Henderson { 52486f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 52586f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 52686f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 52786f8d05fSRichard Henderson } 52886f8d05fSRichard Henderson #endif 52986f8d05fSRichard Henderson 530eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 53161766fe9SRichard Henderson { 532eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 533eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 53461766fe9SRichard Henderson return t; 53561766fe9SRichard Henderson } 53661766fe9SRichard Henderson 537eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 53861766fe9SRichard Henderson { 53961766fe9SRichard Henderson if (reg == 0) { 540eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 541eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 54261766fe9SRichard Henderson return t; 54361766fe9SRichard Henderson } else { 54461766fe9SRichard Henderson return cpu_gr[reg]; 54561766fe9SRichard Henderson } 54661766fe9SRichard Henderson } 54761766fe9SRichard Henderson 548eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 54961766fe9SRichard Henderson { 550129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 55161766fe9SRichard Henderson return get_temp(ctx); 55261766fe9SRichard Henderson } else { 55361766fe9SRichard Henderson return cpu_gr[reg]; 55461766fe9SRichard Henderson } 55561766fe9SRichard Henderson } 55661766fe9SRichard Henderson 557eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 558129e9cc3SRichard Henderson { 559129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 560129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 561eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 562129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 563129e9cc3SRichard Henderson } else { 564eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 565129e9cc3SRichard Henderson } 566129e9cc3SRichard Henderson } 567129e9cc3SRichard Henderson 568eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 569129e9cc3SRichard Henderson { 570129e9cc3SRichard Henderson if (reg != 0) { 571129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 572129e9cc3SRichard Henderson } 573129e9cc3SRichard Henderson } 574129e9cc3SRichard Henderson 57596d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 57696d6407fSRichard Henderson # define HI_OFS 0 57796d6407fSRichard Henderson # define LO_OFS 4 57896d6407fSRichard Henderson #else 57996d6407fSRichard Henderson # define HI_OFS 4 58096d6407fSRichard Henderson # define LO_OFS 0 58196d6407fSRichard Henderson #endif 58296d6407fSRichard Henderson 58396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 58496d6407fSRichard Henderson { 58596d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 58696d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 58796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 58896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 58996d6407fSRichard Henderson return ret; 59096d6407fSRichard Henderson } 59196d6407fSRichard Henderson 592ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 593ebe9383cSRichard Henderson { 594ebe9383cSRichard Henderson if (rt == 0) { 595ebe9383cSRichard Henderson return tcg_const_i32(0); 596ebe9383cSRichard Henderson } else { 597ebe9383cSRichard Henderson return load_frw_i32(rt); 598ebe9383cSRichard Henderson } 599ebe9383cSRichard Henderson } 600ebe9383cSRichard Henderson 601ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 602ebe9383cSRichard Henderson { 603ebe9383cSRichard Henderson if (rt == 0) { 604ebe9383cSRichard Henderson return tcg_const_i64(0); 605ebe9383cSRichard Henderson } else { 606ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 607ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 608ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 609ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 610ebe9383cSRichard Henderson return ret; 611ebe9383cSRichard Henderson } 612ebe9383cSRichard Henderson } 613ebe9383cSRichard Henderson 61496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 61596d6407fSRichard Henderson { 61696d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 61796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 61896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 61996d6407fSRichard Henderson } 62096d6407fSRichard Henderson 62196d6407fSRichard Henderson #undef HI_OFS 62296d6407fSRichard Henderson #undef LO_OFS 62396d6407fSRichard Henderson 62496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 62596d6407fSRichard Henderson { 62696d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 62796d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 62896d6407fSRichard Henderson return ret; 62996d6407fSRichard Henderson } 63096d6407fSRichard Henderson 631ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 632ebe9383cSRichard Henderson { 633ebe9383cSRichard Henderson if (rt == 0) { 634ebe9383cSRichard Henderson return tcg_const_i64(0); 635ebe9383cSRichard Henderson } else { 636ebe9383cSRichard Henderson return load_frd(rt); 637ebe9383cSRichard Henderson } 638ebe9383cSRichard Henderson } 639ebe9383cSRichard Henderson 64096d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 64196d6407fSRichard Henderson { 64296d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 64396d6407fSRichard Henderson } 64496d6407fSRichard Henderson 64533423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 64633423472SRichard Henderson { 64733423472SRichard Henderson #ifdef CONFIG_USER_ONLY 64833423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 64933423472SRichard Henderson #else 65033423472SRichard Henderson if (reg < 4) { 65133423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 652494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 653494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 65433423472SRichard Henderson } else { 65533423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 65633423472SRichard Henderson } 65733423472SRichard Henderson #endif 65833423472SRichard Henderson } 65933423472SRichard Henderson 660129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 661129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 662129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 663129e9cc3SRichard Henderson { 664129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 665129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 666129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 667129e9cc3SRichard Henderson 668129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 669129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 670129e9cc3SRichard Henderson 671129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 672129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 673129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 674129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 675eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 676129e9cc3SRichard Henderson } 677129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 678129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 679129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 680129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 681129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 682eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 683129e9cc3SRichard Henderson } 684129e9cc3SRichard Henderson 685eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 686129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 687129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 688129e9cc3SRichard Henderson } 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson 691129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 692129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 693129e9cc3SRichard Henderson { 694129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 695129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 696eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 697129e9cc3SRichard Henderson } 698129e9cc3SRichard Henderson return; 699129e9cc3SRichard Henderson } 700129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 701129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 702eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 703129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 704129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 705129e9cc3SRichard Henderson } 706129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 707129e9cc3SRichard Henderson } 708129e9cc3SRichard Henderson 709129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 710129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 711129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 712129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 713129e9cc3SRichard Henderson { 714129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 715eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 716129e9cc3SRichard Henderson } 717129e9cc3SRichard Henderson } 718129e9cc3SRichard Henderson 719129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 72040f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 72140f9f908SRichard Henderson it may be tail-called from a translate function. */ 72231234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 723129e9cc3SRichard Henderson { 724129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 72531234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 726129e9cc3SRichard Henderson 727f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 728f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 729f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 730f49b3537SRichard Henderson 731129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 732129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 733129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 734129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 73531234768SRichard Henderson return true; 736129e9cc3SRichard Henderson } 737129e9cc3SRichard Henderson ctx->null_lab = NULL; 738129e9cc3SRichard Henderson 739129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 740129e9cc3SRichard Henderson /* The next instruction will be unconditional, 741129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 742129e9cc3SRichard Henderson gen_set_label(null_lab); 743129e9cc3SRichard Henderson } else { 744129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 745129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 746129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 747129e9cc3SRichard Henderson label we have the proper value in place. */ 748129e9cc3SRichard Henderson nullify_save(ctx); 749129e9cc3SRichard Henderson gen_set_label(null_lab); 750129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 751129e9cc3SRichard Henderson } 752869051eaSRichard Henderson if (status == DISAS_NORETURN) { 75331234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 754129e9cc3SRichard Henderson } 75531234768SRichard Henderson return true; 756129e9cc3SRichard Henderson } 757129e9cc3SRichard Henderson 758eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 75961766fe9SRichard Henderson { 76061766fe9SRichard Henderson if (unlikely(ival == -1)) { 761eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 76261766fe9SRichard Henderson } else { 763eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 76461766fe9SRichard Henderson } 76561766fe9SRichard Henderson } 76661766fe9SRichard Henderson 767eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 76861766fe9SRichard Henderson { 76961766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 77061766fe9SRichard Henderson } 77161766fe9SRichard Henderson 77261766fe9SRichard Henderson static void gen_excp_1(int exception) 77361766fe9SRichard Henderson { 77461766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 77561766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 77661766fe9SRichard Henderson tcg_temp_free_i32(t); 77761766fe9SRichard Henderson } 77861766fe9SRichard Henderson 77931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 78061766fe9SRichard Henderson { 78161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 78261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 783129e9cc3SRichard Henderson nullify_save(ctx); 78461766fe9SRichard Henderson gen_excp_1(exception); 78531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 78661766fe9SRichard Henderson } 78761766fe9SRichard Henderson 78831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7891a19da0dSRichard Henderson { 79031234768SRichard Henderson TCGv_reg tmp; 79131234768SRichard Henderson 79231234768SRichard Henderson nullify_over(ctx); 79331234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7941a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7951a19da0dSRichard Henderson tcg_temp_free(tmp); 79631234768SRichard Henderson gen_excp(ctx, exc); 79731234768SRichard Henderson return nullify_end(ctx); 7981a19da0dSRichard Henderson } 7991a19da0dSRichard Henderson 80031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 80161766fe9SRichard Henderson { 80231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 80361766fe9SRichard Henderson } 80461766fe9SRichard Henderson 80540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 80640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 80740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 80840f9f908SRichard Henderson #else 809e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 810e1b5a5edSRichard Henderson do { \ 811e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 81231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 813e1b5a5edSRichard Henderson } \ 814e1b5a5edSRichard Henderson } while (0) 81540f9f908SRichard Henderson #endif 816e1b5a5edSRichard Henderson 817eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 81861766fe9SRichard Henderson { 81961766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 82031234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 82131234768SRichard Henderson || ctx->base.singlestep_enabled) { 82261766fe9SRichard Henderson return false; 82361766fe9SRichard Henderson } 82461766fe9SRichard Henderson return true; 82561766fe9SRichard Henderson } 82661766fe9SRichard Henderson 827129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 828129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 829129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 830129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 831129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 832129e9cc3SRichard Henderson { 833129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 834129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 835129e9cc3SRichard Henderson } 836129e9cc3SRichard Henderson 83761766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 838eaa3783bSRichard Henderson target_ureg f, target_ureg b) 83961766fe9SRichard Henderson { 84061766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 84161766fe9SRichard Henderson tcg_gen_goto_tb(which); 842eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 843eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 84407ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 84561766fe9SRichard Henderson } else { 84661766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 84761766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 848d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 84961766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 85061766fe9SRichard Henderson } else { 8517f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 85261766fe9SRichard Henderson } 85361766fe9SRichard Henderson } 85461766fe9SRichard Henderson } 85561766fe9SRichard Henderson 856b47a4a02SSven Schnelle static bool cond_need_sv(int c) 857b47a4a02SSven Schnelle { 858b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 859b47a4a02SSven Schnelle } 860b47a4a02SSven Schnelle 861b47a4a02SSven Schnelle static bool cond_need_cb(int c) 862b47a4a02SSven Schnelle { 863b47a4a02SSven Schnelle return c == 4 || c == 5; 864b47a4a02SSven Schnelle } 865b47a4a02SSven Schnelle 866b47a4a02SSven Schnelle /* 867b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 868b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 869b47a4a02SSven Schnelle */ 870b2167459SRichard Henderson 871eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 872eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 873b2167459SRichard Henderson { 874b2167459SRichard Henderson DisasCond cond; 875eaa3783bSRichard Henderson TCGv_reg tmp; 876b2167459SRichard Henderson 877b2167459SRichard Henderson switch (cf >> 1) { 878b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 879b2167459SRichard Henderson cond = cond_make_f(); 880b2167459SRichard Henderson break; 881b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 882b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 883b2167459SRichard Henderson break; 884b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 885b47a4a02SSven Schnelle tmp = tcg_temp_new(); 886b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 887b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 888b2167459SRichard Henderson break; 889b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 890b47a4a02SSven Schnelle /* 891b47a4a02SSven Schnelle * Simplify: 892b47a4a02SSven Schnelle * (N ^ V) | Z 893b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 894b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 895b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 896b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 897b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 898b47a4a02SSven Schnelle */ 899b47a4a02SSven Schnelle tmp = tcg_temp_new(); 900b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 901b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 902b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 903b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 904b2167459SRichard Henderson break; 905b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 906b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 907b2167459SRichard Henderson break; 908b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 909b2167459SRichard Henderson tmp = tcg_temp_new(); 910eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 911eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 912b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 913b2167459SRichard Henderson break; 914b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 915b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 916b2167459SRichard Henderson break; 917b2167459SRichard Henderson case 7: /* OD / EV */ 918b2167459SRichard Henderson tmp = tcg_temp_new(); 919eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 920b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson default: 923b2167459SRichard Henderson g_assert_not_reached(); 924b2167459SRichard Henderson } 925b2167459SRichard Henderson if (cf & 1) { 926b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 927b2167459SRichard Henderson } 928b2167459SRichard Henderson 929b2167459SRichard Henderson return cond; 930b2167459SRichard Henderson } 931b2167459SRichard Henderson 932b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 933b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 934b2167459SRichard Henderson deleted as unused. */ 935b2167459SRichard Henderson 936eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 937eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 938b2167459SRichard Henderson { 939b2167459SRichard Henderson DisasCond cond; 940b2167459SRichard Henderson 941b2167459SRichard Henderson switch (cf >> 1) { 942b2167459SRichard Henderson case 1: /* = / <> */ 943b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 944b2167459SRichard Henderson break; 945b2167459SRichard Henderson case 2: /* < / >= */ 946b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 947b2167459SRichard Henderson break; 948b2167459SRichard Henderson case 3: /* <= / > */ 949b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 950b2167459SRichard Henderson break; 951b2167459SRichard Henderson case 4: /* << / >>= */ 952b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 953b2167459SRichard Henderson break; 954b2167459SRichard Henderson case 5: /* <<= / >> */ 955b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 956b2167459SRichard Henderson break; 957b2167459SRichard Henderson default: 958b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 959b2167459SRichard Henderson } 960b2167459SRichard Henderson if (cf & 1) { 961b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 962b2167459SRichard Henderson } 963b2167459SRichard Henderson 964b2167459SRichard Henderson return cond; 965b2167459SRichard Henderson } 966b2167459SRichard Henderson 967df0232feSRichard Henderson /* 968df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 969df0232feSRichard Henderson * computed, and use of them is undefined. 970df0232feSRichard Henderson * 971df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 972df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 973df0232feSRichard Henderson * how cases c={2,3} are treated. 974df0232feSRichard Henderson */ 975b2167459SRichard Henderson 976eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 977b2167459SRichard Henderson { 978df0232feSRichard Henderson switch (cf) { 979df0232feSRichard Henderson case 0: /* never */ 980df0232feSRichard Henderson case 9: /* undef, C */ 981df0232feSRichard Henderson case 11: /* undef, C & !Z */ 982df0232feSRichard Henderson case 12: /* undef, V */ 983df0232feSRichard Henderson return cond_make_f(); 984df0232feSRichard Henderson 985df0232feSRichard Henderson case 1: /* true */ 986df0232feSRichard Henderson case 8: /* undef, !C */ 987df0232feSRichard Henderson case 10: /* undef, !C | Z */ 988df0232feSRichard Henderson case 13: /* undef, !V */ 989df0232feSRichard Henderson return cond_make_t(); 990df0232feSRichard Henderson 991df0232feSRichard Henderson case 2: /* == */ 992df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 993df0232feSRichard Henderson case 3: /* <> */ 994df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 995df0232feSRichard Henderson case 4: /* < */ 996df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 997df0232feSRichard Henderson case 5: /* >= */ 998df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 999df0232feSRichard Henderson case 6: /* <= */ 1000df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 1001df0232feSRichard Henderson case 7: /* > */ 1002df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 1003df0232feSRichard Henderson 1004df0232feSRichard Henderson case 14: /* OD */ 1005df0232feSRichard Henderson case 15: /* EV */ 1006df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 1007df0232feSRichard Henderson 1008df0232feSRichard Henderson default: 1009df0232feSRichard Henderson g_assert_not_reached(); 1010b2167459SRichard Henderson } 1011b2167459SRichard Henderson } 1012b2167459SRichard Henderson 101398cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 101498cd9ca7SRichard Henderson 1015eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 101698cd9ca7SRichard Henderson { 101798cd9ca7SRichard Henderson unsigned c, f; 101898cd9ca7SRichard Henderson 101998cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 102098cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 102198cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 102298cd9ca7SRichard Henderson c = orig & 3; 102398cd9ca7SRichard Henderson if (c == 3) { 102498cd9ca7SRichard Henderson c = 7; 102598cd9ca7SRichard Henderson } 102698cd9ca7SRichard Henderson f = (orig & 4) / 4; 102798cd9ca7SRichard Henderson 102898cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 102998cd9ca7SRichard Henderson } 103098cd9ca7SRichard Henderson 1031b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1032b2167459SRichard Henderson 1033eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1034eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1035b2167459SRichard Henderson { 1036b2167459SRichard Henderson DisasCond cond; 1037eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1038b2167459SRichard Henderson 1039b2167459SRichard Henderson if (cf & 8) { 1040b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1041b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1042b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1043b2167459SRichard Henderson */ 1044b2167459SRichard Henderson cb = tcg_temp_new(); 1045b2167459SRichard Henderson tmp = tcg_temp_new(); 1046eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1047eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1048eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1049eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1050b2167459SRichard Henderson tcg_temp_free(tmp); 1051b2167459SRichard Henderson } 1052b2167459SRichard Henderson 1053b2167459SRichard Henderson switch (cf >> 1) { 1054b2167459SRichard Henderson case 0: /* never / TR */ 1055b2167459SRichard Henderson case 1: /* undefined */ 1056b2167459SRichard Henderson case 5: /* undefined */ 1057b2167459SRichard Henderson cond = cond_make_f(); 1058b2167459SRichard Henderson break; 1059b2167459SRichard Henderson 1060b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1061b2167459SRichard Henderson /* See hasless(v,1) from 1062b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1063b2167459SRichard Henderson */ 1064b2167459SRichard Henderson tmp = tcg_temp_new(); 1065eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1066eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1067eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1068b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1069b2167459SRichard Henderson tcg_temp_free(tmp); 1070b2167459SRichard Henderson break; 1071b2167459SRichard Henderson 1072b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1073b2167459SRichard Henderson tmp = tcg_temp_new(); 1074eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1075eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1076eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1077b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1078b2167459SRichard Henderson tcg_temp_free(tmp); 1079b2167459SRichard Henderson break; 1080b2167459SRichard Henderson 1081b2167459SRichard Henderson case 4: /* SDC / NDC */ 1082eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1083b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1084b2167459SRichard Henderson break; 1085b2167459SRichard Henderson 1086b2167459SRichard Henderson case 6: /* SBC / NBC */ 1087eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1088b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1089b2167459SRichard Henderson break; 1090b2167459SRichard Henderson 1091b2167459SRichard Henderson case 7: /* SHC / NHC */ 1092eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1093b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1094b2167459SRichard Henderson break; 1095b2167459SRichard Henderson 1096b2167459SRichard Henderson default: 1097b2167459SRichard Henderson g_assert_not_reached(); 1098b2167459SRichard Henderson } 1099b2167459SRichard Henderson if (cf & 8) { 1100b2167459SRichard Henderson tcg_temp_free(cb); 1101b2167459SRichard Henderson } 1102b2167459SRichard Henderson if (cf & 1) { 1103b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1104b2167459SRichard Henderson } 1105b2167459SRichard Henderson 1106b2167459SRichard Henderson return cond; 1107b2167459SRichard Henderson } 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1110eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1111eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1112b2167459SRichard Henderson { 1113eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1114eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1115b2167459SRichard Henderson 1116eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1117eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1118eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1119b2167459SRichard Henderson tcg_temp_free(tmp); 1120b2167459SRichard Henderson 1121b2167459SRichard Henderson return sv; 1122b2167459SRichard Henderson } 1123b2167459SRichard Henderson 1124b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1125eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1126eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1127b2167459SRichard Henderson { 1128eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1129eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1130b2167459SRichard Henderson 1131eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1132eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1133eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1134b2167459SRichard Henderson tcg_temp_free(tmp); 1135b2167459SRichard Henderson 1136b2167459SRichard Henderson return sv; 1137b2167459SRichard Henderson } 1138b2167459SRichard Henderson 113931234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1140eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1141eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1142b2167459SRichard Henderson { 1143eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1144b2167459SRichard Henderson unsigned c = cf >> 1; 1145b2167459SRichard Henderson DisasCond cond; 1146b2167459SRichard Henderson 1147b2167459SRichard Henderson dest = tcg_temp_new(); 1148f764718dSRichard Henderson cb = NULL; 1149f764718dSRichard Henderson cb_msb = NULL; 1150b2167459SRichard Henderson 1151b2167459SRichard Henderson if (shift) { 1152b2167459SRichard Henderson tmp = get_temp(ctx); 1153eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1154b2167459SRichard Henderson in1 = tmp; 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson 1157b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1158eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1159b2167459SRichard Henderson cb_msb = get_temp(ctx); 1160eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1161b2167459SRichard Henderson if (is_c) { 1162eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1163b2167459SRichard Henderson } 1164b2167459SRichard Henderson tcg_temp_free(zero); 1165b2167459SRichard Henderson if (!is_l) { 1166b2167459SRichard Henderson cb = get_temp(ctx); 1167eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1168eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1169b2167459SRichard Henderson } 1170b2167459SRichard Henderson } else { 1171eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1172b2167459SRichard Henderson if (is_c) { 1173eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1174b2167459SRichard Henderson } 1175b2167459SRichard Henderson } 1176b2167459SRichard Henderson 1177b2167459SRichard Henderson /* Compute signed overflow if required. */ 1178f764718dSRichard Henderson sv = NULL; 1179b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1180b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1181b2167459SRichard Henderson if (is_tsv) { 1182b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1183b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1184b2167459SRichard Henderson } 1185b2167459SRichard Henderson } 1186b2167459SRichard Henderson 1187b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1188b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1189b2167459SRichard Henderson if (is_tc) { 1190b2167459SRichard Henderson cond_prep(&cond); 1191b2167459SRichard Henderson tmp = tcg_temp_new(); 1192eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1193b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1194b2167459SRichard Henderson tcg_temp_free(tmp); 1195b2167459SRichard Henderson } 1196b2167459SRichard Henderson 1197b2167459SRichard Henderson /* Write back the result. */ 1198b2167459SRichard Henderson if (!is_l) { 1199b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1200b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1201b2167459SRichard Henderson } 1202b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1203b2167459SRichard Henderson tcg_temp_free(dest); 1204b2167459SRichard Henderson 1205b2167459SRichard Henderson /* Install the new nullification. */ 1206b2167459SRichard Henderson cond_free(&ctx->null_cond); 1207b2167459SRichard Henderson ctx->null_cond = cond; 1208b2167459SRichard Henderson } 1209b2167459SRichard Henderson 12100c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12110c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12120c982a28SRichard Henderson { 12130c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12140c982a28SRichard Henderson 12150c982a28SRichard Henderson if (a->cf) { 12160c982a28SRichard Henderson nullify_over(ctx); 12170c982a28SRichard Henderson } 12180c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12190c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12200c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12210c982a28SRichard Henderson return nullify_end(ctx); 12220c982a28SRichard Henderson } 12230c982a28SRichard Henderson 12240588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12250588e061SRichard Henderson bool is_tsv, bool is_tc) 12260588e061SRichard Henderson { 12270588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12280588e061SRichard Henderson 12290588e061SRichard Henderson if (a->cf) { 12300588e061SRichard Henderson nullify_over(ctx); 12310588e061SRichard Henderson } 12320588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12330588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12340588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12350588e061SRichard Henderson return nullify_end(ctx); 12360588e061SRichard Henderson } 12370588e061SRichard Henderson 123831234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1239eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1240eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1241b2167459SRichard Henderson { 1242eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1243b2167459SRichard Henderson unsigned c = cf >> 1; 1244b2167459SRichard Henderson DisasCond cond; 1245b2167459SRichard Henderson 1246b2167459SRichard Henderson dest = tcg_temp_new(); 1247b2167459SRichard Henderson cb = tcg_temp_new(); 1248b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1249b2167459SRichard Henderson 1250eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1251b2167459SRichard Henderson if (is_b) { 1252b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1253eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1254eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1255eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1256eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1257eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1258b2167459SRichard Henderson } else { 1259b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1260b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1261eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1262eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1263eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1264eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1265b2167459SRichard Henderson } 1266b2167459SRichard Henderson tcg_temp_free(zero); 1267b2167459SRichard Henderson 1268b2167459SRichard Henderson /* Compute signed overflow if required. */ 1269f764718dSRichard Henderson sv = NULL; 1270b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1271b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1272b2167459SRichard Henderson if (is_tsv) { 1273b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1274b2167459SRichard Henderson } 1275b2167459SRichard Henderson } 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1278b2167459SRichard Henderson if (!is_b) { 1279b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1280b2167459SRichard Henderson } else { 1281b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1282b2167459SRichard Henderson } 1283b2167459SRichard Henderson 1284b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1285b2167459SRichard Henderson if (is_tc) { 1286b2167459SRichard Henderson cond_prep(&cond); 1287b2167459SRichard Henderson tmp = tcg_temp_new(); 1288eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1289b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1290b2167459SRichard Henderson tcg_temp_free(tmp); 1291b2167459SRichard Henderson } 1292b2167459SRichard Henderson 1293b2167459SRichard Henderson /* Write back the result. */ 1294b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1295b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1296b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1297b2167459SRichard Henderson tcg_temp_free(dest); 1298b2167459SRichard Henderson 1299b2167459SRichard Henderson /* Install the new nullification. */ 1300b2167459SRichard Henderson cond_free(&ctx->null_cond); 1301b2167459SRichard Henderson ctx->null_cond = cond; 1302b2167459SRichard Henderson } 1303b2167459SRichard Henderson 13040c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 13050c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13060c982a28SRichard Henderson { 13070c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13080c982a28SRichard Henderson 13090c982a28SRichard Henderson if (a->cf) { 13100c982a28SRichard Henderson nullify_over(ctx); 13110c982a28SRichard Henderson } 13120c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13130c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13140c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13150c982a28SRichard Henderson return nullify_end(ctx); 13160c982a28SRichard Henderson } 13170c982a28SRichard Henderson 13180588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13190588e061SRichard Henderson { 13200588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13210588e061SRichard Henderson 13220588e061SRichard Henderson if (a->cf) { 13230588e061SRichard Henderson nullify_over(ctx); 13240588e061SRichard Henderson } 13250588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 13260588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13270588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13280588e061SRichard Henderson return nullify_end(ctx); 13290588e061SRichard Henderson } 13300588e061SRichard Henderson 133131234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1332eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1333b2167459SRichard Henderson { 1334eaa3783bSRichard Henderson TCGv_reg dest, sv; 1335b2167459SRichard Henderson DisasCond cond; 1336b2167459SRichard Henderson 1337b2167459SRichard Henderson dest = tcg_temp_new(); 1338eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1339b2167459SRichard Henderson 1340b2167459SRichard Henderson /* Compute signed overflow if required. */ 1341f764718dSRichard Henderson sv = NULL; 1342b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1343b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1344b2167459SRichard Henderson } 1345b2167459SRichard Henderson 1346b2167459SRichard Henderson /* Form the condition for the compare. */ 1347b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1348b2167459SRichard Henderson 1349b2167459SRichard Henderson /* Clear. */ 1350eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1351b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1352b2167459SRichard Henderson tcg_temp_free(dest); 1353b2167459SRichard Henderson 1354b2167459SRichard Henderson /* Install the new nullification. */ 1355b2167459SRichard Henderson cond_free(&ctx->null_cond); 1356b2167459SRichard Henderson ctx->null_cond = cond; 1357b2167459SRichard Henderson } 1358b2167459SRichard Henderson 135931234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1360eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1361eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1362b2167459SRichard Henderson { 1363eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1364b2167459SRichard Henderson 1365b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1366b2167459SRichard Henderson fn(dest, in1, in2); 1367b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1368b2167459SRichard Henderson 1369b2167459SRichard Henderson /* Install the new nullification. */ 1370b2167459SRichard Henderson cond_free(&ctx->null_cond); 1371b2167459SRichard Henderson if (cf) { 1372b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1373b2167459SRichard Henderson } 1374b2167459SRichard Henderson } 1375b2167459SRichard Henderson 13760c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13770c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13780c982a28SRichard Henderson { 13790c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13800c982a28SRichard Henderson 13810c982a28SRichard Henderson if (a->cf) { 13820c982a28SRichard Henderson nullify_over(ctx); 13830c982a28SRichard Henderson } 13840c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13850c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13860c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13870c982a28SRichard Henderson return nullify_end(ctx); 13880c982a28SRichard Henderson } 13890c982a28SRichard Henderson 139031234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1391eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1392eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1393b2167459SRichard Henderson { 1394eaa3783bSRichard Henderson TCGv_reg dest; 1395b2167459SRichard Henderson DisasCond cond; 1396b2167459SRichard Henderson 1397b2167459SRichard Henderson if (cf == 0) { 1398b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1399b2167459SRichard Henderson fn(dest, in1, in2); 1400b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1401b2167459SRichard Henderson cond_free(&ctx->null_cond); 1402b2167459SRichard Henderson } else { 1403b2167459SRichard Henderson dest = tcg_temp_new(); 1404b2167459SRichard Henderson fn(dest, in1, in2); 1405b2167459SRichard Henderson 1406b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1407b2167459SRichard Henderson 1408b2167459SRichard Henderson if (is_tc) { 1409eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1410b2167459SRichard Henderson cond_prep(&cond); 1411eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1412b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1413b2167459SRichard Henderson tcg_temp_free(tmp); 1414b2167459SRichard Henderson } 1415b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1416b2167459SRichard Henderson 1417b2167459SRichard Henderson cond_free(&ctx->null_cond); 1418b2167459SRichard Henderson ctx->null_cond = cond; 1419b2167459SRichard Henderson } 1420b2167459SRichard Henderson } 1421b2167459SRichard Henderson 142286f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14238d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14248d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14258d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14268d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 142786f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 142886f8d05fSRichard Henderson { 142986f8d05fSRichard Henderson TCGv_ptr ptr; 143086f8d05fSRichard Henderson TCGv_reg tmp; 143186f8d05fSRichard Henderson TCGv_i64 spc; 143286f8d05fSRichard Henderson 143386f8d05fSRichard Henderson if (sp != 0) { 14348d6ae7fbSRichard Henderson if (sp < 0) { 14358d6ae7fbSRichard Henderson sp = ~sp; 14368d6ae7fbSRichard Henderson } 14378d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14388d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14398d6ae7fbSRichard Henderson return spc; 144086f8d05fSRichard Henderson } 1441494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1442494737b7SRichard Henderson return cpu_srH; 1443494737b7SRichard Henderson } 144486f8d05fSRichard Henderson 144586f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 144686f8d05fSRichard Henderson tmp = tcg_temp_new(); 144786f8d05fSRichard Henderson spc = get_temp_tl(ctx); 144886f8d05fSRichard Henderson 144986f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 145086f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 145186f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 145286f8d05fSRichard Henderson tcg_temp_free(tmp); 145386f8d05fSRichard Henderson 145486f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 145586f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 145686f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 145786f8d05fSRichard Henderson 145886f8d05fSRichard Henderson return spc; 145986f8d05fSRichard Henderson } 146086f8d05fSRichard Henderson #endif 146186f8d05fSRichard Henderson 146286f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 146386f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 146486f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 146586f8d05fSRichard Henderson { 146686f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 146786f8d05fSRichard Henderson TCGv_reg ofs; 146886f8d05fSRichard Henderson 146986f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 147086f8d05fSRichard Henderson if (rx) { 147186f8d05fSRichard Henderson ofs = get_temp(ctx); 147286f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 147386f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 147486f8d05fSRichard Henderson } else if (disp || modify) { 147586f8d05fSRichard Henderson ofs = get_temp(ctx); 147686f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 147786f8d05fSRichard Henderson } else { 147886f8d05fSRichard Henderson ofs = base; 147986f8d05fSRichard Henderson } 148086f8d05fSRichard Henderson 148186f8d05fSRichard Henderson *pofs = ofs; 148286f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 148386f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 148486f8d05fSRichard Henderson #else 148586f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 148686f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1487494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 148886f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 148986f8d05fSRichard Henderson } 149086f8d05fSRichard Henderson if (!is_phys) { 149186f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 149286f8d05fSRichard Henderson } 149386f8d05fSRichard Henderson *pgva = addr; 149486f8d05fSRichard Henderson #endif 149586f8d05fSRichard Henderson } 149686f8d05fSRichard Henderson 149796d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 149896d6407fSRichard Henderson * < 0 for pre-modify, 149996d6407fSRichard Henderson * > 0 for post-modify, 150096d6407fSRichard Henderson * = 0 for no base register update. 150196d6407fSRichard Henderson */ 150296d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1503eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150486f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150596d6407fSRichard Henderson { 150686f8d05fSRichard Henderson TCGv_reg ofs; 150786f8d05fSRichard Henderson TCGv_tl addr; 150896d6407fSRichard Henderson 150996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151196d6407fSRichard Henderson 151286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 151486f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 151586f8d05fSRichard Henderson if (modify) { 151686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151796d6407fSRichard Henderson } 151896d6407fSRichard Henderson } 151996d6407fSRichard Henderson 152096d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1521eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152286f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 152396d6407fSRichard Henderson { 152486f8d05fSRichard Henderson TCGv_reg ofs; 152586f8d05fSRichard Henderson TCGv_tl addr; 152696d6407fSRichard Henderson 152796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152996d6407fSRichard Henderson 153086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 153186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15323d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 153386f8d05fSRichard Henderson if (modify) { 153486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153596d6407fSRichard Henderson } 153696d6407fSRichard Henderson } 153796d6407fSRichard Henderson 153896d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1539eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154086f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 154196d6407fSRichard Henderson { 154286f8d05fSRichard Henderson TCGv_reg ofs; 154386f8d05fSRichard Henderson TCGv_tl addr; 154496d6407fSRichard Henderson 154596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154796d6407fSRichard Henderson 154886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 155086f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 155186f8d05fSRichard Henderson if (modify) { 155286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155396d6407fSRichard Henderson } 155496d6407fSRichard Henderson } 155596d6407fSRichard Henderson 155696d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1557eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155886f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 155996d6407fSRichard Henderson { 156086f8d05fSRichard Henderson TCGv_reg ofs; 156186f8d05fSRichard Henderson TCGv_tl addr; 156296d6407fSRichard Henderson 156396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156596d6407fSRichard Henderson 156686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 156886f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 156986f8d05fSRichard Henderson if (modify) { 157086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 157196d6407fSRichard Henderson } 157296d6407fSRichard Henderson } 157396d6407fSRichard Henderson 1574eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1575eaa3783bSRichard Henderson #define do_load_reg do_load_64 1576eaa3783bSRichard Henderson #define do_store_reg do_store_64 157796d6407fSRichard Henderson #else 1578eaa3783bSRichard Henderson #define do_load_reg do_load_32 1579eaa3783bSRichard Henderson #define do_store_reg do_store_32 158096d6407fSRichard Henderson #endif 158196d6407fSRichard Henderson 15821cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1583eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158486f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 158596d6407fSRichard Henderson { 1586eaa3783bSRichard Henderson TCGv_reg dest; 158796d6407fSRichard Henderson 158896d6407fSRichard Henderson nullify_over(ctx); 158996d6407fSRichard Henderson 159096d6407fSRichard Henderson if (modify == 0) { 159196d6407fSRichard Henderson /* No base register update. */ 159296d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 159396d6407fSRichard Henderson } else { 159496d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 159596d6407fSRichard Henderson dest = get_temp(ctx); 159696d6407fSRichard Henderson } 159786f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 159896d6407fSRichard Henderson save_gpr(ctx, rt, dest); 159996d6407fSRichard Henderson 16001cd012a5SRichard Henderson return nullify_end(ctx); 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson 1603740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1604eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160586f8d05fSRichard Henderson unsigned sp, int modify) 160696d6407fSRichard Henderson { 160796d6407fSRichard Henderson TCGv_i32 tmp; 160896d6407fSRichard Henderson 160996d6407fSRichard Henderson nullify_over(ctx); 161096d6407fSRichard Henderson 161196d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 161286f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 161396d6407fSRichard Henderson save_frw_i32(rt, tmp); 161496d6407fSRichard Henderson tcg_temp_free_i32(tmp); 161596d6407fSRichard Henderson 161696d6407fSRichard Henderson if (rt == 0) { 161796d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 161896d6407fSRichard Henderson } 161996d6407fSRichard Henderson 1620740038d7SRichard Henderson return nullify_end(ctx); 162196d6407fSRichard Henderson } 162296d6407fSRichard Henderson 1623740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1624740038d7SRichard Henderson { 1625740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1626740038d7SRichard Henderson a->disp, a->sp, a->m); 1627740038d7SRichard Henderson } 1628740038d7SRichard Henderson 1629740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1630eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163186f8d05fSRichard Henderson unsigned sp, int modify) 163296d6407fSRichard Henderson { 163396d6407fSRichard Henderson TCGv_i64 tmp; 163496d6407fSRichard Henderson 163596d6407fSRichard Henderson nullify_over(ctx); 163696d6407fSRichard Henderson 163796d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 163886f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 163996d6407fSRichard Henderson save_frd(rt, tmp); 164096d6407fSRichard Henderson tcg_temp_free_i64(tmp); 164196d6407fSRichard Henderson 164296d6407fSRichard Henderson if (rt == 0) { 164396d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 164496d6407fSRichard Henderson } 164596d6407fSRichard Henderson 1646740038d7SRichard Henderson return nullify_end(ctx); 1647740038d7SRichard Henderson } 1648740038d7SRichard Henderson 1649740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1650740038d7SRichard Henderson { 1651740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1652740038d7SRichard Henderson a->disp, a->sp, a->m); 165396d6407fSRichard Henderson } 165496d6407fSRichard Henderson 16551cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 165686f8d05fSRichard Henderson target_sreg disp, unsigned sp, 165786f8d05fSRichard Henderson int modify, TCGMemOp mop) 165896d6407fSRichard Henderson { 165996d6407fSRichard Henderson nullify_over(ctx); 166086f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16611cd012a5SRichard Henderson return nullify_end(ctx); 166296d6407fSRichard Henderson } 166396d6407fSRichard Henderson 1664740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1665eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 166686f8d05fSRichard Henderson unsigned sp, int modify) 166796d6407fSRichard Henderson { 166896d6407fSRichard Henderson TCGv_i32 tmp; 166996d6407fSRichard Henderson 167096d6407fSRichard Henderson nullify_over(ctx); 167196d6407fSRichard Henderson 167296d6407fSRichard Henderson tmp = load_frw_i32(rt); 167386f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 167496d6407fSRichard Henderson tcg_temp_free_i32(tmp); 167596d6407fSRichard Henderson 1676740038d7SRichard Henderson return nullify_end(ctx); 167796d6407fSRichard Henderson } 167896d6407fSRichard Henderson 1679740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1680740038d7SRichard Henderson { 1681740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1682740038d7SRichard Henderson a->disp, a->sp, a->m); 1683740038d7SRichard Henderson } 1684740038d7SRichard Henderson 1685740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1686eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 168786f8d05fSRichard Henderson unsigned sp, int modify) 168896d6407fSRichard Henderson { 168996d6407fSRichard Henderson TCGv_i64 tmp; 169096d6407fSRichard Henderson 169196d6407fSRichard Henderson nullify_over(ctx); 169296d6407fSRichard Henderson 169396d6407fSRichard Henderson tmp = load_frd(rt); 169486f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 169596d6407fSRichard Henderson tcg_temp_free_i64(tmp); 169696d6407fSRichard Henderson 1697740038d7SRichard Henderson return nullify_end(ctx); 1698740038d7SRichard Henderson } 1699740038d7SRichard Henderson 1700740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1701740038d7SRichard Henderson { 1702740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1703740038d7SRichard Henderson a->disp, a->sp, a->m); 170496d6407fSRichard Henderson } 170596d6407fSRichard Henderson 17061ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1707ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1708ebe9383cSRichard Henderson { 1709ebe9383cSRichard Henderson TCGv_i32 tmp; 1710ebe9383cSRichard Henderson 1711ebe9383cSRichard Henderson nullify_over(ctx); 1712ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1713ebe9383cSRichard Henderson 1714ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1715ebe9383cSRichard Henderson 1716ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1717ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 17181ca74648SRichard Henderson return nullify_end(ctx); 1719ebe9383cSRichard Henderson } 1720ebe9383cSRichard Henderson 17211ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1722ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1723ebe9383cSRichard Henderson { 1724ebe9383cSRichard Henderson TCGv_i32 dst; 1725ebe9383cSRichard Henderson TCGv_i64 src; 1726ebe9383cSRichard Henderson 1727ebe9383cSRichard Henderson nullify_over(ctx); 1728ebe9383cSRichard Henderson src = load_frd(ra); 1729ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1730ebe9383cSRichard Henderson 1731ebe9383cSRichard Henderson func(dst, cpu_env, src); 1732ebe9383cSRichard Henderson 1733ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1734ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1735ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 17361ca74648SRichard Henderson return nullify_end(ctx); 1737ebe9383cSRichard Henderson } 1738ebe9383cSRichard Henderson 17391ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1740ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1741ebe9383cSRichard Henderson { 1742ebe9383cSRichard Henderson TCGv_i64 tmp; 1743ebe9383cSRichard Henderson 1744ebe9383cSRichard Henderson nullify_over(ctx); 1745ebe9383cSRichard Henderson tmp = load_frd0(ra); 1746ebe9383cSRichard Henderson 1747ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1748ebe9383cSRichard Henderson 1749ebe9383cSRichard Henderson save_frd(rt, tmp); 1750ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 17511ca74648SRichard Henderson return nullify_end(ctx); 1752ebe9383cSRichard Henderson } 1753ebe9383cSRichard Henderson 17541ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1755ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1756ebe9383cSRichard Henderson { 1757ebe9383cSRichard Henderson TCGv_i32 src; 1758ebe9383cSRichard Henderson TCGv_i64 dst; 1759ebe9383cSRichard Henderson 1760ebe9383cSRichard Henderson nullify_over(ctx); 1761ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1762ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1763ebe9383cSRichard Henderson 1764ebe9383cSRichard Henderson func(dst, cpu_env, src); 1765ebe9383cSRichard Henderson 1766ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1767ebe9383cSRichard Henderson save_frd(rt, dst); 1768ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 17691ca74648SRichard Henderson return nullify_end(ctx); 1770ebe9383cSRichard Henderson } 1771ebe9383cSRichard Henderson 17721ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1773ebe9383cSRichard Henderson unsigned ra, unsigned rb, 177431234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1775ebe9383cSRichard Henderson { 1776ebe9383cSRichard Henderson TCGv_i32 a, b; 1777ebe9383cSRichard Henderson 1778ebe9383cSRichard Henderson nullify_over(ctx); 1779ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1780ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1781ebe9383cSRichard Henderson 1782ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1783ebe9383cSRichard Henderson 1784ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1785ebe9383cSRichard Henderson save_frw_i32(rt, a); 1786ebe9383cSRichard Henderson tcg_temp_free_i32(a); 17871ca74648SRichard Henderson return nullify_end(ctx); 1788ebe9383cSRichard Henderson } 1789ebe9383cSRichard Henderson 17901ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1791ebe9383cSRichard Henderson unsigned ra, unsigned rb, 179231234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1793ebe9383cSRichard Henderson { 1794ebe9383cSRichard Henderson TCGv_i64 a, b; 1795ebe9383cSRichard Henderson 1796ebe9383cSRichard Henderson nullify_over(ctx); 1797ebe9383cSRichard Henderson a = load_frd0(ra); 1798ebe9383cSRichard Henderson b = load_frd0(rb); 1799ebe9383cSRichard Henderson 1800ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1801ebe9383cSRichard Henderson 1802ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1803ebe9383cSRichard Henderson save_frd(rt, a); 1804ebe9383cSRichard Henderson tcg_temp_free_i64(a); 18051ca74648SRichard Henderson return nullify_end(ctx); 1806ebe9383cSRichard Henderson } 1807ebe9383cSRichard Henderson 180898cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 180998cd9ca7SRichard Henderson have already had nullification handled. */ 181001afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 181198cd9ca7SRichard Henderson unsigned link, bool is_n) 181298cd9ca7SRichard Henderson { 181398cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 181498cd9ca7SRichard Henderson if (link != 0) { 181598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181698cd9ca7SRichard Henderson } 181798cd9ca7SRichard Henderson ctx->iaoq_n = dest; 181898cd9ca7SRichard Henderson if (is_n) { 181998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 182098cd9ca7SRichard Henderson } 182198cd9ca7SRichard Henderson } else { 182298cd9ca7SRichard Henderson nullify_over(ctx); 182398cd9ca7SRichard Henderson 182498cd9ca7SRichard Henderson if (link != 0) { 182598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182698cd9ca7SRichard Henderson } 182798cd9ca7SRichard Henderson 182898cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 182998cd9ca7SRichard Henderson nullify_set(ctx, 0); 183098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 183198cd9ca7SRichard Henderson } else { 183298cd9ca7SRichard Henderson nullify_set(ctx, is_n); 183398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 183498cd9ca7SRichard Henderson } 183598cd9ca7SRichard Henderson 183631234768SRichard Henderson nullify_end(ctx); 183798cd9ca7SRichard Henderson 183898cd9ca7SRichard Henderson nullify_set(ctx, 0); 183998cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 184031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 184198cd9ca7SRichard Henderson } 184201afb7beSRichard Henderson return true; 184398cd9ca7SRichard Henderson } 184498cd9ca7SRichard Henderson 184598cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 184698cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 184701afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 184898cd9ca7SRichard Henderson DisasCond *cond) 184998cd9ca7SRichard Henderson { 1850eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 185198cd9ca7SRichard Henderson TCGLabel *taken = NULL; 185298cd9ca7SRichard Henderson TCGCond c = cond->c; 185398cd9ca7SRichard Henderson bool n; 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 185898cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 185901afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 186098cd9ca7SRichard Henderson } 186198cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 186201afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 186398cd9ca7SRichard Henderson } 186498cd9ca7SRichard Henderson 186598cd9ca7SRichard Henderson taken = gen_new_label(); 186698cd9ca7SRichard Henderson cond_prep(cond); 1867eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 186898cd9ca7SRichard Henderson cond_free(cond); 186998cd9ca7SRichard Henderson 187098cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 187198cd9ca7SRichard Henderson n = is_n && disp < 0; 187298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 187398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1874a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 187598cd9ca7SRichard Henderson } else { 187698cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 187798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187898cd9ca7SRichard Henderson ctx->null_lab = NULL; 187998cd9ca7SRichard Henderson } 188098cd9ca7SRichard Henderson nullify_set(ctx, n); 1881c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1882c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1883c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1884c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1885c301f34eSRichard Henderson } 1886a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 188798cd9ca7SRichard Henderson } 188898cd9ca7SRichard Henderson 188998cd9ca7SRichard Henderson gen_set_label(taken); 189098cd9ca7SRichard Henderson 189198cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 189298cd9ca7SRichard Henderson n = is_n && disp >= 0; 189398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 189498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1895a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 189698cd9ca7SRichard Henderson } else { 189798cd9ca7SRichard Henderson nullify_set(ctx, n); 1898a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 189998cd9ca7SRichard Henderson } 190098cd9ca7SRichard Henderson 190198cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 190298cd9ca7SRichard Henderson if (ctx->null_lab) { 190398cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190498cd9ca7SRichard Henderson ctx->null_lab = NULL; 190531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 190698cd9ca7SRichard Henderson } else { 190731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 190898cd9ca7SRichard Henderson } 190901afb7beSRichard Henderson return true; 191098cd9ca7SRichard Henderson } 191198cd9ca7SRichard Henderson 191298cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 191398cd9ca7SRichard Henderson nullification of the branch itself. */ 191401afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 191598cd9ca7SRichard Henderson unsigned link, bool is_n) 191698cd9ca7SRichard Henderson { 1917eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 191898cd9ca7SRichard Henderson TCGCond c; 191998cd9ca7SRichard Henderson 192098cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 192198cd9ca7SRichard Henderson 192298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 192398cd9ca7SRichard Henderson if (link != 0) { 192498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 192598cd9ca7SRichard Henderson } 192698cd9ca7SRichard Henderson next = get_temp(ctx); 1927eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 192898cd9ca7SRichard Henderson if (is_n) { 1929c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1930c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1931c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1932c301f34eSRichard Henderson nullify_set(ctx, 0); 193331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 193401afb7beSRichard Henderson return true; 1935c301f34eSRichard Henderson } 193698cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 193798cd9ca7SRichard Henderson } 1938c301f34eSRichard Henderson ctx->iaoq_n = -1; 1939c301f34eSRichard Henderson ctx->iaoq_n_var = next; 194098cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 194198cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 194298cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19434137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 194498cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 194598cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 194698cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 194798cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 194898cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 194998cd9ca7SRichard Henderson 195098cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 195198cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 195298cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1953eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1954eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 195598cd9ca7SRichard Henderson 195698cd9ca7SRichard Henderson nullify_over(ctx); 195798cd9ca7SRichard Henderson if (link != 0) { 1958eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 195998cd9ca7SRichard Henderson } 19607f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 196101afb7beSRichard Henderson return nullify_end(ctx); 196298cd9ca7SRichard Henderson } else { 196398cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 196498cd9ca7SRichard Henderson c = ctx->null_cond.c; 196598cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 196698cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 196798cd9ca7SRichard Henderson 196898cd9ca7SRichard Henderson tmp = tcg_temp_new(); 196998cd9ca7SRichard Henderson next = get_temp(ctx); 197098cd9ca7SRichard Henderson 197198cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1972eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 197398cd9ca7SRichard Henderson ctx->iaoq_n = -1; 197498cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 197598cd9ca7SRichard Henderson 197698cd9ca7SRichard Henderson if (link != 0) { 1977eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 197898cd9ca7SRichard Henderson } 197998cd9ca7SRichard Henderson 198098cd9ca7SRichard Henderson if (is_n) { 198198cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 198298cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 198398cd9ca7SRichard Henderson to the branch. */ 1984eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 198598cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 198698cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 198798cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 198898cd9ca7SRichard Henderson } else { 198998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 199098cd9ca7SRichard Henderson } 199198cd9ca7SRichard Henderson } 199201afb7beSRichard Henderson return true; 199398cd9ca7SRichard Henderson } 199498cd9ca7SRichard Henderson 1995660eefe1SRichard Henderson /* Implement 1996660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1997660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1998660eefe1SRichard Henderson * else 1999660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 2000660eefe1SRichard Henderson * which keeps the privilege level from being increased. 2001660eefe1SRichard Henderson */ 2002660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2003660eefe1SRichard Henderson { 2004660eefe1SRichard Henderson TCGv_reg dest; 2005660eefe1SRichard Henderson switch (ctx->privilege) { 2006660eefe1SRichard Henderson case 0: 2007660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2008660eefe1SRichard Henderson return offset; 2009660eefe1SRichard Henderson case 3: 2010*993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2011660eefe1SRichard Henderson dest = get_temp(ctx); 2012660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2013660eefe1SRichard Henderson break; 2014660eefe1SRichard Henderson default: 2015*993119feSRichard Henderson dest = get_temp(ctx); 2016660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2017660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2018660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2019660eefe1SRichard Henderson break; 2020660eefe1SRichard Henderson } 2021660eefe1SRichard Henderson return dest; 2022660eefe1SRichard Henderson } 2023660eefe1SRichard Henderson 2024ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20257ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20267ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20277ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20287ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20297ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20307ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20317ad439dfSRichard Henderson aforementioned BE. */ 203231234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20337ad439dfSRichard Henderson { 20347ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20357ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20367ad439dfSRichard Henderson next insn within the privilaged page. */ 20377ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20387ad439dfSRichard Henderson case TCG_COND_NEVER: 20397ad439dfSRichard Henderson break; 20407ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2041eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20427ad439dfSRichard Henderson goto do_sigill; 20437ad439dfSRichard Henderson default: 20447ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20457ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20467ad439dfSRichard Henderson g_assert_not_reached(); 20477ad439dfSRichard Henderson } 20487ad439dfSRichard Henderson 20497ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20507ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20517ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20527ad439dfSRichard Henderson under such conditions. */ 20537ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20547ad439dfSRichard Henderson goto do_sigill; 20557ad439dfSRichard Henderson } 20567ad439dfSRichard Henderson 2057ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20587ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20592986721dSRichard Henderson gen_excp_1(EXCP_IMP); 206031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206131234768SRichard Henderson break; 20627ad439dfSRichard Henderson 20637ad439dfSRichard Henderson case 0xb0: /* LWS */ 20647ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 206531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206631234768SRichard Henderson break; 20677ad439dfSRichard Henderson 20687ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 206935136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2070ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2071eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 207231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 207331234768SRichard Henderson break; 20747ad439dfSRichard Henderson 20757ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20767ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 207731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 207831234768SRichard Henderson break; 20797ad439dfSRichard Henderson 20807ad439dfSRichard Henderson default: 20817ad439dfSRichard Henderson do_sigill: 20822986721dSRichard Henderson gen_excp_1(EXCP_ILL); 208331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 208431234768SRichard Henderson break; 20857ad439dfSRichard Henderson } 20867ad439dfSRichard Henderson } 2087ba1d0b44SRichard Henderson #endif 20887ad439dfSRichard Henderson 2089deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2090b2167459SRichard Henderson { 2091b2167459SRichard Henderson cond_free(&ctx->null_cond); 209231234768SRichard Henderson return true; 2093b2167459SRichard Henderson } 2094b2167459SRichard Henderson 209540f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 209698a9cb79SRichard Henderson { 209731234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 209898a9cb79SRichard Henderson } 209998a9cb79SRichard Henderson 2100e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 210198a9cb79SRichard Henderson { 210298a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 210398a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 210498a9cb79SRichard Henderson 210598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210631234768SRichard Henderson return true; 210798a9cb79SRichard Henderson } 210898a9cb79SRichard Henderson 2109c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 211098a9cb79SRichard Henderson { 2111c603e14aSRichard Henderson unsigned rt = a->t; 2112eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2113eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 211498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211598a9cb79SRichard Henderson 211698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211731234768SRichard Henderson return true; 211898a9cb79SRichard Henderson } 211998a9cb79SRichard Henderson 2120c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 212198a9cb79SRichard Henderson { 2122c603e14aSRichard Henderson unsigned rt = a->t; 2123c603e14aSRichard Henderson unsigned rs = a->sp; 212433423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 212533423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 212698a9cb79SRichard Henderson 212733423472SRichard Henderson load_spr(ctx, t0, rs); 212833423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 212933423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 213033423472SRichard Henderson 213133423472SRichard Henderson save_gpr(ctx, rt, t1); 213233423472SRichard Henderson tcg_temp_free(t1); 213333423472SRichard Henderson tcg_temp_free_i64(t0); 213498a9cb79SRichard Henderson 213598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213631234768SRichard Henderson return true; 213798a9cb79SRichard Henderson } 213898a9cb79SRichard Henderson 2139c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 214098a9cb79SRichard Henderson { 2141c603e14aSRichard Henderson unsigned rt = a->t; 2142c603e14aSRichard Henderson unsigned ctl = a->r; 2143eaa3783bSRichard Henderson TCGv_reg tmp; 214498a9cb79SRichard Henderson 214598a9cb79SRichard Henderson switch (ctl) { 214635136a77SRichard Henderson case CR_SAR: 214798a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2148c603e14aSRichard Henderson if (a->e == 0) { 214998a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 215098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2151eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 215298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 215335136a77SRichard Henderson goto done; 215498a9cb79SRichard Henderson } 215598a9cb79SRichard Henderson #endif 215698a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 215735136a77SRichard Henderson goto done; 215835136a77SRichard Henderson case CR_IT: /* Interval Timer */ 215935136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 216035136a77SRichard Henderson nullify_over(ctx); 216198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 216284b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 216349c29d6cSRichard Henderson gen_io_start(); 216449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216549c29d6cSRichard Henderson gen_io_end(); 216631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 216749c29d6cSRichard Henderson } else { 216849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216949c29d6cSRichard Henderson } 217098a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 217131234768SRichard Henderson return nullify_end(ctx); 217298a9cb79SRichard Henderson case 26: 217398a9cb79SRichard Henderson case 27: 217498a9cb79SRichard Henderson break; 217598a9cb79SRichard Henderson default: 217698a9cb79SRichard Henderson /* All other control registers are privileged. */ 217735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 217835136a77SRichard Henderson break; 217998a9cb79SRichard Henderson } 218098a9cb79SRichard Henderson 218135136a77SRichard Henderson tmp = get_temp(ctx); 218235136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 218335136a77SRichard Henderson save_gpr(ctx, rt, tmp); 218435136a77SRichard Henderson 218535136a77SRichard Henderson done: 218698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218731234768SRichard Henderson return true; 218898a9cb79SRichard Henderson } 218998a9cb79SRichard Henderson 2190c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 219133423472SRichard Henderson { 2192c603e14aSRichard Henderson unsigned rr = a->r; 2193c603e14aSRichard Henderson unsigned rs = a->sp; 219433423472SRichard Henderson TCGv_i64 t64; 219533423472SRichard Henderson 219633423472SRichard Henderson if (rs >= 5) { 219733423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 219833423472SRichard Henderson } 219933423472SRichard Henderson nullify_over(ctx); 220033423472SRichard Henderson 220133423472SRichard Henderson t64 = tcg_temp_new_i64(); 220233423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 220333423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 220433423472SRichard Henderson 220533423472SRichard Henderson if (rs >= 4) { 220633423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2207494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 220833423472SRichard Henderson } else { 220933423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 221033423472SRichard Henderson } 221133423472SRichard Henderson tcg_temp_free_i64(t64); 221233423472SRichard Henderson 221331234768SRichard Henderson return nullify_end(ctx); 221433423472SRichard Henderson } 221533423472SRichard Henderson 2216c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 221798a9cb79SRichard Henderson { 2218c603e14aSRichard Henderson unsigned ctl = a->t; 2219c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2220eaa3783bSRichard Henderson TCGv_reg tmp; 222198a9cb79SRichard Henderson 222235136a77SRichard Henderson if (ctl == CR_SAR) { 222398a9cb79SRichard Henderson tmp = tcg_temp_new(); 222435136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 222598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 222698a9cb79SRichard Henderson tcg_temp_free(tmp); 222798a9cb79SRichard Henderson 222898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222931234768SRichard Henderson return true; 223098a9cb79SRichard Henderson } 223198a9cb79SRichard Henderson 223235136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 223335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 223435136a77SRichard Henderson 2235c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 223635136a77SRichard Henderson nullify_over(ctx); 223735136a77SRichard Henderson switch (ctl) { 223835136a77SRichard Henderson case CR_IT: 223949c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 224035136a77SRichard Henderson break; 22414f5f2548SRichard Henderson case CR_EIRR: 22424f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22434f5f2548SRichard Henderson break; 22444f5f2548SRichard Henderson case CR_EIEM: 22454f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 224631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22474f5f2548SRichard Henderson break; 22484f5f2548SRichard Henderson 224935136a77SRichard Henderson case CR_IIASQ: 225035136a77SRichard Henderson case CR_IIAOQ: 225135136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 225235136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 225335136a77SRichard Henderson tmp = get_temp(ctx); 225435136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 225535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225635136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 225735136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 225835136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225935136a77SRichard Henderson break; 226035136a77SRichard Henderson 226135136a77SRichard Henderson default: 226235136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 226335136a77SRichard Henderson break; 226435136a77SRichard Henderson } 226531234768SRichard Henderson return nullify_end(ctx); 22664f5f2548SRichard Henderson #endif 226735136a77SRichard Henderson } 226835136a77SRichard Henderson 2269c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 227098a9cb79SRichard Henderson { 2271eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 227298a9cb79SRichard Henderson 2273c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2274eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 227598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 227698a9cb79SRichard Henderson tcg_temp_free(tmp); 227798a9cb79SRichard Henderson 227898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 227931234768SRichard Henderson return true; 228098a9cb79SRichard Henderson } 228198a9cb79SRichard Henderson 2282e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 228398a9cb79SRichard Henderson { 2284e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 228598a9cb79SRichard Henderson 22862330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22872330504cSHelge Deller /* We don't implement space registers in user mode. */ 2288eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22892330504cSHelge Deller #else 22902330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22912330504cSHelge Deller 2292e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22932330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22942330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22952330504cSHelge Deller 22962330504cSHelge Deller tcg_temp_free_i64(t0); 22972330504cSHelge Deller #endif 2298e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 229998a9cb79SRichard Henderson 230098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 230131234768SRichard Henderson return true; 230298a9cb79SRichard Henderson } 230398a9cb79SRichard Henderson 2304e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2305e36f27efSRichard Henderson { 2306e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2307e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2308e1b5a5edSRichard Henderson TCGv_reg tmp; 2309e1b5a5edSRichard Henderson 2310e1b5a5edSRichard Henderson nullify_over(ctx); 2311e1b5a5edSRichard Henderson 2312e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2313e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2314e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2315e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2316e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2317e1b5a5edSRichard Henderson 2318e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 231931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232031234768SRichard Henderson return nullify_end(ctx); 2321e36f27efSRichard Henderson #endif 2322e1b5a5edSRichard Henderson } 2323e1b5a5edSRichard Henderson 2324e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2325e1b5a5edSRichard Henderson { 2326e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2327e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2328e1b5a5edSRichard Henderson TCGv_reg tmp; 2329e1b5a5edSRichard Henderson 2330e1b5a5edSRichard Henderson nullify_over(ctx); 2331e1b5a5edSRichard Henderson 2332e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2333e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2334e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2335e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2336e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2337e1b5a5edSRichard Henderson 2338e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 233931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234031234768SRichard Henderson return nullify_end(ctx); 2341e36f27efSRichard Henderson #endif 2342e1b5a5edSRichard Henderson } 2343e1b5a5edSRichard Henderson 2344c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2345e1b5a5edSRichard Henderson { 2346e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2347c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2348c603e14aSRichard Henderson TCGv_reg tmp, reg; 2349e1b5a5edSRichard Henderson nullify_over(ctx); 2350e1b5a5edSRichard Henderson 2351c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2352e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2353e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2354e1b5a5edSRichard Henderson 2355e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 235631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 235731234768SRichard Henderson return nullify_end(ctx); 2358c603e14aSRichard Henderson #endif 2359e1b5a5edSRichard Henderson } 2360f49b3537SRichard Henderson 2361e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2362f49b3537SRichard Henderson { 2363f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2364e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2365f49b3537SRichard Henderson nullify_over(ctx); 2366f49b3537SRichard Henderson 2367e36f27efSRichard Henderson if (rfi_r) { 2368f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2369f49b3537SRichard Henderson } else { 2370f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2371f49b3537SRichard Henderson } 237231234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2373f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2374f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2375f49b3537SRichard Henderson } else { 237607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2377f49b3537SRichard Henderson } 237831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2379f49b3537SRichard Henderson 238031234768SRichard Henderson return nullify_end(ctx); 2381e36f27efSRichard Henderson #endif 2382f49b3537SRichard Henderson } 23836210db05SHelge Deller 2384e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2385e36f27efSRichard Henderson { 2386e36f27efSRichard Henderson return do_rfi(ctx, false); 2387e36f27efSRichard Henderson } 2388e36f27efSRichard Henderson 2389e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2390e36f27efSRichard Henderson { 2391e36f27efSRichard Henderson return do_rfi(ctx, true); 2392e36f27efSRichard Henderson } 2393e36f27efSRichard Henderson 239496927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23956210db05SHelge Deller { 23966210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 239796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23986210db05SHelge Deller nullify_over(ctx); 23996210db05SHelge Deller gen_helper_halt(cpu_env); 240031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 240131234768SRichard Henderson return nullify_end(ctx); 240296927adbSRichard Henderson #endif 24036210db05SHelge Deller } 240496927adbSRichard Henderson 240596927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 240696927adbSRichard Henderson { 240796927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 240896927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 240996927adbSRichard Henderson nullify_over(ctx); 241096927adbSRichard Henderson gen_helper_reset(cpu_env); 241196927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 241296927adbSRichard Henderson return nullify_end(ctx); 241396927adbSRichard Henderson #endif 241496927adbSRichard Henderson } 2415e1b5a5edSRichard Henderson 2416deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 241798a9cb79SRichard Henderson { 2418deee69a1SRichard Henderson if (a->m) { 2419deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2420deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2421deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 242298a9cb79SRichard Henderson 242398a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2424eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2425deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2426deee69a1SRichard Henderson } 242798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 242831234768SRichard Henderson return true; 242998a9cb79SRichard Henderson } 243098a9cb79SRichard Henderson 2431deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 243298a9cb79SRichard Henderson { 243386f8d05fSRichard Henderson TCGv_reg dest, ofs; 2434eed14219SRichard Henderson TCGv_i32 level, want; 243586f8d05fSRichard Henderson TCGv_tl addr; 243698a9cb79SRichard Henderson 243798a9cb79SRichard Henderson nullify_over(ctx); 243898a9cb79SRichard Henderson 2439deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2440deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2441eed14219SRichard Henderson 2442deee69a1SRichard Henderson if (a->imm) { 2443deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 244498a9cb79SRichard Henderson } else { 2445eed14219SRichard Henderson level = tcg_temp_new_i32(); 2446deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2447eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 244898a9cb79SRichard Henderson } 2449deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2450eed14219SRichard Henderson 2451eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2452eed14219SRichard Henderson 2453eed14219SRichard Henderson tcg_temp_free_i32(want); 2454eed14219SRichard Henderson tcg_temp_free_i32(level); 2455eed14219SRichard Henderson 2456deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 245731234768SRichard Henderson return nullify_end(ctx); 245898a9cb79SRichard Henderson } 245998a9cb79SRichard Henderson 2460deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24618d6ae7fbSRichard Henderson { 2462deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2463deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24648d6ae7fbSRichard Henderson TCGv_tl addr; 24658d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24668d6ae7fbSRichard Henderson 24678d6ae7fbSRichard Henderson nullify_over(ctx); 24688d6ae7fbSRichard Henderson 2469deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2470deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2471deee69a1SRichard Henderson if (a->addr) { 24728d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24738d6ae7fbSRichard Henderson } else { 24748d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24758d6ae7fbSRichard Henderson } 24768d6ae7fbSRichard Henderson 24778d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24788d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2479deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 248031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 248131234768SRichard Henderson } 248231234768SRichard Henderson return nullify_end(ctx); 2483deee69a1SRichard Henderson #endif 24848d6ae7fbSRichard Henderson } 248563300a00SRichard Henderson 2486deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 248763300a00SRichard Henderson { 2488deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2489deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 249063300a00SRichard Henderson TCGv_tl addr; 249163300a00SRichard Henderson TCGv_reg ofs; 249263300a00SRichard Henderson 249363300a00SRichard Henderson nullify_over(ctx); 249463300a00SRichard Henderson 2495deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2496deee69a1SRichard Henderson if (a->m) { 2497deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 249863300a00SRichard Henderson } 2499deee69a1SRichard Henderson if (a->local) { 250063300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 250163300a00SRichard Henderson } else { 250263300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 250363300a00SRichard Henderson } 250463300a00SRichard Henderson 250563300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2506deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 250731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 250831234768SRichard Henderson } 250931234768SRichard Henderson return nullify_end(ctx); 2510deee69a1SRichard Henderson #endif 251163300a00SRichard Henderson } 25122dfcca9fSRichard Henderson 2513deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25142dfcca9fSRichard Henderson { 2515deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2516deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25172dfcca9fSRichard Henderson TCGv_tl vaddr; 25182dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25192dfcca9fSRichard Henderson 25202dfcca9fSRichard Henderson nullify_over(ctx); 25212dfcca9fSRichard Henderson 2522deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25232dfcca9fSRichard Henderson 25242dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25252dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25262dfcca9fSRichard Henderson 25272dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2528deee69a1SRichard Henderson if (a->m) { 2529deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25302dfcca9fSRichard Henderson } 2531deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25322dfcca9fSRichard Henderson tcg_temp_free(paddr); 25332dfcca9fSRichard Henderson 253431234768SRichard Henderson return nullify_end(ctx); 2535deee69a1SRichard Henderson #endif 25362dfcca9fSRichard Henderson } 253743a97b81SRichard Henderson 2538deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 253943a97b81SRichard Henderson { 254043a97b81SRichard Henderson TCGv_reg ci; 254143a97b81SRichard Henderson 254243a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 254343a97b81SRichard Henderson 254443a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 254543a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 254643a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 254743a97b81SRichard Henderson since the entire address space is coherent. */ 254843a97b81SRichard Henderson ci = tcg_const_reg(0); 2549deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 255043a97b81SRichard Henderson tcg_temp_free(ci); 255143a97b81SRichard Henderson 255231234768SRichard Henderson cond_free(&ctx->null_cond); 255331234768SRichard Henderson return true; 255443a97b81SRichard Henderson } 255598a9cb79SRichard Henderson 25560c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2557b2167459SRichard Henderson { 25580c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2559b2167459SRichard Henderson } 2560b2167459SRichard Henderson 25610c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2562b2167459SRichard Henderson { 25630c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2564b2167459SRichard Henderson } 2565b2167459SRichard Henderson 25660c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2567b2167459SRichard Henderson { 25680c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2569b2167459SRichard Henderson } 2570b2167459SRichard Henderson 25710c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2572b2167459SRichard Henderson { 25730c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25740c982a28SRichard Henderson } 2575b2167459SRichard Henderson 25760c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25770c982a28SRichard Henderson { 25780c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25790c982a28SRichard Henderson } 25800c982a28SRichard Henderson 25810c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25820c982a28SRichard Henderson { 25830c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25840c982a28SRichard Henderson } 25850c982a28SRichard Henderson 25860c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25870c982a28SRichard Henderson { 25880c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25890c982a28SRichard Henderson } 25900c982a28SRichard Henderson 25910c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25920c982a28SRichard Henderson { 25930c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25940c982a28SRichard Henderson } 25950c982a28SRichard Henderson 25960c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25970c982a28SRichard Henderson { 25980c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25990c982a28SRichard Henderson } 26000c982a28SRichard Henderson 26010c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26020c982a28SRichard Henderson { 26030c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26040c982a28SRichard Henderson } 26050c982a28SRichard Henderson 26060c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26070c982a28SRichard Henderson { 26080c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26090c982a28SRichard Henderson } 26100c982a28SRichard Henderson 26110c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26120c982a28SRichard Henderson { 26130c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26140c982a28SRichard Henderson } 26150c982a28SRichard Henderson 26160c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26170c982a28SRichard Henderson { 26180c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26190c982a28SRichard Henderson } 26200c982a28SRichard Henderson 26210c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26220c982a28SRichard Henderson { 26230c982a28SRichard Henderson if (a->cf == 0) { 26240c982a28SRichard Henderson unsigned r2 = a->r2; 26250c982a28SRichard Henderson unsigned r1 = a->r1; 26260c982a28SRichard Henderson unsigned rt = a->t; 26270c982a28SRichard Henderson 26287aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26297aee8189SRichard Henderson cond_free(&ctx->null_cond); 26307aee8189SRichard Henderson return true; 26317aee8189SRichard Henderson } 26327aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2633b2167459SRichard Henderson if (r1 == 0) { 2634eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2635eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2636b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2637b2167459SRichard Henderson } else { 2638b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2639b2167459SRichard Henderson } 2640b2167459SRichard Henderson cond_free(&ctx->null_cond); 264131234768SRichard Henderson return true; 2642b2167459SRichard Henderson } 26437aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26447aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26457aee8189SRichard Henderson * 26467aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26477aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26487aee8189SRichard Henderson * currently implemented as idle. 26497aee8189SRichard Henderson */ 26507aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26517aee8189SRichard Henderson TCGv_i32 tmp; 26527aee8189SRichard Henderson 26537aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26547aee8189SRichard Henderson until the next timer interrupt. */ 26557aee8189SRichard Henderson nullify_over(ctx); 26567aee8189SRichard Henderson 26577aee8189SRichard Henderson /* Advance the instruction queue. */ 26587aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26597aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26607aee8189SRichard Henderson nullify_set(ctx, 0); 26617aee8189SRichard Henderson 26627aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 26637aee8189SRichard Henderson tmp = tcg_const_i32(1); 26647aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 26657aee8189SRichard Henderson offsetof(CPUState, halted)); 26667aee8189SRichard Henderson tcg_temp_free_i32(tmp); 26677aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26687aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26697aee8189SRichard Henderson 26707aee8189SRichard Henderson return nullify_end(ctx); 26717aee8189SRichard Henderson } 26727aee8189SRichard Henderson #endif 26737aee8189SRichard Henderson } 26740c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26757aee8189SRichard Henderson } 2676b2167459SRichard Henderson 26770c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2678b2167459SRichard Henderson { 26790c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26800c982a28SRichard Henderson } 26810c982a28SRichard Henderson 26820c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26830c982a28SRichard Henderson { 2684eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2685b2167459SRichard Henderson 26860c982a28SRichard Henderson if (a->cf) { 2687b2167459SRichard Henderson nullify_over(ctx); 2688b2167459SRichard Henderson } 26890c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26900c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26910c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 269231234768SRichard Henderson return nullify_end(ctx); 2693b2167459SRichard Henderson } 2694b2167459SRichard Henderson 26950c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2696b2167459SRichard Henderson { 2697eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2698b2167459SRichard Henderson 26990c982a28SRichard Henderson if (a->cf) { 2700b2167459SRichard Henderson nullify_over(ctx); 2701b2167459SRichard Henderson } 27020c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27030c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27040c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 270531234768SRichard Henderson return nullify_end(ctx); 2706b2167459SRichard Henderson } 2707b2167459SRichard Henderson 27080c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2709b2167459SRichard Henderson { 2710eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2711b2167459SRichard Henderson 27120c982a28SRichard Henderson if (a->cf) { 2713b2167459SRichard Henderson nullify_over(ctx); 2714b2167459SRichard Henderson } 27150c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27160c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2717b2167459SRichard Henderson tmp = get_temp(ctx); 2718eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27190c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 272031234768SRichard Henderson return nullify_end(ctx); 2721b2167459SRichard Henderson } 2722b2167459SRichard Henderson 27230c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2724b2167459SRichard Henderson { 27250c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27260c982a28SRichard Henderson } 27270c982a28SRichard Henderson 27280c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27290c982a28SRichard Henderson { 27300c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27310c982a28SRichard Henderson } 27320c982a28SRichard Henderson 27330c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27340c982a28SRichard Henderson { 2735eaa3783bSRichard Henderson TCGv_reg tmp; 2736b2167459SRichard Henderson 2737b2167459SRichard Henderson nullify_over(ctx); 2738b2167459SRichard Henderson 2739b2167459SRichard Henderson tmp = get_temp(ctx); 2740eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2741b2167459SRichard Henderson if (!is_i) { 2742eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2743b2167459SRichard Henderson } 2744eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2745eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 274660e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2747eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 274831234768SRichard Henderson return nullify_end(ctx); 2749b2167459SRichard Henderson } 2750b2167459SRichard Henderson 27510c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2752b2167459SRichard Henderson { 27530c982a28SRichard Henderson return do_dcor(ctx, a, false); 27540c982a28SRichard Henderson } 27550c982a28SRichard Henderson 27560c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27570c982a28SRichard Henderson { 27580c982a28SRichard Henderson return do_dcor(ctx, a, true); 27590c982a28SRichard Henderson } 27600c982a28SRichard Henderson 27610c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27620c982a28SRichard Henderson { 2763eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2764b2167459SRichard Henderson 2765b2167459SRichard Henderson nullify_over(ctx); 2766b2167459SRichard Henderson 27670c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27680c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2769b2167459SRichard Henderson 2770b2167459SRichard Henderson add1 = tcg_temp_new(); 2771b2167459SRichard Henderson add2 = tcg_temp_new(); 2772b2167459SRichard Henderson addc = tcg_temp_new(); 2773b2167459SRichard Henderson dest = tcg_temp_new(); 2774eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2775b2167459SRichard Henderson 2776b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2777eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2778eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2779b2167459SRichard Henderson 2780b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2781b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2782b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2783b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2784eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2785eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2786eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2787b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2788b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2789b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2790b2167459SRichard Henderson 2791b2167459SRichard Henderson tcg_temp_free(addc); 2792b2167459SRichard Henderson tcg_temp_free(zero); 2793b2167459SRichard Henderson 2794b2167459SRichard Henderson /* Write back the result register. */ 27950c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2796b2167459SRichard Henderson 2797b2167459SRichard Henderson /* Write back PSW[CB]. */ 2798eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2799eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2800b2167459SRichard Henderson 2801b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2802eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2803eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2804b2167459SRichard Henderson 2805b2167459SRichard Henderson /* Install the new nullification. */ 28060c982a28SRichard Henderson if (a->cf) { 2807eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2808b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2809b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2810b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2811b2167459SRichard Henderson } 28120c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2813b2167459SRichard Henderson } 2814b2167459SRichard Henderson 2815b2167459SRichard Henderson tcg_temp_free(add1); 2816b2167459SRichard Henderson tcg_temp_free(add2); 2817b2167459SRichard Henderson tcg_temp_free(dest); 2818b2167459SRichard Henderson 281931234768SRichard Henderson return nullify_end(ctx); 2820b2167459SRichard Henderson } 2821b2167459SRichard Henderson 28220588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2823b2167459SRichard Henderson { 28240588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28250588e061SRichard Henderson } 28260588e061SRichard Henderson 28270588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28280588e061SRichard Henderson { 28290588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28300588e061SRichard Henderson } 28310588e061SRichard Henderson 28320588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28330588e061SRichard Henderson { 28340588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28350588e061SRichard Henderson } 28360588e061SRichard Henderson 28370588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28380588e061SRichard Henderson { 28390588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28400588e061SRichard Henderson } 28410588e061SRichard Henderson 28420588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28430588e061SRichard Henderson { 28440588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28450588e061SRichard Henderson } 28460588e061SRichard Henderson 28470588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28480588e061SRichard Henderson { 28490588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28500588e061SRichard Henderson } 28510588e061SRichard Henderson 28520588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28530588e061SRichard Henderson { 2854eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2855b2167459SRichard Henderson 28560588e061SRichard Henderson if (a->cf) { 2857b2167459SRichard Henderson nullify_over(ctx); 2858b2167459SRichard Henderson } 2859b2167459SRichard Henderson 28600588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28610588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28620588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2863b2167459SRichard Henderson 286431234768SRichard Henderson return nullify_end(ctx); 2865b2167459SRichard Henderson } 2866b2167459SRichard Henderson 28671cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 286896d6407fSRichard Henderson { 28691cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28701cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 287196d6407fSRichard Henderson } 287296d6407fSRichard Henderson 28731cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 287496d6407fSRichard Henderson { 28751cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28761cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 287796d6407fSRichard Henderson } 287896d6407fSRichard Henderson 28791cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 288096d6407fSRichard Henderson { 28811cd012a5SRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size; 288286f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 288386f8d05fSRichard Henderson TCGv_tl addr; 288496d6407fSRichard Henderson 288596d6407fSRichard Henderson nullify_over(ctx); 288696d6407fSRichard Henderson 28871cd012a5SRichard Henderson if (a->m) { 288886f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 288986f8d05fSRichard Henderson we see the result of the load. */ 289096d6407fSRichard Henderson dest = get_temp(ctx); 289196d6407fSRichard Henderson } else { 28921cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 289396d6407fSRichard Henderson } 289496d6407fSRichard Henderson 28951cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28961cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2897eaa3783bSRichard Henderson zero = tcg_const_reg(0); 289886f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 28991cd012a5SRichard Henderson if (a->m) { 29001cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 290196d6407fSRichard Henderson } 29021cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 290396d6407fSRichard Henderson 290431234768SRichard Henderson return nullify_end(ctx); 290596d6407fSRichard Henderson } 290696d6407fSRichard Henderson 29071cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 290896d6407fSRichard Henderson { 290986f8d05fSRichard Henderson TCGv_reg ofs, val; 291086f8d05fSRichard Henderson TCGv_tl addr; 291196d6407fSRichard Henderson 291296d6407fSRichard Henderson nullify_over(ctx); 291396d6407fSRichard Henderson 29141cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 291586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29161cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29171cd012a5SRichard Henderson if (a->a) { 2918f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2919f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2920f9f46db4SEmilio G. Cota } else { 292196d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2922f9f46db4SEmilio G. Cota } 2923f9f46db4SEmilio G. Cota } else { 2924f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2925f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 292696d6407fSRichard Henderson } else { 292796d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 292896d6407fSRichard Henderson } 2929f9f46db4SEmilio G. Cota } 29301cd012a5SRichard Henderson if (a->m) { 293186f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29321cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 293396d6407fSRichard Henderson } 293496d6407fSRichard Henderson 293531234768SRichard Henderson return nullify_end(ctx); 293696d6407fSRichard Henderson } 293796d6407fSRichard Henderson 29381cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2939d0a851ccSRichard Henderson { 2940d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2941d0a851ccSRichard Henderson 2942d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2943d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29441cd012a5SRichard Henderson trans_ld(ctx, a); 2945d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 294631234768SRichard Henderson return true; 2947d0a851ccSRichard Henderson } 2948d0a851ccSRichard Henderson 29491cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2950d0a851ccSRichard Henderson { 2951d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2952d0a851ccSRichard Henderson 2953d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2954d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29551cd012a5SRichard Henderson trans_st(ctx, a); 2956d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 295731234768SRichard Henderson return true; 2958d0a851ccSRichard Henderson } 295995412a61SRichard Henderson 29600588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2961b2167459SRichard Henderson { 29620588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2963b2167459SRichard Henderson 29640588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29650588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2966b2167459SRichard Henderson cond_free(&ctx->null_cond); 296731234768SRichard Henderson return true; 2968b2167459SRichard Henderson } 2969b2167459SRichard Henderson 29700588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2971b2167459SRichard Henderson { 29720588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2973eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2974b2167459SRichard Henderson 29750588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2976b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2977b2167459SRichard Henderson cond_free(&ctx->null_cond); 297831234768SRichard Henderson return true; 2979b2167459SRichard Henderson } 2980b2167459SRichard Henderson 29810588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2982b2167459SRichard Henderson { 29830588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2984b2167459SRichard Henderson 2985b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2986b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29870588e061SRichard Henderson if (a->b == 0) { 29880588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2989b2167459SRichard Henderson } else { 29900588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2991b2167459SRichard Henderson } 29920588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2993b2167459SRichard Henderson cond_free(&ctx->null_cond); 299431234768SRichard Henderson return true; 2995b2167459SRichard Henderson } 2996b2167459SRichard Henderson 299701afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 299801afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 299998cd9ca7SRichard Henderson { 300001afb7beSRichard Henderson TCGv_reg dest, in2, sv; 300198cd9ca7SRichard Henderson DisasCond cond; 300298cd9ca7SRichard Henderson 300398cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 300498cd9ca7SRichard Henderson dest = get_temp(ctx); 300598cd9ca7SRichard Henderson 3006eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 300798cd9ca7SRichard Henderson 3008f764718dSRichard Henderson sv = NULL; 3009b47a4a02SSven Schnelle if (cond_need_sv(c)) { 301098cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 301198cd9ca7SRichard Henderson } 301298cd9ca7SRichard Henderson 301301afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 301401afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 301598cd9ca7SRichard Henderson } 301698cd9ca7SRichard Henderson 301701afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 301898cd9ca7SRichard Henderson { 301901afb7beSRichard Henderson nullify_over(ctx); 302001afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 302101afb7beSRichard Henderson } 302201afb7beSRichard Henderson 302301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 302401afb7beSRichard Henderson { 302501afb7beSRichard Henderson nullify_over(ctx); 302601afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 302701afb7beSRichard Henderson } 302801afb7beSRichard Henderson 302901afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 303001afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 303101afb7beSRichard Henderson { 303201afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 303398cd9ca7SRichard Henderson DisasCond cond; 303498cd9ca7SRichard Henderson 303598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 303698cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3037f764718dSRichard Henderson sv = NULL; 3038f764718dSRichard Henderson cb_msb = NULL; 303998cd9ca7SRichard Henderson 3040b47a4a02SSven Schnelle if (cond_need_cb(c)) { 304198cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3042eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3043eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3044b47a4a02SSven Schnelle } else { 3045eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3046b47a4a02SSven Schnelle } 3047b47a4a02SSven Schnelle if (cond_need_sv(c)) { 304898cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 304998cd9ca7SRichard Henderson } 305098cd9ca7SRichard Henderson 305101afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 305201afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 305398cd9ca7SRichard Henderson } 305498cd9ca7SRichard Henderson 305501afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 305698cd9ca7SRichard Henderson { 305701afb7beSRichard Henderson nullify_over(ctx); 305801afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 305901afb7beSRichard Henderson } 306001afb7beSRichard Henderson 306101afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 306201afb7beSRichard Henderson { 306301afb7beSRichard Henderson nullify_over(ctx); 306401afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 306501afb7beSRichard Henderson } 306601afb7beSRichard Henderson 306701afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 306801afb7beSRichard Henderson { 3069eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 307098cd9ca7SRichard Henderson DisasCond cond; 307198cd9ca7SRichard Henderson 307298cd9ca7SRichard Henderson nullify_over(ctx); 307398cd9ca7SRichard Henderson 307498cd9ca7SRichard Henderson tmp = tcg_temp_new(); 307501afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3076eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 307798cd9ca7SRichard Henderson 307801afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 307998cd9ca7SRichard Henderson tcg_temp_free(tmp); 308001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 308198cd9ca7SRichard Henderson } 308298cd9ca7SRichard Henderson 308301afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 308498cd9ca7SRichard Henderson { 308501afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 308601afb7beSRichard Henderson DisasCond cond; 308701afb7beSRichard Henderson 308801afb7beSRichard Henderson nullify_over(ctx); 308901afb7beSRichard Henderson 309001afb7beSRichard Henderson tmp = tcg_temp_new(); 309101afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 309201afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 309301afb7beSRichard Henderson 309401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 309501afb7beSRichard Henderson tcg_temp_free(tmp); 309601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 309701afb7beSRichard Henderson } 309801afb7beSRichard Henderson 309901afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 310001afb7beSRichard Henderson { 3101eaa3783bSRichard Henderson TCGv_reg dest; 310298cd9ca7SRichard Henderson DisasCond cond; 310398cd9ca7SRichard Henderson 310498cd9ca7SRichard Henderson nullify_over(ctx); 310598cd9ca7SRichard Henderson 310601afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 310701afb7beSRichard Henderson if (a->r1 == 0) { 3108eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 310998cd9ca7SRichard Henderson } else { 311001afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 311198cd9ca7SRichard Henderson } 311298cd9ca7SRichard Henderson 311301afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 311401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311501afb7beSRichard Henderson } 311601afb7beSRichard Henderson 311701afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 311801afb7beSRichard Henderson { 311901afb7beSRichard Henderson TCGv_reg dest; 312001afb7beSRichard Henderson DisasCond cond; 312101afb7beSRichard Henderson 312201afb7beSRichard Henderson nullify_over(ctx); 312301afb7beSRichard Henderson 312401afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 312501afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 312601afb7beSRichard Henderson 312701afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 312801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 312998cd9ca7SRichard Henderson } 313098cd9ca7SRichard Henderson 313130878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31320b1347d2SRichard Henderson { 3133eaa3783bSRichard Henderson TCGv_reg dest; 31340b1347d2SRichard Henderson 313530878590SRichard Henderson if (a->c) { 31360b1347d2SRichard Henderson nullify_over(ctx); 31370b1347d2SRichard Henderson } 31380b1347d2SRichard Henderson 313930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 314030878590SRichard Henderson if (a->r1 == 0) { 314130878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3142eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 314330878590SRichard Henderson } else if (a->r1 == a->r2) { 31440b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 314530878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31460b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3147eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31480b1347d2SRichard Henderson tcg_temp_free_i32(t32); 31490b1347d2SRichard Henderson } else { 31500b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31510b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31520b1347d2SRichard Henderson 315330878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3154eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31550b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3156eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31570b1347d2SRichard Henderson 31580b1347d2SRichard Henderson tcg_temp_free_i64(t); 31590b1347d2SRichard Henderson tcg_temp_free_i64(s); 31600b1347d2SRichard Henderson } 316130878590SRichard Henderson save_gpr(ctx, a->t, dest); 31620b1347d2SRichard Henderson 31630b1347d2SRichard Henderson /* Install the new nullification. */ 31640b1347d2SRichard Henderson cond_free(&ctx->null_cond); 316530878590SRichard Henderson if (a->c) { 316630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31670b1347d2SRichard Henderson } 316831234768SRichard Henderson return nullify_end(ctx); 31690b1347d2SRichard Henderson } 31700b1347d2SRichard Henderson 317130878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31720b1347d2SRichard Henderson { 317330878590SRichard Henderson unsigned sa = 31 - a->cpos; 3174eaa3783bSRichard Henderson TCGv_reg dest, t2; 31750b1347d2SRichard Henderson 317630878590SRichard Henderson if (a->c) { 31770b1347d2SRichard Henderson nullify_over(ctx); 31780b1347d2SRichard Henderson } 31790b1347d2SRichard Henderson 318030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 318130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 318230878590SRichard Henderson if (a->r1 == a->r2) { 31830b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3184eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31850b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3186eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31870b1347d2SRichard Henderson tcg_temp_free_i32(t32); 318830878590SRichard Henderson } else if (a->r1 == 0) { 3189eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 31900b1347d2SRichard Henderson } else { 3191eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3192eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 319330878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 31940b1347d2SRichard Henderson tcg_temp_free(t0); 31950b1347d2SRichard Henderson } 319630878590SRichard Henderson save_gpr(ctx, a->t, dest); 31970b1347d2SRichard Henderson 31980b1347d2SRichard Henderson /* Install the new nullification. */ 31990b1347d2SRichard Henderson cond_free(&ctx->null_cond); 320030878590SRichard Henderson if (a->c) { 320130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32020b1347d2SRichard Henderson } 320331234768SRichard Henderson return nullify_end(ctx); 32040b1347d2SRichard Henderson } 32050b1347d2SRichard Henderson 320630878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32070b1347d2SRichard Henderson { 320830878590SRichard Henderson unsigned len = 32 - a->clen; 3209eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32100b1347d2SRichard Henderson 321130878590SRichard Henderson if (a->c) { 32120b1347d2SRichard Henderson nullify_over(ctx); 32130b1347d2SRichard Henderson } 32140b1347d2SRichard Henderson 321530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 321630878590SRichard Henderson src = load_gpr(ctx, a->r); 32170b1347d2SRichard Henderson tmp = tcg_temp_new(); 32180b1347d2SRichard Henderson 32190b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3220eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 322130878590SRichard Henderson if (a->se) { 3222eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3223eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32240b1347d2SRichard Henderson } else { 3225eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3226eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32270b1347d2SRichard Henderson } 32280b1347d2SRichard Henderson tcg_temp_free(tmp); 322930878590SRichard Henderson save_gpr(ctx, a->t, dest); 32300b1347d2SRichard Henderson 32310b1347d2SRichard Henderson /* Install the new nullification. */ 32320b1347d2SRichard Henderson cond_free(&ctx->null_cond); 323330878590SRichard Henderson if (a->c) { 323430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32350b1347d2SRichard Henderson } 323631234768SRichard Henderson return nullify_end(ctx); 32370b1347d2SRichard Henderson } 32380b1347d2SRichard Henderson 323930878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32400b1347d2SRichard Henderson { 324130878590SRichard Henderson unsigned len = 32 - a->clen; 324230878590SRichard Henderson unsigned cpos = 31 - a->pos; 3243eaa3783bSRichard Henderson TCGv_reg dest, src; 32440b1347d2SRichard Henderson 324530878590SRichard Henderson if (a->c) { 32460b1347d2SRichard Henderson nullify_over(ctx); 32470b1347d2SRichard Henderson } 32480b1347d2SRichard Henderson 324930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325030878590SRichard Henderson src = load_gpr(ctx, a->r); 325130878590SRichard Henderson if (a->se) { 3252eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32530b1347d2SRichard Henderson } else { 3254eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32550b1347d2SRichard Henderson } 325630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32570b1347d2SRichard Henderson 32580b1347d2SRichard Henderson /* Install the new nullification. */ 32590b1347d2SRichard Henderson cond_free(&ctx->null_cond); 326030878590SRichard Henderson if (a->c) { 326130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32620b1347d2SRichard Henderson } 326331234768SRichard Henderson return nullify_end(ctx); 32640b1347d2SRichard Henderson } 32650b1347d2SRichard Henderson 326630878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32670b1347d2SRichard Henderson { 326830878590SRichard Henderson unsigned len = 32 - a->clen; 3269eaa3783bSRichard Henderson target_sreg mask0, mask1; 3270eaa3783bSRichard Henderson TCGv_reg dest; 32710b1347d2SRichard Henderson 327230878590SRichard Henderson if (a->c) { 32730b1347d2SRichard Henderson nullify_over(ctx); 32740b1347d2SRichard Henderson } 327530878590SRichard Henderson if (a->cpos + len > 32) { 327630878590SRichard Henderson len = 32 - a->cpos; 32770b1347d2SRichard Henderson } 32780b1347d2SRichard Henderson 327930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 328030878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 328130878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32820b1347d2SRichard Henderson 328330878590SRichard Henderson if (a->nz) { 328430878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32850b1347d2SRichard Henderson if (mask1 != -1) { 3286eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32870b1347d2SRichard Henderson src = dest; 32880b1347d2SRichard Henderson } 3289eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32900b1347d2SRichard Henderson } else { 3291eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32920b1347d2SRichard Henderson } 329330878590SRichard Henderson save_gpr(ctx, a->t, dest); 32940b1347d2SRichard Henderson 32950b1347d2SRichard Henderson /* Install the new nullification. */ 32960b1347d2SRichard Henderson cond_free(&ctx->null_cond); 329730878590SRichard Henderson if (a->c) { 329830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32990b1347d2SRichard Henderson } 330031234768SRichard Henderson return nullify_end(ctx); 33010b1347d2SRichard Henderson } 33020b1347d2SRichard Henderson 330330878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33040b1347d2SRichard Henderson { 330530878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 330630878590SRichard Henderson unsigned len = 32 - a->clen; 3307eaa3783bSRichard Henderson TCGv_reg dest, val; 33080b1347d2SRichard Henderson 330930878590SRichard Henderson if (a->c) { 33100b1347d2SRichard Henderson nullify_over(ctx); 33110b1347d2SRichard Henderson } 331230878590SRichard Henderson if (a->cpos + len > 32) { 331330878590SRichard Henderson len = 32 - a->cpos; 33140b1347d2SRichard Henderson } 33150b1347d2SRichard Henderson 331630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 331730878590SRichard Henderson val = load_gpr(ctx, a->r); 33180b1347d2SRichard Henderson if (rs == 0) { 331930878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33200b1347d2SRichard Henderson } else { 332130878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33220b1347d2SRichard Henderson } 332330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33240b1347d2SRichard Henderson 33250b1347d2SRichard Henderson /* Install the new nullification. */ 33260b1347d2SRichard Henderson cond_free(&ctx->null_cond); 332730878590SRichard Henderson if (a->c) { 332830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33290b1347d2SRichard Henderson } 333031234768SRichard Henderson return nullify_end(ctx); 33310b1347d2SRichard Henderson } 33320b1347d2SRichard Henderson 333330878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 333430878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33350b1347d2SRichard Henderson { 33360b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33370b1347d2SRichard Henderson unsigned len = 32 - clen; 333830878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33390b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33400b1347d2SRichard Henderson 33410b1347d2SRichard Henderson if (c) { 33420b1347d2SRichard Henderson nullify_over(ctx); 33430b1347d2SRichard Henderson } 33440b1347d2SRichard Henderson 33450b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33460b1347d2SRichard Henderson shift = tcg_temp_new(); 33470b1347d2SRichard Henderson tmp = tcg_temp_new(); 33480b1347d2SRichard Henderson 33490b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3350eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33510b1347d2SRichard Henderson 3352eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3353eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33540b1347d2SRichard Henderson if (rs) { 3355eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3356eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3357eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3358eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33590b1347d2SRichard Henderson } else { 3360eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33610b1347d2SRichard Henderson } 33620b1347d2SRichard Henderson tcg_temp_free(shift); 33630b1347d2SRichard Henderson tcg_temp_free(mask); 33640b1347d2SRichard Henderson tcg_temp_free(tmp); 33650b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33660b1347d2SRichard Henderson 33670b1347d2SRichard Henderson /* Install the new nullification. */ 33680b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33690b1347d2SRichard Henderson if (c) { 33700b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33710b1347d2SRichard Henderson } 337231234768SRichard Henderson return nullify_end(ctx); 33730b1347d2SRichard Henderson } 33740b1347d2SRichard Henderson 337530878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 337630878590SRichard Henderson { 337730878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 337830878590SRichard Henderson } 337930878590SRichard Henderson 338030878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 338130878590SRichard Henderson { 338230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 338330878590SRichard Henderson } 33840b1347d2SRichard Henderson 33858340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 338698cd9ca7SRichard Henderson { 3387660eefe1SRichard Henderson TCGv_reg tmp; 338898cd9ca7SRichard Henderson 3389c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 339098cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 339198cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 339298cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 339398cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 339498cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 339598cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 339698cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 339798cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33988340f534SRichard Henderson if (a->b == 0) { 33998340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 340098cd9ca7SRichard Henderson } 3401c301f34eSRichard Henderson #else 3402c301f34eSRichard Henderson nullify_over(ctx); 3403660eefe1SRichard Henderson #endif 3404660eefe1SRichard Henderson 3405660eefe1SRichard Henderson tmp = get_temp(ctx); 34068340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3407660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3408c301f34eSRichard Henderson 3409c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34108340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3411c301f34eSRichard Henderson #else 3412c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3413c301f34eSRichard Henderson 34148340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34158340f534SRichard Henderson if (a->l) { 3416c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3417c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3418c301f34eSRichard Henderson } 34198340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3420c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3421c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3422c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3423c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3424c301f34eSRichard Henderson } else { 3425c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3426c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3427c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3428c301f34eSRichard Henderson } 3429c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3430c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34318340f534SRichard Henderson nullify_set(ctx, a->n); 3432c301f34eSRichard Henderson } 3433c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3434c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 343531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 343631234768SRichard Henderson return nullify_end(ctx); 3437c301f34eSRichard Henderson #endif 343898cd9ca7SRichard Henderson } 343998cd9ca7SRichard Henderson 34408340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 344198cd9ca7SRichard Henderson { 34428340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 344398cd9ca7SRichard Henderson } 344498cd9ca7SRichard Henderson 34458340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 344643e05652SRichard Henderson { 34478340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 344843e05652SRichard Henderson 344943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 345043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 345143e05652SRichard Henderson * expensive to track. Real hardware will trap for 345243e05652SRichard Henderson * b gateway 345343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 345443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 345543e05652SRichard Henderson * diagnose the security hole 345643e05652SRichard Henderson * b gateway 345743e05652SRichard Henderson * b evil 345843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 345943e05652SRichard Henderson */ 346043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 346143e05652SRichard Henderson return gen_illegal(ctx); 346243e05652SRichard Henderson } 346343e05652SRichard Henderson 346443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 346543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 346643e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 346743e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 346843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 346943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 347043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 347143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 347243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 347343e05652SRichard Henderson if (type < 0) { 347431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 347531234768SRichard Henderson return true; 347643e05652SRichard Henderson } 347743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 347843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 347943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 348043e05652SRichard Henderson } 348143e05652SRichard Henderson } else { 348243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 348343e05652SRichard Henderson } 348443e05652SRichard Henderson #endif 348543e05652SRichard Henderson 34868340f534SRichard Henderson return do_dbranch(ctx, dest, a->l, a->n); 348743e05652SRichard Henderson } 348843e05652SRichard Henderson 34898340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 349098cd9ca7SRichard Henderson { 3491eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 349298cd9ca7SRichard Henderson 34938340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3494eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3495660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34968340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 349798cd9ca7SRichard Henderson } 349898cd9ca7SRichard Henderson 34998340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 350098cd9ca7SRichard Henderson { 3501eaa3783bSRichard Henderson TCGv_reg dest; 350298cd9ca7SRichard Henderson 35038340f534SRichard Henderson if (a->x == 0) { 35048340f534SRichard Henderson dest = load_gpr(ctx, a->b); 350598cd9ca7SRichard Henderson } else { 350698cd9ca7SRichard Henderson dest = get_temp(ctx); 35078340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35088340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 350998cd9ca7SRichard Henderson } 3510660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35118340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 351298cd9ca7SRichard Henderson } 351398cd9ca7SRichard Henderson 35148340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 351598cd9ca7SRichard Henderson { 3516660eefe1SRichard Henderson TCGv_reg dest; 351798cd9ca7SRichard Henderson 3518c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35198340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35208340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3521c301f34eSRichard Henderson #else 3522c301f34eSRichard Henderson nullify_over(ctx); 35238340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3524c301f34eSRichard Henderson 3525c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3526c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3527c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3528c301f34eSRichard Henderson } 3529c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3530c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35318340f534SRichard Henderson if (a->l) { 35328340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3533c301f34eSRichard Henderson } 35348340f534SRichard Henderson nullify_set(ctx, a->n); 3535c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 353631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 353731234768SRichard Henderson return nullify_end(ctx); 3538c301f34eSRichard Henderson #endif 353998cd9ca7SRichard Henderson } 354098cd9ca7SRichard Henderson 35411ca74648SRichard Henderson /* 35421ca74648SRichard Henderson * Float class 0 35431ca74648SRichard Henderson */ 3544ebe9383cSRichard Henderson 35451ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3546ebe9383cSRichard Henderson { 3547ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3548ebe9383cSRichard Henderson } 3549ebe9383cSRichard Henderson 35501ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35511ca74648SRichard Henderson { 35521ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35531ca74648SRichard Henderson } 35541ca74648SRichard Henderson 3555ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3556ebe9383cSRichard Henderson { 3557ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3558ebe9383cSRichard Henderson } 3559ebe9383cSRichard Henderson 35601ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35611ca74648SRichard Henderson { 35621ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35631ca74648SRichard Henderson } 35641ca74648SRichard Henderson 35651ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3566ebe9383cSRichard Henderson { 3567ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3568ebe9383cSRichard Henderson } 3569ebe9383cSRichard Henderson 35701ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35711ca74648SRichard Henderson { 35721ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35731ca74648SRichard Henderson } 35741ca74648SRichard Henderson 3575ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3576ebe9383cSRichard Henderson { 3577ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3578ebe9383cSRichard Henderson } 3579ebe9383cSRichard Henderson 35801ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 35811ca74648SRichard Henderson { 35821ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 35831ca74648SRichard Henderson } 35841ca74648SRichard Henderson 35851ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 35861ca74648SRichard Henderson { 35871ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 35881ca74648SRichard Henderson } 35891ca74648SRichard Henderson 35901ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 35911ca74648SRichard Henderson { 35921ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 35931ca74648SRichard Henderson } 35941ca74648SRichard Henderson 35951ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 35961ca74648SRichard Henderson { 35971ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 35981ca74648SRichard Henderson } 35991ca74648SRichard Henderson 36001ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36011ca74648SRichard Henderson { 36021ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36031ca74648SRichard Henderson } 36041ca74648SRichard Henderson 36051ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3606ebe9383cSRichard Henderson { 3607ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3608ebe9383cSRichard Henderson } 3609ebe9383cSRichard Henderson 36101ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36111ca74648SRichard Henderson { 36121ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36131ca74648SRichard Henderson } 36141ca74648SRichard Henderson 3615ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3616ebe9383cSRichard Henderson { 3617ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3618ebe9383cSRichard Henderson } 3619ebe9383cSRichard Henderson 36201ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36211ca74648SRichard Henderson { 36221ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36231ca74648SRichard Henderson } 36241ca74648SRichard Henderson 36251ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3626ebe9383cSRichard Henderson { 3627ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3628ebe9383cSRichard Henderson } 3629ebe9383cSRichard Henderson 36301ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36311ca74648SRichard Henderson { 36321ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36331ca74648SRichard Henderson } 36341ca74648SRichard Henderson 3635ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3636ebe9383cSRichard Henderson { 3637ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3638ebe9383cSRichard Henderson } 3639ebe9383cSRichard Henderson 36401ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36411ca74648SRichard Henderson { 36421ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36431ca74648SRichard Henderson } 36441ca74648SRichard Henderson 36451ca74648SRichard Henderson /* 36461ca74648SRichard Henderson * Float class 1 36471ca74648SRichard Henderson */ 36481ca74648SRichard Henderson 36491ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36501ca74648SRichard Henderson { 36511ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36521ca74648SRichard Henderson } 36531ca74648SRichard Henderson 36541ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36551ca74648SRichard Henderson { 36561ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36571ca74648SRichard Henderson } 36581ca74648SRichard Henderson 36591ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36601ca74648SRichard Henderson { 36611ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36621ca74648SRichard Henderson } 36631ca74648SRichard Henderson 36641ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36651ca74648SRichard Henderson { 36661ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36671ca74648SRichard Henderson } 36681ca74648SRichard Henderson 36691ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36701ca74648SRichard Henderson { 36711ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36721ca74648SRichard Henderson } 36731ca74648SRichard Henderson 36741ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 36751ca74648SRichard Henderson { 36761ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 36771ca74648SRichard Henderson } 36781ca74648SRichard Henderson 36791ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 36801ca74648SRichard Henderson { 36811ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 36821ca74648SRichard Henderson } 36831ca74648SRichard Henderson 36841ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 36851ca74648SRichard Henderson { 36861ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 36871ca74648SRichard Henderson } 36881ca74648SRichard Henderson 36891ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 36901ca74648SRichard Henderson { 36911ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 36921ca74648SRichard Henderson } 36931ca74648SRichard Henderson 36941ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 36951ca74648SRichard Henderson { 36961ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 36971ca74648SRichard Henderson } 36981ca74648SRichard Henderson 36991ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37001ca74648SRichard Henderson { 37011ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37021ca74648SRichard Henderson } 37031ca74648SRichard Henderson 37041ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37051ca74648SRichard Henderson { 37061ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37071ca74648SRichard Henderson } 37081ca74648SRichard Henderson 37091ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37101ca74648SRichard Henderson { 37111ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37121ca74648SRichard Henderson } 37131ca74648SRichard Henderson 37141ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37151ca74648SRichard Henderson { 37161ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37171ca74648SRichard Henderson } 37181ca74648SRichard Henderson 37191ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37201ca74648SRichard Henderson { 37211ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37221ca74648SRichard Henderson } 37231ca74648SRichard Henderson 37241ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37251ca74648SRichard Henderson { 37261ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37271ca74648SRichard Henderson } 37281ca74648SRichard Henderson 37291ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37301ca74648SRichard Henderson { 37311ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37321ca74648SRichard Henderson } 37331ca74648SRichard Henderson 37341ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37351ca74648SRichard Henderson { 37361ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37371ca74648SRichard Henderson } 37381ca74648SRichard Henderson 37391ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37401ca74648SRichard Henderson { 37411ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37421ca74648SRichard Henderson } 37431ca74648SRichard Henderson 37441ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37451ca74648SRichard Henderson { 37461ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37471ca74648SRichard Henderson } 37481ca74648SRichard Henderson 37491ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37501ca74648SRichard Henderson { 37511ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37521ca74648SRichard Henderson } 37531ca74648SRichard Henderson 37541ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37551ca74648SRichard Henderson { 37561ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37571ca74648SRichard Henderson } 37581ca74648SRichard Henderson 37591ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37601ca74648SRichard Henderson { 37611ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37621ca74648SRichard Henderson } 37631ca74648SRichard Henderson 37641ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37651ca74648SRichard Henderson { 37661ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37671ca74648SRichard Henderson } 37681ca74648SRichard Henderson 37691ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37701ca74648SRichard Henderson { 37711ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37721ca74648SRichard Henderson } 37731ca74648SRichard Henderson 37741ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 37751ca74648SRichard Henderson { 37761ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 37771ca74648SRichard Henderson } 37781ca74648SRichard Henderson 37791ca74648SRichard Henderson /* 37801ca74648SRichard Henderson * Float class 2 37811ca74648SRichard Henderson */ 37821ca74648SRichard Henderson 37831ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3784ebe9383cSRichard Henderson { 3785ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3786ebe9383cSRichard Henderson 3787ebe9383cSRichard Henderson nullify_over(ctx); 3788ebe9383cSRichard Henderson 37891ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 37901ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 37911ca74648SRichard Henderson ty = tcg_const_i32(a->y); 37921ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3793ebe9383cSRichard Henderson 3794ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3795ebe9383cSRichard Henderson 3796ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3797ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3798ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3799ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3800ebe9383cSRichard Henderson 38011ca74648SRichard Henderson return nullify_end(ctx); 3802ebe9383cSRichard Henderson } 3803ebe9383cSRichard Henderson 38041ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3805ebe9383cSRichard Henderson { 3806ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3807ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3808ebe9383cSRichard Henderson 3809ebe9383cSRichard Henderson nullify_over(ctx); 3810ebe9383cSRichard Henderson 38111ca74648SRichard Henderson ta = load_frd0(a->r1); 38121ca74648SRichard Henderson tb = load_frd0(a->r2); 38131ca74648SRichard Henderson ty = tcg_const_i32(a->y); 38141ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3815ebe9383cSRichard Henderson 3816ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3817ebe9383cSRichard Henderson 3818ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3819ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3820ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3821ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3822ebe9383cSRichard Henderson 382331234768SRichard Henderson return nullify_end(ctx); 3824ebe9383cSRichard Henderson } 3825ebe9383cSRichard Henderson 38261ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3827ebe9383cSRichard Henderson { 3828eaa3783bSRichard Henderson TCGv_reg t; 3829ebe9383cSRichard Henderson 3830ebe9383cSRichard Henderson nullify_over(ctx); 3831ebe9383cSRichard Henderson 38321ca74648SRichard Henderson t = get_temp(ctx); 3833eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3834ebe9383cSRichard Henderson 38351ca74648SRichard Henderson if (a->y == 1) { 3836ebe9383cSRichard Henderson int mask; 3837ebe9383cSRichard Henderson bool inv = false; 3838ebe9383cSRichard Henderson 38391ca74648SRichard Henderson switch (a->c) { 3840ebe9383cSRichard Henderson case 0: /* simple */ 3841eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3842ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3843ebe9383cSRichard Henderson goto done; 3844ebe9383cSRichard Henderson case 2: /* rej */ 3845ebe9383cSRichard Henderson inv = true; 3846ebe9383cSRichard Henderson /* fallthru */ 3847ebe9383cSRichard Henderson case 1: /* acc */ 3848ebe9383cSRichard Henderson mask = 0x43ff800; 3849ebe9383cSRichard Henderson break; 3850ebe9383cSRichard Henderson case 6: /* rej8 */ 3851ebe9383cSRichard Henderson inv = true; 3852ebe9383cSRichard Henderson /* fallthru */ 3853ebe9383cSRichard Henderson case 5: /* acc8 */ 3854ebe9383cSRichard Henderson mask = 0x43f8000; 3855ebe9383cSRichard Henderson break; 3856ebe9383cSRichard Henderson case 9: /* acc6 */ 3857ebe9383cSRichard Henderson mask = 0x43e0000; 3858ebe9383cSRichard Henderson break; 3859ebe9383cSRichard Henderson case 13: /* acc4 */ 3860ebe9383cSRichard Henderson mask = 0x4380000; 3861ebe9383cSRichard Henderson break; 3862ebe9383cSRichard Henderson case 17: /* acc2 */ 3863ebe9383cSRichard Henderson mask = 0x4200000; 3864ebe9383cSRichard Henderson break; 3865ebe9383cSRichard Henderson default: 38661ca74648SRichard Henderson gen_illegal(ctx); 38671ca74648SRichard Henderson return true; 3868ebe9383cSRichard Henderson } 3869ebe9383cSRichard Henderson if (inv) { 3870eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3871eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3872ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3873ebe9383cSRichard Henderson } else { 3874eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3875ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3876ebe9383cSRichard Henderson } 38771ca74648SRichard Henderson } else { 38781ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 38791ca74648SRichard Henderson 38801ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 38811ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 38821ca74648SRichard Henderson tcg_temp_free(t); 38831ca74648SRichard Henderson } 38841ca74648SRichard Henderson 3885ebe9383cSRichard Henderson done: 388631234768SRichard Henderson return nullify_end(ctx); 3887ebe9383cSRichard Henderson } 3888ebe9383cSRichard Henderson 38891ca74648SRichard Henderson /* 38901ca74648SRichard Henderson * Float class 2 38911ca74648SRichard Henderson */ 38921ca74648SRichard Henderson 38931ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3894ebe9383cSRichard Henderson { 38951ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 38961ca74648SRichard Henderson } 38971ca74648SRichard Henderson 38981ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 38991ca74648SRichard Henderson { 39001ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39011ca74648SRichard Henderson } 39021ca74648SRichard Henderson 39031ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39041ca74648SRichard Henderson { 39051ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39061ca74648SRichard Henderson } 39071ca74648SRichard Henderson 39081ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39091ca74648SRichard Henderson { 39101ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39111ca74648SRichard Henderson } 39121ca74648SRichard Henderson 39131ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39141ca74648SRichard Henderson { 39151ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39161ca74648SRichard Henderson } 39171ca74648SRichard Henderson 39181ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39191ca74648SRichard Henderson { 39201ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39211ca74648SRichard Henderson } 39221ca74648SRichard Henderson 39231ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39241ca74648SRichard Henderson { 39251ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39261ca74648SRichard Henderson } 39271ca74648SRichard Henderson 39281ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39291ca74648SRichard Henderson { 39301ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39311ca74648SRichard Henderson } 39321ca74648SRichard Henderson 39331ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39341ca74648SRichard Henderson { 39351ca74648SRichard Henderson TCGv_i64 x, y; 3936ebe9383cSRichard Henderson 3937ebe9383cSRichard Henderson nullify_over(ctx); 3938ebe9383cSRichard Henderson 39391ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39401ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39411ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39421ca74648SRichard Henderson save_frd(a->t, x); 39431ca74648SRichard Henderson tcg_temp_free_i64(x); 39441ca74648SRichard Henderson tcg_temp_free_i64(y); 3945ebe9383cSRichard Henderson 394631234768SRichard Henderson return nullify_end(ctx); 3947ebe9383cSRichard Henderson } 3948ebe9383cSRichard Henderson 3949ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3950ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3951ebe9383cSRichard Henderson { 3952ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3953ebe9383cSRichard Henderson } 3954ebe9383cSRichard Henderson 3955b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3956ebe9383cSRichard Henderson { 3957b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3958b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3959b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3960b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3961b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3962ebe9383cSRichard Henderson 3963ebe9383cSRichard Henderson nullify_over(ctx); 3964ebe9383cSRichard Henderson 3965ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3966ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3967ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3968ebe9383cSRichard Henderson 396931234768SRichard Henderson return nullify_end(ctx); 3970ebe9383cSRichard Henderson } 3971ebe9383cSRichard Henderson 3972b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3973b1e2af57SRichard Henderson { 3974b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3975b1e2af57SRichard Henderson } 3976b1e2af57SRichard Henderson 3977b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3978b1e2af57SRichard Henderson { 3979b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3980b1e2af57SRichard Henderson } 3981b1e2af57SRichard Henderson 3982b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3983b1e2af57SRichard Henderson { 3984b1e2af57SRichard Henderson nullify_over(ctx); 3985b1e2af57SRichard Henderson 3986b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3987b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3988b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3989b1e2af57SRichard Henderson 3990b1e2af57SRichard Henderson return nullify_end(ctx); 3991b1e2af57SRichard Henderson } 3992b1e2af57SRichard Henderson 3993b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 3994b1e2af57SRichard Henderson { 3995b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 3996b1e2af57SRichard Henderson } 3997b1e2af57SRichard Henderson 3998b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 3999b1e2af57SRichard Henderson { 4000b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4001b1e2af57SRichard Henderson } 4002b1e2af57SRichard Henderson 4003c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4004ebe9383cSRichard Henderson { 4005c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4006ebe9383cSRichard Henderson 4007ebe9383cSRichard Henderson nullify_over(ctx); 4008c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4009c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4010c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4011ebe9383cSRichard Henderson 4012c3bad4f8SRichard Henderson if (a->neg) { 4013c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4014ebe9383cSRichard Henderson } else { 4015c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4016ebe9383cSRichard Henderson } 4017ebe9383cSRichard Henderson 4018c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 4019c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 4020c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 4021c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 402231234768SRichard Henderson return nullify_end(ctx); 4023ebe9383cSRichard Henderson } 4024ebe9383cSRichard Henderson 4025c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4026ebe9383cSRichard Henderson { 4027c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4028ebe9383cSRichard Henderson 4029ebe9383cSRichard Henderson nullify_over(ctx); 4030c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4031c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4032c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4033ebe9383cSRichard Henderson 4034c3bad4f8SRichard Henderson if (a->neg) { 4035c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4036ebe9383cSRichard Henderson } else { 4037c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4038ebe9383cSRichard Henderson } 4039ebe9383cSRichard Henderson 4040c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 4041c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 4042c3bad4f8SRichard Henderson save_frd(a->t, x); 4043c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 404431234768SRichard Henderson return nullify_end(ctx); 4045ebe9383cSRichard Henderson } 4046ebe9383cSRichard Henderson 4047b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 404861766fe9SRichard Henderson { 404951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4050f764718dSRichard Henderson int bound; 405161766fe9SRichard Henderson 405251b061fbSRichard Henderson ctx->cs = cs; 4053494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40543d68ee7bSRichard Henderson 40553d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 40563d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 40573d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4058ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4059ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4060c301f34eSRichard Henderson #else 4061494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4062494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 40633d68ee7bSRichard Henderson 4064c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4065c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4066c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4067c301f34eSRichard Henderson int32_t diff = cs_base; 4068c301f34eSRichard Henderson 4069c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4070c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4071c301f34eSRichard Henderson #endif 407251b061fbSRichard Henderson ctx->iaoq_n = -1; 4073f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 407461766fe9SRichard Henderson 40753d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40763d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4077b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 40783d68ee7bSRichard Henderson 407986f8d05fSRichard Henderson ctx->ntempr = 0; 408086f8d05fSRichard Henderson ctx->ntempl = 0; 408186f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 408286f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 408361766fe9SRichard Henderson } 408461766fe9SRichard Henderson 408551b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 408651b061fbSRichard Henderson { 408751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 408861766fe9SRichard Henderson 40893d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 409051b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 409151b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4092494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 409351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 409451b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4095129e9cc3SRichard Henderson } 409651b061fbSRichard Henderson ctx->null_lab = NULL; 409761766fe9SRichard Henderson } 409861766fe9SRichard Henderson 409951b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 410051b061fbSRichard Henderson { 410151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 410251b061fbSRichard Henderson 410351b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 410451b061fbSRichard Henderson } 410551b061fbSRichard Henderson 410651b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 410751b061fbSRichard Henderson const CPUBreakpoint *bp) 410851b061fbSRichard Henderson { 410951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 411051b061fbSRichard Henderson 411131234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4112c301f34eSRichard Henderson ctx->base.pc_next += 4; 411351b061fbSRichard Henderson return true; 411451b061fbSRichard Henderson } 411551b061fbSRichard Henderson 411651b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 411751b061fbSRichard Henderson { 411851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 411951b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 412051b061fbSRichard Henderson DisasJumpType ret; 412151b061fbSRichard Henderson int i, n; 412251b061fbSRichard Henderson 412351b061fbSRichard Henderson /* Execute one insn. */ 4124ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4125c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 412631234768SRichard Henderson do_page_zero(ctx); 412731234768SRichard Henderson ret = ctx->base.is_jmp; 4128869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4129ba1d0b44SRichard Henderson } else 4130ba1d0b44SRichard Henderson #endif 4131ba1d0b44SRichard Henderson { 413261766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 413361766fe9SRichard Henderson the page permissions for execute. */ 4134c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 413561766fe9SRichard Henderson 413661766fe9SRichard Henderson /* Set up the IA queue for the next insn. 413761766fe9SRichard Henderson This will be overwritten by a branch. */ 413851b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 413951b061fbSRichard Henderson ctx->iaoq_n = -1; 414051b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4141eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 414261766fe9SRichard Henderson } else { 414351b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4144f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 414561766fe9SRichard Henderson } 414661766fe9SRichard Henderson 414751b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 414851b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4149869051eaSRichard Henderson ret = DISAS_NEXT; 4150129e9cc3SRichard Henderson } else { 41511a19da0dSRichard Henderson ctx->insn = insn; 415231274b46SRichard Henderson if (!decode(ctx, insn)) { 415331274b46SRichard Henderson gen_illegal(ctx); 415431274b46SRichard Henderson } 415531234768SRichard Henderson ret = ctx->base.is_jmp; 415651b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4157129e9cc3SRichard Henderson } 415861766fe9SRichard Henderson } 415961766fe9SRichard Henderson 416051b061fbSRichard Henderson /* Free any temporaries allocated. */ 416186f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 416286f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 416386f8d05fSRichard Henderson ctx->tempr[i] = NULL; 416461766fe9SRichard Henderson } 416586f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 416686f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 416786f8d05fSRichard Henderson ctx->templ[i] = NULL; 416886f8d05fSRichard Henderson } 416986f8d05fSRichard Henderson ctx->ntempr = 0; 417086f8d05fSRichard Henderson ctx->ntempl = 0; 417161766fe9SRichard Henderson 41723d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41733d68ee7bSRichard Henderson a priority change within the instruction queue. */ 417451b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4175c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4176c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4177c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4178c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 417951b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 418051b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 418131234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4182129e9cc3SRichard Henderson } else { 418331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 418461766fe9SRichard Henderson } 4185129e9cc3SRichard Henderson } 418651b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 418751b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4188c301f34eSRichard Henderson ctx->base.pc_next += 4; 418961766fe9SRichard Henderson 4190869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 419151b061fbSRichard Henderson return; 419261766fe9SRichard Henderson } 419351b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4194eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 419551b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4196c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4197c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4198c301f34eSRichard Henderson #endif 419951b061fbSRichard Henderson nullify_save(ctx); 420051b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 420151b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4202eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 420361766fe9SRichard Henderson } 420461766fe9SRichard Henderson } 420561766fe9SRichard Henderson 420651b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 420751b061fbSRichard Henderson { 420851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4209e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 421051b061fbSRichard Henderson 4211e1b5a5edSRichard Henderson switch (is_jmp) { 4212869051eaSRichard Henderson case DISAS_NORETURN: 421361766fe9SRichard Henderson break; 421451b061fbSRichard Henderson case DISAS_TOO_MANY: 4215869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4216e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 421751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 421851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 421951b061fbSRichard Henderson nullify_save(ctx); 422061766fe9SRichard Henderson /* FALLTHRU */ 4221869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 422251b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 422361766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4224e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 422507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 422661766fe9SRichard Henderson } else { 42277f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 422861766fe9SRichard Henderson } 422961766fe9SRichard Henderson break; 423061766fe9SRichard Henderson default: 423151b061fbSRichard Henderson g_assert_not_reached(); 423261766fe9SRichard Henderson } 423351b061fbSRichard Henderson } 423461766fe9SRichard Henderson 423551b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 423651b061fbSRichard Henderson { 4237c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 423861766fe9SRichard Henderson 4239ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4240ba1d0b44SRichard Henderson switch (pc) { 42417ad439dfSRichard Henderson case 0x00: 424251b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4243ba1d0b44SRichard Henderson return; 42447ad439dfSRichard Henderson case 0xb0: 424551b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4246ba1d0b44SRichard Henderson return; 42477ad439dfSRichard Henderson case 0xe0: 424851b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4249ba1d0b44SRichard Henderson return; 42507ad439dfSRichard Henderson case 0x100: 425151b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4252ba1d0b44SRichard Henderson return; 42537ad439dfSRichard Henderson } 4254ba1d0b44SRichard Henderson #endif 4255ba1d0b44SRichard Henderson 4256ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4257eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 425861766fe9SRichard Henderson } 425951b061fbSRichard Henderson 426051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 426151b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 426251b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 426351b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 426451b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 426551b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 426651b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 426751b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 426851b061fbSRichard Henderson }; 426951b061fbSRichard Henderson 427051b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 427151b061fbSRichard Henderson 427251b061fbSRichard Henderson { 427351b061fbSRichard Henderson DisasContext ctx; 427451b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 427561766fe9SRichard Henderson } 427661766fe9SRichard Henderson 427761766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 427861766fe9SRichard Henderson target_ulong *data) 427961766fe9SRichard Henderson { 428061766fe9SRichard Henderson env->iaoq_f = data[0]; 428186f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 428261766fe9SRichard Henderson env->iaoq_b = data[1]; 428361766fe9SRichard Henderson } 428461766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 428561766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 428661766fe9SRichard Henderson that the instruction was not nullified. */ 428761766fe9SRichard Henderson env->psw_n = 0; 428861766fe9SRichard Henderson } 4289