161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 282e36f27efSRichard Henderson static int expand_sm_imm(int val) 283e36f27efSRichard Henderson { 284e36f27efSRichard Henderson if (val & PSW_SM_E) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson if (val & PSW_SM_W) { 288e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 289e36f27efSRichard Henderson } 290e36f27efSRichard Henderson return val; 291e36f27efSRichard Henderson } 292e36f27efSRichard Henderson 293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 294deee69a1SRichard Henderson static int expand_sr3x(int val) 295deee69a1SRichard Henderson { 296deee69a1SRichard Henderson return ~val; 297deee69a1SRichard Henderson } 298deee69a1SRichard Henderson 2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 3001cd012a5SRichard Henderson we use for the final M. */ 3011cd012a5SRichard Henderson static int ma_to_m(int val) 3021cd012a5SRichard Henderson { 3031cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3041cd012a5SRichard Henderson } 3051cd012a5SRichard Henderson 306740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 307740038d7SRichard Henderson static int pos_to_m(int val) 308740038d7SRichard Henderson { 309740038d7SRichard Henderson return val ? 1 : -1; 310740038d7SRichard Henderson } 311740038d7SRichard Henderson 312740038d7SRichard Henderson static int neg_to_m(int val) 313740038d7SRichard Henderson { 314740038d7SRichard Henderson return val ? -1 : 1; 315740038d7SRichard Henderson } 316740038d7SRichard Henderson 317740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 31801afb7beSRichard Henderson static int expand_shl2(int val) 31901afb7beSRichard Henderson { 32001afb7beSRichard Henderson return val << 2; 32101afb7beSRichard Henderson } 32201afb7beSRichard Henderson 323740038d7SRichard Henderson /* Used for fp memory ops. */ 324740038d7SRichard Henderson static int expand_shl3(int val) 325740038d7SRichard Henderson { 326740038d7SRichard Henderson return val << 3; 327740038d7SRichard Henderson } 328740038d7SRichard Henderson 3290588e061SRichard Henderson /* Used for assemble_21. */ 3300588e061SRichard Henderson static int expand_shl11(int val) 3310588e061SRichard Henderson { 3320588e061SRichard Henderson return val << 11; 3330588e061SRichard Henderson } 3340588e061SRichard Henderson 33501afb7beSRichard Henderson 33640f9f908SRichard Henderson /* Include the auto-generated decoder. */ 33740f9f908SRichard Henderson #include "decode.inc.c" 33840f9f908SRichard Henderson 33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34061766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34461766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34661766fe9SRichard Henderson 347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 348e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson typedef struct DisasInsn { 35261766fe9SRichard Henderson uint32_t insn, mask; 35331234768SRichard Henderson bool (*trans)(DisasContext *ctx, uint32_t insn, 35461766fe9SRichard Henderson const struct DisasInsn *f); 355b2167459SRichard Henderson union { 356eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 357eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 358eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 359eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 360eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 361eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 362eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 363eff235ebSPaolo Bonzini } f; 36461766fe9SRichard Henderson } DisasInsn; 36561766fe9SRichard Henderson 36661766fe9SRichard Henderson /* global register indexes */ 367eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 36833423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 369494737b7SRichard Henderson static TCGv_i64 cpu_srH; 370eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 371eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 372c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 373c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 374eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 375eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 376eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 377eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 378eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson #include "exec/gen-icount.h" 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson void hppa_translate_init(void) 38361766fe9SRichard Henderson { 38461766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 38561766fe9SRichard Henderson 386eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 38761766fe9SRichard Henderson static const GlobalVar vars[] = { 38835136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 38961766fe9SRichard Henderson DEF_VAR(psw_n), 39061766fe9SRichard Henderson DEF_VAR(psw_v), 39161766fe9SRichard Henderson DEF_VAR(psw_cb), 39261766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 39361766fe9SRichard Henderson DEF_VAR(iaoq_f), 39461766fe9SRichard Henderson DEF_VAR(iaoq_b), 39561766fe9SRichard Henderson }; 39661766fe9SRichard Henderson 39761766fe9SRichard Henderson #undef DEF_VAR 39861766fe9SRichard Henderson 39961766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 40061766fe9SRichard Henderson static const char gr_names[32][4] = { 40161766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 40261766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 40361766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 40461766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 40561766fe9SRichard Henderson }; 40633423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 407494737b7SRichard Henderson static const char sr_names[5][4] = { 408494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 40933423472SRichard Henderson }; 41061766fe9SRichard Henderson 41161766fe9SRichard Henderson int i; 41261766fe9SRichard Henderson 413f764718dSRichard Henderson cpu_gr[0] = NULL; 41461766fe9SRichard Henderson for (i = 1; i < 32; i++) { 41561766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 41661766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 41761766fe9SRichard Henderson gr_names[i]); 41861766fe9SRichard Henderson } 41933423472SRichard Henderson for (i = 0; i < 4; i++) { 42033423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 42133423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 42233423472SRichard Henderson sr_names[i]); 42333423472SRichard Henderson } 424494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 425494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 426494737b7SRichard Henderson sr_names[4]); 42761766fe9SRichard Henderson 42861766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 42961766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 43061766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 43161766fe9SRichard Henderson } 432c301f34eSRichard Henderson 433c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 434c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 435c301f34eSRichard Henderson "iasq_f"); 436c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 437c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 438c301f34eSRichard Henderson "iasq_b"); 43961766fe9SRichard Henderson } 44061766fe9SRichard Henderson 441129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 442129e9cc3SRichard Henderson { 443f764718dSRichard Henderson return (DisasCond){ 444f764718dSRichard Henderson .c = TCG_COND_NEVER, 445f764718dSRichard Henderson .a0 = NULL, 446f764718dSRichard Henderson .a1 = NULL, 447f764718dSRichard Henderson }; 448129e9cc3SRichard Henderson } 449129e9cc3SRichard Henderson 450129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 451129e9cc3SRichard Henderson { 452f764718dSRichard Henderson return (DisasCond){ 453f764718dSRichard Henderson .c = TCG_COND_NE, 454f764718dSRichard Henderson .a0 = cpu_psw_n, 455f764718dSRichard Henderson .a0_is_n = true, 456f764718dSRichard Henderson .a1 = NULL, 457f764718dSRichard Henderson .a1_is_0 = true 458f764718dSRichard Henderson }; 459129e9cc3SRichard Henderson } 460129e9cc3SRichard Henderson 461eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 462129e9cc3SRichard Henderson { 463f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 464129e9cc3SRichard Henderson 465129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 466129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 467eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 468129e9cc3SRichard Henderson 469129e9cc3SRichard Henderson return r; 470129e9cc3SRichard Henderson } 471129e9cc3SRichard Henderson 472eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 473129e9cc3SRichard Henderson { 474129e9cc3SRichard Henderson DisasCond r = { .c = c }; 475129e9cc3SRichard Henderson 476129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 477129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 478eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 479129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 480eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 481129e9cc3SRichard Henderson 482129e9cc3SRichard Henderson return r; 483129e9cc3SRichard Henderson } 484129e9cc3SRichard Henderson 485129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 486129e9cc3SRichard Henderson { 487129e9cc3SRichard Henderson if (cond->a1_is_0) { 488129e9cc3SRichard Henderson cond->a1_is_0 = false; 489eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson } 492129e9cc3SRichard Henderson 493129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 494129e9cc3SRichard Henderson { 495129e9cc3SRichard Henderson switch (cond->c) { 496129e9cc3SRichard Henderson default: 497129e9cc3SRichard Henderson if (!cond->a0_is_n) { 498129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 499129e9cc3SRichard Henderson } 500129e9cc3SRichard Henderson if (!cond->a1_is_0) { 501129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 502129e9cc3SRichard Henderson } 503129e9cc3SRichard Henderson cond->a0_is_n = false; 504129e9cc3SRichard Henderson cond->a1_is_0 = false; 505f764718dSRichard Henderson cond->a0 = NULL; 506f764718dSRichard Henderson cond->a1 = NULL; 507129e9cc3SRichard Henderson /* fallthru */ 508129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 509129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 510129e9cc3SRichard Henderson break; 511129e9cc3SRichard Henderson case TCG_COND_NEVER: 512129e9cc3SRichard Henderson break; 513129e9cc3SRichard Henderson } 514129e9cc3SRichard Henderson } 515129e9cc3SRichard Henderson 516eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 51761766fe9SRichard Henderson { 51886f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 51986f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 52086f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 52161766fe9SRichard Henderson } 52261766fe9SRichard Henderson 52386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 52486f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 52586f8d05fSRichard Henderson { 52686f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 52786f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 52886f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 52986f8d05fSRichard Henderson } 53086f8d05fSRichard Henderson #endif 53186f8d05fSRichard Henderson 532eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 53361766fe9SRichard Henderson { 534eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 535eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 53661766fe9SRichard Henderson return t; 53761766fe9SRichard Henderson } 53861766fe9SRichard Henderson 539eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 54061766fe9SRichard Henderson { 54161766fe9SRichard Henderson if (reg == 0) { 542eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 543eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 54461766fe9SRichard Henderson return t; 54561766fe9SRichard Henderson } else { 54661766fe9SRichard Henderson return cpu_gr[reg]; 54761766fe9SRichard Henderson } 54861766fe9SRichard Henderson } 54961766fe9SRichard Henderson 550eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 55161766fe9SRichard Henderson { 552129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 55361766fe9SRichard Henderson return get_temp(ctx); 55461766fe9SRichard Henderson } else { 55561766fe9SRichard Henderson return cpu_gr[reg]; 55661766fe9SRichard Henderson } 55761766fe9SRichard Henderson } 55861766fe9SRichard Henderson 559eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 560129e9cc3SRichard Henderson { 561129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 562129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 563eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 564129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 565129e9cc3SRichard Henderson } else { 566eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 567129e9cc3SRichard Henderson } 568129e9cc3SRichard Henderson } 569129e9cc3SRichard Henderson 570eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 571129e9cc3SRichard Henderson { 572129e9cc3SRichard Henderson if (reg != 0) { 573129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 574129e9cc3SRichard Henderson } 575129e9cc3SRichard Henderson } 576129e9cc3SRichard Henderson 57796d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 57896d6407fSRichard Henderson # define HI_OFS 0 57996d6407fSRichard Henderson # define LO_OFS 4 58096d6407fSRichard Henderson #else 58196d6407fSRichard Henderson # define HI_OFS 4 58296d6407fSRichard Henderson # define LO_OFS 0 58396d6407fSRichard Henderson #endif 58496d6407fSRichard Henderson 58596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 58696d6407fSRichard Henderson { 58796d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 58896d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 58996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 59096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 59196d6407fSRichard Henderson return ret; 59296d6407fSRichard Henderson } 59396d6407fSRichard Henderson 594ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 595ebe9383cSRichard Henderson { 596ebe9383cSRichard Henderson if (rt == 0) { 597ebe9383cSRichard Henderson return tcg_const_i32(0); 598ebe9383cSRichard Henderson } else { 599ebe9383cSRichard Henderson return load_frw_i32(rt); 600ebe9383cSRichard Henderson } 601ebe9383cSRichard Henderson } 602ebe9383cSRichard Henderson 603ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 604ebe9383cSRichard Henderson { 605ebe9383cSRichard Henderson if (rt == 0) { 606ebe9383cSRichard Henderson return tcg_const_i64(0); 607ebe9383cSRichard Henderson } else { 608ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 609ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 610ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 611ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 612ebe9383cSRichard Henderson return ret; 613ebe9383cSRichard Henderson } 614ebe9383cSRichard Henderson } 615ebe9383cSRichard Henderson 61696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 61796d6407fSRichard Henderson { 61896d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 61996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 62096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 62196d6407fSRichard Henderson } 62296d6407fSRichard Henderson 62396d6407fSRichard Henderson #undef HI_OFS 62496d6407fSRichard Henderson #undef LO_OFS 62596d6407fSRichard Henderson 62696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 62796d6407fSRichard Henderson { 62896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 62996d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 63096d6407fSRichard Henderson return ret; 63196d6407fSRichard Henderson } 63296d6407fSRichard Henderson 633ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 634ebe9383cSRichard Henderson { 635ebe9383cSRichard Henderson if (rt == 0) { 636ebe9383cSRichard Henderson return tcg_const_i64(0); 637ebe9383cSRichard Henderson } else { 638ebe9383cSRichard Henderson return load_frd(rt); 639ebe9383cSRichard Henderson } 640ebe9383cSRichard Henderson } 641ebe9383cSRichard Henderson 64296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 64396d6407fSRichard Henderson { 64496d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 64596d6407fSRichard Henderson } 64696d6407fSRichard Henderson 64733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 64833423472SRichard Henderson { 64933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 65033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 65133423472SRichard Henderson #else 65233423472SRichard Henderson if (reg < 4) { 65333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 654494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 655494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 65633423472SRichard Henderson } else { 65733423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 65833423472SRichard Henderson } 65933423472SRichard Henderson #endif 66033423472SRichard Henderson } 66133423472SRichard Henderson 662129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 663129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 664129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 665129e9cc3SRichard Henderson { 666129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 667129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 668129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 669129e9cc3SRichard Henderson 670129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 671129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 672129e9cc3SRichard Henderson 673129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 674129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 675129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 676129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 677eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 678129e9cc3SRichard Henderson } 679129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 680129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 681129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 682129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 683129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 684eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 685129e9cc3SRichard Henderson } 686129e9cc3SRichard Henderson 687eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 688129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 689129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 690129e9cc3SRichard Henderson } 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson 693129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 694129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 695129e9cc3SRichard Henderson { 696129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 697129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 698eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 699129e9cc3SRichard Henderson } 700129e9cc3SRichard Henderson return; 701129e9cc3SRichard Henderson } 702129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 703129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 704eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 705129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 706129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 707129e9cc3SRichard Henderson } 708129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 709129e9cc3SRichard Henderson } 710129e9cc3SRichard Henderson 711129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 712129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 713129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 714129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 715129e9cc3SRichard Henderson { 716129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 717eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 718129e9cc3SRichard Henderson } 719129e9cc3SRichard Henderson } 720129e9cc3SRichard Henderson 721129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 72240f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 72340f9f908SRichard Henderson it may be tail-called from a translate function. */ 72431234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 725129e9cc3SRichard Henderson { 726129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 72731234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 728129e9cc3SRichard Henderson 729f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 730f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 731f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 732f49b3537SRichard Henderson 733129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 734129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 735129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 736129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 73731234768SRichard Henderson return true; 738129e9cc3SRichard Henderson } 739129e9cc3SRichard Henderson ctx->null_lab = NULL; 740129e9cc3SRichard Henderson 741129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 742129e9cc3SRichard Henderson /* The next instruction will be unconditional, 743129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 744129e9cc3SRichard Henderson gen_set_label(null_lab); 745129e9cc3SRichard Henderson } else { 746129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 747129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 748129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 749129e9cc3SRichard Henderson label we have the proper value in place. */ 750129e9cc3SRichard Henderson nullify_save(ctx); 751129e9cc3SRichard Henderson gen_set_label(null_lab); 752129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 753129e9cc3SRichard Henderson } 754869051eaSRichard Henderson if (status == DISAS_NORETURN) { 75531234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 756129e9cc3SRichard Henderson } 75731234768SRichard Henderson return true; 758129e9cc3SRichard Henderson } 759129e9cc3SRichard Henderson 760eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 76161766fe9SRichard Henderson { 76261766fe9SRichard Henderson if (unlikely(ival == -1)) { 763eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 76461766fe9SRichard Henderson } else { 765eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 76661766fe9SRichard Henderson } 76761766fe9SRichard Henderson } 76861766fe9SRichard Henderson 769eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 77061766fe9SRichard Henderson { 77161766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 77261766fe9SRichard Henderson } 77361766fe9SRichard Henderson 77461766fe9SRichard Henderson static void gen_excp_1(int exception) 77561766fe9SRichard Henderson { 77661766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 77761766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 77861766fe9SRichard Henderson tcg_temp_free_i32(t); 77961766fe9SRichard Henderson } 78061766fe9SRichard Henderson 78131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 78261766fe9SRichard Henderson { 78361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 78461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 785129e9cc3SRichard Henderson nullify_save(ctx); 78661766fe9SRichard Henderson gen_excp_1(exception); 78731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 78861766fe9SRichard Henderson } 78961766fe9SRichard Henderson 79031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7911a19da0dSRichard Henderson { 79231234768SRichard Henderson TCGv_reg tmp; 79331234768SRichard Henderson 79431234768SRichard Henderson nullify_over(ctx); 79531234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7961a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7971a19da0dSRichard Henderson tcg_temp_free(tmp); 79831234768SRichard Henderson gen_excp(ctx, exc); 79931234768SRichard Henderson return nullify_end(ctx); 8001a19da0dSRichard Henderson } 8011a19da0dSRichard Henderson 80231234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 80361766fe9SRichard Henderson { 80431234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 80561766fe9SRichard Henderson } 80661766fe9SRichard Henderson 80740f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 80840f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 80940f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 81040f9f908SRichard Henderson #else 811e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 812e1b5a5edSRichard Henderson do { \ 813e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 81431234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 815e1b5a5edSRichard Henderson } \ 816e1b5a5edSRichard Henderson } while (0) 81740f9f908SRichard Henderson #endif 818e1b5a5edSRichard Henderson 819eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 82061766fe9SRichard Henderson { 82161766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 82231234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 82331234768SRichard Henderson || ctx->base.singlestep_enabled) { 82461766fe9SRichard Henderson return false; 82561766fe9SRichard Henderson } 82661766fe9SRichard Henderson return true; 82761766fe9SRichard Henderson } 82861766fe9SRichard Henderson 829129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 830129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 831129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 832129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 833129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 834129e9cc3SRichard Henderson { 835129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 836129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 837129e9cc3SRichard Henderson } 838129e9cc3SRichard Henderson 83961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 840eaa3783bSRichard Henderson target_ureg f, target_ureg b) 84161766fe9SRichard Henderson { 84261766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 84361766fe9SRichard Henderson tcg_gen_goto_tb(which); 844eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 845eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 84607ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 84761766fe9SRichard Henderson } else { 84861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 84961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 850d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 85161766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 85261766fe9SRichard Henderson } else { 8537f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 85461766fe9SRichard Henderson } 85561766fe9SRichard Henderson } 85661766fe9SRichard Henderson } 85761766fe9SRichard Henderson 858ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 859ebe9383cSRichard Henderson { 860ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 861ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 862ebe9383cSRichard Henderson return r1 * 32 + r0; 863ebe9383cSRichard Henderson } 864ebe9383cSRichard Henderson 865ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 866ebe9383cSRichard Henderson { 867ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 868ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 869ebe9383cSRichard Henderson return r1 * 32 + r0; 870ebe9383cSRichard Henderson } 871ebe9383cSRichard Henderson 872ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 873ebe9383cSRichard Henderson { 874ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 875ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 876ebe9383cSRichard Henderson return r1 * 32 + r0; 877ebe9383cSRichard Henderson } 878ebe9383cSRichard Henderson 879ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 880ebe9383cSRichard Henderson { 881ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 882ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 883ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 884ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 885ebe9383cSRichard Henderson } 886ebe9383cSRichard Henderson 887c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn) 88833423472SRichard Henderson { 88933423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 89033423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 89133423472SRichard Henderson return s2 * 4 + s0; 89233423472SRichard Henderson } 89333423472SRichard Henderson 894b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 895b2167459SRichard Henderson the conditions, without describing their exact implementation. The 896b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 897b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 898b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 899b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 900b2167459SRichard Henderson 901eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 902eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 903b2167459SRichard Henderson { 904b2167459SRichard Henderson DisasCond cond; 905eaa3783bSRichard Henderson TCGv_reg tmp; 906b2167459SRichard Henderson 907b2167459SRichard Henderson switch (cf >> 1) { 908b2167459SRichard Henderson case 0: /* Never / TR */ 909b2167459SRichard Henderson cond = cond_make_f(); 910b2167459SRichard Henderson break; 911b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 912b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 913b2167459SRichard Henderson break; 914b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 915b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 916b2167459SRichard Henderson break; 917b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 918b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 919b2167459SRichard Henderson break; 920b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 921b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 922b2167459SRichard Henderson break; 923b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 924b2167459SRichard Henderson tmp = tcg_temp_new(); 925eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 926eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 927b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 928b2167459SRichard Henderson tcg_temp_free(tmp); 929b2167459SRichard Henderson break; 930b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 931b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 932b2167459SRichard Henderson break; 933b2167459SRichard Henderson case 7: /* OD / EV */ 934b2167459SRichard Henderson tmp = tcg_temp_new(); 935eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 936b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 937b2167459SRichard Henderson tcg_temp_free(tmp); 938b2167459SRichard Henderson break; 939b2167459SRichard Henderson default: 940b2167459SRichard Henderson g_assert_not_reached(); 941b2167459SRichard Henderson } 942b2167459SRichard Henderson if (cf & 1) { 943b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 944b2167459SRichard Henderson } 945b2167459SRichard Henderson 946b2167459SRichard Henderson return cond; 947b2167459SRichard Henderson } 948b2167459SRichard Henderson 949b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 950b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 951b2167459SRichard Henderson deleted as unused. */ 952b2167459SRichard Henderson 953eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 954eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 955b2167459SRichard Henderson { 956b2167459SRichard Henderson DisasCond cond; 957b2167459SRichard Henderson 958b2167459SRichard Henderson switch (cf >> 1) { 959b2167459SRichard Henderson case 1: /* = / <> */ 960b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 961b2167459SRichard Henderson break; 962b2167459SRichard Henderson case 2: /* < / >= */ 963b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 964b2167459SRichard Henderson break; 965b2167459SRichard Henderson case 3: /* <= / > */ 966b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 967b2167459SRichard Henderson break; 968b2167459SRichard Henderson case 4: /* << / >>= */ 969b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 970b2167459SRichard Henderson break; 971b2167459SRichard Henderson case 5: /* <<= / >> */ 972b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 973b2167459SRichard Henderson break; 974b2167459SRichard Henderson default: 975b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 976b2167459SRichard Henderson } 977b2167459SRichard Henderson if (cf & 1) { 978b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 979b2167459SRichard Henderson } 980b2167459SRichard Henderson 981b2167459SRichard Henderson return cond; 982b2167459SRichard Henderson } 983b2167459SRichard Henderson 984b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 985b2167459SRichard Henderson computed, and use of them is undefined. */ 986b2167459SRichard Henderson 987eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 988b2167459SRichard Henderson { 989b2167459SRichard Henderson switch (cf >> 1) { 990b2167459SRichard Henderson case 4: case 5: case 6: 991b2167459SRichard Henderson cf &= 1; 992b2167459SRichard Henderson break; 993b2167459SRichard Henderson } 994b2167459SRichard Henderson return do_cond(cf, res, res, res); 995b2167459SRichard Henderson } 996b2167459SRichard Henderson 99798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 99898cd9ca7SRichard Henderson 999eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 100098cd9ca7SRichard Henderson { 100198cd9ca7SRichard Henderson unsigned c, f; 100298cd9ca7SRichard Henderson 100398cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 100498cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 100598cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 100698cd9ca7SRichard Henderson c = orig & 3; 100798cd9ca7SRichard Henderson if (c == 3) { 100898cd9ca7SRichard Henderson c = 7; 100998cd9ca7SRichard Henderson } 101098cd9ca7SRichard Henderson f = (orig & 4) / 4; 101198cd9ca7SRichard Henderson 101298cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 101398cd9ca7SRichard Henderson } 101498cd9ca7SRichard Henderson 1015b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1016b2167459SRichard Henderson 1017eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1018eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1019b2167459SRichard Henderson { 1020b2167459SRichard Henderson DisasCond cond; 1021eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1022b2167459SRichard Henderson 1023b2167459SRichard Henderson if (cf & 8) { 1024b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1025b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1026b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1027b2167459SRichard Henderson */ 1028b2167459SRichard Henderson cb = tcg_temp_new(); 1029b2167459SRichard Henderson tmp = tcg_temp_new(); 1030eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1031eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1032eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1033eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1034b2167459SRichard Henderson tcg_temp_free(tmp); 1035b2167459SRichard Henderson } 1036b2167459SRichard Henderson 1037b2167459SRichard Henderson switch (cf >> 1) { 1038b2167459SRichard Henderson case 0: /* never / TR */ 1039b2167459SRichard Henderson case 1: /* undefined */ 1040b2167459SRichard Henderson case 5: /* undefined */ 1041b2167459SRichard Henderson cond = cond_make_f(); 1042b2167459SRichard Henderson break; 1043b2167459SRichard Henderson 1044b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1045b2167459SRichard Henderson /* See hasless(v,1) from 1046b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1047b2167459SRichard Henderson */ 1048b2167459SRichard Henderson tmp = tcg_temp_new(); 1049eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1050eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1051eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1052b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1053b2167459SRichard Henderson tcg_temp_free(tmp); 1054b2167459SRichard Henderson break; 1055b2167459SRichard Henderson 1056b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1057b2167459SRichard Henderson tmp = tcg_temp_new(); 1058eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1059eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1060eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1061b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1062b2167459SRichard Henderson tcg_temp_free(tmp); 1063b2167459SRichard Henderson break; 1064b2167459SRichard Henderson 1065b2167459SRichard Henderson case 4: /* SDC / NDC */ 1066eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1067b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1068b2167459SRichard Henderson break; 1069b2167459SRichard Henderson 1070b2167459SRichard Henderson case 6: /* SBC / NBC */ 1071eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1072b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1073b2167459SRichard Henderson break; 1074b2167459SRichard Henderson 1075b2167459SRichard Henderson case 7: /* SHC / NHC */ 1076eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1077b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1078b2167459SRichard Henderson break; 1079b2167459SRichard Henderson 1080b2167459SRichard Henderson default: 1081b2167459SRichard Henderson g_assert_not_reached(); 1082b2167459SRichard Henderson } 1083b2167459SRichard Henderson if (cf & 8) { 1084b2167459SRichard Henderson tcg_temp_free(cb); 1085b2167459SRichard Henderson } 1086b2167459SRichard Henderson if (cf & 1) { 1087b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1088b2167459SRichard Henderson } 1089b2167459SRichard Henderson 1090b2167459SRichard Henderson return cond; 1091b2167459SRichard Henderson } 1092b2167459SRichard Henderson 1093b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1094eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1095eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1096b2167459SRichard Henderson { 1097eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1098eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1099b2167459SRichard Henderson 1100eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1101eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1102eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1103b2167459SRichard Henderson tcg_temp_free(tmp); 1104b2167459SRichard Henderson 1105b2167459SRichard Henderson return sv; 1106b2167459SRichard Henderson } 1107b2167459SRichard Henderson 1108b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1109eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1110eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1111b2167459SRichard Henderson { 1112eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1113eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1114b2167459SRichard Henderson 1115eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1116eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1117eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1118b2167459SRichard Henderson tcg_temp_free(tmp); 1119b2167459SRichard Henderson 1120b2167459SRichard Henderson return sv; 1121b2167459SRichard Henderson } 1122b2167459SRichard Henderson 112331234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1124eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1125eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1126b2167459SRichard Henderson { 1127eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1128b2167459SRichard Henderson unsigned c = cf >> 1; 1129b2167459SRichard Henderson DisasCond cond; 1130b2167459SRichard Henderson 1131b2167459SRichard Henderson dest = tcg_temp_new(); 1132f764718dSRichard Henderson cb = NULL; 1133f764718dSRichard Henderson cb_msb = NULL; 1134b2167459SRichard Henderson 1135b2167459SRichard Henderson if (shift) { 1136b2167459SRichard Henderson tmp = get_temp(ctx); 1137eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1138b2167459SRichard Henderson in1 = tmp; 1139b2167459SRichard Henderson } 1140b2167459SRichard Henderson 1141b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1142eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1143b2167459SRichard Henderson cb_msb = get_temp(ctx); 1144eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1145b2167459SRichard Henderson if (is_c) { 1146eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1147b2167459SRichard Henderson } 1148b2167459SRichard Henderson tcg_temp_free(zero); 1149b2167459SRichard Henderson if (!is_l) { 1150b2167459SRichard Henderson cb = get_temp(ctx); 1151eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1152eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1153b2167459SRichard Henderson } 1154b2167459SRichard Henderson } else { 1155eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1156b2167459SRichard Henderson if (is_c) { 1157eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson } 1160b2167459SRichard Henderson 1161b2167459SRichard Henderson /* Compute signed overflow if required. */ 1162f764718dSRichard Henderson sv = NULL; 1163b2167459SRichard Henderson if (is_tsv || c == 6) { 1164b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1165b2167459SRichard Henderson if (is_tsv) { 1166b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1167b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1168b2167459SRichard Henderson } 1169b2167459SRichard Henderson } 1170b2167459SRichard Henderson 1171b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1172b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1173b2167459SRichard Henderson if (is_tc) { 1174b2167459SRichard Henderson cond_prep(&cond); 1175b2167459SRichard Henderson tmp = tcg_temp_new(); 1176eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1177b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1178b2167459SRichard Henderson tcg_temp_free(tmp); 1179b2167459SRichard Henderson } 1180b2167459SRichard Henderson 1181b2167459SRichard Henderson /* Write back the result. */ 1182b2167459SRichard Henderson if (!is_l) { 1183b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1184b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1185b2167459SRichard Henderson } 1186b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1187b2167459SRichard Henderson tcg_temp_free(dest); 1188b2167459SRichard Henderson 1189b2167459SRichard Henderson /* Install the new nullification. */ 1190b2167459SRichard Henderson cond_free(&ctx->null_cond); 1191b2167459SRichard Henderson ctx->null_cond = cond; 1192b2167459SRichard Henderson } 1193b2167459SRichard Henderson 11940c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11950c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11960c982a28SRichard Henderson { 11970c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11980c982a28SRichard Henderson 11990c982a28SRichard Henderson if (a->cf) { 12000c982a28SRichard Henderson nullify_over(ctx); 12010c982a28SRichard Henderson } 12020c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12030c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12040c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12050c982a28SRichard Henderson return nullify_end(ctx); 12060c982a28SRichard Henderson } 12070c982a28SRichard Henderson 12080588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12090588e061SRichard Henderson bool is_tsv, bool is_tc) 12100588e061SRichard Henderson { 12110588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12120588e061SRichard Henderson 12130588e061SRichard Henderson if (a->cf) { 12140588e061SRichard Henderson nullify_over(ctx); 12150588e061SRichard Henderson } 12160588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12170588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12180588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12190588e061SRichard Henderson return nullify_end(ctx); 12200588e061SRichard Henderson } 12210588e061SRichard Henderson 122231234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1223eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1224eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1225b2167459SRichard Henderson { 1226eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1227b2167459SRichard Henderson unsigned c = cf >> 1; 1228b2167459SRichard Henderson DisasCond cond; 1229b2167459SRichard Henderson 1230b2167459SRichard Henderson dest = tcg_temp_new(); 1231b2167459SRichard Henderson cb = tcg_temp_new(); 1232b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1233b2167459SRichard Henderson 1234eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1235b2167459SRichard Henderson if (is_b) { 1236b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1237eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1238eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1239eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1240eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1241eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1242b2167459SRichard Henderson } else { 1243b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1244b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1245eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1246eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1247eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1248eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1249b2167459SRichard Henderson } 1250b2167459SRichard Henderson tcg_temp_free(zero); 1251b2167459SRichard Henderson 1252b2167459SRichard Henderson /* Compute signed overflow if required. */ 1253f764718dSRichard Henderson sv = NULL; 1254b2167459SRichard Henderson if (is_tsv || c == 6) { 1255b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1256b2167459SRichard Henderson if (is_tsv) { 1257b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1258b2167459SRichard Henderson } 1259b2167459SRichard Henderson } 1260b2167459SRichard Henderson 1261b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1262b2167459SRichard Henderson if (!is_b) { 1263b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1264b2167459SRichard Henderson } else { 1265b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1266b2167459SRichard Henderson } 1267b2167459SRichard Henderson 1268b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1269b2167459SRichard Henderson if (is_tc) { 1270b2167459SRichard Henderson cond_prep(&cond); 1271b2167459SRichard Henderson tmp = tcg_temp_new(); 1272eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1273b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1274b2167459SRichard Henderson tcg_temp_free(tmp); 1275b2167459SRichard Henderson } 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Write back the result. */ 1278b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1279b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1280b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1281b2167459SRichard Henderson tcg_temp_free(dest); 1282b2167459SRichard Henderson 1283b2167459SRichard Henderson /* Install the new nullification. */ 1284b2167459SRichard Henderson cond_free(&ctx->null_cond); 1285b2167459SRichard Henderson ctx->null_cond = cond; 1286b2167459SRichard Henderson } 1287b2167459SRichard Henderson 12880c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12890c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12900c982a28SRichard Henderson { 12910c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12920c982a28SRichard Henderson 12930c982a28SRichard Henderson if (a->cf) { 12940c982a28SRichard Henderson nullify_over(ctx); 12950c982a28SRichard Henderson } 12960c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12970c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12980c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12990c982a28SRichard Henderson return nullify_end(ctx); 13000c982a28SRichard Henderson } 13010c982a28SRichard Henderson 13020588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13030588e061SRichard Henderson { 13040588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13050588e061SRichard Henderson 13060588e061SRichard Henderson if (a->cf) { 13070588e061SRichard Henderson nullify_over(ctx); 13080588e061SRichard Henderson } 13090588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 13100588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13110588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13120588e061SRichard Henderson return nullify_end(ctx); 13130588e061SRichard Henderson } 13140588e061SRichard Henderson 131531234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1316eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1317b2167459SRichard Henderson { 1318eaa3783bSRichard Henderson TCGv_reg dest, sv; 1319b2167459SRichard Henderson DisasCond cond; 1320b2167459SRichard Henderson 1321b2167459SRichard Henderson dest = tcg_temp_new(); 1322eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1323b2167459SRichard Henderson 1324b2167459SRichard Henderson /* Compute signed overflow if required. */ 1325f764718dSRichard Henderson sv = NULL; 1326b2167459SRichard Henderson if ((cf >> 1) == 6) { 1327b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1328b2167459SRichard Henderson } 1329b2167459SRichard Henderson 1330b2167459SRichard Henderson /* Form the condition for the compare. */ 1331b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1332b2167459SRichard Henderson 1333b2167459SRichard Henderson /* Clear. */ 1334eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1335b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1336b2167459SRichard Henderson tcg_temp_free(dest); 1337b2167459SRichard Henderson 1338b2167459SRichard Henderson /* Install the new nullification. */ 1339b2167459SRichard Henderson cond_free(&ctx->null_cond); 1340b2167459SRichard Henderson ctx->null_cond = cond; 1341b2167459SRichard Henderson } 1342b2167459SRichard Henderson 134331234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1344eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1345eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1346b2167459SRichard Henderson { 1347eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1348b2167459SRichard Henderson 1349b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1350b2167459SRichard Henderson fn(dest, in1, in2); 1351b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1352b2167459SRichard Henderson 1353b2167459SRichard Henderson /* Install the new nullification. */ 1354b2167459SRichard Henderson cond_free(&ctx->null_cond); 1355b2167459SRichard Henderson if (cf) { 1356b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1357b2167459SRichard Henderson } 1358b2167459SRichard Henderson } 1359b2167459SRichard Henderson 13600c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13610c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13620c982a28SRichard Henderson { 13630c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13640c982a28SRichard Henderson 13650c982a28SRichard Henderson if (a->cf) { 13660c982a28SRichard Henderson nullify_over(ctx); 13670c982a28SRichard Henderson } 13680c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13690c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13700c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13710c982a28SRichard Henderson return nullify_end(ctx); 13720c982a28SRichard Henderson } 13730c982a28SRichard Henderson 137431234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1375eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1376eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1377b2167459SRichard Henderson { 1378eaa3783bSRichard Henderson TCGv_reg dest; 1379b2167459SRichard Henderson DisasCond cond; 1380b2167459SRichard Henderson 1381b2167459SRichard Henderson if (cf == 0) { 1382b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1383b2167459SRichard Henderson fn(dest, in1, in2); 1384b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1385b2167459SRichard Henderson cond_free(&ctx->null_cond); 1386b2167459SRichard Henderson } else { 1387b2167459SRichard Henderson dest = tcg_temp_new(); 1388b2167459SRichard Henderson fn(dest, in1, in2); 1389b2167459SRichard Henderson 1390b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1391b2167459SRichard Henderson 1392b2167459SRichard Henderson if (is_tc) { 1393eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1394b2167459SRichard Henderson cond_prep(&cond); 1395eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1396b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1397b2167459SRichard Henderson tcg_temp_free(tmp); 1398b2167459SRichard Henderson } 1399b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1400b2167459SRichard Henderson 1401b2167459SRichard Henderson cond_free(&ctx->null_cond); 1402b2167459SRichard Henderson ctx->null_cond = cond; 1403b2167459SRichard Henderson } 1404b2167459SRichard Henderson } 1405b2167459SRichard Henderson 140686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14078d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14088d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14098d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14108d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 141186f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 141286f8d05fSRichard Henderson { 141386f8d05fSRichard Henderson TCGv_ptr ptr; 141486f8d05fSRichard Henderson TCGv_reg tmp; 141586f8d05fSRichard Henderson TCGv_i64 spc; 141686f8d05fSRichard Henderson 141786f8d05fSRichard Henderson if (sp != 0) { 14188d6ae7fbSRichard Henderson if (sp < 0) { 14198d6ae7fbSRichard Henderson sp = ~sp; 14208d6ae7fbSRichard Henderson } 14218d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14228d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14238d6ae7fbSRichard Henderson return spc; 142486f8d05fSRichard Henderson } 1425494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1426494737b7SRichard Henderson return cpu_srH; 1427494737b7SRichard Henderson } 142886f8d05fSRichard Henderson 142986f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 143086f8d05fSRichard Henderson tmp = tcg_temp_new(); 143186f8d05fSRichard Henderson spc = get_temp_tl(ctx); 143286f8d05fSRichard Henderson 143386f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 143486f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 143586f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 143686f8d05fSRichard Henderson tcg_temp_free(tmp); 143786f8d05fSRichard Henderson 143886f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 143986f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 144086f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 144186f8d05fSRichard Henderson 144286f8d05fSRichard Henderson return spc; 144386f8d05fSRichard Henderson } 144486f8d05fSRichard Henderson #endif 144586f8d05fSRichard Henderson 144686f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 144786f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 144886f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 144986f8d05fSRichard Henderson { 145086f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 145186f8d05fSRichard Henderson TCGv_reg ofs; 145286f8d05fSRichard Henderson 145386f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 145486f8d05fSRichard Henderson if (rx) { 145586f8d05fSRichard Henderson ofs = get_temp(ctx); 145686f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 145786f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 145886f8d05fSRichard Henderson } else if (disp || modify) { 145986f8d05fSRichard Henderson ofs = get_temp(ctx); 146086f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 146186f8d05fSRichard Henderson } else { 146286f8d05fSRichard Henderson ofs = base; 146386f8d05fSRichard Henderson } 146486f8d05fSRichard Henderson 146586f8d05fSRichard Henderson *pofs = ofs; 146686f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 146786f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 146886f8d05fSRichard Henderson #else 146986f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 147086f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1471494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 147286f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 147386f8d05fSRichard Henderson } 147486f8d05fSRichard Henderson if (!is_phys) { 147586f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 147686f8d05fSRichard Henderson } 147786f8d05fSRichard Henderson *pgva = addr; 147886f8d05fSRichard Henderson #endif 147986f8d05fSRichard Henderson } 148086f8d05fSRichard Henderson 148196d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 148296d6407fSRichard Henderson * < 0 for pre-modify, 148396d6407fSRichard Henderson * > 0 for post-modify, 148496d6407fSRichard Henderson * = 0 for no base register update. 148596d6407fSRichard Henderson */ 148696d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1487eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148886f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 148996d6407fSRichard Henderson { 149086f8d05fSRichard Henderson TCGv_reg ofs; 149186f8d05fSRichard Henderson TCGv_tl addr; 149296d6407fSRichard Henderson 149396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149596d6407fSRichard Henderson 149686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 149886f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 149986f8d05fSRichard Henderson if (modify) { 150086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150196d6407fSRichard Henderson } 150296d6407fSRichard Henderson } 150396d6407fSRichard Henderson 150496d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1505eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150686f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150796d6407fSRichard Henderson { 150886f8d05fSRichard Henderson TCGv_reg ofs; 150986f8d05fSRichard Henderson TCGv_tl addr; 151096d6407fSRichard Henderson 151196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151396d6407fSRichard Henderson 151486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15163d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 151786f8d05fSRichard Henderson if (modify) { 151886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151996d6407fSRichard Henderson } 152096d6407fSRichard Henderson } 152196d6407fSRichard Henderson 152296d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1523eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152486f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 152596d6407fSRichard Henderson { 152686f8d05fSRichard Henderson TCGv_reg ofs; 152786f8d05fSRichard Henderson TCGv_tl addr; 152896d6407fSRichard Henderson 152996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 153096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 153196d6407fSRichard Henderson 153286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 153386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 153486f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 153586f8d05fSRichard Henderson if (modify) { 153686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153796d6407fSRichard Henderson } 153896d6407fSRichard Henderson } 153996d6407fSRichard Henderson 154096d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1541eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154286f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 154396d6407fSRichard Henderson { 154486f8d05fSRichard Henderson TCGv_reg ofs; 154586f8d05fSRichard Henderson TCGv_tl addr; 154696d6407fSRichard Henderson 154796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154996d6407fSRichard Henderson 155086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 155186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 155286f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 155386f8d05fSRichard Henderson if (modify) { 155486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155596d6407fSRichard Henderson } 155696d6407fSRichard Henderson } 155796d6407fSRichard Henderson 1558eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1559eaa3783bSRichard Henderson #define do_load_reg do_load_64 1560eaa3783bSRichard Henderson #define do_store_reg do_store_64 156196d6407fSRichard Henderson #else 1562eaa3783bSRichard Henderson #define do_load_reg do_load_32 1563eaa3783bSRichard Henderson #define do_store_reg do_store_32 156496d6407fSRichard Henderson #endif 156596d6407fSRichard Henderson 15661cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1567eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156886f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 156996d6407fSRichard Henderson { 1570eaa3783bSRichard Henderson TCGv_reg dest; 157196d6407fSRichard Henderson 157296d6407fSRichard Henderson nullify_over(ctx); 157396d6407fSRichard Henderson 157496d6407fSRichard Henderson if (modify == 0) { 157596d6407fSRichard Henderson /* No base register update. */ 157696d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 157796d6407fSRichard Henderson } else { 157896d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 157996d6407fSRichard Henderson dest = get_temp(ctx); 158096d6407fSRichard Henderson } 158186f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 158296d6407fSRichard Henderson save_gpr(ctx, rt, dest); 158396d6407fSRichard Henderson 15841cd012a5SRichard Henderson return nullify_end(ctx); 158596d6407fSRichard Henderson } 158696d6407fSRichard Henderson 1587740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1588eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158986f8d05fSRichard Henderson unsigned sp, int modify) 159096d6407fSRichard Henderson { 159196d6407fSRichard Henderson TCGv_i32 tmp; 159296d6407fSRichard Henderson 159396d6407fSRichard Henderson nullify_over(ctx); 159496d6407fSRichard Henderson 159596d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 159686f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 159796d6407fSRichard Henderson save_frw_i32(rt, tmp); 159896d6407fSRichard Henderson tcg_temp_free_i32(tmp); 159996d6407fSRichard Henderson 160096d6407fSRichard Henderson if (rt == 0) { 160196d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 160296d6407fSRichard Henderson } 160396d6407fSRichard Henderson 1604740038d7SRichard Henderson return nullify_end(ctx); 160596d6407fSRichard Henderson } 160696d6407fSRichard Henderson 1607740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1608740038d7SRichard Henderson { 1609740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1610740038d7SRichard Henderson a->disp, a->sp, a->m); 1611740038d7SRichard Henderson } 1612740038d7SRichard Henderson 1613740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1614eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 161586f8d05fSRichard Henderson unsigned sp, int modify) 161696d6407fSRichard Henderson { 161796d6407fSRichard Henderson TCGv_i64 tmp; 161896d6407fSRichard Henderson 161996d6407fSRichard Henderson nullify_over(ctx); 162096d6407fSRichard Henderson 162196d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 162286f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 162396d6407fSRichard Henderson save_frd(rt, tmp); 162496d6407fSRichard Henderson tcg_temp_free_i64(tmp); 162596d6407fSRichard Henderson 162696d6407fSRichard Henderson if (rt == 0) { 162796d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 162896d6407fSRichard Henderson } 162996d6407fSRichard Henderson 1630740038d7SRichard Henderson return nullify_end(ctx); 1631740038d7SRichard Henderson } 1632740038d7SRichard Henderson 1633740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1634740038d7SRichard Henderson { 1635740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1636740038d7SRichard Henderson a->disp, a->sp, a->m); 163796d6407fSRichard Henderson } 163896d6407fSRichard Henderson 16391cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 164086f8d05fSRichard Henderson target_sreg disp, unsigned sp, 164186f8d05fSRichard Henderson int modify, TCGMemOp mop) 164296d6407fSRichard Henderson { 164396d6407fSRichard Henderson nullify_over(ctx); 164486f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16451cd012a5SRichard Henderson return nullify_end(ctx); 164696d6407fSRichard Henderson } 164796d6407fSRichard Henderson 1648740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1649eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 165086f8d05fSRichard Henderson unsigned sp, int modify) 165196d6407fSRichard Henderson { 165296d6407fSRichard Henderson TCGv_i32 tmp; 165396d6407fSRichard Henderson 165496d6407fSRichard Henderson nullify_over(ctx); 165596d6407fSRichard Henderson 165696d6407fSRichard Henderson tmp = load_frw_i32(rt); 165786f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 165896d6407fSRichard Henderson tcg_temp_free_i32(tmp); 165996d6407fSRichard Henderson 1660740038d7SRichard Henderson return nullify_end(ctx); 166196d6407fSRichard Henderson } 166296d6407fSRichard Henderson 1663740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1664740038d7SRichard Henderson { 1665740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1666740038d7SRichard Henderson a->disp, a->sp, a->m); 1667740038d7SRichard Henderson } 1668740038d7SRichard Henderson 1669740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1670eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 167186f8d05fSRichard Henderson unsigned sp, int modify) 167296d6407fSRichard Henderson { 167396d6407fSRichard Henderson TCGv_i64 tmp; 167496d6407fSRichard Henderson 167596d6407fSRichard Henderson nullify_over(ctx); 167696d6407fSRichard Henderson 167796d6407fSRichard Henderson tmp = load_frd(rt); 167886f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 167996d6407fSRichard Henderson tcg_temp_free_i64(tmp); 168096d6407fSRichard Henderson 1681740038d7SRichard Henderson return nullify_end(ctx); 1682740038d7SRichard Henderson } 1683740038d7SRichard Henderson 1684740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1685740038d7SRichard Henderson { 1686740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1687740038d7SRichard Henderson a->disp, a->sp, a->m); 168896d6407fSRichard Henderson } 168996d6407fSRichard Henderson 169031234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1691ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1692ebe9383cSRichard Henderson { 1693ebe9383cSRichard Henderson TCGv_i32 tmp; 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson nullify_over(ctx); 1696ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1697ebe9383cSRichard Henderson 1698ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1699ebe9383cSRichard Henderson 1700ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1701ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 170231234768SRichard Henderson nullify_end(ctx); 1703ebe9383cSRichard Henderson } 1704ebe9383cSRichard Henderson 170531234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1706ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1707ebe9383cSRichard Henderson { 1708ebe9383cSRichard Henderson TCGv_i32 dst; 1709ebe9383cSRichard Henderson TCGv_i64 src; 1710ebe9383cSRichard Henderson 1711ebe9383cSRichard Henderson nullify_over(ctx); 1712ebe9383cSRichard Henderson src = load_frd(ra); 1713ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1714ebe9383cSRichard Henderson 1715ebe9383cSRichard Henderson func(dst, cpu_env, src); 1716ebe9383cSRichard Henderson 1717ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1718ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1719ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 172031234768SRichard Henderson nullify_end(ctx); 1721ebe9383cSRichard Henderson } 1722ebe9383cSRichard Henderson 172331234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1724ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1725ebe9383cSRichard Henderson { 1726ebe9383cSRichard Henderson TCGv_i64 tmp; 1727ebe9383cSRichard Henderson 1728ebe9383cSRichard Henderson nullify_over(ctx); 1729ebe9383cSRichard Henderson tmp = load_frd0(ra); 1730ebe9383cSRichard Henderson 1731ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1732ebe9383cSRichard Henderson 1733ebe9383cSRichard Henderson save_frd(rt, tmp); 1734ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 173531234768SRichard Henderson nullify_end(ctx); 1736ebe9383cSRichard Henderson } 1737ebe9383cSRichard Henderson 173831234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1739ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1740ebe9383cSRichard Henderson { 1741ebe9383cSRichard Henderson TCGv_i32 src; 1742ebe9383cSRichard Henderson TCGv_i64 dst; 1743ebe9383cSRichard Henderson 1744ebe9383cSRichard Henderson nullify_over(ctx); 1745ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1746ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1747ebe9383cSRichard Henderson 1748ebe9383cSRichard Henderson func(dst, cpu_env, src); 1749ebe9383cSRichard Henderson 1750ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1751ebe9383cSRichard Henderson save_frd(rt, dst); 1752ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 175331234768SRichard Henderson nullify_end(ctx); 1754ebe9383cSRichard Henderson } 1755ebe9383cSRichard Henderson 175631234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt, 1757ebe9383cSRichard Henderson unsigned ra, unsigned rb, 175831234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1759ebe9383cSRichard Henderson { 1760ebe9383cSRichard Henderson TCGv_i32 a, b; 1761ebe9383cSRichard Henderson 1762ebe9383cSRichard Henderson nullify_over(ctx); 1763ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1764ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1765ebe9383cSRichard Henderson 1766ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1767ebe9383cSRichard Henderson 1768ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1769ebe9383cSRichard Henderson save_frw_i32(rt, a); 1770ebe9383cSRichard Henderson tcg_temp_free_i32(a); 177131234768SRichard Henderson nullify_end(ctx); 1772ebe9383cSRichard Henderson } 1773ebe9383cSRichard Henderson 177431234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt, 1775ebe9383cSRichard Henderson unsigned ra, unsigned rb, 177631234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1777ebe9383cSRichard Henderson { 1778ebe9383cSRichard Henderson TCGv_i64 a, b; 1779ebe9383cSRichard Henderson 1780ebe9383cSRichard Henderson nullify_over(ctx); 1781ebe9383cSRichard Henderson a = load_frd0(ra); 1782ebe9383cSRichard Henderson b = load_frd0(rb); 1783ebe9383cSRichard Henderson 1784ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1785ebe9383cSRichard Henderson 1786ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1787ebe9383cSRichard Henderson save_frd(rt, a); 1788ebe9383cSRichard Henderson tcg_temp_free_i64(a); 178931234768SRichard Henderson nullify_end(ctx); 1790ebe9383cSRichard Henderson } 1791ebe9383cSRichard Henderson 179298cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 179398cd9ca7SRichard Henderson have already had nullification handled. */ 179401afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 179598cd9ca7SRichard Henderson unsigned link, bool is_n) 179698cd9ca7SRichard Henderson { 179798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 179898cd9ca7SRichard Henderson if (link != 0) { 179998cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 180098cd9ca7SRichard Henderson } 180198cd9ca7SRichard Henderson ctx->iaoq_n = dest; 180298cd9ca7SRichard Henderson if (is_n) { 180398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 180498cd9ca7SRichard Henderson } 180598cd9ca7SRichard Henderson } else { 180698cd9ca7SRichard Henderson nullify_over(ctx); 180798cd9ca7SRichard Henderson 180898cd9ca7SRichard Henderson if (link != 0) { 180998cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181098cd9ca7SRichard Henderson } 181198cd9ca7SRichard Henderson 181298cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 181398cd9ca7SRichard Henderson nullify_set(ctx, 0); 181498cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 181598cd9ca7SRichard Henderson } else { 181698cd9ca7SRichard Henderson nullify_set(ctx, is_n); 181798cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 181898cd9ca7SRichard Henderson } 181998cd9ca7SRichard Henderson 182031234768SRichard Henderson nullify_end(ctx); 182198cd9ca7SRichard Henderson 182298cd9ca7SRichard Henderson nullify_set(ctx, 0); 182398cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 182431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 182598cd9ca7SRichard Henderson } 182601afb7beSRichard Henderson return true; 182798cd9ca7SRichard Henderson } 182898cd9ca7SRichard Henderson 182998cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 183098cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 183101afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 183298cd9ca7SRichard Henderson DisasCond *cond) 183398cd9ca7SRichard Henderson { 1834eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 183598cd9ca7SRichard Henderson TCGLabel *taken = NULL; 183698cd9ca7SRichard Henderson TCGCond c = cond->c; 183798cd9ca7SRichard Henderson bool n; 183898cd9ca7SRichard Henderson 183998cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 184098cd9ca7SRichard Henderson 184198cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 184298cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 184301afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 184498cd9ca7SRichard Henderson } 184598cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 184601afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 184798cd9ca7SRichard Henderson } 184898cd9ca7SRichard Henderson 184998cd9ca7SRichard Henderson taken = gen_new_label(); 185098cd9ca7SRichard Henderson cond_prep(cond); 1851eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 185298cd9ca7SRichard Henderson cond_free(cond); 185398cd9ca7SRichard Henderson 185498cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 185598cd9ca7SRichard Henderson n = is_n && disp < 0; 185698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 185798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1858a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 185998cd9ca7SRichard Henderson } else { 186098cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 186198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 186298cd9ca7SRichard Henderson ctx->null_lab = NULL; 186398cd9ca7SRichard Henderson } 186498cd9ca7SRichard Henderson nullify_set(ctx, n); 1865c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1866c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1867c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1868c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1869c301f34eSRichard Henderson } 1870a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 187198cd9ca7SRichard Henderson } 187298cd9ca7SRichard Henderson 187398cd9ca7SRichard Henderson gen_set_label(taken); 187498cd9ca7SRichard Henderson 187598cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 187698cd9ca7SRichard Henderson n = is_n && disp >= 0; 187798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 187898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1879a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 188098cd9ca7SRichard Henderson } else { 188198cd9ca7SRichard Henderson nullify_set(ctx, n); 1882a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 188398cd9ca7SRichard Henderson } 188498cd9ca7SRichard Henderson 188598cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 188698cd9ca7SRichard Henderson if (ctx->null_lab) { 188798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 188898cd9ca7SRichard Henderson ctx->null_lab = NULL; 188931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 189098cd9ca7SRichard Henderson } else { 189131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 189298cd9ca7SRichard Henderson } 189301afb7beSRichard Henderson return true; 189498cd9ca7SRichard Henderson } 189598cd9ca7SRichard Henderson 189698cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 189798cd9ca7SRichard Henderson nullification of the branch itself. */ 189801afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 189998cd9ca7SRichard Henderson unsigned link, bool is_n) 190098cd9ca7SRichard Henderson { 1901eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 190298cd9ca7SRichard Henderson TCGCond c; 190398cd9ca7SRichard Henderson 190498cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 190598cd9ca7SRichard Henderson 190698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 190798cd9ca7SRichard Henderson if (link != 0) { 190898cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 190998cd9ca7SRichard Henderson } 191098cd9ca7SRichard Henderson next = get_temp(ctx); 1911eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 191298cd9ca7SRichard Henderson if (is_n) { 1913c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1914c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1915c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1916c301f34eSRichard Henderson nullify_set(ctx, 0); 191731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 191801afb7beSRichard Henderson return true; 1919c301f34eSRichard Henderson } 192098cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 192198cd9ca7SRichard Henderson } 1922c301f34eSRichard Henderson ctx->iaoq_n = -1; 1923c301f34eSRichard Henderson ctx->iaoq_n_var = next; 192498cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 192598cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 192698cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19274137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 192898cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 192998cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 193098cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 193198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 193298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 193398cd9ca7SRichard Henderson 193498cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 193598cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 193698cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1937eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1938eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 193998cd9ca7SRichard Henderson 194098cd9ca7SRichard Henderson nullify_over(ctx); 194198cd9ca7SRichard Henderson if (link != 0) { 1942eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 194398cd9ca7SRichard Henderson } 19447f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 194501afb7beSRichard Henderson return nullify_end(ctx); 194698cd9ca7SRichard Henderson } else { 194798cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 194898cd9ca7SRichard Henderson c = ctx->null_cond.c; 194998cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 195098cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 195198cd9ca7SRichard Henderson 195298cd9ca7SRichard Henderson tmp = tcg_temp_new(); 195398cd9ca7SRichard Henderson next = get_temp(ctx); 195498cd9ca7SRichard Henderson 195598cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1956eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 195798cd9ca7SRichard Henderson ctx->iaoq_n = -1; 195898cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 195998cd9ca7SRichard Henderson 196098cd9ca7SRichard Henderson if (link != 0) { 1961eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 196298cd9ca7SRichard Henderson } 196398cd9ca7SRichard Henderson 196498cd9ca7SRichard Henderson if (is_n) { 196598cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 196698cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 196798cd9ca7SRichard Henderson to the branch. */ 1968eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 196998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 197098cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 197198cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 197298cd9ca7SRichard Henderson } else { 197398cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 197498cd9ca7SRichard Henderson } 197598cd9ca7SRichard Henderson } 197601afb7beSRichard Henderson return true; 197798cd9ca7SRichard Henderson } 197898cd9ca7SRichard Henderson 1979660eefe1SRichard Henderson /* Implement 1980660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1981660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1982660eefe1SRichard Henderson * else 1983660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1984660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1985660eefe1SRichard Henderson */ 1986660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1987660eefe1SRichard Henderson { 1988660eefe1SRichard Henderson TCGv_reg dest; 1989660eefe1SRichard Henderson switch (ctx->privilege) { 1990660eefe1SRichard Henderson case 0: 1991660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1992660eefe1SRichard Henderson return offset; 1993660eefe1SRichard Henderson case 3: 1994660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1995660eefe1SRichard Henderson dest = get_temp(ctx); 1996660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1997660eefe1SRichard Henderson break; 1998660eefe1SRichard Henderson default: 1999660eefe1SRichard Henderson dest = tcg_temp_new(); 2000660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2001660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2002660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2003660eefe1SRichard Henderson tcg_temp_free(dest); 2004660eefe1SRichard Henderson break; 2005660eefe1SRichard Henderson } 2006660eefe1SRichard Henderson return dest; 2007660eefe1SRichard Henderson } 2008660eefe1SRichard Henderson 2009ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20107ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20117ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20127ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20137ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20147ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20157ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20167ad439dfSRichard Henderson aforementioned BE. */ 201731234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20187ad439dfSRichard Henderson { 20197ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20207ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20217ad439dfSRichard Henderson next insn within the privilaged page. */ 20227ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20237ad439dfSRichard Henderson case TCG_COND_NEVER: 20247ad439dfSRichard Henderson break; 20257ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2026eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20277ad439dfSRichard Henderson goto do_sigill; 20287ad439dfSRichard Henderson default: 20297ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20307ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20317ad439dfSRichard Henderson g_assert_not_reached(); 20327ad439dfSRichard Henderson } 20337ad439dfSRichard Henderson 20347ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20357ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20367ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20377ad439dfSRichard Henderson under such conditions. */ 20387ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20397ad439dfSRichard Henderson goto do_sigill; 20407ad439dfSRichard Henderson } 20417ad439dfSRichard Henderson 2042ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20437ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20442986721dSRichard Henderson gen_excp_1(EXCP_IMP); 204531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204631234768SRichard Henderson break; 20477ad439dfSRichard Henderson 20487ad439dfSRichard Henderson case 0xb0: /* LWS */ 20497ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 205031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205131234768SRichard Henderson break; 20527ad439dfSRichard Henderson 20537ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 205435136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2055ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2056eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 205731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 205831234768SRichard Henderson break; 20597ad439dfSRichard Henderson 20607ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20617ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 206231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206331234768SRichard Henderson break; 20647ad439dfSRichard Henderson 20657ad439dfSRichard Henderson default: 20667ad439dfSRichard Henderson do_sigill: 20672986721dSRichard Henderson gen_excp_1(EXCP_ILL); 206831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206931234768SRichard Henderson break; 20707ad439dfSRichard Henderson } 20717ad439dfSRichard Henderson } 2072ba1d0b44SRichard Henderson #endif 20737ad439dfSRichard Henderson 2074deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2075b2167459SRichard Henderson { 2076b2167459SRichard Henderson cond_free(&ctx->null_cond); 207731234768SRichard Henderson return true; 2078b2167459SRichard Henderson } 2079b2167459SRichard Henderson 208040f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 208198a9cb79SRichard Henderson { 208231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 208398a9cb79SRichard Henderson } 208498a9cb79SRichard Henderson 2085e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 208698a9cb79SRichard Henderson { 208798a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 208898a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 208998a9cb79SRichard Henderson 209098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209131234768SRichard Henderson return true; 209298a9cb79SRichard Henderson } 209398a9cb79SRichard Henderson 2094c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 209598a9cb79SRichard Henderson { 2096c603e14aSRichard Henderson unsigned rt = a->t; 2097eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2098eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 209998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 210098a9cb79SRichard Henderson 210198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210231234768SRichard Henderson return true; 210398a9cb79SRichard Henderson } 210498a9cb79SRichard Henderson 2105c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 210698a9cb79SRichard Henderson { 2107c603e14aSRichard Henderson unsigned rt = a->t; 2108c603e14aSRichard Henderson unsigned rs = a->sp; 210933423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 211033423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 211198a9cb79SRichard Henderson 211233423472SRichard Henderson load_spr(ctx, t0, rs); 211333423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 211433423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 211533423472SRichard Henderson 211633423472SRichard Henderson save_gpr(ctx, rt, t1); 211733423472SRichard Henderson tcg_temp_free(t1); 211833423472SRichard Henderson tcg_temp_free_i64(t0); 211998a9cb79SRichard Henderson 212098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212131234768SRichard Henderson return true; 212298a9cb79SRichard Henderson } 212398a9cb79SRichard Henderson 2124c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 212598a9cb79SRichard Henderson { 2126c603e14aSRichard Henderson unsigned rt = a->t; 2127c603e14aSRichard Henderson unsigned ctl = a->r; 2128eaa3783bSRichard Henderson TCGv_reg tmp; 212998a9cb79SRichard Henderson 213098a9cb79SRichard Henderson switch (ctl) { 213135136a77SRichard Henderson case CR_SAR: 213298a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2133c603e14aSRichard Henderson if (a->e == 0) { 213498a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 213598a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2136eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 213798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 213835136a77SRichard Henderson goto done; 213998a9cb79SRichard Henderson } 214098a9cb79SRichard Henderson #endif 214198a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 214235136a77SRichard Henderson goto done; 214335136a77SRichard Henderson case CR_IT: /* Interval Timer */ 214435136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 214535136a77SRichard Henderson nullify_over(ctx); 214698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 214784b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 214849c29d6cSRichard Henderson gen_io_start(); 214949c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 215049c29d6cSRichard Henderson gen_io_end(); 215131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 215249c29d6cSRichard Henderson } else { 215349c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 215449c29d6cSRichard Henderson } 215598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 215631234768SRichard Henderson return nullify_end(ctx); 215798a9cb79SRichard Henderson case 26: 215898a9cb79SRichard Henderson case 27: 215998a9cb79SRichard Henderson break; 216098a9cb79SRichard Henderson default: 216198a9cb79SRichard Henderson /* All other control registers are privileged. */ 216235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216335136a77SRichard Henderson break; 216498a9cb79SRichard Henderson } 216598a9cb79SRichard Henderson 216635136a77SRichard Henderson tmp = get_temp(ctx); 216735136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 216835136a77SRichard Henderson save_gpr(ctx, rt, tmp); 216935136a77SRichard Henderson 217035136a77SRichard Henderson done: 217198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 217231234768SRichard Henderson return true; 217398a9cb79SRichard Henderson } 217498a9cb79SRichard Henderson 2175c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 217633423472SRichard Henderson { 2177c603e14aSRichard Henderson unsigned rr = a->r; 2178c603e14aSRichard Henderson unsigned rs = a->sp; 217933423472SRichard Henderson TCGv_i64 t64; 218033423472SRichard Henderson 218133423472SRichard Henderson if (rs >= 5) { 218233423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 218333423472SRichard Henderson } 218433423472SRichard Henderson nullify_over(ctx); 218533423472SRichard Henderson 218633423472SRichard Henderson t64 = tcg_temp_new_i64(); 218733423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 218833423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 218933423472SRichard Henderson 219033423472SRichard Henderson if (rs >= 4) { 219133423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2192494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 219333423472SRichard Henderson } else { 219433423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 219533423472SRichard Henderson } 219633423472SRichard Henderson tcg_temp_free_i64(t64); 219733423472SRichard Henderson 219831234768SRichard Henderson return nullify_end(ctx); 219933423472SRichard Henderson } 220033423472SRichard Henderson 2201c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 220298a9cb79SRichard Henderson { 2203c603e14aSRichard Henderson unsigned ctl = a->t; 2204c603e14aSRichard Henderson TCGv_reg reg = load_gpr(ctx, a->r); 2205eaa3783bSRichard Henderson TCGv_reg tmp; 220698a9cb79SRichard Henderson 220735136a77SRichard Henderson if (ctl == CR_SAR) { 220898a9cb79SRichard Henderson tmp = tcg_temp_new(); 220935136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 221098a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221198a9cb79SRichard Henderson tcg_temp_free(tmp); 221298a9cb79SRichard Henderson 221398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221431234768SRichard Henderson return true; 221598a9cb79SRichard Henderson } 221698a9cb79SRichard Henderson 221735136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 221835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 221935136a77SRichard Henderson 2220c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 222135136a77SRichard Henderson nullify_over(ctx); 222235136a77SRichard Henderson switch (ctl) { 222335136a77SRichard Henderson case CR_IT: 222449c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 222535136a77SRichard Henderson break; 22264f5f2548SRichard Henderson case CR_EIRR: 22274f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22284f5f2548SRichard Henderson break; 22294f5f2548SRichard Henderson case CR_EIEM: 22304f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 223131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22324f5f2548SRichard Henderson break; 22334f5f2548SRichard Henderson 223435136a77SRichard Henderson case CR_IIASQ: 223535136a77SRichard Henderson case CR_IIAOQ: 223635136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 223735136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 223835136a77SRichard Henderson tmp = get_temp(ctx); 223935136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 224035136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 224135136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 224235136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 224335136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 224435136a77SRichard Henderson break; 224535136a77SRichard Henderson 224635136a77SRichard Henderson default: 224735136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 224835136a77SRichard Henderson break; 224935136a77SRichard Henderson } 225031234768SRichard Henderson return nullify_end(ctx); 22514f5f2548SRichard Henderson #endif 225235136a77SRichard Henderson } 225335136a77SRichard Henderson 2254c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 225598a9cb79SRichard Henderson { 2256eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 225798a9cb79SRichard Henderson 2258c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2259eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 226098a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 226198a9cb79SRichard Henderson tcg_temp_free(tmp); 226298a9cb79SRichard Henderson 226398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 226431234768SRichard Henderson return true; 226598a9cb79SRichard Henderson } 226698a9cb79SRichard Henderson 2267e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 226898a9cb79SRichard Henderson { 2269e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 227098a9cb79SRichard Henderson 22712330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22722330504cSHelge Deller /* We don't implement space registers in user mode. */ 2273eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22742330504cSHelge Deller #else 22752330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22762330504cSHelge Deller 2277e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22782330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22792330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22802330504cSHelge Deller 22812330504cSHelge Deller tcg_temp_free_i64(t0); 22822330504cSHelge Deller #endif 2283e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 228498a9cb79SRichard Henderson 228598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 228631234768SRichard Henderson return true; 228798a9cb79SRichard Henderson } 228898a9cb79SRichard Henderson 2289e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2290e36f27efSRichard Henderson { 2291e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2292e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2293e1b5a5edSRichard Henderson TCGv_reg tmp; 2294e1b5a5edSRichard Henderson 2295e1b5a5edSRichard Henderson nullify_over(ctx); 2296e1b5a5edSRichard Henderson 2297e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2298e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2299e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2300e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2301e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2302e1b5a5edSRichard Henderson 2303e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 230431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230531234768SRichard Henderson return nullify_end(ctx); 2306e36f27efSRichard Henderson #endif 2307e1b5a5edSRichard Henderson } 2308e1b5a5edSRichard Henderson 2309e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2310e1b5a5edSRichard Henderson { 2311e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2312e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2313e1b5a5edSRichard Henderson TCGv_reg tmp; 2314e1b5a5edSRichard Henderson 2315e1b5a5edSRichard Henderson nullify_over(ctx); 2316e1b5a5edSRichard Henderson 2317e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2318e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2319e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2320e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2321e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2322e1b5a5edSRichard Henderson 2323e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 232431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232531234768SRichard Henderson return nullify_end(ctx); 2326e36f27efSRichard Henderson #endif 2327e1b5a5edSRichard Henderson } 2328e1b5a5edSRichard Henderson 2329c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2330e1b5a5edSRichard Henderson { 2331e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2332c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2333c603e14aSRichard Henderson TCGv_reg tmp, reg; 2334e1b5a5edSRichard Henderson nullify_over(ctx); 2335e1b5a5edSRichard Henderson 2336c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2337e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2338e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2339e1b5a5edSRichard Henderson 2340e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 234131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234231234768SRichard Henderson return nullify_end(ctx); 2343c603e14aSRichard Henderson #endif 2344e1b5a5edSRichard Henderson } 2345f49b3537SRichard Henderson 2346e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2347f49b3537SRichard Henderson { 2348f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2349e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2350f49b3537SRichard Henderson nullify_over(ctx); 2351f49b3537SRichard Henderson 2352e36f27efSRichard Henderson if (rfi_r) { 2353f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2354f49b3537SRichard Henderson } else { 2355f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2356f49b3537SRichard Henderson } 235731234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2358f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2359f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2360f49b3537SRichard Henderson } else { 236107ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2362f49b3537SRichard Henderson } 236331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2364f49b3537SRichard Henderson 236531234768SRichard Henderson return nullify_end(ctx); 2366e36f27efSRichard Henderson #endif 2367f49b3537SRichard Henderson } 23686210db05SHelge Deller 2369e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2370e36f27efSRichard Henderson { 2371e36f27efSRichard Henderson return do_rfi(ctx, false); 2372e36f27efSRichard Henderson } 2373e36f27efSRichard Henderson 2374e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2375e36f27efSRichard Henderson { 2376e36f27efSRichard Henderson return do_rfi(ctx, true); 2377e36f27efSRichard Henderson } 2378e36f27efSRichard Henderson 2379*96927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23806210db05SHelge Deller { 23816210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2382*96927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23836210db05SHelge Deller nullify_over(ctx); 23846210db05SHelge Deller gen_helper_halt(cpu_env); 238531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 238631234768SRichard Henderson return nullify_end(ctx); 2387*96927adbSRichard Henderson #endif 23886210db05SHelge Deller } 2389*96927adbSRichard Henderson 2390*96927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 2391*96927adbSRichard Henderson { 2392*96927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2393*96927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 2394*96927adbSRichard Henderson nullify_over(ctx); 2395*96927adbSRichard Henderson gen_helper_reset(cpu_env); 2396*96927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2397*96927adbSRichard Henderson return nullify_end(ctx); 2398*96927adbSRichard Henderson #endif 2399*96927adbSRichard Henderson } 2400e1b5a5edSRichard Henderson 2401deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 240298a9cb79SRichard Henderson { 2403deee69a1SRichard Henderson if (a->m) { 2404deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2405deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2406deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 240798a9cb79SRichard Henderson 240898a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2409eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2410deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2411deee69a1SRichard Henderson } 241298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 241331234768SRichard Henderson return true; 241498a9cb79SRichard Henderson } 241598a9cb79SRichard Henderson 2416deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 241798a9cb79SRichard Henderson { 241886f8d05fSRichard Henderson TCGv_reg dest, ofs; 2419eed14219SRichard Henderson TCGv_i32 level, want; 242086f8d05fSRichard Henderson TCGv_tl addr; 242198a9cb79SRichard Henderson 242298a9cb79SRichard Henderson nullify_over(ctx); 242398a9cb79SRichard Henderson 2424deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2425deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2426eed14219SRichard Henderson 2427deee69a1SRichard Henderson if (a->imm) { 2428deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 242998a9cb79SRichard Henderson } else { 2430eed14219SRichard Henderson level = tcg_temp_new_i32(); 2431deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2432eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 243398a9cb79SRichard Henderson } 2434deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2435eed14219SRichard Henderson 2436eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2437eed14219SRichard Henderson 2438eed14219SRichard Henderson tcg_temp_free_i32(want); 2439eed14219SRichard Henderson tcg_temp_free_i32(level); 2440eed14219SRichard Henderson 2441deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 244231234768SRichard Henderson return nullify_end(ctx); 244398a9cb79SRichard Henderson } 244498a9cb79SRichard Henderson 2445deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24468d6ae7fbSRichard Henderson { 2447deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2448deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24498d6ae7fbSRichard Henderson TCGv_tl addr; 24508d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24518d6ae7fbSRichard Henderson 24528d6ae7fbSRichard Henderson nullify_over(ctx); 24538d6ae7fbSRichard Henderson 2454deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2455deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2456deee69a1SRichard Henderson if (a->addr) { 24578d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24588d6ae7fbSRichard Henderson } else { 24598d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24608d6ae7fbSRichard Henderson } 24618d6ae7fbSRichard Henderson 24628d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24638d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2464deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 246531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 246631234768SRichard Henderson } 246731234768SRichard Henderson return nullify_end(ctx); 2468deee69a1SRichard Henderson #endif 24698d6ae7fbSRichard Henderson } 247063300a00SRichard Henderson 2471deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 247263300a00SRichard Henderson { 2473deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2474deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 247563300a00SRichard Henderson TCGv_tl addr; 247663300a00SRichard Henderson TCGv_reg ofs; 247763300a00SRichard Henderson 247863300a00SRichard Henderson nullify_over(ctx); 247963300a00SRichard Henderson 2480deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2481deee69a1SRichard Henderson if (a->m) { 2482deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 248363300a00SRichard Henderson } 2484deee69a1SRichard Henderson if (a->local) { 248563300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 248663300a00SRichard Henderson } else { 248763300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 248863300a00SRichard Henderson } 248963300a00SRichard Henderson 249063300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2491deee69a1SRichard Henderson if (!a->data && (ctx->tb_flags & PSW_C)) { 249231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 249331234768SRichard Henderson } 249431234768SRichard Henderson return nullify_end(ctx); 2495deee69a1SRichard Henderson #endif 249663300a00SRichard Henderson } 24972dfcca9fSRichard Henderson 2498deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24992dfcca9fSRichard Henderson { 2500deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2501deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25022dfcca9fSRichard Henderson TCGv_tl vaddr; 25032dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25042dfcca9fSRichard Henderson 25052dfcca9fSRichard Henderson nullify_over(ctx); 25062dfcca9fSRichard Henderson 2507deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25082dfcca9fSRichard Henderson 25092dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25102dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25112dfcca9fSRichard Henderson 25122dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2513deee69a1SRichard Henderson if (a->m) { 2514deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25152dfcca9fSRichard Henderson } 2516deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25172dfcca9fSRichard Henderson tcg_temp_free(paddr); 25182dfcca9fSRichard Henderson 251931234768SRichard Henderson return nullify_end(ctx); 2520deee69a1SRichard Henderson #endif 25212dfcca9fSRichard Henderson } 252243a97b81SRichard Henderson 2523deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 252443a97b81SRichard Henderson { 252543a97b81SRichard Henderson TCGv_reg ci; 252643a97b81SRichard Henderson 252743a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 252843a97b81SRichard Henderson 252943a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 253043a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 253143a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 253243a97b81SRichard Henderson since the entire address space is coherent. */ 253343a97b81SRichard Henderson ci = tcg_const_reg(0); 2534deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 253543a97b81SRichard Henderson tcg_temp_free(ci); 253643a97b81SRichard Henderson 253731234768SRichard Henderson cond_free(&ctx->null_cond); 253831234768SRichard Henderson return true; 253943a97b81SRichard Henderson } 254098a9cb79SRichard Henderson 25410c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2542b2167459SRichard Henderson { 25430c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2544b2167459SRichard Henderson } 2545b2167459SRichard Henderson 25460c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2547b2167459SRichard Henderson { 25480c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2549b2167459SRichard Henderson } 2550b2167459SRichard Henderson 25510c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2552b2167459SRichard Henderson { 25530c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2554b2167459SRichard Henderson } 2555b2167459SRichard Henderson 25560c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2557b2167459SRichard Henderson { 25580c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25590c982a28SRichard Henderson } 2560b2167459SRichard Henderson 25610c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25620c982a28SRichard Henderson { 25630c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25640c982a28SRichard Henderson } 25650c982a28SRichard Henderson 25660c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25670c982a28SRichard Henderson { 25680c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25690c982a28SRichard Henderson } 25700c982a28SRichard Henderson 25710c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25720c982a28SRichard Henderson { 25730c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25740c982a28SRichard Henderson } 25750c982a28SRichard Henderson 25760c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25770c982a28SRichard Henderson { 25780c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25790c982a28SRichard Henderson } 25800c982a28SRichard Henderson 25810c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25820c982a28SRichard Henderson { 25830c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25840c982a28SRichard Henderson } 25850c982a28SRichard Henderson 25860c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25870c982a28SRichard Henderson { 25880c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25890c982a28SRichard Henderson } 25900c982a28SRichard Henderson 25910c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25920c982a28SRichard Henderson { 25930c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25940c982a28SRichard Henderson } 25950c982a28SRichard Henderson 25960c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25970c982a28SRichard Henderson { 25980c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25990c982a28SRichard Henderson } 26000c982a28SRichard Henderson 26010c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26020c982a28SRichard Henderson { 26030c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26040c982a28SRichard Henderson } 26050c982a28SRichard Henderson 26060c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26070c982a28SRichard Henderson { 26080c982a28SRichard Henderson if (a->cf == 0) { 26090c982a28SRichard Henderson unsigned r2 = a->r2; 26100c982a28SRichard Henderson unsigned r1 = a->r1; 26110c982a28SRichard Henderson unsigned rt = a->t; 26120c982a28SRichard Henderson 26137aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26147aee8189SRichard Henderson cond_free(&ctx->null_cond); 26157aee8189SRichard Henderson return true; 26167aee8189SRichard Henderson } 26177aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2618b2167459SRichard Henderson if (r1 == 0) { 2619eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2620eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2621b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2622b2167459SRichard Henderson } else { 2623b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2624b2167459SRichard Henderson } 2625b2167459SRichard Henderson cond_free(&ctx->null_cond); 262631234768SRichard Henderson return true; 2627b2167459SRichard Henderson } 26287aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26297aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26307aee8189SRichard Henderson * 26317aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26327aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26337aee8189SRichard Henderson * currently implemented as idle. 26347aee8189SRichard Henderson */ 26357aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26367aee8189SRichard Henderson TCGv_i32 tmp; 26377aee8189SRichard Henderson 26387aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26397aee8189SRichard Henderson until the next timer interrupt. */ 26407aee8189SRichard Henderson nullify_over(ctx); 26417aee8189SRichard Henderson 26427aee8189SRichard Henderson /* Advance the instruction queue. */ 26437aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26447aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26457aee8189SRichard Henderson nullify_set(ctx, 0); 26467aee8189SRichard Henderson 26477aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 26487aee8189SRichard Henderson tmp = tcg_const_i32(1); 26497aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 26507aee8189SRichard Henderson offsetof(CPUState, halted)); 26517aee8189SRichard Henderson tcg_temp_free_i32(tmp); 26527aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26537aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26547aee8189SRichard Henderson 26557aee8189SRichard Henderson return nullify_end(ctx); 26567aee8189SRichard Henderson } 26577aee8189SRichard Henderson #endif 26587aee8189SRichard Henderson } 26590c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26607aee8189SRichard Henderson } 2661b2167459SRichard Henderson 26620c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2663b2167459SRichard Henderson { 26640c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26650c982a28SRichard Henderson } 26660c982a28SRichard Henderson 26670c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26680c982a28SRichard Henderson { 2669eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2670b2167459SRichard Henderson 26710c982a28SRichard Henderson if (a->cf) { 2672b2167459SRichard Henderson nullify_over(ctx); 2673b2167459SRichard Henderson } 26740c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26750c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26760c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 267731234768SRichard Henderson return nullify_end(ctx); 2678b2167459SRichard Henderson } 2679b2167459SRichard Henderson 26800c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2681b2167459SRichard Henderson { 2682eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2683b2167459SRichard Henderson 26840c982a28SRichard Henderson if (a->cf) { 2685b2167459SRichard Henderson nullify_over(ctx); 2686b2167459SRichard Henderson } 26870c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26880c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26890c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 269031234768SRichard Henderson return nullify_end(ctx); 2691b2167459SRichard Henderson } 2692b2167459SRichard Henderson 26930c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2694b2167459SRichard Henderson { 2695eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2696b2167459SRichard Henderson 26970c982a28SRichard Henderson if (a->cf) { 2698b2167459SRichard Henderson nullify_over(ctx); 2699b2167459SRichard Henderson } 27000c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27010c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2702b2167459SRichard Henderson tmp = get_temp(ctx); 2703eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27040c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 270531234768SRichard Henderson return nullify_end(ctx); 2706b2167459SRichard Henderson } 2707b2167459SRichard Henderson 27080c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2709b2167459SRichard Henderson { 27100c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27110c982a28SRichard Henderson } 27120c982a28SRichard Henderson 27130c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27140c982a28SRichard Henderson { 27150c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27160c982a28SRichard Henderson } 27170c982a28SRichard Henderson 27180c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27190c982a28SRichard Henderson { 2720eaa3783bSRichard Henderson TCGv_reg tmp; 2721b2167459SRichard Henderson 2722b2167459SRichard Henderson nullify_over(ctx); 2723b2167459SRichard Henderson 2724b2167459SRichard Henderson tmp = get_temp(ctx); 2725eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2726b2167459SRichard Henderson if (!is_i) { 2727eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2728b2167459SRichard Henderson } 2729eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2730eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 27310c982a28SRichard Henderson do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false, 2732eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 273331234768SRichard Henderson return nullify_end(ctx); 2734b2167459SRichard Henderson } 2735b2167459SRichard Henderson 27360c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2737b2167459SRichard Henderson { 27380c982a28SRichard Henderson return do_dcor(ctx, a, false); 27390c982a28SRichard Henderson } 27400c982a28SRichard Henderson 27410c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27420c982a28SRichard Henderson { 27430c982a28SRichard Henderson return do_dcor(ctx, a, true); 27440c982a28SRichard Henderson } 27450c982a28SRichard Henderson 27460c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27470c982a28SRichard Henderson { 2748eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2749b2167459SRichard Henderson 2750b2167459SRichard Henderson nullify_over(ctx); 2751b2167459SRichard Henderson 27520c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27530c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2754b2167459SRichard Henderson 2755b2167459SRichard Henderson add1 = tcg_temp_new(); 2756b2167459SRichard Henderson add2 = tcg_temp_new(); 2757b2167459SRichard Henderson addc = tcg_temp_new(); 2758b2167459SRichard Henderson dest = tcg_temp_new(); 2759eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2760b2167459SRichard Henderson 2761b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2762eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2763eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2764b2167459SRichard Henderson 2765b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2766b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2767b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2768b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2769eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2770eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2771eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2772b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2773b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2774b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2775b2167459SRichard Henderson 2776b2167459SRichard Henderson tcg_temp_free(addc); 2777b2167459SRichard Henderson tcg_temp_free(zero); 2778b2167459SRichard Henderson 2779b2167459SRichard Henderson /* Write back the result register. */ 27800c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2781b2167459SRichard Henderson 2782b2167459SRichard Henderson /* Write back PSW[CB]. */ 2783eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2784eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2785b2167459SRichard Henderson 2786b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2787eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2788eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2789b2167459SRichard Henderson 2790b2167459SRichard Henderson /* Install the new nullification. */ 27910c982a28SRichard Henderson if (a->cf) { 2792eaa3783bSRichard Henderson TCGv_reg sv = NULL; 27930c982a28SRichard Henderson if (a->cf >> 1 == 6) { 2794b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2795b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2796b2167459SRichard Henderson } 27970c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2798b2167459SRichard Henderson } 2799b2167459SRichard Henderson 2800b2167459SRichard Henderson tcg_temp_free(add1); 2801b2167459SRichard Henderson tcg_temp_free(add2); 2802b2167459SRichard Henderson tcg_temp_free(dest); 2803b2167459SRichard Henderson 280431234768SRichard Henderson return nullify_end(ctx); 2805b2167459SRichard Henderson } 2806b2167459SRichard Henderson 28070588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2808b2167459SRichard Henderson { 28090588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28100588e061SRichard Henderson } 28110588e061SRichard Henderson 28120588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28130588e061SRichard Henderson { 28140588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28150588e061SRichard Henderson } 28160588e061SRichard Henderson 28170588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28180588e061SRichard Henderson { 28190588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28200588e061SRichard Henderson } 28210588e061SRichard Henderson 28220588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28230588e061SRichard Henderson { 28240588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28250588e061SRichard Henderson } 28260588e061SRichard Henderson 28270588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28280588e061SRichard Henderson { 28290588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28300588e061SRichard Henderson } 28310588e061SRichard Henderson 28320588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28330588e061SRichard Henderson { 28340588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28350588e061SRichard Henderson } 28360588e061SRichard Henderson 28370588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28380588e061SRichard Henderson { 2839eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2840b2167459SRichard Henderson 28410588e061SRichard Henderson if (a->cf) { 2842b2167459SRichard Henderson nullify_over(ctx); 2843b2167459SRichard Henderson } 2844b2167459SRichard Henderson 28450588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28460588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28470588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2848b2167459SRichard Henderson 284931234768SRichard Henderson return nullify_end(ctx); 2850b2167459SRichard Henderson } 2851b2167459SRichard Henderson 28521cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 285396d6407fSRichard Henderson { 28541cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28551cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 285696d6407fSRichard Henderson } 285796d6407fSRichard Henderson 28581cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 285996d6407fSRichard Henderson { 28601cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28611cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 286296d6407fSRichard Henderson } 286396d6407fSRichard Henderson 28641cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 286596d6407fSRichard Henderson { 28661cd012a5SRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size; 286786f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 286886f8d05fSRichard Henderson TCGv_tl addr; 286996d6407fSRichard Henderson 287096d6407fSRichard Henderson nullify_over(ctx); 287196d6407fSRichard Henderson 28721cd012a5SRichard Henderson if (a->m) { 287386f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 287486f8d05fSRichard Henderson we see the result of the load. */ 287596d6407fSRichard Henderson dest = get_temp(ctx); 287696d6407fSRichard Henderson } else { 28771cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 287896d6407fSRichard Henderson } 287996d6407fSRichard Henderson 28801cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28811cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2882eaa3783bSRichard Henderson zero = tcg_const_reg(0); 288386f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 28841cd012a5SRichard Henderson if (a->m) { 28851cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 288696d6407fSRichard Henderson } 28871cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 288896d6407fSRichard Henderson 288931234768SRichard Henderson return nullify_end(ctx); 289096d6407fSRichard Henderson } 289196d6407fSRichard Henderson 28921cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 289396d6407fSRichard Henderson { 289486f8d05fSRichard Henderson TCGv_reg ofs, val; 289586f8d05fSRichard Henderson TCGv_tl addr; 289696d6407fSRichard Henderson 289796d6407fSRichard Henderson nullify_over(ctx); 289896d6407fSRichard Henderson 28991cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 290086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29011cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29021cd012a5SRichard Henderson if (a->a) { 2903f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2904f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2905f9f46db4SEmilio G. Cota } else { 290696d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2907f9f46db4SEmilio G. Cota } 2908f9f46db4SEmilio G. Cota } else { 2909f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2910f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 291196d6407fSRichard Henderson } else { 291296d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 291396d6407fSRichard Henderson } 2914f9f46db4SEmilio G. Cota } 29151cd012a5SRichard Henderson if (a->m) { 291686f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29171cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 291896d6407fSRichard Henderson } 291996d6407fSRichard Henderson 292031234768SRichard Henderson return nullify_end(ctx); 292196d6407fSRichard Henderson } 292296d6407fSRichard Henderson 29231cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2924d0a851ccSRichard Henderson { 2925d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2926d0a851ccSRichard Henderson 2927d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2928d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29291cd012a5SRichard Henderson trans_ld(ctx, a); 2930d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 293131234768SRichard Henderson return true; 2932d0a851ccSRichard Henderson } 2933d0a851ccSRichard Henderson 29341cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2935d0a851ccSRichard Henderson { 2936d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2937d0a851ccSRichard Henderson 2938d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2939d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29401cd012a5SRichard Henderson trans_st(ctx, a); 2941d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 294231234768SRichard Henderson return true; 2943d0a851ccSRichard Henderson } 294495412a61SRichard Henderson 29450588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2946b2167459SRichard Henderson { 29470588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2948b2167459SRichard Henderson 29490588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29500588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2951b2167459SRichard Henderson cond_free(&ctx->null_cond); 295231234768SRichard Henderson return true; 2953b2167459SRichard Henderson } 2954b2167459SRichard Henderson 29550588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2956b2167459SRichard Henderson { 29570588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2958eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2959b2167459SRichard Henderson 29600588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2961b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2962b2167459SRichard Henderson cond_free(&ctx->null_cond); 296331234768SRichard Henderson return true; 2964b2167459SRichard Henderson } 2965b2167459SRichard Henderson 29660588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2967b2167459SRichard Henderson { 29680588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2969b2167459SRichard Henderson 2970b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2971b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29720588e061SRichard Henderson if (a->b == 0) { 29730588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2974b2167459SRichard Henderson } else { 29750588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2976b2167459SRichard Henderson } 29770588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2978b2167459SRichard Henderson cond_free(&ctx->null_cond); 297931234768SRichard Henderson return true; 2980b2167459SRichard Henderson } 2981b2167459SRichard Henderson 298201afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 298301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 298498cd9ca7SRichard Henderson { 298501afb7beSRichard Henderson TCGv_reg dest, in2, sv; 298698cd9ca7SRichard Henderson DisasCond cond; 298798cd9ca7SRichard Henderson 298898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 298998cd9ca7SRichard Henderson dest = get_temp(ctx); 299098cd9ca7SRichard Henderson 2991eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 299298cd9ca7SRichard Henderson 2993f764718dSRichard Henderson sv = NULL; 299498cd9ca7SRichard Henderson if (c == 6) { 299598cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 299698cd9ca7SRichard Henderson } 299798cd9ca7SRichard Henderson 299801afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 299901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 300098cd9ca7SRichard Henderson } 300198cd9ca7SRichard Henderson 300201afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 300398cd9ca7SRichard Henderson { 300401afb7beSRichard Henderson nullify_over(ctx); 300501afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 300601afb7beSRichard Henderson } 300701afb7beSRichard Henderson 300801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 300901afb7beSRichard Henderson { 301001afb7beSRichard Henderson nullify_over(ctx); 301101afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 301201afb7beSRichard Henderson } 301301afb7beSRichard Henderson 301401afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 301501afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 301601afb7beSRichard Henderson { 301701afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 301898cd9ca7SRichard Henderson DisasCond cond; 301998cd9ca7SRichard Henderson 302098cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 302198cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3022f764718dSRichard Henderson sv = NULL; 3023f764718dSRichard Henderson cb_msb = NULL; 302498cd9ca7SRichard Henderson 302598cd9ca7SRichard Henderson switch (c) { 302698cd9ca7SRichard Henderson default: 3027eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 302898cd9ca7SRichard Henderson break; 302998cd9ca7SRichard Henderson case 4: case 5: 303098cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3031eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3032eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 303398cd9ca7SRichard Henderson break; 303498cd9ca7SRichard Henderson case 6: 3035eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 303698cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 303798cd9ca7SRichard Henderson break; 303898cd9ca7SRichard Henderson } 303998cd9ca7SRichard Henderson 304001afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 304101afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 304298cd9ca7SRichard Henderson } 304398cd9ca7SRichard Henderson 304401afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 304598cd9ca7SRichard Henderson { 304601afb7beSRichard Henderson nullify_over(ctx); 304701afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 304801afb7beSRichard Henderson } 304901afb7beSRichard Henderson 305001afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 305101afb7beSRichard Henderson { 305201afb7beSRichard Henderson nullify_over(ctx); 305301afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 305401afb7beSRichard Henderson } 305501afb7beSRichard Henderson 305601afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 305701afb7beSRichard Henderson { 3058eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 305998cd9ca7SRichard Henderson DisasCond cond; 306098cd9ca7SRichard Henderson 306198cd9ca7SRichard Henderson nullify_over(ctx); 306298cd9ca7SRichard Henderson 306398cd9ca7SRichard Henderson tmp = tcg_temp_new(); 306401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3065eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 306698cd9ca7SRichard Henderson 306701afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 306898cd9ca7SRichard Henderson tcg_temp_free(tmp); 306901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 307098cd9ca7SRichard Henderson } 307198cd9ca7SRichard Henderson 307201afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 307398cd9ca7SRichard Henderson { 307401afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 307501afb7beSRichard Henderson DisasCond cond; 307601afb7beSRichard Henderson 307701afb7beSRichard Henderson nullify_over(ctx); 307801afb7beSRichard Henderson 307901afb7beSRichard Henderson tmp = tcg_temp_new(); 308001afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 308101afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 308201afb7beSRichard Henderson 308301afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 308401afb7beSRichard Henderson tcg_temp_free(tmp); 308501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 308601afb7beSRichard Henderson } 308701afb7beSRichard Henderson 308801afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 308901afb7beSRichard Henderson { 3090eaa3783bSRichard Henderson TCGv_reg dest; 309198cd9ca7SRichard Henderson DisasCond cond; 309298cd9ca7SRichard Henderson 309398cd9ca7SRichard Henderson nullify_over(ctx); 309498cd9ca7SRichard Henderson 309501afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 309601afb7beSRichard Henderson if (a->r1 == 0) { 3097eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 309898cd9ca7SRichard Henderson } else { 309901afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 310098cd9ca7SRichard Henderson } 310198cd9ca7SRichard Henderson 310201afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 310301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310401afb7beSRichard Henderson } 310501afb7beSRichard Henderson 310601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 310701afb7beSRichard Henderson { 310801afb7beSRichard Henderson TCGv_reg dest; 310901afb7beSRichard Henderson DisasCond cond; 311001afb7beSRichard Henderson 311101afb7beSRichard Henderson nullify_over(ctx); 311201afb7beSRichard Henderson 311301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 311401afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 311501afb7beSRichard Henderson 311601afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 311701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311898cd9ca7SRichard Henderson } 311998cd9ca7SRichard Henderson 312030878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31210b1347d2SRichard Henderson { 3122eaa3783bSRichard Henderson TCGv_reg dest; 31230b1347d2SRichard Henderson 312430878590SRichard Henderson if (a->c) { 31250b1347d2SRichard Henderson nullify_over(ctx); 31260b1347d2SRichard Henderson } 31270b1347d2SRichard Henderson 312830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 312930878590SRichard Henderson if (a->r1 == 0) { 313030878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3131eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 313230878590SRichard Henderson } else if (a->r1 == a->r2) { 31330b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 313430878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31350b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3136eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31370b1347d2SRichard Henderson tcg_temp_free_i32(t32); 31380b1347d2SRichard Henderson } else { 31390b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31400b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31410b1347d2SRichard Henderson 314230878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3143eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31440b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3145eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31460b1347d2SRichard Henderson 31470b1347d2SRichard Henderson tcg_temp_free_i64(t); 31480b1347d2SRichard Henderson tcg_temp_free_i64(s); 31490b1347d2SRichard Henderson } 315030878590SRichard Henderson save_gpr(ctx, a->t, dest); 31510b1347d2SRichard Henderson 31520b1347d2SRichard Henderson /* Install the new nullification. */ 31530b1347d2SRichard Henderson cond_free(&ctx->null_cond); 315430878590SRichard Henderson if (a->c) { 315530878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31560b1347d2SRichard Henderson } 315731234768SRichard Henderson return nullify_end(ctx); 31580b1347d2SRichard Henderson } 31590b1347d2SRichard Henderson 316030878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31610b1347d2SRichard Henderson { 316230878590SRichard Henderson unsigned sa = 31 - a->cpos; 3163eaa3783bSRichard Henderson TCGv_reg dest, t2; 31640b1347d2SRichard Henderson 316530878590SRichard Henderson if (a->c) { 31660b1347d2SRichard Henderson nullify_over(ctx); 31670b1347d2SRichard Henderson } 31680b1347d2SRichard Henderson 316930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 317030878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 317130878590SRichard Henderson if (a->r1 == a->r2) { 31720b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3173eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31740b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3175eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31760b1347d2SRichard Henderson tcg_temp_free_i32(t32); 317730878590SRichard Henderson } else if (a->r1 == 0) { 3178eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 31790b1347d2SRichard Henderson } else { 3180eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3181eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 318230878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 31830b1347d2SRichard Henderson tcg_temp_free(t0); 31840b1347d2SRichard Henderson } 318530878590SRichard Henderson save_gpr(ctx, a->t, dest); 31860b1347d2SRichard Henderson 31870b1347d2SRichard Henderson /* Install the new nullification. */ 31880b1347d2SRichard Henderson cond_free(&ctx->null_cond); 318930878590SRichard Henderson if (a->c) { 319030878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31910b1347d2SRichard Henderson } 319231234768SRichard Henderson return nullify_end(ctx); 31930b1347d2SRichard Henderson } 31940b1347d2SRichard Henderson 319530878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31960b1347d2SRichard Henderson { 319730878590SRichard Henderson unsigned len = 32 - a->clen; 3198eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31990b1347d2SRichard Henderson 320030878590SRichard Henderson if (a->c) { 32010b1347d2SRichard Henderson nullify_over(ctx); 32020b1347d2SRichard Henderson } 32030b1347d2SRichard Henderson 320430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320530878590SRichard Henderson src = load_gpr(ctx, a->r); 32060b1347d2SRichard Henderson tmp = tcg_temp_new(); 32070b1347d2SRichard Henderson 32080b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3209eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 321030878590SRichard Henderson if (a->se) { 3211eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3212eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32130b1347d2SRichard Henderson } else { 3214eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3215eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32160b1347d2SRichard Henderson } 32170b1347d2SRichard Henderson tcg_temp_free(tmp); 321830878590SRichard Henderson save_gpr(ctx, a->t, dest); 32190b1347d2SRichard Henderson 32200b1347d2SRichard Henderson /* Install the new nullification. */ 32210b1347d2SRichard Henderson cond_free(&ctx->null_cond); 322230878590SRichard Henderson if (a->c) { 322330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32240b1347d2SRichard Henderson } 322531234768SRichard Henderson return nullify_end(ctx); 32260b1347d2SRichard Henderson } 32270b1347d2SRichard Henderson 322830878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32290b1347d2SRichard Henderson { 323030878590SRichard Henderson unsigned len = 32 - a->clen; 323130878590SRichard Henderson unsigned cpos = 31 - a->pos; 3232eaa3783bSRichard Henderson TCGv_reg dest, src; 32330b1347d2SRichard Henderson 323430878590SRichard Henderson if (a->c) { 32350b1347d2SRichard Henderson nullify_over(ctx); 32360b1347d2SRichard Henderson } 32370b1347d2SRichard Henderson 323830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 323930878590SRichard Henderson src = load_gpr(ctx, a->r); 324030878590SRichard Henderson if (a->se) { 3241eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32420b1347d2SRichard Henderson } else { 3243eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32440b1347d2SRichard Henderson } 324530878590SRichard Henderson save_gpr(ctx, a->t, dest); 32460b1347d2SRichard Henderson 32470b1347d2SRichard Henderson /* Install the new nullification. */ 32480b1347d2SRichard Henderson cond_free(&ctx->null_cond); 324930878590SRichard Henderson if (a->c) { 325030878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32510b1347d2SRichard Henderson } 325231234768SRichard Henderson return nullify_end(ctx); 32530b1347d2SRichard Henderson } 32540b1347d2SRichard Henderson 325530878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32560b1347d2SRichard Henderson { 325730878590SRichard Henderson unsigned len = 32 - a->clen; 3258eaa3783bSRichard Henderson target_sreg mask0, mask1; 3259eaa3783bSRichard Henderson TCGv_reg dest; 32600b1347d2SRichard Henderson 326130878590SRichard Henderson if (a->c) { 32620b1347d2SRichard Henderson nullify_over(ctx); 32630b1347d2SRichard Henderson } 326430878590SRichard Henderson if (a->cpos + len > 32) { 326530878590SRichard Henderson len = 32 - a->cpos; 32660b1347d2SRichard Henderson } 32670b1347d2SRichard Henderson 326830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 326930878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 327030878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32710b1347d2SRichard Henderson 327230878590SRichard Henderson if (a->nz) { 327330878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32740b1347d2SRichard Henderson if (mask1 != -1) { 3275eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32760b1347d2SRichard Henderson src = dest; 32770b1347d2SRichard Henderson } 3278eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32790b1347d2SRichard Henderson } else { 3280eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32810b1347d2SRichard Henderson } 328230878590SRichard Henderson save_gpr(ctx, a->t, dest); 32830b1347d2SRichard Henderson 32840b1347d2SRichard Henderson /* Install the new nullification. */ 32850b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328630878590SRichard Henderson if (a->c) { 328730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32880b1347d2SRichard Henderson } 328931234768SRichard Henderson return nullify_end(ctx); 32900b1347d2SRichard Henderson } 32910b1347d2SRichard Henderson 329230878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32930b1347d2SRichard Henderson { 329430878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 329530878590SRichard Henderson unsigned len = 32 - a->clen; 3296eaa3783bSRichard Henderson TCGv_reg dest, val; 32970b1347d2SRichard Henderson 329830878590SRichard Henderson if (a->c) { 32990b1347d2SRichard Henderson nullify_over(ctx); 33000b1347d2SRichard Henderson } 330130878590SRichard Henderson if (a->cpos + len > 32) { 330230878590SRichard Henderson len = 32 - a->cpos; 33030b1347d2SRichard Henderson } 33040b1347d2SRichard Henderson 330530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 330630878590SRichard Henderson val = load_gpr(ctx, a->r); 33070b1347d2SRichard Henderson if (rs == 0) { 330830878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33090b1347d2SRichard Henderson } else { 331030878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33110b1347d2SRichard Henderson } 331230878590SRichard Henderson save_gpr(ctx, a->t, dest); 33130b1347d2SRichard Henderson 33140b1347d2SRichard Henderson /* Install the new nullification. */ 33150b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331630878590SRichard Henderson if (a->c) { 331730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33180b1347d2SRichard Henderson } 331931234768SRichard Henderson return nullify_end(ctx); 33200b1347d2SRichard Henderson } 33210b1347d2SRichard Henderson 332230878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 332330878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33240b1347d2SRichard Henderson { 33250b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33260b1347d2SRichard Henderson unsigned len = 32 - clen; 332730878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33280b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33290b1347d2SRichard Henderson 33300b1347d2SRichard Henderson if (c) { 33310b1347d2SRichard Henderson nullify_over(ctx); 33320b1347d2SRichard Henderson } 33330b1347d2SRichard Henderson 33340b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33350b1347d2SRichard Henderson shift = tcg_temp_new(); 33360b1347d2SRichard Henderson tmp = tcg_temp_new(); 33370b1347d2SRichard Henderson 33380b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3339eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33400b1347d2SRichard Henderson 3341eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3342eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33430b1347d2SRichard Henderson if (rs) { 3344eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3345eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3346eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3347eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33480b1347d2SRichard Henderson } else { 3349eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33500b1347d2SRichard Henderson } 33510b1347d2SRichard Henderson tcg_temp_free(shift); 33520b1347d2SRichard Henderson tcg_temp_free(mask); 33530b1347d2SRichard Henderson tcg_temp_free(tmp); 33540b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33550b1347d2SRichard Henderson 33560b1347d2SRichard Henderson /* Install the new nullification. */ 33570b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33580b1347d2SRichard Henderson if (c) { 33590b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33600b1347d2SRichard Henderson } 336131234768SRichard Henderson return nullify_end(ctx); 33620b1347d2SRichard Henderson } 33630b1347d2SRichard Henderson 336430878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 336530878590SRichard Henderson { 336630878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 336730878590SRichard Henderson } 336830878590SRichard Henderson 336930878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 337030878590SRichard Henderson { 337130878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 337230878590SRichard Henderson } 33730b1347d2SRichard Henderson 33748340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 337598cd9ca7SRichard Henderson { 3376660eefe1SRichard Henderson TCGv_reg tmp; 337798cd9ca7SRichard Henderson 3378c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 337998cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 338098cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 338198cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 338298cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 338398cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 338498cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 338598cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 338698cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33878340f534SRichard Henderson if (a->b == 0) { 33888340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 338998cd9ca7SRichard Henderson } 3390c301f34eSRichard Henderson #else 3391c301f34eSRichard Henderson nullify_over(ctx); 3392660eefe1SRichard Henderson #endif 3393660eefe1SRichard Henderson 3394660eefe1SRichard Henderson tmp = get_temp(ctx); 33958340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3396660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3397c301f34eSRichard Henderson 3398c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 33998340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3400c301f34eSRichard Henderson #else 3401c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3402c301f34eSRichard Henderson 34038340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34048340f534SRichard Henderson if (a->l) { 3405c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3406c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3407c301f34eSRichard Henderson } 34088340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3409c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3410c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3411c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3412c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3413c301f34eSRichard Henderson } else { 3414c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3415c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3416c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3417c301f34eSRichard Henderson } 3418c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3419c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34208340f534SRichard Henderson nullify_set(ctx, a->n); 3421c301f34eSRichard Henderson } 3422c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3423c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 342431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 342531234768SRichard Henderson return nullify_end(ctx); 3426c301f34eSRichard Henderson #endif 342798cd9ca7SRichard Henderson } 342898cd9ca7SRichard Henderson 34298340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 343098cd9ca7SRichard Henderson { 34318340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 343298cd9ca7SRichard Henderson } 343398cd9ca7SRichard Henderson 34348340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 343543e05652SRichard Henderson { 34368340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 343743e05652SRichard Henderson 343843e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 343943e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 344043e05652SRichard Henderson * expensive to track. Real hardware will trap for 344143e05652SRichard Henderson * b gateway 344243e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 344343e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 344443e05652SRichard Henderson * diagnose the security hole 344543e05652SRichard Henderson * b gateway 344643e05652SRichard Henderson * b evil 344743e05652SRichard Henderson * in which instructions at evil would run with increased privs. 344843e05652SRichard Henderson */ 344943e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 345043e05652SRichard Henderson return gen_illegal(ctx); 345143e05652SRichard Henderson } 345243e05652SRichard Henderson 345343e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 345443e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 345543e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 345643e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 345743e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 345843e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 345943e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 346043e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 346143e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 346243e05652SRichard Henderson if (type < 0) { 346331234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 346431234768SRichard Henderson return true; 346543e05652SRichard Henderson } 346643e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 346743e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 346843e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 346943e05652SRichard Henderson } 347043e05652SRichard Henderson } else { 347143e05652SRichard Henderson dest &= -4; /* priv = 0 */ 347243e05652SRichard Henderson } 347343e05652SRichard Henderson #endif 347443e05652SRichard Henderson 34758340f534SRichard Henderson return do_dbranch(ctx, dest, a->l, a->n); 347643e05652SRichard Henderson } 347743e05652SRichard Henderson 34788340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 347998cd9ca7SRichard Henderson { 3480eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 348198cd9ca7SRichard Henderson 34828340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3483eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3484660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34858340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 348698cd9ca7SRichard Henderson } 348798cd9ca7SRichard Henderson 34888340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 348998cd9ca7SRichard Henderson { 3490eaa3783bSRichard Henderson TCGv_reg dest; 349198cd9ca7SRichard Henderson 34928340f534SRichard Henderson if (a->x == 0) { 34938340f534SRichard Henderson dest = load_gpr(ctx, a->b); 349498cd9ca7SRichard Henderson } else { 349598cd9ca7SRichard Henderson dest = get_temp(ctx); 34968340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 34978340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 349898cd9ca7SRichard Henderson } 3499660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35008340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 350198cd9ca7SRichard Henderson } 350298cd9ca7SRichard Henderson 35038340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 350498cd9ca7SRichard Henderson { 3505660eefe1SRichard Henderson TCGv_reg dest; 350698cd9ca7SRichard Henderson 3507c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35088340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35098340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3510c301f34eSRichard Henderson #else 3511c301f34eSRichard Henderson nullify_over(ctx); 35128340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3513c301f34eSRichard Henderson 3514c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3515c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3516c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3517c301f34eSRichard Henderson } 3518c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3519c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35208340f534SRichard Henderson if (a->l) { 35218340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3522c301f34eSRichard Henderson } 35238340f534SRichard Henderson nullify_set(ctx, a->n); 3524c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 352531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 352631234768SRichard Henderson return nullify_end(ctx); 3527c301f34eSRichard Henderson #endif 352898cd9ca7SRichard Henderson } 352998cd9ca7SRichard Henderson 353031234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3531ebe9383cSRichard Henderson const DisasInsn *di) 3532ebe9383cSRichard Henderson { 3533ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3534ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 353531234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 353631234768SRichard Henderson return true; 3537ebe9383cSRichard Henderson } 3538ebe9383cSRichard Henderson 353931234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3540ebe9383cSRichard Henderson const DisasInsn *di) 3541ebe9383cSRichard Henderson { 3542ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3543ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 354431234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 354531234768SRichard Henderson return true; 3546ebe9383cSRichard Henderson } 3547ebe9383cSRichard Henderson 354831234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn, 3549ebe9383cSRichard Henderson const DisasInsn *di) 3550ebe9383cSRichard Henderson { 3551ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3552ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 355331234768SRichard Henderson do_fop_ded(ctx, rt, ra, di->f.ded); 355431234768SRichard Henderson return true; 3555ebe9383cSRichard Henderson } 3556ebe9383cSRichard Henderson 355731234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3558ebe9383cSRichard Henderson const DisasInsn *di) 3559ebe9383cSRichard Henderson { 3560ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3561ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 356231234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 356331234768SRichard Henderson return true; 3564ebe9383cSRichard Henderson } 3565ebe9383cSRichard Henderson 356631234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3567ebe9383cSRichard Henderson const DisasInsn *di) 3568ebe9383cSRichard Henderson { 3569ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3570ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 357131234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 357231234768SRichard Henderson return true; 3573ebe9383cSRichard Henderson } 3574ebe9383cSRichard Henderson 357531234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 3576ebe9383cSRichard Henderson const DisasInsn *di) 3577ebe9383cSRichard Henderson { 3578ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3579ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 358031234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 358131234768SRichard Henderson return true; 3582ebe9383cSRichard Henderson } 3583ebe9383cSRichard Henderson 358431234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 3585ebe9383cSRichard Henderson const DisasInsn *di) 3586ebe9383cSRichard Henderson { 3587ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3588ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 358931234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 359031234768SRichard Henderson return true; 3591ebe9383cSRichard Henderson } 3592ebe9383cSRichard Henderson 359331234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 3594ebe9383cSRichard Henderson const DisasInsn *di) 3595ebe9383cSRichard Henderson { 3596ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3597ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3598ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 359931234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 360031234768SRichard Henderson return true; 3601ebe9383cSRichard Henderson } 3602ebe9383cSRichard Henderson 360331234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 3604ebe9383cSRichard Henderson const DisasInsn *di) 3605ebe9383cSRichard Henderson { 3606ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3607ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3608ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 360931234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 361031234768SRichard Henderson return true; 3611ebe9383cSRichard Henderson } 3612ebe9383cSRichard Henderson 361331234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn, 3614ebe9383cSRichard Henderson const DisasInsn *di) 3615ebe9383cSRichard Henderson { 3616ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3617ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3618ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 361931234768SRichard Henderson do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 362031234768SRichard Henderson return true; 3621ebe9383cSRichard Henderson } 3622ebe9383cSRichard Henderson 3623ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3624ebe9383cSRichard Henderson { 3625ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3626ebe9383cSRichard Henderson } 3627ebe9383cSRichard Henderson 3628ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3629ebe9383cSRichard Henderson { 3630ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3631ebe9383cSRichard Henderson } 3632ebe9383cSRichard Henderson 3633ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3634ebe9383cSRichard Henderson { 3635ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3636ebe9383cSRichard Henderson } 3637ebe9383cSRichard Henderson 3638ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3639ebe9383cSRichard Henderson { 3640ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3641ebe9383cSRichard Henderson } 3642ebe9383cSRichard Henderson 3643ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3644ebe9383cSRichard Henderson { 3645ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3646ebe9383cSRichard Henderson } 3647ebe9383cSRichard Henderson 3648ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3649ebe9383cSRichard Henderson { 3650ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3651ebe9383cSRichard Henderson } 3652ebe9383cSRichard Henderson 3653ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3654ebe9383cSRichard Henderson { 3655ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3656ebe9383cSRichard Henderson } 3657ebe9383cSRichard Henderson 3658ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3659ebe9383cSRichard Henderson { 3660ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3661ebe9383cSRichard Henderson } 3662ebe9383cSRichard Henderson 366331234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 3664ebe9383cSRichard Henderson unsigned y, unsigned c) 3665ebe9383cSRichard Henderson { 3666ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3667ebe9383cSRichard Henderson 3668ebe9383cSRichard Henderson nullify_over(ctx); 3669ebe9383cSRichard Henderson 3670ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 3671ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 3672ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3673ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3674ebe9383cSRichard Henderson 3675ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3676ebe9383cSRichard Henderson 3677ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3678ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3679ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3680ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3681ebe9383cSRichard Henderson 368231234768SRichard Henderson nullify_end(ctx); 3683ebe9383cSRichard Henderson } 3684ebe9383cSRichard Henderson 368531234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 3686ebe9383cSRichard Henderson const DisasInsn *di) 3687ebe9383cSRichard Henderson { 3688ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3689ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3690ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3691ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 369231234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 369331234768SRichard Henderson return true; 3694ebe9383cSRichard Henderson } 3695ebe9383cSRichard Henderson 369631234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 3697ebe9383cSRichard Henderson const DisasInsn *di) 3698ebe9383cSRichard Henderson { 3699ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3700ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3701ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3702ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 370331234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 370431234768SRichard Henderson return true; 3705ebe9383cSRichard Henderson } 3706ebe9383cSRichard Henderson 370731234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 3708ebe9383cSRichard Henderson { 3709ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3710ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3711ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3712ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3713ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3714ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3715ebe9383cSRichard Henderson 3716ebe9383cSRichard Henderson nullify_over(ctx); 3717ebe9383cSRichard Henderson 3718ebe9383cSRichard Henderson ta = load_frd0(ra); 3719ebe9383cSRichard Henderson tb = load_frd0(rb); 3720ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3721ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3722ebe9383cSRichard Henderson 3723ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3724ebe9383cSRichard Henderson 3725ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3726ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3727ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3728ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3729ebe9383cSRichard Henderson 373031234768SRichard Henderson return nullify_end(ctx); 3731ebe9383cSRichard Henderson } 3732ebe9383cSRichard Henderson 373331234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn, 3734ebe9383cSRichard Henderson const DisasInsn *di) 3735ebe9383cSRichard Henderson { 3736ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3737ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 3738eaa3783bSRichard Henderson TCGv_reg t; 3739ebe9383cSRichard Henderson 3740ebe9383cSRichard Henderson nullify_over(ctx); 3741ebe9383cSRichard Henderson 3742ebe9383cSRichard Henderson t = tcg_temp_new(); 3743eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3744eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 3745ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3746ebe9383cSRichard Henderson tcg_temp_free(t); 3747ebe9383cSRichard Henderson 374831234768SRichard Henderson return nullify_end(ctx); 3749ebe9383cSRichard Henderson } 3750ebe9383cSRichard Henderson 375131234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn, 3752ebe9383cSRichard Henderson const DisasInsn *di) 3753ebe9383cSRichard Henderson { 3754ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3755ebe9383cSRichard Henderson int mask; 3756ebe9383cSRichard Henderson bool inv = false; 3757eaa3783bSRichard Henderson TCGv_reg t; 3758ebe9383cSRichard Henderson 3759ebe9383cSRichard Henderson nullify_over(ctx); 3760ebe9383cSRichard Henderson 3761ebe9383cSRichard Henderson t = tcg_temp_new(); 3762eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3763ebe9383cSRichard Henderson 3764ebe9383cSRichard Henderson switch (c) { 3765ebe9383cSRichard Henderson case 0: /* simple */ 3766eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3767ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3768ebe9383cSRichard Henderson goto done; 3769ebe9383cSRichard Henderson case 2: /* rej */ 3770ebe9383cSRichard Henderson inv = true; 3771ebe9383cSRichard Henderson /* fallthru */ 3772ebe9383cSRichard Henderson case 1: /* acc */ 3773ebe9383cSRichard Henderson mask = 0x43ff800; 3774ebe9383cSRichard Henderson break; 3775ebe9383cSRichard Henderson case 6: /* rej8 */ 3776ebe9383cSRichard Henderson inv = true; 3777ebe9383cSRichard Henderson /* fallthru */ 3778ebe9383cSRichard Henderson case 5: /* acc8 */ 3779ebe9383cSRichard Henderson mask = 0x43f8000; 3780ebe9383cSRichard Henderson break; 3781ebe9383cSRichard Henderson case 9: /* acc6 */ 3782ebe9383cSRichard Henderson mask = 0x43e0000; 3783ebe9383cSRichard Henderson break; 3784ebe9383cSRichard Henderson case 13: /* acc4 */ 3785ebe9383cSRichard Henderson mask = 0x4380000; 3786ebe9383cSRichard Henderson break; 3787ebe9383cSRichard Henderson case 17: /* acc2 */ 3788ebe9383cSRichard Henderson mask = 0x4200000; 3789ebe9383cSRichard Henderson break; 3790ebe9383cSRichard Henderson default: 3791ebe9383cSRichard Henderson return gen_illegal(ctx); 3792ebe9383cSRichard Henderson } 3793ebe9383cSRichard Henderson if (inv) { 3794eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3795eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3796ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3797ebe9383cSRichard Henderson } else { 3798eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3799ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3800ebe9383cSRichard Henderson } 3801ebe9383cSRichard Henderson done: 380231234768SRichard Henderson return nullify_end(ctx); 3803ebe9383cSRichard Henderson } 3804ebe9383cSRichard Henderson 380531234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 3806ebe9383cSRichard Henderson { 3807ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3808ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3809ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3810ebe9383cSRichard Henderson TCGv_i64 a, b; 3811ebe9383cSRichard Henderson 3812ebe9383cSRichard Henderson nullify_over(ctx); 3813ebe9383cSRichard Henderson 3814ebe9383cSRichard Henderson a = load_frw0_i64(ra); 3815ebe9383cSRichard Henderson b = load_frw0_i64(rb); 3816ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 3817ebe9383cSRichard Henderson save_frd(rt, a); 3818ebe9383cSRichard Henderson tcg_temp_free_i64(a); 3819ebe9383cSRichard Henderson tcg_temp_free_i64(b); 3820ebe9383cSRichard Henderson 382131234768SRichard Henderson return nullify_end(ctx); 3822ebe9383cSRichard Henderson } 3823ebe9383cSRichard Henderson 3824eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 3825eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 3826ebe9383cSRichard Henderson 3827eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 3828eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 3829eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 3830eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 3831ebe9383cSRichard Henderson 3832ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 3833ebe9383cSRichard Henderson /* floating point class zero */ 3834ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 3835ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 3836ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 3837ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 3838ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 3839ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 3840ebe9383cSRichard Henderson 3841ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 3842ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 3843ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 3844ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 3845ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 3846ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 3847ebe9383cSRichard Henderson 3848ebe9383cSRichard Henderson /* floating point class three */ 3849ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 3850ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 3851ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 3852ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 3853ebe9383cSRichard Henderson 3854ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 3855ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 3856ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 3857ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 3858ebe9383cSRichard Henderson 3859ebe9383cSRichard Henderson /* floating point class one */ 3860ebe9383cSRichard Henderson /* float/float */ 3861ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 3862ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 3863ebe9383cSRichard Henderson /* int/float */ 3864ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 3865ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 3866ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 3867ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 3868ebe9383cSRichard Henderson /* float/int */ 3869ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 3870ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 3871ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 3872ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 3873ebe9383cSRichard Henderson /* float/int truncate */ 3874ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 3875ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 3876ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 3877ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 3878ebe9383cSRichard Henderson /* uint/float */ 3879ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 3880ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 3881ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 3882ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 3883ebe9383cSRichard Henderson /* float/uint */ 3884ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 3885ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 3886ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 3887ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 3888ebe9383cSRichard Henderson /* float/uint truncate */ 3889ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 3890ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 3891ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 3892ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 3893ebe9383cSRichard Henderson 3894ebe9383cSRichard Henderson /* floating point class two */ 3895ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 3896ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 3897ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 3898ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 3899ebe9383cSRichard Henderson 3900ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 3901ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 3902ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 3903ebe9383cSRichard Henderson }; 3904ebe9383cSRichard Henderson 3905ebe9383cSRichard Henderson #undef FOP_WEW 3906ebe9383cSRichard Henderson #undef FOP_DEW 3907ebe9383cSRichard Henderson #undef FOP_WED 3908ebe9383cSRichard Henderson #undef FOP_WEWW 3909eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 3910eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 3911eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 3912eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 3913ebe9383cSRichard Henderson 3914ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 3915ebe9383cSRichard Henderson /* floating point class zero */ 3916ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 3917ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 3918ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 3919ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 3920ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 3921ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 3922ebe9383cSRichard Henderson 3923ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 3924ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 3925ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 3926ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 3927ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 3928ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 3929ebe9383cSRichard Henderson 3930ebe9383cSRichard Henderson /* floating point class three */ 3931ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 3932ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 3933ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 3934ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 3935ebe9383cSRichard Henderson 3936ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 3937ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 3938ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 3939ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 3940ebe9383cSRichard Henderson 3941ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 3942ebe9383cSRichard Henderson 3943ebe9383cSRichard Henderson /* floating point class one */ 3944ebe9383cSRichard Henderson /* float/float */ 3945ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 3946fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 3947ebe9383cSRichard Henderson /* int/float */ 3948fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 3949ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 3950ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 3951ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 3952ebe9383cSRichard Henderson /* float/int */ 3953fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 3954ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 3955ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 3956ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 3957ebe9383cSRichard Henderson /* float/int truncate */ 3958fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 3959ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 3960ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 3961ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 3962ebe9383cSRichard Henderson /* uint/float */ 3963fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 3964ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 3965ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 3966ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 3967ebe9383cSRichard Henderson /* float/uint */ 3968fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 3969ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 3970ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 3971ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 3972ebe9383cSRichard Henderson /* float/uint truncate */ 3973fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 3974ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 3975ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 3976ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 3977ebe9383cSRichard Henderson 3978ebe9383cSRichard Henderson /* floating point class two */ 3979ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 3980ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 3981ebe9383cSRichard Henderson }; 3982ebe9383cSRichard Henderson 3983ebe9383cSRichard Henderson #undef FOP_WEW 3984ebe9383cSRichard Henderson #undef FOP_DEW 3985ebe9383cSRichard Henderson #undef FOP_WED 3986ebe9383cSRichard Henderson #undef FOP_WEWW 3987ebe9383cSRichard Henderson #undef FOP_DED 3988ebe9383cSRichard Henderson #undef FOP_DEDD 3989ebe9383cSRichard Henderson 3990ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3991ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3992ebe9383cSRichard Henderson { 3993ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3994ebe9383cSRichard Henderson } 3995ebe9383cSRichard Henderson 3996b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3997ebe9383cSRichard Henderson { 3998b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3999b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4000b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4001b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4002b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4003ebe9383cSRichard Henderson 4004ebe9383cSRichard Henderson nullify_over(ctx); 4005ebe9383cSRichard Henderson 4006ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4007ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4008ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4009ebe9383cSRichard Henderson 401031234768SRichard Henderson return nullify_end(ctx); 4011ebe9383cSRichard Henderson } 4012ebe9383cSRichard Henderson 4013b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4014b1e2af57SRichard Henderson { 4015b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4016b1e2af57SRichard Henderson } 4017b1e2af57SRichard Henderson 4018b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4019b1e2af57SRichard Henderson { 4020b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4021b1e2af57SRichard Henderson } 4022b1e2af57SRichard Henderson 4023b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4024b1e2af57SRichard Henderson { 4025b1e2af57SRichard Henderson nullify_over(ctx); 4026b1e2af57SRichard Henderson 4027b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4028b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4029b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4030b1e2af57SRichard Henderson 4031b1e2af57SRichard Henderson return nullify_end(ctx); 4032b1e2af57SRichard Henderson } 4033b1e2af57SRichard Henderson 4034b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4035b1e2af57SRichard Henderson { 4036b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4037b1e2af57SRichard Henderson } 4038b1e2af57SRichard Henderson 4039b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4040b1e2af57SRichard Henderson { 4041b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4042b1e2af57SRichard Henderson } 4043b1e2af57SRichard Henderson 404431234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4045ebe9383cSRichard Henderson const DisasInsn *di) 4046ebe9383cSRichard Henderson { 4047ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4048ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4049ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4050ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4051ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4052ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4053ebe9383cSRichard Henderson 4054ebe9383cSRichard Henderson nullify_over(ctx); 4055ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4056ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4057ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4058ebe9383cSRichard Henderson 4059ebe9383cSRichard Henderson if (neg) { 4060ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4061ebe9383cSRichard Henderson } else { 4062ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4063ebe9383cSRichard Henderson } 4064ebe9383cSRichard Henderson 4065ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4066ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4067ebe9383cSRichard Henderson save_frw_i32(rt, a); 4068ebe9383cSRichard Henderson tcg_temp_free_i32(a); 406931234768SRichard Henderson return nullify_end(ctx); 4070ebe9383cSRichard Henderson } 4071ebe9383cSRichard Henderson 407231234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4073ebe9383cSRichard Henderson const DisasInsn *di) 4074ebe9383cSRichard Henderson { 4075ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4076ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4077ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4078ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4079ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4080ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4081ebe9383cSRichard Henderson 4082ebe9383cSRichard Henderson nullify_over(ctx); 4083ebe9383cSRichard Henderson a = load_frd0(rm1); 4084ebe9383cSRichard Henderson b = load_frd0(rm2); 4085ebe9383cSRichard Henderson c = load_frd0(ra3); 4086ebe9383cSRichard Henderson 4087ebe9383cSRichard Henderson if (neg) { 4088ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4089ebe9383cSRichard Henderson } else { 4090ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4091ebe9383cSRichard Henderson } 4092ebe9383cSRichard Henderson 4093ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4094ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4095ebe9383cSRichard Henderson save_frd(rt, a); 4096ebe9383cSRichard Henderson tcg_temp_free_i64(a); 409731234768SRichard Henderson return nullify_end(ctx); 4098ebe9383cSRichard Henderson } 4099ebe9383cSRichard Henderson 4100ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4101ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4102ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4103ebe9383cSRichard Henderson }; 4104ebe9383cSRichard Henderson 410531234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn, 410661766fe9SRichard Henderson const DisasInsn table[], size_t n) 410761766fe9SRichard Henderson { 410861766fe9SRichard Henderson size_t i; 410961766fe9SRichard Henderson for (i = 0; i < n; ++i) { 411061766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 411131234768SRichard Henderson table[i].trans(ctx, insn, &table[i]); 411231234768SRichard Henderson return; 411361766fe9SRichard Henderson } 411461766fe9SRichard Henderson } 4115b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4116b36942a6SRichard Henderson insn, ctx->base.pc_next); 411731234768SRichard Henderson gen_illegal(ctx); 411861766fe9SRichard Henderson } 411961766fe9SRichard Henderson 412061766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 412161766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 412261766fe9SRichard Henderson 412331234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn) 412461766fe9SRichard Henderson { 412540f9f908SRichard Henderson uint32_t opc; 412661766fe9SRichard Henderson 412740f9f908SRichard Henderson /* Transition to the auto-generated decoder. */ 412840f9f908SRichard Henderson if (decode(ctx, insn)) { 412940f9f908SRichard Henderson return; 413040f9f908SRichard Henderson } 413140f9f908SRichard Henderson 413240f9f908SRichard Henderson opc = extract32(insn, 26, 6); 413361766fe9SRichard Henderson switch (opc) { 4134ebe9383cSRichard Henderson case 0x0C: 413531234768SRichard Henderson translate_table(ctx, insn, table_float_0c); 413631234768SRichard Henderson return; 4137ebe9383cSRichard Henderson case 0x0E: 413831234768SRichard Henderson translate_table(ctx, insn, table_float_0e); 413931234768SRichard Henderson return; 414096d6407fSRichard Henderson 4141ebe9383cSRichard Henderson case 0x2E: 414231234768SRichard Henderson translate_table(ctx, insn, table_fp_fused); 414331234768SRichard Henderson return; 414461766fe9SRichard Henderson } 414531234768SRichard Henderson gen_illegal(ctx); 414661766fe9SRichard Henderson } 414761766fe9SRichard Henderson 4148b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 414961766fe9SRichard Henderson { 415051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4151f764718dSRichard Henderson int bound; 415261766fe9SRichard Henderson 415351b061fbSRichard Henderson ctx->cs = cs; 4154494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 41553d68ee7bSRichard Henderson 41563d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 41573d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 41583d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4159ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4160ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4161c301f34eSRichard Henderson #else 4162494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4163494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 41643d68ee7bSRichard Henderson 4165c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4166c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4167c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4168c301f34eSRichard Henderson int32_t diff = cs_base; 4169c301f34eSRichard Henderson 4170c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4171c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4172c301f34eSRichard Henderson #endif 417351b061fbSRichard Henderson ctx->iaoq_n = -1; 4174f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 417561766fe9SRichard Henderson 41763d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41773d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4178b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 41793d68ee7bSRichard Henderson 418086f8d05fSRichard Henderson ctx->ntempr = 0; 418186f8d05fSRichard Henderson ctx->ntempl = 0; 418286f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 418386f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 418461766fe9SRichard Henderson } 418561766fe9SRichard Henderson 418651b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 418751b061fbSRichard Henderson { 418851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 418961766fe9SRichard Henderson 41903d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 419151b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 419251b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4193494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 419451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 419551b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4196129e9cc3SRichard Henderson } 419751b061fbSRichard Henderson ctx->null_lab = NULL; 419861766fe9SRichard Henderson } 419961766fe9SRichard Henderson 420051b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 420151b061fbSRichard Henderson { 420251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 420351b061fbSRichard Henderson 420451b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 420551b061fbSRichard Henderson } 420651b061fbSRichard Henderson 420751b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 420851b061fbSRichard Henderson const CPUBreakpoint *bp) 420951b061fbSRichard Henderson { 421051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 421151b061fbSRichard Henderson 421231234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4213c301f34eSRichard Henderson ctx->base.pc_next += 4; 421451b061fbSRichard Henderson return true; 421551b061fbSRichard Henderson } 421651b061fbSRichard Henderson 421751b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 421851b061fbSRichard Henderson { 421951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 422051b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 422151b061fbSRichard Henderson DisasJumpType ret; 422251b061fbSRichard Henderson int i, n; 422351b061fbSRichard Henderson 422451b061fbSRichard Henderson /* Execute one insn. */ 4225ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4226c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 422731234768SRichard Henderson do_page_zero(ctx); 422831234768SRichard Henderson ret = ctx->base.is_jmp; 4229869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4230ba1d0b44SRichard Henderson } else 4231ba1d0b44SRichard Henderson #endif 4232ba1d0b44SRichard Henderson { 423361766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 423461766fe9SRichard Henderson the page permissions for execute. */ 4235c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 423661766fe9SRichard Henderson 423761766fe9SRichard Henderson /* Set up the IA queue for the next insn. 423861766fe9SRichard Henderson This will be overwritten by a branch. */ 423951b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 424051b061fbSRichard Henderson ctx->iaoq_n = -1; 424151b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4242eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 424361766fe9SRichard Henderson } else { 424451b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4245f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 424661766fe9SRichard Henderson } 424761766fe9SRichard Henderson 424851b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 424951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4250869051eaSRichard Henderson ret = DISAS_NEXT; 4251129e9cc3SRichard Henderson } else { 42521a19da0dSRichard Henderson ctx->insn = insn; 425331234768SRichard Henderson translate_one(ctx, insn); 425431234768SRichard Henderson ret = ctx->base.is_jmp; 425551b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4256129e9cc3SRichard Henderson } 425761766fe9SRichard Henderson } 425861766fe9SRichard Henderson 425951b061fbSRichard Henderson /* Free any temporaries allocated. */ 426086f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 426186f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 426286f8d05fSRichard Henderson ctx->tempr[i] = NULL; 426361766fe9SRichard Henderson } 426486f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 426586f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 426686f8d05fSRichard Henderson ctx->templ[i] = NULL; 426786f8d05fSRichard Henderson } 426886f8d05fSRichard Henderson ctx->ntempr = 0; 426986f8d05fSRichard Henderson ctx->ntempl = 0; 427061766fe9SRichard Henderson 42713d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42723d68ee7bSRichard Henderson a priority change within the instruction queue. */ 427351b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4274c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4275c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4276c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4277c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 427851b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 427951b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 428031234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4281129e9cc3SRichard Henderson } else { 428231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 428361766fe9SRichard Henderson } 4284129e9cc3SRichard Henderson } 428551b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 428651b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4287c301f34eSRichard Henderson ctx->base.pc_next += 4; 428861766fe9SRichard Henderson 4289869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 429051b061fbSRichard Henderson return; 429161766fe9SRichard Henderson } 429251b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4293eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 429451b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4295c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4296c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4297c301f34eSRichard Henderson #endif 429851b061fbSRichard Henderson nullify_save(ctx); 429951b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 430051b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4301eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 430261766fe9SRichard Henderson } 430361766fe9SRichard Henderson } 430461766fe9SRichard Henderson 430551b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 430651b061fbSRichard Henderson { 430751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4308e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 430951b061fbSRichard Henderson 4310e1b5a5edSRichard Henderson switch (is_jmp) { 4311869051eaSRichard Henderson case DISAS_NORETURN: 431261766fe9SRichard Henderson break; 431351b061fbSRichard Henderson case DISAS_TOO_MANY: 4314869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4315e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 431651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 431751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 431851b061fbSRichard Henderson nullify_save(ctx); 431961766fe9SRichard Henderson /* FALLTHRU */ 4320869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 432151b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 432261766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4323e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 432407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 432561766fe9SRichard Henderson } else { 43267f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 432761766fe9SRichard Henderson } 432861766fe9SRichard Henderson break; 432961766fe9SRichard Henderson default: 433051b061fbSRichard Henderson g_assert_not_reached(); 433161766fe9SRichard Henderson } 433251b061fbSRichard Henderson } 433361766fe9SRichard Henderson 433451b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 433551b061fbSRichard Henderson { 4336c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 433761766fe9SRichard Henderson 4338ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4339ba1d0b44SRichard Henderson switch (pc) { 43407ad439dfSRichard Henderson case 0x00: 434151b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4342ba1d0b44SRichard Henderson return; 43437ad439dfSRichard Henderson case 0xb0: 434451b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4345ba1d0b44SRichard Henderson return; 43467ad439dfSRichard Henderson case 0xe0: 434751b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4348ba1d0b44SRichard Henderson return; 43497ad439dfSRichard Henderson case 0x100: 435051b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4351ba1d0b44SRichard Henderson return; 43527ad439dfSRichard Henderson } 4353ba1d0b44SRichard Henderson #endif 4354ba1d0b44SRichard Henderson 4355ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4356eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 435761766fe9SRichard Henderson } 435851b061fbSRichard Henderson 435951b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 436051b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 436151b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 436251b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 436351b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 436451b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 436551b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 436651b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 436751b061fbSRichard Henderson }; 436851b061fbSRichard Henderson 436951b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 437051b061fbSRichard Henderson 437151b061fbSRichard Henderson { 437251b061fbSRichard Henderson DisasContext ctx; 437351b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 437461766fe9SRichard Henderson } 437561766fe9SRichard Henderson 437661766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 437761766fe9SRichard Henderson target_ulong *data) 437861766fe9SRichard Henderson { 437961766fe9SRichard Henderson env->iaoq_f = data[0]; 438086f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 438161766fe9SRichard Henderson env->iaoq_b = data[1]; 438261766fe9SRichard Henderson } 438361766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 438461766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 438561766fe9SRichard Henderson that the instruction was not nullified. */ 438661766fe9SRichard Henderson env->psw_n = 0; 438761766fe9SRichard Henderson } 4388