161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 270843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2861766fe9SRichard Henderson #include "exec/helper-proto.h" 2961766fe9SRichard Henderson #include "exec/helper-gen.h" 30869051eaSRichard Henderson #include "exec/translator.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33d53106c9SRichard Henderson #define HELPER_H "helper.h" 34d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 35d53106c9SRichard Henderson #undef HELPER_H 36d53106c9SRichard Henderson 37aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 38aac0f603SRichard Henderson #undef tcg_temp_new 39d53106c9SRichard Henderson 4061766fe9SRichard Henderson typedef struct DisasCond { 4161766fe9SRichard Henderson TCGCond c; 426fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4361766fe9SRichard Henderson } DisasCond; 4461766fe9SRichard Henderson 4561766fe9SRichard Henderson typedef struct DisasContext { 46d01a3625SRichard Henderson DisasContextBase base; 4761766fe9SRichard Henderson CPUState *cs; 4861766fe9SRichard Henderson 49c53e401eSRichard Henderson uint64_t iaoq_f; 50c53e401eSRichard Henderson uint64_t iaoq_b; 51c53e401eSRichard Henderson uint64_t iaoq_n; 526fd0c7bcSRichard Henderson TCGv_i64 iaoq_n_var; 5361766fe9SRichard Henderson 5461766fe9SRichard Henderson DisasCond null_cond; 5561766fe9SRichard Henderson TCGLabel *null_lab; 5661766fe9SRichard Henderson 57a4db4a78SRichard Henderson TCGv_i64 zero; 58a4db4a78SRichard Henderson 591a19da0dSRichard Henderson uint32_t insn; 60494737b7SRichard Henderson uint32_t tb_flags; 613d68ee7bSRichard Henderson int mmu_idx; 623d68ee7bSRichard Henderson int privilege; 6361766fe9SRichard Henderson bool psw_n_nonzero; 64bd6243a3SRichard Henderson bool is_pa20; 6524638bd1SRichard Henderson bool insn_start_updated; 66217d1a5eSRichard Henderson 67217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 68217d1a5eSRichard Henderson MemOp unalign; 69217d1a5eSRichard Henderson #endif 7061766fe9SRichard Henderson } DisasContext; 7161766fe9SRichard Henderson 72217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 73217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 7417fe594cSRichard Henderson #define MMU_DISABLED(C) false 75217d1a5eSRichard Henderson #else 762d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 7717fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 78217d1a5eSRichard Henderson #endif 79217d1a5eSRichard Henderson 80e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 81451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 82e36f27efSRichard Henderson { 83881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 84881d1073SHelge Deller if (ctx->is_pa20) { 85e36f27efSRichard Henderson if (val & PSW_SM_W) { 86881d1073SHelge Deller val |= PSW_W; 87881d1073SHelge Deller } 88881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 89881d1073SHelge Deller } else { 90881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 91e36f27efSRichard Henderson } 92e36f27efSRichard Henderson return val; 93e36f27efSRichard Henderson } 94e36f27efSRichard Henderson 95deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 96451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 97deee69a1SRichard Henderson { 98deee69a1SRichard Henderson return ~val; 99deee69a1SRichard Henderson } 100deee69a1SRichard Henderson 1011cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1021cd012a5SRichard Henderson we use for the final M. */ 103451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1041cd012a5SRichard Henderson { 1051cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1061cd012a5SRichard Henderson } 1071cd012a5SRichard Henderson 108740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 109451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 110740038d7SRichard Henderson { 111740038d7SRichard Henderson return val ? 1 : -1; 112740038d7SRichard Henderson } 113740038d7SRichard Henderson 114451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 115740038d7SRichard Henderson { 116740038d7SRichard Henderson return val ? -1 : 1; 117740038d7SRichard Henderson } 118740038d7SRichard Henderson 119740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 120451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 12101afb7beSRichard Henderson { 12201afb7beSRichard Henderson return val << 2; 12301afb7beSRichard Henderson } 12401afb7beSRichard Henderson 1250588e061SRichard Henderson /* Used for assemble_21. */ 126451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1270588e061SRichard Henderson { 1280588e061SRichard Henderson return val << 11; 1290588e061SRichard Henderson } 1300588e061SRichard Henderson 13172ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 13272ae4f2bSRichard Henderson { 13372ae4f2bSRichard Henderson /* 13472ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 13572ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 13672ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 13772ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 13872ae4f2bSRichard Henderson */ 13972ae4f2bSRichard Henderson return (val ^ 31) + 1; 14072ae4f2bSRichard Henderson } 14172ae4f2bSRichard Henderson 1424768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1434768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1444768c28eSRichard Henderson { 1454768c28eSRichard Henderson /* 1464768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1474768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1484768c28eSRichard Henderson */ 1494768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1504768c28eSRichard Henderson int s = extract32(val, 11, 2); 1514768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1524768c28eSRichard Henderson 1534768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1544768c28eSRichard Henderson i ^= s << 13; 1554768c28eSRichard Henderson } 1564768c28eSRichard Henderson return i; 1574768c28eSRichard Henderson } 1584768c28eSRichard Henderson 15946174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 16046174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 16146174e14SRichard Henderson { 16246174e14SRichard Henderson /* 16346174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 16446174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 16546174e14SRichard Henderson */ 16646174e14SRichard Henderson int im11a = extract32(val, 1, 11); 16746174e14SRichard Henderson int s = extract32(val, 12, 2); 16846174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 16946174e14SRichard Henderson 17046174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 17146174e14SRichard Henderson i ^= s << 13; 17246174e14SRichard Henderson } 17346174e14SRichard Henderson return i; 17446174e14SRichard Henderson } 17546174e14SRichard Henderson 17672bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 17772bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 17872bace2dSRichard Henderson { 17972bace2dSRichard Henderson /* 18072bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 18172bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 18272bace2dSRichard Henderson */ 18372bace2dSRichard Henderson int s = extract32(val, 14, 2); 18472bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 18572bace2dSRichard Henderson 18672bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 18772bace2dSRichard Henderson i ^= s << 13; 18872bace2dSRichard Henderson } 18972bace2dSRichard Henderson return i; 19072bace2dSRichard Henderson } 19172bace2dSRichard Henderson 19272bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 19372bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 19472bace2dSRichard Henderson { 19572bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 19672bace2dSRichard Henderson } 19772bace2dSRichard Henderson 198c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 199c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 200c65c3ee1SRichard Henderson { 201c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 202c65c3ee1SRichard Henderson } 203c65c3ee1SRichard Henderson 20482d0c831SRichard Henderson /* 20582d0c831SRichard Henderson * In many places pa1.x did not decode the bit that later became 20682d0c831SRichard Henderson * the pa2.0 D bit. Suppress D unless the cpu is pa2.0. 20782d0c831SRichard Henderson */ 20882d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val) 20982d0c831SRichard Henderson { 21082d0c831SRichard Henderson return ctx->is_pa20 & val; 21182d0c831SRichard Henderson } 21201afb7beSRichard Henderson 21340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 214abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 21540f9f908SRichard Henderson 21661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 21761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 218869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 21961766fe9SRichard Henderson 22061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 22161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 222869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 22361766fe9SRichard Henderson 224e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 225e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 226e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 227c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 228e1b5a5edSRichard Henderson 22961766fe9SRichard Henderson /* global register indexes */ 2306fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 23133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 232494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2336fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2346fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 235c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 236c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2376fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2386fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2396fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2406fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2416fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 24261766fe9SRichard Henderson 24361766fe9SRichard Henderson void hppa_translate_init(void) 24461766fe9SRichard Henderson { 24561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 24661766fe9SRichard Henderson 2476fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 24861766fe9SRichard Henderson static const GlobalVar vars[] = { 24935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 25061766fe9SRichard Henderson DEF_VAR(psw_n), 25161766fe9SRichard Henderson DEF_VAR(psw_v), 25261766fe9SRichard Henderson DEF_VAR(psw_cb), 25361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 25461766fe9SRichard Henderson DEF_VAR(iaoq_f), 25561766fe9SRichard Henderson DEF_VAR(iaoq_b), 25661766fe9SRichard Henderson }; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson #undef DEF_VAR 25961766fe9SRichard Henderson 26061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 26161766fe9SRichard Henderson static const char gr_names[32][4] = { 26261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 26361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 26461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 26561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 26661766fe9SRichard Henderson }; 26733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 268494737b7SRichard Henderson static const char sr_names[5][4] = { 269494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 27033423472SRichard Henderson }; 27161766fe9SRichard Henderson 27261766fe9SRichard Henderson int i; 27361766fe9SRichard Henderson 274f764718dSRichard Henderson cpu_gr[0] = NULL; 27561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 276ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 27761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 27861766fe9SRichard Henderson gr_names[i]); 27961766fe9SRichard Henderson } 28033423472SRichard Henderson for (i = 0; i < 4; i++) { 281ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 28233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 28333423472SRichard Henderson sr_names[i]); 28433423472SRichard Henderson } 285ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 286494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 287494737b7SRichard Henderson sr_names[4]); 28861766fe9SRichard Henderson 28961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 29061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 291ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 29261766fe9SRichard Henderson } 293c301f34eSRichard Henderson 294ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 295c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 296c301f34eSRichard Henderson "iasq_f"); 297ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 298c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 299c301f34eSRichard Henderson "iasq_b"); 30061766fe9SRichard Henderson } 30161766fe9SRichard Henderson 302f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 303f5b5c857SRichard Henderson { 30424638bd1SRichard Henderson assert(!ctx->insn_start_updated); 30524638bd1SRichard Henderson ctx->insn_start_updated = true; 30624638bd1SRichard Henderson tcg_set_insn_start_param(ctx->base.insn_start, 2, breg); 307f5b5c857SRichard Henderson } 308f5b5c857SRichard Henderson 309129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 310129e9cc3SRichard Henderson { 311f764718dSRichard Henderson return (DisasCond){ 312f764718dSRichard Henderson .c = TCG_COND_NEVER, 313f764718dSRichard Henderson .a0 = NULL, 314f764718dSRichard Henderson .a1 = NULL, 315f764718dSRichard Henderson }; 316129e9cc3SRichard Henderson } 317129e9cc3SRichard Henderson 318df0232feSRichard Henderson static DisasCond cond_make_t(void) 319df0232feSRichard Henderson { 320df0232feSRichard Henderson return (DisasCond){ 321df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 322df0232feSRichard Henderson .a0 = NULL, 323df0232feSRichard Henderson .a1 = NULL, 324df0232feSRichard Henderson }; 325df0232feSRichard Henderson } 326df0232feSRichard Henderson 327129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 328129e9cc3SRichard Henderson { 329f764718dSRichard Henderson return (DisasCond){ 330f764718dSRichard Henderson .c = TCG_COND_NE, 331f764718dSRichard Henderson .a0 = cpu_psw_n, 3326fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 333f764718dSRichard Henderson }; 334129e9cc3SRichard Henderson } 335129e9cc3SRichard Henderson 3366fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 337b47a4a02SSven Schnelle { 338b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3394fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3404fe9533aSRichard Henderson } 3414fe9533aSRichard Henderson 3426fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0) 3434fe9533aSRichard Henderson { 3446fd0c7bcSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_i64(0)); 345b47a4a02SSven Schnelle } 346b47a4a02SSven Schnelle 3476fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0) 348129e9cc3SRichard Henderson { 349aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3506fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 351b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 352129e9cc3SRichard Henderson } 353129e9cc3SRichard Henderson 3546fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 355129e9cc3SRichard Henderson { 356aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 357aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 358129e9cc3SRichard Henderson 3596fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3606fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3614fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 362129e9cc3SRichard Henderson } 363129e9cc3SRichard Henderson 364129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 365129e9cc3SRichard Henderson { 366129e9cc3SRichard Henderson switch (cond->c) { 367129e9cc3SRichard Henderson default: 368f764718dSRichard Henderson cond->a0 = NULL; 369f764718dSRichard Henderson cond->a1 = NULL; 370129e9cc3SRichard Henderson /* fallthru */ 371129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 372129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 373129e9cc3SRichard Henderson break; 374129e9cc3SRichard Henderson case TCG_COND_NEVER: 375129e9cc3SRichard Henderson break; 376129e9cc3SRichard Henderson } 377129e9cc3SRichard Henderson } 378129e9cc3SRichard Henderson 3796fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 38061766fe9SRichard Henderson { 38161766fe9SRichard Henderson if (reg == 0) { 382bc3da3cfSRichard Henderson return ctx->zero; 38361766fe9SRichard Henderson } else { 38461766fe9SRichard Henderson return cpu_gr[reg]; 38561766fe9SRichard Henderson } 38661766fe9SRichard Henderson } 38761766fe9SRichard Henderson 3886fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 38961766fe9SRichard Henderson { 390129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 391aac0f603SRichard Henderson return tcg_temp_new_i64(); 39261766fe9SRichard Henderson } else { 39361766fe9SRichard Henderson return cpu_gr[reg]; 39461766fe9SRichard Henderson } 39561766fe9SRichard Henderson } 39661766fe9SRichard Henderson 3976fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 398129e9cc3SRichard Henderson { 399129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 4006fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 401129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 402129e9cc3SRichard Henderson } else { 4036fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 404129e9cc3SRichard Henderson } 405129e9cc3SRichard Henderson } 406129e9cc3SRichard Henderson 4076fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 408129e9cc3SRichard Henderson { 409129e9cc3SRichard Henderson if (reg != 0) { 410129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 411129e9cc3SRichard Henderson } 412129e9cc3SRichard Henderson } 413129e9cc3SRichard Henderson 414e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 41596d6407fSRichard Henderson # define HI_OFS 0 41696d6407fSRichard Henderson # define LO_OFS 4 41796d6407fSRichard Henderson #else 41896d6407fSRichard Henderson # define HI_OFS 4 41996d6407fSRichard Henderson # define LO_OFS 0 42096d6407fSRichard Henderson #endif 42196d6407fSRichard Henderson 42296d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 42396d6407fSRichard Henderson { 42496d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 425ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 42696d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 42796d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 42896d6407fSRichard Henderson return ret; 42996d6407fSRichard Henderson } 43096d6407fSRichard Henderson 431ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 432ebe9383cSRichard Henderson { 433ebe9383cSRichard Henderson if (rt == 0) { 4340992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4350992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4360992a930SRichard Henderson return ret; 437ebe9383cSRichard Henderson } else { 438ebe9383cSRichard Henderson return load_frw_i32(rt); 439ebe9383cSRichard Henderson } 440ebe9383cSRichard Henderson } 441ebe9383cSRichard Henderson 442ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 443ebe9383cSRichard Henderson { 444ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4450992a930SRichard Henderson if (rt == 0) { 4460992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4470992a930SRichard Henderson } else { 448ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 449ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 450ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 451ebe9383cSRichard Henderson } 4520992a930SRichard Henderson return ret; 453ebe9383cSRichard Henderson } 454ebe9383cSRichard Henderson 45596d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 45696d6407fSRichard Henderson { 457ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 45896d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 45996d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 46096d6407fSRichard Henderson } 46196d6407fSRichard Henderson 46296d6407fSRichard Henderson #undef HI_OFS 46396d6407fSRichard Henderson #undef LO_OFS 46496d6407fSRichard Henderson 46596d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 46696d6407fSRichard Henderson { 46796d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 468ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 46996d6407fSRichard Henderson return ret; 47096d6407fSRichard Henderson } 47196d6407fSRichard Henderson 472ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 473ebe9383cSRichard Henderson { 474ebe9383cSRichard Henderson if (rt == 0) { 4750992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4760992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4770992a930SRichard Henderson return ret; 478ebe9383cSRichard Henderson } else { 479ebe9383cSRichard Henderson return load_frd(rt); 480ebe9383cSRichard Henderson } 481ebe9383cSRichard Henderson } 482ebe9383cSRichard Henderson 48396d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 48496d6407fSRichard Henderson { 485ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 48696d6407fSRichard Henderson } 48796d6407fSRichard Henderson 48833423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 48933423472SRichard Henderson { 49033423472SRichard Henderson #ifdef CONFIG_USER_ONLY 49133423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 49233423472SRichard Henderson #else 49333423472SRichard Henderson if (reg < 4) { 49433423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 495494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 496494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 49733423472SRichard Henderson } else { 498ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 49933423472SRichard Henderson } 50033423472SRichard Henderson #endif 50133423472SRichard Henderson } 50233423472SRichard Henderson 503129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 504129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 505129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 506129e9cc3SRichard Henderson { 507129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 508129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 509129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 510129e9cc3SRichard Henderson 511129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 512129e9cc3SRichard Henderson 513129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5146e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 515aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5166fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 517129e9cc3SRichard Henderson } 518129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 519129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 520129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 521129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 522129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5236fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 524129e9cc3SRichard Henderson } 525129e9cc3SRichard Henderson 5266fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 527129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 528129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 529129e9cc3SRichard Henderson } 530129e9cc3SRichard Henderson } 531129e9cc3SRichard Henderson 532129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 533129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 534129e9cc3SRichard Henderson { 535129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 536129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5376fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson return; 540129e9cc3SRichard Henderson } 5416e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5426fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 543129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 544129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 545129e9cc3SRichard Henderson } 546129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson 549129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 550129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 551129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 552129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 553129e9cc3SRichard Henderson { 554129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5556fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 556129e9cc3SRichard Henderson } 557129e9cc3SRichard Henderson } 558129e9cc3SRichard Henderson 559129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 56040f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 56140f9f908SRichard Henderson it may be tail-called from a translate function. */ 56231234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 563129e9cc3SRichard Henderson { 564129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 56531234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 566129e9cc3SRichard Henderson 567f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 568f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 569f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 570f49b3537SRichard Henderson 571129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 572129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 573129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 574129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 57531234768SRichard Henderson return true; 576129e9cc3SRichard Henderson } 577129e9cc3SRichard Henderson ctx->null_lab = NULL; 578129e9cc3SRichard Henderson 579129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 580129e9cc3SRichard Henderson /* The next instruction will be unconditional, 581129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 582129e9cc3SRichard Henderson gen_set_label(null_lab); 583129e9cc3SRichard Henderson } else { 584129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 585129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 586129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 587129e9cc3SRichard Henderson label we have the proper value in place. */ 588129e9cc3SRichard Henderson nullify_save(ctx); 589129e9cc3SRichard Henderson gen_set_label(null_lab); 590129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 591129e9cc3SRichard Henderson } 592869051eaSRichard Henderson if (status == DISAS_NORETURN) { 59331234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 594129e9cc3SRichard Henderson } 59531234768SRichard Henderson return true; 596129e9cc3SRichard Henderson } 597129e9cc3SRichard Henderson 5986fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 5996fd0c7bcSRichard Henderson uint64_t ival, TCGv_i64 vval) 60061766fe9SRichard Henderson { 6017d50b696SSven Schnelle uint64_t mask = gva_offset_mask(ctx->tb_flags); 602f13bf343SRichard Henderson 603f13bf343SRichard Henderson if (ival != -1) { 6046fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, ival & mask); 605f13bf343SRichard Henderson return; 606f13bf343SRichard Henderson } 607f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 608f13bf343SRichard Henderson 609f13bf343SRichard Henderson /* 610f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 611f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 612f13bf343SRichard Henderson */ 613f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 6146fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, vval); 61561766fe9SRichard Henderson } else { 6166fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, vval, mask); 61761766fe9SRichard Henderson } 61861766fe9SRichard Henderson } 61961766fe9SRichard Henderson 620*85e6cda0SRichard Henderson static void install_iaq_entries(DisasContext *ctx, uint64_t bi, TCGv_i64 bv, 621*85e6cda0SRichard Henderson uint64_t ni, TCGv_i64 nv) 622*85e6cda0SRichard Henderson { 623*85e6cda0SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, bi, bv); 624*85e6cda0SRichard Henderson 625*85e6cda0SRichard Henderson /* Allow ni variable, with nv null, to indicate a trivial advance. */ 626*85e6cda0SRichard Henderson if (ni != -1 || nv) { 627*85e6cda0SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ni, nv); 628*85e6cda0SRichard Henderson } else if (bi != -1) { 629*85e6cda0SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, bi + 4, NULL); 630*85e6cda0SRichard Henderson } else { 631*85e6cda0SRichard Henderson tcg_gen_addi_i64(cpu_iaoq_b, cpu_iaoq_f, 4); 632*85e6cda0SRichard Henderson tcg_gen_andi_i64(cpu_iaoq_b, cpu_iaoq_b, 633*85e6cda0SRichard Henderson gva_offset_mask(ctx->tb_flags)); 634*85e6cda0SRichard Henderson } 635*85e6cda0SRichard Henderson } 636*85e6cda0SRichard Henderson 637c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 63861766fe9SRichard Henderson { 63961766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 64061766fe9SRichard Henderson } 64161766fe9SRichard Henderson 64261766fe9SRichard Henderson static void gen_excp_1(int exception) 64361766fe9SRichard Henderson { 644ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 64561766fe9SRichard Henderson } 64661766fe9SRichard Henderson 64731234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 64861766fe9SRichard Henderson { 649*85e6cda0SRichard Henderson install_iaq_entries(ctx, ctx->iaoq_f, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 650129e9cc3SRichard Henderson nullify_save(ctx); 65161766fe9SRichard Henderson gen_excp_1(exception); 65231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 65361766fe9SRichard Henderson } 65461766fe9SRichard Henderson 65531234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6561a19da0dSRichard Henderson { 65731234768SRichard Henderson nullify_over(ctx); 6586fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 659ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 66031234768SRichard Henderson gen_excp(ctx, exc); 66131234768SRichard Henderson return nullify_end(ctx); 6621a19da0dSRichard Henderson } 6631a19da0dSRichard Henderson 66431234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 66561766fe9SRichard Henderson { 66631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 66761766fe9SRichard Henderson } 66861766fe9SRichard Henderson 66940f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 67040f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 67140f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 67240f9f908SRichard Henderson #else 673e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 674e1b5a5edSRichard Henderson do { \ 675e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 67631234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 677e1b5a5edSRichard Henderson } \ 678e1b5a5edSRichard Henderson } while (0) 67940f9f908SRichard Henderson #endif 680e1b5a5edSRichard Henderson 6814e31e68bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t bofs, uint64_t nofs) 68261766fe9SRichard Henderson { 6834e31e68bSRichard Henderson return (bofs != -1 && nofs != -1 && 6844e31e68bSRichard Henderson translator_use_goto_tb(&ctx->base, bofs)); 68561766fe9SRichard Henderson } 68661766fe9SRichard Henderson 687129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 688129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 689129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 690129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 691129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 692129e9cc3SRichard Henderson { 693f9b11bc2SRichard Henderson return (!(tb_cflags(ctx->base.tb) & CF_BP_PAGE) 694f9b11bc2SRichard Henderson && ctx->iaoq_b != -1 695f9b11bc2SRichard Henderson && is_same_page(&ctx->base, ctx->iaoq_b)); 696129e9cc3SRichard Henderson } 697129e9cc3SRichard Henderson 69861766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 6994e31e68bSRichard Henderson uint64_t b, uint64_t n) 70061766fe9SRichard Henderson { 7014e31e68bSRichard Henderson if (use_goto_tb(ctx, b, n)) { 70261766fe9SRichard Henderson tcg_gen_goto_tb(which); 703*85e6cda0SRichard Henderson install_iaq_entries(ctx, b, NULL, n, NULL); 70407ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 70561766fe9SRichard Henderson } else { 706*85e6cda0SRichard Henderson install_iaq_entries(ctx, b, cpu_iaoq_b, n, ctx->iaoq_n_var); 7077f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 70861766fe9SRichard Henderson } 70961766fe9SRichard Henderson } 71061766fe9SRichard Henderson 711b47a4a02SSven Schnelle static bool cond_need_sv(int c) 712b47a4a02SSven Schnelle { 713b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 714b47a4a02SSven Schnelle } 715b47a4a02SSven Schnelle 716b47a4a02SSven Schnelle static bool cond_need_cb(int c) 717b47a4a02SSven Schnelle { 718b47a4a02SSven Schnelle return c == 4 || c == 5; 719b47a4a02SSven Schnelle } 720b47a4a02SSven Schnelle 721b47a4a02SSven Schnelle /* 722b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 723b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 724b47a4a02SSven Schnelle */ 725b2167459SRichard Henderson 726a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 727fe2d066aSRichard Henderson TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv) 728b2167459SRichard Henderson { 729b2167459SRichard Henderson DisasCond cond; 7306fd0c7bcSRichard Henderson TCGv_i64 tmp; 731b2167459SRichard Henderson 732b2167459SRichard Henderson switch (cf >> 1) { 733b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 734b2167459SRichard Henderson cond = cond_make_f(); 735b2167459SRichard Henderson break; 736b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 73782d0c831SRichard Henderson if (!d) { 738aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7396fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 740a751eb31SRichard Henderson res = tmp; 741a751eb31SRichard Henderson } 742b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 743b2167459SRichard Henderson break; 744b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 745aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7466fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 74782d0c831SRichard Henderson if (!d) { 7486fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, tmp); 749a751eb31SRichard Henderson } 750b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 751b2167459SRichard Henderson break; 752b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 753b47a4a02SSven Schnelle /* 754b47a4a02SSven Schnelle * Simplify: 755b47a4a02SSven Schnelle * (N ^ V) | Z 756b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 757b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 758b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 759b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 760b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 761b47a4a02SSven Schnelle */ 762aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7636fd0c7bcSRichard Henderson tcg_gen_eqv_i64(tmp, res, sv); 76482d0c831SRichard Henderson if (!d) { 7656fd0c7bcSRichard Henderson tcg_gen_sextract_i64(tmp, tmp, 31, 1); 7666fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 7676fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 768a751eb31SRichard Henderson } else { 7696fd0c7bcSRichard Henderson tcg_gen_sari_i64(tmp, tmp, 63); 7706fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 771a751eb31SRichard Henderson } 772b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 773b2167459SRichard Henderson break; 774fe2d066aSRichard Henderson case 4: /* NUV / UV (!UV / UV) */ 775fe2d066aSRichard Henderson cond = cond_make_0(TCG_COND_EQ, uv); 776b2167459SRichard Henderson break; 777fe2d066aSRichard Henderson case 5: /* ZNV / VNZ (!UV | Z / UV & !Z) */ 778aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 779fe2d066aSRichard Henderson tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res); 78082d0c831SRichard Henderson if (!d) { 7816fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 782a751eb31SRichard Henderson } 783b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 784b2167459SRichard Henderson break; 785b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 78682d0c831SRichard Henderson if (!d) { 787aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7886fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, sv); 789a751eb31SRichard Henderson sv = tmp; 790a751eb31SRichard Henderson } 791b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 792b2167459SRichard Henderson break; 793b2167459SRichard Henderson case 7: /* OD / EV */ 794aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7956fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, res, 1); 796b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 797b2167459SRichard Henderson break; 798b2167459SRichard Henderson default: 799b2167459SRichard Henderson g_assert_not_reached(); 800b2167459SRichard Henderson } 801b2167459SRichard Henderson if (cf & 1) { 802b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 803b2167459SRichard Henderson } 804b2167459SRichard Henderson 805b2167459SRichard Henderson return cond; 806b2167459SRichard Henderson } 807b2167459SRichard Henderson 808b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 809b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 810b2167459SRichard Henderson deleted as unused. */ 811b2167459SRichard Henderson 8124fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 8136fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 8146fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 815b2167459SRichard Henderson { 8164fe9533aSRichard Henderson TCGCond tc; 8174fe9533aSRichard Henderson bool ext_uns; 818b2167459SRichard Henderson 819b2167459SRichard Henderson switch (cf >> 1) { 820b2167459SRichard Henderson case 1: /* = / <> */ 8214fe9533aSRichard Henderson tc = TCG_COND_EQ; 8224fe9533aSRichard Henderson ext_uns = true; 823b2167459SRichard Henderson break; 824b2167459SRichard Henderson case 2: /* < / >= */ 8254fe9533aSRichard Henderson tc = TCG_COND_LT; 8264fe9533aSRichard Henderson ext_uns = false; 827b2167459SRichard Henderson break; 828b2167459SRichard Henderson case 3: /* <= / > */ 8294fe9533aSRichard Henderson tc = TCG_COND_LE; 8304fe9533aSRichard Henderson ext_uns = false; 831b2167459SRichard Henderson break; 832b2167459SRichard Henderson case 4: /* << / >>= */ 8334fe9533aSRichard Henderson tc = TCG_COND_LTU; 8344fe9533aSRichard Henderson ext_uns = true; 835b2167459SRichard Henderson break; 836b2167459SRichard Henderson case 5: /* <<= / >> */ 8374fe9533aSRichard Henderson tc = TCG_COND_LEU; 8384fe9533aSRichard Henderson ext_uns = true; 839b2167459SRichard Henderson break; 840b2167459SRichard Henderson default: 841a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 842b2167459SRichard Henderson } 843b2167459SRichard Henderson 8444fe9533aSRichard Henderson if (cf & 1) { 8454fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8464fe9533aSRichard Henderson } 84782d0c831SRichard Henderson if (!d) { 848aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 849aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 8504fe9533aSRichard Henderson 8514fe9533aSRichard Henderson if (ext_uns) { 8526fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 8536fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 8544fe9533aSRichard Henderson } else { 8556fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 8566fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 8574fe9533aSRichard Henderson } 8584fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8594fe9533aSRichard Henderson } 8604fe9533aSRichard Henderson return cond_make(tc, in1, in2); 861b2167459SRichard Henderson } 862b2167459SRichard Henderson 863df0232feSRichard Henderson /* 864df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 865df0232feSRichard Henderson * computed, and use of them is undefined. 866df0232feSRichard Henderson * 867df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 868df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 869df0232feSRichard Henderson * how cases c={2,3} are treated. 870df0232feSRichard Henderson */ 871b2167459SRichard Henderson 872b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 8736fd0c7bcSRichard Henderson TCGv_i64 res) 874b2167459SRichard Henderson { 875b5af8423SRichard Henderson TCGCond tc; 876b5af8423SRichard Henderson bool ext_uns; 877a751eb31SRichard Henderson 878df0232feSRichard Henderson switch (cf) { 879df0232feSRichard Henderson case 0: /* never */ 880df0232feSRichard Henderson case 9: /* undef, C */ 881df0232feSRichard Henderson case 11: /* undef, C & !Z */ 882df0232feSRichard Henderson case 12: /* undef, V */ 883df0232feSRichard Henderson return cond_make_f(); 884df0232feSRichard Henderson 885df0232feSRichard Henderson case 1: /* true */ 886df0232feSRichard Henderson case 8: /* undef, !C */ 887df0232feSRichard Henderson case 10: /* undef, !C | Z */ 888df0232feSRichard Henderson case 13: /* undef, !V */ 889df0232feSRichard Henderson return cond_make_t(); 890df0232feSRichard Henderson 891df0232feSRichard Henderson case 2: /* == */ 892b5af8423SRichard Henderson tc = TCG_COND_EQ; 893b5af8423SRichard Henderson ext_uns = true; 894b5af8423SRichard Henderson break; 895df0232feSRichard Henderson case 3: /* <> */ 896b5af8423SRichard Henderson tc = TCG_COND_NE; 897b5af8423SRichard Henderson ext_uns = true; 898b5af8423SRichard Henderson break; 899df0232feSRichard Henderson case 4: /* < */ 900b5af8423SRichard Henderson tc = TCG_COND_LT; 901b5af8423SRichard Henderson ext_uns = false; 902b5af8423SRichard Henderson break; 903df0232feSRichard Henderson case 5: /* >= */ 904b5af8423SRichard Henderson tc = TCG_COND_GE; 905b5af8423SRichard Henderson ext_uns = false; 906b5af8423SRichard Henderson break; 907df0232feSRichard Henderson case 6: /* <= */ 908b5af8423SRichard Henderson tc = TCG_COND_LE; 909b5af8423SRichard Henderson ext_uns = false; 910b5af8423SRichard Henderson break; 911df0232feSRichard Henderson case 7: /* > */ 912b5af8423SRichard Henderson tc = TCG_COND_GT; 913b5af8423SRichard Henderson ext_uns = false; 914b5af8423SRichard Henderson break; 915df0232feSRichard Henderson 916df0232feSRichard Henderson case 14: /* OD */ 917df0232feSRichard Henderson case 15: /* EV */ 918a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 919df0232feSRichard Henderson 920df0232feSRichard Henderson default: 921df0232feSRichard Henderson g_assert_not_reached(); 922b2167459SRichard Henderson } 923b5af8423SRichard Henderson 92482d0c831SRichard Henderson if (!d) { 925aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 926b5af8423SRichard Henderson 927b5af8423SRichard Henderson if (ext_uns) { 9286fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 929b5af8423SRichard Henderson } else { 9306fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 931b5af8423SRichard Henderson } 932b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 933b5af8423SRichard Henderson } 934b5af8423SRichard Henderson return cond_make_0(tc, res); 935b2167459SRichard Henderson } 936b2167459SRichard Henderson 93798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 93898cd9ca7SRichard Henderson 9394fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9406fd0c7bcSRichard Henderson TCGv_i64 res) 94198cd9ca7SRichard Henderson { 94298cd9ca7SRichard Henderson unsigned c, f; 94398cd9ca7SRichard Henderson 94498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 94598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 94698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 94798cd9ca7SRichard Henderson c = orig & 3; 94898cd9ca7SRichard Henderson if (c == 3) { 94998cd9ca7SRichard Henderson c = 7; 95098cd9ca7SRichard Henderson } 95198cd9ca7SRichard Henderson f = (orig & 4) / 4; 95298cd9ca7SRichard Henderson 953b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 95498cd9ca7SRichard Henderson } 95598cd9ca7SRichard Henderson 95646bb3d46SRichard Henderson /* Similar, but for unit zero conditions. */ 95746bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res) 958b2167459SRichard Henderson { 95946bb3d46SRichard Henderson TCGv_i64 tmp; 960c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 96146bb3d46SRichard Henderson uint64_t ones = 0, sgns = 0; 962b2167459SRichard Henderson 963b2167459SRichard Henderson switch (cf >> 1) { 964578b8132SSven Schnelle case 1: /* SBW / NBW */ 965578b8132SSven Schnelle if (d) { 96646bb3d46SRichard Henderson ones = d_repl; 96746bb3d46SRichard Henderson sgns = d_repl << 31; 968578b8132SSven Schnelle } 969578b8132SSven Schnelle break; 970b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 97146bb3d46SRichard Henderson ones = d_repl * 0x01010101u; 97246bb3d46SRichard Henderson sgns = ones << 7; 97346bb3d46SRichard Henderson break; 97446bb3d46SRichard Henderson case 3: /* SHZ / NHZ */ 97546bb3d46SRichard Henderson ones = d_repl * 0x00010001u; 97646bb3d46SRichard Henderson sgns = ones << 15; 97746bb3d46SRichard Henderson break; 97846bb3d46SRichard Henderson } 97946bb3d46SRichard Henderson if (ones == 0) { 98046bb3d46SRichard Henderson /* Undefined, or 0/1 (never/always). */ 98146bb3d46SRichard Henderson return cf & 1 ? cond_make_t() : cond_make_f(); 98246bb3d46SRichard Henderson } 98346bb3d46SRichard Henderson 98446bb3d46SRichard Henderson /* 98546bb3d46SRichard Henderson * See hasless(v,1) from 986b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 987b2167459SRichard Henderson */ 988aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 98946bb3d46SRichard Henderson tcg_gen_subi_i64(tmp, res, ones); 9906fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 99146bb3d46SRichard Henderson tcg_gen_andi_i64(tmp, tmp, sgns); 992b2167459SRichard Henderson 99346bb3d46SRichard Henderson return cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, tmp); 994b2167459SRichard Henderson } 995b2167459SRichard Henderson 9966fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 9976fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 99872ca8753SRichard Henderson { 99982d0c831SRichard Henderson if (!d) { 1000aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 10016fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 100272ca8753SRichard Henderson return t; 100372ca8753SRichard Henderson } 100472ca8753SRichard Henderson return cb_msb; 100572ca8753SRichard Henderson } 100672ca8753SRichard Henderson 10076fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 100872ca8753SRichard Henderson { 100972ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 101072ca8753SRichard Henderson } 101172ca8753SRichard Henderson 1012b2167459SRichard Henderson /* Compute signed overflow for addition. */ 10136fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 1014f8f5986eSRichard Henderson TCGv_i64 in1, TCGv_i64 in2, 1015f8f5986eSRichard Henderson TCGv_i64 orig_in1, int shift, bool d) 1016b2167459SRichard Henderson { 1017aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1018aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1019b2167459SRichard Henderson 10206fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10216fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10226fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1023b2167459SRichard Henderson 1024f8f5986eSRichard Henderson switch (shift) { 1025f8f5986eSRichard Henderson case 0: 1026f8f5986eSRichard Henderson break; 1027f8f5986eSRichard Henderson case 1: 1028f8f5986eSRichard Henderson /* Shift left by one and compare the sign. */ 1029f8f5986eSRichard Henderson tcg_gen_add_i64(tmp, orig_in1, orig_in1); 1030f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1031f8f5986eSRichard Henderson /* Incorporate into the overflow. */ 1032f8f5986eSRichard Henderson tcg_gen_or_i64(sv, sv, tmp); 1033f8f5986eSRichard Henderson break; 1034f8f5986eSRichard Henderson default: 1035f8f5986eSRichard Henderson { 1036f8f5986eSRichard Henderson int sign_bit = d ? 63 : 31; 1037f8f5986eSRichard Henderson 1038f8f5986eSRichard Henderson /* Compare the sign against all lower bits. */ 1039f8f5986eSRichard Henderson tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1); 1040f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1041f8f5986eSRichard Henderson /* 1042f8f5986eSRichard Henderson * If one of the bits shifting into or through the sign 1043f8f5986eSRichard Henderson * differs, then we have overflow. 1044f8f5986eSRichard Henderson */ 1045f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift); 1046f8f5986eSRichard Henderson tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero, 1047f8f5986eSRichard Henderson tcg_constant_i64(-1), sv); 1048f8f5986eSRichard Henderson } 1049f8f5986eSRichard Henderson } 1050b2167459SRichard Henderson return sv; 1051b2167459SRichard Henderson } 1052b2167459SRichard Henderson 1053f8f5986eSRichard Henderson /* Compute unsigned overflow for addition. */ 1054f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb, 1055f8f5986eSRichard Henderson TCGv_i64 in1, int shift, bool d) 1056f8f5986eSRichard Henderson { 1057f8f5986eSRichard Henderson if (shift == 0) { 1058f8f5986eSRichard Henderson return get_carry(ctx, d, cb, cb_msb); 1059f8f5986eSRichard Henderson } else { 1060f8f5986eSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1061f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift); 1062f8f5986eSRichard Henderson tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb)); 1063f8f5986eSRichard Henderson return tmp; 1064f8f5986eSRichard Henderson } 1065f8f5986eSRichard Henderson } 1066f8f5986eSRichard Henderson 1067b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 10686fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 10696fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1070b2167459SRichard Henderson { 1071aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1072aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1073b2167459SRichard Henderson 10746fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10756fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10766fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1077b2167459SRichard Henderson 1078b2167459SRichard Henderson return sv; 1079b2167459SRichard Henderson } 1080b2167459SRichard Henderson 1081f8f5986eSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1, 10826fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1083faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1084b2167459SRichard Henderson { 1085f8f5986eSRichard Henderson TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp; 1086b2167459SRichard Henderson unsigned c = cf >> 1; 1087b2167459SRichard Henderson DisasCond cond; 1088b2167459SRichard Henderson 1089aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1090f764718dSRichard Henderson cb = NULL; 1091f764718dSRichard Henderson cb_msb = NULL; 1092b2167459SRichard Henderson 1093f8f5986eSRichard Henderson in1 = orig_in1; 1094b2167459SRichard Henderson if (shift) { 1095aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 10966fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1097b2167459SRichard Henderson in1 = tmp; 1098b2167459SRichard Henderson } 1099b2167459SRichard Henderson 1100b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1101aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1102aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1103bdcccc17SRichard Henderson 1104a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1105b2167459SRichard Henderson if (is_c) { 11066fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1107a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1108b2167459SRichard Henderson } 11096fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 11106fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1111b2167459SRichard Henderson } else { 11126fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1113b2167459SRichard Henderson if (is_c) { 11146fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1115b2167459SRichard Henderson } 1116b2167459SRichard Henderson } 1117b2167459SRichard Henderson 1118b2167459SRichard Henderson /* Compute signed overflow if required. */ 1119f764718dSRichard Henderson sv = NULL; 1120b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1121f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d); 1122b2167459SRichard Henderson if (is_tsv) { 1123bd1ad92cSSven Schnelle if (!d) { 1124bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1125bd1ad92cSSven Schnelle } 1126ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1127b2167459SRichard Henderson } 1128b2167459SRichard Henderson } 1129b2167459SRichard Henderson 1130f8f5986eSRichard Henderson /* Compute unsigned overflow if required. */ 1131f8f5986eSRichard Henderson uv = NULL; 1132f8f5986eSRichard Henderson if (cond_need_cb(c)) { 1133f8f5986eSRichard Henderson uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d); 1134f8f5986eSRichard Henderson } 1135f8f5986eSRichard Henderson 1136b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1137f8f5986eSRichard Henderson cond = do_cond(ctx, cf, d, dest, uv, sv); 1138b2167459SRichard Henderson if (is_tc) { 1139aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11406fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1141ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1142b2167459SRichard Henderson } 1143b2167459SRichard Henderson 1144b2167459SRichard Henderson /* Write back the result. */ 1145b2167459SRichard Henderson if (!is_l) { 1146b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1147b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1148b2167459SRichard Henderson } 1149b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1150b2167459SRichard Henderson 1151b2167459SRichard Henderson /* Install the new nullification. */ 1152b2167459SRichard Henderson cond_free(&ctx->null_cond); 1153b2167459SRichard Henderson ctx->null_cond = cond; 1154b2167459SRichard Henderson } 1155b2167459SRichard Henderson 1156faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 11570c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11580c982a28SRichard Henderson { 11596fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11600c982a28SRichard Henderson 11610c982a28SRichard Henderson if (a->cf) { 11620c982a28SRichard Henderson nullify_over(ctx); 11630c982a28SRichard Henderson } 11640c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11650c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1166faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1167faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 11680c982a28SRichard Henderson return nullify_end(ctx); 11690c982a28SRichard Henderson } 11700c982a28SRichard Henderson 11710588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11720588e061SRichard Henderson bool is_tsv, bool is_tc) 11730588e061SRichard Henderson { 11746fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 11750588e061SRichard Henderson 11760588e061SRichard Henderson if (a->cf) { 11770588e061SRichard Henderson nullify_over(ctx); 11780588e061SRichard Henderson } 11796fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 11800588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1181faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1182faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 11830588e061SRichard Henderson return nullify_end(ctx); 11840588e061SRichard Henderson } 11850588e061SRichard Henderson 11866fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 11876fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 118863c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1189b2167459SRichard Henderson { 1190a4db4a78SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb, tmp; 1191b2167459SRichard Henderson unsigned c = cf >> 1; 1192b2167459SRichard Henderson DisasCond cond; 1193b2167459SRichard Henderson 1194aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1195aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1196aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1197b2167459SRichard Henderson 1198b2167459SRichard Henderson if (is_b) { 1199b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 12006fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1201a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1202a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1203a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 12046fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 12056fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1206b2167459SRichard Henderson } else { 1207bdcccc17SRichard Henderson /* 1208bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1209bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1210bdcccc17SRichard Henderson */ 12116fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1212a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 12136fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 12146fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1215b2167459SRichard Henderson } 1216b2167459SRichard Henderson 1217b2167459SRichard Henderson /* Compute signed overflow if required. */ 1218f764718dSRichard Henderson sv = NULL; 1219b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1220b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1221b2167459SRichard Henderson if (is_tsv) { 1222bd1ad92cSSven Schnelle if (!d) { 1223bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1224bd1ad92cSSven Schnelle } 1225ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson } 1228b2167459SRichard Henderson 1229b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1230b2167459SRichard Henderson if (!is_b) { 12314fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1232b2167459SRichard Henderson } else { 1233a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1234b2167459SRichard Henderson } 1235b2167459SRichard Henderson 1236b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1237b2167459SRichard Henderson if (is_tc) { 1238aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 12396fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1240ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1241b2167459SRichard Henderson } 1242b2167459SRichard Henderson 1243b2167459SRichard Henderson /* Write back the result. */ 1244b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1245b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1246b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1247b2167459SRichard Henderson 1248b2167459SRichard Henderson /* Install the new nullification. */ 1249b2167459SRichard Henderson cond_free(&ctx->null_cond); 1250b2167459SRichard Henderson ctx->null_cond = cond; 1251b2167459SRichard Henderson } 1252b2167459SRichard Henderson 125363c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12540c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12550c982a28SRichard Henderson { 12566fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12570c982a28SRichard Henderson 12580c982a28SRichard Henderson if (a->cf) { 12590c982a28SRichard Henderson nullify_over(ctx); 12600c982a28SRichard Henderson } 12610c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12620c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 126363c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12640c982a28SRichard Henderson return nullify_end(ctx); 12650c982a28SRichard Henderson } 12660c982a28SRichard Henderson 12670588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12680588e061SRichard Henderson { 12696fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12700588e061SRichard Henderson 12710588e061SRichard Henderson if (a->cf) { 12720588e061SRichard Henderson nullify_over(ctx); 12730588e061SRichard Henderson } 12746fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12750588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 127663c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 127763c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 12780588e061SRichard Henderson return nullify_end(ctx); 12790588e061SRichard Henderson } 12800588e061SRichard Henderson 12816fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12826fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1283b2167459SRichard Henderson { 12846fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1285b2167459SRichard Henderson DisasCond cond; 1286b2167459SRichard Henderson 1287aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 12886fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1289b2167459SRichard Henderson 1290b2167459SRichard Henderson /* Compute signed overflow if required. */ 1291f764718dSRichard Henderson sv = NULL; 1292b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1293b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1294b2167459SRichard Henderson } 1295b2167459SRichard Henderson 1296b2167459SRichard Henderson /* Form the condition for the compare. */ 12974fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1298b2167459SRichard Henderson 1299b2167459SRichard Henderson /* Clear. */ 13006fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1301b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1302b2167459SRichard Henderson 1303b2167459SRichard Henderson /* Install the new nullification. */ 1304b2167459SRichard Henderson cond_free(&ctx->null_cond); 1305b2167459SRichard Henderson ctx->null_cond = cond; 1306b2167459SRichard Henderson } 1307b2167459SRichard Henderson 13086fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13096fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 13106fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1311b2167459SRichard Henderson { 13126fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1313b2167459SRichard Henderson 1314b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1315b2167459SRichard Henderson fn(dest, in1, in2); 1316b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1317b2167459SRichard Henderson 1318b2167459SRichard Henderson /* Install the new nullification. */ 1319b2167459SRichard Henderson cond_free(&ctx->null_cond); 1320b2167459SRichard Henderson if (cf) { 1321b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1322b2167459SRichard Henderson } 1323b2167459SRichard Henderson } 1324b2167459SRichard Henderson 1325fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13266fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 13270c982a28SRichard Henderson { 13286fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13290c982a28SRichard Henderson 13300c982a28SRichard Henderson if (a->cf) { 13310c982a28SRichard Henderson nullify_over(ctx); 13320c982a28SRichard Henderson } 13330c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13340c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1335fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13360c982a28SRichard Henderson return nullify_end(ctx); 13370c982a28SRichard Henderson } 13380c982a28SRichard Henderson 133946bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 134046bb3d46SRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 134146bb3d46SRichard Henderson bool is_tc, bool is_add) 1342b2167459SRichard Henderson { 134346bb3d46SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 134446bb3d46SRichard Henderson uint64_t test_cb = 0; 1345b2167459SRichard Henderson DisasCond cond; 1346b2167459SRichard Henderson 134746bb3d46SRichard Henderson /* Select which carry-out bits to test. */ 134846bb3d46SRichard Henderson switch (cf >> 1) { 134946bb3d46SRichard Henderson case 4: /* NDC / SDC -- 4-bit carries */ 135046bb3d46SRichard Henderson test_cb = dup_const(MO_8, 0x88); 135146bb3d46SRichard Henderson break; 135246bb3d46SRichard Henderson case 5: /* NWC / SWC -- 32-bit carries */ 135346bb3d46SRichard Henderson if (d) { 135446bb3d46SRichard Henderson test_cb = dup_const(MO_32, INT32_MIN); 1355b2167459SRichard Henderson } else { 135646bb3d46SRichard Henderson cf &= 1; /* undefined -- map to never/always */ 135746bb3d46SRichard Henderson } 135846bb3d46SRichard Henderson break; 135946bb3d46SRichard Henderson case 6: /* NBC / SBC -- 8-bit carries */ 136046bb3d46SRichard Henderson test_cb = dup_const(MO_8, INT8_MIN); 136146bb3d46SRichard Henderson break; 136246bb3d46SRichard Henderson case 7: /* NHC / SHC -- 16-bit carries */ 136346bb3d46SRichard Henderson test_cb = dup_const(MO_16, INT16_MIN); 136446bb3d46SRichard Henderson break; 136546bb3d46SRichard Henderson } 136646bb3d46SRichard Henderson if (!d) { 136746bb3d46SRichard Henderson test_cb = (uint32_t)test_cb; 136846bb3d46SRichard Henderson } 1369b2167459SRichard Henderson 137046bb3d46SRichard Henderson if (!test_cb) { 137146bb3d46SRichard Henderson /* No need to compute carries if we don't need to test them. */ 137246bb3d46SRichard Henderson if (is_add) { 137346bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 137446bb3d46SRichard Henderson } else { 137546bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 137646bb3d46SRichard Henderson } 137746bb3d46SRichard Henderson cond = do_unit_zero_cond(cf, d, dest); 137846bb3d46SRichard Henderson } else { 137946bb3d46SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 138046bb3d46SRichard Henderson 138146bb3d46SRichard Henderson if (d) { 138246bb3d46SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 138346bb3d46SRichard Henderson if (is_add) { 138446bb3d46SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 138546bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 138646bb3d46SRichard Henderson } else { 138746bb3d46SRichard Henderson /* See do_sub, !is_b. */ 138846bb3d46SRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 138946bb3d46SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 139046bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 139146bb3d46SRichard Henderson } 139246bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 139346bb3d46SRichard Henderson tcg_gen_extract2_i64(cb, cb, cb_msb, 1); 139446bb3d46SRichard Henderson } else { 139546bb3d46SRichard Henderson if (is_add) { 139646bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 139746bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 139846bb3d46SRichard Henderson } else { 139946bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 140046bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 140146bb3d46SRichard Henderson } 140246bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 140346bb3d46SRichard Henderson tcg_gen_shri_i64(cb, cb, 1); 140446bb3d46SRichard Henderson } 140546bb3d46SRichard Henderson 140646bb3d46SRichard Henderson tcg_gen_andi_i64(cb, cb, test_cb); 140746bb3d46SRichard Henderson cond = cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, cb); 140846bb3d46SRichard Henderson } 1409b2167459SRichard Henderson 1410b2167459SRichard Henderson if (is_tc) { 1411aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 14126fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1413ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1414b2167459SRichard Henderson } 1415b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1416b2167459SRichard Henderson 1417b2167459SRichard Henderson cond_free(&ctx->null_cond); 1418b2167459SRichard Henderson ctx->null_cond = cond; 1419b2167459SRichard Henderson } 1420b2167459SRichard Henderson 142186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14228d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14238d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14248d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14258d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 14266fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 142786f8d05fSRichard Henderson { 142886f8d05fSRichard Henderson TCGv_ptr ptr; 14296fd0c7bcSRichard Henderson TCGv_i64 tmp; 143086f8d05fSRichard Henderson TCGv_i64 spc; 143186f8d05fSRichard Henderson 143286f8d05fSRichard Henderson if (sp != 0) { 14338d6ae7fbSRichard Henderson if (sp < 0) { 14348d6ae7fbSRichard Henderson sp = ~sp; 14358d6ae7fbSRichard Henderson } 14366fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 14378d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14388d6ae7fbSRichard Henderson return spc; 143986f8d05fSRichard Henderson } 1440494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1441494737b7SRichard Henderson return cpu_srH; 1442494737b7SRichard Henderson } 144386f8d05fSRichard Henderson 144486f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1445aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 14466fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 144786f8d05fSRichard Henderson 1448698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 14496fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 14506fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 14516fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 145286f8d05fSRichard Henderson 1453ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 145486f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 145586f8d05fSRichard Henderson 145686f8d05fSRichard Henderson return spc; 145786f8d05fSRichard Henderson } 145886f8d05fSRichard Henderson #endif 145986f8d05fSRichard Henderson 14606fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1461c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 146286f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 146386f8d05fSRichard Henderson { 14646fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 14656fd0c7bcSRichard Henderson TCGv_i64 ofs; 14666fd0c7bcSRichard Henderson TCGv_i64 addr; 146786f8d05fSRichard Henderson 1468f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1469f5b5c857SRichard Henderson 147086f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 147186f8d05fSRichard Henderson if (rx) { 1472aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14736fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 14746fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 147586f8d05fSRichard Henderson } else if (disp || modify) { 1476aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14776fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 147886f8d05fSRichard Henderson } else { 147986f8d05fSRichard Henderson ofs = base; 148086f8d05fSRichard Henderson } 148186f8d05fSRichard Henderson 148286f8d05fSRichard Henderson *pofs = ofs; 14836fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 14847d50b696SSven Schnelle tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, 14857d50b696SSven Schnelle gva_offset_mask(ctx->tb_flags)); 1486698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 148786f8d05fSRichard Henderson if (!is_phys) { 1488d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 148986f8d05fSRichard Henderson } 149086f8d05fSRichard Henderson #endif 149186f8d05fSRichard Henderson } 149286f8d05fSRichard Henderson 149396d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 149496d6407fSRichard Henderson * < 0 for pre-modify, 149596d6407fSRichard Henderson * > 0 for post-modify, 149696d6407fSRichard Henderson * = 0 for no base register update. 149796d6407fSRichard Henderson */ 149896d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1499c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 150014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150196d6407fSRichard Henderson { 15026fd0c7bcSRichard Henderson TCGv_i64 ofs; 15036fd0c7bcSRichard Henderson TCGv_i64 addr; 150496d6407fSRichard Henderson 150596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150796d6407fSRichard Henderson 150886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150917fe594cSRichard Henderson MMU_DISABLED(ctx)); 1510c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151186f8d05fSRichard Henderson if (modify) { 151286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151396d6407fSRichard Henderson } 151496d6407fSRichard Henderson } 151596d6407fSRichard Henderson 151696d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1517c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 151814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 151996d6407fSRichard Henderson { 15206fd0c7bcSRichard Henderson TCGv_i64 ofs; 15216fd0c7bcSRichard Henderson TCGv_i64 addr; 152296d6407fSRichard Henderson 152396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152596d6407fSRichard Henderson 152686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152717fe594cSRichard Henderson MMU_DISABLED(ctx)); 1528217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 152986f8d05fSRichard Henderson if (modify) { 153086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153196d6407fSRichard Henderson } 153296d6407fSRichard Henderson } 153396d6407fSRichard Henderson 153496d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1535c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 153614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153796d6407fSRichard Henderson { 15386fd0c7bcSRichard Henderson TCGv_i64 ofs; 15396fd0c7bcSRichard Henderson TCGv_i64 addr; 154096d6407fSRichard Henderson 154196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154396d6407fSRichard Henderson 154486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154517fe594cSRichard Henderson MMU_DISABLED(ctx)); 1546217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 154786f8d05fSRichard Henderson if (modify) { 154886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 154996d6407fSRichard Henderson } 155096d6407fSRichard Henderson } 155196d6407fSRichard Henderson 155296d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1553c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 155414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155596d6407fSRichard Henderson { 15566fd0c7bcSRichard Henderson TCGv_i64 ofs; 15576fd0c7bcSRichard Henderson TCGv_i64 addr; 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156196d6407fSRichard Henderson 156286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156317fe594cSRichard Henderson MMU_DISABLED(ctx)); 1564217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 156586f8d05fSRichard Henderson if (modify) { 156686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156796d6407fSRichard Henderson } 156896d6407fSRichard Henderson } 156996d6407fSRichard Henderson 15701cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1571c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 157214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 157396d6407fSRichard Henderson { 15746fd0c7bcSRichard Henderson TCGv_i64 dest; 157596d6407fSRichard Henderson 157696d6407fSRichard Henderson nullify_over(ctx); 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson if (modify == 0) { 157996d6407fSRichard Henderson /* No base register update. */ 158096d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 158196d6407fSRichard Henderson } else { 158296d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1583aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 158496d6407fSRichard Henderson } 15856fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 158696d6407fSRichard Henderson save_gpr(ctx, rt, dest); 158796d6407fSRichard Henderson 15881cd012a5SRichard Henderson return nullify_end(ctx); 158996d6407fSRichard Henderson } 159096d6407fSRichard Henderson 1591740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1592c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 159386f8d05fSRichard Henderson unsigned sp, int modify) 159496d6407fSRichard Henderson { 159596d6407fSRichard Henderson TCGv_i32 tmp; 159696d6407fSRichard Henderson 159796d6407fSRichard Henderson nullify_over(ctx); 159896d6407fSRichard Henderson 159996d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 160086f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 160196d6407fSRichard Henderson save_frw_i32(rt, tmp); 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson if (rt == 0) { 1604ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 160596d6407fSRichard Henderson } 160696d6407fSRichard Henderson 1607740038d7SRichard Henderson return nullify_end(ctx); 160896d6407fSRichard Henderson } 160996d6407fSRichard Henderson 1610740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1611740038d7SRichard Henderson { 1612740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1613740038d7SRichard Henderson a->disp, a->sp, a->m); 1614740038d7SRichard Henderson } 1615740038d7SRichard Henderson 1616740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1617c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 161886f8d05fSRichard Henderson unsigned sp, int modify) 161996d6407fSRichard Henderson { 162096d6407fSRichard Henderson TCGv_i64 tmp; 162196d6407fSRichard Henderson 162296d6407fSRichard Henderson nullify_over(ctx); 162396d6407fSRichard Henderson 162496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1625fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 162696d6407fSRichard Henderson save_frd(rt, tmp); 162796d6407fSRichard Henderson 162896d6407fSRichard Henderson if (rt == 0) { 1629ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 163096d6407fSRichard Henderson } 163196d6407fSRichard Henderson 1632740038d7SRichard Henderson return nullify_end(ctx); 1633740038d7SRichard Henderson } 1634740038d7SRichard Henderson 1635740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1636740038d7SRichard Henderson { 1637740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1638740038d7SRichard Henderson a->disp, a->sp, a->m); 163996d6407fSRichard Henderson } 164096d6407fSRichard Henderson 16411cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1642c53e401eSRichard Henderson int64_t disp, unsigned sp, 164314776ab5STony Nguyen int modify, MemOp mop) 164496d6407fSRichard Henderson { 164596d6407fSRichard Henderson nullify_over(ctx); 16466fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16471cd012a5SRichard Henderson return nullify_end(ctx); 164896d6407fSRichard Henderson } 164996d6407fSRichard Henderson 1650740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1651c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 165286f8d05fSRichard Henderson unsigned sp, int modify) 165396d6407fSRichard Henderson { 165496d6407fSRichard Henderson TCGv_i32 tmp; 165596d6407fSRichard Henderson 165696d6407fSRichard Henderson nullify_over(ctx); 165796d6407fSRichard Henderson 165896d6407fSRichard Henderson tmp = load_frw_i32(rt); 165986f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 166096d6407fSRichard Henderson 1661740038d7SRichard Henderson return nullify_end(ctx); 166296d6407fSRichard Henderson } 166396d6407fSRichard Henderson 1664740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1665740038d7SRichard Henderson { 1666740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1667740038d7SRichard Henderson a->disp, a->sp, a->m); 1668740038d7SRichard Henderson } 1669740038d7SRichard Henderson 1670740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1671c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 167286f8d05fSRichard Henderson unsigned sp, int modify) 167396d6407fSRichard Henderson { 167496d6407fSRichard Henderson TCGv_i64 tmp; 167596d6407fSRichard Henderson 167696d6407fSRichard Henderson nullify_over(ctx); 167796d6407fSRichard Henderson 167896d6407fSRichard Henderson tmp = load_frd(rt); 1679fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 168096d6407fSRichard Henderson 1681740038d7SRichard Henderson return nullify_end(ctx); 1682740038d7SRichard Henderson } 1683740038d7SRichard Henderson 1684740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1685740038d7SRichard Henderson { 1686740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1687740038d7SRichard Henderson a->disp, a->sp, a->m); 168896d6407fSRichard Henderson } 168996d6407fSRichard Henderson 16901ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1691ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1692ebe9383cSRichard Henderson { 1693ebe9383cSRichard Henderson TCGv_i32 tmp; 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson nullify_over(ctx); 1696ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1697ebe9383cSRichard Henderson 1698ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1699ebe9383cSRichard Henderson 1700ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17011ca74648SRichard Henderson return nullify_end(ctx); 1702ebe9383cSRichard Henderson } 1703ebe9383cSRichard Henderson 17041ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1705ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1706ebe9383cSRichard Henderson { 1707ebe9383cSRichard Henderson TCGv_i32 dst; 1708ebe9383cSRichard Henderson TCGv_i64 src; 1709ebe9383cSRichard Henderson 1710ebe9383cSRichard Henderson nullify_over(ctx); 1711ebe9383cSRichard Henderson src = load_frd(ra); 1712ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1713ebe9383cSRichard Henderson 1714ad75a51eSRichard Henderson func(dst, tcg_env, src); 1715ebe9383cSRichard Henderson 1716ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17171ca74648SRichard Henderson return nullify_end(ctx); 1718ebe9383cSRichard Henderson } 1719ebe9383cSRichard Henderson 17201ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1721ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1722ebe9383cSRichard Henderson { 1723ebe9383cSRichard Henderson TCGv_i64 tmp; 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson nullify_over(ctx); 1726ebe9383cSRichard Henderson tmp = load_frd0(ra); 1727ebe9383cSRichard Henderson 1728ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1729ebe9383cSRichard Henderson 1730ebe9383cSRichard Henderson save_frd(rt, tmp); 17311ca74648SRichard Henderson return nullify_end(ctx); 1732ebe9383cSRichard Henderson } 1733ebe9383cSRichard Henderson 17341ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1735ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1736ebe9383cSRichard Henderson { 1737ebe9383cSRichard Henderson TCGv_i32 src; 1738ebe9383cSRichard Henderson TCGv_i64 dst; 1739ebe9383cSRichard Henderson 1740ebe9383cSRichard Henderson nullify_over(ctx); 1741ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1742ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1743ebe9383cSRichard Henderson 1744ad75a51eSRichard Henderson func(dst, tcg_env, src); 1745ebe9383cSRichard Henderson 1746ebe9383cSRichard Henderson save_frd(rt, dst); 17471ca74648SRichard Henderson return nullify_end(ctx); 1748ebe9383cSRichard Henderson } 1749ebe9383cSRichard Henderson 17501ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1751ebe9383cSRichard Henderson unsigned ra, unsigned rb, 175231234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1753ebe9383cSRichard Henderson { 1754ebe9383cSRichard Henderson TCGv_i32 a, b; 1755ebe9383cSRichard Henderson 1756ebe9383cSRichard Henderson nullify_over(ctx); 1757ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1758ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1759ebe9383cSRichard Henderson 1760ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1761ebe9383cSRichard Henderson 1762ebe9383cSRichard Henderson save_frw_i32(rt, a); 17631ca74648SRichard Henderson return nullify_end(ctx); 1764ebe9383cSRichard Henderson } 1765ebe9383cSRichard Henderson 17661ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1767ebe9383cSRichard Henderson unsigned ra, unsigned rb, 176831234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1769ebe9383cSRichard Henderson { 1770ebe9383cSRichard Henderson TCGv_i64 a, b; 1771ebe9383cSRichard Henderson 1772ebe9383cSRichard Henderson nullify_over(ctx); 1773ebe9383cSRichard Henderson a = load_frd0(ra); 1774ebe9383cSRichard Henderson b = load_frd0(rb); 1775ebe9383cSRichard Henderson 1776ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1777ebe9383cSRichard Henderson 1778ebe9383cSRichard Henderson save_frd(rt, a); 17791ca74648SRichard Henderson return nullify_end(ctx); 1780ebe9383cSRichard Henderson } 1781ebe9383cSRichard Henderson 178298cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 178398cd9ca7SRichard Henderson have already had nullification handled. */ 17842644f80bSRichard Henderson static bool do_dbranch(DisasContext *ctx, int64_t disp, 178598cd9ca7SRichard Henderson unsigned link, bool is_n) 178698cd9ca7SRichard Henderson { 17872644f80bSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 17882644f80bSRichard Henderson 178998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 179098cd9ca7SRichard Henderson if (link != 0) { 1791741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 179298cd9ca7SRichard Henderson } 179398cd9ca7SRichard Henderson ctx->iaoq_n = dest; 179498cd9ca7SRichard Henderson if (is_n) { 179598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson } else { 179898cd9ca7SRichard Henderson nullify_over(ctx); 179998cd9ca7SRichard Henderson 180098cd9ca7SRichard Henderson if (link != 0) { 1801741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 180298cd9ca7SRichard Henderson } 180398cd9ca7SRichard Henderson 180498cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 180598cd9ca7SRichard Henderson nullify_set(ctx, 0); 180698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 180798cd9ca7SRichard Henderson } else { 180898cd9ca7SRichard Henderson nullify_set(ctx, is_n); 180998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 181098cd9ca7SRichard Henderson } 181198cd9ca7SRichard Henderson 181231234768SRichard Henderson nullify_end(ctx); 181398cd9ca7SRichard Henderson 181498cd9ca7SRichard Henderson nullify_set(ctx, 0); 181598cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 181631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 181798cd9ca7SRichard Henderson } 181801afb7beSRichard Henderson return true; 181998cd9ca7SRichard Henderson } 182098cd9ca7SRichard Henderson 182198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 182298cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1823c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 182498cd9ca7SRichard Henderson DisasCond *cond) 182598cd9ca7SRichard Henderson { 1826c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 182798cd9ca7SRichard Henderson TCGLabel *taken = NULL; 182898cd9ca7SRichard Henderson TCGCond c = cond->c; 182998cd9ca7SRichard Henderson bool n; 183098cd9ca7SRichard Henderson 183198cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 183298cd9ca7SRichard Henderson 183398cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 183498cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 18352644f80bSRichard Henderson return do_dbranch(ctx, disp, 0, is_n && disp >= 0); 183698cd9ca7SRichard Henderson } 183798cd9ca7SRichard Henderson 183898cd9ca7SRichard Henderson taken = gen_new_label(); 18396fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 184098cd9ca7SRichard Henderson cond_free(cond); 184198cd9ca7SRichard Henderson 184298cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 184398cd9ca7SRichard Henderson n = is_n && disp < 0; 184498cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 184598cd9ca7SRichard Henderson nullify_set(ctx, 0); 1846a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 184798cd9ca7SRichard Henderson } else { 184898cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 184998cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 185098cd9ca7SRichard Henderson ctx->null_lab = NULL; 185198cd9ca7SRichard Henderson } 185298cd9ca7SRichard Henderson nullify_set(ctx, n); 1853c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1854c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1855c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 18566fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1857c301f34eSRichard Henderson } 1858a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 185998cd9ca7SRichard Henderson } 186098cd9ca7SRichard Henderson 186198cd9ca7SRichard Henderson gen_set_label(taken); 186298cd9ca7SRichard Henderson 186398cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 186498cd9ca7SRichard Henderson n = is_n && disp >= 0; 186598cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 186698cd9ca7SRichard Henderson nullify_set(ctx, 0); 1867a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 186898cd9ca7SRichard Henderson } else { 186998cd9ca7SRichard Henderson nullify_set(ctx, n); 1870a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 187198cd9ca7SRichard Henderson } 187298cd9ca7SRichard Henderson 187398cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 187498cd9ca7SRichard Henderson if (ctx->null_lab) { 187598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187698cd9ca7SRichard Henderson ctx->null_lab = NULL; 187731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 187898cd9ca7SRichard Henderson } else { 187931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 188098cd9ca7SRichard Henderson } 188101afb7beSRichard Henderson return true; 188298cd9ca7SRichard Henderson } 188398cd9ca7SRichard Henderson 188498cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 188598cd9ca7SRichard Henderson nullification of the branch itself. */ 18866fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest, 188798cd9ca7SRichard Henderson unsigned link, bool is_n) 188898cd9ca7SRichard Henderson { 1889d582c1faSRichard Henderson TCGv_i64 next; 189098cd9ca7SRichard Henderson 1891d582c1faSRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 1892d582c1faSRichard Henderson next = tcg_temp_new_i64(); 1893d582c1faSRichard Henderson tcg_gen_mov_i64(next, dest); 189498cd9ca7SRichard Henderson 189598cd9ca7SRichard Henderson if (link != 0) { 1896741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 189798cd9ca7SRichard Henderson } 189898cd9ca7SRichard Henderson if (is_n) { 1899c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1900*85e6cda0SRichard Henderson install_iaq_entries(ctx, -1, next, -1, NULL); 1901c301f34eSRichard Henderson nullify_set(ctx, 0); 190231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 190301afb7beSRichard Henderson return true; 1904c301f34eSRichard Henderson } 190598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 190698cd9ca7SRichard Henderson } 1907c301f34eSRichard Henderson ctx->iaoq_n = -1; 1908c301f34eSRichard Henderson ctx->iaoq_n_var = next; 1909d582c1faSRichard Henderson return true; 1910d582c1faSRichard Henderson } 191198cd9ca7SRichard Henderson 1912d582c1faSRichard Henderson nullify_over(ctx); 1913d582c1faSRichard Henderson 1914d582c1faSRichard Henderson if (is_n && use_nullify_skip(ctx)) { 1915*85e6cda0SRichard Henderson install_iaq_entries(ctx, -1, dest, -1, NULL); 1916d582c1faSRichard Henderson nullify_set(ctx, 0); 1917d582c1faSRichard Henderson } else { 1918*85e6cda0SRichard Henderson install_iaq_entries(ctx, ctx->iaoq_b, cpu_iaoq_b, -1, dest); 1919d582c1faSRichard Henderson nullify_set(ctx, is_n); 1920d582c1faSRichard Henderson } 192198cd9ca7SRichard Henderson if (link != 0) { 19229a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 192398cd9ca7SRichard Henderson } 1924d582c1faSRichard Henderson 19257f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1926d582c1faSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 192701afb7beSRichard Henderson return nullify_end(ctx); 192898cd9ca7SRichard Henderson } 192998cd9ca7SRichard Henderson 1930660eefe1SRichard Henderson /* Implement 1931660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1932660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1933660eefe1SRichard Henderson * else 1934660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1935660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1936660eefe1SRichard Henderson */ 19376fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1938660eefe1SRichard Henderson { 19396fd0c7bcSRichard Henderson TCGv_i64 dest; 1940660eefe1SRichard Henderson switch (ctx->privilege) { 1941660eefe1SRichard Henderson case 0: 1942660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1943660eefe1SRichard Henderson return offset; 1944660eefe1SRichard Henderson case 3: 1945993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1946aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19476fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1948660eefe1SRichard Henderson break; 1949660eefe1SRichard Henderson default: 1950aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19516fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19526fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 19536fd0c7bcSRichard Henderson tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset); 1954660eefe1SRichard Henderson break; 1955660eefe1SRichard Henderson } 1956660eefe1SRichard Henderson return dest; 1957660eefe1SRichard Henderson } 1958660eefe1SRichard Henderson 1959ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19607ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19617ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19627ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19637ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19647ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19657ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19667ad439dfSRichard Henderson aforementioned BE. */ 196731234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19687ad439dfSRichard Henderson { 19696fd0c7bcSRichard Henderson TCGv_i64 tmp; 1970a0180973SRichard Henderson 19717ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19727ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19738b81968cSMichael Tokarev next insn within the privileged page. */ 19747ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19757ad439dfSRichard Henderson case TCG_COND_NEVER: 19767ad439dfSRichard Henderson break; 19777ad439dfSRichard Henderson case TCG_COND_ALWAYS: 19786fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 19797ad439dfSRichard Henderson goto do_sigill; 19807ad439dfSRichard Henderson default: 19817ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19827ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19837ad439dfSRichard Henderson g_assert_not_reached(); 19847ad439dfSRichard Henderson } 19857ad439dfSRichard Henderson 19867ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19877ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19887ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19897ad439dfSRichard Henderson under such conditions. */ 19907ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19917ad439dfSRichard Henderson goto do_sigill; 19927ad439dfSRichard Henderson } 19937ad439dfSRichard Henderson 1994ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19957ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19962986721dSRichard Henderson gen_excp_1(EXCP_IMP); 199731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199831234768SRichard Henderson break; 19997ad439dfSRichard Henderson 20007ad439dfSRichard Henderson case 0xb0: /* LWS */ 20017ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 200231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200331234768SRichard Henderson break; 20047ad439dfSRichard Henderson 20057ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 20066fd0c7bcSRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2007aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 20086fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_gr[31], 3); 2009*85e6cda0SRichard Henderson install_iaq_entries(ctx, -1, tmp, -1, NULL); 201031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 201131234768SRichard Henderson break; 20127ad439dfSRichard Henderson 20137ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20147ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 201531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 201631234768SRichard Henderson break; 20177ad439dfSRichard Henderson 20187ad439dfSRichard Henderson default: 20197ad439dfSRichard Henderson do_sigill: 20202986721dSRichard Henderson gen_excp_1(EXCP_ILL); 202131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202231234768SRichard Henderson break; 20237ad439dfSRichard Henderson } 20247ad439dfSRichard Henderson } 2025ba1d0b44SRichard Henderson #endif 20267ad439dfSRichard Henderson 2027deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2028b2167459SRichard Henderson { 2029b2167459SRichard Henderson cond_free(&ctx->null_cond); 203031234768SRichard Henderson return true; 2031b2167459SRichard Henderson } 2032b2167459SRichard Henderson 203340f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 203498a9cb79SRichard Henderson { 203531234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 203698a9cb79SRichard Henderson } 203798a9cb79SRichard Henderson 2038e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 203998a9cb79SRichard Henderson { 204098a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 204198a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 204298a9cb79SRichard Henderson 204398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204431234768SRichard Henderson return true; 204598a9cb79SRichard Henderson } 204698a9cb79SRichard Henderson 2047c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 204898a9cb79SRichard Henderson { 2049c603e14aSRichard Henderson unsigned rt = a->t; 20506fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, rt); 2051b5e0b3a5SSven Schnelle tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL); 205298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 205398a9cb79SRichard Henderson 205498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205531234768SRichard Henderson return true; 205698a9cb79SRichard Henderson } 205798a9cb79SRichard Henderson 2058c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 205998a9cb79SRichard Henderson { 2060c603e14aSRichard Henderson unsigned rt = a->t; 2061c603e14aSRichard Henderson unsigned rs = a->sp; 206233423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 206398a9cb79SRichard Henderson 206433423472SRichard Henderson load_spr(ctx, t0, rs); 206533423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 206633423472SRichard Henderson 2067967662cdSRichard Henderson save_gpr(ctx, rt, t0); 206898a9cb79SRichard Henderson 206998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207031234768SRichard Henderson return true; 207198a9cb79SRichard Henderson } 207298a9cb79SRichard Henderson 2073c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 207498a9cb79SRichard Henderson { 2075c603e14aSRichard Henderson unsigned rt = a->t; 2076c603e14aSRichard Henderson unsigned ctl = a->r; 20776fd0c7bcSRichard Henderson TCGv_i64 tmp; 207898a9cb79SRichard Henderson 207998a9cb79SRichard Henderson switch (ctl) { 208035136a77SRichard Henderson case CR_SAR: 2081c603e14aSRichard Henderson if (a->e == 0) { 208298a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 208398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 20846fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 208598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208635136a77SRichard Henderson goto done; 208798a9cb79SRichard Henderson } 208898a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 208935136a77SRichard Henderson goto done; 209035136a77SRichard Henderson case CR_IT: /* Interval Timer */ 209135136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 209235136a77SRichard Henderson nullify_over(ctx); 209398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2094dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 209531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 209649c29d6cSRichard Henderson } 20970c58c1bcSRichard Henderson gen_helper_read_interval_timer(tmp); 209898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 209931234768SRichard Henderson return nullify_end(ctx); 210098a9cb79SRichard Henderson case 26: 210198a9cb79SRichard Henderson case 27: 210298a9cb79SRichard Henderson break; 210398a9cb79SRichard Henderson default: 210498a9cb79SRichard Henderson /* All other control registers are privileged. */ 210535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 210635136a77SRichard Henderson break; 210798a9cb79SRichard Henderson } 210898a9cb79SRichard Henderson 2109aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21106fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 211135136a77SRichard Henderson save_gpr(ctx, rt, tmp); 211235136a77SRichard Henderson 211335136a77SRichard Henderson done: 211498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211531234768SRichard Henderson return true; 211698a9cb79SRichard Henderson } 211798a9cb79SRichard Henderson 2118c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 211933423472SRichard Henderson { 2120c603e14aSRichard Henderson unsigned rr = a->r; 2121c603e14aSRichard Henderson unsigned rs = a->sp; 2122967662cdSRichard Henderson TCGv_i64 tmp; 212333423472SRichard Henderson 212433423472SRichard Henderson if (rs >= 5) { 212533423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 212633423472SRichard Henderson } 212733423472SRichard Henderson nullify_over(ctx); 212833423472SRichard Henderson 2129967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2130967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 213133423472SRichard Henderson 213233423472SRichard Henderson if (rs >= 4) { 2133967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2134494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 213533423472SRichard Henderson } else { 2136967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 213733423472SRichard Henderson } 213833423472SRichard Henderson 213931234768SRichard Henderson return nullify_end(ctx); 214033423472SRichard Henderson } 214133423472SRichard Henderson 2142c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 214398a9cb79SRichard Henderson { 2144c603e14aSRichard Henderson unsigned ctl = a->t; 21456fd0c7bcSRichard Henderson TCGv_i64 reg; 21466fd0c7bcSRichard Henderson TCGv_i64 tmp; 214798a9cb79SRichard Henderson 214835136a77SRichard Henderson if (ctl == CR_SAR) { 21494845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2150aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21516fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 215298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 215398a9cb79SRichard Henderson 215498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215531234768SRichard Henderson return true; 215698a9cb79SRichard Henderson } 215798a9cb79SRichard Henderson 215835136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 215935136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216035136a77SRichard Henderson 2161c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 216235136a77SRichard Henderson nullify_over(ctx); 21634c34bab0SHelge Deller 21644c34bab0SHelge Deller if (ctx->is_pa20) { 21654845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21664c34bab0SHelge Deller } else { 21674c34bab0SHelge Deller reg = tcg_temp_new_i64(); 21684c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 21694c34bab0SHelge Deller } 21704845f015SSven Schnelle 217135136a77SRichard Henderson switch (ctl) { 217235136a77SRichard Henderson case CR_IT: 2173104281c1SRichard Henderson if (translator_io_start(&ctx->base)) { 2174104281c1SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2175104281c1SRichard Henderson } 2176ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 217735136a77SRichard Henderson break; 21784f5f2548SRichard Henderson case CR_EIRR: 21796ebebea7SRichard Henderson /* Helper modifies interrupt lines and is therefore IO. */ 21806ebebea7SRichard Henderson translator_io_start(&ctx->base); 2181ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21826ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 218331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21844f5f2548SRichard Henderson break; 21854f5f2548SRichard Henderson 218635136a77SRichard Henderson case CR_IIASQ: 218735136a77SRichard Henderson case CR_IIAOQ: 218835136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 218935136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2190aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21916fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 219235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 21936fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 21946fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 219535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 219635136a77SRichard Henderson break; 219735136a77SRichard Henderson 2198d5de20bdSSven Schnelle case CR_PID1: 2199d5de20bdSSven Schnelle case CR_PID2: 2200d5de20bdSSven Schnelle case CR_PID3: 2201d5de20bdSSven Schnelle case CR_PID4: 22026fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2203d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2204ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2205d5de20bdSSven Schnelle #endif 2206d5de20bdSSven Schnelle break; 2207d5de20bdSSven Schnelle 22086ebebea7SRichard Henderson case CR_EIEM: 22096ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 22106ebebea7SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22116ebebea7SRichard Henderson /* FALLTHRU */ 221235136a77SRichard Henderson default: 22136fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 221435136a77SRichard Henderson break; 221535136a77SRichard Henderson } 221631234768SRichard Henderson return nullify_end(ctx); 22174f5f2548SRichard Henderson #endif 221835136a77SRichard Henderson } 221935136a77SRichard Henderson 2220c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 222198a9cb79SRichard Henderson { 2222aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 222398a9cb79SRichard Henderson 22246fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 22256fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 222698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 222798a9cb79SRichard Henderson 222898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222931234768SRichard Henderson return true; 223098a9cb79SRichard Henderson } 223198a9cb79SRichard Henderson 2232e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 223398a9cb79SRichard Henderson { 22346fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 223598a9cb79SRichard Henderson 22362330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22372330504cSHelge Deller /* We don't implement space registers in user mode. */ 22386fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 22392330504cSHelge Deller #else 2240967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2241967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22422330504cSHelge Deller #endif 2243e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 224498a9cb79SRichard Henderson 224598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 224631234768SRichard Henderson return true; 224798a9cb79SRichard Henderson } 224898a9cb79SRichard Henderson 2249e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2250e36f27efSRichard Henderson { 22517b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2252e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22537b2d70a1SHelge Deller #else 22546fd0c7bcSRichard Henderson TCGv_i64 tmp; 2255e1b5a5edSRichard Henderson 22567b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 22577b2d70a1SHelge Deller if (a->i) { 22587b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22597b2d70a1SHelge Deller } 22607b2d70a1SHelge Deller 2261e1b5a5edSRichard Henderson nullify_over(ctx); 2262e1b5a5edSRichard Henderson 2263aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22646fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22656fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2266ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2267e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2268e1b5a5edSRichard Henderson 2269e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 227031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227131234768SRichard Henderson return nullify_end(ctx); 2272e36f27efSRichard Henderson #endif 2273e1b5a5edSRichard Henderson } 2274e1b5a5edSRichard Henderson 2275e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2276e1b5a5edSRichard Henderson { 2277e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2278e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 22796fd0c7bcSRichard Henderson TCGv_i64 tmp; 2280e1b5a5edSRichard Henderson 2281e1b5a5edSRichard Henderson nullify_over(ctx); 2282e1b5a5edSRichard Henderson 2283aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22846fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22856fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2286ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2287e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2288e1b5a5edSRichard Henderson 2289e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 229031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229131234768SRichard Henderson return nullify_end(ctx); 2292e36f27efSRichard Henderson #endif 2293e1b5a5edSRichard Henderson } 2294e1b5a5edSRichard Henderson 2295c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2296e1b5a5edSRichard Henderson { 2297e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2298c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 22996fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2300e1b5a5edSRichard Henderson nullify_over(ctx); 2301e1b5a5edSRichard Henderson 2302c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2303aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2304ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2305e1b5a5edSRichard Henderson 2306e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 230731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 230831234768SRichard Henderson return nullify_end(ctx); 2309c603e14aSRichard Henderson #endif 2310e1b5a5edSRichard Henderson } 2311f49b3537SRichard Henderson 2312e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2313f49b3537SRichard Henderson { 2314f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2315e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2316f49b3537SRichard Henderson nullify_over(ctx); 2317f49b3537SRichard Henderson 2318e36f27efSRichard Henderson if (rfi_r) { 2319ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2320f49b3537SRichard Henderson } else { 2321ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2322f49b3537SRichard Henderson } 232331234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 232407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 232531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2326f49b3537SRichard Henderson 232731234768SRichard Henderson return nullify_end(ctx); 2328e36f27efSRichard Henderson #endif 2329f49b3537SRichard Henderson } 23306210db05SHelge Deller 2331e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2332e36f27efSRichard Henderson { 2333e36f27efSRichard Henderson return do_rfi(ctx, false); 2334e36f27efSRichard Henderson } 2335e36f27efSRichard Henderson 2336e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2337e36f27efSRichard Henderson { 2338e36f27efSRichard Henderson return do_rfi(ctx, true); 2339e36f27efSRichard Henderson } 2340e36f27efSRichard Henderson 234196927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23426210db05SHelge Deller { 23436210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 234496927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23456210db05SHelge Deller nullify_over(ctx); 2346ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 234731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234831234768SRichard Henderson return nullify_end(ctx); 234996927adbSRichard Henderson #endif 23506210db05SHelge Deller } 235196927adbSRichard Henderson 235296927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 235396927adbSRichard Henderson { 235496927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 235596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 235696927adbSRichard Henderson nullify_over(ctx); 2357ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 235896927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 235996927adbSRichard Henderson return nullify_end(ctx); 236096927adbSRichard Henderson #endif 236196927adbSRichard Henderson } 2362e1b5a5edSRichard Henderson 2363558c09beSRichard Henderson static bool do_getshadowregs(DisasContext *ctx) 23644a4554c6SHelge Deller { 23654a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23664a4554c6SHelge Deller nullify_over(ctx); 2367558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 2368558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 2369558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 2370558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 2371558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 2372558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 2373558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 23744a4554c6SHelge Deller return nullify_end(ctx); 2375558c09beSRichard Henderson } 2376558c09beSRichard Henderson 23773bdf2081SHelge Deller static bool do_putshadowregs(DisasContext *ctx) 23783bdf2081SHelge Deller { 23793bdf2081SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23803bdf2081SHelge Deller nullify_over(ctx); 23813bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 23823bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 23833bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 23843bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 23853bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 23863bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 23873bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 23883bdf2081SHelge Deller return nullify_end(ctx); 23893bdf2081SHelge Deller } 23903bdf2081SHelge Deller 2391558c09beSRichard Henderson static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 2392558c09beSRichard Henderson { 2393558c09beSRichard Henderson return do_getshadowregs(ctx); 23944a4554c6SHelge Deller } 23954a4554c6SHelge Deller 2396deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 239798a9cb79SRichard Henderson { 2398deee69a1SRichard Henderson if (a->m) { 23996fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 24006fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 24016fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 240298a9cb79SRichard Henderson 240398a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 24046fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2405deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2406deee69a1SRichard Henderson } 240798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 240831234768SRichard Henderson return true; 240998a9cb79SRichard Henderson } 241098a9cb79SRichard Henderson 2411ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2412ad1fdacdSSven Schnelle { 2413ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2414ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2415ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2416ad1fdacdSSven Schnelle } 2417ad1fdacdSSven Schnelle 2418deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 241998a9cb79SRichard Henderson { 24206fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2421eed14219SRichard Henderson TCGv_i32 level, want; 24226fd0c7bcSRichard Henderson TCGv_i64 addr; 242398a9cb79SRichard Henderson 242498a9cb79SRichard Henderson nullify_over(ctx); 242598a9cb79SRichard Henderson 2426deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2427deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2428eed14219SRichard Henderson 2429deee69a1SRichard Henderson if (a->imm) { 2430e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 243198a9cb79SRichard Henderson } else { 2432eed14219SRichard Henderson level = tcg_temp_new_i32(); 24336fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2434eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 243598a9cb79SRichard Henderson } 243629dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2437eed14219SRichard Henderson 2438ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2439eed14219SRichard Henderson 2440deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 244131234768SRichard Henderson return nullify_end(ctx); 244298a9cb79SRichard Henderson } 244398a9cb79SRichard Henderson 2444deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24458d6ae7fbSRichard Henderson { 24468577f354SRichard Henderson if (ctx->is_pa20) { 24478577f354SRichard Henderson return false; 24488577f354SRichard Henderson } 2449deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2450deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24516fd0c7bcSRichard Henderson TCGv_i64 addr; 24526fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 24538d6ae7fbSRichard Henderson 24548d6ae7fbSRichard Henderson nullify_over(ctx); 24558d6ae7fbSRichard Henderson 2456deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2457deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2458deee69a1SRichard Henderson if (a->addr) { 24598577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 24608d6ae7fbSRichard Henderson } else { 24618577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 24628d6ae7fbSRichard Henderson } 24638d6ae7fbSRichard Henderson 246432dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 246532dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 246631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 246731234768SRichard Henderson } 246831234768SRichard Henderson return nullify_end(ctx); 2469deee69a1SRichard Henderson #endif 24708d6ae7fbSRichard Henderson } 247163300a00SRichard Henderson 2472eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 247363300a00SRichard Henderson { 2474deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2475deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24766fd0c7bcSRichard Henderson TCGv_i64 addr; 24776fd0c7bcSRichard Henderson TCGv_i64 ofs; 247863300a00SRichard Henderson 247963300a00SRichard Henderson nullify_over(ctx); 248063300a00SRichard Henderson 2481deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2482eb25d10fSHelge Deller 2483eb25d10fSHelge Deller /* 2484eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2485eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2486eb25d10fSHelge Deller */ 2487eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2488eb25d10fSHelge Deller if (ctx->is_pa20) { 2489eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 249063300a00SRichard Henderson } 2491eb25d10fSHelge Deller 2492eb25d10fSHelge Deller if (local) { 2493eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 249463300a00SRichard Henderson } else { 2495ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 249663300a00SRichard Henderson } 249763300a00SRichard Henderson 2498eb25d10fSHelge Deller if (a->m) { 2499eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2500eb25d10fSHelge Deller } 2501eb25d10fSHelge Deller 2502eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2503eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2504eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2505eb25d10fSHelge Deller } 2506eb25d10fSHelge Deller return nullify_end(ctx); 2507eb25d10fSHelge Deller #endif 2508eb25d10fSHelge Deller } 2509eb25d10fSHelge Deller 2510eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2511eb25d10fSHelge Deller { 2512eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2513eb25d10fSHelge Deller } 2514eb25d10fSHelge Deller 2515eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2516eb25d10fSHelge Deller { 2517eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2518eb25d10fSHelge Deller } 2519eb25d10fSHelge Deller 2520eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2521eb25d10fSHelge Deller { 2522eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2523eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2524eb25d10fSHelge Deller nullify_over(ctx); 2525eb25d10fSHelge Deller 2526eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2527eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2528eb25d10fSHelge Deller 252963300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 253032dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 253131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 253231234768SRichard Henderson } 253331234768SRichard Henderson return nullify_end(ctx); 2534deee69a1SRichard Henderson #endif 253563300a00SRichard Henderson } 25362dfcca9fSRichard Henderson 25376797c315SNick Hudson /* 25386797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25396797c315SNick Hudson * See 25406797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25416797c315SNick Hudson * page 13-9 (195/206) 25426797c315SNick Hudson */ 25436797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25446797c315SNick Hudson { 25458577f354SRichard Henderson if (ctx->is_pa20) { 25468577f354SRichard Henderson return false; 25478577f354SRichard Henderson } 25486797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25496797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25506fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 25516fd0c7bcSRichard Henderson TCGv_i64 reg; 25526797c315SNick Hudson 25536797c315SNick Hudson nullify_over(ctx); 25546797c315SNick Hudson 25556797c315SNick Hudson /* 25566797c315SNick Hudson * FIXME: 25576797c315SNick Hudson * if (not (pcxl or pcxl2)) 25586797c315SNick Hudson * return gen_illegal(ctx); 25596797c315SNick Hudson */ 25606797c315SNick Hudson 25616fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 25626fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 25636fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 25646797c315SNick Hudson 2565ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25666797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25676797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2568ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25696797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25706797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25716797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2572d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 25736797c315SNick Hudson 25746797c315SNick Hudson reg = load_gpr(ctx, a->r); 25756797c315SNick Hudson if (a->addr) { 25768577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25776797c315SNick Hudson } else { 25788577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25796797c315SNick Hudson } 25806797c315SNick Hudson 25816797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25826797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25836797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25846797c315SNick Hudson } 25856797c315SNick Hudson return nullify_end(ctx); 25866797c315SNick Hudson #endif 25876797c315SNick Hudson } 25886797c315SNick Hudson 25898577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 25908577f354SRichard Henderson { 25918577f354SRichard Henderson if (!ctx->is_pa20) { 25928577f354SRichard Henderson return false; 25938577f354SRichard Henderson } 25948577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25958577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 25968577f354SRichard Henderson nullify_over(ctx); 25978577f354SRichard Henderson { 25988577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 25998577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 26008577f354SRichard Henderson 26018577f354SRichard Henderson if (a->data) { 26028577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 26038577f354SRichard Henderson } else { 26048577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 26058577f354SRichard Henderson } 26068577f354SRichard Henderson } 26078577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 26088577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 26098577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26108577f354SRichard Henderson } 26118577f354SRichard Henderson return nullify_end(ctx); 26128577f354SRichard Henderson #endif 26138577f354SRichard Henderson } 26148577f354SRichard Henderson 2615deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26162dfcca9fSRichard Henderson { 2617deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2618deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26196fd0c7bcSRichard Henderson TCGv_i64 vaddr; 26206fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 26212dfcca9fSRichard Henderson 26222dfcca9fSRichard Henderson nullify_over(ctx); 26232dfcca9fSRichard Henderson 2624deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26252dfcca9fSRichard Henderson 2626aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2627ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26282dfcca9fSRichard Henderson 26292dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2630deee69a1SRichard Henderson if (a->m) { 2631deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26322dfcca9fSRichard Henderson } 2633deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26342dfcca9fSRichard Henderson 263531234768SRichard Henderson return nullify_end(ctx); 2636deee69a1SRichard Henderson #endif 26372dfcca9fSRichard Henderson } 263843a97b81SRichard Henderson 2639deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 264043a97b81SRichard Henderson { 264143a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 264243a97b81SRichard Henderson 264343a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 264443a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 264543a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 264643a97b81SRichard Henderson since the entire address space is coherent. */ 2647a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 264843a97b81SRichard Henderson 264931234768SRichard Henderson cond_free(&ctx->null_cond); 265031234768SRichard Henderson return true; 265143a97b81SRichard Henderson } 265298a9cb79SRichard Henderson 2653faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2654b2167459SRichard Henderson { 26550c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2656b2167459SRichard Henderson } 2657b2167459SRichard Henderson 2658faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2659b2167459SRichard Henderson { 26600c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2661b2167459SRichard Henderson } 2662b2167459SRichard Henderson 2663faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2664b2167459SRichard Henderson { 26650c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2666b2167459SRichard Henderson } 2667b2167459SRichard Henderson 2668faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2669b2167459SRichard Henderson { 26700c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26710c982a28SRichard Henderson } 2672b2167459SRichard Henderson 2673faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 26740c982a28SRichard Henderson { 26750c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26760c982a28SRichard Henderson } 26770c982a28SRichard Henderson 267863c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 26790c982a28SRichard Henderson { 26800c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26810c982a28SRichard Henderson } 26820c982a28SRichard Henderson 268363c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26840c982a28SRichard Henderson { 26850c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26860c982a28SRichard Henderson } 26870c982a28SRichard Henderson 268863c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26890c982a28SRichard Henderson { 26900c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26910c982a28SRichard Henderson } 26920c982a28SRichard Henderson 269363c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26940c982a28SRichard Henderson { 26950c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26960c982a28SRichard Henderson } 26970c982a28SRichard Henderson 269863c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 26990c982a28SRichard Henderson { 27000c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 27010c982a28SRichard Henderson } 27020c982a28SRichard Henderson 270363c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27040c982a28SRichard Henderson { 27050c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 27060c982a28SRichard Henderson } 27070c982a28SRichard Henderson 2708fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 27090c982a28SRichard Henderson { 27106fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 27110c982a28SRichard Henderson } 27120c982a28SRichard Henderson 2713fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 27140c982a28SRichard Henderson { 27156fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 27160c982a28SRichard Henderson } 27170c982a28SRichard Henderson 2718fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27190c982a28SRichard Henderson { 27200c982a28SRichard Henderson if (a->cf == 0) { 27210c982a28SRichard Henderson unsigned r2 = a->r2; 27220c982a28SRichard Henderson unsigned r1 = a->r1; 27230c982a28SRichard Henderson unsigned rt = a->t; 27240c982a28SRichard Henderson 27257aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27267aee8189SRichard Henderson cond_free(&ctx->null_cond); 27277aee8189SRichard Henderson return true; 27287aee8189SRichard Henderson } 27297aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2730b2167459SRichard Henderson if (r1 == 0) { 27316fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 27326fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2733b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2734b2167459SRichard Henderson } else { 2735b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2736b2167459SRichard Henderson } 2737b2167459SRichard Henderson cond_free(&ctx->null_cond); 273831234768SRichard Henderson return true; 2739b2167459SRichard Henderson } 27407aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27417aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27427aee8189SRichard Henderson * 27437aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27447aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27457aee8189SRichard Henderson * currently implemented as idle. 27467aee8189SRichard Henderson */ 27477aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27487aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27497aee8189SRichard Henderson until the next timer interrupt. */ 27507aee8189SRichard Henderson nullify_over(ctx); 27517aee8189SRichard Henderson 27527aee8189SRichard Henderson /* Advance the instruction queue. */ 2753*85e6cda0SRichard Henderson install_iaq_entries(ctx, ctx->iaoq_b, cpu_iaoq_b, 2754*85e6cda0SRichard Henderson ctx->iaoq_n, ctx->iaoq_n_var); 27557aee8189SRichard Henderson nullify_set(ctx, 0); 27567aee8189SRichard Henderson 27577aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2758ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 275929dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27607aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27617aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27627aee8189SRichard Henderson 27637aee8189SRichard Henderson return nullify_end(ctx); 27647aee8189SRichard Henderson } 27657aee8189SRichard Henderson #endif 27667aee8189SRichard Henderson } 27676fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 27687aee8189SRichard Henderson } 2769b2167459SRichard Henderson 2770fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2771b2167459SRichard Henderson { 27726fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 27730c982a28SRichard Henderson } 27740c982a28SRichard Henderson 2775345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27760c982a28SRichard Henderson { 27776fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2778b2167459SRichard Henderson 27790c982a28SRichard Henderson if (a->cf) { 2780b2167459SRichard Henderson nullify_over(ctx); 2781b2167459SRichard Henderson } 27820c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27830c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2784345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 278531234768SRichard Henderson return nullify_end(ctx); 2786b2167459SRichard Henderson } 2787b2167459SRichard Henderson 2788af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2789b2167459SRichard Henderson { 279046bb3d46SRichard Henderson TCGv_i64 tcg_r1, tcg_r2, dest; 2791b2167459SRichard Henderson 27920c982a28SRichard Henderson if (a->cf) { 2793b2167459SRichard Henderson nullify_over(ctx); 2794b2167459SRichard Henderson } 279546bb3d46SRichard Henderson 27960c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27970c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 279846bb3d46SRichard Henderson dest = dest_gpr(ctx, a->t); 279946bb3d46SRichard Henderson 280046bb3d46SRichard Henderson tcg_gen_xor_i64(dest, tcg_r1, tcg_r2); 280146bb3d46SRichard Henderson save_gpr(ctx, a->t, dest); 280246bb3d46SRichard Henderson 280346bb3d46SRichard Henderson cond_free(&ctx->null_cond); 280446bb3d46SRichard Henderson if (a->cf) { 280546bb3d46SRichard Henderson ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest); 280646bb3d46SRichard Henderson } 280746bb3d46SRichard Henderson 280831234768SRichard Henderson return nullify_end(ctx); 2809b2167459SRichard Henderson } 2810b2167459SRichard Henderson 2811af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2812b2167459SRichard Henderson { 28136fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2814b2167459SRichard Henderson 2815ababac16SRichard Henderson if (a->cf == 0) { 2816ababac16SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2817ababac16SRichard Henderson tmp = dest_gpr(ctx, a->t); 2818ababac16SRichard Henderson 2819ababac16SRichard Henderson if (a->r1 == 0) { 2820ababac16SRichard Henderson /* UADDCM r0,src,dst is the common idiom for dst = ~src. */ 2821ababac16SRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 2822ababac16SRichard Henderson } else { 2823ababac16SRichard Henderson /* 2824ababac16SRichard Henderson * Recall that r1 - r2 == r1 + ~r2 + 1. 2825ababac16SRichard Henderson * Thus r1 + ~r2 == r1 - r2 - 1, 2826ababac16SRichard Henderson * which does not require an extra temporary. 2827ababac16SRichard Henderson */ 2828ababac16SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2829ababac16SRichard Henderson tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2); 2830ababac16SRichard Henderson tcg_gen_subi_i64(tmp, tmp, 1); 2831b2167459SRichard Henderson } 2832ababac16SRichard Henderson save_gpr(ctx, a->t, tmp); 2833ababac16SRichard Henderson cond_free(&ctx->null_cond); 2834ababac16SRichard Henderson return true; 2835ababac16SRichard Henderson } 2836ababac16SRichard Henderson 2837ababac16SRichard Henderson nullify_over(ctx); 28380c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28390c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2840aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 28416fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 284246bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true); 284331234768SRichard Henderson return nullify_end(ctx); 2844b2167459SRichard Henderson } 2845b2167459SRichard Henderson 2846af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2847b2167459SRichard Henderson { 28480c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28490c982a28SRichard Henderson } 28500c982a28SRichard Henderson 2851af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28520c982a28SRichard Henderson { 28530c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28540c982a28SRichard Henderson } 28550c982a28SRichard Henderson 2856af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28570c982a28SRichard Henderson { 28586fd0c7bcSRichard Henderson TCGv_i64 tmp; 2859b2167459SRichard Henderson 2860b2167459SRichard Henderson nullify_over(ctx); 2861b2167459SRichard Henderson 2862aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2863d0ae87a2SRichard Henderson tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4); 2864b2167459SRichard Henderson if (!is_i) { 28656fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2866b2167459SRichard Henderson } 28676fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 28686fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 286946bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp, 287046bb3d46SRichard Henderson a->cf, a->d, false, is_i); 287131234768SRichard Henderson return nullify_end(ctx); 2872b2167459SRichard Henderson } 2873b2167459SRichard Henderson 2874af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2875b2167459SRichard Henderson { 28760c982a28SRichard Henderson return do_dcor(ctx, a, false); 28770c982a28SRichard Henderson } 28780c982a28SRichard Henderson 2879af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 28800c982a28SRichard Henderson { 28810c982a28SRichard Henderson return do_dcor(ctx, a, true); 28820c982a28SRichard Henderson } 28830c982a28SRichard Henderson 28840c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28850c982a28SRichard Henderson { 2886a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 2887b2167459SRichard Henderson 2888b2167459SRichard Henderson nullify_over(ctx); 2889b2167459SRichard Henderson 28900c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28910c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2892b2167459SRichard Henderson 2893aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2894aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2895aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2896aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2897b2167459SRichard Henderson 2898b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 28996fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 29006fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2901b2167459SRichard Henderson 290272ca8753SRichard Henderson /* 290372ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 290472ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 290572ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 290672ca8753SRichard Henderson * proper inputs to the addition without movcond. 290772ca8753SRichard Henderson */ 29086fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 29096fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 29106fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 291172ca8753SRichard Henderson 2912a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2913a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2914a4db4a78SRichard Henderson addc, ctx->zero); 2915b2167459SRichard Henderson 2916b2167459SRichard Henderson /* Write back the result register. */ 29170c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2918b2167459SRichard Henderson 2919b2167459SRichard Henderson /* Write back PSW[CB]. */ 29206fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 29216fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2922b2167459SRichard Henderson 2923f8f5986eSRichard Henderson /* 2924f8f5986eSRichard Henderson * Write back PSW[V] for the division step. 2925f8f5986eSRichard Henderson * Shift cb{8} from where it lives in bit 32 to bit 31, 2926f8f5986eSRichard Henderson * so that it overlaps r2{32} in bit 31. 2927f8f5986eSRichard Henderson */ 2928f8f5986eSRichard Henderson tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1); 29296fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2930b2167459SRichard Henderson 2931b2167459SRichard Henderson /* Install the new nullification. */ 29320c982a28SRichard Henderson if (a->cf) { 2933f8f5986eSRichard Henderson TCGv_i64 sv = NULL, uv = NULL; 2934b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2935f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false); 2936f8f5986eSRichard Henderson } else if (cond_need_cb(a->cf >> 1)) { 2937f8f5986eSRichard Henderson uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false); 2938b2167459SRichard Henderson } 2939f8f5986eSRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv); 2940b2167459SRichard Henderson } 2941b2167459SRichard Henderson 294231234768SRichard Henderson return nullify_end(ctx); 2943b2167459SRichard Henderson } 2944b2167459SRichard Henderson 29450588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2946b2167459SRichard Henderson { 29470588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29480588e061SRichard Henderson } 29490588e061SRichard Henderson 29500588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29510588e061SRichard Henderson { 29520588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29530588e061SRichard Henderson } 29540588e061SRichard Henderson 29550588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29560588e061SRichard Henderson { 29570588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29580588e061SRichard Henderson } 29590588e061SRichard Henderson 29600588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29610588e061SRichard Henderson { 29620588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29630588e061SRichard Henderson } 29640588e061SRichard Henderson 29650588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29660588e061SRichard Henderson { 29670588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29680588e061SRichard Henderson } 29690588e061SRichard Henderson 29700588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29710588e061SRichard Henderson { 29720588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29730588e061SRichard Henderson } 29740588e061SRichard Henderson 2975345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 29760588e061SRichard Henderson { 29776fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 2978b2167459SRichard Henderson 29790588e061SRichard Henderson if (a->cf) { 2980b2167459SRichard Henderson nullify_over(ctx); 2981b2167459SRichard Henderson } 2982b2167459SRichard Henderson 29836fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 29840588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2985345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2986b2167459SRichard Henderson 298731234768SRichard Henderson return nullify_end(ctx); 2988b2167459SRichard Henderson } 2989b2167459SRichard Henderson 29900843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 29910843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 29920843563fSRichard Henderson { 29930843563fSRichard Henderson TCGv_i64 r1, r2, dest; 29940843563fSRichard Henderson 29950843563fSRichard Henderson if (!ctx->is_pa20) { 29960843563fSRichard Henderson return false; 29970843563fSRichard Henderson } 29980843563fSRichard Henderson 29990843563fSRichard Henderson nullify_over(ctx); 30000843563fSRichard Henderson 30010843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 30020843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 30030843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 30040843563fSRichard Henderson 30050843563fSRichard Henderson fn(dest, r1, r2); 30060843563fSRichard Henderson save_gpr(ctx, a->t, dest); 30070843563fSRichard Henderson 30080843563fSRichard Henderson return nullify_end(ctx); 30090843563fSRichard Henderson } 30100843563fSRichard Henderson 3011151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 3012151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 3013151f309bSRichard Henderson { 3014151f309bSRichard Henderson TCGv_i64 r, dest; 3015151f309bSRichard Henderson 3016151f309bSRichard Henderson if (!ctx->is_pa20) { 3017151f309bSRichard Henderson return false; 3018151f309bSRichard Henderson } 3019151f309bSRichard Henderson 3020151f309bSRichard Henderson nullify_over(ctx); 3021151f309bSRichard Henderson 3022151f309bSRichard Henderson r = load_gpr(ctx, a->r); 3023151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 3024151f309bSRichard Henderson 3025151f309bSRichard Henderson fn(dest, r, a->i); 3026151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 3027151f309bSRichard Henderson 3028151f309bSRichard Henderson return nullify_end(ctx); 3029151f309bSRichard Henderson } 3030151f309bSRichard Henderson 30313bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 30323bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 30333bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 30343bbb8e48SRichard Henderson { 30353bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 30363bbb8e48SRichard Henderson 30373bbb8e48SRichard Henderson if (!ctx->is_pa20) { 30383bbb8e48SRichard Henderson return false; 30393bbb8e48SRichard Henderson } 30403bbb8e48SRichard Henderson 30413bbb8e48SRichard Henderson nullify_over(ctx); 30423bbb8e48SRichard Henderson 30433bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 30443bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 30453bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 30463bbb8e48SRichard Henderson 30473bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 30483bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 30493bbb8e48SRichard Henderson 30503bbb8e48SRichard Henderson return nullify_end(ctx); 30513bbb8e48SRichard Henderson } 30523bbb8e48SRichard Henderson 30530843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 30540843563fSRichard Henderson { 30550843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 30560843563fSRichard Henderson } 30570843563fSRichard Henderson 30580843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 30590843563fSRichard Henderson { 30600843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 30610843563fSRichard Henderson } 30620843563fSRichard Henderson 30630843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 30640843563fSRichard Henderson { 30650843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 30660843563fSRichard Henderson } 30670843563fSRichard Henderson 30681b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 30691b3cb7c8SRichard Henderson { 30701b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 30711b3cb7c8SRichard Henderson } 30721b3cb7c8SRichard Henderson 3073151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 3074151f309bSRichard Henderson { 3075151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 3076151f309bSRichard Henderson } 3077151f309bSRichard Henderson 3078151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 3079151f309bSRichard Henderson { 3080151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 3081151f309bSRichard Henderson } 3082151f309bSRichard Henderson 3083151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 3084151f309bSRichard Henderson { 3085151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 3086151f309bSRichard Henderson } 3087151f309bSRichard Henderson 30883bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 30893bbb8e48SRichard Henderson { 30903bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 30913bbb8e48SRichard Henderson } 30923bbb8e48SRichard Henderson 30933bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 30943bbb8e48SRichard Henderson { 30953bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 30963bbb8e48SRichard Henderson } 30973bbb8e48SRichard Henderson 309810c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 309910c9e58dSRichard Henderson { 310010c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 310110c9e58dSRichard Henderson } 310210c9e58dSRichard Henderson 310310c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 310410c9e58dSRichard Henderson { 310510c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 310610c9e58dSRichard Henderson } 310710c9e58dSRichard Henderson 310810c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 310910c9e58dSRichard Henderson { 311010c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 311110c9e58dSRichard Henderson } 311210c9e58dSRichard Henderson 3113c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3114c2a7ee3fSRichard Henderson { 3115c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3116c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3117c2a7ee3fSRichard Henderson 3118c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3119c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3120c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3121c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3122c2a7ee3fSRichard Henderson } 3123c2a7ee3fSRichard Henderson 3124c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3125c2a7ee3fSRichard Henderson { 3126c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3127c2a7ee3fSRichard Henderson } 3128c2a7ee3fSRichard Henderson 3129c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3130c2a7ee3fSRichard Henderson { 3131c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3132c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3133c2a7ee3fSRichard Henderson 3134c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3135c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3136c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3137c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3138c2a7ee3fSRichard Henderson } 3139c2a7ee3fSRichard Henderson 3140c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3141c2a7ee3fSRichard Henderson { 3142c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3143c2a7ee3fSRichard Henderson } 3144c2a7ee3fSRichard Henderson 3145c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3146c2a7ee3fSRichard Henderson { 3147c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3148c2a7ee3fSRichard Henderson 3149c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3150c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3151c2a7ee3fSRichard Henderson } 3152c2a7ee3fSRichard Henderson 3153c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3154c2a7ee3fSRichard Henderson { 3155c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3156c2a7ee3fSRichard Henderson } 3157c2a7ee3fSRichard Henderson 3158c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3159c2a7ee3fSRichard Henderson { 3160c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3161c2a7ee3fSRichard Henderson } 3162c2a7ee3fSRichard Henderson 3163c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3164c2a7ee3fSRichard Henderson { 3165c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3166c2a7ee3fSRichard Henderson } 3167c2a7ee3fSRichard Henderson 31684e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 31694e7abdb1SRichard Henderson { 31704e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 31714e7abdb1SRichard Henderson 31724e7abdb1SRichard Henderson if (!ctx->is_pa20) { 31734e7abdb1SRichard Henderson return false; 31744e7abdb1SRichard Henderson } 31754e7abdb1SRichard Henderson 31764e7abdb1SRichard Henderson nullify_over(ctx); 31774e7abdb1SRichard Henderson 31784e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 31794e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 31804e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 31814e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 31824e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 31834e7abdb1SRichard Henderson 31844e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 31854e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 31864e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 31874e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 31884e7abdb1SRichard Henderson 31894e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 31904e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 31914e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 31924e7abdb1SRichard Henderson 31934e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 31944e7abdb1SRichard Henderson return nullify_end(ctx); 31954e7abdb1SRichard Henderson } 31964e7abdb1SRichard Henderson 31971cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 319896d6407fSRichard Henderson { 3199b5caa17cSRichard Henderson if (ctx->is_pa20) { 3200b5caa17cSRichard Henderson /* 3201b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3202b5caa17cSRichard Henderson * Any base modification still occurs. 3203b5caa17cSRichard Henderson */ 3204b5caa17cSRichard Henderson if (a->t == 0) { 3205b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3206b5caa17cSRichard Henderson } 3207b5caa17cSRichard Henderson } else if (a->size > MO_32) { 32080786a3b6SHelge Deller return gen_illegal(ctx); 3209c53e401eSRichard Henderson } 32101cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 32111cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 321296d6407fSRichard Henderson } 321396d6407fSRichard Henderson 32141cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 321596d6407fSRichard Henderson { 32161cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3217c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 32180786a3b6SHelge Deller return gen_illegal(ctx); 321996d6407fSRichard Henderson } 3220c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 32210786a3b6SHelge Deller } 322296d6407fSRichard Henderson 32231cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 322496d6407fSRichard Henderson { 3225b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3226a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 32276fd0c7bcSRichard Henderson TCGv_i64 addr; 322896d6407fSRichard Henderson 3229c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 323051416c4eSRichard Henderson return gen_illegal(ctx); 323151416c4eSRichard Henderson } 323251416c4eSRichard Henderson 323396d6407fSRichard Henderson nullify_over(ctx); 323496d6407fSRichard Henderson 32351cd012a5SRichard Henderson if (a->m) { 323686f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 323786f8d05fSRichard Henderson we see the result of the load. */ 3238aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 323996d6407fSRichard Henderson } else { 32401cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 324196d6407fSRichard Henderson } 324296d6407fSRichard Henderson 3243c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 324417fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3245b1af755cSRichard Henderson 3246b1af755cSRichard Henderson /* 3247b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3248b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3249b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3250b1af755cSRichard Henderson * 3251b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3252b1af755cSRichard Henderson * with the ,co completer. 3253b1af755cSRichard Henderson */ 3254b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3255b1af755cSRichard Henderson 3256a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3257b1af755cSRichard Henderson 32581cd012a5SRichard Henderson if (a->m) { 32591cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 326096d6407fSRichard Henderson } 32611cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 326296d6407fSRichard Henderson 326331234768SRichard Henderson return nullify_end(ctx); 326496d6407fSRichard Henderson } 326596d6407fSRichard Henderson 32661cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 326796d6407fSRichard Henderson { 32686fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32696fd0c7bcSRichard Henderson TCGv_i64 addr; 327096d6407fSRichard Henderson 327196d6407fSRichard Henderson nullify_over(ctx); 327296d6407fSRichard Henderson 32731cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 327417fe594cSRichard Henderson MMU_DISABLED(ctx)); 32751cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 32761cd012a5SRichard Henderson if (a->a) { 3277f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3278ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3279f9f46db4SEmilio G. Cota } else { 3280ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3281f9f46db4SEmilio G. Cota } 3282f9f46db4SEmilio G. Cota } else { 3283f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3284ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 328596d6407fSRichard Henderson } else { 3286ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 328796d6407fSRichard Henderson } 3288f9f46db4SEmilio G. Cota } 32891cd012a5SRichard Henderson if (a->m) { 32906fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 32911cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 329296d6407fSRichard Henderson } 329396d6407fSRichard Henderson 329431234768SRichard Henderson return nullify_end(ctx); 329596d6407fSRichard Henderson } 329696d6407fSRichard Henderson 329725460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 329825460fc5SRichard Henderson { 32996fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 33006fd0c7bcSRichard Henderson TCGv_i64 addr; 330125460fc5SRichard Henderson 330225460fc5SRichard Henderson if (!ctx->is_pa20) { 330325460fc5SRichard Henderson return false; 330425460fc5SRichard Henderson } 330525460fc5SRichard Henderson nullify_over(ctx); 330625460fc5SRichard Henderson 330725460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 330817fe594cSRichard Henderson MMU_DISABLED(ctx)); 330925460fc5SRichard Henderson val = load_gpr(ctx, a->r); 331025460fc5SRichard Henderson if (a->a) { 331125460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 331225460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 331325460fc5SRichard Henderson } else { 331425460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 331525460fc5SRichard Henderson } 331625460fc5SRichard Henderson } else { 331725460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 331825460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 331925460fc5SRichard Henderson } else { 332025460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 332125460fc5SRichard Henderson } 332225460fc5SRichard Henderson } 332325460fc5SRichard Henderson if (a->m) { 33246fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 332525460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 332625460fc5SRichard Henderson } 332725460fc5SRichard Henderson 332825460fc5SRichard Henderson return nullify_end(ctx); 332925460fc5SRichard Henderson } 333025460fc5SRichard Henderson 33311cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3332d0a851ccSRichard Henderson { 3333d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3334d0a851ccSRichard Henderson 3335d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3336451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33371cd012a5SRichard Henderson trans_ld(ctx, a); 3338d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 333931234768SRichard Henderson return true; 3340d0a851ccSRichard Henderson } 3341d0a851ccSRichard Henderson 33421cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3343d0a851ccSRichard Henderson { 3344d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3345d0a851ccSRichard Henderson 3346d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3347451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33481cd012a5SRichard Henderson trans_st(ctx, a); 3349d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 335031234768SRichard Henderson return true; 3351d0a851ccSRichard Henderson } 335295412a61SRichard Henderson 33530588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3354b2167459SRichard Henderson { 33556fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3356b2167459SRichard Henderson 33576fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 33580588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3359b2167459SRichard Henderson cond_free(&ctx->null_cond); 336031234768SRichard Henderson return true; 3361b2167459SRichard Henderson } 3362b2167459SRichard Henderson 33630588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3364b2167459SRichard Henderson { 33656fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 33666fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3367b2167459SRichard Henderson 33686fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3369b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3370b2167459SRichard Henderson cond_free(&ctx->null_cond); 337131234768SRichard Henderson return true; 3372b2167459SRichard Henderson } 3373b2167459SRichard Henderson 33740588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3375b2167459SRichard Henderson { 33766fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3377b2167459SRichard Henderson 3378b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3379d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 33800588e061SRichard Henderson if (a->b == 0) { 33816fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3382b2167459SRichard Henderson } else { 33836fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3384b2167459SRichard Henderson } 33850588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3386b2167459SRichard Henderson cond_free(&ctx->null_cond); 338731234768SRichard Henderson return true; 3388b2167459SRichard Henderson } 3389b2167459SRichard Henderson 33906fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3391e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 339298cd9ca7SRichard Henderson { 33936fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 339498cd9ca7SRichard Henderson DisasCond cond; 339598cd9ca7SRichard Henderson 339698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3397aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 339898cd9ca7SRichard Henderson 33996fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 340098cd9ca7SRichard Henderson 3401f764718dSRichard Henderson sv = NULL; 3402b47a4a02SSven Schnelle if (cond_need_sv(c)) { 340398cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 340498cd9ca7SRichard Henderson } 340598cd9ca7SRichard Henderson 34064fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 340701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 340898cd9ca7SRichard Henderson } 340998cd9ca7SRichard Henderson 341001afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 341198cd9ca7SRichard Henderson { 3412e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3413e9efd4bcSRichard Henderson return false; 3414e9efd4bcSRichard Henderson } 341501afb7beSRichard Henderson nullify_over(ctx); 3416e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3417e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 341801afb7beSRichard Henderson } 341901afb7beSRichard Henderson 342001afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 342101afb7beSRichard Henderson { 3422c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3423c65c3ee1SRichard Henderson return false; 3424c65c3ee1SRichard Henderson } 342501afb7beSRichard Henderson nullify_over(ctx); 34266fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3427c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 342801afb7beSRichard Henderson } 342901afb7beSRichard Henderson 34306fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 343101afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 343201afb7beSRichard Henderson { 34336fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 343498cd9ca7SRichard Henderson DisasCond cond; 3435bdcccc17SRichard Henderson bool d = false; 343698cd9ca7SRichard Henderson 3437f25d3160SRichard Henderson /* 3438f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3439f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3440f25d3160SRichard Henderson */ 3441f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3442f25d3160SRichard Henderson d = c >= 5; 3443f25d3160SRichard Henderson if (d) { 3444f25d3160SRichard Henderson c &= 3; 3445f25d3160SRichard Henderson } 3446f25d3160SRichard Henderson } 3447f25d3160SRichard Henderson 344898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3449aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3450f764718dSRichard Henderson sv = NULL; 3451bdcccc17SRichard Henderson cb_cond = NULL; 345298cd9ca7SRichard Henderson 3453b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3454aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3455aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3456bdcccc17SRichard Henderson 34576fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 34586fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 34596fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 34606fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3461bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3462b47a4a02SSven Schnelle } else { 34636fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3464b47a4a02SSven Schnelle } 3465b47a4a02SSven Schnelle if (cond_need_sv(c)) { 3466f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d); 346798cd9ca7SRichard Henderson } 346898cd9ca7SRichard Henderson 3469a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 347043675d20SSven Schnelle save_gpr(ctx, r, dest); 347101afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 347298cd9ca7SRichard Henderson } 347398cd9ca7SRichard Henderson 347401afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 347598cd9ca7SRichard Henderson { 347601afb7beSRichard Henderson nullify_over(ctx); 347701afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 347801afb7beSRichard Henderson } 347901afb7beSRichard Henderson 348001afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 348101afb7beSRichard Henderson { 348201afb7beSRichard Henderson nullify_over(ctx); 34836fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 348401afb7beSRichard Henderson } 348501afb7beSRichard Henderson 348601afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 348701afb7beSRichard Henderson { 34886fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 348998cd9ca7SRichard Henderson DisasCond cond; 349098cd9ca7SRichard Henderson 349198cd9ca7SRichard Henderson nullify_over(ctx); 349298cd9ca7SRichard Henderson 3493aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 349401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 349582d0c831SRichard Henderson if (a->d) { 349682d0c831SRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 349782d0c831SRichard Henderson } else { 34981e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 34996fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 35006fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 35011e9ab9fbSRichard Henderson } 350298cd9ca7SRichard Henderson 35031e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 350401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 350598cd9ca7SRichard Henderson } 350698cd9ca7SRichard Henderson 350701afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 350898cd9ca7SRichard Henderson { 35096fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 351001afb7beSRichard Henderson DisasCond cond; 35111e9ab9fbSRichard Henderson int p; 351201afb7beSRichard Henderson 351301afb7beSRichard Henderson nullify_over(ctx); 351401afb7beSRichard Henderson 3515aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 351601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 351782d0c831SRichard Henderson p = a->p | (a->d ? 0 : 32); 35186fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, tcg_r, p); 351901afb7beSRichard Henderson 352001afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 352101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 352201afb7beSRichard Henderson } 352301afb7beSRichard Henderson 352401afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 352501afb7beSRichard Henderson { 35266fd0c7bcSRichard Henderson TCGv_i64 dest; 352798cd9ca7SRichard Henderson DisasCond cond; 352898cd9ca7SRichard Henderson 352998cd9ca7SRichard Henderson nullify_over(ctx); 353098cd9ca7SRichard Henderson 353101afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 353201afb7beSRichard Henderson if (a->r1 == 0) { 35336fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 353498cd9ca7SRichard Henderson } else { 35356fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 353698cd9ca7SRichard Henderson } 353798cd9ca7SRichard Henderson 35384fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 35394fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 354001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 354101afb7beSRichard Henderson } 354201afb7beSRichard Henderson 354301afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 354401afb7beSRichard Henderson { 35456fd0c7bcSRichard Henderson TCGv_i64 dest; 354601afb7beSRichard Henderson DisasCond cond; 354701afb7beSRichard Henderson 354801afb7beSRichard Henderson nullify_over(ctx); 354901afb7beSRichard Henderson 355001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 35516fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 355201afb7beSRichard Henderson 35534fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 35544fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 355501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 355698cd9ca7SRichard Henderson } 355798cd9ca7SRichard Henderson 3558f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 35590b1347d2SRichard Henderson { 35606fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 35610b1347d2SRichard Henderson 3562f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3563f7b775a9SRichard Henderson return false; 3564f7b775a9SRichard Henderson } 356530878590SRichard Henderson if (a->c) { 35660b1347d2SRichard Henderson nullify_over(ctx); 35670b1347d2SRichard Henderson } 35680b1347d2SRichard Henderson 356930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3570f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 357130878590SRichard Henderson if (a->r1 == 0) { 3572f7b775a9SRichard Henderson if (a->d) { 35736fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3574f7b775a9SRichard Henderson } else { 3575aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3576f7b775a9SRichard Henderson 35776fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 35786fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 35796fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3580f7b775a9SRichard Henderson } 358130878590SRichard Henderson } else if (a->r1 == a->r2) { 3582f7b775a9SRichard Henderson if (a->d) { 35836fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3584f7b775a9SRichard Henderson } else { 35850b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3586e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3587e1d635e8SRichard Henderson 35886fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 35896fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3590f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3591e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 35926fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3593f7b775a9SRichard Henderson } 3594f7b775a9SRichard Henderson } else { 35956fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3596f7b775a9SRichard Henderson 3597f7b775a9SRichard Henderson if (a->d) { 3598aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3599aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3600f7b775a9SRichard Henderson 36016fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3602a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 36036fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3604a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 36056fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 36060b1347d2SRichard Henderson } else { 36070b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 36080b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 36090b1347d2SRichard Henderson 36106fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3611967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3612967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 36130b1347d2SRichard Henderson } 3614f7b775a9SRichard Henderson } 361530878590SRichard Henderson save_gpr(ctx, a->t, dest); 36160b1347d2SRichard Henderson 36170b1347d2SRichard Henderson /* Install the new nullification. */ 36180b1347d2SRichard Henderson cond_free(&ctx->null_cond); 361930878590SRichard Henderson if (a->c) { 3620d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36210b1347d2SRichard Henderson } 362231234768SRichard Henderson return nullify_end(ctx); 36230b1347d2SRichard Henderson } 36240b1347d2SRichard Henderson 3625f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 36260b1347d2SRichard Henderson { 3627f7b775a9SRichard Henderson unsigned width, sa; 36286fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 36290b1347d2SRichard Henderson 3630f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3631f7b775a9SRichard Henderson return false; 3632f7b775a9SRichard Henderson } 363330878590SRichard Henderson if (a->c) { 36340b1347d2SRichard Henderson nullify_over(ctx); 36350b1347d2SRichard Henderson } 36360b1347d2SRichard Henderson 3637f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3638f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3639f7b775a9SRichard Henderson 364030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 364130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 364205bfd4dbSRichard Henderson if (a->r1 == 0) { 36436fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3644c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 36456fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3646f7b775a9SRichard Henderson } else { 3647f7b775a9SRichard Henderson assert(!a->d); 3648f7b775a9SRichard Henderson if (a->r1 == a->r2) { 36490b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 36506fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 36510b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 36526fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 36530b1347d2SRichard Henderson } else { 3654967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3655967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 36560b1347d2SRichard Henderson } 3657f7b775a9SRichard Henderson } 365830878590SRichard Henderson save_gpr(ctx, a->t, dest); 36590b1347d2SRichard Henderson 36600b1347d2SRichard Henderson /* Install the new nullification. */ 36610b1347d2SRichard Henderson cond_free(&ctx->null_cond); 366230878590SRichard Henderson if (a->c) { 3663d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36640b1347d2SRichard Henderson } 366531234768SRichard Henderson return nullify_end(ctx); 36660b1347d2SRichard Henderson } 36670b1347d2SRichard Henderson 3668bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 36690b1347d2SRichard Henderson { 3670bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 36716fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 36720b1347d2SRichard Henderson 3673bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3674bd792da3SRichard Henderson return false; 3675bd792da3SRichard Henderson } 367630878590SRichard Henderson if (a->c) { 36770b1347d2SRichard Henderson nullify_over(ctx); 36780b1347d2SRichard Henderson } 36790b1347d2SRichard Henderson 368030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 368130878590SRichard Henderson src = load_gpr(ctx, a->r); 3682aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 36830b1347d2SRichard Henderson 36840b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 36856fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 36866fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3687d781cb77SRichard Henderson 368830878590SRichard Henderson if (a->se) { 3689bd792da3SRichard Henderson if (!a->d) { 36906fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3691bd792da3SRichard Henderson src = dest; 3692bd792da3SRichard Henderson } 36936fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 36946fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 36950b1347d2SRichard Henderson } else { 3696bd792da3SRichard Henderson if (!a->d) { 36976fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3698bd792da3SRichard Henderson src = dest; 3699bd792da3SRichard Henderson } 37006fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 37016fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 37020b1347d2SRichard Henderson } 370330878590SRichard Henderson save_gpr(ctx, a->t, dest); 37040b1347d2SRichard Henderson 37050b1347d2SRichard Henderson /* Install the new nullification. */ 37060b1347d2SRichard Henderson cond_free(&ctx->null_cond); 370730878590SRichard Henderson if (a->c) { 3708bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37090b1347d2SRichard Henderson } 371031234768SRichard Henderson return nullify_end(ctx); 37110b1347d2SRichard Henderson } 37120b1347d2SRichard Henderson 3713bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 37140b1347d2SRichard Henderson { 3715bd792da3SRichard Henderson unsigned len, cpos, width; 37166fd0c7bcSRichard Henderson TCGv_i64 dest, src; 37170b1347d2SRichard Henderson 3718bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3719bd792da3SRichard Henderson return false; 3720bd792da3SRichard Henderson } 372130878590SRichard Henderson if (a->c) { 37220b1347d2SRichard Henderson nullify_over(ctx); 37230b1347d2SRichard Henderson } 37240b1347d2SRichard Henderson 3725bd792da3SRichard Henderson len = a->len; 3726bd792da3SRichard Henderson width = a->d ? 64 : 32; 3727bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3728bd792da3SRichard Henderson if (cpos + len > width) { 3729bd792da3SRichard Henderson len = width - cpos; 3730bd792da3SRichard Henderson } 3731bd792da3SRichard Henderson 373230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 373330878590SRichard Henderson src = load_gpr(ctx, a->r); 373430878590SRichard Henderson if (a->se) { 37356fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 37360b1347d2SRichard Henderson } else { 37376fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 37380b1347d2SRichard Henderson } 373930878590SRichard Henderson save_gpr(ctx, a->t, dest); 37400b1347d2SRichard Henderson 37410b1347d2SRichard Henderson /* Install the new nullification. */ 37420b1347d2SRichard Henderson cond_free(&ctx->null_cond); 374330878590SRichard Henderson if (a->c) { 3744bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37450b1347d2SRichard Henderson } 374631234768SRichard Henderson return nullify_end(ctx); 37470b1347d2SRichard Henderson } 37480b1347d2SRichard Henderson 374972ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 37500b1347d2SRichard Henderson { 375172ae4f2bSRichard Henderson unsigned len, width; 3752c53e401eSRichard Henderson uint64_t mask0, mask1; 37536fd0c7bcSRichard Henderson TCGv_i64 dest; 37540b1347d2SRichard Henderson 375572ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 375672ae4f2bSRichard Henderson return false; 375772ae4f2bSRichard Henderson } 375830878590SRichard Henderson if (a->c) { 37590b1347d2SRichard Henderson nullify_over(ctx); 37600b1347d2SRichard Henderson } 376172ae4f2bSRichard Henderson 376272ae4f2bSRichard Henderson len = a->len; 376372ae4f2bSRichard Henderson width = a->d ? 64 : 32; 376472ae4f2bSRichard Henderson if (a->cpos + len > width) { 376572ae4f2bSRichard Henderson len = width - a->cpos; 37660b1347d2SRichard Henderson } 37670b1347d2SRichard Henderson 376830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 376930878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 377030878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 37710b1347d2SRichard Henderson 377230878590SRichard Henderson if (a->nz) { 37736fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 37746fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 37756fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 37760b1347d2SRichard Henderson } else { 37776fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 37780b1347d2SRichard Henderson } 377930878590SRichard Henderson save_gpr(ctx, a->t, dest); 37800b1347d2SRichard Henderson 37810b1347d2SRichard Henderson /* Install the new nullification. */ 37820b1347d2SRichard Henderson cond_free(&ctx->null_cond); 378330878590SRichard Henderson if (a->c) { 378472ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37850b1347d2SRichard Henderson } 378631234768SRichard Henderson return nullify_end(ctx); 37870b1347d2SRichard Henderson } 37880b1347d2SRichard Henderson 378972ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 37900b1347d2SRichard Henderson { 379130878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 379272ae4f2bSRichard Henderson unsigned len, width; 37936fd0c7bcSRichard Henderson TCGv_i64 dest, val; 37940b1347d2SRichard Henderson 379572ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 379672ae4f2bSRichard Henderson return false; 379772ae4f2bSRichard Henderson } 379830878590SRichard Henderson if (a->c) { 37990b1347d2SRichard Henderson nullify_over(ctx); 38000b1347d2SRichard Henderson } 380172ae4f2bSRichard Henderson 380272ae4f2bSRichard Henderson len = a->len; 380372ae4f2bSRichard Henderson width = a->d ? 64 : 32; 380472ae4f2bSRichard Henderson if (a->cpos + len > width) { 380572ae4f2bSRichard Henderson len = width - a->cpos; 38060b1347d2SRichard Henderson } 38070b1347d2SRichard Henderson 380830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 380930878590SRichard Henderson val = load_gpr(ctx, a->r); 38100b1347d2SRichard Henderson if (rs == 0) { 38116fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 38120b1347d2SRichard Henderson } else { 38136fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 38140b1347d2SRichard Henderson } 381530878590SRichard Henderson save_gpr(ctx, a->t, dest); 38160b1347d2SRichard Henderson 38170b1347d2SRichard Henderson /* Install the new nullification. */ 38180b1347d2SRichard Henderson cond_free(&ctx->null_cond); 381930878590SRichard Henderson if (a->c) { 382072ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 38210b1347d2SRichard Henderson } 382231234768SRichard Henderson return nullify_end(ctx); 38230b1347d2SRichard Henderson } 38240b1347d2SRichard Henderson 382572ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 38266fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 38270b1347d2SRichard Henderson { 38280b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 382972ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 38306fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3831c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 38320b1347d2SRichard Henderson 38330b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3834aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3835aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38360b1347d2SRichard Henderson 38370b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 38386fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 38396fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 38400b1347d2SRichard Henderson 3841aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 38426fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 38436fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 38440b1347d2SRichard Henderson if (rs) { 38456fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 38466fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 38476fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 38486fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 38490b1347d2SRichard Henderson } else { 38506fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 38510b1347d2SRichard Henderson } 38520b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 38530b1347d2SRichard Henderson 38540b1347d2SRichard Henderson /* Install the new nullification. */ 38550b1347d2SRichard Henderson cond_free(&ctx->null_cond); 38560b1347d2SRichard Henderson if (c) { 385772ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 38580b1347d2SRichard Henderson } 385931234768SRichard Henderson return nullify_end(ctx); 38600b1347d2SRichard Henderson } 38610b1347d2SRichard Henderson 386272ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 386330878590SRichard Henderson { 386472ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 386572ae4f2bSRichard Henderson return false; 386672ae4f2bSRichard Henderson } 3867a6deecceSSven Schnelle if (a->c) { 3868a6deecceSSven Schnelle nullify_over(ctx); 3869a6deecceSSven Schnelle } 387072ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 387172ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 387230878590SRichard Henderson } 387330878590SRichard Henderson 387472ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 387530878590SRichard Henderson { 387672ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 387772ae4f2bSRichard Henderson return false; 387872ae4f2bSRichard Henderson } 3879a6deecceSSven Schnelle if (a->c) { 3880a6deecceSSven Schnelle nullify_over(ctx); 3881a6deecceSSven Schnelle } 388272ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 38836fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 388430878590SRichard Henderson } 38850b1347d2SRichard Henderson 38868340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 388798cd9ca7SRichard Henderson { 38886fd0c7bcSRichard Henderson TCGv_i64 tmp; 388998cd9ca7SRichard Henderson 3890aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38916fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp); 3892660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3893c301f34eSRichard Henderson 3894c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 38958340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3896c301f34eSRichard Henderson #else 3897c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3898c301f34eSRichard Henderson 38992644f80bSRichard Henderson nullify_over(ctx); 39002644f80bSRichard Henderson 39018340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 39028340f534SRichard Henderson if (a->l) { 3903741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 39047fb7c9daSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b); 3905c301f34eSRichard Henderson } 39068340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3907*85e6cda0SRichard Henderson install_iaq_entries(ctx, -1, tmp, -1, NULL); 3908c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3909c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 39104a3aa11eSRichard Henderson nullify_set(ctx, 0); 3911c301f34eSRichard Henderson } else { 3912*85e6cda0SRichard Henderson install_iaq_entries(ctx, ctx->iaoq_b, cpu_iaoq_b, -1, tmp); 3913c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3914c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3915c301f34eSRichard Henderson } 3916c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 39178340f534SRichard Henderson nullify_set(ctx, a->n); 3918c301f34eSRichard Henderson } 3919c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 392031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 392131234768SRichard Henderson return nullify_end(ctx); 3922c301f34eSRichard Henderson #endif 392398cd9ca7SRichard Henderson } 392498cd9ca7SRichard Henderson 39258340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 392698cd9ca7SRichard Henderson { 39272644f80bSRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 392898cd9ca7SRichard Henderson } 392998cd9ca7SRichard Henderson 39308340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 393143e05652SRichard Henderson { 3932c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 393343e05652SRichard Henderson 39346e5f5300SSven Schnelle nullify_over(ctx); 39356e5f5300SSven Schnelle 393643e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 393743e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 393843e05652SRichard Henderson * expensive to track. Real hardware will trap for 393943e05652SRichard Henderson * b gateway 394043e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 394143e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 394243e05652SRichard Henderson * diagnose the security hole 394343e05652SRichard Henderson * b gateway 394443e05652SRichard Henderson * b evil 394543e05652SRichard Henderson * in which instructions at evil would run with increased privs. 394643e05652SRichard Henderson */ 394743e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 394843e05652SRichard Henderson return gen_illegal(ctx); 394943e05652SRichard Henderson } 395043e05652SRichard Henderson 395143e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 395243e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 395394956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 395443e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 395543e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 395643e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 395743e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 395843e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 395943e05652SRichard Henderson if (type < 0) { 396031234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 396131234768SRichard Henderson return true; 396243e05652SRichard Henderson } 396343e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 396443e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 39652f48ba7bSRichard Henderson dest = deposit64(dest, 0, 2, type - 4); 396643e05652SRichard Henderson } 396743e05652SRichard Henderson } else { 396843e05652SRichard Henderson dest &= -4; /* priv = 0 */ 396943e05652SRichard Henderson } 397043e05652SRichard Henderson #endif 397143e05652SRichard Henderson 39726e5f5300SSven Schnelle if (a->l) { 39736fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 39746e5f5300SSven Schnelle if (ctx->privilege < 3) { 39756fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 39766e5f5300SSven Schnelle } 39776fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 39786e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 39796e5f5300SSven Schnelle } 39806e5f5300SSven Schnelle 39812644f80bSRichard Henderson return do_dbranch(ctx, dest - iaoq_dest(ctx, 0), 0, a->n); 398243e05652SRichard Henderson } 398343e05652SRichard Henderson 39848340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 398598cd9ca7SRichard Henderson { 3986b35aec85SRichard Henderson if (a->x) { 3987aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 39886fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3); 39896fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8); 3990660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 39918340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3992b35aec85SRichard Henderson } else { 3993b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 39942644f80bSRichard Henderson return do_dbranch(ctx, 0, a->l, a->n); 3995b35aec85SRichard Henderson } 399698cd9ca7SRichard Henderson } 399798cd9ca7SRichard Henderson 39988340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 399998cd9ca7SRichard Henderson { 40006fd0c7bcSRichard Henderson TCGv_i64 dest; 400198cd9ca7SRichard Henderson 40028340f534SRichard Henderson if (a->x == 0) { 40038340f534SRichard Henderson dest = load_gpr(ctx, a->b); 400498cd9ca7SRichard Henderson } else { 4005aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 40066fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 40076fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 400898cd9ca7SRichard Henderson } 4009660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 40108340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 401198cd9ca7SRichard Henderson } 401298cd9ca7SRichard Henderson 40138340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 401498cd9ca7SRichard Henderson { 40156fd0c7bcSRichard Henderson TCGv_i64 dest; 401698cd9ca7SRichard Henderson 4017c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 40188340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 40198340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 4020c301f34eSRichard Henderson #else 4021c301f34eSRichard Henderson nullify_over(ctx); 40228340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 4023c301f34eSRichard Henderson 4024*85e6cda0SRichard Henderson install_iaq_entries(ctx, ctx->iaoq_b, cpu_iaoq_b, -1, dest); 4025c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 4026c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4027c301f34eSRichard Henderson } 4028c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 40298340f534SRichard Henderson if (a->l) { 4030741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 4031c301f34eSRichard Henderson } 40328340f534SRichard Henderson nullify_set(ctx, a->n); 4033c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 403431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 403531234768SRichard Henderson return nullify_end(ctx); 4036c301f34eSRichard Henderson #endif 403798cd9ca7SRichard Henderson } 403898cd9ca7SRichard Henderson 4039a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 4040a8966ba7SRichard Henderson { 4041a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 4042a8966ba7SRichard Henderson return ctx->is_pa20; 4043a8966ba7SRichard Henderson } 4044a8966ba7SRichard Henderson 40451ca74648SRichard Henderson /* 40461ca74648SRichard Henderson * Float class 0 40471ca74648SRichard Henderson */ 4048ebe9383cSRichard Henderson 40491ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4050ebe9383cSRichard Henderson { 4051ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4052ebe9383cSRichard Henderson } 4053ebe9383cSRichard Henderson 405459f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 405559f8c04bSHelge Deller { 4056a300dad3SRichard Henderson uint64_t ret; 4057a300dad3SRichard Henderson 4058c53e401eSRichard Henderson if (ctx->is_pa20) { 4059a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 4060a300dad3SRichard Henderson } else { 4061a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 4062a300dad3SRichard Henderson } 4063a300dad3SRichard Henderson 406459f8c04bSHelge Deller nullify_over(ctx); 4065a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 406659f8c04bSHelge Deller return nullify_end(ctx); 406759f8c04bSHelge Deller } 406859f8c04bSHelge Deller 40691ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 40701ca74648SRichard Henderson { 40711ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 40721ca74648SRichard Henderson } 40731ca74648SRichard Henderson 4074ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4075ebe9383cSRichard Henderson { 4076ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4077ebe9383cSRichard Henderson } 4078ebe9383cSRichard Henderson 40791ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 40801ca74648SRichard Henderson { 40811ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 40821ca74648SRichard Henderson } 40831ca74648SRichard Henderson 40841ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4085ebe9383cSRichard Henderson { 4086ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4087ebe9383cSRichard Henderson } 4088ebe9383cSRichard Henderson 40891ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 40901ca74648SRichard Henderson { 40911ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 40921ca74648SRichard Henderson } 40931ca74648SRichard Henderson 4094ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4095ebe9383cSRichard Henderson { 4096ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4097ebe9383cSRichard Henderson } 4098ebe9383cSRichard Henderson 40991ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 41001ca74648SRichard Henderson { 41011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 41021ca74648SRichard Henderson } 41031ca74648SRichard Henderson 41041ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 41051ca74648SRichard Henderson { 41061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 41071ca74648SRichard Henderson } 41081ca74648SRichard Henderson 41091ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 41101ca74648SRichard Henderson { 41111ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 41121ca74648SRichard Henderson } 41131ca74648SRichard Henderson 41141ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 41151ca74648SRichard Henderson { 41161ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 41171ca74648SRichard Henderson } 41181ca74648SRichard Henderson 41191ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 41201ca74648SRichard Henderson { 41211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 41221ca74648SRichard Henderson } 41231ca74648SRichard Henderson 41241ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4125ebe9383cSRichard Henderson { 4126ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4127ebe9383cSRichard Henderson } 4128ebe9383cSRichard Henderson 41291ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 41301ca74648SRichard Henderson { 41311ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 41321ca74648SRichard Henderson } 41331ca74648SRichard Henderson 4134ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4135ebe9383cSRichard Henderson { 4136ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4137ebe9383cSRichard Henderson } 4138ebe9383cSRichard Henderson 41391ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 41401ca74648SRichard Henderson { 41411ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 41421ca74648SRichard Henderson } 41431ca74648SRichard Henderson 41441ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4145ebe9383cSRichard Henderson { 4146ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4147ebe9383cSRichard Henderson } 4148ebe9383cSRichard Henderson 41491ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 41501ca74648SRichard Henderson { 41511ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 41521ca74648SRichard Henderson } 41531ca74648SRichard Henderson 4154ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4155ebe9383cSRichard Henderson { 4156ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4157ebe9383cSRichard Henderson } 4158ebe9383cSRichard Henderson 41591ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 41601ca74648SRichard Henderson { 41611ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 41621ca74648SRichard Henderson } 41631ca74648SRichard Henderson 41641ca74648SRichard Henderson /* 41651ca74648SRichard Henderson * Float class 1 41661ca74648SRichard Henderson */ 41671ca74648SRichard Henderson 41681ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 41691ca74648SRichard Henderson { 41701ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 41711ca74648SRichard Henderson } 41721ca74648SRichard Henderson 41731ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 41741ca74648SRichard Henderson { 41751ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 41761ca74648SRichard Henderson } 41771ca74648SRichard Henderson 41781ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 41791ca74648SRichard Henderson { 41801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 41811ca74648SRichard Henderson } 41821ca74648SRichard Henderson 41831ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 41841ca74648SRichard Henderson { 41851ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 41861ca74648SRichard Henderson } 41871ca74648SRichard Henderson 41881ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 41891ca74648SRichard Henderson { 41901ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 41911ca74648SRichard Henderson } 41921ca74648SRichard Henderson 41931ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 41941ca74648SRichard Henderson { 41951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 41961ca74648SRichard Henderson } 41971ca74648SRichard Henderson 41981ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 41991ca74648SRichard Henderson { 42001ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 42011ca74648SRichard Henderson } 42021ca74648SRichard Henderson 42031ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 42041ca74648SRichard Henderson { 42051ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 42061ca74648SRichard Henderson } 42071ca74648SRichard Henderson 42081ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 42091ca74648SRichard Henderson { 42101ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 42111ca74648SRichard Henderson } 42121ca74648SRichard Henderson 42131ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 42141ca74648SRichard Henderson { 42151ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 42161ca74648SRichard Henderson } 42171ca74648SRichard Henderson 42181ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 42191ca74648SRichard Henderson { 42201ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 42211ca74648SRichard Henderson } 42221ca74648SRichard Henderson 42231ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 42241ca74648SRichard Henderson { 42251ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 42261ca74648SRichard Henderson } 42271ca74648SRichard Henderson 42281ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 42291ca74648SRichard Henderson { 42301ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 42311ca74648SRichard Henderson } 42321ca74648SRichard Henderson 42331ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 42341ca74648SRichard Henderson { 42351ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 42361ca74648SRichard Henderson } 42371ca74648SRichard Henderson 42381ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 42391ca74648SRichard Henderson { 42401ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 42411ca74648SRichard Henderson } 42421ca74648SRichard Henderson 42431ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 42441ca74648SRichard Henderson { 42451ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 42461ca74648SRichard Henderson } 42471ca74648SRichard Henderson 42481ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 42491ca74648SRichard Henderson { 42501ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 42511ca74648SRichard Henderson } 42521ca74648SRichard Henderson 42531ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 42541ca74648SRichard Henderson { 42551ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 42561ca74648SRichard Henderson } 42571ca74648SRichard Henderson 42581ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 42591ca74648SRichard Henderson { 42601ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 42611ca74648SRichard Henderson } 42621ca74648SRichard Henderson 42631ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 42641ca74648SRichard Henderson { 42651ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 42661ca74648SRichard Henderson } 42671ca74648SRichard Henderson 42681ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 42691ca74648SRichard Henderson { 42701ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 42711ca74648SRichard Henderson } 42721ca74648SRichard Henderson 42731ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 42741ca74648SRichard Henderson { 42751ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 42761ca74648SRichard Henderson } 42771ca74648SRichard Henderson 42781ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 42791ca74648SRichard Henderson { 42801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 42811ca74648SRichard Henderson } 42821ca74648SRichard Henderson 42831ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 42841ca74648SRichard Henderson { 42851ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 42861ca74648SRichard Henderson } 42871ca74648SRichard Henderson 42881ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 42891ca74648SRichard Henderson { 42901ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 42911ca74648SRichard Henderson } 42921ca74648SRichard Henderson 42931ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 42941ca74648SRichard Henderson { 42951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 42961ca74648SRichard Henderson } 42971ca74648SRichard Henderson 42981ca74648SRichard Henderson /* 42991ca74648SRichard Henderson * Float class 2 43001ca74648SRichard Henderson */ 43011ca74648SRichard Henderson 43021ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4303ebe9383cSRichard Henderson { 4304ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4305ebe9383cSRichard Henderson 4306ebe9383cSRichard Henderson nullify_over(ctx); 4307ebe9383cSRichard Henderson 43081ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 43091ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 431029dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 431129dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4312ebe9383cSRichard Henderson 4313ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4314ebe9383cSRichard Henderson 43151ca74648SRichard Henderson return nullify_end(ctx); 4316ebe9383cSRichard Henderson } 4317ebe9383cSRichard Henderson 43181ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4319ebe9383cSRichard Henderson { 4320ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4321ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4322ebe9383cSRichard Henderson 4323ebe9383cSRichard Henderson nullify_over(ctx); 4324ebe9383cSRichard Henderson 43251ca74648SRichard Henderson ta = load_frd0(a->r1); 43261ca74648SRichard Henderson tb = load_frd0(a->r2); 432729dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 432829dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4329ebe9383cSRichard Henderson 4330ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4331ebe9383cSRichard Henderson 433231234768SRichard Henderson return nullify_end(ctx); 4333ebe9383cSRichard Henderson } 4334ebe9383cSRichard Henderson 43351ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4336ebe9383cSRichard Henderson { 43376fd0c7bcSRichard Henderson TCGv_i64 t; 4338ebe9383cSRichard Henderson 4339ebe9383cSRichard Henderson nullify_over(ctx); 4340ebe9383cSRichard Henderson 4341aac0f603SRichard Henderson t = tcg_temp_new_i64(); 43426fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4343ebe9383cSRichard Henderson 43441ca74648SRichard Henderson if (a->y == 1) { 4345ebe9383cSRichard Henderson int mask; 4346ebe9383cSRichard Henderson bool inv = false; 4347ebe9383cSRichard Henderson 43481ca74648SRichard Henderson switch (a->c) { 4349ebe9383cSRichard Henderson case 0: /* simple */ 43506fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, 0x4000000); 4351ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4352ebe9383cSRichard Henderson goto done; 4353ebe9383cSRichard Henderson case 2: /* rej */ 4354ebe9383cSRichard Henderson inv = true; 4355ebe9383cSRichard Henderson /* fallthru */ 4356ebe9383cSRichard Henderson case 1: /* acc */ 4357ebe9383cSRichard Henderson mask = 0x43ff800; 4358ebe9383cSRichard Henderson break; 4359ebe9383cSRichard Henderson case 6: /* rej8 */ 4360ebe9383cSRichard Henderson inv = true; 4361ebe9383cSRichard Henderson /* fallthru */ 4362ebe9383cSRichard Henderson case 5: /* acc8 */ 4363ebe9383cSRichard Henderson mask = 0x43f8000; 4364ebe9383cSRichard Henderson break; 4365ebe9383cSRichard Henderson case 9: /* acc6 */ 4366ebe9383cSRichard Henderson mask = 0x43e0000; 4367ebe9383cSRichard Henderson break; 4368ebe9383cSRichard Henderson case 13: /* acc4 */ 4369ebe9383cSRichard Henderson mask = 0x4380000; 4370ebe9383cSRichard Henderson break; 4371ebe9383cSRichard Henderson case 17: /* acc2 */ 4372ebe9383cSRichard Henderson mask = 0x4200000; 4373ebe9383cSRichard Henderson break; 4374ebe9383cSRichard Henderson default: 43751ca74648SRichard Henderson gen_illegal(ctx); 43761ca74648SRichard Henderson return true; 4377ebe9383cSRichard Henderson } 4378ebe9383cSRichard Henderson if (inv) { 43796fd0c7bcSRichard Henderson TCGv_i64 c = tcg_constant_i64(mask); 43806fd0c7bcSRichard Henderson tcg_gen_or_i64(t, t, c); 4381ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4382ebe9383cSRichard Henderson } else { 43836fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, mask); 4384ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4385ebe9383cSRichard Henderson } 43861ca74648SRichard Henderson } else { 43871ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 43881ca74648SRichard Henderson 43896fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, t, 21 - cbit, 1); 43901ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 43911ca74648SRichard Henderson } 43921ca74648SRichard Henderson 4393ebe9383cSRichard Henderson done: 439431234768SRichard Henderson return nullify_end(ctx); 4395ebe9383cSRichard Henderson } 4396ebe9383cSRichard Henderson 43971ca74648SRichard Henderson /* 43981ca74648SRichard Henderson * Float class 2 43991ca74648SRichard Henderson */ 44001ca74648SRichard Henderson 44011ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4402ebe9383cSRichard Henderson { 44031ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 44041ca74648SRichard Henderson } 44051ca74648SRichard Henderson 44061ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 44071ca74648SRichard Henderson { 44081ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 44091ca74648SRichard Henderson } 44101ca74648SRichard Henderson 44111ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 44121ca74648SRichard Henderson { 44131ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 44141ca74648SRichard Henderson } 44151ca74648SRichard Henderson 44161ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 44171ca74648SRichard Henderson { 44181ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 44191ca74648SRichard Henderson } 44201ca74648SRichard Henderson 44211ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 44221ca74648SRichard Henderson { 44231ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 44241ca74648SRichard Henderson } 44251ca74648SRichard Henderson 44261ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 44271ca74648SRichard Henderson { 44281ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 44291ca74648SRichard Henderson } 44301ca74648SRichard Henderson 44311ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 44321ca74648SRichard Henderson { 44331ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 44341ca74648SRichard Henderson } 44351ca74648SRichard Henderson 44361ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 44371ca74648SRichard Henderson { 44381ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 44391ca74648SRichard Henderson } 44401ca74648SRichard Henderson 44411ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 44421ca74648SRichard Henderson { 44431ca74648SRichard Henderson TCGv_i64 x, y; 4444ebe9383cSRichard Henderson 4445ebe9383cSRichard Henderson nullify_over(ctx); 4446ebe9383cSRichard Henderson 44471ca74648SRichard Henderson x = load_frw0_i64(a->r1); 44481ca74648SRichard Henderson y = load_frw0_i64(a->r2); 44491ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 44501ca74648SRichard Henderson save_frd(a->t, x); 4451ebe9383cSRichard Henderson 445231234768SRichard Henderson return nullify_end(ctx); 4453ebe9383cSRichard Henderson } 4454ebe9383cSRichard Henderson 4455ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4456ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4457ebe9383cSRichard Henderson { 4458ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4459ebe9383cSRichard Henderson } 4460ebe9383cSRichard Henderson 4461b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4462ebe9383cSRichard Henderson { 4463b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4464b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4465b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4466b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4467b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4468ebe9383cSRichard Henderson 4469ebe9383cSRichard Henderson nullify_over(ctx); 4470ebe9383cSRichard Henderson 4471ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4472ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4473ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4474ebe9383cSRichard Henderson 447531234768SRichard Henderson return nullify_end(ctx); 4476ebe9383cSRichard Henderson } 4477ebe9383cSRichard Henderson 4478b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4479b1e2af57SRichard Henderson { 4480b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4481b1e2af57SRichard Henderson } 4482b1e2af57SRichard Henderson 4483b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4484b1e2af57SRichard Henderson { 4485b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4486b1e2af57SRichard Henderson } 4487b1e2af57SRichard Henderson 4488b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4489b1e2af57SRichard Henderson { 4490b1e2af57SRichard Henderson nullify_over(ctx); 4491b1e2af57SRichard Henderson 4492b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4493b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4494b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4495b1e2af57SRichard Henderson 4496b1e2af57SRichard Henderson return nullify_end(ctx); 4497b1e2af57SRichard Henderson } 4498b1e2af57SRichard Henderson 4499b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4500b1e2af57SRichard Henderson { 4501b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4502b1e2af57SRichard Henderson } 4503b1e2af57SRichard Henderson 4504b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4505b1e2af57SRichard Henderson { 4506b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4507b1e2af57SRichard Henderson } 4508b1e2af57SRichard Henderson 4509c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4510ebe9383cSRichard Henderson { 4511c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4512ebe9383cSRichard Henderson 4513ebe9383cSRichard Henderson nullify_over(ctx); 4514c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4515c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4516c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4517ebe9383cSRichard Henderson 4518c3bad4f8SRichard Henderson if (a->neg) { 4519ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4520ebe9383cSRichard Henderson } else { 4521ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4522ebe9383cSRichard Henderson } 4523ebe9383cSRichard Henderson 4524c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 452531234768SRichard Henderson return nullify_end(ctx); 4526ebe9383cSRichard Henderson } 4527ebe9383cSRichard Henderson 4528c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4529ebe9383cSRichard Henderson { 4530c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4531ebe9383cSRichard Henderson 4532ebe9383cSRichard Henderson nullify_over(ctx); 4533c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4534c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4535c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4536ebe9383cSRichard Henderson 4537c3bad4f8SRichard Henderson if (a->neg) { 4538ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4539ebe9383cSRichard Henderson } else { 4540ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4541ebe9383cSRichard Henderson } 4542ebe9383cSRichard Henderson 4543c3bad4f8SRichard Henderson save_frd(a->t, x); 454431234768SRichard Henderson return nullify_end(ctx); 4545ebe9383cSRichard Henderson } 4546ebe9383cSRichard Henderson 454738193127SRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */ 454838193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a) 454915da177bSSven Schnelle { 4550cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4551cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4552ad75a51eSRichard Henderson nullify_over(ctx); 4553ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4554cf6b28d4SHelge Deller return nullify_end(ctx); 455538193127SRichard Henderson #endif 455615da177bSSven Schnelle } 455738193127SRichard Henderson 455838193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */ 455938193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a) 456038193127SRichard Henderson { 456138193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 456238193127SRichard Henderson #ifndef CONFIG_USER_ONLY 4563dbca0835SHelge Deller nullify_over(ctx); 4564dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4565dbca0835SHelge Deller return nullify_end(ctx); 4566ad75a51eSRichard Henderson #endif 456738193127SRichard Henderson } 456838193127SRichard Henderson 45693bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45703bdf2081SHelge Deller { 45713bdf2081SHelge Deller return !ctx->is_pa20 && do_getshadowregs(ctx); 45723bdf2081SHelge Deller } 45733bdf2081SHelge Deller 45743bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45753bdf2081SHelge Deller { 45763bdf2081SHelge Deller return ctx->is_pa20 && do_getshadowregs(ctx); 45773bdf2081SHelge Deller } 45783bdf2081SHelge Deller 45793bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45803bdf2081SHelge Deller { 45813bdf2081SHelge Deller return !ctx->is_pa20 && do_putshadowregs(ctx); 45823bdf2081SHelge Deller } 45833bdf2081SHelge Deller 45843bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45853bdf2081SHelge Deller { 45863bdf2081SHelge Deller return ctx->is_pa20 && do_putshadowregs(ctx); 45873bdf2081SHelge Deller } 45883bdf2081SHelge Deller 458938193127SRichard Henderson static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a) 459038193127SRichard Henderson { 459138193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4592ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4593ad75a51eSRichard Henderson return true; 4594ad75a51eSRichard Henderson } 459515da177bSSven Schnelle 4596b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 459761766fe9SRichard Henderson { 459851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4599f764718dSRichard Henderson int bound; 460061766fe9SRichard Henderson 460151b061fbSRichard Henderson ctx->cs = cs; 4602494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4603bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 46043d68ee7bSRichard Henderson 46053d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4606c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 46073d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4608c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4609c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4610217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4611c301f34eSRichard Henderson #else 4612494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4613bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4614bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4615451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 46163d68ee7bSRichard Henderson 4617c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4618c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4619c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4620c301f34eSRichard Henderson int32_t diff = cs_base; 4621c301f34eSRichard Henderson 4622c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4623c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4624c301f34eSRichard Henderson #endif 462551b061fbSRichard Henderson ctx->iaoq_n = -1; 4626f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 462761766fe9SRichard Henderson 4628a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4629a4db4a78SRichard Henderson 46303d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 46313d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4632b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 463361766fe9SRichard Henderson } 463461766fe9SRichard Henderson 463551b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 463651b061fbSRichard Henderson { 463751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 463861766fe9SRichard Henderson 46393d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 464051b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 464151b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4642494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 464351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 464451b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4645129e9cc3SRichard Henderson } 464651b061fbSRichard Henderson ctx->null_lab = NULL; 464761766fe9SRichard Henderson } 464861766fe9SRichard Henderson 464951b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 465051b061fbSRichard Henderson { 465151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 465251b061fbSRichard Henderson 4653f5b5c857SRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0); 465424638bd1SRichard Henderson ctx->insn_start_updated = false; 465551b061fbSRichard Henderson } 465651b061fbSRichard Henderson 465751b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 465851b061fbSRichard Henderson { 465951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4660b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 466151b061fbSRichard Henderson DisasJumpType ret; 466251b061fbSRichard Henderson 466351b061fbSRichard Henderson /* Execute one insn. */ 4664ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4665c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 466631234768SRichard Henderson do_page_zero(ctx); 466731234768SRichard Henderson ret = ctx->base.is_jmp; 4668869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4669ba1d0b44SRichard Henderson } else 4670ba1d0b44SRichard Henderson #endif 4671ba1d0b44SRichard Henderson { 467261766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 467361766fe9SRichard Henderson the page permissions for execute. */ 46744e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 467561766fe9SRichard Henderson 467661766fe9SRichard Henderson /* Set up the IA queue for the next insn. 467761766fe9SRichard Henderson This will be overwritten by a branch. */ 467851b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 467951b061fbSRichard Henderson ctx->iaoq_n = -1; 4680aac0f603SRichard Henderson ctx->iaoq_n_var = tcg_temp_new_i64(); 46816fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 468261766fe9SRichard Henderson } else { 468351b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4684f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 468561766fe9SRichard Henderson } 468661766fe9SRichard Henderson 468751b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 468851b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4689869051eaSRichard Henderson ret = DISAS_NEXT; 4690129e9cc3SRichard Henderson } else { 46911a19da0dSRichard Henderson ctx->insn = insn; 469231274b46SRichard Henderson if (!decode(ctx, insn)) { 469331274b46SRichard Henderson gen_illegal(ctx); 469431274b46SRichard Henderson } 469531234768SRichard Henderson ret = ctx->base.is_jmp; 469651b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4697129e9cc3SRichard Henderson } 469861766fe9SRichard Henderson } 469961766fe9SRichard Henderson 47003d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 47013d68ee7bSRichard Henderson a priority change within the instruction queue. */ 470251b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 47034e31e68bSRichard Henderson if (use_goto_tb(ctx, ctx->iaoq_b, ctx->iaoq_n) 4704c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4705c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 470651b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 470751b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 470831234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4709129e9cc3SRichard Henderson } else { 471031234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 471161766fe9SRichard Henderson } 4712129e9cc3SRichard Henderson } 471351b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 471451b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4715c301f34eSRichard Henderson ctx->base.pc_next += 4; 471661766fe9SRichard Henderson 4717c5d0aec2SRichard Henderson switch (ret) { 4718c5d0aec2SRichard Henderson case DISAS_NORETURN: 4719c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4720c5d0aec2SRichard Henderson break; 4721c5d0aec2SRichard Henderson 4722c5d0aec2SRichard Henderson case DISAS_NEXT: 4723c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4724c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 472551b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4726*85e6cda0SRichard Henderson install_iaq_entries(ctx, -1, cpu_iaoq_b, 4727*85e6cda0SRichard Henderson ctx->iaoq_n, ctx->iaoq_n_var); 4728c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4729c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4730c301f34eSRichard Henderson #endif 473151b061fbSRichard Henderson nullify_save(ctx); 4732c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4733c5d0aec2SRichard Henderson ? DISAS_EXIT 4734c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 473551b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4736a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 473761766fe9SRichard Henderson } 4738c5d0aec2SRichard Henderson break; 4739c5d0aec2SRichard Henderson 4740c5d0aec2SRichard Henderson default: 4741c5d0aec2SRichard Henderson g_assert_not_reached(); 4742c5d0aec2SRichard Henderson } 474361766fe9SRichard Henderson } 474461766fe9SRichard Henderson 474551b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 474651b061fbSRichard Henderson { 474751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4748e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 474951b061fbSRichard Henderson 4750e1b5a5edSRichard Henderson switch (is_jmp) { 4751869051eaSRichard Henderson case DISAS_NORETURN: 475261766fe9SRichard Henderson break; 475351b061fbSRichard Henderson case DISAS_TOO_MANY: 4754869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4755e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4756*85e6cda0SRichard Henderson install_iaq_entries(ctx, ctx->iaoq_f, cpu_iaoq_f, 4757*85e6cda0SRichard Henderson ctx->iaoq_b, cpu_iaoq_b); 475851b061fbSRichard Henderson nullify_save(ctx); 475961766fe9SRichard Henderson /* FALLTHRU */ 4760869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 47618532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 47627f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 47638532a14eSRichard Henderson break; 476461766fe9SRichard Henderson } 4765c5d0aec2SRichard Henderson /* FALLTHRU */ 4766c5d0aec2SRichard Henderson case DISAS_EXIT: 4767c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 476861766fe9SRichard Henderson break; 476961766fe9SRichard Henderson default: 477051b061fbSRichard Henderson g_assert_not_reached(); 477161766fe9SRichard Henderson } 477251b061fbSRichard Henderson } 477361766fe9SRichard Henderson 47748eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 47758eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 477651b061fbSRichard Henderson { 4777c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 477861766fe9SRichard Henderson 4779ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4780ba1d0b44SRichard Henderson switch (pc) { 47817ad439dfSRichard Henderson case 0x00: 47828eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4783ba1d0b44SRichard Henderson return; 47847ad439dfSRichard Henderson case 0xb0: 47858eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4786ba1d0b44SRichard Henderson return; 47877ad439dfSRichard Henderson case 0xe0: 47888eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4789ba1d0b44SRichard Henderson return; 47907ad439dfSRichard Henderson case 0x100: 47918eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4792ba1d0b44SRichard Henderson return; 47937ad439dfSRichard Henderson } 4794ba1d0b44SRichard Henderson #endif 4795ba1d0b44SRichard Henderson 47968eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 47978eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 479861766fe9SRichard Henderson } 479951b061fbSRichard Henderson 480051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 480151b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 480251b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 480351b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 480451b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 480551b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 480651b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 480751b061fbSRichard Henderson }; 480851b061fbSRichard Henderson 4809597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 481032f0c394SAnton Johansson vaddr pc, void *host_pc) 481151b061fbSRichard Henderson { 481251b061fbSRichard Henderson DisasContext ctx; 4813306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 481461766fe9SRichard Henderson } 4815