161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 33272ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 33372ae4f2bSRichard Henderson { 33472ae4f2bSRichard Henderson /* 33572ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 33672ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 33772ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 33872ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 33972ae4f2bSRichard Henderson */ 34072ae4f2bSRichard Henderson return (val ^ 31) + 1; 34172ae4f2bSRichard Henderson } 34272ae4f2bSRichard Henderson 343c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 344c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 345c65c3ee1SRichard Henderson { 346c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 347c65c3ee1SRichard Henderson } 348c65c3ee1SRichard Henderson 34901afb7beSRichard Henderson 35040f9f908SRichard Henderson /* Include the auto-generated decoder. */ 351abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 35240f9f908SRichard Henderson 35361766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 35461766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 355869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 35661766fe9SRichard Henderson 35761766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 35861766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 359869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 36061766fe9SRichard Henderson 361e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 362e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 363e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 364c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 365e1b5a5edSRichard Henderson 36661766fe9SRichard Henderson /* global register indexes */ 367eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 36833423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 369494737b7SRichard Henderson static TCGv_i64 cpu_srH; 370eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 371eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 372c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 373c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 374eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 375eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 376eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 377eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 378eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson void hppa_translate_init(void) 38161766fe9SRichard Henderson { 38261766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 38361766fe9SRichard Henderson 384eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 38561766fe9SRichard Henderson static const GlobalVar vars[] = { 38635136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 38761766fe9SRichard Henderson DEF_VAR(psw_n), 38861766fe9SRichard Henderson DEF_VAR(psw_v), 38961766fe9SRichard Henderson DEF_VAR(psw_cb), 39061766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 39161766fe9SRichard Henderson DEF_VAR(iaoq_f), 39261766fe9SRichard Henderson DEF_VAR(iaoq_b), 39361766fe9SRichard Henderson }; 39461766fe9SRichard Henderson 39561766fe9SRichard Henderson #undef DEF_VAR 39661766fe9SRichard Henderson 39761766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 39861766fe9SRichard Henderson static const char gr_names[32][4] = { 39961766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 40061766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 40161766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 40261766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 40361766fe9SRichard Henderson }; 40433423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 405494737b7SRichard Henderson static const char sr_names[5][4] = { 406494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 40733423472SRichard Henderson }; 40861766fe9SRichard Henderson 40961766fe9SRichard Henderson int i; 41061766fe9SRichard Henderson 411f764718dSRichard Henderson cpu_gr[0] = NULL; 41261766fe9SRichard Henderson for (i = 1; i < 32; i++) { 413ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 41461766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 41561766fe9SRichard Henderson gr_names[i]); 41661766fe9SRichard Henderson } 41733423472SRichard Henderson for (i = 0; i < 4; i++) { 418ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 41933423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 42033423472SRichard Henderson sr_names[i]); 42133423472SRichard Henderson } 422ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 423494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 424494737b7SRichard Henderson sr_names[4]); 42561766fe9SRichard Henderson 42661766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 42761766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 428ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 42961766fe9SRichard Henderson } 430c301f34eSRichard Henderson 431ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 432c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 433c301f34eSRichard Henderson "iasq_f"); 434ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 435c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 436c301f34eSRichard Henderson "iasq_b"); 43761766fe9SRichard Henderson } 43861766fe9SRichard Henderson 439129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 440129e9cc3SRichard Henderson { 441f764718dSRichard Henderson return (DisasCond){ 442f764718dSRichard Henderson .c = TCG_COND_NEVER, 443f764718dSRichard Henderson .a0 = NULL, 444f764718dSRichard Henderson .a1 = NULL, 445f764718dSRichard Henderson }; 446129e9cc3SRichard Henderson } 447129e9cc3SRichard Henderson 448df0232feSRichard Henderson static DisasCond cond_make_t(void) 449df0232feSRichard Henderson { 450df0232feSRichard Henderson return (DisasCond){ 451df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 452df0232feSRichard Henderson .a0 = NULL, 453df0232feSRichard Henderson .a1 = NULL, 454df0232feSRichard Henderson }; 455df0232feSRichard Henderson } 456df0232feSRichard Henderson 457129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 458129e9cc3SRichard Henderson { 459f764718dSRichard Henderson return (DisasCond){ 460f764718dSRichard Henderson .c = TCG_COND_NE, 461f764718dSRichard Henderson .a0 = cpu_psw_n, 4626e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 463f764718dSRichard Henderson }; 464129e9cc3SRichard Henderson } 465129e9cc3SRichard Henderson 4664fe9533aSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_reg a0, TCGv_reg a1) 467b47a4a02SSven Schnelle { 468b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 4694fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 4704fe9533aSRichard Henderson } 4714fe9533aSRichard Henderson 4724fe9533aSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 4734fe9533aSRichard Henderson { 4744fe9533aSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_reg(0)); 475b47a4a02SSven Schnelle } 476b47a4a02SSven Schnelle 477eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 478129e9cc3SRichard Henderson { 479b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 480b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 481b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 482129e9cc3SRichard Henderson } 483129e9cc3SRichard Henderson 484eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 485129e9cc3SRichard Henderson { 4864fe9533aSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 4874fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 488129e9cc3SRichard Henderson 4894fe9533aSRichard Henderson tcg_gen_mov_reg(t0, a0); 4904fe9533aSRichard Henderson tcg_gen_mov_reg(t1, a1); 4914fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 492129e9cc3SRichard Henderson } 493129e9cc3SRichard Henderson 494129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 495129e9cc3SRichard Henderson { 496129e9cc3SRichard Henderson switch (cond->c) { 497129e9cc3SRichard Henderson default: 498f764718dSRichard Henderson cond->a0 = NULL; 499f764718dSRichard Henderson cond->a1 = NULL; 500129e9cc3SRichard Henderson /* fallthru */ 501129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 502129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 503129e9cc3SRichard Henderson break; 504129e9cc3SRichard Henderson case TCG_COND_NEVER: 505129e9cc3SRichard Henderson break; 506129e9cc3SRichard Henderson } 507129e9cc3SRichard Henderson } 508129e9cc3SRichard Henderson 509eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 51061766fe9SRichard Henderson { 51161766fe9SRichard Henderson if (reg == 0) { 512e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 513eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 51461766fe9SRichard Henderson return t; 51561766fe9SRichard Henderson } else { 51661766fe9SRichard Henderson return cpu_gr[reg]; 51761766fe9SRichard Henderson } 51861766fe9SRichard Henderson } 51961766fe9SRichard Henderson 520eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 52161766fe9SRichard Henderson { 522129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 523e12c6309SRichard Henderson return tcg_temp_new(); 52461766fe9SRichard Henderson } else { 52561766fe9SRichard Henderson return cpu_gr[reg]; 52661766fe9SRichard Henderson } 52761766fe9SRichard Henderson } 52861766fe9SRichard Henderson 529eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 530129e9cc3SRichard Henderson { 531129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 532eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 533129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 534129e9cc3SRichard Henderson } else { 535eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 536129e9cc3SRichard Henderson } 537129e9cc3SRichard Henderson } 538129e9cc3SRichard Henderson 539eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 540129e9cc3SRichard Henderson { 541129e9cc3SRichard Henderson if (reg != 0) { 542129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 543129e9cc3SRichard Henderson } 544129e9cc3SRichard Henderson } 545129e9cc3SRichard Henderson 546e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 54796d6407fSRichard Henderson # define HI_OFS 0 54896d6407fSRichard Henderson # define LO_OFS 4 54996d6407fSRichard Henderson #else 55096d6407fSRichard Henderson # define HI_OFS 4 55196d6407fSRichard Henderson # define LO_OFS 0 55296d6407fSRichard Henderson #endif 55396d6407fSRichard Henderson 55496d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 55596d6407fSRichard Henderson { 55696d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 557ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 55896d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 55996d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 56096d6407fSRichard Henderson return ret; 56196d6407fSRichard Henderson } 56296d6407fSRichard Henderson 563ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 564ebe9383cSRichard Henderson { 565ebe9383cSRichard Henderson if (rt == 0) { 5660992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5670992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5680992a930SRichard Henderson return ret; 569ebe9383cSRichard Henderson } else { 570ebe9383cSRichard Henderson return load_frw_i32(rt); 571ebe9383cSRichard Henderson } 572ebe9383cSRichard Henderson } 573ebe9383cSRichard Henderson 574ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 575ebe9383cSRichard Henderson { 576ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5770992a930SRichard Henderson if (rt == 0) { 5780992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5790992a930SRichard Henderson } else { 580ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 581ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 582ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 583ebe9383cSRichard Henderson } 5840992a930SRichard Henderson return ret; 585ebe9383cSRichard Henderson } 586ebe9383cSRichard Henderson 58796d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 58896d6407fSRichard Henderson { 589ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 59096d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 59196d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 59296d6407fSRichard Henderson } 59396d6407fSRichard Henderson 59496d6407fSRichard Henderson #undef HI_OFS 59596d6407fSRichard Henderson #undef LO_OFS 59696d6407fSRichard Henderson 59796d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 59896d6407fSRichard Henderson { 59996d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 600ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60196d6407fSRichard Henderson return ret; 60296d6407fSRichard Henderson } 60396d6407fSRichard Henderson 604ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 605ebe9383cSRichard Henderson { 606ebe9383cSRichard Henderson if (rt == 0) { 6070992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 6080992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 6090992a930SRichard Henderson return ret; 610ebe9383cSRichard Henderson } else { 611ebe9383cSRichard Henderson return load_frd(rt); 612ebe9383cSRichard Henderson } 613ebe9383cSRichard Henderson } 614ebe9383cSRichard Henderson 61596d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 61696d6407fSRichard Henderson { 617ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 61896d6407fSRichard Henderson } 61996d6407fSRichard Henderson 62033423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 62133423472SRichard Henderson { 62233423472SRichard Henderson #ifdef CONFIG_USER_ONLY 62333423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 62433423472SRichard Henderson #else 62533423472SRichard Henderson if (reg < 4) { 62633423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 627494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 628494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 62933423472SRichard Henderson } else { 630ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 63133423472SRichard Henderson } 63233423472SRichard Henderson #endif 63333423472SRichard Henderson } 63433423472SRichard Henderson 635129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 636129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 637129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 638129e9cc3SRichard Henderson { 639129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 640129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 641129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 642129e9cc3SRichard Henderson 643129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 644129e9cc3SRichard Henderson 645129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6466e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 647129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 648eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 649129e9cc3SRichard Henderson } 650129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 651129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 652129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 653129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 654129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 655eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 656129e9cc3SRichard Henderson } 657129e9cc3SRichard Henderson 658eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 659129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 660129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 661129e9cc3SRichard Henderson } 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 665129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 666129e9cc3SRichard Henderson { 667129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 668129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 669eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 670129e9cc3SRichard Henderson } 671129e9cc3SRichard Henderson return; 672129e9cc3SRichard Henderson } 6736e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 674eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 675129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 676129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 677129e9cc3SRichard Henderson } 678129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 679129e9cc3SRichard Henderson } 680129e9cc3SRichard Henderson 681129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 682129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 683129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 684129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 685129e9cc3SRichard Henderson { 686129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 687eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 688129e9cc3SRichard Henderson } 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson 691129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 69240f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 69340f9f908SRichard Henderson it may be tail-called from a translate function. */ 69431234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 695129e9cc3SRichard Henderson { 696129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 69731234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 698129e9cc3SRichard Henderson 699f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 700f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 701f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 702f49b3537SRichard Henderson 703129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 704129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 705129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 706129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 70731234768SRichard Henderson return true; 708129e9cc3SRichard Henderson } 709129e9cc3SRichard Henderson ctx->null_lab = NULL; 710129e9cc3SRichard Henderson 711129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 712129e9cc3SRichard Henderson /* The next instruction will be unconditional, 713129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 714129e9cc3SRichard Henderson gen_set_label(null_lab); 715129e9cc3SRichard Henderson } else { 716129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 717129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 718129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 719129e9cc3SRichard Henderson label we have the proper value in place. */ 720129e9cc3SRichard Henderson nullify_save(ctx); 721129e9cc3SRichard Henderson gen_set_label(null_lab); 722129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 723129e9cc3SRichard Henderson } 724869051eaSRichard Henderson if (status == DISAS_NORETURN) { 72531234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 726129e9cc3SRichard Henderson } 72731234768SRichard Henderson return true; 728129e9cc3SRichard Henderson } 729129e9cc3SRichard Henderson 730698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx) 731698240d1SRichard Henderson { 732698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 733698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 734698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 735698240d1SRichard Henderson } 736698240d1SRichard Henderson 737741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 738741322f4SRichard Henderson target_ureg ival, TCGv_reg vval) 73961766fe9SRichard Henderson { 740f13bf343SRichard Henderson target_ureg mask = gva_offset_mask(ctx); 741f13bf343SRichard Henderson 742f13bf343SRichard Henderson if (ival != -1) { 743f13bf343SRichard Henderson tcg_gen_movi_reg(dest, ival & mask); 744f13bf343SRichard Henderson return; 745f13bf343SRichard Henderson } 746f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 747f13bf343SRichard Henderson 748f13bf343SRichard Henderson /* 749f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 750f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 751f13bf343SRichard Henderson */ 752f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 753eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 75461766fe9SRichard Henderson } else { 755f13bf343SRichard Henderson tcg_gen_andi_reg(dest, vval, mask); 75661766fe9SRichard Henderson } 75761766fe9SRichard Henderson } 75861766fe9SRichard Henderson 759eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 76061766fe9SRichard Henderson { 76161766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 76261766fe9SRichard Henderson } 76361766fe9SRichard Henderson 76461766fe9SRichard Henderson static void gen_excp_1(int exception) 76561766fe9SRichard Henderson { 766ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 76761766fe9SRichard Henderson } 76861766fe9SRichard Henderson 76931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 77061766fe9SRichard Henderson { 771741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 772741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 773129e9cc3SRichard Henderson nullify_save(ctx); 77461766fe9SRichard Henderson gen_excp_1(exception); 77531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 77661766fe9SRichard Henderson } 77761766fe9SRichard Henderson 77831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7791a19da0dSRichard Henderson { 78031234768SRichard Henderson nullify_over(ctx); 78129dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 782ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 78331234768SRichard Henderson gen_excp(ctx, exc); 78431234768SRichard Henderson return nullify_end(ctx); 7851a19da0dSRichard Henderson } 7861a19da0dSRichard Henderson 78731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 78861766fe9SRichard Henderson { 78931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson 79240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 79340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 79440f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 79540f9f908SRichard Henderson #else 796e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 797e1b5a5edSRichard Henderson do { \ 798e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 79931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 800e1b5a5edSRichard Henderson } \ 801e1b5a5edSRichard Henderson } while (0) 80240f9f908SRichard Henderson #endif 803e1b5a5edSRichard Henderson 804eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 80561766fe9SRichard Henderson { 80657f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 80761766fe9SRichard Henderson } 80861766fe9SRichard Henderson 809129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 810129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 811129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 812129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 813129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 814129e9cc3SRichard Henderson { 815129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 816129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 817129e9cc3SRichard Henderson } 818129e9cc3SRichard Henderson 81961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 820eaa3783bSRichard Henderson target_ureg f, target_ureg b) 82161766fe9SRichard Henderson { 82261766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 82361766fe9SRichard Henderson tcg_gen_goto_tb(which); 824a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 825a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 82607ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 82761766fe9SRichard Henderson } else { 828741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 829741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 8307f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 83161766fe9SRichard Henderson } 83261766fe9SRichard Henderson } 83361766fe9SRichard Henderson 834b47a4a02SSven Schnelle static bool cond_need_sv(int c) 835b47a4a02SSven Schnelle { 836b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 837b47a4a02SSven Schnelle } 838b47a4a02SSven Schnelle 839b47a4a02SSven Schnelle static bool cond_need_cb(int c) 840b47a4a02SSven Schnelle { 841b47a4a02SSven Schnelle return c == 4 || c == 5; 842b47a4a02SSven Schnelle } 843b47a4a02SSven Schnelle 84472ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 84572ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 84672ca8753SRichard Henderson { 847a751eb31SRichard Henderson return TARGET_REGISTER_BITS == 64 && !(ctx->is_pa20 && d); 84872ca8753SRichard Henderson } 84972ca8753SRichard Henderson 850b47a4a02SSven Schnelle /* 851b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 852b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 853b47a4a02SSven Schnelle */ 854b2167459SRichard Henderson 855a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 856a751eb31SRichard Henderson TCGv_reg res, TCGv_reg cb_msb, TCGv_reg sv) 857b2167459SRichard Henderson { 858b2167459SRichard Henderson DisasCond cond; 859eaa3783bSRichard Henderson TCGv_reg tmp; 860b2167459SRichard Henderson 861b2167459SRichard Henderson switch (cf >> 1) { 862b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 863b2167459SRichard Henderson cond = cond_make_f(); 864b2167459SRichard Henderson break; 865b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 866a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 867a751eb31SRichard Henderson tmp = tcg_temp_new(); 868a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 869a751eb31SRichard Henderson res = tmp; 870a751eb31SRichard Henderson } 871b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 872b2167459SRichard Henderson break; 873b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 874b47a4a02SSven Schnelle tmp = tcg_temp_new(); 875b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 876a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 877a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, tmp); 878a751eb31SRichard Henderson } 879b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 880b2167459SRichard Henderson break; 881b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 882b47a4a02SSven Schnelle /* 883b47a4a02SSven Schnelle * Simplify: 884b47a4a02SSven Schnelle * (N ^ V) | Z 885b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 886b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 887b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 888b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 889b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 890b47a4a02SSven Schnelle */ 891b47a4a02SSven Schnelle tmp = tcg_temp_new(); 892b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 893a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 894a751eb31SRichard Henderson tcg_gen_sextract_reg(tmp, tmp, 31, 1); 895a751eb31SRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 896a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 897a751eb31SRichard Henderson } else { 898b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 899b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 900a751eb31SRichard Henderson } 901b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 902b2167459SRichard Henderson break; 903b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 904a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 905b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 906b2167459SRichard Henderson break; 907b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 908b2167459SRichard Henderson tmp = tcg_temp_new(); 909eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 910eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 911a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 912a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 913a751eb31SRichard Henderson } 914b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 915b2167459SRichard Henderson break; 916b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 917a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 918a751eb31SRichard Henderson tmp = tcg_temp_new(); 919a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, sv); 920a751eb31SRichard Henderson sv = tmp; 921a751eb31SRichard Henderson } 922b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 923b2167459SRichard Henderson break; 924b2167459SRichard Henderson case 7: /* OD / EV */ 925b2167459SRichard Henderson tmp = tcg_temp_new(); 926eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 927b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 928b2167459SRichard Henderson break; 929b2167459SRichard Henderson default: 930b2167459SRichard Henderson g_assert_not_reached(); 931b2167459SRichard Henderson } 932b2167459SRichard Henderson if (cf & 1) { 933b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 934b2167459SRichard Henderson } 935b2167459SRichard Henderson 936b2167459SRichard Henderson return cond; 937b2167459SRichard Henderson } 938b2167459SRichard Henderson 939b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 940b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 941b2167459SRichard Henderson deleted as unused. */ 942b2167459SRichard Henderson 9434fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 9444fe9533aSRichard Henderson TCGv_reg res, TCGv_reg in1, 9454fe9533aSRichard Henderson TCGv_reg in2, TCGv_reg sv) 946b2167459SRichard Henderson { 9474fe9533aSRichard Henderson TCGCond tc; 9484fe9533aSRichard Henderson bool ext_uns; 949b2167459SRichard Henderson 950b2167459SRichard Henderson switch (cf >> 1) { 951b2167459SRichard Henderson case 1: /* = / <> */ 9524fe9533aSRichard Henderson tc = TCG_COND_EQ; 9534fe9533aSRichard Henderson ext_uns = true; 954b2167459SRichard Henderson break; 955b2167459SRichard Henderson case 2: /* < / >= */ 9564fe9533aSRichard Henderson tc = TCG_COND_LT; 9574fe9533aSRichard Henderson ext_uns = false; 958b2167459SRichard Henderson break; 959b2167459SRichard Henderson case 3: /* <= / > */ 9604fe9533aSRichard Henderson tc = TCG_COND_LE; 9614fe9533aSRichard Henderson ext_uns = false; 962b2167459SRichard Henderson break; 963b2167459SRichard Henderson case 4: /* << / >>= */ 9644fe9533aSRichard Henderson tc = TCG_COND_LTU; 9654fe9533aSRichard Henderson ext_uns = true; 966b2167459SRichard Henderson break; 967b2167459SRichard Henderson case 5: /* <<= / >> */ 9684fe9533aSRichard Henderson tc = TCG_COND_LEU; 9694fe9533aSRichard Henderson ext_uns = true; 970b2167459SRichard Henderson break; 971b2167459SRichard Henderson default: 972a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 973b2167459SRichard Henderson } 974b2167459SRichard Henderson 9754fe9533aSRichard Henderson if (cf & 1) { 9764fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 9774fe9533aSRichard Henderson } 9784fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 9794fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 9804fe9533aSRichard Henderson TCGv_reg t2 = tcg_temp_new(); 9814fe9533aSRichard Henderson 9824fe9533aSRichard Henderson if (ext_uns) { 9834fe9533aSRichard Henderson tcg_gen_ext32u_reg(t1, in1); 9844fe9533aSRichard Henderson tcg_gen_ext32u_reg(t2, in2); 9854fe9533aSRichard Henderson } else { 9864fe9533aSRichard Henderson tcg_gen_ext32s_reg(t1, in1); 9874fe9533aSRichard Henderson tcg_gen_ext32s_reg(t2, in2); 9884fe9533aSRichard Henderson } 9894fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 9904fe9533aSRichard Henderson } 9914fe9533aSRichard Henderson return cond_make(tc, in1, in2); 992b2167459SRichard Henderson } 993b2167459SRichard Henderson 994df0232feSRichard Henderson /* 995df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 996df0232feSRichard Henderson * computed, and use of them is undefined. 997df0232feSRichard Henderson * 998df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 999df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 1000df0232feSRichard Henderson * how cases c={2,3} are treated. 1001df0232feSRichard Henderson */ 1002b2167459SRichard Henderson 1003b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 1004b5af8423SRichard Henderson TCGv_reg res) 1005b2167459SRichard Henderson { 1006b5af8423SRichard Henderson TCGCond tc; 1007b5af8423SRichard Henderson bool ext_uns; 1008a751eb31SRichard Henderson 1009df0232feSRichard Henderson switch (cf) { 1010df0232feSRichard Henderson case 0: /* never */ 1011df0232feSRichard Henderson case 9: /* undef, C */ 1012df0232feSRichard Henderson case 11: /* undef, C & !Z */ 1013df0232feSRichard Henderson case 12: /* undef, V */ 1014df0232feSRichard Henderson return cond_make_f(); 1015df0232feSRichard Henderson 1016df0232feSRichard Henderson case 1: /* true */ 1017df0232feSRichard Henderson case 8: /* undef, !C */ 1018df0232feSRichard Henderson case 10: /* undef, !C | Z */ 1019df0232feSRichard Henderson case 13: /* undef, !V */ 1020df0232feSRichard Henderson return cond_make_t(); 1021df0232feSRichard Henderson 1022df0232feSRichard Henderson case 2: /* == */ 1023b5af8423SRichard Henderson tc = TCG_COND_EQ; 1024b5af8423SRichard Henderson ext_uns = true; 1025b5af8423SRichard Henderson break; 1026df0232feSRichard Henderson case 3: /* <> */ 1027b5af8423SRichard Henderson tc = TCG_COND_NE; 1028b5af8423SRichard Henderson ext_uns = true; 1029b5af8423SRichard Henderson break; 1030df0232feSRichard Henderson case 4: /* < */ 1031b5af8423SRichard Henderson tc = TCG_COND_LT; 1032b5af8423SRichard Henderson ext_uns = false; 1033b5af8423SRichard Henderson break; 1034df0232feSRichard Henderson case 5: /* >= */ 1035b5af8423SRichard Henderson tc = TCG_COND_GE; 1036b5af8423SRichard Henderson ext_uns = false; 1037b5af8423SRichard Henderson break; 1038df0232feSRichard Henderson case 6: /* <= */ 1039b5af8423SRichard Henderson tc = TCG_COND_LE; 1040b5af8423SRichard Henderson ext_uns = false; 1041b5af8423SRichard Henderson break; 1042df0232feSRichard Henderson case 7: /* > */ 1043b5af8423SRichard Henderson tc = TCG_COND_GT; 1044b5af8423SRichard Henderson ext_uns = false; 1045b5af8423SRichard Henderson break; 1046df0232feSRichard Henderson 1047df0232feSRichard Henderson case 14: /* OD */ 1048df0232feSRichard Henderson case 15: /* EV */ 1049a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 1050df0232feSRichard Henderson 1051df0232feSRichard Henderson default: 1052df0232feSRichard Henderson g_assert_not_reached(); 1053b2167459SRichard Henderson } 1054b5af8423SRichard Henderson 1055b5af8423SRichard Henderson if (cond_need_ext(ctx, d)) { 1056b5af8423SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1057b5af8423SRichard Henderson 1058b5af8423SRichard Henderson if (ext_uns) { 1059b5af8423SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 1060b5af8423SRichard Henderson } else { 1061b5af8423SRichard Henderson tcg_gen_ext32s_reg(tmp, res); 1062b5af8423SRichard Henderson } 1063b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 1064b5af8423SRichard Henderson } 1065b5af8423SRichard Henderson return cond_make_0(tc, res); 1066b2167459SRichard Henderson } 1067b2167459SRichard Henderson 106898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 106998cd9ca7SRichard Henderson 10704fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 10714fa52edfSRichard Henderson TCGv_reg res) 107298cd9ca7SRichard Henderson { 107398cd9ca7SRichard Henderson unsigned c, f; 107498cd9ca7SRichard Henderson 107598cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 107698cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 107798cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 107898cd9ca7SRichard Henderson c = orig & 3; 107998cd9ca7SRichard Henderson if (c == 3) { 108098cd9ca7SRichard Henderson c = 7; 108198cd9ca7SRichard Henderson } 108298cd9ca7SRichard Henderson f = (orig & 4) / 4; 108398cd9ca7SRichard Henderson 1084b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 108598cd9ca7SRichard Henderson } 108698cd9ca7SRichard Henderson 1087b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1088b2167459SRichard Henderson 108959963d8fSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_reg res, 1090eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1091b2167459SRichard Henderson { 1092b2167459SRichard Henderson DisasCond cond; 1093eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 109459963d8fSRichard Henderson target_ureg d_repl = d ? 0x0000000100000001ull : 1; 1095b2167459SRichard Henderson 1096b2167459SRichard Henderson if (cf & 8) { 1097b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1098b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1099b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1100b2167459SRichard Henderson */ 1101b2167459SRichard Henderson cb = tcg_temp_new(); 1102b2167459SRichard Henderson tmp = tcg_temp_new(); 1103eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1104eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1105eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1106eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1107b2167459SRichard Henderson } 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson switch (cf >> 1) { 1110b2167459SRichard Henderson case 0: /* never / TR */ 1111b2167459SRichard Henderson case 1: /* undefined */ 1112b2167459SRichard Henderson case 5: /* undefined */ 1113b2167459SRichard Henderson cond = cond_make_f(); 1114b2167459SRichard Henderson break; 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1117b2167459SRichard Henderson /* See hasless(v,1) from 1118b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1119b2167459SRichard Henderson */ 1120b2167459SRichard Henderson tmp = tcg_temp_new(); 112159963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x01010101u); 1122eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 112359963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80808080u); 1124b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1125b2167459SRichard Henderson break; 1126b2167459SRichard Henderson 1127b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1128b2167459SRichard Henderson tmp = tcg_temp_new(); 112959963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x00010001u); 1130eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 113159963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80008000u); 1132b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1133b2167459SRichard Henderson break; 1134b2167459SRichard Henderson 1135b2167459SRichard Henderson case 4: /* SDC / NDC */ 113659963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x88888888u); 1137b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1138b2167459SRichard Henderson break; 1139b2167459SRichard Henderson 1140b2167459SRichard Henderson case 6: /* SBC / NBC */ 114159963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80808080u); 1142b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1143b2167459SRichard Henderson break; 1144b2167459SRichard Henderson 1145b2167459SRichard Henderson case 7: /* SHC / NHC */ 114659963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80008000u); 1147b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1148b2167459SRichard Henderson break; 1149b2167459SRichard Henderson 1150b2167459SRichard Henderson default: 1151b2167459SRichard Henderson g_assert_not_reached(); 1152b2167459SRichard Henderson } 1153b2167459SRichard Henderson if (cf & 1) { 1154b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson 1157b2167459SRichard Henderson return cond; 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson 116072ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 116172ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 116272ca8753SRichard Henderson { 116372ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 116472ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 116572ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 116672ca8753SRichard Henderson return t; 116772ca8753SRichard Henderson } 116872ca8753SRichard Henderson return cb_msb; 116972ca8753SRichard Henderson } 117072ca8753SRichard Henderson 117172ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 117272ca8753SRichard Henderson { 117372ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 117472ca8753SRichard Henderson } 117572ca8753SRichard Henderson 1176b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1177eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1178eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1179b2167459SRichard Henderson { 1180e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1181eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1182b2167459SRichard Henderson 1183eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1184eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1185eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1186b2167459SRichard Henderson 1187b2167459SRichard Henderson return sv; 1188b2167459SRichard Henderson } 1189b2167459SRichard Henderson 1190b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1191eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1192eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1193b2167459SRichard Henderson { 1194e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1195eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1196b2167459SRichard Henderson 1197eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1198eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1199eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1200b2167459SRichard Henderson 1201b2167459SRichard Henderson return sv; 1202b2167459SRichard Henderson } 1203b2167459SRichard Henderson 120431234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1205eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1206faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1207b2167459SRichard Henderson { 1208bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1209b2167459SRichard Henderson unsigned c = cf >> 1; 1210b2167459SRichard Henderson DisasCond cond; 1211b2167459SRichard Henderson 1212b2167459SRichard Henderson dest = tcg_temp_new(); 1213f764718dSRichard Henderson cb = NULL; 1214f764718dSRichard Henderson cb_msb = NULL; 1215bdcccc17SRichard Henderson cb_cond = NULL; 1216b2167459SRichard Henderson 1217b2167459SRichard Henderson if (shift) { 1218e12c6309SRichard Henderson tmp = tcg_temp_new(); 1219eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1220b2167459SRichard Henderson in1 = tmp; 1221b2167459SRichard Henderson } 1222b2167459SRichard Henderson 1223b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 122429dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1225e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1226bdcccc17SRichard Henderson cb = tcg_temp_new(); 1227bdcccc17SRichard Henderson 1228eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1229b2167459SRichard Henderson if (is_c) { 1230bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1231bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1232b2167459SRichard Henderson } 1233eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1234eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1235bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1236bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1237b2167459SRichard Henderson } 1238b2167459SRichard Henderson } else { 1239eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1240b2167459SRichard Henderson if (is_c) { 1241bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1242b2167459SRichard Henderson } 1243b2167459SRichard Henderson } 1244b2167459SRichard Henderson 1245b2167459SRichard Henderson /* Compute signed overflow if required. */ 1246f764718dSRichard Henderson sv = NULL; 1247b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1248b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1249b2167459SRichard Henderson if (is_tsv) { 1250b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1251ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1252b2167459SRichard Henderson } 1253b2167459SRichard Henderson } 1254b2167459SRichard Henderson 1255b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1256a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1257b2167459SRichard Henderson if (is_tc) { 1258b2167459SRichard Henderson tmp = tcg_temp_new(); 1259eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1260ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1261b2167459SRichard Henderson } 1262b2167459SRichard Henderson 1263b2167459SRichard Henderson /* Write back the result. */ 1264b2167459SRichard Henderson if (!is_l) { 1265b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1266b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1267b2167459SRichard Henderson } 1268b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1269b2167459SRichard Henderson 1270b2167459SRichard Henderson /* Install the new nullification. */ 1271b2167459SRichard Henderson cond_free(&ctx->null_cond); 1272b2167459SRichard Henderson ctx->null_cond = cond; 1273b2167459SRichard Henderson } 1274b2167459SRichard Henderson 1275faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 12760c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12770c982a28SRichard Henderson { 12780c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12790c982a28SRichard Henderson 12800c982a28SRichard Henderson if (a->cf) { 12810c982a28SRichard Henderson nullify_over(ctx); 12820c982a28SRichard Henderson } 12830c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12840c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1285faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1286faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 12870c982a28SRichard Henderson return nullify_end(ctx); 12880c982a28SRichard Henderson } 12890c982a28SRichard Henderson 12900588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12910588e061SRichard Henderson bool is_tsv, bool is_tc) 12920588e061SRichard Henderson { 12930588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12940588e061SRichard Henderson 12950588e061SRichard Henderson if (a->cf) { 12960588e061SRichard Henderson nullify_over(ctx); 12970588e061SRichard Henderson } 1298d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12990588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1300faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1301faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 13020588e061SRichard Henderson return nullify_end(ctx); 13030588e061SRichard Henderson } 13040588e061SRichard Henderson 130531234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1306eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 130763c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1308b2167459SRichard Henderson { 1309eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1310b2167459SRichard Henderson unsigned c = cf >> 1; 1311b2167459SRichard Henderson DisasCond cond; 1312b2167459SRichard Henderson 1313b2167459SRichard Henderson dest = tcg_temp_new(); 1314b2167459SRichard Henderson cb = tcg_temp_new(); 1315b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1316b2167459SRichard Henderson 131729dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1318b2167459SRichard Henderson if (is_b) { 1319b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1320eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1321bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1322eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1323eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1324eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1325b2167459SRichard Henderson } else { 1326bdcccc17SRichard Henderson /* 1327bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1328bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1329bdcccc17SRichard Henderson */ 1330bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1331bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1332eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1333eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1334b2167459SRichard Henderson } 1335b2167459SRichard Henderson 1336b2167459SRichard Henderson /* Compute signed overflow if required. */ 1337f764718dSRichard Henderson sv = NULL; 1338b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1339b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1340b2167459SRichard Henderson if (is_tsv) { 1341ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1342b2167459SRichard Henderson } 1343b2167459SRichard Henderson } 1344b2167459SRichard Henderson 1345b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1346b2167459SRichard Henderson if (!is_b) { 13474fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1348b2167459SRichard Henderson } else { 1349a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1350b2167459SRichard Henderson } 1351b2167459SRichard Henderson 1352b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1353b2167459SRichard Henderson if (is_tc) { 1354b2167459SRichard Henderson tmp = tcg_temp_new(); 1355eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1356ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1357b2167459SRichard Henderson } 1358b2167459SRichard Henderson 1359b2167459SRichard Henderson /* Write back the result. */ 1360b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1361b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1362b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1363b2167459SRichard Henderson 1364b2167459SRichard Henderson /* Install the new nullification. */ 1365b2167459SRichard Henderson cond_free(&ctx->null_cond); 1366b2167459SRichard Henderson ctx->null_cond = cond; 1367b2167459SRichard Henderson } 1368b2167459SRichard Henderson 136963c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13700c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13710c982a28SRichard Henderson { 13720c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13730c982a28SRichard Henderson 13740c982a28SRichard Henderson if (a->cf) { 13750c982a28SRichard Henderson nullify_over(ctx); 13760c982a28SRichard Henderson } 13770c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13780c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 137963c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 13800c982a28SRichard Henderson return nullify_end(ctx); 13810c982a28SRichard Henderson } 13820c982a28SRichard Henderson 13830588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13840588e061SRichard Henderson { 13850588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13860588e061SRichard Henderson 13870588e061SRichard Henderson if (a->cf) { 13880588e061SRichard Henderson nullify_over(ctx); 13890588e061SRichard Henderson } 1390d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 13910588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 139263c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 139363c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 13940588e061SRichard Henderson return nullify_end(ctx); 13950588e061SRichard Henderson } 13960588e061SRichard Henderson 139731234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1398345aa35fSRichard Henderson TCGv_reg in2, unsigned cf, bool d) 1399b2167459SRichard Henderson { 1400eaa3783bSRichard Henderson TCGv_reg dest, sv; 1401b2167459SRichard Henderson DisasCond cond; 1402b2167459SRichard Henderson 1403b2167459SRichard Henderson dest = tcg_temp_new(); 1404eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1405b2167459SRichard Henderson 1406b2167459SRichard Henderson /* Compute signed overflow if required. */ 1407f764718dSRichard Henderson sv = NULL; 1408b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1409b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1410b2167459SRichard Henderson } 1411b2167459SRichard Henderson 1412b2167459SRichard Henderson /* Form the condition for the compare. */ 14134fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1414b2167459SRichard Henderson 1415b2167459SRichard Henderson /* Clear. */ 1416eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1417b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1418b2167459SRichard Henderson 1419b2167459SRichard Henderson /* Install the new nullification. */ 1420b2167459SRichard Henderson cond_free(&ctx->null_cond); 1421b2167459SRichard Henderson ctx->null_cond = cond; 1422b2167459SRichard Henderson } 1423b2167459SRichard Henderson 142431234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1425fa8e3bedSRichard Henderson TCGv_reg in2, unsigned cf, bool d, 1426eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1427b2167459SRichard Henderson { 1428eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1429b2167459SRichard Henderson 1430b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1431b2167459SRichard Henderson fn(dest, in1, in2); 1432b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1433b2167459SRichard Henderson 1434b2167459SRichard Henderson /* Install the new nullification. */ 1435b2167459SRichard Henderson cond_free(&ctx->null_cond); 1436b2167459SRichard Henderson if (cf) { 1437b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1438b2167459SRichard Henderson } 1439b2167459SRichard Henderson } 1440b2167459SRichard Henderson 1441fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 14420c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 14430c982a28SRichard Henderson { 14440c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 14450c982a28SRichard Henderson 14460c982a28SRichard Henderson if (a->cf) { 14470c982a28SRichard Henderson nullify_over(ctx); 14480c982a28SRichard Henderson } 14490c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 14500c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1451fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 14520c982a28SRichard Henderson return nullify_end(ctx); 14530c982a28SRichard Henderson } 14540c982a28SRichard Henderson 145531234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1456af240753SRichard Henderson TCGv_reg in2, unsigned cf, bool d, bool is_tc, 1457eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1458b2167459SRichard Henderson { 1459eaa3783bSRichard Henderson TCGv_reg dest; 1460b2167459SRichard Henderson DisasCond cond; 1461b2167459SRichard Henderson 1462b2167459SRichard Henderson if (cf == 0) { 1463b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1464b2167459SRichard Henderson fn(dest, in1, in2); 1465b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1466b2167459SRichard Henderson cond_free(&ctx->null_cond); 1467b2167459SRichard Henderson } else { 1468b2167459SRichard Henderson dest = tcg_temp_new(); 1469b2167459SRichard Henderson fn(dest, in1, in2); 1470b2167459SRichard Henderson 147159963d8fSRichard Henderson cond = do_unit_cond(cf, d, dest, in1, in2); 1472b2167459SRichard Henderson 1473b2167459SRichard Henderson if (is_tc) { 1474eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1475eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1476ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1477b2167459SRichard Henderson } 1478b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1479b2167459SRichard Henderson 1480b2167459SRichard Henderson cond_free(&ctx->null_cond); 1481b2167459SRichard Henderson ctx->null_cond = cond; 1482b2167459SRichard Henderson } 1483b2167459SRichard Henderson } 1484b2167459SRichard Henderson 148586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14868d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14878d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14888d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14898d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 149086f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 149186f8d05fSRichard Henderson { 149286f8d05fSRichard Henderson TCGv_ptr ptr; 149386f8d05fSRichard Henderson TCGv_reg tmp; 149486f8d05fSRichard Henderson TCGv_i64 spc; 149586f8d05fSRichard Henderson 149686f8d05fSRichard Henderson if (sp != 0) { 14978d6ae7fbSRichard Henderson if (sp < 0) { 14988d6ae7fbSRichard Henderson sp = ~sp; 14998d6ae7fbSRichard Henderson } 1500a6779861SRichard Henderson spc = tcg_temp_new_tl(); 15018d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 15028d6ae7fbSRichard Henderson return spc; 150386f8d05fSRichard Henderson } 1504494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1505494737b7SRichard Henderson return cpu_srH; 1506494737b7SRichard Henderson } 150786f8d05fSRichard Henderson 150886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 150986f8d05fSRichard Henderson tmp = tcg_temp_new(); 1510a6779861SRichard Henderson spc = tcg_temp_new_tl(); 151186f8d05fSRichard Henderson 1512698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1513698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 151486f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 151586f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 151686f8d05fSRichard Henderson 1517ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 151886f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 151986f8d05fSRichard Henderson 152086f8d05fSRichard Henderson return spc; 152186f8d05fSRichard Henderson } 152286f8d05fSRichard Henderson #endif 152386f8d05fSRichard Henderson 152486f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 152586f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 152686f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 152786f8d05fSRichard Henderson { 152886f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 152986f8d05fSRichard Henderson TCGv_reg ofs; 1530698240d1SRichard Henderson TCGv_tl addr; 153186f8d05fSRichard Henderson 153286f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 153386f8d05fSRichard Henderson if (rx) { 1534e12c6309SRichard Henderson ofs = tcg_temp_new(); 153586f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 153686f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 153786f8d05fSRichard Henderson } else if (disp || modify) { 1538e12c6309SRichard Henderson ofs = tcg_temp_new(); 153986f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 154086f8d05fSRichard Henderson } else { 154186f8d05fSRichard Henderson ofs = base; 154286f8d05fSRichard Henderson } 154386f8d05fSRichard Henderson 154486f8d05fSRichard Henderson *pofs = ofs; 1545698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 154686f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1547698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1548698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 154986f8d05fSRichard Henderson if (!is_phys) { 155086f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 155186f8d05fSRichard Henderson } 155286f8d05fSRichard Henderson #endif 155386f8d05fSRichard Henderson } 155486f8d05fSRichard Henderson 155596d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 155696d6407fSRichard Henderson * < 0 for pre-modify, 155796d6407fSRichard Henderson * > 0 for post-modify, 155896d6407fSRichard Henderson * = 0 for no base register update. 155996d6407fSRichard Henderson */ 156096d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1561eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 156396d6407fSRichard Henderson { 156486f8d05fSRichard Henderson TCGv_reg ofs; 156586f8d05fSRichard Henderson TCGv_tl addr; 156696d6407fSRichard Henderson 156796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156996d6407fSRichard Henderson 157086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 157186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1572c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 157386f8d05fSRichard Henderson if (modify) { 157486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 157596d6407fSRichard Henderson } 157696d6407fSRichard Henderson } 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1579eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 158196d6407fSRichard Henderson { 158286f8d05fSRichard Henderson TCGv_reg ofs; 158386f8d05fSRichard Henderson TCGv_tl addr; 158496d6407fSRichard Henderson 158596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 158696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 158796d6407fSRichard Henderson 158886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 158986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1590217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 159186f8d05fSRichard Henderson if (modify) { 159286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 159396d6407fSRichard Henderson } 159496d6407fSRichard Henderson } 159596d6407fSRichard Henderson 159696d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1597eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 159996d6407fSRichard Henderson { 160086f8d05fSRichard Henderson TCGv_reg ofs; 160186f8d05fSRichard Henderson TCGv_tl addr; 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 160496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 160596d6407fSRichard Henderson 160686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 160786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1608217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 160986f8d05fSRichard Henderson if (modify) { 161086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 161196d6407fSRichard Henderson } 161296d6407fSRichard Henderson } 161396d6407fSRichard Henderson 161496d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1615eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 161614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 161796d6407fSRichard Henderson { 161886f8d05fSRichard Henderson TCGv_reg ofs; 161986f8d05fSRichard Henderson TCGv_tl addr; 162096d6407fSRichard Henderson 162196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 162296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 162396d6407fSRichard Henderson 162486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 162586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1626217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 162786f8d05fSRichard Henderson if (modify) { 162886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 162996d6407fSRichard Henderson } 163096d6407fSRichard Henderson } 163196d6407fSRichard Henderson 1632eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1633eaa3783bSRichard Henderson #define do_load_reg do_load_64 1634eaa3783bSRichard Henderson #define do_store_reg do_store_64 163596d6407fSRichard Henderson #else 1636eaa3783bSRichard Henderson #define do_load_reg do_load_32 1637eaa3783bSRichard Henderson #define do_store_reg do_store_32 163896d6407fSRichard Henderson #endif 163996d6407fSRichard Henderson 16401cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1641eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 164214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 164396d6407fSRichard Henderson { 1644eaa3783bSRichard Henderson TCGv_reg dest; 164596d6407fSRichard Henderson 164696d6407fSRichard Henderson nullify_over(ctx); 164796d6407fSRichard Henderson 164896d6407fSRichard Henderson if (modify == 0) { 164996d6407fSRichard Henderson /* No base register update. */ 165096d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 165196d6407fSRichard Henderson } else { 165296d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1653e12c6309SRichard Henderson dest = tcg_temp_new(); 165496d6407fSRichard Henderson } 165586f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 165696d6407fSRichard Henderson save_gpr(ctx, rt, dest); 165796d6407fSRichard Henderson 16581cd012a5SRichard Henderson return nullify_end(ctx); 165996d6407fSRichard Henderson } 166096d6407fSRichard Henderson 1661740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1662eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 166386f8d05fSRichard Henderson unsigned sp, int modify) 166496d6407fSRichard Henderson { 166596d6407fSRichard Henderson TCGv_i32 tmp; 166696d6407fSRichard Henderson 166796d6407fSRichard Henderson nullify_over(ctx); 166896d6407fSRichard Henderson 166996d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 167086f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 167196d6407fSRichard Henderson save_frw_i32(rt, tmp); 167296d6407fSRichard Henderson 167396d6407fSRichard Henderson if (rt == 0) { 1674ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 167596d6407fSRichard Henderson } 167696d6407fSRichard Henderson 1677740038d7SRichard Henderson return nullify_end(ctx); 167896d6407fSRichard Henderson } 167996d6407fSRichard Henderson 1680740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1681740038d7SRichard Henderson { 1682740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1683740038d7SRichard Henderson a->disp, a->sp, a->m); 1684740038d7SRichard Henderson } 1685740038d7SRichard Henderson 1686740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1687eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 168886f8d05fSRichard Henderson unsigned sp, int modify) 168996d6407fSRichard Henderson { 169096d6407fSRichard Henderson TCGv_i64 tmp; 169196d6407fSRichard Henderson 169296d6407fSRichard Henderson nullify_over(ctx); 169396d6407fSRichard Henderson 169496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1695fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 169696d6407fSRichard Henderson save_frd(rt, tmp); 169796d6407fSRichard Henderson 169896d6407fSRichard Henderson if (rt == 0) { 1699ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 170096d6407fSRichard Henderson } 170196d6407fSRichard Henderson 1702740038d7SRichard Henderson return nullify_end(ctx); 1703740038d7SRichard Henderson } 1704740038d7SRichard Henderson 1705740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1706740038d7SRichard Henderson { 1707740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1708740038d7SRichard Henderson a->disp, a->sp, a->m); 170996d6407fSRichard Henderson } 171096d6407fSRichard Henderson 17111cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 171286f8d05fSRichard Henderson target_sreg disp, unsigned sp, 171314776ab5STony Nguyen int modify, MemOp mop) 171496d6407fSRichard Henderson { 171596d6407fSRichard Henderson nullify_over(ctx); 171686f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 17171cd012a5SRichard Henderson return nullify_end(ctx); 171896d6407fSRichard Henderson } 171996d6407fSRichard Henderson 1720740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1721eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 172286f8d05fSRichard Henderson unsigned sp, int modify) 172396d6407fSRichard Henderson { 172496d6407fSRichard Henderson TCGv_i32 tmp; 172596d6407fSRichard Henderson 172696d6407fSRichard Henderson nullify_over(ctx); 172796d6407fSRichard Henderson 172896d6407fSRichard Henderson tmp = load_frw_i32(rt); 172986f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 173096d6407fSRichard Henderson 1731740038d7SRichard Henderson return nullify_end(ctx); 173296d6407fSRichard Henderson } 173396d6407fSRichard Henderson 1734740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1735740038d7SRichard Henderson { 1736740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1737740038d7SRichard Henderson a->disp, a->sp, a->m); 1738740038d7SRichard Henderson } 1739740038d7SRichard Henderson 1740740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1741eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 174286f8d05fSRichard Henderson unsigned sp, int modify) 174396d6407fSRichard Henderson { 174496d6407fSRichard Henderson TCGv_i64 tmp; 174596d6407fSRichard Henderson 174696d6407fSRichard Henderson nullify_over(ctx); 174796d6407fSRichard Henderson 174896d6407fSRichard Henderson tmp = load_frd(rt); 1749fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 175096d6407fSRichard Henderson 1751740038d7SRichard Henderson return nullify_end(ctx); 1752740038d7SRichard Henderson } 1753740038d7SRichard Henderson 1754740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1755740038d7SRichard Henderson { 1756740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1757740038d7SRichard Henderson a->disp, a->sp, a->m); 175896d6407fSRichard Henderson } 175996d6407fSRichard Henderson 17601ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1761ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1762ebe9383cSRichard Henderson { 1763ebe9383cSRichard Henderson TCGv_i32 tmp; 1764ebe9383cSRichard Henderson 1765ebe9383cSRichard Henderson nullify_over(ctx); 1766ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1767ebe9383cSRichard Henderson 1768ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1769ebe9383cSRichard Henderson 1770ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17711ca74648SRichard Henderson return nullify_end(ctx); 1772ebe9383cSRichard Henderson } 1773ebe9383cSRichard Henderson 17741ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1775ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1776ebe9383cSRichard Henderson { 1777ebe9383cSRichard Henderson TCGv_i32 dst; 1778ebe9383cSRichard Henderson TCGv_i64 src; 1779ebe9383cSRichard Henderson 1780ebe9383cSRichard Henderson nullify_over(ctx); 1781ebe9383cSRichard Henderson src = load_frd(ra); 1782ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1783ebe9383cSRichard Henderson 1784ad75a51eSRichard Henderson func(dst, tcg_env, src); 1785ebe9383cSRichard Henderson 1786ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17871ca74648SRichard Henderson return nullify_end(ctx); 1788ebe9383cSRichard Henderson } 1789ebe9383cSRichard Henderson 17901ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1791ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1792ebe9383cSRichard Henderson { 1793ebe9383cSRichard Henderson TCGv_i64 tmp; 1794ebe9383cSRichard Henderson 1795ebe9383cSRichard Henderson nullify_over(ctx); 1796ebe9383cSRichard Henderson tmp = load_frd0(ra); 1797ebe9383cSRichard Henderson 1798ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1799ebe9383cSRichard Henderson 1800ebe9383cSRichard Henderson save_frd(rt, tmp); 18011ca74648SRichard Henderson return nullify_end(ctx); 1802ebe9383cSRichard Henderson } 1803ebe9383cSRichard Henderson 18041ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1805ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1806ebe9383cSRichard Henderson { 1807ebe9383cSRichard Henderson TCGv_i32 src; 1808ebe9383cSRichard Henderson TCGv_i64 dst; 1809ebe9383cSRichard Henderson 1810ebe9383cSRichard Henderson nullify_over(ctx); 1811ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1812ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1813ebe9383cSRichard Henderson 1814ad75a51eSRichard Henderson func(dst, tcg_env, src); 1815ebe9383cSRichard Henderson 1816ebe9383cSRichard Henderson save_frd(rt, dst); 18171ca74648SRichard Henderson return nullify_end(ctx); 1818ebe9383cSRichard Henderson } 1819ebe9383cSRichard Henderson 18201ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1821ebe9383cSRichard Henderson unsigned ra, unsigned rb, 182231234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1823ebe9383cSRichard Henderson { 1824ebe9383cSRichard Henderson TCGv_i32 a, b; 1825ebe9383cSRichard Henderson 1826ebe9383cSRichard Henderson nullify_over(ctx); 1827ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1828ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1829ebe9383cSRichard Henderson 1830ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1831ebe9383cSRichard Henderson 1832ebe9383cSRichard Henderson save_frw_i32(rt, a); 18331ca74648SRichard Henderson return nullify_end(ctx); 1834ebe9383cSRichard Henderson } 1835ebe9383cSRichard Henderson 18361ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1837ebe9383cSRichard Henderson unsigned ra, unsigned rb, 183831234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1839ebe9383cSRichard Henderson { 1840ebe9383cSRichard Henderson TCGv_i64 a, b; 1841ebe9383cSRichard Henderson 1842ebe9383cSRichard Henderson nullify_over(ctx); 1843ebe9383cSRichard Henderson a = load_frd0(ra); 1844ebe9383cSRichard Henderson b = load_frd0(rb); 1845ebe9383cSRichard Henderson 1846ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1847ebe9383cSRichard Henderson 1848ebe9383cSRichard Henderson save_frd(rt, a); 18491ca74648SRichard Henderson return nullify_end(ctx); 1850ebe9383cSRichard Henderson } 1851ebe9383cSRichard Henderson 185298cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 185398cd9ca7SRichard Henderson have already had nullification handled. */ 185401afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 185598cd9ca7SRichard Henderson unsigned link, bool is_n) 185698cd9ca7SRichard Henderson { 185798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 185898cd9ca7SRichard Henderson if (link != 0) { 1859741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 186098cd9ca7SRichard Henderson } 186198cd9ca7SRichard Henderson ctx->iaoq_n = dest; 186298cd9ca7SRichard Henderson if (is_n) { 186398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 186498cd9ca7SRichard Henderson } 186598cd9ca7SRichard Henderson } else { 186698cd9ca7SRichard Henderson nullify_over(ctx); 186798cd9ca7SRichard Henderson 186898cd9ca7SRichard Henderson if (link != 0) { 1869741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 187098cd9ca7SRichard Henderson } 187198cd9ca7SRichard Henderson 187298cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 187398cd9ca7SRichard Henderson nullify_set(ctx, 0); 187498cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 187598cd9ca7SRichard Henderson } else { 187698cd9ca7SRichard Henderson nullify_set(ctx, is_n); 187798cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 187898cd9ca7SRichard Henderson } 187998cd9ca7SRichard Henderson 188031234768SRichard Henderson nullify_end(ctx); 188198cd9ca7SRichard Henderson 188298cd9ca7SRichard Henderson nullify_set(ctx, 0); 188398cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 188431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 188598cd9ca7SRichard Henderson } 188601afb7beSRichard Henderson return true; 188798cd9ca7SRichard Henderson } 188898cd9ca7SRichard Henderson 188998cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 189098cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 189101afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 189298cd9ca7SRichard Henderson DisasCond *cond) 189398cd9ca7SRichard Henderson { 1894eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 189598cd9ca7SRichard Henderson TCGLabel *taken = NULL; 189698cd9ca7SRichard Henderson TCGCond c = cond->c; 189798cd9ca7SRichard Henderson bool n; 189898cd9ca7SRichard Henderson 189998cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 190098cd9ca7SRichard Henderson 190198cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 190298cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 190301afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 190498cd9ca7SRichard Henderson } 190598cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 190601afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 190798cd9ca7SRichard Henderson } 190898cd9ca7SRichard Henderson 190998cd9ca7SRichard Henderson taken = gen_new_label(); 1910eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 191198cd9ca7SRichard Henderson cond_free(cond); 191298cd9ca7SRichard Henderson 191398cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 191498cd9ca7SRichard Henderson n = is_n && disp < 0; 191598cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 191698cd9ca7SRichard Henderson nullify_set(ctx, 0); 1917a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 191898cd9ca7SRichard Henderson } else { 191998cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 192098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 192198cd9ca7SRichard Henderson ctx->null_lab = NULL; 192298cd9ca7SRichard Henderson } 192398cd9ca7SRichard Henderson nullify_set(ctx, n); 1924c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1925c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1926c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1927c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1928c301f34eSRichard Henderson } 1929a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 193098cd9ca7SRichard Henderson } 193198cd9ca7SRichard Henderson 193298cd9ca7SRichard Henderson gen_set_label(taken); 193398cd9ca7SRichard Henderson 193498cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 193598cd9ca7SRichard Henderson n = is_n && disp >= 0; 193698cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 193798cd9ca7SRichard Henderson nullify_set(ctx, 0); 1938a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 193998cd9ca7SRichard Henderson } else { 194098cd9ca7SRichard Henderson nullify_set(ctx, n); 1941a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 194298cd9ca7SRichard Henderson } 194398cd9ca7SRichard Henderson 194498cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 194598cd9ca7SRichard Henderson if (ctx->null_lab) { 194698cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 194798cd9ca7SRichard Henderson ctx->null_lab = NULL; 194831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 194998cd9ca7SRichard Henderson } else { 195031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 195198cd9ca7SRichard Henderson } 195201afb7beSRichard Henderson return true; 195398cd9ca7SRichard Henderson } 195498cd9ca7SRichard Henderson 195598cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 195698cd9ca7SRichard Henderson nullification of the branch itself. */ 195701afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 195898cd9ca7SRichard Henderson unsigned link, bool is_n) 195998cd9ca7SRichard Henderson { 1960eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 196198cd9ca7SRichard Henderson TCGCond c; 196298cd9ca7SRichard Henderson 196398cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 196498cd9ca7SRichard Henderson 196598cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 196698cd9ca7SRichard Henderson if (link != 0) { 1967741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 196898cd9ca7SRichard Henderson } 1969e12c6309SRichard Henderson next = tcg_temp_new(); 1970eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 197198cd9ca7SRichard Henderson if (is_n) { 1972c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1973a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1974a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1975a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1976c301f34eSRichard Henderson nullify_set(ctx, 0); 197731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 197801afb7beSRichard Henderson return true; 1979c301f34eSRichard Henderson } 198098cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 198198cd9ca7SRichard Henderson } 1982c301f34eSRichard Henderson ctx->iaoq_n = -1; 1983c301f34eSRichard Henderson ctx->iaoq_n_var = next; 198498cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 198598cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 198698cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19874137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 198898cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 198998cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 199098cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 199198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 199298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 199398cd9ca7SRichard Henderson 199498cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 199598cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 199698cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1997a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1998a0180973SRichard Henderson next = tcg_temp_new(); 1999a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 2000a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 200198cd9ca7SRichard Henderson 200298cd9ca7SRichard Henderson nullify_over(ctx); 200398cd9ca7SRichard Henderson if (link != 0) { 20049a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 200598cd9ca7SRichard Henderson } 20067f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 200701afb7beSRichard Henderson return nullify_end(ctx); 200898cd9ca7SRichard Henderson } else { 200998cd9ca7SRichard Henderson c = ctx->null_cond.c; 201098cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 201198cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 201298cd9ca7SRichard Henderson 201398cd9ca7SRichard Henderson tmp = tcg_temp_new(); 2014e12c6309SRichard Henderson next = tcg_temp_new(); 201598cd9ca7SRichard Henderson 2016741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 2017eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 201898cd9ca7SRichard Henderson ctx->iaoq_n = -1; 201998cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 202098cd9ca7SRichard Henderson 202198cd9ca7SRichard Henderson if (link != 0) { 2022eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 202398cd9ca7SRichard Henderson } 202498cd9ca7SRichard Henderson 202598cd9ca7SRichard Henderson if (is_n) { 202698cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 202798cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 202898cd9ca7SRichard Henderson to the branch. */ 2029eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 203098cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 203198cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 203298cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 203398cd9ca7SRichard Henderson } else { 203498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 203598cd9ca7SRichard Henderson } 203698cd9ca7SRichard Henderson } 203701afb7beSRichard Henderson return true; 203898cd9ca7SRichard Henderson } 203998cd9ca7SRichard Henderson 2040660eefe1SRichard Henderson /* Implement 2041660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 2042660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 2043660eefe1SRichard Henderson * else 2044660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 2045660eefe1SRichard Henderson * which keeps the privilege level from being increased. 2046660eefe1SRichard Henderson */ 2047660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2048660eefe1SRichard Henderson { 2049660eefe1SRichard Henderson TCGv_reg dest; 2050660eefe1SRichard Henderson switch (ctx->privilege) { 2051660eefe1SRichard Henderson case 0: 2052660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2053660eefe1SRichard Henderson return offset; 2054660eefe1SRichard Henderson case 3: 2055993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2056e12c6309SRichard Henderson dest = tcg_temp_new(); 2057660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2058660eefe1SRichard Henderson break; 2059660eefe1SRichard Henderson default: 2060e12c6309SRichard Henderson dest = tcg_temp_new(); 2061660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2062660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2063660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2064660eefe1SRichard Henderson break; 2065660eefe1SRichard Henderson } 2066660eefe1SRichard Henderson return dest; 2067660eefe1SRichard Henderson } 2068660eefe1SRichard Henderson 2069ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20707ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20717ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20727ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20737ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20747ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20757ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20767ad439dfSRichard Henderson aforementioned BE. */ 207731234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20787ad439dfSRichard Henderson { 2079a0180973SRichard Henderson TCGv_reg tmp; 2080a0180973SRichard Henderson 20817ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20827ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20838b81968cSMichael Tokarev next insn within the privileged page. */ 20847ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20857ad439dfSRichard Henderson case TCG_COND_NEVER: 20867ad439dfSRichard Henderson break; 20877ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2088eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20897ad439dfSRichard Henderson goto do_sigill; 20907ad439dfSRichard Henderson default: 20917ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20927ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20937ad439dfSRichard Henderson g_assert_not_reached(); 20947ad439dfSRichard Henderson } 20957ad439dfSRichard Henderson 20967ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20977ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20987ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20997ad439dfSRichard Henderson under such conditions. */ 21007ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 21017ad439dfSRichard Henderson goto do_sigill; 21027ad439dfSRichard Henderson } 21037ad439dfSRichard Henderson 2104ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 21057ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 21062986721dSRichard Henderson gen_excp_1(EXCP_IMP); 210731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 210831234768SRichard Henderson break; 21097ad439dfSRichard Henderson 21107ad439dfSRichard Henderson case 0xb0: /* LWS */ 21117ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 211231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 211331234768SRichard Henderson break; 21147ad439dfSRichard Henderson 21157ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2116ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2117a0180973SRichard Henderson tmp = tcg_temp_new(); 2118a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2119a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2120a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2121a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 212231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 212331234768SRichard Henderson break; 21247ad439dfSRichard Henderson 21257ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 21267ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 212731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 212831234768SRichard Henderson break; 21297ad439dfSRichard Henderson 21307ad439dfSRichard Henderson default: 21317ad439dfSRichard Henderson do_sigill: 21322986721dSRichard Henderson gen_excp_1(EXCP_ILL); 213331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 213431234768SRichard Henderson break; 21357ad439dfSRichard Henderson } 21367ad439dfSRichard Henderson } 2137ba1d0b44SRichard Henderson #endif 21387ad439dfSRichard Henderson 2139deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2140b2167459SRichard Henderson { 2141b2167459SRichard Henderson cond_free(&ctx->null_cond); 214231234768SRichard Henderson return true; 2143b2167459SRichard Henderson } 2144b2167459SRichard Henderson 214540f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 214698a9cb79SRichard Henderson { 214731234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 214898a9cb79SRichard Henderson } 214998a9cb79SRichard Henderson 2150e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 215198a9cb79SRichard Henderson { 215298a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 215398a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 215498a9cb79SRichard Henderson 215598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215631234768SRichard Henderson return true; 215798a9cb79SRichard Henderson } 215898a9cb79SRichard Henderson 2159c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 216098a9cb79SRichard Henderson { 2161c603e14aSRichard Henderson unsigned rt = a->t; 2162eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2163eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 216498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 216598a9cb79SRichard Henderson 216698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 216731234768SRichard Henderson return true; 216898a9cb79SRichard Henderson } 216998a9cb79SRichard Henderson 2170c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 217198a9cb79SRichard Henderson { 2172c603e14aSRichard Henderson unsigned rt = a->t; 2173c603e14aSRichard Henderson unsigned rs = a->sp; 217433423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 217533423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 217698a9cb79SRichard Henderson 217733423472SRichard Henderson load_spr(ctx, t0, rs); 217833423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 217933423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 218033423472SRichard Henderson 218133423472SRichard Henderson save_gpr(ctx, rt, t1); 218298a9cb79SRichard Henderson 218398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218431234768SRichard Henderson return true; 218598a9cb79SRichard Henderson } 218698a9cb79SRichard Henderson 2187c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 218898a9cb79SRichard Henderson { 2189c603e14aSRichard Henderson unsigned rt = a->t; 2190c603e14aSRichard Henderson unsigned ctl = a->r; 2191eaa3783bSRichard Henderson TCGv_reg tmp; 219298a9cb79SRichard Henderson 219398a9cb79SRichard Henderson switch (ctl) { 219435136a77SRichard Henderson case CR_SAR: 2195c603e14aSRichard Henderson if (a->e == 0) { 219698a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 219798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2198eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 219998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 220035136a77SRichard Henderson goto done; 220198a9cb79SRichard Henderson } 220298a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 220335136a77SRichard Henderson goto done; 220435136a77SRichard Henderson case CR_IT: /* Interval Timer */ 220535136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 220635136a77SRichard Henderson nullify_over(ctx); 220798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2208dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 220949c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 221031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 221149c29d6cSRichard Henderson } else { 221249c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 221349c29d6cSRichard Henderson } 221498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 221531234768SRichard Henderson return nullify_end(ctx); 221698a9cb79SRichard Henderson case 26: 221798a9cb79SRichard Henderson case 27: 221898a9cb79SRichard Henderson break; 221998a9cb79SRichard Henderson default: 222098a9cb79SRichard Henderson /* All other control registers are privileged. */ 222135136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 222235136a77SRichard Henderson break; 222398a9cb79SRichard Henderson } 222498a9cb79SRichard Henderson 2225e12c6309SRichard Henderson tmp = tcg_temp_new(); 2226ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 222735136a77SRichard Henderson save_gpr(ctx, rt, tmp); 222835136a77SRichard Henderson 222935136a77SRichard Henderson done: 223098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223131234768SRichard Henderson return true; 223298a9cb79SRichard Henderson } 223398a9cb79SRichard Henderson 2234c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 223533423472SRichard Henderson { 2236c603e14aSRichard Henderson unsigned rr = a->r; 2237c603e14aSRichard Henderson unsigned rs = a->sp; 223833423472SRichard Henderson TCGv_i64 t64; 223933423472SRichard Henderson 224033423472SRichard Henderson if (rs >= 5) { 224133423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 224233423472SRichard Henderson } 224333423472SRichard Henderson nullify_over(ctx); 224433423472SRichard Henderson 224533423472SRichard Henderson t64 = tcg_temp_new_i64(); 224633423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 224733423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 224833423472SRichard Henderson 224933423472SRichard Henderson if (rs >= 4) { 2250ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2251494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 225233423472SRichard Henderson } else { 225333423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 225433423472SRichard Henderson } 225533423472SRichard Henderson 225631234768SRichard Henderson return nullify_end(ctx); 225733423472SRichard Henderson } 225833423472SRichard Henderson 2259c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 226098a9cb79SRichard Henderson { 2261c603e14aSRichard Henderson unsigned ctl = a->t; 22624845f015SSven Schnelle TCGv_reg reg; 2263eaa3783bSRichard Henderson TCGv_reg tmp; 226498a9cb79SRichard Henderson 226535136a77SRichard Henderson if (ctl == CR_SAR) { 22664845f015SSven Schnelle reg = load_gpr(ctx, a->r); 226798a9cb79SRichard Henderson tmp = tcg_temp_new(); 2268f3618f59SHelge Deller tcg_gen_andi_reg(tmp, reg, ctx->is_pa20 ? 63 : 31); 226998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 227098a9cb79SRichard Henderson 227198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 227231234768SRichard Henderson return true; 227398a9cb79SRichard Henderson } 227498a9cb79SRichard Henderson 227535136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 227635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 227735136a77SRichard Henderson 2278c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 227935136a77SRichard Henderson nullify_over(ctx); 22804845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22814845f015SSven Schnelle 228235136a77SRichard Henderson switch (ctl) { 228335136a77SRichard Henderson case CR_IT: 2284ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 228535136a77SRichard Henderson break; 22864f5f2548SRichard Henderson case CR_EIRR: 2287ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22884f5f2548SRichard Henderson break; 22894f5f2548SRichard Henderson case CR_EIEM: 2290ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 229131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22924f5f2548SRichard Henderson break; 22934f5f2548SRichard Henderson 229435136a77SRichard Henderson case CR_IIASQ: 229535136a77SRichard Henderson case CR_IIAOQ: 229635136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 229735136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2298e12c6309SRichard Henderson tmp = tcg_temp_new(); 2299ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 230035136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2301ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2302ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 230335136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 230435136a77SRichard Henderson break; 230535136a77SRichard Henderson 2306d5de20bdSSven Schnelle case CR_PID1: 2307d5de20bdSSven Schnelle case CR_PID2: 2308d5de20bdSSven Schnelle case CR_PID3: 2309d5de20bdSSven Schnelle case CR_PID4: 2310ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2311d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2312ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2313d5de20bdSSven Schnelle #endif 2314d5de20bdSSven Schnelle break; 2315d5de20bdSSven Schnelle 231635136a77SRichard Henderson default: 2317ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 231835136a77SRichard Henderson break; 231935136a77SRichard Henderson } 232031234768SRichard Henderson return nullify_end(ctx); 23214f5f2548SRichard Henderson #endif 232235136a77SRichard Henderson } 232335136a77SRichard Henderson 2324c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 232598a9cb79SRichard Henderson { 2326eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 232798a9cb79SRichard Henderson 2328c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2329f3618f59SHelge Deller tcg_gen_andi_reg(tmp, tmp, ctx->is_pa20 ? 63 : 31); 233098a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 233198a9cb79SRichard Henderson 233298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 233331234768SRichard Henderson return true; 233498a9cb79SRichard Henderson } 233598a9cb79SRichard Henderson 2336e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 233798a9cb79SRichard Henderson { 2338e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 233998a9cb79SRichard Henderson 23402330504cSHelge Deller #ifdef CONFIG_USER_ONLY 23412330504cSHelge Deller /* We don't implement space registers in user mode. */ 2342eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 23432330504cSHelge Deller #else 23442330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 23452330504cSHelge Deller 2346e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 23472330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 23482330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 23492330504cSHelge Deller #endif 2350e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 235198a9cb79SRichard Henderson 235298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 235331234768SRichard Henderson return true; 235498a9cb79SRichard Henderson } 235598a9cb79SRichard Henderson 2356e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2357e36f27efSRichard Henderson { 2358e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2359e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2360e1b5a5edSRichard Henderson TCGv_reg tmp; 2361e1b5a5edSRichard Henderson 2362e1b5a5edSRichard Henderson nullify_over(ctx); 2363e1b5a5edSRichard Henderson 2364e12c6309SRichard Henderson tmp = tcg_temp_new(); 2365ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2366e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2367ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2368e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2369e1b5a5edSRichard Henderson 2370e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 237131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 237231234768SRichard Henderson return nullify_end(ctx); 2373e36f27efSRichard Henderson #endif 2374e1b5a5edSRichard Henderson } 2375e1b5a5edSRichard Henderson 2376e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2377e1b5a5edSRichard Henderson { 2378e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2379e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2380e1b5a5edSRichard Henderson TCGv_reg tmp; 2381e1b5a5edSRichard Henderson 2382e1b5a5edSRichard Henderson nullify_over(ctx); 2383e1b5a5edSRichard Henderson 2384e12c6309SRichard Henderson tmp = tcg_temp_new(); 2385ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2386e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2387ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2388e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2389e1b5a5edSRichard Henderson 2390e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 239131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 239231234768SRichard Henderson return nullify_end(ctx); 2393e36f27efSRichard Henderson #endif 2394e1b5a5edSRichard Henderson } 2395e1b5a5edSRichard Henderson 2396c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2397e1b5a5edSRichard Henderson { 2398e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2399c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2400c603e14aSRichard Henderson TCGv_reg tmp, reg; 2401e1b5a5edSRichard Henderson nullify_over(ctx); 2402e1b5a5edSRichard Henderson 2403c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2404e12c6309SRichard Henderson tmp = tcg_temp_new(); 2405ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2406e1b5a5edSRichard Henderson 2407e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 240831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 240931234768SRichard Henderson return nullify_end(ctx); 2410c603e14aSRichard Henderson #endif 2411e1b5a5edSRichard Henderson } 2412f49b3537SRichard Henderson 2413e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2414f49b3537SRichard Henderson { 2415f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2416e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2417f49b3537SRichard Henderson nullify_over(ctx); 2418f49b3537SRichard Henderson 2419e36f27efSRichard Henderson if (rfi_r) { 2420ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2421f49b3537SRichard Henderson } else { 2422ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2423f49b3537SRichard Henderson } 242431234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 242507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 242631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2427f49b3537SRichard Henderson 242831234768SRichard Henderson return nullify_end(ctx); 2429e36f27efSRichard Henderson #endif 2430f49b3537SRichard Henderson } 24316210db05SHelge Deller 2432e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2433e36f27efSRichard Henderson { 2434e36f27efSRichard Henderson return do_rfi(ctx, false); 2435e36f27efSRichard Henderson } 2436e36f27efSRichard Henderson 2437e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2438e36f27efSRichard Henderson { 2439e36f27efSRichard Henderson return do_rfi(ctx, true); 2440e36f27efSRichard Henderson } 2441e36f27efSRichard Henderson 244296927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 24436210db05SHelge Deller { 24446210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 244596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24466210db05SHelge Deller nullify_over(ctx); 2447ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 244831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 244931234768SRichard Henderson return nullify_end(ctx); 245096927adbSRichard Henderson #endif 24516210db05SHelge Deller } 245296927adbSRichard Henderson 245396927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 245496927adbSRichard Henderson { 245596927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 245696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 245796927adbSRichard Henderson nullify_over(ctx); 2458ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 245996927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 246096927adbSRichard Henderson return nullify_end(ctx); 246196927adbSRichard Henderson #endif 246296927adbSRichard Henderson } 2463e1b5a5edSRichard Henderson 24644a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 24654a4554c6SHelge Deller { 24664a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24674a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 24684a4554c6SHelge Deller nullify_over(ctx); 2469ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 24704a4554c6SHelge Deller return nullify_end(ctx); 24714a4554c6SHelge Deller #endif 24724a4554c6SHelge Deller } 24734a4554c6SHelge Deller 2474deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 247598a9cb79SRichard Henderson { 2476deee69a1SRichard Henderson if (a->m) { 2477deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2478deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2479deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 248098a9cb79SRichard Henderson 248198a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2482eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2483deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2484deee69a1SRichard Henderson } 248598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 248631234768SRichard Henderson return true; 248798a9cb79SRichard Henderson } 248898a9cb79SRichard Henderson 2489deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 249098a9cb79SRichard Henderson { 249186f8d05fSRichard Henderson TCGv_reg dest, ofs; 2492eed14219SRichard Henderson TCGv_i32 level, want; 249386f8d05fSRichard Henderson TCGv_tl addr; 249498a9cb79SRichard Henderson 249598a9cb79SRichard Henderson nullify_over(ctx); 249698a9cb79SRichard Henderson 2497deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2498deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2499eed14219SRichard Henderson 2500deee69a1SRichard Henderson if (a->imm) { 250129dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 250298a9cb79SRichard Henderson } else { 2503eed14219SRichard Henderson level = tcg_temp_new_i32(); 2504deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2505eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 250698a9cb79SRichard Henderson } 250729dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2508eed14219SRichard Henderson 2509ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2510eed14219SRichard Henderson 2511deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 251231234768SRichard Henderson return nullify_end(ctx); 251398a9cb79SRichard Henderson } 251498a9cb79SRichard Henderson 2515deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 25168d6ae7fbSRichard Henderson { 2517*8577f354SRichard Henderson if (ctx->is_pa20) { 2518*8577f354SRichard Henderson return false; 2519*8577f354SRichard Henderson } 2520deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2521deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25228d6ae7fbSRichard Henderson TCGv_tl addr; 25238d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 25248d6ae7fbSRichard Henderson 25258d6ae7fbSRichard Henderson nullify_over(ctx); 25268d6ae7fbSRichard Henderson 2527deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2528deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2529deee69a1SRichard Henderson if (a->addr) { 2530*8577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25318d6ae7fbSRichard Henderson } else { 2532*8577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25338d6ae7fbSRichard Henderson } 25348d6ae7fbSRichard Henderson 253532dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 253632dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 253731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 253831234768SRichard Henderson } 253931234768SRichard Henderson return nullify_end(ctx); 2540deee69a1SRichard Henderson #endif 25418d6ae7fbSRichard Henderson } 254263300a00SRichard Henderson 2543deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 254463300a00SRichard Henderson { 2545deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2546deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 254763300a00SRichard Henderson TCGv_tl addr; 254863300a00SRichard Henderson TCGv_reg ofs; 254963300a00SRichard Henderson 255063300a00SRichard Henderson nullify_over(ctx); 255163300a00SRichard Henderson 2552deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2553deee69a1SRichard Henderson if (a->m) { 2554deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 255563300a00SRichard Henderson } 2556deee69a1SRichard Henderson if (a->local) { 2557ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 255863300a00SRichard Henderson } else { 2559ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 256063300a00SRichard Henderson } 256163300a00SRichard Henderson 256263300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 256332dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 256431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 256531234768SRichard Henderson } 256631234768SRichard Henderson return nullify_end(ctx); 2567deee69a1SRichard Henderson #endif 256863300a00SRichard Henderson } 25692dfcca9fSRichard Henderson 25706797c315SNick Hudson /* 25716797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25726797c315SNick Hudson * See 25736797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25746797c315SNick Hudson * page 13-9 (195/206) 25756797c315SNick Hudson */ 25766797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25776797c315SNick Hudson { 2578*8577f354SRichard Henderson if (ctx->is_pa20) { 2579*8577f354SRichard Henderson return false; 2580*8577f354SRichard Henderson } 25816797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25826797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25836797c315SNick Hudson TCGv_tl addr, atl, stl; 25846797c315SNick Hudson TCGv_reg reg; 25856797c315SNick Hudson 25866797c315SNick Hudson nullify_over(ctx); 25876797c315SNick Hudson 25886797c315SNick Hudson /* 25896797c315SNick Hudson * FIXME: 25906797c315SNick Hudson * if (not (pcxl or pcxl2)) 25916797c315SNick Hudson * return gen_illegal(ctx); 25926797c315SNick Hudson */ 25936797c315SNick Hudson 25946797c315SNick Hudson atl = tcg_temp_new_tl(); 25956797c315SNick Hudson stl = tcg_temp_new_tl(); 25966797c315SNick Hudson addr = tcg_temp_new_tl(); 25976797c315SNick Hudson 2598ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25996797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 26006797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2601ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 26026797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 26036797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 26046797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 26056797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 26066797c315SNick Hudson 26076797c315SNick Hudson reg = load_gpr(ctx, a->r); 26086797c315SNick Hudson if (a->addr) { 2609*8577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 26106797c315SNick Hudson } else { 2611*8577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 26126797c315SNick Hudson } 26136797c315SNick Hudson 26146797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 26156797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 26166797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26176797c315SNick Hudson } 26186797c315SNick Hudson return nullify_end(ctx); 26196797c315SNick Hudson #endif 26206797c315SNick Hudson } 26216797c315SNick Hudson 2622*8577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 2623*8577f354SRichard Henderson { 2624*8577f354SRichard Henderson if (!ctx->is_pa20) { 2625*8577f354SRichard Henderson return false; 2626*8577f354SRichard Henderson } 2627*8577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2628*8577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 2629*8577f354SRichard Henderson nullify_over(ctx); 2630*8577f354SRichard Henderson { 2631*8577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 2632*8577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 2633*8577f354SRichard Henderson 2634*8577f354SRichard Henderson if (a->data) { 2635*8577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 2636*8577f354SRichard Henderson } else { 2637*8577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 2638*8577f354SRichard Henderson } 2639*8577f354SRichard Henderson } 2640*8577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2641*8577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 2642*8577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2643*8577f354SRichard Henderson } 2644*8577f354SRichard Henderson return nullify_end(ctx); 2645*8577f354SRichard Henderson #endif 2646*8577f354SRichard Henderson } 2647*8577f354SRichard Henderson 2648deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26492dfcca9fSRichard Henderson { 2650deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2651deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26522dfcca9fSRichard Henderson TCGv_tl vaddr; 26532dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 26542dfcca9fSRichard Henderson 26552dfcca9fSRichard Henderson nullify_over(ctx); 26562dfcca9fSRichard Henderson 2657deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26582dfcca9fSRichard Henderson 26592dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2660ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26612dfcca9fSRichard Henderson 26622dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2663deee69a1SRichard Henderson if (a->m) { 2664deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26652dfcca9fSRichard Henderson } 2666deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26672dfcca9fSRichard Henderson 266831234768SRichard Henderson return nullify_end(ctx); 2669deee69a1SRichard Henderson #endif 26702dfcca9fSRichard Henderson } 267143a97b81SRichard Henderson 2672deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 267343a97b81SRichard Henderson { 267443a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 267543a97b81SRichard Henderson 267643a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 267743a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 267843a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 267943a97b81SRichard Henderson since the entire address space is coherent. */ 268029dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 268143a97b81SRichard Henderson 268231234768SRichard Henderson cond_free(&ctx->null_cond); 268331234768SRichard Henderson return true; 268443a97b81SRichard Henderson } 268598a9cb79SRichard Henderson 2686faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2687b2167459SRichard Henderson { 26880c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2689b2167459SRichard Henderson } 2690b2167459SRichard Henderson 2691faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2692b2167459SRichard Henderson { 26930c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2694b2167459SRichard Henderson } 2695b2167459SRichard Henderson 2696faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2697b2167459SRichard Henderson { 26980c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2699b2167459SRichard Henderson } 2700b2167459SRichard Henderson 2701faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2702b2167459SRichard Henderson { 27030c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 27040c982a28SRichard Henderson } 2705b2167459SRichard Henderson 2706faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 27070c982a28SRichard Henderson { 27080c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 27090c982a28SRichard Henderson } 27100c982a28SRichard Henderson 271163c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 27120c982a28SRichard Henderson { 27130c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 27140c982a28SRichard Henderson } 27150c982a28SRichard Henderson 271663c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27170c982a28SRichard Henderson { 27180c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 27190c982a28SRichard Henderson } 27200c982a28SRichard Henderson 272163c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27220c982a28SRichard Henderson { 27230c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 27240c982a28SRichard Henderson } 27250c982a28SRichard Henderson 272663c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27270c982a28SRichard Henderson { 27280c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 27290c982a28SRichard Henderson } 27300c982a28SRichard Henderson 273163c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 27320c982a28SRichard Henderson { 27330c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 27340c982a28SRichard Henderson } 27350c982a28SRichard Henderson 273663c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27370c982a28SRichard Henderson { 27380c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 27390c982a28SRichard Henderson } 27400c982a28SRichard Henderson 2741fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 27420c982a28SRichard Henderson { 27430c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 27440c982a28SRichard Henderson } 27450c982a28SRichard Henderson 2746fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 27470c982a28SRichard Henderson { 27480c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 27490c982a28SRichard Henderson } 27500c982a28SRichard Henderson 2751fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27520c982a28SRichard Henderson { 27530c982a28SRichard Henderson if (a->cf == 0) { 27540c982a28SRichard Henderson unsigned r2 = a->r2; 27550c982a28SRichard Henderson unsigned r1 = a->r1; 27560c982a28SRichard Henderson unsigned rt = a->t; 27570c982a28SRichard Henderson 27587aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27597aee8189SRichard Henderson cond_free(&ctx->null_cond); 27607aee8189SRichard Henderson return true; 27617aee8189SRichard Henderson } 27627aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2763b2167459SRichard Henderson if (r1 == 0) { 2764eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2765eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2766b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2767b2167459SRichard Henderson } else { 2768b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2769b2167459SRichard Henderson } 2770b2167459SRichard Henderson cond_free(&ctx->null_cond); 277131234768SRichard Henderson return true; 2772b2167459SRichard Henderson } 27737aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27747aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27757aee8189SRichard Henderson * 27767aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27777aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27787aee8189SRichard Henderson * currently implemented as idle. 27797aee8189SRichard Henderson */ 27807aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27817aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27827aee8189SRichard Henderson until the next timer interrupt. */ 27837aee8189SRichard Henderson nullify_over(ctx); 27847aee8189SRichard Henderson 27857aee8189SRichard Henderson /* Advance the instruction queue. */ 2786741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2787741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27887aee8189SRichard Henderson nullify_set(ctx, 0); 27897aee8189SRichard Henderson 27907aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2791ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 279229dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27937aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27947aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27957aee8189SRichard Henderson 27967aee8189SRichard Henderson return nullify_end(ctx); 27977aee8189SRichard Henderson } 27987aee8189SRichard Henderson #endif 27997aee8189SRichard Henderson } 28000c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 28017aee8189SRichard Henderson } 2802b2167459SRichard Henderson 2803fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2804b2167459SRichard Henderson { 28050c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 28060c982a28SRichard Henderson } 28070c982a28SRichard Henderson 2808345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 28090c982a28SRichard Henderson { 2810eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2811b2167459SRichard Henderson 28120c982a28SRichard Henderson if (a->cf) { 2813b2167459SRichard Henderson nullify_over(ctx); 2814b2167459SRichard Henderson } 28150c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28160c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2817345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 281831234768SRichard Henderson return nullify_end(ctx); 2819b2167459SRichard Henderson } 2820b2167459SRichard Henderson 2821af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2822b2167459SRichard Henderson { 2823eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2824b2167459SRichard Henderson 28250c982a28SRichard Henderson if (a->cf) { 2826b2167459SRichard Henderson nullify_over(ctx); 2827b2167459SRichard Henderson } 28280c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28290c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2830af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_reg); 283131234768SRichard Henderson return nullify_end(ctx); 2832b2167459SRichard Henderson } 2833b2167459SRichard Henderson 2834af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2835b2167459SRichard Henderson { 2836eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2837b2167459SRichard Henderson 28380c982a28SRichard Henderson if (a->cf) { 2839b2167459SRichard Henderson nullify_over(ctx); 2840b2167459SRichard Henderson } 28410c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28420c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2843e12c6309SRichard Henderson tmp = tcg_temp_new(); 2844eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2845af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_reg); 284631234768SRichard Henderson return nullify_end(ctx); 2847b2167459SRichard Henderson } 2848b2167459SRichard Henderson 2849af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2850b2167459SRichard Henderson { 28510c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28520c982a28SRichard Henderson } 28530c982a28SRichard Henderson 2854af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28550c982a28SRichard Henderson { 28560c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28570c982a28SRichard Henderson } 28580c982a28SRichard Henderson 2859af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28600c982a28SRichard Henderson { 2861eaa3783bSRichard Henderson TCGv_reg tmp; 2862b2167459SRichard Henderson 2863b2167459SRichard Henderson nullify_over(ctx); 2864b2167459SRichard Henderson 2865e12c6309SRichard Henderson tmp = tcg_temp_new(); 2866eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2867b2167459SRichard Henderson if (!is_i) { 2868eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2869b2167459SRichard Henderson } 2870af240753SRichard Henderson tcg_gen_andi_reg(tmp, tmp, (target_ureg)0x1111111111111111ull); 2871eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2872af240753SRichard Henderson do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false, 2873eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 287431234768SRichard Henderson return nullify_end(ctx); 2875b2167459SRichard Henderson } 2876b2167459SRichard Henderson 2877af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2878b2167459SRichard Henderson { 28790c982a28SRichard Henderson return do_dcor(ctx, a, false); 28800c982a28SRichard Henderson } 28810c982a28SRichard Henderson 2882af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 28830c982a28SRichard Henderson { 28840c982a28SRichard Henderson return do_dcor(ctx, a, true); 28850c982a28SRichard Henderson } 28860c982a28SRichard Henderson 28870c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28880c982a28SRichard Henderson { 2889eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 289072ca8753SRichard Henderson TCGv_reg cout; 2891b2167459SRichard Henderson 2892b2167459SRichard Henderson nullify_over(ctx); 2893b2167459SRichard Henderson 28940c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28950c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2896b2167459SRichard Henderson 2897b2167459SRichard Henderson add1 = tcg_temp_new(); 2898b2167459SRichard Henderson add2 = tcg_temp_new(); 2899b2167459SRichard Henderson addc = tcg_temp_new(); 2900b2167459SRichard Henderson dest = tcg_temp_new(); 290129dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2902b2167459SRichard Henderson 2903b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2904eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 290572ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2906b2167459SRichard Henderson 290772ca8753SRichard Henderson /* 290872ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 290972ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 291072ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 291172ca8753SRichard Henderson * proper inputs to the addition without movcond. 291272ca8753SRichard Henderson */ 291372ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2914eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2915eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 291672ca8753SRichard Henderson 291772ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 291872ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2919b2167459SRichard Henderson 2920b2167459SRichard Henderson /* Write back the result register. */ 29210c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2922b2167459SRichard Henderson 2923b2167459SRichard Henderson /* Write back PSW[CB]. */ 2924eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2925eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2926b2167459SRichard Henderson 2927b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 292872ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 292972ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2930eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2931b2167459SRichard Henderson 2932b2167459SRichard Henderson /* Install the new nullification. */ 29330c982a28SRichard Henderson if (a->cf) { 2934eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2935b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2936b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2937b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2938b2167459SRichard Henderson } 2939a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2940b2167459SRichard Henderson } 2941b2167459SRichard Henderson 294231234768SRichard Henderson return nullify_end(ctx); 2943b2167459SRichard Henderson } 2944b2167459SRichard Henderson 29450588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2946b2167459SRichard Henderson { 29470588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29480588e061SRichard Henderson } 29490588e061SRichard Henderson 29500588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29510588e061SRichard Henderson { 29520588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29530588e061SRichard Henderson } 29540588e061SRichard Henderson 29550588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29560588e061SRichard Henderson { 29570588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29580588e061SRichard Henderson } 29590588e061SRichard Henderson 29600588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29610588e061SRichard Henderson { 29620588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29630588e061SRichard Henderson } 29640588e061SRichard Henderson 29650588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29660588e061SRichard Henderson { 29670588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29680588e061SRichard Henderson } 29690588e061SRichard Henderson 29700588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29710588e061SRichard Henderson { 29720588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29730588e061SRichard Henderson } 29740588e061SRichard Henderson 2975345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 29760588e061SRichard Henderson { 2977eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2978b2167459SRichard Henderson 29790588e061SRichard Henderson if (a->cf) { 2980b2167459SRichard Henderson nullify_over(ctx); 2981b2167459SRichard Henderson } 2982b2167459SRichard Henderson 2983d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 29840588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2985345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2986b2167459SRichard Henderson 298731234768SRichard Henderson return nullify_end(ctx); 2988b2167459SRichard Henderson } 2989b2167459SRichard Henderson 29901cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 299196d6407fSRichard Henderson { 29920786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29930786a3b6SHelge Deller return gen_illegal(ctx); 29940786a3b6SHelge Deller } else { 29951cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 29961cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 299796d6407fSRichard Henderson } 29980786a3b6SHelge Deller } 299996d6407fSRichard Henderson 30001cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 300196d6407fSRichard Henderson { 30021cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 30030786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 30040786a3b6SHelge Deller return gen_illegal(ctx); 30050786a3b6SHelge Deller } else { 30061cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 300796d6407fSRichard Henderson } 30080786a3b6SHelge Deller } 300996d6407fSRichard Henderson 30101cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 301196d6407fSRichard Henderson { 3012b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 301386f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 301486f8d05fSRichard Henderson TCGv_tl addr; 301596d6407fSRichard Henderson 301651416c4eSRichard Henderson if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 301751416c4eSRichard Henderson return gen_illegal(ctx); 301851416c4eSRichard Henderson } 301951416c4eSRichard Henderson 302096d6407fSRichard Henderson nullify_over(ctx); 302196d6407fSRichard Henderson 30221cd012a5SRichard Henderson if (a->m) { 302386f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 302486f8d05fSRichard Henderson we see the result of the load. */ 3025e12c6309SRichard Henderson dest = tcg_temp_new(); 302696d6407fSRichard Henderson } else { 30271cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 302896d6407fSRichard Henderson } 302996d6407fSRichard Henderson 30301cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 30311cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 3032b1af755cSRichard Henderson 3033b1af755cSRichard Henderson /* 3034b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3035b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3036b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3037b1af755cSRichard Henderson * 3038b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3039b1af755cSRichard Henderson * with the ,co completer. 3040b1af755cSRichard Henderson */ 3041b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3042b1af755cSRichard Henderson 304329dd6f64SRichard Henderson zero = tcg_constant_reg(0); 304486f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 3045b1af755cSRichard Henderson 30461cd012a5SRichard Henderson if (a->m) { 30471cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 304896d6407fSRichard Henderson } 30491cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 305096d6407fSRichard Henderson 305131234768SRichard Henderson return nullify_end(ctx); 305296d6407fSRichard Henderson } 305396d6407fSRichard Henderson 30541cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 305596d6407fSRichard Henderson { 305686f8d05fSRichard Henderson TCGv_reg ofs, val; 305786f8d05fSRichard Henderson TCGv_tl addr; 305896d6407fSRichard Henderson 305996d6407fSRichard Henderson nullify_over(ctx); 306096d6407fSRichard Henderson 30611cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 306286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 30631cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 30641cd012a5SRichard Henderson if (a->a) { 3065f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3066ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3067f9f46db4SEmilio G. Cota } else { 3068ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3069f9f46db4SEmilio G. Cota } 3070f9f46db4SEmilio G. Cota } else { 3071f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3072ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 307396d6407fSRichard Henderson } else { 3074ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 307596d6407fSRichard Henderson } 3076f9f46db4SEmilio G. Cota } 30771cd012a5SRichard Henderson if (a->m) { 307886f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 30791cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 308096d6407fSRichard Henderson } 308196d6407fSRichard Henderson 308231234768SRichard Henderson return nullify_end(ctx); 308396d6407fSRichard Henderson } 308496d6407fSRichard Henderson 308525460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 308625460fc5SRichard Henderson { 308725460fc5SRichard Henderson TCGv_reg ofs, val; 308825460fc5SRichard Henderson TCGv_tl addr; 308925460fc5SRichard Henderson 309025460fc5SRichard Henderson if (!ctx->is_pa20) { 309125460fc5SRichard Henderson return false; 309225460fc5SRichard Henderson } 309325460fc5SRichard Henderson nullify_over(ctx); 309425460fc5SRichard Henderson 309525460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 309625460fc5SRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 309725460fc5SRichard Henderson val = load_gpr(ctx, a->r); 309825460fc5SRichard Henderson if (a->a) { 309925460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 310025460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 310125460fc5SRichard Henderson } else { 310225460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 310325460fc5SRichard Henderson } 310425460fc5SRichard Henderson } else { 310525460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 310625460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 310725460fc5SRichard Henderson } else { 310825460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 310925460fc5SRichard Henderson } 311025460fc5SRichard Henderson } 311125460fc5SRichard Henderson if (a->m) { 311225460fc5SRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~7); 311325460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 311425460fc5SRichard Henderson } 311525460fc5SRichard Henderson 311625460fc5SRichard Henderson return nullify_end(ctx); 311725460fc5SRichard Henderson } 311825460fc5SRichard Henderson 31191cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3120d0a851ccSRichard Henderson { 3121d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3122d0a851ccSRichard Henderson 3123d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3124d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 31251cd012a5SRichard Henderson trans_ld(ctx, a); 3126d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 312731234768SRichard Henderson return true; 3128d0a851ccSRichard Henderson } 3129d0a851ccSRichard Henderson 31301cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3131d0a851ccSRichard Henderson { 3132d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3133d0a851ccSRichard Henderson 3134d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3135d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 31361cd012a5SRichard Henderson trans_st(ctx, a); 3137d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 313831234768SRichard Henderson return true; 3139d0a851ccSRichard Henderson } 314095412a61SRichard Henderson 31410588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3142b2167459SRichard Henderson { 31430588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3144b2167459SRichard Henderson 31450588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 31460588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3147b2167459SRichard Henderson cond_free(&ctx->null_cond); 314831234768SRichard Henderson return true; 3149b2167459SRichard Henderson } 3150b2167459SRichard Henderson 31510588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3152b2167459SRichard Henderson { 31530588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3154eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3155b2167459SRichard Henderson 31560588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3157b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3158b2167459SRichard Henderson cond_free(&ctx->null_cond); 315931234768SRichard Henderson return true; 3160b2167459SRichard Henderson } 3161b2167459SRichard Henderson 31620588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3163b2167459SRichard Henderson { 31640588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3165b2167459SRichard Henderson 3166b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3167b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 31680588e061SRichard Henderson if (a->b == 0) { 31690588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3170b2167459SRichard Henderson } else { 31710588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3172b2167459SRichard Henderson } 31730588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3174b2167459SRichard Henderson cond_free(&ctx->null_cond); 317531234768SRichard Henderson return true; 3176b2167459SRichard Henderson } 3177b2167459SRichard Henderson 317801afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 3179e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 318098cd9ca7SRichard Henderson { 318101afb7beSRichard Henderson TCGv_reg dest, in2, sv; 318298cd9ca7SRichard Henderson DisasCond cond; 318398cd9ca7SRichard Henderson 318498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3185e12c6309SRichard Henderson dest = tcg_temp_new(); 318698cd9ca7SRichard Henderson 3187eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 318898cd9ca7SRichard Henderson 3189f764718dSRichard Henderson sv = NULL; 3190b47a4a02SSven Schnelle if (cond_need_sv(c)) { 319198cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 319298cd9ca7SRichard Henderson } 319398cd9ca7SRichard Henderson 31944fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 319501afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 319698cd9ca7SRichard Henderson } 319798cd9ca7SRichard Henderson 319801afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 319998cd9ca7SRichard Henderson { 3200e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3201e9efd4bcSRichard Henderson return false; 3202e9efd4bcSRichard Henderson } 320301afb7beSRichard Henderson nullify_over(ctx); 3204e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3205e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 320601afb7beSRichard Henderson } 320701afb7beSRichard Henderson 320801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 320901afb7beSRichard Henderson { 3210c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3211c65c3ee1SRichard Henderson return false; 3212c65c3ee1SRichard Henderson } 321301afb7beSRichard Henderson nullify_over(ctx); 3214e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), 3215c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 321601afb7beSRichard Henderson } 321701afb7beSRichard Henderson 321801afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 321901afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 322001afb7beSRichard Henderson { 3221bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 322298cd9ca7SRichard Henderson DisasCond cond; 3223bdcccc17SRichard Henderson bool d = false; 322498cd9ca7SRichard Henderson 3225f25d3160SRichard Henderson /* 3226f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3227f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3228f25d3160SRichard Henderson */ 3229f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3230f25d3160SRichard Henderson d = c >= 5; 3231f25d3160SRichard Henderson if (d) { 3232f25d3160SRichard Henderson c &= 3; 3233f25d3160SRichard Henderson } 3234f25d3160SRichard Henderson } 3235f25d3160SRichard Henderson 323698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 323743675d20SSven Schnelle dest = tcg_temp_new(); 3238f764718dSRichard Henderson sv = NULL; 3239bdcccc17SRichard Henderson cb_cond = NULL; 324098cd9ca7SRichard Henderson 3241b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3242bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3243bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3244bdcccc17SRichard Henderson 3245eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3246eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3247bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3248bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3249bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3250b47a4a02SSven Schnelle } else { 3251eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3252b47a4a02SSven Schnelle } 3253b47a4a02SSven Schnelle if (cond_need_sv(c)) { 325498cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 325598cd9ca7SRichard Henderson } 325698cd9ca7SRichard Henderson 3257a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 325843675d20SSven Schnelle save_gpr(ctx, r, dest); 325901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 326098cd9ca7SRichard Henderson } 326198cd9ca7SRichard Henderson 326201afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 326398cd9ca7SRichard Henderson { 326401afb7beSRichard Henderson nullify_over(ctx); 326501afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 326601afb7beSRichard Henderson } 326701afb7beSRichard Henderson 326801afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 326901afb7beSRichard Henderson { 327001afb7beSRichard Henderson nullify_over(ctx); 3271d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 327201afb7beSRichard Henderson } 327301afb7beSRichard Henderson 327401afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 327501afb7beSRichard Henderson { 3276eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 327798cd9ca7SRichard Henderson DisasCond cond; 327898cd9ca7SRichard Henderson 327998cd9ca7SRichard Henderson nullify_over(ctx); 328098cd9ca7SRichard Henderson 328198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 328201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 328384e224d4SRichard Henderson if (cond_need_ext(ctx, a->d)) { 32841e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 32851e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 32861e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 32871e9ab9fbSRichard Henderson } else { 3288eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 32891e9ab9fbSRichard Henderson } 329098cd9ca7SRichard Henderson 32911e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 329201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 329398cd9ca7SRichard Henderson } 329498cd9ca7SRichard Henderson 329501afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 329698cd9ca7SRichard Henderson { 329701afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 329801afb7beSRichard Henderson DisasCond cond; 32991e9ab9fbSRichard Henderson int p; 330001afb7beSRichard Henderson 330101afb7beSRichard Henderson nullify_over(ctx); 330201afb7beSRichard Henderson 330301afb7beSRichard Henderson tmp = tcg_temp_new(); 330401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 330584e224d4SRichard Henderson p = a->p | (cond_need_ext(ctx, a->d) ? 32 : 0); 33061e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 330701afb7beSRichard Henderson 330801afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 330901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 331001afb7beSRichard Henderson } 331101afb7beSRichard Henderson 331201afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 331301afb7beSRichard Henderson { 3314eaa3783bSRichard Henderson TCGv_reg dest; 331598cd9ca7SRichard Henderson DisasCond cond; 331698cd9ca7SRichard Henderson 331798cd9ca7SRichard Henderson nullify_over(ctx); 331898cd9ca7SRichard Henderson 331901afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 332001afb7beSRichard Henderson if (a->r1 == 0) { 3321eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 332298cd9ca7SRichard Henderson } else { 332301afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 332498cd9ca7SRichard Henderson } 332598cd9ca7SRichard Henderson 33264fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 33274fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 332801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 332901afb7beSRichard Henderson } 333001afb7beSRichard Henderson 333101afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 333201afb7beSRichard Henderson { 333301afb7beSRichard Henderson TCGv_reg dest; 333401afb7beSRichard Henderson DisasCond cond; 333501afb7beSRichard Henderson 333601afb7beSRichard Henderson nullify_over(ctx); 333701afb7beSRichard Henderson 333801afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 333901afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 334001afb7beSRichard Henderson 33414fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 33424fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 334301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 334498cd9ca7SRichard Henderson } 334598cd9ca7SRichard Henderson 3346f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 33470b1347d2SRichard Henderson { 3348f7b775a9SRichard Henderson TCGv_reg dest, src2; 33490b1347d2SRichard Henderson 3350f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3351f7b775a9SRichard Henderson return false; 3352f7b775a9SRichard Henderson } 335330878590SRichard Henderson if (a->c) { 33540b1347d2SRichard Henderson nullify_over(ctx); 33550b1347d2SRichard Henderson } 33560b1347d2SRichard Henderson 335730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3358f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 335930878590SRichard Henderson if (a->r1 == 0) { 3360f7b775a9SRichard Henderson if (a->d) { 3361f7b775a9SRichard Henderson tcg_gen_shr_reg(dest, src2, cpu_sar); 3362f7b775a9SRichard Henderson } else { 3363f7b775a9SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 3364f7b775a9SRichard Henderson 3365f7b775a9SRichard Henderson tcg_gen_ext32u_reg(dest, src2); 3366f7b775a9SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3367f7b775a9SRichard Henderson tcg_gen_shr_reg(dest, dest, tmp); 3368f7b775a9SRichard Henderson } 336930878590SRichard Henderson } else if (a->r1 == a->r2) { 3370f7b775a9SRichard Henderson if (a->d) { 3371f7b775a9SRichard Henderson tcg_gen_rotr_reg(dest, src2, cpu_sar); 3372f7b775a9SRichard Henderson } else { 33730b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3374e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3375e1d635e8SRichard Henderson 3376f7b775a9SRichard Henderson tcg_gen_trunc_reg_i32(t32, src2); 3377e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3378f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3379e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3380eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 3381f7b775a9SRichard Henderson } 3382f7b775a9SRichard Henderson } else { 3383f7b775a9SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->r1); 3384f7b775a9SRichard Henderson 3385f7b775a9SRichard Henderson if (a->d) { 3386f7b775a9SRichard Henderson TCGv_reg t = tcg_temp_new(); 3387f7b775a9SRichard Henderson TCGv_reg n = tcg_temp_new(); 3388f7b775a9SRichard Henderson 3389f7b775a9SRichard Henderson tcg_gen_xori_reg(n, cpu_sar, 63); 3390f7b775a9SRichard Henderson tcg_gen_shl_reg(t, src2, n); 3391f7b775a9SRichard Henderson tcg_gen_shli_reg(t, t, 1); 3392f7b775a9SRichard Henderson tcg_gen_shr_reg(dest, src1, cpu_sar); 3393f7b775a9SRichard Henderson tcg_gen_or_reg(dest, dest, t); 33940b1347d2SRichard Henderson } else { 33950b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 33960b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 33970b1347d2SRichard Henderson 3398f7b775a9SRichard Henderson tcg_gen_concat_reg_i64(t, src2, src1); 3399eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 3400f7b775a9SRichard Henderson tcg_gen_andi_i64(s, s, 31); 34010b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3402eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 34030b1347d2SRichard Henderson } 3404f7b775a9SRichard Henderson } 340530878590SRichard Henderson save_gpr(ctx, a->t, dest); 34060b1347d2SRichard Henderson 34070b1347d2SRichard Henderson /* Install the new nullification. */ 34080b1347d2SRichard Henderson cond_free(&ctx->null_cond); 340930878590SRichard Henderson if (a->c) { 34104fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34110b1347d2SRichard Henderson } 341231234768SRichard Henderson return nullify_end(ctx); 34130b1347d2SRichard Henderson } 34140b1347d2SRichard Henderson 3415f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 34160b1347d2SRichard Henderson { 3417f7b775a9SRichard Henderson unsigned width, sa; 3418eaa3783bSRichard Henderson TCGv_reg dest, t2; 34190b1347d2SRichard Henderson 3420f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3421f7b775a9SRichard Henderson return false; 3422f7b775a9SRichard Henderson } 342330878590SRichard Henderson if (a->c) { 34240b1347d2SRichard Henderson nullify_over(ctx); 34250b1347d2SRichard Henderson } 34260b1347d2SRichard Henderson 3427f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3428f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3429f7b775a9SRichard Henderson 343030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 343130878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 343205bfd4dbSRichard Henderson if (a->r1 == 0) { 3433f7b775a9SRichard Henderson tcg_gen_extract_reg(dest, t2, sa, width - sa); 3434f7b775a9SRichard Henderson } else if (width == TARGET_REGISTER_BITS) { 343505bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 3436f7b775a9SRichard Henderson } else { 3437f7b775a9SRichard Henderson assert(!a->d); 3438f7b775a9SRichard Henderson if (a->r1 == a->r2) { 34390b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3440eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 34410b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3442eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 34430b1347d2SRichard Henderson } else { 344405bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 344505bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 344605bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 344705bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 34480b1347d2SRichard Henderson } 3449f7b775a9SRichard Henderson } 345030878590SRichard Henderson save_gpr(ctx, a->t, dest); 34510b1347d2SRichard Henderson 34520b1347d2SRichard Henderson /* Install the new nullification. */ 34530b1347d2SRichard Henderson cond_free(&ctx->null_cond); 345430878590SRichard Henderson if (a->c) { 34554fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34560b1347d2SRichard Henderson } 345731234768SRichard Henderson return nullify_end(ctx); 34580b1347d2SRichard Henderson } 34590b1347d2SRichard Henderson 3460bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 34610b1347d2SRichard Henderson { 3462bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 3463eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 34640b1347d2SRichard Henderson 3465bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3466bd792da3SRichard Henderson return false; 3467bd792da3SRichard Henderson } 346830878590SRichard Henderson if (a->c) { 34690b1347d2SRichard Henderson nullify_over(ctx); 34700b1347d2SRichard Henderson } 34710b1347d2SRichard Henderson 347230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 347330878590SRichard Henderson src = load_gpr(ctx, a->r); 34740b1347d2SRichard Henderson tmp = tcg_temp_new(); 34750b1347d2SRichard Henderson 34760b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3477bd792da3SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, widthm1); 3478bd792da3SRichard Henderson tcg_gen_xori_reg(tmp, tmp, widthm1); 3479d781cb77SRichard Henderson 348030878590SRichard Henderson if (a->se) { 3481bd792da3SRichard Henderson if (!a->d) { 3482bd792da3SRichard Henderson tcg_gen_ext32s_reg(dest, src); 3483bd792da3SRichard Henderson src = dest; 3484bd792da3SRichard Henderson } 3485eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3486bd792da3SRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, a->len); 34870b1347d2SRichard Henderson } else { 3488bd792da3SRichard Henderson if (!a->d) { 3489bd792da3SRichard Henderson tcg_gen_ext32u_reg(dest, src); 3490bd792da3SRichard Henderson src = dest; 3491bd792da3SRichard Henderson } 3492eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3493bd792da3SRichard Henderson tcg_gen_extract_reg(dest, dest, 0, a->len); 34940b1347d2SRichard Henderson } 349530878590SRichard Henderson save_gpr(ctx, a->t, dest); 34960b1347d2SRichard Henderson 34970b1347d2SRichard Henderson /* Install the new nullification. */ 34980b1347d2SRichard Henderson cond_free(&ctx->null_cond); 349930878590SRichard Henderson if (a->c) { 3500bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35010b1347d2SRichard Henderson } 350231234768SRichard Henderson return nullify_end(ctx); 35030b1347d2SRichard Henderson } 35040b1347d2SRichard Henderson 3505bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 35060b1347d2SRichard Henderson { 3507bd792da3SRichard Henderson unsigned len, cpos, width; 3508eaa3783bSRichard Henderson TCGv_reg dest, src; 35090b1347d2SRichard Henderson 3510bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3511bd792da3SRichard Henderson return false; 3512bd792da3SRichard Henderson } 351330878590SRichard Henderson if (a->c) { 35140b1347d2SRichard Henderson nullify_over(ctx); 35150b1347d2SRichard Henderson } 35160b1347d2SRichard Henderson 3517bd792da3SRichard Henderson len = a->len; 3518bd792da3SRichard Henderson width = a->d ? 64 : 32; 3519bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3520bd792da3SRichard Henderson if (cpos + len > width) { 3521bd792da3SRichard Henderson len = width - cpos; 3522bd792da3SRichard Henderson } 3523bd792da3SRichard Henderson 352430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 352530878590SRichard Henderson src = load_gpr(ctx, a->r); 352630878590SRichard Henderson if (a->se) { 3527eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 35280b1347d2SRichard Henderson } else { 3529eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 35300b1347d2SRichard Henderson } 353130878590SRichard Henderson save_gpr(ctx, a->t, dest); 35320b1347d2SRichard Henderson 35330b1347d2SRichard Henderson /* Install the new nullification. */ 35340b1347d2SRichard Henderson cond_free(&ctx->null_cond); 353530878590SRichard Henderson if (a->c) { 3536bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35370b1347d2SRichard Henderson } 353831234768SRichard Henderson return nullify_end(ctx); 35390b1347d2SRichard Henderson } 35400b1347d2SRichard Henderson 354172ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 35420b1347d2SRichard Henderson { 354372ae4f2bSRichard Henderson unsigned len, width; 3544eaa3783bSRichard Henderson target_sreg mask0, mask1; 3545eaa3783bSRichard Henderson TCGv_reg dest; 35460b1347d2SRichard Henderson 354772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 354872ae4f2bSRichard Henderson return false; 354972ae4f2bSRichard Henderson } 355030878590SRichard Henderson if (a->c) { 35510b1347d2SRichard Henderson nullify_over(ctx); 35520b1347d2SRichard Henderson } 355372ae4f2bSRichard Henderson 355472ae4f2bSRichard Henderson len = a->len; 355572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 355672ae4f2bSRichard Henderson if (a->cpos + len > width) { 355772ae4f2bSRichard Henderson len = width - a->cpos; 35580b1347d2SRichard Henderson } 35590b1347d2SRichard Henderson 356030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 356130878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 356230878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 35630b1347d2SRichard Henderson 356430878590SRichard Henderson if (a->nz) { 356530878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 3566eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 356772ae4f2bSRichard Henderson tcg_gen_ori_reg(dest, dest, mask0); 35680b1347d2SRichard Henderson } else { 3569eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 35700b1347d2SRichard Henderson } 357130878590SRichard Henderson save_gpr(ctx, a->t, dest); 35720b1347d2SRichard Henderson 35730b1347d2SRichard Henderson /* Install the new nullification. */ 35740b1347d2SRichard Henderson cond_free(&ctx->null_cond); 357530878590SRichard Henderson if (a->c) { 357672ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35770b1347d2SRichard Henderson } 357831234768SRichard Henderson return nullify_end(ctx); 35790b1347d2SRichard Henderson } 35800b1347d2SRichard Henderson 358172ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 35820b1347d2SRichard Henderson { 358330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 358472ae4f2bSRichard Henderson unsigned len, width; 3585eaa3783bSRichard Henderson TCGv_reg dest, val; 35860b1347d2SRichard Henderson 358772ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 358872ae4f2bSRichard Henderson return false; 358972ae4f2bSRichard Henderson } 359030878590SRichard Henderson if (a->c) { 35910b1347d2SRichard Henderson nullify_over(ctx); 35920b1347d2SRichard Henderson } 359372ae4f2bSRichard Henderson 359472ae4f2bSRichard Henderson len = a->len; 359572ae4f2bSRichard Henderson width = a->d ? 64 : 32; 359672ae4f2bSRichard Henderson if (a->cpos + len > width) { 359772ae4f2bSRichard Henderson len = width - a->cpos; 35980b1347d2SRichard Henderson } 35990b1347d2SRichard Henderson 360030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 360130878590SRichard Henderson val = load_gpr(ctx, a->r); 36020b1347d2SRichard Henderson if (rs == 0) { 360330878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 36040b1347d2SRichard Henderson } else { 360530878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 36060b1347d2SRichard Henderson } 360730878590SRichard Henderson save_gpr(ctx, a->t, dest); 36080b1347d2SRichard Henderson 36090b1347d2SRichard Henderson /* Install the new nullification. */ 36100b1347d2SRichard Henderson cond_free(&ctx->null_cond); 361130878590SRichard Henderson if (a->c) { 361272ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36130b1347d2SRichard Henderson } 361431234768SRichard Henderson return nullify_end(ctx); 36150b1347d2SRichard Henderson } 36160b1347d2SRichard Henderson 361772ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 361872ae4f2bSRichard Henderson bool d, bool nz, unsigned len, TCGv_reg val) 36190b1347d2SRichard Henderson { 36200b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 362172ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 362230878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 362372ae4f2bSRichard Henderson target_ureg msb = 1ULL << (len - 1); 36240b1347d2SRichard Henderson 36250b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36260b1347d2SRichard Henderson shift = tcg_temp_new(); 36270b1347d2SRichard Henderson tmp = tcg_temp_new(); 36280b1347d2SRichard Henderson 36290b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 363072ae4f2bSRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, widthm1); 363172ae4f2bSRichard Henderson tcg_gen_xori_reg(shift, shift, widthm1); 36320b1347d2SRichard Henderson 36330992a930SRichard Henderson mask = tcg_temp_new(); 36340992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3635eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 36360b1347d2SRichard Henderson if (rs) { 3637eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3638eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3639eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3640eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 36410b1347d2SRichard Henderson } else { 3642eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 36430b1347d2SRichard Henderson } 36440b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36450b1347d2SRichard Henderson 36460b1347d2SRichard Henderson /* Install the new nullification. */ 36470b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36480b1347d2SRichard Henderson if (c) { 364972ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 36500b1347d2SRichard Henderson } 365131234768SRichard Henderson return nullify_end(ctx); 36520b1347d2SRichard Henderson } 36530b1347d2SRichard Henderson 365472ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 365530878590SRichard Henderson { 365672ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 365772ae4f2bSRichard Henderson return false; 365872ae4f2bSRichard Henderson } 3659a6deecceSSven Schnelle if (a->c) { 3660a6deecceSSven Schnelle nullify_over(ctx); 3661a6deecceSSven Schnelle } 366272ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 366372ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 366430878590SRichard Henderson } 366530878590SRichard Henderson 366672ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 366730878590SRichard Henderson { 366872ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 366972ae4f2bSRichard Henderson return false; 367072ae4f2bSRichard Henderson } 3671a6deecceSSven Schnelle if (a->c) { 3672a6deecceSSven Schnelle nullify_over(ctx); 3673a6deecceSSven Schnelle } 367472ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 367572ae4f2bSRichard Henderson tcg_constant_reg(a->i)); 367630878590SRichard Henderson } 36770b1347d2SRichard Henderson 36788340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 367998cd9ca7SRichard Henderson { 3680660eefe1SRichard Henderson TCGv_reg tmp; 368198cd9ca7SRichard Henderson 3682c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 368398cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 368498cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 368598cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 368698cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 368798cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 368898cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 368998cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 369098cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 36918340f534SRichard Henderson if (a->b == 0) { 36928340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 369398cd9ca7SRichard Henderson } 3694c301f34eSRichard Henderson #else 3695c301f34eSRichard Henderson nullify_over(ctx); 3696660eefe1SRichard Henderson #endif 3697660eefe1SRichard Henderson 3698e12c6309SRichard Henderson tmp = tcg_temp_new(); 36998340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3700660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3701c301f34eSRichard Henderson 3702c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 37038340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3704c301f34eSRichard Henderson #else 3705c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3706c301f34eSRichard Henderson 37078340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 37088340f534SRichard Henderson if (a->l) { 3709741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3710c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3711c301f34eSRichard Henderson } 37128340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3713a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3714a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3715a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3716c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3717c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3718c301f34eSRichard Henderson } else { 3719741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3720c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3721c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3722c301f34eSRichard Henderson } 3723a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3724c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 37258340f534SRichard Henderson nullify_set(ctx, a->n); 3726c301f34eSRichard Henderson } 3727c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 372831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 372931234768SRichard Henderson return nullify_end(ctx); 3730c301f34eSRichard Henderson #endif 373198cd9ca7SRichard Henderson } 373298cd9ca7SRichard Henderson 37338340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 373498cd9ca7SRichard Henderson { 37358340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 373698cd9ca7SRichard Henderson } 373798cd9ca7SRichard Henderson 37388340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 373943e05652SRichard Henderson { 37408340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 374143e05652SRichard Henderson 37426e5f5300SSven Schnelle nullify_over(ctx); 37436e5f5300SSven Schnelle 374443e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 374543e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 374643e05652SRichard Henderson * expensive to track. Real hardware will trap for 374743e05652SRichard Henderson * b gateway 374843e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 374943e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 375043e05652SRichard Henderson * diagnose the security hole 375143e05652SRichard Henderson * b gateway 375243e05652SRichard Henderson * b evil 375343e05652SRichard Henderson * in which instructions at evil would run with increased privs. 375443e05652SRichard Henderson */ 375543e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 375643e05652SRichard Henderson return gen_illegal(ctx); 375743e05652SRichard Henderson } 375843e05652SRichard Henderson 375943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 376043e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3761b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 376243e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 376343e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 376443e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 376543e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 376643e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 376743e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 376843e05652SRichard Henderson if (type < 0) { 376931234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 377031234768SRichard Henderson return true; 377143e05652SRichard Henderson } 377243e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 377343e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 377443e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 377543e05652SRichard Henderson } 377643e05652SRichard Henderson } else { 377743e05652SRichard Henderson dest &= -4; /* priv = 0 */ 377843e05652SRichard Henderson } 377943e05652SRichard Henderson #endif 378043e05652SRichard Henderson 37816e5f5300SSven Schnelle if (a->l) { 37826e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 37836e5f5300SSven Schnelle if (ctx->privilege < 3) { 37846e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 37856e5f5300SSven Schnelle } 37866e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 37876e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 37886e5f5300SSven Schnelle } 37896e5f5300SSven Schnelle 37906e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 379143e05652SRichard Henderson } 379243e05652SRichard Henderson 37938340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 379498cd9ca7SRichard Henderson { 3795b35aec85SRichard Henderson if (a->x) { 3796e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 37978340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3798eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3799660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 38008340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3801b35aec85SRichard Henderson } else { 3802b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3803b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3804b35aec85SRichard Henderson } 380598cd9ca7SRichard Henderson } 380698cd9ca7SRichard Henderson 38078340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 380898cd9ca7SRichard Henderson { 3809eaa3783bSRichard Henderson TCGv_reg dest; 381098cd9ca7SRichard Henderson 38118340f534SRichard Henderson if (a->x == 0) { 38128340f534SRichard Henderson dest = load_gpr(ctx, a->b); 381398cd9ca7SRichard Henderson } else { 3814e12c6309SRichard Henderson dest = tcg_temp_new(); 38158340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 38168340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 381798cd9ca7SRichard Henderson } 3818660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 38198340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 382098cd9ca7SRichard Henderson } 382198cd9ca7SRichard Henderson 38228340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 382398cd9ca7SRichard Henderson { 3824660eefe1SRichard Henderson TCGv_reg dest; 382598cd9ca7SRichard Henderson 3826c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 38278340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 38288340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3829c301f34eSRichard Henderson #else 3830c301f34eSRichard Henderson nullify_over(ctx); 38318340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3832c301f34eSRichard Henderson 3833741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3834c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3835c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3836c301f34eSRichard Henderson } 3837741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3838c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 38398340f534SRichard Henderson if (a->l) { 3840741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3841c301f34eSRichard Henderson } 38428340f534SRichard Henderson nullify_set(ctx, a->n); 3843c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 384431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 384531234768SRichard Henderson return nullify_end(ctx); 3846c301f34eSRichard Henderson #endif 384798cd9ca7SRichard Henderson } 384898cd9ca7SRichard Henderson 3849a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 3850a8966ba7SRichard Henderson { 3851a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 3852a8966ba7SRichard Henderson return ctx->is_pa20; 3853a8966ba7SRichard Henderson } 3854a8966ba7SRichard Henderson 38551ca74648SRichard Henderson /* 38561ca74648SRichard Henderson * Float class 0 38571ca74648SRichard Henderson */ 3858ebe9383cSRichard Henderson 38591ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3860ebe9383cSRichard Henderson { 3861ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3862ebe9383cSRichard Henderson } 3863ebe9383cSRichard Henderson 386459f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 386559f8c04bSHelge Deller { 3866a300dad3SRichard Henderson uint64_t ret; 3867a300dad3SRichard Henderson 3868a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3869a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3870a300dad3SRichard Henderson } else { 3871a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3872a300dad3SRichard Henderson } 3873a300dad3SRichard Henderson 387459f8c04bSHelge Deller nullify_over(ctx); 3875a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 387659f8c04bSHelge Deller return nullify_end(ctx); 387759f8c04bSHelge Deller } 387859f8c04bSHelge Deller 38791ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 38801ca74648SRichard Henderson { 38811ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 38821ca74648SRichard Henderson } 38831ca74648SRichard Henderson 3884ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3885ebe9383cSRichard Henderson { 3886ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3887ebe9383cSRichard Henderson } 3888ebe9383cSRichard Henderson 38891ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 38901ca74648SRichard Henderson { 38911ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 38921ca74648SRichard Henderson } 38931ca74648SRichard Henderson 38941ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3895ebe9383cSRichard Henderson { 3896ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3897ebe9383cSRichard Henderson } 3898ebe9383cSRichard Henderson 38991ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 39001ca74648SRichard Henderson { 39011ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 39021ca74648SRichard Henderson } 39031ca74648SRichard Henderson 3904ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3905ebe9383cSRichard Henderson { 3906ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3907ebe9383cSRichard Henderson } 3908ebe9383cSRichard Henderson 39091ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 39101ca74648SRichard Henderson { 39111ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 39121ca74648SRichard Henderson } 39131ca74648SRichard Henderson 39141ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 39151ca74648SRichard Henderson { 39161ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 39171ca74648SRichard Henderson } 39181ca74648SRichard Henderson 39191ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 39201ca74648SRichard Henderson { 39211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 39221ca74648SRichard Henderson } 39231ca74648SRichard Henderson 39241ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 39251ca74648SRichard Henderson { 39261ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 39271ca74648SRichard Henderson } 39281ca74648SRichard Henderson 39291ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 39301ca74648SRichard Henderson { 39311ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 39321ca74648SRichard Henderson } 39331ca74648SRichard Henderson 39341ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3935ebe9383cSRichard Henderson { 3936ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3937ebe9383cSRichard Henderson } 3938ebe9383cSRichard Henderson 39391ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 39401ca74648SRichard Henderson { 39411ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 39421ca74648SRichard Henderson } 39431ca74648SRichard Henderson 3944ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3945ebe9383cSRichard Henderson { 3946ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3947ebe9383cSRichard Henderson } 3948ebe9383cSRichard Henderson 39491ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 39501ca74648SRichard Henderson { 39511ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 39521ca74648SRichard Henderson } 39531ca74648SRichard Henderson 39541ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3955ebe9383cSRichard Henderson { 3956ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3957ebe9383cSRichard Henderson } 3958ebe9383cSRichard Henderson 39591ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 39601ca74648SRichard Henderson { 39611ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 39621ca74648SRichard Henderson } 39631ca74648SRichard Henderson 3964ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3965ebe9383cSRichard Henderson { 3966ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3967ebe9383cSRichard Henderson } 3968ebe9383cSRichard Henderson 39691ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 39701ca74648SRichard Henderson { 39711ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 39721ca74648SRichard Henderson } 39731ca74648SRichard Henderson 39741ca74648SRichard Henderson /* 39751ca74648SRichard Henderson * Float class 1 39761ca74648SRichard Henderson */ 39771ca74648SRichard Henderson 39781ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 39791ca74648SRichard Henderson { 39801ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 39811ca74648SRichard Henderson } 39821ca74648SRichard Henderson 39831ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 39841ca74648SRichard Henderson { 39851ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 39861ca74648SRichard Henderson } 39871ca74648SRichard Henderson 39881ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 39891ca74648SRichard Henderson { 39901ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 39911ca74648SRichard Henderson } 39921ca74648SRichard Henderson 39931ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 39941ca74648SRichard Henderson { 39951ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 39961ca74648SRichard Henderson } 39971ca74648SRichard Henderson 39981ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 39991ca74648SRichard Henderson { 40001ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 40011ca74648SRichard Henderson } 40021ca74648SRichard Henderson 40031ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 40041ca74648SRichard Henderson { 40051ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 40061ca74648SRichard Henderson } 40071ca74648SRichard Henderson 40081ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 40091ca74648SRichard Henderson { 40101ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 40111ca74648SRichard Henderson } 40121ca74648SRichard Henderson 40131ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 40141ca74648SRichard Henderson { 40151ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 40161ca74648SRichard Henderson } 40171ca74648SRichard Henderson 40181ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 40191ca74648SRichard Henderson { 40201ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 40211ca74648SRichard Henderson } 40221ca74648SRichard Henderson 40231ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 40241ca74648SRichard Henderson { 40251ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 40261ca74648SRichard Henderson } 40271ca74648SRichard Henderson 40281ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 40291ca74648SRichard Henderson { 40301ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 40311ca74648SRichard Henderson } 40321ca74648SRichard Henderson 40331ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 40341ca74648SRichard Henderson { 40351ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 40361ca74648SRichard Henderson } 40371ca74648SRichard Henderson 40381ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 40391ca74648SRichard Henderson { 40401ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 40411ca74648SRichard Henderson } 40421ca74648SRichard Henderson 40431ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 40441ca74648SRichard Henderson { 40451ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 40461ca74648SRichard Henderson } 40471ca74648SRichard Henderson 40481ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 40491ca74648SRichard Henderson { 40501ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 40511ca74648SRichard Henderson } 40521ca74648SRichard Henderson 40531ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 40541ca74648SRichard Henderson { 40551ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 40561ca74648SRichard Henderson } 40571ca74648SRichard Henderson 40581ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 40591ca74648SRichard Henderson { 40601ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 40611ca74648SRichard Henderson } 40621ca74648SRichard Henderson 40631ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 40641ca74648SRichard Henderson { 40651ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 40661ca74648SRichard Henderson } 40671ca74648SRichard Henderson 40681ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 40691ca74648SRichard Henderson { 40701ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 40711ca74648SRichard Henderson } 40721ca74648SRichard Henderson 40731ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 40741ca74648SRichard Henderson { 40751ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 40761ca74648SRichard Henderson } 40771ca74648SRichard Henderson 40781ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 40791ca74648SRichard Henderson { 40801ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 40811ca74648SRichard Henderson } 40821ca74648SRichard Henderson 40831ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 40841ca74648SRichard Henderson { 40851ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 40861ca74648SRichard Henderson } 40871ca74648SRichard Henderson 40881ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 40891ca74648SRichard Henderson { 40901ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 40911ca74648SRichard Henderson } 40921ca74648SRichard Henderson 40931ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 40941ca74648SRichard Henderson { 40951ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 40961ca74648SRichard Henderson } 40971ca74648SRichard Henderson 40981ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 40991ca74648SRichard Henderson { 41001ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 41011ca74648SRichard Henderson } 41021ca74648SRichard Henderson 41031ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 41041ca74648SRichard Henderson { 41051ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 41061ca74648SRichard Henderson } 41071ca74648SRichard Henderson 41081ca74648SRichard Henderson /* 41091ca74648SRichard Henderson * Float class 2 41101ca74648SRichard Henderson */ 41111ca74648SRichard Henderson 41121ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4113ebe9383cSRichard Henderson { 4114ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4115ebe9383cSRichard Henderson 4116ebe9383cSRichard Henderson nullify_over(ctx); 4117ebe9383cSRichard Henderson 41181ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 41191ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 412029dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 412129dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4122ebe9383cSRichard Henderson 4123ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4124ebe9383cSRichard Henderson 41251ca74648SRichard Henderson return nullify_end(ctx); 4126ebe9383cSRichard Henderson } 4127ebe9383cSRichard Henderson 41281ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4129ebe9383cSRichard Henderson { 4130ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4131ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4132ebe9383cSRichard Henderson 4133ebe9383cSRichard Henderson nullify_over(ctx); 4134ebe9383cSRichard Henderson 41351ca74648SRichard Henderson ta = load_frd0(a->r1); 41361ca74648SRichard Henderson tb = load_frd0(a->r2); 413729dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 413829dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4139ebe9383cSRichard Henderson 4140ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4141ebe9383cSRichard Henderson 414231234768SRichard Henderson return nullify_end(ctx); 4143ebe9383cSRichard Henderson } 4144ebe9383cSRichard Henderson 41451ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4146ebe9383cSRichard Henderson { 4147eaa3783bSRichard Henderson TCGv_reg t; 4148ebe9383cSRichard Henderson 4149ebe9383cSRichard Henderson nullify_over(ctx); 4150ebe9383cSRichard Henderson 4151e12c6309SRichard Henderson t = tcg_temp_new(); 4152ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4153ebe9383cSRichard Henderson 41541ca74648SRichard Henderson if (a->y == 1) { 4155ebe9383cSRichard Henderson int mask; 4156ebe9383cSRichard Henderson bool inv = false; 4157ebe9383cSRichard Henderson 41581ca74648SRichard Henderson switch (a->c) { 4159ebe9383cSRichard Henderson case 0: /* simple */ 4160eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4161ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4162ebe9383cSRichard Henderson goto done; 4163ebe9383cSRichard Henderson case 2: /* rej */ 4164ebe9383cSRichard Henderson inv = true; 4165ebe9383cSRichard Henderson /* fallthru */ 4166ebe9383cSRichard Henderson case 1: /* acc */ 4167ebe9383cSRichard Henderson mask = 0x43ff800; 4168ebe9383cSRichard Henderson break; 4169ebe9383cSRichard Henderson case 6: /* rej8 */ 4170ebe9383cSRichard Henderson inv = true; 4171ebe9383cSRichard Henderson /* fallthru */ 4172ebe9383cSRichard Henderson case 5: /* acc8 */ 4173ebe9383cSRichard Henderson mask = 0x43f8000; 4174ebe9383cSRichard Henderson break; 4175ebe9383cSRichard Henderson case 9: /* acc6 */ 4176ebe9383cSRichard Henderson mask = 0x43e0000; 4177ebe9383cSRichard Henderson break; 4178ebe9383cSRichard Henderson case 13: /* acc4 */ 4179ebe9383cSRichard Henderson mask = 0x4380000; 4180ebe9383cSRichard Henderson break; 4181ebe9383cSRichard Henderson case 17: /* acc2 */ 4182ebe9383cSRichard Henderson mask = 0x4200000; 4183ebe9383cSRichard Henderson break; 4184ebe9383cSRichard Henderson default: 41851ca74648SRichard Henderson gen_illegal(ctx); 41861ca74648SRichard Henderson return true; 4187ebe9383cSRichard Henderson } 4188ebe9383cSRichard Henderson if (inv) { 4189d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 4190eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4191ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4192ebe9383cSRichard Henderson } else { 4193eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4194ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4195ebe9383cSRichard Henderson } 41961ca74648SRichard Henderson } else { 41971ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 41981ca74648SRichard Henderson 41991ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 42001ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 42011ca74648SRichard Henderson } 42021ca74648SRichard Henderson 4203ebe9383cSRichard Henderson done: 420431234768SRichard Henderson return nullify_end(ctx); 4205ebe9383cSRichard Henderson } 4206ebe9383cSRichard Henderson 42071ca74648SRichard Henderson /* 42081ca74648SRichard Henderson * Float class 2 42091ca74648SRichard Henderson */ 42101ca74648SRichard Henderson 42111ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4212ebe9383cSRichard Henderson { 42131ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 42141ca74648SRichard Henderson } 42151ca74648SRichard Henderson 42161ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 42171ca74648SRichard Henderson { 42181ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 42191ca74648SRichard Henderson } 42201ca74648SRichard Henderson 42211ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 42221ca74648SRichard Henderson { 42231ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 42241ca74648SRichard Henderson } 42251ca74648SRichard Henderson 42261ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 42271ca74648SRichard Henderson { 42281ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 42291ca74648SRichard Henderson } 42301ca74648SRichard Henderson 42311ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 42321ca74648SRichard Henderson { 42331ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 42341ca74648SRichard Henderson } 42351ca74648SRichard Henderson 42361ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 42371ca74648SRichard Henderson { 42381ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 42391ca74648SRichard Henderson } 42401ca74648SRichard Henderson 42411ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 42421ca74648SRichard Henderson { 42431ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 42441ca74648SRichard Henderson } 42451ca74648SRichard Henderson 42461ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 42471ca74648SRichard Henderson { 42481ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 42491ca74648SRichard Henderson } 42501ca74648SRichard Henderson 42511ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 42521ca74648SRichard Henderson { 42531ca74648SRichard Henderson TCGv_i64 x, y; 4254ebe9383cSRichard Henderson 4255ebe9383cSRichard Henderson nullify_over(ctx); 4256ebe9383cSRichard Henderson 42571ca74648SRichard Henderson x = load_frw0_i64(a->r1); 42581ca74648SRichard Henderson y = load_frw0_i64(a->r2); 42591ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 42601ca74648SRichard Henderson save_frd(a->t, x); 4261ebe9383cSRichard Henderson 426231234768SRichard Henderson return nullify_end(ctx); 4263ebe9383cSRichard Henderson } 4264ebe9383cSRichard Henderson 4265ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4266ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4267ebe9383cSRichard Henderson { 4268ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4269ebe9383cSRichard Henderson } 4270ebe9383cSRichard Henderson 4271b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4272ebe9383cSRichard Henderson { 4273b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4274b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4275b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4276b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4277b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4278ebe9383cSRichard Henderson 4279ebe9383cSRichard Henderson nullify_over(ctx); 4280ebe9383cSRichard Henderson 4281ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4282ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4283ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4284ebe9383cSRichard Henderson 428531234768SRichard Henderson return nullify_end(ctx); 4286ebe9383cSRichard Henderson } 4287ebe9383cSRichard Henderson 4288b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4289b1e2af57SRichard Henderson { 4290b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4291b1e2af57SRichard Henderson } 4292b1e2af57SRichard Henderson 4293b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4294b1e2af57SRichard Henderson { 4295b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4296b1e2af57SRichard Henderson } 4297b1e2af57SRichard Henderson 4298b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4299b1e2af57SRichard Henderson { 4300b1e2af57SRichard Henderson nullify_over(ctx); 4301b1e2af57SRichard Henderson 4302b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4303b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4304b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4305b1e2af57SRichard Henderson 4306b1e2af57SRichard Henderson return nullify_end(ctx); 4307b1e2af57SRichard Henderson } 4308b1e2af57SRichard Henderson 4309b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4310b1e2af57SRichard Henderson { 4311b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4312b1e2af57SRichard Henderson } 4313b1e2af57SRichard Henderson 4314b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4315b1e2af57SRichard Henderson { 4316b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4317b1e2af57SRichard Henderson } 4318b1e2af57SRichard Henderson 4319c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4320ebe9383cSRichard Henderson { 4321c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4322ebe9383cSRichard Henderson 4323ebe9383cSRichard Henderson nullify_over(ctx); 4324c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4325c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4326c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4327ebe9383cSRichard Henderson 4328c3bad4f8SRichard Henderson if (a->neg) { 4329ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4330ebe9383cSRichard Henderson } else { 4331ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4332ebe9383cSRichard Henderson } 4333ebe9383cSRichard Henderson 4334c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 433531234768SRichard Henderson return nullify_end(ctx); 4336ebe9383cSRichard Henderson } 4337ebe9383cSRichard Henderson 4338c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4339ebe9383cSRichard Henderson { 4340c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4341ebe9383cSRichard Henderson 4342ebe9383cSRichard Henderson nullify_over(ctx); 4343c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4344c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4345c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4346ebe9383cSRichard Henderson 4347c3bad4f8SRichard Henderson if (a->neg) { 4348ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4349ebe9383cSRichard Henderson } else { 4350ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4351ebe9383cSRichard Henderson } 4352ebe9383cSRichard Henderson 4353c3bad4f8SRichard Henderson save_frd(a->t, x); 435431234768SRichard Henderson return nullify_end(ctx); 4355ebe9383cSRichard Henderson } 4356ebe9383cSRichard Henderson 435715da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 435815da177bSSven Schnelle { 4359cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4360cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4361cf6b28d4SHelge Deller if (a->i == 0x100) { 4362cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4363ad75a51eSRichard Henderson nullify_over(ctx); 4364ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4365cf6b28d4SHelge Deller return nullify_end(ctx); 436615da177bSSven Schnelle } 4367ad75a51eSRichard Henderson #endif 4368ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4369ad75a51eSRichard Henderson return true; 4370ad75a51eSRichard Henderson } 437115da177bSSven Schnelle 4372b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 437361766fe9SRichard Henderson { 437451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4375f764718dSRichard Henderson int bound; 437661766fe9SRichard Henderson 437751b061fbSRichard Henderson ctx->cs = cs; 4378494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4379bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 43803d68ee7bSRichard Henderson 43813d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4382c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 43833d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4384c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4385c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4386217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4387c301f34eSRichard Henderson #else 4388494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4389bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4390bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4391bb67ec32SRichard Henderson : MMU_PHYS_IDX); 43923d68ee7bSRichard Henderson 4393c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4394c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4395c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4396c301f34eSRichard Henderson int32_t diff = cs_base; 4397c301f34eSRichard Henderson 4398c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4399c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4400c301f34eSRichard Henderson #endif 440151b061fbSRichard Henderson ctx->iaoq_n = -1; 4402f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 440361766fe9SRichard Henderson 44043d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 44053d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4406b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 440761766fe9SRichard Henderson } 440861766fe9SRichard Henderson 440951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 441051b061fbSRichard Henderson { 441151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 441261766fe9SRichard Henderson 44133d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 441451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 441551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4416494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 441751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 441851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4419129e9cc3SRichard Henderson } 442051b061fbSRichard Henderson ctx->null_lab = NULL; 442161766fe9SRichard Henderson } 442261766fe9SRichard Henderson 442351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 442451b061fbSRichard Henderson { 442551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 442651b061fbSRichard Henderson 442751b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 442851b061fbSRichard Henderson } 442951b061fbSRichard Henderson 443051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 443151b061fbSRichard Henderson { 443251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4433b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 443451b061fbSRichard Henderson DisasJumpType ret; 443551b061fbSRichard Henderson 443651b061fbSRichard Henderson /* Execute one insn. */ 4437ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4438c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 443931234768SRichard Henderson do_page_zero(ctx); 444031234768SRichard Henderson ret = ctx->base.is_jmp; 4441869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4442ba1d0b44SRichard Henderson } else 4443ba1d0b44SRichard Henderson #endif 4444ba1d0b44SRichard Henderson { 444561766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 444661766fe9SRichard Henderson the page permissions for execute. */ 44474e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 444861766fe9SRichard Henderson 444961766fe9SRichard Henderson /* Set up the IA queue for the next insn. 445061766fe9SRichard Henderson This will be overwritten by a branch. */ 445151b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 445251b061fbSRichard Henderson ctx->iaoq_n = -1; 4453e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4454eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 445561766fe9SRichard Henderson } else { 445651b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4457f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 445861766fe9SRichard Henderson } 445961766fe9SRichard Henderson 446051b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 446151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4462869051eaSRichard Henderson ret = DISAS_NEXT; 4463129e9cc3SRichard Henderson } else { 44641a19da0dSRichard Henderson ctx->insn = insn; 446531274b46SRichard Henderson if (!decode(ctx, insn)) { 446631274b46SRichard Henderson gen_illegal(ctx); 446731274b46SRichard Henderson } 446831234768SRichard Henderson ret = ctx->base.is_jmp; 446951b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4470129e9cc3SRichard Henderson } 447161766fe9SRichard Henderson } 447261766fe9SRichard Henderson 44733d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 44743d68ee7bSRichard Henderson a priority change within the instruction queue. */ 447551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4476c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4477c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4478c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4479c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 448051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 448151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 448231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4483129e9cc3SRichard Henderson } else { 448431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 448561766fe9SRichard Henderson } 4486129e9cc3SRichard Henderson } 448751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 448851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4489c301f34eSRichard Henderson ctx->base.pc_next += 4; 449061766fe9SRichard Henderson 4491c5d0aec2SRichard Henderson switch (ret) { 4492c5d0aec2SRichard Henderson case DISAS_NORETURN: 4493c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4494c5d0aec2SRichard Henderson break; 4495c5d0aec2SRichard Henderson 4496c5d0aec2SRichard Henderson case DISAS_NEXT: 4497c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4498c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 449951b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4500a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4501741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4502c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4503c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4504c301f34eSRichard Henderson #endif 450551b061fbSRichard Henderson nullify_save(ctx); 4506c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4507c5d0aec2SRichard Henderson ? DISAS_EXIT 4508c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 450951b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4510a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 451161766fe9SRichard Henderson } 4512c5d0aec2SRichard Henderson break; 4513c5d0aec2SRichard Henderson 4514c5d0aec2SRichard Henderson default: 4515c5d0aec2SRichard Henderson g_assert_not_reached(); 4516c5d0aec2SRichard Henderson } 451761766fe9SRichard Henderson } 451861766fe9SRichard Henderson 451951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 452051b061fbSRichard Henderson { 452151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4522e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 452351b061fbSRichard Henderson 4524e1b5a5edSRichard Henderson switch (is_jmp) { 4525869051eaSRichard Henderson case DISAS_NORETURN: 452661766fe9SRichard Henderson break; 452751b061fbSRichard Henderson case DISAS_TOO_MANY: 4528869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4529e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4530741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4531741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 453251b061fbSRichard Henderson nullify_save(ctx); 453361766fe9SRichard Henderson /* FALLTHRU */ 4534869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 45358532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 45367f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 45378532a14eSRichard Henderson break; 453861766fe9SRichard Henderson } 4539c5d0aec2SRichard Henderson /* FALLTHRU */ 4540c5d0aec2SRichard Henderson case DISAS_EXIT: 4541c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 454261766fe9SRichard Henderson break; 454361766fe9SRichard Henderson default: 454451b061fbSRichard Henderson g_assert_not_reached(); 454561766fe9SRichard Henderson } 454651b061fbSRichard Henderson } 454761766fe9SRichard Henderson 45488eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 45498eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 455051b061fbSRichard Henderson { 4551c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 455261766fe9SRichard Henderson 4553ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4554ba1d0b44SRichard Henderson switch (pc) { 45557ad439dfSRichard Henderson case 0x00: 45568eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4557ba1d0b44SRichard Henderson return; 45587ad439dfSRichard Henderson case 0xb0: 45598eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4560ba1d0b44SRichard Henderson return; 45617ad439dfSRichard Henderson case 0xe0: 45628eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4563ba1d0b44SRichard Henderson return; 45647ad439dfSRichard Henderson case 0x100: 45658eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4566ba1d0b44SRichard Henderson return; 45677ad439dfSRichard Henderson } 4568ba1d0b44SRichard Henderson #endif 4569ba1d0b44SRichard Henderson 45708eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 45718eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 457261766fe9SRichard Henderson } 457351b061fbSRichard Henderson 457451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 457551b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 457651b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 457751b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 457851b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 457951b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 458051b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 458151b061fbSRichard Henderson }; 458251b061fbSRichard Henderson 4583597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4584306c8721SRichard Henderson target_ulong pc, void *host_pc) 458551b061fbSRichard Henderson { 458651b061fbSRichard Henderson DisasContext ctx; 4587306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 458861766fe9SRichard Henderson } 4589