161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 33eaa3783bSRichard Henderson we need to redefine all of these. */ 34eaa3783bSRichard Henderson 35eaa3783bSRichard Henderson #undef TCGv 36eaa3783bSRichard Henderson #undef tcg_temp_new 37eaa3783bSRichard Henderson #undef tcg_global_mem_new 38eaa3783bSRichard Henderson #undef tcg_temp_local_new 39eaa3783bSRichard Henderson #undef tcg_temp_free 40eaa3783bSRichard Henderson 41eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 42eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 43eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 44eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 45eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 46eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 47eaa3783bSRichard Henderson #else 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 49eaa3783bSRichard Henderson #endif 50eaa3783bSRichard Henderson #else 51eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 52eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 53eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 63eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 64eaa3783bSRichard Henderson 65eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 66eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 74eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 75eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 76eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 77eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 78eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 79eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 80eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 81eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 82eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 83eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 84eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 85eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 86eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 87eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 88eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 89eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 90eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 91eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 92eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 93eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 94eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 95eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 96eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 97eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 100eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 101eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 102eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 103eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 104eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 105eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 106eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 107eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 108eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 109eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 112eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 121eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 122eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 123eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 124eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 125eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 126eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 127eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 128eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 129eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 131eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 133eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 134eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 137eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 139eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 140eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 141eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 142eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 143eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 144eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 14529dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 146eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 147eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 148eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 149eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 150eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 151eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1525bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 153eaa3783bSRichard Henderson #else 154eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 155eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 156eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 157eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 158eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 159eaa3783bSRichard Henderson 160eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 161eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 164eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 169eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 170eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 171eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 172eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 173eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 174eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 175eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 176eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 177eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 178eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 179eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 180eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 181eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 182eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 183eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 184eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 185eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 186eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 187eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 188eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 189eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 190eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 191eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 192eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 193eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 194eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 195eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 196eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 197eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 198eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 199eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 200eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 201eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 202eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 203eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 204eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 205eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 208eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 209eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 210eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 211eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 212eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 215eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 216eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 217eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 218eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 219eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 220eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 221eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 222eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 223eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 224eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 225eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 226eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 227eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 228eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 229eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 230eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 231eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 233eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 234eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 235eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 236eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 237eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 238eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 23929dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 240eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 241eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 242eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 243eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 244eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 245eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2465bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 247eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 248eaa3783bSRichard Henderson 24961766fe9SRichard Henderson typedef struct DisasCond { 25061766fe9SRichard Henderson TCGCond c; 251eaa3783bSRichard Henderson TCGv_reg a0, a1; 25261766fe9SRichard Henderson } DisasCond; 25361766fe9SRichard Henderson 25461766fe9SRichard Henderson typedef struct DisasContext { 255d01a3625SRichard Henderson DisasContextBase base; 25661766fe9SRichard Henderson CPUState *cs; 25761766fe9SRichard Henderson 258eaa3783bSRichard Henderson target_ureg iaoq_f; 259eaa3783bSRichard Henderson target_ureg iaoq_b; 260eaa3783bSRichard Henderson target_ureg iaoq_n; 261eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26261766fe9SRichard Henderson 26386f8d05fSRichard Henderson int ntempr, ntempl; 2645eecd37aSRichard Henderson TCGv_reg tempr[8]; 26586f8d05fSRichard Henderson TCGv_tl templ[4]; 26661766fe9SRichard Henderson 26761766fe9SRichard Henderson DisasCond null_cond; 26861766fe9SRichard Henderson TCGLabel *null_lab; 26961766fe9SRichard Henderson 2701a19da0dSRichard Henderson uint32_t insn; 271494737b7SRichard Henderson uint32_t tb_flags; 2723d68ee7bSRichard Henderson int mmu_idx; 2733d68ee7bSRichard Henderson int privilege; 27461766fe9SRichard Henderson bool psw_n_nonzero; 27561766fe9SRichard Henderson } DisasContext; 27661766fe9SRichard Henderson 277e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 278451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 279e36f27efSRichard Henderson { 280e36f27efSRichard Henderson if (val & PSW_SM_E) { 281e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 282e36f27efSRichard Henderson } 283e36f27efSRichard Henderson if (val & PSW_SM_W) { 284e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 285e36f27efSRichard Henderson } 286e36f27efSRichard Henderson return val; 287e36f27efSRichard Henderson } 288e36f27efSRichard Henderson 289deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 290451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 291deee69a1SRichard Henderson { 292deee69a1SRichard Henderson return ~val; 293deee69a1SRichard Henderson } 294deee69a1SRichard Henderson 2951cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2961cd012a5SRichard Henderson we use for the final M. */ 297451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2981cd012a5SRichard Henderson { 2991cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3001cd012a5SRichard Henderson } 3011cd012a5SRichard Henderson 302740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 303451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 304740038d7SRichard Henderson { 305740038d7SRichard Henderson return val ? 1 : -1; 306740038d7SRichard Henderson } 307740038d7SRichard Henderson 308451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 309740038d7SRichard Henderson { 310740038d7SRichard Henderson return val ? -1 : 1; 311740038d7SRichard Henderson } 312740038d7SRichard Henderson 313740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 314451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31501afb7beSRichard Henderson { 31601afb7beSRichard Henderson return val << 2; 31701afb7beSRichard Henderson } 31801afb7beSRichard Henderson 319740038d7SRichard Henderson /* Used for fp memory ops. */ 320451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 321740038d7SRichard Henderson { 322740038d7SRichard Henderson return val << 3; 323740038d7SRichard Henderson } 324740038d7SRichard Henderson 3250588e061SRichard Henderson /* Used for assemble_21. */ 326451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3270588e061SRichard Henderson { 3280588e061SRichard Henderson return val << 11; 3290588e061SRichard Henderson } 3300588e061SRichard Henderson 33101afb7beSRichard Henderson 33240f9f908SRichard Henderson /* Include the auto-generated decoder. */ 333abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33440f9f908SRichard Henderson 33561766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33661766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 337869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33861766fe9SRichard Henderson 33961766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34061766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34261766fe9SRichard Henderson 343e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 344e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 345e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 346c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 347e1b5a5edSRichard Henderson 34861766fe9SRichard Henderson /* global register indexes */ 349eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35033423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 351494737b7SRichard Henderson static TCGv_i64 cpu_srH; 352eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 354c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 356eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 357eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36161766fe9SRichard Henderson 36261766fe9SRichard Henderson #include "exec/gen-icount.h" 36361766fe9SRichard Henderson 36461766fe9SRichard Henderson void hppa_translate_init(void) 36561766fe9SRichard Henderson { 36661766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36761766fe9SRichard Henderson 368eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36961766fe9SRichard Henderson static const GlobalVar vars[] = { 37035136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37161766fe9SRichard Henderson DEF_VAR(psw_n), 37261766fe9SRichard Henderson DEF_VAR(psw_v), 37361766fe9SRichard Henderson DEF_VAR(psw_cb), 37461766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37561766fe9SRichard Henderson DEF_VAR(iaoq_f), 37661766fe9SRichard Henderson DEF_VAR(iaoq_b), 37761766fe9SRichard Henderson }; 37861766fe9SRichard Henderson 37961766fe9SRichard Henderson #undef DEF_VAR 38061766fe9SRichard Henderson 38161766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38261766fe9SRichard Henderson static const char gr_names[32][4] = { 38361766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38461766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38561766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38661766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38761766fe9SRichard Henderson }; 38833423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 389494737b7SRichard Henderson static const char sr_names[5][4] = { 390494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39133423472SRichard Henderson }; 39261766fe9SRichard Henderson 39361766fe9SRichard Henderson int i; 39461766fe9SRichard Henderson 395f764718dSRichard Henderson cpu_gr[0] = NULL; 39661766fe9SRichard Henderson for (i = 1; i < 32; i++) { 39761766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 39861766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39961766fe9SRichard Henderson gr_names[i]); 40061766fe9SRichard Henderson } 40133423472SRichard Henderson for (i = 0; i < 4; i++) { 40233423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40333423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40433423472SRichard Henderson sr_names[i]); 40533423472SRichard Henderson } 406494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 407494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 408494737b7SRichard Henderson sr_names[4]); 40961766fe9SRichard Henderson 41061766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41161766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41261766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41361766fe9SRichard Henderson } 414c301f34eSRichard Henderson 415c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 416c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 417c301f34eSRichard Henderson "iasq_f"); 418c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 419c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 420c301f34eSRichard Henderson "iasq_b"); 42161766fe9SRichard Henderson } 42261766fe9SRichard Henderson 423129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 424129e9cc3SRichard Henderson { 425f764718dSRichard Henderson return (DisasCond){ 426f764718dSRichard Henderson .c = TCG_COND_NEVER, 427f764718dSRichard Henderson .a0 = NULL, 428f764718dSRichard Henderson .a1 = NULL, 429f764718dSRichard Henderson }; 430129e9cc3SRichard Henderson } 431129e9cc3SRichard Henderson 432df0232feSRichard Henderson static DisasCond cond_make_t(void) 433df0232feSRichard Henderson { 434df0232feSRichard Henderson return (DisasCond){ 435df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 436df0232feSRichard Henderson .a0 = NULL, 437df0232feSRichard Henderson .a1 = NULL, 438df0232feSRichard Henderson }; 439df0232feSRichard Henderson } 440df0232feSRichard Henderson 441129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 442129e9cc3SRichard Henderson { 443f764718dSRichard Henderson return (DisasCond){ 444f764718dSRichard Henderson .c = TCG_COND_NE, 445f764718dSRichard Henderson .a0 = cpu_psw_n, 4466e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 447f764718dSRichard Henderson }; 448129e9cc3SRichard Henderson } 449129e9cc3SRichard Henderson 450b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 451b47a4a02SSven Schnelle { 452b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 453b47a4a02SSven Schnelle return (DisasCond){ 4546e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 455b47a4a02SSven Schnelle }; 456b47a4a02SSven Schnelle } 457b47a4a02SSven Schnelle 458eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 459129e9cc3SRichard Henderson { 460b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 461b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 462b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 463129e9cc3SRichard Henderson } 464129e9cc3SRichard Henderson 465eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 466129e9cc3SRichard Henderson { 467129e9cc3SRichard Henderson DisasCond r = { .c = c }; 468129e9cc3SRichard Henderson 469129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 470129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 471eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 472129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 473eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 474129e9cc3SRichard Henderson 475129e9cc3SRichard Henderson return r; 476129e9cc3SRichard Henderson } 477129e9cc3SRichard Henderson 478129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 479129e9cc3SRichard Henderson { 480129e9cc3SRichard Henderson switch (cond->c) { 481129e9cc3SRichard Henderson default: 4826e94937aSRichard Henderson if (cond->a0 != cpu_psw_n) { 483129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 484129e9cc3SRichard Henderson } 485129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 486f764718dSRichard Henderson cond->a0 = NULL; 487f764718dSRichard Henderson cond->a1 = NULL; 488129e9cc3SRichard Henderson /* fallthru */ 489129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 490129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 491129e9cc3SRichard Henderson break; 492129e9cc3SRichard Henderson case TCG_COND_NEVER: 493129e9cc3SRichard Henderson break; 494129e9cc3SRichard Henderson } 495129e9cc3SRichard Henderson } 496129e9cc3SRichard Henderson 497eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 49861766fe9SRichard Henderson { 49986f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 50086f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 50186f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 50261766fe9SRichard Henderson } 50361766fe9SRichard Henderson 50486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 50586f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 50686f8d05fSRichard Henderson { 50786f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 50886f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 50986f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 51086f8d05fSRichard Henderson } 51186f8d05fSRichard Henderson #endif 51286f8d05fSRichard Henderson 513eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 51461766fe9SRichard Henderson { 515eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 516eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 51761766fe9SRichard Henderson return t; 51861766fe9SRichard Henderson } 51961766fe9SRichard Henderson 520eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 52161766fe9SRichard Henderson { 52261766fe9SRichard Henderson if (reg == 0) { 523eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 524eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 52561766fe9SRichard Henderson return t; 52661766fe9SRichard Henderson } else { 52761766fe9SRichard Henderson return cpu_gr[reg]; 52861766fe9SRichard Henderson } 52961766fe9SRichard Henderson } 53061766fe9SRichard Henderson 531eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 53261766fe9SRichard Henderson { 533129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 53461766fe9SRichard Henderson return get_temp(ctx); 53561766fe9SRichard Henderson } else { 53661766fe9SRichard Henderson return cpu_gr[reg]; 53761766fe9SRichard Henderson } 53861766fe9SRichard Henderson } 53961766fe9SRichard Henderson 540eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 541129e9cc3SRichard Henderson { 542129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 543eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 544129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 545129e9cc3SRichard Henderson } else { 546eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson } 549129e9cc3SRichard Henderson 550eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 551129e9cc3SRichard Henderson { 552129e9cc3SRichard Henderson if (reg != 0) { 553129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 554129e9cc3SRichard Henderson } 555129e9cc3SRichard Henderson } 556129e9cc3SRichard Henderson 55796d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 55896d6407fSRichard Henderson # define HI_OFS 0 55996d6407fSRichard Henderson # define LO_OFS 4 56096d6407fSRichard Henderson #else 56196d6407fSRichard Henderson # define HI_OFS 4 56296d6407fSRichard Henderson # define LO_OFS 0 56396d6407fSRichard Henderson #endif 56496d6407fSRichard Henderson 56596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 56696d6407fSRichard Henderson { 56796d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 56896d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 56996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57196d6407fSRichard Henderson return ret; 57296d6407fSRichard Henderson } 57396d6407fSRichard Henderson 574ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 575ebe9383cSRichard Henderson { 576ebe9383cSRichard Henderson if (rt == 0) { 577ebe9383cSRichard Henderson return tcg_const_i32(0); 578ebe9383cSRichard Henderson } else { 579ebe9383cSRichard Henderson return load_frw_i32(rt); 580ebe9383cSRichard Henderson } 581ebe9383cSRichard Henderson } 582ebe9383cSRichard Henderson 583ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 584ebe9383cSRichard Henderson { 585ebe9383cSRichard Henderson if (rt == 0) { 586ebe9383cSRichard Henderson return tcg_const_i64(0); 587ebe9383cSRichard Henderson } else { 588ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 589ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 590ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 591ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 592ebe9383cSRichard Henderson return ret; 593ebe9383cSRichard Henderson } 594ebe9383cSRichard Henderson } 595ebe9383cSRichard Henderson 59696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 59796d6407fSRichard Henderson { 59896d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 59996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 60096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60396d6407fSRichard Henderson #undef HI_OFS 60496d6407fSRichard Henderson #undef LO_OFS 60596d6407fSRichard Henderson 60696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 60796d6407fSRichard Henderson { 60896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 60996d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 61096d6407fSRichard Henderson return ret; 61196d6407fSRichard Henderson } 61296d6407fSRichard Henderson 613ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 614ebe9383cSRichard Henderson { 615ebe9383cSRichard Henderson if (rt == 0) { 616ebe9383cSRichard Henderson return tcg_const_i64(0); 617ebe9383cSRichard Henderson } else { 618ebe9383cSRichard Henderson return load_frd(rt); 619ebe9383cSRichard Henderson } 620ebe9383cSRichard Henderson } 621ebe9383cSRichard Henderson 62296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 62396d6407fSRichard Henderson { 62496d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 62596d6407fSRichard Henderson } 62696d6407fSRichard Henderson 62733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 62833423472SRichard Henderson { 62933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 63033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 63133423472SRichard Henderson #else 63233423472SRichard Henderson if (reg < 4) { 63333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 634494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 635494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 63633423472SRichard Henderson } else { 63733423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 63833423472SRichard Henderson } 63933423472SRichard Henderson #endif 64033423472SRichard Henderson } 64133423472SRichard Henderson 642129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 643129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 644129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 645129e9cc3SRichard Henderson { 646129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 647129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 648129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 649129e9cc3SRichard Henderson 650129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 651129e9cc3SRichard Henderson 652129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6536e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 654129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 655eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 656129e9cc3SRichard Henderson } 657129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 658129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 659129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 660129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 661129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 662eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 663129e9cc3SRichard Henderson } 664129e9cc3SRichard Henderson 665eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 666129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 667129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 668129e9cc3SRichard Henderson } 669129e9cc3SRichard Henderson } 670129e9cc3SRichard Henderson 671129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 672129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 673129e9cc3SRichard Henderson { 674129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 675129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 676eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 677129e9cc3SRichard Henderson } 678129e9cc3SRichard Henderson return; 679129e9cc3SRichard Henderson } 6806e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 681eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 682129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 683129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 684129e9cc3SRichard Henderson } 685129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 686129e9cc3SRichard Henderson } 687129e9cc3SRichard Henderson 688129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 689129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 690129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 691129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 692129e9cc3SRichard Henderson { 693129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 694eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 695129e9cc3SRichard Henderson } 696129e9cc3SRichard Henderson } 697129e9cc3SRichard Henderson 698129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 69940f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 70040f9f908SRichard Henderson it may be tail-called from a translate function. */ 70131234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 702129e9cc3SRichard Henderson { 703129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 70431234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 705129e9cc3SRichard Henderson 706f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 707f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 708f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 709f49b3537SRichard Henderson 710129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 711129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 712129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 713129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 71431234768SRichard Henderson return true; 715129e9cc3SRichard Henderson } 716129e9cc3SRichard Henderson ctx->null_lab = NULL; 717129e9cc3SRichard Henderson 718129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 719129e9cc3SRichard Henderson /* The next instruction will be unconditional, 720129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 721129e9cc3SRichard Henderson gen_set_label(null_lab); 722129e9cc3SRichard Henderson } else { 723129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 724129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 725129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 726129e9cc3SRichard Henderson label we have the proper value in place. */ 727129e9cc3SRichard Henderson nullify_save(ctx); 728129e9cc3SRichard Henderson gen_set_label(null_lab); 729129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 730129e9cc3SRichard Henderson } 731869051eaSRichard Henderson if (status == DISAS_NORETURN) { 73231234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 733129e9cc3SRichard Henderson } 73431234768SRichard Henderson return true; 735129e9cc3SRichard Henderson } 736129e9cc3SRichard Henderson 737eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 73861766fe9SRichard Henderson { 73961766fe9SRichard Henderson if (unlikely(ival == -1)) { 740eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 74161766fe9SRichard Henderson } else { 742eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 74361766fe9SRichard Henderson } 74461766fe9SRichard Henderson } 74561766fe9SRichard Henderson 746eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74761766fe9SRichard Henderson { 74861766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74961766fe9SRichard Henderson } 75061766fe9SRichard Henderson 75161766fe9SRichard Henderson static void gen_excp_1(int exception) 75261766fe9SRichard Henderson { 75329dd6f64SRichard Henderson gen_helper_excp(cpu_env, tcg_constant_i32(exception)); 75461766fe9SRichard Henderson } 75561766fe9SRichard Henderson 75631234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75761766fe9SRichard Henderson { 75861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 75961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 760129e9cc3SRichard Henderson nullify_save(ctx); 76161766fe9SRichard Henderson gen_excp_1(exception); 76231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 76361766fe9SRichard Henderson } 76461766fe9SRichard Henderson 76531234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7661a19da0dSRichard Henderson { 76731234768SRichard Henderson nullify_over(ctx); 76829dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 76929dd6f64SRichard Henderson cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 77031234768SRichard Henderson gen_excp(ctx, exc); 77131234768SRichard Henderson return nullify_end(ctx); 7721a19da0dSRichard Henderson } 7731a19da0dSRichard Henderson 77431234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77561766fe9SRichard Henderson { 77631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77761766fe9SRichard Henderson } 77861766fe9SRichard Henderson 77940f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 78040f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 78140f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 78240f9f908SRichard Henderson #else 783e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 784e1b5a5edSRichard Henderson do { \ 785e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78631234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 787e1b5a5edSRichard Henderson } \ 788e1b5a5edSRichard Henderson } while (0) 78940f9f908SRichard Henderson #endif 790e1b5a5edSRichard Henderson 791eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 79261766fe9SRichard Henderson { 79357f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79461766fe9SRichard Henderson } 79561766fe9SRichard Henderson 796129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 797129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 798129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 799129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 800129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 801129e9cc3SRichard Henderson { 802129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 803129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 804129e9cc3SRichard Henderson } 805129e9cc3SRichard Henderson 80661766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 807eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80861766fe9SRichard Henderson { 80961766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 81061766fe9SRichard Henderson tcg_gen_goto_tb(which); 811eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 812eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 81307ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81461766fe9SRichard Henderson } else { 81561766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 81661766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 8177f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81861766fe9SRichard Henderson } 81961766fe9SRichard Henderson } 82061766fe9SRichard Henderson 821b47a4a02SSven Schnelle static bool cond_need_sv(int c) 822b47a4a02SSven Schnelle { 823b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 824b47a4a02SSven Schnelle } 825b47a4a02SSven Schnelle 826b47a4a02SSven Schnelle static bool cond_need_cb(int c) 827b47a4a02SSven Schnelle { 828b47a4a02SSven Schnelle return c == 4 || c == 5; 829b47a4a02SSven Schnelle } 830b47a4a02SSven Schnelle 831b47a4a02SSven Schnelle /* 832b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 833b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 834b47a4a02SSven Schnelle */ 835b2167459SRichard Henderson 836eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 837eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 838b2167459SRichard Henderson { 839b2167459SRichard Henderson DisasCond cond; 840eaa3783bSRichard Henderson TCGv_reg tmp; 841b2167459SRichard Henderson 842b2167459SRichard Henderson switch (cf >> 1) { 843b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 844b2167459SRichard Henderson cond = cond_make_f(); 845b2167459SRichard Henderson break; 846b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 847b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 848b2167459SRichard Henderson break; 849b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 850b47a4a02SSven Schnelle tmp = tcg_temp_new(); 851b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 852b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 853b2167459SRichard Henderson break; 854b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 855b47a4a02SSven Schnelle /* 856b47a4a02SSven Schnelle * Simplify: 857b47a4a02SSven Schnelle * (N ^ V) | Z 858b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 859b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 860b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 861b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 862b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 863b47a4a02SSven Schnelle */ 864b47a4a02SSven Schnelle tmp = tcg_temp_new(); 865b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 866b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 867b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 868b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 869b2167459SRichard Henderson break; 870b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 871b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 872b2167459SRichard Henderson break; 873b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 874b2167459SRichard Henderson tmp = tcg_temp_new(); 875eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 876eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 877b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 878b2167459SRichard Henderson break; 879b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 880b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 881b2167459SRichard Henderson break; 882b2167459SRichard Henderson case 7: /* OD / EV */ 883b2167459SRichard Henderson tmp = tcg_temp_new(); 884eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 885b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 886b2167459SRichard Henderson break; 887b2167459SRichard Henderson default: 888b2167459SRichard Henderson g_assert_not_reached(); 889b2167459SRichard Henderson } 890b2167459SRichard Henderson if (cf & 1) { 891b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 892b2167459SRichard Henderson } 893b2167459SRichard Henderson 894b2167459SRichard Henderson return cond; 895b2167459SRichard Henderson } 896b2167459SRichard Henderson 897b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 898b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 899b2167459SRichard Henderson deleted as unused. */ 900b2167459SRichard Henderson 901eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 902eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 903b2167459SRichard Henderson { 904b2167459SRichard Henderson DisasCond cond; 905b2167459SRichard Henderson 906b2167459SRichard Henderson switch (cf >> 1) { 907b2167459SRichard Henderson case 1: /* = / <> */ 908b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 909b2167459SRichard Henderson break; 910b2167459SRichard Henderson case 2: /* < / >= */ 911b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson case 3: /* <= / > */ 914b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 915b2167459SRichard Henderson break; 916b2167459SRichard Henderson case 4: /* << / >>= */ 917b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 918b2167459SRichard Henderson break; 919b2167459SRichard Henderson case 5: /* <<= / >> */ 920b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson default: 923b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 924b2167459SRichard Henderson } 925b2167459SRichard Henderson if (cf & 1) { 926b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 927b2167459SRichard Henderson } 928b2167459SRichard Henderson 929b2167459SRichard Henderson return cond; 930b2167459SRichard Henderson } 931b2167459SRichard Henderson 932df0232feSRichard Henderson /* 933df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 934df0232feSRichard Henderson * computed, and use of them is undefined. 935df0232feSRichard Henderson * 936df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 937df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 938df0232feSRichard Henderson * how cases c={2,3} are treated. 939df0232feSRichard Henderson */ 940b2167459SRichard Henderson 941eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 942b2167459SRichard Henderson { 943df0232feSRichard Henderson switch (cf) { 944df0232feSRichard Henderson case 0: /* never */ 945df0232feSRichard Henderson case 9: /* undef, C */ 946df0232feSRichard Henderson case 11: /* undef, C & !Z */ 947df0232feSRichard Henderson case 12: /* undef, V */ 948df0232feSRichard Henderson return cond_make_f(); 949df0232feSRichard Henderson 950df0232feSRichard Henderson case 1: /* true */ 951df0232feSRichard Henderson case 8: /* undef, !C */ 952df0232feSRichard Henderson case 10: /* undef, !C | Z */ 953df0232feSRichard Henderson case 13: /* undef, !V */ 954df0232feSRichard Henderson return cond_make_t(); 955df0232feSRichard Henderson 956df0232feSRichard Henderson case 2: /* == */ 957df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 958df0232feSRichard Henderson case 3: /* <> */ 959df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 960df0232feSRichard Henderson case 4: /* < */ 961df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 962df0232feSRichard Henderson case 5: /* >= */ 963df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 964df0232feSRichard Henderson case 6: /* <= */ 965df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 966df0232feSRichard Henderson case 7: /* > */ 967df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 968df0232feSRichard Henderson 969df0232feSRichard Henderson case 14: /* OD */ 970df0232feSRichard Henderson case 15: /* EV */ 971df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 972df0232feSRichard Henderson 973df0232feSRichard Henderson default: 974df0232feSRichard Henderson g_assert_not_reached(); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson } 977b2167459SRichard Henderson 97898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 97998cd9ca7SRichard Henderson 980eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 98198cd9ca7SRichard Henderson { 98298cd9ca7SRichard Henderson unsigned c, f; 98398cd9ca7SRichard Henderson 98498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 98598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 98698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 98798cd9ca7SRichard Henderson c = orig & 3; 98898cd9ca7SRichard Henderson if (c == 3) { 98998cd9ca7SRichard Henderson c = 7; 99098cd9ca7SRichard Henderson } 99198cd9ca7SRichard Henderson f = (orig & 4) / 4; 99298cd9ca7SRichard Henderson 99398cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 99498cd9ca7SRichard Henderson } 99598cd9ca7SRichard Henderson 996b2167459SRichard Henderson /* Similar, but for unit conditions. */ 997b2167459SRichard Henderson 998eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 999eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1000b2167459SRichard Henderson { 1001b2167459SRichard Henderson DisasCond cond; 1002eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1003b2167459SRichard Henderson 1004b2167459SRichard Henderson if (cf & 8) { 1005b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1006b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1007b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1008b2167459SRichard Henderson */ 1009b2167459SRichard Henderson cb = tcg_temp_new(); 1010b2167459SRichard Henderson tmp = tcg_temp_new(); 1011eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1012eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1013eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1014eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1015b2167459SRichard Henderson tcg_temp_free(tmp); 1016b2167459SRichard Henderson } 1017b2167459SRichard Henderson 1018b2167459SRichard Henderson switch (cf >> 1) { 1019b2167459SRichard Henderson case 0: /* never / TR */ 1020b2167459SRichard Henderson case 1: /* undefined */ 1021b2167459SRichard Henderson case 5: /* undefined */ 1022b2167459SRichard Henderson cond = cond_make_f(); 1023b2167459SRichard Henderson break; 1024b2167459SRichard Henderson 1025b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1026b2167459SRichard Henderson /* See hasless(v,1) from 1027b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1028b2167459SRichard Henderson */ 1029b2167459SRichard Henderson tmp = tcg_temp_new(); 1030eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1031eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1032eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1033b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1034b2167459SRichard Henderson tcg_temp_free(tmp); 1035b2167459SRichard Henderson break; 1036b2167459SRichard Henderson 1037b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1038b2167459SRichard Henderson tmp = tcg_temp_new(); 1039eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1040eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1041eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1042b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1043b2167459SRichard Henderson tcg_temp_free(tmp); 1044b2167459SRichard Henderson break; 1045b2167459SRichard Henderson 1046b2167459SRichard Henderson case 4: /* SDC / NDC */ 1047eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1048b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1049b2167459SRichard Henderson break; 1050b2167459SRichard Henderson 1051b2167459SRichard Henderson case 6: /* SBC / NBC */ 1052eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1053b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1054b2167459SRichard Henderson break; 1055b2167459SRichard Henderson 1056b2167459SRichard Henderson case 7: /* SHC / NHC */ 1057eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1058b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1059b2167459SRichard Henderson break; 1060b2167459SRichard Henderson 1061b2167459SRichard Henderson default: 1062b2167459SRichard Henderson g_assert_not_reached(); 1063b2167459SRichard Henderson } 1064b2167459SRichard Henderson if (cf & 8) { 1065b2167459SRichard Henderson tcg_temp_free(cb); 1066b2167459SRichard Henderson } 1067b2167459SRichard Henderson if (cf & 1) { 1068b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1069b2167459SRichard Henderson } 1070b2167459SRichard Henderson 1071b2167459SRichard Henderson return cond; 1072b2167459SRichard Henderson } 1073b2167459SRichard Henderson 1074b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1075eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1076eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1077b2167459SRichard Henderson { 1078eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1079eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1080b2167459SRichard Henderson 1081eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1082eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1083eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1084b2167459SRichard Henderson tcg_temp_free(tmp); 1085b2167459SRichard Henderson 1086b2167459SRichard Henderson return sv; 1087b2167459SRichard Henderson } 1088b2167459SRichard Henderson 1089b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1090eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1091eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1092b2167459SRichard Henderson { 1093eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1094eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1095b2167459SRichard Henderson 1096eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1097eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1098eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1099b2167459SRichard Henderson tcg_temp_free(tmp); 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson return sv; 1102b2167459SRichard Henderson } 1103b2167459SRichard Henderson 110431234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1105eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1106eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1107b2167459SRichard Henderson { 1108eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1109b2167459SRichard Henderson unsigned c = cf >> 1; 1110b2167459SRichard Henderson DisasCond cond; 1111b2167459SRichard Henderson 1112b2167459SRichard Henderson dest = tcg_temp_new(); 1113f764718dSRichard Henderson cb = NULL; 1114f764718dSRichard Henderson cb_msb = NULL; 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson if (shift) { 1117b2167459SRichard Henderson tmp = get_temp(ctx); 1118eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1119b2167459SRichard Henderson in1 = tmp; 1120b2167459SRichard Henderson } 1121b2167459SRichard Henderson 1122b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 112329dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1124b2167459SRichard Henderson cb_msb = get_temp(ctx); 1125eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1126b2167459SRichard Henderson if (is_c) { 1127eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1128b2167459SRichard Henderson } 1129b2167459SRichard Henderson if (!is_l) { 1130b2167459SRichard Henderson cb = get_temp(ctx); 1131eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1132eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1133b2167459SRichard Henderson } 1134b2167459SRichard Henderson } else { 1135eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1136b2167459SRichard Henderson if (is_c) { 1137eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1138b2167459SRichard Henderson } 1139b2167459SRichard Henderson } 1140b2167459SRichard Henderson 1141b2167459SRichard Henderson /* Compute signed overflow if required. */ 1142f764718dSRichard Henderson sv = NULL; 1143b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1144b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1145b2167459SRichard Henderson if (is_tsv) { 1146b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1147b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1148b2167459SRichard Henderson } 1149b2167459SRichard Henderson } 1150b2167459SRichard Henderson 1151b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1152b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1153b2167459SRichard Henderson if (is_tc) { 1154b2167459SRichard Henderson tmp = tcg_temp_new(); 1155eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1156b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1157b2167459SRichard Henderson tcg_temp_free(tmp); 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson 1160b2167459SRichard Henderson /* Write back the result. */ 1161b2167459SRichard Henderson if (!is_l) { 1162b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1163b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1164b2167459SRichard Henderson } 1165b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1166b2167459SRichard Henderson tcg_temp_free(dest); 1167b2167459SRichard Henderson 1168b2167459SRichard Henderson /* Install the new nullification. */ 1169b2167459SRichard Henderson cond_free(&ctx->null_cond); 1170b2167459SRichard Henderson ctx->null_cond = cond; 1171b2167459SRichard Henderson } 1172b2167459SRichard Henderson 11730c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11740c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11750c982a28SRichard Henderson { 11760c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11770c982a28SRichard Henderson 11780c982a28SRichard Henderson if (a->cf) { 11790c982a28SRichard Henderson nullify_over(ctx); 11800c982a28SRichard Henderson } 11810c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11820c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11830c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11840c982a28SRichard Henderson return nullify_end(ctx); 11850c982a28SRichard Henderson } 11860c982a28SRichard Henderson 11870588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11880588e061SRichard Henderson bool is_tsv, bool is_tc) 11890588e061SRichard Henderson { 11900588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11910588e061SRichard Henderson 11920588e061SRichard Henderson if (a->cf) { 11930588e061SRichard Henderson nullify_over(ctx); 11940588e061SRichard Henderson } 11950588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 11960588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11970588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11980588e061SRichard Henderson return nullify_end(ctx); 11990588e061SRichard Henderson } 12000588e061SRichard Henderson 120131234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1202eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1203eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1204b2167459SRichard Henderson { 1205eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1206b2167459SRichard Henderson unsigned c = cf >> 1; 1207b2167459SRichard Henderson DisasCond cond; 1208b2167459SRichard Henderson 1209b2167459SRichard Henderson dest = tcg_temp_new(); 1210b2167459SRichard Henderson cb = tcg_temp_new(); 1211b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1212b2167459SRichard Henderson 121329dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1214b2167459SRichard Henderson if (is_b) { 1215b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1216eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1217eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1218eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1219eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1220eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1221b2167459SRichard Henderson } else { 1222b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1223b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1224eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1225eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1226eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1227eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1228b2167459SRichard Henderson } 1229b2167459SRichard Henderson 1230b2167459SRichard Henderson /* Compute signed overflow if required. */ 1231f764718dSRichard Henderson sv = NULL; 1232b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1233b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1234b2167459SRichard Henderson if (is_tsv) { 1235b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1236b2167459SRichard Henderson } 1237b2167459SRichard Henderson } 1238b2167459SRichard Henderson 1239b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1240b2167459SRichard Henderson if (!is_b) { 1241b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1242b2167459SRichard Henderson } else { 1243b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1244b2167459SRichard Henderson } 1245b2167459SRichard Henderson 1246b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1247b2167459SRichard Henderson if (is_tc) { 1248b2167459SRichard Henderson tmp = tcg_temp_new(); 1249eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1250b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1251b2167459SRichard Henderson tcg_temp_free(tmp); 1252b2167459SRichard Henderson } 1253b2167459SRichard Henderson 1254b2167459SRichard Henderson /* Write back the result. */ 1255b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1256b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1257b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1258b2167459SRichard Henderson tcg_temp_free(dest); 125979826f99SRichard Henderson tcg_temp_free(cb); 126079826f99SRichard Henderson tcg_temp_free(cb_msb); 1261b2167459SRichard Henderson 1262b2167459SRichard Henderson /* Install the new nullification. */ 1263b2167459SRichard Henderson cond_free(&ctx->null_cond); 1264b2167459SRichard Henderson ctx->null_cond = cond; 1265b2167459SRichard Henderson } 1266b2167459SRichard Henderson 12670c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12680c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12690c982a28SRichard Henderson { 12700c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12710c982a28SRichard Henderson 12720c982a28SRichard Henderson if (a->cf) { 12730c982a28SRichard Henderson nullify_over(ctx); 12740c982a28SRichard Henderson } 12750c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12760c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12770c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12780c982a28SRichard Henderson return nullify_end(ctx); 12790c982a28SRichard Henderson } 12800c982a28SRichard Henderson 12810588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12820588e061SRichard Henderson { 12830588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12840588e061SRichard Henderson 12850588e061SRichard Henderson if (a->cf) { 12860588e061SRichard Henderson nullify_over(ctx); 12870588e061SRichard Henderson } 12880588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12890588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12900588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12910588e061SRichard Henderson return nullify_end(ctx); 12920588e061SRichard Henderson } 12930588e061SRichard Henderson 129431234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1295eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1296b2167459SRichard Henderson { 1297eaa3783bSRichard Henderson TCGv_reg dest, sv; 1298b2167459SRichard Henderson DisasCond cond; 1299b2167459SRichard Henderson 1300b2167459SRichard Henderson dest = tcg_temp_new(); 1301eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1302b2167459SRichard Henderson 1303b2167459SRichard Henderson /* Compute signed overflow if required. */ 1304f764718dSRichard Henderson sv = NULL; 1305b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1306b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson 1309b2167459SRichard Henderson /* Form the condition for the compare. */ 1310b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1311b2167459SRichard Henderson 1312b2167459SRichard Henderson /* Clear. */ 1313eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1314b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1315b2167459SRichard Henderson tcg_temp_free(dest); 1316b2167459SRichard Henderson 1317b2167459SRichard Henderson /* Install the new nullification. */ 1318b2167459SRichard Henderson cond_free(&ctx->null_cond); 1319b2167459SRichard Henderson ctx->null_cond = cond; 1320b2167459SRichard Henderson } 1321b2167459SRichard Henderson 132231234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1323eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1324eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1325b2167459SRichard Henderson { 1326eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1327b2167459SRichard Henderson 1328b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1329b2167459SRichard Henderson fn(dest, in1, in2); 1330b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1331b2167459SRichard Henderson 1332b2167459SRichard Henderson /* Install the new nullification. */ 1333b2167459SRichard Henderson cond_free(&ctx->null_cond); 1334b2167459SRichard Henderson if (cf) { 1335b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1336b2167459SRichard Henderson } 1337b2167459SRichard Henderson } 1338b2167459SRichard Henderson 13390c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13400c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13410c982a28SRichard Henderson { 13420c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13430c982a28SRichard Henderson 13440c982a28SRichard Henderson if (a->cf) { 13450c982a28SRichard Henderson nullify_over(ctx); 13460c982a28SRichard Henderson } 13470c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13480c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13490c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13500c982a28SRichard Henderson return nullify_end(ctx); 13510c982a28SRichard Henderson } 13520c982a28SRichard Henderson 135331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1354eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1355eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1356b2167459SRichard Henderson { 1357eaa3783bSRichard Henderson TCGv_reg dest; 1358b2167459SRichard Henderson DisasCond cond; 1359b2167459SRichard Henderson 1360b2167459SRichard Henderson if (cf == 0) { 1361b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1362b2167459SRichard Henderson fn(dest, in1, in2); 1363b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1364b2167459SRichard Henderson cond_free(&ctx->null_cond); 1365b2167459SRichard Henderson } else { 1366b2167459SRichard Henderson dest = tcg_temp_new(); 1367b2167459SRichard Henderson fn(dest, in1, in2); 1368b2167459SRichard Henderson 1369b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1370b2167459SRichard Henderson 1371b2167459SRichard Henderson if (is_tc) { 1372eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1373eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1374b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1375b2167459SRichard Henderson tcg_temp_free(tmp); 1376b2167459SRichard Henderson } 1377b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1378b2167459SRichard Henderson 1379b2167459SRichard Henderson cond_free(&ctx->null_cond); 1380b2167459SRichard Henderson ctx->null_cond = cond; 1381b2167459SRichard Henderson } 1382b2167459SRichard Henderson } 1383b2167459SRichard Henderson 138486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13858d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13868d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13878d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13888d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 138986f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 139086f8d05fSRichard Henderson { 139186f8d05fSRichard Henderson TCGv_ptr ptr; 139286f8d05fSRichard Henderson TCGv_reg tmp; 139386f8d05fSRichard Henderson TCGv_i64 spc; 139486f8d05fSRichard Henderson 139586f8d05fSRichard Henderson if (sp != 0) { 13968d6ae7fbSRichard Henderson if (sp < 0) { 13978d6ae7fbSRichard Henderson sp = ~sp; 13988d6ae7fbSRichard Henderson } 13998d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14008d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14018d6ae7fbSRichard Henderson return spc; 140286f8d05fSRichard Henderson } 1403494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1404494737b7SRichard Henderson return cpu_srH; 1405494737b7SRichard Henderson } 140686f8d05fSRichard Henderson 140786f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 140886f8d05fSRichard Henderson tmp = tcg_temp_new(); 140986f8d05fSRichard Henderson spc = get_temp_tl(ctx); 141086f8d05fSRichard Henderson 141186f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 141286f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 141386f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 141486f8d05fSRichard Henderson tcg_temp_free(tmp); 141586f8d05fSRichard Henderson 141686f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 141786f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 141886f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 141986f8d05fSRichard Henderson 142086f8d05fSRichard Henderson return spc; 142186f8d05fSRichard Henderson } 142286f8d05fSRichard Henderson #endif 142386f8d05fSRichard Henderson 142486f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 142586f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 142686f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 142786f8d05fSRichard Henderson { 142886f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 142986f8d05fSRichard Henderson TCGv_reg ofs; 143086f8d05fSRichard Henderson 143186f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 143286f8d05fSRichard Henderson if (rx) { 143386f8d05fSRichard Henderson ofs = get_temp(ctx); 143486f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 143586f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 143686f8d05fSRichard Henderson } else if (disp || modify) { 143786f8d05fSRichard Henderson ofs = get_temp(ctx); 143886f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 143986f8d05fSRichard Henderson } else { 144086f8d05fSRichard Henderson ofs = base; 144186f8d05fSRichard Henderson } 144286f8d05fSRichard Henderson 144386f8d05fSRichard Henderson *pofs = ofs; 144486f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 144586f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 144686f8d05fSRichard Henderson #else 144786f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 144886f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1449494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 145086f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 145186f8d05fSRichard Henderson } 145286f8d05fSRichard Henderson if (!is_phys) { 145386f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 145486f8d05fSRichard Henderson } 145586f8d05fSRichard Henderson *pgva = addr; 145686f8d05fSRichard Henderson #endif 145786f8d05fSRichard Henderson } 145886f8d05fSRichard Henderson 145996d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 146096d6407fSRichard Henderson * < 0 for pre-modify, 146196d6407fSRichard Henderson * > 0 for post-modify, 146296d6407fSRichard Henderson * = 0 for no base register update. 146396d6407fSRichard Henderson */ 146496d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1465eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146796d6407fSRichard Henderson { 146886f8d05fSRichard Henderson TCGv_reg ofs; 146986f8d05fSRichard Henderson TCGv_tl addr; 147096d6407fSRichard Henderson 147196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147396d6407fSRichard Henderson 147486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 147586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 147686f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 147786f8d05fSRichard Henderson if (modify) { 147886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147996d6407fSRichard Henderson } 148096d6407fSRichard Henderson } 148196d6407fSRichard Henderson 148296d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1483eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 148596d6407fSRichard Henderson { 148686f8d05fSRichard Henderson TCGv_reg ofs; 148786f8d05fSRichard Henderson TCGv_tl addr; 148896d6407fSRichard Henderson 148996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149196d6407fSRichard Henderson 149286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14943d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 149586f8d05fSRichard Henderson if (modify) { 149686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149796d6407fSRichard Henderson } 149896d6407fSRichard Henderson } 149996d6407fSRichard Henderson 150096d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1501eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150396d6407fSRichard Henderson { 150486f8d05fSRichard Henderson TCGv_reg ofs; 150586f8d05fSRichard Henderson TCGv_tl addr; 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150996d6407fSRichard Henderson 151086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 151286f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 151386f8d05fSRichard Henderson if (modify) { 151486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151596d6407fSRichard Henderson } 151696d6407fSRichard Henderson } 151796d6407fSRichard Henderson 151896d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1519eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152196d6407fSRichard Henderson { 152286f8d05fSRichard Henderson TCGv_reg ofs; 152386f8d05fSRichard Henderson TCGv_tl addr; 152496d6407fSRichard Henderson 152596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152796d6407fSRichard Henderson 152886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 153086f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 153186f8d05fSRichard Henderson if (modify) { 153286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153396d6407fSRichard Henderson } 153496d6407fSRichard Henderson } 153596d6407fSRichard Henderson 1536eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1537eaa3783bSRichard Henderson #define do_load_reg do_load_64 1538eaa3783bSRichard Henderson #define do_store_reg do_store_64 153996d6407fSRichard Henderson #else 1540eaa3783bSRichard Henderson #define do_load_reg do_load_32 1541eaa3783bSRichard Henderson #define do_store_reg do_store_32 154296d6407fSRichard Henderson #endif 154396d6407fSRichard Henderson 15441cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1545eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 154796d6407fSRichard Henderson { 1548eaa3783bSRichard Henderson TCGv_reg dest; 154996d6407fSRichard Henderson 155096d6407fSRichard Henderson nullify_over(ctx); 155196d6407fSRichard Henderson 155296d6407fSRichard Henderson if (modify == 0) { 155396d6407fSRichard Henderson /* No base register update. */ 155496d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 155596d6407fSRichard Henderson } else { 155696d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 155796d6407fSRichard Henderson dest = get_temp(ctx); 155896d6407fSRichard Henderson } 155986f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 156096d6407fSRichard Henderson save_gpr(ctx, rt, dest); 156196d6407fSRichard Henderson 15621cd012a5SRichard Henderson return nullify_end(ctx); 156396d6407fSRichard Henderson } 156496d6407fSRichard Henderson 1565740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1566eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156786f8d05fSRichard Henderson unsigned sp, int modify) 156896d6407fSRichard Henderson { 156996d6407fSRichard Henderson TCGv_i32 tmp; 157096d6407fSRichard Henderson 157196d6407fSRichard Henderson nullify_over(ctx); 157296d6407fSRichard Henderson 157396d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 157486f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 157596d6407fSRichard Henderson save_frw_i32(rt, tmp); 157696d6407fSRichard Henderson tcg_temp_free_i32(tmp); 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson if (rt == 0) { 157996d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 158096d6407fSRichard Henderson } 158196d6407fSRichard Henderson 1582740038d7SRichard Henderson return nullify_end(ctx); 158396d6407fSRichard Henderson } 158496d6407fSRichard Henderson 1585740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1586740038d7SRichard Henderson { 1587740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1588740038d7SRichard Henderson a->disp, a->sp, a->m); 1589740038d7SRichard Henderson } 1590740038d7SRichard Henderson 1591740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1592eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159386f8d05fSRichard Henderson unsigned sp, int modify) 159496d6407fSRichard Henderson { 159596d6407fSRichard Henderson TCGv_i64 tmp; 159696d6407fSRichard Henderson 159796d6407fSRichard Henderson nullify_over(ctx); 159896d6407fSRichard Henderson 159996d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 160086f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 160196d6407fSRichard Henderson save_frd(rt, tmp); 160296d6407fSRichard Henderson tcg_temp_free_i64(tmp); 160396d6407fSRichard Henderson 160496d6407fSRichard Henderson if (rt == 0) { 160596d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 160696d6407fSRichard Henderson } 160796d6407fSRichard Henderson 1608740038d7SRichard Henderson return nullify_end(ctx); 1609740038d7SRichard Henderson } 1610740038d7SRichard Henderson 1611740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1612740038d7SRichard Henderson { 1613740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1614740038d7SRichard Henderson a->disp, a->sp, a->m); 161596d6407fSRichard Henderson } 161696d6407fSRichard Henderson 16171cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 161886f8d05fSRichard Henderson target_sreg disp, unsigned sp, 161914776ab5STony Nguyen int modify, MemOp mop) 162096d6407fSRichard Henderson { 162196d6407fSRichard Henderson nullify_over(ctx); 162286f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16231cd012a5SRichard Henderson return nullify_end(ctx); 162496d6407fSRichard Henderson } 162596d6407fSRichard Henderson 1626740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1627eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162886f8d05fSRichard Henderson unsigned sp, int modify) 162996d6407fSRichard Henderson { 163096d6407fSRichard Henderson TCGv_i32 tmp; 163196d6407fSRichard Henderson 163296d6407fSRichard Henderson nullify_over(ctx); 163396d6407fSRichard Henderson 163496d6407fSRichard Henderson tmp = load_frw_i32(rt); 163586f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 163696d6407fSRichard Henderson tcg_temp_free_i32(tmp); 163796d6407fSRichard Henderson 1638740038d7SRichard Henderson return nullify_end(ctx); 163996d6407fSRichard Henderson } 164096d6407fSRichard Henderson 1641740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1642740038d7SRichard Henderson { 1643740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1644740038d7SRichard Henderson a->disp, a->sp, a->m); 1645740038d7SRichard Henderson } 1646740038d7SRichard Henderson 1647740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1648eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 164986f8d05fSRichard Henderson unsigned sp, int modify) 165096d6407fSRichard Henderson { 165196d6407fSRichard Henderson TCGv_i64 tmp; 165296d6407fSRichard Henderson 165396d6407fSRichard Henderson nullify_over(ctx); 165496d6407fSRichard Henderson 165596d6407fSRichard Henderson tmp = load_frd(rt); 165686f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 165796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 165896d6407fSRichard Henderson 1659740038d7SRichard Henderson return nullify_end(ctx); 1660740038d7SRichard Henderson } 1661740038d7SRichard Henderson 1662740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1663740038d7SRichard Henderson { 1664740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1665740038d7SRichard Henderson a->disp, a->sp, a->m); 166696d6407fSRichard Henderson } 166796d6407fSRichard Henderson 16681ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1669ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1670ebe9383cSRichard Henderson { 1671ebe9383cSRichard Henderson TCGv_i32 tmp; 1672ebe9383cSRichard Henderson 1673ebe9383cSRichard Henderson nullify_over(ctx); 1674ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1675ebe9383cSRichard Henderson 1676ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1677ebe9383cSRichard Henderson 1678ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1679ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 16801ca74648SRichard Henderson return nullify_end(ctx); 1681ebe9383cSRichard Henderson } 1682ebe9383cSRichard Henderson 16831ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1684ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1685ebe9383cSRichard Henderson { 1686ebe9383cSRichard Henderson TCGv_i32 dst; 1687ebe9383cSRichard Henderson TCGv_i64 src; 1688ebe9383cSRichard Henderson 1689ebe9383cSRichard Henderson nullify_over(ctx); 1690ebe9383cSRichard Henderson src = load_frd(ra); 1691ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1692ebe9383cSRichard Henderson 1693ebe9383cSRichard Henderson func(dst, cpu_env, src); 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1696ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1697ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 16981ca74648SRichard Henderson return nullify_end(ctx); 1699ebe9383cSRichard Henderson } 1700ebe9383cSRichard Henderson 17011ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1702ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1703ebe9383cSRichard Henderson { 1704ebe9383cSRichard Henderson TCGv_i64 tmp; 1705ebe9383cSRichard Henderson 1706ebe9383cSRichard Henderson nullify_over(ctx); 1707ebe9383cSRichard Henderson tmp = load_frd0(ra); 1708ebe9383cSRichard Henderson 1709ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1710ebe9383cSRichard Henderson 1711ebe9383cSRichard Henderson save_frd(rt, tmp); 1712ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 17131ca74648SRichard Henderson return nullify_end(ctx); 1714ebe9383cSRichard Henderson } 1715ebe9383cSRichard Henderson 17161ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1717ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1718ebe9383cSRichard Henderson { 1719ebe9383cSRichard Henderson TCGv_i32 src; 1720ebe9383cSRichard Henderson TCGv_i64 dst; 1721ebe9383cSRichard Henderson 1722ebe9383cSRichard Henderson nullify_over(ctx); 1723ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1724ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1725ebe9383cSRichard Henderson 1726ebe9383cSRichard Henderson func(dst, cpu_env, src); 1727ebe9383cSRichard Henderson 1728ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1729ebe9383cSRichard Henderson save_frd(rt, dst); 1730ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 17311ca74648SRichard Henderson return nullify_end(ctx); 1732ebe9383cSRichard Henderson } 1733ebe9383cSRichard Henderson 17341ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1735ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173631234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1737ebe9383cSRichard Henderson { 1738ebe9383cSRichard Henderson TCGv_i32 a, b; 1739ebe9383cSRichard Henderson 1740ebe9383cSRichard Henderson nullify_over(ctx); 1741ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1742ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1743ebe9383cSRichard Henderson 1744ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1745ebe9383cSRichard Henderson 1746ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1747ebe9383cSRichard Henderson save_frw_i32(rt, a); 1748ebe9383cSRichard Henderson tcg_temp_free_i32(a); 17491ca74648SRichard Henderson return nullify_end(ctx); 1750ebe9383cSRichard Henderson } 1751ebe9383cSRichard Henderson 17521ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1753ebe9383cSRichard Henderson unsigned ra, unsigned rb, 175431234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1755ebe9383cSRichard Henderson { 1756ebe9383cSRichard Henderson TCGv_i64 a, b; 1757ebe9383cSRichard Henderson 1758ebe9383cSRichard Henderson nullify_over(ctx); 1759ebe9383cSRichard Henderson a = load_frd0(ra); 1760ebe9383cSRichard Henderson b = load_frd0(rb); 1761ebe9383cSRichard Henderson 1762ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1763ebe9383cSRichard Henderson 1764ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1765ebe9383cSRichard Henderson save_frd(rt, a); 1766ebe9383cSRichard Henderson tcg_temp_free_i64(a); 17671ca74648SRichard Henderson return nullify_end(ctx); 1768ebe9383cSRichard Henderson } 1769ebe9383cSRichard Henderson 177098cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 177198cd9ca7SRichard Henderson have already had nullification handled. */ 177201afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 177398cd9ca7SRichard Henderson unsigned link, bool is_n) 177498cd9ca7SRichard Henderson { 177598cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 177698cd9ca7SRichard Henderson if (link != 0) { 177798cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 177898cd9ca7SRichard Henderson } 177998cd9ca7SRichard Henderson ctx->iaoq_n = dest; 178098cd9ca7SRichard Henderson if (is_n) { 178198cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 178298cd9ca7SRichard Henderson } 178398cd9ca7SRichard Henderson } else { 178498cd9ca7SRichard Henderson nullify_over(ctx); 178598cd9ca7SRichard Henderson 178698cd9ca7SRichard Henderson if (link != 0) { 178798cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 178898cd9ca7SRichard Henderson } 178998cd9ca7SRichard Henderson 179098cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 179198cd9ca7SRichard Henderson nullify_set(ctx, 0); 179298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 179398cd9ca7SRichard Henderson } else { 179498cd9ca7SRichard Henderson nullify_set(ctx, is_n); 179598cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson 179831234768SRichard Henderson nullify_end(ctx); 179998cd9ca7SRichard Henderson 180098cd9ca7SRichard Henderson nullify_set(ctx, 0); 180198cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 180231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 180398cd9ca7SRichard Henderson } 180401afb7beSRichard Henderson return true; 180598cd9ca7SRichard Henderson } 180698cd9ca7SRichard Henderson 180798cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 180898cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 180901afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 181098cd9ca7SRichard Henderson DisasCond *cond) 181198cd9ca7SRichard Henderson { 1812eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 181398cd9ca7SRichard Henderson TCGLabel *taken = NULL; 181498cd9ca7SRichard Henderson TCGCond c = cond->c; 181598cd9ca7SRichard Henderson bool n; 181698cd9ca7SRichard Henderson 181798cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 181898cd9ca7SRichard Henderson 181998cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 182098cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 182101afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 182298cd9ca7SRichard Henderson } 182398cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 182401afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 182598cd9ca7SRichard Henderson } 182698cd9ca7SRichard Henderson 182798cd9ca7SRichard Henderson taken = gen_new_label(); 1828eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 182998cd9ca7SRichard Henderson cond_free(cond); 183098cd9ca7SRichard Henderson 183198cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 183298cd9ca7SRichard Henderson n = is_n && disp < 0; 183398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 183498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1835a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 183698cd9ca7SRichard Henderson } else { 183798cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 183898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183998cd9ca7SRichard Henderson ctx->null_lab = NULL; 184098cd9ca7SRichard Henderson } 184198cd9ca7SRichard Henderson nullify_set(ctx, n); 1842c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1843c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1844c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1845c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1846c301f34eSRichard Henderson } 1847a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 184898cd9ca7SRichard Henderson } 184998cd9ca7SRichard Henderson 185098cd9ca7SRichard Henderson gen_set_label(taken); 185198cd9ca7SRichard Henderson 185298cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 185398cd9ca7SRichard Henderson n = is_n && disp >= 0; 185498cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 185598cd9ca7SRichard Henderson nullify_set(ctx, 0); 1856a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 185798cd9ca7SRichard Henderson } else { 185898cd9ca7SRichard Henderson nullify_set(ctx, n); 1859a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 186098cd9ca7SRichard Henderson } 186198cd9ca7SRichard Henderson 186298cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 186398cd9ca7SRichard Henderson if (ctx->null_lab) { 186498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 186598cd9ca7SRichard Henderson ctx->null_lab = NULL; 186631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 186798cd9ca7SRichard Henderson } else { 186831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 186998cd9ca7SRichard Henderson } 187001afb7beSRichard Henderson return true; 187198cd9ca7SRichard Henderson } 187298cd9ca7SRichard Henderson 187398cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 187498cd9ca7SRichard Henderson nullification of the branch itself. */ 187501afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 187698cd9ca7SRichard Henderson unsigned link, bool is_n) 187798cd9ca7SRichard Henderson { 1878eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 187998cd9ca7SRichard Henderson TCGCond c; 188098cd9ca7SRichard Henderson 188198cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 188298cd9ca7SRichard Henderson 188398cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 188498cd9ca7SRichard Henderson if (link != 0) { 188598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 188698cd9ca7SRichard Henderson } 188798cd9ca7SRichard Henderson next = get_temp(ctx); 1888eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 188998cd9ca7SRichard Henderson if (is_n) { 1890c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1891c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1892c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1893c301f34eSRichard Henderson nullify_set(ctx, 0); 189431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 189501afb7beSRichard Henderson return true; 1896c301f34eSRichard Henderson } 189798cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 189898cd9ca7SRichard Henderson } 1899c301f34eSRichard Henderson ctx->iaoq_n = -1; 1900c301f34eSRichard Henderson ctx->iaoq_n_var = next; 190198cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 190298cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 190398cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19044137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 190598cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 190698cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 190798cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 190898cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 190998cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 191098cd9ca7SRichard Henderson 191198cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 191298cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 191398cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1914eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1915eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 191698cd9ca7SRichard Henderson 191798cd9ca7SRichard Henderson nullify_over(ctx); 191898cd9ca7SRichard Henderson if (link != 0) { 1919eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 192098cd9ca7SRichard Henderson } 19217f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 192201afb7beSRichard Henderson return nullify_end(ctx); 192398cd9ca7SRichard Henderson } else { 192498cd9ca7SRichard Henderson c = ctx->null_cond.c; 192598cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 192698cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 192798cd9ca7SRichard Henderson 192898cd9ca7SRichard Henderson tmp = tcg_temp_new(); 192998cd9ca7SRichard Henderson next = get_temp(ctx); 193098cd9ca7SRichard Henderson 193198cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1932eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 193398cd9ca7SRichard Henderson ctx->iaoq_n = -1; 193498cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 193598cd9ca7SRichard Henderson 193698cd9ca7SRichard Henderson if (link != 0) { 1937eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 193898cd9ca7SRichard Henderson } 193998cd9ca7SRichard Henderson 194098cd9ca7SRichard Henderson if (is_n) { 194198cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 194298cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 194398cd9ca7SRichard Henderson to the branch. */ 1944eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 194598cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 194698cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 194798cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 194898cd9ca7SRichard Henderson } else { 194998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 195098cd9ca7SRichard Henderson } 195198cd9ca7SRichard Henderson } 195201afb7beSRichard Henderson return true; 195398cd9ca7SRichard Henderson } 195498cd9ca7SRichard Henderson 1955660eefe1SRichard Henderson /* Implement 1956660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1957660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1958660eefe1SRichard Henderson * else 1959660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1960660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1961660eefe1SRichard Henderson */ 1962660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1963660eefe1SRichard Henderson { 1964660eefe1SRichard Henderson TCGv_reg dest; 1965660eefe1SRichard Henderson switch (ctx->privilege) { 1966660eefe1SRichard Henderson case 0: 1967660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1968660eefe1SRichard Henderson return offset; 1969660eefe1SRichard Henderson case 3: 1970993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1971660eefe1SRichard Henderson dest = get_temp(ctx); 1972660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1973660eefe1SRichard Henderson break; 1974660eefe1SRichard Henderson default: 1975993119feSRichard Henderson dest = get_temp(ctx); 1976660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1977660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1978660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1979660eefe1SRichard Henderson break; 1980660eefe1SRichard Henderson } 1981660eefe1SRichard Henderson return dest; 1982660eefe1SRichard Henderson } 1983660eefe1SRichard Henderson 1984ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19857ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19867ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19877ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19887ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19897ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19907ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19917ad439dfSRichard Henderson aforementioned BE. */ 199231234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19937ad439dfSRichard Henderson { 19947ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19957ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19967ad439dfSRichard Henderson next insn within the privilaged page. */ 19977ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19987ad439dfSRichard Henderson case TCG_COND_NEVER: 19997ad439dfSRichard Henderson break; 20007ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2001eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20027ad439dfSRichard Henderson goto do_sigill; 20037ad439dfSRichard Henderson default: 20047ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20057ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20067ad439dfSRichard Henderson g_assert_not_reached(); 20077ad439dfSRichard Henderson } 20087ad439dfSRichard Henderson 20097ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20107ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20117ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20127ad439dfSRichard Henderson under such conditions. */ 20137ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20147ad439dfSRichard Henderson goto do_sigill; 20157ad439dfSRichard Henderson } 20167ad439dfSRichard Henderson 2017ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20187ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20192986721dSRichard Henderson gen_excp_1(EXCP_IMP); 202031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202131234768SRichard Henderson break; 20227ad439dfSRichard Henderson 20237ad439dfSRichard Henderson case 0xb0: /* LWS */ 20247ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 202531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202631234768SRichard Henderson break; 20277ad439dfSRichard Henderson 20287ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 202935136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2030ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2031eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 203231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 203331234768SRichard Henderson break; 20347ad439dfSRichard Henderson 20357ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20367ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 203731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203831234768SRichard Henderson break; 20397ad439dfSRichard Henderson 20407ad439dfSRichard Henderson default: 20417ad439dfSRichard Henderson do_sigill: 20422986721dSRichard Henderson gen_excp_1(EXCP_ILL); 204331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204431234768SRichard Henderson break; 20457ad439dfSRichard Henderson } 20467ad439dfSRichard Henderson } 2047ba1d0b44SRichard Henderson #endif 20487ad439dfSRichard Henderson 2049deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2050b2167459SRichard Henderson { 2051b2167459SRichard Henderson cond_free(&ctx->null_cond); 205231234768SRichard Henderson return true; 2053b2167459SRichard Henderson } 2054b2167459SRichard Henderson 205540f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 205698a9cb79SRichard Henderson { 205731234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 205898a9cb79SRichard Henderson } 205998a9cb79SRichard Henderson 2060e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 206198a9cb79SRichard Henderson { 206298a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 206398a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 206498a9cb79SRichard Henderson 206598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 206631234768SRichard Henderson return true; 206798a9cb79SRichard Henderson } 206898a9cb79SRichard Henderson 2069c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 207098a9cb79SRichard Henderson { 2071c603e14aSRichard Henderson unsigned rt = a->t; 2072eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2073eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 207498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207598a9cb79SRichard Henderson 207698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207731234768SRichard Henderson return true; 207898a9cb79SRichard Henderson } 207998a9cb79SRichard Henderson 2080c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 208198a9cb79SRichard Henderson { 2082c603e14aSRichard Henderson unsigned rt = a->t; 2083c603e14aSRichard Henderson unsigned rs = a->sp; 208433423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 208533423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 208698a9cb79SRichard Henderson 208733423472SRichard Henderson load_spr(ctx, t0, rs); 208833423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 208933423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 209033423472SRichard Henderson 209133423472SRichard Henderson save_gpr(ctx, rt, t1); 209233423472SRichard Henderson tcg_temp_free(t1); 209333423472SRichard Henderson tcg_temp_free_i64(t0); 209498a9cb79SRichard Henderson 209598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209631234768SRichard Henderson return true; 209798a9cb79SRichard Henderson } 209898a9cb79SRichard Henderson 2099c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 210098a9cb79SRichard Henderson { 2101c603e14aSRichard Henderson unsigned rt = a->t; 2102c603e14aSRichard Henderson unsigned ctl = a->r; 2103eaa3783bSRichard Henderson TCGv_reg tmp; 210498a9cb79SRichard Henderson 210598a9cb79SRichard Henderson switch (ctl) { 210635136a77SRichard Henderson case CR_SAR: 210798a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2108c603e14aSRichard Henderson if (a->e == 0) { 210998a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 211098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2111eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 211298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211335136a77SRichard Henderson goto done; 211498a9cb79SRichard Henderson } 211598a9cb79SRichard Henderson #endif 211698a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 211735136a77SRichard Henderson goto done; 211835136a77SRichard Henderson case CR_IT: /* Interval Timer */ 211935136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 212035136a77SRichard Henderson nullify_over(ctx); 212198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 212284b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 212349c29d6cSRichard Henderson gen_io_start(); 212449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 212531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 212649c29d6cSRichard Henderson } else { 212749c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 212849c29d6cSRichard Henderson } 212998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 213031234768SRichard Henderson return nullify_end(ctx); 213198a9cb79SRichard Henderson case 26: 213298a9cb79SRichard Henderson case 27: 213398a9cb79SRichard Henderson break; 213498a9cb79SRichard Henderson default: 213598a9cb79SRichard Henderson /* All other control registers are privileged. */ 213635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213735136a77SRichard Henderson break; 213898a9cb79SRichard Henderson } 213998a9cb79SRichard Henderson 214035136a77SRichard Henderson tmp = get_temp(ctx); 214135136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 214235136a77SRichard Henderson save_gpr(ctx, rt, tmp); 214335136a77SRichard Henderson 214435136a77SRichard Henderson done: 214598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214631234768SRichard Henderson return true; 214798a9cb79SRichard Henderson } 214898a9cb79SRichard Henderson 2149c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 215033423472SRichard Henderson { 2151c603e14aSRichard Henderson unsigned rr = a->r; 2152c603e14aSRichard Henderson unsigned rs = a->sp; 215333423472SRichard Henderson TCGv_i64 t64; 215433423472SRichard Henderson 215533423472SRichard Henderson if (rs >= 5) { 215633423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215733423472SRichard Henderson } 215833423472SRichard Henderson nullify_over(ctx); 215933423472SRichard Henderson 216033423472SRichard Henderson t64 = tcg_temp_new_i64(); 216133423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 216233423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 216333423472SRichard Henderson 216433423472SRichard Henderson if (rs >= 4) { 216533423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2166494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 216733423472SRichard Henderson } else { 216833423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 216933423472SRichard Henderson } 217033423472SRichard Henderson tcg_temp_free_i64(t64); 217133423472SRichard Henderson 217231234768SRichard Henderson return nullify_end(ctx); 217333423472SRichard Henderson } 217433423472SRichard Henderson 2175c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 217698a9cb79SRichard Henderson { 2177c603e14aSRichard Henderson unsigned ctl = a->t; 21784845f015SSven Schnelle TCGv_reg reg; 2179eaa3783bSRichard Henderson TCGv_reg tmp; 218098a9cb79SRichard Henderson 218135136a77SRichard Henderson if (ctl == CR_SAR) { 21824845f015SSven Schnelle reg = load_gpr(ctx, a->r); 218398a9cb79SRichard Henderson tmp = tcg_temp_new(); 218435136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 218598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 218698a9cb79SRichard Henderson tcg_temp_free(tmp); 218798a9cb79SRichard Henderson 218898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218931234768SRichard Henderson return true; 219098a9cb79SRichard Henderson } 219198a9cb79SRichard Henderson 219235136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 219335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 219435136a77SRichard Henderson 2195c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 219635136a77SRichard Henderson nullify_over(ctx); 21974845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21984845f015SSven Schnelle 219935136a77SRichard Henderson switch (ctl) { 220035136a77SRichard Henderson case CR_IT: 220149c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 220235136a77SRichard Henderson break; 22034f5f2548SRichard Henderson case CR_EIRR: 22044f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22054f5f2548SRichard Henderson break; 22064f5f2548SRichard Henderson case CR_EIEM: 22074f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 220831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22094f5f2548SRichard Henderson break; 22104f5f2548SRichard Henderson 221135136a77SRichard Henderson case CR_IIASQ: 221235136a77SRichard Henderson case CR_IIAOQ: 221335136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 221435136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 221535136a77SRichard Henderson tmp = get_temp(ctx); 221635136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 221735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 221835136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 221935136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 222035136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 222135136a77SRichard Henderson break; 222235136a77SRichard Henderson 2223d5de20bdSSven Schnelle case CR_PID1: 2224d5de20bdSSven Schnelle case CR_PID2: 2225d5de20bdSSven Schnelle case CR_PID3: 2226d5de20bdSSven Schnelle case CR_PID4: 2227d5de20bdSSven Schnelle tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2228d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2229d5de20bdSSven Schnelle gen_helper_change_prot_id(cpu_env); 2230d5de20bdSSven Schnelle #endif 2231d5de20bdSSven Schnelle break; 2232d5de20bdSSven Schnelle 223335136a77SRichard Henderson default: 223435136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 223535136a77SRichard Henderson break; 223635136a77SRichard Henderson } 223731234768SRichard Henderson return nullify_end(ctx); 22384f5f2548SRichard Henderson #endif 223935136a77SRichard Henderson } 224035136a77SRichard Henderson 2241c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 224298a9cb79SRichard Henderson { 2243eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 224498a9cb79SRichard Henderson 2245c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2246eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 224798a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 224898a9cb79SRichard Henderson tcg_temp_free(tmp); 224998a9cb79SRichard Henderson 225098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 225131234768SRichard Henderson return true; 225298a9cb79SRichard Henderson } 225398a9cb79SRichard Henderson 2254e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 225598a9cb79SRichard Henderson { 2256e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 225798a9cb79SRichard Henderson 22582330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22592330504cSHelge Deller /* We don't implement space registers in user mode. */ 2260eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22612330504cSHelge Deller #else 22622330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22632330504cSHelge Deller 2264e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22652330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22662330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22672330504cSHelge Deller 22682330504cSHelge Deller tcg_temp_free_i64(t0); 22692330504cSHelge Deller #endif 2270e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 227198a9cb79SRichard Henderson 227298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 227331234768SRichard Henderson return true; 227498a9cb79SRichard Henderson } 227598a9cb79SRichard Henderson 2276e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2277e36f27efSRichard Henderson { 2278e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2279e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2280e1b5a5edSRichard Henderson TCGv_reg tmp; 2281e1b5a5edSRichard Henderson 2282e1b5a5edSRichard Henderson nullify_over(ctx); 2283e1b5a5edSRichard Henderson 2284e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2285e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2286e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2287e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2288e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2289e1b5a5edSRichard Henderson 2290e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 229131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229231234768SRichard Henderson return nullify_end(ctx); 2293e36f27efSRichard Henderson #endif 2294e1b5a5edSRichard Henderson } 2295e1b5a5edSRichard Henderson 2296e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2297e1b5a5edSRichard Henderson { 2298e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2299e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2300e1b5a5edSRichard Henderson TCGv_reg tmp; 2301e1b5a5edSRichard Henderson 2302e1b5a5edSRichard Henderson nullify_over(ctx); 2303e1b5a5edSRichard Henderson 2304e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2305e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2306e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2307e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2308e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2309e1b5a5edSRichard Henderson 2310e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 231131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 231231234768SRichard Henderson return nullify_end(ctx); 2313e36f27efSRichard Henderson #endif 2314e1b5a5edSRichard Henderson } 2315e1b5a5edSRichard Henderson 2316c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2317e1b5a5edSRichard Henderson { 2318e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2319c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2320c603e14aSRichard Henderson TCGv_reg tmp, reg; 2321e1b5a5edSRichard Henderson nullify_over(ctx); 2322e1b5a5edSRichard Henderson 2323c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2324e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2325e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2326e1b5a5edSRichard Henderson 2327e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 232831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232931234768SRichard Henderson return nullify_end(ctx); 2330c603e14aSRichard Henderson #endif 2331e1b5a5edSRichard Henderson } 2332f49b3537SRichard Henderson 2333e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2334f49b3537SRichard Henderson { 2335f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2336e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2337f49b3537SRichard Henderson nullify_over(ctx); 2338f49b3537SRichard Henderson 2339e36f27efSRichard Henderson if (rfi_r) { 2340f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2341f49b3537SRichard Henderson } else { 2342f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2343f49b3537SRichard Henderson } 234431234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 234507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 234631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2347f49b3537SRichard Henderson 234831234768SRichard Henderson return nullify_end(ctx); 2349e36f27efSRichard Henderson #endif 2350f49b3537SRichard Henderson } 23516210db05SHelge Deller 2352e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2353e36f27efSRichard Henderson { 2354e36f27efSRichard Henderson return do_rfi(ctx, false); 2355e36f27efSRichard Henderson } 2356e36f27efSRichard Henderson 2357e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2358e36f27efSRichard Henderson { 2359e36f27efSRichard Henderson return do_rfi(ctx, true); 2360e36f27efSRichard Henderson } 2361e36f27efSRichard Henderson 236296927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23636210db05SHelge Deller { 23646210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 236596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23666210db05SHelge Deller nullify_over(ctx); 23676210db05SHelge Deller gen_helper_halt(cpu_env); 236831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 236931234768SRichard Henderson return nullify_end(ctx); 237096927adbSRichard Henderson #endif 23716210db05SHelge Deller } 237296927adbSRichard Henderson 237396927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 237496927adbSRichard Henderson { 237596927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 237696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 237796927adbSRichard Henderson nullify_over(ctx); 237896927adbSRichard Henderson gen_helper_reset(cpu_env); 237996927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 238096927adbSRichard Henderson return nullify_end(ctx); 238196927adbSRichard Henderson #endif 238296927adbSRichard Henderson } 2383e1b5a5edSRichard Henderson 2384deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 238598a9cb79SRichard Henderson { 2386deee69a1SRichard Henderson if (a->m) { 2387deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2388deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2389deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 239098a9cb79SRichard Henderson 239198a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2392eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2393deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2394deee69a1SRichard Henderson } 239598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 239631234768SRichard Henderson return true; 239798a9cb79SRichard Henderson } 239898a9cb79SRichard Henderson 2399deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 240098a9cb79SRichard Henderson { 240186f8d05fSRichard Henderson TCGv_reg dest, ofs; 2402eed14219SRichard Henderson TCGv_i32 level, want; 240386f8d05fSRichard Henderson TCGv_tl addr; 240498a9cb79SRichard Henderson 240598a9cb79SRichard Henderson nullify_over(ctx); 240698a9cb79SRichard Henderson 2407deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2408deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2409eed14219SRichard Henderson 2410deee69a1SRichard Henderson if (a->imm) { 241129dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 241298a9cb79SRichard Henderson } else { 2413eed14219SRichard Henderson level = tcg_temp_new_i32(); 2414deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2415eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 241698a9cb79SRichard Henderson } 241729dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2418eed14219SRichard Henderson 2419eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2420eed14219SRichard Henderson 2421eed14219SRichard Henderson tcg_temp_free_i32(level); 2422eed14219SRichard Henderson 2423deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 242431234768SRichard Henderson return nullify_end(ctx); 242598a9cb79SRichard Henderson } 242698a9cb79SRichard Henderson 2427deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24288d6ae7fbSRichard Henderson { 2429deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2430deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24318d6ae7fbSRichard Henderson TCGv_tl addr; 24328d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24338d6ae7fbSRichard Henderson 24348d6ae7fbSRichard Henderson nullify_over(ctx); 24358d6ae7fbSRichard Henderson 2436deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2437deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2438deee69a1SRichard Henderson if (a->addr) { 24398d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24408d6ae7fbSRichard Henderson } else { 24418d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24428d6ae7fbSRichard Henderson } 24438d6ae7fbSRichard Henderson 244432dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 244532dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 244631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 244731234768SRichard Henderson } 244831234768SRichard Henderson return nullify_end(ctx); 2449deee69a1SRichard Henderson #endif 24508d6ae7fbSRichard Henderson } 245163300a00SRichard Henderson 2452deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 245363300a00SRichard Henderson { 2454deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2455deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 245663300a00SRichard Henderson TCGv_tl addr; 245763300a00SRichard Henderson TCGv_reg ofs; 245863300a00SRichard Henderson 245963300a00SRichard Henderson nullify_over(ctx); 246063300a00SRichard Henderson 2461deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2462deee69a1SRichard Henderson if (a->m) { 2463deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 246463300a00SRichard Henderson } 2465deee69a1SRichard Henderson if (a->local) { 246663300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 246763300a00SRichard Henderson } else { 246863300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 246963300a00SRichard Henderson } 247063300a00SRichard Henderson 247163300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 247232dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 247331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 247431234768SRichard Henderson } 247531234768SRichard Henderson return nullify_end(ctx); 2476deee69a1SRichard Henderson #endif 247763300a00SRichard Henderson } 24782dfcca9fSRichard Henderson 24796797c315SNick Hudson /* 24806797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24816797c315SNick Hudson * See 24826797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24836797c315SNick Hudson * page 13-9 (195/206) 24846797c315SNick Hudson */ 24856797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24866797c315SNick Hudson { 24876797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24886797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24896797c315SNick Hudson TCGv_tl addr, atl, stl; 24906797c315SNick Hudson TCGv_reg reg; 24916797c315SNick Hudson 24926797c315SNick Hudson nullify_over(ctx); 24936797c315SNick Hudson 24946797c315SNick Hudson /* 24956797c315SNick Hudson * FIXME: 24966797c315SNick Hudson * if (not (pcxl or pcxl2)) 24976797c315SNick Hudson * return gen_illegal(ctx); 24986797c315SNick Hudson * 24996797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25006797c315SNick Hudson */ 25016797c315SNick Hudson 25026797c315SNick Hudson atl = tcg_temp_new_tl(); 25036797c315SNick Hudson stl = tcg_temp_new_tl(); 25046797c315SNick Hudson addr = tcg_temp_new_tl(); 25056797c315SNick Hudson 25066797c315SNick Hudson tcg_gen_ld32u_i64(stl, cpu_env, 25076797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25086797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 25096797c315SNick Hudson tcg_gen_ld32u_i64(atl, cpu_env, 25106797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25116797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25126797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25136797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25146797c315SNick Hudson tcg_temp_free_tl(atl); 25156797c315SNick Hudson tcg_temp_free_tl(stl); 25166797c315SNick Hudson 25176797c315SNick Hudson reg = load_gpr(ctx, a->r); 25186797c315SNick Hudson if (a->addr) { 25196797c315SNick Hudson gen_helper_itlba(cpu_env, addr, reg); 25206797c315SNick Hudson } else { 25216797c315SNick Hudson gen_helper_itlbp(cpu_env, addr, reg); 25226797c315SNick Hudson } 25236797c315SNick Hudson tcg_temp_free_tl(addr); 25246797c315SNick Hudson 25256797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25266797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25276797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25286797c315SNick Hudson } 25296797c315SNick Hudson return nullify_end(ctx); 25306797c315SNick Hudson #endif 25316797c315SNick Hudson } 25326797c315SNick Hudson 2533deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25342dfcca9fSRichard Henderson { 2535deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2536deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25372dfcca9fSRichard Henderson TCGv_tl vaddr; 25382dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25392dfcca9fSRichard Henderson 25402dfcca9fSRichard Henderson nullify_over(ctx); 25412dfcca9fSRichard Henderson 2542deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25432dfcca9fSRichard Henderson 25442dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25452dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25462dfcca9fSRichard Henderson 25472dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2548deee69a1SRichard Henderson if (a->m) { 2549deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25502dfcca9fSRichard Henderson } 2551deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25522dfcca9fSRichard Henderson tcg_temp_free(paddr); 25532dfcca9fSRichard Henderson 255431234768SRichard Henderson return nullify_end(ctx); 2555deee69a1SRichard Henderson #endif 25562dfcca9fSRichard Henderson } 255743a97b81SRichard Henderson 2558deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 255943a97b81SRichard Henderson { 256043a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 256143a97b81SRichard Henderson 256243a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 256343a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 256443a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 256543a97b81SRichard Henderson since the entire address space is coherent. */ 256629dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 256743a97b81SRichard Henderson 256831234768SRichard Henderson cond_free(&ctx->null_cond); 256931234768SRichard Henderson return true; 257043a97b81SRichard Henderson } 257198a9cb79SRichard Henderson 25720c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2573b2167459SRichard Henderson { 25740c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2575b2167459SRichard Henderson } 2576b2167459SRichard Henderson 25770c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2578b2167459SRichard Henderson { 25790c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2580b2167459SRichard Henderson } 2581b2167459SRichard Henderson 25820c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2583b2167459SRichard Henderson { 25840c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2585b2167459SRichard Henderson } 2586b2167459SRichard Henderson 25870c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2588b2167459SRichard Henderson { 25890c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25900c982a28SRichard Henderson } 2591b2167459SRichard Henderson 25920c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25930c982a28SRichard Henderson { 25940c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25950c982a28SRichard Henderson } 25960c982a28SRichard Henderson 25970c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25980c982a28SRichard Henderson { 25990c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26000c982a28SRichard Henderson } 26010c982a28SRichard Henderson 26020c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 26030c982a28SRichard Henderson { 26040c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26050c982a28SRichard Henderson } 26060c982a28SRichard Henderson 26070c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26080c982a28SRichard Henderson { 26090c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26100c982a28SRichard Henderson } 26110c982a28SRichard Henderson 26120c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26130c982a28SRichard Henderson { 26140c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26150c982a28SRichard Henderson } 26160c982a28SRichard Henderson 26170c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26180c982a28SRichard Henderson { 26190c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26200c982a28SRichard Henderson } 26210c982a28SRichard Henderson 26220c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26230c982a28SRichard Henderson { 26240c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26250c982a28SRichard Henderson } 26260c982a28SRichard Henderson 26270c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26280c982a28SRichard Henderson { 26290c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26300c982a28SRichard Henderson } 26310c982a28SRichard Henderson 26320c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26330c982a28SRichard Henderson { 26340c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26350c982a28SRichard Henderson } 26360c982a28SRichard Henderson 26370c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26380c982a28SRichard Henderson { 26390c982a28SRichard Henderson if (a->cf == 0) { 26400c982a28SRichard Henderson unsigned r2 = a->r2; 26410c982a28SRichard Henderson unsigned r1 = a->r1; 26420c982a28SRichard Henderson unsigned rt = a->t; 26430c982a28SRichard Henderson 26447aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26457aee8189SRichard Henderson cond_free(&ctx->null_cond); 26467aee8189SRichard Henderson return true; 26477aee8189SRichard Henderson } 26487aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2649b2167459SRichard Henderson if (r1 == 0) { 2650eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2651eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2652b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2653b2167459SRichard Henderson } else { 2654b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2655b2167459SRichard Henderson } 2656b2167459SRichard Henderson cond_free(&ctx->null_cond); 265731234768SRichard Henderson return true; 2658b2167459SRichard Henderson } 26597aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26607aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26617aee8189SRichard Henderson * 26627aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26637aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26647aee8189SRichard Henderson * currently implemented as idle. 26657aee8189SRichard Henderson */ 26667aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26677aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26687aee8189SRichard Henderson until the next timer interrupt. */ 26697aee8189SRichard Henderson nullify_over(ctx); 26707aee8189SRichard Henderson 26717aee8189SRichard Henderson /* Advance the instruction queue. */ 26727aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26737aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26747aee8189SRichard Henderson nullify_set(ctx, 0); 26757aee8189SRichard Henderson 26767aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 267729dd6f64SRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), cpu_env, 267829dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26797aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26807aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26817aee8189SRichard Henderson 26827aee8189SRichard Henderson return nullify_end(ctx); 26837aee8189SRichard Henderson } 26847aee8189SRichard Henderson #endif 26857aee8189SRichard Henderson } 26860c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26877aee8189SRichard Henderson } 2688b2167459SRichard Henderson 26890c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2690b2167459SRichard Henderson { 26910c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26920c982a28SRichard Henderson } 26930c982a28SRichard Henderson 26940c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26950c982a28SRichard Henderson { 2696eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2697b2167459SRichard Henderson 26980c982a28SRichard Henderson if (a->cf) { 2699b2167459SRichard Henderson nullify_over(ctx); 2700b2167459SRichard Henderson } 27010c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27020c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27030c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 270431234768SRichard Henderson return nullify_end(ctx); 2705b2167459SRichard Henderson } 2706b2167459SRichard Henderson 27070c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2708b2167459SRichard Henderson { 2709eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2710b2167459SRichard Henderson 27110c982a28SRichard Henderson if (a->cf) { 2712b2167459SRichard Henderson nullify_over(ctx); 2713b2167459SRichard Henderson } 27140c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27150c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27160c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 271731234768SRichard Henderson return nullify_end(ctx); 2718b2167459SRichard Henderson } 2719b2167459SRichard Henderson 27200c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2721b2167459SRichard Henderson { 2722eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2723b2167459SRichard Henderson 27240c982a28SRichard Henderson if (a->cf) { 2725b2167459SRichard Henderson nullify_over(ctx); 2726b2167459SRichard Henderson } 27270c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27280c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2729b2167459SRichard Henderson tmp = get_temp(ctx); 2730eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27310c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 273231234768SRichard Henderson return nullify_end(ctx); 2733b2167459SRichard Henderson } 2734b2167459SRichard Henderson 27350c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2736b2167459SRichard Henderson { 27370c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27380c982a28SRichard Henderson } 27390c982a28SRichard Henderson 27400c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27410c982a28SRichard Henderson { 27420c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27430c982a28SRichard Henderson } 27440c982a28SRichard Henderson 27450c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27460c982a28SRichard Henderson { 2747eaa3783bSRichard Henderson TCGv_reg tmp; 2748b2167459SRichard Henderson 2749b2167459SRichard Henderson nullify_over(ctx); 2750b2167459SRichard Henderson 2751b2167459SRichard Henderson tmp = get_temp(ctx); 2752eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2753b2167459SRichard Henderson if (!is_i) { 2754eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2755b2167459SRichard Henderson } 2756eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2757eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 275860e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2759eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 276031234768SRichard Henderson return nullify_end(ctx); 2761b2167459SRichard Henderson } 2762b2167459SRichard Henderson 27630c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2764b2167459SRichard Henderson { 27650c982a28SRichard Henderson return do_dcor(ctx, a, false); 27660c982a28SRichard Henderson } 27670c982a28SRichard Henderson 27680c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27690c982a28SRichard Henderson { 27700c982a28SRichard Henderson return do_dcor(ctx, a, true); 27710c982a28SRichard Henderson } 27720c982a28SRichard Henderson 27730c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27740c982a28SRichard Henderson { 2775eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2776b2167459SRichard Henderson 2777b2167459SRichard Henderson nullify_over(ctx); 2778b2167459SRichard Henderson 27790c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27800c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2781b2167459SRichard Henderson 2782b2167459SRichard Henderson add1 = tcg_temp_new(); 2783b2167459SRichard Henderson add2 = tcg_temp_new(); 2784b2167459SRichard Henderson addc = tcg_temp_new(); 2785b2167459SRichard Henderson dest = tcg_temp_new(); 278629dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2787b2167459SRichard Henderson 2788b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2789eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2790eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2791b2167459SRichard Henderson 2792b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2793b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2794b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2795b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2796eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2797eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2798eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2799b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2800b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2801b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2802b2167459SRichard Henderson 2803b2167459SRichard Henderson tcg_temp_free(addc); 2804b2167459SRichard Henderson 2805b2167459SRichard Henderson /* Write back the result register. */ 28060c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2807b2167459SRichard Henderson 2808b2167459SRichard Henderson /* Write back PSW[CB]. */ 2809eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2810eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2811b2167459SRichard Henderson 2812b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2813eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2814eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2815b2167459SRichard Henderson 2816b2167459SRichard Henderson /* Install the new nullification. */ 28170c982a28SRichard Henderson if (a->cf) { 2818eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2819b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2820b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2821b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2822b2167459SRichard Henderson } 28230c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2824b2167459SRichard Henderson } 2825b2167459SRichard Henderson 2826b2167459SRichard Henderson tcg_temp_free(add1); 2827b2167459SRichard Henderson tcg_temp_free(add2); 2828b2167459SRichard Henderson tcg_temp_free(dest); 2829b2167459SRichard Henderson 283031234768SRichard Henderson return nullify_end(ctx); 2831b2167459SRichard Henderson } 2832b2167459SRichard Henderson 28330588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2834b2167459SRichard Henderson { 28350588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28360588e061SRichard Henderson } 28370588e061SRichard Henderson 28380588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28390588e061SRichard Henderson { 28400588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28410588e061SRichard Henderson } 28420588e061SRichard Henderson 28430588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28440588e061SRichard Henderson { 28450588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28460588e061SRichard Henderson } 28470588e061SRichard Henderson 28480588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28490588e061SRichard Henderson { 28500588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28510588e061SRichard Henderson } 28520588e061SRichard Henderson 28530588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28540588e061SRichard Henderson { 28550588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28560588e061SRichard Henderson } 28570588e061SRichard Henderson 28580588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28590588e061SRichard Henderson { 28600588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28610588e061SRichard Henderson } 28620588e061SRichard Henderson 28630588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28640588e061SRichard Henderson { 2865eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2866b2167459SRichard Henderson 28670588e061SRichard Henderson if (a->cf) { 2868b2167459SRichard Henderson nullify_over(ctx); 2869b2167459SRichard Henderson } 2870b2167459SRichard Henderson 28710588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28720588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28730588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2874b2167459SRichard Henderson 287531234768SRichard Henderson return nullify_end(ctx); 2876b2167459SRichard Henderson } 2877b2167459SRichard Henderson 28781cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 287996d6407fSRichard Henderson { 28801cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28811cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 288296d6407fSRichard Henderson } 288396d6407fSRichard Henderson 28841cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 288596d6407fSRichard Henderson { 28861cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28871cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 288896d6407fSRichard Henderson } 288996d6407fSRichard Henderson 28901cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 289196d6407fSRichard Henderson { 2892b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 289386f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 289486f8d05fSRichard Henderson TCGv_tl addr; 289596d6407fSRichard Henderson 289696d6407fSRichard Henderson nullify_over(ctx); 289796d6407fSRichard Henderson 28981cd012a5SRichard Henderson if (a->m) { 289986f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 290086f8d05fSRichard Henderson we see the result of the load. */ 290196d6407fSRichard Henderson dest = get_temp(ctx); 290296d6407fSRichard Henderson } else { 29031cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 290496d6407fSRichard Henderson } 290596d6407fSRichard Henderson 29061cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29071cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2908b1af755cSRichard Henderson 2909b1af755cSRichard Henderson /* 2910b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2911b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2912b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2913b1af755cSRichard Henderson * 2914b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2915b1af755cSRichard Henderson * with the ,co completer. 2916b1af755cSRichard Henderson */ 2917b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2918b1af755cSRichard Henderson 291929dd6f64SRichard Henderson zero = tcg_constant_reg(0); 292086f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2921b1af755cSRichard Henderson 29221cd012a5SRichard Henderson if (a->m) { 29231cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 292496d6407fSRichard Henderson } 29251cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 292696d6407fSRichard Henderson 292731234768SRichard Henderson return nullify_end(ctx); 292896d6407fSRichard Henderson } 292996d6407fSRichard Henderson 29301cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 293196d6407fSRichard Henderson { 293286f8d05fSRichard Henderson TCGv_reg ofs, val; 293386f8d05fSRichard Henderson TCGv_tl addr; 293496d6407fSRichard Henderson 293596d6407fSRichard Henderson nullify_over(ctx); 293696d6407fSRichard Henderson 29371cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 293886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29391cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29401cd012a5SRichard Henderson if (a->a) { 2941f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2942f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2943f9f46db4SEmilio G. Cota } else { 294496d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2945f9f46db4SEmilio G. Cota } 2946f9f46db4SEmilio G. Cota } else { 2947f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2948f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 294996d6407fSRichard Henderson } else { 295096d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 295196d6407fSRichard Henderson } 2952f9f46db4SEmilio G. Cota } 29531cd012a5SRichard Henderson if (a->m) { 295486f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29551cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 295696d6407fSRichard Henderson } 295796d6407fSRichard Henderson 295831234768SRichard Henderson return nullify_end(ctx); 295996d6407fSRichard Henderson } 296096d6407fSRichard Henderson 29611cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2962d0a851ccSRichard Henderson { 2963d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2964d0a851ccSRichard Henderson 2965d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2966d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29671cd012a5SRichard Henderson trans_ld(ctx, a); 2968d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 296931234768SRichard Henderson return true; 2970d0a851ccSRichard Henderson } 2971d0a851ccSRichard Henderson 29721cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2973d0a851ccSRichard Henderson { 2974d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2975d0a851ccSRichard Henderson 2976d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2977d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29781cd012a5SRichard Henderson trans_st(ctx, a); 2979d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 298031234768SRichard Henderson return true; 2981d0a851ccSRichard Henderson } 298295412a61SRichard Henderson 29830588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2984b2167459SRichard Henderson { 29850588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2986b2167459SRichard Henderson 29870588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29880588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2989b2167459SRichard Henderson cond_free(&ctx->null_cond); 299031234768SRichard Henderson return true; 2991b2167459SRichard Henderson } 2992b2167459SRichard Henderson 29930588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2994b2167459SRichard Henderson { 29950588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2996eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2997b2167459SRichard Henderson 29980588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2999b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3000b2167459SRichard Henderson cond_free(&ctx->null_cond); 300131234768SRichard Henderson return true; 3002b2167459SRichard Henderson } 3003b2167459SRichard Henderson 30040588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3005b2167459SRichard Henderson { 30060588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3007b2167459SRichard Henderson 3008b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3009b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30100588e061SRichard Henderson if (a->b == 0) { 30110588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3012b2167459SRichard Henderson } else { 30130588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3014b2167459SRichard Henderson } 30150588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3016b2167459SRichard Henderson cond_free(&ctx->null_cond); 301731234768SRichard Henderson return true; 3018b2167459SRichard Henderson } 3019b2167459SRichard Henderson 302001afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 302101afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 302298cd9ca7SRichard Henderson { 302301afb7beSRichard Henderson TCGv_reg dest, in2, sv; 302498cd9ca7SRichard Henderson DisasCond cond; 302598cd9ca7SRichard Henderson 302698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 302798cd9ca7SRichard Henderson dest = get_temp(ctx); 302898cd9ca7SRichard Henderson 3029eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 303098cd9ca7SRichard Henderson 3031f764718dSRichard Henderson sv = NULL; 3032b47a4a02SSven Schnelle if (cond_need_sv(c)) { 303398cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 303498cd9ca7SRichard Henderson } 303598cd9ca7SRichard Henderson 303601afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 303701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 303898cd9ca7SRichard Henderson } 303998cd9ca7SRichard Henderson 304001afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 304198cd9ca7SRichard Henderson { 304201afb7beSRichard Henderson nullify_over(ctx); 304301afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 304401afb7beSRichard Henderson } 304501afb7beSRichard Henderson 304601afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 304701afb7beSRichard Henderson { 304801afb7beSRichard Henderson nullify_over(ctx); 304901afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 305001afb7beSRichard Henderson } 305101afb7beSRichard Henderson 305201afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 305301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 305401afb7beSRichard Henderson { 305501afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 305698cd9ca7SRichard Henderson DisasCond cond; 305798cd9ca7SRichard Henderson 305898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 305943675d20SSven Schnelle dest = tcg_temp_new(); 3060f764718dSRichard Henderson sv = NULL; 3061f764718dSRichard Henderson cb_msb = NULL; 306298cd9ca7SRichard Henderson 3063b47a4a02SSven Schnelle if (cond_need_cb(c)) { 306498cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3065eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3066eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3067b47a4a02SSven Schnelle } else { 3068eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3069b47a4a02SSven Schnelle } 3070b47a4a02SSven Schnelle if (cond_need_sv(c)) { 307198cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 307298cd9ca7SRichard Henderson } 307398cd9ca7SRichard Henderson 307401afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 307543675d20SSven Schnelle save_gpr(ctx, r, dest); 307643675d20SSven Schnelle tcg_temp_free(dest); 307701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 307898cd9ca7SRichard Henderson } 307998cd9ca7SRichard Henderson 308001afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 308198cd9ca7SRichard Henderson { 308201afb7beSRichard Henderson nullify_over(ctx); 308301afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 308401afb7beSRichard Henderson } 308501afb7beSRichard Henderson 308601afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 308701afb7beSRichard Henderson { 308801afb7beSRichard Henderson nullify_over(ctx); 308901afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 309001afb7beSRichard Henderson } 309101afb7beSRichard Henderson 309201afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 309301afb7beSRichard Henderson { 3094eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 309598cd9ca7SRichard Henderson DisasCond cond; 309698cd9ca7SRichard Henderson 309798cd9ca7SRichard Henderson nullify_over(ctx); 309898cd9ca7SRichard Henderson 309998cd9ca7SRichard Henderson tmp = tcg_temp_new(); 310001afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3101eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 310298cd9ca7SRichard Henderson 310301afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 310498cd9ca7SRichard Henderson tcg_temp_free(tmp); 310501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310698cd9ca7SRichard Henderson } 310798cd9ca7SRichard Henderson 310801afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 310998cd9ca7SRichard Henderson { 311001afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 311101afb7beSRichard Henderson DisasCond cond; 311201afb7beSRichard Henderson 311301afb7beSRichard Henderson nullify_over(ctx); 311401afb7beSRichard Henderson 311501afb7beSRichard Henderson tmp = tcg_temp_new(); 311601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 311701afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 311801afb7beSRichard Henderson 311901afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 312001afb7beSRichard Henderson tcg_temp_free(tmp); 312101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 312201afb7beSRichard Henderson } 312301afb7beSRichard Henderson 312401afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 312501afb7beSRichard Henderson { 3126eaa3783bSRichard Henderson TCGv_reg dest; 312798cd9ca7SRichard Henderson DisasCond cond; 312898cd9ca7SRichard Henderson 312998cd9ca7SRichard Henderson nullify_over(ctx); 313098cd9ca7SRichard Henderson 313101afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 313201afb7beSRichard Henderson if (a->r1 == 0) { 3133eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 313498cd9ca7SRichard Henderson } else { 313501afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 313698cd9ca7SRichard Henderson } 313798cd9ca7SRichard Henderson 313801afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 313901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 314001afb7beSRichard Henderson } 314101afb7beSRichard Henderson 314201afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 314301afb7beSRichard Henderson { 314401afb7beSRichard Henderson TCGv_reg dest; 314501afb7beSRichard Henderson DisasCond cond; 314601afb7beSRichard Henderson 314701afb7beSRichard Henderson nullify_over(ctx); 314801afb7beSRichard Henderson 314901afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 315001afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 315101afb7beSRichard Henderson 315201afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 315301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 315498cd9ca7SRichard Henderson } 315598cd9ca7SRichard Henderson 315630878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31570b1347d2SRichard Henderson { 3158eaa3783bSRichard Henderson TCGv_reg dest; 31590b1347d2SRichard Henderson 316030878590SRichard Henderson if (a->c) { 31610b1347d2SRichard Henderson nullify_over(ctx); 31620b1347d2SRichard Henderson } 31630b1347d2SRichard Henderson 316430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 316530878590SRichard Henderson if (a->r1 == 0) { 316630878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3167eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 316830878590SRichard Henderson } else if (a->r1 == a->r2) { 31690b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 317030878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31710b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3172eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31730b1347d2SRichard Henderson tcg_temp_free_i32(t32); 31740b1347d2SRichard Henderson } else { 31750b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31760b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31770b1347d2SRichard Henderson 317830878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3179eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31800b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3181eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31820b1347d2SRichard Henderson 31830b1347d2SRichard Henderson tcg_temp_free_i64(t); 31840b1347d2SRichard Henderson tcg_temp_free_i64(s); 31850b1347d2SRichard Henderson } 318630878590SRichard Henderson save_gpr(ctx, a->t, dest); 31870b1347d2SRichard Henderson 31880b1347d2SRichard Henderson /* Install the new nullification. */ 31890b1347d2SRichard Henderson cond_free(&ctx->null_cond); 319030878590SRichard Henderson if (a->c) { 319130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31920b1347d2SRichard Henderson } 319331234768SRichard Henderson return nullify_end(ctx); 31940b1347d2SRichard Henderson } 31950b1347d2SRichard Henderson 319630878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31970b1347d2SRichard Henderson { 319830878590SRichard Henderson unsigned sa = 31 - a->cpos; 3199eaa3783bSRichard Henderson TCGv_reg dest, t2; 32000b1347d2SRichard Henderson 320130878590SRichard Henderson if (a->c) { 32020b1347d2SRichard Henderson nullify_over(ctx); 32030b1347d2SRichard Henderson } 32040b1347d2SRichard Henderson 320530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320630878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 320730878590SRichard Henderson if (a->r1 == a->r2) { 32080b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3209eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32100b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3211eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32120b1347d2SRichard Henderson tcg_temp_free_i32(t32); 321330878590SRichard Henderson } else if (a->r1 == 0) { 3214eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 32150b1347d2SRichard Henderson } else { 3216eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3217eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 321830878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 32190b1347d2SRichard Henderson tcg_temp_free(t0); 32200b1347d2SRichard Henderson } 322130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32220b1347d2SRichard Henderson 32230b1347d2SRichard Henderson /* Install the new nullification. */ 32240b1347d2SRichard Henderson cond_free(&ctx->null_cond); 322530878590SRichard Henderson if (a->c) { 322630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32270b1347d2SRichard Henderson } 322831234768SRichard Henderson return nullify_end(ctx); 32290b1347d2SRichard Henderson } 32300b1347d2SRichard Henderson 323130878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32320b1347d2SRichard Henderson { 323330878590SRichard Henderson unsigned len = 32 - a->clen; 3234eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32350b1347d2SRichard Henderson 323630878590SRichard Henderson if (a->c) { 32370b1347d2SRichard Henderson nullify_over(ctx); 32380b1347d2SRichard Henderson } 32390b1347d2SRichard Henderson 324030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 324130878590SRichard Henderson src = load_gpr(ctx, a->r); 32420b1347d2SRichard Henderson tmp = tcg_temp_new(); 32430b1347d2SRichard Henderson 32440b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3245eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 324630878590SRichard Henderson if (a->se) { 3247eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3248eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32490b1347d2SRichard Henderson } else { 3250eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3251eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32520b1347d2SRichard Henderson } 32530b1347d2SRichard Henderson tcg_temp_free(tmp); 325430878590SRichard Henderson save_gpr(ctx, a->t, dest); 32550b1347d2SRichard Henderson 32560b1347d2SRichard Henderson /* Install the new nullification. */ 32570b1347d2SRichard Henderson cond_free(&ctx->null_cond); 325830878590SRichard Henderson if (a->c) { 325930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32600b1347d2SRichard Henderson } 326131234768SRichard Henderson return nullify_end(ctx); 32620b1347d2SRichard Henderson } 32630b1347d2SRichard Henderson 326430878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32650b1347d2SRichard Henderson { 326630878590SRichard Henderson unsigned len = 32 - a->clen; 326730878590SRichard Henderson unsigned cpos = 31 - a->pos; 3268eaa3783bSRichard Henderson TCGv_reg dest, src; 32690b1347d2SRichard Henderson 327030878590SRichard Henderson if (a->c) { 32710b1347d2SRichard Henderson nullify_over(ctx); 32720b1347d2SRichard Henderson } 32730b1347d2SRichard Henderson 327430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 327530878590SRichard Henderson src = load_gpr(ctx, a->r); 327630878590SRichard Henderson if (a->se) { 3277eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32780b1347d2SRichard Henderson } else { 3279eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32800b1347d2SRichard Henderson } 328130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32820b1347d2SRichard Henderson 32830b1347d2SRichard Henderson /* Install the new nullification. */ 32840b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328530878590SRichard Henderson if (a->c) { 328630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32870b1347d2SRichard Henderson } 328831234768SRichard Henderson return nullify_end(ctx); 32890b1347d2SRichard Henderson } 32900b1347d2SRichard Henderson 329130878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32920b1347d2SRichard Henderson { 329330878590SRichard Henderson unsigned len = 32 - a->clen; 3294eaa3783bSRichard Henderson target_sreg mask0, mask1; 3295eaa3783bSRichard Henderson TCGv_reg dest; 32960b1347d2SRichard Henderson 329730878590SRichard Henderson if (a->c) { 32980b1347d2SRichard Henderson nullify_over(ctx); 32990b1347d2SRichard Henderson } 330030878590SRichard Henderson if (a->cpos + len > 32) { 330130878590SRichard Henderson len = 32 - a->cpos; 33020b1347d2SRichard Henderson } 33030b1347d2SRichard Henderson 330430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 330530878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 330630878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33070b1347d2SRichard Henderson 330830878590SRichard Henderson if (a->nz) { 330930878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33100b1347d2SRichard Henderson if (mask1 != -1) { 3311eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33120b1347d2SRichard Henderson src = dest; 33130b1347d2SRichard Henderson } 3314eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33150b1347d2SRichard Henderson } else { 3316eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33170b1347d2SRichard Henderson } 331830878590SRichard Henderson save_gpr(ctx, a->t, dest); 33190b1347d2SRichard Henderson 33200b1347d2SRichard Henderson /* Install the new nullification. */ 33210b1347d2SRichard Henderson cond_free(&ctx->null_cond); 332230878590SRichard Henderson if (a->c) { 332330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33240b1347d2SRichard Henderson } 332531234768SRichard Henderson return nullify_end(ctx); 33260b1347d2SRichard Henderson } 33270b1347d2SRichard Henderson 332830878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33290b1347d2SRichard Henderson { 333030878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 333130878590SRichard Henderson unsigned len = 32 - a->clen; 3332eaa3783bSRichard Henderson TCGv_reg dest, val; 33330b1347d2SRichard Henderson 333430878590SRichard Henderson if (a->c) { 33350b1347d2SRichard Henderson nullify_over(ctx); 33360b1347d2SRichard Henderson } 333730878590SRichard Henderson if (a->cpos + len > 32) { 333830878590SRichard Henderson len = 32 - a->cpos; 33390b1347d2SRichard Henderson } 33400b1347d2SRichard Henderson 334130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 334230878590SRichard Henderson val = load_gpr(ctx, a->r); 33430b1347d2SRichard Henderson if (rs == 0) { 334430878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33450b1347d2SRichard Henderson } else { 334630878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33470b1347d2SRichard Henderson } 334830878590SRichard Henderson save_gpr(ctx, a->t, dest); 33490b1347d2SRichard Henderson 33500b1347d2SRichard Henderson /* Install the new nullification. */ 33510b1347d2SRichard Henderson cond_free(&ctx->null_cond); 335230878590SRichard Henderson if (a->c) { 335330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33540b1347d2SRichard Henderson } 335531234768SRichard Henderson return nullify_end(ctx); 33560b1347d2SRichard Henderson } 33570b1347d2SRichard Henderson 335830878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 335930878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33600b1347d2SRichard Henderson { 33610b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33620b1347d2SRichard Henderson unsigned len = 32 - clen; 336330878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33640b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33650b1347d2SRichard Henderson 33660b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33670b1347d2SRichard Henderson shift = tcg_temp_new(); 33680b1347d2SRichard Henderson tmp = tcg_temp_new(); 33690b1347d2SRichard Henderson 33700b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3371eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33720b1347d2SRichard Henderson 3373eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3374eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33750b1347d2SRichard Henderson if (rs) { 3376eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3377eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3378eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3379eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33800b1347d2SRichard Henderson } else { 3381eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33820b1347d2SRichard Henderson } 33830b1347d2SRichard Henderson tcg_temp_free(shift); 33840b1347d2SRichard Henderson tcg_temp_free(mask); 33850b1347d2SRichard Henderson tcg_temp_free(tmp); 33860b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33870b1347d2SRichard Henderson 33880b1347d2SRichard Henderson /* Install the new nullification. */ 33890b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33900b1347d2SRichard Henderson if (c) { 33910b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33920b1347d2SRichard Henderson } 339331234768SRichard Henderson return nullify_end(ctx); 33940b1347d2SRichard Henderson } 33950b1347d2SRichard Henderson 339630878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 339730878590SRichard Henderson { 3398a6deecceSSven Schnelle if (a->c) { 3399a6deecceSSven Schnelle nullify_over(ctx); 3400a6deecceSSven Schnelle } 340130878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 340230878590SRichard Henderson } 340330878590SRichard Henderson 340430878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 340530878590SRichard Henderson { 3406a6deecceSSven Schnelle if (a->c) { 3407a6deecceSSven Schnelle nullify_over(ctx); 3408a6deecceSSven Schnelle } 340930878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 341030878590SRichard Henderson } 34110b1347d2SRichard Henderson 34128340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 341398cd9ca7SRichard Henderson { 3414660eefe1SRichard Henderson TCGv_reg tmp; 341598cd9ca7SRichard Henderson 3416c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 341798cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 341898cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 341998cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 342098cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 342198cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 342298cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 342398cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 342498cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34258340f534SRichard Henderson if (a->b == 0) { 34268340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 342798cd9ca7SRichard Henderson } 3428c301f34eSRichard Henderson #else 3429c301f34eSRichard Henderson nullify_over(ctx); 3430660eefe1SRichard Henderson #endif 3431660eefe1SRichard Henderson 3432660eefe1SRichard Henderson tmp = get_temp(ctx); 34338340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3434660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3435c301f34eSRichard Henderson 3436c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34378340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3438c301f34eSRichard Henderson #else 3439c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3440c301f34eSRichard Henderson 34418340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34428340f534SRichard Henderson if (a->l) { 3443c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3444c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3445c301f34eSRichard Henderson } 34468340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3447c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3448c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3449c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3450c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3451c301f34eSRichard Henderson } else { 3452c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3453c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3454c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3455c301f34eSRichard Henderson } 3456c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3457c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34588340f534SRichard Henderson nullify_set(ctx, a->n); 3459c301f34eSRichard Henderson } 3460c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3461c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 346231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 346331234768SRichard Henderson return nullify_end(ctx); 3464c301f34eSRichard Henderson #endif 346598cd9ca7SRichard Henderson } 346698cd9ca7SRichard Henderson 34678340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 346898cd9ca7SRichard Henderson { 34698340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 347098cd9ca7SRichard Henderson } 347198cd9ca7SRichard Henderson 34728340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 347343e05652SRichard Henderson { 34748340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 347543e05652SRichard Henderson 34766e5f5300SSven Schnelle nullify_over(ctx); 34776e5f5300SSven Schnelle 347843e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 347943e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 348043e05652SRichard Henderson * expensive to track. Real hardware will trap for 348143e05652SRichard Henderson * b gateway 348243e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 348343e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 348443e05652SRichard Henderson * diagnose the security hole 348543e05652SRichard Henderson * b gateway 348643e05652SRichard Henderson * b evil 348743e05652SRichard Henderson * in which instructions at evil would run with increased privs. 348843e05652SRichard Henderson */ 348943e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 349043e05652SRichard Henderson return gen_illegal(ctx); 349143e05652SRichard Henderson } 349243e05652SRichard Henderson 349343e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 349443e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 349543e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 349643e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 349743e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 349843e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 349943e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 350043e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 350143e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 350243e05652SRichard Henderson if (type < 0) { 350331234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 350431234768SRichard Henderson return true; 350543e05652SRichard Henderson } 350643e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 350743e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 350843e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 350943e05652SRichard Henderson } 351043e05652SRichard Henderson } else { 351143e05652SRichard Henderson dest &= -4; /* priv = 0 */ 351243e05652SRichard Henderson } 351343e05652SRichard Henderson #endif 351443e05652SRichard Henderson 35156e5f5300SSven Schnelle if (a->l) { 35166e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35176e5f5300SSven Schnelle if (ctx->privilege < 3) { 35186e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35196e5f5300SSven Schnelle } 35206e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35216e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35226e5f5300SSven Schnelle } 35236e5f5300SSven Schnelle 35246e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 352543e05652SRichard Henderson } 352643e05652SRichard Henderson 35278340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 352898cd9ca7SRichard Henderson { 3529b35aec85SRichard Henderson if (a->x) { 3530eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 35318340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3532eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3533660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35348340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3535b35aec85SRichard Henderson } else { 3536b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3537b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3538b35aec85SRichard Henderson } 353998cd9ca7SRichard Henderson } 354098cd9ca7SRichard Henderson 35418340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 354298cd9ca7SRichard Henderson { 3543eaa3783bSRichard Henderson TCGv_reg dest; 354498cd9ca7SRichard Henderson 35458340f534SRichard Henderson if (a->x == 0) { 35468340f534SRichard Henderson dest = load_gpr(ctx, a->b); 354798cd9ca7SRichard Henderson } else { 354898cd9ca7SRichard Henderson dest = get_temp(ctx); 35498340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35508340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 355198cd9ca7SRichard Henderson } 3552660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35538340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 355498cd9ca7SRichard Henderson } 355598cd9ca7SRichard Henderson 35568340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 355798cd9ca7SRichard Henderson { 3558660eefe1SRichard Henderson TCGv_reg dest; 355998cd9ca7SRichard Henderson 3560c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35618340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35628340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3563c301f34eSRichard Henderson #else 3564c301f34eSRichard Henderson nullify_over(ctx); 35658340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3566c301f34eSRichard Henderson 3567c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3568c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3569c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3570c301f34eSRichard Henderson } 3571c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3572c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35738340f534SRichard Henderson if (a->l) { 35748340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3575c301f34eSRichard Henderson } 35768340f534SRichard Henderson nullify_set(ctx, a->n); 3577c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 357831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 357931234768SRichard Henderson return nullify_end(ctx); 3580c301f34eSRichard Henderson #endif 358198cd9ca7SRichard Henderson } 358298cd9ca7SRichard Henderson 35831ca74648SRichard Henderson /* 35841ca74648SRichard Henderson * Float class 0 35851ca74648SRichard Henderson */ 3586ebe9383cSRichard Henderson 35871ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3588ebe9383cSRichard Henderson { 3589ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3590ebe9383cSRichard Henderson } 3591ebe9383cSRichard Henderson 35921ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35931ca74648SRichard Henderson { 35941ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35951ca74648SRichard Henderson } 35961ca74648SRichard Henderson 3597ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3598ebe9383cSRichard Henderson { 3599ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3600ebe9383cSRichard Henderson } 3601ebe9383cSRichard Henderson 36021ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36031ca74648SRichard Henderson { 36041ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36051ca74648SRichard Henderson } 36061ca74648SRichard Henderson 36071ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3608ebe9383cSRichard Henderson { 3609ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3610ebe9383cSRichard Henderson } 3611ebe9383cSRichard Henderson 36121ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36131ca74648SRichard Henderson { 36141ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36151ca74648SRichard Henderson } 36161ca74648SRichard Henderson 3617ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3618ebe9383cSRichard Henderson { 3619ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3620ebe9383cSRichard Henderson } 3621ebe9383cSRichard Henderson 36221ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36231ca74648SRichard Henderson { 36241ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36251ca74648SRichard Henderson } 36261ca74648SRichard Henderson 36271ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36281ca74648SRichard Henderson { 36291ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36301ca74648SRichard Henderson } 36311ca74648SRichard Henderson 36321ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36331ca74648SRichard Henderson { 36341ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36351ca74648SRichard Henderson } 36361ca74648SRichard Henderson 36371ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36381ca74648SRichard Henderson { 36391ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36401ca74648SRichard Henderson } 36411ca74648SRichard Henderson 36421ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36431ca74648SRichard Henderson { 36441ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36451ca74648SRichard Henderson } 36461ca74648SRichard Henderson 36471ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3648ebe9383cSRichard Henderson { 3649ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3650ebe9383cSRichard Henderson } 3651ebe9383cSRichard Henderson 36521ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36531ca74648SRichard Henderson { 36541ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36551ca74648SRichard Henderson } 36561ca74648SRichard Henderson 3657ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3658ebe9383cSRichard Henderson { 3659ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3660ebe9383cSRichard Henderson } 3661ebe9383cSRichard Henderson 36621ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36631ca74648SRichard Henderson { 36641ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36651ca74648SRichard Henderson } 36661ca74648SRichard Henderson 36671ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3668ebe9383cSRichard Henderson { 3669ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3670ebe9383cSRichard Henderson } 3671ebe9383cSRichard Henderson 36721ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36731ca74648SRichard Henderson { 36741ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36751ca74648SRichard Henderson } 36761ca74648SRichard Henderson 3677ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3678ebe9383cSRichard Henderson { 3679ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3680ebe9383cSRichard Henderson } 3681ebe9383cSRichard Henderson 36821ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36831ca74648SRichard Henderson { 36841ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36851ca74648SRichard Henderson } 36861ca74648SRichard Henderson 36871ca74648SRichard Henderson /* 36881ca74648SRichard Henderson * Float class 1 36891ca74648SRichard Henderson */ 36901ca74648SRichard Henderson 36911ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36921ca74648SRichard Henderson { 36931ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36941ca74648SRichard Henderson } 36951ca74648SRichard Henderson 36961ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36971ca74648SRichard Henderson { 36981ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36991ca74648SRichard Henderson } 37001ca74648SRichard Henderson 37011ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37021ca74648SRichard Henderson { 37031ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37041ca74648SRichard Henderson } 37051ca74648SRichard Henderson 37061ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37071ca74648SRichard Henderson { 37081ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37091ca74648SRichard Henderson } 37101ca74648SRichard Henderson 37111ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37121ca74648SRichard Henderson { 37131ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37141ca74648SRichard Henderson } 37151ca74648SRichard Henderson 37161ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37171ca74648SRichard Henderson { 37181ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37191ca74648SRichard Henderson } 37201ca74648SRichard Henderson 37211ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37221ca74648SRichard Henderson { 37231ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37241ca74648SRichard Henderson } 37251ca74648SRichard Henderson 37261ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37271ca74648SRichard Henderson { 37281ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37291ca74648SRichard Henderson } 37301ca74648SRichard Henderson 37311ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37321ca74648SRichard Henderson { 37331ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37341ca74648SRichard Henderson } 37351ca74648SRichard Henderson 37361ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37371ca74648SRichard Henderson { 37381ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37391ca74648SRichard Henderson } 37401ca74648SRichard Henderson 37411ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37421ca74648SRichard Henderson { 37431ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37441ca74648SRichard Henderson } 37451ca74648SRichard Henderson 37461ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37471ca74648SRichard Henderson { 37481ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37491ca74648SRichard Henderson } 37501ca74648SRichard Henderson 37511ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37521ca74648SRichard Henderson { 37531ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37541ca74648SRichard Henderson } 37551ca74648SRichard Henderson 37561ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37571ca74648SRichard Henderson { 37581ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37591ca74648SRichard Henderson } 37601ca74648SRichard Henderson 37611ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37621ca74648SRichard Henderson { 37631ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37641ca74648SRichard Henderson } 37651ca74648SRichard Henderson 37661ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37671ca74648SRichard Henderson { 37681ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37691ca74648SRichard Henderson } 37701ca74648SRichard Henderson 37711ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37721ca74648SRichard Henderson { 37731ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37741ca74648SRichard Henderson } 37751ca74648SRichard Henderson 37761ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37771ca74648SRichard Henderson { 37781ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37791ca74648SRichard Henderson } 37801ca74648SRichard Henderson 37811ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37821ca74648SRichard Henderson { 37831ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37841ca74648SRichard Henderson } 37851ca74648SRichard Henderson 37861ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37871ca74648SRichard Henderson { 37881ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37891ca74648SRichard Henderson } 37901ca74648SRichard Henderson 37911ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37921ca74648SRichard Henderson { 37931ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37941ca74648SRichard Henderson } 37951ca74648SRichard Henderson 37961ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37971ca74648SRichard Henderson { 37981ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37991ca74648SRichard Henderson } 38001ca74648SRichard Henderson 38011ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38021ca74648SRichard Henderson { 38031ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38041ca74648SRichard Henderson } 38051ca74648SRichard Henderson 38061ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38071ca74648SRichard Henderson { 38081ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38091ca74648SRichard Henderson } 38101ca74648SRichard Henderson 38111ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38121ca74648SRichard Henderson { 38131ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38141ca74648SRichard Henderson } 38151ca74648SRichard Henderson 38161ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38171ca74648SRichard Henderson { 38181ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38191ca74648SRichard Henderson } 38201ca74648SRichard Henderson 38211ca74648SRichard Henderson /* 38221ca74648SRichard Henderson * Float class 2 38231ca74648SRichard Henderson */ 38241ca74648SRichard Henderson 38251ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3826ebe9383cSRichard Henderson { 3827ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3828ebe9383cSRichard Henderson 3829ebe9383cSRichard Henderson nullify_over(ctx); 3830ebe9383cSRichard Henderson 38311ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38321ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 383329dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 383429dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3835ebe9383cSRichard Henderson 3836ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3837ebe9383cSRichard Henderson 3838ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3839ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3840ebe9383cSRichard Henderson 38411ca74648SRichard Henderson return nullify_end(ctx); 3842ebe9383cSRichard Henderson } 3843ebe9383cSRichard Henderson 38441ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3845ebe9383cSRichard Henderson { 3846ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3847ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3848ebe9383cSRichard Henderson 3849ebe9383cSRichard Henderson nullify_over(ctx); 3850ebe9383cSRichard Henderson 38511ca74648SRichard Henderson ta = load_frd0(a->r1); 38521ca74648SRichard Henderson tb = load_frd0(a->r2); 385329dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 385429dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3855ebe9383cSRichard Henderson 3856ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3857ebe9383cSRichard Henderson 3858ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3859ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3860ebe9383cSRichard Henderson 386131234768SRichard Henderson return nullify_end(ctx); 3862ebe9383cSRichard Henderson } 3863ebe9383cSRichard Henderson 38641ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3865ebe9383cSRichard Henderson { 3866eaa3783bSRichard Henderson TCGv_reg t; 3867ebe9383cSRichard Henderson 3868ebe9383cSRichard Henderson nullify_over(ctx); 3869ebe9383cSRichard Henderson 38701ca74648SRichard Henderson t = get_temp(ctx); 3871eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3872ebe9383cSRichard Henderson 38731ca74648SRichard Henderson if (a->y == 1) { 3874ebe9383cSRichard Henderson int mask; 3875ebe9383cSRichard Henderson bool inv = false; 3876ebe9383cSRichard Henderson 38771ca74648SRichard Henderson switch (a->c) { 3878ebe9383cSRichard Henderson case 0: /* simple */ 3879eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3880ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3881ebe9383cSRichard Henderson goto done; 3882ebe9383cSRichard Henderson case 2: /* rej */ 3883ebe9383cSRichard Henderson inv = true; 3884ebe9383cSRichard Henderson /* fallthru */ 3885ebe9383cSRichard Henderson case 1: /* acc */ 3886ebe9383cSRichard Henderson mask = 0x43ff800; 3887ebe9383cSRichard Henderson break; 3888ebe9383cSRichard Henderson case 6: /* rej8 */ 3889ebe9383cSRichard Henderson inv = true; 3890ebe9383cSRichard Henderson /* fallthru */ 3891ebe9383cSRichard Henderson case 5: /* acc8 */ 3892ebe9383cSRichard Henderson mask = 0x43f8000; 3893ebe9383cSRichard Henderson break; 3894ebe9383cSRichard Henderson case 9: /* acc6 */ 3895ebe9383cSRichard Henderson mask = 0x43e0000; 3896ebe9383cSRichard Henderson break; 3897ebe9383cSRichard Henderson case 13: /* acc4 */ 3898ebe9383cSRichard Henderson mask = 0x4380000; 3899ebe9383cSRichard Henderson break; 3900ebe9383cSRichard Henderson case 17: /* acc2 */ 3901ebe9383cSRichard Henderson mask = 0x4200000; 3902ebe9383cSRichard Henderson break; 3903ebe9383cSRichard Henderson default: 39041ca74648SRichard Henderson gen_illegal(ctx); 39051ca74648SRichard Henderson return true; 3906ebe9383cSRichard Henderson } 3907ebe9383cSRichard Henderson if (inv) { 3908eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3909eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3910ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3911ebe9383cSRichard Henderson } else { 3912eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3913ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3914ebe9383cSRichard Henderson } 39151ca74648SRichard Henderson } else { 39161ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39171ca74648SRichard Henderson 39181ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39191ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39201ca74648SRichard Henderson tcg_temp_free(t); 39211ca74648SRichard Henderson } 39221ca74648SRichard Henderson 3923ebe9383cSRichard Henderson done: 392431234768SRichard Henderson return nullify_end(ctx); 3925ebe9383cSRichard Henderson } 3926ebe9383cSRichard Henderson 39271ca74648SRichard Henderson /* 39281ca74648SRichard Henderson * Float class 2 39291ca74648SRichard Henderson */ 39301ca74648SRichard Henderson 39311ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3932ebe9383cSRichard Henderson { 39331ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39341ca74648SRichard Henderson } 39351ca74648SRichard Henderson 39361ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39371ca74648SRichard Henderson { 39381ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39391ca74648SRichard Henderson } 39401ca74648SRichard Henderson 39411ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39421ca74648SRichard Henderson { 39431ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39441ca74648SRichard Henderson } 39451ca74648SRichard Henderson 39461ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39471ca74648SRichard Henderson { 39481ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39491ca74648SRichard Henderson } 39501ca74648SRichard Henderson 39511ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39521ca74648SRichard Henderson { 39531ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39541ca74648SRichard Henderson } 39551ca74648SRichard Henderson 39561ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39571ca74648SRichard Henderson { 39581ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39591ca74648SRichard Henderson } 39601ca74648SRichard Henderson 39611ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39621ca74648SRichard Henderson { 39631ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39641ca74648SRichard Henderson } 39651ca74648SRichard Henderson 39661ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39671ca74648SRichard Henderson { 39681ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39691ca74648SRichard Henderson } 39701ca74648SRichard Henderson 39711ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39721ca74648SRichard Henderson { 39731ca74648SRichard Henderson TCGv_i64 x, y; 3974ebe9383cSRichard Henderson 3975ebe9383cSRichard Henderson nullify_over(ctx); 3976ebe9383cSRichard Henderson 39771ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39781ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39791ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39801ca74648SRichard Henderson save_frd(a->t, x); 39811ca74648SRichard Henderson tcg_temp_free_i64(x); 39821ca74648SRichard Henderson tcg_temp_free_i64(y); 3983ebe9383cSRichard Henderson 398431234768SRichard Henderson return nullify_end(ctx); 3985ebe9383cSRichard Henderson } 3986ebe9383cSRichard Henderson 3987ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3988ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3989ebe9383cSRichard Henderson { 3990ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3991ebe9383cSRichard Henderson } 3992ebe9383cSRichard Henderson 3993b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3994ebe9383cSRichard Henderson { 3995b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3996b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3997b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3998b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3999b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4000ebe9383cSRichard Henderson 4001ebe9383cSRichard Henderson nullify_over(ctx); 4002ebe9383cSRichard Henderson 4003ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4004ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4005ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4006ebe9383cSRichard Henderson 400731234768SRichard Henderson return nullify_end(ctx); 4008ebe9383cSRichard Henderson } 4009ebe9383cSRichard Henderson 4010b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4011b1e2af57SRichard Henderson { 4012b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4013b1e2af57SRichard Henderson } 4014b1e2af57SRichard Henderson 4015b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4016b1e2af57SRichard Henderson { 4017b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4018b1e2af57SRichard Henderson } 4019b1e2af57SRichard Henderson 4020b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4021b1e2af57SRichard Henderson { 4022b1e2af57SRichard Henderson nullify_over(ctx); 4023b1e2af57SRichard Henderson 4024b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4025b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4026b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4027b1e2af57SRichard Henderson 4028b1e2af57SRichard Henderson return nullify_end(ctx); 4029b1e2af57SRichard Henderson } 4030b1e2af57SRichard Henderson 4031b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4032b1e2af57SRichard Henderson { 4033b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4034b1e2af57SRichard Henderson } 4035b1e2af57SRichard Henderson 4036b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4037b1e2af57SRichard Henderson { 4038b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4039b1e2af57SRichard Henderson } 4040b1e2af57SRichard Henderson 4041c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4042ebe9383cSRichard Henderson { 4043c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4044ebe9383cSRichard Henderson 4045ebe9383cSRichard Henderson nullify_over(ctx); 4046c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4047c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4048c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4049ebe9383cSRichard Henderson 4050c3bad4f8SRichard Henderson if (a->neg) { 4051c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4052ebe9383cSRichard Henderson } else { 4053c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4054ebe9383cSRichard Henderson } 4055ebe9383cSRichard Henderson 4056c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 4057c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 4058c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 4059c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 406031234768SRichard Henderson return nullify_end(ctx); 4061ebe9383cSRichard Henderson } 4062ebe9383cSRichard Henderson 4063c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4064ebe9383cSRichard Henderson { 4065c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4066ebe9383cSRichard Henderson 4067ebe9383cSRichard Henderson nullify_over(ctx); 4068c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4069c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4070c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4071ebe9383cSRichard Henderson 4072c3bad4f8SRichard Henderson if (a->neg) { 4073c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4074ebe9383cSRichard Henderson } else { 4075c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4076ebe9383cSRichard Henderson } 4077ebe9383cSRichard Henderson 4078c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 4079c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 4080c3bad4f8SRichard Henderson save_frd(a->t, x); 4081c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 408231234768SRichard Henderson return nullify_end(ctx); 4083ebe9383cSRichard Henderson } 4084ebe9383cSRichard Henderson 408515da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 408615da177bSSven Schnelle { 408715da177bSSven Schnelle qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); 408815da177bSSven Schnelle cond_free(&ctx->null_cond); 408915da177bSSven Schnelle return true; 409015da177bSSven Schnelle } 409115da177bSSven Schnelle 4092b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 409361766fe9SRichard Henderson { 409451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4095f764718dSRichard Henderson int bound; 409661766fe9SRichard Henderson 409751b061fbSRichard Henderson ctx->cs = cs; 4098494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40993d68ee7bSRichard Henderson 41003d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 41013d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 41023d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4103ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4104ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4105c301f34eSRichard Henderson #else 4106494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4107494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 41083d68ee7bSRichard Henderson 4109c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4110c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4111c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4112c301f34eSRichard Henderson int32_t diff = cs_base; 4113c301f34eSRichard Henderson 4114c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4115c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4116c301f34eSRichard Henderson #endif 411751b061fbSRichard Henderson ctx->iaoq_n = -1; 4118f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 411961766fe9SRichard Henderson 41203d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41213d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4122b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 41233d68ee7bSRichard Henderson 412486f8d05fSRichard Henderson ctx->ntempr = 0; 412586f8d05fSRichard Henderson ctx->ntempl = 0; 412686f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 412786f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 412861766fe9SRichard Henderson } 412961766fe9SRichard Henderson 413051b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 413151b061fbSRichard Henderson { 413251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 413361766fe9SRichard Henderson 41343d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 413551b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 413651b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4137494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 413851b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 413951b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4140129e9cc3SRichard Henderson } 414151b061fbSRichard Henderson ctx->null_lab = NULL; 414261766fe9SRichard Henderson } 414361766fe9SRichard Henderson 414451b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 414551b061fbSRichard Henderson { 414651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 414751b061fbSRichard Henderson 414851b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 414951b061fbSRichard Henderson } 415051b061fbSRichard Henderson 415151b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 415251b061fbSRichard Henderson { 415351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 415451b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 415551b061fbSRichard Henderson DisasJumpType ret; 415651b061fbSRichard Henderson int i, n; 415751b061fbSRichard Henderson 415851b061fbSRichard Henderson /* Execute one insn. */ 4159ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4160c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 416131234768SRichard Henderson do_page_zero(ctx); 416231234768SRichard Henderson ret = ctx->base.is_jmp; 4163869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4164ba1d0b44SRichard Henderson } else 4165ba1d0b44SRichard Henderson #endif 4166ba1d0b44SRichard Henderson { 416761766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 416861766fe9SRichard Henderson the page permissions for execute. */ 41694e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 417061766fe9SRichard Henderson 417161766fe9SRichard Henderson /* Set up the IA queue for the next insn. 417261766fe9SRichard Henderson This will be overwritten by a branch. */ 417351b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 417451b061fbSRichard Henderson ctx->iaoq_n = -1; 417551b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4176eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 417761766fe9SRichard Henderson } else { 417851b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4179f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 418061766fe9SRichard Henderson } 418161766fe9SRichard Henderson 418251b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 418351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4184869051eaSRichard Henderson ret = DISAS_NEXT; 4185129e9cc3SRichard Henderson } else { 41861a19da0dSRichard Henderson ctx->insn = insn; 418731274b46SRichard Henderson if (!decode(ctx, insn)) { 418831274b46SRichard Henderson gen_illegal(ctx); 418931274b46SRichard Henderson } 419031234768SRichard Henderson ret = ctx->base.is_jmp; 419151b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4192129e9cc3SRichard Henderson } 419361766fe9SRichard Henderson } 419461766fe9SRichard Henderson 419551b061fbSRichard Henderson /* Free any temporaries allocated. */ 419686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 419786f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 419886f8d05fSRichard Henderson ctx->tempr[i] = NULL; 419961766fe9SRichard Henderson } 420086f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 420186f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 420286f8d05fSRichard Henderson ctx->templ[i] = NULL; 420386f8d05fSRichard Henderson } 420486f8d05fSRichard Henderson ctx->ntempr = 0; 420586f8d05fSRichard Henderson ctx->ntempl = 0; 420661766fe9SRichard Henderson 42073d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42083d68ee7bSRichard Henderson a priority change within the instruction queue. */ 420951b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4210c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4211c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4212c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4213c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 421451b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 421551b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 421631234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4217129e9cc3SRichard Henderson } else { 421831234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 421961766fe9SRichard Henderson } 4220129e9cc3SRichard Henderson } 422151b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 422251b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4223c301f34eSRichard Henderson ctx->base.pc_next += 4; 422461766fe9SRichard Henderson 4225c5d0aec2SRichard Henderson switch (ret) { 4226c5d0aec2SRichard Henderson case DISAS_NORETURN: 4227c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4228c5d0aec2SRichard Henderson break; 4229c5d0aec2SRichard Henderson 4230c5d0aec2SRichard Henderson case DISAS_NEXT: 4231c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4232c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 423351b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4234eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 423551b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4236c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4237c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4238c301f34eSRichard Henderson #endif 423951b061fbSRichard Henderson nullify_save(ctx); 4240c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4241c5d0aec2SRichard Henderson ? DISAS_EXIT 4242c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 424351b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4244eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 424561766fe9SRichard Henderson } 4246c5d0aec2SRichard Henderson break; 4247c5d0aec2SRichard Henderson 4248c5d0aec2SRichard Henderson default: 4249c5d0aec2SRichard Henderson g_assert_not_reached(); 4250c5d0aec2SRichard Henderson } 425161766fe9SRichard Henderson } 425261766fe9SRichard Henderson 425351b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 425451b061fbSRichard Henderson { 425551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4256e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 425751b061fbSRichard Henderson 4258e1b5a5edSRichard Henderson switch (is_jmp) { 4259869051eaSRichard Henderson case DISAS_NORETURN: 426061766fe9SRichard Henderson break; 426151b061fbSRichard Henderson case DISAS_TOO_MANY: 4262869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4263e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 426451b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 426551b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 426651b061fbSRichard Henderson nullify_save(ctx); 426761766fe9SRichard Henderson /* FALLTHRU */ 4268869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 4269*8532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42707f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 4271*8532a14eSRichard Henderson break; 427261766fe9SRichard Henderson } 4273c5d0aec2SRichard Henderson /* FALLTHRU */ 4274c5d0aec2SRichard Henderson case DISAS_EXIT: 4275c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 427661766fe9SRichard Henderson break; 427761766fe9SRichard Henderson default: 427851b061fbSRichard Henderson g_assert_not_reached(); 427961766fe9SRichard Henderson } 428051b061fbSRichard Henderson } 428161766fe9SRichard Henderson 428251b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 428351b061fbSRichard Henderson { 4284c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 428561766fe9SRichard Henderson 4286ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4287ba1d0b44SRichard Henderson switch (pc) { 42887ad439dfSRichard Henderson case 0x00: 428951b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4290ba1d0b44SRichard Henderson return; 42917ad439dfSRichard Henderson case 0xb0: 429251b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4293ba1d0b44SRichard Henderson return; 42947ad439dfSRichard Henderson case 0xe0: 429551b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4296ba1d0b44SRichard Henderson return; 42977ad439dfSRichard Henderson case 0x100: 429851b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4299ba1d0b44SRichard Henderson return; 43007ad439dfSRichard Henderson } 4301ba1d0b44SRichard Henderson #endif 4302ba1d0b44SRichard Henderson 4303ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4304eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 430561766fe9SRichard Henderson } 430651b061fbSRichard Henderson 430751b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 430851b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 430951b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 431051b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 431151b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 431251b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 431351b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 431451b061fbSRichard Henderson }; 431551b061fbSRichard Henderson 43168b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 431751b061fbSRichard Henderson { 431851b061fbSRichard Henderson DisasContext ctx; 43198b86d6d2SRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb, max_insns); 432061766fe9SRichard Henderson } 432161766fe9SRichard Henderson 432261766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 432361766fe9SRichard Henderson target_ulong *data) 432461766fe9SRichard Henderson { 432561766fe9SRichard Henderson env->iaoq_f = data[0]; 432686f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 432761766fe9SRichard Henderson env->iaoq_b = data[1]; 432861766fe9SRichard Henderson } 432961766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 433061766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 433161766fe9SRichard Henderson that the instruction was not nullified. */ 433261766fe9SRichard Henderson env->psw_n = 0; 433361766fe9SRichard Henderson } 4334