161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the 282869051eaSRichard Henderson state of the TB. Note that DISAS_NEXT indicates that we are not 283869051eaSRichard Henderson exiting the TB. */ 28461766fe9SRichard Henderson 28561766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 28661766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 287869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 28861766fe9SRichard Henderson 28961766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 29061766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 291869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 29261766fe9SRichard Henderson 293e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 294e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 295e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 296e1b5a5edSRichard Henderson 29761766fe9SRichard Henderson typedef struct DisasInsn { 29861766fe9SRichard Henderson uint32_t insn, mask; 299869051eaSRichard Henderson DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn, 30061766fe9SRichard Henderson const struct DisasInsn *f); 301b2167459SRichard Henderson union { 302eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 303eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 304eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 305eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 306eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 307eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 308eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 309eff235ebSPaolo Bonzini } f; 31061766fe9SRichard Henderson } DisasInsn; 31161766fe9SRichard Henderson 31261766fe9SRichard Henderson /* global register indexes */ 313eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 31433423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 315494737b7SRichard Henderson static TCGv_i64 cpu_srH; 316eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 317eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 318c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 319c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 320eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 321eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 322eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 323eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 324eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 32561766fe9SRichard Henderson 32661766fe9SRichard Henderson #include "exec/gen-icount.h" 32761766fe9SRichard Henderson 32861766fe9SRichard Henderson void hppa_translate_init(void) 32961766fe9SRichard Henderson { 33061766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 33161766fe9SRichard Henderson 332eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 33361766fe9SRichard Henderson static const GlobalVar vars[] = { 33435136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 33561766fe9SRichard Henderson DEF_VAR(psw_n), 33661766fe9SRichard Henderson DEF_VAR(psw_v), 33761766fe9SRichard Henderson DEF_VAR(psw_cb), 33861766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 33961766fe9SRichard Henderson DEF_VAR(iaoq_f), 34061766fe9SRichard Henderson DEF_VAR(iaoq_b), 34161766fe9SRichard Henderson }; 34261766fe9SRichard Henderson 34361766fe9SRichard Henderson #undef DEF_VAR 34461766fe9SRichard Henderson 34561766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 34661766fe9SRichard Henderson static const char gr_names[32][4] = { 34761766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 34861766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 34961766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 35061766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 35161766fe9SRichard Henderson }; 35233423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 353494737b7SRichard Henderson static const char sr_names[5][4] = { 354494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 35533423472SRichard Henderson }; 35661766fe9SRichard Henderson 35761766fe9SRichard Henderson int i; 35861766fe9SRichard Henderson 359f764718dSRichard Henderson cpu_gr[0] = NULL; 36061766fe9SRichard Henderson for (i = 1; i < 32; i++) { 36161766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 36261766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 36361766fe9SRichard Henderson gr_names[i]); 36461766fe9SRichard Henderson } 36533423472SRichard Henderson for (i = 0; i < 4; i++) { 36633423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 36733423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 36833423472SRichard Henderson sr_names[i]); 36933423472SRichard Henderson } 370494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 371494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 372494737b7SRichard Henderson sr_names[4]); 37361766fe9SRichard Henderson 37461766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 37561766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 37661766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 37761766fe9SRichard Henderson } 378c301f34eSRichard Henderson 379c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 380c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 381c301f34eSRichard Henderson "iasq_f"); 382c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 383c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 384c301f34eSRichard Henderson "iasq_b"); 38561766fe9SRichard Henderson } 38661766fe9SRichard Henderson 387129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 388129e9cc3SRichard Henderson { 389f764718dSRichard Henderson return (DisasCond){ 390f764718dSRichard Henderson .c = TCG_COND_NEVER, 391f764718dSRichard Henderson .a0 = NULL, 392f764718dSRichard Henderson .a1 = NULL, 393f764718dSRichard Henderson }; 394129e9cc3SRichard Henderson } 395129e9cc3SRichard Henderson 396129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 397129e9cc3SRichard Henderson { 398f764718dSRichard Henderson return (DisasCond){ 399f764718dSRichard Henderson .c = TCG_COND_NE, 400f764718dSRichard Henderson .a0 = cpu_psw_n, 401f764718dSRichard Henderson .a0_is_n = true, 402f764718dSRichard Henderson .a1 = NULL, 403f764718dSRichard Henderson .a1_is_0 = true 404f764718dSRichard Henderson }; 405129e9cc3SRichard Henderson } 406129e9cc3SRichard Henderson 407eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 408129e9cc3SRichard Henderson { 409f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 410129e9cc3SRichard Henderson 411129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 412129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 413eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 414129e9cc3SRichard Henderson 415129e9cc3SRichard Henderson return r; 416129e9cc3SRichard Henderson } 417129e9cc3SRichard Henderson 418eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 419129e9cc3SRichard Henderson { 420129e9cc3SRichard Henderson DisasCond r = { .c = c }; 421129e9cc3SRichard Henderson 422129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 423129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 424eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 425129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 426eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 427129e9cc3SRichard Henderson 428129e9cc3SRichard Henderson return r; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 432129e9cc3SRichard Henderson { 433129e9cc3SRichard Henderson if (cond->a1_is_0) { 434129e9cc3SRichard Henderson cond->a1_is_0 = false; 435eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 436129e9cc3SRichard Henderson } 437129e9cc3SRichard Henderson } 438129e9cc3SRichard Henderson 439129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 440129e9cc3SRichard Henderson { 441129e9cc3SRichard Henderson switch (cond->c) { 442129e9cc3SRichard Henderson default: 443129e9cc3SRichard Henderson if (!cond->a0_is_n) { 444129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 445129e9cc3SRichard Henderson } 446129e9cc3SRichard Henderson if (!cond->a1_is_0) { 447129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 448129e9cc3SRichard Henderson } 449129e9cc3SRichard Henderson cond->a0_is_n = false; 450129e9cc3SRichard Henderson cond->a1_is_0 = false; 451f764718dSRichard Henderson cond->a0 = NULL; 452f764718dSRichard Henderson cond->a1 = NULL; 453129e9cc3SRichard Henderson /* fallthru */ 454129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 455129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 456129e9cc3SRichard Henderson break; 457129e9cc3SRichard Henderson case TCG_COND_NEVER: 458129e9cc3SRichard Henderson break; 459129e9cc3SRichard Henderson } 460129e9cc3SRichard Henderson } 461129e9cc3SRichard Henderson 462eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 46361766fe9SRichard Henderson { 46486f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 46586f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 46686f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 46761766fe9SRichard Henderson } 46861766fe9SRichard Henderson 46986f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 47086f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 47186f8d05fSRichard Henderson { 47286f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 47386f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 47486f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 47586f8d05fSRichard Henderson } 47686f8d05fSRichard Henderson #endif 47786f8d05fSRichard Henderson 478eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 47961766fe9SRichard Henderson { 480eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 481eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 48261766fe9SRichard Henderson return t; 48361766fe9SRichard Henderson } 48461766fe9SRichard Henderson 485eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 48661766fe9SRichard Henderson { 48761766fe9SRichard Henderson if (reg == 0) { 488eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 489eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49061766fe9SRichard Henderson return t; 49161766fe9SRichard Henderson } else { 49261766fe9SRichard Henderson return cpu_gr[reg]; 49361766fe9SRichard Henderson } 49461766fe9SRichard Henderson } 49561766fe9SRichard Henderson 496eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 49761766fe9SRichard Henderson { 498129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 49961766fe9SRichard Henderson return get_temp(ctx); 50061766fe9SRichard Henderson } else { 50161766fe9SRichard Henderson return cpu_gr[reg]; 50261766fe9SRichard Henderson } 50361766fe9SRichard Henderson } 50461766fe9SRichard Henderson 505eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 506129e9cc3SRichard Henderson { 507129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 508129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 509eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 510129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 511129e9cc3SRichard Henderson } else { 512eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 513129e9cc3SRichard Henderson } 514129e9cc3SRichard Henderson } 515129e9cc3SRichard Henderson 516eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 517129e9cc3SRichard Henderson { 518129e9cc3SRichard Henderson if (reg != 0) { 519129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson } 522129e9cc3SRichard Henderson 52396d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 52496d6407fSRichard Henderson # define HI_OFS 0 52596d6407fSRichard Henderson # define LO_OFS 4 52696d6407fSRichard Henderson #else 52796d6407fSRichard Henderson # define HI_OFS 4 52896d6407fSRichard Henderson # define LO_OFS 0 52996d6407fSRichard Henderson #endif 53096d6407fSRichard Henderson 53196d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53296d6407fSRichard Henderson { 53396d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 53496d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 53596d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 53696d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 53796d6407fSRichard Henderson return ret; 53896d6407fSRichard Henderson } 53996d6407fSRichard Henderson 540ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 541ebe9383cSRichard Henderson { 542ebe9383cSRichard Henderson if (rt == 0) { 543ebe9383cSRichard Henderson return tcg_const_i32(0); 544ebe9383cSRichard Henderson } else { 545ebe9383cSRichard Henderson return load_frw_i32(rt); 546ebe9383cSRichard Henderson } 547ebe9383cSRichard Henderson } 548ebe9383cSRichard Henderson 549ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 550ebe9383cSRichard Henderson { 551ebe9383cSRichard Henderson if (rt == 0) { 552ebe9383cSRichard Henderson return tcg_const_i64(0); 553ebe9383cSRichard Henderson } else { 554ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 555ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 556ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 557ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 558ebe9383cSRichard Henderson return ret; 559ebe9383cSRichard Henderson } 560ebe9383cSRichard Henderson } 561ebe9383cSRichard Henderson 56296d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 56396d6407fSRichard Henderson { 56496d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 56596d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 56696d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 56796d6407fSRichard Henderson } 56896d6407fSRichard Henderson 56996d6407fSRichard Henderson #undef HI_OFS 57096d6407fSRichard Henderson #undef LO_OFS 57196d6407fSRichard Henderson 57296d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 57396d6407fSRichard Henderson { 57496d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 57596d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 57696d6407fSRichard Henderson return ret; 57796d6407fSRichard Henderson } 57896d6407fSRichard Henderson 579ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 580ebe9383cSRichard Henderson { 581ebe9383cSRichard Henderson if (rt == 0) { 582ebe9383cSRichard Henderson return tcg_const_i64(0); 583ebe9383cSRichard Henderson } else { 584ebe9383cSRichard Henderson return load_frd(rt); 585ebe9383cSRichard Henderson } 586ebe9383cSRichard Henderson } 587ebe9383cSRichard Henderson 58896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 58996d6407fSRichard Henderson { 59096d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 59196d6407fSRichard Henderson } 59296d6407fSRichard Henderson 59333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 59433423472SRichard Henderson { 59533423472SRichard Henderson #ifdef CONFIG_USER_ONLY 59633423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 59733423472SRichard Henderson #else 59833423472SRichard Henderson if (reg < 4) { 59933423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 600494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 601494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 60233423472SRichard Henderson } else { 60333423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 60433423472SRichard Henderson } 60533423472SRichard Henderson #endif 60633423472SRichard Henderson } 60733423472SRichard Henderson 608129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 609129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 610129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 611129e9cc3SRichard Henderson { 612129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 613129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 614129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 615129e9cc3SRichard Henderson 616129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 617129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 618129e9cc3SRichard Henderson 619129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 620129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 621129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 622129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 623eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 624129e9cc3SRichard Henderson } 625129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 626129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 627129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 628129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 629129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 630eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 631129e9cc3SRichard Henderson } 632129e9cc3SRichard Henderson 633eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 634129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 635129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 636129e9cc3SRichard Henderson } 637129e9cc3SRichard Henderson } 638129e9cc3SRichard Henderson 639129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 640129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 641129e9cc3SRichard Henderson { 642129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 643129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 644eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson return; 647129e9cc3SRichard Henderson } 648129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 649129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 650eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 651129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 652129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 655129e9cc3SRichard Henderson } 656129e9cc3SRichard Henderson 657129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 658129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 659129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 660129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 661129e9cc3SRichard Henderson { 662129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 663eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 664129e9cc3SRichard Henderson } 665129e9cc3SRichard Henderson } 666129e9cc3SRichard Henderson 667129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 668129e9cc3SRichard Henderson This is the pair to nullify_over. */ 669869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status) 670129e9cc3SRichard Henderson { 671129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 672129e9cc3SRichard Henderson 673f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 674f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 675f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 676f49b3537SRichard Henderson 677129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 678129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 679129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 680129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 681129e9cc3SRichard Henderson return status; 682129e9cc3SRichard Henderson } 683129e9cc3SRichard Henderson ctx->null_lab = NULL; 684129e9cc3SRichard Henderson 685129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 686129e9cc3SRichard Henderson /* The next instruction will be unconditional, 687129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 688129e9cc3SRichard Henderson gen_set_label(null_lab); 689129e9cc3SRichard Henderson } else { 690129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 691129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 692129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 693129e9cc3SRichard Henderson label we have the proper value in place. */ 694129e9cc3SRichard Henderson nullify_save(ctx); 695129e9cc3SRichard Henderson gen_set_label(null_lab); 696129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 697129e9cc3SRichard Henderson } 698869051eaSRichard Henderson if (status == DISAS_NORETURN) { 699869051eaSRichard Henderson status = DISAS_NEXT; 700129e9cc3SRichard Henderson } 701129e9cc3SRichard Henderson return status; 702129e9cc3SRichard Henderson } 703129e9cc3SRichard Henderson 704eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 70561766fe9SRichard Henderson { 70661766fe9SRichard Henderson if (unlikely(ival == -1)) { 707eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 70861766fe9SRichard Henderson } else { 709eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 71061766fe9SRichard Henderson } 71161766fe9SRichard Henderson } 71261766fe9SRichard Henderson 713eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 71461766fe9SRichard Henderson { 71561766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 71661766fe9SRichard Henderson } 71761766fe9SRichard Henderson 71861766fe9SRichard Henderson static void gen_excp_1(int exception) 71961766fe9SRichard Henderson { 72061766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 72161766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 72261766fe9SRichard Henderson tcg_temp_free_i32(t); 72361766fe9SRichard Henderson } 72461766fe9SRichard Henderson 725869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception) 72661766fe9SRichard Henderson { 72761766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 72861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 729129e9cc3SRichard Henderson nullify_save(ctx); 73061766fe9SRichard Henderson gen_excp_1(exception); 731869051eaSRichard Henderson return DISAS_NORETURN; 73261766fe9SRichard Henderson } 73361766fe9SRichard Henderson 7341a19da0dSRichard Henderson static DisasJumpType gen_excp_iir(DisasContext *ctx, int exc) 7351a19da0dSRichard Henderson { 7361a19da0dSRichard Henderson TCGv_reg tmp = tcg_const_reg(ctx->insn); 7371a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7381a19da0dSRichard Henderson tcg_temp_free(tmp); 7391a19da0dSRichard Henderson return gen_excp(ctx, exc); 7401a19da0dSRichard Henderson } 7411a19da0dSRichard Henderson 742869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx) 74361766fe9SRichard Henderson { 744129e9cc3SRichard Henderson nullify_over(ctx); 7451a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP_ILL)); 74661766fe9SRichard Henderson } 74761766fe9SRichard Henderson 748e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 749e1b5a5edSRichard Henderson do { \ 750e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 751e1b5a5edSRichard Henderson nullify_over(ctx); \ 7521a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP)); \ 753e1b5a5edSRichard Henderson } \ 754e1b5a5edSRichard Henderson } while (0) 755e1b5a5edSRichard Henderson 756eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 75761766fe9SRichard Henderson { 75861766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 759c5a49c63SEmilio G. Cota if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) { 76061766fe9SRichard Henderson return false; 76161766fe9SRichard Henderson } 76261766fe9SRichard Henderson return true; 76361766fe9SRichard Henderson } 76461766fe9SRichard Henderson 765129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 766129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 767129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 768129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 769129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 770129e9cc3SRichard Henderson { 771129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 772129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 773129e9cc3SRichard Henderson } 774129e9cc3SRichard Henderson 77561766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 776eaa3783bSRichard Henderson target_ureg f, target_ureg b) 77761766fe9SRichard Henderson { 77861766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 77961766fe9SRichard Henderson tcg_gen_goto_tb(which); 780eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 781eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 78207ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 78361766fe9SRichard Henderson } else { 78461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 78561766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 786d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 78761766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 78861766fe9SRichard Henderson } else { 7897f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson } 79261766fe9SRichard Henderson } 79361766fe9SRichard Henderson 794b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 795b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 796eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 797b2167459SRichard Henderson { 798eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 799b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 800b2167459SRichard Henderson return x; 801b2167459SRichard Henderson } 802b2167459SRichard Henderson 803ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 804ebe9383cSRichard Henderson { 805ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 806ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 807ebe9383cSRichard Henderson return r1 * 32 + r0; 808ebe9383cSRichard Henderson } 809ebe9383cSRichard Henderson 810ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 811ebe9383cSRichard Henderson { 812ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 813ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 814ebe9383cSRichard Henderson return r1 * 32 + r0; 815ebe9383cSRichard Henderson } 816ebe9383cSRichard Henderson 817ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 818ebe9383cSRichard Henderson { 819ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 820ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 821ebe9383cSRichard Henderson return r1 * 32 + r0; 822ebe9383cSRichard Henderson } 823ebe9383cSRichard Henderson 824ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 825ebe9383cSRichard Henderson { 826ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 827ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 828ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 829ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 830ebe9383cSRichard Henderson } 831ebe9383cSRichard Henderson 83233423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn) 83333423472SRichard Henderson { 83433423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 83533423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 83633423472SRichard Henderson return s2 * 4 + s0; 83733423472SRichard Henderson } 83833423472SRichard Henderson 839eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 84098cd9ca7SRichard Henderson { 841eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 84298cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 84398cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 84498cd9ca7SRichard Henderson return x; 84598cd9ca7SRichard Henderson } 84698cd9ca7SRichard Henderson 847eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 848b2167459SRichard Henderson { 849b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 850b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 851b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 852b2167459SRichard Henderson return low_sextract(insn, 0, 14); 853b2167459SRichard Henderson } 854b2167459SRichard Henderson 855eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 85696d6407fSRichard Henderson { 85796d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 85896d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 85996d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 860eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 86196d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 86296d6407fSRichard Henderson return x << 2; 86396d6407fSRichard Henderson } 86496d6407fSRichard Henderson 865eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 86698cd9ca7SRichard Henderson { 867eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 86898cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 86998cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 87098cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 87198cd9ca7SRichard Henderson return x << 2; 87298cd9ca7SRichard Henderson } 87398cd9ca7SRichard Henderson 874eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 875b2167459SRichard Henderson { 876eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 877b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 878b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 879b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 880b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 881b2167459SRichard Henderson return x << 11; 882b2167459SRichard Henderson } 883b2167459SRichard Henderson 884eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 88598cd9ca7SRichard Henderson { 886eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 88798cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 88898cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 88998cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 89098cd9ca7SRichard Henderson return x << 2; 89198cd9ca7SRichard Henderson } 89298cd9ca7SRichard Henderson 893b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 894b2167459SRichard Henderson the conditions, without describing their exact implementation. The 895b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 896b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 897b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 898b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 899b2167459SRichard Henderson 900eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 901eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 902b2167459SRichard Henderson { 903b2167459SRichard Henderson DisasCond cond; 904eaa3783bSRichard Henderson TCGv_reg tmp; 905b2167459SRichard Henderson 906b2167459SRichard Henderson switch (cf >> 1) { 907b2167459SRichard Henderson case 0: /* Never / TR */ 908b2167459SRichard Henderson cond = cond_make_f(); 909b2167459SRichard Henderson break; 910b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 911b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 914b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 915b2167459SRichard Henderson break; 916b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 917b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 918b2167459SRichard Henderson break; 919b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 920b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 923b2167459SRichard Henderson tmp = tcg_temp_new(); 924eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 925eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 926b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 927b2167459SRichard Henderson tcg_temp_free(tmp); 928b2167459SRichard Henderson break; 929b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 930b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 931b2167459SRichard Henderson break; 932b2167459SRichard Henderson case 7: /* OD / EV */ 933b2167459SRichard Henderson tmp = tcg_temp_new(); 934eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 935b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 936b2167459SRichard Henderson tcg_temp_free(tmp); 937b2167459SRichard Henderson break; 938b2167459SRichard Henderson default: 939b2167459SRichard Henderson g_assert_not_reached(); 940b2167459SRichard Henderson } 941b2167459SRichard Henderson if (cf & 1) { 942b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 943b2167459SRichard Henderson } 944b2167459SRichard Henderson 945b2167459SRichard Henderson return cond; 946b2167459SRichard Henderson } 947b2167459SRichard Henderson 948b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 949b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 950b2167459SRichard Henderson deleted as unused. */ 951b2167459SRichard Henderson 952eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 953eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 954b2167459SRichard Henderson { 955b2167459SRichard Henderson DisasCond cond; 956b2167459SRichard Henderson 957b2167459SRichard Henderson switch (cf >> 1) { 958b2167459SRichard Henderson case 1: /* = / <> */ 959b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 960b2167459SRichard Henderson break; 961b2167459SRichard Henderson case 2: /* < / >= */ 962b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 963b2167459SRichard Henderson break; 964b2167459SRichard Henderson case 3: /* <= / > */ 965b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 966b2167459SRichard Henderson break; 967b2167459SRichard Henderson case 4: /* << / >>= */ 968b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 969b2167459SRichard Henderson break; 970b2167459SRichard Henderson case 5: /* <<= / >> */ 971b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 972b2167459SRichard Henderson break; 973b2167459SRichard Henderson default: 974b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson if (cf & 1) { 977b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 978b2167459SRichard Henderson } 979b2167459SRichard Henderson 980b2167459SRichard Henderson return cond; 981b2167459SRichard Henderson } 982b2167459SRichard Henderson 983b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 984b2167459SRichard Henderson computed, and use of them is undefined. */ 985b2167459SRichard Henderson 986eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 987b2167459SRichard Henderson { 988b2167459SRichard Henderson switch (cf >> 1) { 989b2167459SRichard Henderson case 4: case 5: case 6: 990b2167459SRichard Henderson cf &= 1; 991b2167459SRichard Henderson break; 992b2167459SRichard Henderson } 993b2167459SRichard Henderson return do_cond(cf, res, res, res); 994b2167459SRichard Henderson } 995b2167459SRichard Henderson 99698cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 99798cd9ca7SRichard Henderson 998eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 99998cd9ca7SRichard Henderson { 100098cd9ca7SRichard Henderson unsigned c, f; 100198cd9ca7SRichard Henderson 100298cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 100398cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 100498cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 100598cd9ca7SRichard Henderson c = orig & 3; 100698cd9ca7SRichard Henderson if (c == 3) { 100798cd9ca7SRichard Henderson c = 7; 100898cd9ca7SRichard Henderson } 100998cd9ca7SRichard Henderson f = (orig & 4) / 4; 101098cd9ca7SRichard Henderson 101198cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 101298cd9ca7SRichard Henderson } 101398cd9ca7SRichard Henderson 1014b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1015b2167459SRichard Henderson 1016eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1017eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1018b2167459SRichard Henderson { 1019b2167459SRichard Henderson DisasCond cond; 1020eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1021b2167459SRichard Henderson 1022b2167459SRichard Henderson if (cf & 8) { 1023b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1024b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1025b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1026b2167459SRichard Henderson */ 1027b2167459SRichard Henderson cb = tcg_temp_new(); 1028b2167459SRichard Henderson tmp = tcg_temp_new(); 1029eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1030eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1031eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1032eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1033b2167459SRichard Henderson tcg_temp_free(tmp); 1034b2167459SRichard Henderson } 1035b2167459SRichard Henderson 1036b2167459SRichard Henderson switch (cf >> 1) { 1037b2167459SRichard Henderson case 0: /* never / TR */ 1038b2167459SRichard Henderson case 1: /* undefined */ 1039b2167459SRichard Henderson case 5: /* undefined */ 1040b2167459SRichard Henderson cond = cond_make_f(); 1041b2167459SRichard Henderson break; 1042b2167459SRichard Henderson 1043b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1044b2167459SRichard Henderson /* See hasless(v,1) from 1045b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1046b2167459SRichard Henderson */ 1047b2167459SRichard Henderson tmp = tcg_temp_new(); 1048eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1049eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1050eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1051b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1052b2167459SRichard Henderson tcg_temp_free(tmp); 1053b2167459SRichard Henderson break; 1054b2167459SRichard Henderson 1055b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1056b2167459SRichard Henderson tmp = tcg_temp_new(); 1057eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1058eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1059eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1060b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1061b2167459SRichard Henderson tcg_temp_free(tmp); 1062b2167459SRichard Henderson break; 1063b2167459SRichard Henderson 1064b2167459SRichard Henderson case 4: /* SDC / NDC */ 1065eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1066b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1067b2167459SRichard Henderson break; 1068b2167459SRichard Henderson 1069b2167459SRichard Henderson case 6: /* SBC / NBC */ 1070eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1071b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1072b2167459SRichard Henderson break; 1073b2167459SRichard Henderson 1074b2167459SRichard Henderson case 7: /* SHC / NHC */ 1075eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1076b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1077b2167459SRichard Henderson break; 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson default: 1080b2167459SRichard Henderson g_assert_not_reached(); 1081b2167459SRichard Henderson } 1082b2167459SRichard Henderson if (cf & 8) { 1083b2167459SRichard Henderson tcg_temp_free(cb); 1084b2167459SRichard Henderson } 1085b2167459SRichard Henderson if (cf & 1) { 1086b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1087b2167459SRichard Henderson } 1088b2167459SRichard Henderson 1089b2167459SRichard Henderson return cond; 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson 1092b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1093eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1094eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1095b2167459SRichard Henderson { 1096eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1097eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1098b2167459SRichard Henderson 1099eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1100eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1101eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1102b2167459SRichard Henderson tcg_temp_free(tmp); 1103b2167459SRichard Henderson 1104b2167459SRichard Henderson return sv; 1105b2167459SRichard Henderson } 1106b2167459SRichard Henderson 1107b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1108eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1109eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1110b2167459SRichard Henderson { 1111eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1112eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1113b2167459SRichard Henderson 1114eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1115eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1116eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1117b2167459SRichard Henderson tcg_temp_free(tmp); 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson return sv; 1120b2167459SRichard Henderson } 1121b2167459SRichard Henderson 1122eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1123eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1124eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1125b2167459SRichard Henderson { 1126eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1127b2167459SRichard Henderson unsigned c = cf >> 1; 1128b2167459SRichard Henderson DisasCond cond; 1129b2167459SRichard Henderson 1130b2167459SRichard Henderson dest = tcg_temp_new(); 1131f764718dSRichard Henderson cb = NULL; 1132f764718dSRichard Henderson cb_msb = NULL; 1133b2167459SRichard Henderson 1134b2167459SRichard Henderson if (shift) { 1135b2167459SRichard Henderson tmp = get_temp(ctx); 1136eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1137b2167459SRichard Henderson in1 = tmp; 1138b2167459SRichard Henderson } 1139b2167459SRichard Henderson 1140b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1141eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1142b2167459SRichard Henderson cb_msb = get_temp(ctx); 1143eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1144b2167459SRichard Henderson if (is_c) { 1145eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1146b2167459SRichard Henderson } 1147b2167459SRichard Henderson tcg_temp_free(zero); 1148b2167459SRichard Henderson if (!is_l) { 1149b2167459SRichard Henderson cb = get_temp(ctx); 1150eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1151eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1152b2167459SRichard Henderson } 1153b2167459SRichard Henderson } else { 1154eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1155b2167459SRichard Henderson if (is_c) { 1156eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1157b2167459SRichard Henderson } 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson 1160b2167459SRichard Henderson /* Compute signed overflow if required. */ 1161f764718dSRichard Henderson sv = NULL; 1162b2167459SRichard Henderson if (is_tsv || c == 6) { 1163b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1164b2167459SRichard Henderson if (is_tsv) { 1165b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1166b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1167b2167459SRichard Henderson } 1168b2167459SRichard Henderson } 1169b2167459SRichard Henderson 1170b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1171b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1172b2167459SRichard Henderson if (is_tc) { 1173b2167459SRichard Henderson cond_prep(&cond); 1174b2167459SRichard Henderson tmp = tcg_temp_new(); 1175eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1176b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1177b2167459SRichard Henderson tcg_temp_free(tmp); 1178b2167459SRichard Henderson } 1179b2167459SRichard Henderson 1180b2167459SRichard Henderson /* Write back the result. */ 1181b2167459SRichard Henderson if (!is_l) { 1182b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1183b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1184b2167459SRichard Henderson } 1185b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1186b2167459SRichard Henderson tcg_temp_free(dest); 1187b2167459SRichard Henderson 1188b2167459SRichard Henderson /* Install the new nullification. */ 1189b2167459SRichard Henderson cond_free(&ctx->null_cond); 1190b2167459SRichard Henderson ctx->null_cond = cond; 1191869051eaSRichard Henderson return DISAS_NEXT; 1192b2167459SRichard Henderson } 1193b2167459SRichard Henderson 1194eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1195eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1196eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1197b2167459SRichard Henderson { 1198eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1199b2167459SRichard Henderson unsigned c = cf >> 1; 1200b2167459SRichard Henderson DisasCond cond; 1201b2167459SRichard Henderson 1202b2167459SRichard Henderson dest = tcg_temp_new(); 1203b2167459SRichard Henderson cb = tcg_temp_new(); 1204b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1205b2167459SRichard Henderson 1206eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1207b2167459SRichard Henderson if (is_b) { 1208b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1209eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1210eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1211eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1212eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1213eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1214b2167459SRichard Henderson } else { 1215b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1216b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1217eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1218eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1219eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1220eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1221b2167459SRichard Henderson } 1222b2167459SRichard Henderson tcg_temp_free(zero); 1223b2167459SRichard Henderson 1224b2167459SRichard Henderson /* Compute signed overflow if required. */ 1225f764718dSRichard Henderson sv = NULL; 1226b2167459SRichard Henderson if (is_tsv || c == 6) { 1227b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1228b2167459SRichard Henderson if (is_tsv) { 1229b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1230b2167459SRichard Henderson } 1231b2167459SRichard Henderson } 1232b2167459SRichard Henderson 1233b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1234b2167459SRichard Henderson if (!is_b) { 1235b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1236b2167459SRichard Henderson } else { 1237b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1238b2167459SRichard Henderson } 1239b2167459SRichard Henderson 1240b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1241b2167459SRichard Henderson if (is_tc) { 1242b2167459SRichard Henderson cond_prep(&cond); 1243b2167459SRichard Henderson tmp = tcg_temp_new(); 1244eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1245b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1246b2167459SRichard Henderson tcg_temp_free(tmp); 1247b2167459SRichard Henderson } 1248b2167459SRichard Henderson 1249b2167459SRichard Henderson /* Write back the result. */ 1250b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1251b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1252b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1253b2167459SRichard Henderson tcg_temp_free(dest); 1254b2167459SRichard Henderson 1255b2167459SRichard Henderson /* Install the new nullification. */ 1256b2167459SRichard Henderson cond_free(&ctx->null_cond); 1257b2167459SRichard Henderson ctx->null_cond = cond; 1258869051eaSRichard Henderson return DISAS_NEXT; 1259b2167459SRichard Henderson } 1260b2167459SRichard Henderson 1261eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1262eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1263b2167459SRichard Henderson { 1264eaa3783bSRichard Henderson TCGv_reg dest, sv; 1265b2167459SRichard Henderson DisasCond cond; 1266b2167459SRichard Henderson 1267b2167459SRichard Henderson dest = tcg_temp_new(); 1268eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1269b2167459SRichard Henderson 1270b2167459SRichard Henderson /* Compute signed overflow if required. */ 1271f764718dSRichard Henderson sv = NULL; 1272b2167459SRichard Henderson if ((cf >> 1) == 6) { 1273b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1274b2167459SRichard Henderson } 1275b2167459SRichard Henderson 1276b2167459SRichard Henderson /* Form the condition for the compare. */ 1277b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1278b2167459SRichard Henderson 1279b2167459SRichard Henderson /* Clear. */ 1280eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1281b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1282b2167459SRichard Henderson tcg_temp_free(dest); 1283b2167459SRichard Henderson 1284b2167459SRichard Henderson /* Install the new nullification. */ 1285b2167459SRichard Henderson cond_free(&ctx->null_cond); 1286b2167459SRichard Henderson ctx->null_cond = cond; 1287869051eaSRichard Henderson return DISAS_NEXT; 1288b2167459SRichard Henderson } 1289b2167459SRichard Henderson 1290eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1291eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1292eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1293b2167459SRichard Henderson { 1294eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1295b2167459SRichard Henderson 1296b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1297b2167459SRichard Henderson fn(dest, in1, in2); 1298b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1299b2167459SRichard Henderson 1300b2167459SRichard Henderson /* Install the new nullification. */ 1301b2167459SRichard Henderson cond_free(&ctx->null_cond); 1302b2167459SRichard Henderson if (cf) { 1303b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1304b2167459SRichard Henderson } 1305869051eaSRichard Henderson return DISAS_NEXT; 1306b2167459SRichard Henderson } 1307b2167459SRichard Henderson 1308eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1309eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1310eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1311b2167459SRichard Henderson { 1312eaa3783bSRichard Henderson TCGv_reg dest; 1313b2167459SRichard Henderson DisasCond cond; 1314b2167459SRichard Henderson 1315b2167459SRichard Henderson if (cf == 0) { 1316b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1317b2167459SRichard Henderson fn(dest, in1, in2); 1318b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1319b2167459SRichard Henderson cond_free(&ctx->null_cond); 1320b2167459SRichard Henderson } else { 1321b2167459SRichard Henderson dest = tcg_temp_new(); 1322b2167459SRichard Henderson fn(dest, in1, in2); 1323b2167459SRichard Henderson 1324b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1325b2167459SRichard Henderson 1326b2167459SRichard Henderson if (is_tc) { 1327eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1328b2167459SRichard Henderson cond_prep(&cond); 1329eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1330b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1331b2167459SRichard Henderson tcg_temp_free(tmp); 1332b2167459SRichard Henderson } 1333b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1334b2167459SRichard Henderson 1335b2167459SRichard Henderson cond_free(&ctx->null_cond); 1336b2167459SRichard Henderson ctx->null_cond = cond; 1337b2167459SRichard Henderson } 1338869051eaSRichard Henderson return DISAS_NEXT; 1339b2167459SRichard Henderson } 1340b2167459SRichard Henderson 134186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13428d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13438d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13448d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13458d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 134686f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 134786f8d05fSRichard Henderson { 134886f8d05fSRichard Henderson TCGv_ptr ptr; 134986f8d05fSRichard Henderson TCGv_reg tmp; 135086f8d05fSRichard Henderson TCGv_i64 spc; 135186f8d05fSRichard Henderson 135286f8d05fSRichard Henderson if (sp != 0) { 13538d6ae7fbSRichard Henderson if (sp < 0) { 13548d6ae7fbSRichard Henderson sp = ~sp; 13558d6ae7fbSRichard Henderson } 13568d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13578d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13588d6ae7fbSRichard Henderson return spc; 135986f8d05fSRichard Henderson } 1360494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1361494737b7SRichard Henderson return cpu_srH; 1362494737b7SRichard Henderson } 136386f8d05fSRichard Henderson 136486f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 136586f8d05fSRichard Henderson tmp = tcg_temp_new(); 136686f8d05fSRichard Henderson spc = get_temp_tl(ctx); 136786f8d05fSRichard Henderson 136886f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 136986f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 137086f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 137186f8d05fSRichard Henderson tcg_temp_free(tmp); 137286f8d05fSRichard Henderson 137386f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 137486f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 137586f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 137686f8d05fSRichard Henderson 137786f8d05fSRichard Henderson return spc; 137886f8d05fSRichard Henderson } 137986f8d05fSRichard Henderson #endif 138086f8d05fSRichard Henderson 138186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 138286f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 138386f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 138486f8d05fSRichard Henderson { 138586f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 138686f8d05fSRichard Henderson TCGv_reg ofs; 138786f8d05fSRichard Henderson 138886f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 138986f8d05fSRichard Henderson if (rx) { 139086f8d05fSRichard Henderson ofs = get_temp(ctx); 139186f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 139286f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 139386f8d05fSRichard Henderson } else if (disp || modify) { 139486f8d05fSRichard Henderson ofs = get_temp(ctx); 139586f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 139686f8d05fSRichard Henderson } else { 139786f8d05fSRichard Henderson ofs = base; 139886f8d05fSRichard Henderson } 139986f8d05fSRichard Henderson 140086f8d05fSRichard Henderson *pofs = ofs; 140186f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 140286f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 140386f8d05fSRichard Henderson #else 140486f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 140586f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1406494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 140786f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 140886f8d05fSRichard Henderson } 140986f8d05fSRichard Henderson if (!is_phys) { 141086f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 141186f8d05fSRichard Henderson } 141286f8d05fSRichard Henderson *pgva = addr; 141386f8d05fSRichard Henderson #endif 141486f8d05fSRichard Henderson } 141586f8d05fSRichard Henderson 141696d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 141796d6407fSRichard Henderson * < 0 for pre-modify, 141896d6407fSRichard Henderson * > 0 for post-modify, 141996d6407fSRichard Henderson * = 0 for no base register update. 142096d6407fSRichard Henderson */ 142196d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1422eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 142386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 142496d6407fSRichard Henderson { 142586f8d05fSRichard Henderson TCGv_reg ofs; 142686f8d05fSRichard Henderson TCGv_tl addr; 142796d6407fSRichard Henderson 142896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 142996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 143096d6407fSRichard Henderson 143186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 143286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 143386f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 143486f8d05fSRichard Henderson if (modify) { 143586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 143696d6407fSRichard Henderson } 143796d6407fSRichard Henderson } 143896d6407fSRichard Henderson 143996d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1440eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144186f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 144296d6407fSRichard Henderson { 144386f8d05fSRichard Henderson TCGv_reg ofs; 144486f8d05fSRichard Henderson TCGv_tl addr; 144596d6407fSRichard Henderson 144696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144896d6407fSRichard Henderson 144986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14513d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 145286f8d05fSRichard Henderson if (modify) { 145386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145496d6407fSRichard Henderson } 145596d6407fSRichard Henderson } 145696d6407fSRichard Henderson 145796d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1458eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 145986f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 146096d6407fSRichard Henderson { 146186f8d05fSRichard Henderson TCGv_reg ofs; 146286f8d05fSRichard Henderson TCGv_tl addr; 146396d6407fSRichard Henderson 146496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146696d6407fSRichard Henderson 146786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 146986f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 147086f8d05fSRichard Henderson if (modify) { 147186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147296d6407fSRichard Henderson } 147396d6407fSRichard Henderson } 147496d6407fSRichard Henderson 147596d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1476eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 147896d6407fSRichard Henderson { 147986f8d05fSRichard Henderson TCGv_reg ofs; 148086f8d05fSRichard Henderson TCGv_tl addr; 148196d6407fSRichard Henderson 148296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148496d6407fSRichard Henderson 148586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 148786f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 148886f8d05fSRichard Henderson if (modify) { 148986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149096d6407fSRichard Henderson } 149196d6407fSRichard Henderson } 149296d6407fSRichard Henderson 1493eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1494eaa3783bSRichard Henderson #define do_load_reg do_load_64 1495eaa3783bSRichard Henderson #define do_store_reg do_store_64 149696d6407fSRichard Henderson #else 1497eaa3783bSRichard Henderson #define do_load_reg do_load_32 1498eaa3783bSRichard Henderson #define do_store_reg do_store_32 149996d6407fSRichard Henderson #endif 150096d6407fSRichard Henderson 1501869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1502eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150496d6407fSRichard Henderson { 1505eaa3783bSRichard Henderson TCGv_reg dest; 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson nullify_over(ctx); 150896d6407fSRichard Henderson 150996d6407fSRichard Henderson if (modify == 0) { 151096d6407fSRichard Henderson /* No base register update. */ 151196d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 151296d6407fSRichard Henderson } else { 151396d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 151496d6407fSRichard Henderson dest = get_temp(ctx); 151596d6407fSRichard Henderson } 151686f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 151796d6407fSRichard Henderson save_gpr(ctx, rt, dest); 151896d6407fSRichard Henderson 1519869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 152096d6407fSRichard Henderson } 152196d6407fSRichard Henderson 1522869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1523eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152486f8d05fSRichard Henderson unsigned sp, int modify) 152596d6407fSRichard Henderson { 152696d6407fSRichard Henderson TCGv_i32 tmp; 152796d6407fSRichard Henderson 152896d6407fSRichard Henderson nullify_over(ctx); 152996d6407fSRichard Henderson 153096d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 153186f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 153296d6407fSRichard Henderson save_frw_i32(rt, tmp); 153396d6407fSRichard Henderson tcg_temp_free_i32(tmp); 153496d6407fSRichard Henderson 153596d6407fSRichard Henderson if (rt == 0) { 153696d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 153796d6407fSRichard Henderson } 153896d6407fSRichard Henderson 1539869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 154096d6407fSRichard Henderson } 154196d6407fSRichard Henderson 1542869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1543eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154486f8d05fSRichard Henderson unsigned sp, int modify) 154596d6407fSRichard Henderson { 154696d6407fSRichard Henderson TCGv_i64 tmp; 154796d6407fSRichard Henderson 154896d6407fSRichard Henderson nullify_over(ctx); 154996d6407fSRichard Henderson 155096d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 155186f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 155296d6407fSRichard Henderson save_frd(rt, tmp); 155396d6407fSRichard Henderson tcg_temp_free_i64(tmp); 155496d6407fSRichard Henderson 155596d6407fSRichard Henderson if (rt == 0) { 155696d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 155796d6407fSRichard Henderson } 155896d6407fSRichard Henderson 1559869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 156096d6407fSRichard Henderson } 156196d6407fSRichard Henderson 1562869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb, 156386f8d05fSRichard Henderson target_sreg disp, unsigned sp, 156486f8d05fSRichard Henderson int modify, TCGMemOp mop) 156596d6407fSRichard Henderson { 156696d6407fSRichard Henderson nullify_over(ctx); 156786f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 1568869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 156996d6407fSRichard Henderson } 157096d6407fSRichard Henderson 1571869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1572eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157386f8d05fSRichard Henderson unsigned sp, int modify) 157496d6407fSRichard Henderson { 157596d6407fSRichard Henderson TCGv_i32 tmp; 157696d6407fSRichard Henderson 157796d6407fSRichard Henderson nullify_over(ctx); 157896d6407fSRichard Henderson 157996d6407fSRichard Henderson tmp = load_frw_i32(rt); 158086f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158196d6407fSRichard Henderson tcg_temp_free_i32(tmp); 158296d6407fSRichard Henderson 1583869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 158496d6407fSRichard Henderson } 158596d6407fSRichard Henderson 1586869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1587eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158886f8d05fSRichard Henderson unsigned sp, int modify) 158996d6407fSRichard Henderson { 159096d6407fSRichard Henderson TCGv_i64 tmp; 159196d6407fSRichard Henderson 159296d6407fSRichard Henderson nullify_over(ctx); 159396d6407fSRichard Henderson 159496d6407fSRichard Henderson tmp = load_frd(rt); 159586f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 159696d6407fSRichard Henderson tcg_temp_free_i64(tmp); 159796d6407fSRichard Henderson 1598869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 159996d6407fSRichard Henderson } 160096d6407fSRichard Henderson 1601869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1602ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1603ebe9383cSRichard Henderson { 1604ebe9383cSRichard Henderson TCGv_i32 tmp; 1605ebe9383cSRichard Henderson 1606ebe9383cSRichard Henderson nullify_over(ctx); 1607ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1608ebe9383cSRichard Henderson 1609ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1610ebe9383cSRichard Henderson 1611ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1612ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 1613869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1614ebe9383cSRichard Henderson } 1615ebe9383cSRichard Henderson 1616869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1617ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1618ebe9383cSRichard Henderson { 1619ebe9383cSRichard Henderson TCGv_i32 dst; 1620ebe9383cSRichard Henderson TCGv_i64 src; 1621ebe9383cSRichard Henderson 1622ebe9383cSRichard Henderson nullify_over(ctx); 1623ebe9383cSRichard Henderson src = load_frd(ra); 1624ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1625ebe9383cSRichard Henderson 1626ebe9383cSRichard Henderson func(dst, cpu_env, src); 1627ebe9383cSRichard Henderson 1628ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1629ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1630ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 1631869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1632ebe9383cSRichard Henderson } 1633ebe9383cSRichard Henderson 1634869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1635ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1636ebe9383cSRichard Henderson { 1637ebe9383cSRichard Henderson TCGv_i64 tmp; 1638ebe9383cSRichard Henderson 1639ebe9383cSRichard Henderson nullify_over(ctx); 1640ebe9383cSRichard Henderson tmp = load_frd0(ra); 1641ebe9383cSRichard Henderson 1642ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1643ebe9383cSRichard Henderson 1644ebe9383cSRichard Henderson save_frd(rt, tmp); 1645ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 1646869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1647ebe9383cSRichard Henderson } 1648ebe9383cSRichard Henderson 1649869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1650ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1651ebe9383cSRichard Henderson { 1652ebe9383cSRichard Henderson TCGv_i32 src; 1653ebe9383cSRichard Henderson TCGv_i64 dst; 1654ebe9383cSRichard Henderson 1655ebe9383cSRichard Henderson nullify_over(ctx); 1656ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1657ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1658ebe9383cSRichard Henderson 1659ebe9383cSRichard Henderson func(dst, cpu_env, src); 1660ebe9383cSRichard Henderson 1661ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1662ebe9383cSRichard Henderson save_frd(rt, dst); 1663ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 1664869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1665ebe9383cSRichard Henderson } 1666ebe9383cSRichard Henderson 1667869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt, 1668ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1669ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, 1670ebe9383cSRichard Henderson TCGv_i32, TCGv_i32)) 1671ebe9383cSRichard Henderson { 1672ebe9383cSRichard Henderson TCGv_i32 a, b; 1673ebe9383cSRichard Henderson 1674ebe9383cSRichard Henderson nullify_over(ctx); 1675ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1676ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1677ebe9383cSRichard Henderson 1678ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1679ebe9383cSRichard Henderson 1680ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1681ebe9383cSRichard Henderson save_frw_i32(rt, a); 1682ebe9383cSRichard Henderson tcg_temp_free_i32(a); 1683869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1684ebe9383cSRichard Henderson } 1685ebe9383cSRichard Henderson 1686869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt, 1687ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1688ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, 1689ebe9383cSRichard Henderson TCGv_i64, TCGv_i64)) 1690ebe9383cSRichard Henderson { 1691ebe9383cSRichard Henderson TCGv_i64 a, b; 1692ebe9383cSRichard Henderson 1693ebe9383cSRichard Henderson nullify_over(ctx); 1694ebe9383cSRichard Henderson a = load_frd0(ra); 1695ebe9383cSRichard Henderson b = load_frd0(rb); 1696ebe9383cSRichard Henderson 1697ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1700ebe9383cSRichard Henderson save_frd(rt, a); 1701ebe9383cSRichard Henderson tcg_temp_free_i64(a); 1702869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1703ebe9383cSRichard Henderson } 1704ebe9383cSRichard Henderson 170598cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 170698cd9ca7SRichard Henderson have already had nullification handled. */ 1707eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest, 170898cd9ca7SRichard Henderson unsigned link, bool is_n) 170998cd9ca7SRichard Henderson { 171098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 171198cd9ca7SRichard Henderson if (link != 0) { 171298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 171398cd9ca7SRichard Henderson } 171498cd9ca7SRichard Henderson ctx->iaoq_n = dest; 171598cd9ca7SRichard Henderson if (is_n) { 171698cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 171798cd9ca7SRichard Henderson } 1718869051eaSRichard Henderson return DISAS_NEXT; 171998cd9ca7SRichard Henderson } else { 172098cd9ca7SRichard Henderson nullify_over(ctx); 172198cd9ca7SRichard Henderson 172298cd9ca7SRichard Henderson if (link != 0) { 172398cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 172498cd9ca7SRichard Henderson } 172598cd9ca7SRichard Henderson 172698cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 172798cd9ca7SRichard Henderson nullify_set(ctx, 0); 172898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 172998cd9ca7SRichard Henderson } else { 173098cd9ca7SRichard Henderson nullify_set(ctx, is_n); 173198cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 173298cd9ca7SRichard Henderson } 173398cd9ca7SRichard Henderson 1734869051eaSRichard Henderson nullify_end(ctx, DISAS_NEXT); 173598cd9ca7SRichard Henderson 173698cd9ca7SRichard Henderson nullify_set(ctx, 0); 173798cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 1738869051eaSRichard Henderson return DISAS_NORETURN; 173998cd9ca7SRichard Henderson } 174098cd9ca7SRichard Henderson } 174198cd9ca7SRichard Henderson 174298cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 174398cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1744eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 174598cd9ca7SRichard Henderson DisasCond *cond) 174698cd9ca7SRichard Henderson { 1747eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 174898cd9ca7SRichard Henderson TCGLabel *taken = NULL; 174998cd9ca7SRichard Henderson TCGCond c = cond->c; 175098cd9ca7SRichard Henderson bool n; 175198cd9ca7SRichard Henderson 175298cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 175398cd9ca7SRichard Henderson 175498cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 175598cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 175698cd9ca7SRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 175798cd9ca7SRichard Henderson } 175898cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 175998cd9ca7SRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 176098cd9ca7SRichard Henderson } 176198cd9ca7SRichard Henderson 176298cd9ca7SRichard Henderson taken = gen_new_label(); 176398cd9ca7SRichard Henderson cond_prep(cond); 1764eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 176598cd9ca7SRichard Henderson cond_free(cond); 176698cd9ca7SRichard Henderson 176798cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 176898cd9ca7SRichard Henderson n = is_n && disp < 0; 176998cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 177098cd9ca7SRichard Henderson nullify_set(ctx, 0); 1771a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 177298cd9ca7SRichard Henderson } else { 177398cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 177498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 177598cd9ca7SRichard Henderson ctx->null_lab = NULL; 177698cd9ca7SRichard Henderson } 177798cd9ca7SRichard Henderson nullify_set(ctx, n); 1778c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1779c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1780c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1781c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1782c301f34eSRichard Henderson } 1783a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 178498cd9ca7SRichard Henderson } 178598cd9ca7SRichard Henderson 178698cd9ca7SRichard Henderson gen_set_label(taken); 178798cd9ca7SRichard Henderson 178898cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 178998cd9ca7SRichard Henderson n = is_n && disp >= 0; 179098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1792a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 179398cd9ca7SRichard Henderson } else { 179498cd9ca7SRichard Henderson nullify_set(ctx, n); 1795a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 179698cd9ca7SRichard Henderson } 179798cd9ca7SRichard Henderson 179898cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 179998cd9ca7SRichard Henderson if (ctx->null_lab) { 180098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180198cd9ca7SRichard Henderson ctx->null_lab = NULL; 1802869051eaSRichard Henderson return DISAS_IAQ_N_STALE; 180398cd9ca7SRichard Henderson } else { 1804869051eaSRichard Henderson return DISAS_NORETURN; 180598cd9ca7SRichard Henderson } 180698cd9ca7SRichard Henderson } 180798cd9ca7SRichard Henderson 180898cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 180998cd9ca7SRichard Henderson nullification of the branch itself. */ 1810eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest, 181198cd9ca7SRichard Henderson unsigned link, bool is_n) 181298cd9ca7SRichard Henderson { 1813eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 181498cd9ca7SRichard Henderson TCGCond c; 181598cd9ca7SRichard Henderson 181698cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 181798cd9ca7SRichard Henderson 181898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 181998cd9ca7SRichard Henderson if (link != 0) { 182098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182198cd9ca7SRichard Henderson } 182298cd9ca7SRichard Henderson next = get_temp(ctx); 1823eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 182498cd9ca7SRichard Henderson if (is_n) { 1825c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1826c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1827c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1828c301f34eSRichard Henderson nullify_set(ctx, 0); 1829c301f34eSRichard Henderson return DISAS_IAQ_N_UPDATED; 1830c301f34eSRichard Henderson } 183198cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 183298cd9ca7SRichard Henderson } 1833c301f34eSRichard Henderson ctx->iaoq_n = -1; 1834c301f34eSRichard Henderson ctx->iaoq_n_var = next; 183598cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 183698cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 183798cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18384137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 183998cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 184098cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 184198cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 184298cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 184398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 184498cd9ca7SRichard Henderson 184598cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 184698cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 184798cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1848eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1849eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 185098cd9ca7SRichard Henderson 185198cd9ca7SRichard Henderson nullify_over(ctx); 185298cd9ca7SRichard Henderson if (link != 0) { 1853eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 185498cd9ca7SRichard Henderson } 18557f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1856869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 185798cd9ca7SRichard Henderson } else { 185898cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 185998cd9ca7SRichard Henderson c = ctx->null_cond.c; 186098cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 186198cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 186298cd9ca7SRichard Henderson 186398cd9ca7SRichard Henderson tmp = tcg_temp_new(); 186498cd9ca7SRichard Henderson next = get_temp(ctx); 186598cd9ca7SRichard Henderson 186698cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1867eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 186898cd9ca7SRichard Henderson ctx->iaoq_n = -1; 186998cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 187098cd9ca7SRichard Henderson 187198cd9ca7SRichard Henderson if (link != 0) { 1872eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 187398cd9ca7SRichard Henderson } 187498cd9ca7SRichard Henderson 187598cd9ca7SRichard Henderson if (is_n) { 187698cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 187798cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 187898cd9ca7SRichard Henderson to the branch. */ 1879eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 188098cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188198cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 188298cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 188398cd9ca7SRichard Henderson } else { 188498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188598cd9ca7SRichard Henderson } 188698cd9ca7SRichard Henderson } 188798cd9ca7SRichard Henderson 1888869051eaSRichard Henderson return DISAS_NEXT; 188998cd9ca7SRichard Henderson } 189098cd9ca7SRichard Henderson 1891660eefe1SRichard Henderson /* Implement 1892660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1893660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1894660eefe1SRichard Henderson * else 1895660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1896660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1897660eefe1SRichard Henderson */ 1898660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1899660eefe1SRichard Henderson { 1900660eefe1SRichard Henderson TCGv_reg dest; 1901660eefe1SRichard Henderson switch (ctx->privilege) { 1902660eefe1SRichard Henderson case 0: 1903660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1904660eefe1SRichard Henderson return offset; 1905660eefe1SRichard Henderson case 3: 1906660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1907660eefe1SRichard Henderson dest = get_temp(ctx); 1908660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1909660eefe1SRichard Henderson break; 1910660eefe1SRichard Henderson default: 1911660eefe1SRichard Henderson dest = tcg_temp_new(); 1912660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1913660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1914660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1915660eefe1SRichard Henderson tcg_temp_free(dest); 1916660eefe1SRichard Henderson break; 1917660eefe1SRichard Henderson } 1918660eefe1SRichard Henderson return dest; 1919660eefe1SRichard Henderson } 1920660eefe1SRichard Henderson 1921ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19227ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19237ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19247ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19257ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19267ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19277ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19287ad439dfSRichard Henderson aforementioned BE. */ 1929869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx) 19307ad439dfSRichard Henderson { 19317ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19327ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19337ad439dfSRichard Henderson next insn within the privilaged page. */ 19347ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19357ad439dfSRichard Henderson case TCG_COND_NEVER: 19367ad439dfSRichard Henderson break; 19377ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1938eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19397ad439dfSRichard Henderson goto do_sigill; 19407ad439dfSRichard Henderson default: 19417ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19427ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19437ad439dfSRichard Henderson g_assert_not_reached(); 19447ad439dfSRichard Henderson } 19457ad439dfSRichard Henderson 19467ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19477ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19487ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19497ad439dfSRichard Henderson under such conditions. */ 19507ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19517ad439dfSRichard Henderson goto do_sigill; 19527ad439dfSRichard Henderson } 19537ad439dfSRichard Henderson 1954ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19557ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19562986721dSRichard Henderson gen_excp_1(EXCP_IMP); 1957869051eaSRichard Henderson return DISAS_NORETURN; 19587ad439dfSRichard Henderson 19597ad439dfSRichard Henderson case 0xb0: /* LWS */ 19607ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 1961869051eaSRichard Henderson return DISAS_NORETURN; 19627ad439dfSRichard Henderson 19637ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 196435136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1965ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1966eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 1967869051eaSRichard Henderson return DISAS_IAQ_N_UPDATED; 19687ad439dfSRichard Henderson 19697ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19707ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 1971869051eaSRichard Henderson return DISAS_NORETURN; 19727ad439dfSRichard Henderson 19737ad439dfSRichard Henderson default: 19747ad439dfSRichard Henderson do_sigill: 19752986721dSRichard Henderson gen_excp_1(EXCP_ILL); 1976869051eaSRichard Henderson return DISAS_NORETURN; 19777ad439dfSRichard Henderson } 19787ad439dfSRichard Henderson } 1979ba1d0b44SRichard Henderson #endif 19807ad439dfSRichard Henderson 1981869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn, 1982b2167459SRichard Henderson const DisasInsn *di) 1983b2167459SRichard Henderson { 1984b2167459SRichard Henderson cond_free(&ctx->null_cond); 1985869051eaSRichard Henderson return DISAS_NEXT; 1986b2167459SRichard Henderson } 1987b2167459SRichard Henderson 1988869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn, 198998a9cb79SRichard Henderson const DisasInsn *di) 199098a9cb79SRichard Henderson { 199198a9cb79SRichard Henderson nullify_over(ctx); 19921a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP_BREAK)); 199398a9cb79SRichard Henderson } 199498a9cb79SRichard Henderson 1995869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn, 199698a9cb79SRichard Henderson const DisasInsn *di) 199798a9cb79SRichard Henderson { 199898a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 199998a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 200098a9cb79SRichard Henderson 200198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2002869051eaSRichard Henderson return DISAS_NEXT; 200398a9cb79SRichard Henderson } 200498a9cb79SRichard Henderson 2005869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn, 200698a9cb79SRichard Henderson const DisasInsn *di) 200798a9cb79SRichard Henderson { 200898a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2009eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2010eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 201198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 201298a9cb79SRichard Henderson 201398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2014869051eaSRichard Henderson return DISAS_NEXT; 201598a9cb79SRichard Henderson } 201698a9cb79SRichard Henderson 2017869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn, 201898a9cb79SRichard Henderson const DisasInsn *di) 201998a9cb79SRichard Henderson { 202098a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 202133423472SRichard Henderson unsigned rs = assemble_sr3(insn); 202233423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 202333423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 202498a9cb79SRichard Henderson 202533423472SRichard Henderson load_spr(ctx, t0, rs); 202633423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 202733423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 202833423472SRichard Henderson 202933423472SRichard Henderson save_gpr(ctx, rt, t1); 203033423472SRichard Henderson tcg_temp_free(t1); 203133423472SRichard Henderson tcg_temp_free_i64(t0); 203298a9cb79SRichard Henderson 203398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2034869051eaSRichard Henderson return DISAS_NEXT; 203598a9cb79SRichard Henderson } 203698a9cb79SRichard Henderson 2037869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn, 203898a9cb79SRichard Henderson const DisasInsn *di) 203998a9cb79SRichard Henderson { 204098a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 204198a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 2042eaa3783bSRichard Henderson TCGv_reg tmp; 204349c29d6cSRichard Henderson DisasJumpType ret; 204498a9cb79SRichard Henderson 204598a9cb79SRichard Henderson switch (ctl) { 204635136a77SRichard Henderson case CR_SAR: 204798a9cb79SRichard Henderson #ifdef TARGET_HPPA64 204898a9cb79SRichard Henderson if (extract32(insn, 14, 1) == 0) { 204998a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 205098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2051eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 205298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 205335136a77SRichard Henderson goto done; 205498a9cb79SRichard Henderson } 205598a9cb79SRichard Henderson #endif 205698a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 205735136a77SRichard Henderson goto done; 205835136a77SRichard Henderson case CR_IT: /* Interval Timer */ 205935136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 206035136a77SRichard Henderson nullify_over(ctx); 206198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2062*84b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 206349c29d6cSRichard Henderson gen_io_start(); 206449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206549c29d6cSRichard Henderson gen_io_end(); 206649c29d6cSRichard Henderson ret = DISAS_IAQ_N_STALE; 206749c29d6cSRichard Henderson } else { 206849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206949c29d6cSRichard Henderson ret = DISAS_NEXT; 207049c29d6cSRichard Henderson } 207198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207249c29d6cSRichard Henderson return nullify_end(ctx, ret); 207398a9cb79SRichard Henderson case 26: 207498a9cb79SRichard Henderson case 27: 207598a9cb79SRichard Henderson break; 207698a9cb79SRichard Henderson default: 207798a9cb79SRichard Henderson /* All other control registers are privileged. */ 207835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 207935136a77SRichard Henderson break; 208098a9cb79SRichard Henderson } 208198a9cb79SRichard Henderson 208235136a77SRichard Henderson tmp = get_temp(ctx); 208335136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 208435136a77SRichard Henderson save_gpr(ctx, rt, tmp); 208535136a77SRichard Henderson 208635136a77SRichard Henderson done: 208798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2088869051eaSRichard Henderson return DISAS_NEXT; 208998a9cb79SRichard Henderson } 209098a9cb79SRichard Henderson 209133423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn, 209233423472SRichard Henderson const DisasInsn *di) 209333423472SRichard Henderson { 209433423472SRichard Henderson unsigned rr = extract32(insn, 16, 5); 209533423472SRichard Henderson unsigned rs = assemble_sr3(insn); 209633423472SRichard Henderson TCGv_i64 t64; 209733423472SRichard Henderson 209833423472SRichard Henderson if (rs >= 5) { 209933423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 210033423472SRichard Henderson } 210133423472SRichard Henderson nullify_over(ctx); 210233423472SRichard Henderson 210333423472SRichard Henderson t64 = tcg_temp_new_i64(); 210433423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 210533423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 210633423472SRichard Henderson 210733423472SRichard Henderson if (rs >= 4) { 210833423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2109494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 211033423472SRichard Henderson } else { 211133423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 211233423472SRichard Henderson } 211333423472SRichard Henderson tcg_temp_free_i64(t64); 211433423472SRichard Henderson 211533423472SRichard Henderson return nullify_end(ctx, DISAS_NEXT); 211633423472SRichard Henderson } 211733423472SRichard Henderson 2118869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn, 211998a9cb79SRichard Henderson const DisasInsn *di) 212098a9cb79SRichard Henderson { 212198a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 212298a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 212335136a77SRichard Henderson TCGv_reg reg = load_gpr(ctx, rin); 2124eaa3783bSRichard Henderson TCGv_reg tmp; 212598a9cb79SRichard Henderson 212635136a77SRichard Henderson if (ctl == CR_SAR) { 212798a9cb79SRichard Henderson tmp = tcg_temp_new(); 212835136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 212998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 213098a9cb79SRichard Henderson tcg_temp_free(tmp); 213198a9cb79SRichard Henderson 213298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2133869051eaSRichard Henderson return DISAS_NEXT; 213498a9cb79SRichard Henderson } 213598a9cb79SRichard Henderson 213635136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 213735136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213835136a77SRichard Henderson 21394f5f2548SRichard Henderson #ifdef CONFIG_USER_ONLY 21404f5f2548SRichard Henderson g_assert_not_reached(); 21414f5f2548SRichard Henderson #else 21424f5f2548SRichard Henderson DisasJumpType ret = DISAS_NEXT; 21434f5f2548SRichard Henderson 214435136a77SRichard Henderson nullify_over(ctx); 214535136a77SRichard Henderson switch (ctl) { 214635136a77SRichard Henderson case CR_IT: 214749c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 214835136a77SRichard Henderson break; 21494f5f2548SRichard Henderson case CR_EIRR: 21504f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21514f5f2548SRichard Henderson break; 21524f5f2548SRichard Henderson case CR_EIEM: 21534f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 21544f5f2548SRichard Henderson ret = DISAS_IAQ_N_STALE_EXIT; 21554f5f2548SRichard Henderson break; 21564f5f2548SRichard Henderson 215735136a77SRichard Henderson case CR_IIASQ: 215835136a77SRichard Henderson case CR_IIAOQ: 215935136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 216035136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 216135136a77SRichard Henderson tmp = get_temp(ctx); 216235136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 216335136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 216435136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 216535136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 216635136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 216735136a77SRichard Henderson break; 216835136a77SRichard Henderson 216935136a77SRichard Henderson default: 217035136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 217135136a77SRichard Henderson break; 217235136a77SRichard Henderson } 21734f5f2548SRichard Henderson return nullify_end(ctx, ret); 21744f5f2548SRichard Henderson #endif 217535136a77SRichard Henderson } 217635136a77SRichard Henderson 2177869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn, 217898a9cb79SRichard Henderson const DisasInsn *di) 217998a9cb79SRichard Henderson { 218098a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 2181eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 218298a9cb79SRichard Henderson 2183eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, rin)); 2184eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 218598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 218698a9cb79SRichard Henderson tcg_temp_free(tmp); 218798a9cb79SRichard Henderson 218898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2189869051eaSRichard Henderson return DISAS_NEXT; 219098a9cb79SRichard Henderson } 219198a9cb79SRichard Henderson 2192869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn, 219398a9cb79SRichard Henderson const DisasInsn *di) 219498a9cb79SRichard Henderson { 219598a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2196eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 219798a9cb79SRichard Henderson 21982330504cSHelge Deller #ifdef CONFIG_USER_ONLY 21992330504cSHelge Deller /* We don't implement space registers in user mode. */ 2200eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22012330504cSHelge Deller #else 22022330504cSHelge Deller unsigned rb = extract32(insn, 21, 5); 22032330504cSHelge Deller unsigned sp = extract32(insn, 14, 2); 22042330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22052330504cSHelge Deller 22062330504cSHelge Deller tcg_gen_mov_i64(t0, space_select(ctx, sp, load_gpr(ctx, rb))); 22072330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22082330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22092330504cSHelge Deller 22102330504cSHelge Deller tcg_temp_free_i64(t0); 22112330504cSHelge Deller #endif 221298a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 221398a9cb79SRichard Henderson 221498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2215869051eaSRichard Henderson return DISAS_NEXT; 221698a9cb79SRichard Henderson } 221798a9cb79SRichard Henderson 2218e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2219e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 2220e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2221e1b5a5edSRichard Henderson { 2222e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2223e1b5a5edSRichard Henderson 2224e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2225e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2226e1b5a5edSRichard Henderson } 2227e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2228e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2229e1b5a5edSRichard Henderson } 2230e1b5a5edSRichard Henderson return val; 2231e1b5a5edSRichard Henderson } 2232e1b5a5edSRichard Henderson 2233e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn, 2234e1b5a5edSRichard Henderson const DisasInsn *di) 2235e1b5a5edSRichard Henderson { 2236e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2237e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2238e1b5a5edSRichard Henderson TCGv_reg tmp; 2239e1b5a5edSRichard Henderson 2240e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2241e1b5a5edSRichard Henderson nullify_over(ctx); 2242e1b5a5edSRichard Henderson 2243e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2244e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2245e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2246e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2247e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2248e1b5a5edSRichard Henderson 2249e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 2250e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2251e1b5a5edSRichard Henderson } 2252e1b5a5edSRichard Henderson 2253e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn, 2254e1b5a5edSRichard Henderson const DisasInsn *di) 2255e1b5a5edSRichard Henderson { 2256e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2257e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2258e1b5a5edSRichard Henderson TCGv_reg tmp; 2259e1b5a5edSRichard Henderson 2260e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2261e1b5a5edSRichard Henderson nullify_over(ctx); 2262e1b5a5edSRichard Henderson 2263e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2264e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2265e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2266e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2267e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2268e1b5a5edSRichard Henderson 2269e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 2270e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2271e1b5a5edSRichard Henderson } 2272e1b5a5edSRichard Henderson 2273e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn, 2274e1b5a5edSRichard Henderson const DisasInsn *di) 2275e1b5a5edSRichard Henderson { 2276e1b5a5edSRichard Henderson unsigned rr = extract32(insn, 16, 5); 2277e1b5a5edSRichard Henderson TCGv_reg tmp, reg; 2278e1b5a5edSRichard Henderson 2279e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2280e1b5a5edSRichard Henderson nullify_over(ctx); 2281e1b5a5edSRichard Henderson 2282e1b5a5edSRichard Henderson reg = load_gpr(ctx, rr); 2283e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2284e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2285e1b5a5edSRichard Henderson 2286e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 2287e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2288e1b5a5edSRichard Henderson } 2289f49b3537SRichard Henderson 2290f49b3537SRichard Henderson static DisasJumpType trans_rfi(DisasContext *ctx, uint32_t insn, 2291f49b3537SRichard Henderson const DisasInsn *di) 2292f49b3537SRichard Henderson { 2293f49b3537SRichard Henderson unsigned comp = extract32(insn, 5, 4); 2294f49b3537SRichard Henderson 2295f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2296f49b3537SRichard Henderson nullify_over(ctx); 2297f49b3537SRichard Henderson 2298f49b3537SRichard Henderson if (comp == 5) { 2299f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2300f49b3537SRichard Henderson } else { 2301f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2302f49b3537SRichard Henderson } 2303f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2304f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2305f49b3537SRichard Henderson } else { 230607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2307f49b3537SRichard Henderson } 2308f49b3537SRichard Henderson 2309f49b3537SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2310f49b3537SRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 2311f49b3537SRichard Henderson } 23126210db05SHelge Deller 23136210db05SHelge Deller static DisasJumpType gen_hlt(DisasContext *ctx, int reset) 23146210db05SHelge Deller { 23156210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23166210db05SHelge Deller nullify_over(ctx); 23176210db05SHelge Deller if (reset) { 23186210db05SHelge Deller gen_helper_reset(cpu_env); 23196210db05SHelge Deller } else { 23206210db05SHelge Deller gen_helper_halt(cpu_env); 23216210db05SHelge Deller } 23226210db05SHelge Deller return nullify_end(ctx, DISAS_NORETURN); 23236210db05SHelge Deller } 2324e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2325e1b5a5edSRichard Henderson 232698a9cb79SRichard Henderson static const DisasInsn table_system[] = { 232798a9cb79SRichard Henderson { 0x00000000u, 0xfc001fe0u, trans_break }, 232833423472SRichard Henderson { 0x00001820u, 0xffe01fffu, trans_mtsp }, 232998a9cb79SRichard Henderson { 0x00001840u, 0xfc00ffffu, trans_mtctl }, 233098a9cb79SRichard Henderson { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm }, 233198a9cb79SRichard Henderson { 0x000014a0u, 0xffffffe0u, trans_mfia }, 233298a9cb79SRichard Henderson { 0x000004a0u, 0xffff1fe0u, trans_mfsp }, 23337f221b07SRichard Henderson { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl }, 2334e216a77eSRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, /* sync */ 2335e216a77eSRichard Henderson { 0x00100400u, 0xffffffffu, trans_sync }, /* syncdma */ 233698a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2337e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2338e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2339e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2340e1b5a5edSRichard Henderson { 0x00001860u, 0xffe0ffffu, trans_mtsm }, 2341f49b3537SRichard Henderson { 0x00000c00u, 0xfffffe1fu, trans_rfi }, 2342e1b5a5edSRichard Henderson #endif 234398a9cb79SRichard Henderson }; 234498a9cb79SRichard Henderson 2345869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 234698a9cb79SRichard Henderson const DisasInsn *di) 234798a9cb79SRichard Henderson { 234898a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 234998a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2350eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2351eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2352eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 235398a9cb79SRichard Henderson 235498a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2355eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 235698a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 235798a9cb79SRichard Henderson 235898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2359869051eaSRichard Henderson return DISAS_NEXT; 236098a9cb79SRichard Henderson } 236198a9cb79SRichard Henderson 2362869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn, 236398a9cb79SRichard Henderson const DisasInsn *di) 236498a9cb79SRichard Henderson { 236598a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 236686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 2367eed14219SRichard Henderson unsigned rr = extract32(insn, 16, 5); 236898a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 236998a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 2370eed14219SRichard Henderson unsigned is_imm = extract32(insn, 13, 1); 237186f8d05fSRichard Henderson TCGv_reg dest, ofs; 2372eed14219SRichard Henderson TCGv_i32 level, want; 237386f8d05fSRichard Henderson TCGv_tl addr; 237498a9cb79SRichard Henderson 237598a9cb79SRichard Henderson nullify_over(ctx); 237698a9cb79SRichard Henderson 237798a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 237886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 2379eed14219SRichard Henderson 2380eed14219SRichard Henderson if (is_imm) { 2381eed14219SRichard Henderson level = tcg_const_i32(extract32(insn, 16, 2)); 238298a9cb79SRichard Henderson } else { 2383eed14219SRichard Henderson level = tcg_temp_new_i32(); 2384eed14219SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, rr)); 2385eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 238698a9cb79SRichard Henderson } 2387eed14219SRichard Henderson want = tcg_const_i32(is_write ? PAGE_WRITE : PAGE_READ); 2388eed14219SRichard Henderson 2389eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2390eed14219SRichard Henderson 2391eed14219SRichard Henderson tcg_temp_free_i32(want); 2392eed14219SRichard Henderson tcg_temp_free_i32(level); 2393eed14219SRichard Henderson 239498a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 2395869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 239698a9cb79SRichard Henderson } 239798a9cb79SRichard Henderson 23988d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 23998d6ae7fbSRichard Henderson static DisasJumpType trans_ixtlbx(DisasContext *ctx, uint32_t insn, 24008d6ae7fbSRichard Henderson const DisasInsn *di) 24018d6ae7fbSRichard Henderson { 24028d6ae7fbSRichard Henderson unsigned sp; 24038d6ae7fbSRichard Henderson unsigned rr = extract32(insn, 16, 5); 24048d6ae7fbSRichard Henderson unsigned rb = extract32(insn, 21, 5); 24058d6ae7fbSRichard Henderson unsigned is_data = insn & 0x1000; 24068d6ae7fbSRichard Henderson unsigned is_addr = insn & 0x40; 24078d6ae7fbSRichard Henderson TCGv_tl addr; 24088d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24098d6ae7fbSRichard Henderson 24108d6ae7fbSRichard Henderson if (is_data) { 24118d6ae7fbSRichard Henderson sp = extract32(insn, 14, 2); 24128d6ae7fbSRichard Henderson } else { 24138d6ae7fbSRichard Henderson sp = ~assemble_sr3(insn); 24148d6ae7fbSRichard Henderson } 24158d6ae7fbSRichard Henderson 24168d6ae7fbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24178d6ae7fbSRichard Henderson nullify_over(ctx); 24188d6ae7fbSRichard Henderson 24198d6ae7fbSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 24208d6ae7fbSRichard Henderson reg = load_gpr(ctx, rr); 24218d6ae7fbSRichard Henderson if (is_addr) { 24228d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24238d6ae7fbSRichard Henderson } else { 24248d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24258d6ae7fbSRichard Henderson } 24268d6ae7fbSRichard Henderson 24278d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24288d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 2429494737b7SRichard Henderson return nullify_end(ctx, !is_data && (ctx->tb_flags & PSW_C) 24308d6ae7fbSRichard Henderson ? DISAS_IAQ_N_STALE : DISAS_NEXT); 24318d6ae7fbSRichard Henderson } 243263300a00SRichard Henderson 243363300a00SRichard Henderson static DisasJumpType trans_pxtlbx(DisasContext *ctx, uint32_t insn, 243463300a00SRichard Henderson const DisasInsn *di) 243563300a00SRichard Henderson { 243663300a00SRichard Henderson unsigned m = extract32(insn, 5, 1); 243763300a00SRichard Henderson unsigned sp; 243863300a00SRichard Henderson unsigned rx = extract32(insn, 16, 5); 243963300a00SRichard Henderson unsigned rb = extract32(insn, 21, 5); 244063300a00SRichard Henderson unsigned is_data = insn & 0x1000; 244163300a00SRichard Henderson unsigned is_local = insn & 0x40; 244263300a00SRichard Henderson TCGv_tl addr; 244363300a00SRichard Henderson TCGv_reg ofs; 244463300a00SRichard Henderson 244563300a00SRichard Henderson if (is_data) { 244663300a00SRichard Henderson sp = extract32(insn, 14, 2); 244763300a00SRichard Henderson } else { 244863300a00SRichard Henderson sp = ~assemble_sr3(insn); 244963300a00SRichard Henderson } 245063300a00SRichard Henderson 245163300a00SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 245263300a00SRichard Henderson nullify_over(ctx); 245363300a00SRichard Henderson 245463300a00SRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false); 245563300a00SRichard Henderson if (m) { 245663300a00SRichard Henderson save_gpr(ctx, rb, ofs); 245763300a00SRichard Henderson } 245863300a00SRichard Henderson if (is_local) { 245963300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 246063300a00SRichard Henderson } else { 246163300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 246263300a00SRichard Henderson } 246363300a00SRichard Henderson 246463300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2465494737b7SRichard Henderson return nullify_end(ctx, !is_data && (ctx->tb_flags & PSW_C) 246663300a00SRichard Henderson ? DISAS_IAQ_N_STALE : DISAS_NEXT); 246763300a00SRichard Henderson } 24682dfcca9fSRichard Henderson 24692dfcca9fSRichard Henderson static DisasJumpType trans_lpa(DisasContext *ctx, uint32_t insn, 24702dfcca9fSRichard Henderson const DisasInsn *di) 24712dfcca9fSRichard Henderson { 24722dfcca9fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 24732dfcca9fSRichard Henderson unsigned m = extract32(insn, 5, 1); 24742dfcca9fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 24752dfcca9fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 24762dfcca9fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 24772dfcca9fSRichard Henderson TCGv_tl vaddr; 24782dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24792dfcca9fSRichard Henderson 24802dfcca9fSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24812dfcca9fSRichard Henderson nullify_over(ctx); 24822dfcca9fSRichard Henderson 24832dfcca9fSRichard Henderson form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false); 24842dfcca9fSRichard Henderson 24852dfcca9fSRichard Henderson paddr = tcg_temp_new(); 24862dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 24872dfcca9fSRichard Henderson 24882dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 24892dfcca9fSRichard Henderson if (m) { 24902dfcca9fSRichard Henderson save_gpr(ctx, rb, ofs); 24912dfcca9fSRichard Henderson } 24922dfcca9fSRichard Henderson save_gpr(ctx, rt, paddr); 24932dfcca9fSRichard Henderson tcg_temp_free(paddr); 24942dfcca9fSRichard Henderson 24952dfcca9fSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 24962dfcca9fSRichard Henderson } 249743a97b81SRichard Henderson 249843a97b81SRichard Henderson static DisasJumpType trans_lci(DisasContext *ctx, uint32_t insn, 249943a97b81SRichard Henderson const DisasInsn *di) 250043a97b81SRichard Henderson { 250143a97b81SRichard Henderson unsigned rt = extract32(insn, 0, 5); 250243a97b81SRichard Henderson TCGv_reg ci; 250343a97b81SRichard Henderson 250443a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 250543a97b81SRichard Henderson 250643a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 250743a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 250843a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 250943a97b81SRichard Henderson since the entire address space is coherent. */ 251043a97b81SRichard Henderson ci = tcg_const_reg(0); 251143a97b81SRichard Henderson save_gpr(ctx, rt, ci); 251243a97b81SRichard Henderson tcg_temp_free(ci); 251343a97b81SRichard Henderson 251443a97b81SRichard Henderson return DISAS_NEXT; 251543a97b81SRichard Henderson } 25168d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 25178d6ae7fbSRichard Henderson 251898a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 251998a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 252098a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 252198a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 252298a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 252398a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 252498a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 252598a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 252698a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 252798a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 252898a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 252998a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 253098a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 253198a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 253298a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 253398a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 25348d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 25358d6ae7fbSRichard Henderson { 0x04000000u, 0xfc001fffu, trans_ixtlbx }, /* iitlbp */ 25368d6ae7fbSRichard Henderson { 0x04000040u, 0xfc001fffu, trans_ixtlbx }, /* iitlba */ 25378d6ae7fbSRichard Henderson { 0x04001000u, 0xfc001fffu, trans_ixtlbx }, /* idtlbp */ 25388d6ae7fbSRichard Henderson { 0x04001040u, 0xfc001fffu, trans_ixtlbx }, /* idtlba */ 253963300a00SRichard Henderson { 0x04000200u, 0xfc001fdfu, trans_pxtlbx }, /* pitlb */ 254063300a00SRichard Henderson { 0x04000240u, 0xfc001fdfu, trans_pxtlbx }, /* pitlbe */ 254163300a00SRichard Henderson { 0x04001200u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlb */ 254263300a00SRichard Henderson { 0x04001240u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlbe */ 25432dfcca9fSRichard Henderson { 0x04001340u, 0xfc003fc0u, trans_lpa }, 254443a97b81SRichard Henderson { 0x04001300u, 0xfc003fe0u, trans_lci }, 25458d6ae7fbSRichard Henderson #endif 254698a9cb79SRichard Henderson }; 254798a9cb79SRichard Henderson 2548869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn, 2549b2167459SRichard Henderson const DisasInsn *di) 2550b2167459SRichard Henderson { 2551b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2552b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2553b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2554b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2555b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2556b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2557eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2558b2167459SRichard Henderson bool is_c = false; 2559b2167459SRichard Henderson bool is_l = false; 2560b2167459SRichard Henderson bool is_tc = false; 2561b2167459SRichard Henderson bool is_tsv = false; 2562869051eaSRichard Henderson DisasJumpType ret; 2563b2167459SRichard Henderson 2564b2167459SRichard Henderson switch (ext) { 2565b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2566b2167459SRichard Henderson break; 2567b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2568b2167459SRichard Henderson is_l = true; 2569b2167459SRichard Henderson break; 2570b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2571b2167459SRichard Henderson is_tsv = true; 2572b2167459SRichard Henderson break; 2573b2167459SRichard Henderson case 0x7: /* ADD,C */ 2574b2167459SRichard Henderson is_c = true; 2575b2167459SRichard Henderson break; 2576b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2577b2167459SRichard Henderson is_c = is_tsv = true; 2578b2167459SRichard Henderson break; 2579b2167459SRichard Henderson default: 2580b2167459SRichard Henderson return gen_illegal(ctx); 2581b2167459SRichard Henderson } 2582b2167459SRichard Henderson 2583b2167459SRichard Henderson if (cf) { 2584b2167459SRichard Henderson nullify_over(ctx); 2585b2167459SRichard Henderson } 2586b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2587b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2588b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 2589b2167459SRichard Henderson return nullify_end(ctx, ret); 2590b2167459SRichard Henderson } 2591b2167459SRichard Henderson 2592869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn, 2593b2167459SRichard Henderson const DisasInsn *di) 2594b2167459SRichard Henderson { 2595b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2596b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2597b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2598b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2599b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2600eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2601b2167459SRichard Henderson bool is_b = false; 2602b2167459SRichard Henderson bool is_tc = false; 2603b2167459SRichard Henderson bool is_tsv = false; 2604869051eaSRichard Henderson DisasJumpType ret; 2605b2167459SRichard Henderson 2606b2167459SRichard Henderson switch (ext) { 2607b2167459SRichard Henderson case 0x10: /* SUB */ 2608b2167459SRichard Henderson break; 2609b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2610b2167459SRichard Henderson is_tsv = true; 2611b2167459SRichard Henderson break; 2612b2167459SRichard Henderson case 0x14: /* SUB,B */ 2613b2167459SRichard Henderson is_b = true; 2614b2167459SRichard Henderson break; 2615b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2616b2167459SRichard Henderson is_b = is_tsv = true; 2617b2167459SRichard Henderson break; 2618b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2619b2167459SRichard Henderson is_tc = true; 2620b2167459SRichard Henderson break; 2621b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2622b2167459SRichard Henderson is_tc = is_tsv = true; 2623b2167459SRichard Henderson break; 2624b2167459SRichard Henderson default: 2625b2167459SRichard Henderson return gen_illegal(ctx); 2626b2167459SRichard Henderson } 2627b2167459SRichard Henderson 2628b2167459SRichard Henderson if (cf) { 2629b2167459SRichard Henderson nullify_over(ctx); 2630b2167459SRichard Henderson } 2631b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2632b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2633b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 2634b2167459SRichard Henderson return nullify_end(ctx, ret); 2635b2167459SRichard Henderson } 2636b2167459SRichard Henderson 2637869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn, 2638b2167459SRichard Henderson const DisasInsn *di) 2639b2167459SRichard Henderson { 2640b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2641b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2642b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2643b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2644eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2645869051eaSRichard Henderson DisasJumpType ret; 2646b2167459SRichard Henderson 2647b2167459SRichard Henderson if (cf) { 2648b2167459SRichard Henderson nullify_over(ctx); 2649b2167459SRichard Henderson } 2650b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2651b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2652eff235ebSPaolo Bonzini ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 2653b2167459SRichard Henderson return nullify_end(ctx, ret); 2654b2167459SRichard Henderson } 2655b2167459SRichard Henderson 2656b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 2657869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn, 2658b2167459SRichard Henderson const DisasInsn *di) 2659b2167459SRichard Henderson { 2660b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2661b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2662b2167459SRichard Henderson 2663b2167459SRichard Henderson if (r1 == 0) { 2664eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2665eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2666b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2667b2167459SRichard Henderson } else { 2668b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2669b2167459SRichard Henderson } 2670b2167459SRichard Henderson cond_free(&ctx->null_cond); 2671869051eaSRichard Henderson return DISAS_NEXT; 2672b2167459SRichard Henderson } 2673b2167459SRichard Henderson 2674869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn, 2675b2167459SRichard Henderson const DisasInsn *di) 2676b2167459SRichard Henderson { 2677b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2678b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2679b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2680b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2681eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2682869051eaSRichard Henderson DisasJumpType ret; 2683b2167459SRichard Henderson 2684b2167459SRichard Henderson if (cf) { 2685b2167459SRichard Henderson nullify_over(ctx); 2686b2167459SRichard Henderson } 2687b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2688b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2689b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 2690b2167459SRichard Henderson return nullify_end(ctx, ret); 2691b2167459SRichard Henderson } 2692b2167459SRichard Henderson 2693869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn, 2694b2167459SRichard Henderson const DisasInsn *di) 2695b2167459SRichard Henderson { 2696b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2697b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2698b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2699b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2700eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2701869051eaSRichard Henderson DisasJumpType ret; 2702b2167459SRichard Henderson 2703b2167459SRichard Henderson if (cf) { 2704b2167459SRichard Henderson nullify_over(ctx); 2705b2167459SRichard Henderson } 2706b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2707b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2708eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 2709b2167459SRichard Henderson return nullify_end(ctx, ret); 2710b2167459SRichard Henderson } 2711b2167459SRichard Henderson 2712869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn, 2713b2167459SRichard Henderson const DisasInsn *di) 2714b2167459SRichard Henderson { 2715b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2716b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2717b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2718b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2719b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2720eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2721869051eaSRichard Henderson DisasJumpType ret; 2722b2167459SRichard Henderson 2723b2167459SRichard Henderson if (cf) { 2724b2167459SRichard Henderson nullify_over(ctx); 2725b2167459SRichard Henderson } 2726b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2727b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2728b2167459SRichard Henderson tmp = get_temp(ctx); 2729eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2730eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 2731b2167459SRichard Henderson return nullify_end(ctx, ret); 2732b2167459SRichard Henderson } 2733b2167459SRichard Henderson 2734869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn, 2735b2167459SRichard Henderson const DisasInsn *di) 2736b2167459SRichard Henderson { 2737b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2738b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2739b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2740b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2741eaa3783bSRichard Henderson TCGv_reg tmp; 2742869051eaSRichard Henderson DisasJumpType ret; 2743b2167459SRichard Henderson 2744b2167459SRichard Henderson nullify_over(ctx); 2745b2167459SRichard Henderson 2746b2167459SRichard Henderson tmp = get_temp(ctx); 2747eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2748b2167459SRichard Henderson if (!is_i) { 2749eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2750b2167459SRichard Henderson } 2751eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2752eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2753b2167459SRichard Henderson ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2754eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2755b2167459SRichard Henderson 2756b2167459SRichard Henderson return nullify_end(ctx, ret); 2757b2167459SRichard Henderson } 2758b2167459SRichard Henderson 2759869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn, 2760b2167459SRichard Henderson const DisasInsn *di) 2761b2167459SRichard Henderson { 2762b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2763b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2764b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2765b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2766eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2767b2167459SRichard Henderson 2768b2167459SRichard Henderson nullify_over(ctx); 2769b2167459SRichard Henderson 2770b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2771b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2772b2167459SRichard Henderson 2773b2167459SRichard Henderson add1 = tcg_temp_new(); 2774b2167459SRichard Henderson add2 = tcg_temp_new(); 2775b2167459SRichard Henderson addc = tcg_temp_new(); 2776b2167459SRichard Henderson dest = tcg_temp_new(); 2777eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2778b2167459SRichard Henderson 2779b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2780eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2781eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2782b2167459SRichard Henderson 2783b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2784b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2785b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2786b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2787eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2788eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2789eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2790b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2791b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2792b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2793b2167459SRichard Henderson 2794b2167459SRichard Henderson tcg_temp_free(addc); 2795b2167459SRichard Henderson tcg_temp_free(zero); 2796b2167459SRichard Henderson 2797b2167459SRichard Henderson /* Write back the result register. */ 2798b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2799b2167459SRichard Henderson 2800b2167459SRichard Henderson /* Write back PSW[CB]. */ 2801eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2802eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2803b2167459SRichard Henderson 2804b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2805eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2806eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2807b2167459SRichard Henderson 2808b2167459SRichard Henderson /* Install the new nullification. */ 2809b2167459SRichard Henderson if (cf) { 2810eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2811b2167459SRichard Henderson if (cf >> 1 == 6) { 2812b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2813b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2814b2167459SRichard Henderson } 2815b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2816b2167459SRichard Henderson } 2817b2167459SRichard Henderson 2818b2167459SRichard Henderson tcg_temp_free(add1); 2819b2167459SRichard Henderson tcg_temp_free(add2); 2820b2167459SRichard Henderson tcg_temp_free(dest); 2821b2167459SRichard Henderson 2822869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 2823b2167459SRichard Henderson } 2824b2167459SRichard Henderson 2825b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2826b49572d3SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 2827b49572d3SRichard Henderson * 2828b49572d3SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 2829b49572d3SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 2830b49572d3SRichard Henderson * currently implemented as idle. 2831b49572d3SRichard Henderson */ 2832b49572d3SRichard Henderson static DisasJumpType trans_pause(DisasContext *ctx, uint32_t insn, 2833b49572d3SRichard Henderson const DisasInsn *di) 2834b49572d3SRichard Henderson { 2835b49572d3SRichard Henderson TCGv_i32 tmp; 2836b49572d3SRichard Henderson 2837b49572d3SRichard Henderson /* No need to check for supervisor, as userland can only pause 2838b49572d3SRichard Henderson until the next timer interrupt. */ 2839b49572d3SRichard Henderson nullify_over(ctx); 2840b49572d3SRichard Henderson 2841b49572d3SRichard Henderson /* Advance the instruction queue. */ 2842b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2843b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 2844b49572d3SRichard Henderson nullify_set(ctx, 0); 2845b49572d3SRichard Henderson 2846b49572d3SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2847b49572d3SRichard Henderson tmp = tcg_const_i32(1); 2848b49572d3SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 2849b49572d3SRichard Henderson offsetof(CPUState, halted)); 2850b49572d3SRichard Henderson tcg_temp_free_i32(tmp); 2851b49572d3SRichard Henderson gen_excp_1(EXCP_HALTED); 2852b49572d3SRichard Henderson 2853b49572d3SRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 2854b49572d3SRichard Henderson } 2855b49572d3SRichard Henderson #endif 2856b49572d3SRichard Henderson 2857b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2858b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2859b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2860b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2861b49572d3SRichard Henderson { 0x094a024au, 0xffffffffu, trans_pause }, /* or r10,r10,r10 */ 2862b49572d3SRichard Henderson { 0x0bff025fu, 0xffffffffu, trans_pause }, /* or r31,r31,r31 */ 2863b49572d3SRichard Henderson #endif 2864eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2865eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2866eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2867eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2868b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2869b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2870b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2871b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2872b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2873b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2874b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2875b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2876b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2877b2167459SRichard Henderson }; 2878b2167459SRichard Henderson 2879869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn) 2880b2167459SRichard Henderson { 2881eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2882b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2883b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2884b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2885b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2886b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2887eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2888869051eaSRichard Henderson DisasJumpType ret; 2889b2167459SRichard Henderson 2890b2167459SRichard Henderson if (cf) { 2891b2167459SRichard Henderson nullify_over(ctx); 2892b2167459SRichard Henderson } 2893b2167459SRichard Henderson 2894b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2895b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2896b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2897b2167459SRichard Henderson 2898b2167459SRichard Henderson return nullify_end(ctx, ret); 2899b2167459SRichard Henderson } 2900b2167459SRichard Henderson 2901869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn) 2902b2167459SRichard Henderson { 2903eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2904b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2905b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2906b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2907b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2908eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2909869051eaSRichard Henderson DisasJumpType ret; 2910b2167459SRichard Henderson 2911b2167459SRichard Henderson if (cf) { 2912b2167459SRichard Henderson nullify_over(ctx); 2913b2167459SRichard Henderson } 2914b2167459SRichard Henderson 2915b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2916b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2917b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2918b2167459SRichard Henderson 2919b2167459SRichard Henderson return nullify_end(ctx, ret); 2920b2167459SRichard Henderson } 2921b2167459SRichard Henderson 2922869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2923b2167459SRichard Henderson { 2924eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2925b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2926b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2927b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2928eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2929869051eaSRichard Henderson DisasJumpType ret; 2930b2167459SRichard Henderson 2931b2167459SRichard Henderson if (cf) { 2932b2167459SRichard Henderson nullify_over(ctx); 2933b2167459SRichard Henderson } 2934b2167459SRichard Henderson 2935b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2936b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2937b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2938b2167459SRichard Henderson 2939b2167459SRichard Henderson return nullify_end(ctx, ret); 2940b2167459SRichard Henderson } 2941b2167459SRichard Henderson 2942869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 294396d6407fSRichard Henderson const DisasInsn *di) 294496d6407fSRichard Henderson { 294596d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 294696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 294796d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 294896d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 294986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 295096d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 295196d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 295296d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 295396d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 295496d6407fSRichard Henderson 295586f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop); 295696d6407fSRichard Henderson } 295796d6407fSRichard Henderson 2958869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 295996d6407fSRichard Henderson const DisasInsn *di) 296096d6407fSRichard Henderson { 296196d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 296296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 296396d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 296496d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 296586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 296696d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 296796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 296896d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 296996d6407fSRichard Henderson 297086f8d05fSRichard Henderson return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop); 297196d6407fSRichard Henderson } 297296d6407fSRichard Henderson 2973869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn, 297496d6407fSRichard Henderson const DisasInsn *di) 297596d6407fSRichard Henderson { 297696d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 297796d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 297896d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 297996d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 298086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 298196d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 298296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 298396d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 298496d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 298596d6407fSRichard Henderson 298686f8d05fSRichard Henderson return do_store(ctx, rr, rb, disp, sp, modify, mop); 298796d6407fSRichard Henderson } 298896d6407fSRichard Henderson 2989869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn, 299096d6407fSRichard Henderson const DisasInsn *di) 299196d6407fSRichard Henderson { 299296d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 299396d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 299496d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 299596d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 299686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 299796d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 299896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 299996d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 300086f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 300186f8d05fSRichard Henderson TCGv_tl addr; 300296d6407fSRichard Henderson int modify, disp = 0, scale = 0; 300396d6407fSRichard Henderson 300496d6407fSRichard Henderson nullify_over(ctx); 300596d6407fSRichard Henderson 300696d6407fSRichard Henderson if (i) { 300796d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 300896d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 300996d6407fSRichard Henderson rx = 0; 301096d6407fSRichard Henderson } else { 301196d6407fSRichard Henderson modify = m; 301296d6407fSRichard Henderson if (au) { 301396d6407fSRichard Henderson scale = mop & MO_SIZE; 301496d6407fSRichard Henderson } 301596d6407fSRichard Henderson } 301696d6407fSRichard Henderson if (modify) { 301786f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 301886f8d05fSRichard Henderson we see the result of the load. */ 301996d6407fSRichard Henderson dest = get_temp(ctx); 302096d6407fSRichard Henderson } else { 302196d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 302296d6407fSRichard Henderson } 302396d6407fSRichard Henderson 302486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 302586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 3026eaa3783bSRichard Henderson zero = tcg_const_reg(0); 302786f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 302896d6407fSRichard Henderson if (modify) { 302986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 303096d6407fSRichard Henderson } 303196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 303296d6407fSRichard Henderson 3033869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 303496d6407fSRichard Henderson } 303596d6407fSRichard Henderson 3036869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn, 303796d6407fSRichard Henderson const DisasInsn *di) 303896d6407fSRichard Henderson { 3039eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 304096d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 304196d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 304286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 304396d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 304496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 304586f8d05fSRichard Henderson TCGv_reg ofs, val; 304686f8d05fSRichard Henderson TCGv_tl addr; 304796d6407fSRichard Henderson 304896d6407fSRichard Henderson nullify_over(ctx); 304996d6407fSRichard Henderson 305086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m, 305186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 305296d6407fSRichard Henderson val = load_gpr(ctx, rt); 305396d6407fSRichard Henderson if (a) { 3054f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3055f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 3056f9f46db4SEmilio G. Cota } else { 305796d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 3058f9f46db4SEmilio G. Cota } 3059f9f46db4SEmilio G. Cota } else { 3060f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3061f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 306296d6407fSRichard Henderson } else { 306396d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 306496d6407fSRichard Henderson } 3065f9f46db4SEmilio G. Cota } 306696d6407fSRichard Henderson 306796d6407fSRichard Henderson if (m) { 306886f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 306986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 307096d6407fSRichard Henderson } 307196d6407fSRichard Henderson 3072869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 307396d6407fSRichard Henderson } 307496d6407fSRichard Henderson 3075d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3076d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn, 3077d0a851ccSRichard Henderson const DisasInsn *di) 3078d0a851ccSRichard Henderson { 3079d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3080d0a851ccSRichard Henderson DisasJumpType ret; 3081d0a851ccSRichard Henderson 3082d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3083d0a851ccSRichard Henderson 3084d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3085d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3086d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 3087d0a851ccSRichard Henderson ret = trans_ld_idx_i(ctx, insn, di); 3088d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 3089d0a851ccSRichard Henderson return ret; 3090d0a851ccSRichard Henderson } 3091d0a851ccSRichard Henderson 3092d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn, 3093d0a851ccSRichard Henderson const DisasInsn *di) 3094d0a851ccSRichard Henderson { 3095d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3096d0a851ccSRichard Henderson DisasJumpType ret; 3097d0a851ccSRichard Henderson 3098d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3099d0a851ccSRichard Henderson 3100d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3101d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3102d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 3103d0a851ccSRichard Henderson ret = trans_ld_idx_x(ctx, insn, di); 3104d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 3105d0a851ccSRichard Henderson return ret; 3106d0a851ccSRichard Henderson } 310795412a61SRichard Henderson 310895412a61SRichard Henderson static DisasJumpType trans_stwa_idx_i(DisasContext *ctx, uint32_t insn, 310995412a61SRichard Henderson const DisasInsn *di) 311095412a61SRichard Henderson { 311195412a61SRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 311295412a61SRichard Henderson DisasJumpType ret; 311395412a61SRichard Henderson 311495412a61SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 311595412a61SRichard Henderson 311695412a61SRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 311795412a61SRichard Henderson format wrt the sub-opcode in bits 6:9. */ 311895412a61SRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 311995412a61SRichard Henderson ret = trans_st_idx_i(ctx, insn, di); 312095412a61SRichard Henderson ctx->mmu_idx = hold_mmu_idx; 312195412a61SRichard Henderson return ret; 312295412a61SRichard Henderson } 3123d0a851ccSRichard Henderson #endif 3124d0a851ccSRichard Henderson 312596d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 312696d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 312796d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 312896d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 312996d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 313096d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 3131d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3132d0a851ccSRichard Henderson { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */ 313395412a61SRichard Henderson { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */ 313495412a61SRichard Henderson { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */ 3135d0a851ccSRichard Henderson #endif 313696d6407fSRichard Henderson }; 313796d6407fSRichard Henderson 3138869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn) 3139b2167459SRichard Henderson { 3140b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3141eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3142eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3143b2167459SRichard Henderson 3144eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3145b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3146b2167459SRichard Henderson cond_free(&ctx->null_cond); 3147b2167459SRichard Henderson 3148869051eaSRichard Henderson return DISAS_NEXT; 3149b2167459SRichard Henderson } 3150b2167459SRichard Henderson 3151869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn) 3152b2167459SRichard Henderson { 3153b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3154eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3155eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 3156eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3157b2167459SRichard Henderson 3158eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 3159b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3160b2167459SRichard Henderson cond_free(&ctx->null_cond); 3161b2167459SRichard Henderson 3162869051eaSRichard Henderson return DISAS_NEXT; 3163b2167459SRichard Henderson } 3164b2167459SRichard Henderson 3165869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn) 3166b2167459SRichard Henderson { 3167b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3168b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 3169eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 3170eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3171b2167459SRichard Henderson 3172b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3173b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 3174b2167459SRichard Henderson if (rb == 0) { 3175eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3176b2167459SRichard Henderson } else { 3177eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 3178b2167459SRichard Henderson } 3179b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3180b2167459SRichard Henderson cond_free(&ctx->null_cond); 3181b2167459SRichard Henderson 3182869051eaSRichard Henderson return DISAS_NEXT; 3183b2167459SRichard Henderson } 3184b2167459SRichard Henderson 3185869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn, 318696d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 318796d6407fSRichard Henderson { 318896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 318996d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 319086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3191eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 319296d6407fSRichard Henderson 319386f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, sp, 319486f8d05fSRichard Henderson is_mod ? (i < 0 ? -1 : 1) : 0, mop); 319596d6407fSRichard Henderson } 319696d6407fSRichard Henderson 3197869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn) 319896d6407fSRichard Henderson { 319996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 320096d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 320186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3202eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 320396d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 320496d6407fSRichard Henderson 320596d6407fSRichard Henderson switch (ext2) { 320696d6407fSRichard Henderson case 0: 320796d6407fSRichard Henderson case 1: 320896d6407fSRichard Henderson /* FLDW without modification. */ 320986f8d05fSRichard Henderson return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 321096d6407fSRichard Henderson case 2: 321196d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 321296d6407fSRichard Henderson post-dec vs pre-inc. */ 321386f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 321496d6407fSRichard Henderson default: 321596d6407fSRichard Henderson return gen_illegal(ctx); 321696d6407fSRichard Henderson } 321796d6407fSRichard Henderson } 321896d6407fSRichard Henderson 3219869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn) 322096d6407fSRichard Henderson { 3221eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 322296d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 322396d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 322486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 322596d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 322696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 322796d6407fSRichard Henderson 322896d6407fSRichard Henderson /* FLDW with modification. */ 322986f8d05fSRichard Henderson return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 323096d6407fSRichard Henderson } 323196d6407fSRichard Henderson 3232869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn, 323396d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 323496d6407fSRichard Henderson { 323596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 323696d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 323786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3238eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 323996d6407fSRichard Henderson 324086f8d05fSRichard Henderson return do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 324196d6407fSRichard Henderson } 324296d6407fSRichard Henderson 3243869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn) 324496d6407fSRichard Henderson { 324596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 324696d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 324786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3248eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 324996d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 325096d6407fSRichard Henderson 325196d6407fSRichard Henderson switch (ext2) { 325296d6407fSRichard Henderson case 0: 325396d6407fSRichard Henderson case 1: 325496d6407fSRichard Henderson /* FSTW without modification. */ 325586f8d05fSRichard Henderson return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 325696d6407fSRichard Henderson case 2: 32573f7367e2SHelge Deller /* STW with modification. */ 325886f8d05fSRichard Henderson return do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 325996d6407fSRichard Henderson default: 326096d6407fSRichard Henderson return gen_illegal(ctx); 326196d6407fSRichard Henderson } 326296d6407fSRichard Henderson } 326396d6407fSRichard Henderson 3264869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn) 326596d6407fSRichard Henderson { 3266eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 326796d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 326896d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 326986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 327096d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 327196d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 327296d6407fSRichard Henderson 327396d6407fSRichard Henderson /* FSTW with modification. */ 327486f8d05fSRichard Henderson return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 327596d6407fSRichard Henderson } 327696d6407fSRichard Henderson 3277869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn) 327896d6407fSRichard Henderson { 327996d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 328096d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 328196d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 328296d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 328396d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 328496d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 328596d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 328686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 328796d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 328896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 328996d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 329096d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 329196d6407fSRichard Henderson int disp, scale; 329296d6407fSRichard Henderson 329396d6407fSRichard Henderson if (i == 0) { 329496d6407fSRichard Henderson scale = (ua ? 2 : 0); 329596d6407fSRichard Henderson disp = 0; 329696d6407fSRichard Henderson modify = m; 329796d6407fSRichard Henderson } else { 329896d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 329996d6407fSRichard Henderson scale = 0; 330096d6407fSRichard Henderson rx = 0; 330196d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 330296d6407fSRichard Henderson } 330396d6407fSRichard Henderson 330496d6407fSRichard Henderson switch (ext3) { 330596d6407fSRichard Henderson case 0: /* FLDW */ 330686f8d05fSRichard Henderson return do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 330796d6407fSRichard Henderson case 4: /* FSTW */ 330886f8d05fSRichard Henderson return do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 330996d6407fSRichard Henderson } 331096d6407fSRichard Henderson return gen_illegal(ctx); 331196d6407fSRichard Henderson } 331296d6407fSRichard Henderson 3313869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn) 331496d6407fSRichard Henderson { 331596d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 331696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 331796d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 331896d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 331996d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 332096d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 332186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 332296d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 332396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 332496d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 332596d6407fSRichard Henderson int disp, scale; 332696d6407fSRichard Henderson 332796d6407fSRichard Henderson if (i == 0) { 332896d6407fSRichard Henderson scale = (ua ? 3 : 0); 332996d6407fSRichard Henderson disp = 0; 333096d6407fSRichard Henderson modify = m; 333196d6407fSRichard Henderson } else { 333296d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 333396d6407fSRichard Henderson scale = 0; 333496d6407fSRichard Henderson rx = 0; 333596d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 333696d6407fSRichard Henderson } 333796d6407fSRichard Henderson 333896d6407fSRichard Henderson switch (ext4) { 333996d6407fSRichard Henderson case 0: /* FLDD */ 334086f8d05fSRichard Henderson return do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 334196d6407fSRichard Henderson case 8: /* FSTD */ 334286f8d05fSRichard Henderson return do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 334396d6407fSRichard Henderson default: 334496d6407fSRichard Henderson return gen_illegal(ctx); 334596d6407fSRichard Henderson } 334696d6407fSRichard Henderson } 334796d6407fSRichard Henderson 3348869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn, 334998cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 335098cd9ca7SRichard Henderson { 3351eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 335298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 335398cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 335498cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 335598cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3356eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 335798cd9ca7SRichard Henderson DisasCond cond; 335898cd9ca7SRichard Henderson 335998cd9ca7SRichard Henderson nullify_over(ctx); 336098cd9ca7SRichard Henderson 336198cd9ca7SRichard Henderson if (is_imm) { 336298cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 336398cd9ca7SRichard Henderson } else { 336498cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 336598cd9ca7SRichard Henderson } 336698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 336798cd9ca7SRichard Henderson dest = get_temp(ctx); 336898cd9ca7SRichard Henderson 3369eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 337098cd9ca7SRichard Henderson 3371f764718dSRichard Henderson sv = NULL; 337298cd9ca7SRichard Henderson if (c == 6) { 337398cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 337498cd9ca7SRichard Henderson } 337598cd9ca7SRichard Henderson 337698cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 337798cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 337898cd9ca7SRichard Henderson } 337998cd9ca7SRichard Henderson 3380869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn, 338198cd9ca7SRichard Henderson bool is_true, bool is_imm) 338298cd9ca7SRichard Henderson { 3383eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 338498cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 338598cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 338698cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 338798cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3388eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 338998cd9ca7SRichard Henderson DisasCond cond; 339098cd9ca7SRichard Henderson 339198cd9ca7SRichard Henderson nullify_over(ctx); 339298cd9ca7SRichard Henderson 339398cd9ca7SRichard Henderson if (is_imm) { 339498cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 339598cd9ca7SRichard Henderson } else { 339698cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 339798cd9ca7SRichard Henderson } 339898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 339998cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3400f764718dSRichard Henderson sv = NULL; 3401f764718dSRichard Henderson cb_msb = NULL; 340298cd9ca7SRichard Henderson 340398cd9ca7SRichard Henderson switch (c) { 340498cd9ca7SRichard Henderson default: 3405eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 340698cd9ca7SRichard Henderson break; 340798cd9ca7SRichard Henderson case 4: case 5: 340898cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3409eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3410eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 341198cd9ca7SRichard Henderson break; 341298cd9ca7SRichard Henderson case 6: 3413eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 341498cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 341598cd9ca7SRichard Henderson break; 341698cd9ca7SRichard Henderson } 341798cd9ca7SRichard Henderson 341898cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 341998cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 342098cd9ca7SRichard Henderson } 342198cd9ca7SRichard Henderson 3422869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn) 342398cd9ca7SRichard Henderson { 3424eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 342598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 342698cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 342798cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 342898cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 342998cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3430eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 343198cd9ca7SRichard Henderson DisasCond cond; 343298cd9ca7SRichard Henderson 343398cd9ca7SRichard Henderson nullify_over(ctx); 343498cd9ca7SRichard Henderson 343598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 343698cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 343798cd9ca7SRichard Henderson if (i) { 3438eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 343998cd9ca7SRichard Henderson } else { 3440eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 344198cd9ca7SRichard Henderson } 344298cd9ca7SRichard Henderson 344398cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 344498cd9ca7SRichard Henderson tcg_temp_free(tmp); 344598cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 344698cd9ca7SRichard Henderson } 344798cd9ca7SRichard Henderson 3448869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 344998cd9ca7SRichard Henderson { 3450eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 345198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 345298cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 345398cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 345498cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3455eaa3783bSRichard Henderson TCGv_reg dest; 345698cd9ca7SRichard Henderson DisasCond cond; 345798cd9ca7SRichard Henderson 345898cd9ca7SRichard Henderson nullify_over(ctx); 345998cd9ca7SRichard Henderson 346098cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 346198cd9ca7SRichard Henderson if (is_imm) { 3462eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 346398cd9ca7SRichard Henderson } else if (t == 0) { 3464eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 346598cd9ca7SRichard Henderson } else { 3466eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 346798cd9ca7SRichard Henderson } 346898cd9ca7SRichard Henderson 346998cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 347098cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 347198cd9ca7SRichard Henderson } 347298cd9ca7SRichard Henderson 3473869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 34740b1347d2SRichard Henderson const DisasInsn *di) 34750b1347d2SRichard Henderson { 34760b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 34770b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34780b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 34790b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3480eaa3783bSRichard Henderson TCGv_reg dest; 34810b1347d2SRichard Henderson 34820b1347d2SRichard Henderson if (c) { 34830b1347d2SRichard Henderson nullify_over(ctx); 34840b1347d2SRichard Henderson } 34850b1347d2SRichard Henderson 34860b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34870b1347d2SRichard Henderson if (r1 == 0) { 3488eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3489eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 34900b1347d2SRichard Henderson } else if (r1 == r2) { 34910b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3492eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 34930b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3494eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 34950b1347d2SRichard Henderson tcg_temp_free_i32(t32); 34960b1347d2SRichard Henderson } else { 34970b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 34980b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 34990b1347d2SRichard Henderson 3500eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3501eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 35020b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3503eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 35040b1347d2SRichard Henderson 35050b1347d2SRichard Henderson tcg_temp_free_i64(t); 35060b1347d2SRichard Henderson tcg_temp_free_i64(s); 35070b1347d2SRichard Henderson } 35080b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35090b1347d2SRichard Henderson 35100b1347d2SRichard Henderson /* Install the new nullification. */ 35110b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35120b1347d2SRichard Henderson if (c) { 35130b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35140b1347d2SRichard Henderson } 3515869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35160b1347d2SRichard Henderson } 35170b1347d2SRichard Henderson 3518869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 35190b1347d2SRichard Henderson const DisasInsn *di) 35200b1347d2SRichard Henderson { 35210b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 35220b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35230b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35240b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 35250b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 35260b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3527eaa3783bSRichard Henderson TCGv_reg dest, t2; 35280b1347d2SRichard Henderson 35290b1347d2SRichard Henderson if (c) { 35300b1347d2SRichard Henderson nullify_over(ctx); 35310b1347d2SRichard Henderson } 35320b1347d2SRichard Henderson 35330b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35340b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 35350b1347d2SRichard Henderson if (r1 == r2) { 35360b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3537eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 35380b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3539eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 35400b1347d2SRichard Henderson tcg_temp_free_i32(t32); 35410b1347d2SRichard Henderson } else if (r1 == 0) { 3542eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 35430b1347d2SRichard Henderson } else { 3544eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3545eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3546eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 35470b1347d2SRichard Henderson tcg_temp_free(t0); 35480b1347d2SRichard Henderson } 35490b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35500b1347d2SRichard Henderson 35510b1347d2SRichard Henderson /* Install the new nullification. */ 35520b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35530b1347d2SRichard Henderson if (c) { 35540b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35550b1347d2SRichard Henderson } 3556869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35570b1347d2SRichard Henderson } 35580b1347d2SRichard Henderson 3559869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn, 35600b1347d2SRichard Henderson const DisasInsn *di) 35610b1347d2SRichard Henderson { 35620b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35630b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35640b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35650b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35660b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35670b1347d2SRichard Henderson unsigned len = 32 - clen; 3568eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 35690b1347d2SRichard Henderson 35700b1347d2SRichard Henderson if (c) { 35710b1347d2SRichard Henderson nullify_over(ctx); 35720b1347d2SRichard Henderson } 35730b1347d2SRichard Henderson 35740b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35750b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35760b1347d2SRichard Henderson tmp = tcg_temp_new(); 35770b1347d2SRichard Henderson 35780b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3579eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 35800b1347d2SRichard Henderson if (is_se) { 3581eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3582eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 35830b1347d2SRichard Henderson } else { 3584eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3585eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 35860b1347d2SRichard Henderson } 35870b1347d2SRichard Henderson tcg_temp_free(tmp); 35880b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35890b1347d2SRichard Henderson 35900b1347d2SRichard Henderson /* Install the new nullification. */ 35910b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35920b1347d2SRichard Henderson if (c) { 35930b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35940b1347d2SRichard Henderson } 3595869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35960b1347d2SRichard Henderson } 35970b1347d2SRichard Henderson 3598869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn, 35990b1347d2SRichard Henderson const DisasInsn *di) 36000b1347d2SRichard Henderson { 36010b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36020b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 36030b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 36040b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 36050b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 36060b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 36070b1347d2SRichard Henderson unsigned len = 32 - clen; 36080b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3609eaa3783bSRichard Henderson TCGv_reg dest, src; 36100b1347d2SRichard Henderson 36110b1347d2SRichard Henderson if (c) { 36120b1347d2SRichard Henderson nullify_over(ctx); 36130b1347d2SRichard Henderson } 36140b1347d2SRichard Henderson 36150b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36160b1347d2SRichard Henderson src = load_gpr(ctx, rr); 36170b1347d2SRichard Henderson if (is_se) { 3618eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 36190b1347d2SRichard Henderson } else { 3620eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 36210b1347d2SRichard Henderson } 36220b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36230b1347d2SRichard Henderson 36240b1347d2SRichard Henderson /* Install the new nullification. */ 36250b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36260b1347d2SRichard Henderson if (c) { 36270b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36280b1347d2SRichard Henderson } 3629869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 36300b1347d2SRichard Henderson } 36310b1347d2SRichard Henderson 36320b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 36330b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 36340b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 36350b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 36360b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 36370b1347d2SRichard Henderson }; 36380b1347d2SRichard Henderson 3639869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 36400b1347d2SRichard Henderson const DisasInsn *di) 36410b1347d2SRichard Henderson { 36420b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36430b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36440b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36450b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3646eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 36470b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36480b1347d2SRichard Henderson unsigned len = 32 - clen; 3649eaa3783bSRichard Henderson target_sreg mask0, mask1; 3650eaa3783bSRichard Henderson TCGv_reg dest; 36510b1347d2SRichard Henderson 36520b1347d2SRichard Henderson if (c) { 36530b1347d2SRichard Henderson nullify_over(ctx); 36540b1347d2SRichard Henderson } 36550b1347d2SRichard Henderson if (cpos + len > 32) { 36560b1347d2SRichard Henderson len = 32 - cpos; 36570b1347d2SRichard Henderson } 36580b1347d2SRichard Henderson 36590b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36600b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 36610b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 36620b1347d2SRichard Henderson 36630b1347d2SRichard Henderson if (nz) { 3664eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 36650b1347d2SRichard Henderson if (mask1 != -1) { 3666eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 36670b1347d2SRichard Henderson src = dest; 36680b1347d2SRichard Henderson } 3669eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 36700b1347d2SRichard Henderson } else { 3671eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 36720b1347d2SRichard Henderson } 36730b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36740b1347d2SRichard Henderson 36750b1347d2SRichard Henderson /* Install the new nullification. */ 36760b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36770b1347d2SRichard Henderson if (c) { 36780b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36790b1347d2SRichard Henderson } 3680869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 36810b1347d2SRichard Henderson } 36820b1347d2SRichard Henderson 3683869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn, 36840b1347d2SRichard Henderson const DisasInsn *di) 36850b1347d2SRichard Henderson { 36860b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36870b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36880b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36890b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 36900b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 36910b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36920b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 36930b1347d2SRichard Henderson unsigned len = 32 - clen; 3694eaa3783bSRichard Henderson TCGv_reg dest, val; 36950b1347d2SRichard Henderson 36960b1347d2SRichard Henderson if (c) { 36970b1347d2SRichard Henderson nullify_over(ctx); 36980b1347d2SRichard Henderson } 36990b1347d2SRichard Henderson if (cpos + len > 32) { 37000b1347d2SRichard Henderson len = 32 - cpos; 37010b1347d2SRichard Henderson } 37020b1347d2SRichard Henderson 37030b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 37040b1347d2SRichard Henderson val = load_gpr(ctx, rr); 37050b1347d2SRichard Henderson if (rs == 0) { 3706eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 37070b1347d2SRichard Henderson } else { 3708eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 37090b1347d2SRichard Henderson } 37100b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37110b1347d2SRichard Henderson 37120b1347d2SRichard Henderson /* Install the new nullification. */ 37130b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37140b1347d2SRichard Henderson if (c) { 37150b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37160b1347d2SRichard Henderson } 3717869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 37180b1347d2SRichard Henderson } 37190b1347d2SRichard Henderson 3720869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn, 37210b1347d2SRichard Henderson const DisasInsn *di) 37220b1347d2SRichard Henderson { 37230b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 37240b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 37250b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 37260b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 37270b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 37280b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 37290b1347d2SRichard Henderson unsigned len = 32 - clen; 3730eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 37310b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 37320b1347d2SRichard Henderson 37330b1347d2SRichard Henderson if (c) { 37340b1347d2SRichard Henderson nullify_over(ctx); 37350b1347d2SRichard Henderson } 37360b1347d2SRichard Henderson 37370b1347d2SRichard Henderson if (i) { 37380b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 37390b1347d2SRichard Henderson } else { 37400b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 37410b1347d2SRichard Henderson } 37420b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 37430b1347d2SRichard Henderson shift = tcg_temp_new(); 37440b1347d2SRichard Henderson tmp = tcg_temp_new(); 37450b1347d2SRichard Henderson 37460b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3747eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 37480b1347d2SRichard Henderson 3749eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3750eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 37510b1347d2SRichard Henderson if (rs) { 3752eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3753eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3754eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3755eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 37560b1347d2SRichard Henderson } else { 3757eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 37580b1347d2SRichard Henderson } 37590b1347d2SRichard Henderson tcg_temp_free(shift); 37600b1347d2SRichard Henderson tcg_temp_free(mask); 37610b1347d2SRichard Henderson tcg_temp_free(tmp); 37620b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37630b1347d2SRichard Henderson 37640b1347d2SRichard Henderson /* Install the new nullification. */ 37650b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37660b1347d2SRichard Henderson if (c) { 37670b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37680b1347d2SRichard Henderson } 3769869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 37700b1347d2SRichard Henderson } 37710b1347d2SRichard Henderson 37720b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 37730b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 37740b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 37750b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 37760b1347d2SRichard Henderson }; 37770b1347d2SRichard Henderson 3778869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 377998cd9ca7SRichard Henderson { 378098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 378198cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3782eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3783660eefe1SRichard Henderson TCGv_reg tmp; 378498cd9ca7SRichard Henderson 3785c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 378698cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 378798cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 378898cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 378998cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 379098cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 379198cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 379298cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 379398cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 379498cd9ca7SRichard Henderson if (b == 0) { 379598cd9ca7SRichard Henderson return do_dbranch(ctx, disp, is_l ? 31 : 0, n); 379698cd9ca7SRichard Henderson } 3797c301f34eSRichard Henderson #else 3798c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3799c301f34eSRichard Henderson nullify_over(ctx); 3800660eefe1SRichard Henderson #endif 3801660eefe1SRichard Henderson 3802660eefe1SRichard Henderson tmp = get_temp(ctx); 3803660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3804660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3805c301f34eSRichard Henderson 3806c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3807660eefe1SRichard Henderson return do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3808c301f34eSRichard Henderson #else 3809c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3810c301f34eSRichard Henderson 3811c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3812c301f34eSRichard Henderson if (is_l) { 3813c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3814c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3815c301f34eSRichard Henderson } 3816c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3817c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3818c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3819c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3820c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3821c301f34eSRichard Henderson } else { 3822c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3823c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3824c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3825c301f34eSRichard Henderson } 3826c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3827c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3828c301f34eSRichard Henderson nullify_set(ctx, n); 3829c301f34eSRichard Henderson } 3830c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3831c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3832c301f34eSRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 3833c301f34eSRichard Henderson #endif 383498cd9ca7SRichard Henderson } 383598cd9ca7SRichard Henderson 3836869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn, 383798cd9ca7SRichard Henderson const DisasInsn *di) 383898cd9ca7SRichard Henderson { 383998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 384098cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3841eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 384298cd9ca7SRichard Henderson 384398cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 384498cd9ca7SRichard Henderson } 384598cd9ca7SRichard Henderson 384643e05652SRichard Henderson static DisasJumpType trans_b_gate(DisasContext *ctx, uint32_t insn, 384743e05652SRichard Henderson const DisasInsn *di) 384843e05652SRichard Henderson { 384943e05652SRichard Henderson unsigned n = extract32(insn, 1, 1); 385043e05652SRichard Henderson unsigned link = extract32(insn, 21, 5); 385143e05652SRichard Henderson target_sreg disp = assemble_17(insn); 385243e05652SRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 385343e05652SRichard Henderson 385443e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 385543e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 385643e05652SRichard Henderson * expensive to track. Real hardware will trap for 385743e05652SRichard Henderson * b gateway 385843e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 385943e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 386043e05652SRichard Henderson * diagnose the security hole 386143e05652SRichard Henderson * b gateway 386243e05652SRichard Henderson * b evil 386343e05652SRichard Henderson * in which instructions at evil would run with increased privs. 386443e05652SRichard Henderson */ 386543e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 386643e05652SRichard Henderson return gen_illegal(ctx); 386743e05652SRichard Henderson } 386843e05652SRichard Henderson 386943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 387043e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 387143e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 387243e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 387343e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 387443e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 387543e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 387643e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 387743e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 387843e05652SRichard Henderson if (type < 0) { 387943e05652SRichard Henderson return gen_excp(ctx, EXCP_ITLB_MISS); 388043e05652SRichard Henderson } 388143e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 388243e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 388343e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 388443e05652SRichard Henderson } 388543e05652SRichard Henderson } else { 388643e05652SRichard Henderson dest &= -4; /* priv = 0 */ 388743e05652SRichard Henderson } 388843e05652SRichard Henderson #endif 388943e05652SRichard Henderson 389043e05652SRichard Henderson return do_dbranch(ctx, dest, link, n); 389143e05652SRichard Henderson } 389243e05652SRichard Henderson 3893869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn, 389498cd9ca7SRichard Henderson const DisasInsn *di) 389598cd9ca7SRichard Henderson { 389698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3897eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 389898cd9ca7SRichard Henderson 389998cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 390098cd9ca7SRichard Henderson } 390198cd9ca7SRichard Henderson 3902869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn, 390398cd9ca7SRichard Henderson const DisasInsn *di) 390498cd9ca7SRichard Henderson { 390598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 390698cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 390798cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3908eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 390998cd9ca7SRichard Henderson 3910eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3911eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3912660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 391398cd9ca7SRichard Henderson return do_ibranch(ctx, tmp, link, n); 391498cd9ca7SRichard Henderson } 391598cd9ca7SRichard Henderson 3916869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn, 391798cd9ca7SRichard Henderson const DisasInsn *di) 391898cd9ca7SRichard Henderson { 391998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 392098cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 392198cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3922eaa3783bSRichard Henderson TCGv_reg dest; 392398cd9ca7SRichard Henderson 392498cd9ca7SRichard Henderson if (rx == 0) { 392598cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 392698cd9ca7SRichard Henderson } else { 392798cd9ca7SRichard Henderson dest = get_temp(ctx); 3928eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3929eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 393098cd9ca7SRichard Henderson } 3931660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 393298cd9ca7SRichard Henderson return do_ibranch(ctx, dest, 0, n); 393398cd9ca7SRichard Henderson } 393498cd9ca7SRichard Henderson 3935869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn, 393698cd9ca7SRichard Henderson const DisasInsn *di) 393798cd9ca7SRichard Henderson { 393898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 393998cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 394098cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3941660eefe1SRichard Henderson TCGv_reg dest; 394298cd9ca7SRichard Henderson 3943c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3944660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3945660eefe1SRichard Henderson return do_ibranch(ctx, dest, link, n); 3946c301f34eSRichard Henderson #else 3947c301f34eSRichard Henderson nullify_over(ctx); 3948c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3949c301f34eSRichard Henderson 3950c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3951c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3952c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3953c301f34eSRichard Henderson } 3954c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3955c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3956c301f34eSRichard Henderson if (link) { 3957c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3958c301f34eSRichard Henderson } 3959c301f34eSRichard Henderson nullify_set(ctx, n); 3960c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3961c301f34eSRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 3962c301f34eSRichard Henderson #endif 396398cd9ca7SRichard Henderson } 396498cd9ca7SRichard Henderson 396598cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 396698cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 396798cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 396898cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 396998cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 397098cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 397143e05652SRichard Henderson { 0xe8002000u, 0xfc00e000u, trans_b_gate }, 397298cd9ca7SRichard Henderson }; 397398cd9ca7SRichard Henderson 3974869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3975ebe9383cSRichard Henderson const DisasInsn *di) 3976ebe9383cSRichard Henderson { 3977ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3978ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3979eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3980ebe9383cSRichard Henderson } 3981ebe9383cSRichard Henderson 3982869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3983ebe9383cSRichard Henderson const DisasInsn *di) 3984ebe9383cSRichard Henderson { 3985ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3986ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3987eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3988ebe9383cSRichard Henderson } 3989ebe9383cSRichard Henderson 3990869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn, 3991ebe9383cSRichard Henderson const DisasInsn *di) 3992ebe9383cSRichard Henderson { 3993ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3994ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3995eff235ebSPaolo Bonzini return do_fop_ded(ctx, rt, ra, di->f.ded); 3996ebe9383cSRichard Henderson } 3997ebe9383cSRichard Henderson 3998869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3999ebe9383cSRichard Henderson const DisasInsn *di) 4000ebe9383cSRichard Henderson { 4001ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4002ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4003eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 4004ebe9383cSRichard Henderson } 4005ebe9383cSRichard Henderson 4006869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 4007ebe9383cSRichard Henderson const DisasInsn *di) 4008ebe9383cSRichard Henderson { 4009ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4010ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4011eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 4012ebe9383cSRichard Henderson } 4013ebe9383cSRichard Henderson 4014869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 4015ebe9383cSRichard Henderson const DisasInsn *di) 4016ebe9383cSRichard Henderson { 4017ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4018ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4019eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 4020ebe9383cSRichard Henderson } 4021ebe9383cSRichard Henderson 4022869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 4023ebe9383cSRichard Henderson const DisasInsn *di) 4024ebe9383cSRichard Henderson { 4025ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4026ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4027eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 4028ebe9383cSRichard Henderson } 4029ebe9383cSRichard Henderson 4030869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 4031ebe9383cSRichard Henderson const DisasInsn *di) 4032ebe9383cSRichard Henderson { 4033ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4034ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4035ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4036eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 4037ebe9383cSRichard Henderson } 4038ebe9383cSRichard Henderson 4039869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 4040ebe9383cSRichard Henderson const DisasInsn *di) 4041ebe9383cSRichard Henderson { 4042ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4043ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4044ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4045eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 4046ebe9383cSRichard Henderson } 4047ebe9383cSRichard Henderson 4048869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn, 4049ebe9383cSRichard Henderson const DisasInsn *di) 4050ebe9383cSRichard Henderson { 4051ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4052ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4053ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4054eff235ebSPaolo Bonzini return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 4055ebe9383cSRichard Henderson } 4056ebe9383cSRichard Henderson 4057ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4058ebe9383cSRichard Henderson { 4059ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4060ebe9383cSRichard Henderson } 4061ebe9383cSRichard Henderson 4062ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4063ebe9383cSRichard Henderson { 4064ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4065ebe9383cSRichard Henderson } 4066ebe9383cSRichard Henderson 4067ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4068ebe9383cSRichard Henderson { 4069ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4070ebe9383cSRichard Henderson } 4071ebe9383cSRichard Henderson 4072ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4073ebe9383cSRichard Henderson { 4074ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4075ebe9383cSRichard Henderson } 4076ebe9383cSRichard Henderson 4077ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4078ebe9383cSRichard Henderson { 4079ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4080ebe9383cSRichard Henderson } 4081ebe9383cSRichard Henderson 4082ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4083ebe9383cSRichard Henderson { 4084ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4085ebe9383cSRichard Henderson } 4086ebe9383cSRichard Henderson 4087ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4088ebe9383cSRichard Henderson { 4089ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4090ebe9383cSRichard Henderson } 4091ebe9383cSRichard Henderson 4092ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4093ebe9383cSRichard Henderson { 4094ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4095ebe9383cSRichard Henderson } 4096ebe9383cSRichard Henderson 4097869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 4098ebe9383cSRichard Henderson unsigned y, unsigned c) 4099ebe9383cSRichard Henderson { 4100ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4101ebe9383cSRichard Henderson 4102ebe9383cSRichard Henderson nullify_over(ctx); 4103ebe9383cSRichard Henderson 4104ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 4105ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 4106ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4107ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4108ebe9383cSRichard Henderson 4109ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 4110ebe9383cSRichard Henderson 4111ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 4112ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 4113ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4114ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4115ebe9383cSRichard Henderson 4116869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4117ebe9383cSRichard Henderson } 4118ebe9383cSRichard Henderson 4119869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 4120ebe9383cSRichard Henderson const DisasInsn *di) 4121ebe9383cSRichard Henderson { 4122ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4123ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4124ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4125ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4126ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 4127ebe9383cSRichard Henderson } 4128ebe9383cSRichard Henderson 4129869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 4130ebe9383cSRichard Henderson const DisasInsn *di) 4131ebe9383cSRichard Henderson { 4132ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4133ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4134ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4135ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4136ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 4137ebe9383cSRichard Henderson } 4138ebe9383cSRichard Henderson 4139869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn, 4140ebe9383cSRichard Henderson const DisasInsn *di) 4141ebe9383cSRichard Henderson { 4142ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4143ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4144ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4145ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4146ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4147ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4148ebe9383cSRichard Henderson 4149ebe9383cSRichard Henderson nullify_over(ctx); 4150ebe9383cSRichard Henderson 4151ebe9383cSRichard Henderson ta = load_frd0(ra); 4152ebe9383cSRichard Henderson tb = load_frd0(rb); 4153ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4154ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4155ebe9383cSRichard Henderson 4156ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 4157ebe9383cSRichard Henderson 4158ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 4159ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 4160ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4161ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4162ebe9383cSRichard Henderson 4163869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4164ebe9383cSRichard Henderson } 4165ebe9383cSRichard Henderson 4166869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn, 4167ebe9383cSRichard Henderson const DisasInsn *di) 4168ebe9383cSRichard Henderson { 4169ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4170ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 4171eaa3783bSRichard Henderson TCGv_reg t; 4172ebe9383cSRichard Henderson 4173ebe9383cSRichard Henderson nullify_over(ctx); 4174ebe9383cSRichard Henderson 4175ebe9383cSRichard Henderson t = tcg_temp_new(); 4176eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4177eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 4178ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4179ebe9383cSRichard Henderson tcg_temp_free(t); 4180ebe9383cSRichard Henderson 4181869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4182ebe9383cSRichard Henderson } 4183ebe9383cSRichard Henderson 4184869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn, 4185ebe9383cSRichard Henderson const DisasInsn *di) 4186ebe9383cSRichard Henderson { 4187ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4188ebe9383cSRichard Henderson int mask; 4189ebe9383cSRichard Henderson bool inv = false; 4190eaa3783bSRichard Henderson TCGv_reg t; 4191ebe9383cSRichard Henderson 4192ebe9383cSRichard Henderson nullify_over(ctx); 4193ebe9383cSRichard Henderson 4194ebe9383cSRichard Henderson t = tcg_temp_new(); 4195eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4196ebe9383cSRichard Henderson 4197ebe9383cSRichard Henderson switch (c) { 4198ebe9383cSRichard Henderson case 0: /* simple */ 4199eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4200ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4201ebe9383cSRichard Henderson goto done; 4202ebe9383cSRichard Henderson case 2: /* rej */ 4203ebe9383cSRichard Henderson inv = true; 4204ebe9383cSRichard Henderson /* fallthru */ 4205ebe9383cSRichard Henderson case 1: /* acc */ 4206ebe9383cSRichard Henderson mask = 0x43ff800; 4207ebe9383cSRichard Henderson break; 4208ebe9383cSRichard Henderson case 6: /* rej8 */ 4209ebe9383cSRichard Henderson inv = true; 4210ebe9383cSRichard Henderson /* fallthru */ 4211ebe9383cSRichard Henderson case 5: /* acc8 */ 4212ebe9383cSRichard Henderson mask = 0x43f8000; 4213ebe9383cSRichard Henderson break; 4214ebe9383cSRichard Henderson case 9: /* acc6 */ 4215ebe9383cSRichard Henderson mask = 0x43e0000; 4216ebe9383cSRichard Henderson break; 4217ebe9383cSRichard Henderson case 13: /* acc4 */ 4218ebe9383cSRichard Henderson mask = 0x4380000; 4219ebe9383cSRichard Henderson break; 4220ebe9383cSRichard Henderson case 17: /* acc2 */ 4221ebe9383cSRichard Henderson mask = 0x4200000; 4222ebe9383cSRichard Henderson break; 4223ebe9383cSRichard Henderson default: 4224ebe9383cSRichard Henderson return gen_illegal(ctx); 4225ebe9383cSRichard Henderson } 4226ebe9383cSRichard Henderson if (inv) { 4227eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4228eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4229ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4230ebe9383cSRichard Henderson } else { 4231eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4232ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4233ebe9383cSRichard Henderson } 4234ebe9383cSRichard Henderson done: 4235869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4236ebe9383cSRichard Henderson } 4237ebe9383cSRichard Henderson 4238869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn, 4239ebe9383cSRichard Henderson const DisasInsn *di) 4240ebe9383cSRichard Henderson { 4241ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4242ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4243ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4244ebe9383cSRichard Henderson TCGv_i64 a, b; 4245ebe9383cSRichard Henderson 4246ebe9383cSRichard Henderson nullify_over(ctx); 4247ebe9383cSRichard Henderson 4248ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4249ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4250ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4251ebe9383cSRichard Henderson save_frd(rt, a); 4252ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4253ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4254ebe9383cSRichard Henderson 4255869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4256ebe9383cSRichard Henderson } 4257ebe9383cSRichard Henderson 4258eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4259eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4260ebe9383cSRichard Henderson 4261eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4262eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4263eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4264eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4265ebe9383cSRichard Henderson 4266ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4267ebe9383cSRichard Henderson /* floating point class zero */ 4268ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4269ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4270ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4271ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4272ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4273ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4274ebe9383cSRichard Henderson 4275ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4276ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4277ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4278ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4279ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4280ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4281ebe9383cSRichard Henderson 4282ebe9383cSRichard Henderson /* floating point class three */ 4283ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4284ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4285ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4286ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4287ebe9383cSRichard Henderson 4288ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4289ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4290ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4291ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4292ebe9383cSRichard Henderson 4293ebe9383cSRichard Henderson /* floating point class one */ 4294ebe9383cSRichard Henderson /* float/float */ 4295ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4296ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4297ebe9383cSRichard Henderson /* int/float */ 4298ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4299ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4300ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4301ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4302ebe9383cSRichard Henderson /* float/int */ 4303ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4304ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4305ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4306ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4307ebe9383cSRichard Henderson /* float/int truncate */ 4308ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4309ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4310ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4311ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4312ebe9383cSRichard Henderson /* uint/float */ 4313ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4314ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4315ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4316ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4317ebe9383cSRichard Henderson /* float/uint */ 4318ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4319ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4320ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4321ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4322ebe9383cSRichard Henderson /* float/uint truncate */ 4323ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4324ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4325ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4326ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4327ebe9383cSRichard Henderson 4328ebe9383cSRichard Henderson /* floating point class two */ 4329ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4330ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4331ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4332ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4333ebe9383cSRichard Henderson 4334ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4335ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4336ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4337ebe9383cSRichard Henderson }; 4338ebe9383cSRichard Henderson 4339ebe9383cSRichard Henderson #undef FOP_WEW 4340ebe9383cSRichard Henderson #undef FOP_DEW 4341ebe9383cSRichard Henderson #undef FOP_WED 4342ebe9383cSRichard Henderson #undef FOP_WEWW 4343eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4344eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4345eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4346eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4347ebe9383cSRichard Henderson 4348ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4349ebe9383cSRichard Henderson /* floating point class zero */ 4350ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4351ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4352ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4353ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4354ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4355ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4356ebe9383cSRichard Henderson 4357ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4358ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4359ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4360ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4361ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4362ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4363ebe9383cSRichard Henderson 4364ebe9383cSRichard Henderson /* floating point class three */ 4365ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4366ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4367ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4368ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4369ebe9383cSRichard Henderson 4370ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4371ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4372ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4373ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4374ebe9383cSRichard Henderson 4375ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4376ebe9383cSRichard Henderson 4377ebe9383cSRichard Henderson /* floating point class one */ 4378ebe9383cSRichard Henderson /* float/float */ 4379ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4380fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 4381ebe9383cSRichard Henderson /* int/float */ 4382fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 4383ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4384ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4385ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4386ebe9383cSRichard Henderson /* float/int */ 4387fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 4388ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4389ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4390ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4391ebe9383cSRichard Henderson /* float/int truncate */ 4392fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 4393ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4394ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4395ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4396ebe9383cSRichard Henderson /* uint/float */ 4397fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 4398ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4399ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4400ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4401ebe9383cSRichard Henderson /* float/uint */ 4402fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 4403ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4404ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4405ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4406ebe9383cSRichard Henderson /* float/uint truncate */ 4407fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4408ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4409ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4410ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4411ebe9383cSRichard Henderson 4412ebe9383cSRichard Henderson /* floating point class two */ 4413ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4414ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4415ebe9383cSRichard Henderson }; 4416ebe9383cSRichard Henderson 4417ebe9383cSRichard Henderson #undef FOP_WEW 4418ebe9383cSRichard Henderson #undef FOP_DEW 4419ebe9383cSRichard Henderson #undef FOP_WED 4420ebe9383cSRichard Henderson #undef FOP_WEWW 4421ebe9383cSRichard Henderson #undef FOP_DED 4422ebe9383cSRichard Henderson #undef FOP_DEDD 4423ebe9383cSRichard Henderson 4424ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4425ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4426ebe9383cSRichard Henderson { 4427ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4428ebe9383cSRichard Henderson } 4429ebe9383cSRichard Henderson 4430869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx, 4431869051eaSRichard Henderson uint32_t insn, bool is_sub) 4432ebe9383cSRichard Henderson { 4433ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 4434ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 4435ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 4436ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 4437ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4438ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4439ebe9383cSRichard Henderson 4440ebe9383cSRichard Henderson nullify_over(ctx); 4441ebe9383cSRichard Henderson 4442ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 4443ebe9383cSRichard Henderson if outputs overlap inputs. */ 4444ebe9383cSRichard Henderson if (f == 0) { 4445ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 4446ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 4447ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 4448ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 4449ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 4450ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4451ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4452ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4453ebe9383cSRichard Henderson } else { 4454ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 4455ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 4456ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4457ebe9383cSRichard Henderson } 4458ebe9383cSRichard Henderson 4459869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4460ebe9383cSRichard Henderson } 4461ebe9383cSRichard Henderson 4462869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4463ebe9383cSRichard Henderson const DisasInsn *di) 4464ebe9383cSRichard Henderson { 4465ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4466ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4467ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4468ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4469ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4470ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4471ebe9383cSRichard Henderson 4472ebe9383cSRichard Henderson nullify_over(ctx); 4473ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4474ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4475ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4476ebe9383cSRichard Henderson 4477ebe9383cSRichard Henderson if (neg) { 4478ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4479ebe9383cSRichard Henderson } else { 4480ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4481ebe9383cSRichard Henderson } 4482ebe9383cSRichard Henderson 4483ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4484ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4485ebe9383cSRichard Henderson save_frw_i32(rt, a); 4486ebe9383cSRichard Henderson tcg_temp_free_i32(a); 4487869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4488ebe9383cSRichard Henderson } 4489ebe9383cSRichard Henderson 4490869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4491ebe9383cSRichard Henderson const DisasInsn *di) 4492ebe9383cSRichard Henderson { 4493ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4494ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4495ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4496ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4497ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4498ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4499ebe9383cSRichard Henderson 4500ebe9383cSRichard Henderson nullify_over(ctx); 4501ebe9383cSRichard Henderson a = load_frd0(rm1); 4502ebe9383cSRichard Henderson b = load_frd0(rm2); 4503ebe9383cSRichard Henderson c = load_frd0(ra3); 4504ebe9383cSRichard Henderson 4505ebe9383cSRichard Henderson if (neg) { 4506ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4507ebe9383cSRichard Henderson } else { 4508ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4509ebe9383cSRichard Henderson } 4510ebe9383cSRichard Henderson 4511ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4512ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4513ebe9383cSRichard Henderson save_frd(rt, a); 4514ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4515869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4516ebe9383cSRichard Henderson } 4517ebe9383cSRichard Henderson 4518ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4519ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4520ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4521ebe9383cSRichard Henderson }; 4522ebe9383cSRichard Henderson 4523869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn, 452461766fe9SRichard Henderson const DisasInsn table[], size_t n) 452561766fe9SRichard Henderson { 452661766fe9SRichard Henderson size_t i; 452761766fe9SRichard Henderson for (i = 0; i < n; ++i) { 452861766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 452961766fe9SRichard Henderson return table[i].trans(ctx, insn, &table[i]); 453061766fe9SRichard Henderson } 453161766fe9SRichard Henderson } 4532b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4533b36942a6SRichard Henderson insn, ctx->base.pc_next); 453461766fe9SRichard Henderson return gen_illegal(ctx); 453561766fe9SRichard Henderson } 453661766fe9SRichard Henderson 453761766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 453861766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 453961766fe9SRichard Henderson 4540869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn) 454161766fe9SRichard Henderson { 454261766fe9SRichard Henderson uint32_t opc = extract32(insn, 26, 6); 454361766fe9SRichard Henderson 454461766fe9SRichard Henderson switch (opc) { 454598a9cb79SRichard Henderson case 0x00: /* system op */ 454698a9cb79SRichard Henderson return translate_table(ctx, insn, table_system); 454798a9cb79SRichard Henderson case 0x01: 454898a9cb79SRichard Henderson return translate_table(ctx, insn, table_mem_mgmt); 4549b2167459SRichard Henderson case 0x02: 4550b2167459SRichard Henderson return translate_table(ctx, insn, table_arith_log); 455196d6407fSRichard Henderson case 0x03: 455296d6407fSRichard Henderson return translate_table(ctx, insn, table_index_mem); 4553ebe9383cSRichard Henderson case 0x06: 4554ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, false); 4555b2167459SRichard Henderson case 0x08: 4556b2167459SRichard Henderson return trans_ldil(ctx, insn); 455796d6407fSRichard Henderson case 0x09: 455896d6407fSRichard Henderson return trans_copr_w(ctx, insn); 4559b2167459SRichard Henderson case 0x0A: 4560b2167459SRichard Henderson return trans_addil(ctx, insn); 456196d6407fSRichard Henderson case 0x0B: 456296d6407fSRichard Henderson return trans_copr_dw(ctx, insn); 4563ebe9383cSRichard Henderson case 0x0C: 4564ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0c); 4565b2167459SRichard Henderson case 0x0D: 4566b2167459SRichard Henderson return trans_ldo(ctx, insn); 4567ebe9383cSRichard Henderson case 0x0E: 4568ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0e); 456996d6407fSRichard Henderson 457096d6407fSRichard Henderson case 0x10: 457196d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_UB); 457296d6407fSRichard Henderson case 0x11: 457396d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUW); 457496d6407fSRichard Henderson case 0x12: 457596d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUL); 457696d6407fSRichard Henderson case 0x13: 457796d6407fSRichard Henderson return trans_load(ctx, insn, true, MO_TEUL); 457896d6407fSRichard Henderson case 0x16: 457996d6407fSRichard Henderson return trans_fload_mod(ctx, insn); 458096d6407fSRichard Henderson case 0x17: 458196d6407fSRichard Henderson return trans_load_w(ctx, insn); 458296d6407fSRichard Henderson case 0x18: 458396d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_UB); 458496d6407fSRichard Henderson case 0x19: 458596d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUW); 458696d6407fSRichard Henderson case 0x1A: 458796d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUL); 458896d6407fSRichard Henderson case 0x1B: 458996d6407fSRichard Henderson return trans_store(ctx, insn, true, MO_TEUL); 459096d6407fSRichard Henderson case 0x1E: 459196d6407fSRichard Henderson return trans_fstore_mod(ctx, insn); 459296d6407fSRichard Henderson case 0x1F: 459396d6407fSRichard Henderson return trans_store_w(ctx, insn); 459496d6407fSRichard Henderson 459598cd9ca7SRichard Henderson case 0x20: 459698cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, false); 459798cd9ca7SRichard Henderson case 0x21: 459898cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, true, false); 459998cd9ca7SRichard Henderson case 0x22: 460098cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, false); 460198cd9ca7SRichard Henderson case 0x23: 460298cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, true, false); 4603b2167459SRichard Henderson case 0x24: 4604b2167459SRichard Henderson return trans_cmpiclr(ctx, insn); 4605b2167459SRichard Henderson case 0x25: 4606b2167459SRichard Henderson return trans_subi(ctx, insn); 4607ebe9383cSRichard Henderson case 0x26: 4608ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, true); 460998cd9ca7SRichard Henderson case 0x27: 461098cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, true); 461198cd9ca7SRichard Henderson case 0x28: 461298cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, false); 461398cd9ca7SRichard Henderson case 0x29: 461498cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, true); 461598cd9ca7SRichard Henderson case 0x2A: 461698cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, false); 461798cd9ca7SRichard Henderson case 0x2B: 461898cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, true); 4619b2167459SRichard Henderson case 0x2C: 4620b2167459SRichard Henderson case 0x2D: 4621b2167459SRichard Henderson return trans_addi(ctx, insn); 4622ebe9383cSRichard Henderson case 0x2E: 4623ebe9383cSRichard Henderson return translate_table(ctx, insn, table_fp_fused); 462498cd9ca7SRichard Henderson case 0x2F: 462598cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, true); 462696d6407fSRichard Henderson 462798cd9ca7SRichard Henderson case 0x30: 462898cd9ca7SRichard Henderson case 0x31: 462998cd9ca7SRichard Henderson return trans_bb(ctx, insn); 463098cd9ca7SRichard Henderson case 0x32: 463198cd9ca7SRichard Henderson return trans_movb(ctx, insn, false); 463298cd9ca7SRichard Henderson case 0x33: 463398cd9ca7SRichard Henderson return trans_movb(ctx, insn, true); 46340b1347d2SRichard Henderson case 0x34: 46350b1347d2SRichard Henderson return translate_table(ctx, insn, table_sh_ex); 46360b1347d2SRichard Henderson case 0x35: 46370b1347d2SRichard Henderson return translate_table(ctx, insn, table_depw); 463898cd9ca7SRichard Henderson case 0x38: 463998cd9ca7SRichard Henderson return trans_be(ctx, insn, false); 464098cd9ca7SRichard Henderson case 0x39: 464198cd9ca7SRichard Henderson return trans_be(ctx, insn, true); 464298cd9ca7SRichard Henderson case 0x3A: 464398cd9ca7SRichard Henderson return translate_table(ctx, insn, table_branch); 464496d6407fSRichard Henderson 464596d6407fSRichard Henderson case 0x04: /* spopn */ 464696d6407fSRichard Henderson case 0x05: /* diag */ 464796d6407fSRichard Henderson case 0x0F: /* product specific */ 464896d6407fSRichard Henderson break; 464996d6407fSRichard Henderson 465096d6407fSRichard Henderson case 0x07: /* unassigned */ 465196d6407fSRichard Henderson case 0x15: /* unassigned */ 465296d6407fSRichard Henderson case 0x1D: /* unassigned */ 465396d6407fSRichard Henderson case 0x37: /* unassigned */ 46546210db05SHelge Deller break; 46556210db05SHelge Deller case 0x3F: 46566210db05SHelge Deller #ifndef CONFIG_USER_ONLY 46576210db05SHelge Deller /* Unassigned, but use as system-halt. */ 46586210db05SHelge Deller if (insn == 0xfffdead0) { 46596210db05SHelge Deller return gen_hlt(ctx, 0); /* halt system */ 46606210db05SHelge Deller } 46616210db05SHelge Deller if (insn == 0xfffdead1) { 46626210db05SHelge Deller return gen_hlt(ctx, 1); /* reset system */ 46636210db05SHelge Deller } 46646210db05SHelge Deller #endif 46656210db05SHelge Deller break; 466661766fe9SRichard Henderson default: 466761766fe9SRichard Henderson break; 466861766fe9SRichard Henderson } 466961766fe9SRichard Henderson return gen_illegal(ctx); 467061766fe9SRichard Henderson } 467161766fe9SRichard Henderson 4672b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 467361766fe9SRichard Henderson { 467451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4675f764718dSRichard Henderson int bound; 467661766fe9SRichard Henderson 467751b061fbSRichard Henderson ctx->cs = cs; 4678494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 46793d68ee7bSRichard Henderson 46803d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 46813d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 46823d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4683ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4684ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4685c301f34eSRichard Henderson #else 4686494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4687494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 46883d68ee7bSRichard Henderson 4689c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4690c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4691c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4692c301f34eSRichard Henderson int32_t diff = cs_base; 4693c301f34eSRichard Henderson 4694c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4695c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4696c301f34eSRichard Henderson #endif 469751b061fbSRichard Henderson ctx->iaoq_n = -1; 4698f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 469961766fe9SRichard Henderson 47003d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 47013d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4702b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 47033d68ee7bSRichard Henderson 470486f8d05fSRichard Henderson ctx->ntempr = 0; 470586f8d05fSRichard Henderson ctx->ntempl = 0; 470686f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 470786f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 470861766fe9SRichard Henderson } 470961766fe9SRichard Henderson 471051b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 471151b061fbSRichard Henderson { 471251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 471361766fe9SRichard Henderson 47143d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 471551b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 471651b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4717494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 471851b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 471951b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4720129e9cc3SRichard Henderson } 472151b061fbSRichard Henderson ctx->null_lab = NULL; 472261766fe9SRichard Henderson } 472361766fe9SRichard Henderson 472451b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 472551b061fbSRichard Henderson { 472651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 472751b061fbSRichard Henderson 472851b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 472951b061fbSRichard Henderson } 473051b061fbSRichard Henderson 473151b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 473251b061fbSRichard Henderson const CPUBreakpoint *bp) 473351b061fbSRichard Henderson { 473451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 473551b061fbSRichard Henderson 473651b061fbSRichard Henderson ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG); 4737c301f34eSRichard Henderson ctx->base.pc_next += 4; 473851b061fbSRichard Henderson return true; 473951b061fbSRichard Henderson } 474051b061fbSRichard Henderson 474151b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 474251b061fbSRichard Henderson { 474351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 474451b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 474551b061fbSRichard Henderson DisasJumpType ret; 474651b061fbSRichard Henderson int i, n; 474751b061fbSRichard Henderson 474851b061fbSRichard Henderson /* Execute one insn. */ 4749ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4750c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 475151b061fbSRichard Henderson ret = do_page_zero(ctx); 4752869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4753ba1d0b44SRichard Henderson } else 4754ba1d0b44SRichard Henderson #endif 4755ba1d0b44SRichard Henderson { 475661766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 475761766fe9SRichard Henderson the page permissions for execute. */ 4758c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 475961766fe9SRichard Henderson 476061766fe9SRichard Henderson /* Set up the IA queue for the next insn. 476161766fe9SRichard Henderson This will be overwritten by a branch. */ 476251b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 476351b061fbSRichard Henderson ctx->iaoq_n = -1; 476451b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4765eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 476661766fe9SRichard Henderson } else { 476751b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4768f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 476961766fe9SRichard Henderson } 477061766fe9SRichard Henderson 477151b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 477251b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4773869051eaSRichard Henderson ret = DISAS_NEXT; 4774129e9cc3SRichard Henderson } else { 47751a19da0dSRichard Henderson ctx->insn = insn; 477651b061fbSRichard Henderson ret = translate_one(ctx, insn); 477751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4778129e9cc3SRichard Henderson } 477961766fe9SRichard Henderson } 478061766fe9SRichard Henderson 478151b061fbSRichard Henderson /* Free any temporaries allocated. */ 478286f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 478386f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 478486f8d05fSRichard Henderson ctx->tempr[i] = NULL; 478561766fe9SRichard Henderson } 478686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 478786f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 478886f8d05fSRichard Henderson ctx->templ[i] = NULL; 478986f8d05fSRichard Henderson } 479086f8d05fSRichard Henderson ctx->ntempr = 0; 479186f8d05fSRichard Henderson ctx->ntempl = 0; 479261766fe9SRichard Henderson 47933d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 47943d68ee7bSRichard Henderson a priority change within the instruction queue. */ 479551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4796c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4797c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4798c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4799c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 480051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 480151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 4802869051eaSRichard Henderson ret = DISAS_NORETURN; 4803129e9cc3SRichard Henderson } else { 4804869051eaSRichard Henderson ret = DISAS_IAQ_N_STALE; 480561766fe9SRichard Henderson } 4806129e9cc3SRichard Henderson } 480751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 480851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 480951b061fbSRichard Henderson ctx->base.is_jmp = ret; 4810c301f34eSRichard Henderson ctx->base.pc_next += 4; 481161766fe9SRichard Henderson 4812869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 481351b061fbSRichard Henderson return; 481461766fe9SRichard Henderson } 481551b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4816eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 481751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4818c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4819c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4820c301f34eSRichard Henderson #endif 482151b061fbSRichard Henderson nullify_save(ctx); 482251b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 482351b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4824eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 482561766fe9SRichard Henderson } 482661766fe9SRichard Henderson } 482761766fe9SRichard Henderson 482851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 482951b061fbSRichard Henderson { 483051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4831e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 483251b061fbSRichard Henderson 4833e1b5a5edSRichard Henderson switch (is_jmp) { 4834869051eaSRichard Henderson case DISAS_NORETURN: 483561766fe9SRichard Henderson break; 483651b061fbSRichard Henderson case DISAS_TOO_MANY: 4837869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4838e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 483951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 484051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 484151b061fbSRichard Henderson nullify_save(ctx); 484261766fe9SRichard Henderson /* FALLTHRU */ 4843869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 484451b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 484561766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4846e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 484707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 484861766fe9SRichard Henderson } else { 48497f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 485061766fe9SRichard Henderson } 485161766fe9SRichard Henderson break; 485261766fe9SRichard Henderson default: 485351b061fbSRichard Henderson g_assert_not_reached(); 485461766fe9SRichard Henderson } 485551b061fbSRichard Henderson } 485661766fe9SRichard Henderson 485751b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 485851b061fbSRichard Henderson { 4859c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 486061766fe9SRichard Henderson 4861ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4862ba1d0b44SRichard Henderson switch (pc) { 48637ad439dfSRichard Henderson case 0x00: 486451b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4865ba1d0b44SRichard Henderson return; 48667ad439dfSRichard Henderson case 0xb0: 486751b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4868ba1d0b44SRichard Henderson return; 48697ad439dfSRichard Henderson case 0xe0: 487051b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4871ba1d0b44SRichard Henderson return; 48727ad439dfSRichard Henderson case 0x100: 487351b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4874ba1d0b44SRichard Henderson return; 48757ad439dfSRichard Henderson } 4876ba1d0b44SRichard Henderson #endif 4877ba1d0b44SRichard Henderson 4878ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4879eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 488061766fe9SRichard Henderson } 488151b061fbSRichard Henderson 488251b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 488351b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 488451b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 488551b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 488651b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 488751b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 488851b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 488951b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 489051b061fbSRichard Henderson }; 489151b061fbSRichard Henderson 489251b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 489351b061fbSRichard Henderson 489451b061fbSRichard Henderson { 489551b061fbSRichard Henderson DisasContext ctx; 489651b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 489761766fe9SRichard Henderson } 489861766fe9SRichard Henderson 489961766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 490061766fe9SRichard Henderson target_ulong *data) 490161766fe9SRichard Henderson { 490261766fe9SRichard Henderson env->iaoq_f = data[0]; 490386f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 490461766fe9SRichard Henderson env->iaoq_b = data[1]; 490561766fe9SRichard Henderson } 490661766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 490761766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 490861766fe9SRichard Henderson that the instruction was not nullified. */ 490961766fe9SRichard Henderson env->psw_n = 0; 491061766fe9SRichard Henderson } 4911