161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 260843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32d53106c9SRichard Henderson #define HELPER_H "helper.h" 33d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 34d53106c9SRichard Henderson #undef HELPER_H 35d53106c9SRichard Henderson 36aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 37aac0f603SRichard Henderson #undef tcg_temp_new 38d53106c9SRichard Henderson 3961766fe9SRichard Henderson typedef struct DisasCond { 4061766fe9SRichard Henderson TCGCond c; 416fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4261766fe9SRichard Henderson } DisasCond; 4361766fe9SRichard Henderson 4461766fe9SRichard Henderson typedef struct DisasContext { 45d01a3625SRichard Henderson DisasContextBase base; 4661766fe9SRichard Henderson CPUState *cs; 47f5b5c857SRichard Henderson TCGOp *insn_start; 4861766fe9SRichard Henderson 49c53e401eSRichard Henderson uint64_t iaoq_f; 50c53e401eSRichard Henderson uint64_t iaoq_b; 51c53e401eSRichard Henderson uint64_t iaoq_n; 526fd0c7bcSRichard Henderson TCGv_i64 iaoq_n_var; 5361766fe9SRichard Henderson 5461766fe9SRichard Henderson DisasCond null_cond; 5561766fe9SRichard Henderson TCGLabel *null_lab; 5661766fe9SRichard Henderson 57a4db4a78SRichard Henderson TCGv_i64 zero; 58a4db4a78SRichard Henderson 591a19da0dSRichard Henderson uint32_t insn; 60494737b7SRichard Henderson uint32_t tb_flags; 613d68ee7bSRichard Henderson int mmu_idx; 623d68ee7bSRichard Henderson int privilege; 6361766fe9SRichard Henderson bool psw_n_nonzero; 64bd6243a3SRichard Henderson bool is_pa20; 65217d1a5eSRichard Henderson 66217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 67217d1a5eSRichard Henderson MemOp unalign; 68217d1a5eSRichard Henderson #endif 6961766fe9SRichard Henderson } DisasContext; 7061766fe9SRichard Henderson 71217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 72217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 7317fe594cSRichard Henderson #define MMU_DISABLED(C) false 74217d1a5eSRichard Henderson #else 752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 7617fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 77217d1a5eSRichard Henderson #endif 78217d1a5eSRichard Henderson 79e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 80451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 81e36f27efSRichard Henderson { 82881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 83881d1073SHelge Deller if (ctx->is_pa20) { 84e36f27efSRichard Henderson if (val & PSW_SM_W) { 85881d1073SHelge Deller val |= PSW_W; 86881d1073SHelge Deller } 87881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 88881d1073SHelge Deller } else { 89881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 90e36f27efSRichard Henderson } 91e36f27efSRichard Henderson return val; 92e36f27efSRichard Henderson } 93e36f27efSRichard Henderson 94deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 95451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 96deee69a1SRichard Henderson { 97deee69a1SRichard Henderson return ~val; 98deee69a1SRichard Henderson } 99deee69a1SRichard Henderson 1001cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1011cd012a5SRichard Henderson we use for the final M. */ 102451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1031cd012a5SRichard Henderson { 1041cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1051cd012a5SRichard Henderson } 1061cd012a5SRichard Henderson 107740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 108451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 109740038d7SRichard Henderson { 110740038d7SRichard Henderson return val ? 1 : -1; 111740038d7SRichard Henderson } 112740038d7SRichard Henderson 113451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 114740038d7SRichard Henderson { 115740038d7SRichard Henderson return val ? -1 : 1; 116740038d7SRichard Henderson } 117740038d7SRichard Henderson 118740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 119451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 12001afb7beSRichard Henderson { 12101afb7beSRichard Henderson return val << 2; 12201afb7beSRichard Henderson } 12301afb7beSRichard Henderson 1240588e061SRichard Henderson /* Used for assemble_21. */ 125451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1260588e061SRichard Henderson { 1270588e061SRichard Henderson return val << 11; 1280588e061SRichard Henderson } 1290588e061SRichard Henderson 13072ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 13172ae4f2bSRichard Henderson { 13272ae4f2bSRichard Henderson /* 13372ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 13472ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 13572ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 13672ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 13772ae4f2bSRichard Henderson */ 13872ae4f2bSRichard Henderson return (val ^ 31) + 1; 13972ae4f2bSRichard Henderson } 14072ae4f2bSRichard Henderson 1414768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1424768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1434768c28eSRichard Henderson { 1444768c28eSRichard Henderson /* 1454768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1464768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1474768c28eSRichard Henderson */ 1484768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1494768c28eSRichard Henderson int s = extract32(val, 11, 2); 1504768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1514768c28eSRichard Henderson 1524768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1534768c28eSRichard Henderson i ^= s << 13; 1544768c28eSRichard Henderson } 1554768c28eSRichard Henderson return i; 1564768c28eSRichard Henderson } 1574768c28eSRichard Henderson 15846174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 15946174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 16046174e14SRichard Henderson { 16146174e14SRichard Henderson /* 16246174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 16346174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 16446174e14SRichard Henderson */ 16546174e14SRichard Henderson int im11a = extract32(val, 1, 11); 16646174e14SRichard Henderson int s = extract32(val, 12, 2); 16746174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 16846174e14SRichard Henderson 16946174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 17046174e14SRichard Henderson i ^= s << 13; 17146174e14SRichard Henderson } 17246174e14SRichard Henderson return i; 17346174e14SRichard Henderson } 17446174e14SRichard Henderson 17572bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 17672bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 17772bace2dSRichard Henderson { 17872bace2dSRichard Henderson /* 17972bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 18072bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 18172bace2dSRichard Henderson */ 18272bace2dSRichard Henderson int s = extract32(val, 14, 2); 18372bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 18472bace2dSRichard Henderson 18572bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 18672bace2dSRichard Henderson i ^= s << 13; 18772bace2dSRichard Henderson } 18872bace2dSRichard Henderson return i; 18972bace2dSRichard Henderson } 19072bace2dSRichard Henderson 19172bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 19272bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 19372bace2dSRichard Henderson { 19472bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 19572bace2dSRichard Henderson } 19672bace2dSRichard Henderson 197c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 198c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 199c65c3ee1SRichard Henderson { 200c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 201c65c3ee1SRichard Henderson } 202c65c3ee1SRichard Henderson 203*82d0c831SRichard Henderson /* 204*82d0c831SRichard Henderson * In many places pa1.x did not decode the bit that later became 205*82d0c831SRichard Henderson * the pa2.0 D bit. Suppress D unless the cpu is pa2.0. 206*82d0c831SRichard Henderson */ 207*82d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val) 208*82d0c831SRichard Henderson { 209*82d0c831SRichard Henderson return ctx->is_pa20 & val; 210*82d0c831SRichard Henderson } 21101afb7beSRichard Henderson 21240f9f908SRichard Henderson /* Include the auto-generated decoder. */ 213abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 21440f9f908SRichard Henderson 21561766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 21661766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 217869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 21861766fe9SRichard Henderson 21961766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 22061766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 221869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 22261766fe9SRichard Henderson 223e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 224e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 225e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 226c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 227e1b5a5edSRichard Henderson 22861766fe9SRichard Henderson /* global register indexes */ 2296fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 23033423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 231494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2326fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2336fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 234c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 235c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2366fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2376fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2386fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2396fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2406fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 24161766fe9SRichard Henderson 24261766fe9SRichard Henderson void hppa_translate_init(void) 24361766fe9SRichard Henderson { 24461766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 24561766fe9SRichard Henderson 2466fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 24761766fe9SRichard Henderson static const GlobalVar vars[] = { 24835136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 24961766fe9SRichard Henderson DEF_VAR(psw_n), 25061766fe9SRichard Henderson DEF_VAR(psw_v), 25161766fe9SRichard Henderson DEF_VAR(psw_cb), 25261766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 25361766fe9SRichard Henderson DEF_VAR(iaoq_f), 25461766fe9SRichard Henderson DEF_VAR(iaoq_b), 25561766fe9SRichard Henderson }; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson #undef DEF_VAR 25861766fe9SRichard Henderson 25961766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 26061766fe9SRichard Henderson static const char gr_names[32][4] = { 26161766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 26261766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 26361766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 26461766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 26561766fe9SRichard Henderson }; 26633423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 267494737b7SRichard Henderson static const char sr_names[5][4] = { 268494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 26933423472SRichard Henderson }; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson int i; 27261766fe9SRichard Henderson 273f764718dSRichard Henderson cpu_gr[0] = NULL; 27461766fe9SRichard Henderson for (i = 1; i < 32; i++) { 275ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 27661766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 27761766fe9SRichard Henderson gr_names[i]); 27861766fe9SRichard Henderson } 27933423472SRichard Henderson for (i = 0; i < 4; i++) { 280ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 28133423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 28233423472SRichard Henderson sr_names[i]); 28333423472SRichard Henderson } 284ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 285494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 286494737b7SRichard Henderson sr_names[4]); 28761766fe9SRichard Henderson 28861766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 28961766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 290ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 29161766fe9SRichard Henderson } 292c301f34eSRichard Henderson 293ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 294c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 295c301f34eSRichard Henderson "iasq_f"); 296ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 297c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 298c301f34eSRichard Henderson "iasq_b"); 29961766fe9SRichard Henderson } 30061766fe9SRichard Henderson 301f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 302f5b5c857SRichard Henderson { 303f5b5c857SRichard Henderson assert(ctx->insn_start != NULL); 304f5b5c857SRichard Henderson tcg_set_insn_start_param(ctx->insn_start, 2, breg); 305f5b5c857SRichard Henderson ctx->insn_start = NULL; 306f5b5c857SRichard Henderson } 307f5b5c857SRichard Henderson 308129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 309129e9cc3SRichard Henderson { 310f764718dSRichard Henderson return (DisasCond){ 311f764718dSRichard Henderson .c = TCG_COND_NEVER, 312f764718dSRichard Henderson .a0 = NULL, 313f764718dSRichard Henderson .a1 = NULL, 314f764718dSRichard Henderson }; 315129e9cc3SRichard Henderson } 316129e9cc3SRichard Henderson 317df0232feSRichard Henderson static DisasCond cond_make_t(void) 318df0232feSRichard Henderson { 319df0232feSRichard Henderson return (DisasCond){ 320df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 321df0232feSRichard Henderson .a0 = NULL, 322df0232feSRichard Henderson .a1 = NULL, 323df0232feSRichard Henderson }; 324df0232feSRichard Henderson } 325df0232feSRichard Henderson 326129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 327129e9cc3SRichard Henderson { 328f764718dSRichard Henderson return (DisasCond){ 329f764718dSRichard Henderson .c = TCG_COND_NE, 330f764718dSRichard Henderson .a0 = cpu_psw_n, 3316fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 332f764718dSRichard Henderson }; 333129e9cc3SRichard Henderson } 334129e9cc3SRichard Henderson 3356fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 336b47a4a02SSven Schnelle { 337b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3384fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3394fe9533aSRichard Henderson } 3404fe9533aSRichard Henderson 3416fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0) 3424fe9533aSRichard Henderson { 3436fd0c7bcSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_i64(0)); 344b47a4a02SSven Schnelle } 345b47a4a02SSven Schnelle 3466fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0) 347129e9cc3SRichard Henderson { 348aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3496fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 350b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 351129e9cc3SRichard Henderson } 352129e9cc3SRichard Henderson 3536fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 354129e9cc3SRichard Henderson { 355aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 356aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 357129e9cc3SRichard Henderson 3586fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3596fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3604fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 361129e9cc3SRichard Henderson } 362129e9cc3SRichard Henderson 363129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 364129e9cc3SRichard Henderson { 365129e9cc3SRichard Henderson switch (cond->c) { 366129e9cc3SRichard Henderson default: 367f764718dSRichard Henderson cond->a0 = NULL; 368f764718dSRichard Henderson cond->a1 = NULL; 369129e9cc3SRichard Henderson /* fallthru */ 370129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 371129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 372129e9cc3SRichard Henderson break; 373129e9cc3SRichard Henderson case TCG_COND_NEVER: 374129e9cc3SRichard Henderson break; 375129e9cc3SRichard Henderson } 376129e9cc3SRichard Henderson } 377129e9cc3SRichard Henderson 3786fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 37961766fe9SRichard Henderson { 38061766fe9SRichard Henderson if (reg == 0) { 381bc3da3cfSRichard Henderson return ctx->zero; 38261766fe9SRichard Henderson } else { 38361766fe9SRichard Henderson return cpu_gr[reg]; 38461766fe9SRichard Henderson } 38561766fe9SRichard Henderson } 38661766fe9SRichard Henderson 3876fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 38861766fe9SRichard Henderson { 389129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 390aac0f603SRichard Henderson return tcg_temp_new_i64(); 39161766fe9SRichard Henderson } else { 39261766fe9SRichard Henderson return cpu_gr[reg]; 39361766fe9SRichard Henderson } 39461766fe9SRichard Henderson } 39561766fe9SRichard Henderson 3966fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 397129e9cc3SRichard Henderson { 398129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 3996fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 400129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 401129e9cc3SRichard Henderson } else { 4026fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 403129e9cc3SRichard Henderson } 404129e9cc3SRichard Henderson } 405129e9cc3SRichard Henderson 4066fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 407129e9cc3SRichard Henderson { 408129e9cc3SRichard Henderson if (reg != 0) { 409129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 410129e9cc3SRichard Henderson } 411129e9cc3SRichard Henderson } 412129e9cc3SRichard Henderson 413e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 41496d6407fSRichard Henderson # define HI_OFS 0 41596d6407fSRichard Henderson # define LO_OFS 4 41696d6407fSRichard Henderson #else 41796d6407fSRichard Henderson # define HI_OFS 4 41896d6407fSRichard Henderson # define LO_OFS 0 41996d6407fSRichard Henderson #endif 42096d6407fSRichard Henderson 42196d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 42296d6407fSRichard Henderson { 42396d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 424ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 42596d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 42696d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 42796d6407fSRichard Henderson return ret; 42896d6407fSRichard Henderson } 42996d6407fSRichard Henderson 430ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 431ebe9383cSRichard Henderson { 432ebe9383cSRichard Henderson if (rt == 0) { 4330992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4340992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4350992a930SRichard Henderson return ret; 436ebe9383cSRichard Henderson } else { 437ebe9383cSRichard Henderson return load_frw_i32(rt); 438ebe9383cSRichard Henderson } 439ebe9383cSRichard Henderson } 440ebe9383cSRichard Henderson 441ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 442ebe9383cSRichard Henderson { 443ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4440992a930SRichard Henderson if (rt == 0) { 4450992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4460992a930SRichard Henderson } else { 447ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 448ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 449ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 450ebe9383cSRichard Henderson } 4510992a930SRichard Henderson return ret; 452ebe9383cSRichard Henderson } 453ebe9383cSRichard Henderson 45496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 45596d6407fSRichard Henderson { 456ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 45796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 45896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 45996d6407fSRichard Henderson } 46096d6407fSRichard Henderson 46196d6407fSRichard Henderson #undef HI_OFS 46296d6407fSRichard Henderson #undef LO_OFS 46396d6407fSRichard Henderson 46496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 46596d6407fSRichard Henderson { 46696d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 467ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 46896d6407fSRichard Henderson return ret; 46996d6407fSRichard Henderson } 47096d6407fSRichard Henderson 471ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 472ebe9383cSRichard Henderson { 473ebe9383cSRichard Henderson if (rt == 0) { 4740992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4750992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4760992a930SRichard Henderson return ret; 477ebe9383cSRichard Henderson } else { 478ebe9383cSRichard Henderson return load_frd(rt); 479ebe9383cSRichard Henderson } 480ebe9383cSRichard Henderson } 481ebe9383cSRichard Henderson 48296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 48396d6407fSRichard Henderson { 484ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 48596d6407fSRichard Henderson } 48696d6407fSRichard Henderson 48733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 48833423472SRichard Henderson { 48933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 49033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 49133423472SRichard Henderson #else 49233423472SRichard Henderson if (reg < 4) { 49333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 494494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 495494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 49633423472SRichard Henderson } else { 497ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 49833423472SRichard Henderson } 49933423472SRichard Henderson #endif 50033423472SRichard Henderson } 50133423472SRichard Henderson 502129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 503129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 504129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 505129e9cc3SRichard Henderson { 506129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 507129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 508129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 509129e9cc3SRichard Henderson 510129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 511129e9cc3SRichard Henderson 512129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5136e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 514aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5156fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 516129e9cc3SRichard Henderson } 517129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 518129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 519129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 520129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 521129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5226fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 523129e9cc3SRichard Henderson } 524129e9cc3SRichard Henderson 5256fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 526129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 527129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 528129e9cc3SRichard Henderson } 529129e9cc3SRichard Henderson } 530129e9cc3SRichard Henderson 531129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 532129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 533129e9cc3SRichard Henderson { 534129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 535129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5366fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 537129e9cc3SRichard Henderson } 538129e9cc3SRichard Henderson return; 539129e9cc3SRichard Henderson } 5406e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5416fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 542129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 543129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 544129e9cc3SRichard Henderson } 545129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 546129e9cc3SRichard Henderson } 547129e9cc3SRichard Henderson 548129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 549129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 550129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 551129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 552129e9cc3SRichard Henderson { 553129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5546fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 555129e9cc3SRichard Henderson } 556129e9cc3SRichard Henderson } 557129e9cc3SRichard Henderson 558129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 55940f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 56040f9f908SRichard Henderson it may be tail-called from a translate function. */ 56131234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 562129e9cc3SRichard Henderson { 563129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 56431234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 565129e9cc3SRichard Henderson 566f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 567f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 568f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 569f49b3537SRichard Henderson 570129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 571129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 572129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 573129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 57431234768SRichard Henderson return true; 575129e9cc3SRichard Henderson } 576129e9cc3SRichard Henderson ctx->null_lab = NULL; 577129e9cc3SRichard Henderson 578129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 579129e9cc3SRichard Henderson /* The next instruction will be unconditional, 580129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 581129e9cc3SRichard Henderson gen_set_label(null_lab); 582129e9cc3SRichard Henderson } else { 583129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 584129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 585129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 586129e9cc3SRichard Henderson label we have the proper value in place. */ 587129e9cc3SRichard Henderson nullify_save(ctx); 588129e9cc3SRichard Henderson gen_set_label(null_lab); 589129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 590129e9cc3SRichard Henderson } 591869051eaSRichard Henderson if (status == DISAS_NORETURN) { 59231234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 593129e9cc3SRichard Henderson } 59431234768SRichard Henderson return true; 595129e9cc3SRichard Henderson } 596129e9cc3SRichard Henderson 5976fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 5986fd0c7bcSRichard Henderson uint64_t ival, TCGv_i64 vval) 59961766fe9SRichard Henderson { 6007d50b696SSven Schnelle uint64_t mask = gva_offset_mask(ctx->tb_flags); 601f13bf343SRichard Henderson 602f13bf343SRichard Henderson if (ival != -1) { 6036fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, ival & mask); 604f13bf343SRichard Henderson return; 605f13bf343SRichard Henderson } 606f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 607f13bf343SRichard Henderson 608f13bf343SRichard Henderson /* 609f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 610f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 611f13bf343SRichard Henderson */ 612f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 6136fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, vval); 61461766fe9SRichard Henderson } else { 6156fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, vval, mask); 61661766fe9SRichard Henderson } 61761766fe9SRichard Henderson } 61861766fe9SRichard Henderson 619c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 62061766fe9SRichard Henderson { 62161766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 62261766fe9SRichard Henderson } 62361766fe9SRichard Henderson 62461766fe9SRichard Henderson static void gen_excp_1(int exception) 62561766fe9SRichard Henderson { 626ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 62761766fe9SRichard Henderson } 62861766fe9SRichard Henderson 62931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 63061766fe9SRichard Henderson { 631741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 632741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 633129e9cc3SRichard Henderson nullify_save(ctx); 63461766fe9SRichard Henderson gen_excp_1(exception); 63531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 63661766fe9SRichard Henderson } 63761766fe9SRichard Henderson 63831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6391a19da0dSRichard Henderson { 64031234768SRichard Henderson nullify_over(ctx); 6416fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 642ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 64331234768SRichard Henderson gen_excp(ctx, exc); 64431234768SRichard Henderson return nullify_end(ctx); 6451a19da0dSRichard Henderson } 6461a19da0dSRichard Henderson 64731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 64861766fe9SRichard Henderson { 64931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 65061766fe9SRichard Henderson } 65161766fe9SRichard Henderson 65240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 65340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 65440f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 65540f9f908SRichard Henderson #else 656e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 657e1b5a5edSRichard Henderson do { \ 658e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 65931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 660e1b5a5edSRichard Henderson } \ 661e1b5a5edSRichard Henderson } while (0) 66240f9f908SRichard Henderson #endif 663e1b5a5edSRichard Henderson 664c53e401eSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t dest) 66561766fe9SRichard Henderson { 66657f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 66761766fe9SRichard Henderson } 66861766fe9SRichard Henderson 669129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 670129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 671129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 672129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 673129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 674129e9cc3SRichard Henderson { 675129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 676129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 677129e9cc3SRichard Henderson } 678129e9cc3SRichard Henderson 67961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 680c53e401eSRichard Henderson uint64_t f, uint64_t b) 68161766fe9SRichard Henderson { 68261766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 68361766fe9SRichard Henderson tcg_gen_goto_tb(which); 684a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 685a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 68607ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 68761766fe9SRichard Henderson } else { 688741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 689741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 6907f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 69161766fe9SRichard Henderson } 69261766fe9SRichard Henderson } 69361766fe9SRichard Henderson 694b47a4a02SSven Schnelle static bool cond_need_sv(int c) 695b47a4a02SSven Schnelle { 696b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 697b47a4a02SSven Schnelle } 698b47a4a02SSven Schnelle 699b47a4a02SSven Schnelle static bool cond_need_cb(int c) 700b47a4a02SSven Schnelle { 701b47a4a02SSven Schnelle return c == 4 || c == 5; 702b47a4a02SSven Schnelle } 703b47a4a02SSven Schnelle 704b47a4a02SSven Schnelle /* 705b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 706b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 707b47a4a02SSven Schnelle */ 708b2167459SRichard Henderson 709a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 7106fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 cb_msb, TCGv_i64 sv) 711b2167459SRichard Henderson { 712b2167459SRichard Henderson DisasCond cond; 7136fd0c7bcSRichard Henderson TCGv_i64 tmp; 714b2167459SRichard Henderson 715b2167459SRichard Henderson switch (cf >> 1) { 716b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 717b2167459SRichard Henderson cond = cond_make_f(); 718b2167459SRichard Henderson break; 719b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 720*82d0c831SRichard Henderson if (!d) { 721aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7226fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 723a751eb31SRichard Henderson res = tmp; 724a751eb31SRichard Henderson } 725b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 726b2167459SRichard Henderson break; 727b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 728aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7296fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 730*82d0c831SRichard Henderson if (!d) { 7316fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, tmp); 732a751eb31SRichard Henderson } 733b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 734b2167459SRichard Henderson break; 735b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 736b47a4a02SSven Schnelle /* 737b47a4a02SSven Schnelle * Simplify: 738b47a4a02SSven Schnelle * (N ^ V) | Z 739b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 740b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 741b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 742b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 743b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 744b47a4a02SSven Schnelle */ 745aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7466fd0c7bcSRichard Henderson tcg_gen_eqv_i64(tmp, res, sv); 747*82d0c831SRichard Henderson if (!d) { 7486fd0c7bcSRichard Henderson tcg_gen_sextract_i64(tmp, tmp, 31, 1); 7496fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 7506fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 751a751eb31SRichard Henderson } else { 7526fd0c7bcSRichard Henderson tcg_gen_sari_i64(tmp, tmp, 63); 7536fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 754a751eb31SRichard Henderson } 755b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 756b2167459SRichard Henderson break; 757b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 758a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 759b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 760b2167459SRichard Henderson break; 761b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 762aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7636fd0c7bcSRichard Henderson tcg_gen_neg_i64(tmp, cb_msb); 7646fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 765*82d0c831SRichard Henderson if (!d) { 7666fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 767a751eb31SRichard Henderson } 768b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 769b2167459SRichard Henderson break; 770b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 771*82d0c831SRichard Henderson if (!d) { 772aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7736fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, sv); 774a751eb31SRichard Henderson sv = tmp; 775a751eb31SRichard Henderson } 776b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 777b2167459SRichard Henderson break; 778b2167459SRichard Henderson case 7: /* OD / EV */ 779aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7806fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, res, 1); 781b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 782b2167459SRichard Henderson break; 783b2167459SRichard Henderson default: 784b2167459SRichard Henderson g_assert_not_reached(); 785b2167459SRichard Henderson } 786b2167459SRichard Henderson if (cf & 1) { 787b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 788b2167459SRichard Henderson } 789b2167459SRichard Henderson 790b2167459SRichard Henderson return cond; 791b2167459SRichard Henderson } 792b2167459SRichard Henderson 793b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 794b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 795b2167459SRichard Henderson deleted as unused. */ 796b2167459SRichard Henderson 7974fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 7986fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 7996fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 800b2167459SRichard Henderson { 8014fe9533aSRichard Henderson TCGCond tc; 8024fe9533aSRichard Henderson bool ext_uns; 803b2167459SRichard Henderson 804b2167459SRichard Henderson switch (cf >> 1) { 805b2167459SRichard Henderson case 1: /* = / <> */ 8064fe9533aSRichard Henderson tc = TCG_COND_EQ; 8074fe9533aSRichard Henderson ext_uns = true; 808b2167459SRichard Henderson break; 809b2167459SRichard Henderson case 2: /* < / >= */ 8104fe9533aSRichard Henderson tc = TCG_COND_LT; 8114fe9533aSRichard Henderson ext_uns = false; 812b2167459SRichard Henderson break; 813b2167459SRichard Henderson case 3: /* <= / > */ 8144fe9533aSRichard Henderson tc = TCG_COND_LE; 8154fe9533aSRichard Henderson ext_uns = false; 816b2167459SRichard Henderson break; 817b2167459SRichard Henderson case 4: /* << / >>= */ 8184fe9533aSRichard Henderson tc = TCG_COND_LTU; 8194fe9533aSRichard Henderson ext_uns = true; 820b2167459SRichard Henderson break; 821b2167459SRichard Henderson case 5: /* <<= / >> */ 8224fe9533aSRichard Henderson tc = TCG_COND_LEU; 8234fe9533aSRichard Henderson ext_uns = true; 824b2167459SRichard Henderson break; 825b2167459SRichard Henderson default: 826a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 827b2167459SRichard Henderson } 828b2167459SRichard Henderson 8294fe9533aSRichard Henderson if (cf & 1) { 8304fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8314fe9533aSRichard Henderson } 832*82d0c831SRichard Henderson if (!d) { 833aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 834aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 8354fe9533aSRichard Henderson 8364fe9533aSRichard Henderson if (ext_uns) { 8376fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 8386fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 8394fe9533aSRichard Henderson } else { 8406fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 8416fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 8424fe9533aSRichard Henderson } 8434fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8444fe9533aSRichard Henderson } 8454fe9533aSRichard Henderson return cond_make(tc, in1, in2); 846b2167459SRichard Henderson } 847b2167459SRichard Henderson 848df0232feSRichard Henderson /* 849df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 850df0232feSRichard Henderson * computed, and use of them is undefined. 851df0232feSRichard Henderson * 852df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 853df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 854df0232feSRichard Henderson * how cases c={2,3} are treated. 855df0232feSRichard Henderson */ 856b2167459SRichard Henderson 857b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 8586fd0c7bcSRichard Henderson TCGv_i64 res) 859b2167459SRichard Henderson { 860b5af8423SRichard Henderson TCGCond tc; 861b5af8423SRichard Henderson bool ext_uns; 862a751eb31SRichard Henderson 863df0232feSRichard Henderson switch (cf) { 864df0232feSRichard Henderson case 0: /* never */ 865df0232feSRichard Henderson case 9: /* undef, C */ 866df0232feSRichard Henderson case 11: /* undef, C & !Z */ 867df0232feSRichard Henderson case 12: /* undef, V */ 868df0232feSRichard Henderson return cond_make_f(); 869df0232feSRichard Henderson 870df0232feSRichard Henderson case 1: /* true */ 871df0232feSRichard Henderson case 8: /* undef, !C */ 872df0232feSRichard Henderson case 10: /* undef, !C | Z */ 873df0232feSRichard Henderson case 13: /* undef, !V */ 874df0232feSRichard Henderson return cond_make_t(); 875df0232feSRichard Henderson 876df0232feSRichard Henderson case 2: /* == */ 877b5af8423SRichard Henderson tc = TCG_COND_EQ; 878b5af8423SRichard Henderson ext_uns = true; 879b5af8423SRichard Henderson break; 880df0232feSRichard Henderson case 3: /* <> */ 881b5af8423SRichard Henderson tc = TCG_COND_NE; 882b5af8423SRichard Henderson ext_uns = true; 883b5af8423SRichard Henderson break; 884df0232feSRichard Henderson case 4: /* < */ 885b5af8423SRichard Henderson tc = TCG_COND_LT; 886b5af8423SRichard Henderson ext_uns = false; 887b5af8423SRichard Henderson break; 888df0232feSRichard Henderson case 5: /* >= */ 889b5af8423SRichard Henderson tc = TCG_COND_GE; 890b5af8423SRichard Henderson ext_uns = false; 891b5af8423SRichard Henderson break; 892df0232feSRichard Henderson case 6: /* <= */ 893b5af8423SRichard Henderson tc = TCG_COND_LE; 894b5af8423SRichard Henderson ext_uns = false; 895b5af8423SRichard Henderson break; 896df0232feSRichard Henderson case 7: /* > */ 897b5af8423SRichard Henderson tc = TCG_COND_GT; 898b5af8423SRichard Henderson ext_uns = false; 899b5af8423SRichard Henderson break; 900df0232feSRichard Henderson 901df0232feSRichard Henderson case 14: /* OD */ 902df0232feSRichard Henderson case 15: /* EV */ 903a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 904df0232feSRichard Henderson 905df0232feSRichard Henderson default: 906df0232feSRichard Henderson g_assert_not_reached(); 907b2167459SRichard Henderson } 908b5af8423SRichard Henderson 909*82d0c831SRichard Henderson if (!d) { 910aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 911b5af8423SRichard Henderson 912b5af8423SRichard Henderson if (ext_uns) { 9136fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 914b5af8423SRichard Henderson } else { 9156fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 916b5af8423SRichard Henderson } 917b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 918b5af8423SRichard Henderson } 919b5af8423SRichard Henderson return cond_make_0(tc, res); 920b2167459SRichard Henderson } 921b2167459SRichard Henderson 92298cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 92398cd9ca7SRichard Henderson 9244fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9256fd0c7bcSRichard Henderson TCGv_i64 res) 92698cd9ca7SRichard Henderson { 92798cd9ca7SRichard Henderson unsigned c, f; 92898cd9ca7SRichard Henderson 92998cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 93098cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 93198cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 93298cd9ca7SRichard Henderson c = orig & 3; 93398cd9ca7SRichard Henderson if (c == 3) { 93498cd9ca7SRichard Henderson c = 7; 93598cd9ca7SRichard Henderson } 93698cd9ca7SRichard Henderson f = (orig & 4) / 4; 93798cd9ca7SRichard Henderson 938b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 93998cd9ca7SRichard Henderson } 94098cd9ca7SRichard Henderson 94146bb3d46SRichard Henderson /* Similar, but for unit zero conditions. */ 94246bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res) 943b2167459SRichard Henderson { 94446bb3d46SRichard Henderson TCGv_i64 tmp; 945c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 94646bb3d46SRichard Henderson uint64_t ones = 0, sgns = 0; 947b2167459SRichard Henderson 948b2167459SRichard Henderson switch (cf >> 1) { 949578b8132SSven Schnelle case 1: /* SBW / NBW */ 950578b8132SSven Schnelle if (d) { 95146bb3d46SRichard Henderson ones = d_repl; 95246bb3d46SRichard Henderson sgns = d_repl << 31; 953578b8132SSven Schnelle } 954578b8132SSven Schnelle break; 955b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 95646bb3d46SRichard Henderson ones = d_repl * 0x01010101u; 95746bb3d46SRichard Henderson sgns = ones << 7; 95846bb3d46SRichard Henderson break; 95946bb3d46SRichard Henderson case 3: /* SHZ / NHZ */ 96046bb3d46SRichard Henderson ones = d_repl * 0x00010001u; 96146bb3d46SRichard Henderson sgns = ones << 15; 96246bb3d46SRichard Henderson break; 96346bb3d46SRichard Henderson } 96446bb3d46SRichard Henderson if (ones == 0) { 96546bb3d46SRichard Henderson /* Undefined, or 0/1 (never/always). */ 96646bb3d46SRichard Henderson return cf & 1 ? cond_make_t() : cond_make_f(); 96746bb3d46SRichard Henderson } 96846bb3d46SRichard Henderson 96946bb3d46SRichard Henderson /* 97046bb3d46SRichard Henderson * See hasless(v,1) from 971b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 972b2167459SRichard Henderson */ 973aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 97446bb3d46SRichard Henderson tcg_gen_subi_i64(tmp, res, ones); 9756fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 97646bb3d46SRichard Henderson tcg_gen_andi_i64(tmp, tmp, sgns); 977b2167459SRichard Henderson 97846bb3d46SRichard Henderson return cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, tmp); 979b2167459SRichard Henderson } 980b2167459SRichard Henderson 9816fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 9826fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 98372ca8753SRichard Henderson { 984*82d0c831SRichard Henderson if (!d) { 985aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 9866fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 98772ca8753SRichard Henderson return t; 98872ca8753SRichard Henderson } 98972ca8753SRichard Henderson return cb_msb; 99072ca8753SRichard Henderson } 99172ca8753SRichard Henderson 9926fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 99372ca8753SRichard Henderson { 99472ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 99572ca8753SRichard Henderson } 99672ca8753SRichard Henderson 997b2167459SRichard Henderson /* Compute signed overflow for addition. */ 9986fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 9996fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1000b2167459SRichard Henderson { 1001aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1002aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1003b2167459SRichard Henderson 10046fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10056fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10066fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1007b2167459SRichard Henderson 1008b2167459SRichard Henderson return sv; 1009b2167459SRichard Henderson } 1010b2167459SRichard Henderson 1011b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 10126fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 10136fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1014b2167459SRichard Henderson { 1015aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1016aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1017b2167459SRichard Henderson 10186fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10196fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10206fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1021b2167459SRichard Henderson 1022b2167459SRichard Henderson return sv; 1023b2167459SRichard Henderson } 1024b2167459SRichard Henderson 10256fd0c7bcSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 10266fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1027faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1028b2167459SRichard Henderson { 10296fd0c7bcSRichard Henderson TCGv_i64 dest, cb, cb_msb, cb_cond, sv, tmp; 1030b2167459SRichard Henderson unsigned c = cf >> 1; 1031b2167459SRichard Henderson DisasCond cond; 1032b2167459SRichard Henderson 1033aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1034f764718dSRichard Henderson cb = NULL; 1035f764718dSRichard Henderson cb_msb = NULL; 1036bdcccc17SRichard Henderson cb_cond = NULL; 1037b2167459SRichard Henderson 1038b2167459SRichard Henderson if (shift) { 1039aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 10406fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1041b2167459SRichard Henderson in1 = tmp; 1042b2167459SRichard Henderson } 1043b2167459SRichard Henderson 1044b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1045aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1046aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1047bdcccc17SRichard Henderson 1048a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1049b2167459SRichard Henderson if (is_c) { 10506fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1051a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1052b2167459SRichard Henderson } 10536fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 10546fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1055bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1056bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1057b2167459SRichard Henderson } 1058b2167459SRichard Henderson } else { 10596fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1060b2167459SRichard Henderson if (is_c) { 10616fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1062b2167459SRichard Henderson } 1063b2167459SRichard Henderson } 1064b2167459SRichard Henderson 1065b2167459SRichard Henderson /* Compute signed overflow if required. */ 1066f764718dSRichard Henderson sv = NULL; 1067b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1068b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1069b2167459SRichard Henderson if (is_tsv) { 1070bd1ad92cSSven Schnelle if (!d) { 1071bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1072bd1ad92cSSven Schnelle } 1073b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1074ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1075b2167459SRichard Henderson } 1076b2167459SRichard Henderson } 1077b2167459SRichard Henderson 1078b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1079a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1080b2167459SRichard Henderson if (is_tc) { 1081aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 10826fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1083ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1084b2167459SRichard Henderson } 1085b2167459SRichard Henderson 1086b2167459SRichard Henderson /* Write back the result. */ 1087b2167459SRichard Henderson if (!is_l) { 1088b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1089b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1092b2167459SRichard Henderson 1093b2167459SRichard Henderson /* Install the new nullification. */ 1094b2167459SRichard Henderson cond_free(&ctx->null_cond); 1095b2167459SRichard Henderson ctx->null_cond = cond; 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson 1098faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 10990c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11000c982a28SRichard Henderson { 11016fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11020c982a28SRichard Henderson 11030c982a28SRichard Henderson if (a->cf) { 11040c982a28SRichard Henderson nullify_over(ctx); 11050c982a28SRichard Henderson } 11060c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11070c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1108faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1109faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 11100c982a28SRichard Henderson return nullify_end(ctx); 11110c982a28SRichard Henderson } 11120c982a28SRichard Henderson 11130588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11140588e061SRichard Henderson bool is_tsv, bool is_tc) 11150588e061SRichard Henderson { 11166fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 11170588e061SRichard Henderson 11180588e061SRichard Henderson if (a->cf) { 11190588e061SRichard Henderson nullify_over(ctx); 11200588e061SRichard Henderson } 11216fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 11220588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1123faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1124faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 11250588e061SRichard Henderson return nullify_end(ctx); 11260588e061SRichard Henderson } 11270588e061SRichard Henderson 11286fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 11296fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 113063c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1131b2167459SRichard Henderson { 1132a4db4a78SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb, tmp; 1133b2167459SRichard Henderson unsigned c = cf >> 1; 1134b2167459SRichard Henderson DisasCond cond; 1135b2167459SRichard Henderson 1136aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1137aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1138aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1139b2167459SRichard Henderson 1140b2167459SRichard Henderson if (is_b) { 1141b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 11426fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1143a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1144a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1145a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 11466fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 11476fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1148b2167459SRichard Henderson } else { 1149bdcccc17SRichard Henderson /* 1150bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1151bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1152bdcccc17SRichard Henderson */ 11536fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1154a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 11556fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 11566fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1157b2167459SRichard Henderson } 1158b2167459SRichard Henderson 1159b2167459SRichard Henderson /* Compute signed overflow if required. */ 1160f764718dSRichard Henderson sv = NULL; 1161b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1162b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1163b2167459SRichard Henderson if (is_tsv) { 1164bd1ad92cSSven Schnelle if (!d) { 1165bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1166bd1ad92cSSven Schnelle } 1167ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1168b2167459SRichard Henderson } 1169b2167459SRichard Henderson } 1170b2167459SRichard Henderson 1171b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1172b2167459SRichard Henderson if (!is_b) { 11734fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1174b2167459SRichard Henderson } else { 1175a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1176b2167459SRichard Henderson } 1177b2167459SRichard Henderson 1178b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1179b2167459SRichard Henderson if (is_tc) { 1180aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11816fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1182ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1183b2167459SRichard Henderson } 1184b2167459SRichard Henderson 1185b2167459SRichard Henderson /* Write back the result. */ 1186b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1187b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1188b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1189b2167459SRichard Henderson 1190b2167459SRichard Henderson /* Install the new nullification. */ 1191b2167459SRichard Henderson cond_free(&ctx->null_cond); 1192b2167459SRichard Henderson ctx->null_cond = cond; 1193b2167459SRichard Henderson } 1194b2167459SRichard Henderson 119563c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 11960c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 11970c982a28SRichard Henderson { 11986fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11990c982a28SRichard Henderson 12000c982a28SRichard Henderson if (a->cf) { 12010c982a28SRichard Henderson nullify_over(ctx); 12020c982a28SRichard Henderson } 12030c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12040c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 120563c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12060c982a28SRichard Henderson return nullify_end(ctx); 12070c982a28SRichard Henderson } 12080c982a28SRichard Henderson 12090588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12100588e061SRichard Henderson { 12116fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12120588e061SRichard Henderson 12130588e061SRichard Henderson if (a->cf) { 12140588e061SRichard Henderson nullify_over(ctx); 12150588e061SRichard Henderson } 12166fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12170588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 121863c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 121963c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 12200588e061SRichard Henderson return nullify_end(ctx); 12210588e061SRichard Henderson } 12220588e061SRichard Henderson 12236fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12246fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1225b2167459SRichard Henderson { 12266fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1227b2167459SRichard Henderson DisasCond cond; 1228b2167459SRichard Henderson 1229aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 12306fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1231b2167459SRichard Henderson 1232b2167459SRichard Henderson /* Compute signed overflow if required. */ 1233f764718dSRichard Henderson sv = NULL; 1234b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1235b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1236b2167459SRichard Henderson } 1237b2167459SRichard Henderson 1238b2167459SRichard Henderson /* Form the condition for the compare. */ 12394fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1240b2167459SRichard Henderson 1241b2167459SRichard Henderson /* Clear. */ 12426fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1243b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1244b2167459SRichard Henderson 1245b2167459SRichard Henderson /* Install the new nullification. */ 1246b2167459SRichard Henderson cond_free(&ctx->null_cond); 1247b2167459SRichard Henderson ctx->null_cond = cond; 1248b2167459SRichard Henderson } 1249b2167459SRichard Henderson 12506fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12516fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 12526fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1253b2167459SRichard Henderson { 12546fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1255b2167459SRichard Henderson 1256b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1257b2167459SRichard Henderson fn(dest, in1, in2); 1258b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1259b2167459SRichard Henderson 1260b2167459SRichard Henderson /* Install the new nullification. */ 1261b2167459SRichard Henderson cond_free(&ctx->null_cond); 1262b2167459SRichard Henderson if (cf) { 1263b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1264b2167459SRichard Henderson } 1265b2167459SRichard Henderson } 1266b2167459SRichard Henderson 1267fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12686fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 12690c982a28SRichard Henderson { 12706fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12710c982a28SRichard Henderson 12720c982a28SRichard Henderson if (a->cf) { 12730c982a28SRichard Henderson nullify_over(ctx); 12740c982a28SRichard Henderson } 12750c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12760c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1277fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 12780c982a28SRichard Henderson return nullify_end(ctx); 12790c982a28SRichard Henderson } 12800c982a28SRichard Henderson 128146bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 128246bb3d46SRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 128346bb3d46SRichard Henderson bool is_tc, bool is_add) 1284b2167459SRichard Henderson { 128546bb3d46SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 128646bb3d46SRichard Henderson uint64_t test_cb = 0; 1287b2167459SRichard Henderson DisasCond cond; 1288b2167459SRichard Henderson 128946bb3d46SRichard Henderson /* Select which carry-out bits to test. */ 129046bb3d46SRichard Henderson switch (cf >> 1) { 129146bb3d46SRichard Henderson case 4: /* NDC / SDC -- 4-bit carries */ 129246bb3d46SRichard Henderson test_cb = dup_const(MO_8, 0x88); 129346bb3d46SRichard Henderson break; 129446bb3d46SRichard Henderson case 5: /* NWC / SWC -- 32-bit carries */ 129546bb3d46SRichard Henderson if (d) { 129646bb3d46SRichard Henderson test_cb = dup_const(MO_32, INT32_MIN); 1297b2167459SRichard Henderson } else { 129846bb3d46SRichard Henderson cf &= 1; /* undefined -- map to never/always */ 129946bb3d46SRichard Henderson } 130046bb3d46SRichard Henderson break; 130146bb3d46SRichard Henderson case 6: /* NBC / SBC -- 8-bit carries */ 130246bb3d46SRichard Henderson test_cb = dup_const(MO_8, INT8_MIN); 130346bb3d46SRichard Henderson break; 130446bb3d46SRichard Henderson case 7: /* NHC / SHC -- 16-bit carries */ 130546bb3d46SRichard Henderson test_cb = dup_const(MO_16, INT16_MIN); 130646bb3d46SRichard Henderson break; 130746bb3d46SRichard Henderson } 130846bb3d46SRichard Henderson if (!d) { 130946bb3d46SRichard Henderson test_cb = (uint32_t)test_cb; 131046bb3d46SRichard Henderson } 1311b2167459SRichard Henderson 131246bb3d46SRichard Henderson if (!test_cb) { 131346bb3d46SRichard Henderson /* No need to compute carries if we don't need to test them. */ 131446bb3d46SRichard Henderson if (is_add) { 131546bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 131646bb3d46SRichard Henderson } else { 131746bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 131846bb3d46SRichard Henderson } 131946bb3d46SRichard Henderson cond = do_unit_zero_cond(cf, d, dest); 132046bb3d46SRichard Henderson } else { 132146bb3d46SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 132246bb3d46SRichard Henderson 132346bb3d46SRichard Henderson if (d) { 132446bb3d46SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 132546bb3d46SRichard Henderson if (is_add) { 132646bb3d46SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 132746bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 132846bb3d46SRichard Henderson } else { 132946bb3d46SRichard Henderson /* See do_sub, !is_b. */ 133046bb3d46SRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 133146bb3d46SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 133246bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 133346bb3d46SRichard Henderson } 133446bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 133546bb3d46SRichard Henderson tcg_gen_extract2_i64(cb, cb, cb_msb, 1); 133646bb3d46SRichard Henderson } else { 133746bb3d46SRichard Henderson if (is_add) { 133846bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 133946bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 134046bb3d46SRichard Henderson } else { 134146bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 134246bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 134346bb3d46SRichard Henderson } 134446bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 134546bb3d46SRichard Henderson tcg_gen_shri_i64(cb, cb, 1); 134646bb3d46SRichard Henderson } 134746bb3d46SRichard Henderson 134846bb3d46SRichard Henderson tcg_gen_andi_i64(cb, cb, test_cb); 134946bb3d46SRichard Henderson cond = cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, cb); 135046bb3d46SRichard Henderson } 1351b2167459SRichard Henderson 1352b2167459SRichard Henderson if (is_tc) { 1353aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 13546fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1355ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1356b2167459SRichard Henderson } 1357b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1358b2167459SRichard Henderson 1359b2167459SRichard Henderson cond_free(&ctx->null_cond); 1360b2167459SRichard Henderson ctx->null_cond = cond; 1361b2167459SRichard Henderson } 1362b2167459SRichard Henderson 136386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13648d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13658d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13668d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13678d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 13686fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 136986f8d05fSRichard Henderson { 137086f8d05fSRichard Henderson TCGv_ptr ptr; 13716fd0c7bcSRichard Henderson TCGv_i64 tmp; 137286f8d05fSRichard Henderson TCGv_i64 spc; 137386f8d05fSRichard Henderson 137486f8d05fSRichard Henderson if (sp != 0) { 13758d6ae7fbSRichard Henderson if (sp < 0) { 13768d6ae7fbSRichard Henderson sp = ~sp; 13778d6ae7fbSRichard Henderson } 13786fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 13798d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13808d6ae7fbSRichard Henderson return spc; 138186f8d05fSRichard Henderson } 1382494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1383494737b7SRichard Henderson return cpu_srH; 1384494737b7SRichard Henderson } 138586f8d05fSRichard Henderson 138686f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1387aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 13886fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 138986f8d05fSRichard Henderson 1390698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 13916fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 13926fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 13936fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 139486f8d05fSRichard Henderson 1395ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 139686f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 139786f8d05fSRichard Henderson 139886f8d05fSRichard Henderson return spc; 139986f8d05fSRichard Henderson } 140086f8d05fSRichard Henderson #endif 140186f8d05fSRichard Henderson 14026fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1403c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 140486f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 140586f8d05fSRichard Henderson { 14066fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 14076fd0c7bcSRichard Henderson TCGv_i64 ofs; 14086fd0c7bcSRichard Henderson TCGv_i64 addr; 140986f8d05fSRichard Henderson 1410f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1411f5b5c857SRichard Henderson 141286f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 141386f8d05fSRichard Henderson if (rx) { 1414aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14156fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 14166fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 141786f8d05fSRichard Henderson } else if (disp || modify) { 1418aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14196fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 142086f8d05fSRichard Henderson } else { 142186f8d05fSRichard Henderson ofs = base; 142286f8d05fSRichard Henderson } 142386f8d05fSRichard Henderson 142486f8d05fSRichard Henderson *pofs = ofs; 14256fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 14267d50b696SSven Schnelle tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, 14277d50b696SSven Schnelle gva_offset_mask(ctx->tb_flags)); 1428698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 142986f8d05fSRichard Henderson if (!is_phys) { 1430d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 143186f8d05fSRichard Henderson } 143286f8d05fSRichard Henderson #endif 143386f8d05fSRichard Henderson } 143486f8d05fSRichard Henderson 143596d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 143696d6407fSRichard Henderson * < 0 for pre-modify, 143796d6407fSRichard Henderson * > 0 for post-modify, 143896d6407fSRichard Henderson * = 0 for no base register update. 143996d6407fSRichard Henderson */ 144096d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1441c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 144214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 144396d6407fSRichard Henderson { 14446fd0c7bcSRichard Henderson TCGv_i64 ofs; 14456fd0c7bcSRichard Henderson TCGv_i64 addr; 144696d6407fSRichard Henderson 144796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 144996d6407fSRichard Henderson 145086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145117fe594cSRichard Henderson MMU_DISABLED(ctx)); 1452c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 145386f8d05fSRichard Henderson if (modify) { 145486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145596d6407fSRichard Henderson } 145696d6407fSRichard Henderson } 145796d6407fSRichard Henderson 145896d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1459c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 146014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146196d6407fSRichard Henderson { 14626fd0c7bcSRichard Henderson TCGv_i64 ofs; 14636fd0c7bcSRichard Henderson TCGv_i64 addr; 146496d6407fSRichard Henderson 146596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146796d6407fSRichard Henderson 146886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 146917fe594cSRichard Henderson MMU_DISABLED(ctx)); 1470217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147186f8d05fSRichard Henderson if (modify) { 147286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147396d6407fSRichard Henderson } 147496d6407fSRichard Henderson } 147596d6407fSRichard Henderson 147696d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1477c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 147814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147996d6407fSRichard Henderson { 14806fd0c7bcSRichard Henderson TCGv_i64 ofs; 14816fd0c7bcSRichard Henderson TCGv_i64 addr; 148296d6407fSRichard Henderson 148396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148596d6407fSRichard Henderson 148686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148717fe594cSRichard Henderson MMU_DISABLED(ctx)); 1488217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 148986f8d05fSRichard Henderson if (modify) { 149086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149196d6407fSRichard Henderson } 149296d6407fSRichard Henderson } 149396d6407fSRichard Henderson 149496d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1495c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 149614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149796d6407fSRichard Henderson { 14986fd0c7bcSRichard Henderson TCGv_i64 ofs; 14996fd0c7bcSRichard Henderson TCGv_i64 addr; 150096d6407fSRichard Henderson 150196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150396d6407fSRichard Henderson 150486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150517fe594cSRichard Henderson MMU_DISABLED(ctx)); 1506217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 150786f8d05fSRichard Henderson if (modify) { 150886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150996d6407fSRichard Henderson } 151096d6407fSRichard Henderson } 151196d6407fSRichard Henderson 15121cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1513c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 151414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 151596d6407fSRichard Henderson { 15166fd0c7bcSRichard Henderson TCGv_i64 dest; 151796d6407fSRichard Henderson 151896d6407fSRichard Henderson nullify_over(ctx); 151996d6407fSRichard Henderson 152096d6407fSRichard Henderson if (modify == 0) { 152196d6407fSRichard Henderson /* No base register update. */ 152296d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 152396d6407fSRichard Henderson } else { 152496d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1525aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 152696d6407fSRichard Henderson } 15276fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 152896d6407fSRichard Henderson save_gpr(ctx, rt, dest); 152996d6407fSRichard Henderson 15301cd012a5SRichard Henderson return nullify_end(ctx); 153196d6407fSRichard Henderson } 153296d6407fSRichard Henderson 1533740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1534c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 153586f8d05fSRichard Henderson unsigned sp, int modify) 153696d6407fSRichard Henderson { 153796d6407fSRichard Henderson TCGv_i32 tmp; 153896d6407fSRichard Henderson 153996d6407fSRichard Henderson nullify_over(ctx); 154096d6407fSRichard Henderson 154196d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 154286f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 154396d6407fSRichard Henderson save_frw_i32(rt, tmp); 154496d6407fSRichard Henderson 154596d6407fSRichard Henderson if (rt == 0) { 1546ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 154796d6407fSRichard Henderson } 154896d6407fSRichard Henderson 1549740038d7SRichard Henderson return nullify_end(ctx); 155096d6407fSRichard Henderson } 155196d6407fSRichard Henderson 1552740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1553740038d7SRichard Henderson { 1554740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1555740038d7SRichard Henderson a->disp, a->sp, a->m); 1556740038d7SRichard Henderson } 1557740038d7SRichard Henderson 1558740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1559c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 156086f8d05fSRichard Henderson unsigned sp, int modify) 156196d6407fSRichard Henderson { 156296d6407fSRichard Henderson TCGv_i64 tmp; 156396d6407fSRichard Henderson 156496d6407fSRichard Henderson nullify_over(ctx); 156596d6407fSRichard Henderson 156696d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1567fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 156896d6407fSRichard Henderson save_frd(rt, tmp); 156996d6407fSRichard Henderson 157096d6407fSRichard Henderson if (rt == 0) { 1571ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 157296d6407fSRichard Henderson } 157396d6407fSRichard Henderson 1574740038d7SRichard Henderson return nullify_end(ctx); 1575740038d7SRichard Henderson } 1576740038d7SRichard Henderson 1577740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1578740038d7SRichard Henderson { 1579740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1580740038d7SRichard Henderson a->disp, a->sp, a->m); 158196d6407fSRichard Henderson } 158296d6407fSRichard Henderson 15831cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1584c53e401eSRichard Henderson int64_t disp, unsigned sp, 158514776ab5STony Nguyen int modify, MemOp mop) 158696d6407fSRichard Henderson { 158796d6407fSRichard Henderson nullify_over(ctx); 15886fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 15891cd012a5SRichard Henderson return nullify_end(ctx); 159096d6407fSRichard Henderson } 159196d6407fSRichard Henderson 1592740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1593c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 159486f8d05fSRichard Henderson unsigned sp, int modify) 159596d6407fSRichard Henderson { 159696d6407fSRichard Henderson TCGv_i32 tmp; 159796d6407fSRichard Henderson 159896d6407fSRichard Henderson nullify_over(ctx); 159996d6407fSRichard Henderson 160096d6407fSRichard Henderson tmp = load_frw_i32(rt); 160186f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 160296d6407fSRichard Henderson 1603740038d7SRichard Henderson return nullify_end(ctx); 160496d6407fSRichard Henderson } 160596d6407fSRichard Henderson 1606740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1607740038d7SRichard Henderson { 1608740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1609740038d7SRichard Henderson a->disp, a->sp, a->m); 1610740038d7SRichard Henderson } 1611740038d7SRichard Henderson 1612740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1613c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 161486f8d05fSRichard Henderson unsigned sp, int modify) 161596d6407fSRichard Henderson { 161696d6407fSRichard Henderson TCGv_i64 tmp; 161796d6407fSRichard Henderson 161896d6407fSRichard Henderson nullify_over(ctx); 161996d6407fSRichard Henderson 162096d6407fSRichard Henderson tmp = load_frd(rt); 1621fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 162296d6407fSRichard Henderson 1623740038d7SRichard Henderson return nullify_end(ctx); 1624740038d7SRichard Henderson } 1625740038d7SRichard Henderson 1626740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1627740038d7SRichard Henderson { 1628740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1629740038d7SRichard Henderson a->disp, a->sp, a->m); 163096d6407fSRichard Henderson } 163196d6407fSRichard Henderson 16321ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1633ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1634ebe9383cSRichard Henderson { 1635ebe9383cSRichard Henderson TCGv_i32 tmp; 1636ebe9383cSRichard Henderson 1637ebe9383cSRichard Henderson nullify_over(ctx); 1638ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1639ebe9383cSRichard Henderson 1640ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1641ebe9383cSRichard Henderson 1642ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16431ca74648SRichard Henderson return nullify_end(ctx); 1644ebe9383cSRichard Henderson } 1645ebe9383cSRichard Henderson 16461ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1647ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1648ebe9383cSRichard Henderson { 1649ebe9383cSRichard Henderson TCGv_i32 dst; 1650ebe9383cSRichard Henderson TCGv_i64 src; 1651ebe9383cSRichard Henderson 1652ebe9383cSRichard Henderson nullify_over(ctx); 1653ebe9383cSRichard Henderson src = load_frd(ra); 1654ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1655ebe9383cSRichard Henderson 1656ad75a51eSRichard Henderson func(dst, tcg_env, src); 1657ebe9383cSRichard Henderson 1658ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16591ca74648SRichard Henderson return nullify_end(ctx); 1660ebe9383cSRichard Henderson } 1661ebe9383cSRichard Henderson 16621ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1663ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1664ebe9383cSRichard Henderson { 1665ebe9383cSRichard Henderson TCGv_i64 tmp; 1666ebe9383cSRichard Henderson 1667ebe9383cSRichard Henderson nullify_over(ctx); 1668ebe9383cSRichard Henderson tmp = load_frd0(ra); 1669ebe9383cSRichard Henderson 1670ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1671ebe9383cSRichard Henderson 1672ebe9383cSRichard Henderson save_frd(rt, tmp); 16731ca74648SRichard Henderson return nullify_end(ctx); 1674ebe9383cSRichard Henderson } 1675ebe9383cSRichard Henderson 16761ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1677ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1678ebe9383cSRichard Henderson { 1679ebe9383cSRichard Henderson TCGv_i32 src; 1680ebe9383cSRichard Henderson TCGv_i64 dst; 1681ebe9383cSRichard Henderson 1682ebe9383cSRichard Henderson nullify_over(ctx); 1683ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1684ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1685ebe9383cSRichard Henderson 1686ad75a51eSRichard Henderson func(dst, tcg_env, src); 1687ebe9383cSRichard Henderson 1688ebe9383cSRichard Henderson save_frd(rt, dst); 16891ca74648SRichard Henderson return nullify_end(ctx); 1690ebe9383cSRichard Henderson } 1691ebe9383cSRichard Henderson 16921ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1693ebe9383cSRichard Henderson unsigned ra, unsigned rb, 169431234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1695ebe9383cSRichard Henderson { 1696ebe9383cSRichard Henderson TCGv_i32 a, b; 1697ebe9383cSRichard Henderson 1698ebe9383cSRichard Henderson nullify_over(ctx); 1699ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1700ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1701ebe9383cSRichard Henderson 1702ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1703ebe9383cSRichard Henderson 1704ebe9383cSRichard Henderson save_frw_i32(rt, a); 17051ca74648SRichard Henderson return nullify_end(ctx); 1706ebe9383cSRichard Henderson } 1707ebe9383cSRichard Henderson 17081ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1709ebe9383cSRichard Henderson unsigned ra, unsigned rb, 171031234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1711ebe9383cSRichard Henderson { 1712ebe9383cSRichard Henderson TCGv_i64 a, b; 1713ebe9383cSRichard Henderson 1714ebe9383cSRichard Henderson nullify_over(ctx); 1715ebe9383cSRichard Henderson a = load_frd0(ra); 1716ebe9383cSRichard Henderson b = load_frd0(rb); 1717ebe9383cSRichard Henderson 1718ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1719ebe9383cSRichard Henderson 1720ebe9383cSRichard Henderson save_frd(rt, a); 17211ca74648SRichard Henderson return nullify_end(ctx); 1722ebe9383cSRichard Henderson } 1723ebe9383cSRichard Henderson 172498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 172598cd9ca7SRichard Henderson have already had nullification handled. */ 1726c53e401eSRichard Henderson static bool do_dbranch(DisasContext *ctx, uint64_t dest, 172798cd9ca7SRichard Henderson unsigned link, bool is_n) 172898cd9ca7SRichard Henderson { 172998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 173098cd9ca7SRichard Henderson if (link != 0) { 1731741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 173298cd9ca7SRichard Henderson } 173398cd9ca7SRichard Henderson ctx->iaoq_n = dest; 173498cd9ca7SRichard Henderson if (is_n) { 173598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 173698cd9ca7SRichard Henderson } 173798cd9ca7SRichard Henderson } else { 173898cd9ca7SRichard Henderson nullify_over(ctx); 173998cd9ca7SRichard Henderson 174098cd9ca7SRichard Henderson if (link != 0) { 1741741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 174298cd9ca7SRichard Henderson } 174398cd9ca7SRichard Henderson 174498cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 174598cd9ca7SRichard Henderson nullify_set(ctx, 0); 174698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 174798cd9ca7SRichard Henderson } else { 174898cd9ca7SRichard Henderson nullify_set(ctx, is_n); 174998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 175098cd9ca7SRichard Henderson } 175198cd9ca7SRichard Henderson 175231234768SRichard Henderson nullify_end(ctx); 175398cd9ca7SRichard Henderson 175498cd9ca7SRichard Henderson nullify_set(ctx, 0); 175598cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 175631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 175798cd9ca7SRichard Henderson } 175801afb7beSRichard Henderson return true; 175998cd9ca7SRichard Henderson } 176098cd9ca7SRichard Henderson 176198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 176298cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1763c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 176498cd9ca7SRichard Henderson DisasCond *cond) 176598cd9ca7SRichard Henderson { 1766c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 176798cd9ca7SRichard Henderson TCGLabel *taken = NULL; 176898cd9ca7SRichard Henderson TCGCond c = cond->c; 176998cd9ca7SRichard Henderson bool n; 177098cd9ca7SRichard Henderson 177198cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 177298cd9ca7SRichard Henderson 177398cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 177498cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 177501afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 177698cd9ca7SRichard Henderson } 177798cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 177801afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson 178198cd9ca7SRichard Henderson taken = gen_new_label(); 17826fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 178398cd9ca7SRichard Henderson cond_free(cond); 178498cd9ca7SRichard Henderson 178598cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 178698cd9ca7SRichard Henderson n = is_n && disp < 0; 178798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 178898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1789a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 179098cd9ca7SRichard Henderson } else { 179198cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 179298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 179398cd9ca7SRichard Henderson ctx->null_lab = NULL; 179498cd9ca7SRichard Henderson } 179598cd9ca7SRichard Henderson nullify_set(ctx, n); 1796c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1797c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1798c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 17996fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1800c301f34eSRichard Henderson } 1801a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 180298cd9ca7SRichard Henderson } 180398cd9ca7SRichard Henderson 180498cd9ca7SRichard Henderson gen_set_label(taken); 180598cd9ca7SRichard Henderson 180698cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 180798cd9ca7SRichard Henderson n = is_n && disp >= 0; 180898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 180998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1810a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 181198cd9ca7SRichard Henderson } else { 181298cd9ca7SRichard Henderson nullify_set(ctx, n); 1813a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 181498cd9ca7SRichard Henderson } 181598cd9ca7SRichard Henderson 181698cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 181798cd9ca7SRichard Henderson if (ctx->null_lab) { 181898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 181998cd9ca7SRichard Henderson ctx->null_lab = NULL; 182031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 182198cd9ca7SRichard Henderson } else { 182231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 182398cd9ca7SRichard Henderson } 182401afb7beSRichard Henderson return true; 182598cd9ca7SRichard Henderson } 182698cd9ca7SRichard Henderson 182798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 182898cd9ca7SRichard Henderson nullification of the branch itself. */ 18296fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest, 183098cd9ca7SRichard Henderson unsigned link, bool is_n) 183198cd9ca7SRichard Henderson { 18326fd0c7bcSRichard Henderson TCGv_i64 a0, a1, next, tmp; 183398cd9ca7SRichard Henderson TCGCond c; 183498cd9ca7SRichard Henderson 183598cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 183698cd9ca7SRichard Henderson 183798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 183898cd9ca7SRichard Henderson if (link != 0) { 1839741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 184098cd9ca7SRichard Henderson } 1841aac0f603SRichard Henderson next = tcg_temp_new_i64(); 18426fd0c7bcSRichard Henderson tcg_gen_mov_i64(next, dest); 184398cd9ca7SRichard Henderson if (is_n) { 1844c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1845a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 18466fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, next, 4); 1847a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1848c301f34eSRichard Henderson nullify_set(ctx, 0); 184931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 185001afb7beSRichard Henderson return true; 1851c301f34eSRichard Henderson } 185298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 185398cd9ca7SRichard Henderson } 1854c301f34eSRichard Henderson ctx->iaoq_n = -1; 1855c301f34eSRichard Henderson ctx->iaoq_n_var = next; 185698cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 185798cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 185898cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18594137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 186098cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 186198cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 186298cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 186398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 186498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 186598cd9ca7SRichard Henderson 186698cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 186798cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 186898cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1869a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1870aac0f603SRichard Henderson next = tcg_temp_new_i64(); 18716fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, dest, 4); 1872a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 187398cd9ca7SRichard Henderson 187498cd9ca7SRichard Henderson nullify_over(ctx); 187598cd9ca7SRichard Henderson if (link != 0) { 18769a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 187798cd9ca7SRichard Henderson } 18787f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 187901afb7beSRichard Henderson return nullify_end(ctx); 188098cd9ca7SRichard Henderson } else { 188198cd9ca7SRichard Henderson c = ctx->null_cond.c; 188298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 188398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 188498cd9ca7SRichard Henderson 1885aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 1886aac0f603SRichard Henderson next = tcg_temp_new_i64(); 188798cd9ca7SRichard Henderson 1888741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 18896fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, next, a0, a1, tmp, dest); 189098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 189198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 189298cd9ca7SRichard Henderson 189398cd9ca7SRichard Henderson if (link != 0) { 18946fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 189598cd9ca7SRichard Henderson } 189698cd9ca7SRichard Henderson 189798cd9ca7SRichard Henderson if (is_n) { 189898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 189998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 190098cd9ca7SRichard Henderson to the branch. */ 19016fd0c7bcSRichard Henderson tcg_gen_setcond_i64(tcg_invert_cond(c), cpu_psw_n, a0, a1); 190298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 190398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 190498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 190598cd9ca7SRichard Henderson } else { 190698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 190798cd9ca7SRichard Henderson } 190898cd9ca7SRichard Henderson } 190901afb7beSRichard Henderson return true; 191098cd9ca7SRichard Henderson } 191198cd9ca7SRichard Henderson 1912660eefe1SRichard Henderson /* Implement 1913660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1914660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1915660eefe1SRichard Henderson * else 1916660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1917660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1918660eefe1SRichard Henderson */ 19196fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1920660eefe1SRichard Henderson { 19216fd0c7bcSRichard Henderson TCGv_i64 dest; 1922660eefe1SRichard Henderson switch (ctx->privilege) { 1923660eefe1SRichard Henderson case 0: 1924660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1925660eefe1SRichard Henderson return offset; 1926660eefe1SRichard Henderson case 3: 1927993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1928aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19296fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1930660eefe1SRichard Henderson break; 1931660eefe1SRichard Henderson default: 1932aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19336fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19346fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 19356fd0c7bcSRichard Henderson tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset); 1936660eefe1SRichard Henderson break; 1937660eefe1SRichard Henderson } 1938660eefe1SRichard Henderson return dest; 1939660eefe1SRichard Henderson } 1940660eefe1SRichard Henderson 1941ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19427ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19437ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19447ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19457ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19467ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19477ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19487ad439dfSRichard Henderson aforementioned BE. */ 194931234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19507ad439dfSRichard Henderson { 19516fd0c7bcSRichard Henderson TCGv_i64 tmp; 1952a0180973SRichard Henderson 19537ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19547ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19558b81968cSMichael Tokarev next insn within the privileged page. */ 19567ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19577ad439dfSRichard Henderson case TCG_COND_NEVER: 19587ad439dfSRichard Henderson break; 19597ad439dfSRichard Henderson case TCG_COND_ALWAYS: 19606fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 19617ad439dfSRichard Henderson goto do_sigill; 19627ad439dfSRichard Henderson default: 19637ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19647ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19657ad439dfSRichard Henderson g_assert_not_reached(); 19667ad439dfSRichard Henderson } 19677ad439dfSRichard Henderson 19687ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19697ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19707ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19717ad439dfSRichard Henderson under such conditions. */ 19727ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19737ad439dfSRichard Henderson goto do_sigill; 19747ad439dfSRichard Henderson } 19757ad439dfSRichard Henderson 1976ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19777ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19782986721dSRichard Henderson gen_excp_1(EXCP_IMP); 197931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198031234768SRichard Henderson break; 19817ad439dfSRichard Henderson 19827ad439dfSRichard Henderson case 0xb0: /* LWS */ 19837ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 198431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198531234768SRichard Henderson break; 19867ad439dfSRichard Henderson 19877ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 19886fd0c7bcSRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 1989aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 19906fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_gr[31], 3); 1991a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 19926fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 1993a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 199431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 199531234768SRichard Henderson break; 19967ad439dfSRichard Henderson 19977ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19987ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 199931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200031234768SRichard Henderson break; 20017ad439dfSRichard Henderson 20027ad439dfSRichard Henderson default: 20037ad439dfSRichard Henderson do_sigill: 20042986721dSRichard Henderson gen_excp_1(EXCP_ILL); 200531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200631234768SRichard Henderson break; 20077ad439dfSRichard Henderson } 20087ad439dfSRichard Henderson } 2009ba1d0b44SRichard Henderson #endif 20107ad439dfSRichard Henderson 2011deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2012b2167459SRichard Henderson { 2013b2167459SRichard Henderson cond_free(&ctx->null_cond); 201431234768SRichard Henderson return true; 2015b2167459SRichard Henderson } 2016b2167459SRichard Henderson 201740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 201898a9cb79SRichard Henderson { 201931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 202098a9cb79SRichard Henderson } 202198a9cb79SRichard Henderson 2022e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 202398a9cb79SRichard Henderson { 202498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 202598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 202698a9cb79SRichard Henderson 202798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 202831234768SRichard Henderson return true; 202998a9cb79SRichard Henderson } 203098a9cb79SRichard Henderson 2031c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 203298a9cb79SRichard Henderson { 2033c603e14aSRichard Henderson unsigned rt = a->t; 20346fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, rt); 2035b5e0b3a5SSven Schnelle tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL); 203698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 203798a9cb79SRichard Henderson 203898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203931234768SRichard Henderson return true; 204098a9cb79SRichard Henderson } 204198a9cb79SRichard Henderson 2042c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 204398a9cb79SRichard Henderson { 2044c603e14aSRichard Henderson unsigned rt = a->t; 2045c603e14aSRichard Henderson unsigned rs = a->sp; 204633423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 204798a9cb79SRichard Henderson 204833423472SRichard Henderson load_spr(ctx, t0, rs); 204933423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 205033423472SRichard Henderson 2051967662cdSRichard Henderson save_gpr(ctx, rt, t0); 205298a9cb79SRichard Henderson 205398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205431234768SRichard Henderson return true; 205598a9cb79SRichard Henderson } 205698a9cb79SRichard Henderson 2057c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 205898a9cb79SRichard Henderson { 2059c603e14aSRichard Henderson unsigned rt = a->t; 2060c603e14aSRichard Henderson unsigned ctl = a->r; 20616fd0c7bcSRichard Henderson TCGv_i64 tmp; 206298a9cb79SRichard Henderson 206398a9cb79SRichard Henderson switch (ctl) { 206435136a77SRichard Henderson case CR_SAR: 2065c603e14aSRichard Henderson if (a->e == 0) { 206698a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 206798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 20686fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 206998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207035136a77SRichard Henderson goto done; 207198a9cb79SRichard Henderson } 207298a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 207335136a77SRichard Henderson goto done; 207435136a77SRichard Henderson case CR_IT: /* Interval Timer */ 207535136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 207635136a77SRichard Henderson nullify_over(ctx); 207798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2078dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 207931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 208049c29d6cSRichard Henderson } 20810c58c1bcSRichard Henderson gen_helper_read_interval_timer(tmp); 208298a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208331234768SRichard Henderson return nullify_end(ctx); 208498a9cb79SRichard Henderson case 26: 208598a9cb79SRichard Henderson case 27: 208698a9cb79SRichard Henderson break; 208798a9cb79SRichard Henderson default: 208898a9cb79SRichard Henderson /* All other control registers are privileged. */ 208935136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209035136a77SRichard Henderson break; 209198a9cb79SRichard Henderson } 209298a9cb79SRichard Henderson 2093aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 20946fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 209535136a77SRichard Henderson save_gpr(ctx, rt, tmp); 209635136a77SRichard Henderson 209735136a77SRichard Henderson done: 209898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209931234768SRichard Henderson return true; 210098a9cb79SRichard Henderson } 210198a9cb79SRichard Henderson 2102c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 210333423472SRichard Henderson { 2104c603e14aSRichard Henderson unsigned rr = a->r; 2105c603e14aSRichard Henderson unsigned rs = a->sp; 2106967662cdSRichard Henderson TCGv_i64 tmp; 210733423472SRichard Henderson 210833423472SRichard Henderson if (rs >= 5) { 210933423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211033423472SRichard Henderson } 211133423472SRichard Henderson nullify_over(ctx); 211233423472SRichard Henderson 2113967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2114967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 211533423472SRichard Henderson 211633423472SRichard Henderson if (rs >= 4) { 2117967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2118494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 211933423472SRichard Henderson } else { 2120967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 212133423472SRichard Henderson } 212233423472SRichard Henderson 212331234768SRichard Henderson return nullify_end(ctx); 212433423472SRichard Henderson } 212533423472SRichard Henderson 2126c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 212798a9cb79SRichard Henderson { 2128c603e14aSRichard Henderson unsigned ctl = a->t; 21296fd0c7bcSRichard Henderson TCGv_i64 reg; 21306fd0c7bcSRichard Henderson TCGv_i64 tmp; 213198a9cb79SRichard Henderson 213235136a77SRichard Henderson if (ctl == CR_SAR) { 21334845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2134aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21356fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 213698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 213798a9cb79SRichard Henderson 213898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213931234768SRichard Henderson return true; 214098a9cb79SRichard Henderson } 214198a9cb79SRichard Henderson 214235136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 214335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 214435136a77SRichard Henderson 2145c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 214635136a77SRichard Henderson nullify_over(ctx); 21474c34bab0SHelge Deller 21484c34bab0SHelge Deller if (ctx->is_pa20) { 21494845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21504c34bab0SHelge Deller } else { 21514c34bab0SHelge Deller reg = tcg_temp_new_i64(); 21524c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 21534c34bab0SHelge Deller } 21544845f015SSven Schnelle 215535136a77SRichard Henderson switch (ctl) { 215635136a77SRichard Henderson case CR_IT: 2157104281c1SRichard Henderson if (translator_io_start(&ctx->base)) { 2158104281c1SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2159104281c1SRichard Henderson } 2160ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 216135136a77SRichard Henderson break; 21624f5f2548SRichard Henderson case CR_EIRR: 21636ebebea7SRichard Henderson /* Helper modifies interrupt lines and is therefore IO. */ 21646ebebea7SRichard Henderson translator_io_start(&ctx->base); 2165ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21666ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 216731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21684f5f2548SRichard Henderson break; 21694f5f2548SRichard Henderson 217035136a77SRichard Henderson case CR_IIASQ: 217135136a77SRichard Henderson case CR_IIAOQ: 217235136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 217335136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2174aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21756fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 217635136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 21776fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 21786fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 217935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218035136a77SRichard Henderson break; 218135136a77SRichard Henderson 2182d5de20bdSSven Schnelle case CR_PID1: 2183d5de20bdSSven Schnelle case CR_PID2: 2184d5de20bdSSven Schnelle case CR_PID3: 2185d5de20bdSSven Schnelle case CR_PID4: 21866fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2187d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2188ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2189d5de20bdSSven Schnelle #endif 2190d5de20bdSSven Schnelle break; 2191d5de20bdSSven Schnelle 21926ebebea7SRichard Henderson case CR_EIEM: 21936ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 21946ebebea7SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21956ebebea7SRichard Henderson /* FALLTHRU */ 219635136a77SRichard Henderson default: 21976fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 219835136a77SRichard Henderson break; 219935136a77SRichard Henderson } 220031234768SRichard Henderson return nullify_end(ctx); 22014f5f2548SRichard Henderson #endif 220235136a77SRichard Henderson } 220335136a77SRichard Henderson 2204c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 220598a9cb79SRichard Henderson { 2206aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 220798a9cb79SRichard Henderson 22086fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 22096fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 221098a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 221198a9cb79SRichard Henderson 221298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221331234768SRichard Henderson return true; 221498a9cb79SRichard Henderson } 221598a9cb79SRichard Henderson 2216e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 221798a9cb79SRichard Henderson { 22186fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 221998a9cb79SRichard Henderson 22202330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22212330504cSHelge Deller /* We don't implement space registers in user mode. */ 22226fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 22232330504cSHelge Deller #else 2224967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2225967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22262330504cSHelge Deller #endif 2227e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 222898a9cb79SRichard Henderson 222998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223031234768SRichard Henderson return true; 223198a9cb79SRichard Henderson } 223298a9cb79SRichard Henderson 2233e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2234e36f27efSRichard Henderson { 22357b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2236e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22377b2d70a1SHelge Deller #else 22386fd0c7bcSRichard Henderson TCGv_i64 tmp; 2239e1b5a5edSRichard Henderson 22407b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 22417b2d70a1SHelge Deller if (a->i) { 22427b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22437b2d70a1SHelge Deller } 22447b2d70a1SHelge Deller 2245e1b5a5edSRichard Henderson nullify_over(ctx); 2246e1b5a5edSRichard Henderson 2247aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22486fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22496fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2250ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2251e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2252e1b5a5edSRichard Henderson 2253e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 225431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 225531234768SRichard Henderson return nullify_end(ctx); 2256e36f27efSRichard Henderson #endif 2257e1b5a5edSRichard Henderson } 2258e1b5a5edSRichard Henderson 2259e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2260e1b5a5edSRichard Henderson { 2261e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2262e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 22636fd0c7bcSRichard Henderson TCGv_i64 tmp; 2264e1b5a5edSRichard Henderson 2265e1b5a5edSRichard Henderson nullify_over(ctx); 2266e1b5a5edSRichard Henderson 2267aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22686fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22696fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2270ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2271e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2272e1b5a5edSRichard Henderson 2273e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 227431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227531234768SRichard Henderson return nullify_end(ctx); 2276e36f27efSRichard Henderson #endif 2277e1b5a5edSRichard Henderson } 2278e1b5a5edSRichard Henderson 2279c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2280e1b5a5edSRichard Henderson { 2281e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2282c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 22836fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2284e1b5a5edSRichard Henderson nullify_over(ctx); 2285e1b5a5edSRichard Henderson 2286c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2287aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2288ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2289e1b5a5edSRichard Henderson 2290e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 229131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229231234768SRichard Henderson return nullify_end(ctx); 2293c603e14aSRichard Henderson #endif 2294e1b5a5edSRichard Henderson } 2295f49b3537SRichard Henderson 2296e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2297f49b3537SRichard Henderson { 2298f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2299e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2300f49b3537SRichard Henderson nullify_over(ctx); 2301f49b3537SRichard Henderson 2302e36f27efSRichard Henderson if (rfi_r) { 2303ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2304f49b3537SRichard Henderson } else { 2305ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2306f49b3537SRichard Henderson } 230731234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 230807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 230931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2310f49b3537SRichard Henderson 231131234768SRichard Henderson return nullify_end(ctx); 2312e36f27efSRichard Henderson #endif 2313f49b3537SRichard Henderson } 23146210db05SHelge Deller 2315e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2316e36f27efSRichard Henderson { 2317e36f27efSRichard Henderson return do_rfi(ctx, false); 2318e36f27efSRichard Henderson } 2319e36f27efSRichard Henderson 2320e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2321e36f27efSRichard Henderson { 2322e36f27efSRichard Henderson return do_rfi(ctx, true); 2323e36f27efSRichard Henderson } 2324e36f27efSRichard Henderson 232596927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23266210db05SHelge Deller { 23276210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 232896927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23296210db05SHelge Deller nullify_over(ctx); 2330ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 233131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233231234768SRichard Henderson return nullify_end(ctx); 233396927adbSRichard Henderson #endif 23346210db05SHelge Deller } 233596927adbSRichard Henderson 233696927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 233796927adbSRichard Henderson { 233896927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233996927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 234096927adbSRichard Henderson nullify_over(ctx); 2341ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 234296927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 234396927adbSRichard Henderson return nullify_end(ctx); 234496927adbSRichard Henderson #endif 234596927adbSRichard Henderson } 2346e1b5a5edSRichard Henderson 23474a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23484a4554c6SHelge Deller { 23494a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23504a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23514a4554c6SHelge Deller nullify_over(ctx); 2352ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23534a4554c6SHelge Deller return nullify_end(ctx); 23544a4554c6SHelge Deller #endif 23554a4554c6SHelge Deller } 23564a4554c6SHelge Deller 2357deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 235898a9cb79SRichard Henderson { 2359deee69a1SRichard Henderson if (a->m) { 23606fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 23616fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 23626fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 236398a9cb79SRichard Henderson 236498a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 23656fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2366deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2367deee69a1SRichard Henderson } 236898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 236931234768SRichard Henderson return true; 237098a9cb79SRichard Henderson } 237198a9cb79SRichard Henderson 2372ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2373ad1fdacdSSven Schnelle { 2374ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2375ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2376ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2377ad1fdacdSSven Schnelle } 2378ad1fdacdSSven Schnelle 2379deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 238098a9cb79SRichard Henderson { 23816fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2382eed14219SRichard Henderson TCGv_i32 level, want; 23836fd0c7bcSRichard Henderson TCGv_i64 addr; 238498a9cb79SRichard Henderson 238598a9cb79SRichard Henderson nullify_over(ctx); 238698a9cb79SRichard Henderson 2387deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2388deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2389eed14219SRichard Henderson 2390deee69a1SRichard Henderson if (a->imm) { 2391e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 239298a9cb79SRichard Henderson } else { 2393eed14219SRichard Henderson level = tcg_temp_new_i32(); 23946fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2395eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 239698a9cb79SRichard Henderson } 239729dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2398eed14219SRichard Henderson 2399ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2400eed14219SRichard Henderson 2401deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 240231234768SRichard Henderson return nullify_end(ctx); 240398a9cb79SRichard Henderson } 240498a9cb79SRichard Henderson 2405deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24068d6ae7fbSRichard Henderson { 24078577f354SRichard Henderson if (ctx->is_pa20) { 24088577f354SRichard Henderson return false; 24098577f354SRichard Henderson } 2410deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2411deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24126fd0c7bcSRichard Henderson TCGv_i64 addr; 24136fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 24148d6ae7fbSRichard Henderson 24158d6ae7fbSRichard Henderson nullify_over(ctx); 24168d6ae7fbSRichard Henderson 2417deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2418deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2419deee69a1SRichard Henderson if (a->addr) { 24208577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 24218d6ae7fbSRichard Henderson } else { 24228577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 24238d6ae7fbSRichard Henderson } 24248d6ae7fbSRichard Henderson 242532dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 242632dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 242731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 242831234768SRichard Henderson } 242931234768SRichard Henderson return nullify_end(ctx); 2430deee69a1SRichard Henderson #endif 24318d6ae7fbSRichard Henderson } 243263300a00SRichard Henderson 2433eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 243463300a00SRichard Henderson { 2435deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2436deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24376fd0c7bcSRichard Henderson TCGv_i64 addr; 24386fd0c7bcSRichard Henderson TCGv_i64 ofs; 243963300a00SRichard Henderson 244063300a00SRichard Henderson nullify_over(ctx); 244163300a00SRichard Henderson 2442deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2443eb25d10fSHelge Deller 2444eb25d10fSHelge Deller /* 2445eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2446eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2447eb25d10fSHelge Deller */ 2448eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2449eb25d10fSHelge Deller if (ctx->is_pa20) { 2450eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 245163300a00SRichard Henderson } 2452eb25d10fSHelge Deller 2453eb25d10fSHelge Deller if (local) { 2454eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 245563300a00SRichard Henderson } else { 2456ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 245763300a00SRichard Henderson } 245863300a00SRichard Henderson 2459eb25d10fSHelge Deller if (a->m) { 2460eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2461eb25d10fSHelge Deller } 2462eb25d10fSHelge Deller 2463eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2464eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2465eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2466eb25d10fSHelge Deller } 2467eb25d10fSHelge Deller return nullify_end(ctx); 2468eb25d10fSHelge Deller #endif 2469eb25d10fSHelge Deller } 2470eb25d10fSHelge Deller 2471eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2472eb25d10fSHelge Deller { 2473eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2474eb25d10fSHelge Deller } 2475eb25d10fSHelge Deller 2476eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2477eb25d10fSHelge Deller { 2478eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2479eb25d10fSHelge Deller } 2480eb25d10fSHelge Deller 2481eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2482eb25d10fSHelge Deller { 2483eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2484eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2485eb25d10fSHelge Deller nullify_over(ctx); 2486eb25d10fSHelge Deller 2487eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2488eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2489eb25d10fSHelge Deller 249063300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 249132dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 249231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 249331234768SRichard Henderson } 249431234768SRichard Henderson return nullify_end(ctx); 2495deee69a1SRichard Henderson #endif 249663300a00SRichard Henderson } 24972dfcca9fSRichard Henderson 24986797c315SNick Hudson /* 24996797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25006797c315SNick Hudson * See 25016797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25026797c315SNick Hudson * page 13-9 (195/206) 25036797c315SNick Hudson */ 25046797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25056797c315SNick Hudson { 25068577f354SRichard Henderson if (ctx->is_pa20) { 25078577f354SRichard Henderson return false; 25088577f354SRichard Henderson } 25096797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25106797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25116fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 25126fd0c7bcSRichard Henderson TCGv_i64 reg; 25136797c315SNick Hudson 25146797c315SNick Hudson nullify_over(ctx); 25156797c315SNick Hudson 25166797c315SNick Hudson /* 25176797c315SNick Hudson * FIXME: 25186797c315SNick Hudson * if (not (pcxl or pcxl2)) 25196797c315SNick Hudson * return gen_illegal(ctx); 25206797c315SNick Hudson */ 25216797c315SNick Hudson 25226fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 25236fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 25246fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 25256797c315SNick Hudson 2526ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25276797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25286797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2529ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25306797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25316797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25326797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2533d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 25346797c315SNick Hudson 25356797c315SNick Hudson reg = load_gpr(ctx, a->r); 25366797c315SNick Hudson if (a->addr) { 25378577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25386797c315SNick Hudson } else { 25398577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25406797c315SNick Hudson } 25416797c315SNick Hudson 25426797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25436797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25446797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25456797c315SNick Hudson } 25466797c315SNick Hudson return nullify_end(ctx); 25476797c315SNick Hudson #endif 25486797c315SNick Hudson } 25496797c315SNick Hudson 25508577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 25518577f354SRichard Henderson { 25528577f354SRichard Henderson if (!ctx->is_pa20) { 25538577f354SRichard Henderson return false; 25548577f354SRichard Henderson } 25558577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25568577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 25578577f354SRichard Henderson nullify_over(ctx); 25588577f354SRichard Henderson { 25598577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 25608577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 25618577f354SRichard Henderson 25628577f354SRichard Henderson if (a->data) { 25638577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 25648577f354SRichard Henderson } else { 25658577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 25668577f354SRichard Henderson } 25678577f354SRichard Henderson } 25688577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 25698577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 25708577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25718577f354SRichard Henderson } 25728577f354SRichard Henderson return nullify_end(ctx); 25738577f354SRichard Henderson #endif 25748577f354SRichard Henderson } 25758577f354SRichard Henderson 2576deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25772dfcca9fSRichard Henderson { 2578deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2579deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25806fd0c7bcSRichard Henderson TCGv_i64 vaddr; 25816fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 25822dfcca9fSRichard Henderson 25832dfcca9fSRichard Henderson nullify_over(ctx); 25842dfcca9fSRichard Henderson 2585deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25862dfcca9fSRichard Henderson 2587aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2588ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25892dfcca9fSRichard Henderson 25902dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2591deee69a1SRichard Henderson if (a->m) { 2592deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25932dfcca9fSRichard Henderson } 2594deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25952dfcca9fSRichard Henderson 259631234768SRichard Henderson return nullify_end(ctx); 2597deee69a1SRichard Henderson #endif 25982dfcca9fSRichard Henderson } 259943a97b81SRichard Henderson 2600deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 260143a97b81SRichard Henderson { 260243a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 260343a97b81SRichard Henderson 260443a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 260543a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 260643a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 260743a97b81SRichard Henderson since the entire address space is coherent. */ 2608a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 260943a97b81SRichard Henderson 261031234768SRichard Henderson cond_free(&ctx->null_cond); 261131234768SRichard Henderson return true; 261243a97b81SRichard Henderson } 261398a9cb79SRichard Henderson 2614faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2615b2167459SRichard Henderson { 26160c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2617b2167459SRichard Henderson } 2618b2167459SRichard Henderson 2619faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2620b2167459SRichard Henderson { 26210c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2622b2167459SRichard Henderson } 2623b2167459SRichard Henderson 2624faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2625b2167459SRichard Henderson { 26260c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2627b2167459SRichard Henderson } 2628b2167459SRichard Henderson 2629faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2630b2167459SRichard Henderson { 26310c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26320c982a28SRichard Henderson } 2633b2167459SRichard Henderson 2634faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 26350c982a28SRichard Henderson { 26360c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26370c982a28SRichard Henderson } 26380c982a28SRichard Henderson 263963c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 26400c982a28SRichard Henderson { 26410c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26420c982a28SRichard Henderson } 26430c982a28SRichard Henderson 264463c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26450c982a28SRichard Henderson { 26460c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26470c982a28SRichard Henderson } 26480c982a28SRichard Henderson 264963c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26500c982a28SRichard Henderson { 26510c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26520c982a28SRichard Henderson } 26530c982a28SRichard Henderson 265463c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26550c982a28SRichard Henderson { 26560c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26570c982a28SRichard Henderson } 26580c982a28SRichard Henderson 265963c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 26600c982a28SRichard Henderson { 26610c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26620c982a28SRichard Henderson } 26630c982a28SRichard Henderson 266463c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26650c982a28SRichard Henderson { 26660c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26670c982a28SRichard Henderson } 26680c982a28SRichard Henderson 2669fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 26700c982a28SRichard Henderson { 26716fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 26720c982a28SRichard Henderson } 26730c982a28SRichard Henderson 2674fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 26750c982a28SRichard Henderson { 26766fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 26770c982a28SRichard Henderson } 26780c982a28SRichard Henderson 2679fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 26800c982a28SRichard Henderson { 26810c982a28SRichard Henderson if (a->cf == 0) { 26820c982a28SRichard Henderson unsigned r2 = a->r2; 26830c982a28SRichard Henderson unsigned r1 = a->r1; 26840c982a28SRichard Henderson unsigned rt = a->t; 26850c982a28SRichard Henderson 26867aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26877aee8189SRichard Henderson cond_free(&ctx->null_cond); 26887aee8189SRichard Henderson return true; 26897aee8189SRichard Henderson } 26907aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2691b2167459SRichard Henderson if (r1 == 0) { 26926fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 26936fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2694b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2695b2167459SRichard Henderson } else { 2696b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2697b2167459SRichard Henderson } 2698b2167459SRichard Henderson cond_free(&ctx->null_cond); 269931234768SRichard Henderson return true; 2700b2167459SRichard Henderson } 27017aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27027aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27037aee8189SRichard Henderson * 27047aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27057aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27067aee8189SRichard Henderson * currently implemented as idle. 27077aee8189SRichard Henderson */ 27087aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27097aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27107aee8189SRichard Henderson until the next timer interrupt. */ 27117aee8189SRichard Henderson nullify_over(ctx); 27127aee8189SRichard Henderson 27137aee8189SRichard Henderson /* Advance the instruction queue. */ 2714741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2715741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27167aee8189SRichard Henderson nullify_set(ctx, 0); 27177aee8189SRichard Henderson 27187aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2719ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 272029dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27217aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27227aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27237aee8189SRichard Henderson 27247aee8189SRichard Henderson return nullify_end(ctx); 27257aee8189SRichard Henderson } 27267aee8189SRichard Henderson #endif 27277aee8189SRichard Henderson } 27286fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 27297aee8189SRichard Henderson } 2730b2167459SRichard Henderson 2731fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2732b2167459SRichard Henderson { 27336fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 27340c982a28SRichard Henderson } 27350c982a28SRichard Henderson 2736345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27370c982a28SRichard Henderson { 27386fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2739b2167459SRichard Henderson 27400c982a28SRichard Henderson if (a->cf) { 2741b2167459SRichard Henderson nullify_over(ctx); 2742b2167459SRichard Henderson } 27430c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27440c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2745345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 274631234768SRichard Henderson return nullify_end(ctx); 2747b2167459SRichard Henderson } 2748b2167459SRichard Henderson 2749af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2750b2167459SRichard Henderson { 275146bb3d46SRichard Henderson TCGv_i64 tcg_r1, tcg_r2, dest; 2752b2167459SRichard Henderson 27530c982a28SRichard Henderson if (a->cf) { 2754b2167459SRichard Henderson nullify_over(ctx); 2755b2167459SRichard Henderson } 275646bb3d46SRichard Henderson 27570c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27580c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 275946bb3d46SRichard Henderson dest = dest_gpr(ctx, a->t); 276046bb3d46SRichard Henderson 276146bb3d46SRichard Henderson tcg_gen_xor_i64(dest, tcg_r1, tcg_r2); 276246bb3d46SRichard Henderson save_gpr(ctx, a->t, dest); 276346bb3d46SRichard Henderson 276446bb3d46SRichard Henderson cond_free(&ctx->null_cond); 276546bb3d46SRichard Henderson if (a->cf) { 276646bb3d46SRichard Henderson ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest); 276746bb3d46SRichard Henderson } 276846bb3d46SRichard Henderson 276931234768SRichard Henderson return nullify_end(ctx); 2770b2167459SRichard Henderson } 2771b2167459SRichard Henderson 2772af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2773b2167459SRichard Henderson { 27746fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2775b2167459SRichard Henderson 2776ababac16SRichard Henderson if (a->cf == 0) { 2777ababac16SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2778ababac16SRichard Henderson tmp = dest_gpr(ctx, a->t); 2779ababac16SRichard Henderson 2780ababac16SRichard Henderson if (a->r1 == 0) { 2781ababac16SRichard Henderson /* UADDCM r0,src,dst is the common idiom for dst = ~src. */ 2782ababac16SRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 2783ababac16SRichard Henderson } else { 2784ababac16SRichard Henderson /* 2785ababac16SRichard Henderson * Recall that r1 - r2 == r1 + ~r2 + 1. 2786ababac16SRichard Henderson * Thus r1 + ~r2 == r1 - r2 - 1, 2787ababac16SRichard Henderson * which does not require an extra temporary. 2788ababac16SRichard Henderson */ 2789ababac16SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2790ababac16SRichard Henderson tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2); 2791ababac16SRichard Henderson tcg_gen_subi_i64(tmp, tmp, 1); 2792b2167459SRichard Henderson } 2793ababac16SRichard Henderson save_gpr(ctx, a->t, tmp); 2794ababac16SRichard Henderson cond_free(&ctx->null_cond); 2795ababac16SRichard Henderson return true; 2796ababac16SRichard Henderson } 2797ababac16SRichard Henderson 2798ababac16SRichard Henderson nullify_over(ctx); 27990c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28000c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2801aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 28026fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 280346bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true); 280431234768SRichard Henderson return nullify_end(ctx); 2805b2167459SRichard Henderson } 2806b2167459SRichard Henderson 2807af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2808b2167459SRichard Henderson { 28090c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28100c982a28SRichard Henderson } 28110c982a28SRichard Henderson 2812af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28130c982a28SRichard Henderson { 28140c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28150c982a28SRichard Henderson } 28160c982a28SRichard Henderson 2817af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28180c982a28SRichard Henderson { 28196fd0c7bcSRichard Henderson TCGv_i64 tmp; 2820b2167459SRichard Henderson 2821b2167459SRichard Henderson nullify_over(ctx); 2822b2167459SRichard Henderson 2823aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2824d0ae87a2SRichard Henderson tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4); 2825b2167459SRichard Henderson if (!is_i) { 28266fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2827b2167459SRichard Henderson } 28286fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 28296fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 283046bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp, 283146bb3d46SRichard Henderson a->cf, a->d, false, is_i); 283231234768SRichard Henderson return nullify_end(ctx); 2833b2167459SRichard Henderson } 2834b2167459SRichard Henderson 2835af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2836b2167459SRichard Henderson { 28370c982a28SRichard Henderson return do_dcor(ctx, a, false); 28380c982a28SRichard Henderson } 28390c982a28SRichard Henderson 2840af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 28410c982a28SRichard Henderson { 28420c982a28SRichard Henderson return do_dcor(ctx, a, true); 28430c982a28SRichard Henderson } 28440c982a28SRichard Henderson 28450c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28460c982a28SRichard Henderson { 2847a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 28486fd0c7bcSRichard Henderson TCGv_i64 cout; 2849b2167459SRichard Henderson 2850b2167459SRichard Henderson nullify_over(ctx); 2851b2167459SRichard Henderson 28520c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28530c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2854b2167459SRichard Henderson 2855aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2856aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2857aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2858aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2859b2167459SRichard Henderson 2860b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 28616fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 28626fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2863b2167459SRichard Henderson 286472ca8753SRichard Henderson /* 286572ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 286672ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 286772ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 286872ca8753SRichard Henderson * proper inputs to the addition without movcond. 286972ca8753SRichard Henderson */ 28706fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 28716fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 28726fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 287372ca8753SRichard Henderson 2874a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2875a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2876a4db4a78SRichard Henderson addc, ctx->zero); 2877b2167459SRichard Henderson 2878b2167459SRichard Henderson /* Write back the result register. */ 28790c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2880b2167459SRichard Henderson 2881b2167459SRichard Henderson /* Write back PSW[CB]. */ 28826fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 28836fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2884b2167459SRichard Henderson 2885b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 288672ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 28876fd0c7bcSRichard Henderson tcg_gen_neg_i64(cpu_psw_v, cout); 28886fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2889b2167459SRichard Henderson 2890b2167459SRichard Henderson /* Install the new nullification. */ 28910c982a28SRichard Henderson if (a->cf) { 28926fd0c7bcSRichard Henderson TCGv_i64 sv = NULL; 2893b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2894b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2895b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2896b2167459SRichard Henderson } 2897a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2898b2167459SRichard Henderson } 2899b2167459SRichard Henderson 290031234768SRichard Henderson return nullify_end(ctx); 2901b2167459SRichard Henderson } 2902b2167459SRichard Henderson 29030588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2904b2167459SRichard Henderson { 29050588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29060588e061SRichard Henderson } 29070588e061SRichard Henderson 29080588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29090588e061SRichard Henderson { 29100588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29110588e061SRichard Henderson } 29120588e061SRichard Henderson 29130588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29140588e061SRichard Henderson { 29150588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29160588e061SRichard Henderson } 29170588e061SRichard Henderson 29180588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29190588e061SRichard Henderson { 29200588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29210588e061SRichard Henderson } 29220588e061SRichard Henderson 29230588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29240588e061SRichard Henderson { 29250588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29260588e061SRichard Henderson } 29270588e061SRichard Henderson 29280588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29290588e061SRichard Henderson { 29300588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29310588e061SRichard Henderson } 29320588e061SRichard Henderson 2933345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 29340588e061SRichard Henderson { 29356fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 2936b2167459SRichard Henderson 29370588e061SRichard Henderson if (a->cf) { 2938b2167459SRichard Henderson nullify_over(ctx); 2939b2167459SRichard Henderson } 2940b2167459SRichard Henderson 29416fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 29420588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2943345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2944b2167459SRichard Henderson 294531234768SRichard Henderson return nullify_end(ctx); 2946b2167459SRichard Henderson } 2947b2167459SRichard Henderson 29480843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 29490843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 29500843563fSRichard Henderson { 29510843563fSRichard Henderson TCGv_i64 r1, r2, dest; 29520843563fSRichard Henderson 29530843563fSRichard Henderson if (!ctx->is_pa20) { 29540843563fSRichard Henderson return false; 29550843563fSRichard Henderson } 29560843563fSRichard Henderson 29570843563fSRichard Henderson nullify_over(ctx); 29580843563fSRichard Henderson 29590843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 29600843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 29610843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 29620843563fSRichard Henderson 29630843563fSRichard Henderson fn(dest, r1, r2); 29640843563fSRichard Henderson save_gpr(ctx, a->t, dest); 29650843563fSRichard Henderson 29660843563fSRichard Henderson return nullify_end(ctx); 29670843563fSRichard Henderson } 29680843563fSRichard Henderson 2969151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 2970151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 2971151f309bSRichard Henderson { 2972151f309bSRichard Henderson TCGv_i64 r, dest; 2973151f309bSRichard Henderson 2974151f309bSRichard Henderson if (!ctx->is_pa20) { 2975151f309bSRichard Henderson return false; 2976151f309bSRichard Henderson } 2977151f309bSRichard Henderson 2978151f309bSRichard Henderson nullify_over(ctx); 2979151f309bSRichard Henderson 2980151f309bSRichard Henderson r = load_gpr(ctx, a->r); 2981151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 2982151f309bSRichard Henderson 2983151f309bSRichard Henderson fn(dest, r, a->i); 2984151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 2985151f309bSRichard Henderson 2986151f309bSRichard Henderson return nullify_end(ctx); 2987151f309bSRichard Henderson } 2988151f309bSRichard Henderson 29893bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 29903bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 29913bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 29923bbb8e48SRichard Henderson { 29933bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 29943bbb8e48SRichard Henderson 29953bbb8e48SRichard Henderson if (!ctx->is_pa20) { 29963bbb8e48SRichard Henderson return false; 29973bbb8e48SRichard Henderson } 29983bbb8e48SRichard Henderson 29993bbb8e48SRichard Henderson nullify_over(ctx); 30003bbb8e48SRichard Henderson 30013bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 30023bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 30033bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 30043bbb8e48SRichard Henderson 30053bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 30063bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 30073bbb8e48SRichard Henderson 30083bbb8e48SRichard Henderson return nullify_end(ctx); 30093bbb8e48SRichard Henderson } 30103bbb8e48SRichard Henderson 30110843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 30120843563fSRichard Henderson { 30130843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 30140843563fSRichard Henderson } 30150843563fSRichard Henderson 30160843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 30170843563fSRichard Henderson { 30180843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 30190843563fSRichard Henderson } 30200843563fSRichard Henderson 30210843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 30220843563fSRichard Henderson { 30230843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 30240843563fSRichard Henderson } 30250843563fSRichard Henderson 30261b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 30271b3cb7c8SRichard Henderson { 30281b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 30291b3cb7c8SRichard Henderson } 30301b3cb7c8SRichard Henderson 3031151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 3032151f309bSRichard Henderson { 3033151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 3034151f309bSRichard Henderson } 3035151f309bSRichard Henderson 3036151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 3037151f309bSRichard Henderson { 3038151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 3039151f309bSRichard Henderson } 3040151f309bSRichard Henderson 3041151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 3042151f309bSRichard Henderson { 3043151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 3044151f309bSRichard Henderson } 3045151f309bSRichard Henderson 30463bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 30473bbb8e48SRichard Henderson { 30483bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 30493bbb8e48SRichard Henderson } 30503bbb8e48SRichard Henderson 30513bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 30523bbb8e48SRichard Henderson { 30533bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 30543bbb8e48SRichard Henderson } 30553bbb8e48SRichard Henderson 305610c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 305710c9e58dSRichard Henderson { 305810c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 305910c9e58dSRichard Henderson } 306010c9e58dSRichard Henderson 306110c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 306210c9e58dSRichard Henderson { 306310c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 306410c9e58dSRichard Henderson } 306510c9e58dSRichard Henderson 306610c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 306710c9e58dSRichard Henderson { 306810c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 306910c9e58dSRichard Henderson } 307010c9e58dSRichard Henderson 3071c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3072c2a7ee3fSRichard Henderson { 3073c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3074c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3075c2a7ee3fSRichard Henderson 3076c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3077c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3078c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3079c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3080c2a7ee3fSRichard Henderson } 3081c2a7ee3fSRichard Henderson 3082c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3083c2a7ee3fSRichard Henderson { 3084c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3085c2a7ee3fSRichard Henderson } 3086c2a7ee3fSRichard Henderson 3087c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3088c2a7ee3fSRichard Henderson { 3089c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3090c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3091c2a7ee3fSRichard Henderson 3092c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3093c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3094c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3095c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3096c2a7ee3fSRichard Henderson } 3097c2a7ee3fSRichard Henderson 3098c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3099c2a7ee3fSRichard Henderson { 3100c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3101c2a7ee3fSRichard Henderson } 3102c2a7ee3fSRichard Henderson 3103c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3104c2a7ee3fSRichard Henderson { 3105c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3106c2a7ee3fSRichard Henderson 3107c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3108c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3109c2a7ee3fSRichard Henderson } 3110c2a7ee3fSRichard Henderson 3111c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3112c2a7ee3fSRichard Henderson { 3113c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3114c2a7ee3fSRichard Henderson } 3115c2a7ee3fSRichard Henderson 3116c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3117c2a7ee3fSRichard Henderson { 3118c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3119c2a7ee3fSRichard Henderson } 3120c2a7ee3fSRichard Henderson 3121c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3122c2a7ee3fSRichard Henderson { 3123c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3124c2a7ee3fSRichard Henderson } 3125c2a7ee3fSRichard Henderson 31264e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 31274e7abdb1SRichard Henderson { 31284e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 31294e7abdb1SRichard Henderson 31304e7abdb1SRichard Henderson if (!ctx->is_pa20) { 31314e7abdb1SRichard Henderson return false; 31324e7abdb1SRichard Henderson } 31334e7abdb1SRichard Henderson 31344e7abdb1SRichard Henderson nullify_over(ctx); 31354e7abdb1SRichard Henderson 31364e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 31374e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 31384e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 31394e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 31404e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 31414e7abdb1SRichard Henderson 31424e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 31434e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 31444e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 31454e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 31464e7abdb1SRichard Henderson 31474e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 31484e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 31494e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 31504e7abdb1SRichard Henderson 31514e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 31524e7abdb1SRichard Henderson return nullify_end(ctx); 31534e7abdb1SRichard Henderson } 31544e7abdb1SRichard Henderson 31551cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 315696d6407fSRichard Henderson { 3157b5caa17cSRichard Henderson if (ctx->is_pa20) { 3158b5caa17cSRichard Henderson /* 3159b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3160b5caa17cSRichard Henderson * Any base modification still occurs. 3161b5caa17cSRichard Henderson */ 3162b5caa17cSRichard Henderson if (a->t == 0) { 3163b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3164b5caa17cSRichard Henderson } 3165b5caa17cSRichard Henderson } else if (a->size > MO_32) { 31660786a3b6SHelge Deller return gen_illegal(ctx); 3167c53e401eSRichard Henderson } 31681cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 31691cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 317096d6407fSRichard Henderson } 317196d6407fSRichard Henderson 31721cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 317396d6407fSRichard Henderson { 31741cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3175c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 31760786a3b6SHelge Deller return gen_illegal(ctx); 317796d6407fSRichard Henderson } 3178c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 31790786a3b6SHelge Deller } 318096d6407fSRichard Henderson 31811cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 318296d6407fSRichard Henderson { 3183b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3184a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 31856fd0c7bcSRichard Henderson TCGv_i64 addr; 318696d6407fSRichard Henderson 3187c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 318851416c4eSRichard Henderson return gen_illegal(ctx); 318951416c4eSRichard Henderson } 319051416c4eSRichard Henderson 319196d6407fSRichard Henderson nullify_over(ctx); 319296d6407fSRichard Henderson 31931cd012a5SRichard Henderson if (a->m) { 319486f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 319586f8d05fSRichard Henderson we see the result of the load. */ 3196aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 319796d6407fSRichard Henderson } else { 31981cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 319996d6407fSRichard Henderson } 320096d6407fSRichard Henderson 3201c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 320217fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3203b1af755cSRichard Henderson 3204b1af755cSRichard Henderson /* 3205b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3206b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3207b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3208b1af755cSRichard Henderson * 3209b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3210b1af755cSRichard Henderson * with the ,co completer. 3211b1af755cSRichard Henderson */ 3212b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3213b1af755cSRichard Henderson 3214a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3215b1af755cSRichard Henderson 32161cd012a5SRichard Henderson if (a->m) { 32171cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 321896d6407fSRichard Henderson } 32191cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 322096d6407fSRichard Henderson 322131234768SRichard Henderson return nullify_end(ctx); 322296d6407fSRichard Henderson } 322396d6407fSRichard Henderson 32241cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 322596d6407fSRichard Henderson { 32266fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32276fd0c7bcSRichard Henderson TCGv_i64 addr; 322896d6407fSRichard Henderson 322996d6407fSRichard Henderson nullify_over(ctx); 323096d6407fSRichard Henderson 32311cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 323217fe594cSRichard Henderson MMU_DISABLED(ctx)); 32331cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 32341cd012a5SRichard Henderson if (a->a) { 3235f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3236ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3237f9f46db4SEmilio G. Cota } else { 3238ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3239f9f46db4SEmilio G. Cota } 3240f9f46db4SEmilio G. Cota } else { 3241f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3242ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 324396d6407fSRichard Henderson } else { 3244ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 324596d6407fSRichard Henderson } 3246f9f46db4SEmilio G. Cota } 32471cd012a5SRichard Henderson if (a->m) { 32486fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 32491cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 325096d6407fSRichard Henderson } 325196d6407fSRichard Henderson 325231234768SRichard Henderson return nullify_end(ctx); 325396d6407fSRichard Henderson } 325496d6407fSRichard Henderson 325525460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 325625460fc5SRichard Henderson { 32576fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32586fd0c7bcSRichard Henderson TCGv_i64 addr; 325925460fc5SRichard Henderson 326025460fc5SRichard Henderson if (!ctx->is_pa20) { 326125460fc5SRichard Henderson return false; 326225460fc5SRichard Henderson } 326325460fc5SRichard Henderson nullify_over(ctx); 326425460fc5SRichard Henderson 326525460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 326617fe594cSRichard Henderson MMU_DISABLED(ctx)); 326725460fc5SRichard Henderson val = load_gpr(ctx, a->r); 326825460fc5SRichard Henderson if (a->a) { 326925460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 327025460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 327125460fc5SRichard Henderson } else { 327225460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 327325460fc5SRichard Henderson } 327425460fc5SRichard Henderson } else { 327525460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 327625460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 327725460fc5SRichard Henderson } else { 327825460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 327925460fc5SRichard Henderson } 328025460fc5SRichard Henderson } 328125460fc5SRichard Henderson if (a->m) { 32826fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 328325460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 328425460fc5SRichard Henderson } 328525460fc5SRichard Henderson 328625460fc5SRichard Henderson return nullify_end(ctx); 328725460fc5SRichard Henderson } 328825460fc5SRichard Henderson 32891cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3290d0a851ccSRichard Henderson { 3291d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3292d0a851ccSRichard Henderson 3293d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3294451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 32951cd012a5SRichard Henderson trans_ld(ctx, a); 3296d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 329731234768SRichard Henderson return true; 3298d0a851ccSRichard Henderson } 3299d0a851ccSRichard Henderson 33001cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3301d0a851ccSRichard Henderson { 3302d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3303d0a851ccSRichard Henderson 3304d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3305451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33061cd012a5SRichard Henderson trans_st(ctx, a); 3307d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 330831234768SRichard Henderson return true; 3309d0a851ccSRichard Henderson } 331095412a61SRichard Henderson 33110588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3312b2167459SRichard Henderson { 33136fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3314b2167459SRichard Henderson 33156fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 33160588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3317b2167459SRichard Henderson cond_free(&ctx->null_cond); 331831234768SRichard Henderson return true; 3319b2167459SRichard Henderson } 3320b2167459SRichard Henderson 33210588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3322b2167459SRichard Henderson { 33236fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 33246fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3325b2167459SRichard Henderson 33266fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3327b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3328b2167459SRichard Henderson cond_free(&ctx->null_cond); 332931234768SRichard Henderson return true; 3330b2167459SRichard Henderson } 3331b2167459SRichard Henderson 33320588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3333b2167459SRichard Henderson { 33346fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3335b2167459SRichard Henderson 3336b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3337d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 33380588e061SRichard Henderson if (a->b == 0) { 33396fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3340b2167459SRichard Henderson } else { 33416fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3342b2167459SRichard Henderson } 33430588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3344b2167459SRichard Henderson cond_free(&ctx->null_cond); 334531234768SRichard Henderson return true; 3346b2167459SRichard Henderson } 3347b2167459SRichard Henderson 33486fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3349e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 335098cd9ca7SRichard Henderson { 33516fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 335298cd9ca7SRichard Henderson DisasCond cond; 335398cd9ca7SRichard Henderson 335498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3355aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 335698cd9ca7SRichard Henderson 33576fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 335898cd9ca7SRichard Henderson 3359f764718dSRichard Henderson sv = NULL; 3360b47a4a02SSven Schnelle if (cond_need_sv(c)) { 336198cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 336298cd9ca7SRichard Henderson } 336398cd9ca7SRichard Henderson 33644fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 336501afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 336698cd9ca7SRichard Henderson } 336798cd9ca7SRichard Henderson 336801afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 336998cd9ca7SRichard Henderson { 3370e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3371e9efd4bcSRichard Henderson return false; 3372e9efd4bcSRichard Henderson } 337301afb7beSRichard Henderson nullify_over(ctx); 3374e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3375e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 337601afb7beSRichard Henderson } 337701afb7beSRichard Henderson 337801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 337901afb7beSRichard Henderson { 3380c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3381c65c3ee1SRichard Henderson return false; 3382c65c3ee1SRichard Henderson } 338301afb7beSRichard Henderson nullify_over(ctx); 33846fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3385c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 338601afb7beSRichard Henderson } 338701afb7beSRichard Henderson 33886fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 338901afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 339001afb7beSRichard Henderson { 33916fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 339298cd9ca7SRichard Henderson DisasCond cond; 3393bdcccc17SRichard Henderson bool d = false; 339498cd9ca7SRichard Henderson 3395f25d3160SRichard Henderson /* 3396f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3397f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3398f25d3160SRichard Henderson */ 3399f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3400f25d3160SRichard Henderson d = c >= 5; 3401f25d3160SRichard Henderson if (d) { 3402f25d3160SRichard Henderson c &= 3; 3403f25d3160SRichard Henderson } 3404f25d3160SRichard Henderson } 3405f25d3160SRichard Henderson 340698cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3407aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3408f764718dSRichard Henderson sv = NULL; 3409bdcccc17SRichard Henderson cb_cond = NULL; 341098cd9ca7SRichard Henderson 3411b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3412aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3413aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3414bdcccc17SRichard Henderson 34156fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 34166fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 34176fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 34186fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3419bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3420b47a4a02SSven Schnelle } else { 34216fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3422b47a4a02SSven Schnelle } 3423b47a4a02SSven Schnelle if (cond_need_sv(c)) { 342498cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 342598cd9ca7SRichard Henderson } 342698cd9ca7SRichard Henderson 3427a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 342843675d20SSven Schnelle save_gpr(ctx, r, dest); 342901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 343098cd9ca7SRichard Henderson } 343198cd9ca7SRichard Henderson 343201afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 343398cd9ca7SRichard Henderson { 343401afb7beSRichard Henderson nullify_over(ctx); 343501afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 343601afb7beSRichard Henderson } 343701afb7beSRichard Henderson 343801afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 343901afb7beSRichard Henderson { 344001afb7beSRichard Henderson nullify_over(ctx); 34416fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 344201afb7beSRichard Henderson } 344301afb7beSRichard Henderson 344401afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 344501afb7beSRichard Henderson { 34466fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 344798cd9ca7SRichard Henderson DisasCond cond; 344898cd9ca7SRichard Henderson 344998cd9ca7SRichard Henderson nullify_over(ctx); 345098cd9ca7SRichard Henderson 3451aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 345201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3453*82d0c831SRichard Henderson if (a->d) { 3454*82d0c831SRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 3455*82d0c831SRichard Henderson } else { 34561e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 34576fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 34586fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 34591e9ab9fbSRichard Henderson } 346098cd9ca7SRichard Henderson 34611e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 346201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 346398cd9ca7SRichard Henderson } 346498cd9ca7SRichard Henderson 346501afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 346698cd9ca7SRichard Henderson { 34676fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 346801afb7beSRichard Henderson DisasCond cond; 34691e9ab9fbSRichard Henderson int p; 347001afb7beSRichard Henderson 347101afb7beSRichard Henderson nullify_over(ctx); 347201afb7beSRichard Henderson 3473aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 347401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3475*82d0c831SRichard Henderson p = a->p | (a->d ? 0 : 32); 34766fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, tcg_r, p); 347701afb7beSRichard Henderson 347801afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 347901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 348001afb7beSRichard Henderson } 348101afb7beSRichard Henderson 348201afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 348301afb7beSRichard Henderson { 34846fd0c7bcSRichard Henderson TCGv_i64 dest; 348598cd9ca7SRichard Henderson DisasCond cond; 348698cd9ca7SRichard Henderson 348798cd9ca7SRichard Henderson nullify_over(ctx); 348898cd9ca7SRichard Henderson 348901afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 349001afb7beSRichard Henderson if (a->r1 == 0) { 34916fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 349298cd9ca7SRichard Henderson } else { 34936fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 349498cd9ca7SRichard Henderson } 349598cd9ca7SRichard Henderson 34964fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 34974fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 349801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 349901afb7beSRichard Henderson } 350001afb7beSRichard Henderson 350101afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 350201afb7beSRichard Henderson { 35036fd0c7bcSRichard Henderson TCGv_i64 dest; 350401afb7beSRichard Henderson DisasCond cond; 350501afb7beSRichard Henderson 350601afb7beSRichard Henderson nullify_over(ctx); 350701afb7beSRichard Henderson 350801afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 35096fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 351001afb7beSRichard Henderson 35114fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 35124fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 351301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 351498cd9ca7SRichard Henderson } 351598cd9ca7SRichard Henderson 3516f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 35170b1347d2SRichard Henderson { 35186fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 35190b1347d2SRichard Henderson 3520f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3521f7b775a9SRichard Henderson return false; 3522f7b775a9SRichard Henderson } 352330878590SRichard Henderson if (a->c) { 35240b1347d2SRichard Henderson nullify_over(ctx); 35250b1347d2SRichard Henderson } 35260b1347d2SRichard Henderson 352730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3528f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 352930878590SRichard Henderson if (a->r1 == 0) { 3530f7b775a9SRichard Henderson if (a->d) { 35316fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3532f7b775a9SRichard Henderson } else { 3533aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3534f7b775a9SRichard Henderson 35356fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 35366fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 35376fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3538f7b775a9SRichard Henderson } 353930878590SRichard Henderson } else if (a->r1 == a->r2) { 3540f7b775a9SRichard Henderson if (a->d) { 35416fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3542f7b775a9SRichard Henderson } else { 35430b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3544e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3545e1d635e8SRichard Henderson 35466fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 35476fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3548f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3549e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 35506fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3551f7b775a9SRichard Henderson } 3552f7b775a9SRichard Henderson } else { 35536fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3554f7b775a9SRichard Henderson 3555f7b775a9SRichard Henderson if (a->d) { 3556aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3557aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3558f7b775a9SRichard Henderson 35596fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3560a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 35616fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3562a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 35636fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 35640b1347d2SRichard Henderson } else { 35650b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 35660b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 35670b1347d2SRichard Henderson 35686fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3569967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3570967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 35710b1347d2SRichard Henderson } 3572f7b775a9SRichard Henderson } 357330878590SRichard Henderson save_gpr(ctx, a->t, dest); 35740b1347d2SRichard Henderson 35750b1347d2SRichard Henderson /* Install the new nullification. */ 35760b1347d2SRichard Henderson cond_free(&ctx->null_cond); 357730878590SRichard Henderson if (a->c) { 3578d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 35790b1347d2SRichard Henderson } 358031234768SRichard Henderson return nullify_end(ctx); 35810b1347d2SRichard Henderson } 35820b1347d2SRichard Henderson 3583f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 35840b1347d2SRichard Henderson { 3585f7b775a9SRichard Henderson unsigned width, sa; 35866fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 35870b1347d2SRichard Henderson 3588f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3589f7b775a9SRichard Henderson return false; 3590f7b775a9SRichard Henderson } 359130878590SRichard Henderson if (a->c) { 35920b1347d2SRichard Henderson nullify_over(ctx); 35930b1347d2SRichard Henderson } 35940b1347d2SRichard Henderson 3595f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3596f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3597f7b775a9SRichard Henderson 359830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 359930878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 360005bfd4dbSRichard Henderson if (a->r1 == 0) { 36016fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3602c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 36036fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3604f7b775a9SRichard Henderson } else { 3605f7b775a9SRichard Henderson assert(!a->d); 3606f7b775a9SRichard Henderson if (a->r1 == a->r2) { 36070b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 36086fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 36090b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 36106fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 36110b1347d2SRichard Henderson } else { 3612967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3613967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 36140b1347d2SRichard Henderson } 3615f7b775a9SRichard Henderson } 361630878590SRichard Henderson save_gpr(ctx, a->t, dest); 36170b1347d2SRichard Henderson 36180b1347d2SRichard Henderson /* Install the new nullification. */ 36190b1347d2SRichard Henderson cond_free(&ctx->null_cond); 362030878590SRichard Henderson if (a->c) { 3621d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36220b1347d2SRichard Henderson } 362331234768SRichard Henderson return nullify_end(ctx); 36240b1347d2SRichard Henderson } 36250b1347d2SRichard Henderson 3626bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 36270b1347d2SRichard Henderson { 3628bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 36296fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 36300b1347d2SRichard Henderson 3631bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3632bd792da3SRichard Henderson return false; 3633bd792da3SRichard Henderson } 363430878590SRichard Henderson if (a->c) { 36350b1347d2SRichard Henderson nullify_over(ctx); 36360b1347d2SRichard Henderson } 36370b1347d2SRichard Henderson 363830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 363930878590SRichard Henderson src = load_gpr(ctx, a->r); 3640aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 36410b1347d2SRichard Henderson 36420b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 36436fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 36446fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3645d781cb77SRichard Henderson 364630878590SRichard Henderson if (a->se) { 3647bd792da3SRichard Henderson if (!a->d) { 36486fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3649bd792da3SRichard Henderson src = dest; 3650bd792da3SRichard Henderson } 36516fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 36526fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 36530b1347d2SRichard Henderson } else { 3654bd792da3SRichard Henderson if (!a->d) { 36556fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3656bd792da3SRichard Henderson src = dest; 3657bd792da3SRichard Henderson } 36586fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 36596fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 36600b1347d2SRichard Henderson } 366130878590SRichard Henderson save_gpr(ctx, a->t, dest); 36620b1347d2SRichard Henderson 36630b1347d2SRichard Henderson /* Install the new nullification. */ 36640b1347d2SRichard Henderson cond_free(&ctx->null_cond); 366530878590SRichard Henderson if (a->c) { 3666bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36670b1347d2SRichard Henderson } 366831234768SRichard Henderson return nullify_end(ctx); 36690b1347d2SRichard Henderson } 36700b1347d2SRichard Henderson 3671bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 36720b1347d2SRichard Henderson { 3673bd792da3SRichard Henderson unsigned len, cpos, width; 36746fd0c7bcSRichard Henderson TCGv_i64 dest, src; 36750b1347d2SRichard Henderson 3676bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3677bd792da3SRichard Henderson return false; 3678bd792da3SRichard Henderson } 367930878590SRichard Henderson if (a->c) { 36800b1347d2SRichard Henderson nullify_over(ctx); 36810b1347d2SRichard Henderson } 36820b1347d2SRichard Henderson 3683bd792da3SRichard Henderson len = a->len; 3684bd792da3SRichard Henderson width = a->d ? 64 : 32; 3685bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3686bd792da3SRichard Henderson if (cpos + len > width) { 3687bd792da3SRichard Henderson len = width - cpos; 3688bd792da3SRichard Henderson } 3689bd792da3SRichard Henderson 369030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 369130878590SRichard Henderson src = load_gpr(ctx, a->r); 369230878590SRichard Henderson if (a->se) { 36936fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 36940b1347d2SRichard Henderson } else { 36956fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 36960b1347d2SRichard Henderson } 369730878590SRichard Henderson save_gpr(ctx, a->t, dest); 36980b1347d2SRichard Henderson 36990b1347d2SRichard Henderson /* Install the new nullification. */ 37000b1347d2SRichard Henderson cond_free(&ctx->null_cond); 370130878590SRichard Henderson if (a->c) { 3702bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37030b1347d2SRichard Henderson } 370431234768SRichard Henderson return nullify_end(ctx); 37050b1347d2SRichard Henderson } 37060b1347d2SRichard Henderson 370772ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 37080b1347d2SRichard Henderson { 370972ae4f2bSRichard Henderson unsigned len, width; 3710c53e401eSRichard Henderson uint64_t mask0, mask1; 37116fd0c7bcSRichard Henderson TCGv_i64 dest; 37120b1347d2SRichard Henderson 371372ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 371472ae4f2bSRichard Henderson return false; 371572ae4f2bSRichard Henderson } 371630878590SRichard Henderson if (a->c) { 37170b1347d2SRichard Henderson nullify_over(ctx); 37180b1347d2SRichard Henderson } 371972ae4f2bSRichard Henderson 372072ae4f2bSRichard Henderson len = a->len; 372172ae4f2bSRichard Henderson width = a->d ? 64 : 32; 372272ae4f2bSRichard Henderson if (a->cpos + len > width) { 372372ae4f2bSRichard Henderson len = width - a->cpos; 37240b1347d2SRichard Henderson } 37250b1347d2SRichard Henderson 372630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 372730878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 372830878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 37290b1347d2SRichard Henderson 373030878590SRichard Henderson if (a->nz) { 37316fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 37326fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 37336fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 37340b1347d2SRichard Henderson } else { 37356fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 37360b1347d2SRichard Henderson } 373730878590SRichard Henderson save_gpr(ctx, a->t, dest); 37380b1347d2SRichard Henderson 37390b1347d2SRichard Henderson /* Install the new nullification. */ 37400b1347d2SRichard Henderson cond_free(&ctx->null_cond); 374130878590SRichard Henderson if (a->c) { 374272ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37430b1347d2SRichard Henderson } 374431234768SRichard Henderson return nullify_end(ctx); 37450b1347d2SRichard Henderson } 37460b1347d2SRichard Henderson 374772ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 37480b1347d2SRichard Henderson { 374930878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 375072ae4f2bSRichard Henderson unsigned len, width; 37516fd0c7bcSRichard Henderson TCGv_i64 dest, val; 37520b1347d2SRichard Henderson 375372ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 375472ae4f2bSRichard Henderson return false; 375572ae4f2bSRichard Henderson } 375630878590SRichard Henderson if (a->c) { 37570b1347d2SRichard Henderson nullify_over(ctx); 37580b1347d2SRichard Henderson } 375972ae4f2bSRichard Henderson 376072ae4f2bSRichard Henderson len = a->len; 376172ae4f2bSRichard Henderson width = a->d ? 64 : 32; 376272ae4f2bSRichard Henderson if (a->cpos + len > width) { 376372ae4f2bSRichard Henderson len = width - a->cpos; 37640b1347d2SRichard Henderson } 37650b1347d2SRichard Henderson 376630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 376730878590SRichard Henderson val = load_gpr(ctx, a->r); 37680b1347d2SRichard Henderson if (rs == 0) { 37696fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 37700b1347d2SRichard Henderson } else { 37716fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 37720b1347d2SRichard Henderson } 377330878590SRichard Henderson save_gpr(ctx, a->t, dest); 37740b1347d2SRichard Henderson 37750b1347d2SRichard Henderson /* Install the new nullification. */ 37760b1347d2SRichard Henderson cond_free(&ctx->null_cond); 377730878590SRichard Henderson if (a->c) { 377872ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37790b1347d2SRichard Henderson } 378031234768SRichard Henderson return nullify_end(ctx); 37810b1347d2SRichard Henderson } 37820b1347d2SRichard Henderson 378372ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 37846fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 37850b1347d2SRichard Henderson { 37860b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 378772ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 37886fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3789c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 37900b1347d2SRichard Henderson 37910b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3792aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3793aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 37940b1347d2SRichard Henderson 37950b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 37966fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 37976fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 37980b1347d2SRichard Henderson 3799aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 38006fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 38016fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 38020b1347d2SRichard Henderson if (rs) { 38036fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 38046fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 38056fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 38066fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 38070b1347d2SRichard Henderson } else { 38086fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 38090b1347d2SRichard Henderson } 38100b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 38110b1347d2SRichard Henderson 38120b1347d2SRichard Henderson /* Install the new nullification. */ 38130b1347d2SRichard Henderson cond_free(&ctx->null_cond); 38140b1347d2SRichard Henderson if (c) { 381572ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 38160b1347d2SRichard Henderson } 381731234768SRichard Henderson return nullify_end(ctx); 38180b1347d2SRichard Henderson } 38190b1347d2SRichard Henderson 382072ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 382130878590SRichard Henderson { 382272ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 382372ae4f2bSRichard Henderson return false; 382472ae4f2bSRichard Henderson } 3825a6deecceSSven Schnelle if (a->c) { 3826a6deecceSSven Schnelle nullify_over(ctx); 3827a6deecceSSven Schnelle } 382872ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 382972ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 383030878590SRichard Henderson } 383130878590SRichard Henderson 383272ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 383330878590SRichard Henderson { 383472ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 383572ae4f2bSRichard Henderson return false; 383672ae4f2bSRichard Henderson } 3837a6deecceSSven Schnelle if (a->c) { 3838a6deecceSSven Schnelle nullify_over(ctx); 3839a6deecceSSven Schnelle } 384072ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 38416fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 384230878590SRichard Henderson } 38430b1347d2SRichard Henderson 38448340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 384598cd9ca7SRichard Henderson { 38466fd0c7bcSRichard Henderson TCGv_i64 tmp; 384798cd9ca7SRichard Henderson 3848c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 384998cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 385098cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 385198cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 385298cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 385398cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 385498cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 385598cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 385698cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 38578340f534SRichard Henderson if (a->b == 0) { 38588340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 385998cd9ca7SRichard Henderson } 3860c301f34eSRichard Henderson #else 3861c301f34eSRichard Henderson nullify_over(ctx); 3862660eefe1SRichard Henderson #endif 3863660eefe1SRichard Henderson 3864aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38656fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp); 3866660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3867c301f34eSRichard Henderson 3868c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 38698340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3870c301f34eSRichard Henderson #else 3871c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3872c301f34eSRichard Henderson 38738340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 38748340f534SRichard Henderson if (a->l) { 3875741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 38767fb7c9daSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b); 3877c301f34eSRichard Henderson } 38788340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3879a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 38806fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 3881a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3882c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3883c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3884c301f34eSRichard Henderson } else { 3885741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3886c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3887c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3888c301f34eSRichard Henderson } 3889a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3890c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 38918340f534SRichard Henderson nullify_set(ctx, a->n); 3892c301f34eSRichard Henderson } 3893c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 389431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 389531234768SRichard Henderson return nullify_end(ctx); 3896c301f34eSRichard Henderson #endif 389798cd9ca7SRichard Henderson } 389898cd9ca7SRichard Henderson 38998340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 390098cd9ca7SRichard Henderson { 39018340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 390298cd9ca7SRichard Henderson } 390398cd9ca7SRichard Henderson 39048340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 390543e05652SRichard Henderson { 3906c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 390743e05652SRichard Henderson 39086e5f5300SSven Schnelle nullify_over(ctx); 39096e5f5300SSven Schnelle 391043e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 391143e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 391243e05652SRichard Henderson * expensive to track. Real hardware will trap for 391343e05652SRichard Henderson * b gateway 391443e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 391543e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 391643e05652SRichard Henderson * diagnose the security hole 391743e05652SRichard Henderson * b gateway 391843e05652SRichard Henderson * b evil 391943e05652SRichard Henderson * in which instructions at evil would run with increased privs. 392043e05652SRichard Henderson */ 392143e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 392243e05652SRichard Henderson return gen_illegal(ctx); 392343e05652SRichard Henderson } 392443e05652SRichard Henderson 392543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 392643e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 392794956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 392843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 392943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 393043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 393143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 393243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 393343e05652SRichard Henderson if (type < 0) { 393431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 393531234768SRichard Henderson return true; 393643e05652SRichard Henderson } 393743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 393843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 39392f48ba7bSRichard Henderson dest = deposit64(dest, 0, 2, type - 4); 394043e05652SRichard Henderson } 394143e05652SRichard Henderson } else { 394243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 394343e05652SRichard Henderson } 394443e05652SRichard Henderson #endif 394543e05652SRichard Henderson 39466e5f5300SSven Schnelle if (a->l) { 39476fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 39486e5f5300SSven Schnelle if (ctx->privilege < 3) { 39496fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 39506e5f5300SSven Schnelle } 39516fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 39526e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 39536e5f5300SSven Schnelle } 39546e5f5300SSven Schnelle 39556e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 395643e05652SRichard Henderson } 395743e05652SRichard Henderson 39588340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 395998cd9ca7SRichard Henderson { 3960b35aec85SRichard Henderson if (a->x) { 3961aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 39626fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3); 39636fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8); 3964660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 39658340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3966b35aec85SRichard Henderson } else { 3967b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3968b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3969b35aec85SRichard Henderson } 397098cd9ca7SRichard Henderson } 397198cd9ca7SRichard Henderson 39728340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 397398cd9ca7SRichard Henderson { 39746fd0c7bcSRichard Henderson TCGv_i64 dest; 397598cd9ca7SRichard Henderson 39768340f534SRichard Henderson if (a->x == 0) { 39778340f534SRichard Henderson dest = load_gpr(ctx, a->b); 397898cd9ca7SRichard Henderson } else { 3979aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 39806fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 39816fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 398298cd9ca7SRichard Henderson } 3983660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 39848340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 398598cd9ca7SRichard Henderson } 398698cd9ca7SRichard Henderson 39878340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 398898cd9ca7SRichard Henderson { 39896fd0c7bcSRichard Henderson TCGv_i64 dest; 399098cd9ca7SRichard Henderson 3991c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 39928340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 39938340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3994c301f34eSRichard Henderson #else 3995c301f34eSRichard Henderson nullify_over(ctx); 39968340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3997c301f34eSRichard Henderson 3998741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3999c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 4000c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4001c301f34eSRichard Henderson } 4002741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 4003c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 40048340f534SRichard Henderson if (a->l) { 4005741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 4006c301f34eSRichard Henderson } 40078340f534SRichard Henderson nullify_set(ctx, a->n); 4008c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 400931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 401031234768SRichard Henderson return nullify_end(ctx); 4011c301f34eSRichard Henderson #endif 401298cd9ca7SRichard Henderson } 401398cd9ca7SRichard Henderson 4014a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 4015a8966ba7SRichard Henderson { 4016a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 4017a8966ba7SRichard Henderson return ctx->is_pa20; 4018a8966ba7SRichard Henderson } 4019a8966ba7SRichard Henderson 40201ca74648SRichard Henderson /* 40211ca74648SRichard Henderson * Float class 0 40221ca74648SRichard Henderson */ 4023ebe9383cSRichard Henderson 40241ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4025ebe9383cSRichard Henderson { 4026ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4027ebe9383cSRichard Henderson } 4028ebe9383cSRichard Henderson 402959f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 403059f8c04bSHelge Deller { 4031a300dad3SRichard Henderson uint64_t ret; 4032a300dad3SRichard Henderson 4033c53e401eSRichard Henderson if (ctx->is_pa20) { 4034a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 4035a300dad3SRichard Henderson } else { 4036a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 4037a300dad3SRichard Henderson } 4038a300dad3SRichard Henderson 403959f8c04bSHelge Deller nullify_over(ctx); 4040a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 404159f8c04bSHelge Deller return nullify_end(ctx); 404259f8c04bSHelge Deller } 404359f8c04bSHelge Deller 40441ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 40451ca74648SRichard Henderson { 40461ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 40471ca74648SRichard Henderson } 40481ca74648SRichard Henderson 4049ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4050ebe9383cSRichard Henderson { 4051ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4052ebe9383cSRichard Henderson } 4053ebe9383cSRichard Henderson 40541ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 40551ca74648SRichard Henderson { 40561ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 40571ca74648SRichard Henderson } 40581ca74648SRichard Henderson 40591ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4060ebe9383cSRichard Henderson { 4061ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4062ebe9383cSRichard Henderson } 4063ebe9383cSRichard Henderson 40641ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 40651ca74648SRichard Henderson { 40661ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 40671ca74648SRichard Henderson } 40681ca74648SRichard Henderson 4069ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4070ebe9383cSRichard Henderson { 4071ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4072ebe9383cSRichard Henderson } 4073ebe9383cSRichard Henderson 40741ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 40751ca74648SRichard Henderson { 40761ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 40771ca74648SRichard Henderson } 40781ca74648SRichard Henderson 40791ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 40801ca74648SRichard Henderson { 40811ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 40821ca74648SRichard Henderson } 40831ca74648SRichard Henderson 40841ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 40851ca74648SRichard Henderson { 40861ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 40871ca74648SRichard Henderson } 40881ca74648SRichard Henderson 40891ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 40901ca74648SRichard Henderson { 40911ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 40921ca74648SRichard Henderson } 40931ca74648SRichard Henderson 40941ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 40951ca74648SRichard Henderson { 40961ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 40971ca74648SRichard Henderson } 40981ca74648SRichard Henderson 40991ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4100ebe9383cSRichard Henderson { 4101ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4102ebe9383cSRichard Henderson } 4103ebe9383cSRichard Henderson 41041ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 41051ca74648SRichard Henderson { 41061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 41071ca74648SRichard Henderson } 41081ca74648SRichard Henderson 4109ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4110ebe9383cSRichard Henderson { 4111ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4112ebe9383cSRichard Henderson } 4113ebe9383cSRichard Henderson 41141ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 41151ca74648SRichard Henderson { 41161ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 41171ca74648SRichard Henderson } 41181ca74648SRichard Henderson 41191ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4120ebe9383cSRichard Henderson { 4121ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4122ebe9383cSRichard Henderson } 4123ebe9383cSRichard Henderson 41241ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 41251ca74648SRichard Henderson { 41261ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 41271ca74648SRichard Henderson } 41281ca74648SRichard Henderson 4129ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4130ebe9383cSRichard Henderson { 4131ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4132ebe9383cSRichard Henderson } 4133ebe9383cSRichard Henderson 41341ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 41351ca74648SRichard Henderson { 41361ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 41371ca74648SRichard Henderson } 41381ca74648SRichard Henderson 41391ca74648SRichard Henderson /* 41401ca74648SRichard Henderson * Float class 1 41411ca74648SRichard Henderson */ 41421ca74648SRichard Henderson 41431ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 41441ca74648SRichard Henderson { 41451ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 41461ca74648SRichard Henderson } 41471ca74648SRichard Henderson 41481ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 41491ca74648SRichard Henderson { 41501ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 41511ca74648SRichard Henderson } 41521ca74648SRichard Henderson 41531ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 41541ca74648SRichard Henderson { 41551ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 41561ca74648SRichard Henderson } 41571ca74648SRichard Henderson 41581ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 41591ca74648SRichard Henderson { 41601ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 41611ca74648SRichard Henderson } 41621ca74648SRichard Henderson 41631ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 41641ca74648SRichard Henderson { 41651ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 41661ca74648SRichard Henderson } 41671ca74648SRichard Henderson 41681ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 41691ca74648SRichard Henderson { 41701ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 41711ca74648SRichard Henderson } 41721ca74648SRichard Henderson 41731ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 41741ca74648SRichard Henderson { 41751ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 41761ca74648SRichard Henderson } 41771ca74648SRichard Henderson 41781ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 41791ca74648SRichard Henderson { 41801ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 41811ca74648SRichard Henderson } 41821ca74648SRichard Henderson 41831ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 41841ca74648SRichard Henderson { 41851ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 41861ca74648SRichard Henderson } 41871ca74648SRichard Henderson 41881ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 41891ca74648SRichard Henderson { 41901ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 41911ca74648SRichard Henderson } 41921ca74648SRichard Henderson 41931ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 41941ca74648SRichard Henderson { 41951ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 41961ca74648SRichard Henderson } 41971ca74648SRichard Henderson 41981ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 41991ca74648SRichard Henderson { 42001ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 42011ca74648SRichard Henderson } 42021ca74648SRichard Henderson 42031ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 42041ca74648SRichard Henderson { 42051ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 42061ca74648SRichard Henderson } 42071ca74648SRichard Henderson 42081ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 42091ca74648SRichard Henderson { 42101ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 42111ca74648SRichard Henderson } 42121ca74648SRichard Henderson 42131ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 42141ca74648SRichard Henderson { 42151ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 42161ca74648SRichard Henderson } 42171ca74648SRichard Henderson 42181ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 42191ca74648SRichard Henderson { 42201ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 42211ca74648SRichard Henderson } 42221ca74648SRichard Henderson 42231ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 42241ca74648SRichard Henderson { 42251ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 42261ca74648SRichard Henderson } 42271ca74648SRichard Henderson 42281ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 42291ca74648SRichard Henderson { 42301ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 42311ca74648SRichard Henderson } 42321ca74648SRichard Henderson 42331ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 42341ca74648SRichard Henderson { 42351ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 42361ca74648SRichard Henderson } 42371ca74648SRichard Henderson 42381ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 42391ca74648SRichard Henderson { 42401ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 42411ca74648SRichard Henderson } 42421ca74648SRichard Henderson 42431ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 42441ca74648SRichard Henderson { 42451ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 42461ca74648SRichard Henderson } 42471ca74648SRichard Henderson 42481ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 42491ca74648SRichard Henderson { 42501ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 42511ca74648SRichard Henderson } 42521ca74648SRichard Henderson 42531ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 42541ca74648SRichard Henderson { 42551ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 42561ca74648SRichard Henderson } 42571ca74648SRichard Henderson 42581ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 42591ca74648SRichard Henderson { 42601ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 42611ca74648SRichard Henderson } 42621ca74648SRichard Henderson 42631ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 42641ca74648SRichard Henderson { 42651ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 42661ca74648SRichard Henderson } 42671ca74648SRichard Henderson 42681ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 42691ca74648SRichard Henderson { 42701ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 42711ca74648SRichard Henderson } 42721ca74648SRichard Henderson 42731ca74648SRichard Henderson /* 42741ca74648SRichard Henderson * Float class 2 42751ca74648SRichard Henderson */ 42761ca74648SRichard Henderson 42771ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4278ebe9383cSRichard Henderson { 4279ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4280ebe9383cSRichard Henderson 4281ebe9383cSRichard Henderson nullify_over(ctx); 4282ebe9383cSRichard Henderson 42831ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 42841ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 428529dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 428629dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4287ebe9383cSRichard Henderson 4288ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4289ebe9383cSRichard Henderson 42901ca74648SRichard Henderson return nullify_end(ctx); 4291ebe9383cSRichard Henderson } 4292ebe9383cSRichard Henderson 42931ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4294ebe9383cSRichard Henderson { 4295ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4296ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4297ebe9383cSRichard Henderson 4298ebe9383cSRichard Henderson nullify_over(ctx); 4299ebe9383cSRichard Henderson 43001ca74648SRichard Henderson ta = load_frd0(a->r1); 43011ca74648SRichard Henderson tb = load_frd0(a->r2); 430229dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 430329dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4304ebe9383cSRichard Henderson 4305ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4306ebe9383cSRichard Henderson 430731234768SRichard Henderson return nullify_end(ctx); 4308ebe9383cSRichard Henderson } 4309ebe9383cSRichard Henderson 43101ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4311ebe9383cSRichard Henderson { 43126fd0c7bcSRichard Henderson TCGv_i64 t; 4313ebe9383cSRichard Henderson 4314ebe9383cSRichard Henderson nullify_over(ctx); 4315ebe9383cSRichard Henderson 4316aac0f603SRichard Henderson t = tcg_temp_new_i64(); 43176fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4318ebe9383cSRichard Henderson 43191ca74648SRichard Henderson if (a->y == 1) { 4320ebe9383cSRichard Henderson int mask; 4321ebe9383cSRichard Henderson bool inv = false; 4322ebe9383cSRichard Henderson 43231ca74648SRichard Henderson switch (a->c) { 4324ebe9383cSRichard Henderson case 0: /* simple */ 43256fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, 0x4000000); 4326ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4327ebe9383cSRichard Henderson goto done; 4328ebe9383cSRichard Henderson case 2: /* rej */ 4329ebe9383cSRichard Henderson inv = true; 4330ebe9383cSRichard Henderson /* fallthru */ 4331ebe9383cSRichard Henderson case 1: /* acc */ 4332ebe9383cSRichard Henderson mask = 0x43ff800; 4333ebe9383cSRichard Henderson break; 4334ebe9383cSRichard Henderson case 6: /* rej8 */ 4335ebe9383cSRichard Henderson inv = true; 4336ebe9383cSRichard Henderson /* fallthru */ 4337ebe9383cSRichard Henderson case 5: /* acc8 */ 4338ebe9383cSRichard Henderson mask = 0x43f8000; 4339ebe9383cSRichard Henderson break; 4340ebe9383cSRichard Henderson case 9: /* acc6 */ 4341ebe9383cSRichard Henderson mask = 0x43e0000; 4342ebe9383cSRichard Henderson break; 4343ebe9383cSRichard Henderson case 13: /* acc4 */ 4344ebe9383cSRichard Henderson mask = 0x4380000; 4345ebe9383cSRichard Henderson break; 4346ebe9383cSRichard Henderson case 17: /* acc2 */ 4347ebe9383cSRichard Henderson mask = 0x4200000; 4348ebe9383cSRichard Henderson break; 4349ebe9383cSRichard Henderson default: 43501ca74648SRichard Henderson gen_illegal(ctx); 43511ca74648SRichard Henderson return true; 4352ebe9383cSRichard Henderson } 4353ebe9383cSRichard Henderson if (inv) { 43546fd0c7bcSRichard Henderson TCGv_i64 c = tcg_constant_i64(mask); 43556fd0c7bcSRichard Henderson tcg_gen_or_i64(t, t, c); 4356ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4357ebe9383cSRichard Henderson } else { 43586fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, mask); 4359ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4360ebe9383cSRichard Henderson } 43611ca74648SRichard Henderson } else { 43621ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 43631ca74648SRichard Henderson 43646fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, t, 21 - cbit, 1); 43651ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 43661ca74648SRichard Henderson } 43671ca74648SRichard Henderson 4368ebe9383cSRichard Henderson done: 436931234768SRichard Henderson return nullify_end(ctx); 4370ebe9383cSRichard Henderson } 4371ebe9383cSRichard Henderson 43721ca74648SRichard Henderson /* 43731ca74648SRichard Henderson * Float class 2 43741ca74648SRichard Henderson */ 43751ca74648SRichard Henderson 43761ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4377ebe9383cSRichard Henderson { 43781ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 43791ca74648SRichard Henderson } 43801ca74648SRichard Henderson 43811ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 43821ca74648SRichard Henderson { 43831ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 43841ca74648SRichard Henderson } 43851ca74648SRichard Henderson 43861ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 43871ca74648SRichard Henderson { 43881ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 43891ca74648SRichard Henderson } 43901ca74648SRichard Henderson 43911ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 43921ca74648SRichard Henderson { 43931ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 43941ca74648SRichard Henderson } 43951ca74648SRichard Henderson 43961ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 43971ca74648SRichard Henderson { 43981ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 43991ca74648SRichard Henderson } 44001ca74648SRichard Henderson 44011ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 44021ca74648SRichard Henderson { 44031ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 44041ca74648SRichard Henderson } 44051ca74648SRichard Henderson 44061ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 44071ca74648SRichard Henderson { 44081ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 44091ca74648SRichard Henderson } 44101ca74648SRichard Henderson 44111ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 44121ca74648SRichard Henderson { 44131ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 44141ca74648SRichard Henderson } 44151ca74648SRichard Henderson 44161ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 44171ca74648SRichard Henderson { 44181ca74648SRichard Henderson TCGv_i64 x, y; 4419ebe9383cSRichard Henderson 4420ebe9383cSRichard Henderson nullify_over(ctx); 4421ebe9383cSRichard Henderson 44221ca74648SRichard Henderson x = load_frw0_i64(a->r1); 44231ca74648SRichard Henderson y = load_frw0_i64(a->r2); 44241ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 44251ca74648SRichard Henderson save_frd(a->t, x); 4426ebe9383cSRichard Henderson 442731234768SRichard Henderson return nullify_end(ctx); 4428ebe9383cSRichard Henderson } 4429ebe9383cSRichard Henderson 4430ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4431ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4432ebe9383cSRichard Henderson { 4433ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4434ebe9383cSRichard Henderson } 4435ebe9383cSRichard Henderson 4436b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4437ebe9383cSRichard Henderson { 4438b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4439b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4440b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4441b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4442b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4443ebe9383cSRichard Henderson 4444ebe9383cSRichard Henderson nullify_over(ctx); 4445ebe9383cSRichard Henderson 4446ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4447ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4448ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4449ebe9383cSRichard Henderson 445031234768SRichard Henderson return nullify_end(ctx); 4451ebe9383cSRichard Henderson } 4452ebe9383cSRichard Henderson 4453b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4454b1e2af57SRichard Henderson { 4455b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4456b1e2af57SRichard Henderson } 4457b1e2af57SRichard Henderson 4458b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4459b1e2af57SRichard Henderson { 4460b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4461b1e2af57SRichard Henderson } 4462b1e2af57SRichard Henderson 4463b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4464b1e2af57SRichard Henderson { 4465b1e2af57SRichard Henderson nullify_over(ctx); 4466b1e2af57SRichard Henderson 4467b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4468b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4469b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4470b1e2af57SRichard Henderson 4471b1e2af57SRichard Henderson return nullify_end(ctx); 4472b1e2af57SRichard Henderson } 4473b1e2af57SRichard Henderson 4474b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4475b1e2af57SRichard Henderson { 4476b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4477b1e2af57SRichard Henderson } 4478b1e2af57SRichard Henderson 4479b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4480b1e2af57SRichard Henderson { 4481b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4482b1e2af57SRichard Henderson } 4483b1e2af57SRichard Henderson 4484c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4485ebe9383cSRichard Henderson { 4486c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4487ebe9383cSRichard Henderson 4488ebe9383cSRichard Henderson nullify_over(ctx); 4489c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4490c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4491c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4492ebe9383cSRichard Henderson 4493c3bad4f8SRichard Henderson if (a->neg) { 4494ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4495ebe9383cSRichard Henderson } else { 4496ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4497ebe9383cSRichard Henderson } 4498ebe9383cSRichard Henderson 4499c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 450031234768SRichard Henderson return nullify_end(ctx); 4501ebe9383cSRichard Henderson } 4502ebe9383cSRichard Henderson 4503c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4504ebe9383cSRichard Henderson { 4505c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4506ebe9383cSRichard Henderson 4507ebe9383cSRichard Henderson nullify_over(ctx); 4508c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4509c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4510c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4511ebe9383cSRichard Henderson 4512c3bad4f8SRichard Henderson if (a->neg) { 4513ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4514ebe9383cSRichard Henderson } else { 4515ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4516ebe9383cSRichard Henderson } 4517ebe9383cSRichard Henderson 4518c3bad4f8SRichard Henderson save_frd(a->t, x); 451931234768SRichard Henderson return nullify_end(ctx); 4520ebe9383cSRichard Henderson } 4521ebe9383cSRichard Henderson 452215da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 452315da177bSSven Schnelle { 4524cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4525cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4526cf6b28d4SHelge Deller if (a->i == 0x100) { 4527cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4528ad75a51eSRichard Henderson nullify_over(ctx); 4529ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4530cf6b28d4SHelge Deller return nullify_end(ctx); 453115da177bSSven Schnelle } 4532dbca0835SHelge Deller if (a->i == 0x101) { 4533dbca0835SHelge Deller /* print char in %r26 to first serial console, used by SeaBIOS-hppa */ 4534dbca0835SHelge Deller nullify_over(ctx); 4535dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4536dbca0835SHelge Deller return nullify_end(ctx); 4537dbca0835SHelge Deller } 4538ad75a51eSRichard Henderson #endif 4539ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4540ad75a51eSRichard Henderson return true; 4541ad75a51eSRichard Henderson } 454215da177bSSven Schnelle 4543b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 454461766fe9SRichard Henderson { 454551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4546f764718dSRichard Henderson int bound; 454761766fe9SRichard Henderson 454851b061fbSRichard Henderson ctx->cs = cs; 4549494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4550bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 45513d68ee7bSRichard Henderson 45523d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4553c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 45543d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4555c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4556c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4557217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4558c301f34eSRichard Henderson #else 4559494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4560bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4561bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4562451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 45633d68ee7bSRichard Henderson 4564c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4565c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4566c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4567c301f34eSRichard Henderson int32_t diff = cs_base; 4568c301f34eSRichard Henderson 4569c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4570c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4571c301f34eSRichard Henderson #endif 457251b061fbSRichard Henderson ctx->iaoq_n = -1; 4573f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 457461766fe9SRichard Henderson 4575a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4576a4db4a78SRichard Henderson 45773d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 45783d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4579b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 458061766fe9SRichard Henderson } 458161766fe9SRichard Henderson 458251b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 458351b061fbSRichard Henderson { 458451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 458561766fe9SRichard Henderson 45863d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 458751b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 458851b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4589494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 459051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 459151b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4592129e9cc3SRichard Henderson } 459351b061fbSRichard Henderson ctx->null_lab = NULL; 459461766fe9SRichard Henderson } 459561766fe9SRichard Henderson 459651b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 459751b061fbSRichard Henderson { 459851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 459951b061fbSRichard Henderson 4600f5b5c857SRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0); 4601f5b5c857SRichard Henderson ctx->insn_start = tcg_last_op(); 460251b061fbSRichard Henderson } 460351b061fbSRichard Henderson 460451b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 460551b061fbSRichard Henderson { 460651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4607b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 460851b061fbSRichard Henderson DisasJumpType ret; 460951b061fbSRichard Henderson 461051b061fbSRichard Henderson /* Execute one insn. */ 4611ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4612c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 461331234768SRichard Henderson do_page_zero(ctx); 461431234768SRichard Henderson ret = ctx->base.is_jmp; 4615869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4616ba1d0b44SRichard Henderson } else 4617ba1d0b44SRichard Henderson #endif 4618ba1d0b44SRichard Henderson { 461961766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 462061766fe9SRichard Henderson the page permissions for execute. */ 46214e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 462261766fe9SRichard Henderson 462361766fe9SRichard Henderson /* Set up the IA queue for the next insn. 462461766fe9SRichard Henderson This will be overwritten by a branch. */ 462551b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 462651b061fbSRichard Henderson ctx->iaoq_n = -1; 4627aac0f603SRichard Henderson ctx->iaoq_n_var = tcg_temp_new_i64(); 46286fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 462961766fe9SRichard Henderson } else { 463051b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4631f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 463261766fe9SRichard Henderson } 463361766fe9SRichard Henderson 463451b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 463551b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4636869051eaSRichard Henderson ret = DISAS_NEXT; 4637129e9cc3SRichard Henderson } else { 46381a19da0dSRichard Henderson ctx->insn = insn; 463931274b46SRichard Henderson if (!decode(ctx, insn)) { 464031274b46SRichard Henderson gen_illegal(ctx); 464131274b46SRichard Henderson } 464231234768SRichard Henderson ret = ctx->base.is_jmp; 464351b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4644129e9cc3SRichard Henderson } 464561766fe9SRichard Henderson } 464661766fe9SRichard Henderson 46473d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 46483d68ee7bSRichard Henderson a priority change within the instruction queue. */ 464951b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4650c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4651c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4652c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4653c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 465451b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 465551b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 465631234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4657129e9cc3SRichard Henderson } else { 465831234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 465961766fe9SRichard Henderson } 4660129e9cc3SRichard Henderson } 466151b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 466251b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4663c301f34eSRichard Henderson ctx->base.pc_next += 4; 466461766fe9SRichard Henderson 4665c5d0aec2SRichard Henderson switch (ret) { 4666c5d0aec2SRichard Henderson case DISAS_NORETURN: 4667c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4668c5d0aec2SRichard Henderson break; 4669c5d0aec2SRichard Henderson 4670c5d0aec2SRichard Henderson case DISAS_NEXT: 4671c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4672c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 467351b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4674a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4675741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4676c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4677c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4678c301f34eSRichard Henderson #endif 467951b061fbSRichard Henderson nullify_save(ctx); 4680c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4681c5d0aec2SRichard Henderson ? DISAS_EXIT 4682c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 468351b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4684a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 468561766fe9SRichard Henderson } 4686c5d0aec2SRichard Henderson break; 4687c5d0aec2SRichard Henderson 4688c5d0aec2SRichard Henderson default: 4689c5d0aec2SRichard Henderson g_assert_not_reached(); 4690c5d0aec2SRichard Henderson } 469161766fe9SRichard Henderson } 469261766fe9SRichard Henderson 469351b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 469451b061fbSRichard Henderson { 469551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4696e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 469751b061fbSRichard Henderson 4698e1b5a5edSRichard Henderson switch (is_jmp) { 4699869051eaSRichard Henderson case DISAS_NORETURN: 470061766fe9SRichard Henderson break; 470151b061fbSRichard Henderson case DISAS_TOO_MANY: 4702869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4703e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4704741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4705741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 470651b061fbSRichard Henderson nullify_save(ctx); 470761766fe9SRichard Henderson /* FALLTHRU */ 4708869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 47098532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 47107f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 47118532a14eSRichard Henderson break; 471261766fe9SRichard Henderson } 4713c5d0aec2SRichard Henderson /* FALLTHRU */ 4714c5d0aec2SRichard Henderson case DISAS_EXIT: 4715c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 471661766fe9SRichard Henderson break; 471761766fe9SRichard Henderson default: 471851b061fbSRichard Henderson g_assert_not_reached(); 471961766fe9SRichard Henderson } 472051b061fbSRichard Henderson } 472161766fe9SRichard Henderson 47228eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 47238eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 472451b061fbSRichard Henderson { 4725c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 472661766fe9SRichard Henderson 4727ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4728ba1d0b44SRichard Henderson switch (pc) { 47297ad439dfSRichard Henderson case 0x00: 47308eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4731ba1d0b44SRichard Henderson return; 47327ad439dfSRichard Henderson case 0xb0: 47338eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4734ba1d0b44SRichard Henderson return; 47357ad439dfSRichard Henderson case 0xe0: 47368eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4737ba1d0b44SRichard Henderson return; 47387ad439dfSRichard Henderson case 0x100: 47398eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4740ba1d0b44SRichard Henderson return; 47417ad439dfSRichard Henderson } 4742ba1d0b44SRichard Henderson #endif 4743ba1d0b44SRichard Henderson 47448eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 47458eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 474661766fe9SRichard Henderson } 474751b061fbSRichard Henderson 474851b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 474951b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 475051b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 475151b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 475251b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 475351b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 475451b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 475551b061fbSRichard Henderson }; 475651b061fbSRichard Henderson 4757597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 475832f0c394SAnton Johansson vaddr pc, void *host_pc) 475951b061fbSRichard Henderson { 476051b061fbSRichard Henderson DisasContext ctx; 4761306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 476261766fe9SRichard Henderson } 4763