xref: /openbmc/qemu/target/hppa/translate.c (revision 806030074b25a980f879e43df4e9c06fc45f308c)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h"
26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
270843563fSRichard Henderson #include "tcg/tcg-op-gvec.h"
2861766fe9SRichard Henderson #include "exec/helper-proto.h"
2961766fe9SRichard Henderson #include "exec/helper-gen.h"
30869051eaSRichard Henderson #include "exec/translator.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33d53106c9SRichard Henderson #define HELPER_H "helper.h"
34d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
35d53106c9SRichard Henderson #undef  HELPER_H
36d53106c9SRichard Henderson 
37aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */
38aac0f603SRichard Henderson #undef tcg_temp_new
39d53106c9SRichard Henderson 
4061766fe9SRichard Henderson typedef struct DisasCond {
4161766fe9SRichard Henderson     TCGCond c;
426fd0c7bcSRichard Henderson     TCGv_i64 a0, a1;
4361766fe9SRichard Henderson } DisasCond;
4461766fe9SRichard Henderson 
45bc921866SRichard Henderson typedef struct DisasIAQE {
46bc921866SRichard Henderson     /* IASQ; may be null for no change from TB. */
47bc921866SRichard Henderson     TCGv_i64 space;
480d89cb7cSRichard Henderson     /* IAOQ base; may be null for relative address. */
49bc921866SRichard Henderson     TCGv_i64 base;
500d89cb7cSRichard Henderson     /* IAOQ addend; if base is null, relative to ctx->iaoq_first. */
51bc921866SRichard Henderson     int64_t disp;
52bc921866SRichard Henderson } DisasIAQE;
53bc921866SRichard Henderson 
54*80603007SRichard Henderson typedef struct DisasDelayException {
55*80603007SRichard Henderson     struct DisasDelayException *next;
56*80603007SRichard Henderson     TCGLabel *lab;
57*80603007SRichard Henderson     uint32_t insn;
58*80603007SRichard Henderson     bool set_iir;
59*80603007SRichard Henderson     int8_t set_n;
60*80603007SRichard Henderson     uint8_t excp;
61*80603007SRichard Henderson     /* Saved state at parent insn. */
62*80603007SRichard Henderson     DisasIAQE iaq_f, iaq_b;
63*80603007SRichard Henderson } DisasDelayException;
64*80603007SRichard Henderson 
6561766fe9SRichard Henderson typedef struct DisasContext {
66d01a3625SRichard Henderson     DisasContextBase base;
6761766fe9SRichard Henderson     CPUState *cs;
6861766fe9SRichard Henderson 
69bc921866SRichard Henderson     /* IAQ_Front, IAQ_Back. */
70bc921866SRichard Henderson     DisasIAQE iaq_f, iaq_b;
71bc921866SRichard Henderson     /* IAQ_Next, for jumps, otherwise null for simple advance. */
72bc921866SRichard Henderson     DisasIAQE iaq_j, *iaq_n;
7361766fe9SRichard Henderson 
740d89cb7cSRichard Henderson     /* IAOQ_Front at entry to TB. */
750d89cb7cSRichard Henderson     uint64_t iaoq_first;
760d89cb7cSRichard Henderson 
7761766fe9SRichard Henderson     DisasCond null_cond;
7861766fe9SRichard Henderson     TCGLabel *null_lab;
7961766fe9SRichard Henderson 
80*80603007SRichard Henderson     DisasDelayException *delay_excp_list;
81a4db4a78SRichard Henderson     TCGv_i64 zero;
82a4db4a78SRichard Henderson 
831a19da0dSRichard Henderson     uint32_t insn;
84494737b7SRichard Henderson     uint32_t tb_flags;
853d68ee7bSRichard Henderson     int mmu_idx;
863d68ee7bSRichard Henderson     int privilege;
8761766fe9SRichard Henderson     bool psw_n_nonzero;
88bd6243a3SRichard Henderson     bool is_pa20;
8924638bd1SRichard Henderson     bool insn_start_updated;
90217d1a5eSRichard Henderson 
91217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
92217d1a5eSRichard Henderson     MemOp unalign;
93217d1a5eSRichard Henderson #endif
9461766fe9SRichard Henderson } DisasContext;
9561766fe9SRichard Henderson 
96217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
97217d1a5eSRichard Henderson #define UNALIGN(C)       (C)->unalign
9817fe594cSRichard Henderson #define MMU_DISABLED(C)  false
99217d1a5eSRichard Henderson #else
1002d4afb03SRichard Henderson #define UNALIGN(C)       MO_ALIGN
10117fe594cSRichard Henderson #define MMU_DISABLED(C)  MMU_IDX_MMU_DISABLED((C)->mmu_idx)
102217d1a5eSRichard Henderson #endif
103217d1a5eSRichard Henderson 
104e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
105451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
106e36f27efSRichard Henderson {
107881d1073SHelge Deller     /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */
108881d1073SHelge Deller     if (ctx->is_pa20) {
109e36f27efSRichard Henderson         if (val & PSW_SM_W) {
110881d1073SHelge Deller             val |= PSW_W;
111881d1073SHelge Deller         }
112881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_G);
113881d1073SHelge Deller     } else {
114881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_O);
115e36f27efSRichard Henderson     }
116e36f27efSRichard Henderson     return val;
117e36f27efSRichard Henderson }
118e36f27efSRichard Henderson 
119deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
120451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
121deee69a1SRichard Henderson {
122deee69a1SRichard Henderson     return ~val;
123deee69a1SRichard Henderson }
124deee69a1SRichard Henderson 
1251cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
1261cd012a5SRichard Henderson    we use for the final M.  */
127451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
1281cd012a5SRichard Henderson {
1291cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
1301cd012a5SRichard Henderson }
1311cd012a5SRichard Henderson 
132740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
133451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
134740038d7SRichard Henderson {
135740038d7SRichard Henderson     return val ? 1 : -1;
136740038d7SRichard Henderson }
137740038d7SRichard Henderson 
138451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
139740038d7SRichard Henderson {
140740038d7SRichard Henderson     return val ? -1 : 1;
141740038d7SRichard Henderson }
142740038d7SRichard Henderson 
143740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
144451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
14501afb7beSRichard Henderson {
14601afb7beSRichard Henderson     return val << 2;
14701afb7beSRichard Henderson }
14801afb7beSRichard Henderson 
1490588e061SRichard Henderson /* Used for assemble_21.  */
150451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
1510588e061SRichard Henderson {
1520588e061SRichard Henderson     return val << 11;
1530588e061SRichard Henderson }
1540588e061SRichard Henderson 
15572ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val)
15672ae4f2bSRichard Henderson {
15772ae4f2bSRichard Henderson     /*
15872ae4f2bSRichard Henderson      * Officially, 32 * x + 32 - y.
15972ae4f2bSRichard Henderson      * Here, x is already in bit 5, and y is [4:0].
16072ae4f2bSRichard Henderson      * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1,
16172ae4f2bSRichard Henderson      * with the overflow from bit 4 summing with x.
16272ae4f2bSRichard Henderson      */
16372ae4f2bSRichard Henderson     return (val ^ 31) + 1;
16472ae4f2bSRichard Henderson }
16572ae4f2bSRichard Henderson 
1664768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */
1674768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val)
1684768c28eSRichard Henderson {
1694768c28eSRichard Henderson     /*
1704768c28eSRichard Henderson      * @val is bit 0 and bits [4:15].
1714768c28eSRichard Henderson      * Swizzle thing around depending on PSW.W.
1724768c28eSRichard Henderson      */
1734768c28eSRichard Henderson     int im10a = extract32(val, 1, 10);
1744768c28eSRichard Henderson     int s = extract32(val, 11, 2);
1754768c28eSRichard Henderson     int i = (-(val & 1) << 13) | (im10a << 3);
1764768c28eSRichard Henderson 
1774768c28eSRichard Henderson     if (ctx->tb_flags & PSW_W) {
1784768c28eSRichard Henderson         i ^= s << 13;
1794768c28eSRichard Henderson     }
1804768c28eSRichard Henderson     return i;
1814768c28eSRichard Henderson }
1824768c28eSRichard Henderson 
18346174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */
18446174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val)
18546174e14SRichard Henderson {
18646174e14SRichard Henderson     /*
18746174e14SRichard Henderson      * @val is bit 0 and bits [3:15].
18846174e14SRichard Henderson      * Swizzle thing around depending on PSW.W.
18946174e14SRichard Henderson      */
19046174e14SRichard Henderson     int im11a = extract32(val, 1, 11);
19146174e14SRichard Henderson     int s = extract32(val, 12, 2);
19246174e14SRichard Henderson     int i = (-(val & 1) << 13) | (im11a << 2);
19346174e14SRichard Henderson 
19446174e14SRichard Henderson     if (ctx->tb_flags & PSW_W) {
19546174e14SRichard Henderson         i ^= s << 13;
19646174e14SRichard Henderson     }
19746174e14SRichard Henderson     return i;
19846174e14SRichard Henderson }
19946174e14SRichard Henderson 
20072bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */
20172bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val)
20272bace2dSRichard Henderson {
20372bace2dSRichard Henderson     /*
20472bace2dSRichard Henderson      * @val is bits [0:15], containing both im14 and s.
20572bace2dSRichard Henderson      * Swizzle thing around depending on PSW.W.
20672bace2dSRichard Henderson      */
20772bace2dSRichard Henderson     int s = extract32(val, 14, 2);
20872bace2dSRichard Henderson     int i = (-(val & 1) << 13) | extract32(val, 1, 13);
20972bace2dSRichard Henderson 
21072bace2dSRichard Henderson     if (ctx->tb_flags & PSW_W) {
21172bace2dSRichard Henderson         i ^= s << 13;
21272bace2dSRichard Henderson     }
21372bace2dSRichard Henderson     return i;
21472bace2dSRichard Henderson }
21572bace2dSRichard Henderson 
21672bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */
21772bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp)
21872bace2dSRichard Henderson {
21972bace2dSRichard Henderson     return ctx->tb_flags & PSW_W ? 0 : sp;
22072bace2dSRichard Henderson }
22172bace2dSRichard Henderson 
222c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */
223c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val)
224c65c3ee1SRichard Henderson {
225c65c3ee1SRichard Henderson     return val ? val : 4; /* 0 == "*<<" */
226c65c3ee1SRichard Henderson }
227c65c3ee1SRichard Henderson 
22882d0c831SRichard Henderson /*
22982d0c831SRichard Henderson  * In many places pa1.x did not decode the bit that later became
23082d0c831SRichard Henderson  * the pa2.0 D bit.  Suppress D unless the cpu is pa2.0.
23182d0c831SRichard Henderson  */
23282d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val)
23382d0c831SRichard Henderson {
23482d0c831SRichard Henderson     return ctx->is_pa20 & val;
23582d0c831SRichard Henderson }
23601afb7beSRichard Henderson 
23740f9f908SRichard Henderson /* Include the auto-generated decoder.  */
238abff1abfSPaolo Bonzini #include "decode-insns.c.inc"
23940f9f908SRichard Henderson 
24061766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
24161766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
242869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
24361766fe9SRichard Henderson 
24461766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
24561766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
246869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
24761766fe9SRichard Henderson 
248e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
249e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
250e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
251c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
252e1b5a5edSRichard Henderson 
25361766fe9SRichard Henderson /* global register indexes */
2546fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32];
25533423472SRichard Henderson static TCGv_i64 cpu_sr[4];
256494737b7SRichard Henderson static TCGv_i64 cpu_srH;
2576fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f;
2586fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b;
259c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
260c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
2616fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar;
2626fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n;
2636fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v;
2646fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb;
2656fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb;
26661766fe9SRichard Henderson 
26761766fe9SRichard Henderson void hppa_translate_init(void)
26861766fe9SRichard Henderson {
26961766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
27061766fe9SRichard Henderson 
2716fd0c7bcSRichard Henderson     typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar;
27261766fe9SRichard Henderson     static const GlobalVar vars[] = {
27335136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
27461766fe9SRichard Henderson         DEF_VAR(psw_n),
27561766fe9SRichard Henderson         DEF_VAR(psw_v),
27661766fe9SRichard Henderson         DEF_VAR(psw_cb),
27761766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
27861766fe9SRichard Henderson         DEF_VAR(iaoq_f),
27961766fe9SRichard Henderson         DEF_VAR(iaoq_b),
28061766fe9SRichard Henderson     };
28161766fe9SRichard Henderson 
28261766fe9SRichard Henderson #undef DEF_VAR
28361766fe9SRichard Henderson 
28461766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
28561766fe9SRichard Henderson     static const char gr_names[32][4] = {
28661766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
28761766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
28861766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
28961766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
29061766fe9SRichard Henderson     };
29133423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
292494737b7SRichard Henderson     static const char sr_names[5][4] = {
293494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
29433423472SRichard Henderson     };
29561766fe9SRichard Henderson 
29661766fe9SRichard Henderson     int i;
29761766fe9SRichard Henderson 
298f764718dSRichard Henderson     cpu_gr[0] = NULL;
29961766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
300ad75a51eSRichard Henderson         cpu_gr[i] = tcg_global_mem_new(tcg_env,
30161766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
30261766fe9SRichard Henderson                                        gr_names[i]);
30361766fe9SRichard Henderson     }
30433423472SRichard Henderson     for (i = 0; i < 4; i++) {
305ad75a51eSRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(tcg_env,
30633423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
30733423472SRichard Henderson                                            sr_names[i]);
30833423472SRichard Henderson     }
309ad75a51eSRichard Henderson     cpu_srH = tcg_global_mem_new_i64(tcg_env,
310494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
311494737b7SRichard Henderson                                      sr_names[4]);
31261766fe9SRichard Henderson 
31361766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
31461766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
315ad75a51eSRichard Henderson         *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name);
31661766fe9SRichard Henderson     }
317c301f34eSRichard Henderson 
318ad75a51eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(tcg_env,
319c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
320c301f34eSRichard Henderson                                         "iasq_f");
321ad75a51eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(tcg_env,
322c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
323c301f34eSRichard Henderson                                         "iasq_b");
32461766fe9SRichard Henderson }
32561766fe9SRichard Henderson 
326f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg)
327f5b5c857SRichard Henderson {
32824638bd1SRichard Henderson     assert(!ctx->insn_start_updated);
32924638bd1SRichard Henderson     ctx->insn_start_updated = true;
33024638bd1SRichard Henderson     tcg_set_insn_start_param(ctx->base.insn_start, 2, breg);
331f5b5c857SRichard Henderson }
332f5b5c857SRichard Henderson 
333129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
334129e9cc3SRichard Henderson {
335f764718dSRichard Henderson     return (DisasCond){
336f764718dSRichard Henderson         .c = TCG_COND_NEVER,
337f764718dSRichard Henderson         .a0 = NULL,
338f764718dSRichard Henderson         .a1 = NULL,
339f764718dSRichard Henderson     };
340129e9cc3SRichard Henderson }
341129e9cc3SRichard Henderson 
342df0232feSRichard Henderson static DisasCond cond_make_t(void)
343df0232feSRichard Henderson {
344df0232feSRichard Henderson     return (DisasCond){
345df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
346df0232feSRichard Henderson         .a0 = NULL,
347df0232feSRichard Henderson         .a1 = NULL,
348df0232feSRichard Henderson     };
349df0232feSRichard Henderson }
350df0232feSRichard Henderson 
351129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
352129e9cc3SRichard Henderson {
353f764718dSRichard Henderson     return (DisasCond){
354f764718dSRichard Henderson         .c = TCG_COND_NE,
355f764718dSRichard Henderson         .a0 = cpu_psw_n,
3566fd0c7bcSRichard Henderson         .a1 = tcg_constant_i64(0)
357f764718dSRichard Henderson     };
358129e9cc3SRichard Henderson }
359129e9cc3SRichard Henderson 
3604c42fd0dSRichard Henderson static DisasCond cond_make_tt(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
361b47a4a02SSven Schnelle {
362b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
3634fe9533aSRichard Henderson     return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 };
3644fe9533aSRichard Henderson }
3654fe9533aSRichard Henderson 
3664c42fd0dSRichard Henderson static DisasCond cond_make_ti(TCGCond c, TCGv_i64 a0, uint64_t imm)
3674fe9533aSRichard Henderson {
3684c42fd0dSRichard Henderson     return cond_make_tt(c, a0, tcg_constant_i64(imm));
369b47a4a02SSven Schnelle }
370b47a4a02SSven Schnelle 
3714c42fd0dSRichard Henderson static DisasCond cond_make_vi(TCGCond c, TCGv_i64 a0, uint64_t imm)
372129e9cc3SRichard Henderson {
373aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3746fd0c7bcSRichard Henderson     tcg_gen_mov_i64(tmp, a0);
3754c42fd0dSRichard Henderson     return cond_make_ti(c, tmp, imm);
376129e9cc3SRichard Henderson }
377129e9cc3SRichard Henderson 
3784c42fd0dSRichard Henderson static DisasCond cond_make_vv(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
379129e9cc3SRichard Henderson {
380aac0f603SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
381aac0f603SRichard Henderson     TCGv_i64 t1 = tcg_temp_new_i64();
382129e9cc3SRichard Henderson 
3836fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t0, a0);
3846fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t1, a1);
3854c42fd0dSRichard Henderson     return cond_make_tt(c, t0, t1);
386129e9cc3SRichard Henderson }
387129e9cc3SRichard Henderson 
3886fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg)
38961766fe9SRichard Henderson {
39061766fe9SRichard Henderson     if (reg == 0) {
391bc3da3cfSRichard Henderson         return ctx->zero;
39261766fe9SRichard Henderson     } else {
39361766fe9SRichard Henderson         return cpu_gr[reg];
39461766fe9SRichard Henderson     }
39561766fe9SRichard Henderson }
39661766fe9SRichard Henderson 
3976fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg)
39861766fe9SRichard Henderson {
399129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
400aac0f603SRichard Henderson         return tcg_temp_new_i64();
40161766fe9SRichard Henderson     } else {
40261766fe9SRichard Henderson         return cpu_gr[reg];
40361766fe9SRichard Henderson     }
40461766fe9SRichard Henderson }
40561766fe9SRichard Henderson 
4066fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t)
407129e9cc3SRichard Henderson {
408129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
4096fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0,
410129e9cc3SRichard Henderson                             ctx->null_cond.a1, dest, t);
411129e9cc3SRichard Henderson     } else {
4126fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, t);
413129e9cc3SRichard Henderson     }
414129e9cc3SRichard Henderson }
415129e9cc3SRichard Henderson 
4166fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t)
417129e9cc3SRichard Henderson {
418129e9cc3SRichard Henderson     if (reg != 0) {
419129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
420129e9cc3SRichard Henderson     }
421129e9cc3SRichard Henderson }
422129e9cc3SRichard Henderson 
423e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
42496d6407fSRichard Henderson # define HI_OFS  0
42596d6407fSRichard Henderson # define LO_OFS  4
42696d6407fSRichard Henderson #else
42796d6407fSRichard Henderson # define HI_OFS  4
42896d6407fSRichard Henderson # define LO_OFS  0
42996d6407fSRichard Henderson #endif
43096d6407fSRichard Henderson 
43196d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
43296d6407fSRichard Henderson {
43396d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
434ad75a51eSRichard Henderson     tcg_gen_ld_i32(ret, tcg_env,
43596d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
43696d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
43796d6407fSRichard Henderson     return ret;
43896d6407fSRichard Henderson }
43996d6407fSRichard Henderson 
440ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
441ebe9383cSRichard Henderson {
442ebe9383cSRichard Henderson     if (rt == 0) {
4430992a930SRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
4440992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
4450992a930SRichard Henderson         return ret;
446ebe9383cSRichard Henderson     } else {
447ebe9383cSRichard Henderson         return load_frw_i32(rt);
448ebe9383cSRichard Henderson     }
449ebe9383cSRichard Henderson }
450ebe9383cSRichard Henderson 
451ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
452ebe9383cSRichard Henderson {
453ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
4540992a930SRichard Henderson     if (rt == 0) {
4550992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4560992a930SRichard Henderson     } else {
457ad75a51eSRichard Henderson         tcg_gen_ld32u_i64(ret, tcg_env,
458ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
459ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
460ebe9383cSRichard Henderson     }
4610992a930SRichard Henderson     return ret;
462ebe9383cSRichard Henderson }
463ebe9383cSRichard Henderson 
46496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
46596d6407fSRichard Henderson {
466ad75a51eSRichard Henderson     tcg_gen_st_i32(val, tcg_env,
46796d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
46896d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
46996d6407fSRichard Henderson }
47096d6407fSRichard Henderson 
47196d6407fSRichard Henderson #undef HI_OFS
47296d6407fSRichard Henderson #undef LO_OFS
47396d6407fSRichard Henderson 
47496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
47596d6407fSRichard Henderson {
47696d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
477ad75a51eSRichard Henderson     tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt]));
47896d6407fSRichard Henderson     return ret;
47996d6407fSRichard Henderson }
48096d6407fSRichard Henderson 
481ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
482ebe9383cSRichard Henderson {
483ebe9383cSRichard Henderson     if (rt == 0) {
4840992a930SRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
4850992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4860992a930SRichard Henderson         return ret;
487ebe9383cSRichard Henderson     } else {
488ebe9383cSRichard Henderson         return load_frd(rt);
489ebe9383cSRichard Henderson     }
490ebe9383cSRichard Henderson }
491ebe9383cSRichard Henderson 
49296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
49396d6407fSRichard Henderson {
494ad75a51eSRichard Henderson     tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt]));
49596d6407fSRichard Henderson }
49696d6407fSRichard Henderson 
49733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
49833423472SRichard Henderson {
49933423472SRichard Henderson #ifdef CONFIG_USER_ONLY
50033423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
50133423472SRichard Henderson #else
50233423472SRichard Henderson     if (reg < 4) {
50333423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
504494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
505494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
50633423472SRichard Henderson     } else {
507ad75a51eSRichard Henderson         tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg]));
50833423472SRichard Henderson     }
50933423472SRichard Henderson #endif
51033423472SRichard Henderson }
51133423472SRichard Henderson 
512129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
513129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
514129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
515129e9cc3SRichard Henderson {
516129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
517129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
518129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
519129e9cc3SRichard Henderson 
520129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
521129e9cc3SRichard Henderson 
522129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
5236e94937aSRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
524aac0f603SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new_i64();
5256fd0c7bcSRichard Henderson             tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n);
526129e9cc3SRichard Henderson         }
527129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
528129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
529129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
530129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
531129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
5326fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
533129e9cc3SRichard Henderson         }
534129e9cc3SRichard Henderson 
5356fd0c7bcSRichard Henderson         tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0,
536129e9cc3SRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
537e0137378SRichard Henderson         ctx->null_cond = cond_make_f();
538129e9cc3SRichard Henderson     }
539129e9cc3SRichard Henderson }
540129e9cc3SRichard Henderson 
541129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
542129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
543129e9cc3SRichard Henderson {
544129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
545129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
5466fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
547129e9cc3SRichard Henderson         }
548129e9cc3SRichard Henderson         return;
549129e9cc3SRichard Henderson     }
5506e94937aSRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
5516fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n,
552129e9cc3SRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
553129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
554129e9cc3SRichard Henderson     }
555e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
556129e9cc3SRichard Henderson }
557129e9cc3SRichard Henderson 
558129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
559129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
560129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
561129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
562129e9cc3SRichard Henderson {
563129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
5646fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, x);
565129e9cc3SRichard Henderson     }
566129e9cc3SRichard Henderson }
567129e9cc3SRichard Henderson 
568129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
56940f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
57040f9f908SRichard Henderson    it may be tail-called from a translate function.  */
57131234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
572129e9cc3SRichard Henderson {
573129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
57431234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
575129e9cc3SRichard Henderson 
576f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
577f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
578f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
579f49b3537SRichard Henderson 
580129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
581129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
582129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
583129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
58431234768SRichard Henderson         return true;
585129e9cc3SRichard Henderson     }
586129e9cc3SRichard Henderson     ctx->null_lab = NULL;
587129e9cc3SRichard Henderson 
588129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
589129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
590129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
591129e9cc3SRichard Henderson         gen_set_label(null_lab);
592129e9cc3SRichard Henderson     } else {
593129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
594129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
595129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
596129e9cc3SRichard Henderson            label we have the proper value in place.  */
597129e9cc3SRichard Henderson         nullify_save(ctx);
598129e9cc3SRichard Henderson         gen_set_label(null_lab);
599129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
600129e9cc3SRichard Henderson     }
601869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
60231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
603129e9cc3SRichard Henderson     }
60431234768SRichard Henderson     return true;
605129e9cc3SRichard Henderson }
606129e9cc3SRichard Henderson 
607bc921866SRichard Henderson static bool iaqe_variable(const DisasIAQE *e)
608bc921866SRichard Henderson {
609bc921866SRichard Henderson     return e->base || e->space;
610bc921866SRichard Henderson }
611bc921866SRichard Henderson 
612bc921866SRichard Henderson static DisasIAQE iaqe_incr(const DisasIAQE *e, int64_t disp)
613bc921866SRichard Henderson {
614bc921866SRichard Henderson     return (DisasIAQE){
615bc921866SRichard Henderson         .space = e->space,
616bc921866SRichard Henderson         .base = e->base,
617bc921866SRichard Henderson         .disp = e->disp + disp,
618bc921866SRichard Henderson     };
619bc921866SRichard Henderson }
620bc921866SRichard Henderson 
621bc921866SRichard Henderson static DisasIAQE iaqe_branchi(DisasContext *ctx, int64_t disp)
622bc921866SRichard Henderson {
623bc921866SRichard Henderson     return (DisasIAQE){
624bc921866SRichard Henderson         .space = ctx->iaq_b.space,
625bc921866SRichard Henderson         .disp = ctx->iaq_f.disp + 8 + disp,
626bc921866SRichard Henderson     };
627bc921866SRichard Henderson }
628bc921866SRichard Henderson 
629bc921866SRichard Henderson static DisasIAQE iaqe_next_absv(DisasContext *ctx, TCGv_i64 var)
630bc921866SRichard Henderson {
631bc921866SRichard Henderson     return (DisasIAQE){
632bc921866SRichard Henderson         .space = ctx->iaq_b.space,
633bc921866SRichard Henderson         .base = var,
634bc921866SRichard Henderson     };
635bc921866SRichard Henderson }
636bc921866SRichard Henderson 
6376fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest,
638bc921866SRichard Henderson                             const DisasIAQE *src)
63961766fe9SRichard Henderson {
6407d50b696SSven Schnelle     uint64_t mask = gva_offset_mask(ctx->tb_flags);
641f13bf343SRichard Henderson 
642bc921866SRichard Henderson     if (src->base == NULL) {
6430d89cb7cSRichard Henderson         tcg_gen_movi_i64(dest, (ctx->iaoq_first + src->disp) & mask);
644bc921866SRichard Henderson     } else if (src->disp == 0) {
645bc921866SRichard Henderson         tcg_gen_andi_i64(dest, src->base, mask);
64661766fe9SRichard Henderson     } else {
647bc921866SRichard Henderson         tcg_gen_addi_i64(dest, src->base, src->disp);
648bc921866SRichard Henderson         tcg_gen_andi_i64(dest, dest, mask);
64961766fe9SRichard Henderson     }
65061766fe9SRichard Henderson }
65161766fe9SRichard Henderson 
652bc921866SRichard Henderson static void install_iaq_entries(DisasContext *ctx, const DisasIAQE *f,
653bc921866SRichard Henderson                                 const DisasIAQE *b)
65485e6cda0SRichard Henderson {
655bc921866SRichard Henderson     DisasIAQE b_next;
65685e6cda0SRichard Henderson 
657bc921866SRichard Henderson     if (b == NULL) {
658bc921866SRichard Henderson         b_next = iaqe_incr(f, 4);
659bc921866SRichard Henderson         b = &b_next;
66085e6cda0SRichard Henderson     }
661bc921866SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_f, f);
662bc921866SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_b, b);
663bc921866SRichard Henderson     if (f->space) {
664bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, f->space);
665588deedaSRichard Henderson     }
666bc921866SRichard Henderson     if (b->space || f->space) {
667bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, b->space ? : f->space);
668588deedaSRichard Henderson     }
66985e6cda0SRichard Henderson }
67085e6cda0SRichard Henderson 
67143541db0SRichard Henderson static void install_link(DisasContext *ctx, unsigned link, bool with_sr0)
67243541db0SRichard Henderson {
67343541db0SRichard Henderson     tcg_debug_assert(ctx->null_cond.c == TCG_COND_NEVER);
67443541db0SRichard Henderson     if (!link) {
67543541db0SRichard Henderson         return;
67643541db0SRichard Henderson     }
6770d89cb7cSRichard Henderson     DisasIAQE next = iaqe_incr(&ctx->iaq_b, 4);
6780d89cb7cSRichard Henderson     copy_iaoq_entry(ctx, cpu_gr[link], &next);
67943541db0SRichard Henderson #ifndef CONFIG_USER_ONLY
68043541db0SRichard Henderson     if (with_sr0) {
68143541db0SRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b);
68243541db0SRichard Henderson     }
68343541db0SRichard Henderson #endif
68443541db0SRichard Henderson }
68543541db0SRichard Henderson 
68661766fe9SRichard Henderson static void gen_excp_1(int exception)
68761766fe9SRichard Henderson {
688ad75a51eSRichard Henderson     gen_helper_excp(tcg_env, tcg_constant_i32(exception));
68961766fe9SRichard Henderson }
69061766fe9SRichard Henderson 
69131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
69261766fe9SRichard Henderson {
693bc921866SRichard Henderson     install_iaq_entries(ctx, &ctx->iaq_f, &ctx->iaq_b);
694129e9cc3SRichard Henderson     nullify_save(ctx);
69561766fe9SRichard Henderson     gen_excp_1(exception);
69631234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
69761766fe9SRichard Henderson }
69861766fe9SRichard Henderson 
699*80603007SRichard Henderson static DisasDelayException *delay_excp(DisasContext *ctx, uint8_t excp)
700*80603007SRichard Henderson {
701*80603007SRichard Henderson     DisasDelayException *e = tcg_malloc(sizeof(DisasDelayException));
702*80603007SRichard Henderson 
703*80603007SRichard Henderson     memset(e, 0, sizeof(*e));
704*80603007SRichard Henderson     e->next = ctx->delay_excp_list;
705*80603007SRichard Henderson     ctx->delay_excp_list = e;
706*80603007SRichard Henderson 
707*80603007SRichard Henderson     e->lab = gen_new_label();
708*80603007SRichard Henderson     e->insn = ctx->insn;
709*80603007SRichard Henderson     e->set_iir = true;
710*80603007SRichard Henderson     e->set_n = ctx->psw_n_nonzero ? 0 : -1;
711*80603007SRichard Henderson     e->excp = excp;
712*80603007SRichard Henderson     e->iaq_f = ctx->iaq_f;
713*80603007SRichard Henderson     e->iaq_b = ctx->iaq_b;
714*80603007SRichard Henderson 
715*80603007SRichard Henderson     return e;
716*80603007SRichard Henderson }
717*80603007SRichard Henderson 
71831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7191a19da0dSRichard Henderson {
720*80603007SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
7216fd0c7bcSRichard Henderson         tcg_gen_st_i64(tcg_constant_i64(ctx->insn),
722ad75a51eSRichard Henderson                        tcg_env, offsetof(CPUHPPAState, cr[CR_IIR]));
72331234768SRichard Henderson         gen_excp(ctx, exc);
724*80603007SRichard Henderson     } else {
725*80603007SRichard Henderson         DisasDelayException *e = delay_excp(ctx, exc);
726*80603007SRichard Henderson         tcg_gen_brcond_i64(tcg_invert_cond(ctx->null_cond.c),
727*80603007SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1, e->lab);
728*80603007SRichard Henderson         ctx->null_cond = cond_make_f();
729*80603007SRichard Henderson     }
730*80603007SRichard Henderson     return true;
7311a19da0dSRichard Henderson }
7321a19da0dSRichard Henderson 
73331234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
73461766fe9SRichard Henderson {
73531234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
73661766fe9SRichard Henderson }
73761766fe9SRichard Henderson 
73840f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
73940f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
74040f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
74140f9f908SRichard Henderson #else
742e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
743e1b5a5edSRichard Henderson     do {                                     \
744e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
74531234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
746e1b5a5edSRichard Henderson         }                                    \
747e1b5a5edSRichard Henderson     } while (0)
74840f9f908SRichard Henderson #endif
749e1b5a5edSRichard Henderson 
750bc921866SRichard Henderson static bool use_goto_tb(DisasContext *ctx, const DisasIAQE *f,
751bc921866SRichard Henderson                         const DisasIAQE *b)
75261766fe9SRichard Henderson {
753bc921866SRichard Henderson     return (!iaqe_variable(f) &&
754bc921866SRichard Henderson             (b == NULL || !iaqe_variable(b)) &&
7550d89cb7cSRichard Henderson             translator_use_goto_tb(&ctx->base, ctx->iaoq_first + f->disp));
75661766fe9SRichard Henderson }
75761766fe9SRichard Henderson 
758129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
759129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
760129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
761129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
762129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
763129e9cc3SRichard Henderson {
764f9b11bc2SRichard Henderson     return (!(tb_cflags(ctx->base.tb) & CF_BP_PAGE)
765bc921866SRichard Henderson             && !iaqe_variable(&ctx->iaq_b)
7660d89cb7cSRichard Henderson             && (((ctx->iaoq_first + ctx->iaq_b.disp) ^ ctx->iaoq_first)
7670d89cb7cSRichard Henderson                 & TARGET_PAGE_MASK) == 0);
768129e9cc3SRichard Henderson }
769129e9cc3SRichard Henderson 
77061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
771bc921866SRichard Henderson                         const DisasIAQE *f, const DisasIAQE *b)
77261766fe9SRichard Henderson {
773bc921866SRichard Henderson     if (use_goto_tb(ctx, f, b)) {
77461766fe9SRichard Henderson         tcg_gen_goto_tb(which);
775bc921866SRichard Henderson         install_iaq_entries(ctx, f, b);
77607ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
77761766fe9SRichard Henderson     } else {
778bc921866SRichard Henderson         install_iaq_entries(ctx, f, b);
7797f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
78061766fe9SRichard Henderson     }
78161766fe9SRichard Henderson }
78261766fe9SRichard Henderson 
783b47a4a02SSven Schnelle static bool cond_need_sv(int c)
784b47a4a02SSven Schnelle {
785b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
786b47a4a02SSven Schnelle }
787b47a4a02SSven Schnelle 
788b47a4a02SSven Schnelle static bool cond_need_cb(int c)
789b47a4a02SSven Schnelle {
790b47a4a02SSven Schnelle     return c == 4 || c == 5;
791b47a4a02SSven Schnelle }
792b47a4a02SSven Schnelle 
793b47a4a02SSven Schnelle /*
794b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
795b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
796b47a4a02SSven Schnelle  */
797b2167459SRichard Henderson 
798a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d,
799fe2d066aSRichard Henderson                          TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv)
800b2167459SRichard Henderson {
801d6d46be1SRichard Henderson     TCGCond sign_cond, zero_cond;
802d6d46be1SRichard Henderson     uint64_t sign_imm, zero_imm;
803b2167459SRichard Henderson     DisasCond cond;
8046fd0c7bcSRichard Henderson     TCGv_i64 tmp;
805b2167459SRichard Henderson 
806d6d46be1SRichard Henderson     if (d) {
807d6d46be1SRichard Henderson         /* 64-bit condition. */
808d6d46be1SRichard Henderson         sign_imm = 0;
809d6d46be1SRichard Henderson         sign_cond = TCG_COND_LT;
810d6d46be1SRichard Henderson         zero_imm = 0;
811d6d46be1SRichard Henderson         zero_cond = TCG_COND_EQ;
812d6d46be1SRichard Henderson     } else {
813d6d46be1SRichard Henderson         /* 32-bit condition. */
814d6d46be1SRichard Henderson         sign_imm = 1ull << 31;
815d6d46be1SRichard Henderson         sign_cond = TCG_COND_TSTNE;
816d6d46be1SRichard Henderson         zero_imm = UINT32_MAX;
817d6d46be1SRichard Henderson         zero_cond = TCG_COND_TSTEQ;
818d6d46be1SRichard Henderson     }
819d6d46be1SRichard Henderson 
820b2167459SRichard Henderson     switch (cf >> 1) {
821b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
822b2167459SRichard Henderson         cond = cond_make_f();
823b2167459SRichard Henderson         break;
824b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
825d6d46be1SRichard Henderson         cond = cond_make_vi(zero_cond, res, zero_imm);
826b2167459SRichard Henderson         break;
827b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
828aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
8296fd0c7bcSRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
830d6d46be1SRichard Henderson         cond = cond_make_ti(sign_cond, tmp, sign_imm);
831b2167459SRichard Henderson         break;
832b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
833b47a4a02SSven Schnelle         /*
834b47a4a02SSven Schnelle          * Simplify:
835b47a4a02SSven Schnelle          *   (N ^ V) | Z
836b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
837b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
838d6d46be1SRichard Henderson          *   ((res ^ sv) < 0 ? 1 : !res)
839d6d46be1SRichard Henderson          *   !((res ^ sv) < 0 ? 0 : res)
840b47a4a02SSven Schnelle          */
841aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
842d6d46be1SRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
843d6d46be1SRichard Henderson         tcg_gen_movcond_i64(sign_cond, tmp,
844d6d46be1SRichard Henderson                             tmp, tcg_constant_i64(sign_imm),
845d6d46be1SRichard Henderson                             ctx->zero, res);
846d6d46be1SRichard Henderson         cond = cond_make_ti(zero_cond, tmp, zero_imm);
847b2167459SRichard Henderson         break;
848fe2d066aSRichard Henderson     case 4: /* NUV / UV      (!UV / UV) */
8494c42fd0dSRichard Henderson         cond = cond_make_vi(TCG_COND_EQ, uv, 0);
850b2167459SRichard Henderson         break;
851fe2d066aSRichard Henderson     case 5: /* ZNV / VNZ     (!UV | Z / UV & !Z) */
852aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
853fe2d066aSRichard Henderson         tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res);
854d6d46be1SRichard Henderson         cond = cond_make_ti(zero_cond, tmp, zero_imm);
855b2167459SRichard Henderson         break;
856b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
857d6d46be1SRichard Henderson         cond = cond_make_vi(sign_cond, sv, sign_imm);
858b2167459SRichard Henderson         break;
859b2167459SRichard Henderson     case 7: /* OD / EV */
860d6d46be1SRichard Henderson         cond = cond_make_vi(TCG_COND_TSTNE, res, 1);
861b2167459SRichard Henderson         break;
862b2167459SRichard Henderson     default:
863b2167459SRichard Henderson         g_assert_not_reached();
864b2167459SRichard Henderson     }
865b2167459SRichard Henderson     if (cf & 1) {
866b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
867b2167459SRichard Henderson     }
868b2167459SRichard Henderson 
869b2167459SRichard Henderson     return cond;
870b2167459SRichard Henderson }
871b2167459SRichard Henderson 
872b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
873b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
874b2167459SRichard Henderson    deleted as unused.  */
875b2167459SRichard Henderson 
8764fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d,
8776fd0c7bcSRichard Henderson                              TCGv_i64 res, TCGv_i64 in1,
8786fd0c7bcSRichard Henderson                              TCGv_i64 in2, TCGv_i64 sv)
879b2167459SRichard Henderson {
8804fe9533aSRichard Henderson     TCGCond tc;
8814fe9533aSRichard Henderson     bool ext_uns;
882b2167459SRichard Henderson 
883b2167459SRichard Henderson     switch (cf >> 1) {
884b2167459SRichard Henderson     case 1: /* = / <> */
8854fe9533aSRichard Henderson         tc = TCG_COND_EQ;
8864fe9533aSRichard Henderson         ext_uns = true;
887b2167459SRichard Henderson         break;
888b2167459SRichard Henderson     case 2: /* < / >= */
8894fe9533aSRichard Henderson         tc = TCG_COND_LT;
8904fe9533aSRichard Henderson         ext_uns = false;
891b2167459SRichard Henderson         break;
892b2167459SRichard Henderson     case 3: /* <= / > */
8934fe9533aSRichard Henderson         tc = TCG_COND_LE;
8944fe9533aSRichard Henderson         ext_uns = false;
895b2167459SRichard Henderson         break;
896b2167459SRichard Henderson     case 4: /* << / >>= */
8974fe9533aSRichard Henderson         tc = TCG_COND_LTU;
8984fe9533aSRichard Henderson         ext_uns = true;
899b2167459SRichard Henderson         break;
900b2167459SRichard Henderson     case 5: /* <<= / >> */
9014fe9533aSRichard Henderson         tc = TCG_COND_LEU;
9024fe9533aSRichard Henderson         ext_uns = true;
903b2167459SRichard Henderson         break;
904b2167459SRichard Henderson     default:
905a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, sv);
906b2167459SRichard Henderson     }
907b2167459SRichard Henderson 
9084fe9533aSRichard Henderson     if (cf & 1) {
9094fe9533aSRichard Henderson         tc = tcg_invert_cond(tc);
9104fe9533aSRichard Henderson     }
91182d0c831SRichard Henderson     if (!d) {
912aac0f603SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
913aac0f603SRichard Henderson         TCGv_i64 t2 = tcg_temp_new_i64();
9144fe9533aSRichard Henderson 
9154fe9533aSRichard Henderson         if (ext_uns) {
9166fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t1, in1);
9176fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t2, in2);
9184fe9533aSRichard Henderson         } else {
9196fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t1, in1);
9206fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t2, in2);
9214fe9533aSRichard Henderson         }
9224c42fd0dSRichard Henderson         return cond_make_tt(tc, t1, t2);
9234fe9533aSRichard Henderson     }
9244c42fd0dSRichard Henderson     return cond_make_vv(tc, in1, in2);
925b2167459SRichard Henderson }
926b2167459SRichard Henderson 
927df0232feSRichard Henderson /*
928df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
929df0232feSRichard Henderson  * computed, and use of them is undefined.
930df0232feSRichard Henderson  *
931df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
932df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
933df0232feSRichard Henderson  * how cases c={2,3} are treated.
934df0232feSRichard Henderson  */
935b2167459SRichard Henderson 
936b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d,
9376fd0c7bcSRichard Henderson                              TCGv_i64 res)
938b2167459SRichard Henderson {
939b5af8423SRichard Henderson     TCGCond tc;
940fbe65c64SRichard Henderson     uint64_t imm;
941a751eb31SRichard Henderson 
942fbe65c64SRichard Henderson     switch (cf >> 1) {
943fbe65c64SRichard Henderson     case 0:  /* never / always */
944fbe65c64SRichard Henderson     case 4:  /* undef, C */
945fbe65c64SRichard Henderson     case 5:  /* undef, C & !Z */
946fbe65c64SRichard Henderson     case 6:  /* undef, V */
947fbe65c64SRichard Henderson         return cf & 1 ? cond_make_t() : cond_make_f();
948fbe65c64SRichard Henderson     case 1:  /* == / <> */
949fbe65c64SRichard Henderson         tc = d ? TCG_COND_EQ : TCG_COND_TSTEQ;
950fbe65c64SRichard Henderson         imm = d ? 0 : UINT32_MAX;
951b5af8423SRichard Henderson         break;
952fbe65c64SRichard Henderson     case 2:  /* < / >= */
953fbe65c64SRichard Henderson         tc = d ? TCG_COND_LT : TCG_COND_TSTNE;
954fbe65c64SRichard Henderson         imm = d ? 0 : 1ull << 31;
955b5af8423SRichard Henderson         break;
956fbe65c64SRichard Henderson     case 3:  /* <= / > */
957fbe65c64SRichard Henderson         tc = cf & 1 ? TCG_COND_GT : TCG_COND_LE;
95882d0c831SRichard Henderson         if (!d) {
959aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
9606fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, res);
9614c42fd0dSRichard Henderson             return cond_make_ti(tc, tmp, 0);
962b5af8423SRichard Henderson         }
9634c42fd0dSRichard Henderson         return cond_make_vi(tc, res, 0);
964fbe65c64SRichard Henderson     case 7: /* OD / EV */
965fbe65c64SRichard Henderson         tc = TCG_COND_TSTNE;
966fbe65c64SRichard Henderson         imm = 1;
967fbe65c64SRichard Henderson         break;
968fbe65c64SRichard Henderson     default:
969fbe65c64SRichard Henderson         g_assert_not_reached();
970fbe65c64SRichard Henderson     }
971fbe65c64SRichard Henderson     if (cf & 1) {
972fbe65c64SRichard Henderson         tc = tcg_invert_cond(tc);
973fbe65c64SRichard Henderson     }
974fbe65c64SRichard Henderson     return cond_make_vi(tc, res, imm);
975b2167459SRichard Henderson }
976b2167459SRichard Henderson 
97798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
97898cd9ca7SRichard Henderson 
9794fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d,
9806fd0c7bcSRichard Henderson                              TCGv_i64 res)
98198cd9ca7SRichard Henderson {
98298cd9ca7SRichard Henderson     unsigned c, f;
98398cd9ca7SRichard Henderson 
98498cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
98598cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
98698cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
98798cd9ca7SRichard Henderson     c = orig & 3;
98898cd9ca7SRichard Henderson     if (c == 3) {
98998cd9ca7SRichard Henderson         c = 7;
99098cd9ca7SRichard Henderson     }
99198cd9ca7SRichard Henderson     f = (orig & 4) / 4;
99298cd9ca7SRichard Henderson 
993b5af8423SRichard Henderson     return do_log_cond(ctx, c * 2 + f, d, res);
99498cd9ca7SRichard Henderson }
99598cd9ca7SRichard Henderson 
99646bb3d46SRichard Henderson /* Similar, but for unit zero conditions.  */
99746bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res)
998b2167459SRichard Henderson {
99946bb3d46SRichard Henderson     TCGv_i64 tmp;
1000c53e401eSRichard Henderson     uint64_t d_repl = d ? 0x0000000100000001ull : 1;
100146bb3d46SRichard Henderson     uint64_t ones = 0, sgns = 0;
1002b2167459SRichard Henderson 
1003b2167459SRichard Henderson     switch (cf >> 1) {
1004578b8132SSven Schnelle     case 1: /* SBW / NBW */
1005578b8132SSven Schnelle         if (d) {
100646bb3d46SRichard Henderson             ones = d_repl;
100746bb3d46SRichard Henderson             sgns = d_repl << 31;
1008578b8132SSven Schnelle         }
1009578b8132SSven Schnelle         break;
1010b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
101146bb3d46SRichard Henderson         ones = d_repl * 0x01010101u;
101246bb3d46SRichard Henderson         sgns = ones << 7;
101346bb3d46SRichard Henderson         break;
101446bb3d46SRichard Henderson     case 3: /* SHZ / NHZ */
101546bb3d46SRichard Henderson         ones = d_repl * 0x00010001u;
101646bb3d46SRichard Henderson         sgns = ones << 15;
101746bb3d46SRichard Henderson         break;
101846bb3d46SRichard Henderson     }
101946bb3d46SRichard Henderson     if (ones == 0) {
102046bb3d46SRichard Henderson         /* Undefined, or 0/1 (never/always). */
102146bb3d46SRichard Henderson         return cf & 1 ? cond_make_t() : cond_make_f();
102246bb3d46SRichard Henderson     }
102346bb3d46SRichard Henderson 
102446bb3d46SRichard Henderson     /*
102546bb3d46SRichard Henderson      * See hasless(v,1) from
1026b2167459SRichard Henderson      * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1027b2167459SRichard Henderson      */
1028aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
102946bb3d46SRichard Henderson     tcg_gen_subi_i64(tmp, res, ones);
10306fd0c7bcSRichard Henderson     tcg_gen_andc_i64(tmp, tmp, res);
1031b2167459SRichard Henderson 
103225f97be7SRichard Henderson     return cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE, tmp, sgns);
1033b2167459SRichard Henderson }
1034b2167459SRichard Henderson 
10356fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d,
10366fd0c7bcSRichard Henderson                           TCGv_i64 cb, TCGv_i64 cb_msb)
103772ca8753SRichard Henderson {
103882d0c831SRichard Henderson     if (!d) {
1039aac0f603SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
10406fd0c7bcSRichard Henderson         tcg_gen_extract_i64(t, cb, 32, 1);
104172ca8753SRichard Henderson         return t;
104272ca8753SRichard Henderson     }
104372ca8753SRichard Henderson     return cb_msb;
104472ca8753SRichard Henderson }
104572ca8753SRichard Henderson 
10466fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d)
104772ca8753SRichard Henderson {
104872ca8753SRichard Henderson     return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb);
104972ca8753SRichard Henderson }
105072ca8753SRichard Henderson 
1051b2167459SRichard Henderson /* Compute signed overflow for addition.  */
10526fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res,
1053f8f5986eSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2,
1054f8f5986eSRichard Henderson                           TCGv_i64 orig_in1, int shift, bool d)
1055b2167459SRichard Henderson {
1056aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1057aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1058b2167459SRichard Henderson 
10596fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
10606fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
10616fd0c7bcSRichard Henderson     tcg_gen_andc_i64(sv, sv, tmp);
1062b2167459SRichard Henderson 
1063f8f5986eSRichard Henderson     switch (shift) {
1064f8f5986eSRichard Henderson     case 0:
1065f8f5986eSRichard Henderson         break;
1066f8f5986eSRichard Henderson     case 1:
1067f8f5986eSRichard Henderson         /* Shift left by one and compare the sign. */
1068f8f5986eSRichard Henderson         tcg_gen_add_i64(tmp, orig_in1, orig_in1);
1069f8f5986eSRichard Henderson         tcg_gen_xor_i64(tmp, tmp, orig_in1);
1070f8f5986eSRichard Henderson         /* Incorporate into the overflow. */
1071f8f5986eSRichard Henderson         tcg_gen_or_i64(sv, sv, tmp);
1072f8f5986eSRichard Henderson         break;
1073f8f5986eSRichard Henderson     default:
1074f8f5986eSRichard Henderson         {
1075f8f5986eSRichard Henderson             int sign_bit = d ? 63 : 31;
1076f8f5986eSRichard Henderson 
1077f8f5986eSRichard Henderson             /* Compare the sign against all lower bits. */
1078f8f5986eSRichard Henderson             tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1);
1079f8f5986eSRichard Henderson             tcg_gen_xor_i64(tmp, tmp, orig_in1);
1080f8f5986eSRichard Henderson             /*
1081f8f5986eSRichard Henderson              * If one of the bits shifting into or through the sign
1082f8f5986eSRichard Henderson              * differs, then we have overflow.
1083f8f5986eSRichard Henderson              */
1084f8f5986eSRichard Henderson             tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift);
1085f8f5986eSRichard Henderson             tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero,
1086f8f5986eSRichard Henderson                                 tcg_constant_i64(-1), sv);
1087f8f5986eSRichard Henderson         }
1088f8f5986eSRichard Henderson     }
1089b2167459SRichard Henderson     return sv;
1090b2167459SRichard Henderson }
1091b2167459SRichard Henderson 
1092f8f5986eSRichard Henderson /* Compute unsigned overflow for addition.  */
1093f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb,
1094f8f5986eSRichard Henderson                           TCGv_i64 in1, int shift, bool d)
1095f8f5986eSRichard Henderson {
1096f8f5986eSRichard Henderson     if (shift == 0) {
1097f8f5986eSRichard Henderson         return get_carry(ctx, d, cb, cb_msb);
1098f8f5986eSRichard Henderson     } else {
1099f8f5986eSRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
1100f8f5986eSRichard Henderson         tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift);
1101f8f5986eSRichard Henderson         tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb));
1102f8f5986eSRichard Henderson         return tmp;
1103f8f5986eSRichard Henderson     }
1104f8f5986eSRichard Henderson }
1105f8f5986eSRichard Henderson 
1106b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
11076fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res,
11086fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2)
1109b2167459SRichard Henderson {
1110aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1111aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1112b2167459SRichard Henderson 
11136fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
11146fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
11156fd0c7bcSRichard Henderson     tcg_gen_and_i64(sv, sv, tmp);
1116b2167459SRichard Henderson 
1117b2167459SRichard Henderson     return sv;
1118b2167459SRichard Henderson }
1119b2167459SRichard Henderson 
1120f8f5986eSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1,
11216fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned shift, bool is_l,
1122faf97ba1SRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d)
1123b2167459SRichard Henderson {
1124f8f5986eSRichard Henderson     TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp;
1125b2167459SRichard Henderson     unsigned c = cf >> 1;
1126b2167459SRichard Henderson     DisasCond cond;
1127b2167459SRichard Henderson 
1128aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1129f764718dSRichard Henderson     cb = NULL;
1130f764718dSRichard Henderson     cb_msb = NULL;
1131b2167459SRichard Henderson 
1132f8f5986eSRichard Henderson     in1 = orig_in1;
1133b2167459SRichard Henderson     if (shift) {
1134aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
11356fd0c7bcSRichard Henderson         tcg_gen_shli_i64(tmp, in1, shift);
1136b2167459SRichard Henderson         in1 = tmp;
1137b2167459SRichard Henderson     }
1138b2167459SRichard Henderson 
1139b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
1140aac0f603SRichard Henderson         cb_msb = tcg_temp_new_i64();
1141aac0f603SRichard Henderson         cb = tcg_temp_new_i64();
1142bdcccc17SRichard Henderson 
1143a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
1144b2167459SRichard Henderson         if (is_c) {
11456fd0c7bcSRichard Henderson             tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb,
1146a4db4a78SRichard Henderson                              get_psw_carry(ctx, d), ctx->zero);
1147b2167459SRichard Henderson         }
11486fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
11496fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1150b2167459SRichard Henderson     } else {
11516fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
1152b2167459SRichard Henderson         if (is_c) {
11536fd0c7bcSRichard Henderson             tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d));
1154b2167459SRichard Henderson         }
1155b2167459SRichard Henderson     }
1156b2167459SRichard Henderson 
1157b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1158f764718dSRichard Henderson     sv = NULL;
1159b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1160f8f5986eSRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d);
1161b2167459SRichard Henderson         if (is_tsv) {
1162bd1ad92cSSven Schnelle             if (!d) {
1163bd1ad92cSSven Schnelle                 tcg_gen_ext32s_i64(sv, sv);
1164bd1ad92cSSven Schnelle             }
1165ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1166b2167459SRichard Henderson         }
1167b2167459SRichard Henderson     }
1168b2167459SRichard Henderson 
1169f8f5986eSRichard Henderson     /* Compute unsigned overflow if required.  */
1170f8f5986eSRichard Henderson     uv = NULL;
1171f8f5986eSRichard Henderson     if (cond_need_cb(c)) {
1172f8f5986eSRichard Henderson         uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d);
1173f8f5986eSRichard Henderson     }
1174f8f5986eSRichard Henderson 
1175b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1176f8f5986eSRichard Henderson     cond = do_cond(ctx, cf, d, dest, uv, sv);
1177b2167459SRichard Henderson     if (is_tc) {
1178aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
11796fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1180ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1181b2167459SRichard Henderson     }
1182b2167459SRichard Henderson 
1183b2167459SRichard Henderson     /* Write back the result.  */
1184b2167459SRichard Henderson     if (!is_l) {
1185b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1186b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1187b2167459SRichard Henderson     }
1188b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1189b2167459SRichard Henderson 
1190b2167459SRichard Henderson     /* Install the new nullification.  */
1191b2167459SRichard Henderson     ctx->null_cond = cond;
1192b2167459SRichard Henderson }
1193b2167459SRichard Henderson 
1194faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a,
11950c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
11960c982a28SRichard Henderson {
11976fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
11980c982a28SRichard Henderson 
11990c982a28SRichard Henderson     if (a->cf) {
12000c982a28SRichard Henderson         nullify_over(ctx);
12010c982a28SRichard Henderson     }
12020c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12030c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1204faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l,
1205faf97ba1SRichard Henderson            is_tsv, is_tc, is_c, a->cf, a->d);
12060c982a28SRichard Henderson     return nullify_end(ctx);
12070c982a28SRichard Henderson }
12080c982a28SRichard Henderson 
12090588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
12100588e061SRichard Henderson                        bool is_tsv, bool is_tc)
12110588e061SRichard Henderson {
12126fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
12130588e061SRichard Henderson 
12140588e061SRichard Henderson     if (a->cf) {
12150588e061SRichard Henderson         nullify_over(ctx);
12160588e061SRichard Henderson     }
12176fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
12180588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
1219faf97ba1SRichard Henderson     /* All ADDI conditions are 32-bit. */
1220faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false);
12210588e061SRichard Henderson     return nullify_end(ctx);
12220588e061SRichard Henderson }
12230588e061SRichard Henderson 
12246fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
12256fd0c7bcSRichard Henderson                    TCGv_i64 in2, bool is_tsv, bool is_b,
122663c427c6SRichard Henderson                    bool is_tc, unsigned cf, bool d)
1227b2167459SRichard Henderson {
1228a4db4a78SRichard Henderson     TCGv_i64 dest, sv, cb, cb_msb, tmp;
1229b2167459SRichard Henderson     unsigned c = cf >> 1;
1230b2167459SRichard Henderson     DisasCond cond;
1231b2167459SRichard Henderson 
1232aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1233aac0f603SRichard Henderson     cb = tcg_temp_new_i64();
1234aac0f603SRichard Henderson     cb_msb = tcg_temp_new_i64();
1235b2167459SRichard Henderson 
1236b2167459SRichard Henderson     if (is_b) {
1237b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
12386fd0c7bcSRichard Henderson         tcg_gen_not_i64(cb, in2);
1239a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero,
1240a4db4a78SRichard Henderson                          get_psw_carry(ctx, d), ctx->zero);
1241a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero);
12426fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, in1);
12436fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1244b2167459SRichard Henderson     } else {
1245bdcccc17SRichard Henderson         /*
1246bdcccc17SRichard Henderson          * DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1247bdcccc17SRichard Henderson          * operations by seeding the high word with 1 and subtracting.
1248bdcccc17SRichard Henderson          */
12496fd0c7bcSRichard Henderson         TCGv_i64 one = tcg_constant_i64(1);
1250a4db4a78SRichard Henderson         tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
12516fd0c7bcSRichard Henderson         tcg_gen_eqv_i64(cb, in1, in2);
12526fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1253b2167459SRichard Henderson     }
1254b2167459SRichard Henderson 
1255b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1256f764718dSRichard Henderson     sv = NULL;
1257b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1258b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1259b2167459SRichard Henderson         if (is_tsv) {
1260bd1ad92cSSven Schnelle             if (!d) {
1261bd1ad92cSSven Schnelle                 tcg_gen_ext32s_i64(sv, sv);
1262bd1ad92cSSven Schnelle             }
1263ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1264b2167459SRichard Henderson         }
1265b2167459SRichard Henderson     }
1266b2167459SRichard Henderson 
1267b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1268b2167459SRichard Henderson     if (!is_b) {
12694fe9533aSRichard Henderson         cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1270b2167459SRichard Henderson     } else {
1271a751eb31SRichard Henderson         cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv);
1272b2167459SRichard Henderson     }
1273b2167459SRichard Henderson 
1274b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1275b2167459SRichard Henderson     if (is_tc) {
1276aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
12776fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1278ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1279b2167459SRichard Henderson     }
1280b2167459SRichard Henderson 
1281b2167459SRichard Henderson     /* Write back the result.  */
1282b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1283b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1284b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1285b2167459SRichard Henderson 
1286b2167459SRichard Henderson     /* Install the new nullification.  */
1287b2167459SRichard Henderson     ctx->null_cond = cond;
1288b2167459SRichard Henderson }
1289b2167459SRichard Henderson 
129063c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a,
12910c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
12920c982a28SRichard Henderson {
12936fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
12940c982a28SRichard Henderson 
12950c982a28SRichard Henderson     if (a->cf) {
12960c982a28SRichard Henderson         nullify_over(ctx);
12970c982a28SRichard Henderson     }
12980c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12990c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
130063c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d);
13010c982a28SRichard Henderson     return nullify_end(ctx);
13020c982a28SRichard Henderson }
13030c982a28SRichard Henderson 
13040588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
13050588e061SRichard Henderson {
13066fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
13070588e061SRichard Henderson 
13080588e061SRichard Henderson     if (a->cf) {
13090588e061SRichard Henderson         nullify_over(ctx);
13100588e061SRichard Henderson     }
13116fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
13120588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
131363c427c6SRichard Henderson     /* All SUBI conditions are 32-bit. */
131463c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false);
13150588e061SRichard Henderson     return nullify_end(ctx);
13160588e061SRichard Henderson }
13170588e061SRichard Henderson 
13186fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13196fd0c7bcSRichard Henderson                       TCGv_i64 in2, unsigned cf, bool d)
1320b2167459SRichard Henderson {
13216fd0c7bcSRichard Henderson     TCGv_i64 dest, sv;
1322b2167459SRichard Henderson     DisasCond cond;
1323b2167459SRichard Henderson 
1324aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
13256fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
1326b2167459SRichard Henderson 
1327b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1328f764718dSRichard Henderson     sv = NULL;
1329b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1330b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1331b2167459SRichard Henderson     }
1332b2167459SRichard Henderson 
1333b2167459SRichard Henderson     /* Form the condition for the compare.  */
13344fe9533aSRichard Henderson     cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1335b2167459SRichard Henderson 
1336b2167459SRichard Henderson     /* Clear.  */
13376fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
1338b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1339b2167459SRichard Henderson 
1340b2167459SRichard Henderson     /* Install the new nullification.  */
1341b2167459SRichard Henderson     ctx->null_cond = cond;
1342b2167459SRichard Henderson }
1343b2167459SRichard Henderson 
13446fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13456fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned cf, bool d,
13466fd0c7bcSRichard Henderson                    void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
1347b2167459SRichard Henderson {
13486fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, rt);
1349b2167459SRichard Henderson 
1350b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1351b2167459SRichard Henderson     fn(dest, in1, in2);
1352b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1353b2167459SRichard Henderson 
1354b2167459SRichard Henderson     /* Install the new nullification.  */
1355b5af8423SRichard Henderson     ctx->null_cond = do_log_cond(ctx, cf, d, dest);
1356b2167459SRichard Henderson }
1357b2167459SRichard Henderson 
1358fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a,
13596fd0c7bcSRichard Henderson                        void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
13600c982a28SRichard Henderson {
13616fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
13620c982a28SRichard Henderson 
13630c982a28SRichard Henderson     if (a->cf) {
13640c982a28SRichard Henderson         nullify_over(ctx);
13650c982a28SRichard Henderson     }
13660c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13670c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1368fa8e3bedSRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn);
13690c982a28SRichard Henderson     return nullify_end(ctx);
13700c982a28SRichard Henderson }
13710c982a28SRichard Henderson 
137246bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
137346bb3d46SRichard Henderson                            TCGv_i64 in2, unsigned cf, bool d,
137446bb3d46SRichard Henderson                            bool is_tc, bool is_add)
1375b2167459SRichard Henderson {
137646bb3d46SRichard Henderson     TCGv_i64 dest = tcg_temp_new_i64();
137746bb3d46SRichard Henderson     uint64_t test_cb = 0;
1378b2167459SRichard Henderson     DisasCond cond;
1379b2167459SRichard Henderson 
138046bb3d46SRichard Henderson     /* Select which carry-out bits to test. */
138146bb3d46SRichard Henderson     switch (cf >> 1) {
138246bb3d46SRichard Henderson     case 4: /* NDC / SDC -- 4-bit carries */
138346bb3d46SRichard Henderson         test_cb = dup_const(MO_8, 0x88);
138446bb3d46SRichard Henderson         break;
138546bb3d46SRichard Henderson     case 5: /* NWC / SWC -- 32-bit carries */
138646bb3d46SRichard Henderson         if (d) {
138746bb3d46SRichard Henderson             test_cb = dup_const(MO_32, INT32_MIN);
1388b2167459SRichard Henderson         } else {
138946bb3d46SRichard Henderson             cf &= 1; /* undefined -- map to never/always */
139046bb3d46SRichard Henderson         }
139146bb3d46SRichard Henderson         break;
139246bb3d46SRichard Henderson     case 6: /* NBC / SBC -- 8-bit carries */
139346bb3d46SRichard Henderson         test_cb = dup_const(MO_8, INT8_MIN);
139446bb3d46SRichard Henderson         break;
139546bb3d46SRichard Henderson     case 7: /* NHC / SHC -- 16-bit carries */
139646bb3d46SRichard Henderson         test_cb = dup_const(MO_16, INT16_MIN);
139746bb3d46SRichard Henderson         break;
139846bb3d46SRichard Henderson     }
139946bb3d46SRichard Henderson     if (!d) {
140046bb3d46SRichard Henderson         test_cb = (uint32_t)test_cb;
140146bb3d46SRichard Henderson     }
1402b2167459SRichard Henderson 
140346bb3d46SRichard Henderson     if (!test_cb) {
140446bb3d46SRichard Henderson         /* No need to compute carries if we don't need to test them. */
140546bb3d46SRichard Henderson         if (is_add) {
140646bb3d46SRichard Henderson             tcg_gen_add_i64(dest, in1, in2);
140746bb3d46SRichard Henderson         } else {
140846bb3d46SRichard Henderson             tcg_gen_sub_i64(dest, in1, in2);
140946bb3d46SRichard Henderson         }
141046bb3d46SRichard Henderson         cond = do_unit_zero_cond(cf, d, dest);
141146bb3d46SRichard Henderson     } else {
141246bb3d46SRichard Henderson         TCGv_i64 cb = tcg_temp_new_i64();
141346bb3d46SRichard Henderson 
141446bb3d46SRichard Henderson         if (d) {
141546bb3d46SRichard Henderson             TCGv_i64 cb_msb = tcg_temp_new_i64();
141646bb3d46SRichard Henderson             if (is_add) {
141746bb3d46SRichard Henderson                 tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
141846bb3d46SRichard Henderson                 tcg_gen_xor_i64(cb, in1, in2);
141946bb3d46SRichard Henderson             } else {
142046bb3d46SRichard Henderson                 /* See do_sub, !is_b. */
142146bb3d46SRichard Henderson                 TCGv_i64 one = tcg_constant_i64(1);
142246bb3d46SRichard Henderson                 tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
142346bb3d46SRichard Henderson                 tcg_gen_eqv_i64(cb, in1, in2);
142446bb3d46SRichard Henderson             }
142546bb3d46SRichard Henderson             tcg_gen_xor_i64(cb, cb, dest);
142646bb3d46SRichard Henderson             tcg_gen_extract2_i64(cb, cb, cb_msb, 1);
142746bb3d46SRichard Henderson         } else {
142846bb3d46SRichard Henderson             if (is_add) {
142946bb3d46SRichard Henderson                 tcg_gen_add_i64(dest, in1, in2);
143046bb3d46SRichard Henderson                 tcg_gen_xor_i64(cb, in1, in2);
143146bb3d46SRichard Henderson             } else {
143246bb3d46SRichard Henderson                 tcg_gen_sub_i64(dest, in1, in2);
143346bb3d46SRichard Henderson                 tcg_gen_eqv_i64(cb, in1, in2);
143446bb3d46SRichard Henderson             }
143546bb3d46SRichard Henderson             tcg_gen_xor_i64(cb, cb, dest);
143646bb3d46SRichard Henderson             tcg_gen_shri_i64(cb, cb, 1);
143746bb3d46SRichard Henderson         }
143846bb3d46SRichard Henderson 
14393289ea0eSRichard Henderson         cond = cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE,
14403289ea0eSRichard Henderson                             cb, test_cb);
144146bb3d46SRichard Henderson     }
1442b2167459SRichard Henderson 
1443b2167459SRichard Henderson     if (is_tc) {
1444aac0f603SRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
14456fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1446ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1447b2167459SRichard Henderson     }
1448b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1449b2167459SRichard Henderson 
1450b2167459SRichard Henderson     ctx->null_cond = cond;
1451b2167459SRichard Henderson }
1452b2167459SRichard Henderson 
145386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
14548d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
14558d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
14568d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
14578d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
14586fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base)
145986f8d05fSRichard Henderson {
146086f8d05fSRichard Henderson     TCGv_ptr ptr;
14616fd0c7bcSRichard Henderson     TCGv_i64 tmp;
146286f8d05fSRichard Henderson     TCGv_i64 spc;
146386f8d05fSRichard Henderson 
146486f8d05fSRichard Henderson     if (sp != 0) {
14658d6ae7fbSRichard Henderson         if (sp < 0) {
14668d6ae7fbSRichard Henderson             sp = ~sp;
14678d6ae7fbSRichard Henderson         }
14686fd0c7bcSRichard Henderson         spc = tcg_temp_new_i64();
14698d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
14708d6ae7fbSRichard Henderson         return spc;
147186f8d05fSRichard Henderson     }
1472494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1473494737b7SRichard Henderson         return cpu_srH;
1474494737b7SRichard Henderson     }
147586f8d05fSRichard Henderson 
147686f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
1477aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
14786fd0c7bcSRichard Henderson     spc = tcg_temp_new_i64();
147986f8d05fSRichard Henderson 
1480698240d1SRichard Henderson     /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */
14816fd0c7bcSRichard Henderson     tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5);
14826fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, 030);
14836fd0c7bcSRichard Henderson     tcg_gen_trunc_i64_ptr(ptr, tmp);
148486f8d05fSRichard Henderson 
1485ad75a51eSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, tcg_env);
148686f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
148786f8d05fSRichard Henderson 
148886f8d05fSRichard Henderson     return spc;
148986f8d05fSRichard Henderson }
149086f8d05fSRichard Henderson #endif
149186f8d05fSRichard Henderson 
14926fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs,
1493c53e401eSRichard Henderson                      unsigned rb, unsigned rx, int scale, int64_t disp,
149486f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
149586f8d05fSRichard Henderson {
14966fd0c7bcSRichard Henderson     TCGv_i64 base = load_gpr(ctx, rb);
14976fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14986fd0c7bcSRichard Henderson     TCGv_i64 addr;
149986f8d05fSRichard Henderson 
1500f5b5c857SRichard Henderson     set_insn_breg(ctx, rb);
1501f5b5c857SRichard Henderson 
150286f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
150386f8d05fSRichard Henderson     if (rx) {
1504aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
15056fd0c7bcSRichard Henderson         tcg_gen_shli_i64(ofs, cpu_gr[rx], scale);
15066fd0c7bcSRichard Henderson         tcg_gen_add_i64(ofs, ofs, base);
150786f8d05fSRichard Henderson     } else if (disp || modify) {
1508aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
15096fd0c7bcSRichard Henderson         tcg_gen_addi_i64(ofs, base, disp);
151086f8d05fSRichard Henderson     } else {
151186f8d05fSRichard Henderson         ofs = base;
151286f8d05fSRichard Henderson     }
151386f8d05fSRichard Henderson 
151486f8d05fSRichard Henderson     *pofs = ofs;
15156fd0c7bcSRichard Henderson     *pgva = addr = tcg_temp_new_i64();
15167d50b696SSven Schnelle     tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base,
15177d50b696SSven Schnelle                      gva_offset_mask(ctx->tb_flags));
1518698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY
151986f8d05fSRichard Henderson     if (!is_phys) {
1520d265360fSRichard Henderson         tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base));
152186f8d05fSRichard Henderson     }
152286f8d05fSRichard Henderson #endif
152386f8d05fSRichard Henderson }
152486f8d05fSRichard Henderson 
152596d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
152696d6407fSRichard Henderson  * < 0 for pre-modify,
152796d6407fSRichard Henderson  * > 0 for post-modify,
152896d6407fSRichard Henderson  * = 0 for no base register update.
152996d6407fSRichard Henderson  */
153096d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1531c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
153214776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
153396d6407fSRichard Henderson {
15346fd0c7bcSRichard Henderson     TCGv_i64 ofs;
15356fd0c7bcSRichard Henderson     TCGv_i64 addr;
153696d6407fSRichard Henderson 
153796d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
153896d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
153996d6407fSRichard Henderson 
154086f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
154117fe594cSRichard Henderson              MMU_DISABLED(ctx));
1542c1f55d97SRichard Henderson     tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
154386f8d05fSRichard Henderson     if (modify) {
154486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
154596d6407fSRichard Henderson     }
154696d6407fSRichard Henderson }
154796d6407fSRichard Henderson 
154896d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1549c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
155014776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
155196d6407fSRichard Henderson {
15526fd0c7bcSRichard Henderson     TCGv_i64 ofs;
15536fd0c7bcSRichard Henderson     TCGv_i64 addr;
155496d6407fSRichard Henderson 
155596d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
155696d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
155796d6407fSRichard Henderson 
155886f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
155917fe594cSRichard Henderson              MMU_DISABLED(ctx));
1560217d1a5eSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
156186f8d05fSRichard Henderson     if (modify) {
156286f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
156396d6407fSRichard Henderson     }
156496d6407fSRichard Henderson }
156596d6407fSRichard Henderson 
156696d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1567c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
156814776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
156996d6407fSRichard Henderson {
15706fd0c7bcSRichard Henderson     TCGv_i64 ofs;
15716fd0c7bcSRichard Henderson     TCGv_i64 addr;
157296d6407fSRichard Henderson 
157396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
157496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
157596d6407fSRichard Henderson 
157686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
157717fe594cSRichard Henderson              MMU_DISABLED(ctx));
1578217d1a5eSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
157986f8d05fSRichard Henderson     if (modify) {
158086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
158196d6407fSRichard Henderson     }
158296d6407fSRichard Henderson }
158396d6407fSRichard Henderson 
158496d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1585c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
158614776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
158796d6407fSRichard Henderson {
15886fd0c7bcSRichard Henderson     TCGv_i64 ofs;
15896fd0c7bcSRichard Henderson     TCGv_i64 addr;
159096d6407fSRichard Henderson 
159196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
159296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
159396d6407fSRichard Henderson 
159486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
159517fe594cSRichard Henderson              MMU_DISABLED(ctx));
1596217d1a5eSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
159786f8d05fSRichard Henderson     if (modify) {
159886f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
159996d6407fSRichard Henderson     }
160096d6407fSRichard Henderson }
160196d6407fSRichard Henderson 
16021cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1603c53e401eSRichard Henderson                     unsigned rx, int scale, int64_t disp,
160414776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
160596d6407fSRichard Henderson {
16066fd0c7bcSRichard Henderson     TCGv_i64 dest;
160796d6407fSRichard Henderson 
160896d6407fSRichard Henderson     nullify_over(ctx);
160996d6407fSRichard Henderson 
161096d6407fSRichard Henderson     if (modify == 0) {
161196d6407fSRichard Henderson         /* No base register update.  */
161296d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
161396d6407fSRichard Henderson     } else {
161496d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
1615aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
161696d6407fSRichard Henderson     }
16176fd0c7bcSRichard Henderson     do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
161896d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
161996d6407fSRichard Henderson 
16201cd012a5SRichard Henderson     return nullify_end(ctx);
162196d6407fSRichard Henderson }
162296d6407fSRichard Henderson 
1623740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1624c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
162586f8d05fSRichard Henderson                       unsigned sp, int modify)
162696d6407fSRichard Henderson {
162796d6407fSRichard Henderson     TCGv_i32 tmp;
162896d6407fSRichard Henderson 
162996d6407fSRichard Henderson     nullify_over(ctx);
163096d6407fSRichard Henderson 
163196d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
163286f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
163396d6407fSRichard Henderson     save_frw_i32(rt, tmp);
163496d6407fSRichard Henderson 
163596d6407fSRichard Henderson     if (rt == 0) {
1636ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
163796d6407fSRichard Henderson     }
163896d6407fSRichard Henderson 
1639740038d7SRichard Henderson     return nullify_end(ctx);
164096d6407fSRichard Henderson }
164196d6407fSRichard Henderson 
1642740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1643740038d7SRichard Henderson {
1644740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1645740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1646740038d7SRichard Henderson }
1647740038d7SRichard Henderson 
1648740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1649c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
165086f8d05fSRichard Henderson                       unsigned sp, int modify)
165196d6407fSRichard Henderson {
165296d6407fSRichard Henderson     TCGv_i64 tmp;
165396d6407fSRichard Henderson 
165496d6407fSRichard Henderson     nullify_over(ctx);
165596d6407fSRichard Henderson 
165696d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
1657fc313c64SFrédéric Pétrot     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
165896d6407fSRichard Henderson     save_frd(rt, tmp);
165996d6407fSRichard Henderson 
166096d6407fSRichard Henderson     if (rt == 0) {
1661ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
166296d6407fSRichard Henderson     }
166396d6407fSRichard Henderson 
1664740038d7SRichard Henderson     return nullify_end(ctx);
1665740038d7SRichard Henderson }
1666740038d7SRichard Henderson 
1667740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1668740038d7SRichard Henderson {
1669740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1670740038d7SRichard Henderson                      a->disp, a->sp, a->m);
167196d6407fSRichard Henderson }
167296d6407fSRichard Henderson 
16731cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
1674c53e401eSRichard Henderson                      int64_t disp, unsigned sp,
167514776ab5STony Nguyen                      int modify, MemOp mop)
167696d6407fSRichard Henderson {
167796d6407fSRichard Henderson     nullify_over(ctx);
16786fd0c7bcSRichard Henderson     do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16791cd012a5SRichard Henderson     return nullify_end(ctx);
168096d6407fSRichard Henderson }
168196d6407fSRichard Henderson 
1682740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1683c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
168486f8d05fSRichard Henderson                        unsigned sp, int modify)
168596d6407fSRichard Henderson {
168696d6407fSRichard Henderson     TCGv_i32 tmp;
168796d6407fSRichard Henderson 
168896d6407fSRichard Henderson     nullify_over(ctx);
168996d6407fSRichard Henderson 
169096d6407fSRichard Henderson     tmp = load_frw_i32(rt);
169186f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
169296d6407fSRichard Henderson 
1693740038d7SRichard Henderson     return nullify_end(ctx);
169496d6407fSRichard Henderson }
169596d6407fSRichard Henderson 
1696740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1697740038d7SRichard Henderson {
1698740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1699740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1700740038d7SRichard Henderson }
1701740038d7SRichard Henderson 
1702740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1703c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
170486f8d05fSRichard Henderson                        unsigned sp, int modify)
170596d6407fSRichard Henderson {
170696d6407fSRichard Henderson     TCGv_i64 tmp;
170796d6407fSRichard Henderson 
170896d6407fSRichard Henderson     nullify_over(ctx);
170996d6407fSRichard Henderson 
171096d6407fSRichard Henderson     tmp = load_frd(rt);
1711fc313c64SFrédéric Pétrot     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
171296d6407fSRichard Henderson 
1713740038d7SRichard Henderson     return nullify_end(ctx);
1714740038d7SRichard Henderson }
1715740038d7SRichard Henderson 
1716740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1717740038d7SRichard Henderson {
1718740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1719740038d7SRichard Henderson                       a->disp, a->sp, a->m);
172096d6407fSRichard Henderson }
172196d6407fSRichard Henderson 
17221ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1723ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1724ebe9383cSRichard Henderson {
1725ebe9383cSRichard Henderson     TCGv_i32 tmp;
1726ebe9383cSRichard Henderson 
1727ebe9383cSRichard Henderson     nullify_over(ctx);
1728ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1729ebe9383cSRichard Henderson 
1730ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1731ebe9383cSRichard Henderson 
1732ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
17331ca74648SRichard Henderson     return nullify_end(ctx);
1734ebe9383cSRichard Henderson }
1735ebe9383cSRichard Henderson 
17361ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1737ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1738ebe9383cSRichard Henderson {
1739ebe9383cSRichard Henderson     TCGv_i32 dst;
1740ebe9383cSRichard Henderson     TCGv_i64 src;
1741ebe9383cSRichard Henderson 
1742ebe9383cSRichard Henderson     nullify_over(ctx);
1743ebe9383cSRichard Henderson     src = load_frd(ra);
1744ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1745ebe9383cSRichard Henderson 
1746ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1747ebe9383cSRichard Henderson 
1748ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
17491ca74648SRichard Henderson     return nullify_end(ctx);
1750ebe9383cSRichard Henderson }
1751ebe9383cSRichard Henderson 
17521ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1753ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1754ebe9383cSRichard Henderson {
1755ebe9383cSRichard Henderson     TCGv_i64 tmp;
1756ebe9383cSRichard Henderson 
1757ebe9383cSRichard Henderson     nullify_over(ctx);
1758ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1759ebe9383cSRichard Henderson 
1760ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1761ebe9383cSRichard Henderson 
1762ebe9383cSRichard Henderson     save_frd(rt, tmp);
17631ca74648SRichard Henderson     return nullify_end(ctx);
1764ebe9383cSRichard Henderson }
1765ebe9383cSRichard Henderson 
17661ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1767ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1768ebe9383cSRichard Henderson {
1769ebe9383cSRichard Henderson     TCGv_i32 src;
1770ebe9383cSRichard Henderson     TCGv_i64 dst;
1771ebe9383cSRichard Henderson 
1772ebe9383cSRichard Henderson     nullify_over(ctx);
1773ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1774ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1775ebe9383cSRichard Henderson 
1776ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1777ebe9383cSRichard Henderson 
1778ebe9383cSRichard Henderson     save_frd(rt, dst);
17791ca74648SRichard Henderson     return nullify_end(ctx);
1780ebe9383cSRichard Henderson }
1781ebe9383cSRichard Henderson 
17821ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1783ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
178431234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1785ebe9383cSRichard Henderson {
1786ebe9383cSRichard Henderson     TCGv_i32 a, b;
1787ebe9383cSRichard Henderson 
1788ebe9383cSRichard Henderson     nullify_over(ctx);
1789ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1790ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1791ebe9383cSRichard Henderson 
1792ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1793ebe9383cSRichard Henderson 
1794ebe9383cSRichard Henderson     save_frw_i32(rt, a);
17951ca74648SRichard Henderson     return nullify_end(ctx);
1796ebe9383cSRichard Henderson }
1797ebe9383cSRichard Henderson 
17981ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1799ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
180031234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1801ebe9383cSRichard Henderson {
1802ebe9383cSRichard Henderson     TCGv_i64 a, b;
1803ebe9383cSRichard Henderson 
1804ebe9383cSRichard Henderson     nullify_over(ctx);
1805ebe9383cSRichard Henderson     a = load_frd0(ra);
1806ebe9383cSRichard Henderson     b = load_frd0(rb);
1807ebe9383cSRichard Henderson 
1808ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1809ebe9383cSRichard Henderson 
1810ebe9383cSRichard Henderson     save_frd(rt, a);
18111ca74648SRichard Henderson     return nullify_end(ctx);
1812ebe9383cSRichard Henderson }
1813ebe9383cSRichard Henderson 
181498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
181598cd9ca7SRichard Henderson    have already had nullification handled.  */
18162644f80bSRichard Henderson static bool do_dbranch(DisasContext *ctx, int64_t disp,
181798cd9ca7SRichard Henderson                        unsigned link, bool is_n)
181898cd9ca7SRichard Henderson {
1819bc921866SRichard Henderson     ctx->iaq_j = iaqe_branchi(ctx, disp);
18202644f80bSRichard Henderson 
182198cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
182243541db0SRichard Henderson         install_link(ctx, link, false);
182398cd9ca7SRichard Henderson         if (is_n) {
1824d08ad0e0SRichard Henderson             if (use_nullify_skip(ctx)) {
1825d08ad0e0SRichard Henderson                 nullify_set(ctx, 0);
1826bc921866SRichard Henderson                 gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL);
1827d08ad0e0SRichard Henderson                 ctx->base.is_jmp = DISAS_NORETURN;
1828d08ad0e0SRichard Henderson                 return true;
1829d08ad0e0SRichard Henderson             }
183098cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
183198cd9ca7SRichard Henderson         }
1832bc921866SRichard Henderson         ctx->iaq_n = &ctx->iaq_j;
183398cd9ca7SRichard Henderson     } else {
183498cd9ca7SRichard Henderson         nullify_over(ctx);
183598cd9ca7SRichard Henderson 
183643541db0SRichard Henderson         install_link(ctx, link, false);
183798cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
183898cd9ca7SRichard Henderson             nullify_set(ctx, 0);
1839bc921866SRichard Henderson             gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL);
184098cd9ca7SRichard Henderson         } else {
184198cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
1842bc921866SRichard Henderson             gen_goto_tb(ctx, 0, &ctx->iaq_b, &ctx->iaq_j);
184398cd9ca7SRichard Henderson         }
184431234768SRichard Henderson         nullify_end(ctx);
184598cd9ca7SRichard Henderson 
184698cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1847bc921866SRichard Henderson         gen_goto_tb(ctx, 1, &ctx->iaq_b, NULL);
184831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
184998cd9ca7SRichard Henderson     }
185001afb7beSRichard Henderson     return true;
185198cd9ca7SRichard Henderson }
185298cd9ca7SRichard Henderson 
185398cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
185498cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1855c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n,
185698cd9ca7SRichard Henderson                        DisasCond *cond)
185798cd9ca7SRichard Henderson {
1858bc921866SRichard Henderson     DisasIAQE next;
185998cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
186098cd9ca7SRichard Henderson     TCGCond c = cond->c;
186198cd9ca7SRichard Henderson     bool n;
186298cd9ca7SRichard Henderson 
186398cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
186498cd9ca7SRichard Henderson 
186598cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
186698cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
18672644f80bSRichard Henderson         return do_dbranch(ctx, disp, 0, is_n && disp >= 0);
186898cd9ca7SRichard Henderson     }
186998cd9ca7SRichard Henderson 
187098cd9ca7SRichard Henderson     taken = gen_new_label();
18716fd0c7bcSRichard Henderson     tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken);
187298cd9ca7SRichard Henderson 
187398cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
187498cd9ca7SRichard Henderson     n = is_n && disp < 0;
187598cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
187698cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1877bc921866SRichard Henderson         next = iaqe_incr(&ctx->iaq_b, 4);
1878bc921866SRichard Henderson         gen_goto_tb(ctx, 0, &next, NULL);
187998cd9ca7SRichard Henderson     } else {
188098cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
188198cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
188298cd9ca7SRichard Henderson             ctx->null_lab = NULL;
188398cd9ca7SRichard Henderson         }
188498cd9ca7SRichard Henderson         nullify_set(ctx, n);
1885bc921866SRichard Henderson         gen_goto_tb(ctx, 0, &ctx->iaq_b, NULL);
188698cd9ca7SRichard Henderson     }
188798cd9ca7SRichard Henderson 
188898cd9ca7SRichard Henderson     gen_set_label(taken);
188998cd9ca7SRichard Henderson 
189098cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
189198cd9ca7SRichard Henderson     n = is_n && disp >= 0;
1892bc921866SRichard Henderson 
1893bc921866SRichard Henderson     next = iaqe_branchi(ctx, disp);
189498cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
189598cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1896bc921866SRichard Henderson         gen_goto_tb(ctx, 1, &next, NULL);
189798cd9ca7SRichard Henderson     } else {
189898cd9ca7SRichard Henderson         nullify_set(ctx, n);
1899bc921866SRichard Henderson         gen_goto_tb(ctx, 1, &ctx->iaq_b, &next);
190098cd9ca7SRichard Henderson     }
190198cd9ca7SRichard Henderson 
190298cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
190398cd9ca7SRichard Henderson     if (ctx->null_lab) {
190498cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
190598cd9ca7SRichard Henderson         ctx->null_lab = NULL;
190631234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
190798cd9ca7SRichard Henderson     } else {
190831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
190998cd9ca7SRichard Henderson     }
191001afb7beSRichard Henderson     return true;
191198cd9ca7SRichard Henderson }
191298cd9ca7SRichard Henderson 
1913bc921866SRichard Henderson /*
1914bc921866SRichard Henderson  * Emit an unconditional branch to an indirect target, in ctx->iaq_j.
1915bc921866SRichard Henderson  * This handles nullification of the branch itself.
1916bc921866SRichard Henderson  */
1917bc921866SRichard Henderson static bool do_ibranch(DisasContext *ctx, unsigned link,
1918bc921866SRichard Henderson                        bool with_sr0, bool is_n)
191998cd9ca7SRichard Henderson {
1920d582c1faSRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
1921019f4159SRichard Henderson         install_link(ctx, link, with_sr0);
192298cd9ca7SRichard Henderson         if (is_n) {
1923c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1924bc921866SRichard Henderson                 install_iaq_entries(ctx, &ctx->iaq_j, NULL);
1925c301f34eSRichard Henderson                 nullify_set(ctx, 0);
192631234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
192701afb7beSRichard Henderson                 return true;
1928c301f34eSRichard Henderson             }
192998cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
193098cd9ca7SRichard Henderson         }
1931bc921866SRichard Henderson         ctx->iaq_n = &ctx->iaq_j;
1932d582c1faSRichard Henderson         return true;
1933d582c1faSRichard Henderson     }
193498cd9ca7SRichard Henderson 
1935d582c1faSRichard Henderson     nullify_over(ctx);
1936d582c1faSRichard Henderson 
1937019f4159SRichard Henderson     install_link(ctx, link, with_sr0);
1938d582c1faSRichard Henderson     if (is_n && use_nullify_skip(ctx)) {
1939bc921866SRichard Henderson         install_iaq_entries(ctx, &ctx->iaq_j, NULL);
1940d582c1faSRichard Henderson         nullify_set(ctx, 0);
1941d582c1faSRichard Henderson     } else {
1942bc921866SRichard Henderson         install_iaq_entries(ctx, &ctx->iaq_b, &ctx->iaq_j);
1943d582c1faSRichard Henderson         nullify_set(ctx, is_n);
1944d582c1faSRichard Henderson     }
1945d582c1faSRichard Henderson 
19467f11636dSEmilio G. Cota     tcg_gen_lookup_and_goto_ptr();
1947d582c1faSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
194801afb7beSRichard Henderson     return nullify_end(ctx);
194998cd9ca7SRichard Henderson }
195098cd9ca7SRichard Henderson 
1951660eefe1SRichard Henderson /* Implement
1952660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1953660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1954660eefe1SRichard Henderson  *    else
1955660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1956660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1957660eefe1SRichard Henderson  */
19586fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset)
1959660eefe1SRichard Henderson {
19601874e6c2SRichard Henderson     TCGv_i64 dest = tcg_temp_new_i64();
1961660eefe1SRichard Henderson     switch (ctx->privilege) {
1962660eefe1SRichard Henderson     case 0:
1963660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
19641874e6c2SRichard Henderson         tcg_gen_mov_i64(dest, offset);
19651874e6c2SRichard Henderson         break;
1966660eefe1SRichard Henderson     case 3:
1967993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
19686fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, offset, 3);
1969660eefe1SRichard Henderson         break;
1970660eefe1SRichard Henderson     default:
19716fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, offset, -4);
19726fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, ctx->privilege);
19730bb02029SRichard Henderson         tcg_gen_umax_i64(dest, dest, offset);
1974660eefe1SRichard Henderson         break;
1975660eefe1SRichard Henderson     }
1976660eefe1SRichard Henderson     return dest;
1977660eefe1SRichard Henderson }
1978660eefe1SRichard Henderson 
1979ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19807ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19817ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19827ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19837ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19847ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19857ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19867ad439dfSRichard Henderson    aforementioned BE.  */
198731234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19887ad439dfSRichard Henderson {
19890d89cb7cSRichard Henderson     assert(ctx->iaq_f.disp == 0);
19900d89cb7cSRichard Henderson 
19917ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19927ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19938b81968cSMichael Tokarev        next insn within the privileged page.  */
19947ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19957ad439dfSRichard Henderson     case TCG_COND_NEVER:
19967ad439dfSRichard Henderson         break;
19977ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
19986fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, 0);
19997ad439dfSRichard Henderson         goto do_sigill;
20007ad439dfSRichard Henderson     default:
20017ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20027ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20037ad439dfSRichard Henderson         g_assert_not_reached();
20047ad439dfSRichard Henderson     }
20057ad439dfSRichard Henderson 
20067ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
20077ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
20087ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
20097ad439dfSRichard Henderson        under such conditions.  */
20100d89cb7cSRichard Henderson     if (iaqe_variable(&ctx->iaq_b) || ctx->iaq_b.disp != 4) {
20117ad439dfSRichard Henderson         goto do_sigill;
20127ad439dfSRichard Henderson     }
20137ad439dfSRichard Henderson 
20140d89cb7cSRichard Henderson     switch (ctx->base.pc_first) {
20157ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
20162986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
201731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
201831234768SRichard Henderson         break;
20197ad439dfSRichard Henderson 
20207ad439dfSRichard Henderson     case 0xb0: /* LWS */
20217ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
202231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
202331234768SRichard Henderson         break;
20247ad439dfSRichard Henderson 
20257ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
2026bc921866SRichard Henderson         {
2027bc921866SRichard Henderson             DisasIAQE next = { .base = tcg_temp_new_i64() };
2028bc921866SRichard Henderson 
2029bc921866SRichard Henderson             tcg_gen_st_i64(cpu_gr[26], tcg_env,
2030bc921866SRichard Henderson                            offsetof(CPUHPPAState, cr[27]));
2031bc921866SRichard Henderson             tcg_gen_ori_i64(next.base, cpu_gr[31], 3);
2032bc921866SRichard Henderson             install_iaq_entries(ctx, &next, NULL);
203331234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
2034bc921866SRichard Henderson         }
203531234768SRichard Henderson         break;
20367ad439dfSRichard Henderson 
20377ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20387ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
203931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
204031234768SRichard Henderson         break;
20417ad439dfSRichard Henderson 
20427ad439dfSRichard Henderson     default:
20437ad439dfSRichard Henderson     do_sigill:
20442986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
204531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
204631234768SRichard Henderson         break;
20477ad439dfSRichard Henderson     }
20487ad439dfSRichard Henderson }
2049ba1d0b44SRichard Henderson #endif
20507ad439dfSRichard Henderson 
2051deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2052b2167459SRichard Henderson {
2053e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
205431234768SRichard Henderson     return true;
2055b2167459SRichard Henderson }
2056b2167459SRichard Henderson 
205740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
205898a9cb79SRichard Henderson {
205931234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
206098a9cb79SRichard Henderson }
206198a9cb79SRichard Henderson 
2062e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
206398a9cb79SRichard Henderson {
206498a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
206598a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
206698a9cb79SRichard Henderson 
2067e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
206831234768SRichard Henderson     return true;
206998a9cb79SRichard Henderson }
207098a9cb79SRichard Henderson 
2071c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
207298a9cb79SRichard Henderson {
2073bc921866SRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
207498a9cb79SRichard Henderson 
2075bc921866SRichard Henderson     copy_iaoq_entry(ctx, dest, &ctx->iaq_f);
2076bc921866SRichard Henderson     tcg_gen_andi_i64(dest, dest, -4);
2077bc921866SRichard Henderson 
2078bc921866SRichard Henderson     save_gpr(ctx, a->t, dest);
2079e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
208031234768SRichard Henderson     return true;
208198a9cb79SRichard Henderson }
208298a9cb79SRichard Henderson 
2083c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
208498a9cb79SRichard Henderson {
2085c603e14aSRichard Henderson     unsigned rt = a->t;
2086c603e14aSRichard Henderson     unsigned rs = a->sp;
208733423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
208898a9cb79SRichard Henderson 
208933423472SRichard Henderson     load_spr(ctx, t0, rs);
209033423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
209133423472SRichard Henderson 
2092967662cdSRichard Henderson     save_gpr(ctx, rt, t0);
209398a9cb79SRichard Henderson 
2094e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
209531234768SRichard Henderson     return true;
209698a9cb79SRichard Henderson }
209798a9cb79SRichard Henderson 
2098c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
209998a9cb79SRichard Henderson {
2100c603e14aSRichard Henderson     unsigned rt = a->t;
2101c603e14aSRichard Henderson     unsigned ctl = a->r;
21026fd0c7bcSRichard Henderson     TCGv_i64 tmp;
210398a9cb79SRichard Henderson 
210498a9cb79SRichard Henderson     switch (ctl) {
210535136a77SRichard Henderson     case CR_SAR:
2106c603e14aSRichard Henderson         if (a->e == 0) {
210798a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
210898a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
21096fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
211098a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
211135136a77SRichard Henderson             goto done;
211298a9cb79SRichard Henderson         }
211398a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
211435136a77SRichard Henderson         goto done;
211535136a77SRichard Henderson     case CR_IT: /* Interval Timer */
211635136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
211735136a77SRichard Henderson         nullify_over(ctx);
211898a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
2119dfd1b812SRichard Henderson         if (translator_io_start(&ctx->base)) {
212031234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
212149c29d6cSRichard Henderson         }
21220c58c1bcSRichard Henderson         gen_helper_read_interval_timer(tmp);
212398a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
212431234768SRichard Henderson         return nullify_end(ctx);
212598a9cb79SRichard Henderson     case 26:
212698a9cb79SRichard Henderson     case 27:
212798a9cb79SRichard Henderson         break;
212898a9cb79SRichard Henderson     default:
212998a9cb79SRichard Henderson         /* All other control registers are privileged.  */
213035136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
213135136a77SRichard Henderson         break;
213298a9cb79SRichard Henderson     }
213398a9cb79SRichard Henderson 
2134aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
21356fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
213635136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
213735136a77SRichard Henderson 
213835136a77SRichard Henderson  done:
2139e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
214031234768SRichard Henderson     return true;
214198a9cb79SRichard Henderson }
214298a9cb79SRichard Henderson 
2143c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
214433423472SRichard Henderson {
2145c603e14aSRichard Henderson     unsigned rr = a->r;
2146c603e14aSRichard Henderson     unsigned rs = a->sp;
2147967662cdSRichard Henderson     TCGv_i64 tmp;
214833423472SRichard Henderson 
214933423472SRichard Henderson     if (rs >= 5) {
215033423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
215133423472SRichard Henderson     }
215233423472SRichard Henderson     nullify_over(ctx);
215333423472SRichard Henderson 
2154967662cdSRichard Henderson     tmp = tcg_temp_new_i64();
2155967662cdSRichard Henderson     tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32);
215633423472SRichard Henderson 
215733423472SRichard Henderson     if (rs >= 4) {
2158967662cdSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs]));
2159494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
216033423472SRichard Henderson     } else {
2161967662cdSRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], tmp);
216233423472SRichard Henderson     }
216333423472SRichard Henderson 
216431234768SRichard Henderson     return nullify_end(ctx);
216533423472SRichard Henderson }
216633423472SRichard Henderson 
2167c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
216898a9cb79SRichard Henderson {
2169c603e14aSRichard Henderson     unsigned ctl = a->t;
21706fd0c7bcSRichard Henderson     TCGv_i64 reg;
21716fd0c7bcSRichard Henderson     TCGv_i64 tmp;
217298a9cb79SRichard Henderson 
217335136a77SRichard Henderson     if (ctl == CR_SAR) {
21744845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
2175aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
21766fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31);
217798a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
217898a9cb79SRichard Henderson 
2179e0137378SRichard Henderson         ctx->null_cond = cond_make_f();
218031234768SRichard Henderson         return true;
218198a9cb79SRichard Henderson     }
218298a9cb79SRichard Henderson 
218335136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
218435136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
218535136a77SRichard Henderson 
2186c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
218735136a77SRichard Henderson     nullify_over(ctx);
21884c34bab0SHelge Deller 
21894c34bab0SHelge Deller     if (ctx->is_pa20) {
21904845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
21914c34bab0SHelge Deller     } else {
21924c34bab0SHelge Deller         reg = tcg_temp_new_i64();
21934c34bab0SHelge Deller         tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r));
21944c34bab0SHelge Deller     }
21954845f015SSven Schnelle 
219635136a77SRichard Henderson     switch (ctl) {
219735136a77SRichard Henderson     case CR_IT:
2198104281c1SRichard Henderson         if (translator_io_start(&ctx->base)) {
2199104281c1SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2200104281c1SRichard Henderson         }
2201ad75a51eSRichard Henderson         gen_helper_write_interval_timer(tcg_env, reg);
220235136a77SRichard Henderson         break;
22034f5f2548SRichard Henderson     case CR_EIRR:
22046ebebea7SRichard Henderson         /* Helper modifies interrupt lines and is therefore IO. */
22056ebebea7SRichard Henderson         translator_io_start(&ctx->base);
2206ad75a51eSRichard Henderson         gen_helper_write_eirr(tcg_env, reg);
22076ebebea7SRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
220831234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22094f5f2548SRichard Henderson         break;
22104f5f2548SRichard Henderson 
221135136a77SRichard Henderson     case CR_IIASQ:
221235136a77SRichard Henderson     case CR_IIAOQ:
221335136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
221435136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
2215aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
22166fd0c7bcSRichard Henderson         tcg_gen_ld_i64(tmp, tcg_env,
221735136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
22186fd0c7bcSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
22196fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env,
222035136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
222135136a77SRichard Henderson         break;
222235136a77SRichard Henderson 
2223d5de20bdSSven Schnelle     case CR_PID1:
2224d5de20bdSSven Schnelle     case CR_PID2:
2225d5de20bdSSven Schnelle     case CR_PID3:
2226d5de20bdSSven Schnelle     case CR_PID4:
22276fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2228d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2229ad75a51eSRichard Henderson         gen_helper_change_prot_id(tcg_env);
2230d5de20bdSSven Schnelle #endif
2231d5de20bdSSven Schnelle         break;
2232d5de20bdSSven Schnelle 
22336ebebea7SRichard Henderson     case CR_EIEM:
22346ebebea7SRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
22356ebebea7SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22366ebebea7SRichard Henderson         /* FALLTHRU */
223735136a77SRichard Henderson     default:
22386fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
223935136a77SRichard Henderson         break;
224035136a77SRichard Henderson     }
224131234768SRichard Henderson     return nullify_end(ctx);
22424f5f2548SRichard Henderson #endif
224335136a77SRichard Henderson }
224435136a77SRichard Henderson 
2245c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
224698a9cb79SRichard Henderson {
2247aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
224898a9cb79SRichard Henderson 
22496fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, load_gpr(ctx, a->r));
22506fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31);
225198a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
225298a9cb79SRichard Henderson 
2253e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
225431234768SRichard Henderson     return true;
225598a9cb79SRichard Henderson }
225698a9cb79SRichard Henderson 
2257e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
225898a9cb79SRichard Henderson {
22596fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
226098a9cb79SRichard Henderson 
22612330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22622330504cSHelge Deller     /* We don't implement space registers in user mode. */
22636fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
22642330504cSHelge Deller #else
2265967662cdSRichard Henderson     tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
2266967662cdSRichard Henderson     tcg_gen_shri_i64(dest, dest, 32);
22672330504cSHelge Deller #endif
2268e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
226998a9cb79SRichard Henderson 
2270e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
227131234768SRichard Henderson     return true;
227298a9cb79SRichard Henderson }
227398a9cb79SRichard Henderson 
2274e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2275e36f27efSRichard Henderson {
22767b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY
2277e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
22787b2d70a1SHelge Deller #else
22796fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2280e1b5a5edSRichard Henderson 
22817b2d70a1SHelge Deller     /* HP-UX 11i and HP ODE use rsm for read-access to PSW */
22827b2d70a1SHelge Deller     if (a->i) {
22837b2d70a1SHelge Deller         CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
22847b2d70a1SHelge Deller     }
22857b2d70a1SHelge Deller 
2286e1b5a5edSRichard Henderson     nullify_over(ctx);
2287e1b5a5edSRichard Henderson 
2288aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
22896fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
22906fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ~a->i);
2291ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2292e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2293e1b5a5edSRichard Henderson 
2294e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
229531234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
229631234768SRichard Henderson     return nullify_end(ctx);
2297e36f27efSRichard Henderson #endif
2298e1b5a5edSRichard Henderson }
2299e1b5a5edSRichard Henderson 
2300e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2301e1b5a5edSRichard Henderson {
2302e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2303e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
23046fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2305e1b5a5edSRichard Henderson 
2306e1b5a5edSRichard Henderson     nullify_over(ctx);
2307e1b5a5edSRichard Henderson 
2308aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
23096fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
23106fd0c7bcSRichard Henderson     tcg_gen_ori_i64(tmp, tmp, a->i);
2311ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2312e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2313e1b5a5edSRichard Henderson 
2314e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
231531234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
231631234768SRichard Henderson     return nullify_end(ctx);
2317e36f27efSRichard Henderson #endif
2318e1b5a5edSRichard Henderson }
2319e1b5a5edSRichard Henderson 
2320c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2321e1b5a5edSRichard Henderson {
2322e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2323c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
23246fd0c7bcSRichard Henderson     TCGv_i64 tmp, reg;
2325e1b5a5edSRichard Henderson     nullify_over(ctx);
2326e1b5a5edSRichard Henderson 
2327c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2328aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
2329ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, reg);
2330e1b5a5edSRichard Henderson 
2331e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
233231234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
233331234768SRichard Henderson     return nullify_end(ctx);
2334c603e14aSRichard Henderson #endif
2335e1b5a5edSRichard Henderson }
2336f49b3537SRichard Henderson 
2337e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2338f49b3537SRichard Henderson {
2339f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2340e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2341f49b3537SRichard Henderson     nullify_over(ctx);
2342f49b3537SRichard Henderson 
2343e36f27efSRichard Henderson     if (rfi_r) {
2344ad75a51eSRichard Henderson         gen_helper_rfi_r(tcg_env);
2345f49b3537SRichard Henderson     } else {
2346ad75a51eSRichard Henderson         gen_helper_rfi(tcg_env);
2347f49b3537SRichard Henderson     }
234831234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
234907ea28b4SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
235031234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2351f49b3537SRichard Henderson 
235231234768SRichard Henderson     return nullify_end(ctx);
2353e36f27efSRichard Henderson #endif
2354f49b3537SRichard Henderson }
23556210db05SHelge Deller 
2356e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2357e36f27efSRichard Henderson {
2358e36f27efSRichard Henderson     return do_rfi(ctx, false);
2359e36f27efSRichard Henderson }
2360e36f27efSRichard Henderson 
2361e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2362e36f27efSRichard Henderson {
2363e36f27efSRichard Henderson     return do_rfi(ctx, true);
2364e36f27efSRichard Henderson }
2365e36f27efSRichard Henderson 
236696927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
23676210db05SHelge Deller {
23686210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
236996927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
23706210db05SHelge Deller     nullify_over(ctx);
2371ad75a51eSRichard Henderson     gen_helper_halt(tcg_env);
237231234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
237331234768SRichard Henderson     return nullify_end(ctx);
237496927adbSRichard Henderson #endif
23756210db05SHelge Deller }
237696927adbSRichard Henderson 
237796927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
237896927adbSRichard Henderson {
237996927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
238096927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
238196927adbSRichard Henderson     nullify_over(ctx);
2382ad75a51eSRichard Henderson     gen_helper_reset(tcg_env);
238396927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
238496927adbSRichard Henderson     return nullify_end(ctx);
238596927adbSRichard Henderson #endif
238696927adbSRichard Henderson }
2387e1b5a5edSRichard Henderson 
2388558c09beSRichard Henderson static bool do_getshadowregs(DisasContext *ctx)
23894a4554c6SHelge Deller {
23904a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23914a4554c6SHelge Deller     nullify_over(ctx);
2392558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0]));
2393558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1]));
2394558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2]));
2395558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3]));
2396558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4]));
2397558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5]));
2398558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6]));
23994a4554c6SHelge Deller     return nullify_end(ctx);
2400558c09beSRichard Henderson }
2401558c09beSRichard Henderson 
24023bdf2081SHelge Deller static bool do_putshadowregs(DisasContext *ctx)
24033bdf2081SHelge Deller {
24043bdf2081SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24053bdf2081SHelge Deller     nullify_over(ctx);
24063bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0]));
24073bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1]));
24083bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2]));
24093bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3]));
24103bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4]));
24113bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5]));
24123bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6]));
24133bdf2081SHelge Deller     return nullify_end(ctx);
24143bdf2081SHelge Deller }
24153bdf2081SHelge Deller 
2416558c09beSRichard Henderson static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
2417558c09beSRichard Henderson {
2418558c09beSRichard Henderson     return do_getshadowregs(ctx);
24194a4554c6SHelge Deller }
24204a4554c6SHelge Deller 
2421deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
242298a9cb79SRichard Henderson {
2423deee69a1SRichard Henderson     if (a->m) {
24246fd0c7bcSRichard Henderson         TCGv_i64 dest = dest_gpr(ctx, a->b);
24256fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->b);
24266fd0c7bcSRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->x);
242798a9cb79SRichard Henderson 
242898a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
24296fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, src1, src2);
2430deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2431deee69a1SRichard Henderson     }
2432e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
243331234768SRichard Henderson     return true;
243498a9cb79SRichard Henderson }
243598a9cb79SRichard Henderson 
2436ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a)
2437ad1fdacdSSven Schnelle {
2438ad1fdacdSSven Schnelle     /* End TB for flush instruction cache, so we pick up new insns. */
2439ad1fdacdSSven Schnelle     ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2440ad1fdacdSSven Schnelle     return trans_nop_addrx(ctx, a);
2441ad1fdacdSSven Schnelle }
2442ad1fdacdSSven Schnelle 
2443deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
244498a9cb79SRichard Henderson {
24456fd0c7bcSRichard Henderson     TCGv_i64 dest, ofs;
2446eed14219SRichard Henderson     TCGv_i32 level, want;
24476fd0c7bcSRichard Henderson     TCGv_i64 addr;
244898a9cb79SRichard Henderson 
244998a9cb79SRichard Henderson     nullify_over(ctx);
245098a9cb79SRichard Henderson 
2451deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2452deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2453eed14219SRichard Henderson 
2454deee69a1SRichard Henderson     if (a->imm) {
2455e5d487c9SRichard Henderson         level = tcg_constant_i32(a->ri & 3);
245698a9cb79SRichard Henderson     } else {
2457eed14219SRichard Henderson         level = tcg_temp_new_i32();
24586fd0c7bcSRichard Henderson         tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri));
2459eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
246098a9cb79SRichard Henderson     }
246129dd6f64SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
2462eed14219SRichard Henderson 
2463ad75a51eSRichard Henderson     gen_helper_probe(dest, tcg_env, addr, level, want);
2464eed14219SRichard Henderson 
2465deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
246631234768SRichard Henderson     return nullify_end(ctx);
246798a9cb79SRichard Henderson }
246898a9cb79SRichard Henderson 
2469deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24708d6ae7fbSRichard Henderson {
24718577f354SRichard Henderson     if (ctx->is_pa20) {
24728577f354SRichard Henderson         return false;
24738577f354SRichard Henderson     }
2474deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2475deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24766fd0c7bcSRichard Henderson     TCGv_i64 addr;
24776fd0c7bcSRichard Henderson     TCGv_i64 ofs, reg;
24788d6ae7fbSRichard Henderson 
24798d6ae7fbSRichard Henderson     nullify_over(ctx);
24808d6ae7fbSRichard Henderson 
2481deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2482deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2483deee69a1SRichard Henderson     if (a->addr) {
24848577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
24858d6ae7fbSRichard Henderson     } else {
24868577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
24878d6ae7fbSRichard Henderson     }
24888d6ae7fbSRichard Henderson 
248932dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
249032dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
249131234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
249231234768SRichard Henderson     }
249331234768SRichard Henderson     return nullify_end(ctx);
2494deee69a1SRichard Henderson #endif
24958d6ae7fbSRichard Henderson }
249663300a00SRichard Henderson 
2497eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local)
249863300a00SRichard Henderson {
2499deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2500deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25016fd0c7bcSRichard Henderson     TCGv_i64 addr;
25026fd0c7bcSRichard Henderson     TCGv_i64 ofs;
250363300a00SRichard Henderson 
250463300a00SRichard Henderson     nullify_over(ctx);
250563300a00SRichard Henderson 
2506deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2507eb25d10fSHelge Deller 
2508eb25d10fSHelge Deller     /*
2509eb25d10fSHelge Deller      * Page align now, rather than later, so that we can add in the
2510eb25d10fSHelge Deller      * page_size field from pa2.0 from the low 4 bits of GR[b].
2511eb25d10fSHelge Deller      */
2512eb25d10fSHelge Deller     tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK);
2513eb25d10fSHelge Deller     if (ctx->is_pa20) {
2514eb25d10fSHelge Deller         tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4);
251563300a00SRichard Henderson     }
2516eb25d10fSHelge Deller 
2517eb25d10fSHelge Deller     if (local) {
2518eb25d10fSHelge Deller         gen_helper_ptlb_l(tcg_env, addr);
251963300a00SRichard Henderson     } else {
2520ad75a51eSRichard Henderson         gen_helper_ptlb(tcg_env, addr);
252163300a00SRichard Henderson     }
252263300a00SRichard Henderson 
2523eb25d10fSHelge Deller     if (a->m) {
2524eb25d10fSHelge Deller         save_gpr(ctx, a->b, ofs);
2525eb25d10fSHelge Deller     }
2526eb25d10fSHelge Deller 
2527eb25d10fSHelge Deller     /* Exit TB for TLB change if mmu is enabled.  */
2528eb25d10fSHelge Deller     if (ctx->tb_flags & PSW_C) {
2529eb25d10fSHelge Deller         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2530eb25d10fSHelge Deller     }
2531eb25d10fSHelge Deller     return nullify_end(ctx);
2532eb25d10fSHelge Deller #endif
2533eb25d10fSHelge Deller }
2534eb25d10fSHelge Deller 
2535eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a)
2536eb25d10fSHelge Deller {
2537eb25d10fSHelge Deller     return do_pxtlb(ctx, a, false);
2538eb25d10fSHelge Deller }
2539eb25d10fSHelge Deller 
2540eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a)
2541eb25d10fSHelge Deller {
2542eb25d10fSHelge Deller     return ctx->is_pa20 && do_pxtlb(ctx, a, true);
2543eb25d10fSHelge Deller }
2544eb25d10fSHelge Deller 
2545eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a)
2546eb25d10fSHelge Deller {
2547eb25d10fSHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2548eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY
2549eb25d10fSHelge Deller     nullify_over(ctx);
2550eb25d10fSHelge Deller 
2551eb25d10fSHelge Deller     trans_nop_addrx(ctx, a);
2552eb25d10fSHelge Deller     gen_helper_ptlbe(tcg_env);
2553eb25d10fSHelge Deller 
255463300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
255532dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
255631234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
255731234768SRichard Henderson     }
255831234768SRichard Henderson     return nullify_end(ctx);
2559deee69a1SRichard Henderson #endif
256063300a00SRichard Henderson }
25612dfcca9fSRichard Henderson 
25626797c315SNick Hudson /*
25636797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
25646797c315SNick Hudson  * See
25656797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
25666797c315SNick Hudson  *     page 13-9 (195/206)
25676797c315SNick Hudson  */
25686797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
25696797c315SNick Hudson {
25708577f354SRichard Henderson     if (ctx->is_pa20) {
25718577f354SRichard Henderson         return false;
25728577f354SRichard Henderson     }
25736797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
25746797c315SNick Hudson #ifndef CONFIG_USER_ONLY
25756fd0c7bcSRichard Henderson     TCGv_i64 addr, atl, stl;
25766fd0c7bcSRichard Henderson     TCGv_i64 reg;
25776797c315SNick Hudson 
25786797c315SNick Hudson     nullify_over(ctx);
25796797c315SNick Hudson 
25806797c315SNick Hudson     /*
25816797c315SNick Hudson      * FIXME:
25826797c315SNick Hudson      *  if (not (pcxl or pcxl2))
25836797c315SNick Hudson      *    return gen_illegal(ctx);
25846797c315SNick Hudson      */
25856797c315SNick Hudson 
25866fd0c7bcSRichard Henderson     atl = tcg_temp_new_i64();
25876fd0c7bcSRichard Henderson     stl = tcg_temp_new_i64();
25886fd0c7bcSRichard Henderson     addr = tcg_temp_new_i64();
25896797c315SNick Hudson 
2590ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(stl, tcg_env,
25916797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
25926797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
2593ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(atl, tcg_env,
25946797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
25956797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
25966797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
2597d265360fSRichard Henderson     tcg_gen_or_i64(addr, atl, stl);
25986797c315SNick Hudson 
25996797c315SNick Hudson     reg = load_gpr(ctx, a->r);
26006797c315SNick Hudson     if (a->addr) {
26018577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
26026797c315SNick Hudson     } else {
26038577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
26046797c315SNick Hudson     }
26056797c315SNick Hudson 
26066797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
26076797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
26086797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
26096797c315SNick Hudson     }
26106797c315SNick Hudson     return nullify_end(ctx);
26116797c315SNick Hudson #endif
26126797c315SNick Hudson }
26136797c315SNick Hudson 
26148577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a)
26158577f354SRichard Henderson {
26168577f354SRichard Henderson     if (!ctx->is_pa20) {
26178577f354SRichard Henderson         return false;
26188577f354SRichard Henderson     }
26198577f354SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
26208577f354SRichard Henderson #ifndef CONFIG_USER_ONLY
26218577f354SRichard Henderson     nullify_over(ctx);
26228577f354SRichard Henderson     {
26238577f354SRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
26248577f354SRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->r2);
26258577f354SRichard Henderson 
26268577f354SRichard Henderson         if (a->data) {
26278577f354SRichard Henderson             gen_helper_idtlbt_pa20(tcg_env, src1, src2);
26288577f354SRichard Henderson         } else {
26298577f354SRichard Henderson             gen_helper_iitlbt_pa20(tcg_env, src1, src2);
26308577f354SRichard Henderson         }
26318577f354SRichard Henderson     }
26328577f354SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
26338577f354SRichard Henderson     if (ctx->tb_flags & PSW_C) {
26348577f354SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
26358577f354SRichard Henderson     }
26368577f354SRichard Henderson     return nullify_end(ctx);
26378577f354SRichard Henderson #endif
26388577f354SRichard Henderson }
26398577f354SRichard Henderson 
2640deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
26412dfcca9fSRichard Henderson {
2642deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2643deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
26446fd0c7bcSRichard Henderson     TCGv_i64 vaddr;
26456fd0c7bcSRichard Henderson     TCGv_i64 ofs, paddr;
26462dfcca9fSRichard Henderson 
26472dfcca9fSRichard Henderson     nullify_over(ctx);
26482dfcca9fSRichard Henderson 
2649deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
26502dfcca9fSRichard Henderson 
2651aac0f603SRichard Henderson     paddr = tcg_temp_new_i64();
2652ad75a51eSRichard Henderson     gen_helper_lpa(paddr, tcg_env, vaddr);
26532dfcca9fSRichard Henderson 
26542dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2655deee69a1SRichard Henderson     if (a->m) {
2656deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
26572dfcca9fSRichard Henderson     }
2658deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
26592dfcca9fSRichard Henderson 
266031234768SRichard Henderson     return nullify_end(ctx);
2661deee69a1SRichard Henderson #endif
26622dfcca9fSRichard Henderson }
266343a97b81SRichard Henderson 
2664deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
266543a97b81SRichard Henderson {
266643a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
266743a97b81SRichard Henderson 
266843a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
266943a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
267043a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
267143a97b81SRichard Henderson        since the entire address space is coherent.  */
2672a4db4a78SRichard Henderson     save_gpr(ctx, a->t, ctx->zero);
267343a97b81SRichard Henderson 
2674e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
267531234768SRichard Henderson     return true;
267643a97b81SRichard Henderson }
267798a9cb79SRichard Henderson 
2678faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2679b2167459SRichard Henderson {
26800c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2681b2167459SRichard Henderson }
2682b2167459SRichard Henderson 
2683faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2684b2167459SRichard Henderson {
26850c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2686b2167459SRichard Henderson }
2687b2167459SRichard Henderson 
2688faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2689b2167459SRichard Henderson {
26900c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2691b2167459SRichard Henderson }
2692b2167459SRichard Henderson 
2693faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2694b2167459SRichard Henderson {
26950c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
26960c982a28SRichard Henderson }
2697b2167459SRichard Henderson 
2698faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
26990c982a28SRichard Henderson {
27000c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
27010c982a28SRichard Henderson }
27020c982a28SRichard Henderson 
270363c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a)
27040c982a28SRichard Henderson {
27050c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
27060c982a28SRichard Henderson }
27070c982a28SRichard Henderson 
270863c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
27090c982a28SRichard Henderson {
27100c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
27110c982a28SRichard Henderson }
27120c982a28SRichard Henderson 
271363c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a)
27140c982a28SRichard Henderson {
27150c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
27160c982a28SRichard Henderson }
27170c982a28SRichard Henderson 
271863c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a)
27190c982a28SRichard Henderson {
27200c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
27210c982a28SRichard Henderson }
27220c982a28SRichard Henderson 
272363c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a)
27240c982a28SRichard Henderson {
27250c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
27260c982a28SRichard Henderson }
27270c982a28SRichard Henderson 
272863c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
27290c982a28SRichard Henderson {
27300c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
27310c982a28SRichard Henderson }
27320c982a28SRichard Henderson 
2733fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a)
27340c982a28SRichard Henderson {
27356fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_i64);
27360c982a28SRichard Henderson }
27370c982a28SRichard Henderson 
2738fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a)
27390c982a28SRichard Henderson {
27406fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_i64);
27410c982a28SRichard Henderson }
27420c982a28SRichard Henderson 
2743fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a)
27440c982a28SRichard Henderson {
27450c982a28SRichard Henderson     if (a->cf == 0) {
27460c982a28SRichard Henderson         unsigned r2 = a->r2;
27470c982a28SRichard Henderson         unsigned r1 = a->r1;
27480c982a28SRichard Henderson         unsigned rt = a->t;
27490c982a28SRichard Henderson 
27507aee8189SRichard Henderson         if (rt == 0) { /* NOP */
2751e0137378SRichard Henderson             ctx->null_cond = cond_make_f();
27527aee8189SRichard Henderson             return true;
27537aee8189SRichard Henderson         }
27547aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2755b2167459SRichard Henderson             if (r1 == 0) {
27566fd0c7bcSRichard Henderson                 TCGv_i64 dest = dest_gpr(ctx, rt);
27576fd0c7bcSRichard Henderson                 tcg_gen_movi_i64(dest, 0);
2758b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2759b2167459SRichard Henderson             } else {
2760b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2761b2167459SRichard Henderson             }
2762e0137378SRichard Henderson             ctx->null_cond = cond_make_f();
276331234768SRichard Henderson             return true;
2764b2167459SRichard Henderson         }
27657aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
27667aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
27677aee8189SRichard Henderson          *
27687aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
27697aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
27707aee8189SRichard Henderson          *                      currently implemented as idle.
27717aee8189SRichard Henderson          */
27727aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
27737aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
27747aee8189SRichard Henderson                until the next timer interrupt.  */
27757aee8189SRichard Henderson             nullify_over(ctx);
27767aee8189SRichard Henderson 
27777aee8189SRichard Henderson             /* Advance the instruction queue.  */
2778bc921866SRichard Henderson             install_iaq_entries(ctx, &ctx->iaq_b, NULL);
27797aee8189SRichard Henderson             nullify_set(ctx, 0);
27807aee8189SRichard Henderson 
27817aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
2782ad75a51eSRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), tcg_env,
278329dd6f64SRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
27847aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
27857aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
27867aee8189SRichard Henderson 
27877aee8189SRichard Henderson             return nullify_end(ctx);
27887aee8189SRichard Henderson         }
27897aee8189SRichard Henderson #endif
27907aee8189SRichard Henderson     }
27916fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_i64);
27927aee8189SRichard Henderson }
2793b2167459SRichard Henderson 
2794fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a)
2795b2167459SRichard Henderson {
27966fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_i64);
27970c982a28SRichard Henderson }
27980c982a28SRichard Henderson 
2799345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a)
28000c982a28SRichard Henderson {
28016fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
2802b2167459SRichard Henderson 
28030c982a28SRichard Henderson     if (a->cf) {
2804b2167459SRichard Henderson         nullify_over(ctx);
2805b2167459SRichard Henderson     }
28060c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
28070c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2808345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d);
280931234768SRichard Henderson     return nullify_end(ctx);
2810b2167459SRichard Henderson }
2811b2167459SRichard Henderson 
2812af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a)
2813b2167459SRichard Henderson {
281446bb3d46SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, dest;
2815b2167459SRichard Henderson 
28160c982a28SRichard Henderson     if (a->cf) {
2817b2167459SRichard Henderson         nullify_over(ctx);
2818b2167459SRichard Henderson     }
281946bb3d46SRichard Henderson 
28200c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
28210c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
282246bb3d46SRichard Henderson     dest = dest_gpr(ctx, a->t);
282346bb3d46SRichard Henderson 
282446bb3d46SRichard Henderson     tcg_gen_xor_i64(dest, tcg_r1, tcg_r2);
282546bb3d46SRichard Henderson     save_gpr(ctx, a->t, dest);
282646bb3d46SRichard Henderson 
282746bb3d46SRichard Henderson     ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest);
282831234768SRichard Henderson     return nullify_end(ctx);
2829b2167459SRichard Henderson }
2830b2167459SRichard Henderson 
2831af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc)
2832b2167459SRichard Henderson {
28336fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, tmp;
2834b2167459SRichard Henderson 
2835ababac16SRichard Henderson     if (a->cf == 0) {
2836ababac16SRichard Henderson         tcg_r2 = load_gpr(ctx, a->r2);
2837ababac16SRichard Henderson         tmp = dest_gpr(ctx, a->t);
2838ababac16SRichard Henderson 
2839ababac16SRichard Henderson         if (a->r1 == 0) {
2840ababac16SRichard Henderson             /* UADDCM r0,src,dst is the common idiom for dst = ~src. */
2841ababac16SRichard Henderson             tcg_gen_not_i64(tmp, tcg_r2);
2842ababac16SRichard Henderson         } else {
2843ababac16SRichard Henderson             /*
2844ababac16SRichard Henderson              * Recall that r1 - r2 == r1 + ~r2 + 1.
2845ababac16SRichard Henderson              * Thus r1 + ~r2 == r1 - r2 - 1,
2846ababac16SRichard Henderson              * which does not require an extra temporary.
2847ababac16SRichard Henderson              */
2848ababac16SRichard Henderson             tcg_r1 = load_gpr(ctx, a->r1);
2849ababac16SRichard Henderson             tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2);
2850ababac16SRichard Henderson             tcg_gen_subi_i64(tmp, tmp, 1);
2851b2167459SRichard Henderson         }
2852ababac16SRichard Henderson         save_gpr(ctx, a->t, tmp);
2853e0137378SRichard Henderson         ctx->null_cond = cond_make_f();
2854ababac16SRichard Henderson         return true;
2855ababac16SRichard Henderson     }
2856ababac16SRichard Henderson 
2857ababac16SRichard Henderson     nullify_over(ctx);
28580c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
28590c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2860aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
28616fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, tcg_r2);
286246bb3d46SRichard Henderson     do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true);
286331234768SRichard Henderson     return nullify_end(ctx);
2864b2167459SRichard Henderson }
2865b2167459SRichard Henderson 
2866af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a)
2867b2167459SRichard Henderson {
28680c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
28690c982a28SRichard Henderson }
28700c982a28SRichard Henderson 
2871af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a)
28720c982a28SRichard Henderson {
28730c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
28740c982a28SRichard Henderson }
28750c982a28SRichard Henderson 
2876af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i)
28770c982a28SRichard Henderson {
28786fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2879b2167459SRichard Henderson 
2880b2167459SRichard Henderson     nullify_over(ctx);
2881b2167459SRichard Henderson 
2882aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
2883d0ae87a2SRichard Henderson     tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4);
2884b2167459SRichard Henderson     if (!is_i) {
28856fd0c7bcSRichard Henderson         tcg_gen_not_i64(tmp, tmp);
2886b2167459SRichard Henderson     }
28876fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull);
28886fd0c7bcSRichard Henderson     tcg_gen_muli_i64(tmp, tmp, 6);
288946bb3d46SRichard Henderson     do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp,
289046bb3d46SRichard Henderson                    a->cf, a->d, false, is_i);
289131234768SRichard Henderson     return nullify_end(ctx);
2892b2167459SRichard Henderson }
2893b2167459SRichard Henderson 
2894af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a)
2895b2167459SRichard Henderson {
28960c982a28SRichard Henderson     return do_dcor(ctx, a, false);
28970c982a28SRichard Henderson }
28980c982a28SRichard Henderson 
2899af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a)
29000c982a28SRichard Henderson {
29010c982a28SRichard Henderson     return do_dcor(ctx, a, true);
29020c982a28SRichard Henderson }
29030c982a28SRichard Henderson 
29040c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
29050c982a28SRichard Henderson {
2906a4db4a78SRichard Henderson     TCGv_i64 dest, add1, add2, addc, in1, in2;
2907b2167459SRichard Henderson 
2908b2167459SRichard Henderson     nullify_over(ctx);
2909b2167459SRichard Henderson 
29100c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
29110c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2912b2167459SRichard Henderson 
2913aac0f603SRichard Henderson     add1 = tcg_temp_new_i64();
2914aac0f603SRichard Henderson     add2 = tcg_temp_new_i64();
2915aac0f603SRichard Henderson     addc = tcg_temp_new_i64();
2916aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
2917b2167459SRichard Henderson 
2918b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
29196fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, in1, in1);
29206fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false));
2921b2167459SRichard Henderson 
292272ca8753SRichard Henderson     /*
292372ca8753SRichard Henderson      * Add or subtract R2, depending on PSW[V].  Proper computation of
292472ca8753SRichard Henderson      * carry requires that we subtract via + ~R2 + 1, as described in
292572ca8753SRichard Henderson      * the manual.  By extracting and masking V, we can produce the
292672ca8753SRichard Henderson      * proper inputs to the addition without movcond.
292772ca8753SRichard Henderson      */
29286fd0c7bcSRichard Henderson     tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1);
29296fd0c7bcSRichard Henderson     tcg_gen_xor_i64(add2, in2, addc);
29306fd0c7bcSRichard Henderson     tcg_gen_andi_i64(addc, addc, 1);
293172ca8753SRichard Henderson 
2932a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero);
2933a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb,
2934a4db4a78SRichard Henderson                      addc, ctx->zero);
2935b2167459SRichard Henderson 
2936b2167459SRichard Henderson     /* Write back the result register.  */
29370c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2938b2167459SRichard Henderson 
2939b2167459SRichard Henderson     /* Write back PSW[CB].  */
29406fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, add1, add2);
29416fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest);
2942b2167459SRichard Henderson 
2943f8f5986eSRichard Henderson     /*
2944f8f5986eSRichard Henderson      * Write back PSW[V] for the division step.
2945f8f5986eSRichard Henderson      * Shift cb{8} from where it lives in bit 32 to bit 31,
2946f8f5986eSRichard Henderson      * so that it overlaps r2{32} in bit 31.
2947f8f5986eSRichard Henderson      */
2948f8f5986eSRichard Henderson     tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1);
29496fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2);
2950b2167459SRichard Henderson 
2951b2167459SRichard Henderson     /* Install the new nullification.  */
29520c982a28SRichard Henderson     if (a->cf) {
2953f8f5986eSRichard Henderson         TCGv_i64 sv = NULL, uv = NULL;
2954b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
2955f8f5986eSRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false);
2956f8f5986eSRichard Henderson         } else if (cond_need_cb(a->cf >> 1)) {
2957f8f5986eSRichard Henderson             uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false);
2958b2167459SRichard Henderson         }
2959f8f5986eSRichard Henderson         ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv);
2960b2167459SRichard Henderson     }
2961b2167459SRichard Henderson 
296231234768SRichard Henderson     return nullify_end(ctx);
2963b2167459SRichard Henderson }
2964b2167459SRichard Henderson 
29650588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2966b2167459SRichard Henderson {
29670588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
29680588e061SRichard Henderson }
29690588e061SRichard Henderson 
29700588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
29710588e061SRichard Henderson {
29720588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
29730588e061SRichard Henderson }
29740588e061SRichard Henderson 
29750588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
29760588e061SRichard Henderson {
29770588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
29780588e061SRichard Henderson }
29790588e061SRichard Henderson 
29800588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
29810588e061SRichard Henderson {
29820588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
29830588e061SRichard Henderson }
29840588e061SRichard Henderson 
29850588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
29860588e061SRichard Henderson {
29870588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
29880588e061SRichard Henderson }
29890588e061SRichard Henderson 
29900588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
29910588e061SRichard Henderson {
29920588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
29930588e061SRichard Henderson }
29940588e061SRichard Henderson 
2995345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a)
29960588e061SRichard Henderson {
29976fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
2998b2167459SRichard Henderson 
29990588e061SRichard Henderson     if (a->cf) {
3000b2167459SRichard Henderson         nullify_over(ctx);
3001b2167459SRichard Henderson     }
3002b2167459SRichard Henderson 
30036fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
30040588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
3005345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d);
3006b2167459SRichard Henderson 
300731234768SRichard Henderson     return nullify_end(ctx);
3008b2167459SRichard Henderson }
3009b2167459SRichard Henderson 
30100843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a,
30110843563fSRichard Henderson                           void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
30120843563fSRichard Henderson {
30130843563fSRichard Henderson     TCGv_i64 r1, r2, dest;
30140843563fSRichard Henderson 
30150843563fSRichard Henderson     if (!ctx->is_pa20) {
30160843563fSRichard Henderson         return false;
30170843563fSRichard Henderson     }
30180843563fSRichard Henderson 
30190843563fSRichard Henderson     nullify_over(ctx);
30200843563fSRichard Henderson 
30210843563fSRichard Henderson     r1 = load_gpr(ctx, a->r1);
30220843563fSRichard Henderson     r2 = load_gpr(ctx, a->r2);
30230843563fSRichard Henderson     dest = dest_gpr(ctx, a->t);
30240843563fSRichard Henderson 
30250843563fSRichard Henderson     fn(dest, r1, r2);
30260843563fSRichard Henderson     save_gpr(ctx, a->t, dest);
30270843563fSRichard Henderson 
30280843563fSRichard Henderson     return nullify_end(ctx);
30290843563fSRichard Henderson }
30300843563fSRichard Henderson 
3031151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a,
3032151f309bSRichard Henderson                              void (*fn)(TCGv_i64, TCGv_i64, int64_t))
3033151f309bSRichard Henderson {
3034151f309bSRichard Henderson     TCGv_i64 r, dest;
3035151f309bSRichard Henderson 
3036151f309bSRichard Henderson     if (!ctx->is_pa20) {
3037151f309bSRichard Henderson         return false;
3038151f309bSRichard Henderson     }
3039151f309bSRichard Henderson 
3040151f309bSRichard Henderson     nullify_over(ctx);
3041151f309bSRichard Henderson 
3042151f309bSRichard Henderson     r = load_gpr(ctx, a->r);
3043151f309bSRichard Henderson     dest = dest_gpr(ctx, a->t);
3044151f309bSRichard Henderson 
3045151f309bSRichard Henderson     fn(dest, r, a->i);
3046151f309bSRichard Henderson     save_gpr(ctx, a->t, dest);
3047151f309bSRichard Henderson 
3048151f309bSRichard Henderson     return nullify_end(ctx);
3049151f309bSRichard Henderson }
3050151f309bSRichard Henderson 
30513bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a,
30523bbb8e48SRichard Henderson                                 void (*fn)(TCGv_i64, TCGv_i64,
30533bbb8e48SRichard Henderson                                            TCGv_i64, TCGv_i32))
30543bbb8e48SRichard Henderson {
30553bbb8e48SRichard Henderson     TCGv_i64 r1, r2, dest;
30563bbb8e48SRichard Henderson 
30573bbb8e48SRichard Henderson     if (!ctx->is_pa20) {
30583bbb8e48SRichard Henderson         return false;
30593bbb8e48SRichard Henderson     }
30603bbb8e48SRichard Henderson 
30613bbb8e48SRichard Henderson     nullify_over(ctx);
30623bbb8e48SRichard Henderson 
30633bbb8e48SRichard Henderson     r1 = load_gpr(ctx, a->r1);
30643bbb8e48SRichard Henderson     r2 = load_gpr(ctx, a->r2);
30653bbb8e48SRichard Henderson     dest = dest_gpr(ctx, a->t);
30663bbb8e48SRichard Henderson 
30673bbb8e48SRichard Henderson     fn(dest, r1, r2, tcg_constant_i32(a->sh));
30683bbb8e48SRichard Henderson     save_gpr(ctx, a->t, dest);
30693bbb8e48SRichard Henderson 
30703bbb8e48SRichard Henderson     return nullify_end(ctx);
30713bbb8e48SRichard Henderson }
30723bbb8e48SRichard Henderson 
30730843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a)
30740843563fSRichard Henderson {
30750843563fSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_add16_i64);
30760843563fSRichard Henderson }
30770843563fSRichard Henderson 
30780843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a)
30790843563fSRichard Henderson {
30800843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_ss);
30810843563fSRichard Henderson }
30820843563fSRichard Henderson 
30830843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a)
30840843563fSRichard Henderson {
30850843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_us);
30860843563fSRichard Henderson }
30870843563fSRichard Henderson 
30881b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a)
30891b3cb7c8SRichard Henderson {
30901b3cb7c8SRichard Henderson     return do_multimedia(ctx, a, gen_helper_havg);
30911b3cb7c8SRichard Henderson }
30921b3cb7c8SRichard Henderson 
3093151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a)
3094151f309bSRichard Henderson {
3095151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64);
3096151f309bSRichard Henderson }
3097151f309bSRichard Henderson 
3098151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a)
3099151f309bSRichard Henderson {
3100151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64);
3101151f309bSRichard Henderson }
3102151f309bSRichard Henderson 
3103151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a)
3104151f309bSRichard Henderson {
3105151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64);
3106151f309bSRichard Henderson }
3107151f309bSRichard Henderson 
31083bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a)
31093bbb8e48SRichard Henderson {
31103bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshladd);
31113bbb8e48SRichard Henderson }
31123bbb8e48SRichard Henderson 
31133bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a)
31143bbb8e48SRichard Henderson {
31153bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshradd);
31163bbb8e48SRichard Henderson }
31173bbb8e48SRichard Henderson 
311810c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a)
311910c9e58dSRichard Henderson {
312010c9e58dSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64);
312110c9e58dSRichard Henderson }
312210c9e58dSRichard Henderson 
312310c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a)
312410c9e58dSRichard Henderson {
312510c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_ss);
312610c9e58dSRichard Henderson }
312710c9e58dSRichard Henderson 
312810c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a)
312910c9e58dSRichard Henderson {
313010c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_us);
313110c9e58dSRichard Henderson }
313210c9e58dSRichard Henderson 
3133c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3134c2a7ee3fSRichard Henderson {
3135c2a7ee3fSRichard Henderson     uint64_t mask = 0xffff0000ffff0000ull;
3136c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3137c2a7ee3fSRichard Henderson 
3138c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r2, mask);
3139c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r1, mask);
3140c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, tmp, 16);
3141c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3142c2a7ee3fSRichard Henderson }
3143c2a7ee3fSRichard Henderson 
3144c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a)
3145c2a7ee3fSRichard Henderson {
3146c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_l);
3147c2a7ee3fSRichard Henderson }
3148c2a7ee3fSRichard Henderson 
3149c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3150c2a7ee3fSRichard Henderson {
3151c2a7ee3fSRichard Henderson     uint64_t mask = 0x0000ffff0000ffffull;
3152c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3153c2a7ee3fSRichard Henderson 
3154c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r1, mask);
3155c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r2, mask);
3156c2a7ee3fSRichard Henderson     tcg_gen_shli_i64(tmp, tmp, 16);
3157c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3158c2a7ee3fSRichard Henderson }
3159c2a7ee3fSRichard Henderson 
3160c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a)
3161c2a7ee3fSRichard Henderson {
3162c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_r);
3163c2a7ee3fSRichard Henderson }
3164c2a7ee3fSRichard Henderson 
3165c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3166c2a7ee3fSRichard Henderson {
3167c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3168c2a7ee3fSRichard Henderson 
3169c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, r2, 32);
3170c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r1, tmp, 0, 32);
3171c2a7ee3fSRichard Henderson }
3172c2a7ee3fSRichard Henderson 
3173c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a)
3174c2a7ee3fSRichard Henderson {
3175c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_l);
3176c2a7ee3fSRichard Henderson }
3177c2a7ee3fSRichard Henderson 
3178c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3179c2a7ee3fSRichard Henderson {
3180c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r2, r1, 32, 32);
3181c2a7ee3fSRichard Henderson }
3182c2a7ee3fSRichard Henderson 
3183c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a)
3184c2a7ee3fSRichard Henderson {
3185c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_r);
3186c2a7ee3fSRichard Henderson }
3187c2a7ee3fSRichard Henderson 
31884e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a)
31894e7abdb1SRichard Henderson {
31904e7abdb1SRichard Henderson     TCGv_i64 r, t0, t1, t2, t3;
31914e7abdb1SRichard Henderson 
31924e7abdb1SRichard Henderson     if (!ctx->is_pa20) {
31934e7abdb1SRichard Henderson         return false;
31944e7abdb1SRichard Henderson     }
31954e7abdb1SRichard Henderson 
31964e7abdb1SRichard Henderson     nullify_over(ctx);
31974e7abdb1SRichard Henderson 
31984e7abdb1SRichard Henderson     r = load_gpr(ctx, a->r1);
31994e7abdb1SRichard Henderson     t0 = tcg_temp_new_i64();
32004e7abdb1SRichard Henderson     t1 = tcg_temp_new_i64();
32014e7abdb1SRichard Henderson     t2 = tcg_temp_new_i64();
32024e7abdb1SRichard Henderson     t3 = tcg_temp_new_i64();
32034e7abdb1SRichard Henderson 
32044e7abdb1SRichard Henderson     tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16);
32054e7abdb1SRichard Henderson     tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16);
32064e7abdb1SRichard Henderson     tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16);
32074e7abdb1SRichard Henderson     tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16);
32084e7abdb1SRichard Henderson 
32094e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t1, t0, 16, 48);
32104e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t2, t3, t2, 16, 48);
32114e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t2, t0, 32, 32);
32124e7abdb1SRichard Henderson 
32134e7abdb1SRichard Henderson     save_gpr(ctx, a->t, t0);
32144e7abdb1SRichard Henderson     return nullify_end(ctx);
32154e7abdb1SRichard Henderson }
32164e7abdb1SRichard Henderson 
32171cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
321896d6407fSRichard Henderson {
3219b5caa17cSRichard Henderson     if (ctx->is_pa20) {
3220b5caa17cSRichard Henderson        /*
3221b5caa17cSRichard Henderson         * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches.
3222b5caa17cSRichard Henderson         * Any base modification still occurs.
3223b5caa17cSRichard Henderson         */
3224b5caa17cSRichard Henderson         if (a->t == 0) {
3225b5caa17cSRichard Henderson             return trans_nop_addrx(ctx, a);
3226b5caa17cSRichard Henderson         }
3227b5caa17cSRichard Henderson     } else if (a->size > MO_32) {
32280786a3b6SHelge Deller         return gen_illegal(ctx);
3229c53e401eSRichard Henderson     }
32301cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
32311cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
323296d6407fSRichard Henderson }
323396d6407fSRichard Henderson 
32341cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
323596d6407fSRichard Henderson {
32361cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
3237c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
32380786a3b6SHelge Deller         return gen_illegal(ctx);
323996d6407fSRichard Henderson     }
3240c53e401eSRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
32410786a3b6SHelge Deller }
324296d6407fSRichard Henderson 
32431cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
324496d6407fSRichard Henderson {
3245b1af755cSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
3246a4db4a78SRichard Henderson     TCGv_i64 dest, ofs;
32476fd0c7bcSRichard Henderson     TCGv_i64 addr;
324896d6407fSRichard Henderson 
3249c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
325051416c4eSRichard Henderson         return gen_illegal(ctx);
325151416c4eSRichard Henderson     }
325251416c4eSRichard Henderson 
325396d6407fSRichard Henderson     nullify_over(ctx);
325496d6407fSRichard Henderson 
32551cd012a5SRichard Henderson     if (a->m) {
325686f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
325786f8d05fSRichard Henderson            we see the result of the load.  */
3258aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
325996d6407fSRichard Henderson     } else {
32601cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
326196d6407fSRichard Henderson     }
326296d6407fSRichard Henderson 
3263c3ea1996SSven Schnelle     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0,
326417fe594cSRichard Henderson              a->disp, a->sp, a->m, MMU_DISABLED(ctx));
3265b1af755cSRichard Henderson 
3266b1af755cSRichard Henderson     /*
3267b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
3268b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
3269b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
3270b1af755cSRichard Henderson      *
3271b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
3272b1af755cSRichard Henderson      * with the ,co completer.
3273b1af755cSRichard Henderson      */
3274b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
3275b1af755cSRichard Henderson 
3276a4db4a78SRichard Henderson     tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop);
3277b1af755cSRichard Henderson 
32781cd012a5SRichard Henderson     if (a->m) {
32791cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
328096d6407fSRichard Henderson     }
32811cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
328296d6407fSRichard Henderson 
328331234768SRichard Henderson     return nullify_end(ctx);
328496d6407fSRichard Henderson }
328596d6407fSRichard Henderson 
32861cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
328796d6407fSRichard Henderson {
32886fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
32896fd0c7bcSRichard Henderson     TCGv_i64 addr;
329096d6407fSRichard Henderson 
329196d6407fSRichard Henderson     nullify_over(ctx);
329296d6407fSRichard Henderson 
32931cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
329417fe594cSRichard Henderson              MMU_DISABLED(ctx));
32951cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
32961cd012a5SRichard Henderson     if (a->a) {
3297f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3298ad75a51eSRichard Henderson             gen_helper_stby_e_parallel(tcg_env, addr, val);
3299f9f46db4SEmilio G. Cota         } else {
3300ad75a51eSRichard Henderson             gen_helper_stby_e(tcg_env, addr, val);
3301f9f46db4SEmilio G. Cota         }
3302f9f46db4SEmilio G. Cota     } else {
3303f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3304ad75a51eSRichard Henderson             gen_helper_stby_b_parallel(tcg_env, addr, val);
330596d6407fSRichard Henderson         } else {
3306ad75a51eSRichard Henderson             gen_helper_stby_b(tcg_env, addr, val);
330796d6407fSRichard Henderson         }
3308f9f46db4SEmilio G. Cota     }
33091cd012a5SRichard Henderson     if (a->m) {
33106fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~3);
33111cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
331296d6407fSRichard Henderson     }
331396d6407fSRichard Henderson 
331431234768SRichard Henderson     return nullify_end(ctx);
331596d6407fSRichard Henderson }
331696d6407fSRichard Henderson 
331725460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a)
331825460fc5SRichard Henderson {
33196fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
33206fd0c7bcSRichard Henderson     TCGv_i64 addr;
332125460fc5SRichard Henderson 
332225460fc5SRichard Henderson     if (!ctx->is_pa20) {
332325460fc5SRichard Henderson         return false;
332425460fc5SRichard Henderson     }
332525460fc5SRichard Henderson     nullify_over(ctx);
332625460fc5SRichard Henderson 
332725460fc5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
332817fe594cSRichard Henderson              MMU_DISABLED(ctx));
332925460fc5SRichard Henderson     val = load_gpr(ctx, a->r);
333025460fc5SRichard Henderson     if (a->a) {
333125460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
333225460fc5SRichard Henderson             gen_helper_stdby_e_parallel(tcg_env, addr, val);
333325460fc5SRichard Henderson         } else {
333425460fc5SRichard Henderson             gen_helper_stdby_e(tcg_env, addr, val);
333525460fc5SRichard Henderson         }
333625460fc5SRichard Henderson     } else {
333725460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
333825460fc5SRichard Henderson             gen_helper_stdby_b_parallel(tcg_env, addr, val);
333925460fc5SRichard Henderson         } else {
334025460fc5SRichard Henderson             gen_helper_stdby_b(tcg_env, addr, val);
334125460fc5SRichard Henderson         }
334225460fc5SRichard Henderson     }
334325460fc5SRichard Henderson     if (a->m) {
33446fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~7);
334525460fc5SRichard Henderson         save_gpr(ctx, a->b, ofs);
334625460fc5SRichard Henderson     }
334725460fc5SRichard Henderson 
334825460fc5SRichard Henderson     return nullify_end(ctx);
334925460fc5SRichard Henderson }
335025460fc5SRichard Henderson 
33511cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
3352d0a851ccSRichard Henderson {
3353d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3354d0a851ccSRichard Henderson 
3355d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3356451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
33571cd012a5SRichard Henderson     trans_ld(ctx, a);
3358d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
335931234768SRichard Henderson     return true;
3360d0a851ccSRichard Henderson }
3361d0a851ccSRichard Henderson 
33621cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
3363d0a851ccSRichard Henderson {
3364d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3365d0a851ccSRichard Henderson 
3366d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3367451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
33681cd012a5SRichard Henderson     trans_st(ctx, a);
3369d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
337031234768SRichard Henderson     return true;
3371d0a851ccSRichard Henderson }
337295412a61SRichard Henderson 
33730588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
3374b2167459SRichard Henderson {
33756fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3376b2167459SRichard Henderson 
33776fd0c7bcSRichard Henderson     tcg_gen_movi_i64(tcg_rt, a->i);
33780588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3379e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
338031234768SRichard Henderson     return true;
3381b2167459SRichard Henderson }
3382b2167459SRichard Henderson 
33830588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
3384b2167459SRichard Henderson {
33856fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = load_gpr(ctx, a->r);
33866fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1 = dest_gpr(ctx, 1);
3387b2167459SRichard Henderson 
33886fd0c7bcSRichard Henderson     tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i);
3389b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3390e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
339131234768SRichard Henderson     return true;
3392b2167459SRichard Henderson }
3393b2167459SRichard Henderson 
33940588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
3395b2167459SRichard Henderson {
33966fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3397b2167459SRichard Henderson 
3398b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3399d265360fSRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_i64.  */
34000588e061SRichard Henderson     if (a->b == 0) {
34016fd0c7bcSRichard Henderson         tcg_gen_movi_i64(tcg_rt, a->i);
3402b2167459SRichard Henderson     } else {
34036fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i);
3404b2167459SRichard Henderson     }
34050588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3406e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
340731234768SRichard Henderson     return true;
3408b2167459SRichard Henderson }
3409b2167459SRichard Henderson 
34106fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
3411e9efd4bcSRichard Henderson                     unsigned c, unsigned f, bool d, unsigned n, int disp)
341298cd9ca7SRichard Henderson {
34136fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv;
341498cd9ca7SRichard Henderson     DisasCond cond;
341598cd9ca7SRichard Henderson 
341698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3417aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
341898cd9ca7SRichard Henderson 
34196fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
342098cd9ca7SRichard Henderson 
3421f764718dSRichard Henderson     sv = NULL;
3422b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
342398cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
342498cd9ca7SRichard Henderson     }
342598cd9ca7SRichard Henderson 
34264fe9533aSRichard Henderson     cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv);
342701afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
342898cd9ca7SRichard Henderson }
342998cd9ca7SRichard Henderson 
343001afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
343198cd9ca7SRichard Henderson {
3432e9efd4bcSRichard Henderson     if (!ctx->is_pa20 && a->d) {
3433e9efd4bcSRichard Henderson         return false;
3434e9efd4bcSRichard Henderson     }
343501afb7beSRichard Henderson     nullify_over(ctx);
3436e9efd4bcSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1),
3437e9efd4bcSRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
343801afb7beSRichard Henderson }
343901afb7beSRichard Henderson 
344001afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
344101afb7beSRichard Henderson {
3442c65c3ee1SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3443c65c3ee1SRichard Henderson         return false;
3444c65c3ee1SRichard Henderson     }
344501afb7beSRichard Henderson     nullify_over(ctx);
34466fd0c7bcSRichard Henderson     return do_cmpb(ctx, a->r, tcg_constant_i64(a->i),
3447c65c3ee1SRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
344801afb7beSRichard Henderson }
344901afb7beSRichard Henderson 
34506fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
345101afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
345201afb7beSRichard Henderson {
34536fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv, cb_cond;
345498cd9ca7SRichard Henderson     DisasCond cond;
3455bdcccc17SRichard Henderson     bool d = false;
345698cd9ca7SRichard Henderson 
3457f25d3160SRichard Henderson     /*
3458f25d3160SRichard Henderson      * For hppa64, the ADDB conditions change with PSW.W,
3459f25d3160SRichard Henderson      * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE.
3460f25d3160SRichard Henderson      */
3461f25d3160SRichard Henderson     if (ctx->tb_flags & PSW_W) {
3462f25d3160SRichard Henderson         d = c >= 5;
3463f25d3160SRichard Henderson         if (d) {
3464f25d3160SRichard Henderson             c &= 3;
3465f25d3160SRichard Henderson         }
3466f25d3160SRichard Henderson     }
3467f25d3160SRichard Henderson 
346898cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3469aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
3470f764718dSRichard Henderson     sv = NULL;
3471bdcccc17SRichard Henderson     cb_cond = NULL;
347298cd9ca7SRichard Henderson 
3473b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
3474aac0f603SRichard Henderson         TCGv_i64 cb = tcg_temp_new_i64();
3475aac0f603SRichard Henderson         TCGv_i64 cb_msb = tcg_temp_new_i64();
3476bdcccc17SRichard Henderson 
34776fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cb_msb, 0);
34786fd0c7bcSRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb);
34796fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
34806fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
3481bdcccc17SRichard Henderson         cb_cond = get_carry(ctx, d, cb, cb_msb);
3482b47a4a02SSven Schnelle     } else {
34836fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
3484b47a4a02SSven Schnelle     }
3485b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
3486f8f5986eSRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d);
348798cd9ca7SRichard Henderson     }
348898cd9ca7SRichard Henderson 
3489a751eb31SRichard Henderson     cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv);
349043675d20SSven Schnelle     save_gpr(ctx, r, dest);
349101afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
349298cd9ca7SRichard Henderson }
349398cd9ca7SRichard Henderson 
349401afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
349598cd9ca7SRichard Henderson {
349601afb7beSRichard Henderson     nullify_over(ctx);
349701afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
349801afb7beSRichard Henderson }
349901afb7beSRichard Henderson 
350001afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
350101afb7beSRichard Henderson {
350201afb7beSRichard Henderson     nullify_over(ctx);
35036fd0c7bcSRichard Henderson     return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp);
350401afb7beSRichard Henderson }
350501afb7beSRichard Henderson 
350601afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
350701afb7beSRichard Henderson {
35086fd0c7bcSRichard Henderson     TCGv_i64 tmp, tcg_r;
350998cd9ca7SRichard Henderson     DisasCond cond;
351098cd9ca7SRichard Henderson 
351198cd9ca7SRichard Henderson     nullify_over(ctx);
351298cd9ca7SRichard Henderson 
3513aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
351401afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
351582d0c831SRichard Henderson     if (a->d) {
351682d0c831SRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, cpu_sar);
351782d0c831SRichard Henderson     } else {
35181e9ab9fbSRichard Henderson         /* Force shift into [32,63] */
35196fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, cpu_sar, 32);
35206fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, tmp);
35211e9ab9fbSRichard Henderson     }
352298cd9ca7SRichard Henderson 
35234c42fd0dSRichard Henderson     cond = cond_make_ti(a->c ? TCG_COND_GE : TCG_COND_LT, tmp, 0);
352401afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
352598cd9ca7SRichard Henderson }
352698cd9ca7SRichard Henderson 
352701afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
352898cd9ca7SRichard Henderson {
352901afb7beSRichard Henderson     DisasCond cond;
3530b041ec9dSRichard Henderson     int p = a->p | (a->d ? 0 : 32);
353101afb7beSRichard Henderson 
353201afb7beSRichard Henderson     nullify_over(ctx);
3533b041ec9dSRichard Henderson     cond = cond_make_vi(a->c ? TCG_COND_TSTEQ : TCG_COND_TSTNE,
3534b041ec9dSRichard Henderson                         load_gpr(ctx, a->r), 1ull << (63 - p));
353501afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
353601afb7beSRichard Henderson }
353701afb7beSRichard Henderson 
353801afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
353901afb7beSRichard Henderson {
35406fd0c7bcSRichard Henderson     TCGv_i64 dest;
354198cd9ca7SRichard Henderson     DisasCond cond;
354298cd9ca7SRichard Henderson 
354398cd9ca7SRichard Henderson     nullify_over(ctx);
354498cd9ca7SRichard Henderson 
354501afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
354601afb7beSRichard Henderson     if (a->r1 == 0) {
35476fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, 0);
354898cd9ca7SRichard Henderson     } else {
35496fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, cpu_gr[a->r1]);
355098cd9ca7SRichard Henderson     }
355198cd9ca7SRichard Henderson 
35524fa52edfSRichard Henderson     /* All MOVB conditions are 32-bit. */
35534fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
355401afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
355501afb7beSRichard Henderson }
355601afb7beSRichard Henderson 
355701afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
355801afb7beSRichard Henderson {
35596fd0c7bcSRichard Henderson     TCGv_i64 dest;
356001afb7beSRichard Henderson     DisasCond cond;
356101afb7beSRichard Henderson 
356201afb7beSRichard Henderson     nullify_over(ctx);
356301afb7beSRichard Henderson 
356401afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
35656fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, a->i);
356601afb7beSRichard Henderson 
35674fa52edfSRichard Henderson     /* All MOVBI conditions are 32-bit. */
35684fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
356901afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
357098cd9ca7SRichard Henderson }
357198cd9ca7SRichard Henderson 
3572f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a)
35730b1347d2SRichard Henderson {
35746fd0c7bcSRichard Henderson     TCGv_i64 dest, src2;
35750b1347d2SRichard Henderson 
3576f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3577f7b775a9SRichard Henderson         return false;
3578f7b775a9SRichard Henderson     }
357930878590SRichard Henderson     if (a->c) {
35800b1347d2SRichard Henderson         nullify_over(ctx);
35810b1347d2SRichard Henderson     }
35820b1347d2SRichard Henderson 
358330878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3584f7b775a9SRichard Henderson     src2 = load_gpr(ctx, a->r2);
358530878590SRichard Henderson     if (a->r1 == 0) {
3586f7b775a9SRichard Henderson         if (a->d) {
35876fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, src2, cpu_sar);
3588f7b775a9SRichard Henderson         } else {
3589aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
3590f7b775a9SRichard Henderson 
35916fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src2);
35926fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
35936fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, dest, tmp);
3594f7b775a9SRichard Henderson         }
359530878590SRichard Henderson     } else if (a->r1 == a->r2) {
3596f7b775a9SRichard Henderson         if (a->d) {
35976fd0c7bcSRichard Henderson             tcg_gen_rotr_i64(dest, src2, cpu_sar);
3598f7b775a9SRichard Henderson         } else {
35990b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
3600e1d635e8SRichard Henderson             TCGv_i32 s32 = tcg_temp_new_i32();
3601e1d635e8SRichard Henderson 
36026fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, src2);
36036fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(s32, cpu_sar);
3604f7b775a9SRichard Henderson             tcg_gen_andi_i32(s32, s32, 31);
3605e1d635e8SRichard Henderson             tcg_gen_rotr_i32(t32, t32, s32);
36066fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
3607f7b775a9SRichard Henderson         }
3608f7b775a9SRichard Henderson     } else {
36096fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
3610f7b775a9SRichard Henderson 
3611f7b775a9SRichard Henderson         if (a->d) {
3612aac0f603SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
3613aac0f603SRichard Henderson             TCGv_i64 n = tcg_temp_new_i64();
3614f7b775a9SRichard Henderson 
36156fd0c7bcSRichard Henderson             tcg_gen_xori_i64(n, cpu_sar, 63);
3616a01491a2SHelge Deller             tcg_gen_shl_i64(t, src1, n);
36176fd0c7bcSRichard Henderson             tcg_gen_shli_i64(t, t, 1);
3618a01491a2SHelge Deller             tcg_gen_shr_i64(dest, src2, cpu_sar);
36196fd0c7bcSRichard Henderson             tcg_gen_or_i64(dest, dest, t);
36200b1347d2SRichard Henderson         } else {
36210b1347d2SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
36220b1347d2SRichard Henderson             TCGv_i64 s = tcg_temp_new_i64();
36230b1347d2SRichard Henderson 
36246fd0c7bcSRichard Henderson             tcg_gen_concat32_i64(t, src2, src1);
3625967662cdSRichard Henderson             tcg_gen_andi_i64(s, cpu_sar, 31);
3626967662cdSRichard Henderson             tcg_gen_shr_i64(dest, t, s);
36270b1347d2SRichard Henderson         }
3628f7b775a9SRichard Henderson     }
362930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
36300b1347d2SRichard Henderson 
36310b1347d2SRichard Henderson     /* Install the new nullification.  */
3632d37fad0aSSven Schnelle     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
363331234768SRichard Henderson     return nullify_end(ctx);
36340b1347d2SRichard Henderson }
36350b1347d2SRichard Henderson 
3636f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a)
36370b1347d2SRichard Henderson {
3638f7b775a9SRichard Henderson     unsigned width, sa;
36396fd0c7bcSRichard Henderson     TCGv_i64 dest, t2;
36400b1347d2SRichard Henderson 
3641f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3642f7b775a9SRichard Henderson         return false;
3643f7b775a9SRichard Henderson     }
364430878590SRichard Henderson     if (a->c) {
36450b1347d2SRichard Henderson         nullify_over(ctx);
36460b1347d2SRichard Henderson     }
36470b1347d2SRichard Henderson 
3648f7b775a9SRichard Henderson     width = a->d ? 64 : 32;
3649f7b775a9SRichard Henderson     sa = width - 1 - a->cpos;
3650f7b775a9SRichard Henderson 
365130878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
365230878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
365305bfd4dbSRichard Henderson     if (a->r1 == 0) {
36546fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, t2, sa, width - sa);
3655c53e401eSRichard Henderson     } else if (width == TARGET_LONG_BITS) {
36566fd0c7bcSRichard Henderson         tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa);
3657f7b775a9SRichard Henderson     } else {
3658f7b775a9SRichard Henderson         assert(!a->d);
3659f7b775a9SRichard Henderson         if (a->r1 == a->r2) {
36600b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
36616fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, t2);
36620b1347d2SRichard Henderson             tcg_gen_rotri_i32(t32, t32, sa);
36636fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
36640b1347d2SRichard Henderson         } else {
3665967662cdSRichard Henderson             tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]);
3666967662cdSRichard Henderson             tcg_gen_extract_i64(dest, dest, sa, 32);
36670b1347d2SRichard Henderson         }
3668f7b775a9SRichard Henderson     }
366930878590SRichard Henderson     save_gpr(ctx, a->t, dest);
36700b1347d2SRichard Henderson 
36710b1347d2SRichard Henderson     /* Install the new nullification.  */
3672d37fad0aSSven Schnelle     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
367331234768SRichard Henderson     return nullify_end(ctx);
36740b1347d2SRichard Henderson }
36750b1347d2SRichard Henderson 
3676bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a)
36770b1347d2SRichard Henderson {
3678bd792da3SRichard Henderson     unsigned widthm1 = a->d ? 63 : 31;
36796fd0c7bcSRichard Henderson     TCGv_i64 dest, src, tmp;
36800b1347d2SRichard Henderson 
3681bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3682bd792da3SRichard Henderson         return false;
3683bd792da3SRichard Henderson     }
368430878590SRichard Henderson     if (a->c) {
36850b1347d2SRichard Henderson         nullify_over(ctx);
36860b1347d2SRichard Henderson     }
36870b1347d2SRichard Henderson 
368830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
368930878590SRichard Henderson     src = load_gpr(ctx, a->r);
3690aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
36910b1347d2SRichard Henderson 
36920b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
36936fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, cpu_sar, widthm1);
36946fd0c7bcSRichard Henderson     tcg_gen_xori_i64(tmp, tmp, widthm1);
3695d781cb77SRichard Henderson 
369630878590SRichard Henderson     if (a->se) {
3697bd792da3SRichard Henderson         if (!a->d) {
36986fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(dest, src);
3699bd792da3SRichard Henderson             src = dest;
3700bd792da3SRichard Henderson         }
37016fd0c7bcSRichard Henderson         tcg_gen_sar_i64(dest, src, tmp);
37026fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, dest, 0, a->len);
37030b1347d2SRichard Henderson     } else {
3704bd792da3SRichard Henderson         if (!a->d) {
37056fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src);
3706bd792da3SRichard Henderson             src = dest;
3707bd792da3SRichard Henderson         }
37086fd0c7bcSRichard Henderson         tcg_gen_shr_i64(dest, src, tmp);
37096fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, dest, 0, a->len);
37100b1347d2SRichard Henderson     }
371130878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37120b1347d2SRichard Henderson 
37130b1347d2SRichard Henderson     /* Install the new nullification.  */
3714bd792da3SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
371531234768SRichard Henderson     return nullify_end(ctx);
37160b1347d2SRichard Henderson }
37170b1347d2SRichard Henderson 
3718bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a)
37190b1347d2SRichard Henderson {
3720bd792da3SRichard Henderson     unsigned len, cpos, width;
37216fd0c7bcSRichard Henderson     TCGv_i64 dest, src;
37220b1347d2SRichard Henderson 
3723bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3724bd792da3SRichard Henderson         return false;
3725bd792da3SRichard Henderson     }
372630878590SRichard Henderson     if (a->c) {
37270b1347d2SRichard Henderson         nullify_over(ctx);
37280b1347d2SRichard Henderson     }
37290b1347d2SRichard Henderson 
3730bd792da3SRichard Henderson     len = a->len;
3731bd792da3SRichard Henderson     width = a->d ? 64 : 32;
3732bd792da3SRichard Henderson     cpos = width - 1 - a->pos;
3733bd792da3SRichard Henderson     if (cpos + len > width) {
3734bd792da3SRichard Henderson         len = width - cpos;
3735bd792da3SRichard Henderson     }
3736bd792da3SRichard Henderson 
373730878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
373830878590SRichard Henderson     src = load_gpr(ctx, a->r);
373930878590SRichard Henderson     if (a->se) {
37406fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, src, cpos, len);
37410b1347d2SRichard Henderson     } else {
37426fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, src, cpos, len);
37430b1347d2SRichard Henderson     }
374430878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37450b1347d2SRichard Henderson 
37460b1347d2SRichard Henderson     /* Install the new nullification.  */
3747bd792da3SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
374831234768SRichard Henderson     return nullify_end(ctx);
37490b1347d2SRichard Henderson }
37500b1347d2SRichard Henderson 
375172ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a)
37520b1347d2SRichard Henderson {
375372ae4f2bSRichard Henderson     unsigned len, width;
3754c53e401eSRichard Henderson     uint64_t mask0, mask1;
37556fd0c7bcSRichard Henderson     TCGv_i64 dest;
37560b1347d2SRichard Henderson 
375772ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
375872ae4f2bSRichard Henderson         return false;
375972ae4f2bSRichard Henderson     }
376030878590SRichard Henderson     if (a->c) {
37610b1347d2SRichard Henderson         nullify_over(ctx);
37620b1347d2SRichard Henderson     }
376372ae4f2bSRichard Henderson 
376472ae4f2bSRichard Henderson     len = a->len;
376572ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
376672ae4f2bSRichard Henderson     if (a->cpos + len > width) {
376772ae4f2bSRichard Henderson         len = width - a->cpos;
37680b1347d2SRichard Henderson     }
37690b1347d2SRichard Henderson 
377030878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
377130878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
377230878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
37730b1347d2SRichard Henderson 
377430878590SRichard Henderson     if (a->nz) {
37756fd0c7bcSRichard Henderson         TCGv_i64 src = load_gpr(ctx, a->t);
37766fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, src, mask1);
37776fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, mask0);
37780b1347d2SRichard Henderson     } else {
37796fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, mask0);
37800b1347d2SRichard Henderson     }
378130878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37820b1347d2SRichard Henderson 
37830b1347d2SRichard Henderson     /* Install the new nullification.  */
378472ae4f2bSRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
378531234768SRichard Henderson     return nullify_end(ctx);
37860b1347d2SRichard Henderson }
37870b1347d2SRichard Henderson 
378872ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a)
37890b1347d2SRichard Henderson {
379030878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
379172ae4f2bSRichard Henderson     unsigned len, width;
37926fd0c7bcSRichard Henderson     TCGv_i64 dest, val;
37930b1347d2SRichard Henderson 
379472ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
379572ae4f2bSRichard Henderson         return false;
379672ae4f2bSRichard Henderson     }
379730878590SRichard Henderson     if (a->c) {
37980b1347d2SRichard Henderson         nullify_over(ctx);
37990b1347d2SRichard Henderson     }
380072ae4f2bSRichard Henderson 
380172ae4f2bSRichard Henderson     len = a->len;
380272ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
380372ae4f2bSRichard Henderson     if (a->cpos + len > width) {
380472ae4f2bSRichard Henderson         len = width - a->cpos;
38050b1347d2SRichard Henderson     }
38060b1347d2SRichard Henderson 
380730878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
380830878590SRichard Henderson     val = load_gpr(ctx, a->r);
38090b1347d2SRichard Henderson     if (rs == 0) {
38106fd0c7bcSRichard Henderson         tcg_gen_deposit_z_i64(dest, val, a->cpos, len);
38110b1347d2SRichard Henderson     } else {
38126fd0c7bcSRichard Henderson         tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len);
38130b1347d2SRichard Henderson     }
381430878590SRichard Henderson     save_gpr(ctx, a->t, dest);
38150b1347d2SRichard Henderson 
38160b1347d2SRichard Henderson     /* Install the new nullification.  */
381772ae4f2bSRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
381831234768SRichard Henderson     return nullify_end(ctx);
38190b1347d2SRichard Henderson }
38200b1347d2SRichard Henderson 
382172ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c,
38226fd0c7bcSRichard Henderson                        bool d, bool nz, unsigned len, TCGv_i64 val)
38230b1347d2SRichard Henderson {
38240b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
382572ae4f2bSRichard Henderson     unsigned widthm1 = d ? 63 : 31;
38266fd0c7bcSRichard Henderson     TCGv_i64 mask, tmp, shift, dest;
3827c53e401eSRichard Henderson     uint64_t msb = 1ULL << (len - 1);
38280b1347d2SRichard Henderson 
38290b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
3830aac0f603SRichard Henderson     shift = tcg_temp_new_i64();
3831aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
38320b1347d2SRichard Henderson 
38330b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
38346fd0c7bcSRichard Henderson     tcg_gen_andi_i64(shift, cpu_sar, widthm1);
38356fd0c7bcSRichard Henderson     tcg_gen_xori_i64(shift, shift, widthm1);
38360b1347d2SRichard Henderson 
3837aac0f603SRichard Henderson     mask = tcg_temp_new_i64();
38386fd0c7bcSRichard Henderson     tcg_gen_movi_i64(mask, msb + (msb - 1));
38396fd0c7bcSRichard Henderson     tcg_gen_and_i64(tmp, val, mask);
38400b1347d2SRichard Henderson     if (rs) {
38416fd0c7bcSRichard Henderson         tcg_gen_shl_i64(mask, mask, shift);
38426fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tmp, shift);
38436fd0c7bcSRichard Henderson         tcg_gen_andc_i64(dest, cpu_gr[rs], mask);
38446fd0c7bcSRichard Henderson         tcg_gen_or_i64(dest, dest, tmp);
38450b1347d2SRichard Henderson     } else {
38466fd0c7bcSRichard Henderson         tcg_gen_shl_i64(dest, tmp, shift);
38470b1347d2SRichard Henderson     }
38480b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
38490b1347d2SRichard Henderson 
38500b1347d2SRichard Henderson     /* Install the new nullification.  */
385172ae4f2bSRichard Henderson     ctx->null_cond = do_sed_cond(ctx, c, d, dest);
385231234768SRichard Henderson     return nullify_end(ctx);
38530b1347d2SRichard Henderson }
38540b1347d2SRichard Henderson 
385572ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a)
385630878590SRichard Henderson {
385772ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
385872ae4f2bSRichard Henderson         return false;
385972ae4f2bSRichard Henderson     }
3860a6deecceSSven Schnelle     if (a->c) {
3861a6deecceSSven Schnelle         nullify_over(ctx);
3862a6deecceSSven Schnelle     }
386372ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
386472ae4f2bSRichard Henderson                       load_gpr(ctx, a->r));
386530878590SRichard Henderson }
386630878590SRichard Henderson 
386772ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a)
386830878590SRichard Henderson {
386972ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
387072ae4f2bSRichard Henderson         return false;
387172ae4f2bSRichard Henderson     }
3872a6deecceSSven Schnelle     if (a->c) {
3873a6deecceSSven Schnelle         nullify_over(ctx);
3874a6deecceSSven Schnelle     }
387572ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
38766fd0c7bcSRichard Henderson                       tcg_constant_i64(a->i));
387730878590SRichard Henderson }
38780b1347d2SRichard Henderson 
38798340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
388098cd9ca7SRichard Henderson {
3881019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY
3882bc921866SRichard Henderson     ctx->iaq_j.space = tcg_temp_new_i64();
3883bc921866SRichard Henderson     load_spr(ctx, ctx->iaq_j.space, a->sp);
3884c301f34eSRichard Henderson #endif
3885019f4159SRichard Henderson 
3886bc921866SRichard Henderson     ctx->iaq_j.base = tcg_temp_new_i64();
3887bc921866SRichard Henderson     ctx->iaq_j.disp = 0;
3888bc921866SRichard Henderson 
3889bc921866SRichard Henderson     tcg_gen_addi_i64(ctx->iaq_j.base, load_gpr(ctx, a->b), a->disp);
3890bc921866SRichard Henderson     ctx->iaq_j.base = do_ibranch_priv(ctx, ctx->iaq_j.base);
3891bc921866SRichard Henderson 
3892bc921866SRichard Henderson     return do_ibranch(ctx, a->l, true, a->n);
389398cd9ca7SRichard Henderson }
389498cd9ca7SRichard Henderson 
38958340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
389698cd9ca7SRichard Henderson {
38972644f80bSRichard Henderson     return do_dbranch(ctx, a->disp, a->l, a->n);
389898cd9ca7SRichard Henderson }
389998cd9ca7SRichard Henderson 
39008340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
390143e05652SRichard Henderson {
3902bc921866SRichard Henderson     int64_t disp = a->disp;
390343e05652SRichard Henderson 
39046e5f5300SSven Schnelle     nullify_over(ctx);
39056e5f5300SSven Schnelle 
390643e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
390743e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
390843e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
390943e05652SRichard Henderson      *    b  gateway
391043e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
391143e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
391243e05652SRichard Henderson      * diagnose the security hole
391343e05652SRichard Henderson      *    b  gateway
391443e05652SRichard Henderson      *    b  evil
391543e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
391643e05652SRichard Henderson      */
3917bc921866SRichard Henderson     if (iaqe_variable(&ctx->iaq_b) || ctx->iaq_b.disp != ctx->iaq_f.disp + 4) {
391843e05652SRichard Henderson         return gen_illegal(ctx);
391943e05652SRichard Henderson     }
392043e05652SRichard Henderson 
392143e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
392243e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
392394956d7bSPhilippe Mathieu-Daudé         int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next);
392443e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
392543e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
392643e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
392743e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
392843e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
392943e05652SRichard Henderson         if (type < 0) {
393031234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
393131234768SRichard Henderson             return true;
393243e05652SRichard Henderson         }
393343e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
393443e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
3935bc921866SRichard Henderson             disp -= ctx->privilege;
3936bc921866SRichard Henderson             disp += type - 4;
393743e05652SRichard Henderson         }
393843e05652SRichard Henderson     } else {
3939bc921866SRichard Henderson         disp -= ctx->privilege;  /* priv = 0 */
394043e05652SRichard Henderson     }
394143e05652SRichard Henderson #endif
394243e05652SRichard Henderson 
39436e5f5300SSven Schnelle     if (a->l) {
39446fd0c7bcSRichard Henderson         TCGv_i64 tmp = dest_gpr(ctx, a->l);
39456e5f5300SSven Schnelle         if (ctx->privilege < 3) {
39466fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, tmp, -4);
39476e5f5300SSven Schnelle         }
39486fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, tmp, ctx->privilege);
39496e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
39506e5f5300SSven Schnelle     }
39516e5f5300SSven Schnelle 
3952bc921866SRichard Henderson     return do_dbranch(ctx, disp, 0, a->n);
395343e05652SRichard Henderson }
395443e05652SRichard Henderson 
39558340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
395698cd9ca7SRichard Henderson {
3957b35aec85SRichard Henderson     if (a->x) {
3958bc921866SRichard Henderson         DisasIAQE next = iaqe_incr(&ctx->iaq_f, 8);
3959bc921866SRichard Henderson         TCGv_i64 t0 = tcg_temp_new_i64();
3960bc921866SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
3961bc921866SRichard Henderson 
3962660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
3963bc921866SRichard Henderson         copy_iaoq_entry(ctx, t0, &next);
3964bc921866SRichard Henderson         tcg_gen_shli_i64(t1, load_gpr(ctx, a->x), 3);
3965bc921866SRichard Henderson         tcg_gen_add_i64(t0, t0, t1);
3966bc921866SRichard Henderson 
3967bc921866SRichard Henderson         ctx->iaq_j = iaqe_next_absv(ctx, t0);
3968bc921866SRichard Henderson         return do_ibranch(ctx, a->l, false, a->n);
3969b35aec85SRichard Henderson     } else {
3970b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
39712644f80bSRichard Henderson         return do_dbranch(ctx, 0, a->l, a->n);
3972b35aec85SRichard Henderson     }
397398cd9ca7SRichard Henderson }
397498cd9ca7SRichard Henderson 
39758340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
397698cd9ca7SRichard Henderson {
39776fd0c7bcSRichard Henderson     TCGv_i64 dest;
397898cd9ca7SRichard Henderson 
39798340f534SRichard Henderson     if (a->x == 0) {
39808340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
398198cd9ca7SRichard Henderson     } else {
3982aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
39836fd0c7bcSRichard Henderson         tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3);
39846fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b));
398598cd9ca7SRichard Henderson     }
3986660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
3987bc921866SRichard Henderson     ctx->iaq_j = iaqe_next_absv(ctx, dest);
3988bc921866SRichard Henderson 
3989bc921866SRichard Henderson     return do_ibranch(ctx, 0, false, a->n);
399098cd9ca7SRichard Henderson }
399198cd9ca7SRichard Henderson 
39928340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
399398cd9ca7SRichard Henderson {
3994019f4159SRichard Henderson     TCGv_i64 b = load_gpr(ctx, a->b);
399598cd9ca7SRichard Henderson 
3996019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY
3997bc921866SRichard Henderson     ctx->iaq_j.space = space_select(ctx, 0, b);
3998c301f34eSRichard Henderson #endif
3999bc921866SRichard Henderson     ctx->iaq_j.base = do_ibranch_priv(ctx, b);
4000bc921866SRichard Henderson     ctx->iaq_j.disp = 0;
4001019f4159SRichard Henderson 
4002bc921866SRichard Henderson     return do_ibranch(ctx, a->l, false, a->n);
400398cd9ca7SRichard Henderson }
400498cd9ca7SRichard Henderson 
4005a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a)
4006a8966ba7SRichard Henderson {
4007a8966ba7SRichard Henderson     /* All branch target stack instructions implement as nop. */
4008a8966ba7SRichard Henderson     return ctx->is_pa20;
4009a8966ba7SRichard Henderson }
4010a8966ba7SRichard Henderson 
40111ca74648SRichard Henderson /*
40121ca74648SRichard Henderson  * Float class 0
40131ca74648SRichard Henderson  */
4014ebe9383cSRichard Henderson 
40151ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4016ebe9383cSRichard Henderson {
4017ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
4018ebe9383cSRichard Henderson }
4019ebe9383cSRichard Henderson 
402059f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
402159f8c04bSHelge Deller {
4022a300dad3SRichard Henderson     uint64_t ret;
4023a300dad3SRichard Henderson 
4024c53e401eSRichard Henderson     if (ctx->is_pa20) {
4025a300dad3SRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
4026a300dad3SRichard Henderson     } else {
4027a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
4028a300dad3SRichard Henderson     }
4029a300dad3SRichard Henderson 
403059f8c04bSHelge Deller     nullify_over(ctx);
4031a300dad3SRichard Henderson     save_frd(0, tcg_constant_i64(ret));
403259f8c04bSHelge Deller     return nullify_end(ctx);
403359f8c04bSHelge Deller }
403459f8c04bSHelge Deller 
40351ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
40361ca74648SRichard Henderson {
40371ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
40381ca74648SRichard Henderson }
40391ca74648SRichard Henderson 
4040ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4041ebe9383cSRichard Henderson {
4042ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4043ebe9383cSRichard Henderson }
4044ebe9383cSRichard Henderson 
40451ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
40461ca74648SRichard Henderson {
40471ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
40481ca74648SRichard Henderson }
40491ca74648SRichard Henderson 
40501ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4051ebe9383cSRichard Henderson {
4052ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4053ebe9383cSRichard Henderson }
4054ebe9383cSRichard Henderson 
40551ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
40561ca74648SRichard Henderson {
40571ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
40581ca74648SRichard Henderson }
40591ca74648SRichard Henderson 
4060ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4061ebe9383cSRichard Henderson {
4062ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4063ebe9383cSRichard Henderson }
4064ebe9383cSRichard Henderson 
40651ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
40661ca74648SRichard Henderson {
40671ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
40681ca74648SRichard Henderson }
40691ca74648SRichard Henderson 
40701ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
40711ca74648SRichard Henderson {
40721ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
40731ca74648SRichard Henderson }
40741ca74648SRichard Henderson 
40751ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
40761ca74648SRichard Henderson {
40771ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
40781ca74648SRichard Henderson }
40791ca74648SRichard Henderson 
40801ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
40811ca74648SRichard Henderson {
40821ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
40831ca74648SRichard Henderson }
40841ca74648SRichard Henderson 
40851ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
40861ca74648SRichard Henderson {
40871ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
40881ca74648SRichard Henderson }
40891ca74648SRichard Henderson 
40901ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4091ebe9383cSRichard Henderson {
4092ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4093ebe9383cSRichard Henderson }
4094ebe9383cSRichard Henderson 
40951ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
40961ca74648SRichard Henderson {
40971ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
40981ca74648SRichard Henderson }
40991ca74648SRichard Henderson 
4100ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4101ebe9383cSRichard Henderson {
4102ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4103ebe9383cSRichard Henderson }
4104ebe9383cSRichard Henderson 
41051ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
41061ca74648SRichard Henderson {
41071ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
41081ca74648SRichard Henderson }
41091ca74648SRichard Henderson 
41101ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4111ebe9383cSRichard Henderson {
4112ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4113ebe9383cSRichard Henderson }
4114ebe9383cSRichard Henderson 
41151ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
41161ca74648SRichard Henderson {
41171ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
41181ca74648SRichard Henderson }
41191ca74648SRichard Henderson 
4120ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4121ebe9383cSRichard Henderson {
4122ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4123ebe9383cSRichard Henderson }
4124ebe9383cSRichard Henderson 
41251ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
41261ca74648SRichard Henderson {
41271ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
41281ca74648SRichard Henderson }
41291ca74648SRichard Henderson 
41301ca74648SRichard Henderson /*
41311ca74648SRichard Henderson  * Float class 1
41321ca74648SRichard Henderson  */
41331ca74648SRichard Henderson 
41341ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
41351ca74648SRichard Henderson {
41361ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
41371ca74648SRichard Henderson }
41381ca74648SRichard Henderson 
41391ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
41401ca74648SRichard Henderson {
41411ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
41421ca74648SRichard Henderson }
41431ca74648SRichard Henderson 
41441ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
41451ca74648SRichard Henderson {
41461ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
41471ca74648SRichard Henderson }
41481ca74648SRichard Henderson 
41491ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
41501ca74648SRichard Henderson {
41511ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
41521ca74648SRichard Henderson }
41531ca74648SRichard Henderson 
41541ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
41551ca74648SRichard Henderson {
41561ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
41571ca74648SRichard Henderson }
41581ca74648SRichard Henderson 
41591ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
41601ca74648SRichard Henderson {
41611ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
41621ca74648SRichard Henderson }
41631ca74648SRichard Henderson 
41641ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
41651ca74648SRichard Henderson {
41661ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
41671ca74648SRichard Henderson }
41681ca74648SRichard Henderson 
41691ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
41701ca74648SRichard Henderson {
41711ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
41721ca74648SRichard Henderson }
41731ca74648SRichard Henderson 
41741ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
41751ca74648SRichard Henderson {
41761ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
41771ca74648SRichard Henderson }
41781ca74648SRichard Henderson 
41791ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
41801ca74648SRichard Henderson {
41811ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
41821ca74648SRichard Henderson }
41831ca74648SRichard Henderson 
41841ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
41851ca74648SRichard Henderson {
41861ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
41871ca74648SRichard Henderson }
41881ca74648SRichard Henderson 
41891ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
41901ca74648SRichard Henderson {
41911ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
41921ca74648SRichard Henderson }
41931ca74648SRichard Henderson 
41941ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
41951ca74648SRichard Henderson {
41961ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
41971ca74648SRichard Henderson }
41981ca74648SRichard Henderson 
41991ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
42001ca74648SRichard Henderson {
42011ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
42021ca74648SRichard Henderson }
42031ca74648SRichard Henderson 
42041ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
42051ca74648SRichard Henderson {
42061ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
42071ca74648SRichard Henderson }
42081ca74648SRichard Henderson 
42091ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
42101ca74648SRichard Henderson {
42111ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
42121ca74648SRichard Henderson }
42131ca74648SRichard Henderson 
42141ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
42151ca74648SRichard Henderson {
42161ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
42171ca74648SRichard Henderson }
42181ca74648SRichard Henderson 
42191ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
42201ca74648SRichard Henderson {
42211ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
42221ca74648SRichard Henderson }
42231ca74648SRichard Henderson 
42241ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
42251ca74648SRichard Henderson {
42261ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
42271ca74648SRichard Henderson }
42281ca74648SRichard Henderson 
42291ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
42301ca74648SRichard Henderson {
42311ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
42321ca74648SRichard Henderson }
42331ca74648SRichard Henderson 
42341ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
42351ca74648SRichard Henderson {
42361ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
42371ca74648SRichard Henderson }
42381ca74648SRichard Henderson 
42391ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
42401ca74648SRichard Henderson {
42411ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
42421ca74648SRichard Henderson }
42431ca74648SRichard Henderson 
42441ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
42451ca74648SRichard Henderson {
42461ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
42471ca74648SRichard Henderson }
42481ca74648SRichard Henderson 
42491ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
42501ca74648SRichard Henderson {
42511ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
42521ca74648SRichard Henderson }
42531ca74648SRichard Henderson 
42541ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
42551ca74648SRichard Henderson {
42561ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
42571ca74648SRichard Henderson }
42581ca74648SRichard Henderson 
42591ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
42601ca74648SRichard Henderson {
42611ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
42621ca74648SRichard Henderson }
42631ca74648SRichard Henderson 
42641ca74648SRichard Henderson /*
42651ca74648SRichard Henderson  * Float class 2
42661ca74648SRichard Henderson  */
42671ca74648SRichard Henderson 
42681ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
4269ebe9383cSRichard Henderson {
4270ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4271ebe9383cSRichard Henderson 
4272ebe9383cSRichard Henderson     nullify_over(ctx);
4273ebe9383cSRichard Henderson 
42741ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
42751ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
427629dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
427729dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4278ebe9383cSRichard Henderson 
4279ad75a51eSRichard Henderson     gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc);
4280ebe9383cSRichard Henderson 
42811ca74648SRichard Henderson     return nullify_end(ctx);
4282ebe9383cSRichard Henderson }
4283ebe9383cSRichard Henderson 
42841ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
4285ebe9383cSRichard Henderson {
4286ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4287ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4288ebe9383cSRichard Henderson 
4289ebe9383cSRichard Henderson     nullify_over(ctx);
4290ebe9383cSRichard Henderson 
42911ca74648SRichard Henderson     ta = load_frd0(a->r1);
42921ca74648SRichard Henderson     tb = load_frd0(a->r2);
429329dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
429429dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4295ebe9383cSRichard Henderson 
4296ad75a51eSRichard Henderson     gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc);
4297ebe9383cSRichard Henderson 
429831234768SRichard Henderson     return nullify_end(ctx);
4299ebe9383cSRichard Henderson }
4300ebe9383cSRichard Henderson 
43011ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
4302ebe9383cSRichard Henderson {
43033692ad21SRichard Henderson     TCGCond tc = TCG_COND_TSTNE;
43043692ad21SRichard Henderson     uint32_t mask;
43056fd0c7bcSRichard Henderson     TCGv_i64 t;
4306ebe9383cSRichard Henderson 
4307ebe9383cSRichard Henderson     nullify_over(ctx);
4308ebe9383cSRichard Henderson 
4309aac0f603SRichard Henderson     t = tcg_temp_new_i64();
43106fd0c7bcSRichard Henderson     tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow));
4311ebe9383cSRichard Henderson 
43121ca74648SRichard Henderson     if (a->y == 1) {
43131ca74648SRichard Henderson         switch (a->c) {
4314ebe9383cSRichard Henderson         case 0: /* simple */
4315f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK;
4316f33a22c1SRichard Henderson             break;
4317ebe9383cSRichard Henderson         case 2: /* rej */
43183692ad21SRichard Henderson             tc = TCG_COND_TSTEQ;
4319ebe9383cSRichard Henderson             /* fallthru */
4320ebe9383cSRichard Henderson         case 1: /* acc */
4321f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ_MASK;
4322ebe9383cSRichard Henderson             break;
4323ebe9383cSRichard Henderson         case 6: /* rej8 */
43243692ad21SRichard Henderson             tc = TCG_COND_TSTEQ;
4325ebe9383cSRichard Henderson             /* fallthru */
4326ebe9383cSRichard Henderson         case 5: /* acc8 */
4327f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_6_MASK;
4328ebe9383cSRichard Henderson             break;
4329ebe9383cSRichard Henderson         case 9: /* acc6 */
4330f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_4_MASK;
4331ebe9383cSRichard Henderson             break;
4332ebe9383cSRichard Henderson         case 13: /* acc4 */
4333f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_2_MASK;
4334ebe9383cSRichard Henderson             break;
4335ebe9383cSRichard Henderson         case 17: /* acc2 */
4336f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_MASK;
4337ebe9383cSRichard Henderson             break;
4338ebe9383cSRichard Henderson         default:
43391ca74648SRichard Henderson             gen_illegal(ctx);
43401ca74648SRichard Henderson             return true;
4341ebe9383cSRichard Henderson         }
43421ca74648SRichard Henderson     } else {
43431ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
43443692ad21SRichard Henderson         mask = R_FPSR_CA0_MASK >> cbit;
43451ca74648SRichard Henderson     }
43461ca74648SRichard Henderson 
43473692ad21SRichard Henderson     ctx->null_cond = cond_make_ti(tc, t, mask);
434831234768SRichard Henderson     return nullify_end(ctx);
4349ebe9383cSRichard Henderson }
4350ebe9383cSRichard Henderson 
43511ca74648SRichard Henderson /*
43521ca74648SRichard Henderson  * Float class 2
43531ca74648SRichard Henderson  */
43541ca74648SRichard Henderson 
43551ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
4356ebe9383cSRichard Henderson {
43571ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
43581ca74648SRichard Henderson }
43591ca74648SRichard Henderson 
43601ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
43611ca74648SRichard Henderson {
43621ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
43631ca74648SRichard Henderson }
43641ca74648SRichard Henderson 
43651ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
43661ca74648SRichard Henderson {
43671ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
43681ca74648SRichard Henderson }
43691ca74648SRichard Henderson 
43701ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
43711ca74648SRichard Henderson {
43721ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
43731ca74648SRichard Henderson }
43741ca74648SRichard Henderson 
43751ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
43761ca74648SRichard Henderson {
43771ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
43781ca74648SRichard Henderson }
43791ca74648SRichard Henderson 
43801ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
43811ca74648SRichard Henderson {
43821ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
43831ca74648SRichard Henderson }
43841ca74648SRichard Henderson 
43851ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
43861ca74648SRichard Henderson {
43871ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
43881ca74648SRichard Henderson }
43891ca74648SRichard Henderson 
43901ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
43911ca74648SRichard Henderson {
43921ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
43931ca74648SRichard Henderson }
43941ca74648SRichard Henderson 
43951ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
43961ca74648SRichard Henderson {
43971ca74648SRichard Henderson     TCGv_i64 x, y;
4398ebe9383cSRichard Henderson 
4399ebe9383cSRichard Henderson     nullify_over(ctx);
4400ebe9383cSRichard Henderson 
44011ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
44021ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
44031ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
44041ca74648SRichard Henderson     save_frd(a->t, x);
4405ebe9383cSRichard Henderson 
440631234768SRichard Henderson     return nullify_end(ctx);
4407ebe9383cSRichard Henderson }
4408ebe9383cSRichard Henderson 
4409ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4410ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4411ebe9383cSRichard Henderson {
4412ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4413ebe9383cSRichard Henderson }
4414ebe9383cSRichard Henderson 
4415b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4416ebe9383cSRichard Henderson {
4417b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4418b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4419b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4420b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4421b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4422ebe9383cSRichard Henderson 
4423ebe9383cSRichard Henderson     nullify_over(ctx);
4424ebe9383cSRichard Henderson 
4425ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4426ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4427ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4428ebe9383cSRichard Henderson 
442931234768SRichard Henderson     return nullify_end(ctx);
4430ebe9383cSRichard Henderson }
4431ebe9383cSRichard Henderson 
4432b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4433b1e2af57SRichard Henderson {
4434b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4435b1e2af57SRichard Henderson }
4436b1e2af57SRichard Henderson 
4437b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4438b1e2af57SRichard Henderson {
4439b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4440b1e2af57SRichard Henderson }
4441b1e2af57SRichard Henderson 
4442b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4443b1e2af57SRichard Henderson {
4444b1e2af57SRichard Henderson     nullify_over(ctx);
4445b1e2af57SRichard Henderson 
4446b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4447b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4448b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4449b1e2af57SRichard Henderson 
4450b1e2af57SRichard Henderson     return nullify_end(ctx);
4451b1e2af57SRichard Henderson }
4452b1e2af57SRichard Henderson 
4453b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4454b1e2af57SRichard Henderson {
4455b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4456b1e2af57SRichard Henderson }
4457b1e2af57SRichard Henderson 
4458b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4459b1e2af57SRichard Henderson {
4460b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4461b1e2af57SRichard Henderson }
4462b1e2af57SRichard Henderson 
4463c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4464ebe9383cSRichard Henderson {
4465c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4466ebe9383cSRichard Henderson 
4467ebe9383cSRichard Henderson     nullify_over(ctx);
4468c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4469c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4470c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4471ebe9383cSRichard Henderson 
4472c3bad4f8SRichard Henderson     if (a->neg) {
4473ad75a51eSRichard Henderson         gen_helper_fmpynfadd_s(x, tcg_env, x, y, z);
4474ebe9383cSRichard Henderson     } else {
4475ad75a51eSRichard Henderson         gen_helper_fmpyfadd_s(x, tcg_env, x, y, z);
4476ebe9383cSRichard Henderson     }
4477ebe9383cSRichard Henderson 
4478c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
447931234768SRichard Henderson     return nullify_end(ctx);
4480ebe9383cSRichard Henderson }
4481ebe9383cSRichard Henderson 
4482c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4483ebe9383cSRichard Henderson {
4484c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4485ebe9383cSRichard Henderson 
4486ebe9383cSRichard Henderson     nullify_over(ctx);
4487c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4488c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4489c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4490ebe9383cSRichard Henderson 
4491c3bad4f8SRichard Henderson     if (a->neg) {
4492ad75a51eSRichard Henderson         gen_helper_fmpynfadd_d(x, tcg_env, x, y, z);
4493ebe9383cSRichard Henderson     } else {
4494ad75a51eSRichard Henderson         gen_helper_fmpyfadd_d(x, tcg_env, x, y, z);
4495ebe9383cSRichard Henderson     }
4496ebe9383cSRichard Henderson 
4497c3bad4f8SRichard Henderson     save_frd(a->t, x);
449831234768SRichard Henderson     return nullify_end(ctx);
4499ebe9383cSRichard Henderson }
4500ebe9383cSRichard Henderson 
450138193127SRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */
450238193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a)
450315da177bSSven Schnelle {
4504cf6b28d4SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4505cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4506ad75a51eSRichard Henderson     nullify_over(ctx);
4507ad75a51eSRichard Henderson     gen_helper_diag_btlb(tcg_env);
4508cf6b28d4SHelge Deller     return nullify_end(ctx);
450938193127SRichard Henderson #endif
451015da177bSSven Schnelle }
451138193127SRichard Henderson 
451238193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */
451338193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a)
451438193127SRichard Henderson {
451538193127SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
451638193127SRichard Henderson #ifndef CONFIG_USER_ONLY
4517dbca0835SHelge Deller     nullify_over(ctx);
4518dbca0835SHelge Deller     gen_helper_diag_console_output(tcg_env);
4519dbca0835SHelge Deller     return nullify_end(ctx);
4520ad75a51eSRichard Henderson #endif
452138193127SRichard Henderson }
452238193127SRichard Henderson 
45233bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a)
45243bdf2081SHelge Deller {
45253bdf2081SHelge Deller     return !ctx->is_pa20 && do_getshadowregs(ctx);
45263bdf2081SHelge Deller }
45273bdf2081SHelge Deller 
45283bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a)
45293bdf2081SHelge Deller {
45303bdf2081SHelge Deller     return ctx->is_pa20 && do_getshadowregs(ctx);
45313bdf2081SHelge Deller }
45323bdf2081SHelge Deller 
45333bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a)
45343bdf2081SHelge Deller {
45353bdf2081SHelge Deller     return !ctx->is_pa20 && do_putshadowregs(ctx);
45363bdf2081SHelge Deller }
45373bdf2081SHelge Deller 
45383bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a)
45393bdf2081SHelge Deller {
45403bdf2081SHelge Deller     return ctx->is_pa20 && do_putshadowregs(ctx);
45413bdf2081SHelge Deller }
45423bdf2081SHelge Deller 
454338193127SRichard Henderson static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a)
454438193127SRichard Henderson {
454538193127SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4546ad75a51eSRichard Henderson     qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4547ad75a51eSRichard Henderson     return true;
4548ad75a51eSRichard Henderson }
454915da177bSSven Schnelle 
4550b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
455161766fe9SRichard Henderson {
455251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4553f764718dSRichard Henderson     int bound;
455461766fe9SRichard Henderson 
455551b061fbSRichard Henderson     ctx->cs = cs;
4556494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
4557bd6243a3SRichard Henderson     ctx->is_pa20 = hppa_is_pa20(cpu_env(cs));
45583d68ee7bSRichard Henderson 
45593d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
4560c01e5dfbSHelge Deller     ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX);
45613d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
45620d89cb7cSRichard Henderson     ctx->iaoq_first = ctx->base.pc_first | ctx->privilege;
45630d89cb7cSRichard Henderson     ctx->iaq_b.disp = ctx->base.tb->cs_base - ctx->base.pc_first;
4564217d1a5eSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4565c301f34eSRichard Henderson #else
4566494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4567bb67ec32SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D
4568bb67ec32SRichard Henderson                     ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P)
4569451d993dSRichard Henderson                     : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX);
45703d68ee7bSRichard Henderson 
4571c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4572c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4573c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4574c301f34eSRichard Henderson     int32_t diff = cs_base;
4575c301f34eSRichard Henderson 
45760d89cb7cSRichard Henderson     ctx->iaoq_first = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
45770d89cb7cSRichard Henderson 
4578bc921866SRichard Henderson     if (diff) {
45790d89cb7cSRichard Henderson         ctx->iaq_b.disp = diff;
4580bc921866SRichard Henderson     } else {
4581bc921866SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
4582bc921866SRichard Henderson         ctx->iaq_b.space = cpu_iasq_b;
4583bc921866SRichard Henderson     }
4584c301f34eSRichard Henderson #endif
458561766fe9SRichard Henderson 
4586a4db4a78SRichard Henderson     ctx->zero = tcg_constant_i64(0);
4587a4db4a78SRichard Henderson 
45883d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
45893d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4590b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
459161766fe9SRichard Henderson }
459261766fe9SRichard Henderson 
459351b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
459451b061fbSRichard Henderson {
459551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
459661766fe9SRichard Henderson 
45973d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
459851b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
459951b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4600494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
460151b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
460251b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4603129e9cc3SRichard Henderson     }
460451b061fbSRichard Henderson     ctx->null_lab = NULL;
460561766fe9SRichard Henderson }
460661766fe9SRichard Henderson 
460751b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
460851b061fbSRichard Henderson {
460951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
461051b061fbSRichard Henderson 
4611bc921866SRichard Henderson     tcg_debug_assert(!iaqe_variable(&ctx->iaq_f));
46120d89cb7cSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_first + ctx->iaq_f.disp,
46130d89cb7cSRichard Henderson                        (iaqe_variable(&ctx->iaq_b) ? -1 :
46140d89cb7cSRichard Henderson                         ctx->iaoq_first + ctx->iaq_b.disp), 0);
461524638bd1SRichard Henderson     ctx->insn_start_updated = false;
461651b061fbSRichard Henderson }
461751b061fbSRichard Henderson 
461851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
461951b061fbSRichard Henderson {
462051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4621b77af26eSRichard Henderson     CPUHPPAState *env = cpu_env(cs);
462251b061fbSRichard Henderson     DisasJumpType ret;
462351b061fbSRichard Henderson 
462451b061fbSRichard Henderson     /* Execute one insn.  */
4625ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4626c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
462731234768SRichard Henderson         do_page_zero(ctx);
462831234768SRichard Henderson         ret = ctx->base.is_jmp;
4629869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4630ba1d0b44SRichard Henderson     } else
4631ba1d0b44SRichard Henderson #endif
4632ba1d0b44SRichard Henderson     {
463361766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
463461766fe9SRichard Henderson            the page permissions for execute.  */
46354e116893SIlya Leoshkevich         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
463661766fe9SRichard Henderson 
4637bc921866SRichard Henderson         /*
4638bc921866SRichard Henderson          * Set up the IA queue for the next insn.
4639bc921866SRichard Henderson          * This will be overwritten by a branch.
4640bc921866SRichard Henderson          */
4641bc921866SRichard Henderson         ctx->iaq_n = NULL;
4642bc921866SRichard Henderson         memset(&ctx->iaq_j, 0, sizeof(ctx->iaq_j));
464361766fe9SRichard Henderson 
464451b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
464551b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4646869051eaSRichard Henderson             ret = DISAS_NEXT;
4647129e9cc3SRichard Henderson         } else {
46481a19da0dSRichard Henderson             ctx->insn = insn;
464931274b46SRichard Henderson             if (!decode(ctx, insn)) {
465031274b46SRichard Henderson                 gen_illegal(ctx);
465131274b46SRichard Henderson             }
465231234768SRichard Henderson             ret = ctx->base.is_jmp;
465351b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4654129e9cc3SRichard Henderson         }
465561766fe9SRichard Henderson     }
465661766fe9SRichard Henderson 
4657dbdccbdfSRichard Henderson     /* If the TranslationBlock must end, do so. */
4658dbdccbdfSRichard Henderson     ctx->base.pc_next += 4;
4659dbdccbdfSRichard Henderson     if (ret != DISAS_NEXT) {
4660dbdccbdfSRichard Henderson         return;
466161766fe9SRichard Henderson     }
4662dbdccbdfSRichard Henderson     /* Note this also detects a priority change. */
4663bc921866SRichard Henderson     if (iaqe_variable(&ctx->iaq_b)
4664bc921866SRichard Henderson         || ctx->iaq_b.disp != ctx->iaq_f.disp + 4) {
4665dbdccbdfSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
4666dbdccbdfSRichard Henderson         return;
4667129e9cc3SRichard Henderson     }
4668dbdccbdfSRichard Henderson 
4669dbdccbdfSRichard Henderson     /*
4670dbdccbdfSRichard Henderson      * Advance the insn queue.
4671dbdccbdfSRichard Henderson      * The only exit now is DISAS_TOO_MANY from the translator loop.
4672dbdccbdfSRichard Henderson      */
4673bc921866SRichard Henderson     ctx->iaq_f.disp = ctx->iaq_b.disp;
4674bc921866SRichard Henderson     if (!ctx->iaq_n) {
4675bc921866SRichard Henderson         ctx->iaq_b.disp += 4;
4676bc921866SRichard Henderson         return;
4677bc921866SRichard Henderson     }
4678bc921866SRichard Henderson     /*
4679bc921866SRichard Henderson      * If IAQ_Next is variable in any way, we need to copy into the
4680bc921866SRichard Henderson      * IAQ_Back globals, in case the next insn raises an exception.
4681bc921866SRichard Henderson      */
4682bc921866SRichard Henderson     if (ctx->iaq_n->base) {
4683bc921866SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaq_n);
4684bc921866SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
4685bc921866SRichard Henderson         ctx->iaq_b.disp = 0;
46860dcd6640SRichard Henderson     } else {
4687bc921866SRichard Henderson         ctx->iaq_b.disp = ctx->iaq_n->disp;
46880dcd6640SRichard Henderson     }
4689bc921866SRichard Henderson     if (ctx->iaq_n->space) {
4690bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, ctx->iaq_n->space);
4691bc921866SRichard Henderson         ctx->iaq_b.space = cpu_iasq_b;
4692142faf5fSRichard Henderson     }
469361766fe9SRichard Henderson }
469461766fe9SRichard Henderson 
469551b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
469651b061fbSRichard Henderson {
469751b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4698e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
4699dbdccbdfSRichard Henderson     /* Assume the insn queue has not been advanced. */
4700bc921866SRichard Henderson     DisasIAQE *f = &ctx->iaq_b;
4701bc921866SRichard Henderson     DisasIAQE *b = ctx->iaq_n;
470251b061fbSRichard Henderson 
4703e1b5a5edSRichard Henderson     switch (is_jmp) {
4704869051eaSRichard Henderson     case DISAS_NORETURN:
470561766fe9SRichard Henderson         break;
470651b061fbSRichard Henderson     case DISAS_TOO_MANY:
4707dbdccbdfSRichard Henderson         /* The insn queue has not been advanced. */
4708bc921866SRichard Henderson         f = &ctx->iaq_f;
4709bc921866SRichard Henderson         b = &ctx->iaq_b;
471061766fe9SRichard Henderson         /* FALLTHRU */
4711dbdccbdfSRichard Henderson     case DISAS_IAQ_N_STALE:
4712bc921866SRichard Henderson         if (use_goto_tb(ctx, f, b)
4713dbdccbdfSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4714dbdccbdfSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
4715dbdccbdfSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
4716bc921866SRichard Henderson             gen_goto_tb(ctx, 0, f, b);
47178532a14eSRichard Henderson             break;
471861766fe9SRichard Henderson         }
4719c5d0aec2SRichard Henderson         /* FALLTHRU */
4720dbdccbdfSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
4721bc921866SRichard Henderson         install_iaq_entries(ctx, f, b);
4722dbdccbdfSRichard Henderson         nullify_save(ctx);
4723dbdccbdfSRichard Henderson         if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
4724dbdccbdfSRichard Henderson             tcg_gen_exit_tb(NULL, 0);
4725dbdccbdfSRichard Henderson             break;
4726dbdccbdfSRichard Henderson         }
4727dbdccbdfSRichard Henderson         /* FALLTHRU */
4728dbdccbdfSRichard Henderson     case DISAS_IAQ_N_UPDATED:
4729dbdccbdfSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
4730dbdccbdfSRichard Henderson         break;
4731c5d0aec2SRichard Henderson     case DISAS_EXIT:
4732c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
473361766fe9SRichard Henderson         break;
473461766fe9SRichard Henderson     default:
473551b061fbSRichard Henderson         g_assert_not_reached();
473661766fe9SRichard Henderson     }
4737*80603007SRichard Henderson 
4738*80603007SRichard Henderson     for (DisasDelayException *e = ctx->delay_excp_list; e ; e = e->next) {
4739*80603007SRichard Henderson         gen_set_label(e->lab);
4740*80603007SRichard Henderson         if (e->set_n >= 0) {
4741*80603007SRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, e->set_n);
4742*80603007SRichard Henderson         }
4743*80603007SRichard Henderson         if (e->set_iir) {
4744*80603007SRichard Henderson             tcg_gen_st_i64(tcg_constant_i64(e->insn), tcg_env,
4745*80603007SRichard Henderson                            offsetof(CPUHPPAState, cr[CR_IIR]));
4746*80603007SRichard Henderson         }
4747*80603007SRichard Henderson         install_iaq_entries(ctx, &e->iaq_f, &e->iaq_b);
4748*80603007SRichard Henderson         gen_excp_1(e->excp);
4749*80603007SRichard Henderson     }
475051b061fbSRichard Henderson }
475161766fe9SRichard Henderson 
47528eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase,
47538eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
475451b061fbSRichard Henderson {
4755c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
475661766fe9SRichard Henderson 
4757ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4758ba1d0b44SRichard Henderson     switch (pc) {
47597ad439dfSRichard Henderson     case 0x00:
47608eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
4761ba1d0b44SRichard Henderson         return;
47627ad439dfSRichard Henderson     case 0xb0:
47638eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
4764ba1d0b44SRichard Henderson         return;
47657ad439dfSRichard Henderson     case 0xe0:
47668eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4767ba1d0b44SRichard Henderson         return;
47687ad439dfSRichard Henderson     case 0x100:
47698eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
4770ba1d0b44SRichard Henderson         return;
47717ad439dfSRichard Henderson     }
4772ba1d0b44SRichard Henderson #endif
4773ba1d0b44SRichard Henderson 
47748eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(pc));
47758eb806a7SRichard Henderson     target_disas(logfile, cs, pc, dcbase->tb->size);
477661766fe9SRichard Henderson }
477751b061fbSRichard Henderson 
477851b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
477951b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
478051b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
478151b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
478251b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
478351b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
478451b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
478551b061fbSRichard Henderson };
478651b061fbSRichard Henderson 
4787597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
478832f0c394SAnton Johansson                            vaddr pc, void *host_pc)
478951b061fbSRichard Henderson {
4790bc921866SRichard Henderson     DisasContext ctx = { };
4791306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
479261766fe9SRichard Henderson }
4793