xref: /openbmc/qemu/target/hppa/translate.c (revision 7aee8189ade5b0ee0809d5c01ecff87d89ad14cd)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
155eaa3783bSRichard Henderson #else
156eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
157eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
158eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
159eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
160eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
161eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
162eaa3783bSRichard Henderson 
163eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
164eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
172eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
173eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
174eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
175eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
176eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
177eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
178eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
179eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
181eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
182eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
183eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
184eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
185eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
186eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
187eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
188eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
189eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
190eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
191eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
192eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
193eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
194eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
199eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
200eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
201eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
202eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
203eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
204eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
205eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
221eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
223eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
224eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
225eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
226eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
238eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
240eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
241eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
243eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
250eaa3783bSRichard Henderson 
25161766fe9SRichard Henderson typedef struct DisasCond {
25261766fe9SRichard Henderson     TCGCond c;
253eaa3783bSRichard Henderson     TCGv_reg a0, a1;
25461766fe9SRichard Henderson     bool a0_is_n;
25561766fe9SRichard Henderson     bool a1_is_0;
25661766fe9SRichard Henderson } DisasCond;
25761766fe9SRichard Henderson 
25861766fe9SRichard Henderson typedef struct DisasContext {
259d01a3625SRichard Henderson     DisasContextBase base;
26061766fe9SRichard Henderson     CPUState *cs;
26161766fe9SRichard Henderson 
262eaa3783bSRichard Henderson     target_ureg iaoq_f;
263eaa3783bSRichard Henderson     target_ureg iaoq_b;
264eaa3783bSRichard Henderson     target_ureg iaoq_n;
265eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
26661766fe9SRichard Henderson 
26786f8d05fSRichard Henderson     int ntempr, ntempl;
2685eecd37aSRichard Henderson     TCGv_reg tempr[8];
26986f8d05fSRichard Henderson     TCGv_tl  templ[4];
27061766fe9SRichard Henderson 
27161766fe9SRichard Henderson     DisasCond null_cond;
27261766fe9SRichard Henderson     TCGLabel *null_lab;
27361766fe9SRichard Henderson 
2741a19da0dSRichard Henderson     uint32_t insn;
275494737b7SRichard Henderson     uint32_t tb_flags;
2763d68ee7bSRichard Henderson     int mmu_idx;
2773d68ee7bSRichard Henderson     int privilege;
27861766fe9SRichard Henderson     bool psw_n_nonzero;
27961766fe9SRichard Henderson } DisasContext;
28061766fe9SRichard Henderson 
281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
282e36f27efSRichard Henderson static int expand_sm_imm(int val)
283e36f27efSRichard Henderson {
284e36f27efSRichard Henderson     if (val & PSW_SM_E) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     if (val & PSW_SM_W) {
288e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
289e36f27efSRichard Henderson     }
290e36f27efSRichard Henderson     return val;
291e36f27efSRichard Henderson }
292e36f27efSRichard Henderson 
29340f9f908SRichard Henderson /* Include the auto-generated decoder.  */
29440f9f908SRichard Henderson #include "decode.inc.c"
29540f9f908SRichard Henderson 
29661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
29761766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
298869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
29961766fe9SRichard Henderson 
30061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
30161766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
302869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
30361766fe9SRichard Henderson 
304e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
305e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
306e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
307e1b5a5edSRichard Henderson 
30861766fe9SRichard Henderson typedef struct DisasInsn {
30961766fe9SRichard Henderson     uint32_t insn, mask;
31031234768SRichard Henderson     bool (*trans)(DisasContext *ctx, uint32_t insn,
31161766fe9SRichard Henderson                   const struct DisasInsn *f);
312b2167459SRichard Henderson     union {
313eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
314eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
315eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
316eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
317eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
318eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
319eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
320eff235ebSPaolo Bonzini     } f;
32161766fe9SRichard Henderson } DisasInsn;
32261766fe9SRichard Henderson 
32361766fe9SRichard Henderson /* global register indexes */
324eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
32533423472SRichard Henderson static TCGv_i64 cpu_sr[4];
326494737b7SRichard Henderson static TCGv_i64 cpu_srH;
327eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
328eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
329c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
330c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
331eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
332eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
333eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
334eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
335eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
33661766fe9SRichard Henderson 
33761766fe9SRichard Henderson #include "exec/gen-icount.h"
33861766fe9SRichard Henderson 
33961766fe9SRichard Henderson void hppa_translate_init(void)
34061766fe9SRichard Henderson {
34161766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
34261766fe9SRichard Henderson 
343eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
34461766fe9SRichard Henderson     static const GlobalVar vars[] = {
34535136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
34661766fe9SRichard Henderson         DEF_VAR(psw_n),
34761766fe9SRichard Henderson         DEF_VAR(psw_v),
34861766fe9SRichard Henderson         DEF_VAR(psw_cb),
34961766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
35061766fe9SRichard Henderson         DEF_VAR(iaoq_f),
35161766fe9SRichard Henderson         DEF_VAR(iaoq_b),
35261766fe9SRichard Henderson     };
35361766fe9SRichard Henderson 
35461766fe9SRichard Henderson #undef DEF_VAR
35561766fe9SRichard Henderson 
35661766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
35761766fe9SRichard Henderson     static const char gr_names[32][4] = {
35861766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
35961766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
36061766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
36161766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
36261766fe9SRichard Henderson     };
36333423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
364494737b7SRichard Henderson     static const char sr_names[5][4] = {
365494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
36633423472SRichard Henderson     };
36761766fe9SRichard Henderson 
36861766fe9SRichard Henderson     int i;
36961766fe9SRichard Henderson 
370f764718dSRichard Henderson     cpu_gr[0] = NULL;
37161766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
37261766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
37361766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
37461766fe9SRichard Henderson                                        gr_names[i]);
37561766fe9SRichard Henderson     }
37633423472SRichard Henderson     for (i = 0; i < 4; i++) {
37733423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
37833423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
37933423472SRichard Henderson                                            sr_names[i]);
38033423472SRichard Henderson     }
381494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
382494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
383494737b7SRichard Henderson                                      sr_names[4]);
38461766fe9SRichard Henderson 
38561766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
38661766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
38761766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
38861766fe9SRichard Henderson     }
389c301f34eSRichard Henderson 
390c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
391c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
392c301f34eSRichard Henderson                                         "iasq_f");
393c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
394c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
395c301f34eSRichard Henderson                                         "iasq_b");
39661766fe9SRichard Henderson }
39761766fe9SRichard Henderson 
398129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
399129e9cc3SRichard Henderson {
400f764718dSRichard Henderson     return (DisasCond){
401f764718dSRichard Henderson         .c = TCG_COND_NEVER,
402f764718dSRichard Henderson         .a0 = NULL,
403f764718dSRichard Henderson         .a1 = NULL,
404f764718dSRichard Henderson     };
405129e9cc3SRichard Henderson }
406129e9cc3SRichard Henderson 
407129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
408129e9cc3SRichard Henderson {
409f764718dSRichard Henderson     return (DisasCond){
410f764718dSRichard Henderson         .c = TCG_COND_NE,
411f764718dSRichard Henderson         .a0 = cpu_psw_n,
412f764718dSRichard Henderson         .a0_is_n = true,
413f764718dSRichard Henderson         .a1 = NULL,
414f764718dSRichard Henderson         .a1_is_0 = true
415f764718dSRichard Henderson     };
416129e9cc3SRichard Henderson }
417129e9cc3SRichard Henderson 
418eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
419129e9cc3SRichard Henderson {
420f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
421129e9cc3SRichard Henderson 
422129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
423129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
424eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
425129e9cc3SRichard Henderson 
426129e9cc3SRichard Henderson     return r;
427129e9cc3SRichard Henderson }
428129e9cc3SRichard Henderson 
429eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
430129e9cc3SRichard Henderson {
431129e9cc3SRichard Henderson     DisasCond r = { .c = c };
432129e9cc3SRichard Henderson 
433129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
434129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
435eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
436129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
437eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
438129e9cc3SRichard Henderson 
439129e9cc3SRichard Henderson     return r;
440129e9cc3SRichard Henderson }
441129e9cc3SRichard Henderson 
442129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
443129e9cc3SRichard Henderson {
444129e9cc3SRichard Henderson     if (cond->a1_is_0) {
445129e9cc3SRichard Henderson         cond->a1_is_0 = false;
446eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
447129e9cc3SRichard Henderson     }
448129e9cc3SRichard Henderson }
449129e9cc3SRichard Henderson 
450129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
451129e9cc3SRichard Henderson {
452129e9cc3SRichard Henderson     switch (cond->c) {
453129e9cc3SRichard Henderson     default:
454129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
455129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
456129e9cc3SRichard Henderson         }
457129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
458129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
459129e9cc3SRichard Henderson         }
460129e9cc3SRichard Henderson         cond->a0_is_n = false;
461129e9cc3SRichard Henderson         cond->a1_is_0 = false;
462f764718dSRichard Henderson         cond->a0 = NULL;
463f764718dSRichard Henderson         cond->a1 = NULL;
464129e9cc3SRichard Henderson         /* fallthru */
465129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
466129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
467129e9cc3SRichard Henderson         break;
468129e9cc3SRichard Henderson     case TCG_COND_NEVER:
469129e9cc3SRichard Henderson         break;
470129e9cc3SRichard Henderson     }
471129e9cc3SRichard Henderson }
472129e9cc3SRichard Henderson 
473eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
47461766fe9SRichard Henderson {
47586f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
47686f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
47786f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
47861766fe9SRichard Henderson }
47961766fe9SRichard Henderson 
48086f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
48186f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
48286f8d05fSRichard Henderson {
48386f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
48486f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
48586f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
48686f8d05fSRichard Henderson }
48786f8d05fSRichard Henderson #endif
48886f8d05fSRichard Henderson 
489eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
49061766fe9SRichard Henderson {
491eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
492eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
49361766fe9SRichard Henderson     return t;
49461766fe9SRichard Henderson }
49561766fe9SRichard Henderson 
496eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
49761766fe9SRichard Henderson {
49861766fe9SRichard Henderson     if (reg == 0) {
499eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
500eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
50161766fe9SRichard Henderson         return t;
50261766fe9SRichard Henderson     } else {
50361766fe9SRichard Henderson         return cpu_gr[reg];
50461766fe9SRichard Henderson     }
50561766fe9SRichard Henderson }
50661766fe9SRichard Henderson 
507eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
50861766fe9SRichard Henderson {
509129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
51061766fe9SRichard Henderson         return get_temp(ctx);
51161766fe9SRichard Henderson     } else {
51261766fe9SRichard Henderson         return cpu_gr[reg];
51361766fe9SRichard Henderson     }
51461766fe9SRichard Henderson }
51561766fe9SRichard Henderson 
516eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
517129e9cc3SRichard Henderson {
518129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
519129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
520eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
521129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
522129e9cc3SRichard Henderson     } else {
523eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
524129e9cc3SRichard Henderson     }
525129e9cc3SRichard Henderson }
526129e9cc3SRichard Henderson 
527eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
528129e9cc3SRichard Henderson {
529129e9cc3SRichard Henderson     if (reg != 0) {
530129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
531129e9cc3SRichard Henderson     }
532129e9cc3SRichard Henderson }
533129e9cc3SRichard Henderson 
53496d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
53596d6407fSRichard Henderson # define HI_OFS  0
53696d6407fSRichard Henderson # define LO_OFS  4
53796d6407fSRichard Henderson #else
53896d6407fSRichard Henderson # define HI_OFS  4
53996d6407fSRichard Henderson # define LO_OFS  0
54096d6407fSRichard Henderson #endif
54196d6407fSRichard Henderson 
54296d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
54396d6407fSRichard Henderson {
54496d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
54596d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
54696d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
54796d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
54896d6407fSRichard Henderson     return ret;
54996d6407fSRichard Henderson }
55096d6407fSRichard Henderson 
551ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
552ebe9383cSRichard Henderson {
553ebe9383cSRichard Henderson     if (rt == 0) {
554ebe9383cSRichard Henderson         return tcg_const_i32(0);
555ebe9383cSRichard Henderson     } else {
556ebe9383cSRichard Henderson         return load_frw_i32(rt);
557ebe9383cSRichard Henderson     }
558ebe9383cSRichard Henderson }
559ebe9383cSRichard Henderson 
560ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
561ebe9383cSRichard Henderson {
562ebe9383cSRichard Henderson     if (rt == 0) {
563ebe9383cSRichard Henderson         return tcg_const_i64(0);
564ebe9383cSRichard Henderson     } else {
565ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
566ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
567ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
568ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
569ebe9383cSRichard Henderson         return ret;
570ebe9383cSRichard Henderson     }
571ebe9383cSRichard Henderson }
572ebe9383cSRichard Henderson 
57396d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
57496d6407fSRichard Henderson {
57596d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
57696d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
57796d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
57896d6407fSRichard Henderson }
57996d6407fSRichard Henderson 
58096d6407fSRichard Henderson #undef HI_OFS
58196d6407fSRichard Henderson #undef LO_OFS
58296d6407fSRichard Henderson 
58396d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
58496d6407fSRichard Henderson {
58596d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
58696d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
58796d6407fSRichard Henderson     return ret;
58896d6407fSRichard Henderson }
58996d6407fSRichard Henderson 
590ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
591ebe9383cSRichard Henderson {
592ebe9383cSRichard Henderson     if (rt == 0) {
593ebe9383cSRichard Henderson         return tcg_const_i64(0);
594ebe9383cSRichard Henderson     } else {
595ebe9383cSRichard Henderson         return load_frd(rt);
596ebe9383cSRichard Henderson     }
597ebe9383cSRichard Henderson }
598ebe9383cSRichard Henderson 
59996d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
60096d6407fSRichard Henderson {
60196d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
60296d6407fSRichard Henderson }
60396d6407fSRichard Henderson 
60433423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
60533423472SRichard Henderson {
60633423472SRichard Henderson #ifdef CONFIG_USER_ONLY
60733423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
60833423472SRichard Henderson #else
60933423472SRichard Henderson     if (reg < 4) {
61033423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
611494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
612494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
61333423472SRichard Henderson     } else {
61433423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
61533423472SRichard Henderson     }
61633423472SRichard Henderson #endif
61733423472SRichard Henderson }
61833423472SRichard Henderson 
619129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
620129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
621129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
622129e9cc3SRichard Henderson {
623129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
624129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
625129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
626129e9cc3SRichard Henderson 
627129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
628129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
629129e9cc3SRichard Henderson 
630129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
631129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
632129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
633129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
634eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
635129e9cc3SRichard Henderson         }
636129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
637129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
638129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
639129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
640129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
641eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
642129e9cc3SRichard Henderson         }
643129e9cc3SRichard Henderson 
644eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
645129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
646129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
647129e9cc3SRichard Henderson     }
648129e9cc3SRichard Henderson }
649129e9cc3SRichard Henderson 
650129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
651129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
652129e9cc3SRichard Henderson {
653129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
654129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
655eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
656129e9cc3SRichard Henderson         }
657129e9cc3SRichard Henderson         return;
658129e9cc3SRichard Henderson     }
659129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
660129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
661eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
662129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
663129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
664129e9cc3SRichard Henderson     }
665129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
666129e9cc3SRichard Henderson }
667129e9cc3SRichard Henderson 
668129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
669129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
670129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
671129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
672129e9cc3SRichard Henderson {
673129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
674eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
675129e9cc3SRichard Henderson     }
676129e9cc3SRichard Henderson }
677129e9cc3SRichard Henderson 
678129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
67940f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
68040f9f908SRichard Henderson    it may be tail-called from a translate function.  */
68131234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
682129e9cc3SRichard Henderson {
683129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
68431234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
685129e9cc3SRichard Henderson 
686f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
687f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
688f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
689f49b3537SRichard Henderson 
690129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
691129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
692129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
693129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
69431234768SRichard Henderson         return true;
695129e9cc3SRichard Henderson     }
696129e9cc3SRichard Henderson     ctx->null_lab = NULL;
697129e9cc3SRichard Henderson 
698129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
699129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
700129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
701129e9cc3SRichard Henderson         gen_set_label(null_lab);
702129e9cc3SRichard Henderson     } else {
703129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
704129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
705129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
706129e9cc3SRichard Henderson            label we have the proper value in place.  */
707129e9cc3SRichard Henderson         nullify_save(ctx);
708129e9cc3SRichard Henderson         gen_set_label(null_lab);
709129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
710129e9cc3SRichard Henderson     }
711869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
71231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
713129e9cc3SRichard Henderson     }
71431234768SRichard Henderson     return true;
715129e9cc3SRichard Henderson }
716129e9cc3SRichard Henderson 
717eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
71861766fe9SRichard Henderson {
71961766fe9SRichard Henderson     if (unlikely(ival == -1)) {
720eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
72161766fe9SRichard Henderson     } else {
722eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
72361766fe9SRichard Henderson     }
72461766fe9SRichard Henderson }
72561766fe9SRichard Henderson 
726eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
72761766fe9SRichard Henderson {
72861766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
72961766fe9SRichard Henderson }
73061766fe9SRichard Henderson 
73161766fe9SRichard Henderson static void gen_excp_1(int exception)
73261766fe9SRichard Henderson {
73361766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
73461766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
73561766fe9SRichard Henderson     tcg_temp_free_i32(t);
73661766fe9SRichard Henderson }
73761766fe9SRichard Henderson 
73831234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
73961766fe9SRichard Henderson {
74061766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
74161766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
742129e9cc3SRichard Henderson     nullify_save(ctx);
74361766fe9SRichard Henderson     gen_excp_1(exception);
74431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
74561766fe9SRichard Henderson }
74661766fe9SRichard Henderson 
74731234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7481a19da0dSRichard Henderson {
74931234768SRichard Henderson     TCGv_reg tmp;
75031234768SRichard Henderson 
75131234768SRichard Henderson     nullify_over(ctx);
75231234768SRichard Henderson     tmp = tcg_const_reg(ctx->insn);
7531a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7541a19da0dSRichard Henderson     tcg_temp_free(tmp);
75531234768SRichard Henderson     gen_excp(ctx, exc);
75631234768SRichard Henderson     return nullify_end(ctx);
7571a19da0dSRichard Henderson }
7581a19da0dSRichard Henderson 
75931234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
76061766fe9SRichard Henderson {
76131234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
76261766fe9SRichard Henderson }
76361766fe9SRichard Henderson 
76440f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
76540f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
76640f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
76740f9f908SRichard Henderson #else
768e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
769e1b5a5edSRichard Henderson     do {                                     \
770e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
77131234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
772e1b5a5edSRichard Henderson         }                                    \
773e1b5a5edSRichard Henderson     } while (0)
77440f9f908SRichard Henderson #endif
775e1b5a5edSRichard Henderson 
776eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
77761766fe9SRichard Henderson {
77861766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
77931234768SRichard Henderson     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO)
78031234768SRichard Henderson         || ctx->base.singlestep_enabled) {
78161766fe9SRichard Henderson         return false;
78261766fe9SRichard Henderson     }
78361766fe9SRichard Henderson     return true;
78461766fe9SRichard Henderson }
78561766fe9SRichard Henderson 
786129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
787129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
788129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
789129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
790129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
791129e9cc3SRichard Henderson {
792129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
793129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
794129e9cc3SRichard Henderson }
795129e9cc3SRichard Henderson 
79661766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
797eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
79861766fe9SRichard Henderson {
79961766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
80061766fe9SRichard Henderson         tcg_gen_goto_tb(which);
801eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
802eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
80307ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
80461766fe9SRichard Henderson     } else {
80561766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
80661766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
807d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
80861766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
80961766fe9SRichard Henderson         } else {
8107f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
81161766fe9SRichard Henderson         }
81261766fe9SRichard Henderson     }
81361766fe9SRichard Henderson }
81461766fe9SRichard Henderson 
815b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
816b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
817eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
818b2167459SRichard Henderson {
819eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
820b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
821b2167459SRichard Henderson     return x;
822b2167459SRichard Henderson }
823b2167459SRichard Henderson 
824ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
825ebe9383cSRichard Henderson {
826ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
827ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
828ebe9383cSRichard Henderson     return r1 * 32 + r0;
829ebe9383cSRichard Henderson }
830ebe9383cSRichard Henderson 
831ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
832ebe9383cSRichard Henderson {
833ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
834ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
835ebe9383cSRichard Henderson     return r1 * 32 + r0;
836ebe9383cSRichard Henderson }
837ebe9383cSRichard Henderson 
838ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
839ebe9383cSRichard Henderson {
840ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
841ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
842ebe9383cSRichard Henderson     return r1 * 32 + r0;
843ebe9383cSRichard Henderson }
844ebe9383cSRichard Henderson 
845ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
846ebe9383cSRichard Henderson {
847ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
848ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
849ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
850ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
851ebe9383cSRichard Henderson }
852ebe9383cSRichard Henderson 
853c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn)
85433423472SRichard Henderson {
85533423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
85633423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
85733423472SRichard Henderson     return s2 * 4 + s0;
85833423472SRichard Henderson }
85933423472SRichard Henderson 
860eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn)
86198cd9ca7SRichard Henderson {
862eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
86398cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
86498cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
86598cd9ca7SRichard Henderson     return x;
86698cd9ca7SRichard Henderson }
86798cd9ca7SRichard Henderson 
868eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn)
869b2167459SRichard Henderson {
870b2167459SRichard Henderson     /* Take the name from PA2.0, which produces a 16-bit number
871b2167459SRichard Henderson        only with wide mode; otherwise a 14-bit number.  Since we don't
872b2167459SRichard Henderson        implement wide mode, this is always the 14-bit number.  */
873b2167459SRichard Henderson     return low_sextract(insn, 0, 14);
874b2167459SRichard Henderson }
875b2167459SRichard Henderson 
876eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn)
87796d6407fSRichard Henderson {
87896d6407fSRichard Henderson     /* Take the name from PA2.0, which produces a 14-bit shifted number
87996d6407fSRichard Henderson        only with wide mode; otherwise a 12-bit shifted number.  Since we
88096d6407fSRichard Henderson        don't implement wide mode, this is always the 12-bit number.  */
881eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
88296d6407fSRichard Henderson     x = (x << 11) | extract32(insn, 2, 11);
88396d6407fSRichard Henderson     return x << 2;
88496d6407fSRichard Henderson }
88596d6407fSRichard Henderson 
886eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn)
88798cd9ca7SRichard Henderson {
888eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
88998cd9ca7SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
89098cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
89198cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
89298cd9ca7SRichard Henderson     return x << 2;
89398cd9ca7SRichard Henderson }
89498cd9ca7SRichard Henderson 
895eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn)
896b2167459SRichard Henderson {
897eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
898b2167459SRichard Henderson     x = (x << 11) | extract32(insn, 1, 11);
899b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 14, 2);
900b2167459SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
901b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 12, 2);
902b2167459SRichard Henderson     return x << 11;
903b2167459SRichard Henderson }
904b2167459SRichard Henderson 
905eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn)
90698cd9ca7SRichard Henderson {
907eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
90898cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 16, 10);
90998cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
91098cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
91198cd9ca7SRichard Henderson     return x << 2;
91298cd9ca7SRichard Henderson }
91398cd9ca7SRichard Henderson 
914b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
915b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
916b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
917b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
918b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
919b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
920b2167459SRichard Henderson 
921eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
922eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
923b2167459SRichard Henderson {
924b2167459SRichard Henderson     DisasCond cond;
925eaa3783bSRichard Henderson     TCGv_reg tmp;
926b2167459SRichard Henderson 
927b2167459SRichard Henderson     switch (cf >> 1) {
928b2167459SRichard Henderson     case 0: /* Never / TR */
929b2167459SRichard Henderson         cond = cond_make_f();
930b2167459SRichard Henderson         break;
931b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
932b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
933b2167459SRichard Henderson         break;
934b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
935b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
936b2167459SRichard Henderson         break;
937b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
938b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
939b2167459SRichard Henderson         break;
940b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
941b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
942b2167459SRichard Henderson         break;
943b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
944b2167459SRichard Henderson         tmp = tcg_temp_new();
945eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
946eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
947b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
948b2167459SRichard Henderson         tcg_temp_free(tmp);
949b2167459SRichard Henderson         break;
950b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
951b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
952b2167459SRichard Henderson         break;
953b2167459SRichard Henderson     case 7: /* OD / EV */
954b2167459SRichard Henderson         tmp = tcg_temp_new();
955eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
956b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
957b2167459SRichard Henderson         tcg_temp_free(tmp);
958b2167459SRichard Henderson         break;
959b2167459SRichard Henderson     default:
960b2167459SRichard Henderson         g_assert_not_reached();
961b2167459SRichard Henderson     }
962b2167459SRichard Henderson     if (cf & 1) {
963b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
964b2167459SRichard Henderson     }
965b2167459SRichard Henderson 
966b2167459SRichard Henderson     return cond;
967b2167459SRichard Henderson }
968b2167459SRichard Henderson 
969b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
970b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
971b2167459SRichard Henderson    deleted as unused.  */
972b2167459SRichard Henderson 
973eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
974eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
975b2167459SRichard Henderson {
976b2167459SRichard Henderson     DisasCond cond;
977b2167459SRichard Henderson 
978b2167459SRichard Henderson     switch (cf >> 1) {
979b2167459SRichard Henderson     case 1: /* = / <> */
980b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
981b2167459SRichard Henderson         break;
982b2167459SRichard Henderson     case 2: /* < / >= */
983b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
984b2167459SRichard Henderson         break;
985b2167459SRichard Henderson     case 3: /* <= / > */
986b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
987b2167459SRichard Henderson         break;
988b2167459SRichard Henderson     case 4: /* << / >>= */
989b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
990b2167459SRichard Henderson         break;
991b2167459SRichard Henderson     case 5: /* <<= / >> */
992b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
993b2167459SRichard Henderson         break;
994b2167459SRichard Henderson     default:
995b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
996b2167459SRichard Henderson     }
997b2167459SRichard Henderson     if (cf & 1) {
998b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
999b2167459SRichard Henderson     }
1000b2167459SRichard Henderson 
1001b2167459SRichard Henderson     return cond;
1002b2167459SRichard Henderson }
1003b2167459SRichard Henderson 
1004b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
1005b2167459SRichard Henderson    computed, and use of them is undefined.  */
1006b2167459SRichard Henderson 
1007eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
1008b2167459SRichard Henderson {
1009b2167459SRichard Henderson     switch (cf >> 1) {
1010b2167459SRichard Henderson     case 4: case 5: case 6:
1011b2167459SRichard Henderson         cf &= 1;
1012b2167459SRichard Henderson         break;
1013b2167459SRichard Henderson     }
1014b2167459SRichard Henderson     return do_cond(cf, res, res, res);
1015b2167459SRichard Henderson }
1016b2167459SRichard Henderson 
101798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
101898cd9ca7SRichard Henderson 
1019eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
102098cd9ca7SRichard Henderson {
102198cd9ca7SRichard Henderson     unsigned c, f;
102298cd9ca7SRichard Henderson 
102398cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
102498cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
102598cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
102698cd9ca7SRichard Henderson     c = orig & 3;
102798cd9ca7SRichard Henderson     if (c == 3) {
102898cd9ca7SRichard Henderson         c = 7;
102998cd9ca7SRichard Henderson     }
103098cd9ca7SRichard Henderson     f = (orig & 4) / 4;
103198cd9ca7SRichard Henderson 
103298cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
103398cd9ca7SRichard Henderson }
103498cd9ca7SRichard Henderson 
1035b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1036b2167459SRichard Henderson 
1037eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1038eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1039b2167459SRichard Henderson {
1040b2167459SRichard Henderson     DisasCond cond;
1041eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1042b2167459SRichard Henderson 
1043b2167459SRichard Henderson     if (cf & 8) {
1044b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1045b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1046b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1047b2167459SRichard Henderson          */
1048b2167459SRichard Henderson         cb = tcg_temp_new();
1049b2167459SRichard Henderson         tmp = tcg_temp_new();
1050eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1051eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1052eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1053eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1054b2167459SRichard Henderson         tcg_temp_free(tmp);
1055b2167459SRichard Henderson     }
1056b2167459SRichard Henderson 
1057b2167459SRichard Henderson     switch (cf >> 1) {
1058b2167459SRichard Henderson     case 0: /* never / TR */
1059b2167459SRichard Henderson     case 1: /* undefined */
1060b2167459SRichard Henderson     case 5: /* undefined */
1061b2167459SRichard Henderson         cond = cond_make_f();
1062b2167459SRichard Henderson         break;
1063b2167459SRichard Henderson 
1064b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1065b2167459SRichard Henderson         /* See hasless(v,1) from
1066b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1067b2167459SRichard Henderson          */
1068b2167459SRichard Henderson         tmp = tcg_temp_new();
1069eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1070eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1071eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1072b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1073b2167459SRichard Henderson         tcg_temp_free(tmp);
1074b2167459SRichard Henderson         break;
1075b2167459SRichard Henderson 
1076b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1077b2167459SRichard Henderson         tmp = tcg_temp_new();
1078eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1079eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1080eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1081b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1082b2167459SRichard Henderson         tcg_temp_free(tmp);
1083b2167459SRichard Henderson         break;
1084b2167459SRichard Henderson 
1085b2167459SRichard Henderson     case 4: /* SDC / NDC */
1086eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1087b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1088b2167459SRichard Henderson         break;
1089b2167459SRichard Henderson 
1090b2167459SRichard Henderson     case 6: /* SBC / NBC */
1091eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1092b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1093b2167459SRichard Henderson         break;
1094b2167459SRichard Henderson 
1095b2167459SRichard Henderson     case 7: /* SHC / NHC */
1096eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1097b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1098b2167459SRichard Henderson         break;
1099b2167459SRichard Henderson 
1100b2167459SRichard Henderson     default:
1101b2167459SRichard Henderson         g_assert_not_reached();
1102b2167459SRichard Henderson     }
1103b2167459SRichard Henderson     if (cf & 8) {
1104b2167459SRichard Henderson         tcg_temp_free(cb);
1105b2167459SRichard Henderson     }
1106b2167459SRichard Henderson     if (cf & 1) {
1107b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1108b2167459SRichard Henderson     }
1109b2167459SRichard Henderson 
1110b2167459SRichard Henderson     return cond;
1111b2167459SRichard Henderson }
1112b2167459SRichard Henderson 
1113b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1114eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1115eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1116b2167459SRichard Henderson {
1117eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1118eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1119b2167459SRichard Henderson 
1120eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1121eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1122eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1123b2167459SRichard Henderson     tcg_temp_free(tmp);
1124b2167459SRichard Henderson 
1125b2167459SRichard Henderson     return sv;
1126b2167459SRichard Henderson }
1127b2167459SRichard Henderson 
1128b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1129eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1130eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1131b2167459SRichard Henderson {
1132eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1133eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1134b2167459SRichard Henderson 
1135eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1136eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1137eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1138b2167459SRichard Henderson     tcg_temp_free(tmp);
1139b2167459SRichard Henderson 
1140b2167459SRichard Henderson     return sv;
1141b2167459SRichard Henderson }
1142b2167459SRichard Henderson 
114331234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1144eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1145eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1146b2167459SRichard Henderson {
1147eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1148b2167459SRichard Henderson     unsigned c = cf >> 1;
1149b2167459SRichard Henderson     DisasCond cond;
1150b2167459SRichard Henderson 
1151b2167459SRichard Henderson     dest = tcg_temp_new();
1152f764718dSRichard Henderson     cb = NULL;
1153f764718dSRichard Henderson     cb_msb = NULL;
1154b2167459SRichard Henderson 
1155b2167459SRichard Henderson     if (shift) {
1156b2167459SRichard Henderson         tmp = get_temp(ctx);
1157eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1158b2167459SRichard Henderson         in1 = tmp;
1159b2167459SRichard Henderson     }
1160b2167459SRichard Henderson 
1161b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1162eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1163b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1164eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1165b2167459SRichard Henderson         if (is_c) {
1166eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1167b2167459SRichard Henderson         }
1168b2167459SRichard Henderson         tcg_temp_free(zero);
1169b2167459SRichard Henderson         if (!is_l) {
1170b2167459SRichard Henderson             cb = get_temp(ctx);
1171eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1172eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1173b2167459SRichard Henderson         }
1174b2167459SRichard Henderson     } else {
1175eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1176b2167459SRichard Henderson         if (is_c) {
1177eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1178b2167459SRichard Henderson         }
1179b2167459SRichard Henderson     }
1180b2167459SRichard Henderson 
1181b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1182f764718dSRichard Henderson     sv = NULL;
1183b2167459SRichard Henderson     if (is_tsv || c == 6) {
1184b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1185b2167459SRichard Henderson         if (is_tsv) {
1186b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1187b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1188b2167459SRichard Henderson         }
1189b2167459SRichard Henderson     }
1190b2167459SRichard Henderson 
1191b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1192b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1193b2167459SRichard Henderson     if (is_tc) {
1194b2167459SRichard Henderson         cond_prep(&cond);
1195b2167459SRichard Henderson         tmp = tcg_temp_new();
1196eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1197b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1198b2167459SRichard Henderson         tcg_temp_free(tmp);
1199b2167459SRichard Henderson     }
1200b2167459SRichard Henderson 
1201b2167459SRichard Henderson     /* Write back the result.  */
1202b2167459SRichard Henderson     if (!is_l) {
1203b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1204b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1205b2167459SRichard Henderson     }
1206b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1207b2167459SRichard Henderson     tcg_temp_free(dest);
1208b2167459SRichard Henderson 
1209b2167459SRichard Henderson     /* Install the new nullification.  */
1210b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1211b2167459SRichard Henderson     ctx->null_cond = cond;
1212b2167459SRichard Henderson }
1213b2167459SRichard Henderson 
121431234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1215eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1216eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1217b2167459SRichard Henderson {
1218eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1219b2167459SRichard Henderson     unsigned c = cf >> 1;
1220b2167459SRichard Henderson     DisasCond cond;
1221b2167459SRichard Henderson 
1222b2167459SRichard Henderson     dest = tcg_temp_new();
1223b2167459SRichard Henderson     cb = tcg_temp_new();
1224b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1225b2167459SRichard Henderson 
1226eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1227b2167459SRichard Henderson     if (is_b) {
1228b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1229eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1230eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1231eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1232eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1233eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1234b2167459SRichard Henderson     } else {
1235b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1236b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1237eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1238eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1239eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1240eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1241b2167459SRichard Henderson     }
1242b2167459SRichard Henderson     tcg_temp_free(zero);
1243b2167459SRichard Henderson 
1244b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1245f764718dSRichard Henderson     sv = NULL;
1246b2167459SRichard Henderson     if (is_tsv || c == 6) {
1247b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1248b2167459SRichard Henderson         if (is_tsv) {
1249b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1250b2167459SRichard Henderson         }
1251b2167459SRichard Henderson     }
1252b2167459SRichard Henderson 
1253b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1254b2167459SRichard Henderson     if (!is_b) {
1255b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1256b2167459SRichard Henderson     } else {
1257b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1258b2167459SRichard Henderson     }
1259b2167459SRichard Henderson 
1260b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1261b2167459SRichard Henderson     if (is_tc) {
1262b2167459SRichard Henderson         cond_prep(&cond);
1263b2167459SRichard Henderson         tmp = tcg_temp_new();
1264eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1265b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1266b2167459SRichard Henderson         tcg_temp_free(tmp);
1267b2167459SRichard Henderson     }
1268b2167459SRichard Henderson 
1269b2167459SRichard Henderson     /* Write back the result.  */
1270b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1271b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1272b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1273b2167459SRichard Henderson     tcg_temp_free(dest);
1274b2167459SRichard Henderson 
1275b2167459SRichard Henderson     /* Install the new nullification.  */
1276b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1277b2167459SRichard Henderson     ctx->null_cond = cond;
1278b2167459SRichard Henderson }
1279b2167459SRichard Henderson 
128031234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1281eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1282b2167459SRichard Henderson {
1283eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1284b2167459SRichard Henderson     DisasCond cond;
1285b2167459SRichard Henderson 
1286b2167459SRichard Henderson     dest = tcg_temp_new();
1287eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1288b2167459SRichard Henderson 
1289b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1290f764718dSRichard Henderson     sv = NULL;
1291b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1292b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1293b2167459SRichard Henderson     }
1294b2167459SRichard Henderson 
1295b2167459SRichard Henderson     /* Form the condition for the compare.  */
1296b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1297b2167459SRichard Henderson 
1298b2167459SRichard Henderson     /* Clear.  */
1299eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1300b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1301b2167459SRichard Henderson     tcg_temp_free(dest);
1302b2167459SRichard Henderson 
1303b2167459SRichard Henderson     /* Install the new nullification.  */
1304b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1305b2167459SRichard Henderson     ctx->null_cond = cond;
1306b2167459SRichard Henderson }
1307b2167459SRichard Henderson 
130831234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1309eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1310eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1311b2167459SRichard Henderson {
1312eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1313b2167459SRichard Henderson 
1314b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1315b2167459SRichard Henderson     fn(dest, in1, in2);
1316b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1317b2167459SRichard Henderson 
1318b2167459SRichard Henderson     /* Install the new nullification.  */
1319b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1320b2167459SRichard Henderson     if (cf) {
1321b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1322b2167459SRichard Henderson     }
1323b2167459SRichard Henderson }
1324b2167459SRichard Henderson 
132531234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1326eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1327eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1328b2167459SRichard Henderson {
1329eaa3783bSRichard Henderson     TCGv_reg dest;
1330b2167459SRichard Henderson     DisasCond cond;
1331b2167459SRichard Henderson 
1332b2167459SRichard Henderson     if (cf == 0) {
1333b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1334b2167459SRichard Henderson         fn(dest, in1, in2);
1335b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1336b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1337b2167459SRichard Henderson     } else {
1338b2167459SRichard Henderson         dest = tcg_temp_new();
1339b2167459SRichard Henderson         fn(dest, in1, in2);
1340b2167459SRichard Henderson 
1341b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1342b2167459SRichard Henderson 
1343b2167459SRichard Henderson         if (is_tc) {
1344eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1345b2167459SRichard Henderson             cond_prep(&cond);
1346eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1347b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1348b2167459SRichard Henderson             tcg_temp_free(tmp);
1349b2167459SRichard Henderson         }
1350b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1351b2167459SRichard Henderson 
1352b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1353b2167459SRichard Henderson         ctx->null_cond = cond;
1354b2167459SRichard Henderson     }
1355b2167459SRichard Henderson }
1356b2167459SRichard Henderson 
135786f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13588d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13598d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13608d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13618d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
136286f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
136386f8d05fSRichard Henderson {
136486f8d05fSRichard Henderson     TCGv_ptr ptr;
136586f8d05fSRichard Henderson     TCGv_reg tmp;
136686f8d05fSRichard Henderson     TCGv_i64 spc;
136786f8d05fSRichard Henderson 
136886f8d05fSRichard Henderson     if (sp != 0) {
13698d6ae7fbSRichard Henderson         if (sp < 0) {
13708d6ae7fbSRichard Henderson             sp = ~sp;
13718d6ae7fbSRichard Henderson         }
13728d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
13738d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13748d6ae7fbSRichard Henderson         return spc;
137586f8d05fSRichard Henderson     }
1376494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1377494737b7SRichard Henderson         return cpu_srH;
1378494737b7SRichard Henderson     }
137986f8d05fSRichard Henderson 
138086f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
138186f8d05fSRichard Henderson     tmp = tcg_temp_new();
138286f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
138386f8d05fSRichard Henderson 
138486f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
138586f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
138686f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
138786f8d05fSRichard Henderson     tcg_temp_free(tmp);
138886f8d05fSRichard Henderson 
138986f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
139086f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
139186f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
139286f8d05fSRichard Henderson 
139386f8d05fSRichard Henderson     return spc;
139486f8d05fSRichard Henderson }
139586f8d05fSRichard Henderson #endif
139686f8d05fSRichard Henderson 
139786f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
139886f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
139986f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
140086f8d05fSRichard Henderson {
140186f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
140286f8d05fSRichard Henderson     TCGv_reg ofs;
140386f8d05fSRichard Henderson 
140486f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
140586f8d05fSRichard Henderson     if (rx) {
140686f8d05fSRichard Henderson         ofs = get_temp(ctx);
140786f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
140886f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
140986f8d05fSRichard Henderson     } else if (disp || modify) {
141086f8d05fSRichard Henderson         ofs = get_temp(ctx);
141186f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
141286f8d05fSRichard Henderson     } else {
141386f8d05fSRichard Henderson         ofs = base;
141486f8d05fSRichard Henderson     }
141586f8d05fSRichard Henderson 
141686f8d05fSRichard Henderson     *pofs = ofs;
141786f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
141886f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
141986f8d05fSRichard Henderson #else
142086f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
142186f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1422494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
142386f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
142486f8d05fSRichard Henderson     }
142586f8d05fSRichard Henderson     if (!is_phys) {
142686f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
142786f8d05fSRichard Henderson     }
142886f8d05fSRichard Henderson     *pgva = addr;
142986f8d05fSRichard Henderson #endif
143086f8d05fSRichard Henderson }
143186f8d05fSRichard Henderson 
143296d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
143396d6407fSRichard Henderson  * < 0 for pre-modify,
143496d6407fSRichard Henderson  * > 0 for post-modify,
143596d6407fSRichard Henderson  * = 0 for no base register update.
143696d6407fSRichard Henderson  */
143796d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1438eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
143986f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
144096d6407fSRichard Henderson {
144186f8d05fSRichard Henderson     TCGv_reg ofs;
144286f8d05fSRichard Henderson     TCGv_tl addr;
144396d6407fSRichard Henderson 
144496d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
144596d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
144696d6407fSRichard Henderson 
144786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
144886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
144986f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
145086f8d05fSRichard Henderson     if (modify) {
145186f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
145296d6407fSRichard Henderson     }
145396d6407fSRichard Henderson }
145496d6407fSRichard Henderson 
145596d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1456eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
145786f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
145896d6407fSRichard Henderson {
145986f8d05fSRichard Henderson     TCGv_reg ofs;
146086f8d05fSRichard Henderson     TCGv_tl addr;
146196d6407fSRichard Henderson 
146296d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
146396d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
146496d6407fSRichard Henderson 
146586f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
146686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
14673d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
146886f8d05fSRichard Henderson     if (modify) {
146986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
147096d6407fSRichard Henderson     }
147196d6407fSRichard Henderson }
147296d6407fSRichard Henderson 
147396d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1474eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
147586f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
147696d6407fSRichard Henderson {
147786f8d05fSRichard Henderson     TCGv_reg ofs;
147886f8d05fSRichard Henderson     TCGv_tl addr;
147996d6407fSRichard Henderson 
148096d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
148196d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
148296d6407fSRichard Henderson 
148386f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
148486f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
148586f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
148686f8d05fSRichard Henderson     if (modify) {
148786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
148896d6407fSRichard Henderson     }
148996d6407fSRichard Henderson }
149096d6407fSRichard Henderson 
149196d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1492eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
149386f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
149496d6407fSRichard Henderson {
149586f8d05fSRichard Henderson     TCGv_reg ofs;
149686f8d05fSRichard Henderson     TCGv_tl addr;
149796d6407fSRichard Henderson 
149896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
149996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150096d6407fSRichard Henderson 
150186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
150386f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
150486f8d05fSRichard Henderson     if (modify) {
150586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
150696d6407fSRichard Henderson     }
150796d6407fSRichard Henderson }
150896d6407fSRichard Henderson 
1509eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1510eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1511eaa3783bSRichard Henderson #define do_store_reg  do_store_64
151296d6407fSRichard Henderson #else
1513eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1514eaa3783bSRichard Henderson #define do_store_reg  do_store_32
151596d6407fSRichard Henderson #endif
151696d6407fSRichard Henderson 
151731234768SRichard Henderson static void do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1518eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
151986f8d05fSRichard Henderson                     unsigned sp, int modify, TCGMemOp mop)
152096d6407fSRichard Henderson {
1521eaa3783bSRichard Henderson     TCGv_reg dest;
152296d6407fSRichard Henderson 
152396d6407fSRichard Henderson     nullify_over(ctx);
152496d6407fSRichard Henderson 
152596d6407fSRichard Henderson     if (modify == 0) {
152696d6407fSRichard Henderson         /* No base register update.  */
152796d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
152896d6407fSRichard Henderson     } else {
152996d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
153096d6407fSRichard Henderson         dest = get_temp(ctx);
153196d6407fSRichard Henderson     }
153286f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
153396d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
153496d6407fSRichard Henderson 
153531234768SRichard Henderson     nullify_end(ctx);
153696d6407fSRichard Henderson }
153796d6407fSRichard Henderson 
153831234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1539eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
154086f8d05fSRichard Henderson                       unsigned sp, int modify)
154196d6407fSRichard Henderson {
154296d6407fSRichard Henderson     TCGv_i32 tmp;
154396d6407fSRichard Henderson 
154496d6407fSRichard Henderson     nullify_over(ctx);
154596d6407fSRichard Henderson 
154696d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
154786f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
154896d6407fSRichard Henderson     save_frw_i32(rt, tmp);
154996d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
155096d6407fSRichard Henderson 
155196d6407fSRichard Henderson     if (rt == 0) {
155296d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
155396d6407fSRichard Henderson     }
155496d6407fSRichard Henderson 
155531234768SRichard Henderson     nullify_end(ctx);
155696d6407fSRichard Henderson }
155796d6407fSRichard Henderson 
155831234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1559eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
156086f8d05fSRichard Henderson                       unsigned sp, int modify)
156196d6407fSRichard Henderson {
156296d6407fSRichard Henderson     TCGv_i64 tmp;
156396d6407fSRichard Henderson 
156496d6407fSRichard Henderson     nullify_over(ctx);
156596d6407fSRichard Henderson 
156696d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
156786f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
156896d6407fSRichard Henderson     save_frd(rt, tmp);
156996d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
157096d6407fSRichard Henderson 
157196d6407fSRichard Henderson     if (rt == 0) {
157296d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
157396d6407fSRichard Henderson     }
157496d6407fSRichard Henderson 
157531234768SRichard Henderson     nullify_end(ctx);
157696d6407fSRichard Henderson }
157796d6407fSRichard Henderson 
157831234768SRichard Henderson static void do_store(DisasContext *ctx, unsigned rt, unsigned rb,
157986f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
158086f8d05fSRichard Henderson                      int modify, TCGMemOp mop)
158196d6407fSRichard Henderson {
158296d6407fSRichard Henderson     nullify_over(ctx);
158386f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
158431234768SRichard Henderson     nullify_end(ctx);
158596d6407fSRichard Henderson }
158696d6407fSRichard Henderson 
158731234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1588eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
158986f8d05fSRichard Henderson                        unsigned sp, int modify)
159096d6407fSRichard Henderson {
159196d6407fSRichard Henderson     TCGv_i32 tmp;
159296d6407fSRichard Henderson 
159396d6407fSRichard Henderson     nullify_over(ctx);
159496d6407fSRichard Henderson 
159596d6407fSRichard Henderson     tmp = load_frw_i32(rt);
159686f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
159796d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
159896d6407fSRichard Henderson 
159931234768SRichard Henderson     nullify_end(ctx);
160096d6407fSRichard Henderson }
160196d6407fSRichard Henderson 
160231234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1603eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
160486f8d05fSRichard Henderson                        unsigned sp, int modify)
160596d6407fSRichard Henderson {
160696d6407fSRichard Henderson     TCGv_i64 tmp;
160796d6407fSRichard Henderson 
160896d6407fSRichard Henderson     nullify_over(ctx);
160996d6407fSRichard Henderson 
161096d6407fSRichard Henderson     tmp = load_frd(rt);
161186f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
161296d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
161396d6407fSRichard Henderson 
161431234768SRichard Henderson     nullify_end(ctx);
161596d6407fSRichard Henderson }
161696d6407fSRichard Henderson 
161731234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1618ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1619ebe9383cSRichard Henderson {
1620ebe9383cSRichard Henderson     TCGv_i32 tmp;
1621ebe9383cSRichard Henderson 
1622ebe9383cSRichard Henderson     nullify_over(ctx);
1623ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1624ebe9383cSRichard Henderson 
1625ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1626ebe9383cSRichard Henderson 
1627ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1628ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
162931234768SRichard Henderson     nullify_end(ctx);
1630ebe9383cSRichard Henderson }
1631ebe9383cSRichard Henderson 
163231234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1633ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1634ebe9383cSRichard Henderson {
1635ebe9383cSRichard Henderson     TCGv_i32 dst;
1636ebe9383cSRichard Henderson     TCGv_i64 src;
1637ebe9383cSRichard Henderson 
1638ebe9383cSRichard Henderson     nullify_over(ctx);
1639ebe9383cSRichard Henderson     src = load_frd(ra);
1640ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1641ebe9383cSRichard Henderson 
1642ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1643ebe9383cSRichard Henderson 
1644ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1645ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1646ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
164731234768SRichard Henderson     nullify_end(ctx);
1648ebe9383cSRichard Henderson }
1649ebe9383cSRichard Henderson 
165031234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1651ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1652ebe9383cSRichard Henderson {
1653ebe9383cSRichard Henderson     TCGv_i64 tmp;
1654ebe9383cSRichard Henderson 
1655ebe9383cSRichard Henderson     nullify_over(ctx);
1656ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1657ebe9383cSRichard Henderson 
1658ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1659ebe9383cSRichard Henderson 
1660ebe9383cSRichard Henderson     save_frd(rt, tmp);
1661ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
166231234768SRichard Henderson     nullify_end(ctx);
1663ebe9383cSRichard Henderson }
1664ebe9383cSRichard Henderson 
166531234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1666ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1667ebe9383cSRichard Henderson {
1668ebe9383cSRichard Henderson     TCGv_i32 src;
1669ebe9383cSRichard Henderson     TCGv_i64 dst;
1670ebe9383cSRichard Henderson 
1671ebe9383cSRichard Henderson     nullify_over(ctx);
1672ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1673ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1674ebe9383cSRichard Henderson 
1675ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1676ebe9383cSRichard Henderson 
1677ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1678ebe9383cSRichard Henderson     save_frd(rt, dst);
1679ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
168031234768SRichard Henderson     nullify_end(ctx);
1681ebe9383cSRichard Henderson }
1682ebe9383cSRichard Henderson 
168331234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt,
1684ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
168531234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1686ebe9383cSRichard Henderson {
1687ebe9383cSRichard Henderson     TCGv_i32 a, b;
1688ebe9383cSRichard Henderson 
1689ebe9383cSRichard Henderson     nullify_over(ctx);
1690ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1691ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1692ebe9383cSRichard Henderson 
1693ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1694ebe9383cSRichard Henderson 
1695ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1696ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1697ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
169831234768SRichard Henderson     nullify_end(ctx);
1699ebe9383cSRichard Henderson }
1700ebe9383cSRichard Henderson 
170131234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt,
1702ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
170331234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1704ebe9383cSRichard Henderson {
1705ebe9383cSRichard Henderson     TCGv_i64 a, b;
1706ebe9383cSRichard Henderson 
1707ebe9383cSRichard Henderson     nullify_over(ctx);
1708ebe9383cSRichard Henderson     a = load_frd0(ra);
1709ebe9383cSRichard Henderson     b = load_frd0(rb);
1710ebe9383cSRichard Henderson 
1711ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1712ebe9383cSRichard Henderson 
1713ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1714ebe9383cSRichard Henderson     save_frd(rt, a);
1715ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
171631234768SRichard Henderson     nullify_end(ctx);
1717ebe9383cSRichard Henderson }
1718ebe9383cSRichard Henderson 
171998cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
172098cd9ca7SRichard Henderson    have already had nullification handled.  */
172131234768SRichard Henderson static void do_dbranch(DisasContext *ctx, target_ureg dest,
172298cd9ca7SRichard Henderson                        unsigned link, bool is_n)
172398cd9ca7SRichard Henderson {
172498cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
172598cd9ca7SRichard Henderson         if (link != 0) {
172698cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
172798cd9ca7SRichard Henderson         }
172898cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
172998cd9ca7SRichard Henderson         if (is_n) {
173098cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
173198cd9ca7SRichard Henderson         }
173298cd9ca7SRichard Henderson     } else {
173398cd9ca7SRichard Henderson         nullify_over(ctx);
173498cd9ca7SRichard Henderson 
173598cd9ca7SRichard Henderson         if (link != 0) {
173698cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
173798cd9ca7SRichard Henderson         }
173898cd9ca7SRichard Henderson 
173998cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
174098cd9ca7SRichard Henderson             nullify_set(ctx, 0);
174198cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
174298cd9ca7SRichard Henderson         } else {
174398cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
174498cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
174598cd9ca7SRichard Henderson         }
174698cd9ca7SRichard Henderson 
174731234768SRichard Henderson         nullify_end(ctx);
174898cd9ca7SRichard Henderson 
174998cd9ca7SRichard Henderson         nullify_set(ctx, 0);
175098cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
175131234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
175298cd9ca7SRichard Henderson     }
175398cd9ca7SRichard Henderson }
175498cd9ca7SRichard Henderson 
175598cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
175698cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
175731234768SRichard Henderson static void do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
175898cd9ca7SRichard Henderson                        DisasCond *cond)
175998cd9ca7SRichard Henderson {
1760eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
176198cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
176298cd9ca7SRichard Henderson     TCGCond c = cond->c;
176398cd9ca7SRichard Henderson     bool n;
176498cd9ca7SRichard Henderson 
176598cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
176698cd9ca7SRichard Henderson 
176798cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
176898cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
176931234768SRichard Henderson         do_dbranch(ctx, dest, 0, is_n && disp >= 0);
177031234768SRichard Henderson         return;
177198cd9ca7SRichard Henderson     }
177298cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
177331234768SRichard Henderson         do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
177431234768SRichard Henderson         return;
177598cd9ca7SRichard Henderson     }
177698cd9ca7SRichard Henderson 
177798cd9ca7SRichard Henderson     taken = gen_new_label();
177898cd9ca7SRichard Henderson     cond_prep(cond);
1779eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
178098cd9ca7SRichard Henderson     cond_free(cond);
178198cd9ca7SRichard Henderson 
178298cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
178398cd9ca7SRichard Henderson     n = is_n && disp < 0;
178498cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
178598cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1786a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
178798cd9ca7SRichard Henderson     } else {
178898cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
178998cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
179098cd9ca7SRichard Henderson             ctx->null_lab = NULL;
179198cd9ca7SRichard Henderson         }
179298cd9ca7SRichard Henderson         nullify_set(ctx, n);
1793c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1794c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1795c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1796c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1797c301f34eSRichard Henderson         }
1798a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
179998cd9ca7SRichard Henderson     }
180098cd9ca7SRichard Henderson 
180198cd9ca7SRichard Henderson     gen_set_label(taken);
180298cd9ca7SRichard Henderson 
180398cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
180498cd9ca7SRichard Henderson     n = is_n && disp >= 0;
180598cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
180698cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1807a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
180898cd9ca7SRichard Henderson     } else {
180998cd9ca7SRichard Henderson         nullify_set(ctx, n);
1810a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
181198cd9ca7SRichard Henderson     }
181298cd9ca7SRichard Henderson 
181398cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
181498cd9ca7SRichard Henderson     if (ctx->null_lab) {
181598cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
181698cd9ca7SRichard Henderson         ctx->null_lab = NULL;
181731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
181898cd9ca7SRichard Henderson     } else {
181931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
182098cd9ca7SRichard Henderson     }
182198cd9ca7SRichard Henderson }
182298cd9ca7SRichard Henderson 
182398cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
182498cd9ca7SRichard Henderson    nullification of the branch itself.  */
182531234768SRichard Henderson static void do_ibranch(DisasContext *ctx, TCGv_reg dest,
182698cd9ca7SRichard Henderson                        unsigned link, bool is_n)
182798cd9ca7SRichard Henderson {
1828eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
182998cd9ca7SRichard Henderson     TCGCond c;
183098cd9ca7SRichard Henderson 
183198cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
183298cd9ca7SRichard Henderson 
183398cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
183498cd9ca7SRichard Henderson         if (link != 0) {
183598cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
183698cd9ca7SRichard Henderson         }
183798cd9ca7SRichard Henderson         next = get_temp(ctx);
1838eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
183998cd9ca7SRichard Henderson         if (is_n) {
1840c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1841c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1842c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1843c301f34eSRichard Henderson                 nullify_set(ctx, 0);
184431234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
184531234768SRichard Henderson                 return;
1846c301f34eSRichard Henderson             }
184798cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
184898cd9ca7SRichard Henderson         }
1849c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1850c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
185198cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
185298cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
185398cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18544137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
185598cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
185698cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
185798cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
185898cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
185998cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
186098cd9ca7SRichard Henderson 
186198cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
186298cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
186398cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1864eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1865eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
186698cd9ca7SRichard Henderson 
186798cd9ca7SRichard Henderson         nullify_over(ctx);
186898cd9ca7SRichard Henderson         if (link != 0) {
1869eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
187098cd9ca7SRichard Henderson         }
18717f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
187231234768SRichard Henderson         nullify_end(ctx);
187398cd9ca7SRichard Henderson     } else {
187498cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
187598cd9ca7SRichard Henderson         c = ctx->null_cond.c;
187698cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
187798cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
187898cd9ca7SRichard Henderson 
187998cd9ca7SRichard Henderson         tmp = tcg_temp_new();
188098cd9ca7SRichard Henderson         next = get_temp(ctx);
188198cd9ca7SRichard Henderson 
188298cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1883eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
188498cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
188598cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
188698cd9ca7SRichard Henderson 
188798cd9ca7SRichard Henderson         if (link != 0) {
1888eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
188998cd9ca7SRichard Henderson         }
189098cd9ca7SRichard Henderson 
189198cd9ca7SRichard Henderson         if (is_n) {
189298cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
189398cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
189498cd9ca7SRichard Henderson                to the branch.  */
1895eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
189698cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
189798cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
189898cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
189998cd9ca7SRichard Henderson         } else {
190098cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
190198cd9ca7SRichard Henderson         }
190298cd9ca7SRichard Henderson     }
190398cd9ca7SRichard Henderson }
190498cd9ca7SRichard Henderson 
1905660eefe1SRichard Henderson /* Implement
1906660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1907660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1908660eefe1SRichard Henderson  *    else
1909660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1910660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1911660eefe1SRichard Henderson  */
1912660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1913660eefe1SRichard Henderson {
1914660eefe1SRichard Henderson     TCGv_reg dest;
1915660eefe1SRichard Henderson     switch (ctx->privilege) {
1916660eefe1SRichard Henderson     case 0:
1917660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1918660eefe1SRichard Henderson         return offset;
1919660eefe1SRichard Henderson     case 3:
1920660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
1921660eefe1SRichard Henderson         dest = get_temp(ctx);
1922660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1923660eefe1SRichard Henderson         break;
1924660eefe1SRichard Henderson     default:
1925660eefe1SRichard Henderson         dest = tcg_temp_new();
1926660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1927660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1928660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1929660eefe1SRichard Henderson         tcg_temp_free(dest);
1930660eefe1SRichard Henderson         break;
1931660eefe1SRichard Henderson     }
1932660eefe1SRichard Henderson     return dest;
1933660eefe1SRichard Henderson }
1934660eefe1SRichard Henderson 
1935ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19367ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19377ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19387ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19397ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19407ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19417ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19427ad439dfSRichard Henderson    aforementioned BE.  */
194331234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19447ad439dfSRichard Henderson {
19457ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19467ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19477ad439dfSRichard Henderson        next insn within the privilaged page.  */
19487ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19497ad439dfSRichard Henderson     case TCG_COND_NEVER:
19507ad439dfSRichard Henderson         break;
19517ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1952eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
19537ad439dfSRichard Henderson         goto do_sigill;
19547ad439dfSRichard Henderson     default:
19557ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19567ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19577ad439dfSRichard Henderson         g_assert_not_reached();
19587ad439dfSRichard Henderson     }
19597ad439dfSRichard Henderson 
19607ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19617ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19627ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19637ad439dfSRichard Henderson        under such conditions.  */
19647ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19657ad439dfSRichard Henderson         goto do_sigill;
19667ad439dfSRichard Henderson     }
19677ad439dfSRichard Henderson 
1968ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
19697ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19702986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
197131234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
197231234768SRichard Henderson         break;
19737ad439dfSRichard Henderson 
19747ad439dfSRichard Henderson     case 0xb0: /* LWS */
19757ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
197631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
197731234768SRichard Henderson         break;
19787ad439dfSRichard Henderson 
19797ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
198035136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
1981ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
1982eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
198331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
198431234768SRichard Henderson         break;
19857ad439dfSRichard Henderson 
19867ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
19877ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
198831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198931234768SRichard Henderson         break;
19907ad439dfSRichard Henderson 
19917ad439dfSRichard Henderson     default:
19927ad439dfSRichard Henderson     do_sigill:
19932986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
199431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
199531234768SRichard Henderson         break;
19967ad439dfSRichard Henderson     }
19977ad439dfSRichard Henderson }
1998ba1d0b44SRichard Henderson #endif
19997ad439dfSRichard Henderson 
200031234768SRichard Henderson static bool trans_nop(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2001b2167459SRichard Henderson {
2002b2167459SRichard Henderson     cond_free(&ctx->null_cond);
200331234768SRichard Henderson     return true;
2004b2167459SRichard Henderson }
2005b2167459SRichard Henderson 
200640f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
200798a9cb79SRichard Henderson {
200831234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
200998a9cb79SRichard Henderson }
201098a9cb79SRichard Henderson 
2011e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
201298a9cb79SRichard Henderson {
201398a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
201498a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
201598a9cb79SRichard Henderson 
201698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
201731234768SRichard Henderson     return true;
201898a9cb79SRichard Henderson }
201998a9cb79SRichard Henderson 
2020c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
202198a9cb79SRichard Henderson {
2022c603e14aSRichard Henderson     unsigned rt = a->t;
2023eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2024eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
202598a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
202698a9cb79SRichard Henderson 
202798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
202831234768SRichard Henderson     return true;
202998a9cb79SRichard Henderson }
203098a9cb79SRichard Henderson 
2031c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
203298a9cb79SRichard Henderson {
2033c603e14aSRichard Henderson     unsigned rt = a->t;
2034c603e14aSRichard Henderson     unsigned rs = a->sp;
203533423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
203633423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
203798a9cb79SRichard Henderson 
203833423472SRichard Henderson     load_spr(ctx, t0, rs);
203933423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
204033423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
204133423472SRichard Henderson 
204233423472SRichard Henderson     save_gpr(ctx, rt, t1);
204333423472SRichard Henderson     tcg_temp_free(t1);
204433423472SRichard Henderson     tcg_temp_free_i64(t0);
204598a9cb79SRichard Henderson 
204698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
204731234768SRichard Henderson     return true;
204898a9cb79SRichard Henderson }
204998a9cb79SRichard Henderson 
2050c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
205198a9cb79SRichard Henderson {
2052c603e14aSRichard Henderson     unsigned rt = a->t;
2053c603e14aSRichard Henderson     unsigned ctl = a->r;
2054eaa3783bSRichard Henderson     TCGv_reg tmp;
205598a9cb79SRichard Henderson 
205698a9cb79SRichard Henderson     switch (ctl) {
205735136a77SRichard Henderson     case CR_SAR:
205898a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2059c603e14aSRichard Henderson         if (a->e == 0) {
206098a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
206198a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2062eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
206398a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
206435136a77SRichard Henderson             goto done;
206598a9cb79SRichard Henderson         }
206698a9cb79SRichard Henderson #endif
206798a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
206835136a77SRichard Henderson         goto done;
206935136a77SRichard Henderson     case CR_IT: /* Interval Timer */
207035136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
207135136a77SRichard Henderson         nullify_over(ctx);
207298a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
207384b41e65SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
207449c29d6cSRichard Henderson             gen_io_start();
207549c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
207649c29d6cSRichard Henderson             gen_io_end();
207731234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
207849c29d6cSRichard Henderson         } else {
207949c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
208049c29d6cSRichard Henderson         }
208198a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
208231234768SRichard Henderson         return nullify_end(ctx);
208398a9cb79SRichard Henderson     case 26:
208498a9cb79SRichard Henderson     case 27:
208598a9cb79SRichard Henderson         break;
208698a9cb79SRichard Henderson     default:
208798a9cb79SRichard Henderson         /* All other control registers are privileged.  */
208835136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
208935136a77SRichard Henderson         break;
209098a9cb79SRichard Henderson     }
209198a9cb79SRichard Henderson 
209235136a77SRichard Henderson     tmp = get_temp(ctx);
209335136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
209435136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
209535136a77SRichard Henderson 
209635136a77SRichard Henderson  done:
209798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
209831234768SRichard Henderson     return true;
209998a9cb79SRichard Henderson }
210098a9cb79SRichard Henderson 
2101c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
210233423472SRichard Henderson {
2103c603e14aSRichard Henderson     unsigned rr = a->r;
2104c603e14aSRichard Henderson     unsigned rs = a->sp;
210533423472SRichard Henderson     TCGv_i64 t64;
210633423472SRichard Henderson 
210733423472SRichard Henderson     if (rs >= 5) {
210833423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
210933423472SRichard Henderson     }
211033423472SRichard Henderson     nullify_over(ctx);
211133423472SRichard Henderson 
211233423472SRichard Henderson     t64 = tcg_temp_new_i64();
211333423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
211433423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
211533423472SRichard Henderson 
211633423472SRichard Henderson     if (rs >= 4) {
211733423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2118494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
211933423472SRichard Henderson     } else {
212033423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
212133423472SRichard Henderson     }
212233423472SRichard Henderson     tcg_temp_free_i64(t64);
212333423472SRichard Henderson 
212431234768SRichard Henderson     return nullify_end(ctx);
212533423472SRichard Henderson }
212633423472SRichard Henderson 
2127c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
212898a9cb79SRichard Henderson {
2129c603e14aSRichard Henderson     unsigned ctl = a->t;
2130c603e14aSRichard Henderson     TCGv_reg reg = load_gpr(ctx, a->r);
2131eaa3783bSRichard Henderson     TCGv_reg tmp;
213298a9cb79SRichard Henderson 
213335136a77SRichard Henderson     if (ctl == CR_SAR) {
213498a9cb79SRichard Henderson         tmp = tcg_temp_new();
213535136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
213698a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
213798a9cb79SRichard Henderson         tcg_temp_free(tmp);
213898a9cb79SRichard Henderson 
213998a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
214031234768SRichard Henderson         return true;
214198a9cb79SRichard Henderson     }
214298a9cb79SRichard Henderson 
214335136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
214435136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
214535136a77SRichard Henderson 
2146c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
214735136a77SRichard Henderson     nullify_over(ctx);
214835136a77SRichard Henderson     switch (ctl) {
214935136a77SRichard Henderson     case CR_IT:
215049c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
215135136a77SRichard Henderson         break;
21524f5f2548SRichard Henderson     case CR_EIRR:
21534f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
21544f5f2548SRichard Henderson         break;
21554f5f2548SRichard Henderson     case CR_EIEM:
21564f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
215731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
21584f5f2548SRichard Henderson         break;
21594f5f2548SRichard Henderson 
216035136a77SRichard Henderson     case CR_IIASQ:
216135136a77SRichard Henderson     case CR_IIAOQ:
216235136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
216335136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
216435136a77SRichard Henderson         tmp = get_temp(ctx);
216535136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
216635136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
216735136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
216835136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
216935136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
217035136a77SRichard Henderson         break;
217135136a77SRichard Henderson 
217235136a77SRichard Henderson     default:
217335136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
217435136a77SRichard Henderson         break;
217535136a77SRichard Henderson     }
217631234768SRichard Henderson     return nullify_end(ctx);
21774f5f2548SRichard Henderson #endif
217835136a77SRichard Henderson }
217935136a77SRichard Henderson 
2180c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
218198a9cb79SRichard Henderson {
2182eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
218398a9cb79SRichard Henderson 
2184c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2185eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
218698a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
218798a9cb79SRichard Henderson     tcg_temp_free(tmp);
218898a9cb79SRichard Henderson 
218998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
219031234768SRichard Henderson     return true;
219198a9cb79SRichard Henderson }
219298a9cb79SRichard Henderson 
2193e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
219498a9cb79SRichard Henderson {
2195e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
219698a9cb79SRichard Henderson 
21972330504cSHelge Deller #ifdef CONFIG_USER_ONLY
21982330504cSHelge Deller     /* We don't implement space registers in user mode. */
2199eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22002330504cSHelge Deller #else
22012330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22022330504cSHelge Deller 
2203e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22042330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22052330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22062330504cSHelge Deller 
22072330504cSHelge Deller     tcg_temp_free_i64(t0);
22082330504cSHelge Deller #endif
2209e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
221098a9cb79SRichard Henderson 
221198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
221231234768SRichard Henderson     return true;
221398a9cb79SRichard Henderson }
221498a9cb79SRichard Henderson 
2215e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2216e36f27efSRichard Henderson {
2217e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2218e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2219e1b5a5edSRichard Henderson     TCGv_reg tmp;
2220e1b5a5edSRichard Henderson 
2221e1b5a5edSRichard Henderson     nullify_over(ctx);
2222e1b5a5edSRichard Henderson 
2223e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2224e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2225e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2226e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2227e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2228e1b5a5edSRichard Henderson 
2229e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
223031234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
223131234768SRichard Henderson     return nullify_end(ctx);
2232e36f27efSRichard Henderson #endif
2233e1b5a5edSRichard Henderson }
2234e1b5a5edSRichard Henderson 
2235e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2236e1b5a5edSRichard Henderson {
2237e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2238e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2239e1b5a5edSRichard Henderson     TCGv_reg tmp;
2240e1b5a5edSRichard Henderson 
2241e1b5a5edSRichard Henderson     nullify_over(ctx);
2242e1b5a5edSRichard Henderson 
2243e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2244e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2245e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2246e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2247e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2248e1b5a5edSRichard Henderson 
2249e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
225031234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
225131234768SRichard Henderson     return nullify_end(ctx);
2252e36f27efSRichard Henderson #endif
2253e1b5a5edSRichard Henderson }
2254e1b5a5edSRichard Henderson 
2255c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2256e1b5a5edSRichard Henderson {
2257e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2258c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2259c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2260e1b5a5edSRichard Henderson     nullify_over(ctx);
2261e1b5a5edSRichard Henderson 
2262c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2263e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2264e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2265e1b5a5edSRichard Henderson 
2266e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
226731234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
226831234768SRichard Henderson     return nullify_end(ctx);
2269c603e14aSRichard Henderson #endif
2270e1b5a5edSRichard Henderson }
2271f49b3537SRichard Henderson 
2272e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2273f49b3537SRichard Henderson {
2274f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2275e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2276f49b3537SRichard Henderson     nullify_over(ctx);
2277f49b3537SRichard Henderson 
2278e36f27efSRichard Henderson     if (rfi_r) {
2279f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2280f49b3537SRichard Henderson     } else {
2281f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2282f49b3537SRichard Henderson     }
228331234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2284f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2285f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2286f49b3537SRichard Henderson     } else {
228707ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
2288f49b3537SRichard Henderson     }
228931234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2290f49b3537SRichard Henderson 
229131234768SRichard Henderson     return nullify_end(ctx);
2292e36f27efSRichard Henderson #endif
2293f49b3537SRichard Henderson }
22946210db05SHelge Deller 
2295e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2296e36f27efSRichard Henderson {
2297e36f27efSRichard Henderson     return do_rfi(ctx, false);
2298e36f27efSRichard Henderson }
2299e36f27efSRichard Henderson 
2300e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2301e36f27efSRichard Henderson {
2302e36f27efSRichard Henderson     return do_rfi(ctx, true);
2303e36f27efSRichard Henderson }
2304e36f27efSRichard Henderson 
2305e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
230631234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset)
23076210db05SHelge Deller {
23086210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23096210db05SHelge Deller     nullify_over(ctx);
23106210db05SHelge Deller     if (reset) {
23116210db05SHelge Deller         gen_helper_reset(cpu_env);
23126210db05SHelge Deller     } else {
23136210db05SHelge Deller         gen_helper_halt(cpu_env);
23146210db05SHelge Deller     }
231531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
231631234768SRichard Henderson     return nullify_end(ctx);
23176210db05SHelge Deller }
2318e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2319e1b5a5edSRichard Henderson 
232031234768SRichard Henderson static bool trans_base_idx_mod(DisasContext *ctx, uint32_t insn,
232198a9cb79SRichard Henderson                                const DisasInsn *di)
232298a9cb79SRichard Henderson {
232398a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
232498a9cb79SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
2325eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rb);
2326eaa3783bSRichard Henderson     TCGv_reg src1 = load_gpr(ctx, rb);
2327eaa3783bSRichard Henderson     TCGv_reg src2 = load_gpr(ctx, rx);
232898a9cb79SRichard Henderson 
232998a9cb79SRichard Henderson     /* The only thing we need to do is the base register modification.  */
2330eaa3783bSRichard Henderson     tcg_gen_add_reg(dest, src1, src2);
233198a9cb79SRichard Henderson     save_gpr(ctx, rb, dest);
233298a9cb79SRichard Henderson 
233398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
233431234768SRichard Henderson     return true;
233598a9cb79SRichard Henderson }
233698a9cb79SRichard Henderson 
233731234768SRichard Henderson static bool trans_probe(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
233898a9cb79SRichard Henderson {
233998a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
234086f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
2341eed14219SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
234298a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
234398a9cb79SRichard Henderson     unsigned is_write = extract32(insn, 6, 1);
2344eed14219SRichard Henderson     unsigned is_imm = extract32(insn, 13, 1);
234586f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2346eed14219SRichard Henderson     TCGv_i32 level, want;
234786f8d05fSRichard Henderson     TCGv_tl addr;
234898a9cb79SRichard Henderson 
234998a9cb79SRichard Henderson     nullify_over(ctx);
235098a9cb79SRichard Henderson 
235198a9cb79SRichard Henderson     dest = dest_gpr(ctx, rt);
235286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false);
2353eed14219SRichard Henderson 
2354eed14219SRichard Henderson     if (is_imm) {
2355eed14219SRichard Henderson         level = tcg_const_i32(extract32(insn, 16, 2));
235698a9cb79SRichard Henderson     } else {
2357eed14219SRichard Henderson         level = tcg_temp_new_i32();
2358eed14219SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, rr));
2359eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
236098a9cb79SRichard Henderson     }
2361eed14219SRichard Henderson     want = tcg_const_i32(is_write ? PAGE_WRITE : PAGE_READ);
2362eed14219SRichard Henderson 
2363eed14219SRichard Henderson     gen_helper_probe(dest, cpu_env, addr, level, want);
2364eed14219SRichard Henderson 
2365eed14219SRichard Henderson     tcg_temp_free_i32(want);
2366eed14219SRichard Henderson     tcg_temp_free_i32(level);
2367eed14219SRichard Henderson 
236898a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
236931234768SRichard Henderson     return nullify_end(ctx);
237098a9cb79SRichard Henderson }
237198a9cb79SRichard Henderson 
23728d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY
237331234768SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
23748d6ae7fbSRichard Henderson {
23758d6ae7fbSRichard Henderson     unsigned sp;
23768d6ae7fbSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
23778d6ae7fbSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
23788d6ae7fbSRichard Henderson     unsigned is_data = insn & 0x1000;
23798d6ae7fbSRichard Henderson     unsigned is_addr = insn & 0x40;
23808d6ae7fbSRichard Henderson     TCGv_tl addr;
23818d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
23828d6ae7fbSRichard Henderson 
23838d6ae7fbSRichard Henderson     if (is_data) {
23848d6ae7fbSRichard Henderson         sp = extract32(insn, 14, 2);
23858d6ae7fbSRichard Henderson     } else {
23868d6ae7fbSRichard Henderson         sp = ~assemble_sr3(insn);
23878d6ae7fbSRichard Henderson     }
23888d6ae7fbSRichard Henderson 
23898d6ae7fbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23908d6ae7fbSRichard Henderson     nullify_over(ctx);
23918d6ae7fbSRichard Henderson 
23928d6ae7fbSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false);
23938d6ae7fbSRichard Henderson     reg = load_gpr(ctx, rr);
23948d6ae7fbSRichard Henderson     if (is_addr) {
23958d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
23968d6ae7fbSRichard Henderson     } else {
23978d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
23988d6ae7fbSRichard Henderson     }
23998d6ae7fbSRichard Henderson 
24008d6ae7fbSRichard Henderson     /* Exit TB for ITLB change if mmu is enabled.  This *should* not be
24018d6ae7fbSRichard Henderson        the case, since the OS TLB fill handler runs with mmu disabled.  */
240231234768SRichard Henderson     if (!is_data && (ctx->tb_flags & PSW_C)) {
240331234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
240431234768SRichard Henderson     }
240531234768SRichard Henderson     return nullify_end(ctx);
24068d6ae7fbSRichard Henderson }
240763300a00SRichard Henderson 
240831234768SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
240963300a00SRichard Henderson {
241063300a00SRichard Henderson     unsigned m = extract32(insn, 5, 1);
241163300a00SRichard Henderson     unsigned sp;
241263300a00SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
241363300a00SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
241463300a00SRichard Henderson     unsigned is_data = insn & 0x1000;
241563300a00SRichard Henderson     unsigned is_local = insn & 0x40;
241663300a00SRichard Henderson     TCGv_tl addr;
241763300a00SRichard Henderson     TCGv_reg ofs;
241863300a00SRichard Henderson 
241963300a00SRichard Henderson     if (is_data) {
242063300a00SRichard Henderson         sp = extract32(insn, 14, 2);
242163300a00SRichard Henderson     } else {
242263300a00SRichard Henderson         sp = ~assemble_sr3(insn);
242363300a00SRichard Henderson     }
242463300a00SRichard Henderson 
242563300a00SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
242663300a00SRichard Henderson     nullify_over(ctx);
242763300a00SRichard Henderson 
242863300a00SRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false);
242963300a00SRichard Henderson     if (m) {
243063300a00SRichard Henderson         save_gpr(ctx, rb, ofs);
243163300a00SRichard Henderson     }
243263300a00SRichard Henderson     if (is_local) {
243363300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
243463300a00SRichard Henderson     } else {
243563300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
243663300a00SRichard Henderson     }
243763300a00SRichard Henderson 
243863300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
243931234768SRichard Henderson     if (!is_data && (ctx->tb_flags & PSW_C)) {
244031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
244131234768SRichard Henderson     }
244231234768SRichard Henderson     return nullify_end(ctx);
244363300a00SRichard Henderson }
24442dfcca9fSRichard Henderson 
244531234768SRichard Henderson static bool trans_lpa(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
24462dfcca9fSRichard Henderson {
24472dfcca9fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
24482dfcca9fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
24492dfcca9fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
24502dfcca9fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
24512dfcca9fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
24522dfcca9fSRichard Henderson     TCGv_tl vaddr;
24532dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
24542dfcca9fSRichard Henderson 
24552dfcca9fSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24562dfcca9fSRichard Henderson     nullify_over(ctx);
24572dfcca9fSRichard Henderson 
24582dfcca9fSRichard Henderson     form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false);
24592dfcca9fSRichard Henderson 
24602dfcca9fSRichard Henderson     paddr = tcg_temp_new();
24612dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
24622dfcca9fSRichard Henderson 
24632dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
24642dfcca9fSRichard Henderson     if (m) {
24652dfcca9fSRichard Henderson         save_gpr(ctx, rb, ofs);
24662dfcca9fSRichard Henderson     }
24672dfcca9fSRichard Henderson     save_gpr(ctx, rt, paddr);
24682dfcca9fSRichard Henderson     tcg_temp_free(paddr);
24692dfcca9fSRichard Henderson 
247031234768SRichard Henderson     return nullify_end(ctx);
24712dfcca9fSRichard Henderson }
247243a97b81SRichard Henderson 
247331234768SRichard Henderson static bool trans_lci(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
247443a97b81SRichard Henderson {
247543a97b81SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
247643a97b81SRichard Henderson     TCGv_reg ci;
247743a97b81SRichard Henderson 
247843a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
247943a97b81SRichard Henderson 
248043a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
248143a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
248243a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
248343a97b81SRichard Henderson        since the entire address space is coherent.  */
248443a97b81SRichard Henderson     ci = tcg_const_reg(0);
248543a97b81SRichard Henderson     save_gpr(ctx, rt, ci);
248643a97b81SRichard Henderson     tcg_temp_free(ci);
248743a97b81SRichard Henderson 
248831234768SRichard Henderson     cond_free(&ctx->null_cond);
248931234768SRichard Henderson     return true;
249043a97b81SRichard Henderson }
24918d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */
24928d6ae7fbSRichard Henderson 
249398a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = {
249498a9cb79SRichard Henderson     { 0x04003280u, 0xfc003fffu, trans_nop },          /* fdc, disp */
249598a9cb79SRichard Henderson     { 0x04001280u, 0xfc003fffu, trans_nop },          /* fdc, index */
249698a9cb79SRichard Henderson     { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */
249798a9cb79SRichard Henderson     { 0x040012c0u, 0xfc003fffu, trans_nop },          /* fdce */
249898a9cb79SRichard Henderson     { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */
249998a9cb79SRichard Henderson     { 0x04000280u, 0xfc001fffu, trans_nop },          /* fic 0a */
250098a9cb79SRichard Henderson     { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */
250198a9cb79SRichard Henderson     { 0x040013c0u, 0xfc003fffu, trans_nop },          /* fic 4f */
250298a9cb79SRichard Henderson     { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */
250398a9cb79SRichard Henderson     { 0x040002c0u, 0xfc001fffu, trans_nop },          /* fice */
250498a9cb79SRichard Henderson     { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */
250598a9cb79SRichard Henderson     { 0x04002700u, 0xfc003fffu, trans_nop },          /* pdc */
250698a9cb79SRichard Henderson     { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */
250798a9cb79SRichard Henderson     { 0x04001180u, 0xfc003fa0u, trans_probe },        /* probe */
250898a9cb79SRichard Henderson     { 0x04003180u, 0xfc003fa0u, trans_probe },        /* probei */
25098d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY
25108d6ae7fbSRichard Henderson     { 0x04000000u, 0xfc001fffu, trans_ixtlbx },       /* iitlbp */
25118d6ae7fbSRichard Henderson     { 0x04000040u, 0xfc001fffu, trans_ixtlbx },       /* iitlba */
25128d6ae7fbSRichard Henderson     { 0x04001000u, 0xfc001fffu, trans_ixtlbx },       /* idtlbp */
25138d6ae7fbSRichard Henderson     { 0x04001040u, 0xfc001fffu, trans_ixtlbx },       /* idtlba */
251463300a00SRichard Henderson     { 0x04000200u, 0xfc001fdfu, trans_pxtlbx },       /* pitlb */
251563300a00SRichard Henderson     { 0x04000240u, 0xfc001fdfu, trans_pxtlbx },       /* pitlbe */
251663300a00SRichard Henderson     { 0x04001200u, 0xfc001fdfu, trans_pxtlbx },       /* pdtlb */
251763300a00SRichard Henderson     { 0x04001240u, 0xfc001fdfu, trans_pxtlbx },       /* pdtlbe */
25182dfcca9fSRichard Henderson     { 0x04001340u, 0xfc003fc0u, trans_lpa },
251943a97b81SRichard Henderson     { 0x04001300u, 0xfc003fe0u, trans_lci },
25208d6ae7fbSRichard Henderson #endif
252198a9cb79SRichard Henderson };
252298a9cb79SRichard Henderson 
252331234768SRichard Henderson static bool trans_add(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2524b2167459SRichard Henderson {
2525b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2526b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2527b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2528b2167459SRichard Henderson     unsigned ext = extract32(insn, 8, 4);
2529b2167459SRichard Henderson     unsigned shift = extract32(insn, 6, 2);
2530b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2531eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2532b2167459SRichard Henderson     bool is_c = false;
2533b2167459SRichard Henderson     bool is_l = false;
2534b2167459SRichard Henderson     bool is_tc = false;
2535b2167459SRichard Henderson     bool is_tsv = false;
2536b2167459SRichard Henderson 
2537b2167459SRichard Henderson     switch (ext) {
2538b2167459SRichard Henderson     case 0x6: /* ADD, SHLADD */
2539b2167459SRichard Henderson         break;
2540b2167459SRichard Henderson     case 0xa: /* ADD,L, SHLADD,L */
2541b2167459SRichard Henderson         is_l = true;
2542b2167459SRichard Henderson         break;
2543b2167459SRichard Henderson     case 0xe: /* ADD,TSV, SHLADD,TSV (1) */
2544b2167459SRichard Henderson         is_tsv = true;
2545b2167459SRichard Henderson         break;
2546b2167459SRichard Henderson     case 0x7: /* ADD,C */
2547b2167459SRichard Henderson         is_c = true;
2548b2167459SRichard Henderson         break;
2549b2167459SRichard Henderson     case 0xf: /* ADD,C,TSV */
2550b2167459SRichard Henderson         is_c = is_tsv = true;
2551b2167459SRichard Henderson         break;
2552b2167459SRichard Henderson     default:
2553b2167459SRichard Henderson         return gen_illegal(ctx);
2554b2167459SRichard Henderson     }
2555b2167459SRichard Henderson 
2556b2167459SRichard Henderson     if (cf) {
2557b2167459SRichard Henderson         nullify_over(ctx);
2558b2167459SRichard Henderson     }
2559b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2560b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
256131234768SRichard Henderson     do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf);
256231234768SRichard Henderson     return nullify_end(ctx);
2563b2167459SRichard Henderson }
2564b2167459SRichard Henderson 
256531234768SRichard Henderson static bool trans_sub(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2566b2167459SRichard Henderson {
2567b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2568b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2569b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2570b2167459SRichard Henderson     unsigned ext = extract32(insn, 6, 6);
2571b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2572eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2573b2167459SRichard Henderson     bool is_b = false;
2574b2167459SRichard Henderson     bool is_tc = false;
2575b2167459SRichard Henderson     bool is_tsv = false;
2576b2167459SRichard Henderson 
2577b2167459SRichard Henderson     switch (ext) {
2578b2167459SRichard Henderson     case 0x10: /* SUB */
2579b2167459SRichard Henderson         break;
2580b2167459SRichard Henderson     case 0x30: /* SUB,TSV */
2581b2167459SRichard Henderson         is_tsv = true;
2582b2167459SRichard Henderson         break;
2583b2167459SRichard Henderson     case 0x14: /* SUB,B */
2584b2167459SRichard Henderson         is_b = true;
2585b2167459SRichard Henderson         break;
2586b2167459SRichard Henderson     case 0x34: /* SUB,B,TSV */
2587b2167459SRichard Henderson         is_b = is_tsv = true;
2588b2167459SRichard Henderson         break;
2589b2167459SRichard Henderson     case 0x13: /* SUB,TC */
2590b2167459SRichard Henderson         is_tc = true;
2591b2167459SRichard Henderson         break;
2592b2167459SRichard Henderson     case 0x33: /* SUB,TSV,TC */
2593b2167459SRichard Henderson         is_tc = is_tsv = true;
2594b2167459SRichard Henderson         break;
2595b2167459SRichard Henderson     default:
2596b2167459SRichard Henderson         return gen_illegal(ctx);
2597b2167459SRichard Henderson     }
2598b2167459SRichard Henderson 
2599b2167459SRichard Henderson     if (cf) {
2600b2167459SRichard Henderson         nullify_over(ctx);
2601b2167459SRichard Henderson     }
2602b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2603b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
260431234768SRichard Henderson     do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf);
260531234768SRichard Henderson     return nullify_end(ctx);
2606b2167459SRichard Henderson }
2607b2167459SRichard Henderson 
260831234768SRichard Henderson static bool trans_log(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2609b2167459SRichard Henderson {
2610b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2611b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2612b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2613b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2614eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2615b2167459SRichard Henderson 
2616b2167459SRichard Henderson     if (cf) {
2617b2167459SRichard Henderson         nullify_over(ctx);
2618b2167459SRichard Henderson     }
2619b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2620b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
262131234768SRichard Henderson     do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt);
262231234768SRichard Henderson     return nullify_end(ctx);
2623b2167459SRichard Henderson }
2624b2167459SRichard Henderson 
2625*7aee8189SRichard Henderson static bool trans_or(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2626b2167459SRichard Henderson {
2627*7aee8189SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2628b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2629*7aee8189SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2630b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2631*7aee8189SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2632b2167459SRichard Henderson 
2633*7aee8189SRichard Henderson     if (cf == 0) {
2634*7aee8189SRichard Henderson         if (rt == 0) { /* NOP */
2635*7aee8189SRichard Henderson             cond_free(&ctx->null_cond);
2636*7aee8189SRichard Henderson             return true;
2637*7aee8189SRichard Henderson         }
2638*7aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2639b2167459SRichard Henderson             if (r1 == 0) {
2640eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2641eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2642b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2643b2167459SRichard Henderson             } else {
2644b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2645b2167459SRichard Henderson             }
2646b2167459SRichard Henderson             cond_free(&ctx->null_cond);
264731234768SRichard Henderson             return true;
2648b2167459SRichard Henderson         }
2649*7aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
2650*7aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
2651*7aee8189SRichard Henderson          *
2652*7aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
2653*7aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
2654*7aee8189SRichard Henderson          *                      currently implemented as idle.
2655*7aee8189SRichard Henderson          */
2656*7aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
2657*7aee8189SRichard Henderson             TCGv_i32 tmp;
2658*7aee8189SRichard Henderson 
2659*7aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
2660*7aee8189SRichard Henderson                until the next timer interrupt.  */
2661*7aee8189SRichard Henderson             nullify_over(ctx);
2662*7aee8189SRichard Henderson 
2663*7aee8189SRichard Henderson             /* Advance the instruction queue.  */
2664*7aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
2665*7aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
2666*7aee8189SRichard Henderson             nullify_set(ctx, 0);
2667*7aee8189SRichard Henderson 
2668*7aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
2669*7aee8189SRichard Henderson             tmp = tcg_const_i32(1);
2670*7aee8189SRichard Henderson             tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) +
2671*7aee8189SRichard Henderson                                          offsetof(CPUState, halted));
2672*7aee8189SRichard Henderson             tcg_temp_free_i32(tmp);
2673*7aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
2674*7aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
2675*7aee8189SRichard Henderson 
2676*7aee8189SRichard Henderson             return nullify_end(ctx);
2677*7aee8189SRichard Henderson         }
2678*7aee8189SRichard Henderson #endif
2679*7aee8189SRichard Henderson     }
2680*7aee8189SRichard Henderson 
2681*7aee8189SRichard Henderson     if (cf) {
2682*7aee8189SRichard Henderson         nullify_over(ctx);
2683*7aee8189SRichard Henderson     }
2684*7aee8189SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2685*7aee8189SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2686*7aee8189SRichard Henderson     do_log(ctx, rt, tcg_r1, tcg_r2, cf, tcg_gen_or_reg);
2687*7aee8189SRichard Henderson     return nullify_end(ctx);
2688*7aee8189SRichard Henderson }
2689b2167459SRichard Henderson 
269031234768SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2691b2167459SRichard Henderson {
2692b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2693b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2694b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2695b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2696eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2697b2167459SRichard Henderson 
2698b2167459SRichard Henderson     if (cf) {
2699b2167459SRichard Henderson         nullify_over(ctx);
2700b2167459SRichard Henderson     }
2701b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2702b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
270331234768SRichard Henderson     do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf);
270431234768SRichard Henderson     return nullify_end(ctx);
2705b2167459SRichard Henderson }
2706b2167459SRichard Henderson 
270731234768SRichard Henderson static bool trans_uxor(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2708b2167459SRichard Henderson {
2709b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2710b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2711b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2712b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2713eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2714b2167459SRichard Henderson 
2715b2167459SRichard Henderson     if (cf) {
2716b2167459SRichard Henderson         nullify_over(ctx);
2717b2167459SRichard Henderson     }
2718b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2719b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
272031234768SRichard Henderson     do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg);
272131234768SRichard Henderson     return nullify_end(ctx);
2722b2167459SRichard Henderson }
2723b2167459SRichard Henderson 
272431234768SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2725b2167459SRichard Henderson {
2726b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2727b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2728b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2729b2167459SRichard Henderson     unsigned is_tc = extract32(insn, 6, 1);
2730b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2731eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2732b2167459SRichard Henderson 
2733b2167459SRichard Henderson     if (cf) {
2734b2167459SRichard Henderson         nullify_over(ctx);
2735b2167459SRichard Henderson     }
2736b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2737b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2738b2167459SRichard Henderson     tmp = get_temp(ctx);
2739eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
274031234768SRichard Henderson     do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg);
274131234768SRichard Henderson     return nullify_end(ctx);
2742b2167459SRichard Henderson }
2743b2167459SRichard Henderson 
274431234768SRichard Henderson static bool trans_dcor(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2745b2167459SRichard Henderson {
2746b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2747b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2748b2167459SRichard Henderson     unsigned is_i = extract32(insn, 6, 1);
2749b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2750eaa3783bSRichard Henderson     TCGv_reg tmp;
2751b2167459SRichard Henderson 
2752b2167459SRichard Henderson     nullify_over(ctx);
2753b2167459SRichard Henderson 
2754b2167459SRichard Henderson     tmp = get_temp(ctx);
2755eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2756b2167459SRichard Henderson     if (!is_i) {
2757eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2758b2167459SRichard Henderson     }
2759eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2760eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
276131234768SRichard Henderson     do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false,
2762eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
2763b2167459SRichard Henderson 
276431234768SRichard Henderson     return nullify_end(ctx);
2765b2167459SRichard Henderson }
2766b2167459SRichard Henderson 
276731234768SRichard Henderson static bool trans_ds(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
2768b2167459SRichard Henderson {
2769b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2770b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2771b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2772b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2773eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2774b2167459SRichard Henderson 
2775b2167459SRichard Henderson     nullify_over(ctx);
2776b2167459SRichard Henderson 
2777b2167459SRichard Henderson     in1 = load_gpr(ctx, r1);
2778b2167459SRichard Henderson     in2 = load_gpr(ctx, r2);
2779b2167459SRichard Henderson 
2780b2167459SRichard Henderson     add1 = tcg_temp_new();
2781b2167459SRichard Henderson     add2 = tcg_temp_new();
2782b2167459SRichard Henderson     addc = tcg_temp_new();
2783b2167459SRichard Henderson     dest = tcg_temp_new();
2784eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2785b2167459SRichard Henderson 
2786b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2787eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2788eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2789b2167459SRichard Henderson 
2790b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2791b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2792b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2793b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2794eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2795eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2796eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2797b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2798b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2799b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2800b2167459SRichard Henderson 
2801b2167459SRichard Henderson     tcg_temp_free(addc);
2802b2167459SRichard Henderson     tcg_temp_free(zero);
2803b2167459SRichard Henderson 
2804b2167459SRichard Henderson     /* Write back the result register.  */
2805b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
2806b2167459SRichard Henderson 
2807b2167459SRichard Henderson     /* Write back PSW[CB].  */
2808eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2809eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2810b2167459SRichard Henderson 
2811b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2812eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2813eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2814b2167459SRichard Henderson 
2815b2167459SRichard Henderson     /* Install the new nullification.  */
2816b2167459SRichard Henderson     if (cf) {
2817eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2818b2167459SRichard Henderson         if (cf >> 1 == 6) {
2819b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2820b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2821b2167459SRichard Henderson         }
2822b2167459SRichard Henderson         ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv);
2823b2167459SRichard Henderson     }
2824b2167459SRichard Henderson 
2825b2167459SRichard Henderson     tcg_temp_free(add1);
2826b2167459SRichard Henderson     tcg_temp_free(add2);
2827b2167459SRichard Henderson     tcg_temp_free(dest);
2828b2167459SRichard Henderson 
282931234768SRichard Henderson     return nullify_end(ctx);
2830b2167459SRichard Henderson }
2831b2167459SRichard Henderson 
2832b2167459SRichard Henderson static const DisasInsn table_arith_log[] = {
2833*7aee8189SRichard Henderson     { 0x08000240u, 0xfc000fe0u, trans_or },
2834eaa3783bSRichard Henderson     { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg },
2835eaa3783bSRichard Henderson     { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg },
2836eaa3783bSRichard Henderson     { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg },
2837b2167459SRichard Henderson     { 0x08000880u, 0xfc000fe0u, trans_cmpclr },
2838b2167459SRichard Henderson     { 0x08000380u, 0xfc000fe0u, trans_uxor },
2839b2167459SRichard Henderson     { 0x08000980u, 0xfc000fa0u, trans_uaddcm },
2840b2167459SRichard Henderson     { 0x08000b80u, 0xfc1f0fa0u, trans_dcor },
2841b2167459SRichard Henderson     { 0x08000440u, 0xfc000fe0u, trans_ds },
2842b2167459SRichard Henderson     { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */
2843b2167459SRichard Henderson     { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */
2844b2167459SRichard Henderson     { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */
2845b2167459SRichard Henderson     { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */
2846b2167459SRichard Henderson };
2847b2167459SRichard Henderson 
284831234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn)
2849b2167459SRichard Henderson {
2850eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2851b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2852b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2853b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2854b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2855b2167459SRichard Henderson     unsigned o1 = extract32(insn, 26, 1);
2856eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2857b2167459SRichard Henderson 
2858b2167459SRichard Henderson     if (cf) {
2859b2167459SRichard Henderson         nullify_over(ctx);
2860b2167459SRichard Henderson     }
2861b2167459SRichard Henderson 
2862b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2863b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
286431234768SRichard Henderson     do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf);
2865b2167459SRichard Henderson 
286631234768SRichard Henderson     return nullify_end(ctx);
2867b2167459SRichard Henderson }
2868b2167459SRichard Henderson 
286931234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn)
2870b2167459SRichard Henderson {
2871eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2872b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2873b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2874b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2875b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2876eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2877b2167459SRichard Henderson 
2878b2167459SRichard Henderson     if (cf) {
2879b2167459SRichard Henderson         nullify_over(ctx);
2880b2167459SRichard Henderson     }
2881b2167459SRichard Henderson 
2882b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2883b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
288431234768SRichard Henderson     do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf);
2885b2167459SRichard Henderson 
288631234768SRichard Henderson     return nullify_end(ctx);
2887b2167459SRichard Henderson }
2888b2167459SRichard Henderson 
288931234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn)
2890b2167459SRichard Henderson {
2891eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2892b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2893b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2894b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2895eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2896b2167459SRichard Henderson 
2897b2167459SRichard Henderson     if (cf) {
2898b2167459SRichard Henderson         nullify_over(ctx);
2899b2167459SRichard Henderson     }
2900b2167459SRichard Henderson 
2901b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2902b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
290331234768SRichard Henderson     do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf);
2904b2167459SRichard Henderson 
290531234768SRichard Henderson     return nullify_end(ctx);
2906b2167459SRichard Henderson }
2907b2167459SRichard Henderson 
290831234768SRichard Henderson static bool trans_ld_idx_i(DisasContext *ctx, uint32_t insn,
290996d6407fSRichard Henderson                            const DisasInsn *di)
291096d6407fSRichard Henderson {
291196d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
291296d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
291396d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
291496d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
291586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
291696d6407fSRichard Henderson     int disp = low_sextract(insn, 16, 5);
291796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
291896d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
291996d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
292096d6407fSRichard Henderson 
292131234768SRichard Henderson     do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop);
292231234768SRichard Henderson     return true;
292396d6407fSRichard Henderson }
292496d6407fSRichard Henderson 
292531234768SRichard Henderson static bool trans_ld_idx_x(DisasContext *ctx, uint32_t insn,
292696d6407fSRichard Henderson                            const DisasInsn *di)
292796d6407fSRichard Henderson {
292896d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
292996d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
293096d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
293196d6407fSRichard Henderson     unsigned u = extract32(insn, 13, 1);
293286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
293396d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
293496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
293596d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
293696d6407fSRichard Henderson 
293731234768SRichard Henderson     do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop);
293831234768SRichard Henderson     return true;
293996d6407fSRichard Henderson }
294096d6407fSRichard Henderson 
294131234768SRichard Henderson static bool trans_st_idx_i(DisasContext *ctx, uint32_t insn,
294296d6407fSRichard Henderson                            const DisasInsn *di)
294396d6407fSRichard Henderson {
294496d6407fSRichard Henderson     int disp = low_sextract(insn, 0, 5);
294596d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
294696d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
294796d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
294886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
294996d6407fSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
295096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
295196d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
295296d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
295396d6407fSRichard Henderson 
295431234768SRichard Henderson     do_store(ctx, rr, rb, disp, sp, modify, mop);
295531234768SRichard Henderson     return true;
295696d6407fSRichard Henderson }
295796d6407fSRichard Henderson 
295831234768SRichard Henderson static bool trans_ldcw(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
295996d6407fSRichard Henderson {
296096d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
296196d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
296296d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
296396d6407fSRichard Henderson     unsigned au = extract32(insn, 13, 1);
296486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
296596d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
296696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
296796d6407fSRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16;
296886f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
296986f8d05fSRichard Henderson     TCGv_tl addr;
297096d6407fSRichard Henderson     int modify, disp = 0, scale = 0;
297196d6407fSRichard Henderson 
297296d6407fSRichard Henderson     nullify_over(ctx);
297396d6407fSRichard Henderson 
297496d6407fSRichard Henderson     if (i) {
297596d6407fSRichard Henderson         modify = (m ? (au ? -1 : 1) : 0);
297696d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
297796d6407fSRichard Henderson         rx = 0;
297896d6407fSRichard Henderson     } else {
297996d6407fSRichard Henderson         modify = m;
298096d6407fSRichard Henderson         if (au) {
298196d6407fSRichard Henderson             scale = mop & MO_SIZE;
298296d6407fSRichard Henderson         }
298396d6407fSRichard Henderson     }
298496d6407fSRichard Henderson     if (modify) {
298586f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
298686f8d05fSRichard Henderson            we see the result of the load.  */
298796d6407fSRichard Henderson         dest = get_temp(ctx);
298896d6407fSRichard Henderson     } else {
298996d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
299096d6407fSRichard Henderson     }
299196d6407fSRichard Henderson 
299286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
299386f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
2994eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
299586f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
299696d6407fSRichard Henderson     if (modify) {
299786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
299896d6407fSRichard Henderson     }
299996d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
300096d6407fSRichard Henderson 
300131234768SRichard Henderson     return nullify_end(ctx);
300296d6407fSRichard Henderson }
300396d6407fSRichard Henderson 
300431234768SRichard Henderson static bool trans_stby(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
300596d6407fSRichard Henderson {
3006eaa3783bSRichard Henderson     target_sreg disp = low_sextract(insn, 0, 5);
300796d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
300896d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
300986f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
301096d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
301196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
301286f8d05fSRichard Henderson     TCGv_reg ofs, val;
301386f8d05fSRichard Henderson     TCGv_tl addr;
301496d6407fSRichard Henderson 
301596d6407fSRichard Henderson     nullify_over(ctx);
301696d6407fSRichard Henderson 
301786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m,
301886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
301996d6407fSRichard Henderson     val = load_gpr(ctx, rt);
302096d6407fSRichard Henderson     if (a) {
3021f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3022f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
3023f9f46db4SEmilio G. Cota         } else {
302496d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
3025f9f46db4SEmilio G. Cota         }
3026f9f46db4SEmilio G. Cota     } else {
3027f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3028f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
302996d6407fSRichard Henderson         } else {
303096d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
303196d6407fSRichard Henderson         }
3032f9f46db4SEmilio G. Cota     }
303396d6407fSRichard Henderson 
303496d6407fSRichard Henderson     if (m) {
303586f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
303686f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
303796d6407fSRichard Henderson     }
303896d6407fSRichard Henderson 
303931234768SRichard Henderson     return nullify_end(ctx);
304096d6407fSRichard Henderson }
304196d6407fSRichard Henderson 
3042d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
304331234768SRichard Henderson static bool trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn,
3044d0a851ccSRichard Henderson                              const DisasInsn *di)
3045d0a851ccSRichard Henderson {
3046d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3047d0a851ccSRichard Henderson 
3048d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3049d0a851ccSRichard Henderson 
3050d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
3051d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
3052d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
305331234768SRichard Henderson     trans_ld_idx_i(ctx, insn, di);
3054d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
305531234768SRichard Henderson     return true;
3056d0a851ccSRichard Henderson }
3057d0a851ccSRichard Henderson 
305831234768SRichard Henderson static bool trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn,
3059d0a851ccSRichard Henderson                              const DisasInsn *di)
3060d0a851ccSRichard Henderson {
3061d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3062d0a851ccSRichard Henderson 
3063d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3064d0a851ccSRichard Henderson 
3065d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
3066d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
3067d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
306831234768SRichard Henderson     trans_ld_idx_x(ctx, insn, di);
3069d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
307031234768SRichard Henderson     return true;
3071d0a851ccSRichard Henderson }
307295412a61SRichard Henderson 
307331234768SRichard Henderson static bool trans_stwa_idx_i(DisasContext *ctx, uint32_t insn,
307495412a61SRichard Henderson                              const DisasInsn *di)
307595412a61SRichard Henderson {
307695412a61SRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
307795412a61SRichard Henderson 
307895412a61SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
307995412a61SRichard Henderson 
308095412a61SRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
308195412a61SRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
308295412a61SRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
308331234768SRichard Henderson     trans_st_idx_i(ctx, insn, di);
308495412a61SRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
308531234768SRichard Henderson     return true;
308695412a61SRichard Henderson }
3087d0a851ccSRichard Henderson #endif
3088d0a851ccSRichard Henderson 
308996d6407fSRichard Henderson static const DisasInsn table_index_mem[] = {
309096d6407fSRichard Henderson     { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */
309196d6407fSRichard Henderson     { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */
309296d6407fSRichard Henderson     { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */
309396d6407fSRichard Henderson     { 0x0c0001c0u, 0xfc0003c0, trans_ldcw },
309496d6407fSRichard Henderson     { 0x0c001300u, 0xfc0013c0, trans_stby },
3095d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
3096d0a851ccSRichard Henderson     { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */
309795412a61SRichard Henderson     { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */
309895412a61SRichard Henderson     { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */
3099d0a851ccSRichard Henderson #endif
310096d6407fSRichard Henderson };
310196d6407fSRichard Henderson 
310231234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn)
3103b2167459SRichard Henderson {
3104b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3105eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3106eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3107b2167459SRichard Henderson 
3108eaa3783bSRichard Henderson     tcg_gen_movi_reg(tcg_rt, i);
3109b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3110b2167459SRichard Henderson     cond_free(&ctx->null_cond);
311131234768SRichard Henderson     return true;
3112b2167459SRichard Henderson }
3113b2167459SRichard Henderson 
311431234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn)
3115b2167459SRichard Henderson {
3116b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3117eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3118eaa3783bSRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, rt);
3119eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
3120b2167459SRichard Henderson 
3121eaa3783bSRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, i);
3122b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3123b2167459SRichard Henderson     cond_free(&ctx->null_cond);
312431234768SRichard Henderson     return true;
3125b2167459SRichard Henderson }
3126b2167459SRichard Henderson 
312731234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn)
3128b2167459SRichard Henderson {
3129b2167459SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3130b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
3131eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
3132eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3133b2167459SRichard Henderson 
3134b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3135b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
3136b2167459SRichard Henderson     if (rb == 0) {
3137eaa3783bSRichard Henderson         tcg_gen_movi_reg(tcg_rt, i);
3138b2167459SRichard Henderson     } else {
3139eaa3783bSRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i);
3140b2167459SRichard Henderson     }
3141b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3142b2167459SRichard Henderson     cond_free(&ctx->null_cond);
314331234768SRichard Henderson     return true;
3144b2167459SRichard Henderson }
3145b2167459SRichard Henderson 
314631234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn,
314796d6407fSRichard Henderson                        bool is_mod, TCGMemOp mop)
314896d6407fSRichard Henderson {
314996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
315096d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
315186f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3152eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
315396d6407fSRichard Henderson 
315431234768SRichard Henderson     do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
315531234768SRichard Henderson     return true;
315696d6407fSRichard Henderson }
315796d6407fSRichard Henderson 
315831234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn)
315996d6407fSRichard Henderson {
316096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
316196d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
316286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3163eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
316496d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
316596d6407fSRichard Henderson 
316696d6407fSRichard Henderson     switch (ext2) {
316796d6407fSRichard Henderson     case 0:
316896d6407fSRichard Henderson     case 1:
316996d6407fSRichard Henderson         /* FLDW without modification.  */
317031234768SRichard Henderson         do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
317131234768SRichard Henderson         break;
317296d6407fSRichard Henderson     case 2:
317396d6407fSRichard Henderson         /* LDW with modification.  Note that the sign of I selects
317496d6407fSRichard Henderson            post-dec vs pre-inc.  */
317531234768SRichard Henderson         do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
317631234768SRichard Henderson         break;
317796d6407fSRichard Henderson     default:
317896d6407fSRichard Henderson         return gen_illegal(ctx);
317996d6407fSRichard Henderson     }
318031234768SRichard Henderson     return true;
318196d6407fSRichard Henderson }
318296d6407fSRichard Henderson 
318331234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn)
318496d6407fSRichard Henderson {
3185eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
318696d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
318796d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
318886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
318996d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
319096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
319196d6407fSRichard Henderson 
319296d6407fSRichard Henderson     /* FLDW with modification.  */
319331234768SRichard Henderson     do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
319431234768SRichard Henderson     return true;
319596d6407fSRichard Henderson }
319696d6407fSRichard Henderson 
319731234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn,
319896d6407fSRichard Henderson                         bool is_mod, TCGMemOp mop)
319996d6407fSRichard Henderson {
320096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
320196d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
320286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3203eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
320496d6407fSRichard Henderson 
320531234768SRichard Henderson     do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
320631234768SRichard Henderson     return true;
320796d6407fSRichard Henderson }
320896d6407fSRichard Henderson 
320931234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn)
321096d6407fSRichard Henderson {
321196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
321296d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
321386f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3214eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
321596d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
321696d6407fSRichard Henderson 
321796d6407fSRichard Henderson     switch (ext2) {
321896d6407fSRichard Henderson     case 0:
321996d6407fSRichard Henderson     case 1:
322096d6407fSRichard Henderson         /* FSTW without modification.  */
322131234768SRichard Henderson         do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
322231234768SRichard Henderson         break;
322396d6407fSRichard Henderson     case 2:
32243f7367e2SHelge Deller         /* STW with modification.  */
322531234768SRichard Henderson         do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
322631234768SRichard Henderson         break;
322796d6407fSRichard Henderson     default:
322896d6407fSRichard Henderson         return gen_illegal(ctx);
322996d6407fSRichard Henderson     }
323031234768SRichard Henderson     return true;
323196d6407fSRichard Henderson }
323296d6407fSRichard Henderson 
323331234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn)
323496d6407fSRichard Henderson {
3235eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
323696d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
323796d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
323886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
323996d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
324096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
324196d6407fSRichard Henderson 
324296d6407fSRichard Henderson     /* FSTW with modification.  */
324331234768SRichard Henderson     do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
324431234768SRichard Henderson     return true;
324596d6407fSRichard Henderson }
324696d6407fSRichard Henderson 
324731234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn)
324896d6407fSRichard Henderson {
324996d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
325096d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
325196d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
325296d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
325396d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
325496d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
325596d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
325686f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
325796d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
325896d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
325996d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
326096d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
326196d6407fSRichard Henderson     int disp, scale;
326296d6407fSRichard Henderson 
326396d6407fSRichard Henderson     if (i == 0) {
326496d6407fSRichard Henderson         scale = (ua ? 2 : 0);
326596d6407fSRichard Henderson         disp = 0;
326696d6407fSRichard Henderson         modify = m;
326796d6407fSRichard Henderson     } else {
326896d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
326996d6407fSRichard Henderson         scale = 0;
327096d6407fSRichard Henderson         rx = 0;
327196d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
327296d6407fSRichard Henderson     }
327396d6407fSRichard Henderson 
327496d6407fSRichard Henderson     switch (ext3) {
327596d6407fSRichard Henderson     case 0: /* FLDW */
327631234768SRichard Henderson         do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify);
327731234768SRichard Henderson         break;
327896d6407fSRichard Henderson     case 4: /* FSTW */
327931234768SRichard Henderson         do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify);
328031234768SRichard Henderson         break;
328131234768SRichard Henderson     default:
328296d6407fSRichard Henderson         return gen_illegal(ctx);
328396d6407fSRichard Henderson     }
328431234768SRichard Henderson     return true;
328531234768SRichard Henderson }
328696d6407fSRichard Henderson 
328731234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn)
328896d6407fSRichard Henderson {
328996d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
329096d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
329196d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
329296d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
329396d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
329496d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
329586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
329696d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
329796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
329896d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
329996d6407fSRichard Henderson     int disp, scale;
330096d6407fSRichard Henderson 
330196d6407fSRichard Henderson     if (i == 0) {
330296d6407fSRichard Henderson         scale = (ua ? 3 : 0);
330396d6407fSRichard Henderson         disp = 0;
330496d6407fSRichard Henderson         modify = m;
330596d6407fSRichard Henderson     } else {
330696d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
330796d6407fSRichard Henderson         scale = 0;
330896d6407fSRichard Henderson         rx = 0;
330996d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
331096d6407fSRichard Henderson     }
331196d6407fSRichard Henderson 
331296d6407fSRichard Henderson     switch (ext4) {
331396d6407fSRichard Henderson     case 0: /* FLDD */
331431234768SRichard Henderson         do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify);
331531234768SRichard Henderson         break;
331696d6407fSRichard Henderson     case 8: /* FSTD */
331731234768SRichard Henderson         do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify);
331831234768SRichard Henderson         break;
331996d6407fSRichard Henderson     default:
332096d6407fSRichard Henderson         return gen_illegal(ctx);
332196d6407fSRichard Henderson     }
332231234768SRichard Henderson     return true;
332396d6407fSRichard Henderson }
332496d6407fSRichard Henderson 
332531234768SRichard Henderson static bool trans_cmpb(DisasContext *ctx, uint32_t insn,
332698cd9ca7SRichard Henderson                        bool is_true, bool is_imm, bool is_dw)
332798cd9ca7SRichard Henderson {
3328eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
332998cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
333098cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
333198cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
333298cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3333eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv;
333498cd9ca7SRichard Henderson     DisasCond cond;
333598cd9ca7SRichard Henderson 
333698cd9ca7SRichard Henderson     nullify_over(ctx);
333798cd9ca7SRichard Henderson 
333898cd9ca7SRichard Henderson     if (is_imm) {
333998cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
334098cd9ca7SRichard Henderson     } else {
334198cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
334298cd9ca7SRichard Henderson     }
334398cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
334498cd9ca7SRichard Henderson     dest = get_temp(ctx);
334598cd9ca7SRichard Henderson 
3346eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
334798cd9ca7SRichard Henderson 
3348f764718dSRichard Henderson     sv = NULL;
334998cd9ca7SRichard Henderson     if (c == 6) {
335098cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
335198cd9ca7SRichard Henderson     }
335298cd9ca7SRichard Henderson 
335398cd9ca7SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
335431234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
335531234768SRichard Henderson     return true;
335698cd9ca7SRichard Henderson }
335798cd9ca7SRichard Henderson 
335831234768SRichard Henderson static bool trans_addb(DisasContext *ctx, uint32_t insn,
335998cd9ca7SRichard Henderson                        bool is_true, bool is_imm)
336098cd9ca7SRichard Henderson {
3361eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
336298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
336398cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
336498cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
336598cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3366eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv, cb_msb;
336798cd9ca7SRichard Henderson     DisasCond cond;
336898cd9ca7SRichard Henderson 
336998cd9ca7SRichard Henderson     nullify_over(ctx);
337098cd9ca7SRichard Henderson 
337198cd9ca7SRichard Henderson     if (is_imm) {
337298cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
337398cd9ca7SRichard Henderson     } else {
337498cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
337598cd9ca7SRichard Henderson     }
337698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
337798cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3378f764718dSRichard Henderson     sv = NULL;
3379f764718dSRichard Henderson     cb_msb = NULL;
338098cd9ca7SRichard Henderson 
338198cd9ca7SRichard Henderson     switch (c) {
338298cd9ca7SRichard Henderson     default:
3383eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
338498cd9ca7SRichard Henderson         break;
338598cd9ca7SRichard Henderson     case 4: case 5:
338698cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3387eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3388eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
338998cd9ca7SRichard Henderson         break;
339098cd9ca7SRichard Henderson     case 6:
3391eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
339298cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
339398cd9ca7SRichard Henderson         break;
339498cd9ca7SRichard Henderson     }
339598cd9ca7SRichard Henderson 
339698cd9ca7SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
339731234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
339831234768SRichard Henderson     return true;
339998cd9ca7SRichard Henderson }
340098cd9ca7SRichard Henderson 
340131234768SRichard Henderson static bool trans_bb(DisasContext *ctx, uint32_t insn)
340298cd9ca7SRichard Henderson {
3403eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
340498cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
340598cd9ca7SRichard Henderson     unsigned c = extract32(insn, 15, 1);
340698cd9ca7SRichard Henderson     unsigned r = extract32(insn, 16, 5);
340798cd9ca7SRichard Henderson     unsigned p = extract32(insn, 21, 5);
340898cd9ca7SRichard Henderson     unsigned i = extract32(insn, 26, 1);
3409eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
341098cd9ca7SRichard Henderson     DisasCond cond;
341198cd9ca7SRichard Henderson 
341298cd9ca7SRichard Henderson     nullify_over(ctx);
341398cd9ca7SRichard Henderson 
341498cd9ca7SRichard Henderson     tmp = tcg_temp_new();
341598cd9ca7SRichard Henderson     tcg_r = load_gpr(ctx, r);
341698cd9ca7SRichard Henderson     if (i) {
3417eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, tcg_r, p);
341898cd9ca7SRichard Henderson     } else {
3419eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
342098cd9ca7SRichard Henderson     }
342198cd9ca7SRichard Henderson 
342298cd9ca7SRichard Henderson     cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp);
342398cd9ca7SRichard Henderson     tcg_temp_free(tmp);
342431234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
342531234768SRichard Henderson     return true;
342698cd9ca7SRichard Henderson }
342798cd9ca7SRichard Henderson 
342831234768SRichard Henderson static bool trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm)
342998cd9ca7SRichard Henderson {
3430eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
343198cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
343298cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
343398cd9ca7SRichard Henderson     unsigned t = extract32(insn, 16, 5);
343498cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
3435eaa3783bSRichard Henderson     TCGv_reg dest;
343698cd9ca7SRichard Henderson     DisasCond cond;
343798cd9ca7SRichard Henderson 
343898cd9ca7SRichard Henderson     nullify_over(ctx);
343998cd9ca7SRichard Henderson 
344098cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
344198cd9ca7SRichard Henderson     if (is_imm) {
3442eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, low_sextract(t, 0, 5));
344398cd9ca7SRichard Henderson     } else if (t == 0) {
3444eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
344598cd9ca7SRichard Henderson     } else {
3446eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[t]);
344798cd9ca7SRichard Henderson     }
344898cd9ca7SRichard Henderson 
344998cd9ca7SRichard Henderson     cond = do_sed_cond(c, dest);
345031234768SRichard Henderson     do_cbranch(ctx, disp, n, &cond);
345131234768SRichard Henderson     return true;
345298cd9ca7SRichard Henderson }
345398cd9ca7SRichard Henderson 
345431234768SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, uint32_t insn,
34550b1347d2SRichard Henderson                             const DisasInsn *di)
34560b1347d2SRichard Henderson {
34570b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
34580b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34590b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
34600b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
3461eaa3783bSRichard Henderson     TCGv_reg dest;
34620b1347d2SRichard Henderson 
34630b1347d2SRichard Henderson     if (c) {
34640b1347d2SRichard Henderson         nullify_over(ctx);
34650b1347d2SRichard Henderson     }
34660b1347d2SRichard Henderson 
34670b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34680b1347d2SRichard Henderson     if (r1 == 0) {
3469eaa3783bSRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2));
3470eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
34710b1347d2SRichard Henderson     } else if (r1 == r2) {
34720b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3473eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2));
34740b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3475eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
34760b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
34770b1347d2SRichard Henderson     } else {
34780b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
34790b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
34800b1347d2SRichard Henderson 
3481eaa3783bSRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1));
3482eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
34830b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3484eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
34850b1347d2SRichard Henderson 
34860b1347d2SRichard Henderson         tcg_temp_free_i64(t);
34870b1347d2SRichard Henderson         tcg_temp_free_i64(s);
34880b1347d2SRichard Henderson     }
34890b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34900b1347d2SRichard Henderson 
34910b1347d2SRichard Henderson     /* Install the new nullification.  */
34920b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34930b1347d2SRichard Henderson     if (c) {
34940b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34950b1347d2SRichard Henderson     }
349631234768SRichard Henderson     return nullify_end(ctx);
34970b1347d2SRichard Henderson }
34980b1347d2SRichard Henderson 
349931234768SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, uint32_t insn,
35000b1347d2SRichard Henderson                             const DisasInsn *di)
35010b1347d2SRichard Henderson {
35020b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
35030b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
35040b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
35050b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
35060b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
35070b1347d2SRichard Henderson     unsigned sa = 31 - cpos;
3508eaa3783bSRichard Henderson     TCGv_reg dest, t2;
35090b1347d2SRichard Henderson 
35100b1347d2SRichard Henderson     if (c) {
35110b1347d2SRichard Henderson         nullify_over(ctx);
35120b1347d2SRichard Henderson     }
35130b1347d2SRichard Henderson 
35140b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35150b1347d2SRichard Henderson     t2 = load_gpr(ctx, r2);
35160b1347d2SRichard Henderson     if (r1 == r2) {
35170b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3518eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
35190b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3520eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
35210b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
35220b1347d2SRichard Henderson     } else if (r1 == 0) {
3523eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
35240b1347d2SRichard Henderson     } else {
3525eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3526eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
3527eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa);
35280b1347d2SRichard Henderson         tcg_temp_free(t0);
35290b1347d2SRichard Henderson     }
35300b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35310b1347d2SRichard Henderson 
35320b1347d2SRichard Henderson     /* Install the new nullification.  */
35330b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35340b1347d2SRichard Henderson     if (c) {
35350b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35360b1347d2SRichard Henderson     }
353731234768SRichard Henderson     return nullify_end(ctx);
35380b1347d2SRichard Henderson }
35390b1347d2SRichard Henderson 
354031234768SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, uint32_t insn,
35410b1347d2SRichard Henderson                             const DisasInsn *di)
35420b1347d2SRichard Henderson {
35430b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35440b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
35450b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
35460b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
35470b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
35480b1347d2SRichard Henderson     unsigned len = 32 - clen;
3549eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
35500b1347d2SRichard Henderson 
35510b1347d2SRichard Henderson     if (c) {
35520b1347d2SRichard Henderson         nullify_over(ctx);
35530b1347d2SRichard Henderson     }
35540b1347d2SRichard Henderson 
35550b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35560b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35570b1347d2SRichard Henderson     tmp = tcg_temp_new();
35580b1347d2SRichard Henderson 
35590b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3560eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
35610b1347d2SRichard Henderson     if (is_se) {
3562eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3563eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
35640b1347d2SRichard Henderson     } else {
3565eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3566eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
35670b1347d2SRichard Henderson     }
35680b1347d2SRichard Henderson     tcg_temp_free(tmp);
35690b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35700b1347d2SRichard Henderson 
35710b1347d2SRichard Henderson     /* Install the new nullification.  */
35720b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35730b1347d2SRichard Henderson     if (c) {
35740b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35750b1347d2SRichard Henderson     }
357631234768SRichard Henderson     return nullify_end(ctx);
35770b1347d2SRichard Henderson }
35780b1347d2SRichard Henderson 
357931234768SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, uint32_t insn,
35800b1347d2SRichard Henderson                             const DisasInsn *di)
35810b1347d2SRichard Henderson {
35820b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35830b1347d2SRichard Henderson     unsigned pos = extract32(insn, 5, 5);
35840b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
35850b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
35860b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
35870b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
35880b1347d2SRichard Henderson     unsigned len = 32 - clen;
35890b1347d2SRichard Henderson     unsigned cpos = 31 - pos;
3590eaa3783bSRichard Henderson     TCGv_reg dest, src;
35910b1347d2SRichard Henderson 
35920b1347d2SRichard Henderson     if (c) {
35930b1347d2SRichard Henderson         nullify_over(ctx);
35940b1347d2SRichard Henderson     }
35950b1347d2SRichard Henderson 
35960b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35970b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35980b1347d2SRichard Henderson     if (is_se) {
3599eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
36000b1347d2SRichard Henderson     } else {
3601eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
36020b1347d2SRichard Henderson     }
36030b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36040b1347d2SRichard Henderson 
36050b1347d2SRichard Henderson     /* Install the new nullification.  */
36060b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36070b1347d2SRichard Henderson     if (c) {
36080b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36090b1347d2SRichard Henderson     }
361031234768SRichard Henderson     return nullify_end(ctx);
36110b1347d2SRichard Henderson }
36120b1347d2SRichard Henderson 
36130b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = {
36140b1347d2SRichard Henderson     { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar },
36150b1347d2SRichard Henderson     { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm },
36160b1347d2SRichard Henderson     { 0xd0001000u, 0xfc001be0u, trans_extrw_sar },
36170b1347d2SRichard Henderson     { 0xd0001800u, 0xfc001800u, trans_extrw_imm },
36180b1347d2SRichard Henderson };
36190b1347d2SRichard Henderson 
362031234768SRichard Henderson static bool trans_depw_imm_c(DisasContext *ctx, uint32_t insn,
36210b1347d2SRichard Henderson                              const DisasInsn *di)
36220b1347d2SRichard Henderson {
36230b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36240b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
36250b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36260b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
3627eaa3783bSRichard Henderson     target_sreg val = low_sextract(insn, 16, 5);
36280b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36290b1347d2SRichard Henderson     unsigned len = 32 - clen;
3630eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3631eaa3783bSRichard Henderson     TCGv_reg dest;
36320b1347d2SRichard Henderson 
36330b1347d2SRichard Henderson     if (c) {
36340b1347d2SRichard Henderson         nullify_over(ctx);
36350b1347d2SRichard Henderson     }
36360b1347d2SRichard Henderson     if (cpos + len > 32) {
36370b1347d2SRichard Henderson         len = 32 - cpos;
36380b1347d2SRichard Henderson     }
36390b1347d2SRichard Henderson 
36400b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36410b1347d2SRichard Henderson     mask0 = deposit64(0, cpos, len, val);
36420b1347d2SRichard Henderson     mask1 = deposit64(-1, cpos, len, val);
36430b1347d2SRichard Henderson 
36440b1347d2SRichard Henderson     if (nz) {
3645eaa3783bSRichard Henderson         TCGv_reg src = load_gpr(ctx, rt);
36460b1347d2SRichard Henderson         if (mask1 != -1) {
3647eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
36480b1347d2SRichard Henderson             src = dest;
36490b1347d2SRichard Henderson         }
3650eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
36510b1347d2SRichard Henderson     } else {
3652eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
36530b1347d2SRichard Henderson     }
36540b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36550b1347d2SRichard Henderson 
36560b1347d2SRichard Henderson     /* Install the new nullification.  */
36570b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36580b1347d2SRichard Henderson     if (c) {
36590b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36600b1347d2SRichard Henderson     }
366131234768SRichard Henderson     return nullify_end(ctx);
36620b1347d2SRichard Henderson }
36630b1347d2SRichard Henderson 
366431234768SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, uint32_t insn,
36650b1347d2SRichard Henderson                            const DisasInsn *di)
36660b1347d2SRichard Henderson {
36670b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36680b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
36690b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36700b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
36710b1347d2SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
36720b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36730b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
36740b1347d2SRichard Henderson     unsigned len = 32 - clen;
3675eaa3783bSRichard Henderson     TCGv_reg dest, val;
36760b1347d2SRichard Henderson 
36770b1347d2SRichard Henderson     if (c) {
36780b1347d2SRichard Henderson         nullify_over(ctx);
36790b1347d2SRichard Henderson     }
36800b1347d2SRichard Henderson     if (cpos + len > 32) {
36810b1347d2SRichard Henderson         len = 32 - cpos;
36820b1347d2SRichard Henderson     }
36830b1347d2SRichard Henderson 
36840b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36850b1347d2SRichard Henderson     val = load_gpr(ctx, rr);
36860b1347d2SRichard Henderson     if (rs == 0) {
3687eaa3783bSRichard Henderson         tcg_gen_deposit_z_reg(dest, val, cpos, len);
36880b1347d2SRichard Henderson     } else {
3689eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len);
36900b1347d2SRichard Henderson     }
36910b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36920b1347d2SRichard Henderson 
36930b1347d2SRichard Henderson     /* Install the new nullification.  */
36940b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36950b1347d2SRichard Henderson     if (c) {
36960b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36970b1347d2SRichard Henderson     }
369831234768SRichard Henderson     return nullify_end(ctx);
36990b1347d2SRichard Henderson }
37000b1347d2SRichard Henderson 
370131234768SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, uint32_t insn,
37020b1347d2SRichard Henderson                            const DisasInsn *di)
37030b1347d2SRichard Henderson {
37040b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
37050b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
37060b1347d2SRichard Henderson     unsigned i = extract32(insn, 12, 1);
37070b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
37080b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
37090b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
37100b1347d2SRichard Henderson     unsigned len = 32 - clen;
3711eaa3783bSRichard Henderson     TCGv_reg val, mask, tmp, shift, dest;
37120b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
37130b1347d2SRichard Henderson 
37140b1347d2SRichard Henderson     if (c) {
37150b1347d2SRichard Henderson         nullify_over(ctx);
37160b1347d2SRichard Henderson     }
37170b1347d2SRichard Henderson 
37180b1347d2SRichard Henderson     if (i) {
37190b1347d2SRichard Henderson         val = load_const(ctx, low_sextract(insn, 16, 5));
37200b1347d2SRichard Henderson     } else {
37210b1347d2SRichard Henderson         val = load_gpr(ctx, extract32(insn, 16, 5));
37220b1347d2SRichard Henderson     }
37230b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
37240b1347d2SRichard Henderson     shift = tcg_temp_new();
37250b1347d2SRichard Henderson     tmp = tcg_temp_new();
37260b1347d2SRichard Henderson 
37270b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3728eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
37290b1347d2SRichard Henderson 
3730eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3731eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
37320b1347d2SRichard Henderson     if (rs) {
3733eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3734eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3735eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3736eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
37370b1347d2SRichard Henderson     } else {
3738eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
37390b1347d2SRichard Henderson     }
37400b1347d2SRichard Henderson     tcg_temp_free(shift);
37410b1347d2SRichard Henderson     tcg_temp_free(mask);
37420b1347d2SRichard Henderson     tcg_temp_free(tmp);
37430b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
37440b1347d2SRichard Henderson 
37450b1347d2SRichard Henderson     /* Install the new nullification.  */
37460b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
37470b1347d2SRichard Henderson     if (c) {
37480b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
37490b1347d2SRichard Henderson     }
375031234768SRichard Henderson     return nullify_end(ctx);
37510b1347d2SRichard Henderson }
37520b1347d2SRichard Henderson 
37530b1347d2SRichard Henderson static const DisasInsn table_depw[] = {
37540b1347d2SRichard Henderson     { 0xd4000000u, 0xfc000be0u, trans_depw_sar },
37550b1347d2SRichard Henderson     { 0xd4000800u, 0xfc001800u, trans_depw_imm },
37560b1347d2SRichard Henderson     { 0xd4001800u, 0xfc001800u, trans_depw_imm_c },
37570b1347d2SRichard Henderson };
37580b1347d2SRichard Henderson 
375931234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l)
376098cd9ca7SRichard Henderson {
376198cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
376298cd9ca7SRichard Henderson     unsigned b = extract32(insn, 21, 5);
3763eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
3764660eefe1SRichard Henderson     TCGv_reg tmp;
376598cd9ca7SRichard Henderson 
3766c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
376798cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
376898cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
376998cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
377098cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
377198cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
377298cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
377398cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
377498cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
377598cd9ca7SRichard Henderson     if (b == 0) {
377631234768SRichard Henderson         do_dbranch(ctx, disp, is_l ? 31 : 0, n);
377731234768SRichard Henderson         return true;
377898cd9ca7SRichard Henderson     }
3779c301f34eSRichard Henderson #else
3780c301f34eSRichard Henderson     int sp = assemble_sr3(insn);
3781c301f34eSRichard Henderson     nullify_over(ctx);
3782660eefe1SRichard Henderson #endif
3783660eefe1SRichard Henderson 
3784660eefe1SRichard Henderson     tmp = get_temp(ctx);
3785660eefe1SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp);
3786660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3787c301f34eSRichard Henderson 
3788c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
378931234768SRichard Henderson     do_ibranch(ctx, tmp, is_l ? 31 : 0, n);
3790c301f34eSRichard Henderson #else
3791c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3792c301f34eSRichard Henderson 
3793c301f34eSRichard Henderson     load_spr(ctx, new_spc, sp);
3794c301f34eSRichard Henderson     if (is_l) {
3795c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3796c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3797c301f34eSRichard Henderson     }
3798c301f34eSRichard Henderson     if (n && use_nullify_skip(ctx)) {
3799c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3800c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3801c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3802c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3803c301f34eSRichard Henderson     } else {
3804c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3805c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3806c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3807c301f34eSRichard Henderson         }
3808c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3809c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
3810c301f34eSRichard Henderson         nullify_set(ctx, n);
3811c301f34eSRichard Henderson     }
3812c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3813c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
381431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
381531234768SRichard Henderson     return nullify_end(ctx);
3816c301f34eSRichard Henderson #endif
381731234768SRichard Henderson     return true;
381898cd9ca7SRichard Henderson }
381998cd9ca7SRichard Henderson 
382031234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
382198cd9ca7SRichard Henderson {
382298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
382398cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3824eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
382598cd9ca7SRichard Henderson 
382631234768SRichard Henderson     do_dbranch(ctx, iaoq_dest(ctx, disp), link, n);
382731234768SRichard Henderson     return true;
382898cd9ca7SRichard Henderson }
382998cd9ca7SRichard Henderson 
383031234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
383143e05652SRichard Henderson {
383243e05652SRichard Henderson     unsigned n = extract32(insn, 1, 1);
383343e05652SRichard Henderson     unsigned link = extract32(insn, 21, 5);
383443e05652SRichard Henderson     target_sreg disp = assemble_17(insn);
383543e05652SRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
383643e05652SRichard Henderson 
383743e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
383843e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
383943e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
384043e05652SRichard Henderson      *    b  gateway
384143e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
384243e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
384343e05652SRichard Henderson      * diagnose the security hole
384443e05652SRichard Henderson      *    b  gateway
384543e05652SRichard Henderson      *    b  evil
384643e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
384743e05652SRichard Henderson      */
384843e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
384943e05652SRichard Henderson         return gen_illegal(ctx);
385043e05652SRichard Henderson     }
385143e05652SRichard Henderson 
385243e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
385343e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
385443e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
385543e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
385643e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
385743e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
385843e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
385943e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
386043e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
386143e05652SRichard Henderson         if (type < 0) {
386231234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
386331234768SRichard Henderson             return true;
386443e05652SRichard Henderson         }
386543e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
386643e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
386743e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
386843e05652SRichard Henderson         }
386943e05652SRichard Henderson     } else {
387043e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
387143e05652SRichard Henderson     }
387243e05652SRichard Henderson #endif
387343e05652SRichard Henderson 
387431234768SRichard Henderson     do_dbranch(ctx, dest, link, n);
387531234768SRichard Henderson     return true;
387643e05652SRichard Henderson }
387743e05652SRichard Henderson 
387831234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
387998cd9ca7SRichard Henderson {
388098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
3881eaa3783bSRichard Henderson     target_sreg disp = assemble_22(insn);
388298cd9ca7SRichard Henderson 
388331234768SRichard Henderson     do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n);
388431234768SRichard Henderson     return true;
388598cd9ca7SRichard Henderson }
388698cd9ca7SRichard Henderson 
388731234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
388898cd9ca7SRichard Henderson {
388998cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
389098cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
389198cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3892eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
389398cd9ca7SRichard Henderson 
3894eaa3783bSRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3);
3895eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3896660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
389731234768SRichard Henderson     do_ibranch(ctx, tmp, link, n);
389831234768SRichard Henderson     return true;
389998cd9ca7SRichard Henderson }
390098cd9ca7SRichard Henderson 
390131234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
390298cd9ca7SRichard Henderson {
390398cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
390498cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
390598cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3906eaa3783bSRichard Henderson     TCGv_reg dest;
390798cd9ca7SRichard Henderson 
390898cd9ca7SRichard Henderson     if (rx == 0) {
390998cd9ca7SRichard Henderson         dest = load_gpr(ctx, rb);
391098cd9ca7SRichard Henderson     } else {
391198cd9ca7SRichard Henderson         dest = get_temp(ctx);
3912eaa3783bSRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3);
3913eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb));
391498cd9ca7SRichard Henderson     }
3915660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
391631234768SRichard Henderson     do_ibranch(ctx, dest, 0, n);
391731234768SRichard Henderson     return true;
391898cd9ca7SRichard Henderson }
391998cd9ca7SRichard Henderson 
392031234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
392198cd9ca7SRichard Henderson {
392298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
392398cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
392498cd9ca7SRichard Henderson     unsigned link = extract32(insn, 13, 1) ? 2 : 0;
3925660eefe1SRichard Henderson     TCGv_reg dest;
392698cd9ca7SRichard Henderson 
3927c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
3928660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
392931234768SRichard Henderson     do_ibranch(ctx, dest, link, n);
3930c301f34eSRichard Henderson #else
3931c301f34eSRichard Henderson     nullify_over(ctx);
3932c301f34eSRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3933c301f34eSRichard Henderson 
3934c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3935c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3936c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3937c301f34eSRichard Henderson     }
3938c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3939c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
3940c301f34eSRichard Henderson     if (link) {
3941c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
3942c301f34eSRichard Henderson     }
3943c301f34eSRichard Henderson     nullify_set(ctx, n);
3944c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
394531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
394631234768SRichard Henderson     return nullify_end(ctx);
3947c301f34eSRichard Henderson #endif
394831234768SRichard Henderson     return true;
394998cd9ca7SRichard Henderson }
395098cd9ca7SRichard Henderson 
395198cd9ca7SRichard Henderson static const DisasInsn table_branch[] = {
395298cd9ca7SRichard Henderson     { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */
395398cd9ca7SRichard Henderson     { 0xe800a000u, 0xfc00e000u, trans_bl_long },
395498cd9ca7SRichard Henderson     { 0xe8004000u, 0xfc00fffdu, trans_blr },
395598cd9ca7SRichard Henderson     { 0xe800c000u, 0xfc00fffdu, trans_bv },
395698cd9ca7SRichard Henderson     { 0xe800d000u, 0xfc00dffcu, trans_bve },
395743e05652SRichard Henderson     { 0xe8002000u, 0xfc00e000u, trans_b_gate },
395898cd9ca7SRichard Henderson };
395998cd9ca7SRichard Henderson 
396031234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3961ebe9383cSRichard Henderson                              const DisasInsn *di)
3962ebe9383cSRichard Henderson {
3963ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3964ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
396531234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
396631234768SRichard Henderson     return true;
3967ebe9383cSRichard Henderson }
3968ebe9383cSRichard Henderson 
396931234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3970ebe9383cSRichard Henderson                              const DisasInsn *di)
3971ebe9383cSRichard Henderson {
3972ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3973ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
397431234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
397531234768SRichard Henderson     return true;
3976ebe9383cSRichard Henderson }
3977ebe9383cSRichard Henderson 
397831234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn,
3979ebe9383cSRichard Henderson                           const DisasInsn *di)
3980ebe9383cSRichard Henderson {
3981ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3982ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
398331234768SRichard Henderson     do_fop_ded(ctx, rt, ra, di->f.ded);
398431234768SRichard Henderson     return true;
3985ebe9383cSRichard Henderson }
3986ebe9383cSRichard Henderson 
398731234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3988ebe9383cSRichard Henderson                              const DisasInsn *di)
3989ebe9383cSRichard Henderson {
3990ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3991ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
399231234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
399331234768SRichard Henderson     return true;
3994ebe9383cSRichard Henderson }
3995ebe9383cSRichard Henderson 
399631234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3997ebe9383cSRichard Henderson                              const DisasInsn *di)
3998ebe9383cSRichard Henderson {
3999ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4000ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
400131234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
400231234768SRichard Henderson     return true;
4003ebe9383cSRichard Henderson }
4004ebe9383cSRichard Henderson 
400531234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
4006ebe9383cSRichard Henderson                              const DisasInsn *di)
4007ebe9383cSRichard Henderson {
4008ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4009ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
401031234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
401131234768SRichard Henderson     return true;
4012ebe9383cSRichard Henderson }
4013ebe9383cSRichard Henderson 
401431234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
4015ebe9383cSRichard Henderson                              const DisasInsn *di)
4016ebe9383cSRichard Henderson {
4017ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4018ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
401931234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
402031234768SRichard Henderson     return true;
4021ebe9383cSRichard Henderson }
4022ebe9383cSRichard Henderson 
402331234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
4024ebe9383cSRichard Henderson                               const DisasInsn *di)
4025ebe9383cSRichard Henderson {
4026ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4027ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4028ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
402931234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
403031234768SRichard Henderson     return true;
4031ebe9383cSRichard Henderson }
4032ebe9383cSRichard Henderson 
403331234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
4034ebe9383cSRichard Henderson                               const DisasInsn *di)
4035ebe9383cSRichard Henderson {
4036ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4037ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4038ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
403931234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
404031234768SRichard Henderson     return true;
4041ebe9383cSRichard Henderson }
4042ebe9383cSRichard Henderson 
404331234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn,
4044ebe9383cSRichard Henderson                            const DisasInsn *di)
4045ebe9383cSRichard Henderson {
4046ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4047ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4048ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
404931234768SRichard Henderson     do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
405031234768SRichard Henderson     return true;
4051ebe9383cSRichard Henderson }
4052ebe9383cSRichard Henderson 
4053ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4054ebe9383cSRichard Henderson {
4055ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
4056ebe9383cSRichard Henderson }
4057ebe9383cSRichard Henderson 
4058ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4059ebe9383cSRichard Henderson {
4060ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4061ebe9383cSRichard Henderson }
4062ebe9383cSRichard Henderson 
4063ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4064ebe9383cSRichard Henderson {
4065ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4066ebe9383cSRichard Henderson }
4067ebe9383cSRichard Henderson 
4068ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4069ebe9383cSRichard Henderson {
4070ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4071ebe9383cSRichard Henderson }
4072ebe9383cSRichard Henderson 
4073ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4074ebe9383cSRichard Henderson {
4075ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4076ebe9383cSRichard Henderson }
4077ebe9383cSRichard Henderson 
4078ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4079ebe9383cSRichard Henderson {
4080ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4081ebe9383cSRichard Henderson }
4082ebe9383cSRichard Henderson 
4083ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4084ebe9383cSRichard Henderson {
4085ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4086ebe9383cSRichard Henderson }
4087ebe9383cSRichard Henderson 
4088ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4089ebe9383cSRichard Henderson {
4090ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4091ebe9383cSRichard Henderson }
4092ebe9383cSRichard Henderson 
409331234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
4094ebe9383cSRichard Henderson                       unsigned y, unsigned c)
4095ebe9383cSRichard Henderson {
4096ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4097ebe9383cSRichard Henderson 
4098ebe9383cSRichard Henderson     nullify_over(ctx);
4099ebe9383cSRichard Henderson 
4100ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
4101ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
4102ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
4103ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
4104ebe9383cSRichard Henderson 
4105ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
4106ebe9383cSRichard Henderson 
4107ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
4108ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
4109ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
4110ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
4111ebe9383cSRichard Henderson 
411231234768SRichard Henderson     nullify_end(ctx);
4113ebe9383cSRichard Henderson }
4114ebe9383cSRichard Henderson 
411531234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
4116ebe9383cSRichard Henderson                             const DisasInsn *di)
4117ebe9383cSRichard Henderson {
4118ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4119ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4120ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4121ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
412231234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
412331234768SRichard Henderson     return true;
4124ebe9383cSRichard Henderson }
4125ebe9383cSRichard Henderson 
412631234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
4127ebe9383cSRichard Henderson                             const DisasInsn *di)
4128ebe9383cSRichard Henderson {
4129ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4130ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4131ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4132ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
413331234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
413431234768SRichard Henderson     return true;
4135ebe9383cSRichard Henderson }
4136ebe9383cSRichard Henderson 
413731234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
4138ebe9383cSRichard Henderson {
4139ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4140ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4141ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4142ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
4143ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4144ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4145ebe9383cSRichard Henderson 
4146ebe9383cSRichard Henderson     nullify_over(ctx);
4147ebe9383cSRichard Henderson 
4148ebe9383cSRichard Henderson     ta = load_frd0(ra);
4149ebe9383cSRichard Henderson     tb = load_frd0(rb);
4150ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
4151ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
4152ebe9383cSRichard Henderson 
4153ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
4154ebe9383cSRichard Henderson 
4155ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
4156ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
4157ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
4158ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
4159ebe9383cSRichard Henderson 
416031234768SRichard Henderson     return nullify_end(ctx);
4161ebe9383cSRichard Henderson }
4162ebe9383cSRichard Henderson 
416331234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn,
4164ebe9383cSRichard Henderson                           const DisasInsn *di)
4165ebe9383cSRichard Henderson {
4166ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4167ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
4168eaa3783bSRichard Henderson     TCGv_reg t;
4169ebe9383cSRichard Henderson 
4170ebe9383cSRichard Henderson     nullify_over(ctx);
4171ebe9383cSRichard Henderson 
4172ebe9383cSRichard Henderson     t = tcg_temp_new();
4173eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4174eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
4175ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4176ebe9383cSRichard Henderson     tcg_temp_free(t);
4177ebe9383cSRichard Henderson 
417831234768SRichard Henderson     return nullify_end(ctx);
4179ebe9383cSRichard Henderson }
4180ebe9383cSRichard Henderson 
418131234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn,
4182ebe9383cSRichard Henderson                           const DisasInsn *di)
4183ebe9383cSRichard Henderson {
4184ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4185ebe9383cSRichard Henderson     int mask;
4186ebe9383cSRichard Henderson     bool inv = false;
4187eaa3783bSRichard Henderson     TCGv_reg t;
4188ebe9383cSRichard Henderson 
4189ebe9383cSRichard Henderson     nullify_over(ctx);
4190ebe9383cSRichard Henderson 
4191ebe9383cSRichard Henderson     t = tcg_temp_new();
4192eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4193ebe9383cSRichard Henderson 
4194ebe9383cSRichard Henderson     switch (c) {
4195ebe9383cSRichard Henderson     case 0: /* simple */
4196eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
4197ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4198ebe9383cSRichard Henderson         goto done;
4199ebe9383cSRichard Henderson     case 2: /* rej */
4200ebe9383cSRichard Henderson         inv = true;
4201ebe9383cSRichard Henderson         /* fallthru */
4202ebe9383cSRichard Henderson     case 1: /* acc */
4203ebe9383cSRichard Henderson         mask = 0x43ff800;
4204ebe9383cSRichard Henderson         break;
4205ebe9383cSRichard Henderson     case 6: /* rej8 */
4206ebe9383cSRichard Henderson         inv = true;
4207ebe9383cSRichard Henderson         /* fallthru */
4208ebe9383cSRichard Henderson     case 5: /* acc8 */
4209ebe9383cSRichard Henderson         mask = 0x43f8000;
4210ebe9383cSRichard Henderson         break;
4211ebe9383cSRichard Henderson     case 9: /* acc6 */
4212ebe9383cSRichard Henderson         mask = 0x43e0000;
4213ebe9383cSRichard Henderson         break;
4214ebe9383cSRichard Henderson     case 13: /* acc4 */
4215ebe9383cSRichard Henderson         mask = 0x4380000;
4216ebe9383cSRichard Henderson         break;
4217ebe9383cSRichard Henderson     case 17: /* acc2 */
4218ebe9383cSRichard Henderson         mask = 0x4200000;
4219ebe9383cSRichard Henderson         break;
4220ebe9383cSRichard Henderson     default:
4221ebe9383cSRichard Henderson         return gen_illegal(ctx);
4222ebe9383cSRichard Henderson     }
4223ebe9383cSRichard Henderson     if (inv) {
4224eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
4225eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
4226ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
4227ebe9383cSRichard Henderson     } else {
4228eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
4229ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
4230ebe9383cSRichard Henderson     }
4231ebe9383cSRichard Henderson  done:
423231234768SRichard Henderson     return nullify_end(ctx);
4233ebe9383cSRichard Henderson }
4234ebe9383cSRichard Henderson 
423531234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
4236ebe9383cSRichard Henderson {
4237ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4238ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4239ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
4240ebe9383cSRichard Henderson     TCGv_i64 a, b;
4241ebe9383cSRichard Henderson 
4242ebe9383cSRichard Henderson     nullify_over(ctx);
4243ebe9383cSRichard Henderson 
4244ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
4245ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
4246ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
4247ebe9383cSRichard Henderson     save_frd(rt, a);
4248ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4249ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4250ebe9383cSRichard Henderson 
425131234768SRichard Henderson     return nullify_end(ctx);
4252ebe9383cSRichard Henderson }
4253ebe9383cSRichard Henderson 
4254eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
4255eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
4256ebe9383cSRichard Henderson 
4257eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
4258eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
4259eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
4260eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
4261ebe9383cSRichard Henderson 
4262ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
4263ebe9383cSRichard Henderson     /* floating point class zero */
4264ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
4265ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
4266ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
4267ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
4268ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
4269ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
4270ebe9383cSRichard Henderson 
4271ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4272ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4273ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4274ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4275ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4276ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4277ebe9383cSRichard Henderson 
4278ebe9383cSRichard Henderson     /* floating point class three */
4279ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
4280ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
4281ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
4282ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
4283ebe9383cSRichard Henderson 
4284ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4285ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4286ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4287ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4288ebe9383cSRichard Henderson 
4289ebe9383cSRichard Henderson     /* floating point class one */
4290ebe9383cSRichard Henderson     /* float/float */
4291ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
4292ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
4293ebe9383cSRichard Henderson     /* int/float */
4294ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
4295ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
4296ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
4297ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4298ebe9383cSRichard Henderson     /* float/int */
4299ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
4300ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
4301ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
4302ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4303ebe9383cSRichard Henderson     /* float/int truncate */
4304ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
4305ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
4306ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
4307ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4308ebe9383cSRichard Henderson     /* uint/float */
4309ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
4310ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
4311ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
4312ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4313ebe9383cSRichard Henderson     /* float/uint */
4314ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
4315ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
4316ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
4317ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4318ebe9383cSRichard Henderson     /* float/uint truncate */
4319ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
4320ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
4321ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
4322ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4323ebe9383cSRichard Henderson 
4324ebe9383cSRichard Henderson     /* floating point class two */
4325ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
4326ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
4327ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
4328ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
4329ebe9383cSRichard Henderson 
4330ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
4331ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
4332ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
4333ebe9383cSRichard Henderson };
4334ebe9383cSRichard Henderson 
4335ebe9383cSRichard Henderson #undef FOP_WEW
4336ebe9383cSRichard Henderson #undef FOP_DEW
4337ebe9383cSRichard Henderson #undef FOP_WED
4338ebe9383cSRichard Henderson #undef FOP_WEWW
4339eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
4340eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
4341eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
4342eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
4343ebe9383cSRichard Henderson 
4344ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
4345ebe9383cSRichard Henderson     /* floating point class zero */
4346ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
4347ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
4348ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
4349ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
4350ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
4351ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
4352ebe9383cSRichard Henderson 
4353ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4354ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4355ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4356ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4357ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4358ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4359ebe9383cSRichard Henderson 
4360ebe9383cSRichard Henderson     /* floating point class three */
4361ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
4362ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
4363ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
4364ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
4365ebe9383cSRichard Henderson 
4366ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4367ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4368ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4369ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4370ebe9383cSRichard Henderson 
4371ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
4372ebe9383cSRichard Henderson 
4373ebe9383cSRichard Henderson     /* floating point class one */
4374ebe9383cSRichard Henderson     /* float/float */
4375ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
4376fe0a69ccSRichard Henderson     { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d },
4377ebe9383cSRichard Henderson     /* int/float */
4378fe0a69ccSRichard Henderson     { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s },
4379ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
4380ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
4381ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4382ebe9383cSRichard Henderson     /* float/int */
4383fe0a69ccSRichard Henderson     { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w },
4384ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
4385ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
4386ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4387ebe9383cSRichard Henderson     /* float/int truncate */
4388fe0a69ccSRichard Henderson     { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w },
4389ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
4390ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
4391ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4392ebe9383cSRichard Henderson     /* uint/float */
4393fe0a69ccSRichard Henderson     { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s },
4394ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
4395ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
4396ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4397ebe9383cSRichard Henderson     /* float/uint */
4398fe0a69ccSRichard Henderson     { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw },
4399ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
4400ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
4401ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4402ebe9383cSRichard Henderson     /* float/uint truncate */
4403fe0a69ccSRichard Henderson     { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw },
4404ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
4405ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
4406ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4407ebe9383cSRichard Henderson 
4408ebe9383cSRichard Henderson     /* floating point class two */
4409ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
4410ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
4411ebe9383cSRichard Henderson };
4412ebe9383cSRichard Henderson 
4413ebe9383cSRichard Henderson #undef FOP_WEW
4414ebe9383cSRichard Henderson #undef FOP_DEW
4415ebe9383cSRichard Henderson #undef FOP_WED
4416ebe9383cSRichard Henderson #undef FOP_WEWW
4417ebe9383cSRichard Henderson #undef FOP_DED
4418ebe9383cSRichard Henderson #undef FOP_DEDD
4419ebe9383cSRichard Henderson 
4420ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4421ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4422ebe9383cSRichard Henderson {
4423ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4424ebe9383cSRichard Henderson }
4425ebe9383cSRichard Henderson 
442631234768SRichard Henderson static bool trans_fmpyadd(DisasContext *ctx, uint32_t insn, bool is_sub)
4427ebe9383cSRichard Henderson {
4428ebe9383cSRichard Henderson     unsigned tm = extract32(insn, 0, 5);
4429ebe9383cSRichard Henderson     unsigned f = extract32(insn, 5, 1);
4430ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 6, 5);
4431ebe9383cSRichard Henderson     unsigned ta = extract32(insn, 11, 5);
4432ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4433ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4434ebe9383cSRichard Henderson 
4435ebe9383cSRichard Henderson     nullify_over(ctx);
4436ebe9383cSRichard Henderson 
4437ebe9383cSRichard Henderson     /* Independent multiply & add/sub, with undefined behaviour
4438ebe9383cSRichard Henderson        if outputs overlap inputs.  */
4439ebe9383cSRichard Henderson     if (f == 0) {
4440ebe9383cSRichard Henderson         tm = fmpyadd_s_reg(tm);
4441ebe9383cSRichard Henderson         ra = fmpyadd_s_reg(ra);
4442ebe9383cSRichard Henderson         ta = fmpyadd_s_reg(ta);
4443ebe9383cSRichard Henderson         rm2 = fmpyadd_s_reg(rm2);
4444ebe9383cSRichard Henderson         rm1 = fmpyadd_s_reg(rm1);
4445ebe9383cSRichard Henderson         do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4446ebe9383cSRichard Henderson         do_fop_weww(ctx, ta, ta, ra,
4447ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4448ebe9383cSRichard Henderson     } else {
4449ebe9383cSRichard Henderson         do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d);
4450ebe9383cSRichard Henderson         do_fop_dedd(ctx, ta, ta, ra,
4451ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4452ebe9383cSRichard Henderson     }
4453ebe9383cSRichard Henderson 
445431234768SRichard Henderson     return nullify_end(ctx);
4455ebe9383cSRichard Henderson }
4456ebe9383cSRichard Henderson 
445731234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
4458ebe9383cSRichard Henderson                              const DisasInsn *di)
4459ebe9383cSRichard Henderson {
4460ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4461ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4462ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
4463ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
4464ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4465ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
4466ebe9383cSRichard Henderson 
4467ebe9383cSRichard Henderson     nullify_over(ctx);
4468ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
4469ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
4470ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
4471ebe9383cSRichard Henderson 
4472ebe9383cSRichard Henderson     if (neg) {
4473ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
4474ebe9383cSRichard Henderson     } else {
4475ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
4476ebe9383cSRichard Henderson     }
4477ebe9383cSRichard Henderson 
4478ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
4479ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
4480ebe9383cSRichard Henderson     save_frw_i32(rt, a);
4481ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
448231234768SRichard Henderson     return nullify_end(ctx);
4483ebe9383cSRichard Henderson }
4484ebe9383cSRichard Henderson 
448531234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
4486ebe9383cSRichard Henderson                              const DisasInsn *di)
4487ebe9383cSRichard Henderson {
4488ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4489ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4490ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4491ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4492ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4493ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
4494ebe9383cSRichard Henderson 
4495ebe9383cSRichard Henderson     nullify_over(ctx);
4496ebe9383cSRichard Henderson     a = load_frd0(rm1);
4497ebe9383cSRichard Henderson     b = load_frd0(rm2);
4498ebe9383cSRichard Henderson     c = load_frd0(ra3);
4499ebe9383cSRichard Henderson 
4500ebe9383cSRichard Henderson     if (neg) {
4501ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
4502ebe9383cSRichard Henderson     } else {
4503ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
4504ebe9383cSRichard Henderson     }
4505ebe9383cSRichard Henderson 
4506ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4507ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
4508ebe9383cSRichard Henderson     save_frd(rt, a);
4509ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
451031234768SRichard Henderson     return nullify_end(ctx);
4511ebe9383cSRichard Henderson }
4512ebe9383cSRichard Henderson 
4513ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
4514ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
4515ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
4516ebe9383cSRichard Henderson };
4517ebe9383cSRichard Henderson 
451831234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn,
451961766fe9SRichard Henderson                                 const DisasInsn table[], size_t n)
452061766fe9SRichard Henderson {
452161766fe9SRichard Henderson     size_t i;
452261766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
452361766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
452431234768SRichard Henderson             table[i].trans(ctx, insn, &table[i]);
452531234768SRichard Henderson             return;
452661766fe9SRichard Henderson         }
452761766fe9SRichard Henderson     }
4528b36942a6SRichard Henderson     qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n",
4529b36942a6SRichard Henderson                   insn, ctx->base.pc_next);
453031234768SRichard Henderson     gen_illegal(ctx);
453161766fe9SRichard Henderson }
453261766fe9SRichard Henderson 
453361766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
453461766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
453561766fe9SRichard Henderson 
453631234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn)
453761766fe9SRichard Henderson {
453840f9f908SRichard Henderson     uint32_t opc;
453961766fe9SRichard Henderson 
454040f9f908SRichard Henderson     /* Transition to the auto-generated decoder.  */
454140f9f908SRichard Henderson     if (decode(ctx, insn)) {
454240f9f908SRichard Henderson         return;
454340f9f908SRichard Henderson     }
454440f9f908SRichard Henderson 
454540f9f908SRichard Henderson     opc = extract32(insn, 26, 6);
454661766fe9SRichard Henderson     switch (opc) {
454798a9cb79SRichard Henderson     case 0x01:
454831234768SRichard Henderson         translate_table(ctx, insn, table_mem_mgmt);
454931234768SRichard Henderson         return;
4550b2167459SRichard Henderson     case 0x02:
455131234768SRichard Henderson         translate_table(ctx, insn, table_arith_log);
455231234768SRichard Henderson         return;
455396d6407fSRichard Henderson     case 0x03:
455431234768SRichard Henderson         translate_table(ctx, insn, table_index_mem);
455531234768SRichard Henderson         return;
4556ebe9383cSRichard Henderson     case 0x06:
455731234768SRichard Henderson         trans_fmpyadd(ctx, insn, false);
455831234768SRichard Henderson         return;
4559b2167459SRichard Henderson     case 0x08:
456031234768SRichard Henderson         trans_ldil(ctx, insn);
456131234768SRichard Henderson         return;
456296d6407fSRichard Henderson     case 0x09:
456331234768SRichard Henderson         trans_copr_w(ctx, insn);
456431234768SRichard Henderson         return;
4565b2167459SRichard Henderson     case 0x0A:
456631234768SRichard Henderson         trans_addil(ctx, insn);
456731234768SRichard Henderson         return;
456896d6407fSRichard Henderson     case 0x0B:
456931234768SRichard Henderson         trans_copr_dw(ctx, insn);
457031234768SRichard Henderson         return;
4571ebe9383cSRichard Henderson     case 0x0C:
457231234768SRichard Henderson         translate_table(ctx, insn, table_float_0c);
457331234768SRichard Henderson         return;
4574b2167459SRichard Henderson     case 0x0D:
457531234768SRichard Henderson         trans_ldo(ctx, insn);
457631234768SRichard Henderson         return;
4577ebe9383cSRichard Henderson     case 0x0E:
457831234768SRichard Henderson         translate_table(ctx, insn, table_float_0e);
457931234768SRichard Henderson         return;
458096d6407fSRichard Henderson 
458196d6407fSRichard Henderson     case 0x10:
458231234768SRichard Henderson         trans_load(ctx, insn, false, MO_UB);
458331234768SRichard Henderson         return;
458496d6407fSRichard Henderson     case 0x11:
458531234768SRichard Henderson         trans_load(ctx, insn, false, MO_TEUW);
458631234768SRichard Henderson         return;
458796d6407fSRichard Henderson     case 0x12:
458831234768SRichard Henderson         trans_load(ctx, insn, false, MO_TEUL);
458931234768SRichard Henderson         return;
459096d6407fSRichard Henderson     case 0x13:
459131234768SRichard Henderson         trans_load(ctx, insn, true, MO_TEUL);
459231234768SRichard Henderson         return;
459396d6407fSRichard Henderson     case 0x16:
459431234768SRichard Henderson         trans_fload_mod(ctx, insn);
459531234768SRichard Henderson         return;
459696d6407fSRichard Henderson     case 0x17:
459731234768SRichard Henderson         trans_load_w(ctx, insn);
459831234768SRichard Henderson         return;
459996d6407fSRichard Henderson     case 0x18:
460031234768SRichard Henderson         trans_store(ctx, insn, false, MO_UB);
460131234768SRichard Henderson         return;
460296d6407fSRichard Henderson     case 0x19:
460331234768SRichard Henderson         trans_store(ctx, insn, false, MO_TEUW);
460431234768SRichard Henderson         return;
460596d6407fSRichard Henderson     case 0x1A:
460631234768SRichard Henderson         trans_store(ctx, insn, false, MO_TEUL);
460731234768SRichard Henderson         return;
460896d6407fSRichard Henderson     case 0x1B:
460931234768SRichard Henderson         trans_store(ctx, insn, true, MO_TEUL);
461031234768SRichard Henderson         return;
461196d6407fSRichard Henderson     case 0x1E:
461231234768SRichard Henderson         trans_fstore_mod(ctx, insn);
461331234768SRichard Henderson         return;
461496d6407fSRichard Henderson     case 0x1F:
461531234768SRichard Henderson         trans_store_w(ctx, insn);
461631234768SRichard Henderson         return;
461796d6407fSRichard Henderson 
461898cd9ca7SRichard Henderson     case 0x20:
461931234768SRichard Henderson         trans_cmpb(ctx, insn, true, false, false);
462031234768SRichard Henderson         return;
462198cd9ca7SRichard Henderson     case 0x21:
462231234768SRichard Henderson         trans_cmpb(ctx, insn, true, true, false);
462331234768SRichard Henderson         return;
462498cd9ca7SRichard Henderson     case 0x22:
462531234768SRichard Henderson         trans_cmpb(ctx, insn, false, false, false);
462631234768SRichard Henderson         return;
462798cd9ca7SRichard Henderson     case 0x23:
462831234768SRichard Henderson         trans_cmpb(ctx, insn, false, true, false);
462931234768SRichard Henderson         return;
4630b2167459SRichard Henderson     case 0x24:
463131234768SRichard Henderson         trans_cmpiclr(ctx, insn);
463231234768SRichard Henderson         return;
4633b2167459SRichard Henderson     case 0x25:
463431234768SRichard Henderson         trans_subi(ctx, insn);
463531234768SRichard Henderson         return;
4636ebe9383cSRichard Henderson     case 0x26:
463731234768SRichard Henderson         trans_fmpyadd(ctx, insn, true);
463831234768SRichard Henderson         return;
463998cd9ca7SRichard Henderson     case 0x27:
464031234768SRichard Henderson         trans_cmpb(ctx, insn, true, false, true);
464131234768SRichard Henderson         return;
464298cd9ca7SRichard Henderson     case 0x28:
464331234768SRichard Henderson         trans_addb(ctx, insn, true, false);
464431234768SRichard Henderson         return;
464598cd9ca7SRichard Henderson     case 0x29:
464631234768SRichard Henderson         trans_addb(ctx, insn, true, true);
464731234768SRichard Henderson         return;
464898cd9ca7SRichard Henderson     case 0x2A:
464931234768SRichard Henderson         trans_addb(ctx, insn, false, false);
465031234768SRichard Henderson         return;
465198cd9ca7SRichard Henderson     case 0x2B:
465231234768SRichard Henderson         trans_addb(ctx, insn, false, true);
465331234768SRichard Henderson         return;
4654b2167459SRichard Henderson     case 0x2C:
4655b2167459SRichard Henderson     case 0x2D:
465631234768SRichard Henderson         trans_addi(ctx, insn);
465731234768SRichard Henderson         return;
4658ebe9383cSRichard Henderson     case 0x2E:
465931234768SRichard Henderson         translate_table(ctx, insn, table_fp_fused);
466031234768SRichard Henderson         return;
466198cd9ca7SRichard Henderson     case 0x2F:
466231234768SRichard Henderson         trans_cmpb(ctx, insn, false, false, true);
466331234768SRichard Henderson         return;
466496d6407fSRichard Henderson 
466598cd9ca7SRichard Henderson     case 0x30:
466698cd9ca7SRichard Henderson     case 0x31:
466731234768SRichard Henderson         trans_bb(ctx, insn);
466831234768SRichard Henderson         return;
466998cd9ca7SRichard Henderson     case 0x32:
467031234768SRichard Henderson         trans_movb(ctx, insn, false);
467131234768SRichard Henderson         return;
467298cd9ca7SRichard Henderson     case 0x33:
467331234768SRichard Henderson         trans_movb(ctx, insn, true);
467431234768SRichard Henderson         return;
46750b1347d2SRichard Henderson     case 0x34:
467631234768SRichard Henderson         translate_table(ctx, insn, table_sh_ex);
467731234768SRichard Henderson         return;
46780b1347d2SRichard Henderson     case 0x35:
467931234768SRichard Henderson         translate_table(ctx, insn, table_depw);
468031234768SRichard Henderson         return;
468198cd9ca7SRichard Henderson     case 0x38:
468231234768SRichard Henderson         trans_be(ctx, insn, false);
468331234768SRichard Henderson         return;
468498cd9ca7SRichard Henderson     case 0x39:
468531234768SRichard Henderson         trans_be(ctx, insn, true);
468631234768SRichard Henderson         return;
468798cd9ca7SRichard Henderson     case 0x3A:
468831234768SRichard Henderson         translate_table(ctx, insn, table_branch);
468931234768SRichard Henderson         return;
469096d6407fSRichard Henderson 
469196d6407fSRichard Henderson     case 0x04: /* spopn */
469296d6407fSRichard Henderson     case 0x05: /* diag */
469396d6407fSRichard Henderson     case 0x0F: /* product specific */
469496d6407fSRichard Henderson         break;
469596d6407fSRichard Henderson 
469696d6407fSRichard Henderson     case 0x07: /* unassigned */
469796d6407fSRichard Henderson     case 0x15: /* unassigned */
469896d6407fSRichard Henderson     case 0x1D: /* unassigned */
469996d6407fSRichard Henderson     case 0x37: /* unassigned */
47006210db05SHelge Deller         break;
47016210db05SHelge Deller     case 0x3F:
47026210db05SHelge Deller #ifndef CONFIG_USER_ONLY
47036210db05SHelge Deller         /* Unassigned, but use as system-halt.  */
47046210db05SHelge Deller         if (insn == 0xfffdead0) {
470531234768SRichard Henderson             gen_hlt(ctx, 0); /* halt system */
470631234768SRichard Henderson             return;
47076210db05SHelge Deller         }
47086210db05SHelge Deller         if (insn == 0xfffdead1) {
470931234768SRichard Henderson             gen_hlt(ctx, 1); /* reset system */
471031234768SRichard Henderson             return;
47116210db05SHelge Deller         }
47126210db05SHelge Deller #endif
47136210db05SHelge Deller         break;
471461766fe9SRichard Henderson     default:
471561766fe9SRichard Henderson         break;
471661766fe9SRichard Henderson     }
471731234768SRichard Henderson     gen_illegal(ctx);
471861766fe9SRichard Henderson }
471961766fe9SRichard Henderson 
4720b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
472161766fe9SRichard Henderson {
472251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4723f764718dSRichard Henderson     int bound;
472461766fe9SRichard Henderson 
472551b061fbSRichard Henderson     ctx->cs = cs;
4726494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
47273d68ee7bSRichard Henderson 
47283d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
47293d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
47303d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4731ebd0e151SRichard Henderson     ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX;
4732ebd0e151SRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX;
4733c301f34eSRichard Henderson #else
4734494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4735494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX);
47363d68ee7bSRichard Henderson 
4737c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4738c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4739c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4740c301f34eSRichard Henderson     int32_t diff = cs_base;
4741c301f34eSRichard Henderson 
4742c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4743c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4744c301f34eSRichard Henderson #endif
474551b061fbSRichard Henderson     ctx->iaoq_n = -1;
4746f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
474761766fe9SRichard Henderson 
47483d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
47493d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4750b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
47513d68ee7bSRichard Henderson 
475286f8d05fSRichard Henderson     ctx->ntempr = 0;
475386f8d05fSRichard Henderson     ctx->ntempl = 0;
475486f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
475586f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
475661766fe9SRichard Henderson }
475761766fe9SRichard Henderson 
475851b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
475951b061fbSRichard Henderson {
476051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
476161766fe9SRichard Henderson 
47623d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
476351b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
476451b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4765494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
476651b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
476751b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4768129e9cc3SRichard Henderson     }
476951b061fbSRichard Henderson     ctx->null_lab = NULL;
477061766fe9SRichard Henderson }
477161766fe9SRichard Henderson 
477251b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
477351b061fbSRichard Henderson {
477451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
477551b061fbSRichard Henderson 
477651b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
477751b061fbSRichard Henderson }
477851b061fbSRichard Henderson 
477951b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
478051b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
478151b061fbSRichard Henderson {
478251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
478351b061fbSRichard Henderson 
478431234768SRichard Henderson     gen_excp(ctx, EXCP_DEBUG);
4785c301f34eSRichard Henderson     ctx->base.pc_next += 4;
478651b061fbSRichard Henderson     return true;
478751b061fbSRichard Henderson }
478851b061fbSRichard Henderson 
478951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
479051b061fbSRichard Henderson {
479151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
479251b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
479351b061fbSRichard Henderson     DisasJumpType ret;
479451b061fbSRichard Henderson     int i, n;
479551b061fbSRichard Henderson 
479651b061fbSRichard Henderson     /* Execute one insn.  */
4797ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4798c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
479931234768SRichard Henderson         do_page_zero(ctx);
480031234768SRichard Henderson         ret = ctx->base.is_jmp;
4801869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4802ba1d0b44SRichard Henderson     } else
4803ba1d0b44SRichard Henderson #endif
4804ba1d0b44SRichard Henderson     {
480561766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
480661766fe9SRichard Henderson            the page permissions for execute.  */
4807c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
480861766fe9SRichard Henderson 
480961766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
481061766fe9SRichard Henderson            This will be overwritten by a branch.  */
481151b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
481251b061fbSRichard Henderson             ctx->iaoq_n = -1;
481351b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4814eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
481561766fe9SRichard Henderson         } else {
481651b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4817f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
481861766fe9SRichard Henderson         }
481961766fe9SRichard Henderson 
482051b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
482151b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4822869051eaSRichard Henderson             ret = DISAS_NEXT;
4823129e9cc3SRichard Henderson         } else {
48241a19da0dSRichard Henderson             ctx->insn = insn;
482531234768SRichard Henderson             translate_one(ctx, insn);
482631234768SRichard Henderson             ret = ctx->base.is_jmp;
482751b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4828129e9cc3SRichard Henderson         }
482961766fe9SRichard Henderson     }
483061766fe9SRichard Henderson 
483151b061fbSRichard Henderson     /* Free any temporaries allocated.  */
483286f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
483386f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
483486f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
483561766fe9SRichard Henderson     }
483686f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
483786f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
483886f8d05fSRichard Henderson         ctx->templ[i] = NULL;
483986f8d05fSRichard Henderson     }
484086f8d05fSRichard Henderson     ctx->ntempr = 0;
484186f8d05fSRichard Henderson     ctx->ntempl = 0;
484261766fe9SRichard Henderson 
48433d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
48443d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
484551b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4846c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4847c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4848c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4849c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
485051b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
485151b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
485231234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4853129e9cc3SRichard Henderson         } else {
485431234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
485561766fe9SRichard Henderson         }
4856129e9cc3SRichard Henderson     }
485751b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
485851b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4859c301f34eSRichard Henderson     ctx->base.pc_next += 4;
486061766fe9SRichard Henderson 
4861869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
486251b061fbSRichard Henderson         return;
486361766fe9SRichard Henderson     }
486451b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4865eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
486651b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4867c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4868c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4869c301f34eSRichard Henderson #endif
487051b061fbSRichard Henderson         nullify_save(ctx);
487151b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
487251b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4873eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
487461766fe9SRichard Henderson     }
487561766fe9SRichard Henderson }
487661766fe9SRichard Henderson 
487751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
487851b061fbSRichard Henderson {
487951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4880e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
488151b061fbSRichard Henderson 
4882e1b5a5edSRichard Henderson     switch (is_jmp) {
4883869051eaSRichard Henderson     case DISAS_NORETURN:
488461766fe9SRichard Henderson         break;
488551b061fbSRichard Henderson     case DISAS_TOO_MANY:
4886869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4887e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
488851b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
488951b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
489051b061fbSRichard Henderson         nullify_save(ctx);
489161766fe9SRichard Henderson         /* FALLTHRU */
4892869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
489351b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
489461766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4895e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
489607ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
489761766fe9SRichard Henderson         } else {
48987f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
489961766fe9SRichard Henderson         }
490061766fe9SRichard Henderson         break;
490161766fe9SRichard Henderson     default:
490251b061fbSRichard Henderson         g_assert_not_reached();
490361766fe9SRichard Henderson     }
490451b061fbSRichard Henderson }
490561766fe9SRichard Henderson 
490651b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
490751b061fbSRichard Henderson {
4908c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
490961766fe9SRichard Henderson 
4910ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4911ba1d0b44SRichard Henderson     switch (pc) {
49127ad439dfSRichard Henderson     case 0x00:
491351b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4914ba1d0b44SRichard Henderson         return;
49157ad439dfSRichard Henderson     case 0xb0:
491651b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4917ba1d0b44SRichard Henderson         return;
49187ad439dfSRichard Henderson     case 0xe0:
491951b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4920ba1d0b44SRichard Henderson         return;
49217ad439dfSRichard Henderson     case 0x100:
492251b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4923ba1d0b44SRichard Henderson         return;
49247ad439dfSRichard Henderson     }
4925ba1d0b44SRichard Henderson #endif
4926ba1d0b44SRichard Henderson 
4927ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4928eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
492961766fe9SRichard Henderson }
493051b061fbSRichard Henderson 
493151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
493251b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
493351b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
493451b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
493551b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
493651b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
493751b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
493851b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
493951b061fbSRichard Henderson };
494051b061fbSRichard Henderson 
494151b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
494251b061fbSRichard Henderson 
494351b061fbSRichard Henderson {
494451b061fbSRichard Henderson     DisasContext ctx;
494551b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
494661766fe9SRichard Henderson }
494761766fe9SRichard Henderson 
494861766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
494961766fe9SRichard Henderson                           target_ulong *data)
495061766fe9SRichard Henderson {
495161766fe9SRichard Henderson     env->iaoq_f = data[0];
495286f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
495361766fe9SRichard Henderson         env->iaoq_b = data[1];
495461766fe9SRichard Henderson     }
495561766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
495661766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
495761766fe9SRichard Henderson        that the instruction was not nullified.  */
495861766fe9SRichard Henderson     env->psw_n = 0;
495961766fe9SRichard Henderson }
4960