161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25*74781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 270843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2861766fe9SRichard Henderson #include "exec/helper-proto.h" 2961766fe9SRichard Henderson #include "exec/helper-gen.h" 30869051eaSRichard Henderson #include "exec/translator.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33d53106c9SRichard Henderson #define HELPER_H "helper.h" 34d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 35d53106c9SRichard Henderson #undef HELPER_H 36d53106c9SRichard Henderson 37aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 38aac0f603SRichard Henderson #undef tcg_temp_new 39d53106c9SRichard Henderson 4061766fe9SRichard Henderson typedef struct DisasCond { 4161766fe9SRichard Henderson TCGCond c; 426fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4361766fe9SRichard Henderson } DisasCond; 4461766fe9SRichard Henderson 4561766fe9SRichard Henderson typedef struct DisasContext { 46d01a3625SRichard Henderson DisasContextBase base; 4761766fe9SRichard Henderson CPUState *cs; 4861766fe9SRichard Henderson 49c53e401eSRichard Henderson uint64_t iaoq_f; 50c53e401eSRichard Henderson uint64_t iaoq_b; 51c53e401eSRichard Henderson uint64_t iaoq_n; 526fd0c7bcSRichard Henderson TCGv_i64 iaoq_n_var; 5361766fe9SRichard Henderson 5461766fe9SRichard Henderson DisasCond null_cond; 5561766fe9SRichard Henderson TCGLabel *null_lab; 5661766fe9SRichard Henderson 57a4db4a78SRichard Henderson TCGv_i64 zero; 58a4db4a78SRichard Henderson 591a19da0dSRichard Henderson uint32_t insn; 60494737b7SRichard Henderson uint32_t tb_flags; 613d68ee7bSRichard Henderson int mmu_idx; 623d68ee7bSRichard Henderson int privilege; 6361766fe9SRichard Henderson bool psw_n_nonzero; 64bd6243a3SRichard Henderson bool is_pa20; 6524638bd1SRichard Henderson bool insn_start_updated; 66217d1a5eSRichard Henderson 67217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 68217d1a5eSRichard Henderson MemOp unalign; 69217d1a5eSRichard Henderson #endif 7061766fe9SRichard Henderson } DisasContext; 7161766fe9SRichard Henderson 72217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 73217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 7417fe594cSRichard Henderson #define MMU_DISABLED(C) false 75217d1a5eSRichard Henderson #else 762d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 7717fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 78217d1a5eSRichard Henderson #endif 79217d1a5eSRichard Henderson 80e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 81451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 82e36f27efSRichard Henderson { 83881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 84881d1073SHelge Deller if (ctx->is_pa20) { 85e36f27efSRichard Henderson if (val & PSW_SM_W) { 86881d1073SHelge Deller val |= PSW_W; 87881d1073SHelge Deller } 88881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 89881d1073SHelge Deller } else { 90881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 91e36f27efSRichard Henderson } 92e36f27efSRichard Henderson return val; 93e36f27efSRichard Henderson } 94e36f27efSRichard Henderson 95deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 96451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 97deee69a1SRichard Henderson { 98deee69a1SRichard Henderson return ~val; 99deee69a1SRichard Henderson } 100deee69a1SRichard Henderson 1011cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1021cd012a5SRichard Henderson we use for the final M. */ 103451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1041cd012a5SRichard Henderson { 1051cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1061cd012a5SRichard Henderson } 1071cd012a5SRichard Henderson 108740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 109451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 110740038d7SRichard Henderson { 111740038d7SRichard Henderson return val ? 1 : -1; 112740038d7SRichard Henderson } 113740038d7SRichard Henderson 114451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 115740038d7SRichard Henderson { 116740038d7SRichard Henderson return val ? -1 : 1; 117740038d7SRichard Henderson } 118740038d7SRichard Henderson 119740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 120451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 12101afb7beSRichard Henderson { 12201afb7beSRichard Henderson return val << 2; 12301afb7beSRichard Henderson } 12401afb7beSRichard Henderson 1250588e061SRichard Henderson /* Used for assemble_21. */ 126451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1270588e061SRichard Henderson { 1280588e061SRichard Henderson return val << 11; 1290588e061SRichard Henderson } 1300588e061SRichard Henderson 13172ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 13272ae4f2bSRichard Henderson { 13372ae4f2bSRichard Henderson /* 13472ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 13572ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 13672ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 13772ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 13872ae4f2bSRichard Henderson */ 13972ae4f2bSRichard Henderson return (val ^ 31) + 1; 14072ae4f2bSRichard Henderson } 14172ae4f2bSRichard Henderson 1424768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1434768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1444768c28eSRichard Henderson { 1454768c28eSRichard Henderson /* 1464768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1474768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1484768c28eSRichard Henderson */ 1494768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1504768c28eSRichard Henderson int s = extract32(val, 11, 2); 1514768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1524768c28eSRichard Henderson 1534768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1544768c28eSRichard Henderson i ^= s << 13; 1554768c28eSRichard Henderson } 1564768c28eSRichard Henderson return i; 1574768c28eSRichard Henderson } 1584768c28eSRichard Henderson 15946174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 16046174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 16146174e14SRichard Henderson { 16246174e14SRichard Henderson /* 16346174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 16446174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 16546174e14SRichard Henderson */ 16646174e14SRichard Henderson int im11a = extract32(val, 1, 11); 16746174e14SRichard Henderson int s = extract32(val, 12, 2); 16846174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 16946174e14SRichard Henderson 17046174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 17146174e14SRichard Henderson i ^= s << 13; 17246174e14SRichard Henderson } 17346174e14SRichard Henderson return i; 17446174e14SRichard Henderson } 17546174e14SRichard Henderson 17672bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 17772bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 17872bace2dSRichard Henderson { 17972bace2dSRichard Henderson /* 18072bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 18172bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 18272bace2dSRichard Henderson */ 18372bace2dSRichard Henderson int s = extract32(val, 14, 2); 18472bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 18572bace2dSRichard Henderson 18672bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 18772bace2dSRichard Henderson i ^= s << 13; 18872bace2dSRichard Henderson } 18972bace2dSRichard Henderson return i; 19072bace2dSRichard Henderson } 19172bace2dSRichard Henderson 19272bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 19372bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 19472bace2dSRichard Henderson { 19572bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 19672bace2dSRichard Henderson } 19772bace2dSRichard Henderson 198c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 199c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 200c65c3ee1SRichard Henderson { 201c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 202c65c3ee1SRichard Henderson } 203c65c3ee1SRichard Henderson 20482d0c831SRichard Henderson /* 20582d0c831SRichard Henderson * In many places pa1.x did not decode the bit that later became 20682d0c831SRichard Henderson * the pa2.0 D bit. Suppress D unless the cpu is pa2.0. 20782d0c831SRichard Henderson */ 20882d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val) 20982d0c831SRichard Henderson { 21082d0c831SRichard Henderson return ctx->is_pa20 & val; 21182d0c831SRichard Henderson } 21201afb7beSRichard Henderson 21340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 214abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 21540f9f908SRichard Henderson 21661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 21761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 218869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 21961766fe9SRichard Henderson 22061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 22161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 222869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 22361766fe9SRichard Henderson 224e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 225e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 226e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 227c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 228e1b5a5edSRichard Henderson 22961766fe9SRichard Henderson /* global register indexes */ 2306fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 23133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 232494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2336fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2346fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 235c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 236c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2376fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2386fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2396fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2406fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2416fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 24261766fe9SRichard Henderson 24361766fe9SRichard Henderson void hppa_translate_init(void) 24461766fe9SRichard Henderson { 24561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 24661766fe9SRichard Henderson 2476fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 24861766fe9SRichard Henderson static const GlobalVar vars[] = { 24935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 25061766fe9SRichard Henderson DEF_VAR(psw_n), 25161766fe9SRichard Henderson DEF_VAR(psw_v), 25261766fe9SRichard Henderson DEF_VAR(psw_cb), 25361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 25461766fe9SRichard Henderson DEF_VAR(iaoq_f), 25561766fe9SRichard Henderson DEF_VAR(iaoq_b), 25661766fe9SRichard Henderson }; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson #undef DEF_VAR 25961766fe9SRichard Henderson 26061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 26161766fe9SRichard Henderson static const char gr_names[32][4] = { 26261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 26361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 26461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 26561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 26661766fe9SRichard Henderson }; 26733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 268494737b7SRichard Henderson static const char sr_names[5][4] = { 269494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 27033423472SRichard Henderson }; 27161766fe9SRichard Henderson 27261766fe9SRichard Henderson int i; 27361766fe9SRichard Henderson 274f764718dSRichard Henderson cpu_gr[0] = NULL; 27561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 276ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 27761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 27861766fe9SRichard Henderson gr_names[i]); 27961766fe9SRichard Henderson } 28033423472SRichard Henderson for (i = 0; i < 4; i++) { 281ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 28233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 28333423472SRichard Henderson sr_names[i]); 28433423472SRichard Henderson } 285ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 286494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 287494737b7SRichard Henderson sr_names[4]); 28861766fe9SRichard Henderson 28961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 29061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 291ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 29261766fe9SRichard Henderson } 293c301f34eSRichard Henderson 294ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 295c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 296c301f34eSRichard Henderson "iasq_f"); 297ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 298c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 299c301f34eSRichard Henderson "iasq_b"); 30061766fe9SRichard Henderson } 30161766fe9SRichard Henderson 302f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 303f5b5c857SRichard Henderson { 30424638bd1SRichard Henderson assert(!ctx->insn_start_updated); 30524638bd1SRichard Henderson ctx->insn_start_updated = true; 30624638bd1SRichard Henderson tcg_set_insn_start_param(ctx->base.insn_start, 2, breg); 307f5b5c857SRichard Henderson } 308f5b5c857SRichard Henderson 309129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 310129e9cc3SRichard Henderson { 311f764718dSRichard Henderson return (DisasCond){ 312f764718dSRichard Henderson .c = TCG_COND_NEVER, 313f764718dSRichard Henderson .a0 = NULL, 314f764718dSRichard Henderson .a1 = NULL, 315f764718dSRichard Henderson }; 316129e9cc3SRichard Henderson } 317129e9cc3SRichard Henderson 318df0232feSRichard Henderson static DisasCond cond_make_t(void) 319df0232feSRichard Henderson { 320df0232feSRichard Henderson return (DisasCond){ 321df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 322df0232feSRichard Henderson .a0 = NULL, 323df0232feSRichard Henderson .a1 = NULL, 324df0232feSRichard Henderson }; 325df0232feSRichard Henderson } 326df0232feSRichard Henderson 327129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 328129e9cc3SRichard Henderson { 329f764718dSRichard Henderson return (DisasCond){ 330f764718dSRichard Henderson .c = TCG_COND_NE, 331f764718dSRichard Henderson .a0 = cpu_psw_n, 3326fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 333f764718dSRichard Henderson }; 334129e9cc3SRichard Henderson } 335129e9cc3SRichard Henderson 3366fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 337b47a4a02SSven Schnelle { 338b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3394fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3404fe9533aSRichard Henderson } 3414fe9533aSRichard Henderson 3426fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0) 3434fe9533aSRichard Henderson { 3446fd0c7bcSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_i64(0)); 345b47a4a02SSven Schnelle } 346b47a4a02SSven Schnelle 3476fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0) 348129e9cc3SRichard Henderson { 349aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3506fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 351b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 352129e9cc3SRichard Henderson } 353129e9cc3SRichard Henderson 3546fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 355129e9cc3SRichard Henderson { 356aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 357aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 358129e9cc3SRichard Henderson 3596fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3606fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3614fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 362129e9cc3SRichard Henderson } 363129e9cc3SRichard Henderson 364129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 365129e9cc3SRichard Henderson { 366129e9cc3SRichard Henderson switch (cond->c) { 367129e9cc3SRichard Henderson default: 368f764718dSRichard Henderson cond->a0 = NULL; 369f764718dSRichard Henderson cond->a1 = NULL; 370129e9cc3SRichard Henderson /* fallthru */ 371129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 372129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 373129e9cc3SRichard Henderson break; 374129e9cc3SRichard Henderson case TCG_COND_NEVER: 375129e9cc3SRichard Henderson break; 376129e9cc3SRichard Henderson } 377129e9cc3SRichard Henderson } 378129e9cc3SRichard Henderson 3796fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 38061766fe9SRichard Henderson { 38161766fe9SRichard Henderson if (reg == 0) { 382bc3da3cfSRichard Henderson return ctx->zero; 38361766fe9SRichard Henderson } else { 38461766fe9SRichard Henderson return cpu_gr[reg]; 38561766fe9SRichard Henderson } 38661766fe9SRichard Henderson } 38761766fe9SRichard Henderson 3886fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 38961766fe9SRichard Henderson { 390129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 391aac0f603SRichard Henderson return tcg_temp_new_i64(); 39261766fe9SRichard Henderson } else { 39361766fe9SRichard Henderson return cpu_gr[reg]; 39461766fe9SRichard Henderson } 39561766fe9SRichard Henderson } 39661766fe9SRichard Henderson 3976fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 398129e9cc3SRichard Henderson { 399129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 4006fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 401129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 402129e9cc3SRichard Henderson } else { 4036fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 404129e9cc3SRichard Henderson } 405129e9cc3SRichard Henderson } 406129e9cc3SRichard Henderson 4076fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 408129e9cc3SRichard Henderson { 409129e9cc3SRichard Henderson if (reg != 0) { 410129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 411129e9cc3SRichard Henderson } 412129e9cc3SRichard Henderson } 413129e9cc3SRichard Henderson 414e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 41596d6407fSRichard Henderson # define HI_OFS 0 41696d6407fSRichard Henderson # define LO_OFS 4 41796d6407fSRichard Henderson #else 41896d6407fSRichard Henderson # define HI_OFS 4 41996d6407fSRichard Henderson # define LO_OFS 0 42096d6407fSRichard Henderson #endif 42196d6407fSRichard Henderson 42296d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 42396d6407fSRichard Henderson { 42496d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 425ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 42696d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 42796d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 42896d6407fSRichard Henderson return ret; 42996d6407fSRichard Henderson } 43096d6407fSRichard Henderson 431ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 432ebe9383cSRichard Henderson { 433ebe9383cSRichard Henderson if (rt == 0) { 4340992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4350992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4360992a930SRichard Henderson return ret; 437ebe9383cSRichard Henderson } else { 438ebe9383cSRichard Henderson return load_frw_i32(rt); 439ebe9383cSRichard Henderson } 440ebe9383cSRichard Henderson } 441ebe9383cSRichard Henderson 442ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 443ebe9383cSRichard Henderson { 444ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4450992a930SRichard Henderson if (rt == 0) { 4460992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4470992a930SRichard Henderson } else { 448ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 449ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 450ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 451ebe9383cSRichard Henderson } 4520992a930SRichard Henderson return ret; 453ebe9383cSRichard Henderson } 454ebe9383cSRichard Henderson 45596d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 45696d6407fSRichard Henderson { 457ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 45896d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 45996d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 46096d6407fSRichard Henderson } 46196d6407fSRichard Henderson 46296d6407fSRichard Henderson #undef HI_OFS 46396d6407fSRichard Henderson #undef LO_OFS 46496d6407fSRichard Henderson 46596d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 46696d6407fSRichard Henderson { 46796d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 468ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 46996d6407fSRichard Henderson return ret; 47096d6407fSRichard Henderson } 47196d6407fSRichard Henderson 472ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 473ebe9383cSRichard Henderson { 474ebe9383cSRichard Henderson if (rt == 0) { 4750992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4760992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4770992a930SRichard Henderson return ret; 478ebe9383cSRichard Henderson } else { 479ebe9383cSRichard Henderson return load_frd(rt); 480ebe9383cSRichard Henderson } 481ebe9383cSRichard Henderson } 482ebe9383cSRichard Henderson 48396d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 48496d6407fSRichard Henderson { 485ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 48696d6407fSRichard Henderson } 48796d6407fSRichard Henderson 48833423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 48933423472SRichard Henderson { 49033423472SRichard Henderson #ifdef CONFIG_USER_ONLY 49133423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 49233423472SRichard Henderson #else 49333423472SRichard Henderson if (reg < 4) { 49433423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 495494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 496494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 49733423472SRichard Henderson } else { 498ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 49933423472SRichard Henderson } 50033423472SRichard Henderson #endif 50133423472SRichard Henderson } 50233423472SRichard Henderson 503129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 504129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 505129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 506129e9cc3SRichard Henderson { 507129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 508129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 509129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 510129e9cc3SRichard Henderson 511129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 512129e9cc3SRichard Henderson 513129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5146e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 515aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5166fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 517129e9cc3SRichard Henderson } 518129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 519129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 520129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 521129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 522129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5236fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 524129e9cc3SRichard Henderson } 525129e9cc3SRichard Henderson 5266fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 527129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 528129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 529129e9cc3SRichard Henderson } 530129e9cc3SRichard Henderson } 531129e9cc3SRichard Henderson 532129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 533129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 534129e9cc3SRichard Henderson { 535129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 536129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5376fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson return; 540129e9cc3SRichard Henderson } 5416e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5426fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 543129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 544129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 545129e9cc3SRichard Henderson } 546129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson 549129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 550129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 551129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 552129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 553129e9cc3SRichard Henderson { 554129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5556fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 556129e9cc3SRichard Henderson } 557129e9cc3SRichard Henderson } 558129e9cc3SRichard Henderson 559129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 56040f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 56140f9f908SRichard Henderson it may be tail-called from a translate function. */ 56231234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 563129e9cc3SRichard Henderson { 564129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 56531234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 566129e9cc3SRichard Henderson 567f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 568f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 569f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 570f49b3537SRichard Henderson 571129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 572129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 573129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 574129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 57531234768SRichard Henderson return true; 576129e9cc3SRichard Henderson } 577129e9cc3SRichard Henderson ctx->null_lab = NULL; 578129e9cc3SRichard Henderson 579129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 580129e9cc3SRichard Henderson /* The next instruction will be unconditional, 581129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 582129e9cc3SRichard Henderson gen_set_label(null_lab); 583129e9cc3SRichard Henderson } else { 584129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 585129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 586129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 587129e9cc3SRichard Henderson label we have the proper value in place. */ 588129e9cc3SRichard Henderson nullify_save(ctx); 589129e9cc3SRichard Henderson gen_set_label(null_lab); 590129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 591129e9cc3SRichard Henderson } 592869051eaSRichard Henderson if (status == DISAS_NORETURN) { 59331234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 594129e9cc3SRichard Henderson } 59531234768SRichard Henderson return true; 596129e9cc3SRichard Henderson } 597129e9cc3SRichard Henderson 5986fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 5996fd0c7bcSRichard Henderson uint64_t ival, TCGv_i64 vval) 60061766fe9SRichard Henderson { 6017d50b696SSven Schnelle uint64_t mask = gva_offset_mask(ctx->tb_flags); 602f13bf343SRichard Henderson 603f13bf343SRichard Henderson if (ival != -1) { 6046fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, ival & mask); 605f13bf343SRichard Henderson return; 606f13bf343SRichard Henderson } 607f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 608f13bf343SRichard Henderson 609f13bf343SRichard Henderson /* 610f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 611f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 612f13bf343SRichard Henderson */ 613f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 6146fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, vval); 61561766fe9SRichard Henderson } else { 6166fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, vval, mask); 61761766fe9SRichard Henderson } 61861766fe9SRichard Henderson } 61961766fe9SRichard Henderson 620c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp) 62161766fe9SRichard Henderson { 62261766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 62361766fe9SRichard Henderson } 62461766fe9SRichard Henderson 62561766fe9SRichard Henderson static void gen_excp_1(int exception) 62661766fe9SRichard Henderson { 627ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 62861766fe9SRichard Henderson } 62961766fe9SRichard Henderson 63031234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 63161766fe9SRichard Henderson { 632741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 633741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 634129e9cc3SRichard Henderson nullify_save(ctx); 63561766fe9SRichard Henderson gen_excp_1(exception); 63631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 63761766fe9SRichard Henderson } 63861766fe9SRichard Henderson 63931234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 6401a19da0dSRichard Henderson { 64131234768SRichard Henderson nullify_over(ctx); 6426fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 643ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 64431234768SRichard Henderson gen_excp(ctx, exc); 64531234768SRichard Henderson return nullify_end(ctx); 6461a19da0dSRichard Henderson } 6471a19da0dSRichard Henderson 64831234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 64961766fe9SRichard Henderson { 65031234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 65161766fe9SRichard Henderson } 65261766fe9SRichard Henderson 65340f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 65440f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 65540f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 65640f9f908SRichard Henderson #else 657e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 658e1b5a5edSRichard Henderson do { \ 659e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 66031234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 661e1b5a5edSRichard Henderson } \ 662e1b5a5edSRichard Henderson } while (0) 66340f9f908SRichard Henderson #endif 664e1b5a5edSRichard Henderson 665c53e401eSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t dest) 66661766fe9SRichard Henderson { 66757f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 66861766fe9SRichard Henderson } 66961766fe9SRichard Henderson 670129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 671129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 672129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 673129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 674129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 675129e9cc3SRichard Henderson { 676129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 677129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 678129e9cc3SRichard Henderson } 679129e9cc3SRichard Henderson 68061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 681c53e401eSRichard Henderson uint64_t f, uint64_t b) 68261766fe9SRichard Henderson { 68361766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 68461766fe9SRichard Henderson tcg_gen_goto_tb(which); 685a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 686a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 68707ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 68861766fe9SRichard Henderson } else { 689741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 690741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 6917f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 69261766fe9SRichard Henderson } 69361766fe9SRichard Henderson } 69461766fe9SRichard Henderson 695b47a4a02SSven Schnelle static bool cond_need_sv(int c) 696b47a4a02SSven Schnelle { 697b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 698b47a4a02SSven Schnelle } 699b47a4a02SSven Schnelle 700b47a4a02SSven Schnelle static bool cond_need_cb(int c) 701b47a4a02SSven Schnelle { 702b47a4a02SSven Schnelle return c == 4 || c == 5; 703b47a4a02SSven Schnelle } 704b47a4a02SSven Schnelle 705b47a4a02SSven Schnelle /* 706b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 707b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 708b47a4a02SSven Schnelle */ 709b2167459SRichard Henderson 710a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 711fe2d066aSRichard Henderson TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv) 712b2167459SRichard Henderson { 713b2167459SRichard Henderson DisasCond cond; 7146fd0c7bcSRichard Henderson TCGv_i64 tmp; 715b2167459SRichard Henderson 716b2167459SRichard Henderson switch (cf >> 1) { 717b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 718b2167459SRichard Henderson cond = cond_make_f(); 719b2167459SRichard Henderson break; 720b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 72182d0c831SRichard Henderson if (!d) { 722aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7236fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 724a751eb31SRichard Henderson res = tmp; 725a751eb31SRichard Henderson } 726b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 727b2167459SRichard Henderson break; 728b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 729aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7306fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 73182d0c831SRichard Henderson if (!d) { 7326fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, tmp); 733a751eb31SRichard Henderson } 734b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 735b2167459SRichard Henderson break; 736b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 737b47a4a02SSven Schnelle /* 738b47a4a02SSven Schnelle * Simplify: 739b47a4a02SSven Schnelle * (N ^ V) | Z 740b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 741b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 742b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 743b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 744b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 745b47a4a02SSven Schnelle */ 746aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7476fd0c7bcSRichard Henderson tcg_gen_eqv_i64(tmp, res, sv); 74882d0c831SRichard Henderson if (!d) { 7496fd0c7bcSRichard Henderson tcg_gen_sextract_i64(tmp, tmp, 31, 1); 7506fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 7516fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 752a751eb31SRichard Henderson } else { 7536fd0c7bcSRichard Henderson tcg_gen_sari_i64(tmp, tmp, 63); 7546fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, tmp, res); 755a751eb31SRichard Henderson } 756b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 757b2167459SRichard Henderson break; 758fe2d066aSRichard Henderson case 4: /* NUV / UV (!UV / UV) */ 759fe2d066aSRichard Henderson cond = cond_make_0(TCG_COND_EQ, uv); 760b2167459SRichard Henderson break; 761fe2d066aSRichard Henderson case 5: /* ZNV / VNZ (!UV | Z / UV & !Z) */ 762aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 763fe2d066aSRichard Henderson tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res); 76482d0c831SRichard Henderson if (!d) { 7656fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, tmp); 766a751eb31SRichard Henderson } 767b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 768b2167459SRichard Henderson break; 769b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 77082d0c831SRichard Henderson if (!d) { 771aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7726fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, sv); 773a751eb31SRichard Henderson sv = tmp; 774a751eb31SRichard Henderson } 775b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 776b2167459SRichard Henderson break; 777b2167459SRichard Henderson case 7: /* OD / EV */ 778aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 7796fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, res, 1); 780b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 781b2167459SRichard Henderson break; 782b2167459SRichard Henderson default: 783b2167459SRichard Henderson g_assert_not_reached(); 784b2167459SRichard Henderson } 785b2167459SRichard Henderson if (cf & 1) { 786b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 787b2167459SRichard Henderson } 788b2167459SRichard Henderson 789b2167459SRichard Henderson return cond; 790b2167459SRichard Henderson } 791b2167459SRichard Henderson 792b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 793b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 794b2167459SRichard Henderson deleted as unused. */ 795b2167459SRichard Henderson 7964fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 7976fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 7986fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 799b2167459SRichard Henderson { 8004fe9533aSRichard Henderson TCGCond tc; 8014fe9533aSRichard Henderson bool ext_uns; 802b2167459SRichard Henderson 803b2167459SRichard Henderson switch (cf >> 1) { 804b2167459SRichard Henderson case 1: /* = / <> */ 8054fe9533aSRichard Henderson tc = TCG_COND_EQ; 8064fe9533aSRichard Henderson ext_uns = true; 807b2167459SRichard Henderson break; 808b2167459SRichard Henderson case 2: /* < / >= */ 8094fe9533aSRichard Henderson tc = TCG_COND_LT; 8104fe9533aSRichard Henderson ext_uns = false; 811b2167459SRichard Henderson break; 812b2167459SRichard Henderson case 3: /* <= / > */ 8134fe9533aSRichard Henderson tc = TCG_COND_LE; 8144fe9533aSRichard Henderson ext_uns = false; 815b2167459SRichard Henderson break; 816b2167459SRichard Henderson case 4: /* << / >>= */ 8174fe9533aSRichard Henderson tc = TCG_COND_LTU; 8184fe9533aSRichard Henderson ext_uns = true; 819b2167459SRichard Henderson break; 820b2167459SRichard Henderson case 5: /* <<= / >> */ 8214fe9533aSRichard Henderson tc = TCG_COND_LEU; 8224fe9533aSRichard Henderson ext_uns = true; 823b2167459SRichard Henderson break; 824b2167459SRichard Henderson default: 825a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 826b2167459SRichard Henderson } 827b2167459SRichard Henderson 8284fe9533aSRichard Henderson if (cf & 1) { 8294fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 8304fe9533aSRichard Henderson } 83182d0c831SRichard Henderson if (!d) { 832aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 833aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 8344fe9533aSRichard Henderson 8354fe9533aSRichard Henderson if (ext_uns) { 8366fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 8376fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 8384fe9533aSRichard Henderson } else { 8396fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 8406fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 8414fe9533aSRichard Henderson } 8424fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 8434fe9533aSRichard Henderson } 8444fe9533aSRichard Henderson return cond_make(tc, in1, in2); 845b2167459SRichard Henderson } 846b2167459SRichard Henderson 847df0232feSRichard Henderson /* 848df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 849df0232feSRichard Henderson * computed, and use of them is undefined. 850df0232feSRichard Henderson * 851df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 852df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 853df0232feSRichard Henderson * how cases c={2,3} are treated. 854df0232feSRichard Henderson */ 855b2167459SRichard Henderson 856b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 8576fd0c7bcSRichard Henderson TCGv_i64 res) 858b2167459SRichard Henderson { 859b5af8423SRichard Henderson TCGCond tc; 860b5af8423SRichard Henderson bool ext_uns; 861a751eb31SRichard Henderson 862df0232feSRichard Henderson switch (cf) { 863df0232feSRichard Henderson case 0: /* never */ 864df0232feSRichard Henderson case 9: /* undef, C */ 865df0232feSRichard Henderson case 11: /* undef, C & !Z */ 866df0232feSRichard Henderson case 12: /* undef, V */ 867df0232feSRichard Henderson return cond_make_f(); 868df0232feSRichard Henderson 869df0232feSRichard Henderson case 1: /* true */ 870df0232feSRichard Henderson case 8: /* undef, !C */ 871df0232feSRichard Henderson case 10: /* undef, !C | Z */ 872df0232feSRichard Henderson case 13: /* undef, !V */ 873df0232feSRichard Henderson return cond_make_t(); 874df0232feSRichard Henderson 875df0232feSRichard Henderson case 2: /* == */ 876b5af8423SRichard Henderson tc = TCG_COND_EQ; 877b5af8423SRichard Henderson ext_uns = true; 878b5af8423SRichard Henderson break; 879df0232feSRichard Henderson case 3: /* <> */ 880b5af8423SRichard Henderson tc = TCG_COND_NE; 881b5af8423SRichard Henderson ext_uns = true; 882b5af8423SRichard Henderson break; 883df0232feSRichard Henderson case 4: /* < */ 884b5af8423SRichard Henderson tc = TCG_COND_LT; 885b5af8423SRichard Henderson ext_uns = false; 886b5af8423SRichard Henderson break; 887df0232feSRichard Henderson case 5: /* >= */ 888b5af8423SRichard Henderson tc = TCG_COND_GE; 889b5af8423SRichard Henderson ext_uns = false; 890b5af8423SRichard Henderson break; 891df0232feSRichard Henderson case 6: /* <= */ 892b5af8423SRichard Henderson tc = TCG_COND_LE; 893b5af8423SRichard Henderson ext_uns = false; 894b5af8423SRichard Henderson break; 895df0232feSRichard Henderson case 7: /* > */ 896b5af8423SRichard Henderson tc = TCG_COND_GT; 897b5af8423SRichard Henderson ext_uns = false; 898b5af8423SRichard Henderson break; 899df0232feSRichard Henderson 900df0232feSRichard Henderson case 14: /* OD */ 901df0232feSRichard Henderson case 15: /* EV */ 902a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 903df0232feSRichard Henderson 904df0232feSRichard Henderson default: 905df0232feSRichard Henderson g_assert_not_reached(); 906b2167459SRichard Henderson } 907b5af8423SRichard Henderson 90882d0c831SRichard Henderson if (!d) { 909aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 910b5af8423SRichard Henderson 911b5af8423SRichard Henderson if (ext_uns) { 9126fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(tmp, res); 913b5af8423SRichard Henderson } else { 9146fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 915b5af8423SRichard Henderson } 916b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 917b5af8423SRichard Henderson } 918b5af8423SRichard Henderson return cond_make_0(tc, res); 919b2167459SRichard Henderson } 920b2167459SRichard Henderson 92198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 92298cd9ca7SRichard Henderson 9234fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9246fd0c7bcSRichard Henderson TCGv_i64 res) 92598cd9ca7SRichard Henderson { 92698cd9ca7SRichard Henderson unsigned c, f; 92798cd9ca7SRichard Henderson 92898cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 92998cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 93098cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 93198cd9ca7SRichard Henderson c = orig & 3; 93298cd9ca7SRichard Henderson if (c == 3) { 93398cd9ca7SRichard Henderson c = 7; 93498cd9ca7SRichard Henderson } 93598cd9ca7SRichard Henderson f = (orig & 4) / 4; 93698cd9ca7SRichard Henderson 937b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 93898cd9ca7SRichard Henderson } 93998cd9ca7SRichard Henderson 94046bb3d46SRichard Henderson /* Similar, but for unit zero conditions. */ 94146bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res) 942b2167459SRichard Henderson { 94346bb3d46SRichard Henderson TCGv_i64 tmp; 944c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 94546bb3d46SRichard Henderson uint64_t ones = 0, sgns = 0; 946b2167459SRichard Henderson 947b2167459SRichard Henderson switch (cf >> 1) { 948578b8132SSven Schnelle case 1: /* SBW / NBW */ 949578b8132SSven Schnelle if (d) { 95046bb3d46SRichard Henderson ones = d_repl; 95146bb3d46SRichard Henderson sgns = d_repl << 31; 952578b8132SSven Schnelle } 953578b8132SSven Schnelle break; 954b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 95546bb3d46SRichard Henderson ones = d_repl * 0x01010101u; 95646bb3d46SRichard Henderson sgns = ones << 7; 95746bb3d46SRichard Henderson break; 95846bb3d46SRichard Henderson case 3: /* SHZ / NHZ */ 95946bb3d46SRichard Henderson ones = d_repl * 0x00010001u; 96046bb3d46SRichard Henderson sgns = ones << 15; 96146bb3d46SRichard Henderson break; 96246bb3d46SRichard Henderson } 96346bb3d46SRichard Henderson if (ones == 0) { 96446bb3d46SRichard Henderson /* Undefined, or 0/1 (never/always). */ 96546bb3d46SRichard Henderson return cf & 1 ? cond_make_t() : cond_make_f(); 96646bb3d46SRichard Henderson } 96746bb3d46SRichard Henderson 96846bb3d46SRichard Henderson /* 96946bb3d46SRichard Henderson * See hasless(v,1) from 970b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 971b2167459SRichard Henderson */ 972aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 97346bb3d46SRichard Henderson tcg_gen_subi_i64(tmp, res, ones); 9746fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 97546bb3d46SRichard Henderson tcg_gen_andi_i64(tmp, tmp, sgns); 976b2167459SRichard Henderson 97746bb3d46SRichard Henderson return cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, tmp); 978b2167459SRichard Henderson } 979b2167459SRichard Henderson 9806fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 9816fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 98272ca8753SRichard Henderson { 98382d0c831SRichard Henderson if (!d) { 984aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 9856fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 98672ca8753SRichard Henderson return t; 98772ca8753SRichard Henderson } 98872ca8753SRichard Henderson return cb_msb; 98972ca8753SRichard Henderson } 99072ca8753SRichard Henderson 9916fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 99272ca8753SRichard Henderson { 99372ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 99472ca8753SRichard Henderson } 99572ca8753SRichard Henderson 996b2167459SRichard Henderson /* Compute signed overflow for addition. */ 9976fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 998f8f5986eSRichard Henderson TCGv_i64 in1, TCGv_i64 in2, 999f8f5986eSRichard Henderson TCGv_i64 orig_in1, int shift, bool d) 1000b2167459SRichard Henderson { 1001aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1002aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1003b2167459SRichard Henderson 10046fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10056fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10066fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1007b2167459SRichard Henderson 1008f8f5986eSRichard Henderson switch (shift) { 1009f8f5986eSRichard Henderson case 0: 1010f8f5986eSRichard Henderson break; 1011f8f5986eSRichard Henderson case 1: 1012f8f5986eSRichard Henderson /* Shift left by one and compare the sign. */ 1013f8f5986eSRichard Henderson tcg_gen_add_i64(tmp, orig_in1, orig_in1); 1014f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1015f8f5986eSRichard Henderson /* Incorporate into the overflow. */ 1016f8f5986eSRichard Henderson tcg_gen_or_i64(sv, sv, tmp); 1017f8f5986eSRichard Henderson break; 1018f8f5986eSRichard Henderson default: 1019f8f5986eSRichard Henderson { 1020f8f5986eSRichard Henderson int sign_bit = d ? 63 : 31; 1021f8f5986eSRichard Henderson 1022f8f5986eSRichard Henderson /* Compare the sign against all lower bits. */ 1023f8f5986eSRichard Henderson tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1); 1024f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1025f8f5986eSRichard Henderson /* 1026f8f5986eSRichard Henderson * If one of the bits shifting into or through the sign 1027f8f5986eSRichard Henderson * differs, then we have overflow. 1028f8f5986eSRichard Henderson */ 1029f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift); 1030f8f5986eSRichard Henderson tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero, 1031f8f5986eSRichard Henderson tcg_constant_i64(-1), sv); 1032f8f5986eSRichard Henderson } 1033f8f5986eSRichard Henderson } 1034b2167459SRichard Henderson return sv; 1035b2167459SRichard Henderson } 1036b2167459SRichard Henderson 1037f8f5986eSRichard Henderson /* Compute unsigned overflow for addition. */ 1038f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb, 1039f8f5986eSRichard Henderson TCGv_i64 in1, int shift, bool d) 1040f8f5986eSRichard Henderson { 1041f8f5986eSRichard Henderson if (shift == 0) { 1042f8f5986eSRichard Henderson return get_carry(ctx, d, cb, cb_msb); 1043f8f5986eSRichard Henderson } else { 1044f8f5986eSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1045f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift); 1046f8f5986eSRichard Henderson tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb)); 1047f8f5986eSRichard Henderson return tmp; 1048f8f5986eSRichard Henderson } 1049f8f5986eSRichard Henderson } 1050f8f5986eSRichard Henderson 1051b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 10526fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 10536fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1054b2167459SRichard Henderson { 1055aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1056aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1057b2167459SRichard Henderson 10586fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10596fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10606fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1061b2167459SRichard Henderson 1062b2167459SRichard Henderson return sv; 1063b2167459SRichard Henderson } 1064b2167459SRichard Henderson 1065f8f5986eSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1, 10666fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1067faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1068b2167459SRichard Henderson { 1069f8f5986eSRichard Henderson TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp; 1070b2167459SRichard Henderson unsigned c = cf >> 1; 1071b2167459SRichard Henderson DisasCond cond; 1072b2167459SRichard Henderson 1073aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1074f764718dSRichard Henderson cb = NULL; 1075f764718dSRichard Henderson cb_msb = NULL; 1076b2167459SRichard Henderson 1077f8f5986eSRichard Henderson in1 = orig_in1; 1078b2167459SRichard Henderson if (shift) { 1079aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 10806fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1081b2167459SRichard Henderson in1 = tmp; 1082b2167459SRichard Henderson } 1083b2167459SRichard Henderson 1084b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1085aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1086aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1087bdcccc17SRichard Henderson 1088a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1089b2167459SRichard Henderson if (is_c) { 10906fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1091a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1092b2167459SRichard Henderson } 10936fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 10946fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1095b2167459SRichard Henderson } else { 10966fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1097b2167459SRichard Henderson if (is_c) { 10986fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson } 1101b2167459SRichard Henderson 1102b2167459SRichard Henderson /* Compute signed overflow if required. */ 1103f764718dSRichard Henderson sv = NULL; 1104b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1105f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d); 1106b2167459SRichard Henderson if (is_tsv) { 1107bd1ad92cSSven Schnelle if (!d) { 1108bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1109bd1ad92cSSven Schnelle } 1110ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1111b2167459SRichard Henderson } 1112b2167459SRichard Henderson } 1113b2167459SRichard Henderson 1114f8f5986eSRichard Henderson /* Compute unsigned overflow if required. */ 1115f8f5986eSRichard Henderson uv = NULL; 1116f8f5986eSRichard Henderson if (cond_need_cb(c)) { 1117f8f5986eSRichard Henderson uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d); 1118f8f5986eSRichard Henderson } 1119f8f5986eSRichard Henderson 1120b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1121f8f5986eSRichard Henderson cond = do_cond(ctx, cf, d, dest, uv, sv); 1122b2167459SRichard Henderson if (is_tc) { 1123aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11246fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1125ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1126b2167459SRichard Henderson } 1127b2167459SRichard Henderson 1128b2167459SRichard Henderson /* Write back the result. */ 1129b2167459SRichard Henderson if (!is_l) { 1130b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1131b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1132b2167459SRichard Henderson } 1133b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1134b2167459SRichard Henderson 1135b2167459SRichard Henderson /* Install the new nullification. */ 1136b2167459SRichard Henderson cond_free(&ctx->null_cond); 1137b2167459SRichard Henderson ctx->null_cond = cond; 1138b2167459SRichard Henderson } 1139b2167459SRichard Henderson 1140faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 11410c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11420c982a28SRichard Henderson { 11436fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 11440c982a28SRichard Henderson 11450c982a28SRichard Henderson if (a->cf) { 11460c982a28SRichard Henderson nullify_over(ctx); 11470c982a28SRichard Henderson } 11480c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11490c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1150faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1151faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 11520c982a28SRichard Henderson return nullify_end(ctx); 11530c982a28SRichard Henderson } 11540c982a28SRichard Henderson 11550588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11560588e061SRichard Henderson bool is_tsv, bool is_tc) 11570588e061SRichard Henderson { 11586fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 11590588e061SRichard Henderson 11600588e061SRichard Henderson if (a->cf) { 11610588e061SRichard Henderson nullify_over(ctx); 11620588e061SRichard Henderson } 11636fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 11640588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1165faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1166faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 11670588e061SRichard Henderson return nullify_end(ctx); 11680588e061SRichard Henderson } 11690588e061SRichard Henderson 11706fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 11716fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 117263c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1173b2167459SRichard Henderson { 1174a4db4a78SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb, tmp; 1175b2167459SRichard Henderson unsigned c = cf >> 1; 1176b2167459SRichard Henderson DisasCond cond; 1177b2167459SRichard Henderson 1178aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1179aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1180aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1181b2167459SRichard Henderson 1182b2167459SRichard Henderson if (is_b) { 1183b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 11846fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1185a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1186a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1187a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 11886fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 11896fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1190b2167459SRichard Henderson } else { 1191bdcccc17SRichard Henderson /* 1192bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1193bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1194bdcccc17SRichard Henderson */ 11956fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1196a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 11976fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 11986fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1199b2167459SRichard Henderson } 1200b2167459SRichard Henderson 1201b2167459SRichard Henderson /* Compute signed overflow if required. */ 1202f764718dSRichard Henderson sv = NULL; 1203b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1204b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1205b2167459SRichard Henderson if (is_tsv) { 1206bd1ad92cSSven Schnelle if (!d) { 1207bd1ad92cSSven Schnelle tcg_gen_ext32s_i64(sv, sv); 1208bd1ad92cSSven Schnelle } 1209ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1210b2167459SRichard Henderson } 1211b2167459SRichard Henderson } 1212b2167459SRichard Henderson 1213b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1214b2167459SRichard Henderson if (!is_b) { 12154fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1216b2167459SRichard Henderson } else { 1217a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1218b2167459SRichard Henderson } 1219b2167459SRichard Henderson 1220b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1221b2167459SRichard Henderson if (is_tc) { 1222aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 12236fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1224ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1225b2167459SRichard Henderson } 1226b2167459SRichard Henderson 1227b2167459SRichard Henderson /* Write back the result. */ 1228b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1229b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1230b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1231b2167459SRichard Henderson 1232b2167459SRichard Henderson /* Install the new nullification. */ 1233b2167459SRichard Henderson cond_free(&ctx->null_cond); 1234b2167459SRichard Henderson ctx->null_cond = cond; 1235b2167459SRichard Henderson } 1236b2167459SRichard Henderson 123763c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 12380c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12390c982a28SRichard Henderson { 12406fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12410c982a28SRichard Henderson 12420c982a28SRichard Henderson if (a->cf) { 12430c982a28SRichard Henderson nullify_over(ctx); 12440c982a28SRichard Henderson } 12450c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12460c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 124763c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 12480c982a28SRichard Henderson return nullify_end(ctx); 12490c982a28SRichard Henderson } 12500c982a28SRichard Henderson 12510588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12520588e061SRichard Henderson { 12536fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12540588e061SRichard Henderson 12550588e061SRichard Henderson if (a->cf) { 12560588e061SRichard Henderson nullify_over(ctx); 12570588e061SRichard Henderson } 12586fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12590588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 126063c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 126163c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 12620588e061SRichard Henderson return nullify_end(ctx); 12630588e061SRichard Henderson } 12640588e061SRichard Henderson 12656fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12666fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1267b2167459SRichard Henderson { 12686fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1269b2167459SRichard Henderson DisasCond cond; 1270b2167459SRichard Henderson 1271aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 12726fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1273b2167459SRichard Henderson 1274b2167459SRichard Henderson /* Compute signed overflow if required. */ 1275f764718dSRichard Henderson sv = NULL; 1276b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1277b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1278b2167459SRichard Henderson } 1279b2167459SRichard Henderson 1280b2167459SRichard Henderson /* Form the condition for the compare. */ 12814fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1282b2167459SRichard Henderson 1283b2167459SRichard Henderson /* Clear. */ 12846fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1285b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1286b2167459SRichard Henderson 1287b2167459SRichard Henderson /* Install the new nullification. */ 1288b2167459SRichard Henderson cond_free(&ctx->null_cond); 1289b2167459SRichard Henderson ctx->null_cond = cond; 1290b2167459SRichard Henderson } 1291b2167459SRichard Henderson 12926fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12936fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 12946fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1295b2167459SRichard Henderson { 12966fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1297b2167459SRichard Henderson 1298b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1299b2167459SRichard Henderson fn(dest, in1, in2); 1300b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1301b2167459SRichard Henderson 1302b2167459SRichard Henderson /* Install the new nullification. */ 1303b2167459SRichard Henderson cond_free(&ctx->null_cond); 1304b2167459SRichard Henderson if (cf) { 1305b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1306b2167459SRichard Henderson } 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson 1309fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13106fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 13110c982a28SRichard Henderson { 13126fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13130c982a28SRichard Henderson 13140c982a28SRichard Henderson if (a->cf) { 13150c982a28SRichard Henderson nullify_over(ctx); 13160c982a28SRichard Henderson } 13170c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13180c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1319fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13200c982a28SRichard Henderson return nullify_end(ctx); 13210c982a28SRichard Henderson } 13220c982a28SRichard Henderson 132346bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 132446bb3d46SRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 132546bb3d46SRichard Henderson bool is_tc, bool is_add) 1326b2167459SRichard Henderson { 132746bb3d46SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 132846bb3d46SRichard Henderson uint64_t test_cb = 0; 1329b2167459SRichard Henderson DisasCond cond; 1330b2167459SRichard Henderson 133146bb3d46SRichard Henderson /* Select which carry-out bits to test. */ 133246bb3d46SRichard Henderson switch (cf >> 1) { 133346bb3d46SRichard Henderson case 4: /* NDC / SDC -- 4-bit carries */ 133446bb3d46SRichard Henderson test_cb = dup_const(MO_8, 0x88); 133546bb3d46SRichard Henderson break; 133646bb3d46SRichard Henderson case 5: /* NWC / SWC -- 32-bit carries */ 133746bb3d46SRichard Henderson if (d) { 133846bb3d46SRichard Henderson test_cb = dup_const(MO_32, INT32_MIN); 1339b2167459SRichard Henderson } else { 134046bb3d46SRichard Henderson cf &= 1; /* undefined -- map to never/always */ 134146bb3d46SRichard Henderson } 134246bb3d46SRichard Henderson break; 134346bb3d46SRichard Henderson case 6: /* NBC / SBC -- 8-bit carries */ 134446bb3d46SRichard Henderson test_cb = dup_const(MO_8, INT8_MIN); 134546bb3d46SRichard Henderson break; 134646bb3d46SRichard Henderson case 7: /* NHC / SHC -- 16-bit carries */ 134746bb3d46SRichard Henderson test_cb = dup_const(MO_16, INT16_MIN); 134846bb3d46SRichard Henderson break; 134946bb3d46SRichard Henderson } 135046bb3d46SRichard Henderson if (!d) { 135146bb3d46SRichard Henderson test_cb = (uint32_t)test_cb; 135246bb3d46SRichard Henderson } 1353b2167459SRichard Henderson 135446bb3d46SRichard Henderson if (!test_cb) { 135546bb3d46SRichard Henderson /* No need to compute carries if we don't need to test them. */ 135646bb3d46SRichard Henderson if (is_add) { 135746bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 135846bb3d46SRichard Henderson } else { 135946bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 136046bb3d46SRichard Henderson } 136146bb3d46SRichard Henderson cond = do_unit_zero_cond(cf, d, dest); 136246bb3d46SRichard Henderson } else { 136346bb3d46SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 136446bb3d46SRichard Henderson 136546bb3d46SRichard Henderson if (d) { 136646bb3d46SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 136746bb3d46SRichard Henderson if (is_add) { 136846bb3d46SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 136946bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 137046bb3d46SRichard Henderson } else { 137146bb3d46SRichard Henderson /* See do_sub, !is_b. */ 137246bb3d46SRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 137346bb3d46SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 137446bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 137546bb3d46SRichard Henderson } 137646bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 137746bb3d46SRichard Henderson tcg_gen_extract2_i64(cb, cb, cb_msb, 1); 137846bb3d46SRichard Henderson } else { 137946bb3d46SRichard Henderson if (is_add) { 138046bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 138146bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 138246bb3d46SRichard Henderson } else { 138346bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 138446bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 138546bb3d46SRichard Henderson } 138646bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 138746bb3d46SRichard Henderson tcg_gen_shri_i64(cb, cb, 1); 138846bb3d46SRichard Henderson } 138946bb3d46SRichard Henderson 139046bb3d46SRichard Henderson tcg_gen_andi_i64(cb, cb, test_cb); 139146bb3d46SRichard Henderson cond = cond_make_0_tmp(cf & 1 ? TCG_COND_EQ : TCG_COND_NE, cb); 139246bb3d46SRichard Henderson } 1393b2167459SRichard Henderson 1394b2167459SRichard Henderson if (is_tc) { 1395aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 13966fd0c7bcSRichard Henderson tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1); 1397ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1398b2167459SRichard Henderson } 1399b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1400b2167459SRichard Henderson 1401b2167459SRichard Henderson cond_free(&ctx->null_cond); 1402b2167459SRichard Henderson ctx->null_cond = cond; 1403b2167459SRichard Henderson } 1404b2167459SRichard Henderson 140586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14068d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14078d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14088d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14098d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 14106fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 141186f8d05fSRichard Henderson { 141286f8d05fSRichard Henderson TCGv_ptr ptr; 14136fd0c7bcSRichard Henderson TCGv_i64 tmp; 141486f8d05fSRichard Henderson TCGv_i64 spc; 141586f8d05fSRichard Henderson 141686f8d05fSRichard Henderson if (sp != 0) { 14178d6ae7fbSRichard Henderson if (sp < 0) { 14188d6ae7fbSRichard Henderson sp = ~sp; 14198d6ae7fbSRichard Henderson } 14206fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 14218d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14228d6ae7fbSRichard Henderson return spc; 142386f8d05fSRichard Henderson } 1424494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1425494737b7SRichard Henderson return cpu_srH; 1426494737b7SRichard Henderson } 142786f8d05fSRichard Henderson 142886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1429aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 14306fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 143186f8d05fSRichard Henderson 1432698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 14336fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 14346fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 14356fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 143686f8d05fSRichard Henderson 1437ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 143886f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 143986f8d05fSRichard Henderson 144086f8d05fSRichard Henderson return spc; 144186f8d05fSRichard Henderson } 144286f8d05fSRichard Henderson #endif 144386f8d05fSRichard Henderson 14446fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1445c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 144686f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 144786f8d05fSRichard Henderson { 14486fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 14496fd0c7bcSRichard Henderson TCGv_i64 ofs; 14506fd0c7bcSRichard Henderson TCGv_i64 addr; 145186f8d05fSRichard Henderson 1452f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1453f5b5c857SRichard Henderson 145486f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 145586f8d05fSRichard Henderson if (rx) { 1456aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14576fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 14586fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 145986f8d05fSRichard Henderson } else if (disp || modify) { 1460aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 14616fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 146286f8d05fSRichard Henderson } else { 146386f8d05fSRichard Henderson ofs = base; 146486f8d05fSRichard Henderson } 146586f8d05fSRichard Henderson 146686f8d05fSRichard Henderson *pofs = ofs; 14676fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 14687d50b696SSven Schnelle tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, 14697d50b696SSven Schnelle gva_offset_mask(ctx->tb_flags)); 1470698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 147186f8d05fSRichard Henderson if (!is_phys) { 1472d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 147386f8d05fSRichard Henderson } 147486f8d05fSRichard Henderson #endif 147586f8d05fSRichard Henderson } 147686f8d05fSRichard Henderson 147796d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 147896d6407fSRichard Henderson * < 0 for pre-modify, 147996d6407fSRichard Henderson * > 0 for post-modify, 148096d6407fSRichard Henderson * = 0 for no base register update. 148196d6407fSRichard Henderson */ 148296d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1483c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 148414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 148596d6407fSRichard Henderson { 14866fd0c7bcSRichard Henderson TCGv_i64 ofs; 14876fd0c7bcSRichard Henderson TCGv_i64 addr; 148896d6407fSRichard Henderson 148996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149196d6407fSRichard Henderson 149286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149317fe594cSRichard Henderson MMU_DISABLED(ctx)); 1494c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 149586f8d05fSRichard Henderson if (modify) { 149686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149796d6407fSRichard Henderson } 149896d6407fSRichard Henderson } 149996d6407fSRichard Henderson 150096d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1501c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 150214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150396d6407fSRichard Henderson { 15046fd0c7bcSRichard Henderson TCGv_i64 ofs; 15056fd0c7bcSRichard Henderson TCGv_i64 addr; 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150996d6407fSRichard Henderson 151086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151117fe594cSRichard Henderson MMU_DISABLED(ctx)); 1512217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151386f8d05fSRichard Henderson if (modify) { 151486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151596d6407fSRichard Henderson } 151696d6407fSRichard Henderson } 151796d6407fSRichard Henderson 151896d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1519c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 152014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152196d6407fSRichard Henderson { 15226fd0c7bcSRichard Henderson TCGv_i64 ofs; 15236fd0c7bcSRichard Henderson TCGv_i64 addr; 152496d6407fSRichard Henderson 152596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152796d6407fSRichard Henderson 152886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152917fe594cSRichard Henderson MMU_DISABLED(ctx)); 1530217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 153186f8d05fSRichard Henderson if (modify) { 153286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153396d6407fSRichard Henderson } 153496d6407fSRichard Henderson } 153596d6407fSRichard Henderson 153696d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1537c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 153814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153996d6407fSRichard Henderson { 15406fd0c7bcSRichard Henderson TCGv_i64 ofs; 15416fd0c7bcSRichard Henderson TCGv_i64 addr; 154296d6407fSRichard Henderson 154396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154596d6407fSRichard Henderson 154686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154717fe594cSRichard Henderson MMU_DISABLED(ctx)); 1548217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 154986f8d05fSRichard Henderson if (modify) { 155086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155196d6407fSRichard Henderson } 155296d6407fSRichard Henderson } 155396d6407fSRichard Henderson 15541cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1555c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 155614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155796d6407fSRichard Henderson { 15586fd0c7bcSRichard Henderson TCGv_i64 dest; 155996d6407fSRichard Henderson 156096d6407fSRichard Henderson nullify_over(ctx); 156196d6407fSRichard Henderson 156296d6407fSRichard Henderson if (modify == 0) { 156396d6407fSRichard Henderson /* No base register update. */ 156496d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 156596d6407fSRichard Henderson } else { 156696d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1567aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 156896d6407fSRichard Henderson } 15696fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 157096d6407fSRichard Henderson save_gpr(ctx, rt, dest); 157196d6407fSRichard Henderson 15721cd012a5SRichard Henderson return nullify_end(ctx); 157396d6407fSRichard Henderson } 157496d6407fSRichard Henderson 1575740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1576c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 157786f8d05fSRichard Henderson unsigned sp, int modify) 157896d6407fSRichard Henderson { 157996d6407fSRichard Henderson TCGv_i32 tmp; 158096d6407fSRichard Henderson 158196d6407fSRichard Henderson nullify_over(ctx); 158296d6407fSRichard Henderson 158396d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 158486f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158596d6407fSRichard Henderson save_frw_i32(rt, tmp); 158696d6407fSRichard Henderson 158796d6407fSRichard Henderson if (rt == 0) { 1588ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 158996d6407fSRichard Henderson } 159096d6407fSRichard Henderson 1591740038d7SRichard Henderson return nullify_end(ctx); 159296d6407fSRichard Henderson } 159396d6407fSRichard Henderson 1594740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1595740038d7SRichard Henderson { 1596740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1597740038d7SRichard Henderson a->disp, a->sp, a->m); 1598740038d7SRichard Henderson } 1599740038d7SRichard Henderson 1600740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1601c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 160286f8d05fSRichard Henderson unsigned sp, int modify) 160396d6407fSRichard Henderson { 160496d6407fSRichard Henderson TCGv_i64 tmp; 160596d6407fSRichard Henderson 160696d6407fSRichard Henderson nullify_over(ctx); 160796d6407fSRichard Henderson 160896d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1609fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 161096d6407fSRichard Henderson save_frd(rt, tmp); 161196d6407fSRichard Henderson 161296d6407fSRichard Henderson if (rt == 0) { 1613ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 161496d6407fSRichard Henderson } 161596d6407fSRichard Henderson 1616740038d7SRichard Henderson return nullify_end(ctx); 1617740038d7SRichard Henderson } 1618740038d7SRichard Henderson 1619740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1620740038d7SRichard Henderson { 1621740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1622740038d7SRichard Henderson a->disp, a->sp, a->m); 162396d6407fSRichard Henderson } 162496d6407fSRichard Henderson 16251cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1626c53e401eSRichard Henderson int64_t disp, unsigned sp, 162714776ab5STony Nguyen int modify, MemOp mop) 162896d6407fSRichard Henderson { 162996d6407fSRichard Henderson nullify_over(ctx); 16306fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16311cd012a5SRichard Henderson return nullify_end(ctx); 163296d6407fSRichard Henderson } 163396d6407fSRichard Henderson 1634740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1635c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 163686f8d05fSRichard Henderson unsigned sp, int modify) 163796d6407fSRichard Henderson { 163896d6407fSRichard Henderson TCGv_i32 tmp; 163996d6407fSRichard Henderson 164096d6407fSRichard Henderson nullify_over(ctx); 164196d6407fSRichard Henderson 164296d6407fSRichard Henderson tmp = load_frw_i32(rt); 164386f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 164496d6407fSRichard Henderson 1645740038d7SRichard Henderson return nullify_end(ctx); 164696d6407fSRichard Henderson } 164796d6407fSRichard Henderson 1648740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1649740038d7SRichard Henderson { 1650740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1651740038d7SRichard Henderson a->disp, a->sp, a->m); 1652740038d7SRichard Henderson } 1653740038d7SRichard Henderson 1654740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1655c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 165686f8d05fSRichard Henderson unsigned sp, int modify) 165796d6407fSRichard Henderson { 165896d6407fSRichard Henderson TCGv_i64 tmp; 165996d6407fSRichard Henderson 166096d6407fSRichard Henderson nullify_over(ctx); 166196d6407fSRichard Henderson 166296d6407fSRichard Henderson tmp = load_frd(rt); 1663fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 166496d6407fSRichard Henderson 1665740038d7SRichard Henderson return nullify_end(ctx); 1666740038d7SRichard Henderson } 1667740038d7SRichard Henderson 1668740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1669740038d7SRichard Henderson { 1670740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1671740038d7SRichard Henderson a->disp, a->sp, a->m); 167296d6407fSRichard Henderson } 167396d6407fSRichard Henderson 16741ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1675ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1676ebe9383cSRichard Henderson { 1677ebe9383cSRichard Henderson TCGv_i32 tmp; 1678ebe9383cSRichard Henderson 1679ebe9383cSRichard Henderson nullify_over(ctx); 1680ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1681ebe9383cSRichard Henderson 1682ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1683ebe9383cSRichard Henderson 1684ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16851ca74648SRichard Henderson return nullify_end(ctx); 1686ebe9383cSRichard Henderson } 1687ebe9383cSRichard Henderson 16881ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1689ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1690ebe9383cSRichard Henderson { 1691ebe9383cSRichard Henderson TCGv_i32 dst; 1692ebe9383cSRichard Henderson TCGv_i64 src; 1693ebe9383cSRichard Henderson 1694ebe9383cSRichard Henderson nullify_over(ctx); 1695ebe9383cSRichard Henderson src = load_frd(ra); 1696ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1697ebe9383cSRichard Henderson 1698ad75a51eSRichard Henderson func(dst, tcg_env, src); 1699ebe9383cSRichard Henderson 1700ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17011ca74648SRichard Henderson return nullify_end(ctx); 1702ebe9383cSRichard Henderson } 1703ebe9383cSRichard Henderson 17041ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1705ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1706ebe9383cSRichard Henderson { 1707ebe9383cSRichard Henderson TCGv_i64 tmp; 1708ebe9383cSRichard Henderson 1709ebe9383cSRichard Henderson nullify_over(ctx); 1710ebe9383cSRichard Henderson tmp = load_frd0(ra); 1711ebe9383cSRichard Henderson 1712ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1713ebe9383cSRichard Henderson 1714ebe9383cSRichard Henderson save_frd(rt, tmp); 17151ca74648SRichard Henderson return nullify_end(ctx); 1716ebe9383cSRichard Henderson } 1717ebe9383cSRichard Henderson 17181ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1719ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1720ebe9383cSRichard Henderson { 1721ebe9383cSRichard Henderson TCGv_i32 src; 1722ebe9383cSRichard Henderson TCGv_i64 dst; 1723ebe9383cSRichard Henderson 1724ebe9383cSRichard Henderson nullify_over(ctx); 1725ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1726ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1727ebe9383cSRichard Henderson 1728ad75a51eSRichard Henderson func(dst, tcg_env, src); 1729ebe9383cSRichard Henderson 1730ebe9383cSRichard Henderson save_frd(rt, dst); 17311ca74648SRichard Henderson return nullify_end(ctx); 1732ebe9383cSRichard Henderson } 1733ebe9383cSRichard Henderson 17341ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1735ebe9383cSRichard Henderson unsigned ra, unsigned rb, 173631234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1737ebe9383cSRichard Henderson { 1738ebe9383cSRichard Henderson TCGv_i32 a, b; 1739ebe9383cSRichard Henderson 1740ebe9383cSRichard Henderson nullify_over(ctx); 1741ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1742ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1743ebe9383cSRichard Henderson 1744ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1745ebe9383cSRichard Henderson 1746ebe9383cSRichard Henderson save_frw_i32(rt, a); 17471ca74648SRichard Henderson return nullify_end(ctx); 1748ebe9383cSRichard Henderson } 1749ebe9383cSRichard Henderson 17501ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1751ebe9383cSRichard Henderson unsigned ra, unsigned rb, 175231234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1753ebe9383cSRichard Henderson { 1754ebe9383cSRichard Henderson TCGv_i64 a, b; 1755ebe9383cSRichard Henderson 1756ebe9383cSRichard Henderson nullify_over(ctx); 1757ebe9383cSRichard Henderson a = load_frd0(ra); 1758ebe9383cSRichard Henderson b = load_frd0(rb); 1759ebe9383cSRichard Henderson 1760ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1761ebe9383cSRichard Henderson 1762ebe9383cSRichard Henderson save_frd(rt, a); 17631ca74648SRichard Henderson return nullify_end(ctx); 1764ebe9383cSRichard Henderson } 1765ebe9383cSRichard Henderson 176698cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 176798cd9ca7SRichard Henderson have already had nullification handled. */ 1768c53e401eSRichard Henderson static bool do_dbranch(DisasContext *ctx, uint64_t dest, 176998cd9ca7SRichard Henderson unsigned link, bool is_n) 177098cd9ca7SRichard Henderson { 177198cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 177298cd9ca7SRichard Henderson if (link != 0) { 1773741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 177498cd9ca7SRichard Henderson } 177598cd9ca7SRichard Henderson ctx->iaoq_n = dest; 177698cd9ca7SRichard Henderson if (is_n) { 177798cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 177898cd9ca7SRichard Henderson } 177998cd9ca7SRichard Henderson } else { 178098cd9ca7SRichard Henderson nullify_over(ctx); 178198cd9ca7SRichard Henderson 178298cd9ca7SRichard Henderson if (link != 0) { 1783741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 178498cd9ca7SRichard Henderson } 178598cd9ca7SRichard Henderson 178698cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 178798cd9ca7SRichard Henderson nullify_set(ctx, 0); 178898cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 178998cd9ca7SRichard Henderson } else { 179098cd9ca7SRichard Henderson nullify_set(ctx, is_n); 179198cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 179298cd9ca7SRichard Henderson } 179398cd9ca7SRichard Henderson 179431234768SRichard Henderson nullify_end(ctx); 179598cd9ca7SRichard Henderson 179698cd9ca7SRichard Henderson nullify_set(ctx, 0); 179798cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 179831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 179998cd9ca7SRichard Henderson } 180001afb7beSRichard Henderson return true; 180198cd9ca7SRichard Henderson } 180298cd9ca7SRichard Henderson 180398cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 180498cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1805c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 180698cd9ca7SRichard Henderson DisasCond *cond) 180798cd9ca7SRichard Henderson { 1808c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, disp); 180998cd9ca7SRichard Henderson TCGLabel *taken = NULL; 181098cd9ca7SRichard Henderson TCGCond c = cond->c; 181198cd9ca7SRichard Henderson bool n; 181298cd9ca7SRichard Henderson 181398cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 181498cd9ca7SRichard Henderson 181598cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 181698cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 181701afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 181898cd9ca7SRichard Henderson } 181998cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 182001afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 182198cd9ca7SRichard Henderson } 182298cd9ca7SRichard Henderson 182398cd9ca7SRichard Henderson taken = gen_new_label(); 18246fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 182598cd9ca7SRichard Henderson cond_free(cond); 182698cd9ca7SRichard Henderson 182798cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 182898cd9ca7SRichard Henderson n = is_n && disp < 0; 182998cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 183098cd9ca7SRichard Henderson nullify_set(ctx, 0); 1831a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 183298cd9ca7SRichard Henderson } else { 183398cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 183498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183598cd9ca7SRichard Henderson ctx->null_lab = NULL; 183698cd9ca7SRichard Henderson } 183798cd9ca7SRichard Henderson nullify_set(ctx, n); 1838c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1839c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1840c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 18416fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1842c301f34eSRichard Henderson } 1843a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 184498cd9ca7SRichard Henderson } 184598cd9ca7SRichard Henderson 184698cd9ca7SRichard Henderson gen_set_label(taken); 184798cd9ca7SRichard Henderson 184898cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 184998cd9ca7SRichard Henderson n = is_n && disp >= 0; 185098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 185198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1852a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 185398cd9ca7SRichard Henderson } else { 185498cd9ca7SRichard Henderson nullify_set(ctx, n); 1855a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 185698cd9ca7SRichard Henderson } 185798cd9ca7SRichard Henderson 185898cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 185998cd9ca7SRichard Henderson if (ctx->null_lab) { 186098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 186198cd9ca7SRichard Henderson ctx->null_lab = NULL; 186231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 186398cd9ca7SRichard Henderson } else { 186431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 186598cd9ca7SRichard Henderson } 186601afb7beSRichard Henderson return true; 186798cd9ca7SRichard Henderson } 186898cd9ca7SRichard Henderson 186998cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 187098cd9ca7SRichard Henderson nullification of the branch itself. */ 18716fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest, 187298cd9ca7SRichard Henderson unsigned link, bool is_n) 187398cd9ca7SRichard Henderson { 18746fd0c7bcSRichard Henderson TCGv_i64 a0, a1, next, tmp; 187598cd9ca7SRichard Henderson TCGCond c; 187698cd9ca7SRichard Henderson 187798cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 188098cd9ca7SRichard Henderson if (link != 0) { 1881741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 188298cd9ca7SRichard Henderson } 1883aac0f603SRichard Henderson next = tcg_temp_new_i64(); 18846fd0c7bcSRichard Henderson tcg_gen_mov_i64(next, dest); 188598cd9ca7SRichard Henderson if (is_n) { 1886c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1887a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 18886fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, next, 4); 1889a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1890c301f34eSRichard Henderson nullify_set(ctx, 0); 189131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 189201afb7beSRichard Henderson return true; 1893c301f34eSRichard Henderson } 189498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 189598cd9ca7SRichard Henderson } 1896c301f34eSRichard Henderson ctx->iaoq_n = -1; 1897c301f34eSRichard Henderson ctx->iaoq_n_var = next; 189898cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 189998cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 190098cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19014137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 190298cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 190398cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 190498cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 190598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 190698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 190798cd9ca7SRichard Henderson 190898cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 190998cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 191098cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1911a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1912aac0f603SRichard Henderson next = tcg_temp_new_i64(); 19136fd0c7bcSRichard Henderson tcg_gen_addi_i64(next, dest, 4); 1914a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 191598cd9ca7SRichard Henderson 191698cd9ca7SRichard Henderson nullify_over(ctx); 191798cd9ca7SRichard Henderson if (link != 0) { 19189a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 191998cd9ca7SRichard Henderson } 19207f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 192101afb7beSRichard Henderson return nullify_end(ctx); 192298cd9ca7SRichard Henderson } else { 192398cd9ca7SRichard Henderson c = ctx->null_cond.c; 192498cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 192598cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 192698cd9ca7SRichard Henderson 1927aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 1928aac0f603SRichard Henderson next = tcg_temp_new_i64(); 192998cd9ca7SRichard Henderson 1930741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 19316fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, next, a0, a1, tmp, dest); 193298cd9ca7SRichard Henderson ctx->iaoq_n = -1; 193398cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 193498cd9ca7SRichard Henderson 193598cd9ca7SRichard Henderson if (link != 0) { 19366fd0c7bcSRichard Henderson tcg_gen_movcond_i64(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 193798cd9ca7SRichard Henderson } 193898cd9ca7SRichard Henderson 193998cd9ca7SRichard Henderson if (is_n) { 194098cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 194198cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 194298cd9ca7SRichard Henderson to the branch. */ 19436fd0c7bcSRichard Henderson tcg_gen_setcond_i64(tcg_invert_cond(c), cpu_psw_n, a0, a1); 194498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 194598cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 194698cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 194798cd9ca7SRichard Henderson } else { 194898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 194998cd9ca7SRichard Henderson } 195098cd9ca7SRichard Henderson } 195101afb7beSRichard Henderson return true; 195298cd9ca7SRichard Henderson } 195398cd9ca7SRichard Henderson 1954660eefe1SRichard Henderson /* Implement 1955660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1956660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1957660eefe1SRichard Henderson * else 1958660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1959660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1960660eefe1SRichard Henderson */ 19616fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1962660eefe1SRichard Henderson { 19636fd0c7bcSRichard Henderson TCGv_i64 dest; 1964660eefe1SRichard Henderson switch (ctx->privilege) { 1965660eefe1SRichard Henderson case 0: 1966660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1967660eefe1SRichard Henderson return offset; 1968660eefe1SRichard Henderson case 3: 1969993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1970aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19716fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1972660eefe1SRichard Henderson break; 1973660eefe1SRichard Henderson default: 1974aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 19756fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19766fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 19776fd0c7bcSRichard Henderson tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset); 1978660eefe1SRichard Henderson break; 1979660eefe1SRichard Henderson } 1980660eefe1SRichard Henderson return dest; 1981660eefe1SRichard Henderson } 1982660eefe1SRichard Henderson 1983ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19847ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19857ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19867ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19877ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19887ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19897ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19907ad439dfSRichard Henderson aforementioned BE. */ 199131234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19927ad439dfSRichard Henderson { 19936fd0c7bcSRichard Henderson TCGv_i64 tmp; 1994a0180973SRichard Henderson 19957ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19967ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19978b81968cSMichael Tokarev next insn within the privileged page. */ 19987ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19997ad439dfSRichard Henderson case TCG_COND_NEVER: 20007ad439dfSRichard Henderson break; 20017ad439dfSRichard Henderson case TCG_COND_ALWAYS: 20026fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 20037ad439dfSRichard Henderson goto do_sigill; 20047ad439dfSRichard Henderson default: 20057ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20067ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20077ad439dfSRichard Henderson g_assert_not_reached(); 20087ad439dfSRichard Henderson } 20097ad439dfSRichard Henderson 20107ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20117ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20127ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20137ad439dfSRichard Henderson under such conditions. */ 20147ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20157ad439dfSRichard Henderson goto do_sigill; 20167ad439dfSRichard Henderson } 20177ad439dfSRichard Henderson 2018ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20197ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20202986721dSRichard Henderson gen_excp_1(EXCP_IMP); 202131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202231234768SRichard Henderson break; 20237ad439dfSRichard Henderson 20247ad439dfSRichard Henderson case 0xb0: /* LWS */ 20257ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 202631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202731234768SRichard Henderson break; 20287ad439dfSRichard Henderson 20297ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 20306fd0c7bcSRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2031aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 20326fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_gr[31], 3); 2033a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 20346fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 2035a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 203631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 203731234768SRichard Henderson break; 20387ad439dfSRichard Henderson 20397ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20407ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 204131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204231234768SRichard Henderson break; 20437ad439dfSRichard Henderson 20447ad439dfSRichard Henderson default: 20457ad439dfSRichard Henderson do_sigill: 20462986721dSRichard Henderson gen_excp_1(EXCP_ILL); 204731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204831234768SRichard Henderson break; 20497ad439dfSRichard Henderson } 20507ad439dfSRichard Henderson } 2051ba1d0b44SRichard Henderson #endif 20527ad439dfSRichard Henderson 2053deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2054b2167459SRichard Henderson { 2055b2167459SRichard Henderson cond_free(&ctx->null_cond); 205631234768SRichard Henderson return true; 2057b2167459SRichard Henderson } 2058b2167459SRichard Henderson 205940f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 206098a9cb79SRichard Henderson { 206131234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 206298a9cb79SRichard Henderson } 206398a9cb79SRichard Henderson 2064e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 206598a9cb79SRichard Henderson { 206698a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 206798a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 206898a9cb79SRichard Henderson 206998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207031234768SRichard Henderson return true; 207198a9cb79SRichard Henderson } 207298a9cb79SRichard Henderson 2073c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 207498a9cb79SRichard Henderson { 2075c603e14aSRichard Henderson unsigned rt = a->t; 20766fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, rt); 2077b5e0b3a5SSven Schnelle tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL); 207898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207998a9cb79SRichard Henderson 208098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208131234768SRichard Henderson return true; 208298a9cb79SRichard Henderson } 208398a9cb79SRichard Henderson 2084c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 208598a9cb79SRichard Henderson { 2086c603e14aSRichard Henderson unsigned rt = a->t; 2087c603e14aSRichard Henderson unsigned rs = a->sp; 208833423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 208998a9cb79SRichard Henderson 209033423472SRichard Henderson load_spr(ctx, t0, rs); 209133423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 209233423472SRichard Henderson 2093967662cdSRichard Henderson save_gpr(ctx, rt, t0); 209498a9cb79SRichard Henderson 209598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 209631234768SRichard Henderson return true; 209798a9cb79SRichard Henderson } 209898a9cb79SRichard Henderson 2099c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 210098a9cb79SRichard Henderson { 2101c603e14aSRichard Henderson unsigned rt = a->t; 2102c603e14aSRichard Henderson unsigned ctl = a->r; 21036fd0c7bcSRichard Henderson TCGv_i64 tmp; 210498a9cb79SRichard Henderson 210598a9cb79SRichard Henderson switch (ctl) { 210635136a77SRichard Henderson case CR_SAR: 2107c603e14aSRichard Henderson if (a->e == 0) { 210898a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 210998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 21106fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 211198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211235136a77SRichard Henderson goto done; 211398a9cb79SRichard Henderson } 211498a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 211535136a77SRichard Henderson goto done; 211635136a77SRichard Henderson case CR_IT: /* Interval Timer */ 211735136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 211835136a77SRichard Henderson nullify_over(ctx); 211998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2120dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 212131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 212249c29d6cSRichard Henderson } 21230c58c1bcSRichard Henderson gen_helper_read_interval_timer(tmp); 212498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 212531234768SRichard Henderson return nullify_end(ctx); 212698a9cb79SRichard Henderson case 26: 212798a9cb79SRichard Henderson case 27: 212898a9cb79SRichard Henderson break; 212998a9cb79SRichard Henderson default: 213098a9cb79SRichard Henderson /* All other control registers are privileged. */ 213135136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213235136a77SRichard Henderson break; 213398a9cb79SRichard Henderson } 213498a9cb79SRichard Henderson 2135aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21366fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 213735136a77SRichard Henderson save_gpr(ctx, rt, tmp); 213835136a77SRichard Henderson 213935136a77SRichard Henderson done: 214098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214131234768SRichard Henderson return true; 214298a9cb79SRichard Henderson } 214398a9cb79SRichard Henderson 2144c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 214533423472SRichard Henderson { 2146c603e14aSRichard Henderson unsigned rr = a->r; 2147c603e14aSRichard Henderson unsigned rs = a->sp; 2148967662cdSRichard Henderson TCGv_i64 tmp; 214933423472SRichard Henderson 215033423472SRichard Henderson if (rs >= 5) { 215133423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215233423472SRichard Henderson } 215333423472SRichard Henderson nullify_over(ctx); 215433423472SRichard Henderson 2155967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2156967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 215733423472SRichard Henderson 215833423472SRichard Henderson if (rs >= 4) { 2159967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2160494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 216133423472SRichard Henderson } else { 2162967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 216333423472SRichard Henderson } 216433423472SRichard Henderson 216531234768SRichard Henderson return nullify_end(ctx); 216633423472SRichard Henderson } 216733423472SRichard Henderson 2168c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 216998a9cb79SRichard Henderson { 2170c603e14aSRichard Henderson unsigned ctl = a->t; 21716fd0c7bcSRichard Henderson TCGv_i64 reg; 21726fd0c7bcSRichard Henderson TCGv_i64 tmp; 217398a9cb79SRichard Henderson 217435136a77SRichard Henderson if (ctl == CR_SAR) { 21754845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2176aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21776fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 217898a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 217998a9cb79SRichard Henderson 218098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218131234768SRichard Henderson return true; 218298a9cb79SRichard Henderson } 218398a9cb79SRichard Henderson 218435136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 218535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 218635136a77SRichard Henderson 2187c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 218835136a77SRichard Henderson nullify_over(ctx); 21894c34bab0SHelge Deller 21904c34bab0SHelge Deller if (ctx->is_pa20) { 21914845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21924c34bab0SHelge Deller } else { 21934c34bab0SHelge Deller reg = tcg_temp_new_i64(); 21944c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 21954c34bab0SHelge Deller } 21964845f015SSven Schnelle 219735136a77SRichard Henderson switch (ctl) { 219835136a77SRichard Henderson case CR_IT: 2199104281c1SRichard Henderson if (translator_io_start(&ctx->base)) { 2200104281c1SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2201104281c1SRichard Henderson } 2202ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 220335136a77SRichard Henderson break; 22044f5f2548SRichard Henderson case CR_EIRR: 22056ebebea7SRichard Henderson /* Helper modifies interrupt lines and is therefore IO. */ 22066ebebea7SRichard Henderson translator_io_start(&ctx->base); 2207ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22086ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 220931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22104f5f2548SRichard Henderson break; 22114f5f2548SRichard Henderson 221235136a77SRichard Henderson case CR_IIASQ: 221335136a77SRichard Henderson case CR_IIAOQ: 221435136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 221535136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2216aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22176fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 221835136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 22196fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 22206fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 222135136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 222235136a77SRichard Henderson break; 222335136a77SRichard Henderson 2224d5de20bdSSven Schnelle case CR_PID1: 2225d5de20bdSSven Schnelle case CR_PID2: 2226d5de20bdSSven Schnelle case CR_PID3: 2227d5de20bdSSven Schnelle case CR_PID4: 22286fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2229d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2230ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2231d5de20bdSSven Schnelle #endif 2232d5de20bdSSven Schnelle break; 2233d5de20bdSSven Schnelle 22346ebebea7SRichard Henderson case CR_EIEM: 22356ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 22366ebebea7SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22376ebebea7SRichard Henderson /* FALLTHRU */ 223835136a77SRichard Henderson default: 22396fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 224035136a77SRichard Henderson break; 224135136a77SRichard Henderson } 224231234768SRichard Henderson return nullify_end(ctx); 22434f5f2548SRichard Henderson #endif 224435136a77SRichard Henderson } 224535136a77SRichard Henderson 2246c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 224798a9cb79SRichard Henderson { 2248aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 224998a9cb79SRichard Henderson 22506fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 22516fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 225298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 225398a9cb79SRichard Henderson 225498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 225531234768SRichard Henderson return true; 225698a9cb79SRichard Henderson } 225798a9cb79SRichard Henderson 2258e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 225998a9cb79SRichard Henderson { 22606fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 226198a9cb79SRichard Henderson 22622330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22632330504cSHelge Deller /* We don't implement space registers in user mode. */ 22646fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 22652330504cSHelge Deller #else 2266967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2267967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22682330504cSHelge Deller #endif 2269e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 227098a9cb79SRichard Henderson 227198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 227231234768SRichard Henderson return true; 227398a9cb79SRichard Henderson } 227498a9cb79SRichard Henderson 2275e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2276e36f27efSRichard Henderson { 22777b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2278e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22797b2d70a1SHelge Deller #else 22806fd0c7bcSRichard Henderson TCGv_i64 tmp; 2281e1b5a5edSRichard Henderson 22827b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 22837b2d70a1SHelge Deller if (a->i) { 22847b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 22857b2d70a1SHelge Deller } 22867b2d70a1SHelge Deller 2287e1b5a5edSRichard Henderson nullify_over(ctx); 2288e1b5a5edSRichard Henderson 2289aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22906fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 22916fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2292ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2293e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2294e1b5a5edSRichard Henderson 2295e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 229631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229731234768SRichard Henderson return nullify_end(ctx); 2298e36f27efSRichard Henderson #endif 2299e1b5a5edSRichard Henderson } 2300e1b5a5edSRichard Henderson 2301e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2302e1b5a5edSRichard Henderson { 2303e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2304e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 23056fd0c7bcSRichard Henderson TCGv_i64 tmp; 2306e1b5a5edSRichard Henderson 2307e1b5a5edSRichard Henderson nullify_over(ctx); 2308e1b5a5edSRichard Henderson 2309aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 23106fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 23116fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2312ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2313e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2314e1b5a5edSRichard Henderson 2315e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 231631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 231731234768SRichard Henderson return nullify_end(ctx); 2318e36f27efSRichard Henderson #endif 2319e1b5a5edSRichard Henderson } 2320e1b5a5edSRichard Henderson 2321c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2322e1b5a5edSRichard Henderson { 2323e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2324c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 23256fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2326e1b5a5edSRichard Henderson nullify_over(ctx); 2327e1b5a5edSRichard Henderson 2328c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2329aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2330ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2331e1b5a5edSRichard Henderson 2332e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 233331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 233431234768SRichard Henderson return nullify_end(ctx); 2335c603e14aSRichard Henderson #endif 2336e1b5a5edSRichard Henderson } 2337f49b3537SRichard Henderson 2338e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2339f49b3537SRichard Henderson { 2340f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2341e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2342f49b3537SRichard Henderson nullify_over(ctx); 2343f49b3537SRichard Henderson 2344e36f27efSRichard Henderson if (rfi_r) { 2345ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2346f49b3537SRichard Henderson } else { 2347ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2348f49b3537SRichard Henderson } 234931234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 235007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 235131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2352f49b3537SRichard Henderson 235331234768SRichard Henderson return nullify_end(ctx); 2354e36f27efSRichard Henderson #endif 2355f49b3537SRichard Henderson } 23566210db05SHelge Deller 2357e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2358e36f27efSRichard Henderson { 2359e36f27efSRichard Henderson return do_rfi(ctx, false); 2360e36f27efSRichard Henderson } 2361e36f27efSRichard Henderson 2362e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2363e36f27efSRichard Henderson { 2364e36f27efSRichard Henderson return do_rfi(ctx, true); 2365e36f27efSRichard Henderson } 2366e36f27efSRichard Henderson 236796927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23686210db05SHelge Deller { 23696210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 237096927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23716210db05SHelge Deller nullify_over(ctx); 2372ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 237331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 237431234768SRichard Henderson return nullify_end(ctx); 237596927adbSRichard Henderson #endif 23766210db05SHelge Deller } 237796927adbSRichard Henderson 237896927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 237996927adbSRichard Henderson { 238096927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 238196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 238296927adbSRichard Henderson nullify_over(ctx); 2383ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 238496927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 238596927adbSRichard Henderson return nullify_end(ctx); 238696927adbSRichard Henderson #endif 238796927adbSRichard Henderson } 2388e1b5a5edSRichard Henderson 2389558c09beSRichard Henderson static bool do_getshadowregs(DisasContext *ctx) 23904a4554c6SHelge Deller { 23914a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23924a4554c6SHelge Deller nullify_over(ctx); 2393558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 2394558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 2395558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 2396558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 2397558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 2398558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 2399558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 24004a4554c6SHelge Deller return nullify_end(ctx); 2401558c09beSRichard Henderson } 2402558c09beSRichard Henderson 24033bdf2081SHelge Deller static bool do_putshadowregs(DisasContext *ctx) 24043bdf2081SHelge Deller { 24053bdf2081SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24063bdf2081SHelge Deller nullify_over(ctx); 24073bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 24083bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 24093bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 24103bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 24113bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 24123bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 24133bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 24143bdf2081SHelge Deller return nullify_end(ctx); 24153bdf2081SHelge Deller } 24163bdf2081SHelge Deller 2417558c09beSRichard Henderson static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 2418558c09beSRichard Henderson { 2419558c09beSRichard Henderson return do_getshadowregs(ctx); 24204a4554c6SHelge Deller } 24214a4554c6SHelge Deller 2422deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 242398a9cb79SRichard Henderson { 2424deee69a1SRichard Henderson if (a->m) { 24256fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 24266fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 24276fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 242898a9cb79SRichard Henderson 242998a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 24306fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2431deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2432deee69a1SRichard Henderson } 243398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 243431234768SRichard Henderson return true; 243598a9cb79SRichard Henderson } 243698a9cb79SRichard Henderson 2437ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2438ad1fdacdSSven Schnelle { 2439ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2440ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2441ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2442ad1fdacdSSven Schnelle } 2443ad1fdacdSSven Schnelle 2444deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 244598a9cb79SRichard Henderson { 24466fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2447eed14219SRichard Henderson TCGv_i32 level, want; 24486fd0c7bcSRichard Henderson TCGv_i64 addr; 244998a9cb79SRichard Henderson 245098a9cb79SRichard Henderson nullify_over(ctx); 245198a9cb79SRichard Henderson 2452deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2453deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2454eed14219SRichard Henderson 2455deee69a1SRichard Henderson if (a->imm) { 2456e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 245798a9cb79SRichard Henderson } else { 2458eed14219SRichard Henderson level = tcg_temp_new_i32(); 24596fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2460eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 246198a9cb79SRichard Henderson } 246229dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2463eed14219SRichard Henderson 2464ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2465eed14219SRichard Henderson 2466deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 246731234768SRichard Henderson return nullify_end(ctx); 246898a9cb79SRichard Henderson } 246998a9cb79SRichard Henderson 2470deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24718d6ae7fbSRichard Henderson { 24728577f354SRichard Henderson if (ctx->is_pa20) { 24738577f354SRichard Henderson return false; 24748577f354SRichard Henderson } 2475deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2476deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24776fd0c7bcSRichard Henderson TCGv_i64 addr; 24786fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 24798d6ae7fbSRichard Henderson 24808d6ae7fbSRichard Henderson nullify_over(ctx); 24818d6ae7fbSRichard Henderson 2482deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2483deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2484deee69a1SRichard Henderson if (a->addr) { 24858577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 24868d6ae7fbSRichard Henderson } else { 24878577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 24888d6ae7fbSRichard Henderson } 24898d6ae7fbSRichard Henderson 249032dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 249132dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 249231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 249331234768SRichard Henderson } 249431234768SRichard Henderson return nullify_end(ctx); 2495deee69a1SRichard Henderson #endif 24968d6ae7fbSRichard Henderson } 249763300a00SRichard Henderson 2498eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 249963300a00SRichard Henderson { 2500deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2501deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25026fd0c7bcSRichard Henderson TCGv_i64 addr; 25036fd0c7bcSRichard Henderson TCGv_i64 ofs; 250463300a00SRichard Henderson 250563300a00SRichard Henderson nullify_over(ctx); 250663300a00SRichard Henderson 2507deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2508eb25d10fSHelge Deller 2509eb25d10fSHelge Deller /* 2510eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2511eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2512eb25d10fSHelge Deller */ 2513eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2514eb25d10fSHelge Deller if (ctx->is_pa20) { 2515eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 251663300a00SRichard Henderson } 2517eb25d10fSHelge Deller 2518eb25d10fSHelge Deller if (local) { 2519eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 252063300a00SRichard Henderson } else { 2521ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 252263300a00SRichard Henderson } 252363300a00SRichard Henderson 2524eb25d10fSHelge Deller if (a->m) { 2525eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2526eb25d10fSHelge Deller } 2527eb25d10fSHelge Deller 2528eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2529eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2530eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2531eb25d10fSHelge Deller } 2532eb25d10fSHelge Deller return nullify_end(ctx); 2533eb25d10fSHelge Deller #endif 2534eb25d10fSHelge Deller } 2535eb25d10fSHelge Deller 2536eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2537eb25d10fSHelge Deller { 2538eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2539eb25d10fSHelge Deller } 2540eb25d10fSHelge Deller 2541eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2542eb25d10fSHelge Deller { 2543eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2544eb25d10fSHelge Deller } 2545eb25d10fSHelge Deller 2546eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2547eb25d10fSHelge Deller { 2548eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2549eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2550eb25d10fSHelge Deller nullify_over(ctx); 2551eb25d10fSHelge Deller 2552eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2553eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2554eb25d10fSHelge Deller 255563300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 255632dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 255731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 255831234768SRichard Henderson } 255931234768SRichard Henderson return nullify_end(ctx); 2560deee69a1SRichard Henderson #endif 256163300a00SRichard Henderson } 25622dfcca9fSRichard Henderson 25636797c315SNick Hudson /* 25646797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25656797c315SNick Hudson * See 25666797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25676797c315SNick Hudson * page 13-9 (195/206) 25686797c315SNick Hudson */ 25696797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25706797c315SNick Hudson { 25718577f354SRichard Henderson if (ctx->is_pa20) { 25728577f354SRichard Henderson return false; 25738577f354SRichard Henderson } 25746797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25756797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25766fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 25776fd0c7bcSRichard Henderson TCGv_i64 reg; 25786797c315SNick Hudson 25796797c315SNick Hudson nullify_over(ctx); 25806797c315SNick Hudson 25816797c315SNick Hudson /* 25826797c315SNick Hudson * FIXME: 25836797c315SNick Hudson * if (not (pcxl or pcxl2)) 25846797c315SNick Hudson * return gen_illegal(ctx); 25856797c315SNick Hudson */ 25866797c315SNick Hudson 25876fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 25886fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 25896fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 25906797c315SNick Hudson 2591ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25926797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25936797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2594ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25956797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25966797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25976797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2598d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 25996797c315SNick Hudson 26006797c315SNick Hudson reg = load_gpr(ctx, a->r); 26016797c315SNick Hudson if (a->addr) { 26028577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 26036797c315SNick Hudson } else { 26048577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 26056797c315SNick Hudson } 26066797c315SNick Hudson 26076797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 26086797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 26096797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26106797c315SNick Hudson } 26116797c315SNick Hudson return nullify_end(ctx); 26126797c315SNick Hudson #endif 26136797c315SNick Hudson } 26146797c315SNick Hudson 26158577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 26168577f354SRichard Henderson { 26178577f354SRichard Henderson if (!ctx->is_pa20) { 26188577f354SRichard Henderson return false; 26198577f354SRichard Henderson } 26208577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 26218577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 26228577f354SRichard Henderson nullify_over(ctx); 26238577f354SRichard Henderson { 26248577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 26258577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 26268577f354SRichard Henderson 26278577f354SRichard Henderson if (a->data) { 26288577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 26298577f354SRichard Henderson } else { 26308577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 26318577f354SRichard Henderson } 26328577f354SRichard Henderson } 26338577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 26348577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 26358577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26368577f354SRichard Henderson } 26378577f354SRichard Henderson return nullify_end(ctx); 26388577f354SRichard Henderson #endif 26398577f354SRichard Henderson } 26408577f354SRichard Henderson 2641deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26422dfcca9fSRichard Henderson { 2643deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2644deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26456fd0c7bcSRichard Henderson TCGv_i64 vaddr; 26466fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 26472dfcca9fSRichard Henderson 26482dfcca9fSRichard Henderson nullify_over(ctx); 26492dfcca9fSRichard Henderson 2650deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26512dfcca9fSRichard Henderson 2652aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2653ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26542dfcca9fSRichard Henderson 26552dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2656deee69a1SRichard Henderson if (a->m) { 2657deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26582dfcca9fSRichard Henderson } 2659deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26602dfcca9fSRichard Henderson 266131234768SRichard Henderson return nullify_end(ctx); 2662deee69a1SRichard Henderson #endif 26632dfcca9fSRichard Henderson } 266443a97b81SRichard Henderson 2665deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 266643a97b81SRichard Henderson { 266743a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 266843a97b81SRichard Henderson 266943a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 267043a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 267143a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 267243a97b81SRichard Henderson since the entire address space is coherent. */ 2673a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 267443a97b81SRichard Henderson 267531234768SRichard Henderson cond_free(&ctx->null_cond); 267631234768SRichard Henderson return true; 267743a97b81SRichard Henderson } 267898a9cb79SRichard Henderson 2679faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2680b2167459SRichard Henderson { 26810c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2682b2167459SRichard Henderson } 2683b2167459SRichard Henderson 2684faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2685b2167459SRichard Henderson { 26860c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2687b2167459SRichard Henderson } 2688b2167459SRichard Henderson 2689faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2690b2167459SRichard Henderson { 26910c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2692b2167459SRichard Henderson } 2693b2167459SRichard Henderson 2694faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2695b2167459SRichard Henderson { 26960c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26970c982a28SRichard Henderson } 2698b2167459SRichard Henderson 2699faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 27000c982a28SRichard Henderson { 27010c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 27020c982a28SRichard Henderson } 27030c982a28SRichard Henderson 270463c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 27050c982a28SRichard Henderson { 27060c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 27070c982a28SRichard Henderson } 27080c982a28SRichard Henderson 270963c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27100c982a28SRichard Henderson { 27110c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 27120c982a28SRichard Henderson } 27130c982a28SRichard Henderson 271463c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27150c982a28SRichard Henderson { 27160c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 27170c982a28SRichard Henderson } 27180c982a28SRichard Henderson 271963c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27200c982a28SRichard Henderson { 27210c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 27220c982a28SRichard Henderson } 27230c982a28SRichard Henderson 272463c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 27250c982a28SRichard Henderson { 27260c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 27270c982a28SRichard Henderson } 27280c982a28SRichard Henderson 272963c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27300c982a28SRichard Henderson { 27310c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 27320c982a28SRichard Henderson } 27330c982a28SRichard Henderson 2734fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 27350c982a28SRichard Henderson { 27366fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 27370c982a28SRichard Henderson } 27380c982a28SRichard Henderson 2739fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 27400c982a28SRichard Henderson { 27416fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 27420c982a28SRichard Henderson } 27430c982a28SRichard Henderson 2744fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27450c982a28SRichard Henderson { 27460c982a28SRichard Henderson if (a->cf == 0) { 27470c982a28SRichard Henderson unsigned r2 = a->r2; 27480c982a28SRichard Henderson unsigned r1 = a->r1; 27490c982a28SRichard Henderson unsigned rt = a->t; 27500c982a28SRichard Henderson 27517aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27527aee8189SRichard Henderson cond_free(&ctx->null_cond); 27537aee8189SRichard Henderson return true; 27547aee8189SRichard Henderson } 27557aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2756b2167459SRichard Henderson if (r1 == 0) { 27576fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 27586fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2759b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2760b2167459SRichard Henderson } else { 2761b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2762b2167459SRichard Henderson } 2763b2167459SRichard Henderson cond_free(&ctx->null_cond); 276431234768SRichard Henderson return true; 2765b2167459SRichard Henderson } 27667aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27677aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27687aee8189SRichard Henderson * 27697aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27707aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27717aee8189SRichard Henderson * currently implemented as idle. 27727aee8189SRichard Henderson */ 27737aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27747aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27757aee8189SRichard Henderson until the next timer interrupt. */ 27767aee8189SRichard Henderson nullify_over(ctx); 27777aee8189SRichard Henderson 27787aee8189SRichard Henderson /* Advance the instruction queue. */ 2779741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2780741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27817aee8189SRichard Henderson nullify_set(ctx, 0); 27827aee8189SRichard Henderson 27837aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2784ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 278529dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27867aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27877aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27887aee8189SRichard Henderson 27897aee8189SRichard Henderson return nullify_end(ctx); 27907aee8189SRichard Henderson } 27917aee8189SRichard Henderson #endif 27927aee8189SRichard Henderson } 27936fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 27947aee8189SRichard Henderson } 2795b2167459SRichard Henderson 2796fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2797b2167459SRichard Henderson { 27986fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 27990c982a28SRichard Henderson } 28000c982a28SRichard Henderson 2801345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 28020c982a28SRichard Henderson { 28036fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2804b2167459SRichard Henderson 28050c982a28SRichard Henderson if (a->cf) { 2806b2167459SRichard Henderson nullify_over(ctx); 2807b2167459SRichard Henderson } 28080c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28090c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2810345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 281131234768SRichard Henderson return nullify_end(ctx); 2812b2167459SRichard Henderson } 2813b2167459SRichard Henderson 2814af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2815b2167459SRichard Henderson { 281646bb3d46SRichard Henderson TCGv_i64 tcg_r1, tcg_r2, dest; 2817b2167459SRichard Henderson 28180c982a28SRichard Henderson if (a->cf) { 2819b2167459SRichard Henderson nullify_over(ctx); 2820b2167459SRichard Henderson } 282146bb3d46SRichard Henderson 28220c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28230c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 282446bb3d46SRichard Henderson dest = dest_gpr(ctx, a->t); 282546bb3d46SRichard Henderson 282646bb3d46SRichard Henderson tcg_gen_xor_i64(dest, tcg_r1, tcg_r2); 282746bb3d46SRichard Henderson save_gpr(ctx, a->t, dest); 282846bb3d46SRichard Henderson 282946bb3d46SRichard Henderson cond_free(&ctx->null_cond); 283046bb3d46SRichard Henderson if (a->cf) { 283146bb3d46SRichard Henderson ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest); 283246bb3d46SRichard Henderson } 283346bb3d46SRichard Henderson 283431234768SRichard Henderson return nullify_end(ctx); 2835b2167459SRichard Henderson } 2836b2167459SRichard Henderson 2837af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2838b2167459SRichard Henderson { 28396fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2840b2167459SRichard Henderson 2841ababac16SRichard Henderson if (a->cf == 0) { 2842ababac16SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2843ababac16SRichard Henderson tmp = dest_gpr(ctx, a->t); 2844ababac16SRichard Henderson 2845ababac16SRichard Henderson if (a->r1 == 0) { 2846ababac16SRichard Henderson /* UADDCM r0,src,dst is the common idiom for dst = ~src. */ 2847ababac16SRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 2848ababac16SRichard Henderson } else { 2849ababac16SRichard Henderson /* 2850ababac16SRichard Henderson * Recall that r1 - r2 == r1 + ~r2 + 1. 2851ababac16SRichard Henderson * Thus r1 + ~r2 == r1 - r2 - 1, 2852ababac16SRichard Henderson * which does not require an extra temporary. 2853ababac16SRichard Henderson */ 2854ababac16SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2855ababac16SRichard Henderson tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2); 2856ababac16SRichard Henderson tcg_gen_subi_i64(tmp, tmp, 1); 2857b2167459SRichard Henderson } 2858ababac16SRichard Henderson save_gpr(ctx, a->t, tmp); 2859ababac16SRichard Henderson cond_free(&ctx->null_cond); 2860ababac16SRichard Henderson return true; 2861ababac16SRichard Henderson } 2862ababac16SRichard Henderson 2863ababac16SRichard Henderson nullify_over(ctx); 28640c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28650c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2866aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 28676fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 286846bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true); 286931234768SRichard Henderson return nullify_end(ctx); 2870b2167459SRichard Henderson } 2871b2167459SRichard Henderson 2872af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2873b2167459SRichard Henderson { 28740c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28750c982a28SRichard Henderson } 28760c982a28SRichard Henderson 2877af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28780c982a28SRichard Henderson { 28790c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28800c982a28SRichard Henderson } 28810c982a28SRichard Henderson 2882af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28830c982a28SRichard Henderson { 28846fd0c7bcSRichard Henderson TCGv_i64 tmp; 2885b2167459SRichard Henderson 2886b2167459SRichard Henderson nullify_over(ctx); 2887b2167459SRichard Henderson 2888aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2889d0ae87a2SRichard Henderson tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4); 2890b2167459SRichard Henderson if (!is_i) { 28916fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2892b2167459SRichard Henderson } 28936fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 28946fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 289546bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp, 289646bb3d46SRichard Henderson a->cf, a->d, false, is_i); 289731234768SRichard Henderson return nullify_end(ctx); 2898b2167459SRichard Henderson } 2899b2167459SRichard Henderson 2900af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2901b2167459SRichard Henderson { 29020c982a28SRichard Henderson return do_dcor(ctx, a, false); 29030c982a28SRichard Henderson } 29040c982a28SRichard Henderson 2905af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 29060c982a28SRichard Henderson { 29070c982a28SRichard Henderson return do_dcor(ctx, a, true); 29080c982a28SRichard Henderson } 29090c982a28SRichard Henderson 29100c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 29110c982a28SRichard Henderson { 2912a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 2913b2167459SRichard Henderson 2914b2167459SRichard Henderson nullify_over(ctx); 2915b2167459SRichard Henderson 29160c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 29170c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2918b2167459SRichard Henderson 2919aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2920aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2921aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2922aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2923b2167459SRichard Henderson 2924b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 29256fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 29266fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2927b2167459SRichard Henderson 292872ca8753SRichard Henderson /* 292972ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 293072ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 293172ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 293272ca8753SRichard Henderson * proper inputs to the addition without movcond. 293372ca8753SRichard Henderson */ 29346fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 29356fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 29366fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 293772ca8753SRichard Henderson 2938a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2939a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2940a4db4a78SRichard Henderson addc, ctx->zero); 2941b2167459SRichard Henderson 2942b2167459SRichard Henderson /* Write back the result register. */ 29430c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2944b2167459SRichard Henderson 2945b2167459SRichard Henderson /* Write back PSW[CB]. */ 29466fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 29476fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2948b2167459SRichard Henderson 2949f8f5986eSRichard Henderson /* 2950f8f5986eSRichard Henderson * Write back PSW[V] for the division step. 2951f8f5986eSRichard Henderson * Shift cb{8} from where it lives in bit 32 to bit 31, 2952f8f5986eSRichard Henderson * so that it overlaps r2{32} in bit 31. 2953f8f5986eSRichard Henderson */ 2954f8f5986eSRichard Henderson tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1); 29556fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2956b2167459SRichard Henderson 2957b2167459SRichard Henderson /* Install the new nullification. */ 29580c982a28SRichard Henderson if (a->cf) { 2959f8f5986eSRichard Henderson TCGv_i64 sv = NULL, uv = NULL; 2960b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2961f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false); 2962f8f5986eSRichard Henderson } else if (cond_need_cb(a->cf >> 1)) { 2963f8f5986eSRichard Henderson uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false); 2964b2167459SRichard Henderson } 2965f8f5986eSRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv); 2966b2167459SRichard Henderson } 2967b2167459SRichard Henderson 296831234768SRichard Henderson return nullify_end(ctx); 2969b2167459SRichard Henderson } 2970b2167459SRichard Henderson 29710588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2972b2167459SRichard Henderson { 29730588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29740588e061SRichard Henderson } 29750588e061SRichard Henderson 29760588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29770588e061SRichard Henderson { 29780588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29790588e061SRichard Henderson } 29800588e061SRichard Henderson 29810588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29820588e061SRichard Henderson { 29830588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29840588e061SRichard Henderson } 29850588e061SRichard Henderson 29860588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29870588e061SRichard Henderson { 29880588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29890588e061SRichard Henderson } 29900588e061SRichard Henderson 29910588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29920588e061SRichard Henderson { 29930588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29940588e061SRichard Henderson } 29950588e061SRichard Henderson 29960588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29970588e061SRichard Henderson { 29980588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29990588e061SRichard Henderson } 30000588e061SRichard Henderson 3001345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 30020588e061SRichard Henderson { 30036fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 3004b2167459SRichard Henderson 30050588e061SRichard Henderson if (a->cf) { 3006b2167459SRichard Henderson nullify_over(ctx); 3007b2167459SRichard Henderson } 3008b2167459SRichard Henderson 30096fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 30100588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 3011345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 3012b2167459SRichard Henderson 301331234768SRichard Henderson return nullify_end(ctx); 3014b2167459SRichard Henderson } 3015b2167459SRichard Henderson 30160843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 30170843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 30180843563fSRichard Henderson { 30190843563fSRichard Henderson TCGv_i64 r1, r2, dest; 30200843563fSRichard Henderson 30210843563fSRichard Henderson if (!ctx->is_pa20) { 30220843563fSRichard Henderson return false; 30230843563fSRichard Henderson } 30240843563fSRichard Henderson 30250843563fSRichard Henderson nullify_over(ctx); 30260843563fSRichard Henderson 30270843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 30280843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 30290843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 30300843563fSRichard Henderson 30310843563fSRichard Henderson fn(dest, r1, r2); 30320843563fSRichard Henderson save_gpr(ctx, a->t, dest); 30330843563fSRichard Henderson 30340843563fSRichard Henderson return nullify_end(ctx); 30350843563fSRichard Henderson } 30360843563fSRichard Henderson 3037151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 3038151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 3039151f309bSRichard Henderson { 3040151f309bSRichard Henderson TCGv_i64 r, dest; 3041151f309bSRichard Henderson 3042151f309bSRichard Henderson if (!ctx->is_pa20) { 3043151f309bSRichard Henderson return false; 3044151f309bSRichard Henderson } 3045151f309bSRichard Henderson 3046151f309bSRichard Henderson nullify_over(ctx); 3047151f309bSRichard Henderson 3048151f309bSRichard Henderson r = load_gpr(ctx, a->r); 3049151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 3050151f309bSRichard Henderson 3051151f309bSRichard Henderson fn(dest, r, a->i); 3052151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 3053151f309bSRichard Henderson 3054151f309bSRichard Henderson return nullify_end(ctx); 3055151f309bSRichard Henderson } 3056151f309bSRichard Henderson 30573bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 30583bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 30593bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 30603bbb8e48SRichard Henderson { 30613bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 30623bbb8e48SRichard Henderson 30633bbb8e48SRichard Henderson if (!ctx->is_pa20) { 30643bbb8e48SRichard Henderson return false; 30653bbb8e48SRichard Henderson } 30663bbb8e48SRichard Henderson 30673bbb8e48SRichard Henderson nullify_over(ctx); 30683bbb8e48SRichard Henderson 30693bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 30703bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 30713bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 30723bbb8e48SRichard Henderson 30733bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 30743bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 30753bbb8e48SRichard Henderson 30763bbb8e48SRichard Henderson return nullify_end(ctx); 30773bbb8e48SRichard Henderson } 30783bbb8e48SRichard Henderson 30790843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 30800843563fSRichard Henderson { 30810843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 30820843563fSRichard Henderson } 30830843563fSRichard Henderson 30840843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 30850843563fSRichard Henderson { 30860843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 30870843563fSRichard Henderson } 30880843563fSRichard Henderson 30890843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 30900843563fSRichard Henderson { 30910843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 30920843563fSRichard Henderson } 30930843563fSRichard Henderson 30941b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 30951b3cb7c8SRichard Henderson { 30961b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 30971b3cb7c8SRichard Henderson } 30981b3cb7c8SRichard Henderson 3099151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 3100151f309bSRichard Henderson { 3101151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 3102151f309bSRichard Henderson } 3103151f309bSRichard Henderson 3104151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 3105151f309bSRichard Henderson { 3106151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 3107151f309bSRichard Henderson } 3108151f309bSRichard Henderson 3109151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 3110151f309bSRichard Henderson { 3111151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 3112151f309bSRichard Henderson } 3113151f309bSRichard Henderson 31143bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 31153bbb8e48SRichard Henderson { 31163bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 31173bbb8e48SRichard Henderson } 31183bbb8e48SRichard Henderson 31193bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 31203bbb8e48SRichard Henderson { 31213bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 31223bbb8e48SRichard Henderson } 31233bbb8e48SRichard Henderson 312410c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 312510c9e58dSRichard Henderson { 312610c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 312710c9e58dSRichard Henderson } 312810c9e58dSRichard Henderson 312910c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 313010c9e58dSRichard Henderson { 313110c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 313210c9e58dSRichard Henderson } 313310c9e58dSRichard Henderson 313410c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 313510c9e58dSRichard Henderson { 313610c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 313710c9e58dSRichard Henderson } 313810c9e58dSRichard Henderson 3139c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3140c2a7ee3fSRichard Henderson { 3141c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3142c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3143c2a7ee3fSRichard Henderson 3144c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3145c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3146c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3147c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3148c2a7ee3fSRichard Henderson } 3149c2a7ee3fSRichard Henderson 3150c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3151c2a7ee3fSRichard Henderson { 3152c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3153c2a7ee3fSRichard Henderson } 3154c2a7ee3fSRichard Henderson 3155c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3156c2a7ee3fSRichard Henderson { 3157c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3158c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3159c2a7ee3fSRichard Henderson 3160c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3161c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3162c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3163c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3164c2a7ee3fSRichard Henderson } 3165c2a7ee3fSRichard Henderson 3166c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3167c2a7ee3fSRichard Henderson { 3168c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3169c2a7ee3fSRichard Henderson } 3170c2a7ee3fSRichard Henderson 3171c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3172c2a7ee3fSRichard Henderson { 3173c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3174c2a7ee3fSRichard Henderson 3175c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3176c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3177c2a7ee3fSRichard Henderson } 3178c2a7ee3fSRichard Henderson 3179c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3180c2a7ee3fSRichard Henderson { 3181c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3182c2a7ee3fSRichard Henderson } 3183c2a7ee3fSRichard Henderson 3184c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3185c2a7ee3fSRichard Henderson { 3186c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3187c2a7ee3fSRichard Henderson } 3188c2a7ee3fSRichard Henderson 3189c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3190c2a7ee3fSRichard Henderson { 3191c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3192c2a7ee3fSRichard Henderson } 3193c2a7ee3fSRichard Henderson 31944e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 31954e7abdb1SRichard Henderson { 31964e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 31974e7abdb1SRichard Henderson 31984e7abdb1SRichard Henderson if (!ctx->is_pa20) { 31994e7abdb1SRichard Henderson return false; 32004e7abdb1SRichard Henderson } 32014e7abdb1SRichard Henderson 32024e7abdb1SRichard Henderson nullify_over(ctx); 32034e7abdb1SRichard Henderson 32044e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 32054e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 32064e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 32074e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 32084e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 32094e7abdb1SRichard Henderson 32104e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 32114e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 32124e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 32134e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 32144e7abdb1SRichard Henderson 32154e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 32164e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 32174e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 32184e7abdb1SRichard Henderson 32194e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 32204e7abdb1SRichard Henderson return nullify_end(ctx); 32214e7abdb1SRichard Henderson } 32224e7abdb1SRichard Henderson 32231cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 322496d6407fSRichard Henderson { 3225b5caa17cSRichard Henderson if (ctx->is_pa20) { 3226b5caa17cSRichard Henderson /* 3227b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3228b5caa17cSRichard Henderson * Any base modification still occurs. 3229b5caa17cSRichard Henderson */ 3230b5caa17cSRichard Henderson if (a->t == 0) { 3231b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3232b5caa17cSRichard Henderson } 3233b5caa17cSRichard Henderson } else if (a->size > MO_32) { 32340786a3b6SHelge Deller return gen_illegal(ctx); 3235c53e401eSRichard Henderson } 32361cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 32371cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 323896d6407fSRichard Henderson } 323996d6407fSRichard Henderson 32401cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 324196d6407fSRichard Henderson { 32421cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3243c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 32440786a3b6SHelge Deller return gen_illegal(ctx); 324596d6407fSRichard Henderson } 3246c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 32470786a3b6SHelge Deller } 324896d6407fSRichard Henderson 32491cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 325096d6407fSRichard Henderson { 3251b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3252a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 32536fd0c7bcSRichard Henderson TCGv_i64 addr; 325496d6407fSRichard Henderson 3255c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 325651416c4eSRichard Henderson return gen_illegal(ctx); 325751416c4eSRichard Henderson } 325851416c4eSRichard Henderson 325996d6407fSRichard Henderson nullify_over(ctx); 326096d6407fSRichard Henderson 32611cd012a5SRichard Henderson if (a->m) { 326286f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 326386f8d05fSRichard Henderson we see the result of the load. */ 3264aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 326596d6407fSRichard Henderson } else { 32661cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 326796d6407fSRichard Henderson } 326896d6407fSRichard Henderson 3269c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 327017fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3271b1af755cSRichard Henderson 3272b1af755cSRichard Henderson /* 3273b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3274b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3275b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3276b1af755cSRichard Henderson * 3277b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3278b1af755cSRichard Henderson * with the ,co completer. 3279b1af755cSRichard Henderson */ 3280b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3281b1af755cSRichard Henderson 3282a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3283b1af755cSRichard Henderson 32841cd012a5SRichard Henderson if (a->m) { 32851cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 328696d6407fSRichard Henderson } 32871cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 328896d6407fSRichard Henderson 328931234768SRichard Henderson return nullify_end(ctx); 329096d6407fSRichard Henderson } 329196d6407fSRichard Henderson 32921cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 329396d6407fSRichard Henderson { 32946fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 32956fd0c7bcSRichard Henderson TCGv_i64 addr; 329696d6407fSRichard Henderson 329796d6407fSRichard Henderson nullify_over(ctx); 329896d6407fSRichard Henderson 32991cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 330017fe594cSRichard Henderson MMU_DISABLED(ctx)); 33011cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 33021cd012a5SRichard Henderson if (a->a) { 3303f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3304ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3305f9f46db4SEmilio G. Cota } else { 3306ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3307f9f46db4SEmilio G. Cota } 3308f9f46db4SEmilio G. Cota } else { 3309f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3310ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 331196d6407fSRichard Henderson } else { 3312ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 331396d6407fSRichard Henderson } 3314f9f46db4SEmilio G. Cota } 33151cd012a5SRichard Henderson if (a->m) { 33166fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 33171cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 331896d6407fSRichard Henderson } 331996d6407fSRichard Henderson 332031234768SRichard Henderson return nullify_end(ctx); 332196d6407fSRichard Henderson } 332296d6407fSRichard Henderson 332325460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 332425460fc5SRichard Henderson { 33256fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 33266fd0c7bcSRichard Henderson TCGv_i64 addr; 332725460fc5SRichard Henderson 332825460fc5SRichard Henderson if (!ctx->is_pa20) { 332925460fc5SRichard Henderson return false; 333025460fc5SRichard Henderson } 333125460fc5SRichard Henderson nullify_over(ctx); 333225460fc5SRichard Henderson 333325460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 333417fe594cSRichard Henderson MMU_DISABLED(ctx)); 333525460fc5SRichard Henderson val = load_gpr(ctx, a->r); 333625460fc5SRichard Henderson if (a->a) { 333725460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 333825460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 333925460fc5SRichard Henderson } else { 334025460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 334125460fc5SRichard Henderson } 334225460fc5SRichard Henderson } else { 334325460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 334425460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 334525460fc5SRichard Henderson } else { 334625460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 334725460fc5SRichard Henderson } 334825460fc5SRichard Henderson } 334925460fc5SRichard Henderson if (a->m) { 33506fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 335125460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 335225460fc5SRichard Henderson } 335325460fc5SRichard Henderson 335425460fc5SRichard Henderson return nullify_end(ctx); 335525460fc5SRichard Henderson } 335625460fc5SRichard Henderson 33571cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3358d0a851ccSRichard Henderson { 3359d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3360d0a851ccSRichard Henderson 3361d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3362451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33631cd012a5SRichard Henderson trans_ld(ctx, a); 3364d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 336531234768SRichard Henderson return true; 3366d0a851ccSRichard Henderson } 3367d0a851ccSRichard Henderson 33681cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3369d0a851ccSRichard Henderson { 3370d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3371d0a851ccSRichard Henderson 3372d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3373451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33741cd012a5SRichard Henderson trans_st(ctx, a); 3375d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 337631234768SRichard Henderson return true; 3377d0a851ccSRichard Henderson } 337895412a61SRichard Henderson 33790588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3380b2167459SRichard Henderson { 33816fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3382b2167459SRichard Henderson 33836fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 33840588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3385b2167459SRichard Henderson cond_free(&ctx->null_cond); 338631234768SRichard Henderson return true; 3387b2167459SRichard Henderson } 3388b2167459SRichard Henderson 33890588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3390b2167459SRichard Henderson { 33916fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 33926fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3393b2167459SRichard Henderson 33946fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3395b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3396b2167459SRichard Henderson cond_free(&ctx->null_cond); 339731234768SRichard Henderson return true; 3398b2167459SRichard Henderson } 3399b2167459SRichard Henderson 34000588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3401b2167459SRichard Henderson { 34026fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3403b2167459SRichard Henderson 3404b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3405d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 34060588e061SRichard Henderson if (a->b == 0) { 34076fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3408b2167459SRichard Henderson } else { 34096fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3410b2167459SRichard Henderson } 34110588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3412b2167459SRichard Henderson cond_free(&ctx->null_cond); 341331234768SRichard Henderson return true; 3414b2167459SRichard Henderson } 3415b2167459SRichard Henderson 34166fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3417e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 341898cd9ca7SRichard Henderson { 34196fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 342098cd9ca7SRichard Henderson DisasCond cond; 342198cd9ca7SRichard Henderson 342298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3423aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 342498cd9ca7SRichard Henderson 34256fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 342698cd9ca7SRichard Henderson 3427f764718dSRichard Henderson sv = NULL; 3428b47a4a02SSven Schnelle if (cond_need_sv(c)) { 342998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 343098cd9ca7SRichard Henderson } 343198cd9ca7SRichard Henderson 34324fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 343301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 343498cd9ca7SRichard Henderson } 343598cd9ca7SRichard Henderson 343601afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 343798cd9ca7SRichard Henderson { 3438e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3439e9efd4bcSRichard Henderson return false; 3440e9efd4bcSRichard Henderson } 344101afb7beSRichard Henderson nullify_over(ctx); 3442e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3443e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 344401afb7beSRichard Henderson } 344501afb7beSRichard Henderson 344601afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 344701afb7beSRichard Henderson { 3448c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3449c65c3ee1SRichard Henderson return false; 3450c65c3ee1SRichard Henderson } 345101afb7beSRichard Henderson nullify_over(ctx); 34526fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3453c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 345401afb7beSRichard Henderson } 345501afb7beSRichard Henderson 34566fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 345701afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 345801afb7beSRichard Henderson { 34596fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 346098cd9ca7SRichard Henderson DisasCond cond; 3461bdcccc17SRichard Henderson bool d = false; 346298cd9ca7SRichard Henderson 3463f25d3160SRichard Henderson /* 3464f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3465f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3466f25d3160SRichard Henderson */ 3467f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3468f25d3160SRichard Henderson d = c >= 5; 3469f25d3160SRichard Henderson if (d) { 3470f25d3160SRichard Henderson c &= 3; 3471f25d3160SRichard Henderson } 3472f25d3160SRichard Henderson } 3473f25d3160SRichard Henderson 347498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3475aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3476f764718dSRichard Henderson sv = NULL; 3477bdcccc17SRichard Henderson cb_cond = NULL; 347898cd9ca7SRichard Henderson 3479b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3480aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3481aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3482bdcccc17SRichard Henderson 34836fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 34846fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 34856fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 34866fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3487bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3488b47a4a02SSven Schnelle } else { 34896fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3490b47a4a02SSven Schnelle } 3491b47a4a02SSven Schnelle if (cond_need_sv(c)) { 3492f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d); 349398cd9ca7SRichard Henderson } 349498cd9ca7SRichard Henderson 3495a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 349643675d20SSven Schnelle save_gpr(ctx, r, dest); 349701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 349898cd9ca7SRichard Henderson } 349998cd9ca7SRichard Henderson 350001afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 350198cd9ca7SRichard Henderson { 350201afb7beSRichard Henderson nullify_over(ctx); 350301afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 350401afb7beSRichard Henderson } 350501afb7beSRichard Henderson 350601afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 350701afb7beSRichard Henderson { 350801afb7beSRichard Henderson nullify_over(ctx); 35096fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 351001afb7beSRichard Henderson } 351101afb7beSRichard Henderson 351201afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 351301afb7beSRichard Henderson { 35146fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 351598cd9ca7SRichard Henderson DisasCond cond; 351698cd9ca7SRichard Henderson 351798cd9ca7SRichard Henderson nullify_over(ctx); 351898cd9ca7SRichard Henderson 3519aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 352001afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 352182d0c831SRichard Henderson if (a->d) { 352282d0c831SRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 352382d0c831SRichard Henderson } else { 35241e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 35256fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 35266fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 35271e9ab9fbSRichard Henderson } 352898cd9ca7SRichard Henderson 35291e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 353001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 353198cd9ca7SRichard Henderson } 353298cd9ca7SRichard Henderson 353301afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 353498cd9ca7SRichard Henderson { 35356fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 353601afb7beSRichard Henderson DisasCond cond; 35371e9ab9fbSRichard Henderson int p; 353801afb7beSRichard Henderson 353901afb7beSRichard Henderson nullify_over(ctx); 354001afb7beSRichard Henderson 3541aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 354201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 354382d0c831SRichard Henderson p = a->p | (a->d ? 0 : 32); 35446fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, tcg_r, p); 354501afb7beSRichard Henderson 354601afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 354701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 354801afb7beSRichard Henderson } 354901afb7beSRichard Henderson 355001afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 355101afb7beSRichard Henderson { 35526fd0c7bcSRichard Henderson TCGv_i64 dest; 355398cd9ca7SRichard Henderson DisasCond cond; 355498cd9ca7SRichard Henderson 355598cd9ca7SRichard Henderson nullify_over(ctx); 355698cd9ca7SRichard Henderson 355701afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 355801afb7beSRichard Henderson if (a->r1 == 0) { 35596fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 356098cd9ca7SRichard Henderson } else { 35616fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 356298cd9ca7SRichard Henderson } 356398cd9ca7SRichard Henderson 35644fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 35654fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 356601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 356701afb7beSRichard Henderson } 356801afb7beSRichard Henderson 356901afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 357001afb7beSRichard Henderson { 35716fd0c7bcSRichard Henderson TCGv_i64 dest; 357201afb7beSRichard Henderson DisasCond cond; 357301afb7beSRichard Henderson 357401afb7beSRichard Henderson nullify_over(ctx); 357501afb7beSRichard Henderson 357601afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 35776fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 357801afb7beSRichard Henderson 35794fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 35804fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 358101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 358298cd9ca7SRichard Henderson } 358398cd9ca7SRichard Henderson 3584f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 35850b1347d2SRichard Henderson { 35866fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 35870b1347d2SRichard Henderson 3588f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3589f7b775a9SRichard Henderson return false; 3590f7b775a9SRichard Henderson } 359130878590SRichard Henderson if (a->c) { 35920b1347d2SRichard Henderson nullify_over(ctx); 35930b1347d2SRichard Henderson } 35940b1347d2SRichard Henderson 359530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3596f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 359730878590SRichard Henderson if (a->r1 == 0) { 3598f7b775a9SRichard Henderson if (a->d) { 35996fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3600f7b775a9SRichard Henderson } else { 3601aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3602f7b775a9SRichard Henderson 36036fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 36046fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 36056fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3606f7b775a9SRichard Henderson } 360730878590SRichard Henderson } else if (a->r1 == a->r2) { 3608f7b775a9SRichard Henderson if (a->d) { 36096fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3610f7b775a9SRichard Henderson } else { 36110b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3612e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3613e1d635e8SRichard Henderson 36146fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 36156fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3616f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3617e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 36186fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3619f7b775a9SRichard Henderson } 3620f7b775a9SRichard Henderson } else { 36216fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3622f7b775a9SRichard Henderson 3623f7b775a9SRichard Henderson if (a->d) { 3624aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3625aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3626f7b775a9SRichard Henderson 36276fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3628a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 36296fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3630a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 36316fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 36320b1347d2SRichard Henderson } else { 36330b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 36340b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 36350b1347d2SRichard Henderson 36366fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3637967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3638967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 36390b1347d2SRichard Henderson } 3640f7b775a9SRichard Henderson } 364130878590SRichard Henderson save_gpr(ctx, a->t, dest); 36420b1347d2SRichard Henderson 36430b1347d2SRichard Henderson /* Install the new nullification. */ 36440b1347d2SRichard Henderson cond_free(&ctx->null_cond); 364530878590SRichard Henderson if (a->c) { 3646d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36470b1347d2SRichard Henderson } 364831234768SRichard Henderson return nullify_end(ctx); 36490b1347d2SRichard Henderson } 36500b1347d2SRichard Henderson 3651f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 36520b1347d2SRichard Henderson { 3653f7b775a9SRichard Henderson unsigned width, sa; 36546fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 36550b1347d2SRichard Henderson 3656f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3657f7b775a9SRichard Henderson return false; 3658f7b775a9SRichard Henderson } 365930878590SRichard Henderson if (a->c) { 36600b1347d2SRichard Henderson nullify_over(ctx); 36610b1347d2SRichard Henderson } 36620b1347d2SRichard Henderson 3663f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3664f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3665f7b775a9SRichard Henderson 366630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 366730878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 366805bfd4dbSRichard Henderson if (a->r1 == 0) { 36696fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3670c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 36716fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3672f7b775a9SRichard Henderson } else { 3673f7b775a9SRichard Henderson assert(!a->d); 3674f7b775a9SRichard Henderson if (a->r1 == a->r2) { 36750b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 36766fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 36770b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 36786fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 36790b1347d2SRichard Henderson } else { 3680967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3681967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 36820b1347d2SRichard Henderson } 3683f7b775a9SRichard Henderson } 368430878590SRichard Henderson save_gpr(ctx, a->t, dest); 36850b1347d2SRichard Henderson 36860b1347d2SRichard Henderson /* Install the new nullification. */ 36870b1347d2SRichard Henderson cond_free(&ctx->null_cond); 368830878590SRichard Henderson if (a->c) { 3689d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 36900b1347d2SRichard Henderson } 369131234768SRichard Henderson return nullify_end(ctx); 36920b1347d2SRichard Henderson } 36930b1347d2SRichard Henderson 3694bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 36950b1347d2SRichard Henderson { 3696bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 36976fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 36980b1347d2SRichard Henderson 3699bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3700bd792da3SRichard Henderson return false; 3701bd792da3SRichard Henderson } 370230878590SRichard Henderson if (a->c) { 37030b1347d2SRichard Henderson nullify_over(ctx); 37040b1347d2SRichard Henderson } 37050b1347d2SRichard Henderson 370630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 370730878590SRichard Henderson src = load_gpr(ctx, a->r); 3708aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 37090b1347d2SRichard Henderson 37100b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 37116fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 37126fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3713d781cb77SRichard Henderson 371430878590SRichard Henderson if (a->se) { 3715bd792da3SRichard Henderson if (!a->d) { 37166fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3717bd792da3SRichard Henderson src = dest; 3718bd792da3SRichard Henderson } 37196fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 37206fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 37210b1347d2SRichard Henderson } else { 3722bd792da3SRichard Henderson if (!a->d) { 37236fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3724bd792da3SRichard Henderson src = dest; 3725bd792da3SRichard Henderson } 37266fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 37276fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 37280b1347d2SRichard Henderson } 372930878590SRichard Henderson save_gpr(ctx, a->t, dest); 37300b1347d2SRichard Henderson 37310b1347d2SRichard Henderson /* Install the new nullification. */ 37320b1347d2SRichard Henderson cond_free(&ctx->null_cond); 373330878590SRichard Henderson if (a->c) { 3734bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37350b1347d2SRichard Henderson } 373631234768SRichard Henderson return nullify_end(ctx); 37370b1347d2SRichard Henderson } 37380b1347d2SRichard Henderson 3739bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 37400b1347d2SRichard Henderson { 3741bd792da3SRichard Henderson unsigned len, cpos, width; 37426fd0c7bcSRichard Henderson TCGv_i64 dest, src; 37430b1347d2SRichard Henderson 3744bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3745bd792da3SRichard Henderson return false; 3746bd792da3SRichard Henderson } 374730878590SRichard Henderson if (a->c) { 37480b1347d2SRichard Henderson nullify_over(ctx); 37490b1347d2SRichard Henderson } 37500b1347d2SRichard Henderson 3751bd792da3SRichard Henderson len = a->len; 3752bd792da3SRichard Henderson width = a->d ? 64 : 32; 3753bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3754bd792da3SRichard Henderson if (cpos + len > width) { 3755bd792da3SRichard Henderson len = width - cpos; 3756bd792da3SRichard Henderson } 3757bd792da3SRichard Henderson 375830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 375930878590SRichard Henderson src = load_gpr(ctx, a->r); 376030878590SRichard Henderson if (a->se) { 37616fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 37620b1347d2SRichard Henderson } else { 37636fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 37640b1347d2SRichard Henderson } 376530878590SRichard Henderson save_gpr(ctx, a->t, dest); 37660b1347d2SRichard Henderson 37670b1347d2SRichard Henderson /* Install the new nullification. */ 37680b1347d2SRichard Henderson cond_free(&ctx->null_cond); 376930878590SRichard Henderson if (a->c) { 3770bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 37710b1347d2SRichard Henderson } 377231234768SRichard Henderson return nullify_end(ctx); 37730b1347d2SRichard Henderson } 37740b1347d2SRichard Henderson 377572ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 37760b1347d2SRichard Henderson { 377772ae4f2bSRichard Henderson unsigned len, width; 3778c53e401eSRichard Henderson uint64_t mask0, mask1; 37796fd0c7bcSRichard Henderson TCGv_i64 dest; 37800b1347d2SRichard Henderson 378172ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 378272ae4f2bSRichard Henderson return false; 378372ae4f2bSRichard Henderson } 378430878590SRichard Henderson if (a->c) { 37850b1347d2SRichard Henderson nullify_over(ctx); 37860b1347d2SRichard Henderson } 378772ae4f2bSRichard Henderson 378872ae4f2bSRichard Henderson len = a->len; 378972ae4f2bSRichard Henderson width = a->d ? 64 : 32; 379072ae4f2bSRichard Henderson if (a->cpos + len > width) { 379172ae4f2bSRichard Henderson len = width - a->cpos; 37920b1347d2SRichard Henderson } 37930b1347d2SRichard Henderson 379430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 379530878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 379630878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 37970b1347d2SRichard Henderson 379830878590SRichard Henderson if (a->nz) { 37996fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 38006fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 38016fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 38020b1347d2SRichard Henderson } else { 38036fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 38040b1347d2SRichard Henderson } 380530878590SRichard Henderson save_gpr(ctx, a->t, dest); 38060b1347d2SRichard Henderson 38070b1347d2SRichard Henderson /* Install the new nullification. */ 38080b1347d2SRichard Henderson cond_free(&ctx->null_cond); 380930878590SRichard Henderson if (a->c) { 381072ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 38110b1347d2SRichard Henderson } 381231234768SRichard Henderson return nullify_end(ctx); 38130b1347d2SRichard Henderson } 38140b1347d2SRichard Henderson 381572ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 38160b1347d2SRichard Henderson { 381730878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 381872ae4f2bSRichard Henderson unsigned len, width; 38196fd0c7bcSRichard Henderson TCGv_i64 dest, val; 38200b1347d2SRichard Henderson 382172ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 382272ae4f2bSRichard Henderson return false; 382372ae4f2bSRichard Henderson } 382430878590SRichard Henderson if (a->c) { 38250b1347d2SRichard Henderson nullify_over(ctx); 38260b1347d2SRichard Henderson } 382772ae4f2bSRichard Henderson 382872ae4f2bSRichard Henderson len = a->len; 382972ae4f2bSRichard Henderson width = a->d ? 64 : 32; 383072ae4f2bSRichard Henderson if (a->cpos + len > width) { 383172ae4f2bSRichard Henderson len = width - a->cpos; 38320b1347d2SRichard Henderson } 38330b1347d2SRichard Henderson 383430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 383530878590SRichard Henderson val = load_gpr(ctx, a->r); 38360b1347d2SRichard Henderson if (rs == 0) { 38376fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 38380b1347d2SRichard Henderson } else { 38396fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 38400b1347d2SRichard Henderson } 384130878590SRichard Henderson save_gpr(ctx, a->t, dest); 38420b1347d2SRichard Henderson 38430b1347d2SRichard Henderson /* Install the new nullification. */ 38440b1347d2SRichard Henderson cond_free(&ctx->null_cond); 384530878590SRichard Henderson if (a->c) { 384672ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 38470b1347d2SRichard Henderson } 384831234768SRichard Henderson return nullify_end(ctx); 38490b1347d2SRichard Henderson } 38500b1347d2SRichard Henderson 385172ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 38526fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 38530b1347d2SRichard Henderson { 38540b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 385572ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 38566fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3857c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 38580b1347d2SRichard Henderson 38590b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3860aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3861aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38620b1347d2SRichard Henderson 38630b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 38646fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 38656fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 38660b1347d2SRichard Henderson 3867aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 38686fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 38696fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 38700b1347d2SRichard Henderson if (rs) { 38716fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 38726fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 38736fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 38746fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 38750b1347d2SRichard Henderson } else { 38766fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 38770b1347d2SRichard Henderson } 38780b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 38790b1347d2SRichard Henderson 38800b1347d2SRichard Henderson /* Install the new nullification. */ 38810b1347d2SRichard Henderson cond_free(&ctx->null_cond); 38820b1347d2SRichard Henderson if (c) { 388372ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 38840b1347d2SRichard Henderson } 388531234768SRichard Henderson return nullify_end(ctx); 38860b1347d2SRichard Henderson } 38870b1347d2SRichard Henderson 388872ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 388930878590SRichard Henderson { 389072ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 389172ae4f2bSRichard Henderson return false; 389272ae4f2bSRichard Henderson } 3893a6deecceSSven Schnelle if (a->c) { 3894a6deecceSSven Schnelle nullify_over(ctx); 3895a6deecceSSven Schnelle } 389672ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 389772ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 389830878590SRichard Henderson } 389930878590SRichard Henderson 390072ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 390130878590SRichard Henderson { 390272ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 390372ae4f2bSRichard Henderson return false; 390472ae4f2bSRichard Henderson } 3905a6deecceSSven Schnelle if (a->c) { 3906a6deecceSSven Schnelle nullify_over(ctx); 3907a6deecceSSven Schnelle } 390872ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 39096fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 391030878590SRichard Henderson } 39110b1347d2SRichard Henderson 39128340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 391398cd9ca7SRichard Henderson { 39146fd0c7bcSRichard Henderson TCGv_i64 tmp; 391598cd9ca7SRichard Henderson 3916c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 391798cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 391898cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 391998cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 392098cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 392198cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 392298cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 392398cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 392498cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 39258340f534SRichard Henderson if (a->b == 0) { 39268340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 392798cd9ca7SRichard Henderson } 3928c301f34eSRichard Henderson #else 3929c301f34eSRichard Henderson nullify_over(ctx); 3930660eefe1SRichard Henderson #endif 3931660eefe1SRichard Henderson 3932aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 39336fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp); 3934660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3935c301f34eSRichard Henderson 3936c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 39378340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3938c301f34eSRichard Henderson #else 3939c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3940c301f34eSRichard Henderson 39418340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 39428340f534SRichard Henderson if (a->l) { 3943741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 39447fb7c9daSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b); 3945c301f34eSRichard Henderson } 39468340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3947a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 39486fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, 4); 3949a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3950c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3951c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 39524a3aa11eSRichard Henderson nullify_set(ctx, 0); 3953c301f34eSRichard Henderson } else { 3954741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3955c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3956c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3957c301f34eSRichard Henderson } 3958a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3959c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 39608340f534SRichard Henderson nullify_set(ctx, a->n); 3961c301f34eSRichard Henderson } 3962c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 396331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 396431234768SRichard Henderson return nullify_end(ctx); 3965c301f34eSRichard Henderson #endif 396698cd9ca7SRichard Henderson } 396798cd9ca7SRichard Henderson 39688340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 396998cd9ca7SRichard Henderson { 39708340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 397198cd9ca7SRichard Henderson } 397298cd9ca7SRichard Henderson 39738340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 397443e05652SRichard Henderson { 3975c53e401eSRichard Henderson uint64_t dest = iaoq_dest(ctx, a->disp); 397643e05652SRichard Henderson 39776e5f5300SSven Schnelle nullify_over(ctx); 39786e5f5300SSven Schnelle 397943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 398043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 398143e05652SRichard Henderson * expensive to track. Real hardware will trap for 398243e05652SRichard Henderson * b gateway 398343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 398443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 398543e05652SRichard Henderson * diagnose the security hole 398643e05652SRichard Henderson * b gateway 398743e05652SRichard Henderson * b evil 398843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 398943e05652SRichard Henderson */ 399043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 399143e05652SRichard Henderson return gen_illegal(ctx); 399243e05652SRichard Henderson } 399343e05652SRichard Henderson 399443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 399543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 399694956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 399743e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 399843e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 399943e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 400043e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 400143e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 400243e05652SRichard Henderson if (type < 0) { 400331234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 400431234768SRichard Henderson return true; 400543e05652SRichard Henderson } 400643e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 400743e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 40082f48ba7bSRichard Henderson dest = deposit64(dest, 0, 2, type - 4); 400943e05652SRichard Henderson } 401043e05652SRichard Henderson } else { 401143e05652SRichard Henderson dest &= -4; /* priv = 0 */ 401243e05652SRichard Henderson } 401343e05652SRichard Henderson #endif 401443e05652SRichard Henderson 40156e5f5300SSven Schnelle if (a->l) { 40166fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 40176e5f5300SSven Schnelle if (ctx->privilege < 3) { 40186fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 40196e5f5300SSven Schnelle } 40206fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 40216e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 40226e5f5300SSven Schnelle } 40236e5f5300SSven Schnelle 40246e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 402543e05652SRichard Henderson } 402643e05652SRichard Henderson 40278340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 402898cd9ca7SRichard Henderson { 4029b35aec85SRichard Henderson if (a->x) { 4030aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 40316fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3); 40326fd0c7bcSRichard Henderson tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8); 4033660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 40348340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 4035b35aec85SRichard Henderson } else { 4036b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 4037b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 4038b35aec85SRichard Henderson } 403998cd9ca7SRichard Henderson } 404098cd9ca7SRichard Henderson 40418340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 404298cd9ca7SRichard Henderson { 40436fd0c7bcSRichard Henderson TCGv_i64 dest; 404498cd9ca7SRichard Henderson 40458340f534SRichard Henderson if (a->x == 0) { 40468340f534SRichard Henderson dest = load_gpr(ctx, a->b); 404798cd9ca7SRichard Henderson } else { 4048aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 40496fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 40506fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 405198cd9ca7SRichard Henderson } 4052660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 40538340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 405498cd9ca7SRichard Henderson } 405598cd9ca7SRichard Henderson 40568340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 405798cd9ca7SRichard Henderson { 40586fd0c7bcSRichard Henderson TCGv_i64 dest; 405998cd9ca7SRichard Henderson 4060c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 40618340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 40628340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 4063c301f34eSRichard Henderson #else 4064c301f34eSRichard Henderson nullify_over(ctx); 40658340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 4066c301f34eSRichard Henderson 4067741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 4068c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 4069c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4070c301f34eSRichard Henderson } 4071741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 4072c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 40738340f534SRichard Henderson if (a->l) { 4074741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 4075c301f34eSRichard Henderson } 40768340f534SRichard Henderson nullify_set(ctx, a->n); 4077c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 407831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 407931234768SRichard Henderson return nullify_end(ctx); 4080c301f34eSRichard Henderson #endif 408198cd9ca7SRichard Henderson } 408298cd9ca7SRichard Henderson 4083a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 4084a8966ba7SRichard Henderson { 4085a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 4086a8966ba7SRichard Henderson return ctx->is_pa20; 4087a8966ba7SRichard Henderson } 4088a8966ba7SRichard Henderson 40891ca74648SRichard Henderson /* 40901ca74648SRichard Henderson * Float class 0 40911ca74648SRichard Henderson */ 4092ebe9383cSRichard Henderson 40931ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4094ebe9383cSRichard Henderson { 4095ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4096ebe9383cSRichard Henderson } 4097ebe9383cSRichard Henderson 409859f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 409959f8c04bSHelge Deller { 4100a300dad3SRichard Henderson uint64_t ret; 4101a300dad3SRichard Henderson 4102c53e401eSRichard Henderson if (ctx->is_pa20) { 4103a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 4104a300dad3SRichard Henderson } else { 4105a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 4106a300dad3SRichard Henderson } 4107a300dad3SRichard Henderson 410859f8c04bSHelge Deller nullify_over(ctx); 4109a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 411059f8c04bSHelge Deller return nullify_end(ctx); 411159f8c04bSHelge Deller } 411259f8c04bSHelge Deller 41131ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 41141ca74648SRichard Henderson { 41151ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 41161ca74648SRichard Henderson } 41171ca74648SRichard Henderson 4118ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4119ebe9383cSRichard Henderson { 4120ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4121ebe9383cSRichard Henderson } 4122ebe9383cSRichard Henderson 41231ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 41241ca74648SRichard Henderson { 41251ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 41261ca74648SRichard Henderson } 41271ca74648SRichard Henderson 41281ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4129ebe9383cSRichard Henderson { 4130ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4131ebe9383cSRichard Henderson } 4132ebe9383cSRichard Henderson 41331ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 41341ca74648SRichard Henderson { 41351ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 41361ca74648SRichard Henderson } 41371ca74648SRichard Henderson 4138ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4139ebe9383cSRichard Henderson { 4140ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4141ebe9383cSRichard Henderson } 4142ebe9383cSRichard Henderson 41431ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 41441ca74648SRichard Henderson { 41451ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 41461ca74648SRichard Henderson } 41471ca74648SRichard Henderson 41481ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 41491ca74648SRichard Henderson { 41501ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 41511ca74648SRichard Henderson } 41521ca74648SRichard Henderson 41531ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 41541ca74648SRichard Henderson { 41551ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 41561ca74648SRichard Henderson } 41571ca74648SRichard Henderson 41581ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 41591ca74648SRichard Henderson { 41601ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 41611ca74648SRichard Henderson } 41621ca74648SRichard Henderson 41631ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 41641ca74648SRichard Henderson { 41651ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 41661ca74648SRichard Henderson } 41671ca74648SRichard Henderson 41681ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4169ebe9383cSRichard Henderson { 4170ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4171ebe9383cSRichard Henderson } 4172ebe9383cSRichard Henderson 41731ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 41741ca74648SRichard Henderson { 41751ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 41761ca74648SRichard Henderson } 41771ca74648SRichard Henderson 4178ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4179ebe9383cSRichard Henderson { 4180ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4181ebe9383cSRichard Henderson } 4182ebe9383cSRichard Henderson 41831ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 41841ca74648SRichard Henderson { 41851ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 41861ca74648SRichard Henderson } 41871ca74648SRichard Henderson 41881ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4189ebe9383cSRichard Henderson { 4190ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4191ebe9383cSRichard Henderson } 4192ebe9383cSRichard Henderson 41931ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 41941ca74648SRichard Henderson { 41951ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 41961ca74648SRichard Henderson } 41971ca74648SRichard Henderson 4198ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4199ebe9383cSRichard Henderson { 4200ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4201ebe9383cSRichard Henderson } 4202ebe9383cSRichard Henderson 42031ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 42041ca74648SRichard Henderson { 42051ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 42061ca74648SRichard Henderson } 42071ca74648SRichard Henderson 42081ca74648SRichard Henderson /* 42091ca74648SRichard Henderson * Float class 1 42101ca74648SRichard Henderson */ 42111ca74648SRichard Henderson 42121ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 42131ca74648SRichard Henderson { 42141ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 42151ca74648SRichard Henderson } 42161ca74648SRichard Henderson 42171ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 42181ca74648SRichard Henderson { 42191ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 42201ca74648SRichard Henderson } 42211ca74648SRichard Henderson 42221ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 42231ca74648SRichard Henderson { 42241ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 42251ca74648SRichard Henderson } 42261ca74648SRichard Henderson 42271ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 42281ca74648SRichard Henderson { 42291ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 42301ca74648SRichard Henderson } 42311ca74648SRichard Henderson 42321ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 42331ca74648SRichard Henderson { 42341ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 42351ca74648SRichard Henderson } 42361ca74648SRichard Henderson 42371ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 42381ca74648SRichard Henderson { 42391ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 42401ca74648SRichard Henderson } 42411ca74648SRichard Henderson 42421ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 42431ca74648SRichard Henderson { 42441ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 42451ca74648SRichard Henderson } 42461ca74648SRichard Henderson 42471ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 42481ca74648SRichard Henderson { 42491ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 42501ca74648SRichard Henderson } 42511ca74648SRichard Henderson 42521ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 42531ca74648SRichard Henderson { 42541ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 42551ca74648SRichard Henderson } 42561ca74648SRichard Henderson 42571ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 42581ca74648SRichard Henderson { 42591ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 42601ca74648SRichard Henderson } 42611ca74648SRichard Henderson 42621ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 42631ca74648SRichard Henderson { 42641ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 42651ca74648SRichard Henderson } 42661ca74648SRichard Henderson 42671ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 42681ca74648SRichard Henderson { 42691ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 42701ca74648SRichard Henderson } 42711ca74648SRichard Henderson 42721ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 42731ca74648SRichard Henderson { 42741ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 42751ca74648SRichard Henderson } 42761ca74648SRichard Henderson 42771ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 42781ca74648SRichard Henderson { 42791ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 42801ca74648SRichard Henderson } 42811ca74648SRichard Henderson 42821ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 42831ca74648SRichard Henderson { 42841ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 42851ca74648SRichard Henderson } 42861ca74648SRichard Henderson 42871ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 42881ca74648SRichard Henderson { 42891ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 42901ca74648SRichard Henderson } 42911ca74648SRichard Henderson 42921ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 42931ca74648SRichard Henderson { 42941ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 42951ca74648SRichard Henderson } 42961ca74648SRichard Henderson 42971ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 42981ca74648SRichard Henderson { 42991ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 43001ca74648SRichard Henderson } 43011ca74648SRichard Henderson 43021ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 43031ca74648SRichard Henderson { 43041ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 43051ca74648SRichard Henderson } 43061ca74648SRichard Henderson 43071ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 43081ca74648SRichard Henderson { 43091ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 43101ca74648SRichard Henderson } 43111ca74648SRichard Henderson 43121ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 43131ca74648SRichard Henderson { 43141ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 43151ca74648SRichard Henderson } 43161ca74648SRichard Henderson 43171ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 43181ca74648SRichard Henderson { 43191ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 43201ca74648SRichard Henderson } 43211ca74648SRichard Henderson 43221ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 43231ca74648SRichard Henderson { 43241ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 43251ca74648SRichard Henderson } 43261ca74648SRichard Henderson 43271ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 43281ca74648SRichard Henderson { 43291ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 43301ca74648SRichard Henderson } 43311ca74648SRichard Henderson 43321ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 43331ca74648SRichard Henderson { 43341ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 43351ca74648SRichard Henderson } 43361ca74648SRichard Henderson 43371ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 43381ca74648SRichard Henderson { 43391ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 43401ca74648SRichard Henderson } 43411ca74648SRichard Henderson 43421ca74648SRichard Henderson /* 43431ca74648SRichard Henderson * Float class 2 43441ca74648SRichard Henderson */ 43451ca74648SRichard Henderson 43461ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4347ebe9383cSRichard Henderson { 4348ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4349ebe9383cSRichard Henderson 4350ebe9383cSRichard Henderson nullify_over(ctx); 4351ebe9383cSRichard Henderson 43521ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 43531ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 435429dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 435529dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4356ebe9383cSRichard Henderson 4357ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4358ebe9383cSRichard Henderson 43591ca74648SRichard Henderson return nullify_end(ctx); 4360ebe9383cSRichard Henderson } 4361ebe9383cSRichard Henderson 43621ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4363ebe9383cSRichard Henderson { 4364ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4365ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4366ebe9383cSRichard Henderson 4367ebe9383cSRichard Henderson nullify_over(ctx); 4368ebe9383cSRichard Henderson 43691ca74648SRichard Henderson ta = load_frd0(a->r1); 43701ca74648SRichard Henderson tb = load_frd0(a->r2); 437129dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 437229dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4373ebe9383cSRichard Henderson 4374ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4375ebe9383cSRichard Henderson 437631234768SRichard Henderson return nullify_end(ctx); 4377ebe9383cSRichard Henderson } 4378ebe9383cSRichard Henderson 43791ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4380ebe9383cSRichard Henderson { 43816fd0c7bcSRichard Henderson TCGv_i64 t; 4382ebe9383cSRichard Henderson 4383ebe9383cSRichard Henderson nullify_over(ctx); 4384ebe9383cSRichard Henderson 4385aac0f603SRichard Henderson t = tcg_temp_new_i64(); 43866fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4387ebe9383cSRichard Henderson 43881ca74648SRichard Henderson if (a->y == 1) { 4389ebe9383cSRichard Henderson int mask; 4390ebe9383cSRichard Henderson bool inv = false; 4391ebe9383cSRichard Henderson 43921ca74648SRichard Henderson switch (a->c) { 4393ebe9383cSRichard Henderson case 0: /* simple */ 43946fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, 0x4000000); 4395ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4396ebe9383cSRichard Henderson goto done; 4397ebe9383cSRichard Henderson case 2: /* rej */ 4398ebe9383cSRichard Henderson inv = true; 4399ebe9383cSRichard Henderson /* fallthru */ 4400ebe9383cSRichard Henderson case 1: /* acc */ 4401ebe9383cSRichard Henderson mask = 0x43ff800; 4402ebe9383cSRichard Henderson break; 4403ebe9383cSRichard Henderson case 6: /* rej8 */ 4404ebe9383cSRichard Henderson inv = true; 4405ebe9383cSRichard Henderson /* fallthru */ 4406ebe9383cSRichard Henderson case 5: /* acc8 */ 4407ebe9383cSRichard Henderson mask = 0x43f8000; 4408ebe9383cSRichard Henderson break; 4409ebe9383cSRichard Henderson case 9: /* acc6 */ 4410ebe9383cSRichard Henderson mask = 0x43e0000; 4411ebe9383cSRichard Henderson break; 4412ebe9383cSRichard Henderson case 13: /* acc4 */ 4413ebe9383cSRichard Henderson mask = 0x4380000; 4414ebe9383cSRichard Henderson break; 4415ebe9383cSRichard Henderson case 17: /* acc2 */ 4416ebe9383cSRichard Henderson mask = 0x4200000; 4417ebe9383cSRichard Henderson break; 4418ebe9383cSRichard Henderson default: 44191ca74648SRichard Henderson gen_illegal(ctx); 44201ca74648SRichard Henderson return true; 4421ebe9383cSRichard Henderson } 4422ebe9383cSRichard Henderson if (inv) { 44236fd0c7bcSRichard Henderson TCGv_i64 c = tcg_constant_i64(mask); 44246fd0c7bcSRichard Henderson tcg_gen_or_i64(t, t, c); 4425ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4426ebe9383cSRichard Henderson } else { 44276fd0c7bcSRichard Henderson tcg_gen_andi_i64(t, t, mask); 4428ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4429ebe9383cSRichard Henderson } 44301ca74648SRichard Henderson } else { 44311ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 44321ca74648SRichard Henderson 44336fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, t, 21 - cbit, 1); 44341ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 44351ca74648SRichard Henderson } 44361ca74648SRichard Henderson 4437ebe9383cSRichard Henderson done: 443831234768SRichard Henderson return nullify_end(ctx); 4439ebe9383cSRichard Henderson } 4440ebe9383cSRichard Henderson 44411ca74648SRichard Henderson /* 44421ca74648SRichard Henderson * Float class 2 44431ca74648SRichard Henderson */ 44441ca74648SRichard Henderson 44451ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4446ebe9383cSRichard Henderson { 44471ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 44481ca74648SRichard Henderson } 44491ca74648SRichard Henderson 44501ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 44511ca74648SRichard Henderson { 44521ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 44531ca74648SRichard Henderson } 44541ca74648SRichard Henderson 44551ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 44561ca74648SRichard Henderson { 44571ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 44581ca74648SRichard Henderson } 44591ca74648SRichard Henderson 44601ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 44611ca74648SRichard Henderson { 44621ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 44631ca74648SRichard Henderson } 44641ca74648SRichard Henderson 44651ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 44661ca74648SRichard Henderson { 44671ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 44681ca74648SRichard Henderson } 44691ca74648SRichard Henderson 44701ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 44711ca74648SRichard Henderson { 44721ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 44731ca74648SRichard Henderson } 44741ca74648SRichard Henderson 44751ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 44761ca74648SRichard Henderson { 44771ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 44781ca74648SRichard Henderson } 44791ca74648SRichard Henderson 44801ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 44811ca74648SRichard Henderson { 44821ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 44831ca74648SRichard Henderson } 44841ca74648SRichard Henderson 44851ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 44861ca74648SRichard Henderson { 44871ca74648SRichard Henderson TCGv_i64 x, y; 4488ebe9383cSRichard Henderson 4489ebe9383cSRichard Henderson nullify_over(ctx); 4490ebe9383cSRichard Henderson 44911ca74648SRichard Henderson x = load_frw0_i64(a->r1); 44921ca74648SRichard Henderson y = load_frw0_i64(a->r2); 44931ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 44941ca74648SRichard Henderson save_frd(a->t, x); 4495ebe9383cSRichard Henderson 449631234768SRichard Henderson return nullify_end(ctx); 4497ebe9383cSRichard Henderson } 4498ebe9383cSRichard Henderson 4499ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4500ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4501ebe9383cSRichard Henderson { 4502ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4503ebe9383cSRichard Henderson } 4504ebe9383cSRichard Henderson 4505b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4506ebe9383cSRichard Henderson { 4507b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4508b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4509b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4510b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4511b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4512ebe9383cSRichard Henderson 4513ebe9383cSRichard Henderson nullify_over(ctx); 4514ebe9383cSRichard Henderson 4515ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4516ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4517ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4518ebe9383cSRichard Henderson 451931234768SRichard Henderson return nullify_end(ctx); 4520ebe9383cSRichard Henderson } 4521ebe9383cSRichard Henderson 4522b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4523b1e2af57SRichard Henderson { 4524b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4525b1e2af57SRichard Henderson } 4526b1e2af57SRichard Henderson 4527b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4528b1e2af57SRichard Henderson { 4529b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4530b1e2af57SRichard Henderson } 4531b1e2af57SRichard Henderson 4532b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4533b1e2af57SRichard Henderson { 4534b1e2af57SRichard Henderson nullify_over(ctx); 4535b1e2af57SRichard Henderson 4536b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4537b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4538b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4539b1e2af57SRichard Henderson 4540b1e2af57SRichard Henderson return nullify_end(ctx); 4541b1e2af57SRichard Henderson } 4542b1e2af57SRichard Henderson 4543b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4544b1e2af57SRichard Henderson { 4545b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4546b1e2af57SRichard Henderson } 4547b1e2af57SRichard Henderson 4548b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4549b1e2af57SRichard Henderson { 4550b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4551b1e2af57SRichard Henderson } 4552b1e2af57SRichard Henderson 4553c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4554ebe9383cSRichard Henderson { 4555c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4556ebe9383cSRichard Henderson 4557ebe9383cSRichard Henderson nullify_over(ctx); 4558c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4559c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4560c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4561ebe9383cSRichard Henderson 4562c3bad4f8SRichard Henderson if (a->neg) { 4563ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4564ebe9383cSRichard Henderson } else { 4565ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4566ebe9383cSRichard Henderson } 4567ebe9383cSRichard Henderson 4568c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 456931234768SRichard Henderson return nullify_end(ctx); 4570ebe9383cSRichard Henderson } 4571ebe9383cSRichard Henderson 4572c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4573ebe9383cSRichard Henderson { 4574c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4575ebe9383cSRichard Henderson 4576ebe9383cSRichard Henderson nullify_over(ctx); 4577c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4578c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4579c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4580ebe9383cSRichard Henderson 4581c3bad4f8SRichard Henderson if (a->neg) { 4582ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4583ebe9383cSRichard Henderson } else { 4584ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4585ebe9383cSRichard Henderson } 4586ebe9383cSRichard Henderson 4587c3bad4f8SRichard Henderson save_frd(a->t, x); 458831234768SRichard Henderson return nullify_end(ctx); 4589ebe9383cSRichard Henderson } 4590ebe9383cSRichard Henderson 459138193127SRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */ 459238193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a) 459315da177bSSven Schnelle { 4594cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4595cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4596ad75a51eSRichard Henderson nullify_over(ctx); 4597ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4598cf6b28d4SHelge Deller return nullify_end(ctx); 459938193127SRichard Henderson #endif 460015da177bSSven Schnelle } 460138193127SRichard Henderson 460238193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */ 460338193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a) 460438193127SRichard Henderson { 460538193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 460638193127SRichard Henderson #ifndef CONFIG_USER_ONLY 4607dbca0835SHelge Deller nullify_over(ctx); 4608dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4609dbca0835SHelge Deller return nullify_end(ctx); 4610ad75a51eSRichard Henderson #endif 461138193127SRichard Henderson } 461238193127SRichard Henderson 46133bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a) 46143bdf2081SHelge Deller { 46153bdf2081SHelge Deller return !ctx->is_pa20 && do_getshadowregs(ctx); 46163bdf2081SHelge Deller } 46173bdf2081SHelge Deller 46183bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a) 46193bdf2081SHelge Deller { 46203bdf2081SHelge Deller return ctx->is_pa20 && do_getshadowregs(ctx); 46213bdf2081SHelge Deller } 46223bdf2081SHelge Deller 46233bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a) 46243bdf2081SHelge Deller { 46253bdf2081SHelge Deller return !ctx->is_pa20 && do_putshadowregs(ctx); 46263bdf2081SHelge Deller } 46273bdf2081SHelge Deller 46283bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a) 46293bdf2081SHelge Deller { 46303bdf2081SHelge Deller return ctx->is_pa20 && do_putshadowregs(ctx); 46313bdf2081SHelge Deller } 46323bdf2081SHelge Deller 463338193127SRichard Henderson static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a) 463438193127SRichard Henderson { 463538193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4636ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4637ad75a51eSRichard Henderson return true; 4638ad75a51eSRichard Henderson } 463915da177bSSven Schnelle 4640b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 464161766fe9SRichard Henderson { 464251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4643f764718dSRichard Henderson int bound; 464461766fe9SRichard Henderson 464551b061fbSRichard Henderson ctx->cs = cs; 4646494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4647bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 46483d68ee7bSRichard Henderson 46493d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4650c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 46513d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4652c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4653c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4654217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4655c301f34eSRichard Henderson #else 4656494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4657bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4658bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4659451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 46603d68ee7bSRichard Henderson 4661c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4662c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4663c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4664c301f34eSRichard Henderson int32_t diff = cs_base; 4665c301f34eSRichard Henderson 4666c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4667c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4668c301f34eSRichard Henderson #endif 466951b061fbSRichard Henderson ctx->iaoq_n = -1; 4670f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 467161766fe9SRichard Henderson 4672a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4673a4db4a78SRichard Henderson 46743d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 46753d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4676b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 467761766fe9SRichard Henderson } 467861766fe9SRichard Henderson 467951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 468051b061fbSRichard Henderson { 468151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 468261766fe9SRichard Henderson 46833d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 468451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 468551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4686494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 468751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 468851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4689129e9cc3SRichard Henderson } 469051b061fbSRichard Henderson ctx->null_lab = NULL; 469161766fe9SRichard Henderson } 469261766fe9SRichard Henderson 469351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 469451b061fbSRichard Henderson { 469551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 469651b061fbSRichard Henderson 4697f5b5c857SRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0); 469824638bd1SRichard Henderson ctx->insn_start_updated = false; 469951b061fbSRichard Henderson } 470051b061fbSRichard Henderson 470151b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 470251b061fbSRichard Henderson { 470351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4704b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 470551b061fbSRichard Henderson DisasJumpType ret; 470651b061fbSRichard Henderson 470751b061fbSRichard Henderson /* Execute one insn. */ 4708ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4709c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 471031234768SRichard Henderson do_page_zero(ctx); 471131234768SRichard Henderson ret = ctx->base.is_jmp; 4712869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4713ba1d0b44SRichard Henderson } else 4714ba1d0b44SRichard Henderson #endif 4715ba1d0b44SRichard Henderson { 471661766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 471761766fe9SRichard Henderson the page permissions for execute. */ 47184e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 471961766fe9SRichard Henderson 472061766fe9SRichard Henderson /* Set up the IA queue for the next insn. 472161766fe9SRichard Henderson This will be overwritten by a branch. */ 472251b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 472351b061fbSRichard Henderson ctx->iaoq_n = -1; 4724aac0f603SRichard Henderson ctx->iaoq_n_var = tcg_temp_new_i64(); 47256fd0c7bcSRichard Henderson tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4); 472661766fe9SRichard Henderson } else { 472751b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4728f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 472961766fe9SRichard Henderson } 473061766fe9SRichard Henderson 473151b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 473251b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4733869051eaSRichard Henderson ret = DISAS_NEXT; 4734129e9cc3SRichard Henderson } else { 47351a19da0dSRichard Henderson ctx->insn = insn; 473631274b46SRichard Henderson if (!decode(ctx, insn)) { 473731274b46SRichard Henderson gen_illegal(ctx); 473831274b46SRichard Henderson } 473931234768SRichard Henderson ret = ctx->base.is_jmp; 474051b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4741129e9cc3SRichard Henderson } 474261766fe9SRichard Henderson } 474361766fe9SRichard Henderson 47443d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 47453d68ee7bSRichard Henderson a priority change within the instruction queue. */ 474651b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4747c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4748c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4749c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4750c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 475151b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 475251b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 475331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4754129e9cc3SRichard Henderson } else { 475531234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 475661766fe9SRichard Henderson } 4757129e9cc3SRichard Henderson } 475851b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 475951b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4760c301f34eSRichard Henderson ctx->base.pc_next += 4; 476161766fe9SRichard Henderson 4762c5d0aec2SRichard Henderson switch (ret) { 4763c5d0aec2SRichard Henderson case DISAS_NORETURN: 4764c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4765c5d0aec2SRichard Henderson break; 4766c5d0aec2SRichard Henderson 4767c5d0aec2SRichard Henderson case DISAS_NEXT: 4768c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4769c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 477051b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4771a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4772741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4773c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4774c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4775c301f34eSRichard Henderson #endif 477651b061fbSRichard Henderson nullify_save(ctx); 4777c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4778c5d0aec2SRichard Henderson ? DISAS_EXIT 4779c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 478051b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4781a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 478261766fe9SRichard Henderson } 4783c5d0aec2SRichard Henderson break; 4784c5d0aec2SRichard Henderson 4785c5d0aec2SRichard Henderson default: 4786c5d0aec2SRichard Henderson g_assert_not_reached(); 4787c5d0aec2SRichard Henderson } 478861766fe9SRichard Henderson } 478961766fe9SRichard Henderson 479051b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 479151b061fbSRichard Henderson { 479251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4793e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 479451b061fbSRichard Henderson 4795e1b5a5edSRichard Henderson switch (is_jmp) { 4796869051eaSRichard Henderson case DISAS_NORETURN: 479761766fe9SRichard Henderson break; 479851b061fbSRichard Henderson case DISAS_TOO_MANY: 4799869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4800e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4801741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4802741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 480351b061fbSRichard Henderson nullify_save(ctx); 480461766fe9SRichard Henderson /* FALLTHRU */ 4805869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 48068532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 48077f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 48088532a14eSRichard Henderson break; 480961766fe9SRichard Henderson } 4810c5d0aec2SRichard Henderson /* FALLTHRU */ 4811c5d0aec2SRichard Henderson case DISAS_EXIT: 4812c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 481361766fe9SRichard Henderson break; 481461766fe9SRichard Henderson default: 481551b061fbSRichard Henderson g_assert_not_reached(); 481661766fe9SRichard Henderson } 481751b061fbSRichard Henderson } 481861766fe9SRichard Henderson 48198eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 48208eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 482151b061fbSRichard Henderson { 4822c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 482361766fe9SRichard Henderson 4824ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4825ba1d0b44SRichard Henderson switch (pc) { 48267ad439dfSRichard Henderson case 0x00: 48278eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4828ba1d0b44SRichard Henderson return; 48297ad439dfSRichard Henderson case 0xb0: 48308eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4831ba1d0b44SRichard Henderson return; 48327ad439dfSRichard Henderson case 0xe0: 48338eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4834ba1d0b44SRichard Henderson return; 48357ad439dfSRichard Henderson case 0x100: 48368eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4837ba1d0b44SRichard Henderson return; 48387ad439dfSRichard Henderson } 4839ba1d0b44SRichard Henderson #endif 4840ba1d0b44SRichard Henderson 48418eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 48428eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 484361766fe9SRichard Henderson } 484451b061fbSRichard Henderson 484551b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 484651b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 484751b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 484851b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 484951b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 485051b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 485151b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 485251b061fbSRichard Henderson }; 485351b061fbSRichard Henderson 4854597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 485532f0c394SAnton Johansson vaddr pc, void *host_pc) 485651b061fbSRichard Henderson { 485751b061fbSRichard Henderson DisasContext ctx; 4858306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 485961766fe9SRichard Henderson } 4860