xref: /openbmc/qemu/target/hppa/translate.c (revision 740038d7f537901d4f8aa0011b6dda098bd59193)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
155eaa3783bSRichard Henderson #else
156eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
157eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
158eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
159eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
160eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
161eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
162eaa3783bSRichard Henderson 
163eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
164eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
172eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
173eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
174eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
175eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
176eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
177eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
178eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
179eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
181eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
182eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
183eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
184eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
185eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
186eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
187eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
188eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
189eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
190eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
191eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
192eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
193eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
194eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
199eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
200eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
201eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
202eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
203eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
204eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
205eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
221eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
223eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
224eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
225eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
226eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
238eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
240eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
241eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
243eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
250eaa3783bSRichard Henderson 
25161766fe9SRichard Henderson typedef struct DisasCond {
25261766fe9SRichard Henderson     TCGCond c;
253eaa3783bSRichard Henderson     TCGv_reg a0, a1;
25461766fe9SRichard Henderson     bool a0_is_n;
25561766fe9SRichard Henderson     bool a1_is_0;
25661766fe9SRichard Henderson } DisasCond;
25761766fe9SRichard Henderson 
25861766fe9SRichard Henderson typedef struct DisasContext {
259d01a3625SRichard Henderson     DisasContextBase base;
26061766fe9SRichard Henderson     CPUState *cs;
26161766fe9SRichard Henderson 
262eaa3783bSRichard Henderson     target_ureg iaoq_f;
263eaa3783bSRichard Henderson     target_ureg iaoq_b;
264eaa3783bSRichard Henderson     target_ureg iaoq_n;
265eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
26661766fe9SRichard Henderson 
26786f8d05fSRichard Henderson     int ntempr, ntempl;
2685eecd37aSRichard Henderson     TCGv_reg tempr[8];
26986f8d05fSRichard Henderson     TCGv_tl  templ[4];
27061766fe9SRichard Henderson 
27161766fe9SRichard Henderson     DisasCond null_cond;
27261766fe9SRichard Henderson     TCGLabel *null_lab;
27361766fe9SRichard Henderson 
2741a19da0dSRichard Henderson     uint32_t insn;
275494737b7SRichard Henderson     uint32_t tb_flags;
2763d68ee7bSRichard Henderson     int mmu_idx;
2773d68ee7bSRichard Henderson     int privilege;
27861766fe9SRichard Henderson     bool psw_n_nonzero;
27961766fe9SRichard Henderson } DisasContext;
28061766fe9SRichard Henderson 
281e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
282e36f27efSRichard Henderson static int expand_sm_imm(int val)
283e36f27efSRichard Henderson {
284e36f27efSRichard Henderson     if (val & PSW_SM_E) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     if (val & PSW_SM_W) {
288e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
289e36f27efSRichard Henderson     }
290e36f27efSRichard Henderson     return val;
291e36f27efSRichard Henderson }
292e36f27efSRichard Henderson 
293deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
294deee69a1SRichard Henderson static int expand_sr3x(int val)
295deee69a1SRichard Henderson {
296deee69a1SRichard Henderson     return ~val;
297deee69a1SRichard Henderson }
298deee69a1SRichard Henderson 
2991cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
3001cd012a5SRichard Henderson    we use for the final M.  */
3011cd012a5SRichard Henderson static int ma_to_m(int val)
3021cd012a5SRichard Henderson {
3031cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
3041cd012a5SRichard Henderson }
3051cd012a5SRichard Henderson 
306*740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
307*740038d7SRichard Henderson static int pos_to_m(int val)
308*740038d7SRichard Henderson {
309*740038d7SRichard Henderson     return val ? 1 : -1;
310*740038d7SRichard Henderson }
311*740038d7SRichard Henderson 
312*740038d7SRichard Henderson static int neg_to_m(int val)
313*740038d7SRichard Henderson {
314*740038d7SRichard Henderson     return val ? -1 : 1;
315*740038d7SRichard Henderson }
316*740038d7SRichard Henderson 
317*740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
31801afb7beSRichard Henderson static int expand_shl2(int val)
31901afb7beSRichard Henderson {
32001afb7beSRichard Henderson     return val << 2;
32101afb7beSRichard Henderson }
32201afb7beSRichard Henderson 
323*740038d7SRichard Henderson /* Used for fp memory ops.  */
324*740038d7SRichard Henderson static int expand_shl3(int val)
325*740038d7SRichard Henderson {
326*740038d7SRichard Henderson     return val << 3;
327*740038d7SRichard Henderson }
328*740038d7SRichard Henderson 
3290588e061SRichard Henderson /* Used for assemble_21.  */
3300588e061SRichard Henderson static int expand_shl11(int val)
3310588e061SRichard Henderson {
3320588e061SRichard Henderson     return val << 11;
3330588e061SRichard Henderson }
3340588e061SRichard Henderson 
33501afb7beSRichard Henderson 
33640f9f908SRichard Henderson /* Include the auto-generated decoder.  */
33740f9f908SRichard Henderson #include "decode.inc.c"
33840f9f908SRichard Henderson 
33961766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
34061766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
341869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
34261766fe9SRichard Henderson 
34361766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
34461766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
345869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
34661766fe9SRichard Henderson 
347e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
348e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
349e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
350e1b5a5edSRichard Henderson 
35161766fe9SRichard Henderson typedef struct DisasInsn {
35261766fe9SRichard Henderson     uint32_t insn, mask;
35331234768SRichard Henderson     bool (*trans)(DisasContext *ctx, uint32_t insn,
35461766fe9SRichard Henderson                   const struct DisasInsn *f);
355b2167459SRichard Henderson     union {
356eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
357eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
358eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
359eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
360eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
361eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
362eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
363eff235ebSPaolo Bonzini     } f;
36461766fe9SRichard Henderson } DisasInsn;
36561766fe9SRichard Henderson 
36661766fe9SRichard Henderson /* global register indexes */
367eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
36833423472SRichard Henderson static TCGv_i64 cpu_sr[4];
369494737b7SRichard Henderson static TCGv_i64 cpu_srH;
370eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
371eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
372c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
373c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
374eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
375eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
376eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
377eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
378eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
37961766fe9SRichard Henderson 
38061766fe9SRichard Henderson #include "exec/gen-icount.h"
38161766fe9SRichard Henderson 
38261766fe9SRichard Henderson void hppa_translate_init(void)
38361766fe9SRichard Henderson {
38461766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
38561766fe9SRichard Henderson 
386eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
38761766fe9SRichard Henderson     static const GlobalVar vars[] = {
38835136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
38961766fe9SRichard Henderson         DEF_VAR(psw_n),
39061766fe9SRichard Henderson         DEF_VAR(psw_v),
39161766fe9SRichard Henderson         DEF_VAR(psw_cb),
39261766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
39361766fe9SRichard Henderson         DEF_VAR(iaoq_f),
39461766fe9SRichard Henderson         DEF_VAR(iaoq_b),
39561766fe9SRichard Henderson     };
39661766fe9SRichard Henderson 
39761766fe9SRichard Henderson #undef DEF_VAR
39861766fe9SRichard Henderson 
39961766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
40061766fe9SRichard Henderson     static const char gr_names[32][4] = {
40161766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
40261766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
40361766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
40461766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
40561766fe9SRichard Henderson     };
40633423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
407494737b7SRichard Henderson     static const char sr_names[5][4] = {
408494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
40933423472SRichard Henderson     };
41061766fe9SRichard Henderson 
41161766fe9SRichard Henderson     int i;
41261766fe9SRichard Henderson 
413f764718dSRichard Henderson     cpu_gr[0] = NULL;
41461766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
41561766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
41661766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
41761766fe9SRichard Henderson                                        gr_names[i]);
41861766fe9SRichard Henderson     }
41933423472SRichard Henderson     for (i = 0; i < 4; i++) {
42033423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
42133423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
42233423472SRichard Henderson                                            sr_names[i]);
42333423472SRichard Henderson     }
424494737b7SRichard Henderson     cpu_srH = tcg_global_mem_new_i64(cpu_env,
425494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
426494737b7SRichard Henderson                                      sr_names[4]);
42761766fe9SRichard Henderson 
42861766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
42961766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
43061766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
43161766fe9SRichard Henderson     }
432c301f34eSRichard Henderson 
433c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
434c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
435c301f34eSRichard Henderson                                         "iasq_f");
436c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
437c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
438c301f34eSRichard Henderson                                         "iasq_b");
43961766fe9SRichard Henderson }
44061766fe9SRichard Henderson 
441129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
442129e9cc3SRichard Henderson {
443f764718dSRichard Henderson     return (DisasCond){
444f764718dSRichard Henderson         .c = TCG_COND_NEVER,
445f764718dSRichard Henderson         .a0 = NULL,
446f764718dSRichard Henderson         .a1 = NULL,
447f764718dSRichard Henderson     };
448129e9cc3SRichard Henderson }
449129e9cc3SRichard Henderson 
450129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
451129e9cc3SRichard Henderson {
452f764718dSRichard Henderson     return (DisasCond){
453f764718dSRichard Henderson         .c = TCG_COND_NE,
454f764718dSRichard Henderson         .a0 = cpu_psw_n,
455f764718dSRichard Henderson         .a0_is_n = true,
456f764718dSRichard Henderson         .a1 = NULL,
457f764718dSRichard Henderson         .a1_is_0 = true
458f764718dSRichard Henderson     };
459129e9cc3SRichard Henderson }
460129e9cc3SRichard Henderson 
461eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
462129e9cc3SRichard Henderson {
463f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
464129e9cc3SRichard Henderson 
465129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
466129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
467eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
468129e9cc3SRichard Henderson 
469129e9cc3SRichard Henderson     return r;
470129e9cc3SRichard Henderson }
471129e9cc3SRichard Henderson 
472eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
473129e9cc3SRichard Henderson {
474129e9cc3SRichard Henderson     DisasCond r = { .c = c };
475129e9cc3SRichard Henderson 
476129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
477129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
478eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
479129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
480eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
481129e9cc3SRichard Henderson 
482129e9cc3SRichard Henderson     return r;
483129e9cc3SRichard Henderson }
484129e9cc3SRichard Henderson 
485129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
486129e9cc3SRichard Henderson {
487129e9cc3SRichard Henderson     if (cond->a1_is_0) {
488129e9cc3SRichard Henderson         cond->a1_is_0 = false;
489eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
490129e9cc3SRichard Henderson     }
491129e9cc3SRichard Henderson }
492129e9cc3SRichard Henderson 
493129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
494129e9cc3SRichard Henderson {
495129e9cc3SRichard Henderson     switch (cond->c) {
496129e9cc3SRichard Henderson     default:
497129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
498129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
499129e9cc3SRichard Henderson         }
500129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
501129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
502129e9cc3SRichard Henderson         }
503129e9cc3SRichard Henderson         cond->a0_is_n = false;
504129e9cc3SRichard Henderson         cond->a1_is_0 = false;
505f764718dSRichard Henderson         cond->a0 = NULL;
506f764718dSRichard Henderson         cond->a1 = NULL;
507129e9cc3SRichard Henderson         /* fallthru */
508129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
509129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
510129e9cc3SRichard Henderson         break;
511129e9cc3SRichard Henderson     case TCG_COND_NEVER:
512129e9cc3SRichard Henderson         break;
513129e9cc3SRichard Henderson     }
514129e9cc3SRichard Henderson }
515129e9cc3SRichard Henderson 
516eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
51761766fe9SRichard Henderson {
51886f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
51986f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
52086f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
52161766fe9SRichard Henderson }
52261766fe9SRichard Henderson 
52386f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
52486f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
52586f8d05fSRichard Henderson {
52686f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
52786f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
52886f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
52986f8d05fSRichard Henderson }
53086f8d05fSRichard Henderson #endif
53186f8d05fSRichard Henderson 
532eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
53361766fe9SRichard Henderson {
534eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
535eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
53661766fe9SRichard Henderson     return t;
53761766fe9SRichard Henderson }
53861766fe9SRichard Henderson 
539eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
54061766fe9SRichard Henderson {
54161766fe9SRichard Henderson     if (reg == 0) {
542eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
543eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
54461766fe9SRichard Henderson         return t;
54561766fe9SRichard Henderson     } else {
54661766fe9SRichard Henderson         return cpu_gr[reg];
54761766fe9SRichard Henderson     }
54861766fe9SRichard Henderson }
54961766fe9SRichard Henderson 
550eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
55161766fe9SRichard Henderson {
552129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
55361766fe9SRichard Henderson         return get_temp(ctx);
55461766fe9SRichard Henderson     } else {
55561766fe9SRichard Henderson         return cpu_gr[reg];
55661766fe9SRichard Henderson     }
55761766fe9SRichard Henderson }
55861766fe9SRichard Henderson 
559eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
560129e9cc3SRichard Henderson {
561129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
562129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
563eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
564129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
565129e9cc3SRichard Henderson     } else {
566eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
567129e9cc3SRichard Henderson     }
568129e9cc3SRichard Henderson }
569129e9cc3SRichard Henderson 
570eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
571129e9cc3SRichard Henderson {
572129e9cc3SRichard Henderson     if (reg != 0) {
573129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
574129e9cc3SRichard Henderson     }
575129e9cc3SRichard Henderson }
576129e9cc3SRichard Henderson 
57796d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
57896d6407fSRichard Henderson # define HI_OFS  0
57996d6407fSRichard Henderson # define LO_OFS  4
58096d6407fSRichard Henderson #else
58196d6407fSRichard Henderson # define HI_OFS  4
58296d6407fSRichard Henderson # define LO_OFS  0
58396d6407fSRichard Henderson #endif
58496d6407fSRichard Henderson 
58596d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
58696d6407fSRichard Henderson {
58796d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
58896d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
58996d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
59096d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
59196d6407fSRichard Henderson     return ret;
59296d6407fSRichard Henderson }
59396d6407fSRichard Henderson 
594ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
595ebe9383cSRichard Henderson {
596ebe9383cSRichard Henderson     if (rt == 0) {
597ebe9383cSRichard Henderson         return tcg_const_i32(0);
598ebe9383cSRichard Henderson     } else {
599ebe9383cSRichard Henderson         return load_frw_i32(rt);
600ebe9383cSRichard Henderson     }
601ebe9383cSRichard Henderson }
602ebe9383cSRichard Henderson 
603ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
604ebe9383cSRichard Henderson {
605ebe9383cSRichard Henderson     if (rt == 0) {
606ebe9383cSRichard Henderson         return tcg_const_i64(0);
607ebe9383cSRichard Henderson     } else {
608ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
609ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
610ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
611ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
612ebe9383cSRichard Henderson         return ret;
613ebe9383cSRichard Henderson     }
614ebe9383cSRichard Henderson }
615ebe9383cSRichard Henderson 
61696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
61796d6407fSRichard Henderson {
61896d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
61996d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
62096d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
62196d6407fSRichard Henderson }
62296d6407fSRichard Henderson 
62396d6407fSRichard Henderson #undef HI_OFS
62496d6407fSRichard Henderson #undef LO_OFS
62596d6407fSRichard Henderson 
62696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
62796d6407fSRichard Henderson {
62896d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
62996d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
63096d6407fSRichard Henderson     return ret;
63196d6407fSRichard Henderson }
63296d6407fSRichard Henderson 
633ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
634ebe9383cSRichard Henderson {
635ebe9383cSRichard Henderson     if (rt == 0) {
636ebe9383cSRichard Henderson         return tcg_const_i64(0);
637ebe9383cSRichard Henderson     } else {
638ebe9383cSRichard Henderson         return load_frd(rt);
639ebe9383cSRichard Henderson     }
640ebe9383cSRichard Henderson }
641ebe9383cSRichard Henderson 
64296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
64396d6407fSRichard Henderson {
64496d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
64596d6407fSRichard Henderson }
64696d6407fSRichard Henderson 
64733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
64833423472SRichard Henderson {
64933423472SRichard Henderson #ifdef CONFIG_USER_ONLY
65033423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
65133423472SRichard Henderson #else
65233423472SRichard Henderson     if (reg < 4) {
65333423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
654494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
655494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
65633423472SRichard Henderson     } else {
65733423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
65833423472SRichard Henderson     }
65933423472SRichard Henderson #endif
66033423472SRichard Henderson }
66133423472SRichard Henderson 
662129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
663129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
664129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
665129e9cc3SRichard Henderson {
666129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
667129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
668129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
669129e9cc3SRichard Henderson 
670129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
671129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
672129e9cc3SRichard Henderson 
673129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
674129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
675129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
676129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
677eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
678129e9cc3SRichard Henderson         }
679129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
680129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
681129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
682129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
683129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
684eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
685129e9cc3SRichard Henderson         }
686129e9cc3SRichard Henderson 
687eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
688129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
689129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
690129e9cc3SRichard Henderson     }
691129e9cc3SRichard Henderson }
692129e9cc3SRichard Henderson 
693129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
694129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
695129e9cc3SRichard Henderson {
696129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
697129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
698eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
699129e9cc3SRichard Henderson         }
700129e9cc3SRichard Henderson         return;
701129e9cc3SRichard Henderson     }
702129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
703129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
704eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
705129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
706129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
707129e9cc3SRichard Henderson     }
708129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
709129e9cc3SRichard Henderson }
710129e9cc3SRichard Henderson 
711129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
712129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
713129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
714129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
715129e9cc3SRichard Henderson {
716129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
717eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
718129e9cc3SRichard Henderson     }
719129e9cc3SRichard Henderson }
720129e9cc3SRichard Henderson 
721129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
72240f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
72340f9f908SRichard Henderson    it may be tail-called from a translate function.  */
72431234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
725129e9cc3SRichard Henderson {
726129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
72731234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
728129e9cc3SRichard Henderson 
729f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
730f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
731f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
732f49b3537SRichard Henderson 
733129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
734129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
735129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
736129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
73731234768SRichard Henderson         return true;
738129e9cc3SRichard Henderson     }
739129e9cc3SRichard Henderson     ctx->null_lab = NULL;
740129e9cc3SRichard Henderson 
741129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
742129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
743129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
744129e9cc3SRichard Henderson         gen_set_label(null_lab);
745129e9cc3SRichard Henderson     } else {
746129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
747129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
748129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
749129e9cc3SRichard Henderson            label we have the proper value in place.  */
750129e9cc3SRichard Henderson         nullify_save(ctx);
751129e9cc3SRichard Henderson         gen_set_label(null_lab);
752129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
753129e9cc3SRichard Henderson     }
754869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
75531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
756129e9cc3SRichard Henderson     }
75731234768SRichard Henderson     return true;
758129e9cc3SRichard Henderson }
759129e9cc3SRichard Henderson 
760eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
76161766fe9SRichard Henderson {
76261766fe9SRichard Henderson     if (unlikely(ival == -1)) {
763eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
76461766fe9SRichard Henderson     } else {
765eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
76661766fe9SRichard Henderson     }
76761766fe9SRichard Henderson }
76861766fe9SRichard Henderson 
769eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
77061766fe9SRichard Henderson {
77161766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
77261766fe9SRichard Henderson }
77361766fe9SRichard Henderson 
77461766fe9SRichard Henderson static void gen_excp_1(int exception)
77561766fe9SRichard Henderson {
77661766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
77761766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
77861766fe9SRichard Henderson     tcg_temp_free_i32(t);
77961766fe9SRichard Henderson }
78061766fe9SRichard Henderson 
78131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
78261766fe9SRichard Henderson {
78361766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
78461766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
785129e9cc3SRichard Henderson     nullify_save(ctx);
78661766fe9SRichard Henderson     gen_excp_1(exception);
78731234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
78861766fe9SRichard Henderson }
78961766fe9SRichard Henderson 
79031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7911a19da0dSRichard Henderson {
79231234768SRichard Henderson     TCGv_reg tmp;
79331234768SRichard Henderson 
79431234768SRichard Henderson     nullify_over(ctx);
79531234768SRichard Henderson     tmp = tcg_const_reg(ctx->insn);
7961a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7971a19da0dSRichard Henderson     tcg_temp_free(tmp);
79831234768SRichard Henderson     gen_excp(ctx, exc);
79931234768SRichard Henderson     return nullify_end(ctx);
8001a19da0dSRichard Henderson }
8011a19da0dSRichard Henderson 
80231234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
80361766fe9SRichard Henderson {
80431234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
80561766fe9SRichard Henderson }
80661766fe9SRichard Henderson 
80740f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
80840f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
80940f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
81040f9f908SRichard Henderson #else
811e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
812e1b5a5edSRichard Henderson     do {                                     \
813e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
81431234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
815e1b5a5edSRichard Henderson         }                                    \
816e1b5a5edSRichard Henderson     } while (0)
81740f9f908SRichard Henderson #endif
818e1b5a5edSRichard Henderson 
819eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
82061766fe9SRichard Henderson {
82161766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
82231234768SRichard Henderson     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO)
82331234768SRichard Henderson         || ctx->base.singlestep_enabled) {
82461766fe9SRichard Henderson         return false;
82561766fe9SRichard Henderson     }
82661766fe9SRichard Henderson     return true;
82761766fe9SRichard Henderson }
82861766fe9SRichard Henderson 
829129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
830129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
831129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
832129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
833129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
834129e9cc3SRichard Henderson {
835129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
836129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
837129e9cc3SRichard Henderson }
838129e9cc3SRichard Henderson 
83961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
840eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
84161766fe9SRichard Henderson {
84261766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
84361766fe9SRichard Henderson         tcg_gen_goto_tb(which);
844eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
845eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
84607ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
84761766fe9SRichard Henderson     } else {
84861766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
84961766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
850d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
85161766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
85261766fe9SRichard Henderson         } else {
8537f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
85461766fe9SRichard Henderson         }
85561766fe9SRichard Henderson     }
85661766fe9SRichard Henderson }
85761766fe9SRichard Henderson 
858b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
859b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
860eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
861b2167459SRichard Henderson {
862eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
863b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
864b2167459SRichard Henderson     return x;
865b2167459SRichard Henderson }
866b2167459SRichard Henderson 
867ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
868ebe9383cSRichard Henderson {
869ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
870ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
871ebe9383cSRichard Henderson     return r1 * 32 + r0;
872ebe9383cSRichard Henderson }
873ebe9383cSRichard Henderson 
874ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
875ebe9383cSRichard Henderson {
876ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
877ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
878ebe9383cSRichard Henderson     return r1 * 32 + r0;
879ebe9383cSRichard Henderson }
880ebe9383cSRichard Henderson 
881ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
882ebe9383cSRichard Henderson {
883ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
884ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
885ebe9383cSRichard Henderson     return r1 * 32 + r0;
886ebe9383cSRichard Henderson }
887ebe9383cSRichard Henderson 
888ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
889ebe9383cSRichard Henderson {
890ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
891ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
892ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
893ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
894ebe9383cSRichard Henderson }
895ebe9383cSRichard Henderson 
896c603e14aSRichard Henderson static inline unsigned assemble_sr3(uint32_t insn)
89733423472SRichard Henderson {
89833423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
89933423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
90033423472SRichard Henderson     return s2 * 4 + s0;
90133423472SRichard Henderson }
90233423472SRichard Henderson 
903b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
904b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
905b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
906b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
907b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
908b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
909b2167459SRichard Henderson 
910eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
911eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
912b2167459SRichard Henderson {
913b2167459SRichard Henderson     DisasCond cond;
914eaa3783bSRichard Henderson     TCGv_reg tmp;
915b2167459SRichard Henderson 
916b2167459SRichard Henderson     switch (cf >> 1) {
917b2167459SRichard Henderson     case 0: /* Never / TR */
918b2167459SRichard Henderson         cond = cond_make_f();
919b2167459SRichard Henderson         break;
920b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
921b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
922b2167459SRichard Henderson         break;
923b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
924b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
925b2167459SRichard Henderson         break;
926b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
927b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
928b2167459SRichard Henderson         break;
929b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
930b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
931b2167459SRichard Henderson         break;
932b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
933b2167459SRichard Henderson         tmp = tcg_temp_new();
934eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
935eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
936b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
937b2167459SRichard Henderson         tcg_temp_free(tmp);
938b2167459SRichard Henderson         break;
939b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
940b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
941b2167459SRichard Henderson         break;
942b2167459SRichard Henderson     case 7: /* OD / EV */
943b2167459SRichard Henderson         tmp = tcg_temp_new();
944eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
945b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
946b2167459SRichard Henderson         tcg_temp_free(tmp);
947b2167459SRichard Henderson         break;
948b2167459SRichard Henderson     default:
949b2167459SRichard Henderson         g_assert_not_reached();
950b2167459SRichard Henderson     }
951b2167459SRichard Henderson     if (cf & 1) {
952b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
953b2167459SRichard Henderson     }
954b2167459SRichard Henderson 
955b2167459SRichard Henderson     return cond;
956b2167459SRichard Henderson }
957b2167459SRichard Henderson 
958b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
959b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
960b2167459SRichard Henderson    deleted as unused.  */
961b2167459SRichard Henderson 
962eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
963eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
964b2167459SRichard Henderson {
965b2167459SRichard Henderson     DisasCond cond;
966b2167459SRichard Henderson 
967b2167459SRichard Henderson     switch (cf >> 1) {
968b2167459SRichard Henderson     case 1: /* = / <> */
969b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
970b2167459SRichard Henderson         break;
971b2167459SRichard Henderson     case 2: /* < / >= */
972b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
973b2167459SRichard Henderson         break;
974b2167459SRichard Henderson     case 3: /* <= / > */
975b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
976b2167459SRichard Henderson         break;
977b2167459SRichard Henderson     case 4: /* << / >>= */
978b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
979b2167459SRichard Henderson         break;
980b2167459SRichard Henderson     case 5: /* <<= / >> */
981b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
982b2167459SRichard Henderson         break;
983b2167459SRichard Henderson     default:
984b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
985b2167459SRichard Henderson     }
986b2167459SRichard Henderson     if (cf & 1) {
987b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
988b2167459SRichard Henderson     }
989b2167459SRichard Henderson 
990b2167459SRichard Henderson     return cond;
991b2167459SRichard Henderson }
992b2167459SRichard Henderson 
993b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
994b2167459SRichard Henderson    computed, and use of them is undefined.  */
995b2167459SRichard Henderson 
996eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
997b2167459SRichard Henderson {
998b2167459SRichard Henderson     switch (cf >> 1) {
999b2167459SRichard Henderson     case 4: case 5: case 6:
1000b2167459SRichard Henderson         cf &= 1;
1001b2167459SRichard Henderson         break;
1002b2167459SRichard Henderson     }
1003b2167459SRichard Henderson     return do_cond(cf, res, res, res);
1004b2167459SRichard Henderson }
1005b2167459SRichard Henderson 
100698cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
100798cd9ca7SRichard Henderson 
1008eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
100998cd9ca7SRichard Henderson {
101098cd9ca7SRichard Henderson     unsigned c, f;
101198cd9ca7SRichard Henderson 
101298cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
101398cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
101498cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
101598cd9ca7SRichard Henderson     c = orig & 3;
101698cd9ca7SRichard Henderson     if (c == 3) {
101798cd9ca7SRichard Henderson         c = 7;
101898cd9ca7SRichard Henderson     }
101998cd9ca7SRichard Henderson     f = (orig & 4) / 4;
102098cd9ca7SRichard Henderson 
102198cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
102298cd9ca7SRichard Henderson }
102398cd9ca7SRichard Henderson 
1024b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1025b2167459SRichard Henderson 
1026eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1027eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1028b2167459SRichard Henderson {
1029b2167459SRichard Henderson     DisasCond cond;
1030eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1031b2167459SRichard Henderson 
1032b2167459SRichard Henderson     if (cf & 8) {
1033b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1034b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1035b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1036b2167459SRichard Henderson          */
1037b2167459SRichard Henderson         cb = tcg_temp_new();
1038b2167459SRichard Henderson         tmp = tcg_temp_new();
1039eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1040eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1041eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1042eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1043b2167459SRichard Henderson         tcg_temp_free(tmp);
1044b2167459SRichard Henderson     }
1045b2167459SRichard Henderson 
1046b2167459SRichard Henderson     switch (cf >> 1) {
1047b2167459SRichard Henderson     case 0: /* never / TR */
1048b2167459SRichard Henderson     case 1: /* undefined */
1049b2167459SRichard Henderson     case 5: /* undefined */
1050b2167459SRichard Henderson         cond = cond_make_f();
1051b2167459SRichard Henderson         break;
1052b2167459SRichard Henderson 
1053b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1054b2167459SRichard Henderson         /* See hasless(v,1) from
1055b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1056b2167459SRichard Henderson          */
1057b2167459SRichard Henderson         tmp = tcg_temp_new();
1058eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1059eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1060eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1061b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1062b2167459SRichard Henderson         tcg_temp_free(tmp);
1063b2167459SRichard Henderson         break;
1064b2167459SRichard Henderson 
1065b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1066b2167459SRichard Henderson         tmp = tcg_temp_new();
1067eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1068eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1069eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1070b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1071b2167459SRichard Henderson         tcg_temp_free(tmp);
1072b2167459SRichard Henderson         break;
1073b2167459SRichard Henderson 
1074b2167459SRichard Henderson     case 4: /* SDC / NDC */
1075eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1076b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1077b2167459SRichard Henderson         break;
1078b2167459SRichard Henderson 
1079b2167459SRichard Henderson     case 6: /* SBC / NBC */
1080eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1081b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1082b2167459SRichard Henderson         break;
1083b2167459SRichard Henderson 
1084b2167459SRichard Henderson     case 7: /* SHC / NHC */
1085eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1086b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1087b2167459SRichard Henderson         break;
1088b2167459SRichard Henderson 
1089b2167459SRichard Henderson     default:
1090b2167459SRichard Henderson         g_assert_not_reached();
1091b2167459SRichard Henderson     }
1092b2167459SRichard Henderson     if (cf & 8) {
1093b2167459SRichard Henderson         tcg_temp_free(cb);
1094b2167459SRichard Henderson     }
1095b2167459SRichard Henderson     if (cf & 1) {
1096b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1097b2167459SRichard Henderson     }
1098b2167459SRichard Henderson 
1099b2167459SRichard Henderson     return cond;
1100b2167459SRichard Henderson }
1101b2167459SRichard Henderson 
1102b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1103eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1104eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1105b2167459SRichard Henderson {
1106eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1107eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1108b2167459SRichard Henderson 
1109eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1110eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1111eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1112b2167459SRichard Henderson     tcg_temp_free(tmp);
1113b2167459SRichard Henderson 
1114b2167459SRichard Henderson     return sv;
1115b2167459SRichard Henderson }
1116b2167459SRichard Henderson 
1117b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1118eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1119eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1120b2167459SRichard Henderson {
1121eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1122eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1123b2167459SRichard Henderson 
1124eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1125eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1126eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1127b2167459SRichard Henderson     tcg_temp_free(tmp);
1128b2167459SRichard Henderson 
1129b2167459SRichard Henderson     return sv;
1130b2167459SRichard Henderson }
1131b2167459SRichard Henderson 
113231234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1133eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1134eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1135b2167459SRichard Henderson {
1136eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1137b2167459SRichard Henderson     unsigned c = cf >> 1;
1138b2167459SRichard Henderson     DisasCond cond;
1139b2167459SRichard Henderson 
1140b2167459SRichard Henderson     dest = tcg_temp_new();
1141f764718dSRichard Henderson     cb = NULL;
1142f764718dSRichard Henderson     cb_msb = NULL;
1143b2167459SRichard Henderson 
1144b2167459SRichard Henderson     if (shift) {
1145b2167459SRichard Henderson         tmp = get_temp(ctx);
1146eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1147b2167459SRichard Henderson         in1 = tmp;
1148b2167459SRichard Henderson     }
1149b2167459SRichard Henderson 
1150b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1151eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1152b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1153eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1154b2167459SRichard Henderson         if (is_c) {
1155eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1156b2167459SRichard Henderson         }
1157b2167459SRichard Henderson         tcg_temp_free(zero);
1158b2167459SRichard Henderson         if (!is_l) {
1159b2167459SRichard Henderson             cb = get_temp(ctx);
1160eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1161eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1162b2167459SRichard Henderson         }
1163b2167459SRichard Henderson     } else {
1164eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1165b2167459SRichard Henderson         if (is_c) {
1166eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1167b2167459SRichard Henderson         }
1168b2167459SRichard Henderson     }
1169b2167459SRichard Henderson 
1170b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1171f764718dSRichard Henderson     sv = NULL;
1172b2167459SRichard Henderson     if (is_tsv || c == 6) {
1173b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1174b2167459SRichard Henderson         if (is_tsv) {
1175b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1176b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1177b2167459SRichard Henderson         }
1178b2167459SRichard Henderson     }
1179b2167459SRichard Henderson 
1180b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1181b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1182b2167459SRichard Henderson     if (is_tc) {
1183b2167459SRichard Henderson         cond_prep(&cond);
1184b2167459SRichard Henderson         tmp = tcg_temp_new();
1185eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1186b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1187b2167459SRichard Henderson         tcg_temp_free(tmp);
1188b2167459SRichard Henderson     }
1189b2167459SRichard Henderson 
1190b2167459SRichard Henderson     /* Write back the result.  */
1191b2167459SRichard Henderson     if (!is_l) {
1192b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1193b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1194b2167459SRichard Henderson     }
1195b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1196b2167459SRichard Henderson     tcg_temp_free(dest);
1197b2167459SRichard Henderson 
1198b2167459SRichard Henderson     /* Install the new nullification.  */
1199b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1200b2167459SRichard Henderson     ctx->null_cond = cond;
1201b2167459SRichard Henderson }
1202b2167459SRichard Henderson 
12030c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a,
12040c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
12050c982a28SRichard Henderson {
12060c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
12070c982a28SRichard Henderson 
12080c982a28SRichard Henderson     if (a->cf) {
12090c982a28SRichard Henderson         nullify_over(ctx);
12100c982a28SRichard Henderson     }
12110c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12120c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12130c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf);
12140c982a28SRichard Henderson     return nullify_end(ctx);
12150c982a28SRichard Henderson }
12160c982a28SRichard Henderson 
12170588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
12180588e061SRichard Henderson                        bool is_tsv, bool is_tc)
12190588e061SRichard Henderson {
12200588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
12210588e061SRichard Henderson 
12220588e061SRichard Henderson     if (a->cf) {
12230588e061SRichard Henderson         nullify_over(ctx);
12240588e061SRichard Henderson     }
12250588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
12260588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
12270588e061SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf);
12280588e061SRichard Henderson     return nullify_end(ctx);
12290588e061SRichard Henderson }
12300588e061SRichard Henderson 
123131234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1232eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1233eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1234b2167459SRichard Henderson {
1235eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1236b2167459SRichard Henderson     unsigned c = cf >> 1;
1237b2167459SRichard Henderson     DisasCond cond;
1238b2167459SRichard Henderson 
1239b2167459SRichard Henderson     dest = tcg_temp_new();
1240b2167459SRichard Henderson     cb = tcg_temp_new();
1241b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1242b2167459SRichard Henderson 
1243eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1244b2167459SRichard Henderson     if (is_b) {
1245b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1246eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1247eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1248eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1249eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1250eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1251b2167459SRichard Henderson     } else {
1252b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1253b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1254eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1255eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1256eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1257eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1258b2167459SRichard Henderson     }
1259b2167459SRichard Henderson     tcg_temp_free(zero);
1260b2167459SRichard Henderson 
1261b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1262f764718dSRichard Henderson     sv = NULL;
1263b2167459SRichard Henderson     if (is_tsv || c == 6) {
1264b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1265b2167459SRichard Henderson         if (is_tsv) {
1266b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1267b2167459SRichard Henderson         }
1268b2167459SRichard Henderson     }
1269b2167459SRichard Henderson 
1270b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1271b2167459SRichard Henderson     if (!is_b) {
1272b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1273b2167459SRichard Henderson     } else {
1274b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1275b2167459SRichard Henderson     }
1276b2167459SRichard Henderson 
1277b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1278b2167459SRichard Henderson     if (is_tc) {
1279b2167459SRichard Henderson         cond_prep(&cond);
1280b2167459SRichard Henderson         tmp = tcg_temp_new();
1281eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1282b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1283b2167459SRichard Henderson         tcg_temp_free(tmp);
1284b2167459SRichard Henderson     }
1285b2167459SRichard Henderson 
1286b2167459SRichard Henderson     /* Write back the result.  */
1287b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1288b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1289b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1290b2167459SRichard Henderson     tcg_temp_free(dest);
1291b2167459SRichard Henderson 
1292b2167459SRichard Henderson     /* Install the new nullification.  */
1293b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1294b2167459SRichard Henderson     ctx->null_cond = cond;
1295b2167459SRichard Henderson }
1296b2167459SRichard Henderson 
12970c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a,
12980c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
12990c982a28SRichard Henderson {
13000c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13010c982a28SRichard Henderson 
13020c982a28SRichard Henderson     if (a->cf) {
13030c982a28SRichard Henderson         nullify_over(ctx);
13040c982a28SRichard Henderson     }
13050c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13060c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13070c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf);
13080c982a28SRichard Henderson     return nullify_end(ctx);
13090c982a28SRichard Henderson }
13100c982a28SRichard Henderson 
13110588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
13120588e061SRichard Henderson {
13130588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
13140588e061SRichard Henderson 
13150588e061SRichard Henderson     if (a->cf) {
13160588e061SRichard Henderson         nullify_over(ctx);
13170588e061SRichard Henderson     }
13180588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
13190588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
13200588e061SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf);
13210588e061SRichard Henderson     return nullify_end(ctx);
13220588e061SRichard Henderson }
13230588e061SRichard Henderson 
132431234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1325eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1326b2167459SRichard Henderson {
1327eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1328b2167459SRichard Henderson     DisasCond cond;
1329b2167459SRichard Henderson 
1330b2167459SRichard Henderson     dest = tcg_temp_new();
1331eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1332b2167459SRichard Henderson 
1333b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1334f764718dSRichard Henderson     sv = NULL;
1335b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1336b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1337b2167459SRichard Henderson     }
1338b2167459SRichard Henderson 
1339b2167459SRichard Henderson     /* Form the condition for the compare.  */
1340b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1341b2167459SRichard Henderson 
1342b2167459SRichard Henderson     /* Clear.  */
1343eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1344b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1345b2167459SRichard Henderson     tcg_temp_free(dest);
1346b2167459SRichard Henderson 
1347b2167459SRichard Henderson     /* Install the new nullification.  */
1348b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1349b2167459SRichard Henderson     ctx->null_cond = cond;
1350b2167459SRichard Henderson }
1351b2167459SRichard Henderson 
135231234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1353eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1354eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1355b2167459SRichard Henderson {
1356eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1357b2167459SRichard Henderson 
1358b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1359b2167459SRichard Henderson     fn(dest, in1, in2);
1360b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1361b2167459SRichard Henderson 
1362b2167459SRichard Henderson     /* Install the new nullification.  */
1363b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1364b2167459SRichard Henderson     if (cf) {
1365b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1366b2167459SRichard Henderson     }
1367b2167459SRichard Henderson }
1368b2167459SRichard Henderson 
13690c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a,
13700c982a28SRichard Henderson                        void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
13710c982a28SRichard Henderson {
13720c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13730c982a28SRichard Henderson 
13740c982a28SRichard Henderson     if (a->cf) {
13750c982a28SRichard Henderson         nullify_over(ctx);
13760c982a28SRichard Henderson     }
13770c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13780c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13790c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn);
13800c982a28SRichard Henderson     return nullify_end(ctx);
13810c982a28SRichard Henderson }
13820c982a28SRichard Henderson 
138331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1384eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1385eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1386b2167459SRichard Henderson {
1387eaa3783bSRichard Henderson     TCGv_reg dest;
1388b2167459SRichard Henderson     DisasCond cond;
1389b2167459SRichard Henderson 
1390b2167459SRichard Henderson     if (cf == 0) {
1391b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1392b2167459SRichard Henderson         fn(dest, in1, in2);
1393b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1394b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1395b2167459SRichard Henderson     } else {
1396b2167459SRichard Henderson         dest = tcg_temp_new();
1397b2167459SRichard Henderson         fn(dest, in1, in2);
1398b2167459SRichard Henderson 
1399b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1400b2167459SRichard Henderson 
1401b2167459SRichard Henderson         if (is_tc) {
1402eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1403b2167459SRichard Henderson             cond_prep(&cond);
1404eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1405b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1406b2167459SRichard Henderson             tcg_temp_free(tmp);
1407b2167459SRichard Henderson         }
1408b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1409b2167459SRichard Henderson 
1410b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1411b2167459SRichard Henderson         ctx->null_cond = cond;
1412b2167459SRichard Henderson     }
1413b2167459SRichard Henderson }
1414b2167459SRichard Henderson 
141586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
14168d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
14178d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
14188d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
14198d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
142086f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
142186f8d05fSRichard Henderson {
142286f8d05fSRichard Henderson     TCGv_ptr ptr;
142386f8d05fSRichard Henderson     TCGv_reg tmp;
142486f8d05fSRichard Henderson     TCGv_i64 spc;
142586f8d05fSRichard Henderson 
142686f8d05fSRichard Henderson     if (sp != 0) {
14278d6ae7fbSRichard Henderson         if (sp < 0) {
14288d6ae7fbSRichard Henderson             sp = ~sp;
14298d6ae7fbSRichard Henderson         }
14308d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
14318d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
14328d6ae7fbSRichard Henderson         return spc;
143386f8d05fSRichard Henderson     }
1434494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1435494737b7SRichard Henderson         return cpu_srH;
1436494737b7SRichard Henderson     }
143786f8d05fSRichard Henderson 
143886f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
143986f8d05fSRichard Henderson     tmp = tcg_temp_new();
144086f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
144186f8d05fSRichard Henderson 
144286f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
144386f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
144486f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
144586f8d05fSRichard Henderson     tcg_temp_free(tmp);
144686f8d05fSRichard Henderson 
144786f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
144886f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
144986f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
145086f8d05fSRichard Henderson 
145186f8d05fSRichard Henderson     return spc;
145286f8d05fSRichard Henderson }
145386f8d05fSRichard Henderson #endif
145486f8d05fSRichard Henderson 
145586f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
145686f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
145786f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
145886f8d05fSRichard Henderson {
145986f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
146086f8d05fSRichard Henderson     TCGv_reg ofs;
146186f8d05fSRichard Henderson 
146286f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
146386f8d05fSRichard Henderson     if (rx) {
146486f8d05fSRichard Henderson         ofs = get_temp(ctx);
146586f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
146686f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
146786f8d05fSRichard Henderson     } else if (disp || modify) {
146886f8d05fSRichard Henderson         ofs = get_temp(ctx);
146986f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
147086f8d05fSRichard Henderson     } else {
147186f8d05fSRichard Henderson         ofs = base;
147286f8d05fSRichard Henderson     }
147386f8d05fSRichard Henderson 
147486f8d05fSRichard Henderson     *pofs = ofs;
147586f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
147686f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
147786f8d05fSRichard Henderson #else
147886f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
147986f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1480494737b7SRichard Henderson     if (ctx->tb_flags & PSW_W) {
148186f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
148286f8d05fSRichard Henderson     }
148386f8d05fSRichard Henderson     if (!is_phys) {
148486f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
148586f8d05fSRichard Henderson     }
148686f8d05fSRichard Henderson     *pgva = addr;
148786f8d05fSRichard Henderson #endif
148886f8d05fSRichard Henderson }
148986f8d05fSRichard Henderson 
149096d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
149196d6407fSRichard Henderson  * < 0 for pre-modify,
149296d6407fSRichard Henderson  * > 0 for post-modify,
149396d6407fSRichard Henderson  * = 0 for no base register update.
149496d6407fSRichard Henderson  */
149596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1496eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
149786f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
149896d6407fSRichard Henderson {
149986f8d05fSRichard Henderson     TCGv_reg ofs;
150086f8d05fSRichard Henderson     TCGv_tl addr;
150196d6407fSRichard Henderson 
150296d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150396d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150496d6407fSRichard Henderson 
150586f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
150786f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
150886f8d05fSRichard Henderson     if (modify) {
150986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
151096d6407fSRichard Henderson     }
151196d6407fSRichard Henderson }
151296d6407fSRichard Henderson 
151396d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1514eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
151586f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
151696d6407fSRichard Henderson {
151786f8d05fSRichard Henderson     TCGv_reg ofs;
151886f8d05fSRichard Henderson     TCGv_tl addr;
151996d6407fSRichard Henderson 
152096d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
152196d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
152296d6407fSRichard Henderson 
152386f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
152486f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
15253d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
152686f8d05fSRichard Henderson     if (modify) {
152786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
152896d6407fSRichard Henderson     }
152996d6407fSRichard Henderson }
153096d6407fSRichard Henderson 
153196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1532eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
153386f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
153496d6407fSRichard Henderson {
153586f8d05fSRichard Henderson     TCGv_reg ofs;
153686f8d05fSRichard Henderson     TCGv_tl addr;
153796d6407fSRichard Henderson 
153896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
153996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
154096d6407fSRichard Henderson 
154186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
154286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
154386f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
154486f8d05fSRichard Henderson     if (modify) {
154586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
154696d6407fSRichard Henderson     }
154796d6407fSRichard Henderson }
154896d6407fSRichard Henderson 
154996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1550eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
155186f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
155296d6407fSRichard Henderson {
155386f8d05fSRichard Henderson     TCGv_reg ofs;
155486f8d05fSRichard Henderson     TCGv_tl addr;
155596d6407fSRichard Henderson 
155696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
155796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
155896d6407fSRichard Henderson 
155986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
156086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
156186f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
156286f8d05fSRichard Henderson     if (modify) {
156386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
156496d6407fSRichard Henderson     }
156596d6407fSRichard Henderson }
156696d6407fSRichard Henderson 
1567eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1568eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1569eaa3783bSRichard Henderson #define do_store_reg  do_store_64
157096d6407fSRichard Henderson #else
1571eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1572eaa3783bSRichard Henderson #define do_store_reg  do_store_32
157396d6407fSRichard Henderson #endif
157496d6407fSRichard Henderson 
15751cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1576eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
157786f8d05fSRichard Henderson                     unsigned sp, int modify, TCGMemOp mop)
157896d6407fSRichard Henderson {
1579eaa3783bSRichard Henderson     TCGv_reg dest;
158096d6407fSRichard Henderson 
158196d6407fSRichard Henderson     nullify_over(ctx);
158296d6407fSRichard Henderson 
158396d6407fSRichard Henderson     if (modify == 0) {
158496d6407fSRichard Henderson         /* No base register update.  */
158596d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
158696d6407fSRichard Henderson     } else {
158796d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
158896d6407fSRichard Henderson         dest = get_temp(ctx);
158996d6407fSRichard Henderson     }
159086f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
159196d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
159296d6407fSRichard Henderson 
15931cd012a5SRichard Henderson     return nullify_end(ctx);
159496d6407fSRichard Henderson }
159596d6407fSRichard Henderson 
1596*740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1597eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
159886f8d05fSRichard Henderson                       unsigned sp, int modify)
159996d6407fSRichard Henderson {
160096d6407fSRichard Henderson     TCGv_i32 tmp;
160196d6407fSRichard Henderson 
160296d6407fSRichard Henderson     nullify_over(ctx);
160396d6407fSRichard Henderson 
160496d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
160586f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
160696d6407fSRichard Henderson     save_frw_i32(rt, tmp);
160796d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
160896d6407fSRichard Henderson 
160996d6407fSRichard Henderson     if (rt == 0) {
161096d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
161196d6407fSRichard Henderson     }
161296d6407fSRichard Henderson 
1613*740038d7SRichard Henderson     return nullify_end(ctx);
161496d6407fSRichard Henderson }
161596d6407fSRichard Henderson 
1616*740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1617*740038d7SRichard Henderson {
1618*740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1619*740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1620*740038d7SRichard Henderson }
1621*740038d7SRichard Henderson 
1622*740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1623eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
162486f8d05fSRichard Henderson                       unsigned sp, int modify)
162596d6407fSRichard Henderson {
162696d6407fSRichard Henderson     TCGv_i64 tmp;
162796d6407fSRichard Henderson 
162896d6407fSRichard Henderson     nullify_over(ctx);
162996d6407fSRichard Henderson 
163096d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
163186f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
163296d6407fSRichard Henderson     save_frd(rt, tmp);
163396d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
163496d6407fSRichard Henderson 
163596d6407fSRichard Henderson     if (rt == 0) {
163696d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
163796d6407fSRichard Henderson     }
163896d6407fSRichard Henderson 
1639*740038d7SRichard Henderson     return nullify_end(ctx);
1640*740038d7SRichard Henderson }
1641*740038d7SRichard Henderson 
1642*740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1643*740038d7SRichard Henderson {
1644*740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1645*740038d7SRichard Henderson                      a->disp, a->sp, a->m);
164696d6407fSRichard Henderson }
164796d6407fSRichard Henderson 
16481cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
164986f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
165086f8d05fSRichard Henderson                      int modify, TCGMemOp mop)
165196d6407fSRichard Henderson {
165296d6407fSRichard Henderson     nullify_over(ctx);
165386f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16541cd012a5SRichard Henderson     return nullify_end(ctx);
165596d6407fSRichard Henderson }
165696d6407fSRichard Henderson 
1657*740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1658eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
165986f8d05fSRichard Henderson                        unsigned sp, int modify)
166096d6407fSRichard Henderson {
166196d6407fSRichard Henderson     TCGv_i32 tmp;
166296d6407fSRichard Henderson 
166396d6407fSRichard Henderson     nullify_over(ctx);
166496d6407fSRichard Henderson 
166596d6407fSRichard Henderson     tmp = load_frw_i32(rt);
166686f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
166796d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
166896d6407fSRichard Henderson 
1669*740038d7SRichard Henderson     return nullify_end(ctx);
167096d6407fSRichard Henderson }
167196d6407fSRichard Henderson 
1672*740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1673*740038d7SRichard Henderson {
1674*740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1675*740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1676*740038d7SRichard Henderson }
1677*740038d7SRichard Henderson 
1678*740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1679eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
168086f8d05fSRichard Henderson                        unsigned sp, int modify)
168196d6407fSRichard Henderson {
168296d6407fSRichard Henderson     TCGv_i64 tmp;
168396d6407fSRichard Henderson 
168496d6407fSRichard Henderson     nullify_over(ctx);
168596d6407fSRichard Henderson 
168696d6407fSRichard Henderson     tmp = load_frd(rt);
168786f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
168896d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
168996d6407fSRichard Henderson 
1690*740038d7SRichard Henderson     return nullify_end(ctx);
1691*740038d7SRichard Henderson }
1692*740038d7SRichard Henderson 
1693*740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1694*740038d7SRichard Henderson {
1695*740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1696*740038d7SRichard Henderson                       a->disp, a->sp, a->m);
169796d6407fSRichard Henderson }
169896d6407fSRichard Henderson 
169931234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1700ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1701ebe9383cSRichard Henderson {
1702ebe9383cSRichard Henderson     TCGv_i32 tmp;
1703ebe9383cSRichard Henderson 
1704ebe9383cSRichard Henderson     nullify_over(ctx);
1705ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1706ebe9383cSRichard Henderson 
1707ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1708ebe9383cSRichard Henderson 
1709ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1710ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
171131234768SRichard Henderson     nullify_end(ctx);
1712ebe9383cSRichard Henderson }
1713ebe9383cSRichard Henderson 
171431234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1715ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1716ebe9383cSRichard Henderson {
1717ebe9383cSRichard Henderson     TCGv_i32 dst;
1718ebe9383cSRichard Henderson     TCGv_i64 src;
1719ebe9383cSRichard Henderson 
1720ebe9383cSRichard Henderson     nullify_over(ctx);
1721ebe9383cSRichard Henderson     src = load_frd(ra);
1722ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1723ebe9383cSRichard Henderson 
1724ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1725ebe9383cSRichard Henderson 
1726ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1727ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1728ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
172931234768SRichard Henderson     nullify_end(ctx);
1730ebe9383cSRichard Henderson }
1731ebe9383cSRichard Henderson 
173231234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1733ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1734ebe9383cSRichard Henderson {
1735ebe9383cSRichard Henderson     TCGv_i64 tmp;
1736ebe9383cSRichard Henderson 
1737ebe9383cSRichard Henderson     nullify_over(ctx);
1738ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1739ebe9383cSRichard Henderson 
1740ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1741ebe9383cSRichard Henderson 
1742ebe9383cSRichard Henderson     save_frd(rt, tmp);
1743ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
174431234768SRichard Henderson     nullify_end(ctx);
1745ebe9383cSRichard Henderson }
1746ebe9383cSRichard Henderson 
174731234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1748ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1749ebe9383cSRichard Henderson {
1750ebe9383cSRichard Henderson     TCGv_i32 src;
1751ebe9383cSRichard Henderson     TCGv_i64 dst;
1752ebe9383cSRichard Henderson 
1753ebe9383cSRichard Henderson     nullify_over(ctx);
1754ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1755ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1756ebe9383cSRichard Henderson 
1757ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1758ebe9383cSRichard Henderson 
1759ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1760ebe9383cSRichard Henderson     save_frd(rt, dst);
1761ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
176231234768SRichard Henderson     nullify_end(ctx);
1763ebe9383cSRichard Henderson }
1764ebe9383cSRichard Henderson 
176531234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt,
1766ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
176731234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1768ebe9383cSRichard Henderson {
1769ebe9383cSRichard Henderson     TCGv_i32 a, b;
1770ebe9383cSRichard Henderson 
1771ebe9383cSRichard Henderson     nullify_over(ctx);
1772ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1773ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1774ebe9383cSRichard Henderson 
1775ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1776ebe9383cSRichard Henderson 
1777ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1778ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1779ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
178031234768SRichard Henderson     nullify_end(ctx);
1781ebe9383cSRichard Henderson }
1782ebe9383cSRichard Henderson 
178331234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt,
1784ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
178531234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1786ebe9383cSRichard Henderson {
1787ebe9383cSRichard Henderson     TCGv_i64 a, b;
1788ebe9383cSRichard Henderson 
1789ebe9383cSRichard Henderson     nullify_over(ctx);
1790ebe9383cSRichard Henderson     a = load_frd0(ra);
1791ebe9383cSRichard Henderson     b = load_frd0(rb);
1792ebe9383cSRichard Henderson 
1793ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1794ebe9383cSRichard Henderson 
1795ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1796ebe9383cSRichard Henderson     save_frd(rt, a);
1797ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
179831234768SRichard Henderson     nullify_end(ctx);
1799ebe9383cSRichard Henderson }
1800ebe9383cSRichard Henderson 
180198cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
180298cd9ca7SRichard Henderson    have already had nullification handled.  */
180301afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest,
180498cd9ca7SRichard Henderson                        unsigned link, bool is_n)
180598cd9ca7SRichard Henderson {
180698cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
180798cd9ca7SRichard Henderson         if (link != 0) {
180898cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
180998cd9ca7SRichard Henderson         }
181098cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
181198cd9ca7SRichard Henderson         if (is_n) {
181298cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
181398cd9ca7SRichard Henderson         }
181498cd9ca7SRichard Henderson     } else {
181598cd9ca7SRichard Henderson         nullify_over(ctx);
181698cd9ca7SRichard Henderson 
181798cd9ca7SRichard Henderson         if (link != 0) {
181898cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
181998cd9ca7SRichard Henderson         }
182098cd9ca7SRichard Henderson 
182198cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
182298cd9ca7SRichard Henderson             nullify_set(ctx, 0);
182398cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
182498cd9ca7SRichard Henderson         } else {
182598cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
182698cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
182798cd9ca7SRichard Henderson         }
182898cd9ca7SRichard Henderson 
182931234768SRichard Henderson         nullify_end(ctx);
183098cd9ca7SRichard Henderson 
183198cd9ca7SRichard Henderson         nullify_set(ctx, 0);
183298cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
183331234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
183498cd9ca7SRichard Henderson     }
183501afb7beSRichard Henderson     return true;
183698cd9ca7SRichard Henderson }
183798cd9ca7SRichard Henderson 
183898cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
183998cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
184001afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
184198cd9ca7SRichard Henderson                        DisasCond *cond)
184298cd9ca7SRichard Henderson {
1843eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
184498cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
184598cd9ca7SRichard Henderson     TCGCond c = cond->c;
184698cd9ca7SRichard Henderson     bool n;
184798cd9ca7SRichard Henderson 
184898cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
184998cd9ca7SRichard Henderson 
185098cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
185198cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
185201afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
185398cd9ca7SRichard Henderson     }
185498cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
185501afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
185698cd9ca7SRichard Henderson     }
185798cd9ca7SRichard Henderson 
185898cd9ca7SRichard Henderson     taken = gen_new_label();
185998cd9ca7SRichard Henderson     cond_prep(cond);
1860eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
186198cd9ca7SRichard Henderson     cond_free(cond);
186298cd9ca7SRichard Henderson 
186398cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
186498cd9ca7SRichard Henderson     n = is_n && disp < 0;
186598cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
186698cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1867a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
186898cd9ca7SRichard Henderson     } else {
186998cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
187098cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
187198cd9ca7SRichard Henderson             ctx->null_lab = NULL;
187298cd9ca7SRichard Henderson         }
187398cd9ca7SRichard Henderson         nullify_set(ctx, n);
1874c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1875c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1876c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1877c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1878c301f34eSRichard Henderson         }
1879a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
188098cd9ca7SRichard Henderson     }
188198cd9ca7SRichard Henderson 
188298cd9ca7SRichard Henderson     gen_set_label(taken);
188398cd9ca7SRichard Henderson 
188498cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
188598cd9ca7SRichard Henderson     n = is_n && disp >= 0;
188698cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
188798cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1888a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
188998cd9ca7SRichard Henderson     } else {
189098cd9ca7SRichard Henderson         nullify_set(ctx, n);
1891a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
189298cd9ca7SRichard Henderson     }
189398cd9ca7SRichard Henderson 
189498cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
189598cd9ca7SRichard Henderson     if (ctx->null_lab) {
189698cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
189798cd9ca7SRichard Henderson         ctx->null_lab = NULL;
189831234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
189998cd9ca7SRichard Henderson     } else {
190031234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
190198cd9ca7SRichard Henderson     }
190201afb7beSRichard Henderson     return true;
190398cd9ca7SRichard Henderson }
190498cd9ca7SRichard Henderson 
190598cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
190698cd9ca7SRichard Henderson    nullification of the branch itself.  */
190701afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest,
190898cd9ca7SRichard Henderson                        unsigned link, bool is_n)
190998cd9ca7SRichard Henderson {
1910eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
191198cd9ca7SRichard Henderson     TCGCond c;
191298cd9ca7SRichard Henderson 
191398cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
191498cd9ca7SRichard Henderson 
191598cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
191698cd9ca7SRichard Henderson         if (link != 0) {
191798cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
191898cd9ca7SRichard Henderson         }
191998cd9ca7SRichard Henderson         next = get_temp(ctx);
1920eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
192198cd9ca7SRichard Henderson         if (is_n) {
1922c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1923c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1924c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1925c301f34eSRichard Henderson                 nullify_set(ctx, 0);
192631234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
192701afb7beSRichard Henderson                 return true;
1928c301f34eSRichard Henderson             }
192998cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
193098cd9ca7SRichard Henderson         }
1931c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1932c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
193398cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
193498cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
193598cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
19364137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
193798cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
193898cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
193998cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
194098cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
194198cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
194298cd9ca7SRichard Henderson 
194398cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
194498cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
194598cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1946eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1947eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
194898cd9ca7SRichard Henderson 
194998cd9ca7SRichard Henderson         nullify_over(ctx);
195098cd9ca7SRichard Henderson         if (link != 0) {
1951eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
195298cd9ca7SRichard Henderson         }
19537f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
195401afb7beSRichard Henderson         return nullify_end(ctx);
195598cd9ca7SRichard Henderson     } else {
195698cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
195798cd9ca7SRichard Henderson         c = ctx->null_cond.c;
195898cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
195998cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
196098cd9ca7SRichard Henderson 
196198cd9ca7SRichard Henderson         tmp = tcg_temp_new();
196298cd9ca7SRichard Henderson         next = get_temp(ctx);
196398cd9ca7SRichard Henderson 
196498cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1965eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
196698cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
196798cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
196898cd9ca7SRichard Henderson 
196998cd9ca7SRichard Henderson         if (link != 0) {
1970eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
197198cd9ca7SRichard Henderson         }
197298cd9ca7SRichard Henderson 
197398cd9ca7SRichard Henderson         if (is_n) {
197498cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
197598cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
197698cd9ca7SRichard Henderson                to the branch.  */
1977eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
197898cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
197998cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
198098cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
198198cd9ca7SRichard Henderson         } else {
198298cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
198398cd9ca7SRichard Henderson         }
198498cd9ca7SRichard Henderson     }
198501afb7beSRichard Henderson     return true;
198698cd9ca7SRichard Henderson }
198798cd9ca7SRichard Henderson 
1988660eefe1SRichard Henderson /* Implement
1989660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1990660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1991660eefe1SRichard Henderson  *    else
1992660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1993660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1994660eefe1SRichard Henderson  */
1995660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1996660eefe1SRichard Henderson {
1997660eefe1SRichard Henderson     TCGv_reg dest;
1998660eefe1SRichard Henderson     switch (ctx->privilege) {
1999660eefe1SRichard Henderson     case 0:
2000660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
2001660eefe1SRichard Henderson         return offset;
2002660eefe1SRichard Henderson     case 3:
2003660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
2004660eefe1SRichard Henderson         dest = get_temp(ctx);
2005660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
2006660eefe1SRichard Henderson         break;
2007660eefe1SRichard Henderson     default:
2008660eefe1SRichard Henderson         dest = tcg_temp_new();
2009660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
2010660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
2011660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
2012660eefe1SRichard Henderson         tcg_temp_free(dest);
2013660eefe1SRichard Henderson         break;
2014660eefe1SRichard Henderson     }
2015660eefe1SRichard Henderson     return dest;
2016660eefe1SRichard Henderson }
2017660eefe1SRichard Henderson 
2018ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
20197ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
20207ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
20217ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
20227ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
20237ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
20247ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
20257ad439dfSRichard Henderson    aforementioned BE.  */
202631234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
20277ad439dfSRichard Henderson {
20287ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
20297ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
20307ad439dfSRichard Henderson        next insn within the privilaged page.  */
20317ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
20327ad439dfSRichard Henderson     case TCG_COND_NEVER:
20337ad439dfSRichard Henderson         break;
20347ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
2035eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
20367ad439dfSRichard Henderson         goto do_sigill;
20377ad439dfSRichard Henderson     default:
20387ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20397ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20407ad439dfSRichard Henderson         g_assert_not_reached();
20417ad439dfSRichard Henderson     }
20427ad439dfSRichard Henderson 
20437ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
20447ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
20457ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
20467ad439dfSRichard Henderson        under such conditions.  */
20477ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
20487ad439dfSRichard Henderson         goto do_sigill;
20497ad439dfSRichard Henderson     }
20507ad439dfSRichard Henderson 
2051ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
20527ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
20532986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
205431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
205531234768SRichard Henderson         break;
20567ad439dfSRichard Henderson 
20577ad439dfSRichard Henderson     case 0xb0: /* LWS */
20587ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
205931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
206031234768SRichard Henderson         break;
20617ad439dfSRichard Henderson 
20627ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
206335136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
2064ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
2065eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
206631234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
206731234768SRichard Henderson         break;
20687ad439dfSRichard Henderson 
20697ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20707ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
207131234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
207231234768SRichard Henderson         break;
20737ad439dfSRichard Henderson 
20747ad439dfSRichard Henderson     default:
20757ad439dfSRichard Henderson     do_sigill:
20762986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
207731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
207831234768SRichard Henderson         break;
20797ad439dfSRichard Henderson     }
20807ad439dfSRichard Henderson }
2081ba1d0b44SRichard Henderson #endif
20827ad439dfSRichard Henderson 
2083deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2084b2167459SRichard Henderson {
2085b2167459SRichard Henderson     cond_free(&ctx->null_cond);
208631234768SRichard Henderson     return true;
2087b2167459SRichard Henderson }
2088b2167459SRichard Henderson 
208940f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
209098a9cb79SRichard Henderson {
209131234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
209298a9cb79SRichard Henderson }
209398a9cb79SRichard Henderson 
2094e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
209598a9cb79SRichard Henderson {
209698a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
209798a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
209898a9cb79SRichard Henderson 
209998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
210031234768SRichard Henderson     return true;
210198a9cb79SRichard Henderson }
210298a9cb79SRichard Henderson 
2103c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
210498a9cb79SRichard Henderson {
2105c603e14aSRichard Henderson     unsigned rt = a->t;
2106eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2107eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
210898a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
210998a9cb79SRichard Henderson 
211098a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
211131234768SRichard Henderson     return true;
211298a9cb79SRichard Henderson }
211398a9cb79SRichard Henderson 
2114c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
211598a9cb79SRichard Henderson {
2116c603e14aSRichard Henderson     unsigned rt = a->t;
2117c603e14aSRichard Henderson     unsigned rs = a->sp;
211833423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
211933423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
212098a9cb79SRichard Henderson 
212133423472SRichard Henderson     load_spr(ctx, t0, rs);
212233423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
212333423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
212433423472SRichard Henderson 
212533423472SRichard Henderson     save_gpr(ctx, rt, t1);
212633423472SRichard Henderson     tcg_temp_free(t1);
212733423472SRichard Henderson     tcg_temp_free_i64(t0);
212898a9cb79SRichard Henderson 
212998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
213031234768SRichard Henderson     return true;
213198a9cb79SRichard Henderson }
213298a9cb79SRichard Henderson 
2133c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
213498a9cb79SRichard Henderson {
2135c603e14aSRichard Henderson     unsigned rt = a->t;
2136c603e14aSRichard Henderson     unsigned ctl = a->r;
2137eaa3783bSRichard Henderson     TCGv_reg tmp;
213898a9cb79SRichard Henderson 
213998a9cb79SRichard Henderson     switch (ctl) {
214035136a77SRichard Henderson     case CR_SAR:
214198a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2142c603e14aSRichard Henderson         if (a->e == 0) {
214398a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
214498a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2145eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
214698a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
214735136a77SRichard Henderson             goto done;
214898a9cb79SRichard Henderson         }
214998a9cb79SRichard Henderson #endif
215098a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
215135136a77SRichard Henderson         goto done;
215235136a77SRichard Henderson     case CR_IT: /* Interval Timer */
215335136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
215435136a77SRichard Henderson         nullify_over(ctx);
215598a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
215684b41e65SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) {
215749c29d6cSRichard Henderson             gen_io_start();
215849c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
215949c29d6cSRichard Henderson             gen_io_end();
216031234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
216149c29d6cSRichard Henderson         } else {
216249c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
216349c29d6cSRichard Henderson         }
216498a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
216531234768SRichard Henderson         return nullify_end(ctx);
216698a9cb79SRichard Henderson     case 26:
216798a9cb79SRichard Henderson     case 27:
216898a9cb79SRichard Henderson         break;
216998a9cb79SRichard Henderson     default:
217098a9cb79SRichard Henderson         /* All other control registers are privileged.  */
217135136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
217235136a77SRichard Henderson         break;
217398a9cb79SRichard Henderson     }
217498a9cb79SRichard Henderson 
217535136a77SRichard Henderson     tmp = get_temp(ctx);
217635136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
217735136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
217835136a77SRichard Henderson 
217935136a77SRichard Henderson  done:
218098a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
218131234768SRichard Henderson     return true;
218298a9cb79SRichard Henderson }
218398a9cb79SRichard Henderson 
2184c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
218533423472SRichard Henderson {
2186c603e14aSRichard Henderson     unsigned rr = a->r;
2187c603e14aSRichard Henderson     unsigned rs = a->sp;
218833423472SRichard Henderson     TCGv_i64 t64;
218933423472SRichard Henderson 
219033423472SRichard Henderson     if (rs >= 5) {
219133423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
219233423472SRichard Henderson     }
219333423472SRichard Henderson     nullify_over(ctx);
219433423472SRichard Henderson 
219533423472SRichard Henderson     t64 = tcg_temp_new_i64();
219633423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
219733423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
219833423472SRichard Henderson 
219933423472SRichard Henderson     if (rs >= 4) {
220033423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
2201494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
220233423472SRichard Henderson     } else {
220333423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
220433423472SRichard Henderson     }
220533423472SRichard Henderson     tcg_temp_free_i64(t64);
220633423472SRichard Henderson 
220731234768SRichard Henderson     return nullify_end(ctx);
220833423472SRichard Henderson }
220933423472SRichard Henderson 
2210c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
221198a9cb79SRichard Henderson {
2212c603e14aSRichard Henderson     unsigned ctl = a->t;
2213c603e14aSRichard Henderson     TCGv_reg reg = load_gpr(ctx, a->r);
2214eaa3783bSRichard Henderson     TCGv_reg tmp;
221598a9cb79SRichard Henderson 
221635136a77SRichard Henderson     if (ctl == CR_SAR) {
221798a9cb79SRichard Henderson         tmp = tcg_temp_new();
221835136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
221998a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
222098a9cb79SRichard Henderson         tcg_temp_free(tmp);
222198a9cb79SRichard Henderson 
222298a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
222331234768SRichard Henderson         return true;
222498a9cb79SRichard Henderson     }
222598a9cb79SRichard Henderson 
222635136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
222735136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
222835136a77SRichard Henderson 
2229c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
223035136a77SRichard Henderson     nullify_over(ctx);
223135136a77SRichard Henderson     switch (ctl) {
223235136a77SRichard Henderson     case CR_IT:
223349c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
223435136a77SRichard Henderson         break;
22354f5f2548SRichard Henderson     case CR_EIRR:
22364f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
22374f5f2548SRichard Henderson         break;
22384f5f2548SRichard Henderson     case CR_EIEM:
22394f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
224031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22414f5f2548SRichard Henderson         break;
22424f5f2548SRichard Henderson 
224335136a77SRichard Henderson     case CR_IIASQ:
224435136a77SRichard Henderson     case CR_IIAOQ:
224535136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
224635136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
224735136a77SRichard Henderson         tmp = get_temp(ctx);
224835136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
224935136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
225035136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
225135136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
225235136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
225335136a77SRichard Henderson         break;
225435136a77SRichard Henderson 
225535136a77SRichard Henderson     default:
225635136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
225735136a77SRichard Henderson         break;
225835136a77SRichard Henderson     }
225931234768SRichard Henderson     return nullify_end(ctx);
22604f5f2548SRichard Henderson #endif
226135136a77SRichard Henderson }
226235136a77SRichard Henderson 
2263c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
226498a9cb79SRichard Henderson {
2265eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
226698a9cb79SRichard Henderson 
2267c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2268eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
226998a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
227098a9cb79SRichard Henderson     tcg_temp_free(tmp);
227198a9cb79SRichard Henderson 
227298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
227331234768SRichard Henderson     return true;
227498a9cb79SRichard Henderson }
227598a9cb79SRichard Henderson 
2276e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
227798a9cb79SRichard Henderson {
2278e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
227998a9cb79SRichard Henderson 
22802330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22812330504cSHelge Deller     /* We don't implement space registers in user mode. */
2282eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22832330504cSHelge Deller #else
22842330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22852330504cSHelge Deller 
2286e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22872330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22882330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22892330504cSHelge Deller 
22902330504cSHelge Deller     tcg_temp_free_i64(t0);
22912330504cSHelge Deller #endif
2292e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
229398a9cb79SRichard Henderson 
229498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
229531234768SRichard Henderson     return true;
229698a9cb79SRichard Henderson }
229798a9cb79SRichard Henderson 
2298e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2299e36f27efSRichard Henderson {
2300e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2301e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2302e1b5a5edSRichard Henderson     TCGv_reg tmp;
2303e1b5a5edSRichard Henderson 
2304e1b5a5edSRichard Henderson     nullify_over(ctx);
2305e1b5a5edSRichard Henderson 
2306e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2307e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2308e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2309e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2310e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2311e1b5a5edSRichard Henderson 
2312e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
231331234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
231431234768SRichard Henderson     return nullify_end(ctx);
2315e36f27efSRichard Henderson #endif
2316e1b5a5edSRichard Henderson }
2317e1b5a5edSRichard Henderson 
2318e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2319e1b5a5edSRichard Henderson {
2320e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2321e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2322e1b5a5edSRichard Henderson     TCGv_reg tmp;
2323e1b5a5edSRichard Henderson 
2324e1b5a5edSRichard Henderson     nullify_over(ctx);
2325e1b5a5edSRichard Henderson 
2326e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2327e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2328e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2329e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2330e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2331e1b5a5edSRichard Henderson 
2332e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
233331234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
233431234768SRichard Henderson     return nullify_end(ctx);
2335e36f27efSRichard Henderson #endif
2336e1b5a5edSRichard Henderson }
2337e1b5a5edSRichard Henderson 
2338c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2339e1b5a5edSRichard Henderson {
2340e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2341c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2342c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2343e1b5a5edSRichard Henderson     nullify_over(ctx);
2344e1b5a5edSRichard Henderson 
2345c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2346e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2347e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2348e1b5a5edSRichard Henderson 
2349e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
235031234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
235131234768SRichard Henderson     return nullify_end(ctx);
2352c603e14aSRichard Henderson #endif
2353e1b5a5edSRichard Henderson }
2354f49b3537SRichard Henderson 
2355e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2356f49b3537SRichard Henderson {
2357f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2358e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2359f49b3537SRichard Henderson     nullify_over(ctx);
2360f49b3537SRichard Henderson 
2361e36f27efSRichard Henderson     if (rfi_r) {
2362f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2363f49b3537SRichard Henderson     } else {
2364f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2365f49b3537SRichard Henderson     }
236631234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2367f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2368f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2369f49b3537SRichard Henderson     } else {
237007ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
2371f49b3537SRichard Henderson     }
237231234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2373f49b3537SRichard Henderson 
237431234768SRichard Henderson     return nullify_end(ctx);
2375e36f27efSRichard Henderson #endif
2376f49b3537SRichard Henderson }
23776210db05SHelge Deller 
2378e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2379e36f27efSRichard Henderson {
2380e36f27efSRichard Henderson     return do_rfi(ctx, false);
2381e36f27efSRichard Henderson }
2382e36f27efSRichard Henderson 
2383e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2384e36f27efSRichard Henderson {
2385e36f27efSRichard Henderson     return do_rfi(ctx, true);
2386e36f27efSRichard Henderson }
2387e36f27efSRichard Henderson 
2388e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
238931234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset)
23906210db05SHelge Deller {
23916210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23926210db05SHelge Deller     nullify_over(ctx);
23936210db05SHelge Deller     if (reset) {
23946210db05SHelge Deller         gen_helper_reset(cpu_env);
23956210db05SHelge Deller     } else {
23966210db05SHelge Deller         gen_helper_halt(cpu_env);
23976210db05SHelge Deller     }
239831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
239931234768SRichard Henderson     return nullify_end(ctx);
24006210db05SHelge Deller }
2401e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2402e1b5a5edSRichard Henderson 
2403deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
240498a9cb79SRichard Henderson {
2405deee69a1SRichard Henderson     if (a->m) {
2406deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2407deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2408deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
240998a9cb79SRichard Henderson 
241098a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2411eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2412deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2413deee69a1SRichard Henderson     }
241498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
241531234768SRichard Henderson     return true;
241698a9cb79SRichard Henderson }
241798a9cb79SRichard Henderson 
2418deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
241998a9cb79SRichard Henderson {
242086f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2421eed14219SRichard Henderson     TCGv_i32 level, want;
242286f8d05fSRichard Henderson     TCGv_tl addr;
242398a9cb79SRichard Henderson 
242498a9cb79SRichard Henderson     nullify_over(ctx);
242598a9cb79SRichard Henderson 
2426deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2427deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2428eed14219SRichard Henderson 
2429deee69a1SRichard Henderson     if (a->imm) {
2430deee69a1SRichard Henderson         level = tcg_const_i32(a->ri);
243198a9cb79SRichard Henderson     } else {
2432eed14219SRichard Henderson         level = tcg_temp_new_i32();
2433deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2434eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
243598a9cb79SRichard Henderson     }
2436deee69a1SRichard Henderson     want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ);
2437eed14219SRichard Henderson 
2438eed14219SRichard Henderson     gen_helper_probe(dest, cpu_env, addr, level, want);
2439eed14219SRichard Henderson 
2440eed14219SRichard Henderson     tcg_temp_free_i32(want);
2441eed14219SRichard Henderson     tcg_temp_free_i32(level);
2442eed14219SRichard Henderson 
2443deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
244431234768SRichard Henderson     return nullify_end(ctx);
244598a9cb79SRichard Henderson }
244698a9cb79SRichard Henderson 
2447deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24488d6ae7fbSRichard Henderson {
2449deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2450deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24518d6ae7fbSRichard Henderson     TCGv_tl addr;
24528d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24538d6ae7fbSRichard Henderson 
24548d6ae7fbSRichard Henderson     nullify_over(ctx);
24558d6ae7fbSRichard Henderson 
2456deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2457deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2458deee69a1SRichard Henderson     if (a->addr) {
24598d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
24608d6ae7fbSRichard Henderson     } else {
24618d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
24628d6ae7fbSRichard Henderson     }
24638d6ae7fbSRichard Henderson 
24648d6ae7fbSRichard Henderson     /* Exit TB for ITLB change if mmu is enabled.  This *should* not be
24658d6ae7fbSRichard Henderson        the case, since the OS TLB fill handler runs with mmu disabled.  */
2466deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
246731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
246831234768SRichard Henderson     }
246931234768SRichard Henderson     return nullify_end(ctx);
2470deee69a1SRichard Henderson #endif
24718d6ae7fbSRichard Henderson }
247263300a00SRichard Henderson 
2473deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
247463300a00SRichard Henderson {
2475deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2476deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
247763300a00SRichard Henderson     TCGv_tl addr;
247863300a00SRichard Henderson     TCGv_reg ofs;
247963300a00SRichard Henderson 
248063300a00SRichard Henderson     nullify_over(ctx);
248163300a00SRichard Henderson 
2482deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2483deee69a1SRichard Henderson     if (a->m) {
2484deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
248563300a00SRichard Henderson     }
2486deee69a1SRichard Henderson     if (a->local) {
248763300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
248863300a00SRichard Henderson     } else {
248963300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
249063300a00SRichard Henderson     }
249163300a00SRichard Henderson 
249263300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
2493deee69a1SRichard Henderson     if (!a->data && (ctx->tb_flags & PSW_C)) {
249431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
249531234768SRichard Henderson     }
249631234768SRichard Henderson     return nullify_end(ctx);
2497deee69a1SRichard Henderson #endif
249863300a00SRichard Henderson }
24992dfcca9fSRichard Henderson 
2500deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
25012dfcca9fSRichard Henderson {
2502deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2503deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25042dfcca9fSRichard Henderson     TCGv_tl vaddr;
25052dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
25062dfcca9fSRichard Henderson 
25072dfcca9fSRichard Henderson     nullify_over(ctx);
25082dfcca9fSRichard Henderson 
2509deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25102dfcca9fSRichard Henderson 
25112dfcca9fSRichard Henderson     paddr = tcg_temp_new();
25122dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
25132dfcca9fSRichard Henderson 
25142dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2515deee69a1SRichard Henderson     if (a->m) {
2516deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25172dfcca9fSRichard Henderson     }
2518deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25192dfcca9fSRichard Henderson     tcg_temp_free(paddr);
25202dfcca9fSRichard Henderson 
252131234768SRichard Henderson     return nullify_end(ctx);
2522deee69a1SRichard Henderson #endif
25232dfcca9fSRichard Henderson }
252443a97b81SRichard Henderson 
2525deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
252643a97b81SRichard Henderson {
252743a97b81SRichard Henderson     TCGv_reg ci;
252843a97b81SRichard Henderson 
252943a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
253043a97b81SRichard Henderson 
253143a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
253243a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
253343a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
253443a97b81SRichard Henderson        since the entire address space is coherent.  */
253543a97b81SRichard Henderson     ci = tcg_const_reg(0);
2536deee69a1SRichard Henderson     save_gpr(ctx, a->t, ci);
253743a97b81SRichard Henderson     tcg_temp_free(ci);
253843a97b81SRichard Henderson 
253931234768SRichard Henderson     cond_free(&ctx->null_cond);
254031234768SRichard Henderson     return true;
254143a97b81SRichard Henderson }
254298a9cb79SRichard Henderson 
25430c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a)
2544b2167459SRichard Henderson {
25450c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2546b2167459SRichard Henderson }
2547b2167459SRichard Henderson 
25480c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a)
2549b2167459SRichard Henderson {
25500c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2551b2167459SRichard Henderson }
2552b2167459SRichard Henderson 
25530c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
2554b2167459SRichard Henderson {
25550c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2556b2167459SRichard Henderson }
2557b2167459SRichard Henderson 
25580c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a)
2559b2167459SRichard Henderson {
25600c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
25610c982a28SRichard Henderson }
2562b2167459SRichard Henderson 
25630c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
25640c982a28SRichard Henderson {
25650c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
25660c982a28SRichard Henderson }
25670c982a28SRichard Henderson 
25680c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a)
25690c982a28SRichard Henderson {
25700c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
25710c982a28SRichard Henderson }
25720c982a28SRichard Henderson 
25730c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a)
25740c982a28SRichard Henderson {
25750c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
25760c982a28SRichard Henderson }
25770c982a28SRichard Henderson 
25780c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a)
25790c982a28SRichard Henderson {
25800c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
25810c982a28SRichard Henderson }
25820c982a28SRichard Henderson 
25830c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a)
25840c982a28SRichard Henderson {
25850c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
25860c982a28SRichard Henderson }
25870c982a28SRichard Henderson 
25880c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a)
25890c982a28SRichard Henderson {
25900c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
25910c982a28SRichard Henderson }
25920c982a28SRichard Henderson 
25930c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a)
25940c982a28SRichard Henderson {
25950c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
25960c982a28SRichard Henderson }
25970c982a28SRichard Henderson 
25980c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a)
25990c982a28SRichard Henderson {
26000c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_reg);
26010c982a28SRichard Henderson }
26020c982a28SRichard Henderson 
26030c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a)
26040c982a28SRichard Henderson {
26050c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_reg);
26060c982a28SRichard Henderson }
26070c982a28SRichard Henderson 
26080c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a)
26090c982a28SRichard Henderson {
26100c982a28SRichard Henderson     if (a->cf == 0) {
26110c982a28SRichard Henderson         unsigned r2 = a->r2;
26120c982a28SRichard Henderson         unsigned r1 = a->r1;
26130c982a28SRichard Henderson         unsigned rt = a->t;
26140c982a28SRichard Henderson 
26157aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26167aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26177aee8189SRichard Henderson             return true;
26187aee8189SRichard Henderson         }
26197aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2620b2167459SRichard Henderson             if (r1 == 0) {
2621eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2622eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2623b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2624b2167459SRichard Henderson             } else {
2625b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2626b2167459SRichard Henderson             }
2627b2167459SRichard Henderson             cond_free(&ctx->null_cond);
262831234768SRichard Henderson             return true;
2629b2167459SRichard Henderson         }
26307aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
26317aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
26327aee8189SRichard Henderson          *
26337aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
26347aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
26357aee8189SRichard Henderson          *                      currently implemented as idle.
26367aee8189SRichard Henderson          */
26377aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
26387aee8189SRichard Henderson             TCGv_i32 tmp;
26397aee8189SRichard Henderson 
26407aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
26417aee8189SRichard Henderson                until the next timer interrupt.  */
26427aee8189SRichard Henderson             nullify_over(ctx);
26437aee8189SRichard Henderson 
26447aee8189SRichard Henderson             /* Advance the instruction queue.  */
26457aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
26467aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
26477aee8189SRichard Henderson             nullify_set(ctx, 0);
26487aee8189SRichard Henderson 
26497aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
26507aee8189SRichard Henderson             tmp = tcg_const_i32(1);
26517aee8189SRichard Henderson             tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) +
26527aee8189SRichard Henderson                                          offsetof(CPUState, halted));
26537aee8189SRichard Henderson             tcg_temp_free_i32(tmp);
26547aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
26557aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
26567aee8189SRichard Henderson 
26577aee8189SRichard Henderson             return nullify_end(ctx);
26587aee8189SRichard Henderson         }
26597aee8189SRichard Henderson #endif
26607aee8189SRichard Henderson     }
26610c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_reg);
26627aee8189SRichard Henderson }
2663b2167459SRichard Henderson 
26640c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a)
2665b2167459SRichard Henderson {
26660c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_reg);
26670c982a28SRichard Henderson }
26680c982a28SRichard Henderson 
26690c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a)
26700c982a28SRichard Henderson {
2671eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2672b2167459SRichard Henderson 
26730c982a28SRichard Henderson     if (a->cf) {
2674b2167459SRichard Henderson         nullify_over(ctx);
2675b2167459SRichard Henderson     }
26760c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26770c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26780c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf);
267931234768SRichard Henderson     return nullify_end(ctx);
2680b2167459SRichard Henderson }
2681b2167459SRichard Henderson 
26820c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a)
2683b2167459SRichard Henderson {
2684eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2685b2167459SRichard Henderson 
26860c982a28SRichard Henderson     if (a->cf) {
2687b2167459SRichard Henderson         nullify_over(ctx);
2688b2167459SRichard Henderson     }
26890c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26900c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26910c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg);
269231234768SRichard Henderson     return nullify_end(ctx);
2693b2167459SRichard Henderson }
2694b2167459SRichard Henderson 
26950c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc)
2696b2167459SRichard Henderson {
2697eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2698b2167459SRichard Henderson 
26990c982a28SRichard Henderson     if (a->cf) {
2700b2167459SRichard Henderson         nullify_over(ctx);
2701b2167459SRichard Henderson     }
27020c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27030c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2704b2167459SRichard Henderson     tmp = get_temp(ctx);
2705eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
27060c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg);
270731234768SRichard Henderson     return nullify_end(ctx);
2708b2167459SRichard Henderson }
2709b2167459SRichard Henderson 
27100c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a)
2711b2167459SRichard Henderson {
27120c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
27130c982a28SRichard Henderson }
27140c982a28SRichard Henderson 
27150c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a)
27160c982a28SRichard Henderson {
27170c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
27180c982a28SRichard Henderson }
27190c982a28SRichard Henderson 
27200c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i)
27210c982a28SRichard Henderson {
2722eaa3783bSRichard Henderson     TCGv_reg tmp;
2723b2167459SRichard Henderson 
2724b2167459SRichard Henderson     nullify_over(ctx);
2725b2167459SRichard Henderson 
2726b2167459SRichard Henderson     tmp = get_temp(ctx);
2727eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2728b2167459SRichard Henderson     if (!is_i) {
2729eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2730b2167459SRichard Henderson     }
2731eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2732eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
27330c982a28SRichard Henderson     do_unit(ctx, a->t, tmp, load_gpr(ctx, a->r), a->cf, false,
2734eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
273531234768SRichard Henderson     return nullify_end(ctx);
2736b2167459SRichard Henderson }
2737b2167459SRichard Henderson 
27380c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a)
2739b2167459SRichard Henderson {
27400c982a28SRichard Henderson     return do_dcor(ctx, a, false);
27410c982a28SRichard Henderson }
27420c982a28SRichard Henderson 
27430c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a)
27440c982a28SRichard Henderson {
27450c982a28SRichard Henderson     return do_dcor(ctx, a, true);
27460c982a28SRichard Henderson }
27470c982a28SRichard Henderson 
27480c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
27490c982a28SRichard Henderson {
2750eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2751b2167459SRichard Henderson 
2752b2167459SRichard Henderson     nullify_over(ctx);
2753b2167459SRichard Henderson 
27540c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
27550c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2756b2167459SRichard Henderson 
2757b2167459SRichard Henderson     add1 = tcg_temp_new();
2758b2167459SRichard Henderson     add2 = tcg_temp_new();
2759b2167459SRichard Henderson     addc = tcg_temp_new();
2760b2167459SRichard Henderson     dest = tcg_temp_new();
2761eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2762b2167459SRichard Henderson 
2763b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2764eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2765eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2766b2167459SRichard Henderson 
2767b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2768b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2769b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2770b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2771eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2772eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2773eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2774b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2775b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2776b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2777b2167459SRichard Henderson 
2778b2167459SRichard Henderson     tcg_temp_free(addc);
2779b2167459SRichard Henderson     tcg_temp_free(zero);
2780b2167459SRichard Henderson 
2781b2167459SRichard Henderson     /* Write back the result register.  */
27820c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2783b2167459SRichard Henderson 
2784b2167459SRichard Henderson     /* Write back PSW[CB].  */
2785eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2786eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2787b2167459SRichard Henderson 
2788b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2789eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2790eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2791b2167459SRichard Henderson 
2792b2167459SRichard Henderson     /* Install the new nullification.  */
27930c982a28SRichard Henderson     if (a->cf) {
2794eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
27950c982a28SRichard Henderson         if (a->cf >> 1 == 6) {
2796b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2797b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2798b2167459SRichard Henderson         }
27990c982a28SRichard Henderson         ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv);
2800b2167459SRichard Henderson     }
2801b2167459SRichard Henderson 
2802b2167459SRichard Henderson     tcg_temp_free(add1);
2803b2167459SRichard Henderson     tcg_temp_free(add2);
2804b2167459SRichard Henderson     tcg_temp_free(dest);
2805b2167459SRichard Henderson 
280631234768SRichard Henderson     return nullify_end(ctx);
2807b2167459SRichard Henderson }
2808b2167459SRichard Henderson 
28090588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2810b2167459SRichard Henderson {
28110588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
28120588e061SRichard Henderson }
28130588e061SRichard Henderson 
28140588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
28150588e061SRichard Henderson {
28160588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
28170588e061SRichard Henderson }
28180588e061SRichard Henderson 
28190588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
28200588e061SRichard Henderson {
28210588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
28220588e061SRichard Henderson }
28230588e061SRichard Henderson 
28240588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
28250588e061SRichard Henderson {
28260588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
28270588e061SRichard Henderson }
28280588e061SRichard Henderson 
28290588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
28300588e061SRichard Henderson {
28310588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
28320588e061SRichard Henderson }
28330588e061SRichard Henderson 
28340588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
28350588e061SRichard Henderson {
28360588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
28370588e061SRichard Henderson }
28380588e061SRichard Henderson 
28390588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a)
28400588e061SRichard Henderson {
2841eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2842b2167459SRichard Henderson 
28430588e061SRichard Henderson     if (a->cf) {
2844b2167459SRichard Henderson         nullify_over(ctx);
2845b2167459SRichard Henderson     }
2846b2167459SRichard Henderson 
28470588e061SRichard Henderson     tcg_im = load_const(ctx, a->i);
28480588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
28490588e061SRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf);
2850b2167459SRichard Henderson 
285131234768SRichard Henderson     return nullify_end(ctx);
2852b2167459SRichard Henderson }
2853b2167459SRichard Henderson 
28541cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
285596d6407fSRichard Henderson {
28561cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
28571cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
285896d6407fSRichard Henderson }
285996d6407fSRichard Henderson 
28601cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
286196d6407fSRichard Henderson {
28621cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
28631cd012a5SRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
286496d6407fSRichard Henderson }
286596d6407fSRichard Henderson 
28661cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
286796d6407fSRichard Henderson {
28681cd012a5SRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size;
286986f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
287086f8d05fSRichard Henderson     TCGv_tl addr;
287196d6407fSRichard Henderson 
287296d6407fSRichard Henderson     nullify_over(ctx);
287396d6407fSRichard Henderson 
28741cd012a5SRichard Henderson     if (a->m) {
287586f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
287686f8d05fSRichard Henderson            we see the result of the load.  */
287796d6407fSRichard Henderson         dest = get_temp(ctx);
287896d6407fSRichard Henderson     } else {
28791cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
288096d6407fSRichard Henderson     }
288196d6407fSRichard Henderson 
28821cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0,
28831cd012a5SRichard Henderson              a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX);
2884eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
288586f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
28861cd012a5SRichard Henderson     if (a->m) {
28871cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
288896d6407fSRichard Henderson     }
28891cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
289096d6407fSRichard Henderson 
289131234768SRichard Henderson     return nullify_end(ctx);
289296d6407fSRichard Henderson }
289396d6407fSRichard Henderson 
28941cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
289596d6407fSRichard Henderson {
289686f8d05fSRichard Henderson     TCGv_reg ofs, val;
289786f8d05fSRichard Henderson     TCGv_tl addr;
289896d6407fSRichard Henderson 
289996d6407fSRichard Henderson     nullify_over(ctx);
290096d6407fSRichard Henderson 
29011cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
290286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
29031cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
29041cd012a5SRichard Henderson     if (a->a) {
2905f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2906f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2907f9f46db4SEmilio G. Cota         } else {
290896d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2909f9f46db4SEmilio G. Cota         }
2910f9f46db4SEmilio G. Cota     } else {
2911f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2912f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
291396d6407fSRichard Henderson         } else {
291496d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
291596d6407fSRichard Henderson         }
2916f9f46db4SEmilio G. Cota     }
29171cd012a5SRichard Henderson     if (a->m) {
291886f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
29191cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
292096d6407fSRichard Henderson     }
292196d6407fSRichard Henderson 
292231234768SRichard Henderson     return nullify_end(ctx);
292396d6407fSRichard Henderson }
292496d6407fSRichard Henderson 
29251cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
2926d0a851ccSRichard Henderson {
2927d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2928d0a851ccSRichard Henderson 
2929d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2930d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29311cd012a5SRichard Henderson     trans_ld(ctx, a);
2932d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
293331234768SRichard Henderson     return true;
2934d0a851ccSRichard Henderson }
2935d0a851ccSRichard Henderson 
29361cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
2937d0a851ccSRichard Henderson {
2938d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2939d0a851ccSRichard Henderson 
2940d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2941d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29421cd012a5SRichard Henderson     trans_st(ctx, a);
2943d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
294431234768SRichard Henderson     return true;
2945d0a851ccSRichard Henderson }
294695412a61SRichard Henderson 
29470588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
2948b2167459SRichard Henderson {
29490588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2950b2167459SRichard Henderson 
29510588e061SRichard Henderson     tcg_gen_movi_reg(tcg_rt, a->i);
29520588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2953b2167459SRichard Henderson     cond_free(&ctx->null_cond);
295431234768SRichard Henderson     return true;
2955b2167459SRichard Henderson }
2956b2167459SRichard Henderson 
29570588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
2958b2167459SRichard Henderson {
29590588e061SRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, a->r);
2960eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
2961b2167459SRichard Henderson 
29620588e061SRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i);
2963b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
2964b2167459SRichard Henderson     cond_free(&ctx->null_cond);
296531234768SRichard Henderson     return true;
2966b2167459SRichard Henderson }
2967b2167459SRichard Henderson 
29680588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
2969b2167459SRichard Henderson {
29700588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2971b2167459SRichard Henderson 
2972b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
2973b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
29740588e061SRichard Henderson     if (a->b == 0) {
29750588e061SRichard Henderson         tcg_gen_movi_reg(tcg_rt, a->i);
2976b2167459SRichard Henderson     } else {
29770588e061SRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i);
2978b2167459SRichard Henderson     }
29790588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2980b2167459SRichard Henderson     cond_free(&ctx->null_cond);
298131234768SRichard Henderson     return true;
2982b2167459SRichard Henderson }
2983b2167459SRichard Henderson 
298431234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn)
298596d6407fSRichard Henderson {
298696d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
298796d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
298896d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
298996d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
299096d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
299196d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
299296d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
299386f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
299496d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
299596d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
299696d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
299796d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
299896d6407fSRichard Henderson     int disp, scale;
299996d6407fSRichard Henderson 
300096d6407fSRichard Henderson     if (i == 0) {
300196d6407fSRichard Henderson         scale = (ua ? 2 : 0);
300296d6407fSRichard Henderson         disp = 0;
300396d6407fSRichard Henderson         modify = m;
300496d6407fSRichard Henderson     } else {
300596d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
300696d6407fSRichard Henderson         scale = 0;
300796d6407fSRichard Henderson         rx = 0;
300896d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
300996d6407fSRichard Henderson     }
301096d6407fSRichard Henderson 
301196d6407fSRichard Henderson     switch (ext3) {
301296d6407fSRichard Henderson     case 0: /* FLDW */
301331234768SRichard Henderson         do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify);
301431234768SRichard Henderson         break;
301596d6407fSRichard Henderson     case 4: /* FSTW */
301631234768SRichard Henderson         do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify);
301731234768SRichard Henderson         break;
301831234768SRichard Henderson     default:
301996d6407fSRichard Henderson         return gen_illegal(ctx);
302096d6407fSRichard Henderson     }
302131234768SRichard Henderson     return true;
302231234768SRichard Henderson }
302396d6407fSRichard Henderson 
302431234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn)
302596d6407fSRichard Henderson {
302696d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
302796d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
302896d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
302996d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
303096d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
303196d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
303286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
303396d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
303496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
303596d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
303696d6407fSRichard Henderson     int disp, scale;
303796d6407fSRichard Henderson 
303896d6407fSRichard Henderson     if (i == 0) {
303996d6407fSRichard Henderson         scale = (ua ? 3 : 0);
304096d6407fSRichard Henderson         disp = 0;
304196d6407fSRichard Henderson         modify = m;
304296d6407fSRichard Henderson     } else {
304396d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
304496d6407fSRichard Henderson         scale = 0;
304596d6407fSRichard Henderson         rx = 0;
304696d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
304796d6407fSRichard Henderson     }
304896d6407fSRichard Henderson 
304996d6407fSRichard Henderson     switch (ext4) {
305096d6407fSRichard Henderson     case 0: /* FLDD */
305131234768SRichard Henderson         do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify);
305231234768SRichard Henderson         break;
305396d6407fSRichard Henderson     case 8: /* FSTD */
305431234768SRichard Henderson         do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify);
305531234768SRichard Henderson         break;
305696d6407fSRichard Henderson     default:
305796d6407fSRichard Henderson         return gen_illegal(ctx);
305896d6407fSRichard Henderson     }
305931234768SRichard Henderson     return true;
306096d6407fSRichard Henderson }
306196d6407fSRichard Henderson 
306201afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1,
306301afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
306498cd9ca7SRichard Henderson {
306501afb7beSRichard Henderson     TCGv_reg dest, in2, sv;
306698cd9ca7SRichard Henderson     DisasCond cond;
306798cd9ca7SRichard Henderson 
306898cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
306998cd9ca7SRichard Henderson     dest = get_temp(ctx);
307098cd9ca7SRichard Henderson 
3071eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
307298cd9ca7SRichard Henderson 
3073f764718dSRichard Henderson     sv = NULL;
307498cd9ca7SRichard Henderson     if (c == 6) {
307598cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
307698cd9ca7SRichard Henderson     }
307798cd9ca7SRichard Henderson 
307801afb7beSRichard Henderson     cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv);
307901afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
308098cd9ca7SRichard Henderson }
308198cd9ca7SRichard Henderson 
308201afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
308398cd9ca7SRichard Henderson {
308401afb7beSRichard Henderson     nullify_over(ctx);
308501afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
308601afb7beSRichard Henderson }
308701afb7beSRichard Henderson 
308801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
308901afb7beSRichard Henderson {
309001afb7beSRichard Henderson     nullify_over(ctx);
309101afb7beSRichard Henderson     return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
309201afb7beSRichard Henderson }
309301afb7beSRichard Henderson 
309401afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1,
309501afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
309601afb7beSRichard Henderson {
309701afb7beSRichard Henderson     TCGv_reg dest, in2, sv, cb_msb;
309898cd9ca7SRichard Henderson     DisasCond cond;
309998cd9ca7SRichard Henderson 
310098cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
310198cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3102f764718dSRichard Henderson     sv = NULL;
3103f764718dSRichard Henderson     cb_msb = NULL;
310498cd9ca7SRichard Henderson 
310598cd9ca7SRichard Henderson     switch (c) {
310698cd9ca7SRichard Henderson     default:
3107eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
310898cd9ca7SRichard Henderson         break;
310998cd9ca7SRichard Henderson     case 4: case 5:
311098cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3111eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3112eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
311398cd9ca7SRichard Henderson         break;
311498cd9ca7SRichard Henderson     case 6:
3115eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
311698cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
311798cd9ca7SRichard Henderson         break;
311898cd9ca7SRichard Henderson     }
311998cd9ca7SRichard Henderson 
312001afb7beSRichard Henderson     cond = do_cond(c * 2 + f, dest, cb_msb, sv);
312101afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
312298cd9ca7SRichard Henderson }
312398cd9ca7SRichard Henderson 
312401afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
312598cd9ca7SRichard Henderson {
312601afb7beSRichard Henderson     nullify_over(ctx);
312701afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
312801afb7beSRichard Henderson }
312901afb7beSRichard Henderson 
313001afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
313101afb7beSRichard Henderson {
313201afb7beSRichard Henderson     nullify_over(ctx);
313301afb7beSRichard Henderson     return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp);
313401afb7beSRichard Henderson }
313501afb7beSRichard Henderson 
313601afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
313701afb7beSRichard Henderson {
3138eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
313998cd9ca7SRichard Henderson     DisasCond cond;
314098cd9ca7SRichard Henderson 
314198cd9ca7SRichard Henderson     nullify_over(ctx);
314298cd9ca7SRichard Henderson 
314398cd9ca7SRichard Henderson     tmp = tcg_temp_new();
314401afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
3145eaa3783bSRichard Henderson     tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
314698cd9ca7SRichard Henderson 
314701afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
314898cd9ca7SRichard Henderson     tcg_temp_free(tmp);
314901afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
315098cd9ca7SRichard Henderson }
315198cd9ca7SRichard Henderson 
315201afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
315398cd9ca7SRichard Henderson {
315401afb7beSRichard Henderson     TCGv_reg tmp, tcg_r;
315501afb7beSRichard Henderson     DisasCond cond;
315601afb7beSRichard Henderson 
315701afb7beSRichard Henderson     nullify_over(ctx);
315801afb7beSRichard Henderson 
315901afb7beSRichard Henderson     tmp = tcg_temp_new();
316001afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
316101afb7beSRichard Henderson     tcg_gen_shli_reg(tmp, tcg_r, a->p);
316201afb7beSRichard Henderson 
316301afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
316401afb7beSRichard Henderson     tcg_temp_free(tmp);
316501afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
316601afb7beSRichard Henderson }
316701afb7beSRichard Henderson 
316801afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
316901afb7beSRichard Henderson {
3170eaa3783bSRichard Henderson     TCGv_reg dest;
317198cd9ca7SRichard Henderson     DisasCond cond;
317298cd9ca7SRichard Henderson 
317398cd9ca7SRichard Henderson     nullify_over(ctx);
317498cd9ca7SRichard Henderson 
317501afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
317601afb7beSRichard Henderson     if (a->r1 == 0) {
3177eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
317898cd9ca7SRichard Henderson     } else {
317901afb7beSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[a->r1]);
318098cd9ca7SRichard Henderson     }
318198cd9ca7SRichard Henderson 
318201afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
318301afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
318401afb7beSRichard Henderson }
318501afb7beSRichard Henderson 
318601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
318701afb7beSRichard Henderson {
318801afb7beSRichard Henderson     TCGv_reg dest;
318901afb7beSRichard Henderson     DisasCond cond;
319001afb7beSRichard Henderson 
319101afb7beSRichard Henderson     nullify_over(ctx);
319201afb7beSRichard Henderson 
319301afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
319401afb7beSRichard Henderson     tcg_gen_movi_reg(dest, a->i);
319501afb7beSRichard Henderson 
319601afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
319701afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
319898cd9ca7SRichard Henderson }
319998cd9ca7SRichard Henderson 
320030878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a)
32010b1347d2SRichard Henderson {
3202eaa3783bSRichard Henderson     TCGv_reg dest;
32030b1347d2SRichard Henderson 
320430878590SRichard Henderson     if (a->c) {
32050b1347d2SRichard Henderson         nullify_over(ctx);
32060b1347d2SRichard Henderson     }
32070b1347d2SRichard Henderson 
320830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
320930878590SRichard Henderson     if (a->r1 == 0) {
321030878590SRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2));
3211eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
321230878590SRichard Henderson     } else if (a->r1 == a->r2) {
32130b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
321430878590SRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2));
32150b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3216eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32170b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
32180b1347d2SRichard Henderson     } else {
32190b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
32200b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
32210b1347d2SRichard Henderson 
322230878590SRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1));
3223eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
32240b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3225eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
32260b1347d2SRichard Henderson 
32270b1347d2SRichard Henderson         tcg_temp_free_i64(t);
32280b1347d2SRichard Henderson         tcg_temp_free_i64(s);
32290b1347d2SRichard Henderson     }
323030878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32310b1347d2SRichard Henderson 
32320b1347d2SRichard Henderson     /* Install the new nullification.  */
32330b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
323430878590SRichard Henderson     if (a->c) {
323530878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32360b1347d2SRichard Henderson     }
323731234768SRichard Henderson     return nullify_end(ctx);
32380b1347d2SRichard Henderson }
32390b1347d2SRichard Henderson 
324030878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a)
32410b1347d2SRichard Henderson {
324230878590SRichard Henderson     unsigned sa = 31 - a->cpos;
3243eaa3783bSRichard Henderson     TCGv_reg dest, t2;
32440b1347d2SRichard Henderson 
324530878590SRichard Henderson     if (a->c) {
32460b1347d2SRichard Henderson         nullify_over(ctx);
32470b1347d2SRichard Henderson     }
32480b1347d2SRichard Henderson 
324930878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
325030878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
325130878590SRichard Henderson     if (a->r1 == a->r2) {
32520b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3253eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
32540b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3255eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32560b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
325730878590SRichard Henderson     } else if (a->r1 == 0) {
3258eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
32590b1347d2SRichard Henderson     } else {
3260eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3261eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
326230878590SRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa);
32630b1347d2SRichard Henderson         tcg_temp_free(t0);
32640b1347d2SRichard Henderson     }
326530878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32660b1347d2SRichard Henderson 
32670b1347d2SRichard Henderson     /* Install the new nullification.  */
32680b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
326930878590SRichard Henderson     if (a->c) {
327030878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32710b1347d2SRichard Henderson     }
327231234768SRichard Henderson     return nullify_end(ctx);
32730b1347d2SRichard Henderson }
32740b1347d2SRichard Henderson 
327530878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a)
32760b1347d2SRichard Henderson {
327730878590SRichard Henderson     unsigned len = 32 - a->clen;
3278eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
32790b1347d2SRichard Henderson 
328030878590SRichard Henderson     if (a->c) {
32810b1347d2SRichard Henderson         nullify_over(ctx);
32820b1347d2SRichard Henderson     }
32830b1347d2SRichard Henderson 
328430878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
328530878590SRichard Henderson     src = load_gpr(ctx, a->r);
32860b1347d2SRichard Henderson     tmp = tcg_temp_new();
32870b1347d2SRichard Henderson 
32880b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3289eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
329030878590SRichard Henderson     if (a->se) {
3291eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3292eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
32930b1347d2SRichard Henderson     } else {
3294eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3295eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
32960b1347d2SRichard Henderson     }
32970b1347d2SRichard Henderson     tcg_temp_free(tmp);
329830878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32990b1347d2SRichard Henderson 
33000b1347d2SRichard Henderson     /* Install the new nullification.  */
33010b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
330230878590SRichard Henderson     if (a->c) {
330330878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33040b1347d2SRichard Henderson     }
330531234768SRichard Henderson     return nullify_end(ctx);
33060b1347d2SRichard Henderson }
33070b1347d2SRichard Henderson 
330830878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a)
33090b1347d2SRichard Henderson {
331030878590SRichard Henderson     unsigned len = 32 - a->clen;
331130878590SRichard Henderson     unsigned cpos = 31 - a->pos;
3312eaa3783bSRichard Henderson     TCGv_reg dest, src;
33130b1347d2SRichard Henderson 
331430878590SRichard Henderson     if (a->c) {
33150b1347d2SRichard Henderson         nullify_over(ctx);
33160b1347d2SRichard Henderson     }
33170b1347d2SRichard Henderson 
331830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
331930878590SRichard Henderson     src = load_gpr(ctx, a->r);
332030878590SRichard Henderson     if (a->se) {
3321eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
33220b1347d2SRichard Henderson     } else {
3323eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
33240b1347d2SRichard Henderson     }
332530878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33260b1347d2SRichard Henderson 
33270b1347d2SRichard Henderson     /* Install the new nullification.  */
33280b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
332930878590SRichard Henderson     if (a->c) {
333030878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33310b1347d2SRichard Henderson     }
333231234768SRichard Henderson     return nullify_end(ctx);
33330b1347d2SRichard Henderson }
33340b1347d2SRichard Henderson 
333530878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a)
33360b1347d2SRichard Henderson {
333730878590SRichard Henderson     unsigned len = 32 - a->clen;
3338eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3339eaa3783bSRichard Henderson     TCGv_reg dest;
33400b1347d2SRichard Henderson 
334130878590SRichard Henderson     if (a->c) {
33420b1347d2SRichard Henderson         nullify_over(ctx);
33430b1347d2SRichard Henderson     }
334430878590SRichard Henderson     if (a->cpos + len > 32) {
334530878590SRichard Henderson         len = 32 - a->cpos;
33460b1347d2SRichard Henderson     }
33470b1347d2SRichard Henderson 
334830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
334930878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
335030878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
33510b1347d2SRichard Henderson 
335230878590SRichard Henderson     if (a->nz) {
335330878590SRichard Henderson         TCGv_reg src = load_gpr(ctx, a->t);
33540b1347d2SRichard Henderson         if (mask1 != -1) {
3355eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
33560b1347d2SRichard Henderson             src = dest;
33570b1347d2SRichard Henderson         }
3358eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
33590b1347d2SRichard Henderson     } else {
3360eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
33610b1347d2SRichard Henderson     }
336230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33630b1347d2SRichard Henderson 
33640b1347d2SRichard Henderson     /* Install the new nullification.  */
33650b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
336630878590SRichard Henderson     if (a->c) {
336730878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33680b1347d2SRichard Henderson     }
336931234768SRichard Henderson     return nullify_end(ctx);
33700b1347d2SRichard Henderson }
33710b1347d2SRichard Henderson 
337230878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a)
33730b1347d2SRichard Henderson {
337430878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
337530878590SRichard Henderson     unsigned len = 32 - a->clen;
3376eaa3783bSRichard Henderson     TCGv_reg dest, val;
33770b1347d2SRichard Henderson 
337830878590SRichard Henderson     if (a->c) {
33790b1347d2SRichard Henderson         nullify_over(ctx);
33800b1347d2SRichard Henderson     }
338130878590SRichard Henderson     if (a->cpos + len > 32) {
338230878590SRichard Henderson         len = 32 - a->cpos;
33830b1347d2SRichard Henderson     }
33840b1347d2SRichard Henderson 
338530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
338630878590SRichard Henderson     val = load_gpr(ctx, a->r);
33870b1347d2SRichard Henderson     if (rs == 0) {
338830878590SRichard Henderson         tcg_gen_deposit_z_reg(dest, val, a->cpos, len);
33890b1347d2SRichard Henderson     } else {
339030878590SRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len);
33910b1347d2SRichard Henderson     }
339230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33930b1347d2SRichard Henderson 
33940b1347d2SRichard Henderson     /* Install the new nullification.  */
33950b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
339630878590SRichard Henderson     if (a->c) {
339730878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33980b1347d2SRichard Henderson     }
339931234768SRichard Henderson     return nullify_end(ctx);
34000b1347d2SRichard Henderson }
34010b1347d2SRichard Henderson 
340230878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c,
340330878590SRichard Henderson                         unsigned nz, unsigned clen, TCGv_reg val)
34040b1347d2SRichard Henderson {
34050b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
34060b1347d2SRichard Henderson     unsigned len = 32 - clen;
340730878590SRichard Henderson     TCGv_reg mask, tmp, shift, dest;
34080b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
34090b1347d2SRichard Henderson 
34100b1347d2SRichard Henderson     if (c) {
34110b1347d2SRichard Henderson         nullify_over(ctx);
34120b1347d2SRichard Henderson     }
34130b1347d2SRichard Henderson 
34140b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34150b1347d2SRichard Henderson     shift = tcg_temp_new();
34160b1347d2SRichard Henderson     tmp = tcg_temp_new();
34170b1347d2SRichard Henderson 
34180b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3419eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
34200b1347d2SRichard Henderson 
3421eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3422eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
34230b1347d2SRichard Henderson     if (rs) {
3424eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3425eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3426eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3427eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
34280b1347d2SRichard Henderson     } else {
3429eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
34300b1347d2SRichard Henderson     }
34310b1347d2SRichard Henderson     tcg_temp_free(shift);
34320b1347d2SRichard Henderson     tcg_temp_free(mask);
34330b1347d2SRichard Henderson     tcg_temp_free(tmp);
34340b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34350b1347d2SRichard Henderson 
34360b1347d2SRichard Henderson     /* Install the new nullification.  */
34370b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34380b1347d2SRichard Henderson     if (c) {
34390b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34400b1347d2SRichard Henderson     }
344131234768SRichard Henderson     return nullify_end(ctx);
34420b1347d2SRichard Henderson }
34430b1347d2SRichard Henderson 
344430878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a)
344530878590SRichard Henderson {
344630878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r));
344730878590SRichard Henderson }
344830878590SRichard Henderson 
344930878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a)
345030878590SRichard Henderson {
345130878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i));
345230878590SRichard Henderson }
34530b1347d2SRichard Henderson 
34548340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
345598cd9ca7SRichard Henderson {
3456660eefe1SRichard Henderson     TCGv_reg tmp;
345798cd9ca7SRichard Henderson 
3458c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
345998cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
346098cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
346198cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
346298cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
346398cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
346498cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
346598cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
346698cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
34678340f534SRichard Henderson     if (a->b == 0) {
34688340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
346998cd9ca7SRichard Henderson     }
3470c301f34eSRichard Henderson #else
3471c301f34eSRichard Henderson     nullify_over(ctx);
3472660eefe1SRichard Henderson #endif
3473660eefe1SRichard Henderson 
3474660eefe1SRichard Henderson     tmp = get_temp(ctx);
34758340f534SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp);
3476660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3477c301f34eSRichard Henderson 
3478c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
34798340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3480c301f34eSRichard Henderson #else
3481c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3482c301f34eSRichard Henderson 
34838340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
34848340f534SRichard Henderson     if (a->l) {
3485c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3486c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3487c301f34eSRichard Henderson     }
34888340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3489c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3490c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3491c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3492c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3493c301f34eSRichard Henderson     } else {
3494c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3495c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3496c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3497c301f34eSRichard Henderson         }
3498c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3499c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
35008340f534SRichard Henderson         nullify_set(ctx, a->n);
3501c301f34eSRichard Henderson     }
3502c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3503c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
350431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
350531234768SRichard Henderson     return nullify_end(ctx);
3506c301f34eSRichard Henderson #endif
350798cd9ca7SRichard Henderson }
350898cd9ca7SRichard Henderson 
35098340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
351098cd9ca7SRichard Henderson {
35118340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
351298cd9ca7SRichard Henderson }
351398cd9ca7SRichard Henderson 
35148340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
351543e05652SRichard Henderson {
35168340f534SRichard Henderson     target_ureg dest = iaoq_dest(ctx, a->disp);
351743e05652SRichard Henderson 
351843e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
351943e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
352043e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
352143e05652SRichard Henderson      *    b  gateway
352243e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
352343e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
352443e05652SRichard Henderson      * diagnose the security hole
352543e05652SRichard Henderson      *    b  gateway
352643e05652SRichard Henderson      *    b  evil
352743e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
352843e05652SRichard Henderson      */
352943e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
353043e05652SRichard Henderson         return gen_illegal(ctx);
353143e05652SRichard Henderson     }
353243e05652SRichard Henderson 
353343e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
353443e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
353543e05652SRichard Henderson         CPUHPPAState *env = ctx->cs->env_ptr;
353643e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
353743e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
353843e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
353943e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
354043e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
354143e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
354243e05652SRichard Henderson         if (type < 0) {
354331234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
354431234768SRichard Henderson             return true;
354543e05652SRichard Henderson         }
354643e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
354743e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
354843e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
354943e05652SRichard Henderson         }
355043e05652SRichard Henderson     } else {
355143e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
355243e05652SRichard Henderson     }
355343e05652SRichard Henderson #endif
355443e05652SRichard Henderson 
35558340f534SRichard Henderson     return do_dbranch(ctx, dest, a->l, a->n);
355643e05652SRichard Henderson }
355743e05652SRichard Henderson 
35588340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
355998cd9ca7SRichard Henderson {
3560eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
356198cd9ca7SRichard Henderson 
35628340f534SRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3);
3563eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3564660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
35658340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
356698cd9ca7SRichard Henderson }
356798cd9ca7SRichard Henderson 
35688340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
356998cd9ca7SRichard Henderson {
3570eaa3783bSRichard Henderson     TCGv_reg dest;
357198cd9ca7SRichard Henderson 
35728340f534SRichard Henderson     if (a->x == 0) {
35738340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
357498cd9ca7SRichard Henderson     } else {
357598cd9ca7SRichard Henderson         dest = get_temp(ctx);
35768340f534SRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3);
35778340f534SRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b));
357898cd9ca7SRichard Henderson     }
3579660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
35808340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
358198cd9ca7SRichard Henderson }
358298cd9ca7SRichard Henderson 
35838340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
358498cd9ca7SRichard Henderson {
3585660eefe1SRichard Henderson     TCGv_reg dest;
358698cd9ca7SRichard Henderson 
3587c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
35888340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
35898340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3590c301f34eSRichard Henderson #else
3591c301f34eSRichard Henderson     nullify_over(ctx);
35928340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3593c301f34eSRichard Henderson 
3594c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3595c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3596c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3597c301f34eSRichard Henderson     }
3598c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3599c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
36008340f534SRichard Henderson     if (a->l) {
36018340f534SRichard Henderson         copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3602c301f34eSRichard Henderson     }
36038340f534SRichard Henderson     nullify_set(ctx, a->n);
3604c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
360531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
360631234768SRichard Henderson     return nullify_end(ctx);
3607c301f34eSRichard Henderson #endif
360898cd9ca7SRichard Henderson }
360998cd9ca7SRichard Henderson 
361031234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3611ebe9383cSRichard Henderson                              const DisasInsn *di)
3612ebe9383cSRichard Henderson {
3613ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3614ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
361531234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
361631234768SRichard Henderson     return true;
3617ebe9383cSRichard Henderson }
3618ebe9383cSRichard Henderson 
361931234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3620ebe9383cSRichard Henderson                              const DisasInsn *di)
3621ebe9383cSRichard Henderson {
3622ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3623ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
362431234768SRichard Henderson     do_fop_wew(ctx, rt, ra, di->f.wew);
362531234768SRichard Henderson     return true;
3626ebe9383cSRichard Henderson }
3627ebe9383cSRichard Henderson 
362831234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn,
3629ebe9383cSRichard Henderson                           const DisasInsn *di)
3630ebe9383cSRichard Henderson {
3631ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3632ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
363331234768SRichard Henderson     do_fop_ded(ctx, rt, ra, di->f.ded);
363431234768SRichard Henderson     return true;
3635ebe9383cSRichard Henderson }
3636ebe9383cSRichard Henderson 
363731234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3638ebe9383cSRichard Henderson                              const DisasInsn *di)
3639ebe9383cSRichard Henderson {
3640ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3641ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
364231234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
364331234768SRichard Henderson     return true;
3644ebe9383cSRichard Henderson }
3645ebe9383cSRichard Henderson 
364631234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3647ebe9383cSRichard Henderson                              const DisasInsn *di)
3648ebe9383cSRichard Henderson {
3649ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3650ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
365131234768SRichard Henderson     do_fop_wed(ctx, rt, ra, di->f.wed);
365231234768SRichard Henderson     return true;
3653ebe9383cSRichard Henderson }
3654ebe9383cSRichard Henderson 
365531234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3656ebe9383cSRichard Henderson                              const DisasInsn *di)
3657ebe9383cSRichard Henderson {
3658ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3659ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
366031234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
366131234768SRichard Henderson     return true;
3662ebe9383cSRichard Henderson }
3663ebe9383cSRichard Henderson 
366431234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3665ebe9383cSRichard Henderson                              const DisasInsn *di)
3666ebe9383cSRichard Henderson {
3667ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3668ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
366931234768SRichard Henderson     do_fop_dew(ctx, rt, ra, di->f.dew);
367031234768SRichard Henderson     return true;
3671ebe9383cSRichard Henderson }
3672ebe9383cSRichard Henderson 
367331234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3674ebe9383cSRichard Henderson                               const DisasInsn *di)
3675ebe9383cSRichard Henderson {
3676ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3677ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3678ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
367931234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
368031234768SRichard Henderson     return true;
3681ebe9383cSRichard Henderson }
3682ebe9383cSRichard Henderson 
368331234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3684ebe9383cSRichard Henderson                               const DisasInsn *di)
3685ebe9383cSRichard Henderson {
3686ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3687ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3688ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
368931234768SRichard Henderson     do_fop_weww(ctx, rt, ra, rb, di->f.weww);
369031234768SRichard Henderson     return true;
3691ebe9383cSRichard Henderson }
3692ebe9383cSRichard Henderson 
369331234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn,
3694ebe9383cSRichard Henderson                            const DisasInsn *di)
3695ebe9383cSRichard Henderson {
3696ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3697ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3698ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
369931234768SRichard Henderson     do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
370031234768SRichard Henderson     return true;
3701ebe9383cSRichard Henderson }
3702ebe9383cSRichard Henderson 
3703ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3704ebe9383cSRichard Henderson {
3705ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3706ebe9383cSRichard Henderson }
3707ebe9383cSRichard Henderson 
3708ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3709ebe9383cSRichard Henderson {
3710ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3711ebe9383cSRichard Henderson }
3712ebe9383cSRichard Henderson 
3713ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3714ebe9383cSRichard Henderson {
3715ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3716ebe9383cSRichard Henderson }
3717ebe9383cSRichard Henderson 
3718ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3719ebe9383cSRichard Henderson {
3720ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3721ebe9383cSRichard Henderson }
3722ebe9383cSRichard Henderson 
3723ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3724ebe9383cSRichard Henderson {
3725ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3726ebe9383cSRichard Henderson }
3727ebe9383cSRichard Henderson 
3728ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3729ebe9383cSRichard Henderson {
3730ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3731ebe9383cSRichard Henderson }
3732ebe9383cSRichard Henderson 
3733ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3734ebe9383cSRichard Henderson {
3735ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3736ebe9383cSRichard Henderson }
3737ebe9383cSRichard Henderson 
3738ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3739ebe9383cSRichard Henderson {
3740ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3741ebe9383cSRichard Henderson }
3742ebe9383cSRichard Henderson 
374331234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
3744ebe9383cSRichard Henderson                       unsigned y, unsigned c)
3745ebe9383cSRichard Henderson {
3746ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3747ebe9383cSRichard Henderson 
3748ebe9383cSRichard Henderson     nullify_over(ctx);
3749ebe9383cSRichard Henderson 
3750ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
3751ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
3752ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3753ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3754ebe9383cSRichard Henderson 
3755ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3756ebe9383cSRichard Henderson 
3757ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
3758ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
3759ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3760ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3761ebe9383cSRichard Henderson 
376231234768SRichard Henderson     nullify_end(ctx);
3763ebe9383cSRichard Henderson }
3764ebe9383cSRichard Henderson 
376531234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
3766ebe9383cSRichard Henderson                             const DisasInsn *di)
3767ebe9383cSRichard Henderson {
3768ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3769ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3770ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3771ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
377231234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
377331234768SRichard Henderson     return true;
3774ebe9383cSRichard Henderson }
3775ebe9383cSRichard Henderson 
377631234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
3777ebe9383cSRichard Henderson                             const DisasInsn *di)
3778ebe9383cSRichard Henderson {
3779ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3780ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3781ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3782ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
378331234768SRichard Henderson     do_fcmp_s(ctx, ra, rb, y, c);
378431234768SRichard Henderson     return true;
3785ebe9383cSRichard Henderson }
3786ebe9383cSRichard Henderson 
378731234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
3788ebe9383cSRichard Henderson {
3789ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3790ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3791ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3792ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3793ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3794ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3795ebe9383cSRichard Henderson 
3796ebe9383cSRichard Henderson     nullify_over(ctx);
3797ebe9383cSRichard Henderson 
3798ebe9383cSRichard Henderson     ta = load_frd0(ra);
3799ebe9383cSRichard Henderson     tb = load_frd0(rb);
3800ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3801ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3802ebe9383cSRichard Henderson 
3803ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
3804ebe9383cSRichard Henderson 
3805ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
3806ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
3807ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3808ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3809ebe9383cSRichard Henderson 
381031234768SRichard Henderson     return nullify_end(ctx);
3811ebe9383cSRichard Henderson }
3812ebe9383cSRichard Henderson 
381331234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn,
3814ebe9383cSRichard Henderson                           const DisasInsn *di)
3815ebe9383cSRichard Henderson {
3816ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3817ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
3818eaa3783bSRichard Henderson     TCGv_reg t;
3819ebe9383cSRichard Henderson 
3820ebe9383cSRichard Henderson     nullify_over(ctx);
3821ebe9383cSRichard Henderson 
3822ebe9383cSRichard Henderson     t = tcg_temp_new();
3823eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3824eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
3825ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3826ebe9383cSRichard Henderson     tcg_temp_free(t);
3827ebe9383cSRichard Henderson 
382831234768SRichard Henderson     return nullify_end(ctx);
3829ebe9383cSRichard Henderson }
3830ebe9383cSRichard Henderson 
383131234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn,
3832ebe9383cSRichard Henderson                           const DisasInsn *di)
3833ebe9383cSRichard Henderson {
3834ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3835ebe9383cSRichard Henderson     int mask;
3836ebe9383cSRichard Henderson     bool inv = false;
3837eaa3783bSRichard Henderson     TCGv_reg t;
3838ebe9383cSRichard Henderson 
3839ebe9383cSRichard Henderson     nullify_over(ctx);
3840ebe9383cSRichard Henderson 
3841ebe9383cSRichard Henderson     t = tcg_temp_new();
3842eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3843ebe9383cSRichard Henderson 
3844ebe9383cSRichard Henderson     switch (c) {
3845ebe9383cSRichard Henderson     case 0: /* simple */
3846eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
3847ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3848ebe9383cSRichard Henderson         goto done;
3849ebe9383cSRichard Henderson     case 2: /* rej */
3850ebe9383cSRichard Henderson         inv = true;
3851ebe9383cSRichard Henderson         /* fallthru */
3852ebe9383cSRichard Henderson     case 1: /* acc */
3853ebe9383cSRichard Henderson         mask = 0x43ff800;
3854ebe9383cSRichard Henderson         break;
3855ebe9383cSRichard Henderson     case 6: /* rej8 */
3856ebe9383cSRichard Henderson         inv = true;
3857ebe9383cSRichard Henderson         /* fallthru */
3858ebe9383cSRichard Henderson     case 5: /* acc8 */
3859ebe9383cSRichard Henderson         mask = 0x43f8000;
3860ebe9383cSRichard Henderson         break;
3861ebe9383cSRichard Henderson     case 9: /* acc6 */
3862ebe9383cSRichard Henderson         mask = 0x43e0000;
3863ebe9383cSRichard Henderson         break;
3864ebe9383cSRichard Henderson     case 13: /* acc4 */
3865ebe9383cSRichard Henderson         mask = 0x4380000;
3866ebe9383cSRichard Henderson         break;
3867ebe9383cSRichard Henderson     case 17: /* acc2 */
3868ebe9383cSRichard Henderson         mask = 0x4200000;
3869ebe9383cSRichard Henderson         break;
3870ebe9383cSRichard Henderson     default:
3871ebe9383cSRichard Henderson         return gen_illegal(ctx);
3872ebe9383cSRichard Henderson     }
3873ebe9383cSRichard Henderson     if (inv) {
3874eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
3875eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
3876ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3877ebe9383cSRichard Henderson     } else {
3878eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
3879ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3880ebe9383cSRichard Henderson     }
3881ebe9383cSRichard Henderson  done:
388231234768SRichard Henderson     return nullify_end(ctx);
3883ebe9383cSRichard Henderson }
3884ebe9383cSRichard Henderson 
388531234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di)
3886ebe9383cSRichard Henderson {
3887ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3888ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3889ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3890ebe9383cSRichard Henderson     TCGv_i64 a, b;
3891ebe9383cSRichard Henderson 
3892ebe9383cSRichard Henderson     nullify_over(ctx);
3893ebe9383cSRichard Henderson 
3894ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
3895ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
3896ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
3897ebe9383cSRichard Henderson     save_frd(rt, a);
3898ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
3899ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
3900ebe9383cSRichard Henderson 
390131234768SRichard Henderson     return nullify_end(ctx);
3902ebe9383cSRichard Henderson }
3903ebe9383cSRichard Henderson 
3904eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
3905eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
3906ebe9383cSRichard Henderson 
3907eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
3908eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
3909eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
3910eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
3911ebe9383cSRichard Henderson 
3912ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
3913ebe9383cSRichard Henderson     /* floating point class zero */
3914ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
3915ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
3916ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
3917ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
3918ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
3919ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
3920ebe9383cSRichard Henderson 
3921ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
3922ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
3923ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
3924ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
3925ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
3926ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
3927ebe9383cSRichard Henderson 
3928ebe9383cSRichard Henderson     /* floating point class three */
3929ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
3930ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
3931ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
3932ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
3933ebe9383cSRichard Henderson 
3934ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
3935ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
3936ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
3937ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
3938ebe9383cSRichard Henderson 
3939ebe9383cSRichard Henderson     /* floating point class one */
3940ebe9383cSRichard Henderson     /* float/float */
3941ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
3942ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
3943ebe9383cSRichard Henderson     /* int/float */
3944ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
3945ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
3946ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
3947ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
3948ebe9383cSRichard Henderson     /* float/int */
3949ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
3950ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
3951ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
3952ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
3953ebe9383cSRichard Henderson     /* float/int truncate */
3954ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
3955ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
3956ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
3957ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
3958ebe9383cSRichard Henderson     /* uint/float */
3959ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
3960ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
3961ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
3962ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
3963ebe9383cSRichard Henderson     /* float/uint */
3964ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
3965ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
3966ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
3967ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
3968ebe9383cSRichard Henderson     /* float/uint truncate */
3969ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
3970ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
3971ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
3972ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
3973ebe9383cSRichard Henderson 
3974ebe9383cSRichard Henderson     /* floating point class two */
3975ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
3976ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
3977ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
3978ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
3979ebe9383cSRichard Henderson 
3980ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
3981ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
3982ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
3983ebe9383cSRichard Henderson };
3984ebe9383cSRichard Henderson 
3985ebe9383cSRichard Henderson #undef FOP_WEW
3986ebe9383cSRichard Henderson #undef FOP_DEW
3987ebe9383cSRichard Henderson #undef FOP_WED
3988ebe9383cSRichard Henderson #undef FOP_WEWW
3989eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
3990eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
3991eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
3992eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
3993ebe9383cSRichard Henderson 
3994ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
3995ebe9383cSRichard Henderson     /* floating point class zero */
3996ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
3997ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
3998ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
3999ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
4000ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
4001ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
4002ebe9383cSRichard Henderson 
4003ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4004ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4005ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4006ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4007ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4008ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4009ebe9383cSRichard Henderson 
4010ebe9383cSRichard Henderson     /* floating point class three */
4011ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
4012ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
4013ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
4014ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
4015ebe9383cSRichard Henderson 
4016ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4017ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4018ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4019ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4020ebe9383cSRichard Henderson 
4021ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
4022ebe9383cSRichard Henderson 
4023ebe9383cSRichard Henderson     /* floating point class one */
4024ebe9383cSRichard Henderson     /* float/float */
4025ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
4026fe0a69ccSRichard Henderson     { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d },
4027ebe9383cSRichard Henderson     /* int/float */
4028fe0a69ccSRichard Henderson     { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s },
4029ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
4030ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
4031ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4032ebe9383cSRichard Henderson     /* float/int */
4033fe0a69ccSRichard Henderson     { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w },
4034ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
4035ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
4036ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4037ebe9383cSRichard Henderson     /* float/int truncate */
4038fe0a69ccSRichard Henderson     { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w },
4039ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
4040ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
4041ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4042ebe9383cSRichard Henderson     /* uint/float */
4043fe0a69ccSRichard Henderson     { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s },
4044ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
4045ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
4046ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4047ebe9383cSRichard Henderson     /* float/uint */
4048fe0a69ccSRichard Henderson     { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw },
4049ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
4050ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
4051ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4052ebe9383cSRichard Henderson     /* float/uint truncate */
4053fe0a69ccSRichard Henderson     { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw },
4054ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
4055ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
4056ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4057ebe9383cSRichard Henderson 
4058ebe9383cSRichard Henderson     /* floating point class two */
4059ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
4060ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
4061ebe9383cSRichard Henderson };
4062ebe9383cSRichard Henderson 
4063ebe9383cSRichard Henderson #undef FOP_WEW
4064ebe9383cSRichard Henderson #undef FOP_DEW
4065ebe9383cSRichard Henderson #undef FOP_WED
4066ebe9383cSRichard Henderson #undef FOP_WEWW
4067ebe9383cSRichard Henderson #undef FOP_DED
4068ebe9383cSRichard Henderson #undef FOP_DEDD
4069ebe9383cSRichard Henderson 
4070ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4071ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4072ebe9383cSRichard Henderson {
4073ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4074ebe9383cSRichard Henderson }
4075ebe9383cSRichard Henderson 
4076b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4077ebe9383cSRichard Henderson {
4078b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4079b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4080b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4081b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4082b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4083ebe9383cSRichard Henderson 
4084ebe9383cSRichard Henderson     nullify_over(ctx);
4085ebe9383cSRichard Henderson 
4086ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4087ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4088ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4089ebe9383cSRichard Henderson 
409031234768SRichard Henderson     return nullify_end(ctx);
4091ebe9383cSRichard Henderson }
4092ebe9383cSRichard Henderson 
4093b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4094b1e2af57SRichard Henderson {
4095b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4096b1e2af57SRichard Henderson }
4097b1e2af57SRichard Henderson 
4098b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4099b1e2af57SRichard Henderson {
4100b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4101b1e2af57SRichard Henderson }
4102b1e2af57SRichard Henderson 
4103b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4104b1e2af57SRichard Henderson {
4105b1e2af57SRichard Henderson     nullify_over(ctx);
4106b1e2af57SRichard Henderson 
4107b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4108b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4109b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4110b1e2af57SRichard Henderson 
4111b1e2af57SRichard Henderson     return nullify_end(ctx);
4112b1e2af57SRichard Henderson }
4113b1e2af57SRichard Henderson 
4114b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4115b1e2af57SRichard Henderson {
4116b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4117b1e2af57SRichard Henderson }
4118b1e2af57SRichard Henderson 
4119b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4120b1e2af57SRichard Henderson {
4121b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4122b1e2af57SRichard Henderson }
4123b1e2af57SRichard Henderson 
412431234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
4125ebe9383cSRichard Henderson                              const DisasInsn *di)
4126ebe9383cSRichard Henderson {
4127ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4128ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4129ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
4130ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
4131ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4132ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
4133ebe9383cSRichard Henderson 
4134ebe9383cSRichard Henderson     nullify_over(ctx);
4135ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
4136ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
4137ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
4138ebe9383cSRichard Henderson 
4139ebe9383cSRichard Henderson     if (neg) {
4140ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
4141ebe9383cSRichard Henderson     } else {
4142ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
4143ebe9383cSRichard Henderson     }
4144ebe9383cSRichard Henderson 
4145ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
4146ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
4147ebe9383cSRichard Henderson     save_frw_i32(rt, a);
4148ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
414931234768SRichard Henderson     return nullify_end(ctx);
4150ebe9383cSRichard Henderson }
4151ebe9383cSRichard Henderson 
415231234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
4153ebe9383cSRichard Henderson                              const DisasInsn *di)
4154ebe9383cSRichard Henderson {
4155ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4156ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4157ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4158ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4159ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4160ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
4161ebe9383cSRichard Henderson 
4162ebe9383cSRichard Henderson     nullify_over(ctx);
4163ebe9383cSRichard Henderson     a = load_frd0(rm1);
4164ebe9383cSRichard Henderson     b = load_frd0(rm2);
4165ebe9383cSRichard Henderson     c = load_frd0(ra3);
4166ebe9383cSRichard Henderson 
4167ebe9383cSRichard Henderson     if (neg) {
4168ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
4169ebe9383cSRichard Henderson     } else {
4170ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
4171ebe9383cSRichard Henderson     }
4172ebe9383cSRichard Henderson 
4173ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4174ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
4175ebe9383cSRichard Henderson     save_frd(rt, a);
4176ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
417731234768SRichard Henderson     return nullify_end(ctx);
4178ebe9383cSRichard Henderson }
4179ebe9383cSRichard Henderson 
4180ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
4181ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
4182ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
4183ebe9383cSRichard Henderson };
4184ebe9383cSRichard Henderson 
418531234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn,
418661766fe9SRichard Henderson                                 const DisasInsn table[], size_t n)
418761766fe9SRichard Henderson {
418861766fe9SRichard Henderson     size_t i;
418961766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
419061766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
419131234768SRichard Henderson             table[i].trans(ctx, insn, &table[i]);
419231234768SRichard Henderson             return;
419361766fe9SRichard Henderson         }
419461766fe9SRichard Henderson     }
4195b36942a6SRichard Henderson     qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n",
4196b36942a6SRichard Henderson                   insn, ctx->base.pc_next);
419731234768SRichard Henderson     gen_illegal(ctx);
419861766fe9SRichard Henderson }
419961766fe9SRichard Henderson 
420061766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
420161766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
420261766fe9SRichard Henderson 
420331234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn)
420461766fe9SRichard Henderson {
420540f9f908SRichard Henderson     uint32_t opc;
420661766fe9SRichard Henderson 
420740f9f908SRichard Henderson     /* Transition to the auto-generated decoder.  */
420840f9f908SRichard Henderson     if (decode(ctx, insn)) {
420940f9f908SRichard Henderson         return;
421040f9f908SRichard Henderson     }
421140f9f908SRichard Henderson 
421240f9f908SRichard Henderson     opc = extract32(insn, 26, 6);
421361766fe9SRichard Henderson     switch (opc) {
421496d6407fSRichard Henderson     case 0x09:
421531234768SRichard Henderson         trans_copr_w(ctx, insn);
421631234768SRichard Henderson         return;
421796d6407fSRichard Henderson     case 0x0B:
421831234768SRichard Henderson         trans_copr_dw(ctx, insn);
421931234768SRichard Henderson         return;
4220ebe9383cSRichard Henderson     case 0x0C:
422131234768SRichard Henderson         translate_table(ctx, insn, table_float_0c);
422231234768SRichard Henderson         return;
4223ebe9383cSRichard Henderson     case 0x0E:
422431234768SRichard Henderson         translate_table(ctx, insn, table_float_0e);
422531234768SRichard Henderson         return;
422696d6407fSRichard Henderson 
4227ebe9383cSRichard Henderson     case 0x2E:
422831234768SRichard Henderson         translate_table(ctx, insn, table_fp_fused);
422931234768SRichard Henderson         return;
423096d6407fSRichard Henderson 
423196d6407fSRichard Henderson     case 0x04: /* spopn */
423296d6407fSRichard Henderson     case 0x05: /* diag */
423396d6407fSRichard Henderson     case 0x0F: /* product specific */
423496d6407fSRichard Henderson         break;
423596d6407fSRichard Henderson 
423696d6407fSRichard Henderson     case 0x07: /* unassigned */
423796d6407fSRichard Henderson     case 0x15: /* unassigned */
423896d6407fSRichard Henderson     case 0x1D: /* unassigned */
423996d6407fSRichard Henderson     case 0x37: /* unassigned */
42406210db05SHelge Deller         break;
42416210db05SHelge Deller     case 0x3F:
42426210db05SHelge Deller #ifndef CONFIG_USER_ONLY
42436210db05SHelge Deller         /* Unassigned, but use as system-halt.  */
42446210db05SHelge Deller         if (insn == 0xfffdead0) {
424531234768SRichard Henderson             gen_hlt(ctx, 0); /* halt system */
424631234768SRichard Henderson             return;
42476210db05SHelge Deller         }
42486210db05SHelge Deller         if (insn == 0xfffdead1) {
424931234768SRichard Henderson             gen_hlt(ctx, 1); /* reset system */
425031234768SRichard Henderson             return;
42516210db05SHelge Deller         }
42526210db05SHelge Deller #endif
42536210db05SHelge Deller         break;
425461766fe9SRichard Henderson     default:
425561766fe9SRichard Henderson         break;
425661766fe9SRichard Henderson     }
425731234768SRichard Henderson     gen_illegal(ctx);
425861766fe9SRichard Henderson }
425961766fe9SRichard Henderson 
4260b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
426161766fe9SRichard Henderson {
426251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4263f764718dSRichard Henderson     int bound;
426461766fe9SRichard Henderson 
426551b061fbSRichard Henderson     ctx->cs = cs;
4266494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
42673d68ee7bSRichard Henderson 
42683d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
42693d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
42703d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4271ebd0e151SRichard Henderson     ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX;
4272ebd0e151SRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX;
4273c301f34eSRichard Henderson #else
4274494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4275494737b7SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX);
42763d68ee7bSRichard Henderson 
4277c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4278c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4279c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4280c301f34eSRichard Henderson     int32_t diff = cs_base;
4281c301f34eSRichard Henderson 
4282c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4283c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4284c301f34eSRichard Henderson #endif
428551b061fbSRichard Henderson     ctx->iaoq_n = -1;
4286f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
428761766fe9SRichard Henderson 
42883d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
42893d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4290b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
42913d68ee7bSRichard Henderson 
429286f8d05fSRichard Henderson     ctx->ntempr = 0;
429386f8d05fSRichard Henderson     ctx->ntempl = 0;
429486f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
429586f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
429661766fe9SRichard Henderson }
429761766fe9SRichard Henderson 
429851b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
429951b061fbSRichard Henderson {
430051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
430161766fe9SRichard Henderson 
43023d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
430351b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
430451b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4305494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
430651b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
430751b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4308129e9cc3SRichard Henderson     }
430951b061fbSRichard Henderson     ctx->null_lab = NULL;
431061766fe9SRichard Henderson }
431161766fe9SRichard Henderson 
431251b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
431351b061fbSRichard Henderson {
431451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
431551b061fbSRichard Henderson 
431651b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
431751b061fbSRichard Henderson }
431851b061fbSRichard Henderson 
431951b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
432051b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
432151b061fbSRichard Henderson {
432251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
432351b061fbSRichard Henderson 
432431234768SRichard Henderson     gen_excp(ctx, EXCP_DEBUG);
4325c301f34eSRichard Henderson     ctx->base.pc_next += 4;
432651b061fbSRichard Henderson     return true;
432751b061fbSRichard Henderson }
432851b061fbSRichard Henderson 
432951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
433051b061fbSRichard Henderson {
433151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
433251b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
433351b061fbSRichard Henderson     DisasJumpType ret;
433451b061fbSRichard Henderson     int i, n;
433551b061fbSRichard Henderson 
433651b061fbSRichard Henderson     /* Execute one insn.  */
4337ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4338c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
433931234768SRichard Henderson         do_page_zero(ctx);
434031234768SRichard Henderson         ret = ctx->base.is_jmp;
4341869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4342ba1d0b44SRichard Henderson     } else
4343ba1d0b44SRichard Henderson #endif
4344ba1d0b44SRichard Henderson     {
434561766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
434661766fe9SRichard Henderson            the page permissions for execute.  */
4347c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
434861766fe9SRichard Henderson 
434961766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
435061766fe9SRichard Henderson            This will be overwritten by a branch.  */
435151b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
435251b061fbSRichard Henderson             ctx->iaoq_n = -1;
435351b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4354eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
435561766fe9SRichard Henderson         } else {
435651b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4357f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
435861766fe9SRichard Henderson         }
435961766fe9SRichard Henderson 
436051b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
436151b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4362869051eaSRichard Henderson             ret = DISAS_NEXT;
4363129e9cc3SRichard Henderson         } else {
43641a19da0dSRichard Henderson             ctx->insn = insn;
436531234768SRichard Henderson             translate_one(ctx, insn);
436631234768SRichard Henderson             ret = ctx->base.is_jmp;
436751b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4368129e9cc3SRichard Henderson         }
436961766fe9SRichard Henderson     }
437061766fe9SRichard Henderson 
437151b061fbSRichard Henderson     /* Free any temporaries allocated.  */
437286f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
437386f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
437486f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
437561766fe9SRichard Henderson     }
437686f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
437786f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
437886f8d05fSRichard Henderson         ctx->templ[i] = NULL;
437986f8d05fSRichard Henderson     }
438086f8d05fSRichard Henderson     ctx->ntempr = 0;
438186f8d05fSRichard Henderson     ctx->ntempl = 0;
438261766fe9SRichard Henderson 
43833d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
43843d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
438551b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4386c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4387c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4388c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4389c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
439051b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
439151b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
439231234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4393129e9cc3SRichard Henderson         } else {
439431234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
439561766fe9SRichard Henderson         }
4396129e9cc3SRichard Henderson     }
439751b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
439851b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4399c301f34eSRichard Henderson     ctx->base.pc_next += 4;
440061766fe9SRichard Henderson 
4401869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
440251b061fbSRichard Henderson         return;
440361766fe9SRichard Henderson     }
440451b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4405eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
440651b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4407c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4408c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4409c301f34eSRichard Henderson #endif
441051b061fbSRichard Henderson         nullify_save(ctx);
441151b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
441251b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4413eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
441461766fe9SRichard Henderson     }
441561766fe9SRichard Henderson }
441661766fe9SRichard Henderson 
441751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
441851b061fbSRichard Henderson {
441951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4420e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
442151b061fbSRichard Henderson 
4422e1b5a5edSRichard Henderson     switch (is_jmp) {
4423869051eaSRichard Henderson     case DISAS_NORETURN:
442461766fe9SRichard Henderson         break;
442551b061fbSRichard Henderson     case DISAS_TOO_MANY:
4426869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4427e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
442851b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
442951b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
443051b061fbSRichard Henderson         nullify_save(ctx);
443161766fe9SRichard Henderson         /* FALLTHRU */
4432869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
443351b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
443461766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4435e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
443607ea28b4SRichard Henderson             tcg_gen_exit_tb(NULL, 0);
443761766fe9SRichard Henderson         } else {
44387f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
443961766fe9SRichard Henderson         }
444061766fe9SRichard Henderson         break;
444161766fe9SRichard Henderson     default:
444251b061fbSRichard Henderson         g_assert_not_reached();
444361766fe9SRichard Henderson     }
444451b061fbSRichard Henderson }
444561766fe9SRichard Henderson 
444651b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
444751b061fbSRichard Henderson {
4448c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
444961766fe9SRichard Henderson 
4450ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4451ba1d0b44SRichard Henderson     switch (pc) {
44527ad439dfSRichard Henderson     case 0x00:
445351b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4454ba1d0b44SRichard Henderson         return;
44557ad439dfSRichard Henderson     case 0xb0:
445651b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4457ba1d0b44SRichard Henderson         return;
44587ad439dfSRichard Henderson     case 0xe0:
445951b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4460ba1d0b44SRichard Henderson         return;
44617ad439dfSRichard Henderson     case 0x100:
446251b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4463ba1d0b44SRichard Henderson         return;
44647ad439dfSRichard Henderson     }
4465ba1d0b44SRichard Henderson #endif
4466ba1d0b44SRichard Henderson 
4467ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4468eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
446961766fe9SRichard Henderson }
447051b061fbSRichard Henderson 
447151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
447251b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
447351b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
447451b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
447551b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
447651b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
447751b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
447851b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
447951b061fbSRichard Henderson };
448051b061fbSRichard Henderson 
448151b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
448251b061fbSRichard Henderson 
448351b061fbSRichard Henderson {
448451b061fbSRichard Henderson     DisasContext ctx;
448551b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
448661766fe9SRichard Henderson }
448761766fe9SRichard Henderson 
448861766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
448961766fe9SRichard Henderson                           target_ulong *data)
449061766fe9SRichard Henderson {
449161766fe9SRichard Henderson     env->iaoq_f = data[0];
449286f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
449361766fe9SRichard Henderson         env->iaoq_b = data[1];
449461766fe9SRichard Henderson     }
449561766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
449661766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
449761766fe9SRichard Henderson        that the instruction was not nullified.  */
449861766fe9SRichard Henderson     env->psw_n = 0;
449961766fe9SRichard Henderson }
4500