161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265217d1a5eSRichard Henderson 266217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 267217d1a5eSRichard Henderson MemOp unalign; 268217d1a5eSRichard Henderson #endif 26961766fe9SRichard Henderson } DisasContext; 27061766fe9SRichard Henderson 271217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 272217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 273217d1a5eSRichard Henderson #else 2742d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 275217d1a5eSRichard Henderson #endif 276217d1a5eSRichard Henderson 277e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 278451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 279e36f27efSRichard Henderson { 280e36f27efSRichard Henderson if (val & PSW_SM_E) { 281e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 282e36f27efSRichard Henderson } 283e36f27efSRichard Henderson if (val & PSW_SM_W) { 284e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 285e36f27efSRichard Henderson } 286e36f27efSRichard Henderson return val; 287e36f27efSRichard Henderson } 288e36f27efSRichard Henderson 289deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 290451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 291deee69a1SRichard Henderson { 292deee69a1SRichard Henderson return ~val; 293deee69a1SRichard Henderson } 294deee69a1SRichard Henderson 2951cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2961cd012a5SRichard Henderson we use for the final M. */ 297451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2981cd012a5SRichard Henderson { 2991cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3001cd012a5SRichard Henderson } 3011cd012a5SRichard Henderson 302740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 303451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 304740038d7SRichard Henderson { 305740038d7SRichard Henderson return val ? 1 : -1; 306740038d7SRichard Henderson } 307740038d7SRichard Henderson 308451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 309740038d7SRichard Henderson { 310740038d7SRichard Henderson return val ? -1 : 1; 311740038d7SRichard Henderson } 312740038d7SRichard Henderson 313740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 314451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31501afb7beSRichard Henderson { 31601afb7beSRichard Henderson return val << 2; 31701afb7beSRichard Henderson } 31801afb7beSRichard Henderson 319740038d7SRichard Henderson /* Used for fp memory ops. */ 320451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 321740038d7SRichard Henderson { 322740038d7SRichard Henderson return val << 3; 323740038d7SRichard Henderson } 324740038d7SRichard Henderson 3250588e061SRichard Henderson /* Used for assemble_21. */ 326451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3270588e061SRichard Henderson { 3280588e061SRichard Henderson return val << 11; 3290588e061SRichard Henderson } 3300588e061SRichard Henderson 33101afb7beSRichard Henderson 33240f9f908SRichard Henderson /* Include the auto-generated decoder. */ 333abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33440f9f908SRichard Henderson 33561766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33661766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 337869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33861766fe9SRichard Henderson 33961766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34061766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 341869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34261766fe9SRichard Henderson 343e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 344e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 345e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 346c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 347e1b5a5edSRichard Henderson 34861766fe9SRichard Henderson /* global register indexes */ 349eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35033423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 351494737b7SRichard Henderson static TCGv_i64 cpu_srH; 352eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 354c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 356eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 357eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36161766fe9SRichard Henderson 36261766fe9SRichard Henderson void hppa_translate_init(void) 36361766fe9SRichard Henderson { 36461766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36561766fe9SRichard Henderson 366eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36761766fe9SRichard Henderson static const GlobalVar vars[] = { 36835136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 36961766fe9SRichard Henderson DEF_VAR(psw_n), 37061766fe9SRichard Henderson DEF_VAR(psw_v), 37161766fe9SRichard Henderson DEF_VAR(psw_cb), 37261766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37361766fe9SRichard Henderson DEF_VAR(iaoq_f), 37461766fe9SRichard Henderson DEF_VAR(iaoq_b), 37561766fe9SRichard Henderson }; 37661766fe9SRichard Henderson 37761766fe9SRichard Henderson #undef DEF_VAR 37861766fe9SRichard Henderson 37961766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38061766fe9SRichard Henderson static const char gr_names[32][4] = { 38161766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38261766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38361766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38461766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38561766fe9SRichard Henderson }; 38633423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 387494737b7SRichard Henderson static const char sr_names[5][4] = { 388494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 38933423472SRichard Henderson }; 39061766fe9SRichard Henderson 39161766fe9SRichard Henderson int i; 39261766fe9SRichard Henderson 393f764718dSRichard Henderson cpu_gr[0] = NULL; 39461766fe9SRichard Henderson for (i = 1; i < 32; i++) { 395ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39661766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39761766fe9SRichard Henderson gr_names[i]); 39861766fe9SRichard Henderson } 39933423472SRichard Henderson for (i = 0; i < 4; i++) { 400ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40133423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40233423472SRichard Henderson sr_names[i]); 40333423472SRichard Henderson } 404ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 405494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 406494737b7SRichard Henderson sr_names[4]); 40761766fe9SRichard Henderson 40861766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 40961766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 410ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41161766fe9SRichard Henderson } 412c301f34eSRichard Henderson 413ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 414c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 415c301f34eSRichard Henderson "iasq_f"); 416ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 417c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 418c301f34eSRichard Henderson "iasq_b"); 41961766fe9SRichard Henderson } 42061766fe9SRichard Henderson 421129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 422129e9cc3SRichard Henderson { 423f764718dSRichard Henderson return (DisasCond){ 424f764718dSRichard Henderson .c = TCG_COND_NEVER, 425f764718dSRichard Henderson .a0 = NULL, 426f764718dSRichard Henderson .a1 = NULL, 427f764718dSRichard Henderson }; 428129e9cc3SRichard Henderson } 429129e9cc3SRichard Henderson 430df0232feSRichard Henderson static DisasCond cond_make_t(void) 431df0232feSRichard Henderson { 432df0232feSRichard Henderson return (DisasCond){ 433df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 434df0232feSRichard Henderson .a0 = NULL, 435df0232feSRichard Henderson .a1 = NULL, 436df0232feSRichard Henderson }; 437df0232feSRichard Henderson } 438df0232feSRichard Henderson 439129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 440129e9cc3SRichard Henderson { 441f764718dSRichard Henderson return (DisasCond){ 442f764718dSRichard Henderson .c = TCG_COND_NE, 443f764718dSRichard Henderson .a0 = cpu_psw_n, 4446e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 445f764718dSRichard Henderson }; 446129e9cc3SRichard Henderson } 447129e9cc3SRichard Henderson 448b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 449b47a4a02SSven Schnelle { 450b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 451b47a4a02SSven Schnelle return (DisasCond){ 4526e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 453b47a4a02SSven Schnelle }; 454b47a4a02SSven Schnelle } 455b47a4a02SSven Schnelle 456eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 457129e9cc3SRichard Henderson { 458b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 459b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 460b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 461129e9cc3SRichard Henderson } 462129e9cc3SRichard Henderson 463eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 464129e9cc3SRichard Henderson { 465129e9cc3SRichard Henderson DisasCond r = { .c = c }; 466129e9cc3SRichard Henderson 467129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 468129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 469eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 470129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 471eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 472129e9cc3SRichard Henderson 473129e9cc3SRichard Henderson return r; 474129e9cc3SRichard Henderson } 475129e9cc3SRichard Henderson 476129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 477129e9cc3SRichard Henderson { 478129e9cc3SRichard Henderson switch (cond->c) { 479129e9cc3SRichard Henderson default: 480f764718dSRichard Henderson cond->a0 = NULL; 481f764718dSRichard Henderson cond->a1 = NULL; 482129e9cc3SRichard Henderson /* fallthru */ 483129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 484129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 485129e9cc3SRichard Henderson break; 486129e9cc3SRichard Henderson case TCG_COND_NEVER: 487129e9cc3SRichard Henderson break; 488129e9cc3SRichard Henderson } 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson 491eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49261766fe9SRichard Henderson { 49361766fe9SRichard Henderson if (reg == 0) { 494e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 495eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49661766fe9SRichard Henderson return t; 49761766fe9SRichard Henderson } else { 49861766fe9SRichard Henderson return cpu_gr[reg]; 49961766fe9SRichard Henderson } 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson 502eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50361766fe9SRichard Henderson { 504129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 505e12c6309SRichard Henderson return tcg_temp_new(); 50661766fe9SRichard Henderson } else { 50761766fe9SRichard Henderson return cpu_gr[reg]; 50861766fe9SRichard Henderson } 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson 511eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 512129e9cc3SRichard Henderson { 513129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 514eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 515129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 516129e9cc3SRichard Henderson } else { 517eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 518129e9cc3SRichard Henderson } 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson 521eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 522129e9cc3SRichard Henderson { 523129e9cc3SRichard Henderson if (reg != 0) { 524129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 525129e9cc3SRichard Henderson } 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson 528e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 52996d6407fSRichard Henderson # define HI_OFS 0 53096d6407fSRichard Henderson # define LO_OFS 4 53196d6407fSRichard Henderson #else 53296d6407fSRichard Henderson # define HI_OFS 4 53396d6407fSRichard Henderson # define LO_OFS 0 53496d6407fSRichard Henderson #endif 53596d6407fSRichard Henderson 53696d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53796d6407fSRichard Henderson { 53896d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 539ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54096d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54196d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54296d6407fSRichard Henderson return ret; 54396d6407fSRichard Henderson } 54496d6407fSRichard Henderson 545ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 546ebe9383cSRichard Henderson { 547ebe9383cSRichard Henderson if (rt == 0) { 5480992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5490992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5500992a930SRichard Henderson return ret; 551ebe9383cSRichard Henderson } else { 552ebe9383cSRichard Henderson return load_frw_i32(rt); 553ebe9383cSRichard Henderson } 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson 556ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 557ebe9383cSRichard Henderson { 558ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5590992a930SRichard Henderson if (rt == 0) { 5600992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5610992a930SRichard Henderson } else { 562ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 563ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 564ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 565ebe9383cSRichard Henderson } 5660992a930SRichard Henderson return ret; 567ebe9383cSRichard Henderson } 568ebe9383cSRichard Henderson 56996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57096d6407fSRichard Henderson { 571ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57496d6407fSRichard Henderson } 57596d6407fSRichard Henderson 57696d6407fSRichard Henderson #undef HI_OFS 57796d6407fSRichard Henderson #undef LO_OFS 57896d6407fSRichard Henderson 57996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58096d6407fSRichard Henderson { 58196d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 582ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58396d6407fSRichard Henderson return ret; 58496d6407fSRichard Henderson } 58596d6407fSRichard Henderson 586ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 587ebe9383cSRichard Henderson { 588ebe9383cSRichard Henderson if (rt == 0) { 5890992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5900992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5910992a930SRichard Henderson return ret; 592ebe9383cSRichard Henderson } else { 593ebe9383cSRichard Henderson return load_frd(rt); 594ebe9383cSRichard Henderson } 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson 59796d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59896d6407fSRichard Henderson { 599ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60096d6407fSRichard Henderson } 60196d6407fSRichard Henderson 60233423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60333423472SRichard Henderson { 60433423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60533423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60633423472SRichard Henderson #else 60733423472SRichard Henderson if (reg < 4) { 60833423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 609494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 610494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61133423472SRichard Henderson } else { 612ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61333423472SRichard Henderson } 61433423472SRichard Henderson #endif 61533423472SRichard Henderson } 61633423472SRichard Henderson 617129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 618129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 619129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 620129e9cc3SRichard Henderson { 621129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 622129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 623129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 624129e9cc3SRichard Henderson 625129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 626129e9cc3SRichard Henderson 627129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6286e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 629129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 630eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 631129e9cc3SRichard Henderson } 632129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 633129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 634129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 635129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 636129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 637eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 638129e9cc3SRichard Henderson } 639129e9cc3SRichard Henderson 640eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 641129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 642129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 643129e9cc3SRichard Henderson } 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson 646129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 647129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 648129e9cc3SRichard Henderson { 649129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 650129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 651eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 652129e9cc3SRichard Henderson } 653129e9cc3SRichard Henderson return; 654129e9cc3SRichard Henderson } 6556e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 656eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 657129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 658129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 659129e9cc3SRichard Henderson } 660129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 661129e9cc3SRichard Henderson } 662129e9cc3SRichard Henderson 663129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 664129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 665129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 666129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 667129e9cc3SRichard Henderson { 668129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 669eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 670129e9cc3SRichard Henderson } 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson 673129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67440f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67540f9f908SRichard Henderson it may be tail-called from a translate function. */ 67631234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 677129e9cc3SRichard Henderson { 678129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 67931234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 680129e9cc3SRichard Henderson 681f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 682f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 683f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 684f49b3537SRichard Henderson 685129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 686129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 687129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 688129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 68931234768SRichard Henderson return true; 690129e9cc3SRichard Henderson } 691129e9cc3SRichard Henderson ctx->null_lab = NULL; 692129e9cc3SRichard Henderson 693129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 694129e9cc3SRichard Henderson /* The next instruction will be unconditional, 695129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 696129e9cc3SRichard Henderson gen_set_label(null_lab); 697129e9cc3SRichard Henderson } else { 698129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 699129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 700129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 701129e9cc3SRichard Henderson label we have the proper value in place. */ 702129e9cc3SRichard Henderson nullify_save(ctx); 703129e9cc3SRichard Henderson gen_set_label(null_lab); 704129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 705129e9cc3SRichard Henderson } 706869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70731234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 708129e9cc3SRichard Henderson } 70931234768SRichard Henderson return true; 710129e9cc3SRichard Henderson } 711129e9cc3SRichard Henderson 712eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 71361766fe9SRichard Henderson { 71461766fe9SRichard Henderson if (unlikely(ival == -1)) { 715eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 71661766fe9SRichard Henderson } else { 717eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 71861766fe9SRichard Henderson } 71961766fe9SRichard Henderson } 72061766fe9SRichard Henderson 721eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 72261766fe9SRichard Henderson { 72361766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 72461766fe9SRichard Henderson } 72561766fe9SRichard Henderson 72661766fe9SRichard Henderson static void gen_excp_1(int exception) 72761766fe9SRichard Henderson { 728ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 72961766fe9SRichard Henderson } 73061766fe9SRichard Henderson 73131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 73261766fe9SRichard Henderson { 73361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 73461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 735129e9cc3SRichard Henderson nullify_save(ctx); 73661766fe9SRichard Henderson gen_excp_1(exception); 73731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 73861766fe9SRichard Henderson } 73961766fe9SRichard Henderson 74031234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7411a19da0dSRichard Henderson { 74231234768SRichard Henderson nullify_over(ctx); 74329dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 744ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 74531234768SRichard Henderson gen_excp(ctx, exc); 74631234768SRichard Henderson return nullify_end(ctx); 7471a19da0dSRichard Henderson } 7481a19da0dSRichard Henderson 74931234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 75061766fe9SRichard Henderson { 75131234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 75261766fe9SRichard Henderson } 75361766fe9SRichard Henderson 75440f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 75540f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 75640f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 75740f9f908SRichard Henderson #else 758e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 759e1b5a5edSRichard Henderson do { \ 760e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 76131234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 762e1b5a5edSRichard Henderson } \ 763e1b5a5edSRichard Henderson } while (0) 76440f9f908SRichard Henderson #endif 765e1b5a5edSRichard Henderson 766eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 76761766fe9SRichard Henderson { 76857f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 76961766fe9SRichard Henderson } 77061766fe9SRichard Henderson 771129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 772129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 773129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 774129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 775129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 776129e9cc3SRichard Henderson { 777129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 778129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 779129e9cc3SRichard Henderson } 780129e9cc3SRichard Henderson 78161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 782eaa3783bSRichard Henderson target_ureg f, target_ureg b) 78361766fe9SRichard Henderson { 78461766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 78561766fe9SRichard Henderson tcg_gen_goto_tb(which); 786eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 787eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 78807ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 78961766fe9SRichard Henderson } else { 79061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 79161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 7927f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79361766fe9SRichard Henderson } 79461766fe9SRichard Henderson } 79561766fe9SRichard Henderson 796b47a4a02SSven Schnelle static bool cond_need_sv(int c) 797b47a4a02SSven Schnelle { 798b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 799b47a4a02SSven Schnelle } 800b47a4a02SSven Schnelle 801b47a4a02SSven Schnelle static bool cond_need_cb(int c) 802b47a4a02SSven Schnelle { 803b47a4a02SSven Schnelle return c == 4 || c == 5; 804b47a4a02SSven Schnelle } 805b47a4a02SSven Schnelle 806*72ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 807*72ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 808*72ca8753SRichard Henderson { 809*72ca8753SRichard Henderson return TARGET_REGISTER_BITS == 64 && !d; 810*72ca8753SRichard Henderson } 811*72ca8753SRichard Henderson 812b47a4a02SSven Schnelle /* 813b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 814b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 815b47a4a02SSven Schnelle */ 816b2167459SRichard Henderson 817eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 818eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 819b2167459SRichard Henderson { 820b2167459SRichard Henderson DisasCond cond; 821eaa3783bSRichard Henderson TCGv_reg tmp; 822b2167459SRichard Henderson 823b2167459SRichard Henderson switch (cf >> 1) { 824b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 825b2167459SRichard Henderson cond = cond_make_f(); 826b2167459SRichard Henderson break; 827b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 828b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 829b2167459SRichard Henderson break; 830b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 831b47a4a02SSven Schnelle tmp = tcg_temp_new(); 832b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 833b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 834b2167459SRichard Henderson break; 835b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 836b47a4a02SSven Schnelle /* 837b47a4a02SSven Schnelle * Simplify: 838b47a4a02SSven Schnelle * (N ^ V) | Z 839b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 840b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 841b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 842b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 843b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 844b47a4a02SSven Schnelle */ 845b47a4a02SSven Schnelle tmp = tcg_temp_new(); 846b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 847b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 848b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 849b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 850b2167459SRichard Henderson break; 851b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 852b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 853b2167459SRichard Henderson break; 854b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 855b2167459SRichard Henderson tmp = tcg_temp_new(); 856eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 857eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 858b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 859b2167459SRichard Henderson break; 860b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 861b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 862b2167459SRichard Henderson break; 863b2167459SRichard Henderson case 7: /* OD / EV */ 864b2167459SRichard Henderson tmp = tcg_temp_new(); 865eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 866b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 867b2167459SRichard Henderson break; 868b2167459SRichard Henderson default: 869b2167459SRichard Henderson g_assert_not_reached(); 870b2167459SRichard Henderson } 871b2167459SRichard Henderson if (cf & 1) { 872b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 873b2167459SRichard Henderson } 874b2167459SRichard Henderson 875b2167459SRichard Henderson return cond; 876b2167459SRichard Henderson } 877b2167459SRichard Henderson 878b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 879b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 880b2167459SRichard Henderson deleted as unused. */ 881b2167459SRichard Henderson 882eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 883eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 884b2167459SRichard Henderson { 885b2167459SRichard Henderson DisasCond cond; 886b2167459SRichard Henderson 887b2167459SRichard Henderson switch (cf >> 1) { 888b2167459SRichard Henderson case 1: /* = / <> */ 889b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 890b2167459SRichard Henderson break; 891b2167459SRichard Henderson case 2: /* < / >= */ 892b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 893b2167459SRichard Henderson break; 894b2167459SRichard Henderson case 3: /* <= / > */ 895b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 896b2167459SRichard Henderson break; 897b2167459SRichard Henderson case 4: /* << / >>= */ 898b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 899b2167459SRichard Henderson break; 900b2167459SRichard Henderson case 5: /* <<= / >> */ 901b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 902b2167459SRichard Henderson break; 903b2167459SRichard Henderson default: 904b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 905b2167459SRichard Henderson } 906b2167459SRichard Henderson if (cf & 1) { 907b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 908b2167459SRichard Henderson } 909b2167459SRichard Henderson 910b2167459SRichard Henderson return cond; 911b2167459SRichard Henderson } 912b2167459SRichard Henderson 913df0232feSRichard Henderson /* 914df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 915df0232feSRichard Henderson * computed, and use of them is undefined. 916df0232feSRichard Henderson * 917df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 918df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 919df0232feSRichard Henderson * how cases c={2,3} are treated. 920df0232feSRichard Henderson */ 921b2167459SRichard Henderson 922eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 923b2167459SRichard Henderson { 924df0232feSRichard Henderson switch (cf) { 925df0232feSRichard Henderson case 0: /* never */ 926df0232feSRichard Henderson case 9: /* undef, C */ 927df0232feSRichard Henderson case 11: /* undef, C & !Z */ 928df0232feSRichard Henderson case 12: /* undef, V */ 929df0232feSRichard Henderson return cond_make_f(); 930df0232feSRichard Henderson 931df0232feSRichard Henderson case 1: /* true */ 932df0232feSRichard Henderson case 8: /* undef, !C */ 933df0232feSRichard Henderson case 10: /* undef, !C | Z */ 934df0232feSRichard Henderson case 13: /* undef, !V */ 935df0232feSRichard Henderson return cond_make_t(); 936df0232feSRichard Henderson 937df0232feSRichard Henderson case 2: /* == */ 938df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 939df0232feSRichard Henderson case 3: /* <> */ 940df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 941df0232feSRichard Henderson case 4: /* < */ 942df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 943df0232feSRichard Henderson case 5: /* >= */ 944df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 945df0232feSRichard Henderson case 6: /* <= */ 946df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 947df0232feSRichard Henderson case 7: /* > */ 948df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 949df0232feSRichard Henderson 950df0232feSRichard Henderson case 14: /* OD */ 951df0232feSRichard Henderson case 15: /* EV */ 952df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 953df0232feSRichard Henderson 954df0232feSRichard Henderson default: 955df0232feSRichard Henderson g_assert_not_reached(); 956b2167459SRichard Henderson } 957b2167459SRichard Henderson } 958b2167459SRichard Henderson 95998cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 96098cd9ca7SRichard Henderson 961eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 96298cd9ca7SRichard Henderson { 96398cd9ca7SRichard Henderson unsigned c, f; 96498cd9ca7SRichard Henderson 96598cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 96698cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 96798cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 96898cd9ca7SRichard Henderson c = orig & 3; 96998cd9ca7SRichard Henderson if (c == 3) { 97098cd9ca7SRichard Henderson c = 7; 97198cd9ca7SRichard Henderson } 97298cd9ca7SRichard Henderson f = (orig & 4) / 4; 97398cd9ca7SRichard Henderson 97498cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 97598cd9ca7SRichard Henderson } 97698cd9ca7SRichard Henderson 977b2167459SRichard Henderson /* Similar, but for unit conditions. */ 978b2167459SRichard Henderson 979eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 980eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 981b2167459SRichard Henderson { 982b2167459SRichard Henderson DisasCond cond; 983eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 984b2167459SRichard Henderson 985b2167459SRichard Henderson if (cf & 8) { 986b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 987b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 988b2167459SRichard Henderson * leaves us with carry bits spread across two words. 989b2167459SRichard Henderson */ 990b2167459SRichard Henderson cb = tcg_temp_new(); 991b2167459SRichard Henderson tmp = tcg_temp_new(); 992eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 993eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 994eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 995eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 996b2167459SRichard Henderson } 997b2167459SRichard Henderson 998b2167459SRichard Henderson switch (cf >> 1) { 999b2167459SRichard Henderson case 0: /* never / TR */ 1000b2167459SRichard Henderson case 1: /* undefined */ 1001b2167459SRichard Henderson case 5: /* undefined */ 1002b2167459SRichard Henderson cond = cond_make_f(); 1003b2167459SRichard Henderson break; 1004b2167459SRichard Henderson 1005b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1006b2167459SRichard Henderson /* See hasless(v,1) from 1007b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1008b2167459SRichard Henderson */ 1009b2167459SRichard Henderson tmp = tcg_temp_new(); 1010eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1011eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1012eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1013b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1014b2167459SRichard Henderson break; 1015b2167459SRichard Henderson 1016b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1017b2167459SRichard Henderson tmp = tcg_temp_new(); 1018eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1019eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1020eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1021b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1022b2167459SRichard Henderson break; 1023b2167459SRichard Henderson 1024b2167459SRichard Henderson case 4: /* SDC / NDC */ 1025eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1026b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1027b2167459SRichard Henderson break; 1028b2167459SRichard Henderson 1029b2167459SRichard Henderson case 6: /* SBC / NBC */ 1030eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1031b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1032b2167459SRichard Henderson break; 1033b2167459SRichard Henderson 1034b2167459SRichard Henderson case 7: /* SHC / NHC */ 1035eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1036b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1037b2167459SRichard Henderson break; 1038b2167459SRichard Henderson 1039b2167459SRichard Henderson default: 1040b2167459SRichard Henderson g_assert_not_reached(); 1041b2167459SRichard Henderson } 1042b2167459SRichard Henderson if (cf & 1) { 1043b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1044b2167459SRichard Henderson } 1045b2167459SRichard Henderson 1046b2167459SRichard Henderson return cond; 1047b2167459SRichard Henderson } 1048b2167459SRichard Henderson 1049*72ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 1050*72ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 1051*72ca8753SRichard Henderson { 1052*72ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 1053*72ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 1054*72ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 1055*72ca8753SRichard Henderson return t; 1056*72ca8753SRichard Henderson } 1057*72ca8753SRichard Henderson return cb_msb; 1058*72ca8753SRichard Henderson } 1059*72ca8753SRichard Henderson 1060*72ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 1061*72ca8753SRichard Henderson { 1062*72ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 1063*72ca8753SRichard Henderson } 1064*72ca8753SRichard Henderson 1065b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1066eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1067eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1068b2167459SRichard Henderson { 1069e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1070eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1071b2167459SRichard Henderson 1072eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1073eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1074eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1075b2167459SRichard Henderson 1076b2167459SRichard Henderson return sv; 1077b2167459SRichard Henderson } 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1080eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1081eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1082b2167459SRichard Henderson { 1083e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1084eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1085b2167459SRichard Henderson 1086eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1087eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1088eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1089b2167459SRichard Henderson 1090b2167459SRichard Henderson return sv; 1091b2167459SRichard Henderson } 1092b2167459SRichard Henderson 109331234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1094eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1095eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1096b2167459SRichard Henderson { 1097eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1098b2167459SRichard Henderson unsigned c = cf >> 1; 1099b2167459SRichard Henderson DisasCond cond; 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson dest = tcg_temp_new(); 1102f764718dSRichard Henderson cb = NULL; 1103f764718dSRichard Henderson cb_msb = NULL; 1104b2167459SRichard Henderson 1105b2167459SRichard Henderson if (shift) { 1106e12c6309SRichard Henderson tmp = tcg_temp_new(); 1107eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1108b2167459SRichard Henderson in1 = tmp; 1109b2167459SRichard Henderson } 1110b2167459SRichard Henderson 1111b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 111229dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1113e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1114eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1115b2167459SRichard Henderson if (is_c) { 1116eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1117b2167459SRichard Henderson } 1118b2167459SRichard Henderson if (!is_l) { 1119e12c6309SRichard Henderson cb = tcg_temp_new(); 1120eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1121eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1122b2167459SRichard Henderson } 1123b2167459SRichard Henderson } else { 1124eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1125b2167459SRichard Henderson if (is_c) { 1126eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1127b2167459SRichard Henderson } 1128b2167459SRichard Henderson } 1129b2167459SRichard Henderson 1130b2167459SRichard Henderson /* Compute signed overflow if required. */ 1131f764718dSRichard Henderson sv = NULL; 1132b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1133b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1134b2167459SRichard Henderson if (is_tsv) { 1135b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1136ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1137b2167459SRichard Henderson } 1138b2167459SRichard Henderson } 1139b2167459SRichard Henderson 1140b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1141b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1142b2167459SRichard Henderson if (is_tc) { 1143b2167459SRichard Henderson tmp = tcg_temp_new(); 1144eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1145ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1146b2167459SRichard Henderson } 1147b2167459SRichard Henderson 1148b2167459SRichard Henderson /* Write back the result. */ 1149b2167459SRichard Henderson if (!is_l) { 1150b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1151b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1152b2167459SRichard Henderson } 1153b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1154b2167459SRichard Henderson 1155b2167459SRichard Henderson /* Install the new nullification. */ 1156b2167459SRichard Henderson cond_free(&ctx->null_cond); 1157b2167459SRichard Henderson ctx->null_cond = cond; 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson 11600c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11610c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11620c982a28SRichard Henderson { 11630c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11640c982a28SRichard Henderson 11650c982a28SRichard Henderson if (a->cf) { 11660c982a28SRichard Henderson nullify_over(ctx); 11670c982a28SRichard Henderson } 11680c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11690c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11700c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11710c982a28SRichard Henderson return nullify_end(ctx); 11720c982a28SRichard Henderson } 11730c982a28SRichard Henderson 11740588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11750588e061SRichard Henderson bool is_tsv, bool is_tc) 11760588e061SRichard Henderson { 11770588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11780588e061SRichard Henderson 11790588e061SRichard Henderson if (a->cf) { 11800588e061SRichard Henderson nullify_over(ctx); 11810588e061SRichard Henderson } 1182d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 11830588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 11840588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 11850588e061SRichard Henderson return nullify_end(ctx); 11860588e061SRichard Henderson } 11870588e061SRichard Henderson 118831234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1189eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1190eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1191b2167459SRichard Henderson { 1192eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1193b2167459SRichard Henderson unsigned c = cf >> 1; 1194b2167459SRichard Henderson DisasCond cond; 1195b2167459SRichard Henderson 1196b2167459SRichard Henderson dest = tcg_temp_new(); 1197b2167459SRichard Henderson cb = tcg_temp_new(); 1198b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1199b2167459SRichard Henderson 120029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1201b2167459SRichard Henderson if (is_b) { 1202b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1203eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1204eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1205eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1206eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1207eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1208b2167459SRichard Henderson } else { 1209b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1210b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1211eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1212eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1213eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1214eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1215b2167459SRichard Henderson } 1216b2167459SRichard Henderson 1217b2167459SRichard Henderson /* Compute signed overflow if required. */ 1218f764718dSRichard Henderson sv = NULL; 1219b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1220b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1221b2167459SRichard Henderson if (is_tsv) { 1222ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1223b2167459SRichard Henderson } 1224b2167459SRichard Henderson } 1225b2167459SRichard Henderson 1226b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1227b2167459SRichard Henderson if (!is_b) { 1228b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1229b2167459SRichard Henderson } else { 1230b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1231b2167459SRichard Henderson } 1232b2167459SRichard Henderson 1233b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1234b2167459SRichard Henderson if (is_tc) { 1235b2167459SRichard Henderson tmp = tcg_temp_new(); 1236eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1237ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1238b2167459SRichard Henderson } 1239b2167459SRichard Henderson 1240b2167459SRichard Henderson /* Write back the result. */ 1241b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1242b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1243b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1244b2167459SRichard Henderson 1245b2167459SRichard Henderson /* Install the new nullification. */ 1246b2167459SRichard Henderson cond_free(&ctx->null_cond); 1247b2167459SRichard Henderson ctx->null_cond = cond; 1248b2167459SRichard Henderson } 1249b2167459SRichard Henderson 12500c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12510c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12520c982a28SRichard Henderson { 12530c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12540c982a28SRichard Henderson 12550c982a28SRichard Henderson if (a->cf) { 12560c982a28SRichard Henderson nullify_over(ctx); 12570c982a28SRichard Henderson } 12580c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12590c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12600c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12610c982a28SRichard Henderson return nullify_end(ctx); 12620c982a28SRichard Henderson } 12630c982a28SRichard Henderson 12640588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12650588e061SRichard Henderson { 12660588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12670588e061SRichard Henderson 12680588e061SRichard Henderson if (a->cf) { 12690588e061SRichard Henderson nullify_over(ctx); 12700588e061SRichard Henderson } 1271d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12720588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12730588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12740588e061SRichard Henderson return nullify_end(ctx); 12750588e061SRichard Henderson } 12760588e061SRichard Henderson 127731234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1278eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1279b2167459SRichard Henderson { 1280eaa3783bSRichard Henderson TCGv_reg dest, sv; 1281b2167459SRichard Henderson DisasCond cond; 1282b2167459SRichard Henderson 1283b2167459SRichard Henderson dest = tcg_temp_new(); 1284eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1285b2167459SRichard Henderson 1286b2167459SRichard Henderson /* Compute signed overflow if required. */ 1287f764718dSRichard Henderson sv = NULL; 1288b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1289b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1290b2167459SRichard Henderson } 1291b2167459SRichard Henderson 1292b2167459SRichard Henderson /* Form the condition for the compare. */ 1293b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1294b2167459SRichard Henderson 1295b2167459SRichard Henderson /* Clear. */ 1296eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1297b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1298b2167459SRichard Henderson 1299b2167459SRichard Henderson /* Install the new nullification. */ 1300b2167459SRichard Henderson cond_free(&ctx->null_cond); 1301b2167459SRichard Henderson ctx->null_cond = cond; 1302b2167459SRichard Henderson } 1303b2167459SRichard Henderson 130431234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1305eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1306eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1307b2167459SRichard Henderson { 1308eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1309b2167459SRichard Henderson 1310b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1311b2167459SRichard Henderson fn(dest, in1, in2); 1312b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1313b2167459SRichard Henderson 1314b2167459SRichard Henderson /* Install the new nullification. */ 1315b2167459SRichard Henderson cond_free(&ctx->null_cond); 1316b2167459SRichard Henderson if (cf) { 1317b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1318b2167459SRichard Henderson } 1319b2167459SRichard Henderson } 1320b2167459SRichard Henderson 13210c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13220c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13230c982a28SRichard Henderson { 13240c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13250c982a28SRichard Henderson 13260c982a28SRichard Henderson if (a->cf) { 13270c982a28SRichard Henderson nullify_over(ctx); 13280c982a28SRichard Henderson } 13290c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13300c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13310c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13320c982a28SRichard Henderson return nullify_end(ctx); 13330c982a28SRichard Henderson } 13340c982a28SRichard Henderson 133531234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1336eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1337eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1338b2167459SRichard Henderson { 1339eaa3783bSRichard Henderson TCGv_reg dest; 1340b2167459SRichard Henderson DisasCond cond; 1341b2167459SRichard Henderson 1342b2167459SRichard Henderson if (cf == 0) { 1343b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1344b2167459SRichard Henderson fn(dest, in1, in2); 1345b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1346b2167459SRichard Henderson cond_free(&ctx->null_cond); 1347b2167459SRichard Henderson } else { 1348b2167459SRichard Henderson dest = tcg_temp_new(); 1349b2167459SRichard Henderson fn(dest, in1, in2); 1350b2167459SRichard Henderson 1351b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1352b2167459SRichard Henderson 1353b2167459SRichard Henderson if (is_tc) { 1354eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1355eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1356ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1357b2167459SRichard Henderson } 1358b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1359b2167459SRichard Henderson 1360b2167459SRichard Henderson cond_free(&ctx->null_cond); 1361b2167459SRichard Henderson ctx->null_cond = cond; 1362b2167459SRichard Henderson } 1363b2167459SRichard Henderson } 1364b2167459SRichard Henderson 136586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13668d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13678d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13688d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13698d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 137086f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 137186f8d05fSRichard Henderson { 137286f8d05fSRichard Henderson TCGv_ptr ptr; 137386f8d05fSRichard Henderson TCGv_reg tmp; 137486f8d05fSRichard Henderson TCGv_i64 spc; 137586f8d05fSRichard Henderson 137686f8d05fSRichard Henderson if (sp != 0) { 13778d6ae7fbSRichard Henderson if (sp < 0) { 13788d6ae7fbSRichard Henderson sp = ~sp; 13798d6ae7fbSRichard Henderson } 1380a6779861SRichard Henderson spc = tcg_temp_new_tl(); 13818d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13828d6ae7fbSRichard Henderson return spc; 138386f8d05fSRichard Henderson } 1384494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1385494737b7SRichard Henderson return cpu_srH; 1386494737b7SRichard Henderson } 138786f8d05fSRichard Henderson 138886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 138986f8d05fSRichard Henderson tmp = tcg_temp_new(); 1390a6779861SRichard Henderson spc = tcg_temp_new_tl(); 139186f8d05fSRichard Henderson 139286f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 139386f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 139486f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 139586f8d05fSRichard Henderson 1396ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 139786f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 139886f8d05fSRichard Henderson 139986f8d05fSRichard Henderson return spc; 140086f8d05fSRichard Henderson } 140186f8d05fSRichard Henderson #endif 140286f8d05fSRichard Henderson 140386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 140486f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 140586f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 140686f8d05fSRichard Henderson { 140786f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 140886f8d05fSRichard Henderson TCGv_reg ofs; 140986f8d05fSRichard Henderson 141086f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 141186f8d05fSRichard Henderson if (rx) { 1412e12c6309SRichard Henderson ofs = tcg_temp_new(); 141386f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 141486f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 141586f8d05fSRichard Henderson } else if (disp || modify) { 1416e12c6309SRichard Henderson ofs = tcg_temp_new(); 141786f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 141886f8d05fSRichard Henderson } else { 141986f8d05fSRichard Henderson ofs = base; 142086f8d05fSRichard Henderson } 142186f8d05fSRichard Henderson 142286f8d05fSRichard Henderson *pofs = ofs; 142386f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 142486f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 142586f8d05fSRichard Henderson #else 1426a6779861SRichard Henderson TCGv_tl addr = tcg_temp_new_tl(); 142786f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1428494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 142986f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 143086f8d05fSRichard Henderson } 143186f8d05fSRichard Henderson if (!is_phys) { 143286f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 143386f8d05fSRichard Henderson } 143486f8d05fSRichard Henderson *pgva = addr; 143586f8d05fSRichard Henderson #endif 143686f8d05fSRichard Henderson } 143786f8d05fSRichard Henderson 143896d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 143996d6407fSRichard Henderson * < 0 for pre-modify, 144096d6407fSRichard Henderson * > 0 for post-modify, 144196d6407fSRichard Henderson * = 0 for no base register update. 144296d6407fSRichard Henderson */ 144396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1444eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 144696d6407fSRichard Henderson { 144786f8d05fSRichard Henderson TCGv_reg ofs; 144886f8d05fSRichard Henderson TCGv_tl addr; 144996d6407fSRichard Henderson 145096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 145196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 145296d6407fSRichard Henderson 145386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1455c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 145686f8d05fSRichard Henderson if (modify) { 145786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145896d6407fSRichard Henderson } 145996d6407fSRichard Henderson } 146096d6407fSRichard Henderson 146196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1462eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 146496d6407fSRichard Henderson { 146586f8d05fSRichard Henderson TCGv_reg ofs; 146686f8d05fSRichard Henderson TCGv_tl addr; 146796d6407fSRichard Henderson 146896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147096d6407fSRichard Henderson 147186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 147286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1473217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 147486f8d05fSRichard Henderson if (modify) { 147586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147696d6407fSRichard Henderson } 147796d6407fSRichard Henderson } 147896d6407fSRichard Henderson 147996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1480eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 148296d6407fSRichard Henderson { 148386f8d05fSRichard Henderson TCGv_reg ofs; 148486f8d05fSRichard Henderson TCGv_tl addr; 148596d6407fSRichard Henderson 148696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148896d6407fSRichard Henderson 148986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1491217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 149286f8d05fSRichard Henderson if (modify) { 149386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149496d6407fSRichard Henderson } 149596d6407fSRichard Henderson } 149696d6407fSRichard Henderson 149796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1498eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150096d6407fSRichard Henderson { 150186f8d05fSRichard Henderson TCGv_reg ofs; 150286f8d05fSRichard Henderson TCGv_tl addr; 150396d6407fSRichard Henderson 150496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150696d6407fSRichard Henderson 150786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1509217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 151086f8d05fSRichard Henderson if (modify) { 151186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151296d6407fSRichard Henderson } 151396d6407fSRichard Henderson } 151496d6407fSRichard Henderson 1515eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1516eaa3783bSRichard Henderson #define do_load_reg do_load_64 1517eaa3783bSRichard Henderson #define do_store_reg do_store_64 151896d6407fSRichard Henderson #else 1519eaa3783bSRichard Henderson #define do_load_reg do_load_32 1520eaa3783bSRichard Henderson #define do_store_reg do_store_32 152196d6407fSRichard Henderson #endif 152296d6407fSRichard Henderson 15231cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1524eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152696d6407fSRichard Henderson { 1527eaa3783bSRichard Henderson TCGv_reg dest; 152896d6407fSRichard Henderson 152996d6407fSRichard Henderson nullify_over(ctx); 153096d6407fSRichard Henderson 153196d6407fSRichard Henderson if (modify == 0) { 153296d6407fSRichard Henderson /* No base register update. */ 153396d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 153496d6407fSRichard Henderson } else { 153596d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1536e12c6309SRichard Henderson dest = tcg_temp_new(); 153796d6407fSRichard Henderson } 153886f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 153996d6407fSRichard Henderson save_gpr(ctx, rt, dest); 154096d6407fSRichard Henderson 15411cd012a5SRichard Henderson return nullify_end(ctx); 154296d6407fSRichard Henderson } 154396d6407fSRichard Henderson 1544740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1545eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154686f8d05fSRichard Henderson unsigned sp, int modify) 154796d6407fSRichard Henderson { 154896d6407fSRichard Henderson TCGv_i32 tmp; 154996d6407fSRichard Henderson 155096d6407fSRichard Henderson nullify_over(ctx); 155196d6407fSRichard Henderson 155296d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 155386f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 155496d6407fSRichard Henderson save_frw_i32(rt, tmp); 155596d6407fSRichard Henderson 155696d6407fSRichard Henderson if (rt == 0) { 1557ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 155896d6407fSRichard Henderson } 155996d6407fSRichard Henderson 1560740038d7SRichard Henderson return nullify_end(ctx); 156196d6407fSRichard Henderson } 156296d6407fSRichard Henderson 1563740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1564740038d7SRichard Henderson { 1565740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1566740038d7SRichard Henderson a->disp, a->sp, a->m); 1567740038d7SRichard Henderson } 1568740038d7SRichard Henderson 1569740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1570eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157186f8d05fSRichard Henderson unsigned sp, int modify) 157296d6407fSRichard Henderson { 157396d6407fSRichard Henderson TCGv_i64 tmp; 157496d6407fSRichard Henderson 157596d6407fSRichard Henderson nullify_over(ctx); 157696d6407fSRichard Henderson 157796d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1578fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 157996d6407fSRichard Henderson save_frd(rt, tmp); 158096d6407fSRichard Henderson 158196d6407fSRichard Henderson if (rt == 0) { 1582ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 158396d6407fSRichard Henderson } 158496d6407fSRichard Henderson 1585740038d7SRichard Henderson return nullify_end(ctx); 1586740038d7SRichard Henderson } 1587740038d7SRichard Henderson 1588740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1589740038d7SRichard Henderson { 1590740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1591740038d7SRichard Henderson a->disp, a->sp, a->m); 159296d6407fSRichard Henderson } 159396d6407fSRichard Henderson 15941cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 159586f8d05fSRichard Henderson target_sreg disp, unsigned sp, 159614776ab5STony Nguyen int modify, MemOp mop) 159796d6407fSRichard Henderson { 159896d6407fSRichard Henderson nullify_over(ctx); 159986f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16001cd012a5SRichard Henderson return nullify_end(ctx); 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson 1603740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1604eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160586f8d05fSRichard Henderson unsigned sp, int modify) 160696d6407fSRichard Henderson { 160796d6407fSRichard Henderson TCGv_i32 tmp; 160896d6407fSRichard Henderson 160996d6407fSRichard Henderson nullify_over(ctx); 161096d6407fSRichard Henderson 161196d6407fSRichard Henderson tmp = load_frw_i32(rt); 161286f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 161396d6407fSRichard Henderson 1614740038d7SRichard Henderson return nullify_end(ctx); 161596d6407fSRichard Henderson } 161696d6407fSRichard Henderson 1617740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1618740038d7SRichard Henderson { 1619740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1620740038d7SRichard Henderson a->disp, a->sp, a->m); 1621740038d7SRichard Henderson } 1622740038d7SRichard Henderson 1623740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1624eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162586f8d05fSRichard Henderson unsigned sp, int modify) 162696d6407fSRichard Henderson { 162796d6407fSRichard Henderson TCGv_i64 tmp; 162896d6407fSRichard Henderson 162996d6407fSRichard Henderson nullify_over(ctx); 163096d6407fSRichard Henderson 163196d6407fSRichard Henderson tmp = load_frd(rt); 1632fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 163396d6407fSRichard Henderson 1634740038d7SRichard Henderson return nullify_end(ctx); 1635740038d7SRichard Henderson } 1636740038d7SRichard Henderson 1637740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1638740038d7SRichard Henderson { 1639740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1640740038d7SRichard Henderson a->disp, a->sp, a->m); 164196d6407fSRichard Henderson } 164296d6407fSRichard Henderson 16431ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1644ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1645ebe9383cSRichard Henderson { 1646ebe9383cSRichard Henderson TCGv_i32 tmp; 1647ebe9383cSRichard Henderson 1648ebe9383cSRichard Henderson nullify_over(ctx); 1649ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1650ebe9383cSRichard Henderson 1651ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1652ebe9383cSRichard Henderson 1653ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 16541ca74648SRichard Henderson return nullify_end(ctx); 1655ebe9383cSRichard Henderson } 1656ebe9383cSRichard Henderson 16571ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1658ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1659ebe9383cSRichard Henderson { 1660ebe9383cSRichard Henderson TCGv_i32 dst; 1661ebe9383cSRichard Henderson TCGv_i64 src; 1662ebe9383cSRichard Henderson 1663ebe9383cSRichard Henderson nullify_over(ctx); 1664ebe9383cSRichard Henderson src = load_frd(ra); 1665ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1666ebe9383cSRichard Henderson 1667ad75a51eSRichard Henderson func(dst, tcg_env, src); 1668ebe9383cSRichard Henderson 1669ebe9383cSRichard Henderson save_frw_i32(rt, dst); 16701ca74648SRichard Henderson return nullify_end(ctx); 1671ebe9383cSRichard Henderson } 1672ebe9383cSRichard Henderson 16731ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1674ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1675ebe9383cSRichard Henderson { 1676ebe9383cSRichard Henderson TCGv_i64 tmp; 1677ebe9383cSRichard Henderson 1678ebe9383cSRichard Henderson nullify_over(ctx); 1679ebe9383cSRichard Henderson tmp = load_frd0(ra); 1680ebe9383cSRichard Henderson 1681ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1682ebe9383cSRichard Henderson 1683ebe9383cSRichard Henderson save_frd(rt, tmp); 16841ca74648SRichard Henderson return nullify_end(ctx); 1685ebe9383cSRichard Henderson } 1686ebe9383cSRichard Henderson 16871ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1688ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1689ebe9383cSRichard Henderson { 1690ebe9383cSRichard Henderson TCGv_i32 src; 1691ebe9383cSRichard Henderson TCGv_i64 dst; 1692ebe9383cSRichard Henderson 1693ebe9383cSRichard Henderson nullify_over(ctx); 1694ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1695ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1696ebe9383cSRichard Henderson 1697ad75a51eSRichard Henderson func(dst, tcg_env, src); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson save_frd(rt, dst); 17001ca74648SRichard Henderson return nullify_end(ctx); 1701ebe9383cSRichard Henderson } 1702ebe9383cSRichard Henderson 17031ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1704ebe9383cSRichard Henderson unsigned ra, unsigned rb, 170531234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1706ebe9383cSRichard Henderson { 1707ebe9383cSRichard Henderson TCGv_i32 a, b; 1708ebe9383cSRichard Henderson 1709ebe9383cSRichard Henderson nullify_over(ctx); 1710ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1711ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1712ebe9383cSRichard Henderson 1713ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1714ebe9383cSRichard Henderson 1715ebe9383cSRichard Henderson save_frw_i32(rt, a); 17161ca74648SRichard Henderson return nullify_end(ctx); 1717ebe9383cSRichard Henderson } 1718ebe9383cSRichard Henderson 17191ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1720ebe9383cSRichard Henderson unsigned ra, unsigned rb, 172131234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1722ebe9383cSRichard Henderson { 1723ebe9383cSRichard Henderson TCGv_i64 a, b; 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson nullify_over(ctx); 1726ebe9383cSRichard Henderson a = load_frd0(ra); 1727ebe9383cSRichard Henderson b = load_frd0(rb); 1728ebe9383cSRichard Henderson 1729ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1730ebe9383cSRichard Henderson 1731ebe9383cSRichard Henderson save_frd(rt, a); 17321ca74648SRichard Henderson return nullify_end(ctx); 1733ebe9383cSRichard Henderson } 1734ebe9383cSRichard Henderson 173598cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 173698cd9ca7SRichard Henderson have already had nullification handled. */ 173701afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 173898cd9ca7SRichard Henderson unsigned link, bool is_n) 173998cd9ca7SRichard Henderson { 174098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 174198cd9ca7SRichard Henderson if (link != 0) { 174298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 174398cd9ca7SRichard Henderson } 174498cd9ca7SRichard Henderson ctx->iaoq_n = dest; 174598cd9ca7SRichard Henderson if (is_n) { 174698cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 174798cd9ca7SRichard Henderson } 174898cd9ca7SRichard Henderson } else { 174998cd9ca7SRichard Henderson nullify_over(ctx); 175098cd9ca7SRichard Henderson 175198cd9ca7SRichard Henderson if (link != 0) { 175298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175398cd9ca7SRichard Henderson } 175498cd9ca7SRichard Henderson 175598cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 175698cd9ca7SRichard Henderson nullify_set(ctx, 0); 175798cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 175898cd9ca7SRichard Henderson } else { 175998cd9ca7SRichard Henderson nullify_set(ctx, is_n); 176098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 176198cd9ca7SRichard Henderson } 176298cd9ca7SRichard Henderson 176331234768SRichard Henderson nullify_end(ctx); 176498cd9ca7SRichard Henderson 176598cd9ca7SRichard Henderson nullify_set(ctx, 0); 176698cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 176731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 176898cd9ca7SRichard Henderson } 176901afb7beSRichard Henderson return true; 177098cd9ca7SRichard Henderson } 177198cd9ca7SRichard Henderson 177298cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 177398cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 177401afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 177598cd9ca7SRichard Henderson DisasCond *cond) 177698cd9ca7SRichard Henderson { 1777eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 177898cd9ca7SRichard Henderson TCGLabel *taken = NULL; 177998cd9ca7SRichard Henderson TCGCond c = cond->c; 178098cd9ca7SRichard Henderson bool n; 178198cd9ca7SRichard Henderson 178298cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 178398cd9ca7SRichard Henderson 178498cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 178598cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 178601afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 178798cd9ca7SRichard Henderson } 178898cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 178901afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 179098cd9ca7SRichard Henderson } 179198cd9ca7SRichard Henderson 179298cd9ca7SRichard Henderson taken = gen_new_label(); 1793eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 179498cd9ca7SRichard Henderson cond_free(cond); 179598cd9ca7SRichard Henderson 179698cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 179798cd9ca7SRichard Henderson n = is_n && disp < 0; 179898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1800a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 180198cd9ca7SRichard Henderson } else { 180298cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 180398cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180498cd9ca7SRichard Henderson ctx->null_lab = NULL; 180598cd9ca7SRichard Henderson } 180698cd9ca7SRichard Henderson nullify_set(ctx, n); 1807c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1808c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1809c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1810c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1811c301f34eSRichard Henderson } 1812a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 181398cd9ca7SRichard Henderson } 181498cd9ca7SRichard Henderson 181598cd9ca7SRichard Henderson gen_set_label(taken); 181698cd9ca7SRichard Henderson 181798cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 181898cd9ca7SRichard Henderson n = is_n && disp >= 0; 181998cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 182098cd9ca7SRichard Henderson nullify_set(ctx, 0); 1821a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 182298cd9ca7SRichard Henderson } else { 182398cd9ca7SRichard Henderson nullify_set(ctx, n); 1824a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 182598cd9ca7SRichard Henderson } 182698cd9ca7SRichard Henderson 182798cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 182898cd9ca7SRichard Henderson if (ctx->null_lab) { 182998cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 183098cd9ca7SRichard Henderson ctx->null_lab = NULL; 183131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 183298cd9ca7SRichard Henderson } else { 183331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 183498cd9ca7SRichard Henderson } 183501afb7beSRichard Henderson return true; 183698cd9ca7SRichard Henderson } 183798cd9ca7SRichard Henderson 183898cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 183998cd9ca7SRichard Henderson nullification of the branch itself. */ 184001afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 184198cd9ca7SRichard Henderson unsigned link, bool is_n) 184298cd9ca7SRichard Henderson { 1843eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 184498cd9ca7SRichard Henderson TCGCond c; 184598cd9ca7SRichard Henderson 184698cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 184798cd9ca7SRichard Henderson 184898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 184998cd9ca7SRichard Henderson if (link != 0) { 185098cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185198cd9ca7SRichard Henderson } 1852e12c6309SRichard Henderson next = tcg_temp_new(); 1853eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 185498cd9ca7SRichard Henderson if (is_n) { 1855c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1856c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1857c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1858c301f34eSRichard Henderson nullify_set(ctx, 0); 185931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 186001afb7beSRichard Henderson return true; 1861c301f34eSRichard Henderson } 186298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 186398cd9ca7SRichard Henderson } 1864c301f34eSRichard Henderson ctx->iaoq_n = -1; 1865c301f34eSRichard Henderson ctx->iaoq_n_var = next; 186698cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 186798cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 186898cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18694137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 187098cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 187198cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 187298cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 187398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 187498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 187598cd9ca7SRichard Henderson 187698cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 187798cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 187898cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1879eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1880eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 188198cd9ca7SRichard Henderson 188298cd9ca7SRichard Henderson nullify_over(ctx); 188398cd9ca7SRichard Henderson if (link != 0) { 1884eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 188598cd9ca7SRichard Henderson } 18867f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 188701afb7beSRichard Henderson return nullify_end(ctx); 188898cd9ca7SRichard Henderson } else { 188998cd9ca7SRichard Henderson c = ctx->null_cond.c; 189098cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 189198cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 189298cd9ca7SRichard Henderson 189398cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1894e12c6309SRichard Henderson next = tcg_temp_new(); 189598cd9ca7SRichard Henderson 189698cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1897eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 189898cd9ca7SRichard Henderson ctx->iaoq_n = -1; 189998cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 190098cd9ca7SRichard Henderson 190198cd9ca7SRichard Henderson if (link != 0) { 1902eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 190398cd9ca7SRichard Henderson } 190498cd9ca7SRichard Henderson 190598cd9ca7SRichard Henderson if (is_n) { 190698cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 190798cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 190898cd9ca7SRichard Henderson to the branch. */ 1909eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 191098cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191198cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 191298cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 191398cd9ca7SRichard Henderson } else { 191498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 191598cd9ca7SRichard Henderson } 191698cd9ca7SRichard Henderson } 191701afb7beSRichard Henderson return true; 191898cd9ca7SRichard Henderson } 191998cd9ca7SRichard Henderson 1920660eefe1SRichard Henderson /* Implement 1921660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1922660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1923660eefe1SRichard Henderson * else 1924660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1925660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1926660eefe1SRichard Henderson */ 1927660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1928660eefe1SRichard Henderson { 1929660eefe1SRichard Henderson TCGv_reg dest; 1930660eefe1SRichard Henderson switch (ctx->privilege) { 1931660eefe1SRichard Henderson case 0: 1932660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1933660eefe1SRichard Henderson return offset; 1934660eefe1SRichard Henderson case 3: 1935993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1936e12c6309SRichard Henderson dest = tcg_temp_new(); 1937660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1938660eefe1SRichard Henderson break; 1939660eefe1SRichard Henderson default: 1940e12c6309SRichard Henderson dest = tcg_temp_new(); 1941660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1942660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1943660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1944660eefe1SRichard Henderson break; 1945660eefe1SRichard Henderson } 1946660eefe1SRichard Henderson return dest; 1947660eefe1SRichard Henderson } 1948660eefe1SRichard Henderson 1949ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19507ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19517ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19527ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19537ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19547ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19557ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19567ad439dfSRichard Henderson aforementioned BE. */ 195731234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19587ad439dfSRichard Henderson { 19597ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19607ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19618b81968cSMichael Tokarev next insn within the privileged page. */ 19627ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19637ad439dfSRichard Henderson case TCG_COND_NEVER: 19647ad439dfSRichard Henderson break; 19657ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1966eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19677ad439dfSRichard Henderson goto do_sigill; 19687ad439dfSRichard Henderson default: 19697ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19707ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19717ad439dfSRichard Henderson g_assert_not_reached(); 19727ad439dfSRichard Henderson } 19737ad439dfSRichard Henderson 19747ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19757ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19767ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19777ad439dfSRichard Henderson under such conditions. */ 19787ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19797ad439dfSRichard Henderson goto do_sigill; 19807ad439dfSRichard Henderson } 19817ad439dfSRichard Henderson 1982ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19837ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19842986721dSRichard Henderson gen_excp_1(EXCP_IMP); 198531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198631234768SRichard Henderson break; 19877ad439dfSRichard Henderson 19887ad439dfSRichard Henderson case 0xb0: /* LWS */ 19897ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 199031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 199131234768SRichard Henderson break; 19927ad439dfSRichard Henderson 19937ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 1994ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 1995ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1996eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 199731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 199831234768SRichard Henderson break; 19997ad439dfSRichard Henderson 20007ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20017ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 200231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200331234768SRichard Henderson break; 20047ad439dfSRichard Henderson 20057ad439dfSRichard Henderson default: 20067ad439dfSRichard Henderson do_sigill: 20072986721dSRichard Henderson gen_excp_1(EXCP_ILL); 200831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 200931234768SRichard Henderson break; 20107ad439dfSRichard Henderson } 20117ad439dfSRichard Henderson } 2012ba1d0b44SRichard Henderson #endif 20137ad439dfSRichard Henderson 2014deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2015b2167459SRichard Henderson { 2016b2167459SRichard Henderson cond_free(&ctx->null_cond); 201731234768SRichard Henderson return true; 2018b2167459SRichard Henderson } 2019b2167459SRichard Henderson 202040f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 202198a9cb79SRichard Henderson { 202231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 202398a9cb79SRichard Henderson } 202498a9cb79SRichard Henderson 2025e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 202698a9cb79SRichard Henderson { 202798a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 202898a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 202998a9cb79SRichard Henderson 203098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203131234768SRichard Henderson return true; 203298a9cb79SRichard Henderson } 203398a9cb79SRichard Henderson 2034c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 203598a9cb79SRichard Henderson { 2036c603e14aSRichard Henderson unsigned rt = a->t; 2037eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2038eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 203998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 204098a9cb79SRichard Henderson 204198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 204231234768SRichard Henderson return true; 204398a9cb79SRichard Henderson } 204498a9cb79SRichard Henderson 2045c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 204698a9cb79SRichard Henderson { 2047c603e14aSRichard Henderson unsigned rt = a->t; 2048c603e14aSRichard Henderson unsigned rs = a->sp; 204933423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 205033423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 205198a9cb79SRichard Henderson 205233423472SRichard Henderson load_spr(ctx, t0, rs); 205333423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 205433423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 205533423472SRichard Henderson 205633423472SRichard Henderson save_gpr(ctx, rt, t1); 205798a9cb79SRichard Henderson 205898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 205931234768SRichard Henderson return true; 206098a9cb79SRichard Henderson } 206198a9cb79SRichard Henderson 2062c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 206398a9cb79SRichard Henderson { 2064c603e14aSRichard Henderson unsigned rt = a->t; 2065c603e14aSRichard Henderson unsigned ctl = a->r; 2066eaa3783bSRichard Henderson TCGv_reg tmp; 206798a9cb79SRichard Henderson 206898a9cb79SRichard Henderson switch (ctl) { 206935136a77SRichard Henderson case CR_SAR: 207098a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2071c603e14aSRichard Henderson if (a->e == 0) { 207298a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 207398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2074eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 207598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207635136a77SRichard Henderson goto done; 207798a9cb79SRichard Henderson } 207898a9cb79SRichard Henderson #endif 207998a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 208035136a77SRichard Henderson goto done; 208135136a77SRichard Henderson case CR_IT: /* Interval Timer */ 208235136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 208335136a77SRichard Henderson nullify_over(ctx); 208498a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2085dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 208649c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 208731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 208849c29d6cSRichard Henderson } else { 208949c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 209049c29d6cSRichard Henderson } 209198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 209231234768SRichard Henderson return nullify_end(ctx); 209398a9cb79SRichard Henderson case 26: 209498a9cb79SRichard Henderson case 27: 209598a9cb79SRichard Henderson break; 209698a9cb79SRichard Henderson default: 209798a9cb79SRichard Henderson /* All other control registers are privileged. */ 209835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209935136a77SRichard Henderson break; 210098a9cb79SRichard Henderson } 210198a9cb79SRichard Henderson 2102e12c6309SRichard Henderson tmp = tcg_temp_new(); 2103ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 210435136a77SRichard Henderson save_gpr(ctx, rt, tmp); 210535136a77SRichard Henderson 210635136a77SRichard Henderson done: 210798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210831234768SRichard Henderson return true; 210998a9cb79SRichard Henderson } 211098a9cb79SRichard Henderson 2111c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 211233423472SRichard Henderson { 2113c603e14aSRichard Henderson unsigned rr = a->r; 2114c603e14aSRichard Henderson unsigned rs = a->sp; 211533423472SRichard Henderson TCGv_i64 t64; 211633423472SRichard Henderson 211733423472SRichard Henderson if (rs >= 5) { 211833423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 211933423472SRichard Henderson } 212033423472SRichard Henderson nullify_over(ctx); 212133423472SRichard Henderson 212233423472SRichard Henderson t64 = tcg_temp_new_i64(); 212333423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 212433423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 212533423472SRichard Henderson 212633423472SRichard Henderson if (rs >= 4) { 2127ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2128494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 212933423472SRichard Henderson } else { 213033423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 213133423472SRichard Henderson } 213233423472SRichard Henderson 213331234768SRichard Henderson return nullify_end(ctx); 213433423472SRichard Henderson } 213533423472SRichard Henderson 2136c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 213798a9cb79SRichard Henderson { 2138c603e14aSRichard Henderson unsigned ctl = a->t; 21394845f015SSven Schnelle TCGv_reg reg; 2140eaa3783bSRichard Henderson TCGv_reg tmp; 214198a9cb79SRichard Henderson 214235136a77SRichard Henderson if (ctl == CR_SAR) { 21434845f015SSven Schnelle reg = load_gpr(ctx, a->r); 214498a9cb79SRichard Henderson tmp = tcg_temp_new(); 214535136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 214698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 214798a9cb79SRichard Henderson 214898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214931234768SRichard Henderson return true; 215098a9cb79SRichard Henderson } 215198a9cb79SRichard Henderson 215235136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 215335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215435136a77SRichard Henderson 2155c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 215635136a77SRichard Henderson nullify_over(ctx); 21574845f015SSven Schnelle reg = load_gpr(ctx, a->r); 21584845f015SSven Schnelle 215935136a77SRichard Henderson switch (ctl) { 216035136a77SRichard Henderson case CR_IT: 2161ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 216235136a77SRichard Henderson break; 21634f5f2548SRichard Henderson case CR_EIRR: 2164ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 21654f5f2548SRichard Henderson break; 21664f5f2548SRichard Henderson case CR_EIEM: 2167ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 216831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21694f5f2548SRichard Henderson break; 21704f5f2548SRichard Henderson 217135136a77SRichard Henderson case CR_IIASQ: 217235136a77SRichard Henderson case CR_IIAOQ: 217335136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 217435136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2175e12c6309SRichard Henderson tmp = tcg_temp_new(); 2176ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 217735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2178ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2179ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 218035136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 218135136a77SRichard Henderson break; 218235136a77SRichard Henderson 2183d5de20bdSSven Schnelle case CR_PID1: 2184d5de20bdSSven Schnelle case CR_PID2: 2185d5de20bdSSven Schnelle case CR_PID3: 2186d5de20bdSSven Schnelle case CR_PID4: 2187ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2188d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2189ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2190d5de20bdSSven Schnelle #endif 2191d5de20bdSSven Schnelle break; 2192d5de20bdSSven Schnelle 219335136a77SRichard Henderson default: 2194ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 219535136a77SRichard Henderson break; 219635136a77SRichard Henderson } 219731234768SRichard Henderson return nullify_end(ctx); 21984f5f2548SRichard Henderson #endif 219935136a77SRichard Henderson } 220035136a77SRichard Henderson 2201c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 220298a9cb79SRichard Henderson { 2203eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 220498a9cb79SRichard Henderson 2205c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2206eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 220798a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 220898a9cb79SRichard Henderson 220998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221031234768SRichard Henderson return true; 221198a9cb79SRichard Henderson } 221298a9cb79SRichard Henderson 2213e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 221498a9cb79SRichard Henderson { 2215e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 221698a9cb79SRichard Henderson 22172330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22182330504cSHelge Deller /* We don't implement space registers in user mode. */ 2219eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22202330504cSHelge Deller #else 22212330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22222330504cSHelge Deller 2223e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22242330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22252330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22262330504cSHelge Deller #endif 2227e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 222898a9cb79SRichard Henderson 222998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 223031234768SRichard Henderson return true; 223198a9cb79SRichard Henderson } 223298a9cb79SRichard Henderson 2233e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2234e36f27efSRichard Henderson { 2235e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2236e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2237e1b5a5edSRichard Henderson TCGv_reg tmp; 2238e1b5a5edSRichard Henderson 2239e1b5a5edSRichard Henderson nullify_over(ctx); 2240e1b5a5edSRichard Henderson 2241e12c6309SRichard Henderson tmp = tcg_temp_new(); 2242ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2243e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2244ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2245e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2246e1b5a5edSRichard Henderson 2247e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 224831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 224931234768SRichard Henderson return nullify_end(ctx); 2250e36f27efSRichard Henderson #endif 2251e1b5a5edSRichard Henderson } 2252e1b5a5edSRichard Henderson 2253e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2254e1b5a5edSRichard Henderson { 2255e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2256e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2257e1b5a5edSRichard Henderson TCGv_reg tmp; 2258e1b5a5edSRichard Henderson 2259e1b5a5edSRichard Henderson nullify_over(ctx); 2260e1b5a5edSRichard Henderson 2261e12c6309SRichard Henderson tmp = tcg_temp_new(); 2262ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2263e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2264ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2265e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2266e1b5a5edSRichard Henderson 2267e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 226831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 226931234768SRichard Henderson return nullify_end(ctx); 2270e36f27efSRichard Henderson #endif 2271e1b5a5edSRichard Henderson } 2272e1b5a5edSRichard Henderson 2273c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2274e1b5a5edSRichard Henderson { 2275e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2276c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2277c603e14aSRichard Henderson TCGv_reg tmp, reg; 2278e1b5a5edSRichard Henderson nullify_over(ctx); 2279e1b5a5edSRichard Henderson 2280c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2281e12c6309SRichard Henderson tmp = tcg_temp_new(); 2282ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2283e1b5a5edSRichard Henderson 2284e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 228531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 228631234768SRichard Henderson return nullify_end(ctx); 2287c603e14aSRichard Henderson #endif 2288e1b5a5edSRichard Henderson } 2289f49b3537SRichard Henderson 2290e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2291f49b3537SRichard Henderson { 2292f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2293e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2294f49b3537SRichard Henderson nullify_over(ctx); 2295f49b3537SRichard Henderson 2296e36f27efSRichard Henderson if (rfi_r) { 2297ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2298f49b3537SRichard Henderson } else { 2299ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2300f49b3537SRichard Henderson } 230131234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 230207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 230331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2304f49b3537SRichard Henderson 230531234768SRichard Henderson return nullify_end(ctx); 2306e36f27efSRichard Henderson #endif 2307f49b3537SRichard Henderson } 23086210db05SHelge Deller 2309e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2310e36f27efSRichard Henderson { 2311e36f27efSRichard Henderson return do_rfi(ctx, false); 2312e36f27efSRichard Henderson } 2313e36f27efSRichard Henderson 2314e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2315e36f27efSRichard Henderson { 2316e36f27efSRichard Henderson return do_rfi(ctx, true); 2317e36f27efSRichard Henderson } 2318e36f27efSRichard Henderson 231996927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23206210db05SHelge Deller { 23216210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 232296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23236210db05SHelge Deller nullify_over(ctx); 2324ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 232531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 232631234768SRichard Henderson return nullify_end(ctx); 232796927adbSRichard Henderson #endif 23286210db05SHelge Deller } 232996927adbSRichard Henderson 233096927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 233196927adbSRichard Henderson { 233296927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 233396927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 233496927adbSRichard Henderson nullify_over(ctx); 2335ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 233696927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 233796927adbSRichard Henderson return nullify_end(ctx); 233896927adbSRichard Henderson #endif 233996927adbSRichard Henderson } 2340e1b5a5edSRichard Henderson 23414a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 23424a4554c6SHelge Deller { 23434a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23444a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 23454a4554c6SHelge Deller nullify_over(ctx); 2346ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 23474a4554c6SHelge Deller return nullify_end(ctx); 23484a4554c6SHelge Deller #endif 23494a4554c6SHelge Deller } 23504a4554c6SHelge Deller 2351deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 235298a9cb79SRichard Henderson { 2353deee69a1SRichard Henderson if (a->m) { 2354deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2355deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2356deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 235798a9cb79SRichard Henderson 235898a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2359eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2360deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2361deee69a1SRichard Henderson } 236298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 236331234768SRichard Henderson return true; 236498a9cb79SRichard Henderson } 236598a9cb79SRichard Henderson 2366deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 236798a9cb79SRichard Henderson { 236886f8d05fSRichard Henderson TCGv_reg dest, ofs; 2369eed14219SRichard Henderson TCGv_i32 level, want; 237086f8d05fSRichard Henderson TCGv_tl addr; 237198a9cb79SRichard Henderson 237298a9cb79SRichard Henderson nullify_over(ctx); 237398a9cb79SRichard Henderson 2374deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2375deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2376eed14219SRichard Henderson 2377deee69a1SRichard Henderson if (a->imm) { 237829dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 237998a9cb79SRichard Henderson } else { 2380eed14219SRichard Henderson level = tcg_temp_new_i32(); 2381deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2382eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 238398a9cb79SRichard Henderson } 238429dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2385eed14219SRichard Henderson 2386ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2387eed14219SRichard Henderson 2388deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 238931234768SRichard Henderson return nullify_end(ctx); 239098a9cb79SRichard Henderson } 239198a9cb79SRichard Henderson 2392deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 23938d6ae7fbSRichard Henderson { 2394deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2395deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 23968d6ae7fbSRichard Henderson TCGv_tl addr; 23978d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 23988d6ae7fbSRichard Henderson 23998d6ae7fbSRichard Henderson nullify_over(ctx); 24008d6ae7fbSRichard Henderson 2401deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2402deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2403deee69a1SRichard Henderson if (a->addr) { 2404ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24058d6ae7fbSRichard Henderson } else { 2406ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24078d6ae7fbSRichard Henderson } 24088d6ae7fbSRichard Henderson 240932dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 241032dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 241131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 241231234768SRichard Henderson } 241331234768SRichard Henderson return nullify_end(ctx); 2414deee69a1SRichard Henderson #endif 24158d6ae7fbSRichard Henderson } 241663300a00SRichard Henderson 2417deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 241863300a00SRichard Henderson { 2419deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2420deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 242163300a00SRichard Henderson TCGv_tl addr; 242263300a00SRichard Henderson TCGv_reg ofs; 242363300a00SRichard Henderson 242463300a00SRichard Henderson nullify_over(ctx); 242563300a00SRichard Henderson 2426deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2427deee69a1SRichard Henderson if (a->m) { 2428deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 242963300a00SRichard Henderson } 2430deee69a1SRichard Henderson if (a->local) { 2431ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 243263300a00SRichard Henderson } else { 2433ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 243463300a00SRichard Henderson } 243563300a00SRichard Henderson 243663300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 243732dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 243831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 243931234768SRichard Henderson } 244031234768SRichard Henderson return nullify_end(ctx); 2441deee69a1SRichard Henderson #endif 244263300a00SRichard Henderson } 24432dfcca9fSRichard Henderson 24446797c315SNick Hudson /* 24456797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24466797c315SNick Hudson * See 24476797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24486797c315SNick Hudson * page 13-9 (195/206) 24496797c315SNick Hudson */ 24506797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24516797c315SNick Hudson { 24526797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24536797c315SNick Hudson #ifndef CONFIG_USER_ONLY 24546797c315SNick Hudson TCGv_tl addr, atl, stl; 24556797c315SNick Hudson TCGv_reg reg; 24566797c315SNick Hudson 24576797c315SNick Hudson nullify_over(ctx); 24586797c315SNick Hudson 24596797c315SNick Hudson /* 24606797c315SNick Hudson * FIXME: 24616797c315SNick Hudson * if (not (pcxl or pcxl2)) 24626797c315SNick Hudson * return gen_illegal(ctx); 24636797c315SNick Hudson * 24646797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 24656797c315SNick Hudson */ 24666797c315SNick Hudson 24676797c315SNick Hudson atl = tcg_temp_new_tl(); 24686797c315SNick Hudson stl = tcg_temp_new_tl(); 24696797c315SNick Hudson addr = tcg_temp_new_tl(); 24706797c315SNick Hudson 2471ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 24726797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 24736797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2474ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 24756797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 24766797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 24776797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 24786797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 24796797c315SNick Hudson 24806797c315SNick Hudson reg = load_gpr(ctx, a->r); 24816797c315SNick Hudson if (a->addr) { 2482ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24836797c315SNick Hudson } else { 2484ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24856797c315SNick Hudson } 24866797c315SNick Hudson 24876797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 24886797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 24896797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 24906797c315SNick Hudson } 24916797c315SNick Hudson return nullify_end(ctx); 24926797c315SNick Hudson #endif 24936797c315SNick Hudson } 24946797c315SNick Hudson 2495deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 24962dfcca9fSRichard Henderson { 2497deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2498deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24992dfcca9fSRichard Henderson TCGv_tl vaddr; 25002dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25012dfcca9fSRichard Henderson 25022dfcca9fSRichard Henderson nullify_over(ctx); 25032dfcca9fSRichard Henderson 2504deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25052dfcca9fSRichard Henderson 25062dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2507ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25082dfcca9fSRichard Henderson 25092dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2510deee69a1SRichard Henderson if (a->m) { 2511deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25122dfcca9fSRichard Henderson } 2513deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25142dfcca9fSRichard Henderson 251531234768SRichard Henderson return nullify_end(ctx); 2516deee69a1SRichard Henderson #endif 25172dfcca9fSRichard Henderson } 251843a97b81SRichard Henderson 2519deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 252043a97b81SRichard Henderson { 252143a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 252243a97b81SRichard Henderson 252343a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 252443a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 252543a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 252643a97b81SRichard Henderson since the entire address space is coherent. */ 252729dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 252843a97b81SRichard Henderson 252931234768SRichard Henderson cond_free(&ctx->null_cond); 253031234768SRichard Henderson return true; 253143a97b81SRichard Henderson } 253298a9cb79SRichard Henderson 25330c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2534b2167459SRichard Henderson { 25350c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2536b2167459SRichard Henderson } 2537b2167459SRichard Henderson 25380c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2539b2167459SRichard Henderson { 25400c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2541b2167459SRichard Henderson } 2542b2167459SRichard Henderson 25430c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2544b2167459SRichard Henderson { 25450c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2546b2167459SRichard Henderson } 2547b2167459SRichard Henderson 25480c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2549b2167459SRichard Henderson { 25500c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 25510c982a28SRichard Henderson } 2552b2167459SRichard Henderson 25530c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 25540c982a28SRichard Henderson { 25550c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 25560c982a28SRichard Henderson } 25570c982a28SRichard Henderson 25580c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 25590c982a28SRichard Henderson { 25600c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 25610c982a28SRichard Henderson } 25620c982a28SRichard Henderson 25630c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 25640c982a28SRichard Henderson { 25650c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 25660c982a28SRichard Henderson } 25670c982a28SRichard Henderson 25680c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 25690c982a28SRichard Henderson { 25700c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 25710c982a28SRichard Henderson } 25720c982a28SRichard Henderson 25730c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 25740c982a28SRichard Henderson { 25750c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 25760c982a28SRichard Henderson } 25770c982a28SRichard Henderson 25780c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 25790c982a28SRichard Henderson { 25800c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 25810c982a28SRichard Henderson } 25820c982a28SRichard Henderson 25830c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 25840c982a28SRichard Henderson { 25850c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 25860c982a28SRichard Henderson } 25870c982a28SRichard Henderson 25880c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 25890c982a28SRichard Henderson { 25900c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 25910c982a28SRichard Henderson } 25920c982a28SRichard Henderson 25930c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 25940c982a28SRichard Henderson { 25950c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 25960c982a28SRichard Henderson } 25970c982a28SRichard Henderson 25980c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 25990c982a28SRichard Henderson { 26000c982a28SRichard Henderson if (a->cf == 0) { 26010c982a28SRichard Henderson unsigned r2 = a->r2; 26020c982a28SRichard Henderson unsigned r1 = a->r1; 26030c982a28SRichard Henderson unsigned rt = a->t; 26040c982a28SRichard Henderson 26057aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26067aee8189SRichard Henderson cond_free(&ctx->null_cond); 26077aee8189SRichard Henderson return true; 26087aee8189SRichard Henderson } 26097aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2610b2167459SRichard Henderson if (r1 == 0) { 2611eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2612eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2613b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2614b2167459SRichard Henderson } else { 2615b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2616b2167459SRichard Henderson } 2617b2167459SRichard Henderson cond_free(&ctx->null_cond); 261831234768SRichard Henderson return true; 2619b2167459SRichard Henderson } 26207aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26217aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26227aee8189SRichard Henderson * 26237aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26247aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26257aee8189SRichard Henderson * currently implemented as idle. 26267aee8189SRichard Henderson */ 26277aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26287aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26297aee8189SRichard Henderson until the next timer interrupt. */ 26307aee8189SRichard Henderson nullify_over(ctx); 26317aee8189SRichard Henderson 26327aee8189SRichard Henderson /* Advance the instruction queue. */ 26337aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26347aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26357aee8189SRichard Henderson nullify_set(ctx, 0); 26367aee8189SRichard Henderson 26377aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2638ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 263929dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26407aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26417aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26427aee8189SRichard Henderson 26437aee8189SRichard Henderson return nullify_end(ctx); 26447aee8189SRichard Henderson } 26457aee8189SRichard Henderson #endif 26467aee8189SRichard Henderson } 26470c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26487aee8189SRichard Henderson } 2649b2167459SRichard Henderson 26500c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2651b2167459SRichard Henderson { 26520c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 26530c982a28SRichard Henderson } 26540c982a28SRichard Henderson 26550c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 26560c982a28SRichard Henderson { 2657eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2658b2167459SRichard Henderson 26590c982a28SRichard Henderson if (a->cf) { 2660b2167459SRichard Henderson nullify_over(ctx); 2661b2167459SRichard Henderson } 26620c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26630c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26640c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 266531234768SRichard Henderson return nullify_end(ctx); 2666b2167459SRichard Henderson } 2667b2167459SRichard Henderson 26680c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2669b2167459SRichard Henderson { 2670eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2671b2167459SRichard Henderson 26720c982a28SRichard Henderson if (a->cf) { 2673b2167459SRichard Henderson nullify_over(ctx); 2674b2167459SRichard Henderson } 26750c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26760c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 26770c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 267831234768SRichard Henderson return nullify_end(ctx); 2679b2167459SRichard Henderson } 2680b2167459SRichard Henderson 26810c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2682b2167459SRichard Henderson { 2683eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2684b2167459SRichard Henderson 26850c982a28SRichard Henderson if (a->cf) { 2686b2167459SRichard Henderson nullify_over(ctx); 2687b2167459SRichard Henderson } 26880c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 26890c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2690e12c6309SRichard Henderson tmp = tcg_temp_new(); 2691eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 26920c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 269331234768SRichard Henderson return nullify_end(ctx); 2694b2167459SRichard Henderson } 2695b2167459SRichard Henderson 26960c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2697b2167459SRichard Henderson { 26980c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 26990c982a28SRichard Henderson } 27000c982a28SRichard Henderson 27010c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27020c982a28SRichard Henderson { 27030c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27040c982a28SRichard Henderson } 27050c982a28SRichard Henderson 27060c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27070c982a28SRichard Henderson { 2708eaa3783bSRichard Henderson TCGv_reg tmp; 2709b2167459SRichard Henderson 2710b2167459SRichard Henderson nullify_over(ctx); 2711b2167459SRichard Henderson 2712e12c6309SRichard Henderson tmp = tcg_temp_new(); 2713eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2714b2167459SRichard Henderson if (!is_i) { 2715eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2716b2167459SRichard Henderson } 2717eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2718eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 271960e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2720eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 272131234768SRichard Henderson return nullify_end(ctx); 2722b2167459SRichard Henderson } 2723b2167459SRichard Henderson 27240c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2725b2167459SRichard Henderson { 27260c982a28SRichard Henderson return do_dcor(ctx, a, false); 27270c982a28SRichard Henderson } 27280c982a28SRichard Henderson 27290c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27300c982a28SRichard Henderson { 27310c982a28SRichard Henderson return do_dcor(ctx, a, true); 27320c982a28SRichard Henderson } 27330c982a28SRichard Henderson 27340c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27350c982a28SRichard Henderson { 2736eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2737*72ca8753SRichard Henderson TCGv_reg cout; 2738b2167459SRichard Henderson 2739b2167459SRichard Henderson nullify_over(ctx); 2740b2167459SRichard Henderson 27410c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27420c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2743b2167459SRichard Henderson 2744b2167459SRichard Henderson add1 = tcg_temp_new(); 2745b2167459SRichard Henderson add2 = tcg_temp_new(); 2746b2167459SRichard Henderson addc = tcg_temp_new(); 2747b2167459SRichard Henderson dest = tcg_temp_new(); 274829dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2749b2167459SRichard Henderson 2750b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2751eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2752*72ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2753b2167459SRichard Henderson 2754*72ca8753SRichard Henderson /* 2755*72ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 2756*72ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 2757*72ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 2758*72ca8753SRichard Henderson * proper inputs to the addition without movcond. 2759*72ca8753SRichard Henderson */ 2760*72ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2761eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2762eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2763*72ca8753SRichard Henderson 2764*72ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2765*72ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2766b2167459SRichard Henderson 2767b2167459SRichard Henderson /* Write back the result register. */ 27680c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2769b2167459SRichard Henderson 2770b2167459SRichard Henderson /* Write back PSW[CB]. */ 2771eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2772eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2773b2167459SRichard Henderson 2774b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2775*72ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 2776*72ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2777eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2778b2167459SRichard Henderson 2779b2167459SRichard Henderson /* Install the new nullification. */ 27800c982a28SRichard Henderson if (a->cf) { 2781eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2782b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2783b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2784b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2785b2167459SRichard Henderson } 2786*72ca8753SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cout, sv); 2787b2167459SRichard Henderson } 2788b2167459SRichard Henderson 278931234768SRichard Henderson return nullify_end(ctx); 2790b2167459SRichard Henderson } 2791b2167459SRichard Henderson 27920588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2793b2167459SRichard Henderson { 27940588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 27950588e061SRichard Henderson } 27960588e061SRichard Henderson 27970588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 27980588e061SRichard Henderson { 27990588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28000588e061SRichard Henderson } 28010588e061SRichard Henderson 28020588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28030588e061SRichard Henderson { 28040588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28050588e061SRichard Henderson } 28060588e061SRichard Henderson 28070588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28080588e061SRichard Henderson { 28090588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28100588e061SRichard Henderson } 28110588e061SRichard Henderson 28120588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28130588e061SRichard Henderson { 28140588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28150588e061SRichard Henderson } 28160588e061SRichard Henderson 28170588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28180588e061SRichard Henderson { 28190588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28200588e061SRichard Henderson } 28210588e061SRichard Henderson 28220588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28230588e061SRichard Henderson { 2824eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2825b2167459SRichard Henderson 28260588e061SRichard Henderson if (a->cf) { 2827b2167459SRichard Henderson nullify_over(ctx); 2828b2167459SRichard Henderson } 2829b2167459SRichard Henderson 2830d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 28310588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28320588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2833b2167459SRichard Henderson 283431234768SRichard Henderson return nullify_end(ctx); 2835b2167459SRichard Henderson } 2836b2167459SRichard Henderson 28371cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 283896d6407fSRichard Henderson { 28390786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28400786a3b6SHelge Deller return gen_illegal(ctx); 28410786a3b6SHelge Deller } else { 28421cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28431cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 284496d6407fSRichard Henderson } 28450786a3b6SHelge Deller } 284696d6407fSRichard Henderson 28471cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 284896d6407fSRichard Henderson { 28491cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28500786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 28510786a3b6SHelge Deller return gen_illegal(ctx); 28520786a3b6SHelge Deller } else { 28531cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 285496d6407fSRichard Henderson } 28550786a3b6SHelge Deller } 285696d6407fSRichard Henderson 28571cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 285896d6407fSRichard Henderson { 2859b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 286086f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 286186f8d05fSRichard Henderson TCGv_tl addr; 286296d6407fSRichard Henderson 286396d6407fSRichard Henderson nullify_over(ctx); 286496d6407fSRichard Henderson 28651cd012a5SRichard Henderson if (a->m) { 286686f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 286786f8d05fSRichard Henderson we see the result of the load. */ 2868e12c6309SRichard Henderson dest = tcg_temp_new(); 286996d6407fSRichard Henderson } else { 28701cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 287196d6407fSRichard Henderson } 287296d6407fSRichard Henderson 28731cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 28741cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2875b1af755cSRichard Henderson 2876b1af755cSRichard Henderson /* 2877b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2878b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2879b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2880b1af755cSRichard Henderson * 2881b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2882b1af755cSRichard Henderson * with the ,co completer. 2883b1af755cSRichard Henderson */ 2884b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2885b1af755cSRichard Henderson 288629dd6f64SRichard Henderson zero = tcg_constant_reg(0); 288786f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2888b1af755cSRichard Henderson 28891cd012a5SRichard Henderson if (a->m) { 28901cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 289196d6407fSRichard Henderson } 28921cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 289396d6407fSRichard Henderson 289431234768SRichard Henderson return nullify_end(ctx); 289596d6407fSRichard Henderson } 289696d6407fSRichard Henderson 28971cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 289896d6407fSRichard Henderson { 289986f8d05fSRichard Henderson TCGv_reg ofs, val; 290086f8d05fSRichard Henderson TCGv_tl addr; 290196d6407fSRichard Henderson 290296d6407fSRichard Henderson nullify_over(ctx); 290396d6407fSRichard Henderson 29041cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 290586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29061cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29071cd012a5SRichard Henderson if (a->a) { 2908f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2909ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2910f9f46db4SEmilio G. Cota } else { 2911ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2912f9f46db4SEmilio G. Cota } 2913f9f46db4SEmilio G. Cota } else { 2914f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2915ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 291696d6407fSRichard Henderson } else { 2917ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 291896d6407fSRichard Henderson } 2919f9f46db4SEmilio G. Cota } 29201cd012a5SRichard Henderson if (a->m) { 292186f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29221cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 292396d6407fSRichard Henderson } 292496d6407fSRichard Henderson 292531234768SRichard Henderson return nullify_end(ctx); 292696d6407fSRichard Henderson } 292796d6407fSRichard Henderson 29281cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2929d0a851ccSRichard Henderson { 2930d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2931d0a851ccSRichard Henderson 2932d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2933d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29341cd012a5SRichard Henderson trans_ld(ctx, a); 2935d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 293631234768SRichard Henderson return true; 2937d0a851ccSRichard Henderson } 2938d0a851ccSRichard Henderson 29391cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2940d0a851ccSRichard Henderson { 2941d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2942d0a851ccSRichard Henderson 2943d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2944d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29451cd012a5SRichard Henderson trans_st(ctx, a); 2946d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 294731234768SRichard Henderson return true; 2948d0a851ccSRichard Henderson } 294995412a61SRichard Henderson 29500588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2951b2167459SRichard Henderson { 29520588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2953b2167459SRichard Henderson 29540588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29550588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2956b2167459SRichard Henderson cond_free(&ctx->null_cond); 295731234768SRichard Henderson return true; 2958b2167459SRichard Henderson } 2959b2167459SRichard Henderson 29600588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 2961b2167459SRichard Henderson { 29620588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 2963eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2964b2167459SRichard Henderson 29650588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 2966b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2967b2167459SRichard Henderson cond_free(&ctx->null_cond); 296831234768SRichard Henderson return true; 2969b2167459SRichard Henderson } 2970b2167459SRichard Henderson 29710588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 2972b2167459SRichard Henderson { 29730588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2974b2167459SRichard Henderson 2975b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2976b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 29770588e061SRichard Henderson if (a->b == 0) { 29780588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 2979b2167459SRichard Henderson } else { 29800588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 2981b2167459SRichard Henderson } 29820588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 2983b2167459SRichard Henderson cond_free(&ctx->null_cond); 298431234768SRichard Henderson return true; 2985b2167459SRichard Henderson } 2986b2167459SRichard Henderson 298701afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 298801afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 298998cd9ca7SRichard Henderson { 299001afb7beSRichard Henderson TCGv_reg dest, in2, sv; 299198cd9ca7SRichard Henderson DisasCond cond; 299298cd9ca7SRichard Henderson 299398cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 2994e12c6309SRichard Henderson dest = tcg_temp_new(); 299598cd9ca7SRichard Henderson 2996eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 299798cd9ca7SRichard Henderson 2998f764718dSRichard Henderson sv = NULL; 2999b47a4a02SSven Schnelle if (cond_need_sv(c)) { 300098cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 300198cd9ca7SRichard Henderson } 300298cd9ca7SRichard Henderson 300301afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 300401afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 300598cd9ca7SRichard Henderson } 300698cd9ca7SRichard Henderson 300701afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 300898cd9ca7SRichard Henderson { 300901afb7beSRichard Henderson nullify_over(ctx); 301001afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 301101afb7beSRichard Henderson } 301201afb7beSRichard Henderson 301301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 301401afb7beSRichard Henderson { 301501afb7beSRichard Henderson nullify_over(ctx); 3016d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 301701afb7beSRichard Henderson } 301801afb7beSRichard Henderson 301901afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 302001afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 302101afb7beSRichard Henderson { 302201afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 302398cd9ca7SRichard Henderson DisasCond cond; 302498cd9ca7SRichard Henderson 302598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 302643675d20SSven Schnelle dest = tcg_temp_new(); 3027f764718dSRichard Henderson sv = NULL; 3028f764718dSRichard Henderson cb_msb = NULL; 302998cd9ca7SRichard Henderson 3030b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3031e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 3032eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3033eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3034b47a4a02SSven Schnelle } else { 3035eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3036b47a4a02SSven Schnelle } 3037b47a4a02SSven Schnelle if (cond_need_sv(c)) { 303898cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 303998cd9ca7SRichard Henderson } 304098cd9ca7SRichard Henderson 304101afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 304243675d20SSven Schnelle save_gpr(ctx, r, dest); 304301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 304498cd9ca7SRichard Henderson } 304598cd9ca7SRichard Henderson 304601afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 304798cd9ca7SRichard Henderson { 304801afb7beSRichard Henderson nullify_over(ctx); 304901afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 305001afb7beSRichard Henderson } 305101afb7beSRichard Henderson 305201afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 305301afb7beSRichard Henderson { 305401afb7beSRichard Henderson nullify_over(ctx); 3055d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 305601afb7beSRichard Henderson } 305701afb7beSRichard Henderson 305801afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 305901afb7beSRichard Henderson { 3060eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 306198cd9ca7SRichard Henderson DisasCond cond; 306298cd9ca7SRichard Henderson 306398cd9ca7SRichard Henderson nullify_over(ctx); 306498cd9ca7SRichard Henderson 306598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 306601afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3067eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 306898cd9ca7SRichard Henderson 306901afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 307001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 307198cd9ca7SRichard Henderson } 307298cd9ca7SRichard Henderson 307301afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 307498cd9ca7SRichard Henderson { 307501afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 307601afb7beSRichard Henderson DisasCond cond; 307701afb7beSRichard Henderson 307801afb7beSRichard Henderson nullify_over(ctx); 307901afb7beSRichard Henderson 308001afb7beSRichard Henderson tmp = tcg_temp_new(); 308101afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 308201afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 308301afb7beSRichard Henderson 308401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 308501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 308601afb7beSRichard Henderson } 308701afb7beSRichard Henderson 308801afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 308901afb7beSRichard Henderson { 3090eaa3783bSRichard Henderson TCGv_reg dest; 309198cd9ca7SRichard Henderson DisasCond cond; 309298cd9ca7SRichard Henderson 309398cd9ca7SRichard Henderson nullify_over(ctx); 309498cd9ca7SRichard Henderson 309501afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 309601afb7beSRichard Henderson if (a->r1 == 0) { 3097eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 309898cd9ca7SRichard Henderson } else { 309901afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 310098cd9ca7SRichard Henderson } 310198cd9ca7SRichard Henderson 310201afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 310301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 310401afb7beSRichard Henderson } 310501afb7beSRichard Henderson 310601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 310701afb7beSRichard Henderson { 310801afb7beSRichard Henderson TCGv_reg dest; 310901afb7beSRichard Henderson DisasCond cond; 311001afb7beSRichard Henderson 311101afb7beSRichard Henderson nullify_over(ctx); 311201afb7beSRichard Henderson 311301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 311401afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 311501afb7beSRichard Henderson 311601afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 311701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311898cd9ca7SRichard Henderson } 311998cd9ca7SRichard Henderson 312030878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31210b1347d2SRichard Henderson { 3122eaa3783bSRichard Henderson TCGv_reg dest; 31230b1347d2SRichard Henderson 312430878590SRichard Henderson if (a->c) { 31250b1347d2SRichard Henderson nullify_over(ctx); 31260b1347d2SRichard Henderson } 31270b1347d2SRichard Henderson 312830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 312930878590SRichard Henderson if (a->r1 == 0) { 313030878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3131eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 313230878590SRichard Henderson } else if (a->r1 == a->r2) { 31330b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3134e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3135e1d635e8SRichard Henderson 313630878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3137e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3138e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3139eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31400b1347d2SRichard Henderson } else { 31410b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31420b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31430b1347d2SRichard Henderson 314430878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3145eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31460b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3147eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31480b1347d2SRichard Henderson } 314930878590SRichard Henderson save_gpr(ctx, a->t, dest); 31500b1347d2SRichard Henderson 31510b1347d2SRichard Henderson /* Install the new nullification. */ 31520b1347d2SRichard Henderson cond_free(&ctx->null_cond); 315330878590SRichard Henderson if (a->c) { 315430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31550b1347d2SRichard Henderson } 315631234768SRichard Henderson return nullify_end(ctx); 31570b1347d2SRichard Henderson } 31580b1347d2SRichard Henderson 315930878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 31600b1347d2SRichard Henderson { 316130878590SRichard Henderson unsigned sa = 31 - a->cpos; 3162eaa3783bSRichard Henderson TCGv_reg dest, t2; 31630b1347d2SRichard Henderson 316430878590SRichard Henderson if (a->c) { 31650b1347d2SRichard Henderson nullify_over(ctx); 31660b1347d2SRichard Henderson } 31670b1347d2SRichard Henderson 316830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 316930878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 317005bfd4dbSRichard Henderson if (a->r1 == 0) { 317105bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 317205bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 317305bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 317405bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 31750b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3176eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31770b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3178eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31790b1347d2SRichard Henderson } else { 318005bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 318105bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 318205bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 318305bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 31840b1347d2SRichard Henderson } 318530878590SRichard Henderson save_gpr(ctx, a->t, dest); 31860b1347d2SRichard Henderson 31870b1347d2SRichard Henderson /* Install the new nullification. */ 31880b1347d2SRichard Henderson cond_free(&ctx->null_cond); 318930878590SRichard Henderson if (a->c) { 319030878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 31910b1347d2SRichard Henderson } 319231234768SRichard Henderson return nullify_end(ctx); 31930b1347d2SRichard Henderson } 31940b1347d2SRichard Henderson 319530878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 31960b1347d2SRichard Henderson { 319730878590SRichard Henderson unsigned len = 32 - a->clen; 3198eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31990b1347d2SRichard Henderson 320030878590SRichard Henderson if (a->c) { 32010b1347d2SRichard Henderson nullify_over(ctx); 32020b1347d2SRichard Henderson } 32030b1347d2SRichard Henderson 320430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 320530878590SRichard Henderson src = load_gpr(ctx, a->r); 32060b1347d2SRichard Henderson tmp = tcg_temp_new(); 32070b1347d2SRichard Henderson 32080b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3209eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 321030878590SRichard Henderson if (a->se) { 3211eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3212eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32130b1347d2SRichard Henderson } else { 3214eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3215eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32160b1347d2SRichard Henderson } 321730878590SRichard Henderson save_gpr(ctx, a->t, dest); 32180b1347d2SRichard Henderson 32190b1347d2SRichard Henderson /* Install the new nullification. */ 32200b1347d2SRichard Henderson cond_free(&ctx->null_cond); 322130878590SRichard Henderson if (a->c) { 322230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32230b1347d2SRichard Henderson } 322431234768SRichard Henderson return nullify_end(ctx); 32250b1347d2SRichard Henderson } 32260b1347d2SRichard Henderson 322730878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32280b1347d2SRichard Henderson { 322930878590SRichard Henderson unsigned len = 32 - a->clen; 323030878590SRichard Henderson unsigned cpos = 31 - a->pos; 3231eaa3783bSRichard Henderson TCGv_reg dest, src; 32320b1347d2SRichard Henderson 323330878590SRichard Henderson if (a->c) { 32340b1347d2SRichard Henderson nullify_over(ctx); 32350b1347d2SRichard Henderson } 32360b1347d2SRichard Henderson 323730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 323830878590SRichard Henderson src = load_gpr(ctx, a->r); 323930878590SRichard Henderson if (a->se) { 3240eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32410b1347d2SRichard Henderson } else { 3242eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32430b1347d2SRichard Henderson } 324430878590SRichard Henderson save_gpr(ctx, a->t, dest); 32450b1347d2SRichard Henderson 32460b1347d2SRichard Henderson /* Install the new nullification. */ 32470b1347d2SRichard Henderson cond_free(&ctx->null_cond); 324830878590SRichard Henderson if (a->c) { 324930878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32500b1347d2SRichard Henderson } 325131234768SRichard Henderson return nullify_end(ctx); 32520b1347d2SRichard Henderson } 32530b1347d2SRichard Henderson 325430878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 32550b1347d2SRichard Henderson { 325630878590SRichard Henderson unsigned len = 32 - a->clen; 3257eaa3783bSRichard Henderson target_sreg mask0, mask1; 3258eaa3783bSRichard Henderson TCGv_reg dest; 32590b1347d2SRichard Henderson 326030878590SRichard Henderson if (a->c) { 32610b1347d2SRichard Henderson nullify_over(ctx); 32620b1347d2SRichard Henderson } 326330878590SRichard Henderson if (a->cpos + len > 32) { 326430878590SRichard Henderson len = 32 - a->cpos; 32650b1347d2SRichard Henderson } 32660b1347d2SRichard Henderson 326730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 326830878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 326930878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 32700b1347d2SRichard Henderson 327130878590SRichard Henderson if (a->nz) { 327230878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 32730b1347d2SRichard Henderson if (mask1 != -1) { 3274eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32750b1347d2SRichard Henderson src = dest; 32760b1347d2SRichard Henderson } 3277eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32780b1347d2SRichard Henderson } else { 3279eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32800b1347d2SRichard Henderson } 328130878590SRichard Henderson save_gpr(ctx, a->t, dest); 32820b1347d2SRichard Henderson 32830b1347d2SRichard Henderson /* Install the new nullification. */ 32840b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328530878590SRichard Henderson if (a->c) { 328630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32870b1347d2SRichard Henderson } 328831234768SRichard Henderson return nullify_end(ctx); 32890b1347d2SRichard Henderson } 32900b1347d2SRichard Henderson 329130878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 32920b1347d2SRichard Henderson { 329330878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 329430878590SRichard Henderson unsigned len = 32 - a->clen; 3295eaa3783bSRichard Henderson TCGv_reg dest, val; 32960b1347d2SRichard Henderson 329730878590SRichard Henderson if (a->c) { 32980b1347d2SRichard Henderson nullify_over(ctx); 32990b1347d2SRichard Henderson } 330030878590SRichard Henderson if (a->cpos + len > 32) { 330130878590SRichard Henderson len = 32 - a->cpos; 33020b1347d2SRichard Henderson } 33030b1347d2SRichard Henderson 330430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 330530878590SRichard Henderson val = load_gpr(ctx, a->r); 33060b1347d2SRichard Henderson if (rs == 0) { 330730878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33080b1347d2SRichard Henderson } else { 330930878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33100b1347d2SRichard Henderson } 331130878590SRichard Henderson save_gpr(ctx, a->t, dest); 33120b1347d2SRichard Henderson 33130b1347d2SRichard Henderson /* Install the new nullification. */ 33140b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331530878590SRichard Henderson if (a->c) { 331630878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33170b1347d2SRichard Henderson } 331831234768SRichard Henderson return nullify_end(ctx); 33190b1347d2SRichard Henderson } 33200b1347d2SRichard Henderson 332130878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 332230878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33230b1347d2SRichard Henderson { 33240b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33250b1347d2SRichard Henderson unsigned len = 32 - clen; 332630878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33270b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33280b1347d2SRichard Henderson 33290b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33300b1347d2SRichard Henderson shift = tcg_temp_new(); 33310b1347d2SRichard Henderson tmp = tcg_temp_new(); 33320b1347d2SRichard Henderson 33330b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3334eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33350b1347d2SRichard Henderson 33360992a930SRichard Henderson mask = tcg_temp_new(); 33370992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3338eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33390b1347d2SRichard Henderson if (rs) { 3340eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3341eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3342eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3343eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33440b1347d2SRichard Henderson } else { 3345eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33460b1347d2SRichard Henderson } 33470b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33480b1347d2SRichard Henderson 33490b1347d2SRichard Henderson /* Install the new nullification. */ 33500b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33510b1347d2SRichard Henderson if (c) { 33520b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33530b1347d2SRichard Henderson } 335431234768SRichard Henderson return nullify_end(ctx); 33550b1347d2SRichard Henderson } 33560b1347d2SRichard Henderson 335730878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 335830878590SRichard Henderson { 3359a6deecceSSven Schnelle if (a->c) { 3360a6deecceSSven Schnelle nullify_over(ctx); 3361a6deecceSSven Schnelle } 336230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 336330878590SRichard Henderson } 336430878590SRichard Henderson 336530878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 336630878590SRichard Henderson { 3367a6deecceSSven Schnelle if (a->c) { 3368a6deecceSSven Schnelle nullify_over(ctx); 3369a6deecceSSven Schnelle } 3370d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 337130878590SRichard Henderson } 33720b1347d2SRichard Henderson 33738340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 337498cd9ca7SRichard Henderson { 3375660eefe1SRichard Henderson TCGv_reg tmp; 337698cd9ca7SRichard Henderson 3377c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 337898cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 337998cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 338098cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 338198cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 338298cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 338398cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 338498cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 338598cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 33868340f534SRichard Henderson if (a->b == 0) { 33878340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 338898cd9ca7SRichard Henderson } 3389c301f34eSRichard Henderson #else 3390c301f34eSRichard Henderson nullify_over(ctx); 3391660eefe1SRichard Henderson #endif 3392660eefe1SRichard Henderson 3393e12c6309SRichard Henderson tmp = tcg_temp_new(); 33948340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3395660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3396c301f34eSRichard Henderson 3397c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 33988340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3399c301f34eSRichard Henderson #else 3400c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3401c301f34eSRichard Henderson 34028340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34038340f534SRichard Henderson if (a->l) { 3404c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3405c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3406c301f34eSRichard Henderson } 34078340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3408c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3409c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3410c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3411c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3412c301f34eSRichard Henderson } else { 3413c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3414c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3415c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3416c301f34eSRichard Henderson } 3417c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3418c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34198340f534SRichard Henderson nullify_set(ctx, a->n); 3420c301f34eSRichard Henderson } 3421c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 342231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 342331234768SRichard Henderson return nullify_end(ctx); 3424c301f34eSRichard Henderson #endif 342598cd9ca7SRichard Henderson } 342698cd9ca7SRichard Henderson 34278340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 342898cd9ca7SRichard Henderson { 34298340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 343098cd9ca7SRichard Henderson } 343198cd9ca7SRichard Henderson 34328340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 343343e05652SRichard Henderson { 34348340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 343543e05652SRichard Henderson 34366e5f5300SSven Schnelle nullify_over(ctx); 34376e5f5300SSven Schnelle 343843e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 343943e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 344043e05652SRichard Henderson * expensive to track. Real hardware will trap for 344143e05652SRichard Henderson * b gateway 344243e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 344343e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 344443e05652SRichard Henderson * diagnose the security hole 344543e05652SRichard Henderson * b gateway 344643e05652SRichard Henderson * b evil 344743e05652SRichard Henderson * in which instructions at evil would run with increased privs. 344843e05652SRichard Henderson */ 344943e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 345043e05652SRichard Henderson return gen_illegal(ctx); 345143e05652SRichard Henderson } 345243e05652SRichard Henderson 345343e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 345443e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3455b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 345643e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 345743e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 345843e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 345943e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 346043e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 346143e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 346243e05652SRichard Henderson if (type < 0) { 346331234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 346431234768SRichard Henderson return true; 346543e05652SRichard Henderson } 346643e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 346743e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 346843e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 346943e05652SRichard Henderson } 347043e05652SRichard Henderson } else { 347143e05652SRichard Henderson dest &= -4; /* priv = 0 */ 347243e05652SRichard Henderson } 347343e05652SRichard Henderson #endif 347443e05652SRichard Henderson 34756e5f5300SSven Schnelle if (a->l) { 34766e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 34776e5f5300SSven Schnelle if (ctx->privilege < 3) { 34786e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 34796e5f5300SSven Schnelle } 34806e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 34816e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 34826e5f5300SSven Schnelle } 34836e5f5300SSven Schnelle 34846e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 348543e05652SRichard Henderson } 348643e05652SRichard Henderson 34878340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 348898cd9ca7SRichard Henderson { 3489b35aec85SRichard Henderson if (a->x) { 3490e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 34918340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3492eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3493660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 34948340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3495b35aec85SRichard Henderson } else { 3496b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3497b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3498b35aec85SRichard Henderson } 349998cd9ca7SRichard Henderson } 350098cd9ca7SRichard Henderson 35018340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 350298cd9ca7SRichard Henderson { 3503eaa3783bSRichard Henderson TCGv_reg dest; 350498cd9ca7SRichard Henderson 35058340f534SRichard Henderson if (a->x == 0) { 35068340f534SRichard Henderson dest = load_gpr(ctx, a->b); 350798cd9ca7SRichard Henderson } else { 3508e12c6309SRichard Henderson dest = tcg_temp_new(); 35098340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35108340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 351198cd9ca7SRichard Henderson } 3512660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35138340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 351498cd9ca7SRichard Henderson } 351598cd9ca7SRichard Henderson 35168340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 351798cd9ca7SRichard Henderson { 3518660eefe1SRichard Henderson TCGv_reg dest; 351998cd9ca7SRichard Henderson 3520c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35218340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35228340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3523c301f34eSRichard Henderson #else 3524c301f34eSRichard Henderson nullify_over(ctx); 35258340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3526c301f34eSRichard Henderson 3527c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3528c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3529c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3530c301f34eSRichard Henderson } 3531c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3532c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35338340f534SRichard Henderson if (a->l) { 35348340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3535c301f34eSRichard Henderson } 35368340f534SRichard Henderson nullify_set(ctx, a->n); 3537c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 353831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 353931234768SRichard Henderson return nullify_end(ctx); 3540c301f34eSRichard Henderson #endif 354198cd9ca7SRichard Henderson } 354298cd9ca7SRichard Henderson 35431ca74648SRichard Henderson /* 35441ca74648SRichard Henderson * Float class 0 35451ca74648SRichard Henderson */ 3546ebe9383cSRichard Henderson 35471ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3548ebe9383cSRichard Henderson { 3549ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3550ebe9383cSRichard Henderson } 3551ebe9383cSRichard Henderson 355259f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 355359f8c04bSHelge Deller { 3554a300dad3SRichard Henderson uint64_t ret; 3555a300dad3SRichard Henderson 3556a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3557a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3558a300dad3SRichard Henderson } else { 3559a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3560a300dad3SRichard Henderson } 3561a300dad3SRichard Henderson 356259f8c04bSHelge Deller nullify_over(ctx); 3563a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 356459f8c04bSHelge Deller return nullify_end(ctx); 356559f8c04bSHelge Deller } 356659f8c04bSHelge Deller 35671ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 35681ca74648SRichard Henderson { 35691ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 35701ca74648SRichard Henderson } 35711ca74648SRichard Henderson 3572ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3573ebe9383cSRichard Henderson { 3574ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3575ebe9383cSRichard Henderson } 3576ebe9383cSRichard Henderson 35771ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 35781ca74648SRichard Henderson { 35791ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 35801ca74648SRichard Henderson } 35811ca74648SRichard Henderson 35821ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3583ebe9383cSRichard Henderson { 3584ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3585ebe9383cSRichard Henderson } 3586ebe9383cSRichard Henderson 35871ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 35881ca74648SRichard Henderson { 35891ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 35901ca74648SRichard Henderson } 35911ca74648SRichard Henderson 3592ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3593ebe9383cSRichard Henderson { 3594ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3595ebe9383cSRichard Henderson } 3596ebe9383cSRichard Henderson 35971ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 35981ca74648SRichard Henderson { 35991ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36001ca74648SRichard Henderson } 36011ca74648SRichard Henderson 36021ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36031ca74648SRichard Henderson { 36041ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36051ca74648SRichard Henderson } 36061ca74648SRichard Henderson 36071ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36081ca74648SRichard Henderson { 36091ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36101ca74648SRichard Henderson } 36111ca74648SRichard Henderson 36121ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36131ca74648SRichard Henderson { 36141ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36151ca74648SRichard Henderson } 36161ca74648SRichard Henderson 36171ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36181ca74648SRichard Henderson { 36191ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36201ca74648SRichard Henderson } 36211ca74648SRichard Henderson 36221ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3623ebe9383cSRichard Henderson { 3624ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3625ebe9383cSRichard Henderson } 3626ebe9383cSRichard Henderson 36271ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36281ca74648SRichard Henderson { 36291ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36301ca74648SRichard Henderson } 36311ca74648SRichard Henderson 3632ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3633ebe9383cSRichard Henderson { 3634ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3635ebe9383cSRichard Henderson } 3636ebe9383cSRichard Henderson 36371ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36381ca74648SRichard Henderson { 36391ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36401ca74648SRichard Henderson } 36411ca74648SRichard Henderson 36421ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3643ebe9383cSRichard Henderson { 3644ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3645ebe9383cSRichard Henderson } 3646ebe9383cSRichard Henderson 36471ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36481ca74648SRichard Henderson { 36491ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36501ca74648SRichard Henderson } 36511ca74648SRichard Henderson 3652ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3653ebe9383cSRichard Henderson { 3654ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3655ebe9383cSRichard Henderson } 3656ebe9383cSRichard Henderson 36571ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36581ca74648SRichard Henderson { 36591ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36601ca74648SRichard Henderson } 36611ca74648SRichard Henderson 36621ca74648SRichard Henderson /* 36631ca74648SRichard Henderson * Float class 1 36641ca74648SRichard Henderson */ 36651ca74648SRichard Henderson 36661ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 36671ca74648SRichard Henderson { 36681ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 36691ca74648SRichard Henderson } 36701ca74648SRichard Henderson 36711ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 36721ca74648SRichard Henderson { 36731ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 36741ca74648SRichard Henderson } 36751ca74648SRichard Henderson 36761ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 36771ca74648SRichard Henderson { 36781ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 36791ca74648SRichard Henderson } 36801ca74648SRichard Henderson 36811ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 36821ca74648SRichard Henderson { 36831ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 36841ca74648SRichard Henderson } 36851ca74648SRichard Henderson 36861ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 36871ca74648SRichard Henderson { 36881ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 36891ca74648SRichard Henderson } 36901ca74648SRichard Henderson 36911ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 36921ca74648SRichard Henderson { 36931ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 36941ca74648SRichard Henderson } 36951ca74648SRichard Henderson 36961ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 36971ca74648SRichard Henderson { 36981ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 36991ca74648SRichard Henderson } 37001ca74648SRichard Henderson 37011ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37021ca74648SRichard Henderson { 37031ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37041ca74648SRichard Henderson } 37051ca74648SRichard Henderson 37061ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37071ca74648SRichard Henderson { 37081ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37091ca74648SRichard Henderson } 37101ca74648SRichard Henderson 37111ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37121ca74648SRichard Henderson { 37131ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37141ca74648SRichard Henderson } 37151ca74648SRichard Henderson 37161ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37171ca74648SRichard Henderson { 37181ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37191ca74648SRichard Henderson } 37201ca74648SRichard Henderson 37211ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37221ca74648SRichard Henderson { 37231ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37241ca74648SRichard Henderson } 37251ca74648SRichard Henderson 37261ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37271ca74648SRichard Henderson { 37281ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37291ca74648SRichard Henderson } 37301ca74648SRichard Henderson 37311ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37321ca74648SRichard Henderson { 37331ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37341ca74648SRichard Henderson } 37351ca74648SRichard Henderson 37361ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37371ca74648SRichard Henderson { 37381ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37391ca74648SRichard Henderson } 37401ca74648SRichard Henderson 37411ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37421ca74648SRichard Henderson { 37431ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37441ca74648SRichard Henderson } 37451ca74648SRichard Henderson 37461ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37471ca74648SRichard Henderson { 37481ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37491ca74648SRichard Henderson } 37501ca74648SRichard Henderson 37511ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37521ca74648SRichard Henderson { 37531ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37541ca74648SRichard Henderson } 37551ca74648SRichard Henderson 37561ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37571ca74648SRichard Henderson { 37581ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37591ca74648SRichard Henderson } 37601ca74648SRichard Henderson 37611ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37621ca74648SRichard Henderson { 37631ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 37641ca74648SRichard Henderson } 37651ca74648SRichard Henderson 37661ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 37671ca74648SRichard Henderson { 37681ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 37691ca74648SRichard Henderson } 37701ca74648SRichard Henderson 37711ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 37721ca74648SRichard Henderson { 37731ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 37741ca74648SRichard Henderson } 37751ca74648SRichard Henderson 37761ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 37771ca74648SRichard Henderson { 37781ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 37791ca74648SRichard Henderson } 37801ca74648SRichard Henderson 37811ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 37821ca74648SRichard Henderson { 37831ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 37841ca74648SRichard Henderson } 37851ca74648SRichard Henderson 37861ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 37871ca74648SRichard Henderson { 37881ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 37891ca74648SRichard Henderson } 37901ca74648SRichard Henderson 37911ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 37921ca74648SRichard Henderson { 37931ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 37941ca74648SRichard Henderson } 37951ca74648SRichard Henderson 37961ca74648SRichard Henderson /* 37971ca74648SRichard Henderson * Float class 2 37981ca74648SRichard Henderson */ 37991ca74648SRichard Henderson 38001ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3801ebe9383cSRichard Henderson { 3802ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3803ebe9383cSRichard Henderson 3804ebe9383cSRichard Henderson nullify_over(ctx); 3805ebe9383cSRichard Henderson 38061ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38071ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 380829dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 380929dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3810ebe9383cSRichard Henderson 3811ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3812ebe9383cSRichard Henderson 38131ca74648SRichard Henderson return nullify_end(ctx); 3814ebe9383cSRichard Henderson } 3815ebe9383cSRichard Henderson 38161ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3817ebe9383cSRichard Henderson { 3818ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3819ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3820ebe9383cSRichard Henderson 3821ebe9383cSRichard Henderson nullify_over(ctx); 3822ebe9383cSRichard Henderson 38231ca74648SRichard Henderson ta = load_frd0(a->r1); 38241ca74648SRichard Henderson tb = load_frd0(a->r2); 382529dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 382629dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3827ebe9383cSRichard Henderson 3828ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3829ebe9383cSRichard Henderson 383031234768SRichard Henderson return nullify_end(ctx); 3831ebe9383cSRichard Henderson } 3832ebe9383cSRichard Henderson 38331ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3834ebe9383cSRichard Henderson { 3835eaa3783bSRichard Henderson TCGv_reg t; 3836ebe9383cSRichard Henderson 3837ebe9383cSRichard Henderson nullify_over(ctx); 3838ebe9383cSRichard Henderson 3839e12c6309SRichard Henderson t = tcg_temp_new(); 3840ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3841ebe9383cSRichard Henderson 38421ca74648SRichard Henderson if (a->y == 1) { 3843ebe9383cSRichard Henderson int mask; 3844ebe9383cSRichard Henderson bool inv = false; 3845ebe9383cSRichard Henderson 38461ca74648SRichard Henderson switch (a->c) { 3847ebe9383cSRichard Henderson case 0: /* simple */ 3848eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3849ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3850ebe9383cSRichard Henderson goto done; 3851ebe9383cSRichard Henderson case 2: /* rej */ 3852ebe9383cSRichard Henderson inv = true; 3853ebe9383cSRichard Henderson /* fallthru */ 3854ebe9383cSRichard Henderson case 1: /* acc */ 3855ebe9383cSRichard Henderson mask = 0x43ff800; 3856ebe9383cSRichard Henderson break; 3857ebe9383cSRichard Henderson case 6: /* rej8 */ 3858ebe9383cSRichard Henderson inv = true; 3859ebe9383cSRichard Henderson /* fallthru */ 3860ebe9383cSRichard Henderson case 5: /* acc8 */ 3861ebe9383cSRichard Henderson mask = 0x43f8000; 3862ebe9383cSRichard Henderson break; 3863ebe9383cSRichard Henderson case 9: /* acc6 */ 3864ebe9383cSRichard Henderson mask = 0x43e0000; 3865ebe9383cSRichard Henderson break; 3866ebe9383cSRichard Henderson case 13: /* acc4 */ 3867ebe9383cSRichard Henderson mask = 0x4380000; 3868ebe9383cSRichard Henderson break; 3869ebe9383cSRichard Henderson case 17: /* acc2 */ 3870ebe9383cSRichard Henderson mask = 0x4200000; 3871ebe9383cSRichard Henderson break; 3872ebe9383cSRichard Henderson default: 38731ca74648SRichard Henderson gen_illegal(ctx); 38741ca74648SRichard Henderson return true; 3875ebe9383cSRichard Henderson } 3876ebe9383cSRichard Henderson if (inv) { 3877d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 3878eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3879ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3880ebe9383cSRichard Henderson } else { 3881eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3882ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3883ebe9383cSRichard Henderson } 38841ca74648SRichard Henderson } else { 38851ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 38861ca74648SRichard Henderson 38871ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 38881ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 38891ca74648SRichard Henderson } 38901ca74648SRichard Henderson 3891ebe9383cSRichard Henderson done: 389231234768SRichard Henderson return nullify_end(ctx); 3893ebe9383cSRichard Henderson } 3894ebe9383cSRichard Henderson 38951ca74648SRichard Henderson /* 38961ca74648SRichard Henderson * Float class 2 38971ca74648SRichard Henderson */ 38981ca74648SRichard Henderson 38991ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3900ebe9383cSRichard Henderson { 39011ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39021ca74648SRichard Henderson } 39031ca74648SRichard Henderson 39041ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39051ca74648SRichard Henderson { 39061ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39071ca74648SRichard Henderson } 39081ca74648SRichard Henderson 39091ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39101ca74648SRichard Henderson { 39111ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39121ca74648SRichard Henderson } 39131ca74648SRichard Henderson 39141ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39151ca74648SRichard Henderson { 39161ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39171ca74648SRichard Henderson } 39181ca74648SRichard Henderson 39191ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39201ca74648SRichard Henderson { 39211ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39221ca74648SRichard Henderson } 39231ca74648SRichard Henderson 39241ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39251ca74648SRichard Henderson { 39261ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39271ca74648SRichard Henderson } 39281ca74648SRichard Henderson 39291ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39301ca74648SRichard Henderson { 39311ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39321ca74648SRichard Henderson } 39331ca74648SRichard Henderson 39341ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39351ca74648SRichard Henderson { 39361ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39371ca74648SRichard Henderson } 39381ca74648SRichard Henderson 39391ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39401ca74648SRichard Henderson { 39411ca74648SRichard Henderson TCGv_i64 x, y; 3942ebe9383cSRichard Henderson 3943ebe9383cSRichard Henderson nullify_over(ctx); 3944ebe9383cSRichard Henderson 39451ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39461ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39471ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39481ca74648SRichard Henderson save_frd(a->t, x); 3949ebe9383cSRichard Henderson 395031234768SRichard Henderson return nullify_end(ctx); 3951ebe9383cSRichard Henderson } 3952ebe9383cSRichard Henderson 3953ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3954ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3955ebe9383cSRichard Henderson { 3956ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3957ebe9383cSRichard Henderson } 3958ebe9383cSRichard Henderson 3959b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3960ebe9383cSRichard Henderson { 3961b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 3962b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 3963b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 3964b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 3965b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 3966ebe9383cSRichard Henderson 3967ebe9383cSRichard Henderson nullify_over(ctx); 3968ebe9383cSRichard Henderson 3969ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3970ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3971ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3972ebe9383cSRichard Henderson 397331234768SRichard Henderson return nullify_end(ctx); 3974ebe9383cSRichard Henderson } 3975ebe9383cSRichard Henderson 3976b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 3977b1e2af57SRichard Henderson { 3978b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 3979b1e2af57SRichard Henderson } 3980b1e2af57SRichard Henderson 3981b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 3982b1e2af57SRichard Henderson { 3983b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 3984b1e2af57SRichard Henderson } 3985b1e2af57SRichard Henderson 3986b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 3987b1e2af57SRichard Henderson { 3988b1e2af57SRichard Henderson nullify_over(ctx); 3989b1e2af57SRichard Henderson 3990b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 3991b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 3992b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3993b1e2af57SRichard Henderson 3994b1e2af57SRichard Henderson return nullify_end(ctx); 3995b1e2af57SRichard Henderson } 3996b1e2af57SRichard Henderson 3997b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 3998b1e2af57SRichard Henderson { 3999b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4000b1e2af57SRichard Henderson } 4001b1e2af57SRichard Henderson 4002b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4003b1e2af57SRichard Henderson { 4004b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4005b1e2af57SRichard Henderson } 4006b1e2af57SRichard Henderson 4007c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4008ebe9383cSRichard Henderson { 4009c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4010ebe9383cSRichard Henderson 4011ebe9383cSRichard Henderson nullify_over(ctx); 4012c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4013c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4014c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4015ebe9383cSRichard Henderson 4016c3bad4f8SRichard Henderson if (a->neg) { 4017ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4018ebe9383cSRichard Henderson } else { 4019ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4020ebe9383cSRichard Henderson } 4021ebe9383cSRichard Henderson 4022c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 402331234768SRichard Henderson return nullify_end(ctx); 4024ebe9383cSRichard Henderson } 4025ebe9383cSRichard Henderson 4026c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4027ebe9383cSRichard Henderson { 4028c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4029ebe9383cSRichard Henderson 4030ebe9383cSRichard Henderson nullify_over(ctx); 4031c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4032c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4033c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4034ebe9383cSRichard Henderson 4035c3bad4f8SRichard Henderson if (a->neg) { 4036ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4037ebe9383cSRichard Henderson } else { 4038ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4039ebe9383cSRichard Henderson } 4040ebe9383cSRichard Henderson 4041c3bad4f8SRichard Henderson save_frd(a->t, x); 404231234768SRichard Henderson return nullify_end(ctx); 4043ebe9383cSRichard Henderson } 4044ebe9383cSRichard Henderson 404515da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 404615da177bSSven Schnelle { 4047cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4048cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4049cf6b28d4SHelge Deller if (a->i == 0x100) { 4050cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4051ad75a51eSRichard Henderson nullify_over(ctx); 4052ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4053cf6b28d4SHelge Deller return nullify_end(ctx); 405415da177bSSven Schnelle } 4055ad75a51eSRichard Henderson #endif 4056ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4057ad75a51eSRichard Henderson return true; 4058ad75a51eSRichard Henderson } 405915da177bSSven Schnelle 4060b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 406161766fe9SRichard Henderson { 406251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4063f764718dSRichard Henderson int bound; 406461766fe9SRichard Henderson 406551b061fbSRichard Henderson ctx->cs = cs; 4066494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 40673d68ee7bSRichard Henderson 40683d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4069c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 40703d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4071c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4072c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4073217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4074c301f34eSRichard Henderson #else 4075494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4076bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4077bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4078bb67ec32SRichard Henderson : MMU_PHYS_IDX); 40793d68ee7bSRichard Henderson 4080c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4081c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4082c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4083c301f34eSRichard Henderson int32_t diff = cs_base; 4084c301f34eSRichard Henderson 4085c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4086c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4087c301f34eSRichard Henderson #endif 408851b061fbSRichard Henderson ctx->iaoq_n = -1; 4089f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 409061766fe9SRichard Henderson 40913d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 40923d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4093b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 409461766fe9SRichard Henderson } 409561766fe9SRichard Henderson 409651b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 409751b061fbSRichard Henderson { 409851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 409961766fe9SRichard Henderson 41003d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 410151b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 410251b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4103494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 410451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 410551b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4106129e9cc3SRichard Henderson } 410751b061fbSRichard Henderson ctx->null_lab = NULL; 410861766fe9SRichard Henderson } 410961766fe9SRichard Henderson 411051b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 411151b061fbSRichard Henderson { 411251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 411351b061fbSRichard Henderson 411451b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 411551b061fbSRichard Henderson } 411651b061fbSRichard Henderson 411751b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 411851b061fbSRichard Henderson { 411951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4120b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 412151b061fbSRichard Henderson DisasJumpType ret; 412251b061fbSRichard Henderson 412351b061fbSRichard Henderson /* Execute one insn. */ 4124ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4125c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 412631234768SRichard Henderson do_page_zero(ctx); 412731234768SRichard Henderson ret = ctx->base.is_jmp; 4128869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4129ba1d0b44SRichard Henderson } else 4130ba1d0b44SRichard Henderson #endif 4131ba1d0b44SRichard Henderson { 413261766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 413361766fe9SRichard Henderson the page permissions for execute. */ 41344e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 413561766fe9SRichard Henderson 413661766fe9SRichard Henderson /* Set up the IA queue for the next insn. 413761766fe9SRichard Henderson This will be overwritten by a branch. */ 413851b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 413951b061fbSRichard Henderson ctx->iaoq_n = -1; 4140e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4141eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 414261766fe9SRichard Henderson } else { 414351b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4144f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 414561766fe9SRichard Henderson } 414661766fe9SRichard Henderson 414751b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 414851b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4149869051eaSRichard Henderson ret = DISAS_NEXT; 4150129e9cc3SRichard Henderson } else { 41511a19da0dSRichard Henderson ctx->insn = insn; 415231274b46SRichard Henderson if (!decode(ctx, insn)) { 415331274b46SRichard Henderson gen_illegal(ctx); 415431274b46SRichard Henderson } 415531234768SRichard Henderson ret = ctx->base.is_jmp; 415651b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4157129e9cc3SRichard Henderson } 415861766fe9SRichard Henderson } 415961766fe9SRichard Henderson 41603d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 41613d68ee7bSRichard Henderson a priority change within the instruction queue. */ 416251b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4163c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4164c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4165c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4166c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 416751b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 416851b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 416931234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4170129e9cc3SRichard Henderson } else { 417131234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 417261766fe9SRichard Henderson } 4173129e9cc3SRichard Henderson } 417451b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 417551b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4176c301f34eSRichard Henderson ctx->base.pc_next += 4; 417761766fe9SRichard Henderson 4178c5d0aec2SRichard Henderson switch (ret) { 4179c5d0aec2SRichard Henderson case DISAS_NORETURN: 4180c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4181c5d0aec2SRichard Henderson break; 4182c5d0aec2SRichard Henderson 4183c5d0aec2SRichard Henderson case DISAS_NEXT: 4184c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4185c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 418651b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4187eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 418851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4189c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4190c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4191c301f34eSRichard Henderson #endif 419251b061fbSRichard Henderson nullify_save(ctx); 4193c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4194c5d0aec2SRichard Henderson ? DISAS_EXIT 4195c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 419651b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4197eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 419861766fe9SRichard Henderson } 4199c5d0aec2SRichard Henderson break; 4200c5d0aec2SRichard Henderson 4201c5d0aec2SRichard Henderson default: 4202c5d0aec2SRichard Henderson g_assert_not_reached(); 4203c5d0aec2SRichard Henderson } 420461766fe9SRichard Henderson } 420561766fe9SRichard Henderson 420651b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 420751b061fbSRichard Henderson { 420851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4209e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 421051b061fbSRichard Henderson 4211e1b5a5edSRichard Henderson switch (is_jmp) { 4212869051eaSRichard Henderson case DISAS_NORETURN: 421361766fe9SRichard Henderson break; 421451b061fbSRichard Henderson case DISAS_TOO_MANY: 4215869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4216e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 421751b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 421851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 421951b061fbSRichard Henderson nullify_save(ctx); 422061766fe9SRichard Henderson /* FALLTHRU */ 4221869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 42228532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42237f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 42248532a14eSRichard Henderson break; 422561766fe9SRichard Henderson } 4226c5d0aec2SRichard Henderson /* FALLTHRU */ 4227c5d0aec2SRichard Henderson case DISAS_EXIT: 4228c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 422961766fe9SRichard Henderson break; 423061766fe9SRichard Henderson default: 423151b061fbSRichard Henderson g_assert_not_reached(); 423261766fe9SRichard Henderson } 423351b061fbSRichard Henderson } 423461766fe9SRichard Henderson 42358eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 42368eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 423751b061fbSRichard Henderson { 4238c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 423961766fe9SRichard Henderson 4240ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4241ba1d0b44SRichard Henderson switch (pc) { 42427ad439dfSRichard Henderson case 0x00: 42438eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4244ba1d0b44SRichard Henderson return; 42457ad439dfSRichard Henderson case 0xb0: 42468eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4247ba1d0b44SRichard Henderson return; 42487ad439dfSRichard Henderson case 0xe0: 42498eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4250ba1d0b44SRichard Henderson return; 42517ad439dfSRichard Henderson case 0x100: 42528eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4253ba1d0b44SRichard Henderson return; 42547ad439dfSRichard Henderson } 4255ba1d0b44SRichard Henderson #endif 4256ba1d0b44SRichard Henderson 42578eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 42588eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 425961766fe9SRichard Henderson } 426051b061fbSRichard Henderson 426151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 426251b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 426351b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 426451b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 426551b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 426651b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 426751b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 426851b061fbSRichard Henderson }; 426951b061fbSRichard Henderson 4270597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4271306c8721SRichard Henderson target_ulong pc, void *host_pc) 427251b061fbSRichard Henderson { 427351b061fbSRichard Henderson DisasContext ctx; 4274306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 427561766fe9SRichard Henderson } 4276