161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 33eaa3783bSRichard Henderson we need to redefine all of these. */ 34eaa3783bSRichard Henderson 35eaa3783bSRichard Henderson #undef TCGv 36eaa3783bSRichard Henderson #undef tcg_temp_new 37eaa3783bSRichard Henderson #undef tcg_global_reg_new 38eaa3783bSRichard Henderson #undef tcg_global_mem_new 39eaa3783bSRichard Henderson #undef tcg_temp_local_new 40eaa3783bSRichard Henderson #undef tcg_temp_free 41eaa3783bSRichard Henderson 42eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 43eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 44eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 45eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 55eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 56eaa3783bSRichard Henderson #endif 57eaa3783bSRichard Henderson 58eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 59eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 60eaa3783bSRichard Henderson 61eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 62eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 63eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 64eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 66eaa3783bSRichard Henderson 67eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 68eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 76eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 77eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 78eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 79eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 80eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 81eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 82eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 83eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 84eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 85eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 86eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 87eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 88eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 89eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 90eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 91eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 92eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 93eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 94eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 95eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 96eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 97eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 98eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 99eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 101eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 103eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 104eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 105eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 106eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 107eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 108eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 109eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 110eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 111eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 122eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 125eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 126eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 127eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 128eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 129eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 130eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 131eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 133eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 134eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 136eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 137eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 141eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 143eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 144eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 145eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 146eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 14729dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 24229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 243eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 244eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 245eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 247eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 248eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 250eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 251eaa3783bSRichard Henderson 25261766fe9SRichard Henderson typedef struct DisasCond { 25361766fe9SRichard Henderson TCGCond c; 254eaa3783bSRichard Henderson TCGv_reg a0, a1; 25561766fe9SRichard Henderson } DisasCond; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson typedef struct DisasContext { 258d01a3625SRichard Henderson DisasContextBase base; 25961766fe9SRichard Henderson CPUState *cs; 26061766fe9SRichard Henderson 261eaa3783bSRichard Henderson target_ureg iaoq_f; 262eaa3783bSRichard Henderson target_ureg iaoq_b; 263eaa3783bSRichard Henderson target_ureg iaoq_n; 264eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26561766fe9SRichard Henderson 26686f8d05fSRichard Henderson int ntempr, ntempl; 2675eecd37aSRichard Henderson TCGv_reg tempr[8]; 26886f8d05fSRichard Henderson TCGv_tl templ[4]; 26961766fe9SRichard Henderson 27061766fe9SRichard Henderson DisasCond null_cond; 27161766fe9SRichard Henderson TCGLabel *null_lab; 27261766fe9SRichard Henderson 2731a19da0dSRichard Henderson uint32_t insn; 274494737b7SRichard Henderson uint32_t tb_flags; 2753d68ee7bSRichard Henderson int mmu_idx; 2763d68ee7bSRichard Henderson int privilege; 27761766fe9SRichard Henderson bool psw_n_nonzero; 27861766fe9SRichard Henderson } DisasContext; 27961766fe9SRichard Henderson 280e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 281451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 282e36f27efSRichard Henderson { 283e36f27efSRichard Henderson if (val & PSW_SM_E) { 284e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 285e36f27efSRichard Henderson } 286e36f27efSRichard Henderson if (val & PSW_SM_W) { 287e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson return val; 290e36f27efSRichard Henderson } 291e36f27efSRichard Henderson 292deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 293451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 294deee69a1SRichard Henderson { 295deee69a1SRichard Henderson return ~val; 296deee69a1SRichard Henderson } 297deee69a1SRichard Henderson 2981cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2991cd012a5SRichard Henderson we use for the final M. */ 300451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 3011cd012a5SRichard Henderson { 3021cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3031cd012a5SRichard Henderson } 3041cd012a5SRichard Henderson 305740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 306451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 307740038d7SRichard Henderson { 308740038d7SRichard Henderson return val ? 1 : -1; 309740038d7SRichard Henderson } 310740038d7SRichard Henderson 311451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 312740038d7SRichard Henderson { 313740038d7SRichard Henderson return val ? -1 : 1; 314740038d7SRichard Henderson } 315740038d7SRichard Henderson 316740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 317451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31801afb7beSRichard Henderson { 31901afb7beSRichard Henderson return val << 2; 32001afb7beSRichard Henderson } 32101afb7beSRichard Henderson 322740038d7SRichard Henderson /* Used for fp memory ops. */ 323451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 324740038d7SRichard Henderson { 325740038d7SRichard Henderson return val << 3; 326740038d7SRichard Henderson } 327740038d7SRichard Henderson 3280588e061SRichard Henderson /* Used for assemble_21. */ 329451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3300588e061SRichard Henderson { 3310588e061SRichard Henderson return val << 11; 3320588e061SRichard Henderson } 3330588e061SRichard Henderson 33401afb7beSRichard Henderson 33540f9f908SRichard Henderson /* Include the auto-generated decoder. */ 336abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33740f9f908SRichard Henderson 33861766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33961766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 340869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34161766fe9SRichard Henderson 34261766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34361766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 344869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34561766fe9SRichard Henderson 346e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 347e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 348e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 349c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson /* global register indexes */ 352eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 354494737b7SRichard Henderson static TCGv_i64 cpu_srH; 355eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 357c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 359eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36461766fe9SRichard Henderson 36561766fe9SRichard Henderson #include "exec/gen-icount.h" 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson void hppa_translate_init(void) 36861766fe9SRichard Henderson { 36961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37061766fe9SRichard Henderson 371eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37261766fe9SRichard Henderson static const GlobalVar vars[] = { 37335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37461766fe9SRichard Henderson DEF_VAR(psw_n), 37561766fe9SRichard Henderson DEF_VAR(psw_v), 37661766fe9SRichard Henderson DEF_VAR(psw_cb), 37761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37861766fe9SRichard Henderson DEF_VAR(iaoq_f), 37961766fe9SRichard Henderson DEF_VAR(iaoq_b), 38061766fe9SRichard Henderson }; 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson #undef DEF_VAR 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38561766fe9SRichard Henderson static const char gr_names[32][4] = { 38661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39061766fe9SRichard Henderson }; 39133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 392494737b7SRichard Henderson static const char sr_names[5][4] = { 393494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39433423472SRichard Henderson }; 39561766fe9SRichard Henderson 39661766fe9SRichard Henderson int i; 39761766fe9SRichard Henderson 398f764718dSRichard Henderson cpu_gr[0] = NULL; 39961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40261766fe9SRichard Henderson gr_names[i]); 40361766fe9SRichard Henderson } 40433423472SRichard Henderson for (i = 0; i < 4; i++) { 40533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40733423472SRichard Henderson sr_names[i]); 40833423472SRichard Henderson } 409494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 410494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 411494737b7SRichard Henderson sr_names[4]); 41261766fe9SRichard Henderson 41361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41661766fe9SRichard Henderson } 417c301f34eSRichard Henderson 418c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 419c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 420c301f34eSRichard Henderson "iasq_f"); 421c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 422c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 423c301f34eSRichard Henderson "iasq_b"); 42461766fe9SRichard Henderson } 42561766fe9SRichard Henderson 426129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 427129e9cc3SRichard Henderson { 428f764718dSRichard Henderson return (DisasCond){ 429f764718dSRichard Henderson .c = TCG_COND_NEVER, 430f764718dSRichard Henderson .a0 = NULL, 431f764718dSRichard Henderson .a1 = NULL, 432f764718dSRichard Henderson }; 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435df0232feSRichard Henderson static DisasCond cond_make_t(void) 436df0232feSRichard Henderson { 437df0232feSRichard Henderson return (DisasCond){ 438df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 439df0232feSRichard Henderson .a0 = NULL, 440df0232feSRichard Henderson .a1 = NULL, 441df0232feSRichard Henderson }; 442df0232feSRichard Henderson } 443df0232feSRichard Henderson 444129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 445129e9cc3SRichard Henderson { 446f764718dSRichard Henderson return (DisasCond){ 447f764718dSRichard Henderson .c = TCG_COND_NE, 448f764718dSRichard Henderson .a0 = cpu_psw_n, 449*6e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 450f764718dSRichard Henderson }; 451129e9cc3SRichard Henderson } 452129e9cc3SRichard Henderson 453b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 454b47a4a02SSven Schnelle { 455b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 456b47a4a02SSven Schnelle return (DisasCond){ 457*6e94937aSRichard Henderson .c = c, .a0 = a0, .a1 = tcg_constant_reg(0) 458b47a4a02SSven Schnelle }; 459b47a4a02SSven Schnelle } 460b47a4a02SSven Schnelle 461eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 462129e9cc3SRichard Henderson { 463b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 464b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 465b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 466129e9cc3SRichard Henderson } 467129e9cc3SRichard Henderson 468eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 469129e9cc3SRichard Henderson { 470129e9cc3SRichard Henderson DisasCond r = { .c = c }; 471129e9cc3SRichard Henderson 472129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 473129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 474eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 475129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 476eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 477129e9cc3SRichard Henderson 478129e9cc3SRichard Henderson return r; 479129e9cc3SRichard Henderson } 480129e9cc3SRichard Henderson 481129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 482129e9cc3SRichard Henderson { 483129e9cc3SRichard Henderson switch (cond->c) { 484129e9cc3SRichard Henderson default: 485*6e94937aSRichard Henderson if (cond->a0 != cpu_psw_n) { 486129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 487129e9cc3SRichard Henderson } 488129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 489f764718dSRichard Henderson cond->a0 = NULL; 490f764718dSRichard Henderson cond->a1 = NULL; 491129e9cc3SRichard Henderson /* fallthru */ 492129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 493129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 494129e9cc3SRichard Henderson break; 495129e9cc3SRichard Henderson case TCG_COND_NEVER: 496129e9cc3SRichard Henderson break; 497129e9cc3SRichard Henderson } 498129e9cc3SRichard Henderson } 499129e9cc3SRichard Henderson 500eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 50161766fe9SRichard Henderson { 50286f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 50386f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 50486f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 50561766fe9SRichard Henderson } 50661766fe9SRichard Henderson 50786f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 50886f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 50986f8d05fSRichard Henderson { 51086f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 51186f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 51286f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 51386f8d05fSRichard Henderson } 51486f8d05fSRichard Henderson #endif 51586f8d05fSRichard Henderson 516eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 51761766fe9SRichard Henderson { 518eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 519eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 52061766fe9SRichard Henderson return t; 52161766fe9SRichard Henderson } 52261766fe9SRichard Henderson 523eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 52461766fe9SRichard Henderson { 52561766fe9SRichard Henderson if (reg == 0) { 526eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 527eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 52861766fe9SRichard Henderson return t; 52961766fe9SRichard Henderson } else { 53061766fe9SRichard Henderson return cpu_gr[reg]; 53161766fe9SRichard Henderson } 53261766fe9SRichard Henderson } 53361766fe9SRichard Henderson 534eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 53561766fe9SRichard Henderson { 536129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 53761766fe9SRichard Henderson return get_temp(ctx); 53861766fe9SRichard Henderson } else { 53961766fe9SRichard Henderson return cpu_gr[reg]; 54061766fe9SRichard Henderson } 54161766fe9SRichard Henderson } 54261766fe9SRichard Henderson 543eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 544129e9cc3SRichard Henderson { 545129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 546eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 547129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 548129e9cc3SRichard Henderson } else { 549eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 550129e9cc3SRichard Henderson } 551129e9cc3SRichard Henderson } 552129e9cc3SRichard Henderson 553eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 554129e9cc3SRichard Henderson { 555129e9cc3SRichard Henderson if (reg != 0) { 556129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 557129e9cc3SRichard Henderson } 558129e9cc3SRichard Henderson } 559129e9cc3SRichard Henderson 56096d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 56196d6407fSRichard Henderson # define HI_OFS 0 56296d6407fSRichard Henderson # define LO_OFS 4 56396d6407fSRichard Henderson #else 56496d6407fSRichard Henderson # define HI_OFS 4 56596d6407fSRichard Henderson # define LO_OFS 0 56696d6407fSRichard Henderson #endif 56796d6407fSRichard Henderson 56896d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 56996d6407fSRichard Henderson { 57096d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 57196d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 57296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57496d6407fSRichard Henderson return ret; 57596d6407fSRichard Henderson } 57696d6407fSRichard Henderson 577ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 578ebe9383cSRichard Henderson { 579ebe9383cSRichard Henderson if (rt == 0) { 580ebe9383cSRichard Henderson return tcg_const_i32(0); 581ebe9383cSRichard Henderson } else { 582ebe9383cSRichard Henderson return load_frw_i32(rt); 583ebe9383cSRichard Henderson } 584ebe9383cSRichard Henderson } 585ebe9383cSRichard Henderson 586ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 587ebe9383cSRichard Henderson { 588ebe9383cSRichard Henderson if (rt == 0) { 589ebe9383cSRichard Henderson return tcg_const_i64(0); 590ebe9383cSRichard Henderson } else { 591ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 592ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 593ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 594ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 595ebe9383cSRichard Henderson return ret; 596ebe9383cSRichard Henderson } 597ebe9383cSRichard Henderson } 598ebe9383cSRichard Henderson 59996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 60096d6407fSRichard Henderson { 60196d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 60296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 60396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 60496d6407fSRichard Henderson } 60596d6407fSRichard Henderson 60696d6407fSRichard Henderson #undef HI_OFS 60796d6407fSRichard Henderson #undef LO_OFS 60896d6407fSRichard Henderson 60996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 61096d6407fSRichard Henderson { 61196d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 61296d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 61396d6407fSRichard Henderson return ret; 61496d6407fSRichard Henderson } 61596d6407fSRichard Henderson 616ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 617ebe9383cSRichard Henderson { 618ebe9383cSRichard Henderson if (rt == 0) { 619ebe9383cSRichard Henderson return tcg_const_i64(0); 620ebe9383cSRichard Henderson } else { 621ebe9383cSRichard Henderson return load_frd(rt); 622ebe9383cSRichard Henderson } 623ebe9383cSRichard Henderson } 624ebe9383cSRichard Henderson 62596d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 62696d6407fSRichard Henderson { 62796d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 62896d6407fSRichard Henderson } 62996d6407fSRichard Henderson 63033423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 63133423472SRichard Henderson { 63233423472SRichard Henderson #ifdef CONFIG_USER_ONLY 63333423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 63433423472SRichard Henderson #else 63533423472SRichard Henderson if (reg < 4) { 63633423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 637494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 638494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 63933423472SRichard Henderson } else { 64033423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 64133423472SRichard Henderson } 64233423472SRichard Henderson #endif 64333423472SRichard Henderson } 64433423472SRichard Henderson 645129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 646129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 647129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 648129e9cc3SRichard Henderson { 649129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 650129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 651129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 652129e9cc3SRichard Henderson 653129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 654129e9cc3SRichard Henderson 655129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 656*6e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 657129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 658eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 659129e9cc3SRichard Henderson } 660129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 661129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 662129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 663129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 664129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 665eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 666129e9cc3SRichard Henderson } 667129e9cc3SRichard Henderson 668eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 669129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 670129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 675129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 676129e9cc3SRichard Henderson { 677129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 678129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 679eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 680129e9cc3SRichard Henderson } 681129e9cc3SRichard Henderson return; 682129e9cc3SRichard Henderson } 683*6e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 684eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 685129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 686129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 687129e9cc3SRichard Henderson } 688129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson 691129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 692129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 693129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 694129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 695129e9cc3SRichard Henderson { 696129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 697eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 698129e9cc3SRichard Henderson } 699129e9cc3SRichard Henderson } 700129e9cc3SRichard Henderson 701129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 70240f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 70340f9f908SRichard Henderson it may be tail-called from a translate function. */ 70431234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 705129e9cc3SRichard Henderson { 706129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 70731234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 708129e9cc3SRichard Henderson 709f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 710f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 711f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 712f49b3537SRichard Henderson 713129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 714129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 715129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 716129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 71731234768SRichard Henderson return true; 718129e9cc3SRichard Henderson } 719129e9cc3SRichard Henderson ctx->null_lab = NULL; 720129e9cc3SRichard Henderson 721129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 722129e9cc3SRichard Henderson /* The next instruction will be unconditional, 723129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 724129e9cc3SRichard Henderson gen_set_label(null_lab); 725129e9cc3SRichard Henderson } else { 726129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 727129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 728129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 729129e9cc3SRichard Henderson label we have the proper value in place. */ 730129e9cc3SRichard Henderson nullify_save(ctx); 731129e9cc3SRichard Henderson gen_set_label(null_lab); 732129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 733129e9cc3SRichard Henderson } 734869051eaSRichard Henderson if (status == DISAS_NORETURN) { 73531234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 736129e9cc3SRichard Henderson } 73731234768SRichard Henderson return true; 738129e9cc3SRichard Henderson } 739129e9cc3SRichard Henderson 740eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 74161766fe9SRichard Henderson { 74261766fe9SRichard Henderson if (unlikely(ival == -1)) { 743eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 74461766fe9SRichard Henderson } else { 745eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 74661766fe9SRichard Henderson } 74761766fe9SRichard Henderson } 74861766fe9SRichard Henderson 749eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 75061766fe9SRichard Henderson { 75161766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 75261766fe9SRichard Henderson } 75361766fe9SRichard Henderson 75461766fe9SRichard Henderson static void gen_excp_1(int exception) 75561766fe9SRichard Henderson { 75629dd6f64SRichard Henderson gen_helper_excp(cpu_env, tcg_constant_i32(exception)); 75761766fe9SRichard Henderson } 75861766fe9SRichard Henderson 75931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 76061766fe9SRichard Henderson { 76161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 76261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 763129e9cc3SRichard Henderson nullify_save(ctx); 76461766fe9SRichard Henderson gen_excp_1(exception); 76531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 76661766fe9SRichard Henderson } 76761766fe9SRichard Henderson 76831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7691a19da0dSRichard Henderson { 77031234768SRichard Henderson nullify_over(ctx); 77129dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 77229dd6f64SRichard Henderson cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 77331234768SRichard Henderson gen_excp(ctx, exc); 77431234768SRichard Henderson return nullify_end(ctx); 7751a19da0dSRichard Henderson } 7761a19da0dSRichard Henderson 77731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77861766fe9SRichard Henderson { 77931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 78061766fe9SRichard Henderson } 78161766fe9SRichard Henderson 78240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 78340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 78440f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 78540f9f908SRichard Henderson #else 786e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 787e1b5a5edSRichard Henderson do { \ 788e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 790e1b5a5edSRichard Henderson } \ 791e1b5a5edSRichard Henderson } while (0) 79240f9f908SRichard Henderson #endif 793e1b5a5edSRichard Henderson 794eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 79561766fe9SRichard Henderson { 79657f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79761766fe9SRichard Henderson } 79861766fe9SRichard Henderson 799129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 800129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 801129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 802129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 803129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 804129e9cc3SRichard Henderson { 805129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 806129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 807129e9cc3SRichard Henderson } 808129e9cc3SRichard Henderson 80961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 810eaa3783bSRichard Henderson target_ureg f, target_ureg b) 81161766fe9SRichard Henderson { 81261766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 81361766fe9SRichard Henderson tcg_gen_goto_tb(which); 814eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 815eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 81607ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81761766fe9SRichard Henderson } else { 81861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 81961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 820d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 82161766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 82261766fe9SRichard Henderson } else { 8237f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 82461766fe9SRichard Henderson } 82561766fe9SRichard Henderson } 82661766fe9SRichard Henderson } 82761766fe9SRichard Henderson 828b47a4a02SSven Schnelle static bool cond_need_sv(int c) 829b47a4a02SSven Schnelle { 830b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 831b47a4a02SSven Schnelle } 832b47a4a02SSven Schnelle 833b47a4a02SSven Schnelle static bool cond_need_cb(int c) 834b47a4a02SSven Schnelle { 835b47a4a02SSven Schnelle return c == 4 || c == 5; 836b47a4a02SSven Schnelle } 837b47a4a02SSven Schnelle 838b47a4a02SSven Schnelle /* 839b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 840b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 841b47a4a02SSven Schnelle */ 842b2167459SRichard Henderson 843eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 844eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 845b2167459SRichard Henderson { 846b2167459SRichard Henderson DisasCond cond; 847eaa3783bSRichard Henderson TCGv_reg tmp; 848b2167459SRichard Henderson 849b2167459SRichard Henderson switch (cf >> 1) { 850b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 851b2167459SRichard Henderson cond = cond_make_f(); 852b2167459SRichard Henderson break; 853b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 854b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 855b2167459SRichard Henderson break; 856b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 857b47a4a02SSven Schnelle tmp = tcg_temp_new(); 858b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 859b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 860b2167459SRichard Henderson break; 861b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 862b47a4a02SSven Schnelle /* 863b47a4a02SSven Schnelle * Simplify: 864b47a4a02SSven Schnelle * (N ^ V) | Z 865b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 866b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 867b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 868b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 869b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 870b47a4a02SSven Schnelle */ 871b47a4a02SSven Schnelle tmp = tcg_temp_new(); 872b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 873b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 874b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 875b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 876b2167459SRichard Henderson break; 877b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 878b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 879b2167459SRichard Henderson break; 880b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 881b2167459SRichard Henderson tmp = tcg_temp_new(); 882eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 883eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 884b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 885b2167459SRichard Henderson break; 886b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 887b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 888b2167459SRichard Henderson break; 889b2167459SRichard Henderson case 7: /* OD / EV */ 890b2167459SRichard Henderson tmp = tcg_temp_new(); 891eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 892b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 893b2167459SRichard Henderson break; 894b2167459SRichard Henderson default: 895b2167459SRichard Henderson g_assert_not_reached(); 896b2167459SRichard Henderson } 897b2167459SRichard Henderson if (cf & 1) { 898b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 899b2167459SRichard Henderson } 900b2167459SRichard Henderson 901b2167459SRichard Henderson return cond; 902b2167459SRichard Henderson } 903b2167459SRichard Henderson 904b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 905b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 906b2167459SRichard Henderson deleted as unused. */ 907b2167459SRichard Henderson 908eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 909eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 910b2167459SRichard Henderson { 911b2167459SRichard Henderson DisasCond cond; 912b2167459SRichard Henderson 913b2167459SRichard Henderson switch (cf >> 1) { 914b2167459SRichard Henderson case 1: /* = / <> */ 915b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 916b2167459SRichard Henderson break; 917b2167459SRichard Henderson case 2: /* < / >= */ 918b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 919b2167459SRichard Henderson break; 920b2167459SRichard Henderson case 3: /* <= / > */ 921b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 922b2167459SRichard Henderson break; 923b2167459SRichard Henderson case 4: /* << / >>= */ 924b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 925b2167459SRichard Henderson break; 926b2167459SRichard Henderson case 5: /* <<= / >> */ 927b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 928b2167459SRichard Henderson break; 929b2167459SRichard Henderson default: 930b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 931b2167459SRichard Henderson } 932b2167459SRichard Henderson if (cf & 1) { 933b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 934b2167459SRichard Henderson } 935b2167459SRichard Henderson 936b2167459SRichard Henderson return cond; 937b2167459SRichard Henderson } 938b2167459SRichard Henderson 939df0232feSRichard Henderson /* 940df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 941df0232feSRichard Henderson * computed, and use of them is undefined. 942df0232feSRichard Henderson * 943df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 944df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 945df0232feSRichard Henderson * how cases c={2,3} are treated. 946df0232feSRichard Henderson */ 947b2167459SRichard Henderson 948eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 949b2167459SRichard Henderson { 950df0232feSRichard Henderson switch (cf) { 951df0232feSRichard Henderson case 0: /* never */ 952df0232feSRichard Henderson case 9: /* undef, C */ 953df0232feSRichard Henderson case 11: /* undef, C & !Z */ 954df0232feSRichard Henderson case 12: /* undef, V */ 955df0232feSRichard Henderson return cond_make_f(); 956df0232feSRichard Henderson 957df0232feSRichard Henderson case 1: /* true */ 958df0232feSRichard Henderson case 8: /* undef, !C */ 959df0232feSRichard Henderson case 10: /* undef, !C | Z */ 960df0232feSRichard Henderson case 13: /* undef, !V */ 961df0232feSRichard Henderson return cond_make_t(); 962df0232feSRichard Henderson 963df0232feSRichard Henderson case 2: /* == */ 964df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 965df0232feSRichard Henderson case 3: /* <> */ 966df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 967df0232feSRichard Henderson case 4: /* < */ 968df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 969df0232feSRichard Henderson case 5: /* >= */ 970df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 971df0232feSRichard Henderson case 6: /* <= */ 972df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 973df0232feSRichard Henderson case 7: /* > */ 974df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 975df0232feSRichard Henderson 976df0232feSRichard Henderson case 14: /* OD */ 977df0232feSRichard Henderson case 15: /* EV */ 978df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 979df0232feSRichard Henderson 980df0232feSRichard Henderson default: 981df0232feSRichard Henderson g_assert_not_reached(); 982b2167459SRichard Henderson } 983b2167459SRichard Henderson } 984b2167459SRichard Henderson 98598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 98698cd9ca7SRichard Henderson 987eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 98898cd9ca7SRichard Henderson { 98998cd9ca7SRichard Henderson unsigned c, f; 99098cd9ca7SRichard Henderson 99198cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 99298cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 99398cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 99498cd9ca7SRichard Henderson c = orig & 3; 99598cd9ca7SRichard Henderson if (c == 3) { 99698cd9ca7SRichard Henderson c = 7; 99798cd9ca7SRichard Henderson } 99898cd9ca7SRichard Henderson f = (orig & 4) / 4; 99998cd9ca7SRichard Henderson 100098cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 100198cd9ca7SRichard Henderson } 100298cd9ca7SRichard Henderson 1003b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1004b2167459SRichard Henderson 1005eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1006eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1007b2167459SRichard Henderson { 1008b2167459SRichard Henderson DisasCond cond; 1009eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1010b2167459SRichard Henderson 1011b2167459SRichard Henderson if (cf & 8) { 1012b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1013b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1014b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1015b2167459SRichard Henderson */ 1016b2167459SRichard Henderson cb = tcg_temp_new(); 1017b2167459SRichard Henderson tmp = tcg_temp_new(); 1018eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1019eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1020eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1021eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1022b2167459SRichard Henderson tcg_temp_free(tmp); 1023b2167459SRichard Henderson } 1024b2167459SRichard Henderson 1025b2167459SRichard Henderson switch (cf >> 1) { 1026b2167459SRichard Henderson case 0: /* never / TR */ 1027b2167459SRichard Henderson case 1: /* undefined */ 1028b2167459SRichard Henderson case 5: /* undefined */ 1029b2167459SRichard Henderson cond = cond_make_f(); 1030b2167459SRichard Henderson break; 1031b2167459SRichard Henderson 1032b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1033b2167459SRichard Henderson /* See hasless(v,1) from 1034b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1035b2167459SRichard Henderson */ 1036b2167459SRichard Henderson tmp = tcg_temp_new(); 1037eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1038eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1039eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1040b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1041b2167459SRichard Henderson tcg_temp_free(tmp); 1042b2167459SRichard Henderson break; 1043b2167459SRichard Henderson 1044b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1045b2167459SRichard Henderson tmp = tcg_temp_new(); 1046eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1047eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1048eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1049b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1050b2167459SRichard Henderson tcg_temp_free(tmp); 1051b2167459SRichard Henderson break; 1052b2167459SRichard Henderson 1053b2167459SRichard Henderson case 4: /* SDC / NDC */ 1054eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1055b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1056b2167459SRichard Henderson break; 1057b2167459SRichard Henderson 1058b2167459SRichard Henderson case 6: /* SBC / NBC */ 1059eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1060b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1061b2167459SRichard Henderson break; 1062b2167459SRichard Henderson 1063b2167459SRichard Henderson case 7: /* SHC / NHC */ 1064eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1065b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1066b2167459SRichard Henderson break; 1067b2167459SRichard Henderson 1068b2167459SRichard Henderson default: 1069b2167459SRichard Henderson g_assert_not_reached(); 1070b2167459SRichard Henderson } 1071b2167459SRichard Henderson if (cf & 8) { 1072b2167459SRichard Henderson tcg_temp_free(cb); 1073b2167459SRichard Henderson } 1074b2167459SRichard Henderson if (cf & 1) { 1075b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1076b2167459SRichard Henderson } 1077b2167459SRichard Henderson 1078b2167459SRichard Henderson return cond; 1079b2167459SRichard Henderson } 1080b2167459SRichard Henderson 1081b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1082eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1083eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1084b2167459SRichard Henderson { 1085eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1086eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1087b2167459SRichard Henderson 1088eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1089eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1090eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1091b2167459SRichard Henderson tcg_temp_free(tmp); 1092b2167459SRichard Henderson 1093b2167459SRichard Henderson return sv; 1094b2167459SRichard Henderson } 1095b2167459SRichard Henderson 1096b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1097eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1098eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1099b2167459SRichard Henderson { 1100eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1101eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1102b2167459SRichard Henderson 1103eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1104eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1105eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1106b2167459SRichard Henderson tcg_temp_free(tmp); 1107b2167459SRichard Henderson 1108b2167459SRichard Henderson return sv; 1109b2167459SRichard Henderson } 1110b2167459SRichard Henderson 111131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1112eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1113eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1114b2167459SRichard Henderson { 1115eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1116b2167459SRichard Henderson unsigned c = cf >> 1; 1117b2167459SRichard Henderson DisasCond cond; 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson dest = tcg_temp_new(); 1120f764718dSRichard Henderson cb = NULL; 1121f764718dSRichard Henderson cb_msb = NULL; 1122b2167459SRichard Henderson 1123b2167459SRichard Henderson if (shift) { 1124b2167459SRichard Henderson tmp = get_temp(ctx); 1125eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1126b2167459SRichard Henderson in1 = tmp; 1127b2167459SRichard Henderson } 1128b2167459SRichard Henderson 1129b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 113029dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1131b2167459SRichard Henderson cb_msb = get_temp(ctx); 1132eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1133b2167459SRichard Henderson if (is_c) { 1134eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1135b2167459SRichard Henderson } 1136b2167459SRichard Henderson if (!is_l) { 1137b2167459SRichard Henderson cb = get_temp(ctx); 1138eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1139eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1140b2167459SRichard Henderson } 1141b2167459SRichard Henderson } else { 1142eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1143b2167459SRichard Henderson if (is_c) { 1144eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1145b2167459SRichard Henderson } 1146b2167459SRichard Henderson } 1147b2167459SRichard Henderson 1148b2167459SRichard Henderson /* Compute signed overflow if required. */ 1149f764718dSRichard Henderson sv = NULL; 1150b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1151b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1152b2167459SRichard Henderson if (is_tsv) { 1153b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1154b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson } 1157b2167459SRichard Henderson 1158b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1159b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1160b2167459SRichard Henderson if (is_tc) { 1161b2167459SRichard Henderson tmp = tcg_temp_new(); 1162eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1163b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1164b2167459SRichard Henderson tcg_temp_free(tmp); 1165b2167459SRichard Henderson } 1166b2167459SRichard Henderson 1167b2167459SRichard Henderson /* Write back the result. */ 1168b2167459SRichard Henderson if (!is_l) { 1169b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1170b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1171b2167459SRichard Henderson } 1172b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1173b2167459SRichard Henderson tcg_temp_free(dest); 1174b2167459SRichard Henderson 1175b2167459SRichard Henderson /* Install the new nullification. */ 1176b2167459SRichard Henderson cond_free(&ctx->null_cond); 1177b2167459SRichard Henderson ctx->null_cond = cond; 1178b2167459SRichard Henderson } 1179b2167459SRichard Henderson 11800c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 11810c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 11820c982a28SRichard Henderson { 11830c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 11840c982a28SRichard Henderson 11850c982a28SRichard Henderson if (a->cf) { 11860c982a28SRichard Henderson nullify_over(ctx); 11870c982a28SRichard Henderson } 11880c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 11890c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 11900c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 11910c982a28SRichard Henderson return nullify_end(ctx); 11920c982a28SRichard Henderson } 11930c982a28SRichard Henderson 11940588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 11950588e061SRichard Henderson bool is_tsv, bool is_tc) 11960588e061SRichard Henderson { 11970588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 11980588e061SRichard Henderson 11990588e061SRichard Henderson if (a->cf) { 12000588e061SRichard Henderson nullify_over(ctx); 12010588e061SRichard Henderson } 12020588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12030588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12040588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12050588e061SRichard Henderson return nullify_end(ctx); 12060588e061SRichard Henderson } 12070588e061SRichard Henderson 120831234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1209eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1210eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1211b2167459SRichard Henderson { 1212eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1213b2167459SRichard Henderson unsigned c = cf >> 1; 1214b2167459SRichard Henderson DisasCond cond; 1215b2167459SRichard Henderson 1216b2167459SRichard Henderson dest = tcg_temp_new(); 1217b2167459SRichard Henderson cb = tcg_temp_new(); 1218b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1219b2167459SRichard Henderson 122029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1221b2167459SRichard Henderson if (is_b) { 1222b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1223eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1224eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1225eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1226eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1227eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1228b2167459SRichard Henderson } else { 1229b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1230b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1231eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1232eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1233eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1234eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1235b2167459SRichard Henderson } 1236b2167459SRichard Henderson 1237b2167459SRichard Henderson /* Compute signed overflow if required. */ 1238f764718dSRichard Henderson sv = NULL; 1239b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1240b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1241b2167459SRichard Henderson if (is_tsv) { 1242b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1243b2167459SRichard Henderson } 1244b2167459SRichard Henderson } 1245b2167459SRichard Henderson 1246b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1247b2167459SRichard Henderson if (!is_b) { 1248b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1249b2167459SRichard Henderson } else { 1250b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1251b2167459SRichard Henderson } 1252b2167459SRichard Henderson 1253b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1254b2167459SRichard Henderson if (is_tc) { 1255b2167459SRichard Henderson tmp = tcg_temp_new(); 1256eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1257b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1258b2167459SRichard Henderson tcg_temp_free(tmp); 1259b2167459SRichard Henderson } 1260b2167459SRichard Henderson 1261b2167459SRichard Henderson /* Write back the result. */ 1262b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1263b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1264b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1265b2167459SRichard Henderson tcg_temp_free(dest); 126679826f99SRichard Henderson tcg_temp_free(cb); 126779826f99SRichard Henderson tcg_temp_free(cb_msb); 1268b2167459SRichard Henderson 1269b2167459SRichard Henderson /* Install the new nullification. */ 1270b2167459SRichard Henderson cond_free(&ctx->null_cond); 1271b2167459SRichard Henderson ctx->null_cond = cond; 1272b2167459SRichard Henderson } 1273b2167459SRichard Henderson 12740c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 12750c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 12760c982a28SRichard Henderson { 12770c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12780c982a28SRichard Henderson 12790c982a28SRichard Henderson if (a->cf) { 12800c982a28SRichard Henderson nullify_over(ctx); 12810c982a28SRichard Henderson } 12820c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12830c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12840c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 12850c982a28SRichard Henderson return nullify_end(ctx); 12860c982a28SRichard Henderson } 12870c982a28SRichard Henderson 12880588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 12890588e061SRichard Henderson { 12900588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12910588e061SRichard Henderson 12920588e061SRichard Henderson if (a->cf) { 12930588e061SRichard Henderson nullify_over(ctx); 12940588e061SRichard Henderson } 12950588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12960588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12970588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 12980588e061SRichard Henderson return nullify_end(ctx); 12990588e061SRichard Henderson } 13000588e061SRichard Henderson 130131234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1302eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1303b2167459SRichard Henderson { 1304eaa3783bSRichard Henderson TCGv_reg dest, sv; 1305b2167459SRichard Henderson DisasCond cond; 1306b2167459SRichard Henderson 1307b2167459SRichard Henderson dest = tcg_temp_new(); 1308eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1309b2167459SRichard Henderson 1310b2167459SRichard Henderson /* Compute signed overflow if required. */ 1311f764718dSRichard Henderson sv = NULL; 1312b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1313b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1314b2167459SRichard Henderson } 1315b2167459SRichard Henderson 1316b2167459SRichard Henderson /* Form the condition for the compare. */ 1317b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1318b2167459SRichard Henderson 1319b2167459SRichard Henderson /* Clear. */ 1320eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1321b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1322b2167459SRichard Henderson tcg_temp_free(dest); 1323b2167459SRichard Henderson 1324b2167459SRichard Henderson /* Install the new nullification. */ 1325b2167459SRichard Henderson cond_free(&ctx->null_cond); 1326b2167459SRichard Henderson ctx->null_cond = cond; 1327b2167459SRichard Henderson } 1328b2167459SRichard Henderson 132931234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1330eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1331eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1332b2167459SRichard Henderson { 1333eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1334b2167459SRichard Henderson 1335b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1336b2167459SRichard Henderson fn(dest, in1, in2); 1337b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1338b2167459SRichard Henderson 1339b2167459SRichard Henderson /* Install the new nullification. */ 1340b2167459SRichard Henderson cond_free(&ctx->null_cond); 1341b2167459SRichard Henderson if (cf) { 1342b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1343b2167459SRichard Henderson } 1344b2167459SRichard Henderson } 1345b2167459SRichard Henderson 13460c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13470c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13480c982a28SRichard Henderson { 13490c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13500c982a28SRichard Henderson 13510c982a28SRichard Henderson if (a->cf) { 13520c982a28SRichard Henderson nullify_over(ctx); 13530c982a28SRichard Henderson } 13540c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13550c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13560c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13570c982a28SRichard Henderson return nullify_end(ctx); 13580c982a28SRichard Henderson } 13590c982a28SRichard Henderson 136031234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1361eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1362eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1363b2167459SRichard Henderson { 1364eaa3783bSRichard Henderson TCGv_reg dest; 1365b2167459SRichard Henderson DisasCond cond; 1366b2167459SRichard Henderson 1367b2167459SRichard Henderson if (cf == 0) { 1368b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1369b2167459SRichard Henderson fn(dest, in1, in2); 1370b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1371b2167459SRichard Henderson cond_free(&ctx->null_cond); 1372b2167459SRichard Henderson } else { 1373b2167459SRichard Henderson dest = tcg_temp_new(); 1374b2167459SRichard Henderson fn(dest, in1, in2); 1375b2167459SRichard Henderson 1376b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1377b2167459SRichard Henderson 1378b2167459SRichard Henderson if (is_tc) { 1379eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1380eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1381b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1382b2167459SRichard Henderson tcg_temp_free(tmp); 1383b2167459SRichard Henderson } 1384b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1385b2167459SRichard Henderson 1386b2167459SRichard Henderson cond_free(&ctx->null_cond); 1387b2167459SRichard Henderson ctx->null_cond = cond; 1388b2167459SRichard Henderson } 1389b2167459SRichard Henderson } 1390b2167459SRichard Henderson 139186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13928d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13938d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13948d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13958d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 139686f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 139786f8d05fSRichard Henderson { 139886f8d05fSRichard Henderson TCGv_ptr ptr; 139986f8d05fSRichard Henderson TCGv_reg tmp; 140086f8d05fSRichard Henderson TCGv_i64 spc; 140186f8d05fSRichard Henderson 140286f8d05fSRichard Henderson if (sp != 0) { 14038d6ae7fbSRichard Henderson if (sp < 0) { 14048d6ae7fbSRichard Henderson sp = ~sp; 14058d6ae7fbSRichard Henderson } 14068d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14078d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14088d6ae7fbSRichard Henderson return spc; 140986f8d05fSRichard Henderson } 1410494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1411494737b7SRichard Henderson return cpu_srH; 1412494737b7SRichard Henderson } 141386f8d05fSRichard Henderson 141486f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 141586f8d05fSRichard Henderson tmp = tcg_temp_new(); 141686f8d05fSRichard Henderson spc = get_temp_tl(ctx); 141786f8d05fSRichard Henderson 141886f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 141986f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 142086f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 142186f8d05fSRichard Henderson tcg_temp_free(tmp); 142286f8d05fSRichard Henderson 142386f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 142486f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 142586f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 142686f8d05fSRichard Henderson 142786f8d05fSRichard Henderson return spc; 142886f8d05fSRichard Henderson } 142986f8d05fSRichard Henderson #endif 143086f8d05fSRichard Henderson 143186f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 143286f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 143386f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 143486f8d05fSRichard Henderson { 143586f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 143686f8d05fSRichard Henderson TCGv_reg ofs; 143786f8d05fSRichard Henderson 143886f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 143986f8d05fSRichard Henderson if (rx) { 144086f8d05fSRichard Henderson ofs = get_temp(ctx); 144186f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 144286f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 144386f8d05fSRichard Henderson } else if (disp || modify) { 144486f8d05fSRichard Henderson ofs = get_temp(ctx); 144586f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 144686f8d05fSRichard Henderson } else { 144786f8d05fSRichard Henderson ofs = base; 144886f8d05fSRichard Henderson } 144986f8d05fSRichard Henderson 145086f8d05fSRichard Henderson *pofs = ofs; 145186f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 145286f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 145386f8d05fSRichard Henderson #else 145486f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 145586f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1456494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 145786f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 145886f8d05fSRichard Henderson } 145986f8d05fSRichard Henderson if (!is_phys) { 146086f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 146186f8d05fSRichard Henderson } 146286f8d05fSRichard Henderson *pgva = addr; 146386f8d05fSRichard Henderson #endif 146486f8d05fSRichard Henderson } 146586f8d05fSRichard Henderson 146696d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 146796d6407fSRichard Henderson * < 0 for pre-modify, 146896d6407fSRichard Henderson * > 0 for post-modify, 146996d6407fSRichard Henderson * = 0 for no base register update. 147096d6407fSRichard Henderson */ 147196d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1472eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 147496d6407fSRichard Henderson { 147586f8d05fSRichard Henderson TCGv_reg ofs; 147686f8d05fSRichard Henderson TCGv_tl addr; 147796d6407fSRichard Henderson 147896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 147996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148096d6407fSRichard Henderson 148186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 148386f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 148486f8d05fSRichard Henderson if (modify) { 148586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 148696d6407fSRichard Henderson } 148796d6407fSRichard Henderson } 148896d6407fSRichard Henderson 148996d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1490eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 149114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 149296d6407fSRichard Henderson { 149386f8d05fSRichard Henderson TCGv_reg ofs; 149486f8d05fSRichard Henderson TCGv_tl addr; 149596d6407fSRichard Henderson 149696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 149796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 149896d6407fSRichard Henderson 149986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 150086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15013d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 150286f8d05fSRichard Henderson if (modify) { 150386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 150496d6407fSRichard Henderson } 150596d6407fSRichard Henderson } 150696d6407fSRichard Henderson 150796d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1508eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 151096d6407fSRichard Henderson { 151186f8d05fSRichard Henderson TCGv_reg ofs; 151286f8d05fSRichard Henderson TCGv_tl addr; 151396d6407fSRichard Henderson 151496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 151596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 151696d6407fSRichard Henderson 151786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 151986f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 152086f8d05fSRichard Henderson if (modify) { 152186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 152296d6407fSRichard Henderson } 152396d6407fSRichard Henderson } 152496d6407fSRichard Henderson 152596d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1526eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152896d6407fSRichard Henderson { 152986f8d05fSRichard Henderson TCGv_reg ofs; 153086f8d05fSRichard Henderson TCGv_tl addr; 153196d6407fSRichard Henderson 153296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 153396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 153496d6407fSRichard Henderson 153586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 153686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 153786f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 153886f8d05fSRichard Henderson if (modify) { 153986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 154096d6407fSRichard Henderson } 154196d6407fSRichard Henderson } 154296d6407fSRichard Henderson 1543eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1544eaa3783bSRichard Henderson #define do_load_reg do_load_64 1545eaa3783bSRichard Henderson #define do_store_reg do_store_64 154696d6407fSRichard Henderson #else 1547eaa3783bSRichard Henderson #define do_load_reg do_load_32 1548eaa3783bSRichard Henderson #define do_store_reg do_store_32 154996d6407fSRichard Henderson #endif 155096d6407fSRichard Henderson 15511cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1552eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155496d6407fSRichard Henderson { 1555eaa3783bSRichard Henderson TCGv_reg dest; 155696d6407fSRichard Henderson 155796d6407fSRichard Henderson nullify_over(ctx); 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson if (modify == 0) { 156096d6407fSRichard Henderson /* No base register update. */ 156196d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 156296d6407fSRichard Henderson } else { 156396d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 156496d6407fSRichard Henderson dest = get_temp(ctx); 156596d6407fSRichard Henderson } 156686f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 156796d6407fSRichard Henderson save_gpr(ctx, rt, dest); 156896d6407fSRichard Henderson 15691cd012a5SRichard Henderson return nullify_end(ctx); 157096d6407fSRichard Henderson } 157196d6407fSRichard Henderson 1572740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1573eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157486f8d05fSRichard Henderson unsigned sp, int modify) 157596d6407fSRichard Henderson { 157696d6407fSRichard Henderson TCGv_i32 tmp; 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson nullify_over(ctx); 157996d6407fSRichard Henderson 158096d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 158186f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158296d6407fSRichard Henderson save_frw_i32(rt, tmp); 158396d6407fSRichard Henderson tcg_temp_free_i32(tmp); 158496d6407fSRichard Henderson 158596d6407fSRichard Henderson if (rt == 0) { 158696d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 158796d6407fSRichard Henderson } 158896d6407fSRichard Henderson 1589740038d7SRichard Henderson return nullify_end(ctx); 159096d6407fSRichard Henderson } 159196d6407fSRichard Henderson 1592740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1593740038d7SRichard Henderson { 1594740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1595740038d7SRichard Henderson a->disp, a->sp, a->m); 1596740038d7SRichard Henderson } 1597740038d7SRichard Henderson 1598740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1599eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160086f8d05fSRichard Henderson unsigned sp, int modify) 160196d6407fSRichard Henderson { 160296d6407fSRichard Henderson TCGv_i64 tmp; 160396d6407fSRichard Henderson 160496d6407fSRichard Henderson nullify_over(ctx); 160596d6407fSRichard Henderson 160696d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 160786f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 160896d6407fSRichard Henderson save_frd(rt, tmp); 160996d6407fSRichard Henderson tcg_temp_free_i64(tmp); 161096d6407fSRichard Henderson 161196d6407fSRichard Henderson if (rt == 0) { 161296d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 161396d6407fSRichard Henderson } 161496d6407fSRichard Henderson 1615740038d7SRichard Henderson return nullify_end(ctx); 1616740038d7SRichard Henderson } 1617740038d7SRichard Henderson 1618740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1619740038d7SRichard Henderson { 1620740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1621740038d7SRichard Henderson a->disp, a->sp, a->m); 162296d6407fSRichard Henderson } 162396d6407fSRichard Henderson 16241cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 162586f8d05fSRichard Henderson target_sreg disp, unsigned sp, 162614776ab5STony Nguyen int modify, MemOp mop) 162796d6407fSRichard Henderson { 162896d6407fSRichard Henderson nullify_over(ctx); 162986f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16301cd012a5SRichard Henderson return nullify_end(ctx); 163196d6407fSRichard Henderson } 163296d6407fSRichard Henderson 1633740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1634eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163586f8d05fSRichard Henderson unsigned sp, int modify) 163696d6407fSRichard Henderson { 163796d6407fSRichard Henderson TCGv_i32 tmp; 163896d6407fSRichard Henderson 163996d6407fSRichard Henderson nullify_over(ctx); 164096d6407fSRichard Henderson 164196d6407fSRichard Henderson tmp = load_frw_i32(rt); 164286f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 164396d6407fSRichard Henderson tcg_temp_free_i32(tmp); 164496d6407fSRichard Henderson 1645740038d7SRichard Henderson return nullify_end(ctx); 164696d6407fSRichard Henderson } 164796d6407fSRichard Henderson 1648740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1649740038d7SRichard Henderson { 1650740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1651740038d7SRichard Henderson a->disp, a->sp, a->m); 1652740038d7SRichard Henderson } 1653740038d7SRichard Henderson 1654740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1655eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 165686f8d05fSRichard Henderson unsigned sp, int modify) 165796d6407fSRichard Henderson { 165896d6407fSRichard Henderson TCGv_i64 tmp; 165996d6407fSRichard Henderson 166096d6407fSRichard Henderson nullify_over(ctx); 166196d6407fSRichard Henderson 166296d6407fSRichard Henderson tmp = load_frd(rt); 166386f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 166496d6407fSRichard Henderson tcg_temp_free_i64(tmp); 166596d6407fSRichard Henderson 1666740038d7SRichard Henderson return nullify_end(ctx); 1667740038d7SRichard Henderson } 1668740038d7SRichard Henderson 1669740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1670740038d7SRichard Henderson { 1671740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1672740038d7SRichard Henderson a->disp, a->sp, a->m); 167396d6407fSRichard Henderson } 167496d6407fSRichard Henderson 16751ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1676ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1677ebe9383cSRichard Henderson { 1678ebe9383cSRichard Henderson TCGv_i32 tmp; 1679ebe9383cSRichard Henderson 1680ebe9383cSRichard Henderson nullify_over(ctx); 1681ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1682ebe9383cSRichard Henderson 1683ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1684ebe9383cSRichard Henderson 1685ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1686ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 16871ca74648SRichard Henderson return nullify_end(ctx); 1688ebe9383cSRichard Henderson } 1689ebe9383cSRichard Henderson 16901ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1691ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1692ebe9383cSRichard Henderson { 1693ebe9383cSRichard Henderson TCGv_i32 dst; 1694ebe9383cSRichard Henderson TCGv_i64 src; 1695ebe9383cSRichard Henderson 1696ebe9383cSRichard Henderson nullify_over(ctx); 1697ebe9383cSRichard Henderson src = load_frd(ra); 1698ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1699ebe9383cSRichard Henderson 1700ebe9383cSRichard Henderson func(dst, cpu_env, src); 1701ebe9383cSRichard Henderson 1702ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1703ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1704ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 17051ca74648SRichard Henderson return nullify_end(ctx); 1706ebe9383cSRichard Henderson } 1707ebe9383cSRichard Henderson 17081ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1709ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1710ebe9383cSRichard Henderson { 1711ebe9383cSRichard Henderson TCGv_i64 tmp; 1712ebe9383cSRichard Henderson 1713ebe9383cSRichard Henderson nullify_over(ctx); 1714ebe9383cSRichard Henderson tmp = load_frd0(ra); 1715ebe9383cSRichard Henderson 1716ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1717ebe9383cSRichard Henderson 1718ebe9383cSRichard Henderson save_frd(rt, tmp); 1719ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 17201ca74648SRichard Henderson return nullify_end(ctx); 1721ebe9383cSRichard Henderson } 1722ebe9383cSRichard Henderson 17231ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1724ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1725ebe9383cSRichard Henderson { 1726ebe9383cSRichard Henderson TCGv_i32 src; 1727ebe9383cSRichard Henderson TCGv_i64 dst; 1728ebe9383cSRichard Henderson 1729ebe9383cSRichard Henderson nullify_over(ctx); 1730ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1731ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1732ebe9383cSRichard Henderson 1733ebe9383cSRichard Henderson func(dst, cpu_env, src); 1734ebe9383cSRichard Henderson 1735ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1736ebe9383cSRichard Henderson save_frd(rt, dst); 1737ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 17381ca74648SRichard Henderson return nullify_end(ctx); 1739ebe9383cSRichard Henderson } 1740ebe9383cSRichard Henderson 17411ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1742ebe9383cSRichard Henderson unsigned ra, unsigned rb, 174331234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1744ebe9383cSRichard Henderson { 1745ebe9383cSRichard Henderson TCGv_i32 a, b; 1746ebe9383cSRichard Henderson 1747ebe9383cSRichard Henderson nullify_over(ctx); 1748ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1749ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1750ebe9383cSRichard Henderson 1751ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1752ebe9383cSRichard Henderson 1753ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1754ebe9383cSRichard Henderson save_frw_i32(rt, a); 1755ebe9383cSRichard Henderson tcg_temp_free_i32(a); 17561ca74648SRichard Henderson return nullify_end(ctx); 1757ebe9383cSRichard Henderson } 1758ebe9383cSRichard Henderson 17591ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1760ebe9383cSRichard Henderson unsigned ra, unsigned rb, 176131234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1762ebe9383cSRichard Henderson { 1763ebe9383cSRichard Henderson TCGv_i64 a, b; 1764ebe9383cSRichard Henderson 1765ebe9383cSRichard Henderson nullify_over(ctx); 1766ebe9383cSRichard Henderson a = load_frd0(ra); 1767ebe9383cSRichard Henderson b = load_frd0(rb); 1768ebe9383cSRichard Henderson 1769ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1770ebe9383cSRichard Henderson 1771ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1772ebe9383cSRichard Henderson save_frd(rt, a); 1773ebe9383cSRichard Henderson tcg_temp_free_i64(a); 17741ca74648SRichard Henderson return nullify_end(ctx); 1775ebe9383cSRichard Henderson } 1776ebe9383cSRichard Henderson 177798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 177898cd9ca7SRichard Henderson have already had nullification handled. */ 177901afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 178098cd9ca7SRichard Henderson unsigned link, bool is_n) 178198cd9ca7SRichard Henderson { 178298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 178398cd9ca7SRichard Henderson if (link != 0) { 178498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 178598cd9ca7SRichard Henderson } 178698cd9ca7SRichard Henderson ctx->iaoq_n = dest; 178798cd9ca7SRichard Henderson if (is_n) { 178898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 178998cd9ca7SRichard Henderson } 179098cd9ca7SRichard Henderson } else { 179198cd9ca7SRichard Henderson nullify_over(ctx); 179298cd9ca7SRichard Henderson 179398cd9ca7SRichard Henderson if (link != 0) { 179498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 179598cd9ca7SRichard Henderson } 179698cd9ca7SRichard Henderson 179798cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 179898cd9ca7SRichard Henderson nullify_set(ctx, 0); 179998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 180098cd9ca7SRichard Henderson } else { 180198cd9ca7SRichard Henderson nullify_set(ctx, is_n); 180298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 180398cd9ca7SRichard Henderson } 180498cd9ca7SRichard Henderson 180531234768SRichard Henderson nullify_end(ctx); 180698cd9ca7SRichard Henderson 180798cd9ca7SRichard Henderson nullify_set(ctx, 0); 180898cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 180931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 181098cd9ca7SRichard Henderson } 181101afb7beSRichard Henderson return true; 181298cd9ca7SRichard Henderson } 181398cd9ca7SRichard Henderson 181498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 181598cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 181601afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 181798cd9ca7SRichard Henderson DisasCond *cond) 181898cd9ca7SRichard Henderson { 1819eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 182098cd9ca7SRichard Henderson TCGLabel *taken = NULL; 182198cd9ca7SRichard Henderson TCGCond c = cond->c; 182298cd9ca7SRichard Henderson bool n; 182398cd9ca7SRichard Henderson 182498cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 182598cd9ca7SRichard Henderson 182698cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 182798cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 182801afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 182998cd9ca7SRichard Henderson } 183098cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 183101afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 183298cd9ca7SRichard Henderson } 183398cd9ca7SRichard Henderson 183498cd9ca7SRichard Henderson taken = gen_new_label(); 1835eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 183698cd9ca7SRichard Henderson cond_free(cond); 183798cd9ca7SRichard Henderson 183898cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 183998cd9ca7SRichard Henderson n = is_n && disp < 0; 184098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 184198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1842a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 184398cd9ca7SRichard Henderson } else { 184498cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 184598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 184698cd9ca7SRichard Henderson ctx->null_lab = NULL; 184798cd9ca7SRichard Henderson } 184898cd9ca7SRichard Henderson nullify_set(ctx, n); 1849c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1850c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1851c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1852c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1853c301f34eSRichard Henderson } 1854a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 185598cd9ca7SRichard Henderson } 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson gen_set_label(taken); 185898cd9ca7SRichard Henderson 185998cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 186098cd9ca7SRichard Henderson n = is_n && disp >= 0; 186198cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 186298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1863a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 186498cd9ca7SRichard Henderson } else { 186598cd9ca7SRichard Henderson nullify_set(ctx, n); 1866a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 186798cd9ca7SRichard Henderson } 186898cd9ca7SRichard Henderson 186998cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 187098cd9ca7SRichard Henderson if (ctx->null_lab) { 187198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187298cd9ca7SRichard Henderson ctx->null_lab = NULL; 187331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 187498cd9ca7SRichard Henderson } else { 187531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 187698cd9ca7SRichard Henderson } 187701afb7beSRichard Henderson return true; 187898cd9ca7SRichard Henderson } 187998cd9ca7SRichard Henderson 188098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 188198cd9ca7SRichard Henderson nullification of the branch itself. */ 188201afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 188398cd9ca7SRichard Henderson unsigned link, bool is_n) 188498cd9ca7SRichard Henderson { 1885eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 188698cd9ca7SRichard Henderson TCGCond c; 188798cd9ca7SRichard Henderson 188898cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 188998cd9ca7SRichard Henderson 189098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 189198cd9ca7SRichard Henderson if (link != 0) { 189298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 189398cd9ca7SRichard Henderson } 189498cd9ca7SRichard Henderson next = get_temp(ctx); 1895eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 189698cd9ca7SRichard Henderson if (is_n) { 1897c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1898c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1899c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1900c301f34eSRichard Henderson nullify_set(ctx, 0); 190131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 190201afb7beSRichard Henderson return true; 1903c301f34eSRichard Henderson } 190498cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 190598cd9ca7SRichard Henderson } 1906c301f34eSRichard Henderson ctx->iaoq_n = -1; 1907c301f34eSRichard Henderson ctx->iaoq_n_var = next; 190898cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 190998cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 191098cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19114137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 191298cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 191398cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 191498cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 191598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 191698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 191798cd9ca7SRichard Henderson 191898cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 191998cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 192098cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1921eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1922eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 192398cd9ca7SRichard Henderson 192498cd9ca7SRichard Henderson nullify_over(ctx); 192598cd9ca7SRichard Henderson if (link != 0) { 1926eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 192798cd9ca7SRichard Henderson } 19287f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 192901afb7beSRichard Henderson return nullify_end(ctx); 193098cd9ca7SRichard Henderson } else { 193198cd9ca7SRichard Henderson c = ctx->null_cond.c; 193298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 193398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 193498cd9ca7SRichard Henderson 193598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 193698cd9ca7SRichard Henderson next = get_temp(ctx); 193798cd9ca7SRichard Henderson 193898cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1939eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 194098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 194198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 194298cd9ca7SRichard Henderson 194398cd9ca7SRichard Henderson if (link != 0) { 1944eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 194598cd9ca7SRichard Henderson } 194698cd9ca7SRichard Henderson 194798cd9ca7SRichard Henderson if (is_n) { 194898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 194998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 195098cd9ca7SRichard Henderson to the branch. */ 1951eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 195298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 195398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 195498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 195598cd9ca7SRichard Henderson } else { 195698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 195798cd9ca7SRichard Henderson } 195898cd9ca7SRichard Henderson } 195901afb7beSRichard Henderson return true; 196098cd9ca7SRichard Henderson } 196198cd9ca7SRichard Henderson 1962660eefe1SRichard Henderson /* Implement 1963660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1964660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1965660eefe1SRichard Henderson * else 1966660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1967660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1968660eefe1SRichard Henderson */ 1969660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1970660eefe1SRichard Henderson { 1971660eefe1SRichard Henderson TCGv_reg dest; 1972660eefe1SRichard Henderson switch (ctx->privilege) { 1973660eefe1SRichard Henderson case 0: 1974660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1975660eefe1SRichard Henderson return offset; 1976660eefe1SRichard Henderson case 3: 1977993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 1978660eefe1SRichard Henderson dest = get_temp(ctx); 1979660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1980660eefe1SRichard Henderson break; 1981660eefe1SRichard Henderson default: 1982993119feSRichard Henderson dest = get_temp(ctx); 1983660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1984660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1985660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1986660eefe1SRichard Henderson break; 1987660eefe1SRichard Henderson } 1988660eefe1SRichard Henderson return dest; 1989660eefe1SRichard Henderson } 1990660eefe1SRichard Henderson 1991ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19927ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19937ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19947ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19957ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19967ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19977ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19987ad439dfSRichard Henderson aforementioned BE. */ 199931234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20007ad439dfSRichard Henderson { 20017ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20027ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20037ad439dfSRichard Henderson next insn within the privilaged page. */ 20047ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20057ad439dfSRichard Henderson case TCG_COND_NEVER: 20067ad439dfSRichard Henderson break; 20077ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2008eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20097ad439dfSRichard Henderson goto do_sigill; 20107ad439dfSRichard Henderson default: 20117ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20127ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20137ad439dfSRichard Henderson g_assert_not_reached(); 20147ad439dfSRichard Henderson } 20157ad439dfSRichard Henderson 20167ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20177ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20187ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20197ad439dfSRichard Henderson under such conditions. */ 20207ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20217ad439dfSRichard Henderson goto do_sigill; 20227ad439dfSRichard Henderson } 20237ad439dfSRichard Henderson 2024ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20257ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20262986721dSRichard Henderson gen_excp_1(EXCP_IMP); 202731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 202831234768SRichard Henderson break; 20297ad439dfSRichard Henderson 20307ad439dfSRichard Henderson case 0xb0: /* LWS */ 20317ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 203231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 203331234768SRichard Henderson break; 20347ad439dfSRichard Henderson 20357ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 203635136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2037ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2038eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 203931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 204031234768SRichard Henderson break; 20417ad439dfSRichard Henderson 20427ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20437ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 204431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204531234768SRichard Henderson break; 20467ad439dfSRichard Henderson 20477ad439dfSRichard Henderson default: 20487ad439dfSRichard Henderson do_sigill: 20492986721dSRichard Henderson gen_excp_1(EXCP_ILL); 205031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205131234768SRichard Henderson break; 20527ad439dfSRichard Henderson } 20537ad439dfSRichard Henderson } 2054ba1d0b44SRichard Henderson #endif 20557ad439dfSRichard Henderson 2056deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2057b2167459SRichard Henderson { 2058b2167459SRichard Henderson cond_free(&ctx->null_cond); 205931234768SRichard Henderson return true; 2060b2167459SRichard Henderson } 2061b2167459SRichard Henderson 206240f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 206398a9cb79SRichard Henderson { 206431234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 206598a9cb79SRichard Henderson } 206698a9cb79SRichard Henderson 2067e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 206898a9cb79SRichard Henderson { 206998a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 207098a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 207198a9cb79SRichard Henderson 207298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 207331234768SRichard Henderson return true; 207498a9cb79SRichard Henderson } 207598a9cb79SRichard Henderson 2076c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 207798a9cb79SRichard Henderson { 2078c603e14aSRichard Henderson unsigned rt = a->t; 2079eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2080eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 208198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 208298a9cb79SRichard Henderson 208398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208431234768SRichard Henderson return true; 208598a9cb79SRichard Henderson } 208698a9cb79SRichard Henderson 2087c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 208898a9cb79SRichard Henderson { 2089c603e14aSRichard Henderson unsigned rt = a->t; 2090c603e14aSRichard Henderson unsigned rs = a->sp; 209133423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 209233423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 209398a9cb79SRichard Henderson 209433423472SRichard Henderson load_spr(ctx, t0, rs); 209533423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 209633423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 209733423472SRichard Henderson 209833423472SRichard Henderson save_gpr(ctx, rt, t1); 209933423472SRichard Henderson tcg_temp_free(t1); 210033423472SRichard Henderson tcg_temp_free_i64(t0); 210198a9cb79SRichard Henderson 210298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210331234768SRichard Henderson return true; 210498a9cb79SRichard Henderson } 210598a9cb79SRichard Henderson 2106c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 210798a9cb79SRichard Henderson { 2108c603e14aSRichard Henderson unsigned rt = a->t; 2109c603e14aSRichard Henderson unsigned ctl = a->r; 2110eaa3783bSRichard Henderson TCGv_reg tmp; 211198a9cb79SRichard Henderson 211298a9cb79SRichard Henderson switch (ctl) { 211335136a77SRichard Henderson case CR_SAR: 211498a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2115c603e14aSRichard Henderson if (a->e == 0) { 211698a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 211798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2118eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 211998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 212035136a77SRichard Henderson goto done; 212198a9cb79SRichard Henderson } 212298a9cb79SRichard Henderson #endif 212398a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 212435136a77SRichard Henderson goto done; 212535136a77SRichard Henderson case CR_IT: /* Interval Timer */ 212635136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 212735136a77SRichard Henderson nullify_over(ctx); 212898a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 212984b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 213049c29d6cSRichard Henderson gen_io_start(); 213149c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 213231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 213349c29d6cSRichard Henderson } else { 213449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 213549c29d6cSRichard Henderson } 213698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 213731234768SRichard Henderson return nullify_end(ctx); 213898a9cb79SRichard Henderson case 26: 213998a9cb79SRichard Henderson case 27: 214098a9cb79SRichard Henderson break; 214198a9cb79SRichard Henderson default: 214298a9cb79SRichard Henderson /* All other control registers are privileged. */ 214335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 214435136a77SRichard Henderson break; 214598a9cb79SRichard Henderson } 214698a9cb79SRichard Henderson 214735136a77SRichard Henderson tmp = get_temp(ctx); 214835136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 214935136a77SRichard Henderson save_gpr(ctx, rt, tmp); 215035136a77SRichard Henderson 215135136a77SRichard Henderson done: 215298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215331234768SRichard Henderson return true; 215498a9cb79SRichard Henderson } 215598a9cb79SRichard Henderson 2156c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 215733423472SRichard Henderson { 2158c603e14aSRichard Henderson unsigned rr = a->r; 2159c603e14aSRichard Henderson unsigned rs = a->sp; 216033423472SRichard Henderson TCGv_i64 t64; 216133423472SRichard Henderson 216233423472SRichard Henderson if (rs >= 5) { 216333423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 216433423472SRichard Henderson } 216533423472SRichard Henderson nullify_over(ctx); 216633423472SRichard Henderson 216733423472SRichard Henderson t64 = tcg_temp_new_i64(); 216833423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 216933423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 217033423472SRichard Henderson 217133423472SRichard Henderson if (rs >= 4) { 217233423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2173494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 217433423472SRichard Henderson } else { 217533423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 217633423472SRichard Henderson } 217733423472SRichard Henderson tcg_temp_free_i64(t64); 217833423472SRichard Henderson 217931234768SRichard Henderson return nullify_end(ctx); 218033423472SRichard Henderson } 218133423472SRichard Henderson 2182c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 218398a9cb79SRichard Henderson { 2184c603e14aSRichard Henderson unsigned ctl = a->t; 21854845f015SSven Schnelle TCGv_reg reg; 2186eaa3783bSRichard Henderson TCGv_reg tmp; 218798a9cb79SRichard Henderson 218835136a77SRichard Henderson if (ctl == CR_SAR) { 21894845f015SSven Schnelle reg = load_gpr(ctx, a->r); 219098a9cb79SRichard Henderson tmp = tcg_temp_new(); 219135136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 219298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 219398a9cb79SRichard Henderson tcg_temp_free(tmp); 219498a9cb79SRichard Henderson 219598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 219631234768SRichard Henderson return true; 219798a9cb79SRichard Henderson } 219898a9cb79SRichard Henderson 219935136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 220035136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 220135136a77SRichard Henderson 2202c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 220335136a77SRichard Henderson nullify_over(ctx); 22044845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22054845f015SSven Schnelle 220635136a77SRichard Henderson switch (ctl) { 220735136a77SRichard Henderson case CR_IT: 220849c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 220935136a77SRichard Henderson break; 22104f5f2548SRichard Henderson case CR_EIRR: 22114f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22124f5f2548SRichard Henderson break; 22134f5f2548SRichard Henderson case CR_EIEM: 22144f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 221531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22164f5f2548SRichard Henderson break; 22174f5f2548SRichard Henderson 221835136a77SRichard Henderson case CR_IIASQ: 221935136a77SRichard Henderson case CR_IIAOQ: 222035136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 222135136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 222235136a77SRichard Henderson tmp = get_temp(ctx); 222335136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 222435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 222535136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 222635136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 222735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 222835136a77SRichard Henderson break; 222935136a77SRichard Henderson 2230d5de20bdSSven Schnelle case CR_PID1: 2231d5de20bdSSven Schnelle case CR_PID2: 2232d5de20bdSSven Schnelle case CR_PID3: 2233d5de20bdSSven Schnelle case CR_PID4: 2234d5de20bdSSven Schnelle tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2235d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2236d5de20bdSSven Schnelle gen_helper_change_prot_id(cpu_env); 2237d5de20bdSSven Schnelle #endif 2238d5de20bdSSven Schnelle break; 2239d5de20bdSSven Schnelle 224035136a77SRichard Henderson default: 224135136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 224235136a77SRichard Henderson break; 224335136a77SRichard Henderson } 224431234768SRichard Henderson return nullify_end(ctx); 22454f5f2548SRichard Henderson #endif 224635136a77SRichard Henderson } 224735136a77SRichard Henderson 2248c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 224998a9cb79SRichard Henderson { 2250eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 225198a9cb79SRichard Henderson 2252c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2253eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 225498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 225598a9cb79SRichard Henderson tcg_temp_free(tmp); 225698a9cb79SRichard Henderson 225798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 225831234768SRichard Henderson return true; 225998a9cb79SRichard Henderson } 226098a9cb79SRichard Henderson 2261e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 226298a9cb79SRichard Henderson { 2263e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 226498a9cb79SRichard Henderson 22652330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22662330504cSHelge Deller /* We don't implement space registers in user mode. */ 2267eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22682330504cSHelge Deller #else 22692330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 22702330504cSHelge Deller 2271e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 22722330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22732330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22742330504cSHelge Deller 22752330504cSHelge Deller tcg_temp_free_i64(t0); 22762330504cSHelge Deller #endif 2277e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 227898a9cb79SRichard Henderson 227998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 228031234768SRichard Henderson return true; 228198a9cb79SRichard Henderson } 228298a9cb79SRichard Henderson 2283e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2284e36f27efSRichard Henderson { 2285e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2286e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2287e1b5a5edSRichard Henderson TCGv_reg tmp; 2288e1b5a5edSRichard Henderson 2289e1b5a5edSRichard Henderson nullify_over(ctx); 2290e1b5a5edSRichard Henderson 2291e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2292e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2293e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2294e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2295e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2296e1b5a5edSRichard Henderson 2297e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 229831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 229931234768SRichard Henderson return nullify_end(ctx); 2300e36f27efSRichard Henderson #endif 2301e1b5a5edSRichard Henderson } 2302e1b5a5edSRichard Henderson 2303e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2304e1b5a5edSRichard Henderson { 2305e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2306e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2307e1b5a5edSRichard Henderson TCGv_reg tmp; 2308e1b5a5edSRichard Henderson 2309e1b5a5edSRichard Henderson nullify_over(ctx); 2310e1b5a5edSRichard Henderson 2311e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2312e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2313e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2314e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2315e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2316e1b5a5edSRichard Henderson 2317e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 231831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 231931234768SRichard Henderson return nullify_end(ctx); 2320e36f27efSRichard Henderson #endif 2321e1b5a5edSRichard Henderson } 2322e1b5a5edSRichard Henderson 2323c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2324e1b5a5edSRichard Henderson { 2325e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2326c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2327c603e14aSRichard Henderson TCGv_reg tmp, reg; 2328e1b5a5edSRichard Henderson nullify_over(ctx); 2329e1b5a5edSRichard Henderson 2330c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2331e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2332e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2333e1b5a5edSRichard Henderson 2334e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 233531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 233631234768SRichard Henderson return nullify_end(ctx); 2337c603e14aSRichard Henderson #endif 2338e1b5a5edSRichard Henderson } 2339f49b3537SRichard Henderson 2340e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2341f49b3537SRichard Henderson { 2342f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2343e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2344f49b3537SRichard Henderson nullify_over(ctx); 2345f49b3537SRichard Henderson 2346e36f27efSRichard Henderson if (rfi_r) { 2347f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2348f49b3537SRichard Henderson } else { 2349f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2350f49b3537SRichard Henderson } 235131234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2352f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2353f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2354f49b3537SRichard Henderson } else { 235507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2356f49b3537SRichard Henderson } 235731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2358f49b3537SRichard Henderson 235931234768SRichard Henderson return nullify_end(ctx); 2360e36f27efSRichard Henderson #endif 2361f49b3537SRichard Henderson } 23626210db05SHelge Deller 2363e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2364e36f27efSRichard Henderson { 2365e36f27efSRichard Henderson return do_rfi(ctx, false); 2366e36f27efSRichard Henderson } 2367e36f27efSRichard Henderson 2368e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2369e36f27efSRichard Henderson { 2370e36f27efSRichard Henderson return do_rfi(ctx, true); 2371e36f27efSRichard Henderson } 2372e36f27efSRichard Henderson 237396927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23746210db05SHelge Deller { 23756210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 237696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23776210db05SHelge Deller nullify_over(ctx); 23786210db05SHelge Deller gen_helper_halt(cpu_env); 237931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 238031234768SRichard Henderson return nullify_end(ctx); 238196927adbSRichard Henderson #endif 23826210db05SHelge Deller } 238396927adbSRichard Henderson 238496927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 238596927adbSRichard Henderson { 238696927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 238796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 238896927adbSRichard Henderson nullify_over(ctx); 238996927adbSRichard Henderson gen_helper_reset(cpu_env); 239096927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 239196927adbSRichard Henderson return nullify_end(ctx); 239296927adbSRichard Henderson #endif 239396927adbSRichard Henderson } 2394e1b5a5edSRichard Henderson 2395deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 239698a9cb79SRichard Henderson { 2397deee69a1SRichard Henderson if (a->m) { 2398deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2399deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2400deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 240198a9cb79SRichard Henderson 240298a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2403eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2404deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2405deee69a1SRichard Henderson } 240698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 240731234768SRichard Henderson return true; 240898a9cb79SRichard Henderson } 240998a9cb79SRichard Henderson 2410deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 241198a9cb79SRichard Henderson { 241286f8d05fSRichard Henderson TCGv_reg dest, ofs; 2413eed14219SRichard Henderson TCGv_i32 level, want; 241486f8d05fSRichard Henderson TCGv_tl addr; 241598a9cb79SRichard Henderson 241698a9cb79SRichard Henderson nullify_over(ctx); 241798a9cb79SRichard Henderson 2418deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2419deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2420eed14219SRichard Henderson 2421deee69a1SRichard Henderson if (a->imm) { 242229dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 242398a9cb79SRichard Henderson } else { 2424eed14219SRichard Henderson level = tcg_temp_new_i32(); 2425deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2426eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 242798a9cb79SRichard Henderson } 242829dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2429eed14219SRichard Henderson 2430eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2431eed14219SRichard Henderson 2432eed14219SRichard Henderson tcg_temp_free_i32(level); 2433eed14219SRichard Henderson 2434deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 243531234768SRichard Henderson return nullify_end(ctx); 243698a9cb79SRichard Henderson } 243798a9cb79SRichard Henderson 2438deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24398d6ae7fbSRichard Henderson { 2440deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2441deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24428d6ae7fbSRichard Henderson TCGv_tl addr; 24438d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24448d6ae7fbSRichard Henderson 24458d6ae7fbSRichard Henderson nullify_over(ctx); 24468d6ae7fbSRichard Henderson 2447deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2448deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2449deee69a1SRichard Henderson if (a->addr) { 24508d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24518d6ae7fbSRichard Henderson } else { 24528d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24538d6ae7fbSRichard Henderson } 24548d6ae7fbSRichard Henderson 245532dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 245632dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 245731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 245831234768SRichard Henderson } 245931234768SRichard Henderson return nullify_end(ctx); 2460deee69a1SRichard Henderson #endif 24618d6ae7fbSRichard Henderson } 246263300a00SRichard Henderson 2463deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 246463300a00SRichard Henderson { 2465deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2466deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 246763300a00SRichard Henderson TCGv_tl addr; 246863300a00SRichard Henderson TCGv_reg ofs; 246963300a00SRichard Henderson 247063300a00SRichard Henderson nullify_over(ctx); 247163300a00SRichard Henderson 2472deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2473deee69a1SRichard Henderson if (a->m) { 2474deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 247563300a00SRichard Henderson } 2476deee69a1SRichard Henderson if (a->local) { 247763300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 247863300a00SRichard Henderson } else { 247963300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 248063300a00SRichard Henderson } 248163300a00SRichard Henderson 248263300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 248332dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 248431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 248531234768SRichard Henderson } 248631234768SRichard Henderson return nullify_end(ctx); 2487deee69a1SRichard Henderson #endif 248863300a00SRichard Henderson } 24892dfcca9fSRichard Henderson 24906797c315SNick Hudson /* 24916797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 24926797c315SNick Hudson * See 24936797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 24946797c315SNick Hudson * page 13-9 (195/206) 24956797c315SNick Hudson */ 24966797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 24976797c315SNick Hudson { 24986797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24996797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25006797c315SNick Hudson TCGv_tl addr, atl, stl; 25016797c315SNick Hudson TCGv_reg reg; 25026797c315SNick Hudson 25036797c315SNick Hudson nullify_over(ctx); 25046797c315SNick Hudson 25056797c315SNick Hudson /* 25066797c315SNick Hudson * FIXME: 25076797c315SNick Hudson * if (not (pcxl or pcxl2)) 25086797c315SNick Hudson * return gen_illegal(ctx); 25096797c315SNick Hudson * 25106797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25116797c315SNick Hudson */ 25126797c315SNick Hudson 25136797c315SNick Hudson atl = tcg_temp_new_tl(); 25146797c315SNick Hudson stl = tcg_temp_new_tl(); 25156797c315SNick Hudson addr = tcg_temp_new_tl(); 25166797c315SNick Hudson 25176797c315SNick Hudson tcg_gen_ld32u_i64(stl, cpu_env, 25186797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25196797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 25206797c315SNick Hudson tcg_gen_ld32u_i64(atl, cpu_env, 25216797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25226797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25236797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25246797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25256797c315SNick Hudson tcg_temp_free_tl(atl); 25266797c315SNick Hudson tcg_temp_free_tl(stl); 25276797c315SNick Hudson 25286797c315SNick Hudson reg = load_gpr(ctx, a->r); 25296797c315SNick Hudson if (a->addr) { 25306797c315SNick Hudson gen_helper_itlba(cpu_env, addr, reg); 25316797c315SNick Hudson } else { 25326797c315SNick Hudson gen_helper_itlbp(cpu_env, addr, reg); 25336797c315SNick Hudson } 25346797c315SNick Hudson tcg_temp_free_tl(addr); 25356797c315SNick Hudson 25366797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25376797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25386797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25396797c315SNick Hudson } 25406797c315SNick Hudson return nullify_end(ctx); 25416797c315SNick Hudson #endif 25426797c315SNick Hudson } 25436797c315SNick Hudson 2544deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25452dfcca9fSRichard Henderson { 2546deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2547deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25482dfcca9fSRichard Henderson TCGv_tl vaddr; 25492dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25502dfcca9fSRichard Henderson 25512dfcca9fSRichard Henderson nullify_over(ctx); 25522dfcca9fSRichard Henderson 2553deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25542dfcca9fSRichard Henderson 25552dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25562dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25572dfcca9fSRichard Henderson 25582dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2559deee69a1SRichard Henderson if (a->m) { 2560deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25612dfcca9fSRichard Henderson } 2562deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25632dfcca9fSRichard Henderson tcg_temp_free(paddr); 25642dfcca9fSRichard Henderson 256531234768SRichard Henderson return nullify_end(ctx); 2566deee69a1SRichard Henderson #endif 25672dfcca9fSRichard Henderson } 256843a97b81SRichard Henderson 2569deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 257043a97b81SRichard Henderson { 257143a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 257243a97b81SRichard Henderson 257343a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 257443a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 257543a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 257643a97b81SRichard Henderson since the entire address space is coherent. */ 257729dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 257843a97b81SRichard Henderson 257931234768SRichard Henderson cond_free(&ctx->null_cond); 258031234768SRichard Henderson return true; 258143a97b81SRichard Henderson } 258298a9cb79SRichard Henderson 25830c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2584b2167459SRichard Henderson { 25850c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2586b2167459SRichard Henderson } 2587b2167459SRichard Henderson 25880c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2589b2167459SRichard Henderson { 25900c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2591b2167459SRichard Henderson } 2592b2167459SRichard Henderson 25930c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2594b2167459SRichard Henderson { 25950c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2596b2167459SRichard Henderson } 2597b2167459SRichard Henderson 25980c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2599b2167459SRichard Henderson { 26000c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26010c982a28SRichard Henderson } 2602b2167459SRichard Henderson 26030c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 26040c982a28SRichard Henderson { 26050c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26060c982a28SRichard Henderson } 26070c982a28SRichard Henderson 26080c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 26090c982a28SRichard Henderson { 26100c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26110c982a28SRichard Henderson } 26120c982a28SRichard Henderson 26130c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 26140c982a28SRichard Henderson { 26150c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26160c982a28SRichard Henderson } 26170c982a28SRichard Henderson 26180c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26190c982a28SRichard Henderson { 26200c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26210c982a28SRichard Henderson } 26220c982a28SRichard Henderson 26230c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26240c982a28SRichard Henderson { 26250c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26260c982a28SRichard Henderson } 26270c982a28SRichard Henderson 26280c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26290c982a28SRichard Henderson { 26300c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26310c982a28SRichard Henderson } 26320c982a28SRichard Henderson 26330c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26340c982a28SRichard Henderson { 26350c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26360c982a28SRichard Henderson } 26370c982a28SRichard Henderson 26380c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26390c982a28SRichard Henderson { 26400c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26410c982a28SRichard Henderson } 26420c982a28SRichard Henderson 26430c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26440c982a28SRichard Henderson { 26450c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26460c982a28SRichard Henderson } 26470c982a28SRichard Henderson 26480c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26490c982a28SRichard Henderson { 26500c982a28SRichard Henderson if (a->cf == 0) { 26510c982a28SRichard Henderson unsigned r2 = a->r2; 26520c982a28SRichard Henderson unsigned r1 = a->r1; 26530c982a28SRichard Henderson unsigned rt = a->t; 26540c982a28SRichard Henderson 26557aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26567aee8189SRichard Henderson cond_free(&ctx->null_cond); 26577aee8189SRichard Henderson return true; 26587aee8189SRichard Henderson } 26597aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2660b2167459SRichard Henderson if (r1 == 0) { 2661eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2662eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2663b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2664b2167459SRichard Henderson } else { 2665b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2666b2167459SRichard Henderson } 2667b2167459SRichard Henderson cond_free(&ctx->null_cond); 266831234768SRichard Henderson return true; 2669b2167459SRichard Henderson } 26707aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 26717aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 26727aee8189SRichard Henderson * 26737aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 26747aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 26757aee8189SRichard Henderson * currently implemented as idle. 26767aee8189SRichard Henderson */ 26777aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 26787aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 26797aee8189SRichard Henderson until the next timer interrupt. */ 26807aee8189SRichard Henderson nullify_over(ctx); 26817aee8189SRichard Henderson 26827aee8189SRichard Henderson /* Advance the instruction queue. */ 26837aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 26847aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 26857aee8189SRichard Henderson nullify_set(ctx, 0); 26867aee8189SRichard Henderson 26877aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 268829dd6f64SRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), cpu_env, 268929dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 26907aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 26917aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 26927aee8189SRichard Henderson 26937aee8189SRichard Henderson return nullify_end(ctx); 26947aee8189SRichard Henderson } 26957aee8189SRichard Henderson #endif 26967aee8189SRichard Henderson } 26970c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 26987aee8189SRichard Henderson } 2699b2167459SRichard Henderson 27000c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2701b2167459SRichard Henderson { 27020c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 27030c982a28SRichard Henderson } 27040c982a28SRichard Henderson 27050c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 27060c982a28SRichard Henderson { 2707eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2708b2167459SRichard Henderson 27090c982a28SRichard Henderson if (a->cf) { 2710b2167459SRichard Henderson nullify_over(ctx); 2711b2167459SRichard Henderson } 27120c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27130c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27140c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 271531234768SRichard Henderson return nullify_end(ctx); 2716b2167459SRichard Henderson } 2717b2167459SRichard Henderson 27180c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2719b2167459SRichard Henderson { 2720eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2721b2167459SRichard Henderson 27220c982a28SRichard Henderson if (a->cf) { 2723b2167459SRichard Henderson nullify_over(ctx); 2724b2167459SRichard Henderson } 27250c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27260c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27270c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 272831234768SRichard Henderson return nullify_end(ctx); 2729b2167459SRichard Henderson } 2730b2167459SRichard Henderson 27310c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2732b2167459SRichard Henderson { 2733eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2734b2167459SRichard Henderson 27350c982a28SRichard Henderson if (a->cf) { 2736b2167459SRichard Henderson nullify_over(ctx); 2737b2167459SRichard Henderson } 27380c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27390c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2740b2167459SRichard Henderson tmp = get_temp(ctx); 2741eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27420c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 274331234768SRichard Henderson return nullify_end(ctx); 2744b2167459SRichard Henderson } 2745b2167459SRichard Henderson 27460c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2747b2167459SRichard Henderson { 27480c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27490c982a28SRichard Henderson } 27500c982a28SRichard Henderson 27510c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27520c982a28SRichard Henderson { 27530c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27540c982a28SRichard Henderson } 27550c982a28SRichard Henderson 27560c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27570c982a28SRichard Henderson { 2758eaa3783bSRichard Henderson TCGv_reg tmp; 2759b2167459SRichard Henderson 2760b2167459SRichard Henderson nullify_over(ctx); 2761b2167459SRichard Henderson 2762b2167459SRichard Henderson tmp = get_temp(ctx); 2763eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2764b2167459SRichard Henderson if (!is_i) { 2765eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2766b2167459SRichard Henderson } 2767eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2768eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 276960e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2770eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 277131234768SRichard Henderson return nullify_end(ctx); 2772b2167459SRichard Henderson } 2773b2167459SRichard Henderson 27740c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2775b2167459SRichard Henderson { 27760c982a28SRichard Henderson return do_dcor(ctx, a, false); 27770c982a28SRichard Henderson } 27780c982a28SRichard Henderson 27790c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 27800c982a28SRichard Henderson { 27810c982a28SRichard Henderson return do_dcor(ctx, a, true); 27820c982a28SRichard Henderson } 27830c982a28SRichard Henderson 27840c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 27850c982a28SRichard Henderson { 2786eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2787b2167459SRichard Henderson 2788b2167459SRichard Henderson nullify_over(ctx); 2789b2167459SRichard Henderson 27900c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 27910c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2792b2167459SRichard Henderson 2793b2167459SRichard Henderson add1 = tcg_temp_new(); 2794b2167459SRichard Henderson add2 = tcg_temp_new(); 2795b2167459SRichard Henderson addc = tcg_temp_new(); 2796b2167459SRichard Henderson dest = tcg_temp_new(); 279729dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2798b2167459SRichard Henderson 2799b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2800eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2801eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2802b2167459SRichard Henderson 2803b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2804b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2805b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2806b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2807eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2808eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2809eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2810b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2811b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2812b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2813b2167459SRichard Henderson 2814b2167459SRichard Henderson tcg_temp_free(addc); 2815b2167459SRichard Henderson 2816b2167459SRichard Henderson /* Write back the result register. */ 28170c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2818b2167459SRichard Henderson 2819b2167459SRichard Henderson /* Write back PSW[CB]. */ 2820eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2821eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2822b2167459SRichard Henderson 2823b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2824eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2825eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2826b2167459SRichard Henderson 2827b2167459SRichard Henderson /* Install the new nullification. */ 28280c982a28SRichard Henderson if (a->cf) { 2829eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2830b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2831b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2832b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2833b2167459SRichard Henderson } 28340c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2835b2167459SRichard Henderson } 2836b2167459SRichard Henderson 2837b2167459SRichard Henderson tcg_temp_free(add1); 2838b2167459SRichard Henderson tcg_temp_free(add2); 2839b2167459SRichard Henderson tcg_temp_free(dest); 2840b2167459SRichard Henderson 284131234768SRichard Henderson return nullify_end(ctx); 2842b2167459SRichard Henderson } 2843b2167459SRichard Henderson 28440588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2845b2167459SRichard Henderson { 28460588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28470588e061SRichard Henderson } 28480588e061SRichard Henderson 28490588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28500588e061SRichard Henderson { 28510588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28520588e061SRichard Henderson } 28530588e061SRichard Henderson 28540588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28550588e061SRichard Henderson { 28560588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28570588e061SRichard Henderson } 28580588e061SRichard Henderson 28590588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28600588e061SRichard Henderson { 28610588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28620588e061SRichard Henderson } 28630588e061SRichard Henderson 28640588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28650588e061SRichard Henderson { 28660588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28670588e061SRichard Henderson } 28680588e061SRichard Henderson 28690588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28700588e061SRichard Henderson { 28710588e061SRichard Henderson return do_sub_imm(ctx, a, true); 28720588e061SRichard Henderson } 28730588e061SRichard Henderson 28740588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 28750588e061SRichard Henderson { 2876eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2877b2167459SRichard Henderson 28780588e061SRichard Henderson if (a->cf) { 2879b2167459SRichard Henderson nullify_over(ctx); 2880b2167459SRichard Henderson } 2881b2167459SRichard Henderson 28820588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 28830588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 28840588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2885b2167459SRichard Henderson 288631234768SRichard Henderson return nullify_end(ctx); 2887b2167459SRichard Henderson } 2888b2167459SRichard Henderson 28891cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 289096d6407fSRichard Henderson { 28911cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 28921cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 289396d6407fSRichard Henderson } 289496d6407fSRichard Henderson 28951cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 289696d6407fSRichard Henderson { 28971cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 28981cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 289996d6407fSRichard Henderson } 290096d6407fSRichard Henderson 29011cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 290296d6407fSRichard Henderson { 2903b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 290486f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 290586f8d05fSRichard Henderson TCGv_tl addr; 290696d6407fSRichard Henderson 290796d6407fSRichard Henderson nullify_over(ctx); 290896d6407fSRichard Henderson 29091cd012a5SRichard Henderson if (a->m) { 291086f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 291186f8d05fSRichard Henderson we see the result of the load. */ 291296d6407fSRichard Henderson dest = get_temp(ctx); 291396d6407fSRichard Henderson } else { 29141cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 291596d6407fSRichard Henderson } 291696d6407fSRichard Henderson 29171cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29181cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2919b1af755cSRichard Henderson 2920b1af755cSRichard Henderson /* 2921b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2922b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2923b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2924b1af755cSRichard Henderson * 2925b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2926b1af755cSRichard Henderson * with the ,co completer. 2927b1af755cSRichard Henderson */ 2928b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2929b1af755cSRichard Henderson 293029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 293186f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2932b1af755cSRichard Henderson 29331cd012a5SRichard Henderson if (a->m) { 29341cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 293596d6407fSRichard Henderson } 29361cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 293796d6407fSRichard Henderson 293831234768SRichard Henderson return nullify_end(ctx); 293996d6407fSRichard Henderson } 294096d6407fSRichard Henderson 29411cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 294296d6407fSRichard Henderson { 294386f8d05fSRichard Henderson TCGv_reg ofs, val; 294486f8d05fSRichard Henderson TCGv_tl addr; 294596d6407fSRichard Henderson 294696d6407fSRichard Henderson nullify_over(ctx); 294796d6407fSRichard Henderson 29481cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 294986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29501cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29511cd012a5SRichard Henderson if (a->a) { 2952f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2953f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2954f9f46db4SEmilio G. Cota } else { 295596d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2956f9f46db4SEmilio G. Cota } 2957f9f46db4SEmilio G. Cota } else { 2958f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2959f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 296096d6407fSRichard Henderson } else { 296196d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 296296d6407fSRichard Henderson } 2963f9f46db4SEmilio G. Cota } 29641cd012a5SRichard Henderson if (a->m) { 296586f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 29661cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 296796d6407fSRichard Henderson } 296896d6407fSRichard Henderson 296931234768SRichard Henderson return nullify_end(ctx); 297096d6407fSRichard Henderson } 297196d6407fSRichard Henderson 29721cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 2973d0a851ccSRichard Henderson { 2974d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2975d0a851ccSRichard Henderson 2976d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2977d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29781cd012a5SRichard Henderson trans_ld(ctx, a); 2979d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 298031234768SRichard Henderson return true; 2981d0a851ccSRichard Henderson } 2982d0a851ccSRichard Henderson 29831cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 2984d0a851ccSRichard Henderson { 2985d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 2986d0a851ccSRichard Henderson 2987d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2988d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 29891cd012a5SRichard Henderson trans_st(ctx, a); 2990d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 299131234768SRichard Henderson return true; 2992d0a851ccSRichard Henderson } 299395412a61SRichard Henderson 29940588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 2995b2167459SRichard Henderson { 29960588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 2997b2167459SRichard Henderson 29980588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 29990588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3000b2167459SRichard Henderson cond_free(&ctx->null_cond); 300131234768SRichard Henderson return true; 3002b2167459SRichard Henderson } 3003b2167459SRichard Henderson 30040588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3005b2167459SRichard Henderson { 30060588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3007eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3008b2167459SRichard Henderson 30090588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3010b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3011b2167459SRichard Henderson cond_free(&ctx->null_cond); 301231234768SRichard Henderson return true; 3013b2167459SRichard Henderson } 3014b2167459SRichard Henderson 30150588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3016b2167459SRichard Henderson { 30170588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3018b2167459SRichard Henderson 3019b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3020b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30210588e061SRichard Henderson if (a->b == 0) { 30220588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3023b2167459SRichard Henderson } else { 30240588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3025b2167459SRichard Henderson } 30260588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3027b2167459SRichard Henderson cond_free(&ctx->null_cond); 302831234768SRichard Henderson return true; 3029b2167459SRichard Henderson } 3030b2167459SRichard Henderson 303101afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 303201afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 303398cd9ca7SRichard Henderson { 303401afb7beSRichard Henderson TCGv_reg dest, in2, sv; 303598cd9ca7SRichard Henderson DisasCond cond; 303698cd9ca7SRichard Henderson 303798cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 303898cd9ca7SRichard Henderson dest = get_temp(ctx); 303998cd9ca7SRichard Henderson 3040eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 304198cd9ca7SRichard Henderson 3042f764718dSRichard Henderson sv = NULL; 3043b47a4a02SSven Schnelle if (cond_need_sv(c)) { 304498cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 304598cd9ca7SRichard Henderson } 304698cd9ca7SRichard Henderson 304701afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 304801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 304998cd9ca7SRichard Henderson } 305098cd9ca7SRichard Henderson 305101afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 305298cd9ca7SRichard Henderson { 305301afb7beSRichard Henderson nullify_over(ctx); 305401afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 305501afb7beSRichard Henderson } 305601afb7beSRichard Henderson 305701afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 305801afb7beSRichard Henderson { 305901afb7beSRichard Henderson nullify_over(ctx); 306001afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 306101afb7beSRichard Henderson } 306201afb7beSRichard Henderson 306301afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 306401afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 306501afb7beSRichard Henderson { 306601afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 306798cd9ca7SRichard Henderson DisasCond cond; 306898cd9ca7SRichard Henderson 306998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 307043675d20SSven Schnelle dest = tcg_temp_new(); 3071f764718dSRichard Henderson sv = NULL; 3072f764718dSRichard Henderson cb_msb = NULL; 307398cd9ca7SRichard Henderson 3074b47a4a02SSven Schnelle if (cond_need_cb(c)) { 307598cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3076eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3077eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3078b47a4a02SSven Schnelle } else { 3079eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3080b47a4a02SSven Schnelle } 3081b47a4a02SSven Schnelle if (cond_need_sv(c)) { 308298cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 308398cd9ca7SRichard Henderson } 308498cd9ca7SRichard Henderson 308501afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 308643675d20SSven Schnelle save_gpr(ctx, r, dest); 308743675d20SSven Schnelle tcg_temp_free(dest); 308801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 308998cd9ca7SRichard Henderson } 309098cd9ca7SRichard Henderson 309101afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 309298cd9ca7SRichard Henderson { 309301afb7beSRichard Henderson nullify_over(ctx); 309401afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 309501afb7beSRichard Henderson } 309601afb7beSRichard Henderson 309701afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 309801afb7beSRichard Henderson { 309901afb7beSRichard Henderson nullify_over(ctx); 310001afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 310101afb7beSRichard Henderson } 310201afb7beSRichard Henderson 310301afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 310401afb7beSRichard Henderson { 3105eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 310698cd9ca7SRichard Henderson DisasCond cond; 310798cd9ca7SRichard Henderson 310898cd9ca7SRichard Henderson nullify_over(ctx); 310998cd9ca7SRichard Henderson 311098cd9ca7SRichard Henderson tmp = tcg_temp_new(); 311101afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3112eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 311398cd9ca7SRichard Henderson 311401afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 311598cd9ca7SRichard Henderson tcg_temp_free(tmp); 311601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 311798cd9ca7SRichard Henderson } 311898cd9ca7SRichard Henderson 311901afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 312098cd9ca7SRichard Henderson { 312101afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 312201afb7beSRichard Henderson DisasCond cond; 312301afb7beSRichard Henderson 312401afb7beSRichard Henderson nullify_over(ctx); 312501afb7beSRichard Henderson 312601afb7beSRichard Henderson tmp = tcg_temp_new(); 312701afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 312801afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 312901afb7beSRichard Henderson 313001afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 313101afb7beSRichard Henderson tcg_temp_free(tmp); 313201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 313301afb7beSRichard Henderson } 313401afb7beSRichard Henderson 313501afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 313601afb7beSRichard Henderson { 3137eaa3783bSRichard Henderson TCGv_reg dest; 313898cd9ca7SRichard Henderson DisasCond cond; 313998cd9ca7SRichard Henderson 314098cd9ca7SRichard Henderson nullify_over(ctx); 314198cd9ca7SRichard Henderson 314201afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 314301afb7beSRichard Henderson if (a->r1 == 0) { 3144eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 314598cd9ca7SRichard Henderson } else { 314601afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 314798cd9ca7SRichard Henderson } 314898cd9ca7SRichard Henderson 314901afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 315001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 315101afb7beSRichard Henderson } 315201afb7beSRichard Henderson 315301afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 315401afb7beSRichard Henderson { 315501afb7beSRichard Henderson TCGv_reg dest; 315601afb7beSRichard Henderson DisasCond cond; 315701afb7beSRichard Henderson 315801afb7beSRichard Henderson nullify_over(ctx); 315901afb7beSRichard Henderson 316001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 316101afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 316201afb7beSRichard Henderson 316301afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 316401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 316598cd9ca7SRichard Henderson } 316698cd9ca7SRichard Henderson 316730878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 31680b1347d2SRichard Henderson { 3169eaa3783bSRichard Henderson TCGv_reg dest; 31700b1347d2SRichard Henderson 317130878590SRichard Henderson if (a->c) { 31720b1347d2SRichard Henderson nullify_over(ctx); 31730b1347d2SRichard Henderson } 31740b1347d2SRichard Henderson 317530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 317630878590SRichard Henderson if (a->r1 == 0) { 317730878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3178eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 317930878590SRichard Henderson } else if (a->r1 == a->r2) { 31800b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 318130878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 31820b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3183eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31840b1347d2SRichard Henderson tcg_temp_free_i32(t32); 31850b1347d2SRichard Henderson } else { 31860b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 31870b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 31880b1347d2SRichard Henderson 318930878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3190eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 31910b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3192eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 31930b1347d2SRichard Henderson 31940b1347d2SRichard Henderson tcg_temp_free_i64(t); 31950b1347d2SRichard Henderson tcg_temp_free_i64(s); 31960b1347d2SRichard Henderson } 319730878590SRichard Henderson save_gpr(ctx, a->t, dest); 31980b1347d2SRichard Henderson 31990b1347d2SRichard Henderson /* Install the new nullification. */ 32000b1347d2SRichard Henderson cond_free(&ctx->null_cond); 320130878590SRichard Henderson if (a->c) { 320230878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32030b1347d2SRichard Henderson } 320431234768SRichard Henderson return nullify_end(ctx); 32050b1347d2SRichard Henderson } 32060b1347d2SRichard Henderson 320730878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 32080b1347d2SRichard Henderson { 320930878590SRichard Henderson unsigned sa = 31 - a->cpos; 3210eaa3783bSRichard Henderson TCGv_reg dest, t2; 32110b1347d2SRichard Henderson 321230878590SRichard Henderson if (a->c) { 32130b1347d2SRichard Henderson nullify_over(ctx); 32140b1347d2SRichard Henderson } 32150b1347d2SRichard Henderson 321630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 321730878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 321830878590SRichard Henderson if (a->r1 == a->r2) { 32190b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3220eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32210b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3222eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32230b1347d2SRichard Henderson tcg_temp_free_i32(t32); 322430878590SRichard Henderson } else if (a->r1 == 0) { 3225eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 32260b1347d2SRichard Henderson } else { 3227eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3228eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 322930878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 32300b1347d2SRichard Henderson tcg_temp_free(t0); 32310b1347d2SRichard Henderson } 323230878590SRichard Henderson save_gpr(ctx, a->t, dest); 32330b1347d2SRichard Henderson 32340b1347d2SRichard Henderson /* Install the new nullification. */ 32350b1347d2SRichard Henderson cond_free(&ctx->null_cond); 323630878590SRichard Henderson if (a->c) { 323730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32380b1347d2SRichard Henderson } 323931234768SRichard Henderson return nullify_end(ctx); 32400b1347d2SRichard Henderson } 32410b1347d2SRichard Henderson 324230878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32430b1347d2SRichard Henderson { 324430878590SRichard Henderson unsigned len = 32 - a->clen; 3245eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32460b1347d2SRichard Henderson 324730878590SRichard Henderson if (a->c) { 32480b1347d2SRichard Henderson nullify_over(ctx); 32490b1347d2SRichard Henderson } 32500b1347d2SRichard Henderson 325130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325230878590SRichard Henderson src = load_gpr(ctx, a->r); 32530b1347d2SRichard Henderson tmp = tcg_temp_new(); 32540b1347d2SRichard Henderson 32550b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3256eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 325730878590SRichard Henderson if (a->se) { 3258eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3259eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 32600b1347d2SRichard Henderson } else { 3261eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3262eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 32630b1347d2SRichard Henderson } 32640b1347d2SRichard Henderson tcg_temp_free(tmp); 326530878590SRichard Henderson save_gpr(ctx, a->t, dest); 32660b1347d2SRichard Henderson 32670b1347d2SRichard Henderson /* Install the new nullification. */ 32680b1347d2SRichard Henderson cond_free(&ctx->null_cond); 326930878590SRichard Henderson if (a->c) { 327030878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32710b1347d2SRichard Henderson } 327231234768SRichard Henderson return nullify_end(ctx); 32730b1347d2SRichard Henderson } 32740b1347d2SRichard Henderson 327530878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 32760b1347d2SRichard Henderson { 327730878590SRichard Henderson unsigned len = 32 - a->clen; 327830878590SRichard Henderson unsigned cpos = 31 - a->pos; 3279eaa3783bSRichard Henderson TCGv_reg dest, src; 32800b1347d2SRichard Henderson 328130878590SRichard Henderson if (a->c) { 32820b1347d2SRichard Henderson nullify_over(ctx); 32830b1347d2SRichard Henderson } 32840b1347d2SRichard Henderson 328530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 328630878590SRichard Henderson src = load_gpr(ctx, a->r); 328730878590SRichard Henderson if (a->se) { 3288eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32890b1347d2SRichard Henderson } else { 3290eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32910b1347d2SRichard Henderson } 329230878590SRichard Henderson save_gpr(ctx, a->t, dest); 32930b1347d2SRichard Henderson 32940b1347d2SRichard Henderson /* Install the new nullification. */ 32950b1347d2SRichard Henderson cond_free(&ctx->null_cond); 329630878590SRichard Henderson if (a->c) { 329730878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32980b1347d2SRichard Henderson } 329931234768SRichard Henderson return nullify_end(ctx); 33000b1347d2SRichard Henderson } 33010b1347d2SRichard Henderson 330230878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 33030b1347d2SRichard Henderson { 330430878590SRichard Henderson unsigned len = 32 - a->clen; 3305eaa3783bSRichard Henderson target_sreg mask0, mask1; 3306eaa3783bSRichard Henderson TCGv_reg dest; 33070b1347d2SRichard Henderson 330830878590SRichard Henderson if (a->c) { 33090b1347d2SRichard Henderson nullify_over(ctx); 33100b1347d2SRichard Henderson } 331130878590SRichard Henderson if (a->cpos + len > 32) { 331230878590SRichard Henderson len = 32 - a->cpos; 33130b1347d2SRichard Henderson } 33140b1347d2SRichard Henderson 331530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 331630878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 331730878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33180b1347d2SRichard Henderson 331930878590SRichard Henderson if (a->nz) { 332030878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33210b1347d2SRichard Henderson if (mask1 != -1) { 3322eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33230b1347d2SRichard Henderson src = dest; 33240b1347d2SRichard Henderson } 3325eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33260b1347d2SRichard Henderson } else { 3327eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33280b1347d2SRichard Henderson } 332930878590SRichard Henderson save_gpr(ctx, a->t, dest); 33300b1347d2SRichard Henderson 33310b1347d2SRichard Henderson /* Install the new nullification. */ 33320b1347d2SRichard Henderson cond_free(&ctx->null_cond); 333330878590SRichard Henderson if (a->c) { 333430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33350b1347d2SRichard Henderson } 333631234768SRichard Henderson return nullify_end(ctx); 33370b1347d2SRichard Henderson } 33380b1347d2SRichard Henderson 333930878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33400b1347d2SRichard Henderson { 334130878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 334230878590SRichard Henderson unsigned len = 32 - a->clen; 3343eaa3783bSRichard Henderson TCGv_reg dest, val; 33440b1347d2SRichard Henderson 334530878590SRichard Henderson if (a->c) { 33460b1347d2SRichard Henderson nullify_over(ctx); 33470b1347d2SRichard Henderson } 334830878590SRichard Henderson if (a->cpos + len > 32) { 334930878590SRichard Henderson len = 32 - a->cpos; 33500b1347d2SRichard Henderson } 33510b1347d2SRichard Henderson 335230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 335330878590SRichard Henderson val = load_gpr(ctx, a->r); 33540b1347d2SRichard Henderson if (rs == 0) { 335530878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33560b1347d2SRichard Henderson } else { 335730878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33580b1347d2SRichard Henderson } 335930878590SRichard Henderson save_gpr(ctx, a->t, dest); 33600b1347d2SRichard Henderson 33610b1347d2SRichard Henderson /* Install the new nullification. */ 33620b1347d2SRichard Henderson cond_free(&ctx->null_cond); 336330878590SRichard Henderson if (a->c) { 336430878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33650b1347d2SRichard Henderson } 336631234768SRichard Henderson return nullify_end(ctx); 33670b1347d2SRichard Henderson } 33680b1347d2SRichard Henderson 336930878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 337030878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 33710b1347d2SRichard Henderson { 33720b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33730b1347d2SRichard Henderson unsigned len = 32 - clen; 337430878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 33750b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33760b1347d2SRichard Henderson 33770b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33780b1347d2SRichard Henderson shift = tcg_temp_new(); 33790b1347d2SRichard Henderson tmp = tcg_temp_new(); 33800b1347d2SRichard Henderson 33810b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3382eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33830b1347d2SRichard Henderson 3384eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3385eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33860b1347d2SRichard Henderson if (rs) { 3387eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3388eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3389eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3390eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33910b1347d2SRichard Henderson } else { 3392eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33930b1347d2SRichard Henderson } 33940b1347d2SRichard Henderson tcg_temp_free(shift); 33950b1347d2SRichard Henderson tcg_temp_free(mask); 33960b1347d2SRichard Henderson tcg_temp_free(tmp); 33970b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33980b1347d2SRichard Henderson 33990b1347d2SRichard Henderson /* Install the new nullification. */ 34000b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34010b1347d2SRichard Henderson if (c) { 34020b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34030b1347d2SRichard Henderson } 340431234768SRichard Henderson return nullify_end(ctx); 34050b1347d2SRichard Henderson } 34060b1347d2SRichard Henderson 340730878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 340830878590SRichard Henderson { 3409a6deecceSSven Schnelle if (a->c) { 3410a6deecceSSven Schnelle nullify_over(ctx); 3411a6deecceSSven Schnelle } 341230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 341330878590SRichard Henderson } 341430878590SRichard Henderson 341530878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 341630878590SRichard Henderson { 3417a6deecceSSven Schnelle if (a->c) { 3418a6deecceSSven Schnelle nullify_over(ctx); 3419a6deecceSSven Schnelle } 342030878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 342130878590SRichard Henderson } 34220b1347d2SRichard Henderson 34238340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 342498cd9ca7SRichard Henderson { 3425660eefe1SRichard Henderson TCGv_reg tmp; 342698cd9ca7SRichard Henderson 3427c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 342898cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 342998cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 343098cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 343198cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 343298cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 343398cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 343498cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 343598cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34368340f534SRichard Henderson if (a->b == 0) { 34378340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 343898cd9ca7SRichard Henderson } 3439c301f34eSRichard Henderson #else 3440c301f34eSRichard Henderson nullify_over(ctx); 3441660eefe1SRichard Henderson #endif 3442660eefe1SRichard Henderson 3443660eefe1SRichard Henderson tmp = get_temp(ctx); 34448340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3445660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3446c301f34eSRichard Henderson 3447c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34488340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3449c301f34eSRichard Henderson #else 3450c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3451c301f34eSRichard Henderson 34528340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34538340f534SRichard Henderson if (a->l) { 3454c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3455c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3456c301f34eSRichard Henderson } 34578340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3458c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3459c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3460c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3461c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3462c301f34eSRichard Henderson } else { 3463c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3464c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3465c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3466c301f34eSRichard Henderson } 3467c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3468c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 34698340f534SRichard Henderson nullify_set(ctx, a->n); 3470c301f34eSRichard Henderson } 3471c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3472c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 347331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 347431234768SRichard Henderson return nullify_end(ctx); 3475c301f34eSRichard Henderson #endif 347698cd9ca7SRichard Henderson } 347798cd9ca7SRichard Henderson 34788340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 347998cd9ca7SRichard Henderson { 34808340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 348198cd9ca7SRichard Henderson } 348298cd9ca7SRichard Henderson 34838340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 348443e05652SRichard Henderson { 34858340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 348643e05652SRichard Henderson 34876e5f5300SSven Schnelle nullify_over(ctx); 34886e5f5300SSven Schnelle 348943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 349043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 349143e05652SRichard Henderson * expensive to track. Real hardware will trap for 349243e05652SRichard Henderson * b gateway 349343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 349443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 349543e05652SRichard Henderson * diagnose the security hole 349643e05652SRichard Henderson * b gateway 349743e05652SRichard Henderson * b evil 349843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 349943e05652SRichard Henderson */ 350043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 350143e05652SRichard Henderson return gen_illegal(ctx); 350243e05652SRichard Henderson } 350343e05652SRichard Henderson 350443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 350543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 350643e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 350743e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 350843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 350943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 351043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 351143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 351243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 351343e05652SRichard Henderson if (type < 0) { 351431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 351531234768SRichard Henderson return true; 351643e05652SRichard Henderson } 351743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 351843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 351943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 352043e05652SRichard Henderson } 352143e05652SRichard Henderson } else { 352243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 352343e05652SRichard Henderson } 352443e05652SRichard Henderson #endif 352543e05652SRichard Henderson 35266e5f5300SSven Schnelle if (a->l) { 35276e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35286e5f5300SSven Schnelle if (ctx->privilege < 3) { 35296e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35306e5f5300SSven Schnelle } 35316e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35326e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35336e5f5300SSven Schnelle } 35346e5f5300SSven Schnelle 35356e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 353643e05652SRichard Henderson } 353743e05652SRichard Henderson 35388340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 353998cd9ca7SRichard Henderson { 3540b35aec85SRichard Henderson if (a->x) { 3541eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 35428340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3543eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3544660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35458340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3546b35aec85SRichard Henderson } else { 3547b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3548b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3549b35aec85SRichard Henderson } 355098cd9ca7SRichard Henderson } 355198cd9ca7SRichard Henderson 35528340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 355398cd9ca7SRichard Henderson { 3554eaa3783bSRichard Henderson TCGv_reg dest; 355598cd9ca7SRichard Henderson 35568340f534SRichard Henderson if (a->x == 0) { 35578340f534SRichard Henderson dest = load_gpr(ctx, a->b); 355898cd9ca7SRichard Henderson } else { 355998cd9ca7SRichard Henderson dest = get_temp(ctx); 35608340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 35618340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 356298cd9ca7SRichard Henderson } 3563660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 35648340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 356598cd9ca7SRichard Henderson } 356698cd9ca7SRichard Henderson 35678340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 356898cd9ca7SRichard Henderson { 3569660eefe1SRichard Henderson TCGv_reg dest; 357098cd9ca7SRichard Henderson 3571c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35728340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 35738340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3574c301f34eSRichard Henderson #else 3575c301f34eSRichard Henderson nullify_over(ctx); 35768340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3577c301f34eSRichard Henderson 3578c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3579c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3580c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3581c301f34eSRichard Henderson } 3582c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3583c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 35848340f534SRichard Henderson if (a->l) { 35858340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3586c301f34eSRichard Henderson } 35878340f534SRichard Henderson nullify_set(ctx, a->n); 3588c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 358931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 359031234768SRichard Henderson return nullify_end(ctx); 3591c301f34eSRichard Henderson #endif 359298cd9ca7SRichard Henderson } 359398cd9ca7SRichard Henderson 35941ca74648SRichard Henderson /* 35951ca74648SRichard Henderson * Float class 0 35961ca74648SRichard Henderson */ 3597ebe9383cSRichard Henderson 35981ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3599ebe9383cSRichard Henderson { 3600ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3601ebe9383cSRichard Henderson } 3602ebe9383cSRichard Henderson 36031ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36041ca74648SRichard Henderson { 36051ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 36061ca74648SRichard Henderson } 36071ca74648SRichard Henderson 3608ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3609ebe9383cSRichard Henderson { 3610ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3611ebe9383cSRichard Henderson } 3612ebe9383cSRichard Henderson 36131ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36141ca74648SRichard Henderson { 36151ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36161ca74648SRichard Henderson } 36171ca74648SRichard Henderson 36181ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3619ebe9383cSRichard Henderson { 3620ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3621ebe9383cSRichard Henderson } 3622ebe9383cSRichard Henderson 36231ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36241ca74648SRichard Henderson { 36251ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36261ca74648SRichard Henderson } 36271ca74648SRichard Henderson 3628ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3629ebe9383cSRichard Henderson { 3630ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3631ebe9383cSRichard Henderson } 3632ebe9383cSRichard Henderson 36331ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36341ca74648SRichard Henderson { 36351ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36361ca74648SRichard Henderson } 36371ca74648SRichard Henderson 36381ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36391ca74648SRichard Henderson { 36401ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36411ca74648SRichard Henderson } 36421ca74648SRichard Henderson 36431ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36441ca74648SRichard Henderson { 36451ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36461ca74648SRichard Henderson } 36471ca74648SRichard Henderson 36481ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36491ca74648SRichard Henderson { 36501ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36511ca74648SRichard Henderson } 36521ca74648SRichard Henderson 36531ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36541ca74648SRichard Henderson { 36551ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36561ca74648SRichard Henderson } 36571ca74648SRichard Henderson 36581ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3659ebe9383cSRichard Henderson { 3660ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3661ebe9383cSRichard Henderson } 3662ebe9383cSRichard Henderson 36631ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 36641ca74648SRichard Henderson { 36651ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 36661ca74648SRichard Henderson } 36671ca74648SRichard Henderson 3668ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3669ebe9383cSRichard Henderson { 3670ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3671ebe9383cSRichard Henderson } 3672ebe9383cSRichard Henderson 36731ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 36741ca74648SRichard Henderson { 36751ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 36761ca74648SRichard Henderson } 36771ca74648SRichard Henderson 36781ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3679ebe9383cSRichard Henderson { 3680ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3681ebe9383cSRichard Henderson } 3682ebe9383cSRichard Henderson 36831ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 36841ca74648SRichard Henderson { 36851ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 36861ca74648SRichard Henderson } 36871ca74648SRichard Henderson 3688ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3689ebe9383cSRichard Henderson { 3690ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3691ebe9383cSRichard Henderson } 3692ebe9383cSRichard Henderson 36931ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 36941ca74648SRichard Henderson { 36951ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 36961ca74648SRichard Henderson } 36971ca74648SRichard Henderson 36981ca74648SRichard Henderson /* 36991ca74648SRichard Henderson * Float class 1 37001ca74648SRichard Henderson */ 37011ca74648SRichard Henderson 37021ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37031ca74648SRichard Henderson { 37041ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 37051ca74648SRichard Henderson } 37061ca74648SRichard Henderson 37071ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 37081ca74648SRichard Henderson { 37091ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 37101ca74648SRichard Henderson } 37111ca74648SRichard Henderson 37121ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37131ca74648SRichard Henderson { 37141ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37151ca74648SRichard Henderson } 37161ca74648SRichard Henderson 37171ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37181ca74648SRichard Henderson { 37191ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37201ca74648SRichard Henderson } 37211ca74648SRichard Henderson 37221ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37231ca74648SRichard Henderson { 37241ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37251ca74648SRichard Henderson } 37261ca74648SRichard Henderson 37271ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37281ca74648SRichard Henderson { 37291ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37301ca74648SRichard Henderson } 37311ca74648SRichard Henderson 37321ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37331ca74648SRichard Henderson { 37341ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37351ca74648SRichard Henderson } 37361ca74648SRichard Henderson 37371ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37381ca74648SRichard Henderson { 37391ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37401ca74648SRichard Henderson } 37411ca74648SRichard Henderson 37421ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37431ca74648SRichard Henderson { 37441ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37451ca74648SRichard Henderson } 37461ca74648SRichard Henderson 37471ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37481ca74648SRichard Henderson { 37491ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37501ca74648SRichard Henderson } 37511ca74648SRichard Henderson 37521ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37531ca74648SRichard Henderson { 37541ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37551ca74648SRichard Henderson } 37561ca74648SRichard Henderson 37571ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37581ca74648SRichard Henderson { 37591ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 37601ca74648SRichard Henderson } 37611ca74648SRichard Henderson 37621ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 37631ca74648SRichard Henderson { 37641ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 37651ca74648SRichard Henderson } 37661ca74648SRichard Henderson 37671ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 37681ca74648SRichard Henderson { 37691ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 37701ca74648SRichard Henderson } 37711ca74648SRichard Henderson 37721ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 37731ca74648SRichard Henderson { 37741ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 37751ca74648SRichard Henderson } 37761ca74648SRichard Henderson 37771ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 37781ca74648SRichard Henderson { 37791ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 37801ca74648SRichard Henderson } 37811ca74648SRichard Henderson 37821ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 37831ca74648SRichard Henderson { 37841ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 37851ca74648SRichard Henderson } 37861ca74648SRichard Henderson 37871ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 37881ca74648SRichard Henderson { 37891ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 37901ca74648SRichard Henderson } 37911ca74648SRichard Henderson 37921ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 37931ca74648SRichard Henderson { 37941ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 37951ca74648SRichard Henderson } 37961ca74648SRichard Henderson 37971ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 37981ca74648SRichard Henderson { 37991ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38001ca74648SRichard Henderson } 38011ca74648SRichard Henderson 38021ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38031ca74648SRichard Henderson { 38041ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 38051ca74648SRichard Henderson } 38061ca74648SRichard Henderson 38071ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 38081ca74648SRichard Henderson { 38091ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 38101ca74648SRichard Henderson } 38111ca74648SRichard Henderson 38121ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38131ca74648SRichard Henderson { 38141ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38151ca74648SRichard Henderson } 38161ca74648SRichard Henderson 38171ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38181ca74648SRichard Henderson { 38191ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38201ca74648SRichard Henderson } 38211ca74648SRichard Henderson 38221ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38231ca74648SRichard Henderson { 38241ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38251ca74648SRichard Henderson } 38261ca74648SRichard Henderson 38271ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38281ca74648SRichard Henderson { 38291ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38301ca74648SRichard Henderson } 38311ca74648SRichard Henderson 38321ca74648SRichard Henderson /* 38331ca74648SRichard Henderson * Float class 2 38341ca74648SRichard Henderson */ 38351ca74648SRichard Henderson 38361ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3837ebe9383cSRichard Henderson { 3838ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3839ebe9383cSRichard Henderson 3840ebe9383cSRichard Henderson nullify_over(ctx); 3841ebe9383cSRichard Henderson 38421ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38431ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 384429dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 384529dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3846ebe9383cSRichard Henderson 3847ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3848ebe9383cSRichard Henderson 3849ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3850ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3851ebe9383cSRichard Henderson 38521ca74648SRichard Henderson return nullify_end(ctx); 3853ebe9383cSRichard Henderson } 3854ebe9383cSRichard Henderson 38551ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3856ebe9383cSRichard Henderson { 3857ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3858ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3859ebe9383cSRichard Henderson 3860ebe9383cSRichard Henderson nullify_over(ctx); 3861ebe9383cSRichard Henderson 38621ca74648SRichard Henderson ta = load_frd0(a->r1); 38631ca74648SRichard Henderson tb = load_frd0(a->r2); 386429dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 386529dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3866ebe9383cSRichard Henderson 3867ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3868ebe9383cSRichard Henderson 3869ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3870ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3871ebe9383cSRichard Henderson 387231234768SRichard Henderson return nullify_end(ctx); 3873ebe9383cSRichard Henderson } 3874ebe9383cSRichard Henderson 38751ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3876ebe9383cSRichard Henderson { 3877eaa3783bSRichard Henderson TCGv_reg t; 3878ebe9383cSRichard Henderson 3879ebe9383cSRichard Henderson nullify_over(ctx); 3880ebe9383cSRichard Henderson 38811ca74648SRichard Henderson t = get_temp(ctx); 3882eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3883ebe9383cSRichard Henderson 38841ca74648SRichard Henderson if (a->y == 1) { 3885ebe9383cSRichard Henderson int mask; 3886ebe9383cSRichard Henderson bool inv = false; 3887ebe9383cSRichard Henderson 38881ca74648SRichard Henderson switch (a->c) { 3889ebe9383cSRichard Henderson case 0: /* simple */ 3890eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3891ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3892ebe9383cSRichard Henderson goto done; 3893ebe9383cSRichard Henderson case 2: /* rej */ 3894ebe9383cSRichard Henderson inv = true; 3895ebe9383cSRichard Henderson /* fallthru */ 3896ebe9383cSRichard Henderson case 1: /* acc */ 3897ebe9383cSRichard Henderson mask = 0x43ff800; 3898ebe9383cSRichard Henderson break; 3899ebe9383cSRichard Henderson case 6: /* rej8 */ 3900ebe9383cSRichard Henderson inv = true; 3901ebe9383cSRichard Henderson /* fallthru */ 3902ebe9383cSRichard Henderson case 5: /* acc8 */ 3903ebe9383cSRichard Henderson mask = 0x43f8000; 3904ebe9383cSRichard Henderson break; 3905ebe9383cSRichard Henderson case 9: /* acc6 */ 3906ebe9383cSRichard Henderson mask = 0x43e0000; 3907ebe9383cSRichard Henderson break; 3908ebe9383cSRichard Henderson case 13: /* acc4 */ 3909ebe9383cSRichard Henderson mask = 0x4380000; 3910ebe9383cSRichard Henderson break; 3911ebe9383cSRichard Henderson case 17: /* acc2 */ 3912ebe9383cSRichard Henderson mask = 0x4200000; 3913ebe9383cSRichard Henderson break; 3914ebe9383cSRichard Henderson default: 39151ca74648SRichard Henderson gen_illegal(ctx); 39161ca74648SRichard Henderson return true; 3917ebe9383cSRichard Henderson } 3918ebe9383cSRichard Henderson if (inv) { 3919eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3920eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3921ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3922ebe9383cSRichard Henderson } else { 3923eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3924ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3925ebe9383cSRichard Henderson } 39261ca74648SRichard Henderson } else { 39271ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39281ca74648SRichard Henderson 39291ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39301ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39311ca74648SRichard Henderson tcg_temp_free(t); 39321ca74648SRichard Henderson } 39331ca74648SRichard Henderson 3934ebe9383cSRichard Henderson done: 393531234768SRichard Henderson return nullify_end(ctx); 3936ebe9383cSRichard Henderson } 3937ebe9383cSRichard Henderson 39381ca74648SRichard Henderson /* 39391ca74648SRichard Henderson * Float class 2 39401ca74648SRichard Henderson */ 39411ca74648SRichard Henderson 39421ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3943ebe9383cSRichard Henderson { 39441ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39451ca74648SRichard Henderson } 39461ca74648SRichard Henderson 39471ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39481ca74648SRichard Henderson { 39491ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39501ca74648SRichard Henderson } 39511ca74648SRichard Henderson 39521ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39531ca74648SRichard Henderson { 39541ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 39551ca74648SRichard Henderson } 39561ca74648SRichard Henderson 39571ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 39581ca74648SRichard Henderson { 39591ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 39601ca74648SRichard Henderson } 39611ca74648SRichard Henderson 39621ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 39631ca74648SRichard Henderson { 39641ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 39651ca74648SRichard Henderson } 39661ca74648SRichard Henderson 39671ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 39681ca74648SRichard Henderson { 39691ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 39701ca74648SRichard Henderson } 39711ca74648SRichard Henderson 39721ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 39731ca74648SRichard Henderson { 39741ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 39751ca74648SRichard Henderson } 39761ca74648SRichard Henderson 39771ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 39781ca74648SRichard Henderson { 39791ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 39801ca74648SRichard Henderson } 39811ca74648SRichard Henderson 39821ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 39831ca74648SRichard Henderson { 39841ca74648SRichard Henderson TCGv_i64 x, y; 3985ebe9383cSRichard Henderson 3986ebe9383cSRichard Henderson nullify_over(ctx); 3987ebe9383cSRichard Henderson 39881ca74648SRichard Henderson x = load_frw0_i64(a->r1); 39891ca74648SRichard Henderson y = load_frw0_i64(a->r2); 39901ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 39911ca74648SRichard Henderson save_frd(a->t, x); 39921ca74648SRichard Henderson tcg_temp_free_i64(x); 39931ca74648SRichard Henderson tcg_temp_free_i64(y); 3994ebe9383cSRichard Henderson 399531234768SRichard Henderson return nullify_end(ctx); 3996ebe9383cSRichard Henderson } 3997ebe9383cSRichard Henderson 3998ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3999ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4000ebe9383cSRichard Henderson { 4001ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4002ebe9383cSRichard Henderson } 4003ebe9383cSRichard Henderson 4004b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4005ebe9383cSRichard Henderson { 4006b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4007b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4008b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4009b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4010b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4011ebe9383cSRichard Henderson 4012ebe9383cSRichard Henderson nullify_over(ctx); 4013ebe9383cSRichard Henderson 4014ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4015ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4016ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4017ebe9383cSRichard Henderson 401831234768SRichard Henderson return nullify_end(ctx); 4019ebe9383cSRichard Henderson } 4020ebe9383cSRichard Henderson 4021b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4022b1e2af57SRichard Henderson { 4023b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4024b1e2af57SRichard Henderson } 4025b1e2af57SRichard Henderson 4026b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4027b1e2af57SRichard Henderson { 4028b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4029b1e2af57SRichard Henderson } 4030b1e2af57SRichard Henderson 4031b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4032b1e2af57SRichard Henderson { 4033b1e2af57SRichard Henderson nullify_over(ctx); 4034b1e2af57SRichard Henderson 4035b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4036b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4037b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4038b1e2af57SRichard Henderson 4039b1e2af57SRichard Henderson return nullify_end(ctx); 4040b1e2af57SRichard Henderson } 4041b1e2af57SRichard Henderson 4042b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4043b1e2af57SRichard Henderson { 4044b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4045b1e2af57SRichard Henderson } 4046b1e2af57SRichard Henderson 4047b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4048b1e2af57SRichard Henderson { 4049b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4050b1e2af57SRichard Henderson } 4051b1e2af57SRichard Henderson 4052c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4053ebe9383cSRichard Henderson { 4054c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4055ebe9383cSRichard Henderson 4056ebe9383cSRichard Henderson nullify_over(ctx); 4057c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4058c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4059c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4060ebe9383cSRichard Henderson 4061c3bad4f8SRichard Henderson if (a->neg) { 4062c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4063ebe9383cSRichard Henderson } else { 4064c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4065ebe9383cSRichard Henderson } 4066ebe9383cSRichard Henderson 4067c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 4068c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 4069c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 4070c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 407131234768SRichard Henderson return nullify_end(ctx); 4072ebe9383cSRichard Henderson } 4073ebe9383cSRichard Henderson 4074c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4075ebe9383cSRichard Henderson { 4076c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4077ebe9383cSRichard Henderson 4078ebe9383cSRichard Henderson nullify_over(ctx); 4079c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4080c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4081c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4082ebe9383cSRichard Henderson 4083c3bad4f8SRichard Henderson if (a->neg) { 4084c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4085ebe9383cSRichard Henderson } else { 4086c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4087ebe9383cSRichard Henderson } 4088ebe9383cSRichard Henderson 4089c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 4090c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 4091c3bad4f8SRichard Henderson save_frd(a->t, x); 4092c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 409331234768SRichard Henderson return nullify_end(ctx); 4094ebe9383cSRichard Henderson } 4095ebe9383cSRichard Henderson 409615da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 409715da177bSSven Schnelle { 409815da177bSSven Schnelle qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); 409915da177bSSven Schnelle cond_free(&ctx->null_cond); 410015da177bSSven Schnelle return true; 410115da177bSSven Schnelle } 410215da177bSSven Schnelle 4103b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 410461766fe9SRichard Henderson { 410551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4106f764718dSRichard Henderson int bound; 410761766fe9SRichard Henderson 410851b061fbSRichard Henderson ctx->cs = cs; 4109494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 41103d68ee7bSRichard Henderson 41113d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 41123d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 41133d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4114ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4115ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4116c301f34eSRichard Henderson #else 4117494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4118494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 41193d68ee7bSRichard Henderson 4120c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4121c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4122c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4123c301f34eSRichard Henderson int32_t diff = cs_base; 4124c301f34eSRichard Henderson 4125c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4126c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4127c301f34eSRichard Henderson #endif 412851b061fbSRichard Henderson ctx->iaoq_n = -1; 4129f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 413061766fe9SRichard Henderson 41313d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41323d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4133b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 41343d68ee7bSRichard Henderson 413586f8d05fSRichard Henderson ctx->ntempr = 0; 413686f8d05fSRichard Henderson ctx->ntempl = 0; 413786f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 413886f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 413961766fe9SRichard Henderson } 414061766fe9SRichard Henderson 414151b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 414251b061fbSRichard Henderson { 414351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 414461766fe9SRichard Henderson 41453d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 414651b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 414751b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4148494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 414951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 415051b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4151129e9cc3SRichard Henderson } 415251b061fbSRichard Henderson ctx->null_lab = NULL; 415361766fe9SRichard Henderson } 415461766fe9SRichard Henderson 415551b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 415651b061fbSRichard Henderson { 415751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 415851b061fbSRichard Henderson 415951b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 416051b061fbSRichard Henderson } 416151b061fbSRichard Henderson 416251b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 416351b061fbSRichard Henderson const CPUBreakpoint *bp) 416451b061fbSRichard Henderson { 416551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 416651b061fbSRichard Henderson 416731234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4168c301f34eSRichard Henderson ctx->base.pc_next += 4; 416951b061fbSRichard Henderson return true; 417051b061fbSRichard Henderson } 417151b061fbSRichard Henderson 417251b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 417351b061fbSRichard Henderson { 417451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 417551b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 417651b061fbSRichard Henderson DisasJumpType ret; 417751b061fbSRichard Henderson int i, n; 417851b061fbSRichard Henderson 417951b061fbSRichard Henderson /* Execute one insn. */ 4180ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4181c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 418231234768SRichard Henderson do_page_zero(ctx); 418331234768SRichard Henderson ret = ctx->base.is_jmp; 4184869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4185ba1d0b44SRichard Henderson } else 4186ba1d0b44SRichard Henderson #endif 4187ba1d0b44SRichard Henderson { 418861766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 418961766fe9SRichard Henderson the page permissions for execute. */ 4190d3733cbbSEmilio G. Cota uint32_t insn = translator_ldl(env, ctx->base.pc_next); 419161766fe9SRichard Henderson 419261766fe9SRichard Henderson /* Set up the IA queue for the next insn. 419361766fe9SRichard Henderson This will be overwritten by a branch. */ 419451b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 419551b061fbSRichard Henderson ctx->iaoq_n = -1; 419651b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4197eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 419861766fe9SRichard Henderson } else { 419951b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4200f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 420161766fe9SRichard Henderson } 420261766fe9SRichard Henderson 420351b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 420451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4205869051eaSRichard Henderson ret = DISAS_NEXT; 4206129e9cc3SRichard Henderson } else { 42071a19da0dSRichard Henderson ctx->insn = insn; 420831274b46SRichard Henderson if (!decode(ctx, insn)) { 420931274b46SRichard Henderson gen_illegal(ctx); 421031274b46SRichard Henderson } 421131234768SRichard Henderson ret = ctx->base.is_jmp; 421251b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4213129e9cc3SRichard Henderson } 421461766fe9SRichard Henderson } 421561766fe9SRichard Henderson 421651b061fbSRichard Henderson /* Free any temporaries allocated. */ 421786f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 421886f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 421986f8d05fSRichard Henderson ctx->tempr[i] = NULL; 422061766fe9SRichard Henderson } 422186f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 422286f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 422386f8d05fSRichard Henderson ctx->templ[i] = NULL; 422486f8d05fSRichard Henderson } 422586f8d05fSRichard Henderson ctx->ntempr = 0; 422686f8d05fSRichard Henderson ctx->ntempl = 0; 422761766fe9SRichard Henderson 42283d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42293d68ee7bSRichard Henderson a priority change within the instruction queue. */ 423051b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4231c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4232c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4233c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4234c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 423551b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 423651b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 423731234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4238129e9cc3SRichard Henderson } else { 423931234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 424061766fe9SRichard Henderson } 4241129e9cc3SRichard Henderson } 424251b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 424351b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4244c301f34eSRichard Henderson ctx->base.pc_next += 4; 424561766fe9SRichard Henderson 4246c5d0aec2SRichard Henderson switch (ret) { 4247c5d0aec2SRichard Henderson case DISAS_NORETURN: 4248c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4249c5d0aec2SRichard Henderson break; 4250c5d0aec2SRichard Henderson 4251c5d0aec2SRichard Henderson case DISAS_NEXT: 4252c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4253c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 425451b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4255eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 425651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4257c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4258c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4259c301f34eSRichard Henderson #endif 426051b061fbSRichard Henderson nullify_save(ctx); 4261c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4262c5d0aec2SRichard Henderson ? DISAS_EXIT 4263c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 426451b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4265eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 426661766fe9SRichard Henderson } 4267c5d0aec2SRichard Henderson break; 4268c5d0aec2SRichard Henderson 4269c5d0aec2SRichard Henderson default: 4270c5d0aec2SRichard Henderson g_assert_not_reached(); 4271c5d0aec2SRichard Henderson } 427261766fe9SRichard Henderson } 427361766fe9SRichard Henderson 427451b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 427551b061fbSRichard Henderson { 427651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4277e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 427851b061fbSRichard Henderson 4279e1b5a5edSRichard Henderson switch (is_jmp) { 4280869051eaSRichard Henderson case DISAS_NORETURN: 428161766fe9SRichard Henderson break; 428251b061fbSRichard Henderson case DISAS_TOO_MANY: 4283869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4284e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 428551b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 428651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 428751b061fbSRichard Henderson nullify_save(ctx); 428861766fe9SRichard Henderson /* FALLTHRU */ 4289869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 429051b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 429161766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4292c5d0aec2SRichard Henderson } else if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 42937f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 429461766fe9SRichard Henderson } 4295c5d0aec2SRichard Henderson /* FALLTHRU */ 4296c5d0aec2SRichard Henderson case DISAS_EXIT: 4297c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 429861766fe9SRichard Henderson break; 429961766fe9SRichard Henderson default: 430051b061fbSRichard Henderson g_assert_not_reached(); 430161766fe9SRichard Henderson } 430251b061fbSRichard Henderson } 430361766fe9SRichard Henderson 430451b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 430551b061fbSRichard Henderson { 4306c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 430761766fe9SRichard Henderson 4308ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4309ba1d0b44SRichard Henderson switch (pc) { 43107ad439dfSRichard Henderson case 0x00: 431151b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4312ba1d0b44SRichard Henderson return; 43137ad439dfSRichard Henderson case 0xb0: 431451b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4315ba1d0b44SRichard Henderson return; 43167ad439dfSRichard Henderson case 0xe0: 431751b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4318ba1d0b44SRichard Henderson return; 43197ad439dfSRichard Henderson case 0x100: 432051b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4321ba1d0b44SRichard Henderson return; 43227ad439dfSRichard Henderson } 4323ba1d0b44SRichard Henderson #endif 4324ba1d0b44SRichard Henderson 4325ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4326eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 432761766fe9SRichard Henderson } 432851b061fbSRichard Henderson 432951b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 433051b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 433151b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 433251b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 433351b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 433451b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 433551b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 433651b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 433751b061fbSRichard Henderson }; 433851b061fbSRichard Henderson 43398b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 434051b061fbSRichard Henderson { 434151b061fbSRichard Henderson DisasContext ctx; 43428b86d6d2SRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb, max_insns); 434361766fe9SRichard Henderson } 434461766fe9SRichard Henderson 434561766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 434661766fe9SRichard Henderson target_ulong *data) 434761766fe9SRichard Henderson { 434861766fe9SRichard Henderson env->iaoq_f = data[0]; 434986f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 435061766fe9SRichard Henderson env->iaoq_b = data[1]; 435161766fe9SRichard Henderson } 435261766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 435361766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 435461766fe9SRichard Henderson that the instruction was not nullified. */ 435561766fe9SRichard Henderson env->psw_n = 0; 435661766fe9SRichard Henderson } 4357