xref: /openbmc/qemu/target/hppa/translate.c (revision 6dd9b145f65ea425b220426f276b9074bbd429fa)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h"
26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
270843563fSRichard Henderson #include "tcg/tcg-op-gvec.h"
2861766fe9SRichard Henderson #include "exec/helper-proto.h"
2961766fe9SRichard Henderson #include "exec/helper-gen.h"
30869051eaSRichard Henderson #include "exec/translator.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33d53106c9SRichard Henderson #define HELPER_H "helper.h"
34d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
35d53106c9SRichard Henderson #undef  HELPER_H
36d53106c9SRichard Henderson 
37aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */
38aac0f603SRichard Henderson #undef tcg_temp_new
39d53106c9SRichard Henderson 
4061766fe9SRichard Henderson typedef struct DisasCond {
4161766fe9SRichard Henderson     TCGCond c;
426fd0c7bcSRichard Henderson     TCGv_i64 a0, a1;
4361766fe9SRichard Henderson } DisasCond;
4461766fe9SRichard Henderson 
45bc921866SRichard Henderson typedef struct DisasIAQE {
46bc921866SRichard Henderson     /* IASQ; may be null for no change from TB. */
47bc921866SRichard Henderson     TCGv_i64 space;
480d89cb7cSRichard Henderson     /* IAOQ base; may be null for relative address. */
49bc921866SRichard Henderson     TCGv_i64 base;
50*6dd9b145SRichard Henderson     /* IAOQ addend; if base is null, relative to cpu_iaoq_f. */
51bc921866SRichard Henderson     int64_t disp;
52bc921866SRichard Henderson } DisasIAQE;
53bc921866SRichard Henderson 
5480603007SRichard Henderson typedef struct DisasDelayException {
5580603007SRichard Henderson     struct DisasDelayException *next;
5680603007SRichard Henderson     TCGLabel *lab;
5780603007SRichard Henderson     uint32_t insn;
5880603007SRichard Henderson     bool set_iir;
5980603007SRichard Henderson     int8_t set_n;
6080603007SRichard Henderson     uint8_t excp;
6180603007SRichard Henderson     /* Saved state at parent insn. */
6280603007SRichard Henderson     DisasIAQE iaq_f, iaq_b;
6380603007SRichard Henderson } DisasDelayException;
6480603007SRichard Henderson 
6561766fe9SRichard Henderson typedef struct DisasContext {
66d01a3625SRichard Henderson     DisasContextBase base;
6761766fe9SRichard Henderson     CPUState *cs;
6861766fe9SRichard Henderson 
69bc921866SRichard Henderson     /* IAQ_Front, IAQ_Back. */
70bc921866SRichard Henderson     DisasIAQE iaq_f, iaq_b;
71bc921866SRichard Henderson     /* IAQ_Next, for jumps, otherwise null for simple advance. */
72bc921866SRichard Henderson     DisasIAQE iaq_j, *iaq_n;
7361766fe9SRichard Henderson 
740d89cb7cSRichard Henderson     /* IAOQ_Front at entry to TB. */
750d89cb7cSRichard Henderson     uint64_t iaoq_first;
760d89cb7cSRichard Henderson 
7761766fe9SRichard Henderson     DisasCond null_cond;
7861766fe9SRichard Henderson     TCGLabel *null_lab;
7961766fe9SRichard Henderson 
8080603007SRichard Henderson     DisasDelayException *delay_excp_list;
81a4db4a78SRichard Henderson     TCGv_i64 zero;
82a4db4a78SRichard Henderson 
831a19da0dSRichard Henderson     uint32_t insn;
84494737b7SRichard Henderson     uint32_t tb_flags;
853d68ee7bSRichard Henderson     int mmu_idx;
863d68ee7bSRichard Henderson     int privilege;
87d27fe7c3SRichard Henderson     uint32_t psw_xb;
8861766fe9SRichard Henderson     bool psw_n_nonzero;
89d27fe7c3SRichard Henderson     bool psw_b_next;
90bd6243a3SRichard Henderson     bool is_pa20;
9124638bd1SRichard Henderson     bool insn_start_updated;
92217d1a5eSRichard Henderson 
93217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
94217d1a5eSRichard Henderson     MemOp unalign;
95217d1a5eSRichard Henderson #endif
9661766fe9SRichard Henderson } DisasContext;
9761766fe9SRichard Henderson 
98217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
99217d1a5eSRichard Henderson #define UNALIGN(C)       (C)->unalign
10017fe594cSRichard Henderson #define MMU_DISABLED(C)  false
101217d1a5eSRichard Henderson #else
1022d4afb03SRichard Henderson #define UNALIGN(C)       MO_ALIGN
10317fe594cSRichard Henderson #define MMU_DISABLED(C)  MMU_IDX_MMU_DISABLED((C)->mmu_idx)
104217d1a5eSRichard Henderson #endif
105217d1a5eSRichard Henderson 
106e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
107451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
108e36f27efSRichard Henderson {
109881d1073SHelge Deller     /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */
110881d1073SHelge Deller     if (ctx->is_pa20) {
111e36f27efSRichard Henderson         if (val & PSW_SM_W) {
112881d1073SHelge Deller             val |= PSW_W;
113881d1073SHelge Deller         }
114881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_G);
115881d1073SHelge Deller     } else {
116881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_O);
117e36f27efSRichard Henderson     }
118e36f27efSRichard Henderson     return val;
119e36f27efSRichard Henderson }
120e36f27efSRichard Henderson 
121deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
122451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
123deee69a1SRichard Henderson {
124deee69a1SRichard Henderson     return ~val;
125deee69a1SRichard Henderson }
126deee69a1SRichard Henderson 
1271cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
1281cd012a5SRichard Henderson    we use for the final M.  */
129451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
1301cd012a5SRichard Henderson {
1311cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
1321cd012a5SRichard Henderson }
1331cd012a5SRichard Henderson 
134740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
135451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
136740038d7SRichard Henderson {
137740038d7SRichard Henderson     return val ? 1 : -1;
138740038d7SRichard Henderson }
139740038d7SRichard Henderson 
140451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
141740038d7SRichard Henderson {
142740038d7SRichard Henderson     return val ? -1 : 1;
143740038d7SRichard Henderson }
144740038d7SRichard Henderson 
145740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
146451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
14701afb7beSRichard Henderson {
14801afb7beSRichard Henderson     return val << 2;
14901afb7beSRichard Henderson }
15001afb7beSRichard Henderson 
1510588e061SRichard Henderson /* Used for assemble_21.  */
152451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
1530588e061SRichard Henderson {
1540588e061SRichard Henderson     return val << 11;
1550588e061SRichard Henderson }
1560588e061SRichard Henderson 
15772ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val)
15872ae4f2bSRichard Henderson {
15972ae4f2bSRichard Henderson     /*
16072ae4f2bSRichard Henderson      * Officially, 32 * x + 32 - y.
16172ae4f2bSRichard Henderson      * Here, x is already in bit 5, and y is [4:0].
16272ae4f2bSRichard Henderson      * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1,
16372ae4f2bSRichard Henderson      * with the overflow from bit 4 summing with x.
16472ae4f2bSRichard Henderson      */
16572ae4f2bSRichard Henderson     return (val ^ 31) + 1;
16672ae4f2bSRichard Henderson }
16772ae4f2bSRichard Henderson 
1684768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */
1694768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val)
1704768c28eSRichard Henderson {
1714768c28eSRichard Henderson     /*
1724768c28eSRichard Henderson      * @val is bit 0 and bits [4:15].
1734768c28eSRichard Henderson      * Swizzle thing around depending on PSW.W.
1744768c28eSRichard Henderson      */
1754768c28eSRichard Henderson     int im10a = extract32(val, 1, 10);
1764768c28eSRichard Henderson     int s = extract32(val, 11, 2);
1774768c28eSRichard Henderson     int i = (-(val & 1) << 13) | (im10a << 3);
1784768c28eSRichard Henderson 
1794768c28eSRichard Henderson     if (ctx->tb_flags & PSW_W) {
1804768c28eSRichard Henderson         i ^= s << 13;
1814768c28eSRichard Henderson     }
1824768c28eSRichard Henderson     return i;
1834768c28eSRichard Henderson }
1844768c28eSRichard Henderson 
18546174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */
18646174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val)
18746174e14SRichard Henderson {
18846174e14SRichard Henderson     /*
18946174e14SRichard Henderson      * @val is bit 0 and bits [3:15].
19046174e14SRichard Henderson      * Swizzle thing around depending on PSW.W.
19146174e14SRichard Henderson      */
19246174e14SRichard Henderson     int im11a = extract32(val, 1, 11);
19346174e14SRichard Henderson     int s = extract32(val, 12, 2);
19446174e14SRichard Henderson     int i = (-(val & 1) << 13) | (im11a << 2);
19546174e14SRichard Henderson 
19646174e14SRichard Henderson     if (ctx->tb_flags & PSW_W) {
19746174e14SRichard Henderson         i ^= s << 13;
19846174e14SRichard Henderson     }
19946174e14SRichard Henderson     return i;
20046174e14SRichard Henderson }
20146174e14SRichard Henderson 
20272bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */
20372bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val)
20472bace2dSRichard Henderson {
20572bace2dSRichard Henderson     /*
20672bace2dSRichard Henderson      * @val is bits [0:15], containing both im14 and s.
20772bace2dSRichard Henderson      * Swizzle thing around depending on PSW.W.
20872bace2dSRichard Henderson      */
20972bace2dSRichard Henderson     int s = extract32(val, 14, 2);
21072bace2dSRichard Henderson     int i = (-(val & 1) << 13) | extract32(val, 1, 13);
21172bace2dSRichard Henderson 
21272bace2dSRichard Henderson     if (ctx->tb_flags & PSW_W) {
21372bace2dSRichard Henderson         i ^= s << 13;
21472bace2dSRichard Henderson     }
21572bace2dSRichard Henderson     return i;
21672bace2dSRichard Henderson }
21772bace2dSRichard Henderson 
21872bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */
21972bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp)
22072bace2dSRichard Henderson {
22172bace2dSRichard Henderson     return ctx->tb_flags & PSW_W ? 0 : sp;
22272bace2dSRichard Henderson }
22372bace2dSRichard Henderson 
224c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */
225c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val)
226c65c3ee1SRichard Henderson {
227c65c3ee1SRichard Henderson     return val ? val : 4; /* 0 == "*<<" */
228c65c3ee1SRichard Henderson }
229c65c3ee1SRichard Henderson 
23082d0c831SRichard Henderson /*
23182d0c831SRichard Henderson  * In many places pa1.x did not decode the bit that later became
23282d0c831SRichard Henderson  * the pa2.0 D bit.  Suppress D unless the cpu is pa2.0.
23382d0c831SRichard Henderson  */
23482d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val)
23582d0c831SRichard Henderson {
23682d0c831SRichard Henderson     return ctx->is_pa20 & val;
23782d0c831SRichard Henderson }
23801afb7beSRichard Henderson 
23940f9f908SRichard Henderson /* Include the auto-generated decoder.  */
240abff1abfSPaolo Bonzini #include "decode-insns.c.inc"
24140f9f908SRichard Henderson 
24261766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
24361766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
244869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
24561766fe9SRichard Henderson 
24661766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
24761766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
248869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
24961766fe9SRichard Henderson 
250e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
251e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
252e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
253c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
254e1b5a5edSRichard Henderson 
25561766fe9SRichard Henderson /* global register indexes */
2566fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32];
25733423472SRichard Henderson static TCGv_i64 cpu_sr[4];
258494737b7SRichard Henderson static TCGv_i64 cpu_srH;
2596fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f;
2606fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b;
261c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
262c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
2636fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar;
2646fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n;
2656fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v;
2666fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb;
2676fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb;
268d27fe7c3SRichard Henderson static TCGv_i32 cpu_psw_xb;
26961766fe9SRichard Henderson 
27061766fe9SRichard Henderson void hppa_translate_init(void)
27161766fe9SRichard Henderson {
27261766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
27361766fe9SRichard Henderson 
2746fd0c7bcSRichard Henderson     typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar;
27561766fe9SRichard Henderson     static const GlobalVar vars[] = {
27635136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
27761766fe9SRichard Henderson         DEF_VAR(psw_n),
27861766fe9SRichard Henderson         DEF_VAR(psw_v),
27961766fe9SRichard Henderson         DEF_VAR(psw_cb),
28061766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
28161766fe9SRichard Henderson         DEF_VAR(iaoq_f),
28261766fe9SRichard Henderson         DEF_VAR(iaoq_b),
28361766fe9SRichard Henderson     };
28461766fe9SRichard Henderson 
28561766fe9SRichard Henderson #undef DEF_VAR
28661766fe9SRichard Henderson 
28761766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
28861766fe9SRichard Henderson     static const char gr_names[32][4] = {
28961766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
29061766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
29161766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
29261766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
29361766fe9SRichard Henderson     };
29433423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
295494737b7SRichard Henderson     static const char sr_names[5][4] = {
296494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
29733423472SRichard Henderson     };
29861766fe9SRichard Henderson 
29961766fe9SRichard Henderson     int i;
30061766fe9SRichard Henderson 
301f764718dSRichard Henderson     cpu_gr[0] = NULL;
30261766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
303ad75a51eSRichard Henderson         cpu_gr[i] = tcg_global_mem_new(tcg_env,
30461766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
30561766fe9SRichard Henderson                                        gr_names[i]);
30661766fe9SRichard Henderson     }
30733423472SRichard Henderson     for (i = 0; i < 4; i++) {
308ad75a51eSRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(tcg_env,
30933423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
31033423472SRichard Henderson                                            sr_names[i]);
31133423472SRichard Henderson     }
312ad75a51eSRichard Henderson     cpu_srH = tcg_global_mem_new_i64(tcg_env,
313494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
314494737b7SRichard Henderson                                      sr_names[4]);
31561766fe9SRichard Henderson 
31661766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
31761766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
318ad75a51eSRichard Henderson         *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name);
31961766fe9SRichard Henderson     }
320c301f34eSRichard Henderson 
321d27fe7c3SRichard Henderson     cpu_psw_xb = tcg_global_mem_new_i32(tcg_env,
322d27fe7c3SRichard Henderson                                         offsetof(CPUHPPAState, psw_xb),
323d27fe7c3SRichard Henderson                                         "psw_xb");
324ad75a51eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(tcg_env,
325c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
326c301f34eSRichard Henderson                                         "iasq_f");
327ad75a51eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(tcg_env,
328c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
329c301f34eSRichard Henderson                                         "iasq_b");
33061766fe9SRichard Henderson }
33161766fe9SRichard Henderson 
332f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg)
333f5b5c857SRichard Henderson {
33424638bd1SRichard Henderson     assert(!ctx->insn_start_updated);
33524638bd1SRichard Henderson     ctx->insn_start_updated = true;
33624638bd1SRichard Henderson     tcg_set_insn_start_param(ctx->base.insn_start, 2, breg);
337f5b5c857SRichard Henderson }
338f5b5c857SRichard Henderson 
339129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
340129e9cc3SRichard Henderson {
341f764718dSRichard Henderson     return (DisasCond){
342f764718dSRichard Henderson         .c = TCG_COND_NEVER,
343f764718dSRichard Henderson         .a0 = NULL,
344f764718dSRichard Henderson         .a1 = NULL,
345f764718dSRichard Henderson     };
346129e9cc3SRichard Henderson }
347129e9cc3SRichard Henderson 
348df0232feSRichard Henderson static DisasCond cond_make_t(void)
349df0232feSRichard Henderson {
350df0232feSRichard Henderson     return (DisasCond){
351df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
352df0232feSRichard Henderson         .a0 = NULL,
353df0232feSRichard Henderson         .a1 = NULL,
354df0232feSRichard Henderson     };
355df0232feSRichard Henderson }
356df0232feSRichard Henderson 
357129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
358129e9cc3SRichard Henderson {
359f764718dSRichard Henderson     return (DisasCond){
360f764718dSRichard Henderson         .c = TCG_COND_NE,
361f764718dSRichard Henderson         .a0 = cpu_psw_n,
3626fd0c7bcSRichard Henderson         .a1 = tcg_constant_i64(0)
363f764718dSRichard Henderson     };
364129e9cc3SRichard Henderson }
365129e9cc3SRichard Henderson 
3664c42fd0dSRichard Henderson static DisasCond cond_make_tt(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
367b47a4a02SSven Schnelle {
368b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
3694fe9533aSRichard Henderson     return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 };
3704fe9533aSRichard Henderson }
3714fe9533aSRichard Henderson 
3724c42fd0dSRichard Henderson static DisasCond cond_make_ti(TCGCond c, TCGv_i64 a0, uint64_t imm)
3734fe9533aSRichard Henderson {
3744c42fd0dSRichard Henderson     return cond_make_tt(c, a0, tcg_constant_i64(imm));
375b47a4a02SSven Schnelle }
376b47a4a02SSven Schnelle 
3774c42fd0dSRichard Henderson static DisasCond cond_make_vi(TCGCond c, TCGv_i64 a0, uint64_t imm)
378129e9cc3SRichard Henderson {
379aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3806fd0c7bcSRichard Henderson     tcg_gen_mov_i64(tmp, a0);
3814c42fd0dSRichard Henderson     return cond_make_ti(c, tmp, imm);
382129e9cc3SRichard Henderson }
383129e9cc3SRichard Henderson 
3844c42fd0dSRichard Henderson static DisasCond cond_make_vv(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
385129e9cc3SRichard Henderson {
386aac0f603SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
387aac0f603SRichard Henderson     TCGv_i64 t1 = tcg_temp_new_i64();
388129e9cc3SRichard Henderson 
3896fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t0, a0);
3906fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t1, a1);
3914c42fd0dSRichard Henderson     return cond_make_tt(c, t0, t1);
392129e9cc3SRichard Henderson }
393129e9cc3SRichard Henderson 
3946fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg)
39561766fe9SRichard Henderson {
39661766fe9SRichard Henderson     if (reg == 0) {
397bc3da3cfSRichard Henderson         return ctx->zero;
39861766fe9SRichard Henderson     } else {
39961766fe9SRichard Henderson         return cpu_gr[reg];
40061766fe9SRichard Henderson     }
40161766fe9SRichard Henderson }
40261766fe9SRichard Henderson 
4036fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg)
40461766fe9SRichard Henderson {
405129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
406aac0f603SRichard Henderson         return tcg_temp_new_i64();
40761766fe9SRichard Henderson     } else {
40861766fe9SRichard Henderson         return cpu_gr[reg];
40961766fe9SRichard Henderson     }
41061766fe9SRichard Henderson }
41161766fe9SRichard Henderson 
4126fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t)
413129e9cc3SRichard Henderson {
414129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
4156fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0,
416129e9cc3SRichard Henderson                             ctx->null_cond.a1, dest, t);
417129e9cc3SRichard Henderson     } else {
4186fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, t);
419129e9cc3SRichard Henderson     }
420129e9cc3SRichard Henderson }
421129e9cc3SRichard Henderson 
4226fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t)
423129e9cc3SRichard Henderson {
424129e9cc3SRichard Henderson     if (reg != 0) {
425129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
426129e9cc3SRichard Henderson     }
427129e9cc3SRichard Henderson }
428129e9cc3SRichard Henderson 
429e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
43096d6407fSRichard Henderson # define HI_OFS  0
43196d6407fSRichard Henderson # define LO_OFS  4
43296d6407fSRichard Henderson #else
43396d6407fSRichard Henderson # define HI_OFS  4
43496d6407fSRichard Henderson # define LO_OFS  0
43596d6407fSRichard Henderson #endif
43696d6407fSRichard Henderson 
43796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
43896d6407fSRichard Henderson {
43996d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
440ad75a51eSRichard Henderson     tcg_gen_ld_i32(ret, tcg_env,
44196d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
44296d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
44396d6407fSRichard Henderson     return ret;
44496d6407fSRichard Henderson }
44596d6407fSRichard Henderson 
446ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
447ebe9383cSRichard Henderson {
448ebe9383cSRichard Henderson     if (rt == 0) {
4490992a930SRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
4500992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
4510992a930SRichard Henderson         return ret;
452ebe9383cSRichard Henderson     } else {
453ebe9383cSRichard Henderson         return load_frw_i32(rt);
454ebe9383cSRichard Henderson     }
455ebe9383cSRichard Henderson }
456ebe9383cSRichard Henderson 
457ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
458ebe9383cSRichard Henderson {
459ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
4600992a930SRichard Henderson     if (rt == 0) {
4610992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4620992a930SRichard Henderson     } else {
463ad75a51eSRichard Henderson         tcg_gen_ld32u_i64(ret, tcg_env,
464ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
465ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
466ebe9383cSRichard Henderson     }
4670992a930SRichard Henderson     return ret;
468ebe9383cSRichard Henderson }
469ebe9383cSRichard Henderson 
47096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
47196d6407fSRichard Henderson {
472ad75a51eSRichard Henderson     tcg_gen_st_i32(val, tcg_env,
47396d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
47496d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
47596d6407fSRichard Henderson }
47696d6407fSRichard Henderson 
47796d6407fSRichard Henderson #undef HI_OFS
47896d6407fSRichard Henderson #undef LO_OFS
47996d6407fSRichard Henderson 
48096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
48196d6407fSRichard Henderson {
48296d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
483ad75a51eSRichard Henderson     tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt]));
48496d6407fSRichard Henderson     return ret;
48596d6407fSRichard Henderson }
48696d6407fSRichard Henderson 
487ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
488ebe9383cSRichard Henderson {
489ebe9383cSRichard Henderson     if (rt == 0) {
4900992a930SRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
4910992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4920992a930SRichard Henderson         return ret;
493ebe9383cSRichard Henderson     } else {
494ebe9383cSRichard Henderson         return load_frd(rt);
495ebe9383cSRichard Henderson     }
496ebe9383cSRichard Henderson }
497ebe9383cSRichard Henderson 
49896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
49996d6407fSRichard Henderson {
500ad75a51eSRichard Henderson     tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt]));
50196d6407fSRichard Henderson }
50296d6407fSRichard Henderson 
50333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
50433423472SRichard Henderson {
50533423472SRichard Henderson #ifdef CONFIG_USER_ONLY
50633423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
50733423472SRichard Henderson #else
50833423472SRichard Henderson     if (reg < 4) {
50933423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
510494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
511494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
51233423472SRichard Henderson     } else {
513ad75a51eSRichard Henderson         tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg]));
51433423472SRichard Henderson     }
51533423472SRichard Henderson #endif
51633423472SRichard Henderson }
51733423472SRichard Henderson 
518d27fe7c3SRichard Henderson /*
519d27fe7c3SRichard Henderson  * Write a value to psw_xb, bearing in mind the known value.
520d27fe7c3SRichard Henderson  * To be used just before exiting the TB, so do not update the known value.
521d27fe7c3SRichard Henderson  */
522d27fe7c3SRichard Henderson static void store_psw_xb(DisasContext *ctx, uint32_t xb)
523d27fe7c3SRichard Henderson {
524d27fe7c3SRichard Henderson     tcg_debug_assert(xb == 0 || xb == PSW_B);
525d27fe7c3SRichard Henderson     if (ctx->psw_xb != xb) {
526d27fe7c3SRichard Henderson         tcg_gen_movi_i32(cpu_psw_xb, xb);
527d27fe7c3SRichard Henderson     }
528d27fe7c3SRichard Henderson }
529d27fe7c3SRichard Henderson 
530d27fe7c3SRichard Henderson /* Write a value to psw_xb, and update the known value. */
531d27fe7c3SRichard Henderson static void set_psw_xb(DisasContext *ctx, uint32_t xb)
532d27fe7c3SRichard Henderson {
533d27fe7c3SRichard Henderson     store_psw_xb(ctx, xb);
534d27fe7c3SRichard Henderson     ctx->psw_xb = xb;
535d27fe7c3SRichard Henderson }
536d27fe7c3SRichard Henderson 
537129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
538129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
539129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
540129e9cc3SRichard Henderson {
541129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
542129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
543129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
544129e9cc3SRichard Henderson 
545129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
546129e9cc3SRichard Henderson 
547129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
5486e94937aSRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
549aac0f603SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new_i64();
5506fd0c7bcSRichard Henderson             tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n);
551129e9cc3SRichard Henderson         }
552129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
553129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
554129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
555129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
556129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
5576fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
558129e9cc3SRichard Henderson         }
559129e9cc3SRichard Henderson 
5606fd0c7bcSRichard Henderson         tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0,
561129e9cc3SRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
562e0137378SRichard Henderson         ctx->null_cond = cond_make_f();
563129e9cc3SRichard Henderson     }
564129e9cc3SRichard Henderson }
565129e9cc3SRichard Henderson 
566129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
567129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
568129e9cc3SRichard Henderson {
569129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
570129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
5716fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
572129e9cc3SRichard Henderson         }
573129e9cc3SRichard Henderson         return;
574129e9cc3SRichard Henderson     }
5756e94937aSRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
5766fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n,
577129e9cc3SRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
578129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
579129e9cc3SRichard Henderson     }
580e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
581129e9cc3SRichard Henderson }
582129e9cc3SRichard Henderson 
583129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
584129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
585129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
586129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
587129e9cc3SRichard Henderson {
588129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
5896fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, x);
590129e9cc3SRichard Henderson     }
591129e9cc3SRichard Henderson }
592129e9cc3SRichard Henderson 
593129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
59440f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
59540f9f908SRichard Henderson    it may be tail-called from a translate function.  */
59631234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
597129e9cc3SRichard Henderson {
598129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
59931234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
600129e9cc3SRichard Henderson 
601f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
602f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
603f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
604d27fe7c3SRichard Henderson     /* Taken branches are handled manually. */
605d27fe7c3SRichard Henderson     assert(!ctx->psw_b_next);
606f49b3537SRichard Henderson 
607129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
608129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
609129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
610129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
61131234768SRichard Henderson         return true;
612129e9cc3SRichard Henderson     }
613129e9cc3SRichard Henderson     ctx->null_lab = NULL;
614129e9cc3SRichard Henderson 
615129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
616129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
617129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
618129e9cc3SRichard Henderson         gen_set_label(null_lab);
619129e9cc3SRichard Henderson     } else {
620129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
621129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
622129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
623129e9cc3SRichard Henderson            label we have the proper value in place.  */
624129e9cc3SRichard Henderson         nullify_save(ctx);
625129e9cc3SRichard Henderson         gen_set_label(null_lab);
626129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
627129e9cc3SRichard Henderson     }
628869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
62931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
630129e9cc3SRichard Henderson     }
63131234768SRichard Henderson     return true;
632129e9cc3SRichard Henderson }
633129e9cc3SRichard Henderson 
634bc921866SRichard Henderson static bool iaqe_variable(const DisasIAQE *e)
635bc921866SRichard Henderson {
636bc921866SRichard Henderson     return e->base || e->space;
637bc921866SRichard Henderson }
638bc921866SRichard Henderson 
639bc921866SRichard Henderson static DisasIAQE iaqe_incr(const DisasIAQE *e, int64_t disp)
640bc921866SRichard Henderson {
641bc921866SRichard Henderson     return (DisasIAQE){
642bc921866SRichard Henderson         .space = e->space,
643bc921866SRichard Henderson         .base = e->base,
644bc921866SRichard Henderson         .disp = e->disp + disp,
645bc921866SRichard Henderson     };
646bc921866SRichard Henderson }
647bc921866SRichard Henderson 
648bc921866SRichard Henderson static DisasIAQE iaqe_branchi(DisasContext *ctx, int64_t disp)
649bc921866SRichard Henderson {
650bc921866SRichard Henderson     return (DisasIAQE){
651bc921866SRichard Henderson         .space = ctx->iaq_b.space,
652bc921866SRichard Henderson         .disp = ctx->iaq_f.disp + 8 + disp,
653bc921866SRichard Henderson     };
654bc921866SRichard Henderson }
655bc921866SRichard Henderson 
656bc921866SRichard Henderson static DisasIAQE iaqe_next_absv(DisasContext *ctx, TCGv_i64 var)
657bc921866SRichard Henderson {
658bc921866SRichard Henderson     return (DisasIAQE){
659bc921866SRichard Henderson         .space = ctx->iaq_b.space,
660bc921866SRichard Henderson         .base = var,
661bc921866SRichard Henderson     };
662bc921866SRichard Henderson }
663bc921866SRichard Henderson 
6646fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest,
665bc921866SRichard Henderson                             const DisasIAQE *src)
66661766fe9SRichard Henderson {
667*6dd9b145SRichard Henderson     tcg_gen_addi_i64(dest, src->base ? : cpu_iaoq_f, src->disp);
66861766fe9SRichard Henderson }
66961766fe9SRichard Henderson 
670bc921866SRichard Henderson static void install_iaq_entries(DisasContext *ctx, const DisasIAQE *f,
671bc921866SRichard Henderson                                 const DisasIAQE *b)
67285e6cda0SRichard Henderson {
673bc921866SRichard Henderson     DisasIAQE b_next;
67485e6cda0SRichard Henderson 
675bc921866SRichard Henderson     if (b == NULL) {
676bc921866SRichard Henderson         b_next = iaqe_incr(f, 4);
677bc921866SRichard Henderson         b = &b_next;
67885e6cda0SRichard Henderson     }
679*6dd9b145SRichard Henderson 
680*6dd9b145SRichard Henderson     /*
681*6dd9b145SRichard Henderson      * There is an edge case
682*6dd9b145SRichard Henderson      *    bv   r0(rN)
683*6dd9b145SRichard Henderson      *    b,l  disp,r0
684*6dd9b145SRichard Henderson      * for which F will use cpu_iaoq_b (from the indirect branch),
685*6dd9b145SRichard Henderson      * and B will use cpu_iaoq_f (from the direct branch).
686*6dd9b145SRichard Henderson      * In this case we need an extra temporary.
687*6dd9b145SRichard Henderson      */
688*6dd9b145SRichard Henderson     if (f->base != cpu_iaoq_b) {
689bc921866SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b);
690*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f);
691*6dd9b145SRichard Henderson     } else if (f->base == b->base) {
692*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f);
693*6dd9b145SRichard Henderson         tcg_gen_addi_i64(cpu_iaoq_b, cpu_iaoq_f, b->disp - f->disp);
694*6dd9b145SRichard Henderson     } else {
695*6dd9b145SRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
696*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, tmp, b);
697*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f);
698*6dd9b145SRichard Henderson         tcg_gen_mov_i64(cpu_iaoq_b, tmp);
699*6dd9b145SRichard Henderson     }
700*6dd9b145SRichard Henderson 
701bc921866SRichard Henderson     if (f->space) {
702bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, f->space);
703588deedaSRichard Henderson     }
704bc921866SRichard Henderson     if (b->space || f->space) {
705bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, b->space ? : f->space);
706588deedaSRichard Henderson     }
70785e6cda0SRichard Henderson }
70885e6cda0SRichard Henderson 
70943541db0SRichard Henderson static void install_link(DisasContext *ctx, unsigned link, bool with_sr0)
71043541db0SRichard Henderson {
71143541db0SRichard Henderson     tcg_debug_assert(ctx->null_cond.c == TCG_COND_NEVER);
71243541db0SRichard Henderson     if (!link) {
71343541db0SRichard Henderson         return;
71443541db0SRichard Henderson     }
7150d89cb7cSRichard Henderson     DisasIAQE next = iaqe_incr(&ctx->iaq_b, 4);
7160d89cb7cSRichard Henderson     copy_iaoq_entry(ctx, cpu_gr[link], &next);
71743541db0SRichard Henderson #ifndef CONFIG_USER_ONLY
71843541db0SRichard Henderson     if (with_sr0) {
71943541db0SRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b);
72043541db0SRichard Henderson     }
72143541db0SRichard Henderson #endif
72243541db0SRichard Henderson }
72343541db0SRichard Henderson 
72461766fe9SRichard Henderson static void gen_excp_1(int exception)
72561766fe9SRichard Henderson {
726ad75a51eSRichard Henderson     gen_helper_excp(tcg_env, tcg_constant_i32(exception));
72761766fe9SRichard Henderson }
72861766fe9SRichard Henderson 
72931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
73061766fe9SRichard Henderson {
731bc921866SRichard Henderson     install_iaq_entries(ctx, &ctx->iaq_f, &ctx->iaq_b);
732129e9cc3SRichard Henderson     nullify_save(ctx);
73361766fe9SRichard Henderson     gen_excp_1(exception);
73431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
73561766fe9SRichard Henderson }
73661766fe9SRichard Henderson 
73780603007SRichard Henderson static DisasDelayException *delay_excp(DisasContext *ctx, uint8_t excp)
73880603007SRichard Henderson {
73980603007SRichard Henderson     DisasDelayException *e = tcg_malloc(sizeof(DisasDelayException));
74080603007SRichard Henderson 
74180603007SRichard Henderson     memset(e, 0, sizeof(*e));
74280603007SRichard Henderson     e->next = ctx->delay_excp_list;
74380603007SRichard Henderson     ctx->delay_excp_list = e;
74480603007SRichard Henderson 
74580603007SRichard Henderson     e->lab = gen_new_label();
74680603007SRichard Henderson     e->insn = ctx->insn;
74780603007SRichard Henderson     e->set_iir = true;
74880603007SRichard Henderson     e->set_n = ctx->psw_n_nonzero ? 0 : -1;
74980603007SRichard Henderson     e->excp = excp;
75080603007SRichard Henderson     e->iaq_f = ctx->iaq_f;
75180603007SRichard Henderson     e->iaq_b = ctx->iaq_b;
75280603007SRichard Henderson 
75380603007SRichard Henderson     return e;
75480603007SRichard Henderson }
75580603007SRichard Henderson 
75631234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7571a19da0dSRichard Henderson {
75880603007SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
7596fd0c7bcSRichard Henderson         tcg_gen_st_i64(tcg_constant_i64(ctx->insn),
760ad75a51eSRichard Henderson                        tcg_env, offsetof(CPUHPPAState, cr[CR_IIR]));
76131234768SRichard Henderson         gen_excp(ctx, exc);
76280603007SRichard Henderson     } else {
76380603007SRichard Henderson         DisasDelayException *e = delay_excp(ctx, exc);
76480603007SRichard Henderson         tcg_gen_brcond_i64(tcg_invert_cond(ctx->null_cond.c),
76580603007SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1, e->lab);
76680603007SRichard Henderson         ctx->null_cond = cond_make_f();
76780603007SRichard Henderson     }
76880603007SRichard Henderson     return true;
7691a19da0dSRichard Henderson }
7701a19da0dSRichard Henderson 
77131234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
77261766fe9SRichard Henderson {
77331234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
77461766fe9SRichard Henderson }
77561766fe9SRichard Henderson 
77640f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
77740f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
77840f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
77940f9f908SRichard Henderson #else
780e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
781e1b5a5edSRichard Henderson     do {                                     \
782e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
78331234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
784e1b5a5edSRichard Henderson         }                                    \
785e1b5a5edSRichard Henderson     } while (0)
78640f9f908SRichard Henderson #endif
787e1b5a5edSRichard Henderson 
788bc921866SRichard Henderson static bool use_goto_tb(DisasContext *ctx, const DisasIAQE *f,
789bc921866SRichard Henderson                         const DisasIAQE *b)
79061766fe9SRichard Henderson {
791bc921866SRichard Henderson     return (!iaqe_variable(f) &&
792bc921866SRichard Henderson             (b == NULL || !iaqe_variable(b)) &&
7930d89cb7cSRichard Henderson             translator_use_goto_tb(&ctx->base, ctx->iaoq_first + f->disp));
79461766fe9SRichard Henderson }
79561766fe9SRichard Henderson 
796129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
797129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
798129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
799129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
800129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
801129e9cc3SRichard Henderson {
802f9b11bc2SRichard Henderson     return (!(tb_cflags(ctx->base.tb) & CF_BP_PAGE)
803bc921866SRichard Henderson             && !iaqe_variable(&ctx->iaq_b)
8040d89cb7cSRichard Henderson             && (((ctx->iaoq_first + ctx->iaq_b.disp) ^ ctx->iaoq_first)
8050d89cb7cSRichard Henderson                 & TARGET_PAGE_MASK) == 0);
806129e9cc3SRichard Henderson }
807129e9cc3SRichard Henderson 
80861766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
809bc921866SRichard Henderson                         const DisasIAQE *f, const DisasIAQE *b)
81061766fe9SRichard Henderson {
8119dfcd243SRichard Henderson     install_iaq_entries(ctx, f, b);
812bc921866SRichard Henderson     if (use_goto_tb(ctx, f, b)) {
81361766fe9SRichard Henderson         tcg_gen_goto_tb(which);
81407ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
81561766fe9SRichard Henderson     } else {
8167f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
81761766fe9SRichard Henderson     }
81861766fe9SRichard Henderson }
81961766fe9SRichard Henderson 
820b47a4a02SSven Schnelle static bool cond_need_sv(int c)
821b47a4a02SSven Schnelle {
822b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
823b47a4a02SSven Schnelle }
824b47a4a02SSven Schnelle 
825b47a4a02SSven Schnelle static bool cond_need_cb(int c)
826b47a4a02SSven Schnelle {
827b47a4a02SSven Schnelle     return c == 4 || c == 5;
828b47a4a02SSven Schnelle }
829b47a4a02SSven Schnelle 
830b47a4a02SSven Schnelle /*
831b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
832b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
833b47a4a02SSven Schnelle  */
834b2167459SRichard Henderson 
835a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d,
836fe2d066aSRichard Henderson                          TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv)
837b2167459SRichard Henderson {
838d6d46be1SRichard Henderson     TCGCond sign_cond, zero_cond;
839d6d46be1SRichard Henderson     uint64_t sign_imm, zero_imm;
840b2167459SRichard Henderson     DisasCond cond;
8416fd0c7bcSRichard Henderson     TCGv_i64 tmp;
842b2167459SRichard Henderson 
843d6d46be1SRichard Henderson     if (d) {
844d6d46be1SRichard Henderson         /* 64-bit condition. */
845d6d46be1SRichard Henderson         sign_imm = 0;
846d6d46be1SRichard Henderson         sign_cond = TCG_COND_LT;
847d6d46be1SRichard Henderson         zero_imm = 0;
848d6d46be1SRichard Henderson         zero_cond = TCG_COND_EQ;
849d6d46be1SRichard Henderson     } else {
850d6d46be1SRichard Henderson         /* 32-bit condition. */
851d6d46be1SRichard Henderson         sign_imm = 1ull << 31;
852d6d46be1SRichard Henderson         sign_cond = TCG_COND_TSTNE;
853d6d46be1SRichard Henderson         zero_imm = UINT32_MAX;
854d6d46be1SRichard Henderson         zero_cond = TCG_COND_TSTEQ;
855d6d46be1SRichard Henderson     }
856d6d46be1SRichard Henderson 
857b2167459SRichard Henderson     switch (cf >> 1) {
858b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
859b2167459SRichard Henderson         cond = cond_make_f();
860b2167459SRichard Henderson         break;
861b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
862d6d46be1SRichard Henderson         cond = cond_make_vi(zero_cond, res, zero_imm);
863b2167459SRichard Henderson         break;
864b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
865aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
8666fd0c7bcSRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
867d6d46be1SRichard Henderson         cond = cond_make_ti(sign_cond, tmp, sign_imm);
868b2167459SRichard Henderson         break;
869b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
870b47a4a02SSven Schnelle         /*
871b47a4a02SSven Schnelle          * Simplify:
872b47a4a02SSven Schnelle          *   (N ^ V) | Z
873b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
874b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
875d6d46be1SRichard Henderson          *   ((res ^ sv) < 0 ? 1 : !res)
876d6d46be1SRichard Henderson          *   !((res ^ sv) < 0 ? 0 : res)
877b47a4a02SSven Schnelle          */
878aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
879d6d46be1SRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
880d6d46be1SRichard Henderson         tcg_gen_movcond_i64(sign_cond, tmp,
881d6d46be1SRichard Henderson                             tmp, tcg_constant_i64(sign_imm),
882d6d46be1SRichard Henderson                             ctx->zero, res);
883d6d46be1SRichard Henderson         cond = cond_make_ti(zero_cond, tmp, zero_imm);
884b2167459SRichard Henderson         break;
885fe2d066aSRichard Henderson     case 4: /* NUV / UV      (!UV / UV) */
8864c42fd0dSRichard Henderson         cond = cond_make_vi(TCG_COND_EQ, uv, 0);
887b2167459SRichard Henderson         break;
888fe2d066aSRichard Henderson     case 5: /* ZNV / VNZ     (!UV | Z / UV & !Z) */
889aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
890fe2d066aSRichard Henderson         tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res);
891d6d46be1SRichard Henderson         cond = cond_make_ti(zero_cond, tmp, zero_imm);
892b2167459SRichard Henderson         break;
893b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
894d6d46be1SRichard Henderson         cond = cond_make_vi(sign_cond, sv, sign_imm);
895b2167459SRichard Henderson         break;
896b2167459SRichard Henderson     case 7: /* OD / EV */
897d6d46be1SRichard Henderson         cond = cond_make_vi(TCG_COND_TSTNE, res, 1);
898b2167459SRichard Henderson         break;
899b2167459SRichard Henderson     default:
900b2167459SRichard Henderson         g_assert_not_reached();
901b2167459SRichard Henderson     }
902b2167459SRichard Henderson     if (cf & 1) {
903b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
904b2167459SRichard Henderson     }
905b2167459SRichard Henderson 
906b2167459SRichard Henderson     return cond;
907b2167459SRichard Henderson }
908b2167459SRichard Henderson 
909b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
910b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
911b2167459SRichard Henderson    deleted as unused.  */
912b2167459SRichard Henderson 
9134fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d,
9146fd0c7bcSRichard Henderson                              TCGv_i64 res, TCGv_i64 in1,
9156fd0c7bcSRichard Henderson                              TCGv_i64 in2, TCGv_i64 sv)
916b2167459SRichard Henderson {
9174fe9533aSRichard Henderson     TCGCond tc;
9184fe9533aSRichard Henderson     bool ext_uns;
919b2167459SRichard Henderson 
920b2167459SRichard Henderson     switch (cf >> 1) {
921b2167459SRichard Henderson     case 1: /* = / <> */
9224fe9533aSRichard Henderson         tc = TCG_COND_EQ;
9234fe9533aSRichard Henderson         ext_uns = true;
924b2167459SRichard Henderson         break;
925b2167459SRichard Henderson     case 2: /* < / >= */
9264fe9533aSRichard Henderson         tc = TCG_COND_LT;
9274fe9533aSRichard Henderson         ext_uns = false;
928b2167459SRichard Henderson         break;
929b2167459SRichard Henderson     case 3: /* <= / > */
9304fe9533aSRichard Henderson         tc = TCG_COND_LE;
9314fe9533aSRichard Henderson         ext_uns = false;
932b2167459SRichard Henderson         break;
933b2167459SRichard Henderson     case 4: /* << / >>= */
9344fe9533aSRichard Henderson         tc = TCG_COND_LTU;
9354fe9533aSRichard Henderson         ext_uns = true;
936b2167459SRichard Henderson         break;
937b2167459SRichard Henderson     case 5: /* <<= / >> */
9384fe9533aSRichard Henderson         tc = TCG_COND_LEU;
9394fe9533aSRichard Henderson         ext_uns = true;
940b2167459SRichard Henderson         break;
941b2167459SRichard Henderson     default:
942a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, sv);
943b2167459SRichard Henderson     }
944b2167459SRichard Henderson 
9454fe9533aSRichard Henderson     if (cf & 1) {
9464fe9533aSRichard Henderson         tc = tcg_invert_cond(tc);
9474fe9533aSRichard Henderson     }
94882d0c831SRichard Henderson     if (!d) {
949aac0f603SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
950aac0f603SRichard Henderson         TCGv_i64 t2 = tcg_temp_new_i64();
9514fe9533aSRichard Henderson 
9524fe9533aSRichard Henderson         if (ext_uns) {
9536fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t1, in1);
9546fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t2, in2);
9554fe9533aSRichard Henderson         } else {
9566fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t1, in1);
9576fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t2, in2);
9584fe9533aSRichard Henderson         }
9594c42fd0dSRichard Henderson         return cond_make_tt(tc, t1, t2);
9604fe9533aSRichard Henderson     }
9614c42fd0dSRichard Henderson     return cond_make_vv(tc, in1, in2);
962b2167459SRichard Henderson }
963b2167459SRichard Henderson 
964df0232feSRichard Henderson /*
965df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
966df0232feSRichard Henderson  * computed, and use of them is undefined.
967df0232feSRichard Henderson  *
968df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
969df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
970df0232feSRichard Henderson  * how cases c={2,3} are treated.
971df0232feSRichard Henderson  */
972b2167459SRichard Henderson 
973b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d,
9746fd0c7bcSRichard Henderson                              TCGv_i64 res)
975b2167459SRichard Henderson {
976b5af8423SRichard Henderson     TCGCond tc;
977fbe65c64SRichard Henderson     uint64_t imm;
978a751eb31SRichard Henderson 
979fbe65c64SRichard Henderson     switch (cf >> 1) {
980fbe65c64SRichard Henderson     case 0:  /* never / always */
981fbe65c64SRichard Henderson     case 4:  /* undef, C */
982fbe65c64SRichard Henderson     case 5:  /* undef, C & !Z */
983fbe65c64SRichard Henderson     case 6:  /* undef, V */
984fbe65c64SRichard Henderson         return cf & 1 ? cond_make_t() : cond_make_f();
985fbe65c64SRichard Henderson     case 1:  /* == / <> */
986fbe65c64SRichard Henderson         tc = d ? TCG_COND_EQ : TCG_COND_TSTEQ;
987fbe65c64SRichard Henderson         imm = d ? 0 : UINT32_MAX;
988b5af8423SRichard Henderson         break;
989fbe65c64SRichard Henderson     case 2:  /* < / >= */
990fbe65c64SRichard Henderson         tc = d ? TCG_COND_LT : TCG_COND_TSTNE;
991fbe65c64SRichard Henderson         imm = d ? 0 : 1ull << 31;
992b5af8423SRichard Henderson         break;
993fbe65c64SRichard Henderson     case 3:  /* <= / > */
994fbe65c64SRichard Henderson         tc = cf & 1 ? TCG_COND_GT : TCG_COND_LE;
99582d0c831SRichard Henderson         if (!d) {
996aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
9976fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, res);
9984c42fd0dSRichard Henderson             return cond_make_ti(tc, tmp, 0);
999b5af8423SRichard Henderson         }
10004c42fd0dSRichard Henderson         return cond_make_vi(tc, res, 0);
1001fbe65c64SRichard Henderson     case 7: /* OD / EV */
1002fbe65c64SRichard Henderson         tc = TCG_COND_TSTNE;
1003fbe65c64SRichard Henderson         imm = 1;
1004fbe65c64SRichard Henderson         break;
1005fbe65c64SRichard Henderson     default:
1006fbe65c64SRichard Henderson         g_assert_not_reached();
1007fbe65c64SRichard Henderson     }
1008fbe65c64SRichard Henderson     if (cf & 1) {
1009fbe65c64SRichard Henderson         tc = tcg_invert_cond(tc);
1010fbe65c64SRichard Henderson     }
1011fbe65c64SRichard Henderson     return cond_make_vi(tc, res, imm);
1012b2167459SRichard Henderson }
1013b2167459SRichard Henderson 
101498cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
101598cd9ca7SRichard Henderson 
10164fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d,
10176fd0c7bcSRichard Henderson                              TCGv_i64 res)
101898cd9ca7SRichard Henderson {
101998cd9ca7SRichard Henderson     unsigned c, f;
102098cd9ca7SRichard Henderson 
102198cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
102298cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
102398cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
102498cd9ca7SRichard Henderson     c = orig & 3;
102598cd9ca7SRichard Henderson     if (c == 3) {
102698cd9ca7SRichard Henderson         c = 7;
102798cd9ca7SRichard Henderson     }
102898cd9ca7SRichard Henderson     f = (orig & 4) / 4;
102998cd9ca7SRichard Henderson 
1030b5af8423SRichard Henderson     return do_log_cond(ctx, c * 2 + f, d, res);
103198cd9ca7SRichard Henderson }
103298cd9ca7SRichard Henderson 
103346bb3d46SRichard Henderson /* Similar, but for unit zero conditions.  */
103446bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res)
1035b2167459SRichard Henderson {
103646bb3d46SRichard Henderson     TCGv_i64 tmp;
1037c53e401eSRichard Henderson     uint64_t d_repl = d ? 0x0000000100000001ull : 1;
103846bb3d46SRichard Henderson     uint64_t ones = 0, sgns = 0;
1039b2167459SRichard Henderson 
1040b2167459SRichard Henderson     switch (cf >> 1) {
1041578b8132SSven Schnelle     case 1: /* SBW / NBW */
1042578b8132SSven Schnelle         if (d) {
104346bb3d46SRichard Henderson             ones = d_repl;
104446bb3d46SRichard Henderson             sgns = d_repl << 31;
1045578b8132SSven Schnelle         }
1046578b8132SSven Schnelle         break;
1047b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
104846bb3d46SRichard Henderson         ones = d_repl * 0x01010101u;
104946bb3d46SRichard Henderson         sgns = ones << 7;
105046bb3d46SRichard Henderson         break;
105146bb3d46SRichard Henderson     case 3: /* SHZ / NHZ */
105246bb3d46SRichard Henderson         ones = d_repl * 0x00010001u;
105346bb3d46SRichard Henderson         sgns = ones << 15;
105446bb3d46SRichard Henderson         break;
105546bb3d46SRichard Henderson     }
105646bb3d46SRichard Henderson     if (ones == 0) {
105746bb3d46SRichard Henderson         /* Undefined, or 0/1 (never/always). */
105846bb3d46SRichard Henderson         return cf & 1 ? cond_make_t() : cond_make_f();
105946bb3d46SRichard Henderson     }
106046bb3d46SRichard Henderson 
106146bb3d46SRichard Henderson     /*
106246bb3d46SRichard Henderson      * See hasless(v,1) from
1063b2167459SRichard Henderson      * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1064b2167459SRichard Henderson      */
1065aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
106646bb3d46SRichard Henderson     tcg_gen_subi_i64(tmp, res, ones);
10676fd0c7bcSRichard Henderson     tcg_gen_andc_i64(tmp, tmp, res);
1068b2167459SRichard Henderson 
106925f97be7SRichard Henderson     return cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE, tmp, sgns);
1070b2167459SRichard Henderson }
1071b2167459SRichard Henderson 
10726fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d,
10736fd0c7bcSRichard Henderson                           TCGv_i64 cb, TCGv_i64 cb_msb)
107472ca8753SRichard Henderson {
107582d0c831SRichard Henderson     if (!d) {
1076aac0f603SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
10776fd0c7bcSRichard Henderson         tcg_gen_extract_i64(t, cb, 32, 1);
107872ca8753SRichard Henderson         return t;
107972ca8753SRichard Henderson     }
108072ca8753SRichard Henderson     return cb_msb;
108172ca8753SRichard Henderson }
108272ca8753SRichard Henderson 
10836fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d)
108472ca8753SRichard Henderson {
108572ca8753SRichard Henderson     return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb);
108672ca8753SRichard Henderson }
108772ca8753SRichard Henderson 
1088b2167459SRichard Henderson /* Compute signed overflow for addition.  */
10896fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res,
1090f8f5986eSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2,
1091f8f5986eSRichard Henderson                           TCGv_i64 orig_in1, int shift, bool d)
1092b2167459SRichard Henderson {
1093aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1094aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1095b2167459SRichard Henderson 
10966fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
10976fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
10986fd0c7bcSRichard Henderson     tcg_gen_andc_i64(sv, sv, tmp);
1099b2167459SRichard Henderson 
1100f8f5986eSRichard Henderson     switch (shift) {
1101f8f5986eSRichard Henderson     case 0:
1102f8f5986eSRichard Henderson         break;
1103f8f5986eSRichard Henderson     case 1:
1104f8f5986eSRichard Henderson         /* Shift left by one and compare the sign. */
1105f8f5986eSRichard Henderson         tcg_gen_add_i64(tmp, orig_in1, orig_in1);
1106f8f5986eSRichard Henderson         tcg_gen_xor_i64(tmp, tmp, orig_in1);
1107f8f5986eSRichard Henderson         /* Incorporate into the overflow. */
1108f8f5986eSRichard Henderson         tcg_gen_or_i64(sv, sv, tmp);
1109f8f5986eSRichard Henderson         break;
1110f8f5986eSRichard Henderson     default:
1111f8f5986eSRichard Henderson         {
1112f8f5986eSRichard Henderson             int sign_bit = d ? 63 : 31;
1113f8f5986eSRichard Henderson 
1114f8f5986eSRichard Henderson             /* Compare the sign against all lower bits. */
1115f8f5986eSRichard Henderson             tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1);
1116f8f5986eSRichard Henderson             tcg_gen_xor_i64(tmp, tmp, orig_in1);
1117f8f5986eSRichard Henderson             /*
1118f8f5986eSRichard Henderson              * If one of the bits shifting into or through the sign
1119f8f5986eSRichard Henderson              * differs, then we have overflow.
1120f8f5986eSRichard Henderson              */
1121f8f5986eSRichard Henderson             tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift);
1122f8f5986eSRichard Henderson             tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero,
1123f8f5986eSRichard Henderson                                 tcg_constant_i64(-1), sv);
1124f8f5986eSRichard Henderson         }
1125f8f5986eSRichard Henderson     }
1126b2167459SRichard Henderson     return sv;
1127b2167459SRichard Henderson }
1128b2167459SRichard Henderson 
1129f8f5986eSRichard Henderson /* Compute unsigned overflow for addition.  */
1130f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb,
1131f8f5986eSRichard Henderson                           TCGv_i64 in1, int shift, bool d)
1132f8f5986eSRichard Henderson {
1133f8f5986eSRichard Henderson     if (shift == 0) {
1134f8f5986eSRichard Henderson         return get_carry(ctx, d, cb, cb_msb);
1135f8f5986eSRichard Henderson     } else {
1136f8f5986eSRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
1137f8f5986eSRichard Henderson         tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift);
1138f8f5986eSRichard Henderson         tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb));
1139f8f5986eSRichard Henderson         return tmp;
1140f8f5986eSRichard Henderson     }
1141f8f5986eSRichard Henderson }
1142f8f5986eSRichard Henderson 
1143b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
11446fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res,
11456fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2)
1146b2167459SRichard Henderson {
1147aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1148aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1149b2167459SRichard Henderson 
11506fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
11516fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
11526fd0c7bcSRichard Henderson     tcg_gen_and_i64(sv, sv, tmp);
1153b2167459SRichard Henderson 
1154b2167459SRichard Henderson     return sv;
1155b2167459SRichard Henderson }
1156b2167459SRichard Henderson 
1157269ca0a9SRichard Henderson static void gen_tc(DisasContext *ctx, DisasCond *cond)
1158269ca0a9SRichard Henderson {
1159269ca0a9SRichard Henderson     DisasDelayException *e;
1160269ca0a9SRichard Henderson 
1161269ca0a9SRichard Henderson     switch (cond->c) {
1162269ca0a9SRichard Henderson     case TCG_COND_NEVER:
1163269ca0a9SRichard Henderson         break;
1164269ca0a9SRichard Henderson     case TCG_COND_ALWAYS:
1165269ca0a9SRichard Henderson         gen_excp_iir(ctx, EXCP_COND);
1166269ca0a9SRichard Henderson         break;
1167269ca0a9SRichard Henderson     default:
1168269ca0a9SRichard Henderson         e = delay_excp(ctx, EXCP_COND);
1169269ca0a9SRichard Henderson         tcg_gen_brcond_i64(cond->c, cond->a0, cond->a1, e->lab);
1170269ca0a9SRichard Henderson         /* In the non-trap path, the condition is known false. */
1171269ca0a9SRichard Henderson         *cond = cond_make_f();
1172269ca0a9SRichard Henderson         break;
1173269ca0a9SRichard Henderson     }
1174269ca0a9SRichard Henderson }
1175269ca0a9SRichard Henderson 
1176a0ea4becSRichard Henderson static void gen_tsv(DisasContext *ctx, TCGv_i64 *sv, bool d)
1177a0ea4becSRichard Henderson {
1178a0ea4becSRichard Henderson     DisasCond cond = do_cond(ctx, /* SV */ 12, d, NULL, NULL, *sv);
1179a0ea4becSRichard Henderson     DisasDelayException *e = delay_excp(ctx, EXCP_OVERFLOW);
1180a0ea4becSRichard Henderson 
1181a0ea4becSRichard Henderson     tcg_gen_brcond_i64(cond.c, cond.a0, cond.a1, e->lab);
1182a0ea4becSRichard Henderson 
1183a0ea4becSRichard Henderson     /* In the non-trap path, V is known zero. */
1184a0ea4becSRichard Henderson     *sv = tcg_constant_i64(0);
1185a0ea4becSRichard Henderson }
1186a0ea4becSRichard Henderson 
1187f8f5986eSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1,
11886fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned shift, bool is_l,
1189faf97ba1SRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d)
1190b2167459SRichard Henderson {
1191f8f5986eSRichard Henderson     TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp;
1192b2167459SRichard Henderson     unsigned c = cf >> 1;
1193b2167459SRichard Henderson     DisasCond cond;
1194b2167459SRichard Henderson 
1195aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1196f764718dSRichard Henderson     cb = NULL;
1197f764718dSRichard Henderson     cb_msb = NULL;
1198b2167459SRichard Henderson 
1199f8f5986eSRichard Henderson     in1 = orig_in1;
1200b2167459SRichard Henderson     if (shift) {
1201aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
12026fd0c7bcSRichard Henderson         tcg_gen_shli_i64(tmp, in1, shift);
1203b2167459SRichard Henderson         in1 = tmp;
1204b2167459SRichard Henderson     }
1205b2167459SRichard Henderson 
1206b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
1207aac0f603SRichard Henderson         cb_msb = tcg_temp_new_i64();
1208aac0f603SRichard Henderson         cb = tcg_temp_new_i64();
1209bdcccc17SRichard Henderson 
1210a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
1211b2167459SRichard Henderson         if (is_c) {
12126fd0c7bcSRichard Henderson             tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb,
1213a4db4a78SRichard Henderson                              get_psw_carry(ctx, d), ctx->zero);
1214b2167459SRichard Henderson         }
12156fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
12166fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1217b2167459SRichard Henderson     } else {
12186fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
1219b2167459SRichard Henderson         if (is_c) {
12206fd0c7bcSRichard Henderson             tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d));
1221b2167459SRichard Henderson         }
1222b2167459SRichard Henderson     }
1223b2167459SRichard Henderson 
1224b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1225f764718dSRichard Henderson     sv = NULL;
1226b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1227f8f5986eSRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d);
1228b2167459SRichard Henderson         if (is_tsv) {
1229a0ea4becSRichard Henderson             gen_tsv(ctx, &sv, d);
1230b2167459SRichard Henderson         }
1231b2167459SRichard Henderson     }
1232b2167459SRichard Henderson 
1233f8f5986eSRichard Henderson     /* Compute unsigned overflow if required.  */
1234f8f5986eSRichard Henderson     uv = NULL;
1235f8f5986eSRichard Henderson     if (cond_need_cb(c)) {
1236f8f5986eSRichard Henderson         uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d);
1237f8f5986eSRichard Henderson     }
1238f8f5986eSRichard Henderson 
1239b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1240f8f5986eSRichard Henderson     cond = do_cond(ctx, cf, d, dest, uv, sv);
1241b2167459SRichard Henderson     if (is_tc) {
1242269ca0a9SRichard Henderson         gen_tc(ctx, &cond);
1243b2167459SRichard Henderson     }
1244b2167459SRichard Henderson 
1245b2167459SRichard Henderson     /* Write back the result.  */
1246b2167459SRichard Henderson     if (!is_l) {
1247b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1248b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1249b2167459SRichard Henderson     }
1250b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1251b2167459SRichard Henderson 
1252b2167459SRichard Henderson     /* Install the new nullification.  */
1253b2167459SRichard Henderson     ctx->null_cond = cond;
1254b2167459SRichard Henderson }
1255b2167459SRichard Henderson 
1256faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a,
12570c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
12580c982a28SRichard Henderson {
12596fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
12600c982a28SRichard Henderson 
1261269ca0a9SRichard Henderson     if (unlikely(is_tc && a->cf == 1)) {
1262269ca0a9SRichard Henderson         /* Unconditional trap on condition. */
1263269ca0a9SRichard Henderson         return gen_excp_iir(ctx, EXCP_COND);
1264269ca0a9SRichard Henderson     }
12650c982a28SRichard Henderson     if (a->cf) {
12660c982a28SRichard Henderson         nullify_over(ctx);
12670c982a28SRichard Henderson     }
12680c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12690c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1270faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l,
1271faf97ba1SRichard Henderson            is_tsv, is_tc, is_c, a->cf, a->d);
12720c982a28SRichard Henderson     return nullify_end(ctx);
12730c982a28SRichard Henderson }
12740c982a28SRichard Henderson 
12750588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
12760588e061SRichard Henderson                        bool is_tsv, bool is_tc)
12770588e061SRichard Henderson {
12786fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
12790588e061SRichard Henderson 
1280269ca0a9SRichard Henderson     if (unlikely(is_tc && a->cf == 1)) {
1281269ca0a9SRichard Henderson         /* Unconditional trap on condition. */
1282269ca0a9SRichard Henderson         return gen_excp_iir(ctx, EXCP_COND);
1283269ca0a9SRichard Henderson     }
12840588e061SRichard Henderson     if (a->cf) {
12850588e061SRichard Henderson         nullify_over(ctx);
12860588e061SRichard Henderson     }
12876fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
12880588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
1289faf97ba1SRichard Henderson     /* All ADDI conditions are 32-bit. */
1290faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false);
12910588e061SRichard Henderson     return nullify_end(ctx);
12920588e061SRichard Henderson }
12930588e061SRichard Henderson 
12946fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
12956fd0c7bcSRichard Henderson                    TCGv_i64 in2, bool is_tsv, bool is_b,
129663c427c6SRichard Henderson                    bool is_tc, unsigned cf, bool d)
1297b2167459SRichard Henderson {
1298269ca0a9SRichard Henderson     TCGv_i64 dest, sv, cb, cb_msb;
1299b2167459SRichard Henderson     unsigned c = cf >> 1;
1300b2167459SRichard Henderson     DisasCond cond;
1301b2167459SRichard Henderson 
1302aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1303aac0f603SRichard Henderson     cb = tcg_temp_new_i64();
1304aac0f603SRichard Henderson     cb_msb = tcg_temp_new_i64();
1305b2167459SRichard Henderson 
1306b2167459SRichard Henderson     if (is_b) {
1307b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
13086fd0c7bcSRichard Henderson         tcg_gen_not_i64(cb, in2);
1309a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero,
1310a4db4a78SRichard Henderson                          get_psw_carry(ctx, d), ctx->zero);
1311a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero);
13126fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, in1);
13136fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1314b2167459SRichard Henderson     } else {
1315bdcccc17SRichard Henderson         /*
1316bdcccc17SRichard Henderson          * DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1317bdcccc17SRichard Henderson          * operations by seeding the high word with 1 and subtracting.
1318bdcccc17SRichard Henderson          */
13196fd0c7bcSRichard Henderson         TCGv_i64 one = tcg_constant_i64(1);
1320a4db4a78SRichard Henderson         tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
13216fd0c7bcSRichard Henderson         tcg_gen_eqv_i64(cb, in1, in2);
13226fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1323b2167459SRichard Henderson     }
1324b2167459SRichard Henderson 
1325b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1326f764718dSRichard Henderson     sv = NULL;
1327b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1328b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1329b2167459SRichard Henderson         if (is_tsv) {
1330a0ea4becSRichard Henderson             gen_tsv(ctx, &sv, d);
1331b2167459SRichard Henderson         }
1332b2167459SRichard Henderson     }
1333b2167459SRichard Henderson 
1334b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1335b2167459SRichard Henderson     if (!is_b) {
13364fe9533aSRichard Henderson         cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1337b2167459SRichard Henderson     } else {
1338a751eb31SRichard Henderson         cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv);
1339b2167459SRichard Henderson     }
1340b2167459SRichard Henderson 
1341b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1342b2167459SRichard Henderson     if (is_tc) {
1343269ca0a9SRichard Henderson         gen_tc(ctx, &cond);
1344b2167459SRichard Henderson     }
1345b2167459SRichard Henderson 
1346b2167459SRichard Henderson     /* Write back the result.  */
1347b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1348b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1349b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1350b2167459SRichard Henderson 
1351b2167459SRichard Henderson     /* Install the new nullification.  */
1352b2167459SRichard Henderson     ctx->null_cond = cond;
1353b2167459SRichard Henderson }
1354b2167459SRichard Henderson 
135563c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a,
13560c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
13570c982a28SRichard Henderson {
13586fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
13590c982a28SRichard Henderson 
13600c982a28SRichard Henderson     if (a->cf) {
13610c982a28SRichard Henderson         nullify_over(ctx);
13620c982a28SRichard Henderson     }
13630c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13640c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
136563c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d);
13660c982a28SRichard Henderson     return nullify_end(ctx);
13670c982a28SRichard Henderson }
13680c982a28SRichard Henderson 
13690588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
13700588e061SRichard Henderson {
13716fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
13720588e061SRichard Henderson 
13730588e061SRichard Henderson     if (a->cf) {
13740588e061SRichard Henderson         nullify_over(ctx);
13750588e061SRichard Henderson     }
13766fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
13770588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
137863c427c6SRichard Henderson     /* All SUBI conditions are 32-bit. */
137963c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false);
13800588e061SRichard Henderson     return nullify_end(ctx);
13810588e061SRichard Henderson }
13820588e061SRichard Henderson 
13836fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13846fd0c7bcSRichard Henderson                       TCGv_i64 in2, unsigned cf, bool d)
1385b2167459SRichard Henderson {
13866fd0c7bcSRichard Henderson     TCGv_i64 dest, sv;
1387b2167459SRichard Henderson     DisasCond cond;
1388b2167459SRichard Henderson 
1389aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
13906fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
1391b2167459SRichard Henderson 
1392b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1393f764718dSRichard Henderson     sv = NULL;
1394b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1395b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1396b2167459SRichard Henderson     }
1397b2167459SRichard Henderson 
1398b2167459SRichard Henderson     /* Form the condition for the compare.  */
13994fe9533aSRichard Henderson     cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1400b2167459SRichard Henderson 
1401b2167459SRichard Henderson     /* Clear.  */
14026fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
1403b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1404b2167459SRichard Henderson 
1405b2167459SRichard Henderson     /* Install the new nullification.  */
1406b2167459SRichard Henderson     ctx->null_cond = cond;
1407b2167459SRichard Henderson }
1408b2167459SRichard Henderson 
14096fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
14106fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned cf, bool d,
14116fd0c7bcSRichard Henderson                    void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
1412b2167459SRichard Henderson {
14136fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, rt);
1414b2167459SRichard Henderson 
1415b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1416b2167459SRichard Henderson     fn(dest, in1, in2);
1417b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1418b2167459SRichard Henderson 
1419b2167459SRichard Henderson     /* Install the new nullification.  */
1420b5af8423SRichard Henderson     ctx->null_cond = do_log_cond(ctx, cf, d, dest);
1421b2167459SRichard Henderson }
1422b2167459SRichard Henderson 
1423fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a,
14246fd0c7bcSRichard Henderson                        void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
14250c982a28SRichard Henderson {
14266fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
14270c982a28SRichard Henderson 
14280c982a28SRichard Henderson     if (a->cf) {
14290c982a28SRichard Henderson         nullify_over(ctx);
14300c982a28SRichard Henderson     }
14310c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
14320c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1433fa8e3bedSRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn);
14340c982a28SRichard Henderson     return nullify_end(ctx);
14350c982a28SRichard Henderson }
14360c982a28SRichard Henderson 
143746bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
143846bb3d46SRichard Henderson                            TCGv_i64 in2, unsigned cf, bool d,
143946bb3d46SRichard Henderson                            bool is_tc, bool is_add)
1440b2167459SRichard Henderson {
144146bb3d46SRichard Henderson     TCGv_i64 dest = tcg_temp_new_i64();
144246bb3d46SRichard Henderson     uint64_t test_cb = 0;
1443b2167459SRichard Henderson     DisasCond cond;
1444b2167459SRichard Henderson 
144546bb3d46SRichard Henderson     /* Select which carry-out bits to test. */
144646bb3d46SRichard Henderson     switch (cf >> 1) {
144746bb3d46SRichard Henderson     case 4: /* NDC / SDC -- 4-bit carries */
144846bb3d46SRichard Henderson         test_cb = dup_const(MO_8, 0x88);
144946bb3d46SRichard Henderson         break;
145046bb3d46SRichard Henderson     case 5: /* NWC / SWC -- 32-bit carries */
145146bb3d46SRichard Henderson         if (d) {
145246bb3d46SRichard Henderson             test_cb = dup_const(MO_32, INT32_MIN);
1453b2167459SRichard Henderson         } else {
145446bb3d46SRichard Henderson             cf &= 1; /* undefined -- map to never/always */
145546bb3d46SRichard Henderson         }
145646bb3d46SRichard Henderson         break;
145746bb3d46SRichard Henderson     case 6: /* NBC / SBC -- 8-bit carries */
145846bb3d46SRichard Henderson         test_cb = dup_const(MO_8, INT8_MIN);
145946bb3d46SRichard Henderson         break;
146046bb3d46SRichard Henderson     case 7: /* NHC / SHC -- 16-bit carries */
146146bb3d46SRichard Henderson         test_cb = dup_const(MO_16, INT16_MIN);
146246bb3d46SRichard Henderson         break;
146346bb3d46SRichard Henderson     }
146446bb3d46SRichard Henderson     if (!d) {
146546bb3d46SRichard Henderson         test_cb = (uint32_t)test_cb;
146646bb3d46SRichard Henderson     }
1467b2167459SRichard Henderson 
146846bb3d46SRichard Henderson     if (!test_cb) {
146946bb3d46SRichard Henderson         /* No need to compute carries if we don't need to test them. */
147046bb3d46SRichard Henderson         if (is_add) {
147146bb3d46SRichard Henderson             tcg_gen_add_i64(dest, in1, in2);
147246bb3d46SRichard Henderson         } else {
147346bb3d46SRichard Henderson             tcg_gen_sub_i64(dest, in1, in2);
147446bb3d46SRichard Henderson         }
147546bb3d46SRichard Henderson         cond = do_unit_zero_cond(cf, d, dest);
147646bb3d46SRichard Henderson     } else {
147746bb3d46SRichard Henderson         TCGv_i64 cb = tcg_temp_new_i64();
147846bb3d46SRichard Henderson 
147946bb3d46SRichard Henderson         if (d) {
148046bb3d46SRichard Henderson             TCGv_i64 cb_msb = tcg_temp_new_i64();
148146bb3d46SRichard Henderson             if (is_add) {
148246bb3d46SRichard Henderson                 tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
148346bb3d46SRichard Henderson                 tcg_gen_xor_i64(cb, in1, in2);
148446bb3d46SRichard Henderson             } else {
148546bb3d46SRichard Henderson                 /* See do_sub, !is_b. */
148646bb3d46SRichard Henderson                 TCGv_i64 one = tcg_constant_i64(1);
148746bb3d46SRichard Henderson                 tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
148846bb3d46SRichard Henderson                 tcg_gen_eqv_i64(cb, in1, in2);
148946bb3d46SRichard Henderson             }
149046bb3d46SRichard Henderson             tcg_gen_xor_i64(cb, cb, dest);
149146bb3d46SRichard Henderson             tcg_gen_extract2_i64(cb, cb, cb_msb, 1);
149246bb3d46SRichard Henderson         } else {
149346bb3d46SRichard Henderson             if (is_add) {
149446bb3d46SRichard Henderson                 tcg_gen_add_i64(dest, in1, in2);
149546bb3d46SRichard Henderson                 tcg_gen_xor_i64(cb, in1, in2);
149646bb3d46SRichard Henderson             } else {
149746bb3d46SRichard Henderson                 tcg_gen_sub_i64(dest, in1, in2);
149846bb3d46SRichard Henderson                 tcg_gen_eqv_i64(cb, in1, in2);
149946bb3d46SRichard Henderson             }
150046bb3d46SRichard Henderson             tcg_gen_xor_i64(cb, cb, dest);
150146bb3d46SRichard Henderson             tcg_gen_shri_i64(cb, cb, 1);
150246bb3d46SRichard Henderson         }
150346bb3d46SRichard Henderson 
15043289ea0eSRichard Henderson         cond = cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE,
15053289ea0eSRichard Henderson                             cb, test_cb);
150646bb3d46SRichard Henderson     }
1507b2167459SRichard Henderson 
1508b2167459SRichard Henderson     if (is_tc) {
1509269ca0a9SRichard Henderson         gen_tc(ctx, &cond);
1510b2167459SRichard Henderson     }
1511b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1512b2167459SRichard Henderson 
1513b2167459SRichard Henderson     ctx->null_cond = cond;
1514b2167459SRichard Henderson }
1515b2167459SRichard Henderson 
151686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
15178d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
15188d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
15198d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
15208d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
15216fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base)
152286f8d05fSRichard Henderson {
152386f8d05fSRichard Henderson     TCGv_ptr ptr;
15246fd0c7bcSRichard Henderson     TCGv_i64 tmp;
152586f8d05fSRichard Henderson     TCGv_i64 spc;
152686f8d05fSRichard Henderson 
152786f8d05fSRichard Henderson     if (sp != 0) {
15288d6ae7fbSRichard Henderson         if (sp < 0) {
15298d6ae7fbSRichard Henderson             sp = ~sp;
15308d6ae7fbSRichard Henderson         }
15316fd0c7bcSRichard Henderson         spc = tcg_temp_new_i64();
15328d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
15338d6ae7fbSRichard Henderson         return spc;
153486f8d05fSRichard Henderson     }
1535494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1536494737b7SRichard Henderson         return cpu_srH;
1537494737b7SRichard Henderson     }
153886f8d05fSRichard Henderson 
153986f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
1540aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
15416fd0c7bcSRichard Henderson     spc = tcg_temp_new_i64();
154286f8d05fSRichard Henderson 
1543698240d1SRichard Henderson     /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */
15446fd0c7bcSRichard Henderson     tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5);
15456fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, 030);
15466fd0c7bcSRichard Henderson     tcg_gen_trunc_i64_ptr(ptr, tmp);
154786f8d05fSRichard Henderson 
1548ad75a51eSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, tcg_env);
154986f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
155086f8d05fSRichard Henderson 
155186f8d05fSRichard Henderson     return spc;
155286f8d05fSRichard Henderson }
155386f8d05fSRichard Henderson #endif
155486f8d05fSRichard Henderson 
15556fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs,
1556c53e401eSRichard Henderson                      unsigned rb, unsigned rx, int scale, int64_t disp,
155786f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
155886f8d05fSRichard Henderson {
15596fd0c7bcSRichard Henderson     TCGv_i64 base = load_gpr(ctx, rb);
15606fd0c7bcSRichard Henderson     TCGv_i64 ofs;
15616fd0c7bcSRichard Henderson     TCGv_i64 addr;
156286f8d05fSRichard Henderson 
1563f5b5c857SRichard Henderson     set_insn_breg(ctx, rb);
1564f5b5c857SRichard Henderson 
156586f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
156686f8d05fSRichard Henderson     if (rx) {
1567aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
15686fd0c7bcSRichard Henderson         tcg_gen_shli_i64(ofs, cpu_gr[rx], scale);
15696fd0c7bcSRichard Henderson         tcg_gen_add_i64(ofs, ofs, base);
157086f8d05fSRichard Henderson     } else if (disp || modify) {
1571aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
15726fd0c7bcSRichard Henderson         tcg_gen_addi_i64(ofs, base, disp);
157386f8d05fSRichard Henderson     } else {
157486f8d05fSRichard Henderson         ofs = base;
157586f8d05fSRichard Henderson     }
157686f8d05fSRichard Henderson 
157786f8d05fSRichard Henderson     *pofs = ofs;
15786fd0c7bcSRichard Henderson     *pgva = addr = tcg_temp_new_i64();
15797d50b696SSven Schnelle     tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base,
15807d50b696SSven Schnelle                      gva_offset_mask(ctx->tb_flags));
1581698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY
158286f8d05fSRichard Henderson     if (!is_phys) {
1583d265360fSRichard Henderson         tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base));
158486f8d05fSRichard Henderson     }
158586f8d05fSRichard Henderson #endif
158686f8d05fSRichard Henderson }
158786f8d05fSRichard Henderson 
158896d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
158996d6407fSRichard Henderson  * < 0 for pre-modify,
159096d6407fSRichard Henderson  * > 0 for post-modify,
159196d6407fSRichard Henderson  * = 0 for no base register update.
159296d6407fSRichard Henderson  */
159396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1594c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
159514776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
159696d6407fSRichard Henderson {
15976fd0c7bcSRichard Henderson     TCGv_i64 ofs;
15986fd0c7bcSRichard Henderson     TCGv_i64 addr;
159996d6407fSRichard Henderson 
160096d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
160196d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
160296d6407fSRichard Henderson 
160386f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
160417fe594cSRichard Henderson              MMU_DISABLED(ctx));
1605c1f55d97SRichard Henderson     tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
160686f8d05fSRichard Henderson     if (modify) {
160786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
160896d6407fSRichard Henderson     }
160996d6407fSRichard Henderson }
161096d6407fSRichard Henderson 
161196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1612c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
161314776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
161496d6407fSRichard Henderson {
16156fd0c7bcSRichard Henderson     TCGv_i64 ofs;
16166fd0c7bcSRichard Henderson     TCGv_i64 addr;
161796d6407fSRichard Henderson 
161896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
161996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
162096d6407fSRichard Henderson 
162186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
162217fe594cSRichard Henderson              MMU_DISABLED(ctx));
1623217d1a5eSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
162486f8d05fSRichard Henderson     if (modify) {
162586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
162696d6407fSRichard Henderson     }
162796d6407fSRichard Henderson }
162896d6407fSRichard Henderson 
162996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1630c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
163114776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
163296d6407fSRichard Henderson {
16336fd0c7bcSRichard Henderson     TCGv_i64 ofs;
16346fd0c7bcSRichard Henderson     TCGv_i64 addr;
163596d6407fSRichard Henderson 
163696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
163796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
163896d6407fSRichard Henderson 
163986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
164017fe594cSRichard Henderson              MMU_DISABLED(ctx));
1641217d1a5eSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
164286f8d05fSRichard Henderson     if (modify) {
164386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
164496d6407fSRichard Henderson     }
164596d6407fSRichard Henderson }
164696d6407fSRichard Henderson 
164796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1648c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
164914776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
165096d6407fSRichard Henderson {
16516fd0c7bcSRichard Henderson     TCGv_i64 ofs;
16526fd0c7bcSRichard Henderson     TCGv_i64 addr;
165396d6407fSRichard Henderson 
165496d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
165596d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
165696d6407fSRichard Henderson 
165786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
165817fe594cSRichard Henderson              MMU_DISABLED(ctx));
1659217d1a5eSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
166086f8d05fSRichard Henderson     if (modify) {
166186f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
166296d6407fSRichard Henderson     }
166396d6407fSRichard Henderson }
166496d6407fSRichard Henderson 
16651cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1666c53e401eSRichard Henderson                     unsigned rx, int scale, int64_t disp,
166714776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
166896d6407fSRichard Henderson {
16696fd0c7bcSRichard Henderson     TCGv_i64 dest;
167096d6407fSRichard Henderson 
167196d6407fSRichard Henderson     nullify_over(ctx);
167296d6407fSRichard Henderson 
167396d6407fSRichard Henderson     if (modify == 0) {
167496d6407fSRichard Henderson         /* No base register update.  */
167596d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
167696d6407fSRichard Henderson     } else {
167796d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
1678aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
167996d6407fSRichard Henderson     }
16806fd0c7bcSRichard Henderson     do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
168196d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
168296d6407fSRichard Henderson 
16831cd012a5SRichard Henderson     return nullify_end(ctx);
168496d6407fSRichard Henderson }
168596d6407fSRichard Henderson 
1686740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1687c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
168886f8d05fSRichard Henderson                       unsigned sp, int modify)
168996d6407fSRichard Henderson {
169096d6407fSRichard Henderson     TCGv_i32 tmp;
169196d6407fSRichard Henderson 
169296d6407fSRichard Henderson     nullify_over(ctx);
169396d6407fSRichard Henderson 
169496d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
169586f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
169696d6407fSRichard Henderson     save_frw_i32(rt, tmp);
169796d6407fSRichard Henderson 
169896d6407fSRichard Henderson     if (rt == 0) {
1699ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
170096d6407fSRichard Henderson     }
170196d6407fSRichard Henderson 
1702740038d7SRichard Henderson     return nullify_end(ctx);
170396d6407fSRichard Henderson }
170496d6407fSRichard Henderson 
1705740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1706740038d7SRichard Henderson {
1707740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1708740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1709740038d7SRichard Henderson }
1710740038d7SRichard Henderson 
1711740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1712c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
171386f8d05fSRichard Henderson                       unsigned sp, int modify)
171496d6407fSRichard Henderson {
171596d6407fSRichard Henderson     TCGv_i64 tmp;
171696d6407fSRichard Henderson 
171796d6407fSRichard Henderson     nullify_over(ctx);
171896d6407fSRichard Henderson 
171996d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
1720fc313c64SFrédéric Pétrot     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
172196d6407fSRichard Henderson     save_frd(rt, tmp);
172296d6407fSRichard Henderson 
172396d6407fSRichard Henderson     if (rt == 0) {
1724ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
172596d6407fSRichard Henderson     }
172696d6407fSRichard Henderson 
1727740038d7SRichard Henderson     return nullify_end(ctx);
1728740038d7SRichard Henderson }
1729740038d7SRichard Henderson 
1730740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1731740038d7SRichard Henderson {
1732740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1733740038d7SRichard Henderson                      a->disp, a->sp, a->m);
173496d6407fSRichard Henderson }
173596d6407fSRichard Henderson 
17361cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
1737c53e401eSRichard Henderson                      int64_t disp, unsigned sp,
173814776ab5STony Nguyen                      int modify, MemOp mop)
173996d6407fSRichard Henderson {
174096d6407fSRichard Henderson     nullify_over(ctx);
17416fd0c7bcSRichard Henderson     do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
17421cd012a5SRichard Henderson     return nullify_end(ctx);
174396d6407fSRichard Henderson }
174496d6407fSRichard Henderson 
1745740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1746c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
174786f8d05fSRichard Henderson                        unsigned sp, int modify)
174896d6407fSRichard Henderson {
174996d6407fSRichard Henderson     TCGv_i32 tmp;
175096d6407fSRichard Henderson 
175196d6407fSRichard Henderson     nullify_over(ctx);
175296d6407fSRichard Henderson 
175396d6407fSRichard Henderson     tmp = load_frw_i32(rt);
175486f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
175596d6407fSRichard Henderson 
1756740038d7SRichard Henderson     return nullify_end(ctx);
175796d6407fSRichard Henderson }
175896d6407fSRichard Henderson 
1759740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1760740038d7SRichard Henderson {
1761740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1762740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1763740038d7SRichard Henderson }
1764740038d7SRichard Henderson 
1765740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1766c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
176786f8d05fSRichard Henderson                        unsigned sp, int modify)
176896d6407fSRichard Henderson {
176996d6407fSRichard Henderson     TCGv_i64 tmp;
177096d6407fSRichard Henderson 
177196d6407fSRichard Henderson     nullify_over(ctx);
177296d6407fSRichard Henderson 
177396d6407fSRichard Henderson     tmp = load_frd(rt);
1774fc313c64SFrédéric Pétrot     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
177596d6407fSRichard Henderson 
1776740038d7SRichard Henderson     return nullify_end(ctx);
1777740038d7SRichard Henderson }
1778740038d7SRichard Henderson 
1779740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1780740038d7SRichard Henderson {
1781740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1782740038d7SRichard Henderson                       a->disp, a->sp, a->m);
178396d6407fSRichard Henderson }
178496d6407fSRichard Henderson 
17851ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1786ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1787ebe9383cSRichard Henderson {
1788ebe9383cSRichard Henderson     TCGv_i32 tmp;
1789ebe9383cSRichard Henderson 
1790ebe9383cSRichard Henderson     nullify_over(ctx);
1791ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1792ebe9383cSRichard Henderson 
1793ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1794ebe9383cSRichard Henderson 
1795ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
17961ca74648SRichard Henderson     return nullify_end(ctx);
1797ebe9383cSRichard Henderson }
1798ebe9383cSRichard Henderson 
17991ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1800ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1801ebe9383cSRichard Henderson {
1802ebe9383cSRichard Henderson     TCGv_i32 dst;
1803ebe9383cSRichard Henderson     TCGv_i64 src;
1804ebe9383cSRichard Henderson 
1805ebe9383cSRichard Henderson     nullify_over(ctx);
1806ebe9383cSRichard Henderson     src = load_frd(ra);
1807ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1808ebe9383cSRichard Henderson 
1809ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1810ebe9383cSRichard Henderson 
1811ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
18121ca74648SRichard Henderson     return nullify_end(ctx);
1813ebe9383cSRichard Henderson }
1814ebe9383cSRichard Henderson 
18151ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1816ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1817ebe9383cSRichard Henderson {
1818ebe9383cSRichard Henderson     TCGv_i64 tmp;
1819ebe9383cSRichard Henderson 
1820ebe9383cSRichard Henderson     nullify_over(ctx);
1821ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1822ebe9383cSRichard Henderson 
1823ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1824ebe9383cSRichard Henderson 
1825ebe9383cSRichard Henderson     save_frd(rt, tmp);
18261ca74648SRichard Henderson     return nullify_end(ctx);
1827ebe9383cSRichard Henderson }
1828ebe9383cSRichard Henderson 
18291ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1830ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1831ebe9383cSRichard Henderson {
1832ebe9383cSRichard Henderson     TCGv_i32 src;
1833ebe9383cSRichard Henderson     TCGv_i64 dst;
1834ebe9383cSRichard Henderson 
1835ebe9383cSRichard Henderson     nullify_over(ctx);
1836ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1837ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1838ebe9383cSRichard Henderson 
1839ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1840ebe9383cSRichard Henderson 
1841ebe9383cSRichard Henderson     save_frd(rt, dst);
18421ca74648SRichard Henderson     return nullify_end(ctx);
1843ebe9383cSRichard Henderson }
1844ebe9383cSRichard Henderson 
18451ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1846ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
184731234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1848ebe9383cSRichard Henderson {
1849ebe9383cSRichard Henderson     TCGv_i32 a, b;
1850ebe9383cSRichard Henderson 
1851ebe9383cSRichard Henderson     nullify_over(ctx);
1852ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1853ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1854ebe9383cSRichard Henderson 
1855ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1856ebe9383cSRichard Henderson 
1857ebe9383cSRichard Henderson     save_frw_i32(rt, a);
18581ca74648SRichard Henderson     return nullify_end(ctx);
1859ebe9383cSRichard Henderson }
1860ebe9383cSRichard Henderson 
18611ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1862ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
186331234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1864ebe9383cSRichard Henderson {
1865ebe9383cSRichard Henderson     TCGv_i64 a, b;
1866ebe9383cSRichard Henderson 
1867ebe9383cSRichard Henderson     nullify_over(ctx);
1868ebe9383cSRichard Henderson     a = load_frd0(ra);
1869ebe9383cSRichard Henderson     b = load_frd0(rb);
1870ebe9383cSRichard Henderson 
1871ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1872ebe9383cSRichard Henderson 
1873ebe9383cSRichard Henderson     save_frd(rt, a);
18741ca74648SRichard Henderson     return nullify_end(ctx);
1875ebe9383cSRichard Henderson }
1876ebe9383cSRichard Henderson 
187798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
187898cd9ca7SRichard Henderson    have already had nullification handled.  */
18792644f80bSRichard Henderson static bool do_dbranch(DisasContext *ctx, int64_t disp,
188098cd9ca7SRichard Henderson                        unsigned link, bool is_n)
188198cd9ca7SRichard Henderson {
1882bc921866SRichard Henderson     ctx->iaq_j = iaqe_branchi(ctx, disp);
18832644f80bSRichard Henderson 
188498cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
188543541db0SRichard Henderson         install_link(ctx, link, false);
188698cd9ca7SRichard Henderson         if (is_n) {
1887d08ad0e0SRichard Henderson             if (use_nullify_skip(ctx)) {
1888d08ad0e0SRichard Henderson                 nullify_set(ctx, 0);
1889d27fe7c3SRichard Henderson                 store_psw_xb(ctx, 0);
1890bc921866SRichard Henderson                 gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL);
1891d08ad0e0SRichard Henderson                 ctx->base.is_jmp = DISAS_NORETURN;
1892d08ad0e0SRichard Henderson                 return true;
1893d08ad0e0SRichard Henderson             }
189498cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
189598cd9ca7SRichard Henderson         }
1896bc921866SRichard Henderson         ctx->iaq_n = &ctx->iaq_j;
1897d27fe7c3SRichard Henderson         ctx->psw_b_next = true;
189898cd9ca7SRichard Henderson     } else {
189998cd9ca7SRichard Henderson         nullify_over(ctx);
190098cd9ca7SRichard Henderson 
190143541db0SRichard Henderson         install_link(ctx, link, false);
190298cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
190398cd9ca7SRichard Henderson             nullify_set(ctx, 0);
1904d27fe7c3SRichard Henderson             store_psw_xb(ctx, 0);
1905bc921866SRichard Henderson             gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL);
190698cd9ca7SRichard Henderson         } else {
190798cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
1908d27fe7c3SRichard Henderson             store_psw_xb(ctx, PSW_B);
1909bc921866SRichard Henderson             gen_goto_tb(ctx, 0, &ctx->iaq_b, &ctx->iaq_j);
191098cd9ca7SRichard Henderson         }
191131234768SRichard Henderson         nullify_end(ctx);
191298cd9ca7SRichard Henderson 
191398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1914d27fe7c3SRichard Henderson         store_psw_xb(ctx, 0);
1915bc921866SRichard Henderson         gen_goto_tb(ctx, 1, &ctx->iaq_b, NULL);
191631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
191798cd9ca7SRichard Henderson     }
191801afb7beSRichard Henderson     return true;
191998cd9ca7SRichard Henderson }
192098cd9ca7SRichard Henderson 
192198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
192298cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1923c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n,
192498cd9ca7SRichard Henderson                        DisasCond *cond)
192598cd9ca7SRichard Henderson {
1926bc921866SRichard Henderson     DisasIAQE next;
192798cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
192898cd9ca7SRichard Henderson     TCGCond c = cond->c;
192998cd9ca7SRichard Henderson     bool n;
193098cd9ca7SRichard Henderson 
193198cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
193298cd9ca7SRichard Henderson 
193398cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
193498cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
19352644f80bSRichard Henderson         return do_dbranch(ctx, disp, 0, is_n && disp >= 0);
193698cd9ca7SRichard Henderson     }
193798cd9ca7SRichard Henderson 
193898cd9ca7SRichard Henderson     taken = gen_new_label();
19396fd0c7bcSRichard Henderson     tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken);
194098cd9ca7SRichard Henderson 
194198cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
194298cd9ca7SRichard Henderson     n = is_n && disp < 0;
194398cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
194498cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1945d27fe7c3SRichard Henderson         store_psw_xb(ctx, 0);
1946bc921866SRichard Henderson         next = iaqe_incr(&ctx->iaq_b, 4);
1947bc921866SRichard Henderson         gen_goto_tb(ctx, 0, &next, NULL);
194898cd9ca7SRichard Henderson     } else {
194998cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
195098cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
195198cd9ca7SRichard Henderson             ctx->null_lab = NULL;
195298cd9ca7SRichard Henderson         }
195398cd9ca7SRichard Henderson         nullify_set(ctx, n);
1954d27fe7c3SRichard Henderson         store_psw_xb(ctx, 0);
1955bc921866SRichard Henderson         gen_goto_tb(ctx, 0, &ctx->iaq_b, NULL);
195698cd9ca7SRichard Henderson     }
195798cd9ca7SRichard Henderson 
195898cd9ca7SRichard Henderson     gen_set_label(taken);
195998cd9ca7SRichard Henderson 
196098cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
196198cd9ca7SRichard Henderson     n = is_n && disp >= 0;
1962bc921866SRichard Henderson 
1963bc921866SRichard Henderson     next = iaqe_branchi(ctx, disp);
196498cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
196598cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1966d27fe7c3SRichard Henderson         store_psw_xb(ctx, 0);
1967bc921866SRichard Henderson         gen_goto_tb(ctx, 1, &next, NULL);
196898cd9ca7SRichard Henderson     } else {
196998cd9ca7SRichard Henderson         nullify_set(ctx, n);
1970d27fe7c3SRichard Henderson         store_psw_xb(ctx, PSW_B);
1971bc921866SRichard Henderson         gen_goto_tb(ctx, 1, &ctx->iaq_b, &next);
197298cd9ca7SRichard Henderson     }
197398cd9ca7SRichard Henderson 
197498cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
197598cd9ca7SRichard Henderson     if (ctx->null_lab) {
197698cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
197798cd9ca7SRichard Henderson         ctx->null_lab = NULL;
197831234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
197998cd9ca7SRichard Henderson     } else {
198031234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198198cd9ca7SRichard Henderson     }
198201afb7beSRichard Henderson     return true;
198398cd9ca7SRichard Henderson }
198498cd9ca7SRichard Henderson 
1985bc921866SRichard Henderson /*
1986bc921866SRichard Henderson  * Emit an unconditional branch to an indirect target, in ctx->iaq_j.
1987bc921866SRichard Henderson  * This handles nullification of the branch itself.
1988bc921866SRichard Henderson  */
1989bc921866SRichard Henderson static bool do_ibranch(DisasContext *ctx, unsigned link,
1990bc921866SRichard Henderson                        bool with_sr0, bool is_n)
199198cd9ca7SRichard Henderson {
1992d582c1faSRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
1993019f4159SRichard Henderson         install_link(ctx, link, with_sr0);
199498cd9ca7SRichard Henderson         if (is_n) {
1995c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1996bc921866SRichard Henderson                 install_iaq_entries(ctx, &ctx->iaq_j, NULL);
1997c301f34eSRichard Henderson                 nullify_set(ctx, 0);
199831234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
199901afb7beSRichard Henderson                 return true;
2000c301f34eSRichard Henderson             }
200198cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
200298cd9ca7SRichard Henderson         }
2003bc921866SRichard Henderson         ctx->iaq_n = &ctx->iaq_j;
2004d27fe7c3SRichard Henderson         ctx->psw_b_next = true;
2005d582c1faSRichard Henderson         return true;
2006d582c1faSRichard Henderson     }
200798cd9ca7SRichard Henderson 
2008d582c1faSRichard Henderson     nullify_over(ctx);
2009d582c1faSRichard Henderson 
2010019f4159SRichard Henderson     install_link(ctx, link, with_sr0);
2011d582c1faSRichard Henderson     if (is_n && use_nullify_skip(ctx)) {
2012bc921866SRichard Henderson         install_iaq_entries(ctx, &ctx->iaq_j, NULL);
2013d582c1faSRichard Henderson         nullify_set(ctx, 0);
2014d27fe7c3SRichard Henderson         store_psw_xb(ctx, 0);
2015d582c1faSRichard Henderson     } else {
2016bc921866SRichard Henderson         install_iaq_entries(ctx, &ctx->iaq_b, &ctx->iaq_j);
2017d582c1faSRichard Henderson         nullify_set(ctx, is_n);
2018d27fe7c3SRichard Henderson         store_psw_xb(ctx, PSW_B);
2019d582c1faSRichard Henderson     }
2020d582c1faSRichard Henderson 
20217f11636dSEmilio G. Cota     tcg_gen_lookup_and_goto_ptr();
2022d582c1faSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
202301afb7beSRichard Henderson     return nullify_end(ctx);
202498cd9ca7SRichard Henderson }
202598cd9ca7SRichard Henderson 
2026660eefe1SRichard Henderson /* Implement
2027660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
2028660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
2029660eefe1SRichard Henderson  *    else
2030660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
2031660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
2032660eefe1SRichard Henderson  */
20336fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset)
2034660eefe1SRichard Henderson {
20351874e6c2SRichard Henderson     TCGv_i64 dest = tcg_temp_new_i64();
2036660eefe1SRichard Henderson     switch (ctx->privilege) {
2037660eefe1SRichard Henderson     case 0:
2038660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
20391874e6c2SRichard Henderson         tcg_gen_mov_i64(dest, offset);
20401874e6c2SRichard Henderson         break;
2041660eefe1SRichard Henderson     case 3:
2042993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
20436fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, offset, 3);
2044660eefe1SRichard Henderson         break;
2045660eefe1SRichard Henderson     default:
20466fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, offset, -4);
20476fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, ctx->privilege);
20480bb02029SRichard Henderson         tcg_gen_umax_i64(dest, dest, offset);
2049660eefe1SRichard Henderson         break;
2050660eefe1SRichard Henderson     }
2051660eefe1SRichard Henderson     return dest;
2052660eefe1SRichard Henderson }
2053660eefe1SRichard Henderson 
2054ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
20557ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
20567ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
20577ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
20587ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
20597ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
20607ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
20617ad439dfSRichard Henderson    aforementioned BE.  */
206231234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
20637ad439dfSRichard Henderson {
20640d89cb7cSRichard Henderson     assert(ctx->iaq_f.disp == 0);
20650d89cb7cSRichard Henderson 
20667ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
20677ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
20688b81968cSMichael Tokarev        next insn within the privileged page.  */
20697ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
20707ad439dfSRichard Henderson     case TCG_COND_NEVER:
20717ad439dfSRichard Henderson         break;
20727ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
20736fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, 0);
20747ad439dfSRichard Henderson         goto do_sigill;
20757ad439dfSRichard Henderson     default:
20767ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
20777ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
20787ad439dfSRichard Henderson         g_assert_not_reached();
20797ad439dfSRichard Henderson     }
20807ad439dfSRichard Henderson 
20815ae8adbbSRichard Henderson     /* If PSW[B] is set, the B,GATE insn would trap. */
20825ae8adbbSRichard Henderson     if (ctx->psw_xb & PSW_B) {
20837ad439dfSRichard Henderson         goto do_sigill;
20847ad439dfSRichard Henderson     }
20857ad439dfSRichard Henderson 
20860d89cb7cSRichard Henderson     switch (ctx->base.pc_first) {
20877ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
20882986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
208931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
209031234768SRichard Henderson         break;
20917ad439dfSRichard Henderson 
20927ad439dfSRichard Henderson     case 0xb0: /* LWS */
20937ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
209431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
209531234768SRichard Henderson         break;
20967ad439dfSRichard Henderson 
20977ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
2098bc921866SRichard Henderson         {
2099bc921866SRichard Henderson             DisasIAQE next = { .base = tcg_temp_new_i64() };
2100bc921866SRichard Henderson 
2101bc921866SRichard Henderson             tcg_gen_st_i64(cpu_gr[26], tcg_env,
2102bc921866SRichard Henderson                            offsetof(CPUHPPAState, cr[27]));
21033c13b0ffSRichard Henderson             tcg_gen_ori_i64(next.base, cpu_gr[31], PRIV_USER);
2104bc921866SRichard Henderson             install_iaq_entries(ctx, &next, NULL);
210531234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
2106bc921866SRichard Henderson         }
210731234768SRichard Henderson         break;
21087ad439dfSRichard Henderson 
21097ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
21107ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
211131234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
211231234768SRichard Henderson         break;
21137ad439dfSRichard Henderson 
21147ad439dfSRichard Henderson     default:
21157ad439dfSRichard Henderson     do_sigill:
21162986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
211731234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
211831234768SRichard Henderson         break;
21197ad439dfSRichard Henderson     }
21207ad439dfSRichard Henderson }
2121ba1d0b44SRichard Henderson #endif
21227ad439dfSRichard Henderson 
2123deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2124b2167459SRichard Henderson {
2125e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
212631234768SRichard Henderson     return true;
2127b2167459SRichard Henderson }
2128b2167459SRichard Henderson 
212940f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
213098a9cb79SRichard Henderson {
213131234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
213298a9cb79SRichard Henderson }
213398a9cb79SRichard Henderson 
2134e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
213598a9cb79SRichard Henderson {
213698a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
213798a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
213898a9cb79SRichard Henderson 
2139e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
214031234768SRichard Henderson     return true;
214198a9cb79SRichard Henderson }
214298a9cb79SRichard Henderson 
2143c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
214498a9cb79SRichard Henderson {
2145bc921866SRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
214698a9cb79SRichard Henderson 
2147bc921866SRichard Henderson     copy_iaoq_entry(ctx, dest, &ctx->iaq_f);
2148bc921866SRichard Henderson     tcg_gen_andi_i64(dest, dest, -4);
2149bc921866SRichard Henderson 
2150bc921866SRichard Henderson     save_gpr(ctx, a->t, dest);
2151e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
215231234768SRichard Henderson     return true;
215398a9cb79SRichard Henderson }
215498a9cb79SRichard Henderson 
2155c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
215698a9cb79SRichard Henderson {
2157c603e14aSRichard Henderson     unsigned rt = a->t;
2158c603e14aSRichard Henderson     unsigned rs = a->sp;
215933423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
216098a9cb79SRichard Henderson 
216133423472SRichard Henderson     load_spr(ctx, t0, rs);
216233423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
216333423472SRichard Henderson 
2164967662cdSRichard Henderson     save_gpr(ctx, rt, t0);
216598a9cb79SRichard Henderson 
2166e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
216731234768SRichard Henderson     return true;
216898a9cb79SRichard Henderson }
216998a9cb79SRichard Henderson 
2170c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
217198a9cb79SRichard Henderson {
2172c603e14aSRichard Henderson     unsigned rt = a->t;
2173c603e14aSRichard Henderson     unsigned ctl = a->r;
21746fd0c7bcSRichard Henderson     TCGv_i64 tmp;
217598a9cb79SRichard Henderson 
217698a9cb79SRichard Henderson     switch (ctl) {
217735136a77SRichard Henderson     case CR_SAR:
2178c603e14aSRichard Henderson         if (a->e == 0) {
217998a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
218098a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
21816fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
218298a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
218335136a77SRichard Henderson             goto done;
218498a9cb79SRichard Henderson         }
218598a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
218635136a77SRichard Henderson         goto done;
218735136a77SRichard Henderson     case CR_IT: /* Interval Timer */
218835136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
218935136a77SRichard Henderson         nullify_over(ctx);
219098a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
2191dfd1b812SRichard Henderson         if (translator_io_start(&ctx->base)) {
219231234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
219349c29d6cSRichard Henderson         }
21940c58c1bcSRichard Henderson         gen_helper_read_interval_timer(tmp);
219598a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
219631234768SRichard Henderson         return nullify_end(ctx);
219798a9cb79SRichard Henderson     case 26:
219898a9cb79SRichard Henderson     case 27:
219998a9cb79SRichard Henderson         break;
220098a9cb79SRichard Henderson     default:
220198a9cb79SRichard Henderson         /* All other control registers are privileged.  */
220235136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
220335136a77SRichard Henderson         break;
220498a9cb79SRichard Henderson     }
220598a9cb79SRichard Henderson 
2206aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
22076fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
220835136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
220935136a77SRichard Henderson 
221035136a77SRichard Henderson  done:
2211e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
221231234768SRichard Henderson     return true;
221398a9cb79SRichard Henderson }
221498a9cb79SRichard Henderson 
2215c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
221633423472SRichard Henderson {
2217c603e14aSRichard Henderson     unsigned rr = a->r;
2218c603e14aSRichard Henderson     unsigned rs = a->sp;
2219967662cdSRichard Henderson     TCGv_i64 tmp;
222033423472SRichard Henderson 
222133423472SRichard Henderson     if (rs >= 5) {
222233423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
222333423472SRichard Henderson     }
222433423472SRichard Henderson     nullify_over(ctx);
222533423472SRichard Henderson 
2226967662cdSRichard Henderson     tmp = tcg_temp_new_i64();
2227967662cdSRichard Henderson     tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32);
222833423472SRichard Henderson 
222933423472SRichard Henderson     if (rs >= 4) {
2230967662cdSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs]));
2231494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
223233423472SRichard Henderson     } else {
2233967662cdSRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], tmp);
223433423472SRichard Henderson     }
223533423472SRichard Henderson 
223631234768SRichard Henderson     return nullify_end(ctx);
223733423472SRichard Henderson }
223833423472SRichard Henderson 
2239c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
224098a9cb79SRichard Henderson {
2241c603e14aSRichard Henderson     unsigned ctl = a->t;
22426fd0c7bcSRichard Henderson     TCGv_i64 reg;
22436fd0c7bcSRichard Henderson     TCGv_i64 tmp;
224498a9cb79SRichard Henderson 
224535136a77SRichard Henderson     if (ctl == CR_SAR) {
22464845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
2247aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
22486fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31);
224998a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
225098a9cb79SRichard Henderson 
2251e0137378SRichard Henderson         ctx->null_cond = cond_make_f();
225231234768SRichard Henderson         return true;
225398a9cb79SRichard Henderson     }
225498a9cb79SRichard Henderson 
225535136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
225635136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
225735136a77SRichard Henderson 
2258c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
225935136a77SRichard Henderson     nullify_over(ctx);
22604c34bab0SHelge Deller 
22614c34bab0SHelge Deller     if (ctx->is_pa20) {
22624845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
22634c34bab0SHelge Deller     } else {
22644c34bab0SHelge Deller         reg = tcg_temp_new_i64();
22654c34bab0SHelge Deller         tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r));
22664c34bab0SHelge Deller     }
22674845f015SSven Schnelle 
226835136a77SRichard Henderson     switch (ctl) {
226935136a77SRichard Henderson     case CR_IT:
2270104281c1SRichard Henderson         if (translator_io_start(&ctx->base)) {
2271104281c1SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2272104281c1SRichard Henderson         }
2273ad75a51eSRichard Henderson         gen_helper_write_interval_timer(tcg_env, reg);
227435136a77SRichard Henderson         break;
22754f5f2548SRichard Henderson     case CR_EIRR:
22766ebebea7SRichard Henderson         /* Helper modifies interrupt lines and is therefore IO. */
22776ebebea7SRichard Henderson         translator_io_start(&ctx->base);
2278ad75a51eSRichard Henderson         gen_helper_write_eirr(tcg_env, reg);
22796ebebea7SRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
228031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
22814f5f2548SRichard Henderson         break;
22824f5f2548SRichard Henderson 
228335136a77SRichard Henderson     case CR_IIASQ:
228435136a77SRichard Henderson     case CR_IIAOQ:
228535136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
228635136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
2287aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
22886fd0c7bcSRichard Henderson         tcg_gen_ld_i64(tmp, tcg_env,
228935136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
22906fd0c7bcSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
22916fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env,
229235136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
229335136a77SRichard Henderson         break;
229435136a77SRichard Henderson 
2295d5de20bdSSven Schnelle     case CR_PID1:
2296d5de20bdSSven Schnelle     case CR_PID2:
2297d5de20bdSSven Schnelle     case CR_PID3:
2298d5de20bdSSven Schnelle     case CR_PID4:
22996fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2300d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2301ad75a51eSRichard Henderson         gen_helper_change_prot_id(tcg_env);
2302d5de20bdSSven Schnelle #endif
2303d5de20bdSSven Schnelle         break;
2304d5de20bdSSven Schnelle 
23056ebebea7SRichard Henderson     case CR_EIEM:
23066ebebea7SRichard Henderson         /* Exit to re-evaluate interrupts in the main loop. */
23076ebebea7SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
23086ebebea7SRichard Henderson         /* FALLTHRU */
230935136a77SRichard Henderson     default:
23106fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
231135136a77SRichard Henderson         break;
231235136a77SRichard Henderson     }
231331234768SRichard Henderson     return nullify_end(ctx);
23144f5f2548SRichard Henderson #endif
231535136a77SRichard Henderson }
231635136a77SRichard Henderson 
2317c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
231898a9cb79SRichard Henderson {
2319aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
232098a9cb79SRichard Henderson 
23216fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, load_gpr(ctx, a->r));
23226fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31);
232398a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
232498a9cb79SRichard Henderson 
2325e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
232631234768SRichard Henderson     return true;
232798a9cb79SRichard Henderson }
232898a9cb79SRichard Henderson 
2329e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
233098a9cb79SRichard Henderson {
23316fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
233298a9cb79SRichard Henderson 
23332330504cSHelge Deller #ifdef CONFIG_USER_ONLY
23342330504cSHelge Deller     /* We don't implement space registers in user mode. */
23356fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
23362330504cSHelge Deller #else
2337967662cdSRichard Henderson     tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
2338967662cdSRichard Henderson     tcg_gen_shri_i64(dest, dest, 32);
23392330504cSHelge Deller #endif
2340e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
234198a9cb79SRichard Henderson 
2342e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
234331234768SRichard Henderson     return true;
234498a9cb79SRichard Henderson }
234598a9cb79SRichard Henderson 
2346e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2347e36f27efSRichard Henderson {
23487b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY
2349e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23507b2d70a1SHelge Deller #else
23516fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2352e1b5a5edSRichard Henderson 
23537b2d70a1SHelge Deller     /* HP-UX 11i and HP ODE use rsm for read-access to PSW */
23547b2d70a1SHelge Deller     if (a->i) {
23557b2d70a1SHelge Deller         CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23567b2d70a1SHelge Deller     }
23577b2d70a1SHelge Deller 
2358e1b5a5edSRichard Henderson     nullify_over(ctx);
2359e1b5a5edSRichard Henderson 
2360aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
23616fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
23626fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ~a->i);
2363ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2364e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2365e1b5a5edSRichard Henderson 
2366e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
236731234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
236831234768SRichard Henderson     return nullify_end(ctx);
2369e36f27efSRichard Henderson #endif
2370e1b5a5edSRichard Henderson }
2371e1b5a5edSRichard Henderson 
2372e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2373e1b5a5edSRichard Henderson {
2374e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2375e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
23766fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2377e1b5a5edSRichard Henderson 
2378e1b5a5edSRichard Henderson     nullify_over(ctx);
2379e1b5a5edSRichard Henderson 
2380aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
23816fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
23826fd0c7bcSRichard Henderson     tcg_gen_ori_i64(tmp, tmp, a->i);
2383ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2384e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2385e1b5a5edSRichard Henderson 
2386e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
238731234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
238831234768SRichard Henderson     return nullify_end(ctx);
2389e36f27efSRichard Henderson #endif
2390e1b5a5edSRichard Henderson }
2391e1b5a5edSRichard Henderson 
2392c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2393e1b5a5edSRichard Henderson {
2394e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2395c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
23966fd0c7bcSRichard Henderson     TCGv_i64 tmp, reg;
2397e1b5a5edSRichard Henderson     nullify_over(ctx);
2398e1b5a5edSRichard Henderson 
2399c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2400aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
2401ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, reg);
2402e1b5a5edSRichard Henderson 
2403e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
240431234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
240531234768SRichard Henderson     return nullify_end(ctx);
2406c603e14aSRichard Henderson #endif
2407e1b5a5edSRichard Henderson }
2408f49b3537SRichard Henderson 
2409e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2410f49b3537SRichard Henderson {
2411f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2412e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2413f49b3537SRichard Henderson     nullify_over(ctx);
2414f49b3537SRichard Henderson 
2415e36f27efSRichard Henderson     if (rfi_r) {
2416ad75a51eSRichard Henderson         gen_helper_rfi_r(tcg_env);
2417f49b3537SRichard Henderson     } else {
2418ad75a51eSRichard Henderson         gen_helper_rfi(tcg_env);
2419f49b3537SRichard Henderson     }
242031234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
242107ea28b4SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
242231234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2423f49b3537SRichard Henderson 
242431234768SRichard Henderson     return nullify_end(ctx);
2425e36f27efSRichard Henderson #endif
2426f49b3537SRichard Henderson }
24276210db05SHelge Deller 
2428e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2429e36f27efSRichard Henderson {
2430e36f27efSRichard Henderson     return do_rfi(ctx, false);
2431e36f27efSRichard Henderson }
2432e36f27efSRichard Henderson 
2433e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2434e36f27efSRichard Henderson {
2435e36f27efSRichard Henderson     return do_rfi(ctx, true);
2436e36f27efSRichard Henderson }
2437e36f27efSRichard Henderson 
243896927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
24396210db05SHelge Deller {
24406210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
244196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
2442d27fe7c3SRichard Henderson     set_psw_xb(ctx, 0);
24436210db05SHelge Deller     nullify_over(ctx);
2444ad75a51eSRichard Henderson     gen_helper_halt(tcg_env);
244531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
244631234768SRichard Henderson     return nullify_end(ctx);
244796927adbSRichard Henderson #endif
24486210db05SHelge Deller }
244996927adbSRichard Henderson 
245096927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
245196927adbSRichard Henderson {
245296927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
245396927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
2454d27fe7c3SRichard Henderson     set_psw_xb(ctx, 0);
245596927adbSRichard Henderson     nullify_over(ctx);
2456ad75a51eSRichard Henderson     gen_helper_reset(tcg_env);
245796927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
245896927adbSRichard Henderson     return nullify_end(ctx);
245996927adbSRichard Henderson #endif
246096927adbSRichard Henderson }
2461e1b5a5edSRichard Henderson 
2462558c09beSRichard Henderson static bool do_getshadowregs(DisasContext *ctx)
24634a4554c6SHelge Deller {
24644a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24654a4554c6SHelge Deller     nullify_over(ctx);
2466558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0]));
2467558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1]));
2468558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2]));
2469558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3]));
2470558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4]));
2471558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5]));
2472558c09beSRichard Henderson     tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6]));
24734a4554c6SHelge Deller     return nullify_end(ctx);
2474558c09beSRichard Henderson }
2475558c09beSRichard Henderson 
24763bdf2081SHelge Deller static bool do_putshadowregs(DisasContext *ctx)
24773bdf2081SHelge Deller {
24783bdf2081SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24793bdf2081SHelge Deller     nullify_over(ctx);
24803bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0]));
24813bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1]));
24823bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2]));
24833bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3]));
24843bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4]));
24853bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5]));
24863bdf2081SHelge Deller     tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6]));
24873bdf2081SHelge Deller     return nullify_end(ctx);
24883bdf2081SHelge Deller }
24893bdf2081SHelge Deller 
2490558c09beSRichard Henderson static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
2491558c09beSRichard Henderson {
2492558c09beSRichard Henderson     return do_getshadowregs(ctx);
24934a4554c6SHelge Deller }
24944a4554c6SHelge Deller 
2495deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
249698a9cb79SRichard Henderson {
2497deee69a1SRichard Henderson     if (a->m) {
24986fd0c7bcSRichard Henderson         TCGv_i64 dest = dest_gpr(ctx, a->b);
24996fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->b);
25006fd0c7bcSRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->x);
250198a9cb79SRichard Henderson 
250298a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
25036fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, src1, src2);
2504deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2505deee69a1SRichard Henderson     }
2506e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
250731234768SRichard Henderson     return true;
250898a9cb79SRichard Henderson }
250998a9cb79SRichard Henderson 
2510ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a)
2511ad1fdacdSSven Schnelle {
2512ad1fdacdSSven Schnelle     /* End TB for flush instruction cache, so we pick up new insns. */
2513ad1fdacdSSven Schnelle     ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2514ad1fdacdSSven Schnelle     return trans_nop_addrx(ctx, a);
2515ad1fdacdSSven Schnelle }
2516ad1fdacdSSven Schnelle 
2517deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
251898a9cb79SRichard Henderson {
25196fd0c7bcSRichard Henderson     TCGv_i64 dest, ofs;
2520eed14219SRichard Henderson     TCGv_i32 level, want;
25216fd0c7bcSRichard Henderson     TCGv_i64 addr;
252298a9cb79SRichard Henderson 
252398a9cb79SRichard Henderson     nullify_over(ctx);
252498a9cb79SRichard Henderson 
2525deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2526deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2527eed14219SRichard Henderson 
2528deee69a1SRichard Henderson     if (a->imm) {
2529e5d487c9SRichard Henderson         level = tcg_constant_i32(a->ri & 3);
253098a9cb79SRichard Henderson     } else {
2531eed14219SRichard Henderson         level = tcg_temp_new_i32();
25326fd0c7bcSRichard Henderson         tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri));
2533eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
253498a9cb79SRichard Henderson     }
253529dd6f64SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
2536eed14219SRichard Henderson 
2537ad75a51eSRichard Henderson     gen_helper_probe(dest, tcg_env, addr, level, want);
2538eed14219SRichard Henderson 
2539deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
254031234768SRichard Henderson     return nullify_end(ctx);
254198a9cb79SRichard Henderson }
254298a9cb79SRichard Henderson 
2543deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
25448d6ae7fbSRichard Henderson {
25458577f354SRichard Henderson     if (ctx->is_pa20) {
25468577f354SRichard Henderson         return false;
25478577f354SRichard Henderson     }
2548deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2549deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25506fd0c7bcSRichard Henderson     TCGv_i64 addr;
25516fd0c7bcSRichard Henderson     TCGv_i64 ofs, reg;
25528d6ae7fbSRichard Henderson 
25538d6ae7fbSRichard Henderson     nullify_over(ctx);
25548d6ae7fbSRichard Henderson 
2555deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2556deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2557deee69a1SRichard Henderson     if (a->addr) {
25588577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
25598d6ae7fbSRichard Henderson     } else {
25608577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
25618d6ae7fbSRichard Henderson     }
25628d6ae7fbSRichard Henderson 
256332dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
256432dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
256531234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
256631234768SRichard Henderson     }
256731234768SRichard Henderson     return nullify_end(ctx);
2568deee69a1SRichard Henderson #endif
25698d6ae7fbSRichard Henderson }
257063300a00SRichard Henderson 
2571eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local)
257263300a00SRichard Henderson {
2573deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2574deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25756fd0c7bcSRichard Henderson     TCGv_i64 addr;
25766fd0c7bcSRichard Henderson     TCGv_i64 ofs;
257763300a00SRichard Henderson 
257863300a00SRichard Henderson     nullify_over(ctx);
257963300a00SRichard Henderson 
2580deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2581eb25d10fSHelge Deller 
2582eb25d10fSHelge Deller     /*
2583eb25d10fSHelge Deller      * Page align now, rather than later, so that we can add in the
2584eb25d10fSHelge Deller      * page_size field from pa2.0 from the low 4 bits of GR[b].
2585eb25d10fSHelge Deller      */
2586eb25d10fSHelge Deller     tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK);
2587eb25d10fSHelge Deller     if (ctx->is_pa20) {
2588eb25d10fSHelge Deller         tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4);
258963300a00SRichard Henderson     }
2590eb25d10fSHelge Deller 
2591eb25d10fSHelge Deller     if (local) {
2592eb25d10fSHelge Deller         gen_helper_ptlb_l(tcg_env, addr);
259363300a00SRichard Henderson     } else {
2594ad75a51eSRichard Henderson         gen_helper_ptlb(tcg_env, addr);
259563300a00SRichard Henderson     }
259663300a00SRichard Henderson 
2597eb25d10fSHelge Deller     if (a->m) {
2598eb25d10fSHelge Deller         save_gpr(ctx, a->b, ofs);
2599eb25d10fSHelge Deller     }
2600eb25d10fSHelge Deller 
2601eb25d10fSHelge Deller     /* Exit TB for TLB change if mmu is enabled.  */
2602eb25d10fSHelge Deller     if (ctx->tb_flags & PSW_C) {
2603eb25d10fSHelge Deller         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2604eb25d10fSHelge Deller     }
2605eb25d10fSHelge Deller     return nullify_end(ctx);
2606eb25d10fSHelge Deller #endif
2607eb25d10fSHelge Deller }
2608eb25d10fSHelge Deller 
2609eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a)
2610eb25d10fSHelge Deller {
2611eb25d10fSHelge Deller     return do_pxtlb(ctx, a, false);
2612eb25d10fSHelge Deller }
2613eb25d10fSHelge Deller 
2614eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a)
2615eb25d10fSHelge Deller {
2616eb25d10fSHelge Deller     return ctx->is_pa20 && do_pxtlb(ctx, a, true);
2617eb25d10fSHelge Deller }
2618eb25d10fSHelge Deller 
2619eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a)
2620eb25d10fSHelge Deller {
2621eb25d10fSHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2622eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY
2623eb25d10fSHelge Deller     nullify_over(ctx);
2624eb25d10fSHelge Deller 
2625eb25d10fSHelge Deller     trans_nop_addrx(ctx, a);
2626eb25d10fSHelge Deller     gen_helper_ptlbe(tcg_env);
2627eb25d10fSHelge Deller 
262863300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
262932dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
263031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
263131234768SRichard Henderson     }
263231234768SRichard Henderson     return nullify_end(ctx);
2633deee69a1SRichard Henderson #endif
263463300a00SRichard Henderson }
26352dfcca9fSRichard Henderson 
26366797c315SNick Hudson /*
26376797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
26386797c315SNick Hudson  * See
26396797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
26406797c315SNick Hudson  *     page 13-9 (195/206)
26416797c315SNick Hudson  */
26426797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
26436797c315SNick Hudson {
26448577f354SRichard Henderson     if (ctx->is_pa20) {
26458577f354SRichard Henderson         return false;
26468577f354SRichard Henderson     }
26476797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
26486797c315SNick Hudson #ifndef CONFIG_USER_ONLY
26496fd0c7bcSRichard Henderson     TCGv_i64 addr, atl, stl;
26506fd0c7bcSRichard Henderson     TCGv_i64 reg;
26516797c315SNick Hudson 
26526797c315SNick Hudson     nullify_over(ctx);
26536797c315SNick Hudson 
26546797c315SNick Hudson     /*
26556797c315SNick Hudson      * FIXME:
26566797c315SNick Hudson      *  if (not (pcxl or pcxl2))
26576797c315SNick Hudson      *    return gen_illegal(ctx);
26586797c315SNick Hudson      */
26596797c315SNick Hudson 
26606fd0c7bcSRichard Henderson     atl = tcg_temp_new_i64();
26616fd0c7bcSRichard Henderson     stl = tcg_temp_new_i64();
26626fd0c7bcSRichard Henderson     addr = tcg_temp_new_i64();
26636797c315SNick Hudson 
2664ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(stl, tcg_env,
26656797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
26666797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
2667ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(atl, tcg_env,
26686797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
26696797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
26706797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
2671d265360fSRichard Henderson     tcg_gen_or_i64(addr, atl, stl);
26726797c315SNick Hudson 
26736797c315SNick Hudson     reg = load_gpr(ctx, a->r);
26746797c315SNick Hudson     if (a->addr) {
26758577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
26766797c315SNick Hudson     } else {
26778577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
26786797c315SNick Hudson     }
26796797c315SNick Hudson 
26806797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
26816797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
26826797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
26836797c315SNick Hudson     }
26846797c315SNick Hudson     return nullify_end(ctx);
26856797c315SNick Hudson #endif
26866797c315SNick Hudson }
26876797c315SNick Hudson 
26888577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a)
26898577f354SRichard Henderson {
26908577f354SRichard Henderson     if (!ctx->is_pa20) {
26918577f354SRichard Henderson         return false;
26928577f354SRichard Henderson     }
26938577f354SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
26948577f354SRichard Henderson #ifndef CONFIG_USER_ONLY
26958577f354SRichard Henderson     nullify_over(ctx);
26968577f354SRichard Henderson     {
26978577f354SRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
26988577f354SRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->r2);
26998577f354SRichard Henderson 
27008577f354SRichard Henderson         if (a->data) {
27018577f354SRichard Henderson             gen_helper_idtlbt_pa20(tcg_env, src1, src2);
27028577f354SRichard Henderson         } else {
27038577f354SRichard Henderson             gen_helper_iitlbt_pa20(tcg_env, src1, src2);
27048577f354SRichard Henderson         }
27058577f354SRichard Henderson     }
27068577f354SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
27078577f354SRichard Henderson     if (ctx->tb_flags & PSW_C) {
27088577f354SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
27098577f354SRichard Henderson     }
27108577f354SRichard Henderson     return nullify_end(ctx);
27118577f354SRichard Henderson #endif
27128577f354SRichard Henderson }
27138577f354SRichard Henderson 
2714deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
27152dfcca9fSRichard Henderson {
2716deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2717deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
27186fd0c7bcSRichard Henderson     TCGv_i64 vaddr;
27196fd0c7bcSRichard Henderson     TCGv_i64 ofs, paddr;
27202dfcca9fSRichard Henderson 
27212dfcca9fSRichard Henderson     nullify_over(ctx);
27222dfcca9fSRichard Henderson 
2723deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
27242dfcca9fSRichard Henderson 
2725aac0f603SRichard Henderson     paddr = tcg_temp_new_i64();
2726ad75a51eSRichard Henderson     gen_helper_lpa(paddr, tcg_env, vaddr);
27272dfcca9fSRichard Henderson 
27282dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2729deee69a1SRichard Henderson     if (a->m) {
2730deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
27312dfcca9fSRichard Henderson     }
2732deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
27332dfcca9fSRichard Henderson 
273431234768SRichard Henderson     return nullify_end(ctx);
2735deee69a1SRichard Henderson #endif
27362dfcca9fSRichard Henderson }
273743a97b81SRichard Henderson 
2738deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
273943a97b81SRichard Henderson {
274043a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
274143a97b81SRichard Henderson 
274243a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
274343a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
274443a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
274543a97b81SRichard Henderson        since the entire address space is coherent.  */
2746a4db4a78SRichard Henderson     save_gpr(ctx, a->t, ctx->zero);
274743a97b81SRichard Henderson 
2748e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
274931234768SRichard Henderson     return true;
275043a97b81SRichard Henderson }
275198a9cb79SRichard Henderson 
2752faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2753b2167459SRichard Henderson {
27540c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2755b2167459SRichard Henderson }
2756b2167459SRichard Henderson 
2757faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2758b2167459SRichard Henderson {
27590c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2760b2167459SRichard Henderson }
2761b2167459SRichard Henderson 
2762faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2763b2167459SRichard Henderson {
27640c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2765b2167459SRichard Henderson }
2766b2167459SRichard Henderson 
2767faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2768b2167459SRichard Henderson {
27690c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
27700c982a28SRichard Henderson }
2771b2167459SRichard Henderson 
2772faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
27730c982a28SRichard Henderson {
27740c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
27750c982a28SRichard Henderson }
27760c982a28SRichard Henderson 
277763c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a)
27780c982a28SRichard Henderson {
27790c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
27800c982a28SRichard Henderson }
27810c982a28SRichard Henderson 
278263c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
27830c982a28SRichard Henderson {
27840c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
27850c982a28SRichard Henderson }
27860c982a28SRichard Henderson 
278763c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a)
27880c982a28SRichard Henderson {
27890c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
27900c982a28SRichard Henderson }
27910c982a28SRichard Henderson 
279263c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a)
27930c982a28SRichard Henderson {
27940c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
27950c982a28SRichard Henderson }
27960c982a28SRichard Henderson 
279763c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a)
27980c982a28SRichard Henderson {
27990c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
28000c982a28SRichard Henderson }
28010c982a28SRichard Henderson 
280263c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
28030c982a28SRichard Henderson {
28040c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
28050c982a28SRichard Henderson }
28060c982a28SRichard Henderson 
2807fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a)
28080c982a28SRichard Henderson {
28096fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_i64);
28100c982a28SRichard Henderson }
28110c982a28SRichard Henderson 
2812fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a)
28130c982a28SRichard Henderson {
28146fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_i64);
28150c982a28SRichard Henderson }
28160c982a28SRichard Henderson 
2817fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a)
28180c982a28SRichard Henderson {
28190c982a28SRichard Henderson     if (a->cf == 0) {
28200c982a28SRichard Henderson         unsigned r2 = a->r2;
28210c982a28SRichard Henderson         unsigned r1 = a->r1;
28220c982a28SRichard Henderson         unsigned rt = a->t;
28230c982a28SRichard Henderson 
28247aee8189SRichard Henderson         if (rt == 0) { /* NOP */
2825e0137378SRichard Henderson             ctx->null_cond = cond_make_f();
28267aee8189SRichard Henderson             return true;
28277aee8189SRichard Henderson         }
28287aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2829b2167459SRichard Henderson             if (r1 == 0) {
28306fd0c7bcSRichard Henderson                 TCGv_i64 dest = dest_gpr(ctx, rt);
28316fd0c7bcSRichard Henderson                 tcg_gen_movi_i64(dest, 0);
2832b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2833b2167459SRichard Henderson             } else {
2834b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2835b2167459SRichard Henderson             }
2836e0137378SRichard Henderson             ctx->null_cond = cond_make_f();
283731234768SRichard Henderson             return true;
2838b2167459SRichard Henderson         }
28397aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
28407aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
28417aee8189SRichard Henderson          *
28427aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
28437aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
28447aee8189SRichard Henderson          *                      currently implemented as idle.
28457aee8189SRichard Henderson          */
28467aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
28477aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
28487aee8189SRichard Henderson                until the next timer interrupt.  */
2849d27fe7c3SRichard Henderson 
2850d27fe7c3SRichard Henderson             set_psw_xb(ctx, 0);
2851d27fe7c3SRichard Henderson 
28527aee8189SRichard Henderson             nullify_over(ctx);
28537aee8189SRichard Henderson 
28547aee8189SRichard Henderson             /* Advance the instruction queue.  */
2855bc921866SRichard Henderson             install_iaq_entries(ctx, &ctx->iaq_b, NULL);
28567aee8189SRichard Henderson             nullify_set(ctx, 0);
28577aee8189SRichard Henderson 
28587aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
2859ad75a51eSRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), tcg_env,
286029dd6f64SRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
28617aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
28627aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
28637aee8189SRichard Henderson 
28647aee8189SRichard Henderson             return nullify_end(ctx);
28657aee8189SRichard Henderson         }
28667aee8189SRichard Henderson #endif
28677aee8189SRichard Henderson     }
28686fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_i64);
28697aee8189SRichard Henderson }
2870b2167459SRichard Henderson 
2871fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a)
2872b2167459SRichard Henderson {
28736fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_i64);
28740c982a28SRichard Henderson }
28750c982a28SRichard Henderson 
2876345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a)
28770c982a28SRichard Henderson {
28786fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
2879b2167459SRichard Henderson 
28800c982a28SRichard Henderson     if (a->cf) {
2881b2167459SRichard Henderson         nullify_over(ctx);
2882b2167459SRichard Henderson     }
28830c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
28840c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2885345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d);
288631234768SRichard Henderson     return nullify_end(ctx);
2887b2167459SRichard Henderson }
2888b2167459SRichard Henderson 
2889af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a)
2890b2167459SRichard Henderson {
289146bb3d46SRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, dest;
2892b2167459SRichard Henderson 
28930c982a28SRichard Henderson     if (a->cf) {
2894b2167459SRichard Henderson         nullify_over(ctx);
2895b2167459SRichard Henderson     }
289646bb3d46SRichard Henderson 
28970c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
28980c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
289946bb3d46SRichard Henderson     dest = dest_gpr(ctx, a->t);
290046bb3d46SRichard Henderson 
290146bb3d46SRichard Henderson     tcg_gen_xor_i64(dest, tcg_r1, tcg_r2);
290246bb3d46SRichard Henderson     save_gpr(ctx, a->t, dest);
290346bb3d46SRichard Henderson 
290446bb3d46SRichard Henderson     ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest);
290531234768SRichard Henderson     return nullify_end(ctx);
2906b2167459SRichard Henderson }
2907b2167459SRichard Henderson 
2908af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc)
2909b2167459SRichard Henderson {
29106fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, tmp;
2911b2167459SRichard Henderson 
2912ababac16SRichard Henderson     if (a->cf == 0) {
2913ababac16SRichard Henderson         tcg_r2 = load_gpr(ctx, a->r2);
2914ababac16SRichard Henderson         tmp = dest_gpr(ctx, a->t);
2915ababac16SRichard Henderson 
2916ababac16SRichard Henderson         if (a->r1 == 0) {
2917ababac16SRichard Henderson             /* UADDCM r0,src,dst is the common idiom for dst = ~src. */
2918ababac16SRichard Henderson             tcg_gen_not_i64(tmp, tcg_r2);
2919ababac16SRichard Henderson         } else {
2920ababac16SRichard Henderson             /*
2921ababac16SRichard Henderson              * Recall that r1 - r2 == r1 + ~r2 + 1.
2922ababac16SRichard Henderson              * Thus r1 + ~r2 == r1 - r2 - 1,
2923ababac16SRichard Henderson              * which does not require an extra temporary.
2924ababac16SRichard Henderson              */
2925ababac16SRichard Henderson             tcg_r1 = load_gpr(ctx, a->r1);
2926ababac16SRichard Henderson             tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2);
2927ababac16SRichard Henderson             tcg_gen_subi_i64(tmp, tmp, 1);
2928b2167459SRichard Henderson         }
2929ababac16SRichard Henderson         save_gpr(ctx, a->t, tmp);
2930e0137378SRichard Henderson         ctx->null_cond = cond_make_f();
2931ababac16SRichard Henderson         return true;
2932ababac16SRichard Henderson     }
2933ababac16SRichard Henderson 
2934ababac16SRichard Henderson     nullify_over(ctx);
29350c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
29360c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2937aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
29386fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, tcg_r2);
293946bb3d46SRichard Henderson     do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true);
294031234768SRichard Henderson     return nullify_end(ctx);
2941b2167459SRichard Henderson }
2942b2167459SRichard Henderson 
2943af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a)
2944b2167459SRichard Henderson {
29450c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
29460c982a28SRichard Henderson }
29470c982a28SRichard Henderson 
2948af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a)
29490c982a28SRichard Henderson {
29500c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
29510c982a28SRichard Henderson }
29520c982a28SRichard Henderson 
2953af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i)
29540c982a28SRichard Henderson {
29556fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2956b2167459SRichard Henderson 
2957b2167459SRichard Henderson     nullify_over(ctx);
2958b2167459SRichard Henderson 
2959aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
2960d0ae87a2SRichard Henderson     tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4);
2961b2167459SRichard Henderson     if (!is_i) {
29626fd0c7bcSRichard Henderson         tcg_gen_not_i64(tmp, tmp);
2963b2167459SRichard Henderson     }
29646fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull);
29656fd0c7bcSRichard Henderson     tcg_gen_muli_i64(tmp, tmp, 6);
296646bb3d46SRichard Henderson     do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp,
296746bb3d46SRichard Henderson                    a->cf, a->d, false, is_i);
296831234768SRichard Henderson     return nullify_end(ctx);
2969b2167459SRichard Henderson }
2970b2167459SRichard Henderson 
2971af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a)
2972b2167459SRichard Henderson {
29730c982a28SRichard Henderson     return do_dcor(ctx, a, false);
29740c982a28SRichard Henderson }
29750c982a28SRichard Henderson 
2976af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a)
29770c982a28SRichard Henderson {
29780c982a28SRichard Henderson     return do_dcor(ctx, a, true);
29790c982a28SRichard Henderson }
29800c982a28SRichard Henderson 
29810c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
29820c982a28SRichard Henderson {
2983a4db4a78SRichard Henderson     TCGv_i64 dest, add1, add2, addc, in1, in2;
2984b2167459SRichard Henderson 
2985b2167459SRichard Henderson     nullify_over(ctx);
2986b2167459SRichard Henderson 
29870c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
29880c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2989b2167459SRichard Henderson 
2990aac0f603SRichard Henderson     add1 = tcg_temp_new_i64();
2991aac0f603SRichard Henderson     add2 = tcg_temp_new_i64();
2992aac0f603SRichard Henderson     addc = tcg_temp_new_i64();
2993aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
2994b2167459SRichard Henderson 
2995b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
29966fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, in1, in1);
29976fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false));
2998b2167459SRichard Henderson 
299972ca8753SRichard Henderson     /*
300072ca8753SRichard Henderson      * Add or subtract R2, depending on PSW[V].  Proper computation of
300172ca8753SRichard Henderson      * carry requires that we subtract via + ~R2 + 1, as described in
300272ca8753SRichard Henderson      * the manual.  By extracting and masking V, we can produce the
300372ca8753SRichard Henderson      * proper inputs to the addition without movcond.
300472ca8753SRichard Henderson      */
30056fd0c7bcSRichard Henderson     tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1);
30066fd0c7bcSRichard Henderson     tcg_gen_xor_i64(add2, in2, addc);
30076fd0c7bcSRichard Henderson     tcg_gen_andi_i64(addc, addc, 1);
300872ca8753SRichard Henderson 
3009a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero);
3010a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb,
3011a4db4a78SRichard Henderson                      addc, ctx->zero);
3012b2167459SRichard Henderson 
3013b2167459SRichard Henderson     /* Write back the result register.  */
30140c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
3015b2167459SRichard Henderson 
3016b2167459SRichard Henderson     /* Write back PSW[CB].  */
30176fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, add1, add2);
30186fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest);
3019b2167459SRichard Henderson 
3020f8f5986eSRichard Henderson     /*
3021f8f5986eSRichard Henderson      * Write back PSW[V] for the division step.
3022f8f5986eSRichard Henderson      * Shift cb{8} from where it lives in bit 32 to bit 31,
3023f8f5986eSRichard Henderson      * so that it overlaps r2{32} in bit 31.
3024f8f5986eSRichard Henderson      */
3025f8f5986eSRichard Henderson     tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1);
30266fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2);
3027b2167459SRichard Henderson 
3028b2167459SRichard Henderson     /* Install the new nullification.  */
30290c982a28SRichard Henderson     if (a->cf) {
3030f8f5986eSRichard Henderson         TCGv_i64 sv = NULL, uv = NULL;
3031b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
3032f8f5986eSRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false);
3033f8f5986eSRichard Henderson         } else if (cond_need_cb(a->cf >> 1)) {
3034f8f5986eSRichard Henderson             uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false);
3035b2167459SRichard Henderson         }
3036f8f5986eSRichard Henderson         ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv);
3037b2167459SRichard Henderson     }
3038b2167459SRichard Henderson 
303931234768SRichard Henderson     return nullify_end(ctx);
3040b2167459SRichard Henderson }
3041b2167459SRichard Henderson 
30420588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
3043b2167459SRichard Henderson {
30440588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
30450588e061SRichard Henderson }
30460588e061SRichard Henderson 
30470588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
30480588e061SRichard Henderson {
30490588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
30500588e061SRichard Henderson }
30510588e061SRichard Henderson 
30520588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
30530588e061SRichard Henderson {
30540588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
30550588e061SRichard Henderson }
30560588e061SRichard Henderson 
30570588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
30580588e061SRichard Henderson {
30590588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
30600588e061SRichard Henderson }
30610588e061SRichard Henderson 
30620588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
30630588e061SRichard Henderson {
30640588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
30650588e061SRichard Henderson }
30660588e061SRichard Henderson 
30670588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
30680588e061SRichard Henderson {
30690588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
30700588e061SRichard Henderson }
30710588e061SRichard Henderson 
3072345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a)
30730588e061SRichard Henderson {
30746fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
3075b2167459SRichard Henderson 
30760588e061SRichard Henderson     if (a->cf) {
3077b2167459SRichard Henderson         nullify_over(ctx);
3078b2167459SRichard Henderson     }
3079b2167459SRichard Henderson 
30806fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
30810588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
3082345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d);
3083b2167459SRichard Henderson 
308431234768SRichard Henderson     return nullify_end(ctx);
3085b2167459SRichard Henderson }
3086b2167459SRichard Henderson 
30870843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a,
30880843563fSRichard Henderson                           void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
30890843563fSRichard Henderson {
30900843563fSRichard Henderson     TCGv_i64 r1, r2, dest;
30910843563fSRichard Henderson 
30920843563fSRichard Henderson     if (!ctx->is_pa20) {
30930843563fSRichard Henderson         return false;
30940843563fSRichard Henderson     }
30950843563fSRichard Henderson 
30960843563fSRichard Henderson     nullify_over(ctx);
30970843563fSRichard Henderson 
30980843563fSRichard Henderson     r1 = load_gpr(ctx, a->r1);
30990843563fSRichard Henderson     r2 = load_gpr(ctx, a->r2);
31000843563fSRichard Henderson     dest = dest_gpr(ctx, a->t);
31010843563fSRichard Henderson 
31020843563fSRichard Henderson     fn(dest, r1, r2);
31030843563fSRichard Henderson     save_gpr(ctx, a->t, dest);
31040843563fSRichard Henderson 
31050843563fSRichard Henderson     return nullify_end(ctx);
31060843563fSRichard Henderson }
31070843563fSRichard Henderson 
3108151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a,
3109151f309bSRichard Henderson                              void (*fn)(TCGv_i64, TCGv_i64, int64_t))
3110151f309bSRichard Henderson {
3111151f309bSRichard Henderson     TCGv_i64 r, dest;
3112151f309bSRichard Henderson 
3113151f309bSRichard Henderson     if (!ctx->is_pa20) {
3114151f309bSRichard Henderson         return false;
3115151f309bSRichard Henderson     }
3116151f309bSRichard Henderson 
3117151f309bSRichard Henderson     nullify_over(ctx);
3118151f309bSRichard Henderson 
3119151f309bSRichard Henderson     r = load_gpr(ctx, a->r);
3120151f309bSRichard Henderson     dest = dest_gpr(ctx, a->t);
3121151f309bSRichard Henderson 
3122151f309bSRichard Henderson     fn(dest, r, a->i);
3123151f309bSRichard Henderson     save_gpr(ctx, a->t, dest);
3124151f309bSRichard Henderson 
3125151f309bSRichard Henderson     return nullify_end(ctx);
3126151f309bSRichard Henderson }
3127151f309bSRichard Henderson 
31283bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a,
31293bbb8e48SRichard Henderson                                 void (*fn)(TCGv_i64, TCGv_i64,
31303bbb8e48SRichard Henderson                                            TCGv_i64, TCGv_i32))
31313bbb8e48SRichard Henderson {
31323bbb8e48SRichard Henderson     TCGv_i64 r1, r2, dest;
31333bbb8e48SRichard Henderson 
31343bbb8e48SRichard Henderson     if (!ctx->is_pa20) {
31353bbb8e48SRichard Henderson         return false;
31363bbb8e48SRichard Henderson     }
31373bbb8e48SRichard Henderson 
31383bbb8e48SRichard Henderson     nullify_over(ctx);
31393bbb8e48SRichard Henderson 
31403bbb8e48SRichard Henderson     r1 = load_gpr(ctx, a->r1);
31413bbb8e48SRichard Henderson     r2 = load_gpr(ctx, a->r2);
31423bbb8e48SRichard Henderson     dest = dest_gpr(ctx, a->t);
31433bbb8e48SRichard Henderson 
31443bbb8e48SRichard Henderson     fn(dest, r1, r2, tcg_constant_i32(a->sh));
31453bbb8e48SRichard Henderson     save_gpr(ctx, a->t, dest);
31463bbb8e48SRichard Henderson 
31473bbb8e48SRichard Henderson     return nullify_end(ctx);
31483bbb8e48SRichard Henderson }
31493bbb8e48SRichard Henderson 
31500843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a)
31510843563fSRichard Henderson {
31520843563fSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_add16_i64);
31530843563fSRichard Henderson }
31540843563fSRichard Henderson 
31550843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a)
31560843563fSRichard Henderson {
31570843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_ss);
31580843563fSRichard Henderson }
31590843563fSRichard Henderson 
31600843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a)
31610843563fSRichard Henderson {
31620843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_us);
31630843563fSRichard Henderson }
31640843563fSRichard Henderson 
31651b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a)
31661b3cb7c8SRichard Henderson {
31671b3cb7c8SRichard Henderson     return do_multimedia(ctx, a, gen_helper_havg);
31681b3cb7c8SRichard Henderson }
31691b3cb7c8SRichard Henderson 
3170151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a)
3171151f309bSRichard Henderson {
3172151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64);
3173151f309bSRichard Henderson }
3174151f309bSRichard Henderson 
3175151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a)
3176151f309bSRichard Henderson {
3177151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64);
3178151f309bSRichard Henderson }
3179151f309bSRichard Henderson 
3180151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a)
3181151f309bSRichard Henderson {
3182151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64);
3183151f309bSRichard Henderson }
3184151f309bSRichard Henderson 
31853bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a)
31863bbb8e48SRichard Henderson {
31873bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshladd);
31883bbb8e48SRichard Henderson }
31893bbb8e48SRichard Henderson 
31903bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a)
31913bbb8e48SRichard Henderson {
31923bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshradd);
31933bbb8e48SRichard Henderson }
31943bbb8e48SRichard Henderson 
319510c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a)
319610c9e58dSRichard Henderson {
319710c9e58dSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64);
319810c9e58dSRichard Henderson }
319910c9e58dSRichard Henderson 
320010c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a)
320110c9e58dSRichard Henderson {
320210c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_ss);
320310c9e58dSRichard Henderson }
320410c9e58dSRichard Henderson 
320510c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a)
320610c9e58dSRichard Henderson {
320710c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_us);
320810c9e58dSRichard Henderson }
320910c9e58dSRichard Henderson 
3210c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3211c2a7ee3fSRichard Henderson {
3212c2a7ee3fSRichard Henderson     uint64_t mask = 0xffff0000ffff0000ull;
3213c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3214c2a7ee3fSRichard Henderson 
3215c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r2, mask);
3216c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r1, mask);
3217c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, tmp, 16);
3218c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3219c2a7ee3fSRichard Henderson }
3220c2a7ee3fSRichard Henderson 
3221c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a)
3222c2a7ee3fSRichard Henderson {
3223c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_l);
3224c2a7ee3fSRichard Henderson }
3225c2a7ee3fSRichard Henderson 
3226c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3227c2a7ee3fSRichard Henderson {
3228c2a7ee3fSRichard Henderson     uint64_t mask = 0x0000ffff0000ffffull;
3229c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3230c2a7ee3fSRichard Henderson 
3231c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r1, mask);
3232c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r2, mask);
3233c2a7ee3fSRichard Henderson     tcg_gen_shli_i64(tmp, tmp, 16);
3234c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3235c2a7ee3fSRichard Henderson }
3236c2a7ee3fSRichard Henderson 
3237c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a)
3238c2a7ee3fSRichard Henderson {
3239c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_r);
3240c2a7ee3fSRichard Henderson }
3241c2a7ee3fSRichard Henderson 
3242c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3243c2a7ee3fSRichard Henderson {
3244c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3245c2a7ee3fSRichard Henderson 
3246c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, r2, 32);
3247c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r1, tmp, 0, 32);
3248c2a7ee3fSRichard Henderson }
3249c2a7ee3fSRichard Henderson 
3250c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a)
3251c2a7ee3fSRichard Henderson {
3252c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_l);
3253c2a7ee3fSRichard Henderson }
3254c2a7ee3fSRichard Henderson 
3255c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3256c2a7ee3fSRichard Henderson {
3257c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r2, r1, 32, 32);
3258c2a7ee3fSRichard Henderson }
3259c2a7ee3fSRichard Henderson 
3260c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a)
3261c2a7ee3fSRichard Henderson {
3262c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_r);
3263c2a7ee3fSRichard Henderson }
3264c2a7ee3fSRichard Henderson 
32654e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a)
32664e7abdb1SRichard Henderson {
32674e7abdb1SRichard Henderson     TCGv_i64 r, t0, t1, t2, t3;
32684e7abdb1SRichard Henderson 
32694e7abdb1SRichard Henderson     if (!ctx->is_pa20) {
32704e7abdb1SRichard Henderson         return false;
32714e7abdb1SRichard Henderson     }
32724e7abdb1SRichard Henderson 
32734e7abdb1SRichard Henderson     nullify_over(ctx);
32744e7abdb1SRichard Henderson 
32754e7abdb1SRichard Henderson     r = load_gpr(ctx, a->r1);
32764e7abdb1SRichard Henderson     t0 = tcg_temp_new_i64();
32774e7abdb1SRichard Henderson     t1 = tcg_temp_new_i64();
32784e7abdb1SRichard Henderson     t2 = tcg_temp_new_i64();
32794e7abdb1SRichard Henderson     t3 = tcg_temp_new_i64();
32804e7abdb1SRichard Henderson 
32814e7abdb1SRichard Henderson     tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16);
32824e7abdb1SRichard Henderson     tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16);
32834e7abdb1SRichard Henderson     tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16);
32844e7abdb1SRichard Henderson     tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16);
32854e7abdb1SRichard Henderson 
32864e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t1, t0, 16, 48);
32874e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t2, t3, t2, 16, 48);
32884e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t2, t0, 32, 32);
32894e7abdb1SRichard Henderson 
32904e7abdb1SRichard Henderson     save_gpr(ctx, a->t, t0);
32914e7abdb1SRichard Henderson     return nullify_end(ctx);
32924e7abdb1SRichard Henderson }
32934e7abdb1SRichard Henderson 
32941cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
329596d6407fSRichard Henderson {
3296b5caa17cSRichard Henderson     if (ctx->is_pa20) {
3297b5caa17cSRichard Henderson        /*
3298b5caa17cSRichard Henderson         * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches.
3299b5caa17cSRichard Henderson         * Any base modification still occurs.
3300b5caa17cSRichard Henderson         */
3301b5caa17cSRichard Henderson         if (a->t == 0) {
3302b5caa17cSRichard Henderson             return trans_nop_addrx(ctx, a);
3303b5caa17cSRichard Henderson         }
3304b5caa17cSRichard Henderson     } else if (a->size > MO_32) {
33050786a3b6SHelge Deller         return gen_illegal(ctx);
3306c53e401eSRichard Henderson     }
33071cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
33081cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
330996d6407fSRichard Henderson }
331096d6407fSRichard Henderson 
33111cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
331296d6407fSRichard Henderson {
33131cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
3314c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
33150786a3b6SHelge Deller         return gen_illegal(ctx);
331696d6407fSRichard Henderson     }
3317c53e401eSRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
33180786a3b6SHelge Deller }
331996d6407fSRichard Henderson 
33201cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
332196d6407fSRichard Henderson {
3322b1af755cSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
3323a4db4a78SRichard Henderson     TCGv_i64 dest, ofs;
33246fd0c7bcSRichard Henderson     TCGv_i64 addr;
332596d6407fSRichard Henderson 
3326c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
332751416c4eSRichard Henderson         return gen_illegal(ctx);
332851416c4eSRichard Henderson     }
332951416c4eSRichard Henderson 
333096d6407fSRichard Henderson     nullify_over(ctx);
333196d6407fSRichard Henderson 
33321cd012a5SRichard Henderson     if (a->m) {
333386f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
333486f8d05fSRichard Henderson            we see the result of the load.  */
3335aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
333696d6407fSRichard Henderson     } else {
33371cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
333896d6407fSRichard Henderson     }
333996d6407fSRichard Henderson 
3340c3ea1996SSven Schnelle     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0,
334117fe594cSRichard Henderson              a->disp, a->sp, a->m, MMU_DISABLED(ctx));
3342b1af755cSRichard Henderson 
3343b1af755cSRichard Henderson     /*
3344b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
3345b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
3346b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
3347b1af755cSRichard Henderson      *
3348b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
3349b1af755cSRichard Henderson      * with the ,co completer.
3350b1af755cSRichard Henderson      */
3351b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
3352b1af755cSRichard Henderson 
3353a4db4a78SRichard Henderson     tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop);
3354b1af755cSRichard Henderson 
33551cd012a5SRichard Henderson     if (a->m) {
33561cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
335796d6407fSRichard Henderson     }
33581cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
335996d6407fSRichard Henderson 
336031234768SRichard Henderson     return nullify_end(ctx);
336196d6407fSRichard Henderson }
336296d6407fSRichard Henderson 
33631cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
336496d6407fSRichard Henderson {
33656fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
33666fd0c7bcSRichard Henderson     TCGv_i64 addr;
336796d6407fSRichard Henderson 
336896d6407fSRichard Henderson     nullify_over(ctx);
336996d6407fSRichard Henderson 
33701cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
337117fe594cSRichard Henderson              MMU_DISABLED(ctx));
33721cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
33731cd012a5SRichard Henderson     if (a->a) {
3374f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3375ad75a51eSRichard Henderson             gen_helper_stby_e_parallel(tcg_env, addr, val);
3376f9f46db4SEmilio G. Cota         } else {
3377ad75a51eSRichard Henderson             gen_helper_stby_e(tcg_env, addr, val);
3378f9f46db4SEmilio G. Cota         }
3379f9f46db4SEmilio G. Cota     } else {
3380f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3381ad75a51eSRichard Henderson             gen_helper_stby_b_parallel(tcg_env, addr, val);
338296d6407fSRichard Henderson         } else {
3383ad75a51eSRichard Henderson             gen_helper_stby_b(tcg_env, addr, val);
338496d6407fSRichard Henderson         }
3385f9f46db4SEmilio G. Cota     }
33861cd012a5SRichard Henderson     if (a->m) {
33876fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~3);
33881cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
338996d6407fSRichard Henderson     }
339096d6407fSRichard Henderson 
339131234768SRichard Henderson     return nullify_end(ctx);
339296d6407fSRichard Henderson }
339396d6407fSRichard Henderson 
339425460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a)
339525460fc5SRichard Henderson {
33966fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
33976fd0c7bcSRichard Henderson     TCGv_i64 addr;
339825460fc5SRichard Henderson 
339925460fc5SRichard Henderson     if (!ctx->is_pa20) {
340025460fc5SRichard Henderson         return false;
340125460fc5SRichard Henderson     }
340225460fc5SRichard Henderson     nullify_over(ctx);
340325460fc5SRichard Henderson 
340425460fc5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
340517fe594cSRichard Henderson              MMU_DISABLED(ctx));
340625460fc5SRichard Henderson     val = load_gpr(ctx, a->r);
340725460fc5SRichard Henderson     if (a->a) {
340825460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
340925460fc5SRichard Henderson             gen_helper_stdby_e_parallel(tcg_env, addr, val);
341025460fc5SRichard Henderson         } else {
341125460fc5SRichard Henderson             gen_helper_stdby_e(tcg_env, addr, val);
341225460fc5SRichard Henderson         }
341325460fc5SRichard Henderson     } else {
341425460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
341525460fc5SRichard Henderson             gen_helper_stdby_b_parallel(tcg_env, addr, val);
341625460fc5SRichard Henderson         } else {
341725460fc5SRichard Henderson             gen_helper_stdby_b(tcg_env, addr, val);
341825460fc5SRichard Henderson         }
341925460fc5SRichard Henderson     }
342025460fc5SRichard Henderson     if (a->m) {
34216fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~7);
342225460fc5SRichard Henderson         save_gpr(ctx, a->b, ofs);
342325460fc5SRichard Henderson     }
342425460fc5SRichard Henderson 
342525460fc5SRichard Henderson     return nullify_end(ctx);
342625460fc5SRichard Henderson }
342725460fc5SRichard Henderson 
34281cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
3429d0a851ccSRichard Henderson {
3430d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3431d0a851ccSRichard Henderson 
3432d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3433451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
34341cd012a5SRichard Henderson     trans_ld(ctx, a);
3435d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
343631234768SRichard Henderson     return true;
3437d0a851ccSRichard Henderson }
3438d0a851ccSRichard Henderson 
34391cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
3440d0a851ccSRichard Henderson {
3441d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3442d0a851ccSRichard Henderson 
3443d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3444451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
34451cd012a5SRichard Henderson     trans_st(ctx, a);
3446d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
344731234768SRichard Henderson     return true;
3448d0a851ccSRichard Henderson }
344995412a61SRichard Henderson 
34500588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
3451b2167459SRichard Henderson {
34526fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3453b2167459SRichard Henderson 
34546fd0c7bcSRichard Henderson     tcg_gen_movi_i64(tcg_rt, a->i);
34550588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3456e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
345731234768SRichard Henderson     return true;
3458b2167459SRichard Henderson }
3459b2167459SRichard Henderson 
34600588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
3461b2167459SRichard Henderson {
34626fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = load_gpr(ctx, a->r);
34636fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1 = dest_gpr(ctx, 1);
3464b2167459SRichard Henderson 
34656fd0c7bcSRichard Henderson     tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i);
3466b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3467e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
346831234768SRichard Henderson     return true;
3469b2167459SRichard Henderson }
3470b2167459SRichard Henderson 
34710588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
3472b2167459SRichard Henderson {
34736fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3474b2167459SRichard Henderson 
3475b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3476d265360fSRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_i64.  */
34770588e061SRichard Henderson     if (a->b == 0) {
34786fd0c7bcSRichard Henderson         tcg_gen_movi_i64(tcg_rt, a->i);
3479b2167459SRichard Henderson     } else {
34806fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i);
3481b2167459SRichard Henderson     }
34820588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3483e0137378SRichard Henderson     ctx->null_cond = cond_make_f();
348431234768SRichard Henderson     return true;
3485b2167459SRichard Henderson }
3486b2167459SRichard Henderson 
34876fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
3488e9efd4bcSRichard Henderson                     unsigned c, unsigned f, bool d, unsigned n, int disp)
348998cd9ca7SRichard Henderson {
34906fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv;
349198cd9ca7SRichard Henderson     DisasCond cond;
349298cd9ca7SRichard Henderson 
349398cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3494aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
349598cd9ca7SRichard Henderson 
34966fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
349798cd9ca7SRichard Henderson 
3498f764718dSRichard Henderson     sv = NULL;
3499b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
350098cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
350198cd9ca7SRichard Henderson     }
350298cd9ca7SRichard Henderson 
35034fe9533aSRichard Henderson     cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv);
350401afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
350598cd9ca7SRichard Henderson }
350698cd9ca7SRichard Henderson 
350701afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
350898cd9ca7SRichard Henderson {
3509e9efd4bcSRichard Henderson     if (!ctx->is_pa20 && a->d) {
3510e9efd4bcSRichard Henderson         return false;
3511e9efd4bcSRichard Henderson     }
351201afb7beSRichard Henderson     nullify_over(ctx);
3513e9efd4bcSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1),
3514e9efd4bcSRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
351501afb7beSRichard Henderson }
351601afb7beSRichard Henderson 
351701afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
351801afb7beSRichard Henderson {
3519c65c3ee1SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3520c65c3ee1SRichard Henderson         return false;
3521c65c3ee1SRichard Henderson     }
352201afb7beSRichard Henderson     nullify_over(ctx);
35236fd0c7bcSRichard Henderson     return do_cmpb(ctx, a->r, tcg_constant_i64(a->i),
3524c65c3ee1SRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
352501afb7beSRichard Henderson }
352601afb7beSRichard Henderson 
35276fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
352801afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
352901afb7beSRichard Henderson {
35306fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv, cb_cond;
353198cd9ca7SRichard Henderson     DisasCond cond;
3532bdcccc17SRichard Henderson     bool d = false;
353398cd9ca7SRichard Henderson 
3534f25d3160SRichard Henderson     /*
3535f25d3160SRichard Henderson      * For hppa64, the ADDB conditions change with PSW.W,
3536f25d3160SRichard Henderson      * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE.
3537f25d3160SRichard Henderson      */
3538f25d3160SRichard Henderson     if (ctx->tb_flags & PSW_W) {
3539f25d3160SRichard Henderson         d = c >= 5;
3540f25d3160SRichard Henderson         if (d) {
3541f25d3160SRichard Henderson             c &= 3;
3542f25d3160SRichard Henderson         }
3543f25d3160SRichard Henderson     }
3544f25d3160SRichard Henderson 
354598cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3546aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
3547f764718dSRichard Henderson     sv = NULL;
3548bdcccc17SRichard Henderson     cb_cond = NULL;
354998cd9ca7SRichard Henderson 
3550b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
3551aac0f603SRichard Henderson         TCGv_i64 cb = tcg_temp_new_i64();
3552aac0f603SRichard Henderson         TCGv_i64 cb_msb = tcg_temp_new_i64();
3553bdcccc17SRichard Henderson 
35546fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cb_msb, 0);
35556fd0c7bcSRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb);
35566fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
35576fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
3558bdcccc17SRichard Henderson         cb_cond = get_carry(ctx, d, cb, cb_msb);
3559b47a4a02SSven Schnelle     } else {
35606fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
3561b47a4a02SSven Schnelle     }
3562b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
3563f8f5986eSRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d);
356498cd9ca7SRichard Henderson     }
356598cd9ca7SRichard Henderson 
3566a751eb31SRichard Henderson     cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv);
356743675d20SSven Schnelle     save_gpr(ctx, r, dest);
356801afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
356998cd9ca7SRichard Henderson }
357098cd9ca7SRichard Henderson 
357101afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
357298cd9ca7SRichard Henderson {
357301afb7beSRichard Henderson     nullify_over(ctx);
357401afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
357501afb7beSRichard Henderson }
357601afb7beSRichard Henderson 
357701afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
357801afb7beSRichard Henderson {
357901afb7beSRichard Henderson     nullify_over(ctx);
35806fd0c7bcSRichard Henderson     return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp);
358101afb7beSRichard Henderson }
358201afb7beSRichard Henderson 
358301afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
358401afb7beSRichard Henderson {
35856fd0c7bcSRichard Henderson     TCGv_i64 tmp, tcg_r;
358698cd9ca7SRichard Henderson     DisasCond cond;
358798cd9ca7SRichard Henderson 
358898cd9ca7SRichard Henderson     nullify_over(ctx);
358998cd9ca7SRichard Henderson 
3590aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
359101afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
359282d0c831SRichard Henderson     if (a->d) {
359382d0c831SRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, cpu_sar);
359482d0c831SRichard Henderson     } else {
35951e9ab9fbSRichard Henderson         /* Force shift into [32,63] */
35966fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, cpu_sar, 32);
35976fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, tmp);
35981e9ab9fbSRichard Henderson     }
359998cd9ca7SRichard Henderson 
36004c42fd0dSRichard Henderson     cond = cond_make_ti(a->c ? TCG_COND_GE : TCG_COND_LT, tmp, 0);
360101afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
360298cd9ca7SRichard Henderson }
360398cd9ca7SRichard Henderson 
360401afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
360598cd9ca7SRichard Henderson {
360601afb7beSRichard Henderson     DisasCond cond;
3607b041ec9dSRichard Henderson     int p = a->p | (a->d ? 0 : 32);
360801afb7beSRichard Henderson 
360901afb7beSRichard Henderson     nullify_over(ctx);
3610b041ec9dSRichard Henderson     cond = cond_make_vi(a->c ? TCG_COND_TSTEQ : TCG_COND_TSTNE,
3611b041ec9dSRichard Henderson                         load_gpr(ctx, a->r), 1ull << (63 - p));
361201afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
361301afb7beSRichard Henderson }
361401afb7beSRichard Henderson 
361501afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
361601afb7beSRichard Henderson {
36176fd0c7bcSRichard Henderson     TCGv_i64 dest;
361898cd9ca7SRichard Henderson     DisasCond cond;
361998cd9ca7SRichard Henderson 
362098cd9ca7SRichard Henderson     nullify_over(ctx);
362198cd9ca7SRichard Henderson 
362201afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
362301afb7beSRichard Henderson     if (a->r1 == 0) {
36246fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, 0);
362598cd9ca7SRichard Henderson     } else {
36266fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, cpu_gr[a->r1]);
362798cd9ca7SRichard Henderson     }
362898cd9ca7SRichard Henderson 
36294fa52edfSRichard Henderson     /* All MOVB conditions are 32-bit. */
36304fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
363101afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
363201afb7beSRichard Henderson }
363301afb7beSRichard Henderson 
363401afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
363501afb7beSRichard Henderson {
36366fd0c7bcSRichard Henderson     TCGv_i64 dest;
363701afb7beSRichard Henderson     DisasCond cond;
363801afb7beSRichard Henderson 
363901afb7beSRichard Henderson     nullify_over(ctx);
364001afb7beSRichard Henderson 
364101afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
36426fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, a->i);
364301afb7beSRichard Henderson 
36444fa52edfSRichard Henderson     /* All MOVBI conditions are 32-bit. */
36454fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
364601afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
364798cd9ca7SRichard Henderson }
364898cd9ca7SRichard Henderson 
3649f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a)
36500b1347d2SRichard Henderson {
36516fd0c7bcSRichard Henderson     TCGv_i64 dest, src2;
36520b1347d2SRichard Henderson 
3653f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3654f7b775a9SRichard Henderson         return false;
3655f7b775a9SRichard Henderson     }
365630878590SRichard Henderson     if (a->c) {
36570b1347d2SRichard Henderson         nullify_over(ctx);
36580b1347d2SRichard Henderson     }
36590b1347d2SRichard Henderson 
366030878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3661f7b775a9SRichard Henderson     src2 = load_gpr(ctx, a->r2);
366230878590SRichard Henderson     if (a->r1 == 0) {
3663f7b775a9SRichard Henderson         if (a->d) {
36646fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, src2, cpu_sar);
3665f7b775a9SRichard Henderson         } else {
3666aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
3667f7b775a9SRichard Henderson 
36686fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src2);
36696fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
36706fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, dest, tmp);
3671f7b775a9SRichard Henderson         }
367230878590SRichard Henderson     } else if (a->r1 == a->r2) {
3673f7b775a9SRichard Henderson         if (a->d) {
36746fd0c7bcSRichard Henderson             tcg_gen_rotr_i64(dest, src2, cpu_sar);
3675f7b775a9SRichard Henderson         } else {
36760b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
3677e1d635e8SRichard Henderson             TCGv_i32 s32 = tcg_temp_new_i32();
3678e1d635e8SRichard Henderson 
36796fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, src2);
36806fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(s32, cpu_sar);
3681f7b775a9SRichard Henderson             tcg_gen_andi_i32(s32, s32, 31);
3682e1d635e8SRichard Henderson             tcg_gen_rotr_i32(t32, t32, s32);
36836fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
3684f7b775a9SRichard Henderson         }
3685f7b775a9SRichard Henderson     } else {
36866fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
3687f7b775a9SRichard Henderson 
3688f7b775a9SRichard Henderson         if (a->d) {
3689aac0f603SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
3690aac0f603SRichard Henderson             TCGv_i64 n = tcg_temp_new_i64();
3691f7b775a9SRichard Henderson 
36926fd0c7bcSRichard Henderson             tcg_gen_xori_i64(n, cpu_sar, 63);
3693a01491a2SHelge Deller             tcg_gen_shl_i64(t, src1, n);
36946fd0c7bcSRichard Henderson             tcg_gen_shli_i64(t, t, 1);
3695a01491a2SHelge Deller             tcg_gen_shr_i64(dest, src2, cpu_sar);
36966fd0c7bcSRichard Henderson             tcg_gen_or_i64(dest, dest, t);
36970b1347d2SRichard Henderson         } else {
36980b1347d2SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
36990b1347d2SRichard Henderson             TCGv_i64 s = tcg_temp_new_i64();
37000b1347d2SRichard Henderson 
37016fd0c7bcSRichard Henderson             tcg_gen_concat32_i64(t, src2, src1);
3702967662cdSRichard Henderson             tcg_gen_andi_i64(s, cpu_sar, 31);
3703967662cdSRichard Henderson             tcg_gen_shr_i64(dest, t, s);
37040b1347d2SRichard Henderson         }
3705f7b775a9SRichard Henderson     }
370630878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37070b1347d2SRichard Henderson 
37080b1347d2SRichard Henderson     /* Install the new nullification.  */
3709d37fad0aSSven Schnelle     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
371031234768SRichard Henderson     return nullify_end(ctx);
37110b1347d2SRichard Henderson }
37120b1347d2SRichard Henderson 
3713f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a)
37140b1347d2SRichard Henderson {
3715f7b775a9SRichard Henderson     unsigned width, sa;
37166fd0c7bcSRichard Henderson     TCGv_i64 dest, t2;
37170b1347d2SRichard Henderson 
3718f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3719f7b775a9SRichard Henderson         return false;
3720f7b775a9SRichard Henderson     }
372130878590SRichard Henderson     if (a->c) {
37220b1347d2SRichard Henderson         nullify_over(ctx);
37230b1347d2SRichard Henderson     }
37240b1347d2SRichard Henderson 
3725f7b775a9SRichard Henderson     width = a->d ? 64 : 32;
3726f7b775a9SRichard Henderson     sa = width - 1 - a->cpos;
3727f7b775a9SRichard Henderson 
372830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
372930878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
373005bfd4dbSRichard Henderson     if (a->r1 == 0) {
37316fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, t2, sa, width - sa);
3732c53e401eSRichard Henderson     } else if (width == TARGET_LONG_BITS) {
37336fd0c7bcSRichard Henderson         tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa);
3734f7b775a9SRichard Henderson     } else {
3735f7b775a9SRichard Henderson         assert(!a->d);
3736f7b775a9SRichard Henderson         if (a->r1 == a->r2) {
37370b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
37386fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, t2);
37390b1347d2SRichard Henderson             tcg_gen_rotri_i32(t32, t32, sa);
37406fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
37410b1347d2SRichard Henderson         } else {
3742967662cdSRichard Henderson             tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]);
3743967662cdSRichard Henderson             tcg_gen_extract_i64(dest, dest, sa, 32);
37440b1347d2SRichard Henderson         }
3745f7b775a9SRichard Henderson     }
374630878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37470b1347d2SRichard Henderson 
37480b1347d2SRichard Henderson     /* Install the new nullification.  */
3749d37fad0aSSven Schnelle     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
375031234768SRichard Henderson     return nullify_end(ctx);
37510b1347d2SRichard Henderson }
37520b1347d2SRichard Henderson 
3753bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a)
37540b1347d2SRichard Henderson {
3755bd792da3SRichard Henderson     unsigned widthm1 = a->d ? 63 : 31;
37566fd0c7bcSRichard Henderson     TCGv_i64 dest, src, tmp;
37570b1347d2SRichard Henderson 
3758bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3759bd792da3SRichard Henderson         return false;
3760bd792da3SRichard Henderson     }
376130878590SRichard Henderson     if (a->c) {
37620b1347d2SRichard Henderson         nullify_over(ctx);
37630b1347d2SRichard Henderson     }
37640b1347d2SRichard Henderson 
376530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
376630878590SRichard Henderson     src = load_gpr(ctx, a->r);
3767aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
37680b1347d2SRichard Henderson 
37690b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
37706fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, cpu_sar, widthm1);
37716fd0c7bcSRichard Henderson     tcg_gen_xori_i64(tmp, tmp, widthm1);
3772d781cb77SRichard Henderson 
377330878590SRichard Henderson     if (a->se) {
3774bd792da3SRichard Henderson         if (!a->d) {
37756fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(dest, src);
3776bd792da3SRichard Henderson             src = dest;
3777bd792da3SRichard Henderson         }
37786fd0c7bcSRichard Henderson         tcg_gen_sar_i64(dest, src, tmp);
37796fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, dest, 0, a->len);
37800b1347d2SRichard Henderson     } else {
3781bd792da3SRichard Henderson         if (!a->d) {
37826fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src);
3783bd792da3SRichard Henderson             src = dest;
3784bd792da3SRichard Henderson         }
37856fd0c7bcSRichard Henderson         tcg_gen_shr_i64(dest, src, tmp);
37866fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, dest, 0, a->len);
37870b1347d2SRichard Henderson     }
378830878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37890b1347d2SRichard Henderson 
37900b1347d2SRichard Henderson     /* Install the new nullification.  */
3791bd792da3SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
379231234768SRichard Henderson     return nullify_end(ctx);
37930b1347d2SRichard Henderson }
37940b1347d2SRichard Henderson 
3795bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a)
37960b1347d2SRichard Henderson {
3797bd792da3SRichard Henderson     unsigned len, cpos, width;
37986fd0c7bcSRichard Henderson     TCGv_i64 dest, src;
37990b1347d2SRichard Henderson 
3800bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3801bd792da3SRichard Henderson         return false;
3802bd792da3SRichard Henderson     }
380330878590SRichard Henderson     if (a->c) {
38040b1347d2SRichard Henderson         nullify_over(ctx);
38050b1347d2SRichard Henderson     }
38060b1347d2SRichard Henderson 
3807bd792da3SRichard Henderson     len = a->len;
3808bd792da3SRichard Henderson     width = a->d ? 64 : 32;
3809bd792da3SRichard Henderson     cpos = width - 1 - a->pos;
3810bd792da3SRichard Henderson     if (cpos + len > width) {
3811bd792da3SRichard Henderson         len = width - cpos;
3812bd792da3SRichard Henderson     }
3813bd792da3SRichard Henderson 
381430878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
381530878590SRichard Henderson     src = load_gpr(ctx, a->r);
381630878590SRichard Henderson     if (a->se) {
38176fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, src, cpos, len);
38180b1347d2SRichard Henderson     } else {
38196fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, src, cpos, len);
38200b1347d2SRichard Henderson     }
382130878590SRichard Henderson     save_gpr(ctx, a->t, dest);
38220b1347d2SRichard Henderson 
38230b1347d2SRichard Henderson     /* Install the new nullification.  */
3824bd792da3SRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
382531234768SRichard Henderson     return nullify_end(ctx);
38260b1347d2SRichard Henderson }
38270b1347d2SRichard Henderson 
382872ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a)
38290b1347d2SRichard Henderson {
383072ae4f2bSRichard Henderson     unsigned len, width;
3831c53e401eSRichard Henderson     uint64_t mask0, mask1;
38326fd0c7bcSRichard Henderson     TCGv_i64 dest;
38330b1347d2SRichard Henderson 
383472ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
383572ae4f2bSRichard Henderson         return false;
383672ae4f2bSRichard Henderson     }
383730878590SRichard Henderson     if (a->c) {
38380b1347d2SRichard Henderson         nullify_over(ctx);
38390b1347d2SRichard Henderson     }
384072ae4f2bSRichard Henderson 
384172ae4f2bSRichard Henderson     len = a->len;
384272ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
384372ae4f2bSRichard Henderson     if (a->cpos + len > width) {
384472ae4f2bSRichard Henderson         len = width - a->cpos;
38450b1347d2SRichard Henderson     }
38460b1347d2SRichard Henderson 
384730878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
384830878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
384930878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
38500b1347d2SRichard Henderson 
385130878590SRichard Henderson     if (a->nz) {
38526fd0c7bcSRichard Henderson         TCGv_i64 src = load_gpr(ctx, a->t);
38536fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, src, mask1);
38546fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, mask0);
38550b1347d2SRichard Henderson     } else {
38566fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, mask0);
38570b1347d2SRichard Henderson     }
385830878590SRichard Henderson     save_gpr(ctx, a->t, dest);
38590b1347d2SRichard Henderson 
38600b1347d2SRichard Henderson     /* Install the new nullification.  */
386172ae4f2bSRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
386231234768SRichard Henderson     return nullify_end(ctx);
38630b1347d2SRichard Henderson }
38640b1347d2SRichard Henderson 
386572ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a)
38660b1347d2SRichard Henderson {
386730878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
386872ae4f2bSRichard Henderson     unsigned len, width;
38696fd0c7bcSRichard Henderson     TCGv_i64 dest, val;
38700b1347d2SRichard Henderson 
387172ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
387272ae4f2bSRichard Henderson         return false;
387372ae4f2bSRichard Henderson     }
387430878590SRichard Henderson     if (a->c) {
38750b1347d2SRichard Henderson         nullify_over(ctx);
38760b1347d2SRichard Henderson     }
387772ae4f2bSRichard Henderson 
387872ae4f2bSRichard Henderson     len = a->len;
387972ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
388072ae4f2bSRichard Henderson     if (a->cpos + len > width) {
388172ae4f2bSRichard Henderson         len = width - a->cpos;
38820b1347d2SRichard Henderson     }
38830b1347d2SRichard Henderson 
388430878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
388530878590SRichard Henderson     val = load_gpr(ctx, a->r);
38860b1347d2SRichard Henderson     if (rs == 0) {
38876fd0c7bcSRichard Henderson         tcg_gen_deposit_z_i64(dest, val, a->cpos, len);
38880b1347d2SRichard Henderson     } else {
38896fd0c7bcSRichard Henderson         tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len);
38900b1347d2SRichard Henderson     }
389130878590SRichard Henderson     save_gpr(ctx, a->t, dest);
38920b1347d2SRichard Henderson 
38930b1347d2SRichard Henderson     /* Install the new nullification.  */
389472ae4f2bSRichard Henderson     ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
389531234768SRichard Henderson     return nullify_end(ctx);
38960b1347d2SRichard Henderson }
38970b1347d2SRichard Henderson 
389872ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c,
38996fd0c7bcSRichard Henderson                        bool d, bool nz, unsigned len, TCGv_i64 val)
39000b1347d2SRichard Henderson {
39010b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
390272ae4f2bSRichard Henderson     unsigned widthm1 = d ? 63 : 31;
39036fd0c7bcSRichard Henderson     TCGv_i64 mask, tmp, shift, dest;
3904c53e401eSRichard Henderson     uint64_t msb = 1ULL << (len - 1);
39050b1347d2SRichard Henderson 
39060b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
3907aac0f603SRichard Henderson     shift = tcg_temp_new_i64();
3908aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
39090b1347d2SRichard Henderson 
39100b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
39116fd0c7bcSRichard Henderson     tcg_gen_andi_i64(shift, cpu_sar, widthm1);
39126fd0c7bcSRichard Henderson     tcg_gen_xori_i64(shift, shift, widthm1);
39130b1347d2SRichard Henderson 
3914aac0f603SRichard Henderson     mask = tcg_temp_new_i64();
39156fd0c7bcSRichard Henderson     tcg_gen_movi_i64(mask, msb + (msb - 1));
39166fd0c7bcSRichard Henderson     tcg_gen_and_i64(tmp, val, mask);
39170b1347d2SRichard Henderson     if (rs) {
39186fd0c7bcSRichard Henderson         tcg_gen_shl_i64(mask, mask, shift);
39196fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tmp, shift);
39206fd0c7bcSRichard Henderson         tcg_gen_andc_i64(dest, cpu_gr[rs], mask);
39216fd0c7bcSRichard Henderson         tcg_gen_or_i64(dest, dest, tmp);
39220b1347d2SRichard Henderson     } else {
39236fd0c7bcSRichard Henderson         tcg_gen_shl_i64(dest, tmp, shift);
39240b1347d2SRichard Henderson     }
39250b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
39260b1347d2SRichard Henderson 
39270b1347d2SRichard Henderson     /* Install the new nullification.  */
392872ae4f2bSRichard Henderson     ctx->null_cond = do_sed_cond(ctx, c, d, dest);
392931234768SRichard Henderson     return nullify_end(ctx);
39300b1347d2SRichard Henderson }
39310b1347d2SRichard Henderson 
393272ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a)
393330878590SRichard Henderson {
393472ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
393572ae4f2bSRichard Henderson         return false;
393672ae4f2bSRichard Henderson     }
3937a6deecceSSven Schnelle     if (a->c) {
3938a6deecceSSven Schnelle         nullify_over(ctx);
3939a6deecceSSven Schnelle     }
394072ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
394172ae4f2bSRichard Henderson                       load_gpr(ctx, a->r));
394230878590SRichard Henderson }
394330878590SRichard Henderson 
394472ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a)
394530878590SRichard Henderson {
394672ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
394772ae4f2bSRichard Henderson         return false;
394872ae4f2bSRichard Henderson     }
3949a6deecceSSven Schnelle     if (a->c) {
3950a6deecceSSven Schnelle         nullify_over(ctx);
3951a6deecceSSven Schnelle     }
395272ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
39536fd0c7bcSRichard Henderson                       tcg_constant_i64(a->i));
395430878590SRichard Henderson }
39550b1347d2SRichard Henderson 
39568340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
395798cd9ca7SRichard Henderson {
3958019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY
3959bc921866SRichard Henderson     ctx->iaq_j.space = tcg_temp_new_i64();
3960bc921866SRichard Henderson     load_spr(ctx, ctx->iaq_j.space, a->sp);
3961c301f34eSRichard Henderson #endif
3962019f4159SRichard Henderson 
3963bc921866SRichard Henderson     ctx->iaq_j.base = tcg_temp_new_i64();
3964bc921866SRichard Henderson     ctx->iaq_j.disp = 0;
3965bc921866SRichard Henderson 
3966bc921866SRichard Henderson     tcg_gen_addi_i64(ctx->iaq_j.base, load_gpr(ctx, a->b), a->disp);
3967bc921866SRichard Henderson     ctx->iaq_j.base = do_ibranch_priv(ctx, ctx->iaq_j.base);
3968bc921866SRichard Henderson 
3969bc921866SRichard Henderson     return do_ibranch(ctx, a->l, true, a->n);
397098cd9ca7SRichard Henderson }
397198cd9ca7SRichard Henderson 
39728340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
397398cd9ca7SRichard Henderson {
39742644f80bSRichard Henderson     return do_dbranch(ctx, a->disp, a->l, a->n);
397598cd9ca7SRichard Henderson }
397698cd9ca7SRichard Henderson 
39778340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
397843e05652SRichard Henderson {
3979bc921866SRichard Henderson     int64_t disp = a->disp;
3980804cd52dSRichard Henderson     bool indirect = false;
398143e05652SRichard Henderson 
39825ae8adbbSRichard Henderson     /* Trap if PSW[B] is set. */
39835ae8adbbSRichard Henderson     if (ctx->psw_xb & PSW_B) {
398443e05652SRichard Henderson         return gen_illegal(ctx);
398543e05652SRichard Henderson     }
398643e05652SRichard Henderson 
39875ae8adbbSRichard Henderson     nullify_over(ctx);
39885ae8adbbSRichard Henderson 
398943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
3990804cd52dSRichard Henderson     if (ctx->privilege == 0) {
3991804cd52dSRichard Henderson         /* Privilege cannot decrease. */
3992804cd52dSRichard Henderson     } else if (!(ctx->tb_flags & PSW_C)) {
3993804cd52dSRichard Henderson         /* With paging disabled, priv becomes 0. */
3994bc921866SRichard Henderson         disp -= ctx->privilege;
399543e05652SRichard Henderson     } else {
3996804cd52dSRichard Henderson         /* Adjust the dest offset for the privilege change from the PTE. */
3997804cd52dSRichard Henderson         TCGv_i64 off = tcg_temp_new_i64();
3998804cd52dSRichard Henderson 
3999*6dd9b145SRichard Henderson         copy_iaoq_entry(ctx, off, &ctx->iaq_f);
4000*6dd9b145SRichard Henderson         gen_helper_b_gate_priv(off, tcg_env, off);
4001804cd52dSRichard Henderson 
4002804cd52dSRichard Henderson         ctx->iaq_j.base = off;
4003804cd52dSRichard Henderson         ctx->iaq_j.disp = disp + 8;
4004804cd52dSRichard Henderson         indirect = true;
400543e05652SRichard Henderson     }
400643e05652SRichard Henderson #endif
400743e05652SRichard Henderson 
40086e5f5300SSven Schnelle     if (a->l) {
40096fd0c7bcSRichard Henderson         TCGv_i64 tmp = dest_gpr(ctx, a->l);
40106e5f5300SSven Schnelle         if (ctx->privilege < 3) {
40116fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, tmp, -4);
40126e5f5300SSven Schnelle         }
40136fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, tmp, ctx->privilege);
40146e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
40156e5f5300SSven Schnelle     }
40166e5f5300SSven Schnelle 
4017804cd52dSRichard Henderson     if (indirect) {
4018804cd52dSRichard Henderson         return do_ibranch(ctx, 0, false, a->n);
4019804cd52dSRichard Henderson     }
4020bc921866SRichard Henderson     return do_dbranch(ctx, disp, 0, a->n);
402143e05652SRichard Henderson }
402243e05652SRichard Henderson 
40238340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
402498cd9ca7SRichard Henderson {
4025b35aec85SRichard Henderson     if (a->x) {
4026bc921866SRichard Henderson         DisasIAQE next = iaqe_incr(&ctx->iaq_f, 8);
4027bc921866SRichard Henderson         TCGv_i64 t0 = tcg_temp_new_i64();
4028bc921866SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
4029bc921866SRichard Henderson 
4030660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
4031bc921866SRichard Henderson         copy_iaoq_entry(ctx, t0, &next);
4032bc921866SRichard Henderson         tcg_gen_shli_i64(t1, load_gpr(ctx, a->x), 3);
4033bc921866SRichard Henderson         tcg_gen_add_i64(t0, t0, t1);
4034bc921866SRichard Henderson 
4035bc921866SRichard Henderson         ctx->iaq_j = iaqe_next_absv(ctx, t0);
4036bc921866SRichard Henderson         return do_ibranch(ctx, a->l, false, a->n);
4037b35aec85SRichard Henderson     } else {
4038b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
40392644f80bSRichard Henderson         return do_dbranch(ctx, 0, a->l, a->n);
4040b35aec85SRichard Henderson     }
404198cd9ca7SRichard Henderson }
404298cd9ca7SRichard Henderson 
40438340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
404498cd9ca7SRichard Henderson {
40456fd0c7bcSRichard Henderson     TCGv_i64 dest;
404698cd9ca7SRichard Henderson 
40478340f534SRichard Henderson     if (a->x == 0) {
40488340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
404998cd9ca7SRichard Henderson     } else {
4050aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
40516fd0c7bcSRichard Henderson         tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3);
40526fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b));
405398cd9ca7SRichard Henderson     }
4054660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
4055bc921866SRichard Henderson     ctx->iaq_j = iaqe_next_absv(ctx, dest);
4056bc921866SRichard Henderson 
4057bc921866SRichard Henderson     return do_ibranch(ctx, 0, false, a->n);
405898cd9ca7SRichard Henderson }
405998cd9ca7SRichard Henderson 
40608340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
406198cd9ca7SRichard Henderson {
4062019f4159SRichard Henderson     TCGv_i64 b = load_gpr(ctx, a->b);
406398cd9ca7SRichard Henderson 
4064019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY
4065bc921866SRichard Henderson     ctx->iaq_j.space = space_select(ctx, 0, b);
4066c301f34eSRichard Henderson #endif
4067bc921866SRichard Henderson     ctx->iaq_j.base = do_ibranch_priv(ctx, b);
4068bc921866SRichard Henderson     ctx->iaq_j.disp = 0;
4069019f4159SRichard Henderson 
4070bc921866SRichard Henderson     return do_ibranch(ctx, a->l, false, a->n);
407198cd9ca7SRichard Henderson }
407298cd9ca7SRichard Henderson 
4073a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a)
4074a8966ba7SRichard Henderson {
4075a8966ba7SRichard Henderson     /* All branch target stack instructions implement as nop. */
4076a8966ba7SRichard Henderson     return ctx->is_pa20;
4077a8966ba7SRichard Henderson }
4078a8966ba7SRichard Henderson 
40791ca74648SRichard Henderson /*
40801ca74648SRichard Henderson  * Float class 0
40811ca74648SRichard Henderson  */
4082ebe9383cSRichard Henderson 
40831ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4084ebe9383cSRichard Henderson {
4085ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
4086ebe9383cSRichard Henderson }
4087ebe9383cSRichard Henderson 
408859f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
408959f8c04bSHelge Deller {
4090a300dad3SRichard Henderson     uint64_t ret;
4091a300dad3SRichard Henderson 
4092c53e401eSRichard Henderson     if (ctx->is_pa20) {
4093a300dad3SRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
4094a300dad3SRichard Henderson     } else {
4095a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
4096a300dad3SRichard Henderson     }
4097a300dad3SRichard Henderson 
409859f8c04bSHelge Deller     nullify_over(ctx);
4099a300dad3SRichard Henderson     save_frd(0, tcg_constant_i64(ret));
410059f8c04bSHelge Deller     return nullify_end(ctx);
410159f8c04bSHelge Deller }
410259f8c04bSHelge Deller 
41031ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
41041ca74648SRichard Henderson {
41051ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
41061ca74648SRichard Henderson }
41071ca74648SRichard Henderson 
4108ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4109ebe9383cSRichard Henderson {
4110ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4111ebe9383cSRichard Henderson }
4112ebe9383cSRichard Henderson 
41131ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
41141ca74648SRichard Henderson {
41151ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
41161ca74648SRichard Henderson }
41171ca74648SRichard Henderson 
41181ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4119ebe9383cSRichard Henderson {
4120ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4121ebe9383cSRichard Henderson }
4122ebe9383cSRichard Henderson 
41231ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
41241ca74648SRichard Henderson {
41251ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
41261ca74648SRichard Henderson }
41271ca74648SRichard Henderson 
4128ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4129ebe9383cSRichard Henderson {
4130ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4131ebe9383cSRichard Henderson }
4132ebe9383cSRichard Henderson 
41331ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
41341ca74648SRichard Henderson {
41351ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
41361ca74648SRichard Henderson }
41371ca74648SRichard Henderson 
41381ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
41391ca74648SRichard Henderson {
41401ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
41411ca74648SRichard Henderson }
41421ca74648SRichard Henderson 
41431ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
41441ca74648SRichard Henderson {
41451ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
41461ca74648SRichard Henderson }
41471ca74648SRichard Henderson 
41481ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
41491ca74648SRichard Henderson {
41501ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
41511ca74648SRichard Henderson }
41521ca74648SRichard Henderson 
41531ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
41541ca74648SRichard Henderson {
41551ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
41561ca74648SRichard Henderson }
41571ca74648SRichard Henderson 
41581ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4159ebe9383cSRichard Henderson {
4160ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4161ebe9383cSRichard Henderson }
4162ebe9383cSRichard Henderson 
41631ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
41641ca74648SRichard Henderson {
41651ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
41661ca74648SRichard Henderson }
41671ca74648SRichard Henderson 
4168ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4169ebe9383cSRichard Henderson {
4170ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4171ebe9383cSRichard Henderson }
4172ebe9383cSRichard Henderson 
41731ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
41741ca74648SRichard Henderson {
41751ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
41761ca74648SRichard Henderson }
41771ca74648SRichard Henderson 
41781ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4179ebe9383cSRichard Henderson {
4180ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4181ebe9383cSRichard Henderson }
4182ebe9383cSRichard Henderson 
41831ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
41841ca74648SRichard Henderson {
41851ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
41861ca74648SRichard Henderson }
41871ca74648SRichard Henderson 
4188ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4189ebe9383cSRichard Henderson {
4190ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4191ebe9383cSRichard Henderson }
4192ebe9383cSRichard Henderson 
41931ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
41941ca74648SRichard Henderson {
41951ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
41961ca74648SRichard Henderson }
41971ca74648SRichard Henderson 
41981ca74648SRichard Henderson /*
41991ca74648SRichard Henderson  * Float class 1
42001ca74648SRichard Henderson  */
42011ca74648SRichard Henderson 
42021ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
42031ca74648SRichard Henderson {
42041ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
42051ca74648SRichard Henderson }
42061ca74648SRichard Henderson 
42071ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
42081ca74648SRichard Henderson {
42091ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
42101ca74648SRichard Henderson }
42111ca74648SRichard Henderson 
42121ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
42131ca74648SRichard Henderson {
42141ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
42151ca74648SRichard Henderson }
42161ca74648SRichard Henderson 
42171ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
42181ca74648SRichard Henderson {
42191ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
42201ca74648SRichard Henderson }
42211ca74648SRichard Henderson 
42221ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
42231ca74648SRichard Henderson {
42241ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
42251ca74648SRichard Henderson }
42261ca74648SRichard Henderson 
42271ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
42281ca74648SRichard Henderson {
42291ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
42301ca74648SRichard Henderson }
42311ca74648SRichard Henderson 
42321ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
42331ca74648SRichard Henderson {
42341ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
42351ca74648SRichard Henderson }
42361ca74648SRichard Henderson 
42371ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
42381ca74648SRichard Henderson {
42391ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
42401ca74648SRichard Henderson }
42411ca74648SRichard Henderson 
42421ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
42431ca74648SRichard Henderson {
42441ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
42451ca74648SRichard Henderson }
42461ca74648SRichard Henderson 
42471ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
42481ca74648SRichard Henderson {
42491ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
42501ca74648SRichard Henderson }
42511ca74648SRichard Henderson 
42521ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
42531ca74648SRichard Henderson {
42541ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
42551ca74648SRichard Henderson }
42561ca74648SRichard Henderson 
42571ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
42581ca74648SRichard Henderson {
42591ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
42601ca74648SRichard Henderson }
42611ca74648SRichard Henderson 
42621ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
42631ca74648SRichard Henderson {
42641ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
42651ca74648SRichard Henderson }
42661ca74648SRichard Henderson 
42671ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
42681ca74648SRichard Henderson {
42691ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
42701ca74648SRichard Henderson }
42711ca74648SRichard Henderson 
42721ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
42731ca74648SRichard Henderson {
42741ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
42751ca74648SRichard Henderson }
42761ca74648SRichard Henderson 
42771ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
42781ca74648SRichard Henderson {
42791ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
42801ca74648SRichard Henderson }
42811ca74648SRichard Henderson 
42821ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
42831ca74648SRichard Henderson {
42841ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
42851ca74648SRichard Henderson }
42861ca74648SRichard Henderson 
42871ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
42881ca74648SRichard Henderson {
42891ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
42901ca74648SRichard Henderson }
42911ca74648SRichard Henderson 
42921ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
42931ca74648SRichard Henderson {
42941ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
42951ca74648SRichard Henderson }
42961ca74648SRichard Henderson 
42971ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
42981ca74648SRichard Henderson {
42991ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
43001ca74648SRichard Henderson }
43011ca74648SRichard Henderson 
43021ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
43031ca74648SRichard Henderson {
43041ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
43051ca74648SRichard Henderson }
43061ca74648SRichard Henderson 
43071ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
43081ca74648SRichard Henderson {
43091ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
43101ca74648SRichard Henderson }
43111ca74648SRichard Henderson 
43121ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
43131ca74648SRichard Henderson {
43141ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
43151ca74648SRichard Henderson }
43161ca74648SRichard Henderson 
43171ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
43181ca74648SRichard Henderson {
43191ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
43201ca74648SRichard Henderson }
43211ca74648SRichard Henderson 
43221ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
43231ca74648SRichard Henderson {
43241ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
43251ca74648SRichard Henderson }
43261ca74648SRichard Henderson 
43271ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
43281ca74648SRichard Henderson {
43291ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
43301ca74648SRichard Henderson }
43311ca74648SRichard Henderson 
43321ca74648SRichard Henderson /*
43331ca74648SRichard Henderson  * Float class 2
43341ca74648SRichard Henderson  */
43351ca74648SRichard Henderson 
43361ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
4337ebe9383cSRichard Henderson {
4338ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4339ebe9383cSRichard Henderson 
4340ebe9383cSRichard Henderson     nullify_over(ctx);
4341ebe9383cSRichard Henderson 
43421ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
43431ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
434429dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
434529dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4346ebe9383cSRichard Henderson 
4347ad75a51eSRichard Henderson     gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc);
4348ebe9383cSRichard Henderson 
43491ca74648SRichard Henderson     return nullify_end(ctx);
4350ebe9383cSRichard Henderson }
4351ebe9383cSRichard Henderson 
43521ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
4353ebe9383cSRichard Henderson {
4354ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4355ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4356ebe9383cSRichard Henderson 
4357ebe9383cSRichard Henderson     nullify_over(ctx);
4358ebe9383cSRichard Henderson 
43591ca74648SRichard Henderson     ta = load_frd0(a->r1);
43601ca74648SRichard Henderson     tb = load_frd0(a->r2);
436129dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
436229dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4363ebe9383cSRichard Henderson 
4364ad75a51eSRichard Henderson     gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc);
4365ebe9383cSRichard Henderson 
436631234768SRichard Henderson     return nullify_end(ctx);
4367ebe9383cSRichard Henderson }
4368ebe9383cSRichard Henderson 
43691ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
4370ebe9383cSRichard Henderson {
43713692ad21SRichard Henderson     TCGCond tc = TCG_COND_TSTNE;
43723692ad21SRichard Henderson     uint32_t mask;
43736fd0c7bcSRichard Henderson     TCGv_i64 t;
4374ebe9383cSRichard Henderson 
4375ebe9383cSRichard Henderson     nullify_over(ctx);
4376ebe9383cSRichard Henderson 
4377aac0f603SRichard Henderson     t = tcg_temp_new_i64();
43786fd0c7bcSRichard Henderson     tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow));
4379ebe9383cSRichard Henderson 
43801ca74648SRichard Henderson     if (a->y == 1) {
43811ca74648SRichard Henderson         switch (a->c) {
4382ebe9383cSRichard Henderson         case 0: /* simple */
4383f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK;
4384f33a22c1SRichard Henderson             break;
4385ebe9383cSRichard Henderson         case 2: /* rej */
43863692ad21SRichard Henderson             tc = TCG_COND_TSTEQ;
4387ebe9383cSRichard Henderson             /* fallthru */
4388ebe9383cSRichard Henderson         case 1: /* acc */
4389f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ_MASK;
4390ebe9383cSRichard Henderson             break;
4391ebe9383cSRichard Henderson         case 6: /* rej8 */
43923692ad21SRichard Henderson             tc = TCG_COND_TSTEQ;
4393ebe9383cSRichard Henderson             /* fallthru */
4394ebe9383cSRichard Henderson         case 5: /* acc8 */
4395f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_6_MASK;
4396ebe9383cSRichard Henderson             break;
4397ebe9383cSRichard Henderson         case 9: /* acc6 */
4398f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_4_MASK;
4399ebe9383cSRichard Henderson             break;
4400ebe9383cSRichard Henderson         case 13: /* acc4 */
4401f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_2_MASK;
4402ebe9383cSRichard Henderson             break;
4403ebe9383cSRichard Henderson         case 17: /* acc2 */
4404f33a22c1SRichard Henderson             mask = R_FPSR_C_MASK | R_FPSR_CQ0_MASK;
4405ebe9383cSRichard Henderson             break;
4406ebe9383cSRichard Henderson         default:
44071ca74648SRichard Henderson             gen_illegal(ctx);
44081ca74648SRichard Henderson             return true;
4409ebe9383cSRichard Henderson         }
44101ca74648SRichard Henderson     } else {
44111ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
44123692ad21SRichard Henderson         mask = R_FPSR_CA0_MASK >> cbit;
44131ca74648SRichard Henderson     }
44141ca74648SRichard Henderson 
44153692ad21SRichard Henderson     ctx->null_cond = cond_make_ti(tc, t, mask);
441631234768SRichard Henderson     return nullify_end(ctx);
4417ebe9383cSRichard Henderson }
4418ebe9383cSRichard Henderson 
44191ca74648SRichard Henderson /*
44201ca74648SRichard Henderson  * Float class 2
44211ca74648SRichard Henderson  */
44221ca74648SRichard Henderson 
44231ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
4424ebe9383cSRichard Henderson {
44251ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
44261ca74648SRichard Henderson }
44271ca74648SRichard Henderson 
44281ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
44291ca74648SRichard Henderson {
44301ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
44311ca74648SRichard Henderson }
44321ca74648SRichard Henderson 
44331ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
44341ca74648SRichard Henderson {
44351ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
44361ca74648SRichard Henderson }
44371ca74648SRichard Henderson 
44381ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
44391ca74648SRichard Henderson {
44401ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
44411ca74648SRichard Henderson }
44421ca74648SRichard Henderson 
44431ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
44441ca74648SRichard Henderson {
44451ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
44461ca74648SRichard Henderson }
44471ca74648SRichard Henderson 
44481ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
44491ca74648SRichard Henderson {
44501ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
44511ca74648SRichard Henderson }
44521ca74648SRichard Henderson 
44531ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
44541ca74648SRichard Henderson {
44551ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
44561ca74648SRichard Henderson }
44571ca74648SRichard Henderson 
44581ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
44591ca74648SRichard Henderson {
44601ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
44611ca74648SRichard Henderson }
44621ca74648SRichard Henderson 
44631ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
44641ca74648SRichard Henderson {
44651ca74648SRichard Henderson     TCGv_i64 x, y;
4466ebe9383cSRichard Henderson 
4467ebe9383cSRichard Henderson     nullify_over(ctx);
4468ebe9383cSRichard Henderson 
44691ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
44701ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
44711ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
44721ca74648SRichard Henderson     save_frd(a->t, x);
4473ebe9383cSRichard Henderson 
447431234768SRichard Henderson     return nullify_end(ctx);
4475ebe9383cSRichard Henderson }
4476ebe9383cSRichard Henderson 
4477ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4478ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4479ebe9383cSRichard Henderson {
4480ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4481ebe9383cSRichard Henderson }
4482ebe9383cSRichard Henderson 
4483b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4484ebe9383cSRichard Henderson {
4485b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4486b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4487b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4488b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4489b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4490ebe9383cSRichard Henderson 
4491ebe9383cSRichard Henderson     nullify_over(ctx);
4492ebe9383cSRichard Henderson 
4493ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4494ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4495ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4496ebe9383cSRichard Henderson 
449731234768SRichard Henderson     return nullify_end(ctx);
4498ebe9383cSRichard Henderson }
4499ebe9383cSRichard Henderson 
4500b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4501b1e2af57SRichard Henderson {
4502b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4503b1e2af57SRichard Henderson }
4504b1e2af57SRichard Henderson 
4505b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4506b1e2af57SRichard Henderson {
4507b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4508b1e2af57SRichard Henderson }
4509b1e2af57SRichard Henderson 
4510b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4511b1e2af57SRichard Henderson {
4512b1e2af57SRichard Henderson     nullify_over(ctx);
4513b1e2af57SRichard Henderson 
4514b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4515b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4516b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4517b1e2af57SRichard Henderson 
4518b1e2af57SRichard Henderson     return nullify_end(ctx);
4519b1e2af57SRichard Henderson }
4520b1e2af57SRichard Henderson 
4521b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4522b1e2af57SRichard Henderson {
4523b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4524b1e2af57SRichard Henderson }
4525b1e2af57SRichard Henderson 
4526b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4527b1e2af57SRichard Henderson {
4528b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4529b1e2af57SRichard Henderson }
4530b1e2af57SRichard Henderson 
4531c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4532ebe9383cSRichard Henderson {
4533c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4534ebe9383cSRichard Henderson 
4535ebe9383cSRichard Henderson     nullify_over(ctx);
4536c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4537c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4538c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4539ebe9383cSRichard Henderson 
4540c3bad4f8SRichard Henderson     if (a->neg) {
4541ad75a51eSRichard Henderson         gen_helper_fmpynfadd_s(x, tcg_env, x, y, z);
4542ebe9383cSRichard Henderson     } else {
4543ad75a51eSRichard Henderson         gen_helper_fmpyfadd_s(x, tcg_env, x, y, z);
4544ebe9383cSRichard Henderson     }
4545ebe9383cSRichard Henderson 
4546c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
454731234768SRichard Henderson     return nullify_end(ctx);
4548ebe9383cSRichard Henderson }
4549ebe9383cSRichard Henderson 
4550c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4551ebe9383cSRichard Henderson {
4552c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4553ebe9383cSRichard Henderson 
4554ebe9383cSRichard Henderson     nullify_over(ctx);
4555c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4556c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4557c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4558ebe9383cSRichard Henderson 
4559c3bad4f8SRichard Henderson     if (a->neg) {
4560ad75a51eSRichard Henderson         gen_helper_fmpynfadd_d(x, tcg_env, x, y, z);
4561ebe9383cSRichard Henderson     } else {
4562ad75a51eSRichard Henderson         gen_helper_fmpyfadd_d(x, tcg_env, x, y, z);
4563ebe9383cSRichard Henderson     }
4564ebe9383cSRichard Henderson 
4565c3bad4f8SRichard Henderson     save_frd(a->t, x);
456631234768SRichard Henderson     return nullify_end(ctx);
4567ebe9383cSRichard Henderson }
4568ebe9383cSRichard Henderson 
456938193127SRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */
457038193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a)
457115da177bSSven Schnelle {
4572cf6b28d4SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4573cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4574ad75a51eSRichard Henderson     nullify_over(ctx);
4575ad75a51eSRichard Henderson     gen_helper_diag_btlb(tcg_env);
4576cf6b28d4SHelge Deller     return nullify_end(ctx);
457738193127SRichard Henderson #endif
457815da177bSSven Schnelle }
457938193127SRichard Henderson 
458038193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */
458138193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a)
458238193127SRichard Henderson {
458338193127SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
458438193127SRichard Henderson #ifndef CONFIG_USER_ONLY
4585dbca0835SHelge Deller     nullify_over(ctx);
4586dbca0835SHelge Deller     gen_helper_diag_console_output(tcg_env);
4587dbca0835SHelge Deller     return nullify_end(ctx);
4588ad75a51eSRichard Henderson #endif
458938193127SRichard Henderson }
459038193127SRichard Henderson 
45913bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a)
45923bdf2081SHelge Deller {
45933bdf2081SHelge Deller     return !ctx->is_pa20 && do_getshadowregs(ctx);
45943bdf2081SHelge Deller }
45953bdf2081SHelge Deller 
45963bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a)
45973bdf2081SHelge Deller {
45983bdf2081SHelge Deller     return ctx->is_pa20 && do_getshadowregs(ctx);
45993bdf2081SHelge Deller }
46003bdf2081SHelge Deller 
46013bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a)
46023bdf2081SHelge Deller {
46033bdf2081SHelge Deller     return !ctx->is_pa20 && do_putshadowregs(ctx);
46043bdf2081SHelge Deller }
46053bdf2081SHelge Deller 
46063bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a)
46073bdf2081SHelge Deller {
46083bdf2081SHelge Deller     return ctx->is_pa20 && do_putshadowregs(ctx);
46093bdf2081SHelge Deller }
46103bdf2081SHelge Deller 
461138193127SRichard Henderson static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a)
461238193127SRichard Henderson {
461338193127SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4614ad75a51eSRichard Henderson     qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4615ad75a51eSRichard Henderson     return true;
4616ad75a51eSRichard Henderson }
461715da177bSSven Schnelle 
4618b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
461961766fe9SRichard Henderson {
462051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4621*6dd9b145SRichard Henderson     uint64_t cs_base;
4622f764718dSRichard Henderson     int bound;
462361766fe9SRichard Henderson 
462451b061fbSRichard Henderson     ctx->cs = cs;
4625494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
4626bd6243a3SRichard Henderson     ctx->is_pa20 = hppa_is_pa20(cpu_env(cs));
4627d27fe7c3SRichard Henderson     ctx->psw_xb = ctx->tb_flags & (PSW_X | PSW_B);
46283d68ee7bSRichard Henderson 
46293d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
46303c13b0ffSRichard Henderson     ctx->privilege = PRIV_USER;
46313d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4632217d1a5eSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4633c301f34eSRichard Henderson #else
4634494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4635bb67ec32SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D
4636bb67ec32SRichard Henderson                     ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P)
4637451d993dSRichard Henderson                     : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX);
46389dfcd243SRichard Henderson #endif
46393d68ee7bSRichard Henderson 
46409dfcd243SRichard Henderson     cs_base = ctx->base.tb->cs_base;
4641*6dd9b145SRichard Henderson     ctx->iaoq_first = ctx->base.pc_first + ctx->privilege;
4642c301f34eSRichard Henderson 
46439dfcd243SRichard Henderson     if (unlikely(cs_base & CS_BASE_DIFFSPACE)) {
4644bc921866SRichard Henderson         ctx->iaq_b.space = cpu_iasq_b;
46459dfcd243SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
46469dfcd243SRichard Henderson     } else if (unlikely(cs_base & CS_BASE_DIFFPAGE)) {
46479dfcd243SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
46489dfcd243SRichard Henderson     } else {
4649*6dd9b145SRichard Henderson         uint64_t iaoq_f_pgofs = ctx->iaoq_first & ~TARGET_PAGE_MASK;
4650*6dd9b145SRichard Henderson         uint64_t iaoq_b_pgofs = cs_base & ~TARGET_PAGE_MASK;
4651*6dd9b145SRichard Henderson         ctx->iaq_b.disp = iaoq_b_pgofs - iaoq_f_pgofs;
4652bc921866SRichard Henderson     }
465361766fe9SRichard Henderson 
4654a4db4a78SRichard Henderson     ctx->zero = tcg_constant_i64(0);
4655a4db4a78SRichard Henderson 
46563d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
46573d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4658b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
465961766fe9SRichard Henderson }
466061766fe9SRichard Henderson 
466151b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
466251b061fbSRichard Henderson {
466351b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
466461766fe9SRichard Henderson 
46653d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
466651b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
466751b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4668494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
466951b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
467051b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4671129e9cc3SRichard Henderson     }
467251b061fbSRichard Henderson     ctx->null_lab = NULL;
467361766fe9SRichard Henderson }
467461766fe9SRichard Henderson 
467551b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
467651b061fbSRichard Henderson {
467751b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4678*6dd9b145SRichard Henderson     uint64_t iaoq_f, iaoq_b;
4679*6dd9b145SRichard Henderson     int64_t diff;
468051b061fbSRichard Henderson 
4681bc921866SRichard Henderson     tcg_debug_assert(!iaqe_variable(&ctx->iaq_f));
4682*6dd9b145SRichard Henderson 
4683*6dd9b145SRichard Henderson     iaoq_f = ctx->iaoq_first + ctx->iaq_f.disp;
4684*6dd9b145SRichard Henderson     if (iaqe_variable(&ctx->iaq_b)) {
4685*6dd9b145SRichard Henderson         diff = INT32_MIN;
4686*6dd9b145SRichard Henderson     } else {
4687*6dd9b145SRichard Henderson         iaoq_b = ctx->iaoq_first + ctx->iaq_b.disp;
4688*6dd9b145SRichard Henderson         diff = iaoq_b - iaoq_f;
4689*6dd9b145SRichard Henderson         /* Direct branches can only produce a 24-bit displacement. */
4690*6dd9b145SRichard Henderson         tcg_debug_assert(diff == (int32_t)diff);
4691*6dd9b145SRichard Henderson         tcg_debug_assert(diff != INT32_MIN);
4692*6dd9b145SRichard Henderson     }
4693*6dd9b145SRichard Henderson 
4694*6dd9b145SRichard Henderson     tcg_gen_insn_start(iaoq_f & ~TARGET_PAGE_MASK, diff, 0);
469524638bd1SRichard Henderson     ctx->insn_start_updated = false;
469651b061fbSRichard Henderson }
469751b061fbSRichard Henderson 
469851b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
469951b061fbSRichard Henderson {
470051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4701b77af26eSRichard Henderson     CPUHPPAState *env = cpu_env(cs);
470251b061fbSRichard Henderson     DisasJumpType ret;
470351b061fbSRichard Henderson 
470451b061fbSRichard Henderson     /* Execute one insn.  */
4705ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4706c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
470731234768SRichard Henderson         do_page_zero(ctx);
470831234768SRichard Henderson         ret = ctx->base.is_jmp;
4709869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4710ba1d0b44SRichard Henderson     } else
4711ba1d0b44SRichard Henderson #endif
4712ba1d0b44SRichard Henderson     {
471361766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
471461766fe9SRichard Henderson            the page permissions for execute.  */
47154e116893SIlya Leoshkevich         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
471661766fe9SRichard Henderson 
4717bc921866SRichard Henderson         /*
4718bc921866SRichard Henderson          * Set up the IA queue for the next insn.
4719bc921866SRichard Henderson          * This will be overwritten by a branch.
4720bc921866SRichard Henderson          */
4721bc921866SRichard Henderson         ctx->iaq_n = NULL;
4722bc921866SRichard Henderson         memset(&ctx->iaq_j, 0, sizeof(ctx->iaq_j));
4723d27fe7c3SRichard Henderson         ctx->psw_b_next = false;
472461766fe9SRichard Henderson 
472551b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
472651b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4727869051eaSRichard Henderson             ret = DISAS_NEXT;
4728129e9cc3SRichard Henderson         } else {
47291a19da0dSRichard Henderson             ctx->insn = insn;
473031274b46SRichard Henderson             if (!decode(ctx, insn)) {
473131274b46SRichard Henderson                 gen_illegal(ctx);
473231274b46SRichard Henderson             }
473331234768SRichard Henderson             ret = ctx->base.is_jmp;
473451b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4735129e9cc3SRichard Henderson         }
4736d27fe7c3SRichard Henderson 
4737d27fe7c3SRichard Henderson         if (ret != DISAS_NORETURN) {
4738d27fe7c3SRichard Henderson             set_psw_xb(ctx, ctx->psw_b_next ? PSW_B : 0);
4739d27fe7c3SRichard Henderson         }
474061766fe9SRichard Henderson     }
474161766fe9SRichard Henderson 
4742dbdccbdfSRichard Henderson     /* If the TranslationBlock must end, do so. */
4743dbdccbdfSRichard Henderson     ctx->base.pc_next += 4;
4744dbdccbdfSRichard Henderson     if (ret != DISAS_NEXT) {
4745dbdccbdfSRichard Henderson         return;
474661766fe9SRichard Henderson     }
4747dbdccbdfSRichard Henderson     /* Note this also detects a priority change. */
4748bc921866SRichard Henderson     if (iaqe_variable(&ctx->iaq_b)
4749bc921866SRichard Henderson         || ctx->iaq_b.disp != ctx->iaq_f.disp + 4) {
4750dbdccbdfSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
4751dbdccbdfSRichard Henderson         return;
4752129e9cc3SRichard Henderson     }
4753dbdccbdfSRichard Henderson 
4754dbdccbdfSRichard Henderson     /*
4755dbdccbdfSRichard Henderson      * Advance the insn queue.
4756dbdccbdfSRichard Henderson      * The only exit now is DISAS_TOO_MANY from the translator loop.
4757dbdccbdfSRichard Henderson      */
4758bc921866SRichard Henderson     ctx->iaq_f.disp = ctx->iaq_b.disp;
4759bc921866SRichard Henderson     if (!ctx->iaq_n) {
4760bc921866SRichard Henderson         ctx->iaq_b.disp += 4;
4761bc921866SRichard Henderson         return;
4762bc921866SRichard Henderson     }
4763bc921866SRichard Henderson     /*
4764bc921866SRichard Henderson      * If IAQ_Next is variable in any way, we need to copy into the
4765bc921866SRichard Henderson      * IAQ_Back globals, in case the next insn raises an exception.
4766bc921866SRichard Henderson      */
4767bc921866SRichard Henderson     if (ctx->iaq_n->base) {
4768bc921866SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaq_n);
4769bc921866SRichard Henderson         ctx->iaq_b.base = cpu_iaoq_b;
4770bc921866SRichard Henderson         ctx->iaq_b.disp = 0;
47710dcd6640SRichard Henderson     } else {
4772bc921866SRichard Henderson         ctx->iaq_b.disp = ctx->iaq_n->disp;
47730dcd6640SRichard Henderson     }
4774bc921866SRichard Henderson     if (ctx->iaq_n->space) {
4775bc921866SRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, ctx->iaq_n->space);
4776bc921866SRichard Henderson         ctx->iaq_b.space = cpu_iasq_b;
4777142faf5fSRichard Henderson     }
477861766fe9SRichard Henderson }
477961766fe9SRichard Henderson 
478051b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
478151b061fbSRichard Henderson {
478251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4783e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
4784dbdccbdfSRichard Henderson     /* Assume the insn queue has not been advanced. */
4785bc921866SRichard Henderson     DisasIAQE *f = &ctx->iaq_b;
4786bc921866SRichard Henderson     DisasIAQE *b = ctx->iaq_n;
478751b061fbSRichard Henderson 
4788e1b5a5edSRichard Henderson     switch (is_jmp) {
4789869051eaSRichard Henderson     case DISAS_NORETURN:
479061766fe9SRichard Henderson         break;
479151b061fbSRichard Henderson     case DISAS_TOO_MANY:
4792dbdccbdfSRichard Henderson         /* The insn queue has not been advanced. */
4793bc921866SRichard Henderson         f = &ctx->iaq_f;
4794bc921866SRichard Henderson         b = &ctx->iaq_b;
479561766fe9SRichard Henderson         /* FALLTHRU */
4796dbdccbdfSRichard Henderson     case DISAS_IAQ_N_STALE:
4797bc921866SRichard Henderson         if (use_goto_tb(ctx, f, b)
4798dbdccbdfSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4799dbdccbdfSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
4800dbdccbdfSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
4801bc921866SRichard Henderson             gen_goto_tb(ctx, 0, f, b);
48028532a14eSRichard Henderson             break;
480361766fe9SRichard Henderson         }
4804c5d0aec2SRichard Henderson         /* FALLTHRU */
4805dbdccbdfSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
4806bc921866SRichard Henderson         install_iaq_entries(ctx, f, b);
4807dbdccbdfSRichard Henderson         nullify_save(ctx);
4808dbdccbdfSRichard Henderson         if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
4809dbdccbdfSRichard Henderson             tcg_gen_exit_tb(NULL, 0);
4810dbdccbdfSRichard Henderson             break;
4811dbdccbdfSRichard Henderson         }
4812dbdccbdfSRichard Henderson         /* FALLTHRU */
4813dbdccbdfSRichard Henderson     case DISAS_IAQ_N_UPDATED:
4814dbdccbdfSRichard Henderson         tcg_gen_lookup_and_goto_ptr();
4815dbdccbdfSRichard Henderson         break;
4816c5d0aec2SRichard Henderson     case DISAS_EXIT:
4817c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
481861766fe9SRichard Henderson         break;
481961766fe9SRichard Henderson     default:
482051b061fbSRichard Henderson         g_assert_not_reached();
482161766fe9SRichard Henderson     }
482280603007SRichard Henderson 
482380603007SRichard Henderson     for (DisasDelayException *e = ctx->delay_excp_list; e ; e = e->next) {
482480603007SRichard Henderson         gen_set_label(e->lab);
482580603007SRichard Henderson         if (e->set_n >= 0) {
482680603007SRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, e->set_n);
482780603007SRichard Henderson         }
482880603007SRichard Henderson         if (e->set_iir) {
482980603007SRichard Henderson             tcg_gen_st_i64(tcg_constant_i64(e->insn), tcg_env,
483080603007SRichard Henderson                            offsetof(CPUHPPAState, cr[CR_IIR]));
483180603007SRichard Henderson         }
483280603007SRichard Henderson         install_iaq_entries(ctx, &e->iaq_f, &e->iaq_b);
483380603007SRichard Henderson         gen_excp_1(e->excp);
483480603007SRichard Henderson     }
483551b061fbSRichard Henderson }
483661766fe9SRichard Henderson 
48378eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase,
48388eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
483951b061fbSRichard Henderson {
4840c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
484161766fe9SRichard Henderson 
4842ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4843ba1d0b44SRichard Henderson     switch (pc) {
48447ad439dfSRichard Henderson     case 0x00:
48458eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
4846ba1d0b44SRichard Henderson         return;
48477ad439dfSRichard Henderson     case 0xb0:
48488eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
4849ba1d0b44SRichard Henderson         return;
48507ad439dfSRichard Henderson     case 0xe0:
48518eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4852ba1d0b44SRichard Henderson         return;
48537ad439dfSRichard Henderson     case 0x100:
48548eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
4855ba1d0b44SRichard Henderson         return;
48567ad439dfSRichard Henderson     }
4857ba1d0b44SRichard Henderson #endif
4858ba1d0b44SRichard Henderson 
48598eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(pc));
48608eb806a7SRichard Henderson     target_disas(logfile, cs, pc, dcbase->tb->size);
486161766fe9SRichard Henderson }
486251b061fbSRichard Henderson 
486351b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
486451b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
486551b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
486651b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
486751b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
486851b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
486951b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
487051b061fbSRichard Henderson };
487151b061fbSRichard Henderson 
4872597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
487332f0c394SAnton Johansson                            vaddr pc, void *host_pc)
487451b061fbSRichard Henderson {
4875bc921866SRichard Henderson     DisasContext ctx = { };
4876306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
487761766fe9SRichard Henderson }
4878