xref: /openbmc/qemu/target/hppa/translate.c (revision 698240d19b0d8c880a6e8c1baeec6d6048d2ca4b)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
2661766fe9SRichard Henderson #include "exec/helper-proto.h"
2761766fe9SRichard Henderson #include "exec/helper-gen.h"
28869051eaSRichard Henderson #include "exec/translator.h"
2961766fe9SRichard Henderson #include "exec/log.h"
3061766fe9SRichard Henderson 
31d53106c9SRichard Henderson #define HELPER_H "helper.h"
32d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
33d53106c9SRichard Henderson #undef  HELPER_H
34d53106c9SRichard Henderson 
35d53106c9SRichard Henderson 
36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
37eaa3783bSRichard Henderson    we need to redefine all of these.  */
38eaa3783bSRichard Henderson 
39eaa3783bSRichard Henderson #undef TCGv
40eaa3783bSRichard Henderson #undef tcg_temp_new
41eaa3783bSRichard Henderson #undef tcg_global_mem_new
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
48eaa3783bSRichard Henderson #else
49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
50eaa3783bSRichard Henderson #endif
51eaa3783bSRichard Henderson #else
52eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
53eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
55eaa3783bSRichard Henderson #endif
56eaa3783bSRichard Henderson 
57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
58eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
59eaa3783bSRichard Henderson 
60eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
61eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
62eaa3783bSRichard Henderson 
63eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
64eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
72eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
73eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
74eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
75eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
76eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
77eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
78eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
79eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
81eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
82eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
83eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
84eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
85eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
86eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
87eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
88eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
89eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
90eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
91eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
92eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
93eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
94eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
99eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
100eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
101eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
102eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
103eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
104eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
105eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
122eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
124eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
125eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
126eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
127eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
139eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64
14229dd6f64SRichard Henderson #define tcg_constant_reg     tcg_constant_i64
143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
144eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_trunc_i64_ptr
150eaa3783bSRichard Henderson #else
151eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
152eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
153eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
154eaa3783bSRichard Henderson 
155eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
156eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
163eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
164eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
165eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
166eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
167eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
168eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
169eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
170eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
171eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
173eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
174eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
175eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
176eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
177eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
178eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
179eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
180eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
181eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
182eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
183eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
184eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
185eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
186eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
191eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
192eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
193eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
194eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
195eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
196eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
197eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
213eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
215eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
216eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
217eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
218eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
230eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32
23329dd6f64SRichard Henderson #define tcg_constant_reg     tcg_constant_i32
234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
235eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr   tcg_gen_ext_i32_ptr
241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
242eaa3783bSRichard Henderson 
24361766fe9SRichard Henderson typedef struct DisasCond {
24461766fe9SRichard Henderson     TCGCond c;
245eaa3783bSRichard Henderson     TCGv_reg a0, a1;
24661766fe9SRichard Henderson } DisasCond;
24761766fe9SRichard Henderson 
24861766fe9SRichard Henderson typedef struct DisasContext {
249d01a3625SRichard Henderson     DisasContextBase base;
25061766fe9SRichard Henderson     CPUState *cs;
25161766fe9SRichard Henderson 
252eaa3783bSRichard Henderson     target_ureg iaoq_f;
253eaa3783bSRichard Henderson     target_ureg iaoq_b;
254eaa3783bSRichard Henderson     target_ureg iaoq_n;
255eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
25661766fe9SRichard Henderson 
25761766fe9SRichard Henderson     DisasCond null_cond;
25861766fe9SRichard Henderson     TCGLabel *null_lab;
25961766fe9SRichard Henderson 
2601a19da0dSRichard Henderson     uint32_t insn;
261494737b7SRichard Henderson     uint32_t tb_flags;
2623d68ee7bSRichard Henderson     int mmu_idx;
2633d68ee7bSRichard Henderson     int privilege;
26461766fe9SRichard Henderson     bool psw_n_nonzero;
265bd6243a3SRichard Henderson     bool is_pa20;
266217d1a5eSRichard Henderson 
267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
268217d1a5eSRichard Henderson     MemOp unalign;
269217d1a5eSRichard Henderson #endif
27061766fe9SRichard Henderson } DisasContext;
27161766fe9SRichard Henderson 
272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
273217d1a5eSRichard Henderson #define UNALIGN(C)  (C)->unalign
274217d1a5eSRichard Henderson #else
2752d4afb03SRichard Henderson #define UNALIGN(C)  MO_ALIGN
276217d1a5eSRichard Henderson #endif
277217d1a5eSRichard Henderson 
278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
280e36f27efSRichard Henderson {
281e36f27efSRichard Henderson     if (val & PSW_SM_E) {
282e36f27efSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
283e36f27efSRichard Henderson     }
284e36f27efSRichard Henderson     if (val & PSW_SM_W) {
285e36f27efSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
286e36f27efSRichard Henderson     }
287e36f27efSRichard Henderson     return val;
288e36f27efSRichard Henderson }
289e36f27efSRichard Henderson 
290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
292deee69a1SRichard Henderson {
293deee69a1SRichard Henderson     return ~val;
294deee69a1SRichard Henderson }
295deee69a1SRichard Henderson 
2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
2971cd012a5SRichard Henderson    we use for the final M.  */
298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
2991cd012a5SRichard Henderson {
3001cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
3011cd012a5SRichard Henderson }
3021cd012a5SRichard Henderson 
303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
305740038d7SRichard Henderson {
306740038d7SRichard Henderson     return val ? 1 : -1;
307740038d7SRichard Henderson }
308740038d7SRichard Henderson 
309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
310740038d7SRichard Henderson {
311740038d7SRichard Henderson     return val ? -1 : 1;
312740038d7SRichard Henderson }
313740038d7SRichard Henderson 
314740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
31601afb7beSRichard Henderson {
31701afb7beSRichard Henderson     return val << 2;
31801afb7beSRichard Henderson }
31901afb7beSRichard Henderson 
320740038d7SRichard Henderson /* Used for fp memory ops.  */
321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val)
322740038d7SRichard Henderson {
323740038d7SRichard Henderson     return val << 3;
324740038d7SRichard Henderson }
325740038d7SRichard Henderson 
3260588e061SRichard Henderson /* Used for assemble_21.  */
327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
3280588e061SRichard Henderson {
3290588e061SRichard Henderson     return val << 11;
3300588e061SRichard Henderson }
3310588e061SRichard Henderson 
33201afb7beSRichard Henderson 
33340f9f908SRichard Henderson /* Include the auto-generated decoder.  */
334abff1abfSPaolo Bonzini #include "decode-insns.c.inc"
33540f9f908SRichard Henderson 
33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
33761766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
33961766fe9SRichard Henderson 
34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
34161766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
34361766fe9SRichard Henderson 
344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
345e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
347c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
348e1b5a5edSRichard Henderson 
34961766fe9SRichard Henderson /* global register indexes */
350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
35133423472SRichard Henderson static TCGv_i64 cpu_sr[4];
352494737b7SRichard Henderson static TCGv_i64 cpu_srH;
353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
357eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
36261766fe9SRichard Henderson 
36361766fe9SRichard Henderson void hppa_translate_init(void)
36461766fe9SRichard Henderson {
36561766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
36661766fe9SRichard Henderson 
367eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
36861766fe9SRichard Henderson     static const GlobalVar vars[] = {
36935136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
37061766fe9SRichard Henderson         DEF_VAR(psw_n),
37161766fe9SRichard Henderson         DEF_VAR(psw_v),
37261766fe9SRichard Henderson         DEF_VAR(psw_cb),
37361766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
37461766fe9SRichard Henderson         DEF_VAR(iaoq_f),
37561766fe9SRichard Henderson         DEF_VAR(iaoq_b),
37661766fe9SRichard Henderson     };
37761766fe9SRichard Henderson 
37861766fe9SRichard Henderson #undef DEF_VAR
37961766fe9SRichard Henderson 
38061766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
38161766fe9SRichard Henderson     static const char gr_names[32][4] = {
38261766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
38361766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
38461766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
38561766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
38661766fe9SRichard Henderson     };
38733423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
388494737b7SRichard Henderson     static const char sr_names[5][4] = {
389494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
39033423472SRichard Henderson     };
39161766fe9SRichard Henderson 
39261766fe9SRichard Henderson     int i;
39361766fe9SRichard Henderson 
394f764718dSRichard Henderson     cpu_gr[0] = NULL;
39561766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
396ad75a51eSRichard Henderson         cpu_gr[i] = tcg_global_mem_new(tcg_env,
39761766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
39861766fe9SRichard Henderson                                        gr_names[i]);
39961766fe9SRichard Henderson     }
40033423472SRichard Henderson     for (i = 0; i < 4; i++) {
401ad75a51eSRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(tcg_env,
40233423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
40333423472SRichard Henderson                                            sr_names[i]);
40433423472SRichard Henderson     }
405ad75a51eSRichard Henderson     cpu_srH = tcg_global_mem_new_i64(tcg_env,
406494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
407494737b7SRichard Henderson                                      sr_names[4]);
40861766fe9SRichard Henderson 
40961766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
41061766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
411ad75a51eSRichard Henderson         *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name);
41261766fe9SRichard Henderson     }
413c301f34eSRichard Henderson 
414ad75a51eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(tcg_env,
415c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
416c301f34eSRichard Henderson                                         "iasq_f");
417ad75a51eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(tcg_env,
418c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
419c301f34eSRichard Henderson                                         "iasq_b");
42061766fe9SRichard Henderson }
42161766fe9SRichard Henderson 
422129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
423129e9cc3SRichard Henderson {
424f764718dSRichard Henderson     return (DisasCond){
425f764718dSRichard Henderson         .c = TCG_COND_NEVER,
426f764718dSRichard Henderson         .a0 = NULL,
427f764718dSRichard Henderson         .a1 = NULL,
428f764718dSRichard Henderson     };
429129e9cc3SRichard Henderson }
430129e9cc3SRichard Henderson 
431df0232feSRichard Henderson static DisasCond cond_make_t(void)
432df0232feSRichard Henderson {
433df0232feSRichard Henderson     return (DisasCond){
434df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
435df0232feSRichard Henderson         .a0 = NULL,
436df0232feSRichard Henderson         .a1 = NULL,
437df0232feSRichard Henderson     };
438df0232feSRichard Henderson }
439df0232feSRichard Henderson 
440129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
441129e9cc3SRichard Henderson {
442f764718dSRichard Henderson     return (DisasCond){
443f764718dSRichard Henderson         .c = TCG_COND_NE,
444f764718dSRichard Henderson         .a0 = cpu_psw_n,
4456e94937aSRichard Henderson         .a1 = tcg_constant_reg(0)
446f764718dSRichard Henderson     };
447129e9cc3SRichard Henderson }
448129e9cc3SRichard Henderson 
449b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0)
450b47a4a02SSven Schnelle {
451b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
452b47a4a02SSven Schnelle     return (DisasCond){
4536e94937aSRichard Henderson         .c = c, .a0 = a0, .a1 = tcg_constant_reg(0)
454b47a4a02SSven Schnelle     };
455b47a4a02SSven Schnelle }
456b47a4a02SSven Schnelle 
457eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
458129e9cc3SRichard Henderson {
459b47a4a02SSven Schnelle     TCGv_reg tmp = tcg_temp_new();
460b47a4a02SSven Schnelle     tcg_gen_mov_reg(tmp, a0);
461b47a4a02SSven Schnelle     return cond_make_0_tmp(c, tmp);
462129e9cc3SRichard Henderson }
463129e9cc3SRichard Henderson 
464eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
465129e9cc3SRichard Henderson {
466129e9cc3SRichard Henderson     DisasCond r = { .c = c };
467129e9cc3SRichard Henderson 
468129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
469129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
470eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
471129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
472eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
473129e9cc3SRichard Henderson 
474129e9cc3SRichard Henderson     return r;
475129e9cc3SRichard Henderson }
476129e9cc3SRichard Henderson 
477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
478129e9cc3SRichard Henderson {
479129e9cc3SRichard Henderson     switch (cond->c) {
480129e9cc3SRichard Henderson     default:
481f764718dSRichard Henderson         cond->a0 = NULL;
482f764718dSRichard Henderson         cond->a1 = NULL;
483129e9cc3SRichard Henderson         /* fallthru */
484129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
485129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
486129e9cc3SRichard Henderson         break;
487129e9cc3SRichard Henderson     case TCG_COND_NEVER:
488129e9cc3SRichard Henderson         break;
489129e9cc3SRichard Henderson     }
490129e9cc3SRichard Henderson }
491129e9cc3SRichard Henderson 
492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
49361766fe9SRichard Henderson {
49461766fe9SRichard Henderson     if (reg == 0) {
495e12c6309SRichard Henderson         TCGv_reg t = tcg_temp_new();
496eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
49761766fe9SRichard Henderson         return t;
49861766fe9SRichard Henderson     } else {
49961766fe9SRichard Henderson         return cpu_gr[reg];
50061766fe9SRichard Henderson     }
50161766fe9SRichard Henderson }
50261766fe9SRichard Henderson 
503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
50461766fe9SRichard Henderson {
505129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
506e12c6309SRichard Henderson         return tcg_temp_new();
50761766fe9SRichard Henderson     } else {
50861766fe9SRichard Henderson         return cpu_gr[reg];
50961766fe9SRichard Henderson     }
51061766fe9SRichard Henderson }
51161766fe9SRichard Henderson 
512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
513129e9cc3SRichard Henderson {
514129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
515eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
516129e9cc3SRichard Henderson                             ctx->null_cond.a1, dest, t);
517129e9cc3SRichard Henderson     } else {
518eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
519129e9cc3SRichard Henderson     }
520129e9cc3SRichard Henderson }
521129e9cc3SRichard Henderson 
522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
523129e9cc3SRichard Henderson {
524129e9cc3SRichard Henderson     if (reg != 0) {
525129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
526129e9cc3SRichard Henderson     }
527129e9cc3SRichard Henderson }
528129e9cc3SRichard Henderson 
529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
53096d6407fSRichard Henderson # define HI_OFS  0
53196d6407fSRichard Henderson # define LO_OFS  4
53296d6407fSRichard Henderson #else
53396d6407fSRichard Henderson # define HI_OFS  4
53496d6407fSRichard Henderson # define LO_OFS  0
53596d6407fSRichard Henderson #endif
53696d6407fSRichard Henderson 
53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
53896d6407fSRichard Henderson {
53996d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
540ad75a51eSRichard Henderson     tcg_gen_ld_i32(ret, tcg_env,
54196d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
54296d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
54396d6407fSRichard Henderson     return ret;
54496d6407fSRichard Henderson }
54596d6407fSRichard Henderson 
546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
547ebe9383cSRichard Henderson {
548ebe9383cSRichard Henderson     if (rt == 0) {
5490992a930SRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
5500992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
5510992a930SRichard Henderson         return ret;
552ebe9383cSRichard Henderson     } else {
553ebe9383cSRichard Henderson         return load_frw_i32(rt);
554ebe9383cSRichard Henderson     }
555ebe9383cSRichard Henderson }
556ebe9383cSRichard Henderson 
557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
558ebe9383cSRichard Henderson {
559ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
5600992a930SRichard Henderson     if (rt == 0) {
5610992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
5620992a930SRichard Henderson     } else {
563ad75a51eSRichard Henderson         tcg_gen_ld32u_i64(ret, tcg_env,
564ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
565ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
566ebe9383cSRichard Henderson     }
5670992a930SRichard Henderson     return ret;
568ebe9383cSRichard Henderson }
569ebe9383cSRichard Henderson 
57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
57196d6407fSRichard Henderson {
572ad75a51eSRichard Henderson     tcg_gen_st_i32(val, tcg_env,
57396d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
57496d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
57596d6407fSRichard Henderson }
57696d6407fSRichard Henderson 
57796d6407fSRichard Henderson #undef HI_OFS
57896d6407fSRichard Henderson #undef LO_OFS
57996d6407fSRichard Henderson 
58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
58196d6407fSRichard Henderson {
58296d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
583ad75a51eSRichard Henderson     tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt]));
58496d6407fSRichard Henderson     return ret;
58596d6407fSRichard Henderson }
58696d6407fSRichard Henderson 
587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
588ebe9383cSRichard Henderson {
589ebe9383cSRichard Henderson     if (rt == 0) {
5900992a930SRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
5910992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
5920992a930SRichard Henderson         return ret;
593ebe9383cSRichard Henderson     } else {
594ebe9383cSRichard Henderson         return load_frd(rt);
595ebe9383cSRichard Henderson     }
596ebe9383cSRichard Henderson }
597ebe9383cSRichard Henderson 
59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
59996d6407fSRichard Henderson {
600ad75a51eSRichard Henderson     tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt]));
60196d6407fSRichard Henderson }
60296d6407fSRichard Henderson 
60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
60433423472SRichard Henderson {
60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY
60633423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
60733423472SRichard Henderson #else
60833423472SRichard Henderson     if (reg < 4) {
60933423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
610494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
611494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
61233423472SRichard Henderson     } else {
613ad75a51eSRichard Henderson         tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg]));
61433423472SRichard Henderson     }
61533423472SRichard Henderson #endif
61633423472SRichard Henderson }
61733423472SRichard Henderson 
618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
619129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
621129e9cc3SRichard Henderson {
622129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
623129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
624129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
625129e9cc3SRichard Henderson 
626129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
627129e9cc3SRichard Henderson 
628129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
6296e94937aSRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
630129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
631eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
632129e9cc3SRichard Henderson         }
633129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
634129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
635129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
636129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
637129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
638eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
639129e9cc3SRichard Henderson         }
640129e9cc3SRichard Henderson 
641eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
642129e9cc3SRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
643129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
644129e9cc3SRichard Henderson     }
645129e9cc3SRichard Henderson }
646129e9cc3SRichard Henderson 
647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
649129e9cc3SRichard Henderson {
650129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
651129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
652eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
653129e9cc3SRichard Henderson         }
654129e9cc3SRichard Henderson         return;
655129e9cc3SRichard Henderson     }
6566e94937aSRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
657eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
658129e9cc3SRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
659129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
660129e9cc3SRichard Henderson     }
661129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
662129e9cc3SRichard Henderson }
663129e9cc3SRichard Henderson 
664129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
665129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
666129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
668129e9cc3SRichard Henderson {
669129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
670eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
671129e9cc3SRichard Henderson     }
672129e9cc3SRichard Henderson }
673129e9cc3SRichard Henderson 
674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
67540f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
67640f9f908SRichard Henderson    it may be tail-called from a translate function.  */
67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
678129e9cc3SRichard Henderson {
679129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
68031234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
681129e9cc3SRichard Henderson 
682f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
683f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
684f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
685f49b3537SRichard Henderson 
686129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
687129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
688129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
689129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
69031234768SRichard Henderson         return true;
691129e9cc3SRichard Henderson     }
692129e9cc3SRichard Henderson     ctx->null_lab = NULL;
693129e9cc3SRichard Henderson 
694129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
695129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
696129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
697129e9cc3SRichard Henderson         gen_set_label(null_lab);
698129e9cc3SRichard Henderson     } else {
699129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
700129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
701129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
702129e9cc3SRichard Henderson            label we have the proper value in place.  */
703129e9cc3SRichard Henderson         nullify_save(ctx);
704129e9cc3SRichard Henderson         gen_set_label(null_lab);
705129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
706129e9cc3SRichard Henderson     }
707869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
70831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
709129e9cc3SRichard Henderson     }
71031234768SRichard Henderson     return true;
711129e9cc3SRichard Henderson }
712129e9cc3SRichard Henderson 
713*698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx)
714*698240d1SRichard Henderson {
715*698240d1SRichard Henderson     return (ctx->tb_flags & PSW_W
716*698240d1SRichard Henderson             ? MAKE_64BIT_MASK(0, 62)
717*698240d1SRichard Henderson             : MAKE_64BIT_MASK(0, 32));
718*698240d1SRichard Henderson }
719*698240d1SRichard Henderson 
720eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
72161766fe9SRichard Henderson {
72261766fe9SRichard Henderson     if (unlikely(ival == -1)) {
723eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
72461766fe9SRichard Henderson     } else {
725eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
72661766fe9SRichard Henderson     }
72761766fe9SRichard Henderson }
72861766fe9SRichard Henderson 
729eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
73061766fe9SRichard Henderson {
73161766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
73261766fe9SRichard Henderson }
73361766fe9SRichard Henderson 
73461766fe9SRichard Henderson static void gen_excp_1(int exception)
73561766fe9SRichard Henderson {
736ad75a51eSRichard Henderson     gen_helper_excp(tcg_env, tcg_constant_i32(exception));
73761766fe9SRichard Henderson }
73861766fe9SRichard Henderson 
73931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
74061766fe9SRichard Henderson {
74161766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
74261766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
743129e9cc3SRichard Henderson     nullify_save(ctx);
74461766fe9SRichard Henderson     gen_excp_1(exception);
74531234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
74661766fe9SRichard Henderson }
74761766fe9SRichard Henderson 
74831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
7491a19da0dSRichard Henderson {
75031234768SRichard Henderson     nullify_over(ctx);
75129dd6f64SRichard Henderson     tcg_gen_st_reg(tcg_constant_reg(ctx->insn),
752ad75a51eSRichard Henderson                    tcg_env, offsetof(CPUHPPAState, cr[CR_IIR]));
75331234768SRichard Henderson     gen_excp(ctx, exc);
75431234768SRichard Henderson     return nullify_end(ctx);
7551a19da0dSRichard Henderson }
7561a19da0dSRichard Henderson 
75731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
75861766fe9SRichard Henderson {
75931234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
76061766fe9SRichard Henderson }
76161766fe9SRichard Henderson 
76240f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
76340f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
76440f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
76540f9f908SRichard Henderson #else
766e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
767e1b5a5edSRichard Henderson     do {                                     \
768e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
76931234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
770e1b5a5edSRichard Henderson         }                                    \
771e1b5a5edSRichard Henderson     } while (0)
77240f9f908SRichard Henderson #endif
773e1b5a5edSRichard Henderson 
774eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
77561766fe9SRichard Henderson {
77657f91498SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
77761766fe9SRichard Henderson }
77861766fe9SRichard Henderson 
779129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
780129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
781129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
782129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
783129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
784129e9cc3SRichard Henderson {
785129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
786129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
787129e9cc3SRichard Henderson }
788129e9cc3SRichard Henderson 
78961766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
790eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
79161766fe9SRichard Henderson {
79261766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
79361766fe9SRichard Henderson         tcg_gen_goto_tb(which);
794eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
795eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
79607ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
79761766fe9SRichard Henderson     } else {
79861766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
79961766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
8007f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
80161766fe9SRichard Henderson     }
80261766fe9SRichard Henderson }
80361766fe9SRichard Henderson 
804b47a4a02SSven Schnelle static bool cond_need_sv(int c)
805b47a4a02SSven Schnelle {
806b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
807b47a4a02SSven Schnelle }
808b47a4a02SSven Schnelle 
809b47a4a02SSven Schnelle static bool cond_need_cb(int c)
810b47a4a02SSven Schnelle {
811b47a4a02SSven Schnelle     return c == 4 || c == 5;
812b47a4a02SSven Schnelle }
813b47a4a02SSven Schnelle 
81472ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */
81572ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d)
81672ca8753SRichard Henderson {
81772ca8753SRichard Henderson     return TARGET_REGISTER_BITS == 64 && !d;
81872ca8753SRichard Henderson }
81972ca8753SRichard Henderson 
820b47a4a02SSven Schnelle /*
821b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
822b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
823b47a4a02SSven Schnelle  */
824b2167459SRichard Henderson 
825eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
826eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
827b2167459SRichard Henderson {
828b2167459SRichard Henderson     DisasCond cond;
829eaa3783bSRichard Henderson     TCGv_reg tmp;
830b2167459SRichard Henderson 
831b2167459SRichard Henderson     switch (cf >> 1) {
832b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
833b2167459SRichard Henderson         cond = cond_make_f();
834b2167459SRichard Henderson         break;
835b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
836b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
837b2167459SRichard Henderson         break;
838b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
839b47a4a02SSven Schnelle         tmp = tcg_temp_new();
840b47a4a02SSven Schnelle         tcg_gen_xor_reg(tmp, res, sv);
841b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_LT, tmp);
842b2167459SRichard Henderson         break;
843b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
844b47a4a02SSven Schnelle         /*
845b47a4a02SSven Schnelle          * Simplify:
846b47a4a02SSven Schnelle          *   (N ^ V) | Z
847b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
848b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
849b47a4a02SSven Schnelle          *   (~(res ^ sv) >= 0) | !res
850b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31) | !res
851b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31 & res)
852b47a4a02SSven Schnelle          */
853b47a4a02SSven Schnelle         tmp = tcg_temp_new();
854b47a4a02SSven Schnelle         tcg_gen_eqv_reg(tmp, res, sv);
855b47a4a02SSven Schnelle         tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
856b47a4a02SSven Schnelle         tcg_gen_and_reg(tmp, tmp, res);
857b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
858b2167459SRichard Henderson         break;
859b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
860b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
861b2167459SRichard Henderson         break;
862b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
863b2167459SRichard Henderson         tmp = tcg_temp_new();
864eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
865eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
866b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
867b2167459SRichard Henderson         break;
868b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
869b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
870b2167459SRichard Henderson         break;
871b2167459SRichard Henderson     case 7: /* OD / EV */
872b2167459SRichard Henderson         tmp = tcg_temp_new();
873eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
874b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_NE, tmp);
875b2167459SRichard Henderson         break;
876b2167459SRichard Henderson     default:
877b2167459SRichard Henderson         g_assert_not_reached();
878b2167459SRichard Henderson     }
879b2167459SRichard Henderson     if (cf & 1) {
880b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
881b2167459SRichard Henderson     }
882b2167459SRichard Henderson 
883b2167459SRichard Henderson     return cond;
884b2167459SRichard Henderson }
885b2167459SRichard Henderson 
886b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
887b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
888b2167459SRichard Henderson    deleted as unused.  */
889b2167459SRichard Henderson 
890eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
891eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
892b2167459SRichard Henderson {
893b2167459SRichard Henderson     DisasCond cond;
894b2167459SRichard Henderson 
895b2167459SRichard Henderson     switch (cf >> 1) {
896b2167459SRichard Henderson     case 1: /* = / <> */
897b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
898b2167459SRichard Henderson         break;
899b2167459SRichard Henderson     case 2: /* < / >= */
900b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
901b2167459SRichard Henderson         break;
902b2167459SRichard Henderson     case 3: /* <= / > */
903b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
904b2167459SRichard Henderson         break;
905b2167459SRichard Henderson     case 4: /* << / >>= */
906b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
907b2167459SRichard Henderson         break;
908b2167459SRichard Henderson     case 5: /* <<= / >> */
909b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
910b2167459SRichard Henderson         break;
911b2167459SRichard Henderson     default:
912b47a4a02SSven Schnelle         return do_cond(cf, res, NULL, sv);
913b2167459SRichard Henderson     }
914b2167459SRichard Henderson     if (cf & 1) {
915b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
916b2167459SRichard Henderson     }
917b2167459SRichard Henderson 
918b2167459SRichard Henderson     return cond;
919b2167459SRichard Henderson }
920b2167459SRichard Henderson 
921df0232feSRichard Henderson /*
922df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
923df0232feSRichard Henderson  * computed, and use of them is undefined.
924df0232feSRichard Henderson  *
925df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
926df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
927df0232feSRichard Henderson  * how cases c={2,3} are treated.
928df0232feSRichard Henderson  */
929b2167459SRichard Henderson 
930eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
931b2167459SRichard Henderson {
932df0232feSRichard Henderson     switch (cf) {
933df0232feSRichard Henderson     case 0:  /* never */
934df0232feSRichard Henderson     case 9:  /* undef, C */
935df0232feSRichard Henderson     case 11: /* undef, C & !Z */
936df0232feSRichard Henderson     case 12: /* undef, V */
937df0232feSRichard Henderson         return cond_make_f();
938df0232feSRichard Henderson 
939df0232feSRichard Henderson     case 1:  /* true */
940df0232feSRichard Henderson     case 8:  /* undef, !C */
941df0232feSRichard Henderson     case 10: /* undef, !C | Z */
942df0232feSRichard Henderson     case 13: /* undef, !V */
943df0232feSRichard Henderson         return cond_make_t();
944df0232feSRichard Henderson 
945df0232feSRichard Henderson     case 2:  /* == */
946df0232feSRichard Henderson         return cond_make_0(TCG_COND_EQ, res);
947df0232feSRichard Henderson     case 3:  /* <> */
948df0232feSRichard Henderson         return cond_make_0(TCG_COND_NE, res);
949df0232feSRichard Henderson     case 4:  /* < */
950df0232feSRichard Henderson         return cond_make_0(TCG_COND_LT, res);
951df0232feSRichard Henderson     case 5:  /* >= */
952df0232feSRichard Henderson         return cond_make_0(TCG_COND_GE, res);
953df0232feSRichard Henderson     case 6:  /* <= */
954df0232feSRichard Henderson         return cond_make_0(TCG_COND_LE, res);
955df0232feSRichard Henderson     case 7:  /* > */
956df0232feSRichard Henderson         return cond_make_0(TCG_COND_GT, res);
957df0232feSRichard Henderson 
958df0232feSRichard Henderson     case 14: /* OD */
959df0232feSRichard Henderson     case 15: /* EV */
960df0232feSRichard Henderson         return do_cond(cf, res, NULL, NULL);
961df0232feSRichard Henderson 
962df0232feSRichard Henderson     default:
963df0232feSRichard Henderson         g_assert_not_reached();
964b2167459SRichard Henderson     }
965b2167459SRichard Henderson }
966b2167459SRichard Henderson 
96798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
96898cd9ca7SRichard Henderson 
969eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
97098cd9ca7SRichard Henderson {
97198cd9ca7SRichard Henderson     unsigned c, f;
97298cd9ca7SRichard Henderson 
97398cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
97498cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
97598cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
97698cd9ca7SRichard Henderson     c = orig & 3;
97798cd9ca7SRichard Henderson     if (c == 3) {
97898cd9ca7SRichard Henderson         c = 7;
97998cd9ca7SRichard Henderson     }
98098cd9ca7SRichard Henderson     f = (orig & 4) / 4;
98198cd9ca7SRichard Henderson 
98298cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
98398cd9ca7SRichard Henderson }
98498cd9ca7SRichard Henderson 
985b2167459SRichard Henderson /* Similar, but for unit conditions.  */
986b2167459SRichard Henderson 
987eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
988eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
989b2167459SRichard Henderson {
990b2167459SRichard Henderson     DisasCond cond;
991eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
992b2167459SRichard Henderson 
993b2167459SRichard Henderson     if (cf & 8) {
994b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
995b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
996b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
997b2167459SRichard Henderson          */
998b2167459SRichard Henderson         cb = tcg_temp_new();
999b2167459SRichard Henderson         tmp = tcg_temp_new();
1000eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1001eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1002eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1003eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1004b2167459SRichard Henderson     }
1005b2167459SRichard Henderson 
1006b2167459SRichard Henderson     switch (cf >> 1) {
1007b2167459SRichard Henderson     case 0: /* never / TR */
1008b2167459SRichard Henderson     case 1: /* undefined */
1009b2167459SRichard Henderson     case 5: /* undefined */
1010b2167459SRichard Henderson         cond = cond_make_f();
1011b2167459SRichard Henderson         break;
1012b2167459SRichard Henderson 
1013b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1014b2167459SRichard Henderson         /* See hasless(v,1) from
1015b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1016b2167459SRichard Henderson          */
1017b2167459SRichard Henderson         tmp = tcg_temp_new();
1018eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1019eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1020eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1021b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1022b2167459SRichard Henderson         break;
1023b2167459SRichard Henderson 
1024b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1025b2167459SRichard Henderson         tmp = tcg_temp_new();
1026eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1027eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1028eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1029b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1030b2167459SRichard Henderson         break;
1031b2167459SRichard Henderson 
1032b2167459SRichard Henderson     case 4: /* SDC / NDC */
1033eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1034b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1035b2167459SRichard Henderson         break;
1036b2167459SRichard Henderson 
1037b2167459SRichard Henderson     case 6: /* SBC / NBC */
1038eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1039b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1040b2167459SRichard Henderson         break;
1041b2167459SRichard Henderson 
1042b2167459SRichard Henderson     case 7: /* SHC / NHC */
1043eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1044b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1045b2167459SRichard Henderson         break;
1046b2167459SRichard Henderson 
1047b2167459SRichard Henderson     default:
1048b2167459SRichard Henderson         g_assert_not_reached();
1049b2167459SRichard Henderson     }
1050b2167459SRichard Henderson     if (cf & 1) {
1051b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1052b2167459SRichard Henderson     }
1053b2167459SRichard Henderson 
1054b2167459SRichard Henderson     return cond;
1055b2167459SRichard Henderson }
1056b2167459SRichard Henderson 
105772ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d,
105872ca8753SRichard Henderson                           TCGv_reg cb, TCGv_reg cb_msb)
105972ca8753SRichard Henderson {
106072ca8753SRichard Henderson     if (cond_need_ext(ctx, d)) {
106172ca8753SRichard Henderson         TCGv_reg t = tcg_temp_new();
106272ca8753SRichard Henderson         tcg_gen_extract_reg(t, cb, 32, 1);
106372ca8753SRichard Henderson         return t;
106472ca8753SRichard Henderson     }
106572ca8753SRichard Henderson     return cb_msb;
106672ca8753SRichard Henderson }
106772ca8753SRichard Henderson 
106872ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d)
106972ca8753SRichard Henderson {
107072ca8753SRichard Henderson     return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb);
107172ca8753SRichard Henderson }
107272ca8753SRichard Henderson 
1073b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1074eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1075eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1076b2167459SRichard Henderson {
1077e12c6309SRichard Henderson     TCGv_reg sv = tcg_temp_new();
1078eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1079b2167459SRichard Henderson 
1080eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1081eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1082eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1083b2167459SRichard Henderson 
1084b2167459SRichard Henderson     return sv;
1085b2167459SRichard Henderson }
1086b2167459SRichard Henderson 
1087b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1088eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1089eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1090b2167459SRichard Henderson {
1091e12c6309SRichard Henderson     TCGv_reg sv = tcg_temp_new();
1092eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1093b2167459SRichard Henderson 
1094eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1095eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1096eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1097b2167459SRichard Henderson 
1098b2167459SRichard Henderson     return sv;
1099b2167459SRichard Henderson }
1100b2167459SRichard Henderson 
110131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1102eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned shift, bool is_l,
1103eaa3783bSRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1104b2167459SRichard Henderson {
1105bdcccc17SRichard Henderson     TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp;
1106b2167459SRichard Henderson     unsigned c = cf >> 1;
1107b2167459SRichard Henderson     DisasCond cond;
1108bdcccc17SRichard Henderson     bool d = false;
1109b2167459SRichard Henderson 
1110b2167459SRichard Henderson     dest = tcg_temp_new();
1111f764718dSRichard Henderson     cb = NULL;
1112f764718dSRichard Henderson     cb_msb = NULL;
1113bdcccc17SRichard Henderson     cb_cond = NULL;
1114b2167459SRichard Henderson 
1115b2167459SRichard Henderson     if (shift) {
1116e12c6309SRichard Henderson         tmp = tcg_temp_new();
1117eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1118b2167459SRichard Henderson         in1 = tmp;
1119b2167459SRichard Henderson     }
1120b2167459SRichard Henderson 
1121b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
112229dd6f64SRichard Henderson         TCGv_reg zero = tcg_constant_reg(0);
1123e12c6309SRichard Henderson         cb_msb = tcg_temp_new();
1124bdcccc17SRichard Henderson         cb = tcg_temp_new();
1125bdcccc17SRichard Henderson 
1126eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1127b2167459SRichard Henderson         if (is_c) {
1128bdcccc17SRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb,
1129bdcccc17SRichard Henderson                              get_psw_carry(ctx, d), zero);
1130b2167459SRichard Henderson         }
1131eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, in1, in2);
1132eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1133bdcccc17SRichard Henderson         if (cond_need_cb(c)) {
1134bdcccc17SRichard Henderson             cb_cond = get_carry(ctx, d, cb, cb_msb);
1135b2167459SRichard Henderson         }
1136b2167459SRichard Henderson     } else {
1137eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1138b2167459SRichard Henderson         if (is_c) {
1139bdcccc17SRichard Henderson             tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d));
1140b2167459SRichard Henderson         }
1141b2167459SRichard Henderson     }
1142b2167459SRichard Henderson 
1143b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1144f764718dSRichard Henderson     sv = NULL;
1145b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1146b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1147b2167459SRichard Henderson         if (is_tsv) {
1148b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1149ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1150b2167459SRichard Henderson         }
1151b2167459SRichard Henderson     }
1152b2167459SRichard Henderson 
1153b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1154bdcccc17SRichard Henderson     cond = do_cond(cf, dest, cb_cond, sv);
1155b2167459SRichard Henderson     if (is_tc) {
1156b2167459SRichard Henderson         tmp = tcg_temp_new();
1157eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1158ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1159b2167459SRichard Henderson     }
1160b2167459SRichard Henderson 
1161b2167459SRichard Henderson     /* Write back the result.  */
1162b2167459SRichard Henderson     if (!is_l) {
1163b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1164b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1165b2167459SRichard Henderson     }
1166b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1167b2167459SRichard Henderson 
1168b2167459SRichard Henderson     /* Install the new nullification.  */
1169b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1170b2167459SRichard Henderson     ctx->null_cond = cond;
1171b2167459SRichard Henderson }
1172b2167459SRichard Henderson 
11730c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a,
11740c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
11750c982a28SRichard Henderson {
11760c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
11770c982a28SRichard Henderson 
11780c982a28SRichard Henderson     if (a->cf) {
11790c982a28SRichard Henderson         nullify_over(ctx);
11800c982a28SRichard Henderson     }
11810c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
11820c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
11830c982a28SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf);
11840c982a28SRichard Henderson     return nullify_end(ctx);
11850c982a28SRichard Henderson }
11860c982a28SRichard Henderson 
11870588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
11880588e061SRichard Henderson                        bool is_tsv, bool is_tc)
11890588e061SRichard Henderson {
11900588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
11910588e061SRichard Henderson 
11920588e061SRichard Henderson     if (a->cf) {
11930588e061SRichard Henderson         nullify_over(ctx);
11940588e061SRichard Henderson     }
1195d4e58033SRichard Henderson     tcg_im = tcg_constant_reg(a->i);
11960588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
11970588e061SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf);
11980588e061SRichard Henderson     return nullify_end(ctx);
11990588e061SRichard Henderson }
12000588e061SRichard Henderson 
120131234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1202eaa3783bSRichard Henderson                    TCGv_reg in2, bool is_tsv, bool is_b,
1203eaa3783bSRichard Henderson                    bool is_tc, unsigned cf)
1204b2167459SRichard Henderson {
1205eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1206b2167459SRichard Henderson     unsigned c = cf >> 1;
1207b2167459SRichard Henderson     DisasCond cond;
1208bdcccc17SRichard Henderson     bool d = false;
1209b2167459SRichard Henderson 
1210b2167459SRichard Henderson     dest = tcg_temp_new();
1211b2167459SRichard Henderson     cb = tcg_temp_new();
1212b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1213b2167459SRichard Henderson 
121429dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
1215b2167459SRichard Henderson     if (is_b) {
1216b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1217eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1218bdcccc17SRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero);
1219eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1220eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1221eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1222b2167459SRichard Henderson     } else {
1223bdcccc17SRichard Henderson         /*
1224bdcccc17SRichard Henderson          * DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1225bdcccc17SRichard Henderson          * operations by seeding the high word with 1 and subtracting.
1226bdcccc17SRichard Henderson          */
1227bdcccc17SRichard Henderson         TCGv_reg one = tcg_constant_reg(1);
1228bdcccc17SRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero);
1229eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1230eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1231b2167459SRichard Henderson     }
1232b2167459SRichard Henderson 
1233b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1234f764718dSRichard Henderson     sv = NULL;
1235b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1236b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1237b2167459SRichard Henderson         if (is_tsv) {
1238ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1239b2167459SRichard Henderson         }
1240b2167459SRichard Henderson     }
1241b2167459SRichard Henderson 
1242b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1243b2167459SRichard Henderson     if (!is_b) {
1244b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1245b2167459SRichard Henderson     } else {
1246bdcccc17SRichard Henderson         cond = do_cond(cf, dest, get_carry(ctx, d, cb, cb_msb), sv);
1247b2167459SRichard Henderson     }
1248b2167459SRichard Henderson 
1249b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1250b2167459SRichard Henderson     if (is_tc) {
1251b2167459SRichard Henderson         tmp = tcg_temp_new();
1252eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1253ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1254b2167459SRichard Henderson     }
1255b2167459SRichard Henderson 
1256b2167459SRichard Henderson     /* Write back the result.  */
1257b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1258b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1259b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1260b2167459SRichard Henderson 
1261b2167459SRichard Henderson     /* Install the new nullification.  */
1262b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1263b2167459SRichard Henderson     ctx->null_cond = cond;
1264b2167459SRichard Henderson }
1265b2167459SRichard Henderson 
12660c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a,
12670c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
12680c982a28SRichard Henderson {
12690c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
12700c982a28SRichard Henderson 
12710c982a28SRichard Henderson     if (a->cf) {
12720c982a28SRichard Henderson         nullify_over(ctx);
12730c982a28SRichard Henderson     }
12740c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12750c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
12760c982a28SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf);
12770c982a28SRichard Henderson     return nullify_end(ctx);
12780c982a28SRichard Henderson }
12790c982a28SRichard Henderson 
12800588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
12810588e061SRichard Henderson {
12820588e061SRichard Henderson     TCGv_reg tcg_im, tcg_r2;
12830588e061SRichard Henderson 
12840588e061SRichard Henderson     if (a->cf) {
12850588e061SRichard Henderson         nullify_over(ctx);
12860588e061SRichard Henderson     }
1287d4e58033SRichard Henderson     tcg_im = tcg_constant_reg(a->i);
12880588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
12890588e061SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf);
12900588e061SRichard Henderson     return nullify_end(ctx);
12910588e061SRichard Henderson }
12920588e061SRichard Henderson 
129331234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1294eaa3783bSRichard Henderson                       TCGv_reg in2, unsigned cf)
1295b2167459SRichard Henderson {
1296eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1297b2167459SRichard Henderson     DisasCond cond;
1298b2167459SRichard Henderson 
1299b2167459SRichard Henderson     dest = tcg_temp_new();
1300eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1301b2167459SRichard Henderson 
1302b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1303f764718dSRichard Henderson     sv = NULL;
1304b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1305b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1306b2167459SRichard Henderson     }
1307b2167459SRichard Henderson 
1308b2167459SRichard Henderson     /* Form the condition for the compare.  */
1309b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1310b2167459SRichard Henderson 
1311b2167459SRichard Henderson     /* Clear.  */
1312eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1313b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1314b2167459SRichard Henderson 
1315b2167459SRichard Henderson     /* Install the new nullification.  */
1316b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1317b2167459SRichard Henderson     ctx->null_cond = cond;
1318b2167459SRichard Henderson }
1319b2167459SRichard Henderson 
132031234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1321eaa3783bSRichard Henderson                    TCGv_reg in2, unsigned cf,
1322eaa3783bSRichard Henderson                    void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1323b2167459SRichard Henderson {
1324eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1325b2167459SRichard Henderson 
1326b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1327b2167459SRichard Henderson     fn(dest, in1, in2);
1328b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1329b2167459SRichard Henderson 
1330b2167459SRichard Henderson     /* Install the new nullification.  */
1331b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1332b2167459SRichard Henderson     if (cf) {
1333b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1334b2167459SRichard Henderson     }
1335b2167459SRichard Henderson }
1336b2167459SRichard Henderson 
13370c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a,
13380c982a28SRichard Henderson                        void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
13390c982a28SRichard Henderson {
13400c982a28SRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
13410c982a28SRichard Henderson 
13420c982a28SRichard Henderson     if (a->cf) {
13430c982a28SRichard Henderson         nullify_over(ctx);
13440c982a28SRichard Henderson     }
13450c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13460c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
13470c982a28SRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn);
13480c982a28SRichard Henderson     return nullify_end(ctx);
13490c982a28SRichard Henderson }
13500c982a28SRichard Henderson 
135131234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1352eaa3783bSRichard Henderson                     TCGv_reg in2, unsigned cf, bool is_tc,
1353eaa3783bSRichard Henderson                     void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1354b2167459SRichard Henderson {
1355eaa3783bSRichard Henderson     TCGv_reg dest;
1356b2167459SRichard Henderson     DisasCond cond;
1357b2167459SRichard Henderson 
1358b2167459SRichard Henderson     if (cf == 0) {
1359b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1360b2167459SRichard Henderson         fn(dest, in1, in2);
1361b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1362b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1363b2167459SRichard Henderson     } else {
1364b2167459SRichard Henderson         dest = tcg_temp_new();
1365b2167459SRichard Henderson         fn(dest, in1, in2);
1366b2167459SRichard Henderson 
1367b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1368b2167459SRichard Henderson 
1369b2167459SRichard Henderson         if (is_tc) {
1370eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1371eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1372ad75a51eSRichard Henderson             gen_helper_tcond(tcg_env, tmp);
1373b2167459SRichard Henderson         }
1374b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1375b2167459SRichard Henderson 
1376b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1377b2167459SRichard Henderson         ctx->null_cond = cond;
1378b2167459SRichard Henderson     }
1379b2167459SRichard Henderson }
1380b2167459SRichard Henderson 
138186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13828d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13838d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13848d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13858d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
138686f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
138786f8d05fSRichard Henderson {
138886f8d05fSRichard Henderson     TCGv_ptr ptr;
138986f8d05fSRichard Henderson     TCGv_reg tmp;
139086f8d05fSRichard Henderson     TCGv_i64 spc;
139186f8d05fSRichard Henderson 
139286f8d05fSRichard Henderson     if (sp != 0) {
13938d6ae7fbSRichard Henderson         if (sp < 0) {
13948d6ae7fbSRichard Henderson             sp = ~sp;
13958d6ae7fbSRichard Henderson         }
1396a6779861SRichard Henderson         spc = tcg_temp_new_tl();
13978d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13988d6ae7fbSRichard Henderson         return spc;
139986f8d05fSRichard Henderson     }
1400494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1401494737b7SRichard Henderson         return cpu_srH;
1402494737b7SRichard Henderson     }
140386f8d05fSRichard Henderson 
140486f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
140586f8d05fSRichard Henderson     tmp = tcg_temp_new();
1406a6779861SRichard Henderson     spc = tcg_temp_new_tl();
140786f8d05fSRichard Henderson 
1408*698240d1SRichard Henderson     /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */
1409*698240d1SRichard Henderson     tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5);
141086f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
141186f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
141286f8d05fSRichard Henderson 
1413ad75a51eSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, tcg_env);
141486f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
141586f8d05fSRichard Henderson 
141686f8d05fSRichard Henderson     return spc;
141786f8d05fSRichard Henderson }
141886f8d05fSRichard Henderson #endif
141986f8d05fSRichard Henderson 
142086f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
142186f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
142286f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
142386f8d05fSRichard Henderson {
142486f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
142586f8d05fSRichard Henderson     TCGv_reg ofs;
1426*698240d1SRichard Henderson     TCGv_tl addr;
142786f8d05fSRichard Henderson 
142886f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
142986f8d05fSRichard Henderson     if (rx) {
1430e12c6309SRichard Henderson         ofs = tcg_temp_new();
143186f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
143286f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
143386f8d05fSRichard Henderson     } else if (disp || modify) {
1434e12c6309SRichard Henderson         ofs = tcg_temp_new();
143586f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
143686f8d05fSRichard Henderson     } else {
143786f8d05fSRichard Henderson         ofs = base;
143886f8d05fSRichard Henderson     }
143986f8d05fSRichard Henderson 
144086f8d05fSRichard Henderson     *pofs = ofs;
1441*698240d1SRichard Henderson     *pgva = addr = tcg_temp_new_tl();
144286f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
1443*698240d1SRichard Henderson     tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx));
1444*698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY
144586f8d05fSRichard Henderson     if (!is_phys) {
144686f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
144786f8d05fSRichard Henderson     }
144886f8d05fSRichard Henderson #endif
144986f8d05fSRichard Henderson }
145086f8d05fSRichard Henderson 
145196d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
145296d6407fSRichard Henderson  * < 0 for pre-modify,
145396d6407fSRichard Henderson  * > 0 for post-modify,
145496d6407fSRichard Henderson  * = 0 for no base register update.
145596d6407fSRichard Henderson  */
145696d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1457eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
145814776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
145996d6407fSRichard Henderson {
146086f8d05fSRichard Henderson     TCGv_reg ofs;
146186f8d05fSRichard Henderson     TCGv_tl addr;
146296d6407fSRichard Henderson 
146396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
146496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
146596d6407fSRichard Henderson 
146686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
146786f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1468c1f55d97SRichard Henderson     tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
146986f8d05fSRichard Henderson     if (modify) {
147086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
147196d6407fSRichard Henderson     }
147296d6407fSRichard Henderson }
147396d6407fSRichard Henderson 
147496d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1475eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
147614776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
147796d6407fSRichard Henderson {
147886f8d05fSRichard Henderson     TCGv_reg ofs;
147986f8d05fSRichard Henderson     TCGv_tl addr;
148096d6407fSRichard Henderson 
148196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
148296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
148396d6407fSRichard Henderson 
148486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
148586f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1486217d1a5eSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
148786f8d05fSRichard Henderson     if (modify) {
148886f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
148996d6407fSRichard Henderson     }
149096d6407fSRichard Henderson }
149196d6407fSRichard Henderson 
149296d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1493eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
149414776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
149596d6407fSRichard Henderson {
149686f8d05fSRichard Henderson     TCGv_reg ofs;
149786f8d05fSRichard Henderson     TCGv_tl addr;
149896d6407fSRichard Henderson 
149996d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150096d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150196d6407fSRichard Henderson 
150286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150386f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1504217d1a5eSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
150586f8d05fSRichard Henderson     if (modify) {
150686f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
150796d6407fSRichard Henderson     }
150896d6407fSRichard Henderson }
150996d6407fSRichard Henderson 
151096d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1511eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
151214776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
151396d6407fSRichard Henderson {
151486f8d05fSRichard Henderson     TCGv_reg ofs;
151586f8d05fSRichard Henderson     TCGv_tl addr;
151696d6407fSRichard Henderson 
151796d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
151896d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
151996d6407fSRichard Henderson 
152086f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
152186f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
1522217d1a5eSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
152386f8d05fSRichard Henderson     if (modify) {
152486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
152596d6407fSRichard Henderson     }
152696d6407fSRichard Henderson }
152796d6407fSRichard Henderson 
1528eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1529eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1530eaa3783bSRichard Henderson #define do_store_reg  do_store_64
153196d6407fSRichard Henderson #else
1532eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1533eaa3783bSRichard Henderson #define do_store_reg  do_store_32
153496d6407fSRichard Henderson #endif
153596d6407fSRichard Henderson 
15361cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1537eaa3783bSRichard Henderson                     unsigned rx, int scale, target_sreg disp,
153814776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
153996d6407fSRichard Henderson {
1540eaa3783bSRichard Henderson     TCGv_reg dest;
154196d6407fSRichard Henderson 
154296d6407fSRichard Henderson     nullify_over(ctx);
154396d6407fSRichard Henderson 
154496d6407fSRichard Henderson     if (modify == 0) {
154596d6407fSRichard Henderson         /* No base register update.  */
154696d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
154796d6407fSRichard Henderson     } else {
154896d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
1549e12c6309SRichard Henderson         dest = tcg_temp_new();
155096d6407fSRichard Henderson     }
155186f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
155296d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
155396d6407fSRichard Henderson 
15541cd012a5SRichard Henderson     return nullify_end(ctx);
155596d6407fSRichard Henderson }
155696d6407fSRichard Henderson 
1557740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1558eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
155986f8d05fSRichard Henderson                       unsigned sp, int modify)
156096d6407fSRichard Henderson {
156196d6407fSRichard Henderson     TCGv_i32 tmp;
156296d6407fSRichard Henderson 
156396d6407fSRichard Henderson     nullify_over(ctx);
156496d6407fSRichard Henderson 
156596d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
156686f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
156796d6407fSRichard Henderson     save_frw_i32(rt, tmp);
156896d6407fSRichard Henderson 
156996d6407fSRichard Henderson     if (rt == 0) {
1570ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
157196d6407fSRichard Henderson     }
157296d6407fSRichard Henderson 
1573740038d7SRichard Henderson     return nullify_end(ctx);
157496d6407fSRichard Henderson }
157596d6407fSRichard Henderson 
1576740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1577740038d7SRichard Henderson {
1578740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1579740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1580740038d7SRichard Henderson }
1581740038d7SRichard Henderson 
1582740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1583eaa3783bSRichard Henderson                       unsigned rx, int scale, target_sreg disp,
158486f8d05fSRichard Henderson                       unsigned sp, int modify)
158596d6407fSRichard Henderson {
158696d6407fSRichard Henderson     TCGv_i64 tmp;
158796d6407fSRichard Henderson 
158896d6407fSRichard Henderson     nullify_over(ctx);
158996d6407fSRichard Henderson 
159096d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
1591fc313c64SFrédéric Pétrot     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
159296d6407fSRichard Henderson     save_frd(rt, tmp);
159396d6407fSRichard Henderson 
159496d6407fSRichard Henderson     if (rt == 0) {
1595ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
159696d6407fSRichard Henderson     }
159796d6407fSRichard Henderson 
1598740038d7SRichard Henderson     return nullify_end(ctx);
1599740038d7SRichard Henderson }
1600740038d7SRichard Henderson 
1601740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1602740038d7SRichard Henderson {
1603740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1604740038d7SRichard Henderson                      a->disp, a->sp, a->m);
160596d6407fSRichard Henderson }
160696d6407fSRichard Henderson 
16071cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
160886f8d05fSRichard Henderson                      target_sreg disp, unsigned sp,
160914776ab5STony Nguyen                      int modify, MemOp mop)
161096d6407fSRichard Henderson {
161196d6407fSRichard Henderson     nullify_over(ctx);
161286f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
16131cd012a5SRichard Henderson     return nullify_end(ctx);
161496d6407fSRichard Henderson }
161596d6407fSRichard Henderson 
1616740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1617eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
161886f8d05fSRichard Henderson                        unsigned sp, int modify)
161996d6407fSRichard Henderson {
162096d6407fSRichard Henderson     TCGv_i32 tmp;
162196d6407fSRichard Henderson 
162296d6407fSRichard Henderson     nullify_over(ctx);
162396d6407fSRichard Henderson 
162496d6407fSRichard Henderson     tmp = load_frw_i32(rt);
162586f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
162696d6407fSRichard Henderson 
1627740038d7SRichard Henderson     return nullify_end(ctx);
162896d6407fSRichard Henderson }
162996d6407fSRichard Henderson 
1630740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1631740038d7SRichard Henderson {
1632740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1633740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1634740038d7SRichard Henderson }
1635740038d7SRichard Henderson 
1636740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1637eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
163886f8d05fSRichard Henderson                        unsigned sp, int modify)
163996d6407fSRichard Henderson {
164096d6407fSRichard Henderson     TCGv_i64 tmp;
164196d6407fSRichard Henderson 
164296d6407fSRichard Henderson     nullify_over(ctx);
164396d6407fSRichard Henderson 
164496d6407fSRichard Henderson     tmp = load_frd(rt);
1645fc313c64SFrédéric Pétrot     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
164696d6407fSRichard Henderson 
1647740038d7SRichard Henderson     return nullify_end(ctx);
1648740038d7SRichard Henderson }
1649740038d7SRichard Henderson 
1650740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1651740038d7SRichard Henderson {
1652740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1653740038d7SRichard Henderson                       a->disp, a->sp, a->m);
165496d6407fSRichard Henderson }
165596d6407fSRichard Henderson 
16561ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1657ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1658ebe9383cSRichard Henderson {
1659ebe9383cSRichard Henderson     TCGv_i32 tmp;
1660ebe9383cSRichard Henderson 
1661ebe9383cSRichard Henderson     nullify_over(ctx);
1662ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1663ebe9383cSRichard Henderson 
1664ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1665ebe9383cSRichard Henderson 
1666ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
16671ca74648SRichard Henderson     return nullify_end(ctx);
1668ebe9383cSRichard Henderson }
1669ebe9383cSRichard Henderson 
16701ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1671ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1672ebe9383cSRichard Henderson {
1673ebe9383cSRichard Henderson     TCGv_i32 dst;
1674ebe9383cSRichard Henderson     TCGv_i64 src;
1675ebe9383cSRichard Henderson 
1676ebe9383cSRichard Henderson     nullify_over(ctx);
1677ebe9383cSRichard Henderson     src = load_frd(ra);
1678ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1679ebe9383cSRichard Henderson 
1680ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1681ebe9383cSRichard Henderson 
1682ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
16831ca74648SRichard Henderson     return nullify_end(ctx);
1684ebe9383cSRichard Henderson }
1685ebe9383cSRichard Henderson 
16861ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1687ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1688ebe9383cSRichard Henderson {
1689ebe9383cSRichard Henderson     TCGv_i64 tmp;
1690ebe9383cSRichard Henderson 
1691ebe9383cSRichard Henderson     nullify_over(ctx);
1692ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1693ebe9383cSRichard Henderson 
1694ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1695ebe9383cSRichard Henderson 
1696ebe9383cSRichard Henderson     save_frd(rt, tmp);
16971ca74648SRichard Henderson     return nullify_end(ctx);
1698ebe9383cSRichard Henderson }
1699ebe9383cSRichard Henderson 
17001ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1701ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1702ebe9383cSRichard Henderson {
1703ebe9383cSRichard Henderson     TCGv_i32 src;
1704ebe9383cSRichard Henderson     TCGv_i64 dst;
1705ebe9383cSRichard Henderson 
1706ebe9383cSRichard Henderson     nullify_over(ctx);
1707ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1708ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1709ebe9383cSRichard Henderson 
1710ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1711ebe9383cSRichard Henderson 
1712ebe9383cSRichard Henderson     save_frd(rt, dst);
17131ca74648SRichard Henderson     return nullify_end(ctx);
1714ebe9383cSRichard Henderson }
1715ebe9383cSRichard Henderson 
17161ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1717ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
171831234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1719ebe9383cSRichard Henderson {
1720ebe9383cSRichard Henderson     TCGv_i32 a, b;
1721ebe9383cSRichard Henderson 
1722ebe9383cSRichard Henderson     nullify_over(ctx);
1723ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1724ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1725ebe9383cSRichard Henderson 
1726ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1727ebe9383cSRichard Henderson 
1728ebe9383cSRichard Henderson     save_frw_i32(rt, a);
17291ca74648SRichard Henderson     return nullify_end(ctx);
1730ebe9383cSRichard Henderson }
1731ebe9383cSRichard Henderson 
17321ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1733ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
173431234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1735ebe9383cSRichard Henderson {
1736ebe9383cSRichard Henderson     TCGv_i64 a, b;
1737ebe9383cSRichard Henderson 
1738ebe9383cSRichard Henderson     nullify_over(ctx);
1739ebe9383cSRichard Henderson     a = load_frd0(ra);
1740ebe9383cSRichard Henderson     b = load_frd0(rb);
1741ebe9383cSRichard Henderson 
1742ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1743ebe9383cSRichard Henderson 
1744ebe9383cSRichard Henderson     save_frd(rt, a);
17451ca74648SRichard Henderson     return nullify_end(ctx);
1746ebe9383cSRichard Henderson }
1747ebe9383cSRichard Henderson 
174898cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
174998cd9ca7SRichard Henderson    have already had nullification handled.  */
175001afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest,
175198cd9ca7SRichard Henderson                        unsigned link, bool is_n)
175298cd9ca7SRichard Henderson {
175398cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
175498cd9ca7SRichard Henderson         if (link != 0) {
175598cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
175698cd9ca7SRichard Henderson         }
175798cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
175898cd9ca7SRichard Henderson         if (is_n) {
175998cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
176098cd9ca7SRichard Henderson         }
176198cd9ca7SRichard Henderson     } else {
176298cd9ca7SRichard Henderson         nullify_over(ctx);
176398cd9ca7SRichard Henderson 
176498cd9ca7SRichard Henderson         if (link != 0) {
176598cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
176698cd9ca7SRichard Henderson         }
176798cd9ca7SRichard Henderson 
176898cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
176998cd9ca7SRichard Henderson             nullify_set(ctx, 0);
177098cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
177198cd9ca7SRichard Henderson         } else {
177298cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
177398cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
177498cd9ca7SRichard Henderson         }
177598cd9ca7SRichard Henderson 
177631234768SRichard Henderson         nullify_end(ctx);
177798cd9ca7SRichard Henderson 
177898cd9ca7SRichard Henderson         nullify_set(ctx, 0);
177998cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
178031234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
178198cd9ca7SRichard Henderson     }
178201afb7beSRichard Henderson     return true;
178398cd9ca7SRichard Henderson }
178498cd9ca7SRichard Henderson 
178598cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
178698cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
178701afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
178898cd9ca7SRichard Henderson                        DisasCond *cond)
178998cd9ca7SRichard Henderson {
1790eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
179198cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
179298cd9ca7SRichard Henderson     TCGCond c = cond->c;
179398cd9ca7SRichard Henderson     bool n;
179498cd9ca7SRichard Henderson 
179598cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
179698cd9ca7SRichard Henderson 
179798cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
179898cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
179901afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
180098cd9ca7SRichard Henderson     }
180198cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
180201afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
180398cd9ca7SRichard Henderson     }
180498cd9ca7SRichard Henderson 
180598cd9ca7SRichard Henderson     taken = gen_new_label();
1806eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
180798cd9ca7SRichard Henderson     cond_free(cond);
180898cd9ca7SRichard Henderson 
180998cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
181098cd9ca7SRichard Henderson     n = is_n && disp < 0;
181198cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
181298cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1813a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
181498cd9ca7SRichard Henderson     } else {
181598cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
181698cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
181798cd9ca7SRichard Henderson             ctx->null_lab = NULL;
181898cd9ca7SRichard Henderson         }
181998cd9ca7SRichard Henderson         nullify_set(ctx, n);
1820c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1821c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1822c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1823c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1824c301f34eSRichard Henderson         }
1825a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
182698cd9ca7SRichard Henderson     }
182798cd9ca7SRichard Henderson 
182898cd9ca7SRichard Henderson     gen_set_label(taken);
182998cd9ca7SRichard Henderson 
183098cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
183198cd9ca7SRichard Henderson     n = is_n && disp >= 0;
183298cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
183398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1834a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
183598cd9ca7SRichard Henderson     } else {
183698cd9ca7SRichard Henderson         nullify_set(ctx, n);
1837a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
183898cd9ca7SRichard Henderson     }
183998cd9ca7SRichard Henderson 
184098cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
184198cd9ca7SRichard Henderson     if (ctx->null_lab) {
184298cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
184398cd9ca7SRichard Henderson         ctx->null_lab = NULL;
184431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
184598cd9ca7SRichard Henderson     } else {
184631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
184798cd9ca7SRichard Henderson     }
184801afb7beSRichard Henderson     return true;
184998cd9ca7SRichard Henderson }
185098cd9ca7SRichard Henderson 
185198cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
185298cd9ca7SRichard Henderson    nullification of the branch itself.  */
185301afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest,
185498cd9ca7SRichard Henderson                        unsigned link, bool is_n)
185598cd9ca7SRichard Henderson {
1856eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
185798cd9ca7SRichard Henderson     TCGCond c;
185898cd9ca7SRichard Henderson 
185998cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
186098cd9ca7SRichard Henderson 
186198cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
186298cd9ca7SRichard Henderson         if (link != 0) {
186398cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
186498cd9ca7SRichard Henderson         }
1865e12c6309SRichard Henderson         next = tcg_temp_new();
1866eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
186798cd9ca7SRichard Henderson         if (is_n) {
1868c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1869c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1870c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1871c301f34eSRichard Henderson                 nullify_set(ctx, 0);
187231234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
187301afb7beSRichard Henderson                 return true;
1874c301f34eSRichard Henderson             }
187598cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
187698cd9ca7SRichard Henderson         }
1877c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1878c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
187998cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
188098cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
188198cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18824137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
188398cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
188498cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
188598cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
188698cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
188798cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
188898cd9ca7SRichard Henderson 
188998cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
189098cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
189198cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1892eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1893eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
189498cd9ca7SRichard Henderson 
189598cd9ca7SRichard Henderson         nullify_over(ctx);
189698cd9ca7SRichard Henderson         if (link != 0) {
1897eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
189898cd9ca7SRichard Henderson         }
18997f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
190001afb7beSRichard Henderson         return nullify_end(ctx);
190198cd9ca7SRichard Henderson     } else {
190298cd9ca7SRichard Henderson         c = ctx->null_cond.c;
190398cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
190498cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
190598cd9ca7SRichard Henderson 
190698cd9ca7SRichard Henderson         tmp = tcg_temp_new();
1907e12c6309SRichard Henderson         next = tcg_temp_new();
190898cd9ca7SRichard Henderson 
190998cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1910eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
191198cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
191298cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
191398cd9ca7SRichard Henderson 
191498cd9ca7SRichard Henderson         if (link != 0) {
1915eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
191698cd9ca7SRichard Henderson         }
191798cd9ca7SRichard Henderson 
191898cd9ca7SRichard Henderson         if (is_n) {
191998cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
192098cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
192198cd9ca7SRichard Henderson                to the branch.  */
1922eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
192398cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
192498cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
192598cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
192698cd9ca7SRichard Henderson         } else {
192798cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
192898cd9ca7SRichard Henderson         }
192998cd9ca7SRichard Henderson     }
193001afb7beSRichard Henderson     return true;
193198cd9ca7SRichard Henderson }
193298cd9ca7SRichard Henderson 
1933660eefe1SRichard Henderson /* Implement
1934660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1935660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1936660eefe1SRichard Henderson  *    else
1937660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1938660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1939660eefe1SRichard Henderson  */
1940660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1941660eefe1SRichard Henderson {
1942660eefe1SRichard Henderson     TCGv_reg dest;
1943660eefe1SRichard Henderson     switch (ctx->privilege) {
1944660eefe1SRichard Henderson     case 0:
1945660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1946660eefe1SRichard Henderson         return offset;
1947660eefe1SRichard Henderson     case 3:
1948993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
1949e12c6309SRichard Henderson         dest = tcg_temp_new();
1950660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1951660eefe1SRichard Henderson         break;
1952660eefe1SRichard Henderson     default:
1953e12c6309SRichard Henderson         dest = tcg_temp_new();
1954660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1955660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1956660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1957660eefe1SRichard Henderson         break;
1958660eefe1SRichard Henderson     }
1959660eefe1SRichard Henderson     return dest;
1960660eefe1SRichard Henderson }
1961660eefe1SRichard Henderson 
1962ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19637ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19647ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19657ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19667ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19677ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19687ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19697ad439dfSRichard Henderson    aforementioned BE.  */
197031234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19717ad439dfSRichard Henderson {
19727ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19737ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19748b81968cSMichael Tokarev        next insn within the privileged page.  */
19757ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19767ad439dfSRichard Henderson     case TCG_COND_NEVER:
19777ad439dfSRichard Henderson         break;
19787ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1979eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
19807ad439dfSRichard Henderson         goto do_sigill;
19817ad439dfSRichard Henderson     default:
19827ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19837ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19847ad439dfSRichard Henderson         g_assert_not_reached();
19857ad439dfSRichard Henderson     }
19867ad439dfSRichard Henderson 
19877ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19887ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19897ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19907ad439dfSRichard Henderson        under such conditions.  */
19917ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19927ad439dfSRichard Henderson         goto do_sigill;
19937ad439dfSRichard Henderson     }
19947ad439dfSRichard Henderson 
1995ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
19967ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19972986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
199831234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
199931234768SRichard Henderson         break;
20007ad439dfSRichard Henderson 
20017ad439dfSRichard Henderson     case 0xb0: /* LWS */
20027ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
200331234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
200431234768SRichard Henderson         break;
20057ad439dfSRichard Henderson 
20067ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
2007ad75a51eSRichard Henderson         tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27]));
2008ebd0e151SRichard Henderson         tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3);
2009eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
201031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
201131234768SRichard Henderson         break;
20127ad439dfSRichard Henderson 
20137ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
20147ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
201531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
201631234768SRichard Henderson         break;
20177ad439dfSRichard Henderson 
20187ad439dfSRichard Henderson     default:
20197ad439dfSRichard Henderson     do_sigill:
20202986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
202131234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
202231234768SRichard Henderson         break;
20237ad439dfSRichard Henderson     }
20247ad439dfSRichard Henderson }
2025ba1d0b44SRichard Henderson #endif
20267ad439dfSRichard Henderson 
2027deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2028b2167459SRichard Henderson {
2029b2167459SRichard Henderson     cond_free(&ctx->null_cond);
203031234768SRichard Henderson     return true;
2031b2167459SRichard Henderson }
2032b2167459SRichard Henderson 
203340f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
203498a9cb79SRichard Henderson {
203531234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
203698a9cb79SRichard Henderson }
203798a9cb79SRichard Henderson 
2038e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
203998a9cb79SRichard Henderson {
204098a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
204198a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
204298a9cb79SRichard Henderson 
204398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
204431234768SRichard Henderson     return true;
204598a9cb79SRichard Henderson }
204698a9cb79SRichard Henderson 
2047c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
204898a9cb79SRichard Henderson {
2049c603e14aSRichard Henderson     unsigned rt = a->t;
2050eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2051eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
205298a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
205398a9cb79SRichard Henderson 
205498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
205531234768SRichard Henderson     return true;
205698a9cb79SRichard Henderson }
205798a9cb79SRichard Henderson 
2058c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
205998a9cb79SRichard Henderson {
2060c603e14aSRichard Henderson     unsigned rt = a->t;
2061c603e14aSRichard Henderson     unsigned rs = a->sp;
206233423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
206333423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
206498a9cb79SRichard Henderson 
206533423472SRichard Henderson     load_spr(ctx, t0, rs);
206633423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
206733423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
206833423472SRichard Henderson 
206933423472SRichard Henderson     save_gpr(ctx, rt, t1);
207098a9cb79SRichard Henderson 
207198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
207231234768SRichard Henderson     return true;
207398a9cb79SRichard Henderson }
207498a9cb79SRichard Henderson 
2075c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
207698a9cb79SRichard Henderson {
2077c603e14aSRichard Henderson     unsigned rt = a->t;
2078c603e14aSRichard Henderson     unsigned ctl = a->r;
2079eaa3783bSRichard Henderson     TCGv_reg tmp;
208098a9cb79SRichard Henderson 
208198a9cb79SRichard Henderson     switch (ctl) {
208235136a77SRichard Henderson     case CR_SAR:
208398a9cb79SRichard Henderson #ifdef TARGET_HPPA64
2084c603e14aSRichard Henderson         if (a->e == 0) {
208598a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
208698a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2087eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
208898a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
208935136a77SRichard Henderson             goto done;
209098a9cb79SRichard Henderson         }
209198a9cb79SRichard Henderson #endif
209298a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
209335136a77SRichard Henderson         goto done;
209435136a77SRichard Henderson     case CR_IT: /* Interval Timer */
209535136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
209635136a77SRichard Henderson         nullify_over(ctx);
209798a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
2098dfd1b812SRichard Henderson         if (translator_io_start(&ctx->base)) {
209949c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
210031234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
210149c29d6cSRichard Henderson         } else {
210249c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
210349c29d6cSRichard Henderson         }
210498a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
210531234768SRichard Henderson         return nullify_end(ctx);
210698a9cb79SRichard Henderson     case 26:
210798a9cb79SRichard Henderson     case 27:
210898a9cb79SRichard Henderson         break;
210998a9cb79SRichard Henderson     default:
211098a9cb79SRichard Henderson         /* All other control registers are privileged.  */
211135136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
211235136a77SRichard Henderson         break;
211398a9cb79SRichard Henderson     }
211498a9cb79SRichard Henderson 
2115e12c6309SRichard Henderson     tmp = tcg_temp_new();
2116ad75a51eSRichard Henderson     tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
211735136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
211835136a77SRichard Henderson 
211935136a77SRichard Henderson  done:
212098a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
212131234768SRichard Henderson     return true;
212298a9cb79SRichard Henderson }
212398a9cb79SRichard Henderson 
2124c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
212533423472SRichard Henderson {
2126c603e14aSRichard Henderson     unsigned rr = a->r;
2127c603e14aSRichard Henderson     unsigned rs = a->sp;
212833423472SRichard Henderson     TCGv_i64 t64;
212933423472SRichard Henderson 
213033423472SRichard Henderson     if (rs >= 5) {
213133423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
213233423472SRichard Henderson     }
213333423472SRichard Henderson     nullify_over(ctx);
213433423472SRichard Henderson 
213533423472SRichard Henderson     t64 = tcg_temp_new_i64();
213633423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
213733423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
213833423472SRichard Henderson 
213933423472SRichard Henderson     if (rs >= 4) {
2140ad75a51eSRichard Henderson         tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs]));
2141494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
214233423472SRichard Henderson     } else {
214333423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
214433423472SRichard Henderson     }
214533423472SRichard Henderson 
214631234768SRichard Henderson     return nullify_end(ctx);
214733423472SRichard Henderson }
214833423472SRichard Henderson 
2149c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
215098a9cb79SRichard Henderson {
2151c603e14aSRichard Henderson     unsigned ctl = a->t;
21524845f015SSven Schnelle     TCGv_reg reg;
2153eaa3783bSRichard Henderson     TCGv_reg tmp;
215498a9cb79SRichard Henderson 
215535136a77SRichard Henderson     if (ctl == CR_SAR) {
21564845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
215798a9cb79SRichard Henderson         tmp = tcg_temp_new();
215835136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
215998a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
216098a9cb79SRichard Henderson 
216198a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
216231234768SRichard Henderson         return true;
216398a9cb79SRichard Henderson     }
216498a9cb79SRichard Henderson 
216535136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
216635136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
216735136a77SRichard Henderson 
2168c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
216935136a77SRichard Henderson     nullify_over(ctx);
21704845f015SSven Schnelle     reg = load_gpr(ctx, a->r);
21714845f015SSven Schnelle 
217235136a77SRichard Henderson     switch (ctl) {
217335136a77SRichard Henderson     case CR_IT:
2174ad75a51eSRichard Henderson         gen_helper_write_interval_timer(tcg_env, reg);
217535136a77SRichard Henderson         break;
21764f5f2548SRichard Henderson     case CR_EIRR:
2177ad75a51eSRichard Henderson         gen_helper_write_eirr(tcg_env, reg);
21784f5f2548SRichard Henderson         break;
21794f5f2548SRichard Henderson     case CR_EIEM:
2180ad75a51eSRichard Henderson         gen_helper_write_eiem(tcg_env, reg);
218131234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
21824f5f2548SRichard Henderson         break;
21834f5f2548SRichard Henderson 
218435136a77SRichard Henderson     case CR_IIASQ:
218535136a77SRichard Henderson     case CR_IIAOQ:
218635136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
218735136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
2188e12c6309SRichard Henderson         tmp = tcg_temp_new();
2189ad75a51eSRichard Henderson         tcg_gen_ld_reg(tmp, tcg_env,
219035136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
2191ad75a51eSRichard Henderson         tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2192ad75a51eSRichard Henderson         tcg_gen_st_reg(reg, tcg_env,
219335136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
219435136a77SRichard Henderson         break;
219535136a77SRichard Henderson 
2196d5de20bdSSven Schnelle     case CR_PID1:
2197d5de20bdSSven Schnelle     case CR_PID2:
2198d5de20bdSSven Schnelle     case CR_PID3:
2199d5de20bdSSven Schnelle     case CR_PID4:
2200ad75a51eSRichard Henderson         tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2201d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2202ad75a51eSRichard Henderson         gen_helper_change_prot_id(tcg_env);
2203d5de20bdSSven Schnelle #endif
2204d5de20bdSSven Schnelle         break;
2205d5de20bdSSven Schnelle 
220635136a77SRichard Henderson     default:
2207ad75a51eSRichard Henderson         tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
220835136a77SRichard Henderson         break;
220935136a77SRichard Henderson     }
221031234768SRichard Henderson     return nullify_end(ctx);
22114f5f2548SRichard Henderson #endif
221235136a77SRichard Henderson }
221335136a77SRichard Henderson 
2214c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
221598a9cb79SRichard Henderson {
2216eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
221798a9cb79SRichard Henderson 
2218c603e14aSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, a->r));
2219eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
222098a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
222198a9cb79SRichard Henderson 
222298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
222331234768SRichard Henderson     return true;
222498a9cb79SRichard Henderson }
222598a9cb79SRichard Henderson 
2226e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
222798a9cb79SRichard Henderson {
2228e36f27efSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, a->t);
222998a9cb79SRichard Henderson 
22302330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22312330504cSHelge Deller     /* We don't implement space registers in user mode. */
2232eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
22332330504cSHelge Deller #else
22342330504cSHelge Deller     TCGv_i64 t0 = tcg_temp_new_i64();
22352330504cSHelge Deller 
2236e36f27efSRichard Henderson     tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
22372330504cSHelge Deller     tcg_gen_shri_i64(t0, t0, 32);
22382330504cSHelge Deller     tcg_gen_trunc_i64_reg(dest, t0);
22392330504cSHelge Deller #endif
2240e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
224198a9cb79SRichard Henderson 
224298a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
224331234768SRichard Henderson     return true;
224498a9cb79SRichard Henderson }
224598a9cb79SRichard Henderson 
2246e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2247e36f27efSRichard Henderson {
2248e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2249e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2250e1b5a5edSRichard Henderson     TCGv_reg tmp;
2251e1b5a5edSRichard Henderson 
2252e1b5a5edSRichard Henderson     nullify_over(ctx);
2253e1b5a5edSRichard Henderson 
2254e12c6309SRichard Henderson     tmp = tcg_temp_new();
2255ad75a51eSRichard Henderson     tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw));
2256e36f27efSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~a->i);
2257ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2258e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2259e1b5a5edSRichard Henderson 
2260e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
226131234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
226231234768SRichard Henderson     return nullify_end(ctx);
2263e36f27efSRichard Henderson #endif
2264e1b5a5edSRichard Henderson }
2265e1b5a5edSRichard Henderson 
2266e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2267e1b5a5edSRichard Henderson {
2268e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2269e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2270e1b5a5edSRichard Henderson     TCGv_reg tmp;
2271e1b5a5edSRichard Henderson 
2272e1b5a5edSRichard Henderson     nullify_over(ctx);
2273e1b5a5edSRichard Henderson 
2274e12c6309SRichard Henderson     tmp = tcg_temp_new();
2275ad75a51eSRichard Henderson     tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw));
2276e36f27efSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, a->i);
2277ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2278e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2279e1b5a5edSRichard Henderson 
2280e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
228131234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
228231234768SRichard Henderson     return nullify_end(ctx);
2283e36f27efSRichard Henderson #endif
2284e1b5a5edSRichard Henderson }
2285e1b5a5edSRichard Henderson 
2286c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2287e1b5a5edSRichard Henderson {
2288e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2289c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
2290c603e14aSRichard Henderson     TCGv_reg tmp, reg;
2291e1b5a5edSRichard Henderson     nullify_over(ctx);
2292e1b5a5edSRichard Henderson 
2293c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2294e12c6309SRichard Henderson     tmp = tcg_temp_new();
2295ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, reg);
2296e1b5a5edSRichard Henderson 
2297e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
229831234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
229931234768SRichard Henderson     return nullify_end(ctx);
2300c603e14aSRichard Henderson #endif
2301e1b5a5edSRichard Henderson }
2302f49b3537SRichard Henderson 
2303e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2304f49b3537SRichard Henderson {
2305f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2306e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2307f49b3537SRichard Henderson     nullify_over(ctx);
2308f49b3537SRichard Henderson 
2309e36f27efSRichard Henderson     if (rfi_r) {
2310ad75a51eSRichard Henderson         gen_helper_rfi_r(tcg_env);
2311f49b3537SRichard Henderson     } else {
2312ad75a51eSRichard Henderson         gen_helper_rfi(tcg_env);
2313f49b3537SRichard Henderson     }
231431234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
231507ea28b4SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
231631234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2317f49b3537SRichard Henderson 
231831234768SRichard Henderson     return nullify_end(ctx);
2319e36f27efSRichard Henderson #endif
2320f49b3537SRichard Henderson }
23216210db05SHelge Deller 
2322e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2323e36f27efSRichard Henderson {
2324e36f27efSRichard Henderson     return do_rfi(ctx, false);
2325e36f27efSRichard Henderson }
2326e36f27efSRichard Henderson 
2327e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2328e36f27efSRichard Henderson {
2329e36f27efSRichard Henderson     return do_rfi(ctx, true);
2330e36f27efSRichard Henderson }
2331e36f27efSRichard Henderson 
233296927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
23336210db05SHelge Deller {
23346210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
233596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
23366210db05SHelge Deller     nullify_over(ctx);
2337ad75a51eSRichard Henderson     gen_helper_halt(tcg_env);
233831234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
233931234768SRichard Henderson     return nullify_end(ctx);
234096927adbSRichard Henderson #endif
23416210db05SHelge Deller }
234296927adbSRichard Henderson 
234396927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
234496927adbSRichard Henderson {
234596927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
234696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
234796927adbSRichard Henderson     nullify_over(ctx);
2348ad75a51eSRichard Henderson     gen_helper_reset(tcg_env);
234996927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
235096927adbSRichard Henderson     return nullify_end(ctx);
235196927adbSRichard Henderson #endif
235296927adbSRichard Henderson }
2353e1b5a5edSRichard Henderson 
23544a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
23554a4554c6SHelge Deller {
23564a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23574a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY
23584a4554c6SHelge Deller     nullify_over(ctx);
2359ad75a51eSRichard Henderson     gen_helper_getshadowregs(tcg_env);
23604a4554c6SHelge Deller     return nullify_end(ctx);
23614a4554c6SHelge Deller #endif
23624a4554c6SHelge Deller }
23634a4554c6SHelge Deller 
2364deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
236598a9cb79SRichard Henderson {
2366deee69a1SRichard Henderson     if (a->m) {
2367deee69a1SRichard Henderson         TCGv_reg dest = dest_gpr(ctx, a->b);
2368deee69a1SRichard Henderson         TCGv_reg src1 = load_gpr(ctx, a->b);
2369deee69a1SRichard Henderson         TCGv_reg src2 = load_gpr(ctx, a->x);
237098a9cb79SRichard Henderson 
237198a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
2372eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, src1, src2);
2373deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2374deee69a1SRichard Henderson     }
237598a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
237631234768SRichard Henderson     return true;
237798a9cb79SRichard Henderson }
237898a9cb79SRichard Henderson 
2379deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
238098a9cb79SRichard Henderson {
238186f8d05fSRichard Henderson     TCGv_reg dest, ofs;
2382eed14219SRichard Henderson     TCGv_i32 level, want;
238386f8d05fSRichard Henderson     TCGv_tl addr;
238498a9cb79SRichard Henderson 
238598a9cb79SRichard Henderson     nullify_over(ctx);
238698a9cb79SRichard Henderson 
2387deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2388deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2389eed14219SRichard Henderson 
2390deee69a1SRichard Henderson     if (a->imm) {
239129dd6f64SRichard Henderson         level = tcg_constant_i32(a->ri);
239298a9cb79SRichard Henderson     } else {
2393eed14219SRichard Henderson         level = tcg_temp_new_i32();
2394deee69a1SRichard Henderson         tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri));
2395eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
239698a9cb79SRichard Henderson     }
239729dd6f64SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
2398eed14219SRichard Henderson 
2399ad75a51eSRichard Henderson     gen_helper_probe(dest, tcg_env, addr, level, want);
2400eed14219SRichard Henderson 
2401deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
240231234768SRichard Henderson     return nullify_end(ctx);
240398a9cb79SRichard Henderson }
240498a9cb79SRichard Henderson 
2405deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24068d6ae7fbSRichard Henderson {
2407deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2408deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24098d6ae7fbSRichard Henderson     TCGv_tl addr;
24108d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
24118d6ae7fbSRichard Henderson 
24128d6ae7fbSRichard Henderson     nullify_over(ctx);
24138d6ae7fbSRichard Henderson 
2414deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2415deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2416deee69a1SRichard Henderson     if (a->addr) {
2417ad75a51eSRichard Henderson         gen_helper_itlba(tcg_env, addr, reg);
24188d6ae7fbSRichard Henderson     } else {
2419ad75a51eSRichard Henderson         gen_helper_itlbp(tcg_env, addr, reg);
24208d6ae7fbSRichard Henderson     }
24218d6ae7fbSRichard Henderson 
242232dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
242332dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
242431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
242531234768SRichard Henderson     }
242631234768SRichard Henderson     return nullify_end(ctx);
2427deee69a1SRichard Henderson #endif
24288d6ae7fbSRichard Henderson }
242963300a00SRichard Henderson 
2430deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a)
243163300a00SRichard Henderson {
2432deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2433deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
243463300a00SRichard Henderson     TCGv_tl addr;
243563300a00SRichard Henderson     TCGv_reg ofs;
243663300a00SRichard Henderson 
243763300a00SRichard Henderson     nullify_over(ctx);
243863300a00SRichard Henderson 
2439deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2440deee69a1SRichard Henderson     if (a->m) {
2441deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
244263300a00SRichard Henderson     }
2443deee69a1SRichard Henderson     if (a->local) {
2444ad75a51eSRichard Henderson         gen_helper_ptlbe(tcg_env);
244563300a00SRichard Henderson     } else {
2446ad75a51eSRichard Henderson         gen_helper_ptlb(tcg_env, addr);
244763300a00SRichard Henderson     }
244863300a00SRichard Henderson 
244963300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
245032dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
245131234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
245231234768SRichard Henderson     }
245331234768SRichard Henderson     return nullify_end(ctx);
2454deee69a1SRichard Henderson #endif
245563300a00SRichard Henderson }
24562dfcca9fSRichard Henderson 
24576797c315SNick Hudson /*
24586797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
24596797c315SNick Hudson  * See
24606797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
24616797c315SNick Hudson  *     page 13-9 (195/206)
24626797c315SNick Hudson  */
24636797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
24646797c315SNick Hudson {
24656797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24666797c315SNick Hudson #ifndef CONFIG_USER_ONLY
24676797c315SNick Hudson     TCGv_tl addr, atl, stl;
24686797c315SNick Hudson     TCGv_reg reg;
24696797c315SNick Hudson 
24706797c315SNick Hudson     nullify_over(ctx);
24716797c315SNick Hudson 
24726797c315SNick Hudson     /*
24736797c315SNick Hudson      * FIXME:
24746797c315SNick Hudson      *  if (not (pcxl or pcxl2))
24756797c315SNick Hudson      *    return gen_illegal(ctx);
24766797c315SNick Hudson      *
24776797c315SNick Hudson      * Note for future: these are 32-bit systems; no hppa64.
24786797c315SNick Hudson      */
24796797c315SNick Hudson 
24806797c315SNick Hudson     atl = tcg_temp_new_tl();
24816797c315SNick Hudson     stl = tcg_temp_new_tl();
24826797c315SNick Hudson     addr = tcg_temp_new_tl();
24836797c315SNick Hudson 
2484ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(stl, tcg_env,
24856797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
24866797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
2487ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(atl, tcg_env,
24886797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
24896797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
24906797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
24916797c315SNick Hudson     tcg_gen_or_tl(addr, atl, stl);
24926797c315SNick Hudson 
24936797c315SNick Hudson     reg = load_gpr(ctx, a->r);
24946797c315SNick Hudson     if (a->addr) {
2495ad75a51eSRichard Henderson         gen_helper_itlba(tcg_env, addr, reg);
24966797c315SNick Hudson     } else {
2497ad75a51eSRichard Henderson         gen_helper_itlbp(tcg_env, addr, reg);
24986797c315SNick Hudson     }
24996797c315SNick Hudson 
25006797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
25016797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
25026797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
25036797c315SNick Hudson     }
25046797c315SNick Hudson     return nullify_end(ctx);
25056797c315SNick Hudson #endif
25066797c315SNick Hudson }
25076797c315SNick Hudson 
2508deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
25092dfcca9fSRichard Henderson {
2510deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2511deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25122dfcca9fSRichard Henderson     TCGv_tl vaddr;
25132dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
25142dfcca9fSRichard Henderson 
25152dfcca9fSRichard Henderson     nullify_over(ctx);
25162dfcca9fSRichard Henderson 
2517deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25182dfcca9fSRichard Henderson 
25192dfcca9fSRichard Henderson     paddr = tcg_temp_new();
2520ad75a51eSRichard Henderson     gen_helper_lpa(paddr, tcg_env, vaddr);
25212dfcca9fSRichard Henderson 
25222dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2523deee69a1SRichard Henderson     if (a->m) {
2524deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25252dfcca9fSRichard Henderson     }
2526deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25272dfcca9fSRichard Henderson 
252831234768SRichard Henderson     return nullify_end(ctx);
2529deee69a1SRichard Henderson #endif
25302dfcca9fSRichard Henderson }
253143a97b81SRichard Henderson 
2532deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
253343a97b81SRichard Henderson {
253443a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
253543a97b81SRichard Henderson 
253643a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
253743a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
253843a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
253943a97b81SRichard Henderson        since the entire address space is coherent.  */
254029dd6f64SRichard Henderson     save_gpr(ctx, a->t, tcg_constant_reg(0));
254143a97b81SRichard Henderson 
254231234768SRichard Henderson     cond_free(&ctx->null_cond);
254331234768SRichard Henderson     return true;
254443a97b81SRichard Henderson }
254598a9cb79SRichard Henderson 
25460c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a)
2547b2167459SRichard Henderson {
25480c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2549b2167459SRichard Henderson }
2550b2167459SRichard Henderson 
25510c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a)
2552b2167459SRichard Henderson {
25530c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2554b2167459SRichard Henderson }
2555b2167459SRichard Henderson 
25560c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
2557b2167459SRichard Henderson {
25580c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2559b2167459SRichard Henderson }
2560b2167459SRichard Henderson 
25610c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a)
2562b2167459SRichard Henderson {
25630c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
25640c982a28SRichard Henderson }
2565b2167459SRichard Henderson 
25660c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a)
25670c982a28SRichard Henderson {
25680c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
25690c982a28SRichard Henderson }
25700c982a28SRichard Henderson 
25710c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a)
25720c982a28SRichard Henderson {
25730c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
25740c982a28SRichard Henderson }
25750c982a28SRichard Henderson 
25760c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a)
25770c982a28SRichard Henderson {
25780c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
25790c982a28SRichard Henderson }
25800c982a28SRichard Henderson 
25810c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a)
25820c982a28SRichard Henderson {
25830c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
25840c982a28SRichard Henderson }
25850c982a28SRichard Henderson 
25860c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a)
25870c982a28SRichard Henderson {
25880c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
25890c982a28SRichard Henderson }
25900c982a28SRichard Henderson 
25910c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a)
25920c982a28SRichard Henderson {
25930c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
25940c982a28SRichard Henderson }
25950c982a28SRichard Henderson 
25960c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a)
25970c982a28SRichard Henderson {
25980c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
25990c982a28SRichard Henderson }
26000c982a28SRichard Henderson 
26010c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a)
26020c982a28SRichard Henderson {
26030c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_reg);
26040c982a28SRichard Henderson }
26050c982a28SRichard Henderson 
26060c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a)
26070c982a28SRichard Henderson {
26080c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_reg);
26090c982a28SRichard Henderson }
26100c982a28SRichard Henderson 
26110c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a)
26120c982a28SRichard Henderson {
26130c982a28SRichard Henderson     if (a->cf == 0) {
26140c982a28SRichard Henderson         unsigned r2 = a->r2;
26150c982a28SRichard Henderson         unsigned r1 = a->r1;
26160c982a28SRichard Henderson         unsigned rt = a->t;
26170c982a28SRichard Henderson 
26187aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26197aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26207aee8189SRichard Henderson             return true;
26217aee8189SRichard Henderson         }
26227aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2623b2167459SRichard Henderson             if (r1 == 0) {
2624eaa3783bSRichard Henderson                 TCGv_reg dest = dest_gpr(ctx, rt);
2625eaa3783bSRichard Henderson                 tcg_gen_movi_reg(dest, 0);
2626b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2627b2167459SRichard Henderson             } else {
2628b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2629b2167459SRichard Henderson             }
2630b2167459SRichard Henderson             cond_free(&ctx->null_cond);
263131234768SRichard Henderson             return true;
2632b2167459SRichard Henderson         }
26337aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
26347aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
26357aee8189SRichard Henderson          *
26367aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
26377aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
26387aee8189SRichard Henderson          *                      currently implemented as idle.
26397aee8189SRichard Henderson          */
26407aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
26417aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
26427aee8189SRichard Henderson                until the next timer interrupt.  */
26437aee8189SRichard Henderson             nullify_over(ctx);
26447aee8189SRichard Henderson 
26457aee8189SRichard Henderson             /* Advance the instruction queue.  */
26467aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
26477aee8189SRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
26487aee8189SRichard Henderson             nullify_set(ctx, 0);
26497aee8189SRichard Henderson 
26507aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
2651ad75a51eSRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), tcg_env,
265229dd6f64SRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
26537aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
26547aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
26557aee8189SRichard Henderson 
26567aee8189SRichard Henderson             return nullify_end(ctx);
26577aee8189SRichard Henderson         }
26587aee8189SRichard Henderson #endif
26597aee8189SRichard Henderson     }
26600c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_reg);
26617aee8189SRichard Henderson }
2662b2167459SRichard Henderson 
26630c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a)
2664b2167459SRichard Henderson {
26650c982a28SRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_reg);
26660c982a28SRichard Henderson }
26670c982a28SRichard Henderson 
26680c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a)
26690c982a28SRichard Henderson {
2670eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2671b2167459SRichard Henderson 
26720c982a28SRichard Henderson     if (a->cf) {
2673b2167459SRichard Henderson         nullify_over(ctx);
2674b2167459SRichard Henderson     }
26750c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26760c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26770c982a28SRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf);
267831234768SRichard Henderson     return nullify_end(ctx);
2679b2167459SRichard Henderson }
2680b2167459SRichard Henderson 
26810c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a)
2682b2167459SRichard Henderson {
2683eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2684b2167459SRichard Henderson 
26850c982a28SRichard Henderson     if (a->cf) {
2686b2167459SRichard Henderson         nullify_over(ctx);
2687b2167459SRichard Henderson     }
26880c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
26890c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
26900c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg);
269131234768SRichard Henderson     return nullify_end(ctx);
2692b2167459SRichard Henderson }
2693b2167459SRichard Henderson 
26940c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc)
2695b2167459SRichard Henderson {
2696eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2697b2167459SRichard Henderson 
26980c982a28SRichard Henderson     if (a->cf) {
2699b2167459SRichard Henderson         nullify_over(ctx);
2700b2167459SRichard Henderson     }
27010c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27020c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2703e12c6309SRichard Henderson     tmp = tcg_temp_new();
2704eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
27050c982a28SRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg);
270631234768SRichard Henderson     return nullify_end(ctx);
2707b2167459SRichard Henderson }
2708b2167459SRichard Henderson 
27090c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a)
2710b2167459SRichard Henderson {
27110c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
27120c982a28SRichard Henderson }
27130c982a28SRichard Henderson 
27140c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a)
27150c982a28SRichard Henderson {
27160c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
27170c982a28SRichard Henderson }
27180c982a28SRichard Henderson 
27190c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i)
27200c982a28SRichard Henderson {
2721eaa3783bSRichard Henderson     TCGv_reg tmp;
2722b2167459SRichard Henderson 
2723b2167459SRichard Henderson     nullify_over(ctx);
2724b2167459SRichard Henderson 
2725e12c6309SRichard Henderson     tmp = tcg_temp_new();
2726eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2727b2167459SRichard Henderson     if (!is_i) {
2728eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2729b2167459SRichard Henderson     }
2730eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2731eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
273260e29463SSven Schnelle     do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false,
2733eaa3783bSRichard Henderson             is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
273431234768SRichard Henderson     return nullify_end(ctx);
2735b2167459SRichard Henderson }
2736b2167459SRichard Henderson 
27370c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a)
2738b2167459SRichard Henderson {
27390c982a28SRichard Henderson     return do_dcor(ctx, a, false);
27400c982a28SRichard Henderson }
27410c982a28SRichard Henderson 
27420c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a)
27430c982a28SRichard Henderson {
27440c982a28SRichard Henderson     return do_dcor(ctx, a, true);
27450c982a28SRichard Henderson }
27460c982a28SRichard Henderson 
27470c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
27480c982a28SRichard Henderson {
2749eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
275072ca8753SRichard Henderson     TCGv_reg cout;
2751b2167459SRichard Henderson 
2752b2167459SRichard Henderson     nullify_over(ctx);
2753b2167459SRichard Henderson 
27540c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
27550c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2756b2167459SRichard Henderson 
2757b2167459SRichard Henderson     add1 = tcg_temp_new();
2758b2167459SRichard Henderson     add2 = tcg_temp_new();
2759b2167459SRichard Henderson     addc = tcg_temp_new();
2760b2167459SRichard Henderson     dest = tcg_temp_new();
276129dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
2762b2167459SRichard Henderson 
2763b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2764eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
276572ca8753SRichard Henderson     tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false));
2766b2167459SRichard Henderson 
276772ca8753SRichard Henderson     /*
276872ca8753SRichard Henderson      * Add or subtract R2, depending on PSW[V].  Proper computation of
276972ca8753SRichard Henderson      * carry requires that we subtract via + ~R2 + 1, as described in
277072ca8753SRichard Henderson      * the manual.  By extracting and masking V, we can produce the
277172ca8753SRichard Henderson      * proper inputs to the addition without movcond.
277272ca8753SRichard Henderson      */
277372ca8753SRichard Henderson     tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1);
2774eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2775eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
277672ca8753SRichard Henderson 
277772ca8753SRichard Henderson     tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
277872ca8753SRichard Henderson     tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2779b2167459SRichard Henderson 
2780b2167459SRichard Henderson     /* Write back the result register.  */
27810c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2782b2167459SRichard Henderson 
2783b2167459SRichard Henderson     /* Write back PSW[CB].  */
2784eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2785eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2786b2167459SRichard Henderson 
2787b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
278872ca8753SRichard Henderson     cout = get_psw_carry(ctx, false);
278972ca8753SRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cout);
2790eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2791b2167459SRichard Henderson 
2792b2167459SRichard Henderson     /* Install the new nullification.  */
27930c982a28SRichard Henderson     if (a->cf) {
2794eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2795b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
2796b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2797b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2798b2167459SRichard Henderson         }
279972ca8753SRichard Henderson         ctx->null_cond = do_cond(a->cf, dest, cout, sv);
2800b2167459SRichard Henderson     }
2801b2167459SRichard Henderson 
280231234768SRichard Henderson     return nullify_end(ctx);
2803b2167459SRichard Henderson }
2804b2167459SRichard Henderson 
28050588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2806b2167459SRichard Henderson {
28070588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
28080588e061SRichard Henderson }
28090588e061SRichard Henderson 
28100588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
28110588e061SRichard Henderson {
28120588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
28130588e061SRichard Henderson }
28140588e061SRichard Henderson 
28150588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
28160588e061SRichard Henderson {
28170588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
28180588e061SRichard Henderson }
28190588e061SRichard Henderson 
28200588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
28210588e061SRichard Henderson {
28220588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
28230588e061SRichard Henderson }
28240588e061SRichard Henderson 
28250588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
28260588e061SRichard Henderson {
28270588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
28280588e061SRichard Henderson }
28290588e061SRichard Henderson 
28300588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
28310588e061SRichard Henderson {
28320588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
28330588e061SRichard Henderson }
28340588e061SRichard Henderson 
28350588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a)
28360588e061SRichard Henderson {
2837eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2838b2167459SRichard Henderson 
28390588e061SRichard Henderson     if (a->cf) {
2840b2167459SRichard Henderson         nullify_over(ctx);
2841b2167459SRichard Henderson     }
2842b2167459SRichard Henderson 
2843d4e58033SRichard Henderson     tcg_im = tcg_constant_reg(a->i);
28440588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
28450588e061SRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf);
2846b2167459SRichard Henderson 
284731234768SRichard Henderson     return nullify_end(ctx);
2848b2167459SRichard Henderson }
2849b2167459SRichard Henderson 
28501cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
285196d6407fSRichard Henderson {
28520786a3b6SHelge Deller     if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) {
28530786a3b6SHelge Deller         return gen_illegal(ctx);
28540786a3b6SHelge Deller     } else {
28551cd012a5SRichard Henderson         return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
28561cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
285796d6407fSRichard Henderson     }
28580786a3b6SHelge Deller }
285996d6407fSRichard Henderson 
28601cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
286196d6407fSRichard Henderson {
28621cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
28630786a3b6SHelge Deller     if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) {
28640786a3b6SHelge Deller         return gen_illegal(ctx);
28650786a3b6SHelge Deller     } else {
28661cd012a5SRichard Henderson         return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
286796d6407fSRichard Henderson     }
28680786a3b6SHelge Deller }
286996d6407fSRichard Henderson 
28701cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
287196d6407fSRichard Henderson {
2872b1af755cSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
287386f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
287486f8d05fSRichard Henderson     TCGv_tl addr;
287596d6407fSRichard Henderson 
287696d6407fSRichard Henderson     nullify_over(ctx);
287796d6407fSRichard Henderson 
28781cd012a5SRichard Henderson     if (a->m) {
287986f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
288086f8d05fSRichard Henderson            we see the result of the load.  */
2881e12c6309SRichard Henderson         dest = tcg_temp_new();
288296d6407fSRichard Henderson     } else {
28831cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
288496d6407fSRichard Henderson     }
288596d6407fSRichard Henderson 
28861cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0,
28871cd012a5SRichard Henderson              a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX);
2888b1af755cSRichard Henderson 
2889b1af755cSRichard Henderson     /*
2890b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
2891b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
2892b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
2893b1af755cSRichard Henderson      *
2894b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
2895b1af755cSRichard Henderson      * with the ,co completer.
2896b1af755cSRichard Henderson      */
2897b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
2898b1af755cSRichard Henderson 
289929dd6f64SRichard Henderson     zero = tcg_constant_reg(0);
290086f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
2901b1af755cSRichard Henderson 
29021cd012a5SRichard Henderson     if (a->m) {
29031cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
290496d6407fSRichard Henderson     }
29051cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
290696d6407fSRichard Henderson 
290731234768SRichard Henderson     return nullify_end(ctx);
290896d6407fSRichard Henderson }
290996d6407fSRichard Henderson 
29101cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
291196d6407fSRichard Henderson {
291286f8d05fSRichard Henderson     TCGv_reg ofs, val;
291386f8d05fSRichard Henderson     TCGv_tl addr;
291496d6407fSRichard Henderson 
291596d6407fSRichard Henderson     nullify_over(ctx);
291696d6407fSRichard Henderson 
29171cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
291886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
29191cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
29201cd012a5SRichard Henderson     if (a->a) {
2921f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2922ad75a51eSRichard Henderson             gen_helper_stby_e_parallel(tcg_env, addr, val);
2923f9f46db4SEmilio G. Cota         } else {
2924ad75a51eSRichard Henderson             gen_helper_stby_e(tcg_env, addr, val);
2925f9f46db4SEmilio G. Cota         }
2926f9f46db4SEmilio G. Cota     } else {
2927f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2928ad75a51eSRichard Henderson             gen_helper_stby_b_parallel(tcg_env, addr, val);
292996d6407fSRichard Henderson         } else {
2930ad75a51eSRichard Henderson             gen_helper_stby_b(tcg_env, addr, val);
293196d6407fSRichard Henderson         }
2932f9f46db4SEmilio G. Cota     }
29331cd012a5SRichard Henderson     if (a->m) {
293486f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
29351cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
293696d6407fSRichard Henderson     }
293796d6407fSRichard Henderson 
293831234768SRichard Henderson     return nullify_end(ctx);
293996d6407fSRichard Henderson }
294096d6407fSRichard Henderson 
29411cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
2942d0a851ccSRichard Henderson {
2943d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2944d0a851ccSRichard Henderson 
2945d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2946d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29471cd012a5SRichard Henderson     trans_ld(ctx, a);
2948d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
294931234768SRichard Henderson     return true;
2950d0a851ccSRichard Henderson }
2951d0a851ccSRichard Henderson 
29521cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
2953d0a851ccSRichard Henderson {
2954d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
2955d0a851ccSRichard Henderson 
2956d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2957d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
29581cd012a5SRichard Henderson     trans_st(ctx, a);
2959d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
296031234768SRichard Henderson     return true;
2961d0a851ccSRichard Henderson }
296295412a61SRichard Henderson 
29630588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
2964b2167459SRichard Henderson {
29650588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2966b2167459SRichard Henderson 
29670588e061SRichard Henderson     tcg_gen_movi_reg(tcg_rt, a->i);
29680588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2969b2167459SRichard Henderson     cond_free(&ctx->null_cond);
297031234768SRichard Henderson     return true;
2971b2167459SRichard Henderson }
2972b2167459SRichard Henderson 
29730588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
2974b2167459SRichard Henderson {
29750588e061SRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, a->r);
2976eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
2977b2167459SRichard Henderson 
29780588e061SRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i);
2979b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
2980b2167459SRichard Henderson     cond_free(&ctx->null_cond);
298131234768SRichard Henderson     return true;
2982b2167459SRichard Henderson }
2983b2167459SRichard Henderson 
29840588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
2985b2167459SRichard Henderson {
29860588e061SRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, a->t);
2987b2167459SRichard Henderson 
2988b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
2989b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
29900588e061SRichard Henderson     if (a->b == 0) {
29910588e061SRichard Henderson         tcg_gen_movi_reg(tcg_rt, a->i);
2992b2167459SRichard Henderson     } else {
29930588e061SRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i);
2994b2167459SRichard Henderson     }
29950588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
2996b2167459SRichard Henderson     cond_free(&ctx->null_cond);
299731234768SRichard Henderson     return true;
2998b2167459SRichard Henderson }
2999b2167459SRichard Henderson 
300001afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1,
300101afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
300298cd9ca7SRichard Henderson {
300301afb7beSRichard Henderson     TCGv_reg dest, in2, sv;
300498cd9ca7SRichard Henderson     DisasCond cond;
300598cd9ca7SRichard Henderson 
300698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3007e12c6309SRichard Henderson     dest = tcg_temp_new();
300898cd9ca7SRichard Henderson 
3009eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
301098cd9ca7SRichard Henderson 
3011f764718dSRichard Henderson     sv = NULL;
3012b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
301398cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
301498cd9ca7SRichard Henderson     }
301598cd9ca7SRichard Henderson 
301601afb7beSRichard Henderson     cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv);
301701afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
301898cd9ca7SRichard Henderson }
301998cd9ca7SRichard Henderson 
302001afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
302198cd9ca7SRichard Henderson {
302201afb7beSRichard Henderson     nullify_over(ctx);
302301afb7beSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
302401afb7beSRichard Henderson }
302501afb7beSRichard Henderson 
302601afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
302701afb7beSRichard Henderson {
302801afb7beSRichard Henderson     nullify_over(ctx);
3029d4e58033SRichard Henderson     return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp);
303001afb7beSRichard Henderson }
303101afb7beSRichard Henderson 
303201afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1,
303301afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
303401afb7beSRichard Henderson {
3035bdcccc17SRichard Henderson     TCGv_reg dest, in2, sv, cb_cond;
303698cd9ca7SRichard Henderson     DisasCond cond;
3037bdcccc17SRichard Henderson     bool d = false;
303898cd9ca7SRichard Henderson 
303998cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
304043675d20SSven Schnelle     dest = tcg_temp_new();
3041f764718dSRichard Henderson     sv = NULL;
3042bdcccc17SRichard Henderson     cb_cond = NULL;
304398cd9ca7SRichard Henderson 
3044b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
3045bdcccc17SRichard Henderson         TCGv_reg cb = tcg_temp_new();
3046bdcccc17SRichard Henderson         TCGv_reg cb_msb = tcg_temp_new();
3047bdcccc17SRichard Henderson 
3048eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3049eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
3050bdcccc17SRichard Henderson         tcg_gen_xor_reg(cb, in1, in2);
3051bdcccc17SRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
3052bdcccc17SRichard Henderson         cb_cond = get_carry(ctx, d, cb, cb_msb);
3053b47a4a02SSven Schnelle     } else {
3054eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
3055b47a4a02SSven Schnelle     }
3056b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
305798cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
305898cd9ca7SRichard Henderson     }
305998cd9ca7SRichard Henderson 
3060bdcccc17SRichard Henderson     cond = do_cond(c * 2 + f, dest, cb_cond, sv);
306143675d20SSven Schnelle     save_gpr(ctx, r, dest);
306201afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
306398cd9ca7SRichard Henderson }
306498cd9ca7SRichard Henderson 
306501afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
306698cd9ca7SRichard Henderson {
306701afb7beSRichard Henderson     nullify_over(ctx);
306801afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
306901afb7beSRichard Henderson }
307001afb7beSRichard Henderson 
307101afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
307201afb7beSRichard Henderson {
307301afb7beSRichard Henderson     nullify_over(ctx);
3074d4e58033SRichard Henderson     return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp);
307501afb7beSRichard Henderson }
307601afb7beSRichard Henderson 
307701afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
307801afb7beSRichard Henderson {
3079eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
308098cd9ca7SRichard Henderson     DisasCond cond;
30811e9ab9fbSRichard Henderson     bool d = false;
308298cd9ca7SRichard Henderson 
308398cd9ca7SRichard Henderson     nullify_over(ctx);
308498cd9ca7SRichard Henderson 
308598cd9ca7SRichard Henderson     tmp = tcg_temp_new();
308601afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
30871e9ab9fbSRichard Henderson     if (cond_need_ext(ctx, d)) {
30881e9ab9fbSRichard Henderson         /* Force shift into [32,63] */
30891e9ab9fbSRichard Henderson         tcg_gen_ori_reg(tmp, cpu_sar, 32);
30901e9ab9fbSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, tmp);
30911e9ab9fbSRichard Henderson     } else {
3092eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
30931e9ab9fbSRichard Henderson     }
309498cd9ca7SRichard Henderson 
30951e9ab9fbSRichard Henderson     cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
309601afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
309798cd9ca7SRichard Henderson }
309898cd9ca7SRichard Henderson 
309901afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
310098cd9ca7SRichard Henderson {
310101afb7beSRichard Henderson     TCGv_reg tmp, tcg_r;
310201afb7beSRichard Henderson     DisasCond cond;
31031e9ab9fbSRichard Henderson     bool d = false;
31041e9ab9fbSRichard Henderson     int p;
310501afb7beSRichard Henderson 
310601afb7beSRichard Henderson     nullify_over(ctx);
310701afb7beSRichard Henderson 
310801afb7beSRichard Henderson     tmp = tcg_temp_new();
310901afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
31101e9ab9fbSRichard Henderson     p = a->p | (cond_need_ext(ctx, d) ? 32 : 0);
31111e9ab9fbSRichard Henderson     tcg_gen_shli_reg(tmp, tcg_r, p);
311201afb7beSRichard Henderson 
311301afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
311401afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
311501afb7beSRichard Henderson }
311601afb7beSRichard Henderson 
311701afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
311801afb7beSRichard Henderson {
3119eaa3783bSRichard Henderson     TCGv_reg dest;
312098cd9ca7SRichard Henderson     DisasCond cond;
312198cd9ca7SRichard Henderson 
312298cd9ca7SRichard Henderson     nullify_over(ctx);
312398cd9ca7SRichard Henderson 
312401afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
312501afb7beSRichard Henderson     if (a->r1 == 0) {
3126eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
312798cd9ca7SRichard Henderson     } else {
312801afb7beSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[a->r1]);
312998cd9ca7SRichard Henderson     }
313098cd9ca7SRichard Henderson 
313101afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
313201afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
313301afb7beSRichard Henderson }
313401afb7beSRichard Henderson 
313501afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
313601afb7beSRichard Henderson {
313701afb7beSRichard Henderson     TCGv_reg dest;
313801afb7beSRichard Henderson     DisasCond cond;
313901afb7beSRichard Henderson 
314001afb7beSRichard Henderson     nullify_over(ctx);
314101afb7beSRichard Henderson 
314201afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
314301afb7beSRichard Henderson     tcg_gen_movi_reg(dest, a->i);
314401afb7beSRichard Henderson 
314501afb7beSRichard Henderson     cond = do_sed_cond(a->c, dest);
314601afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
314798cd9ca7SRichard Henderson }
314898cd9ca7SRichard Henderson 
314930878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a)
31500b1347d2SRichard Henderson {
3151eaa3783bSRichard Henderson     TCGv_reg dest;
31520b1347d2SRichard Henderson 
315330878590SRichard Henderson     if (a->c) {
31540b1347d2SRichard Henderson         nullify_over(ctx);
31550b1347d2SRichard Henderson     }
31560b1347d2SRichard Henderson 
315730878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
315830878590SRichard Henderson     if (a->r1 == 0) {
315930878590SRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2));
3160eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
316130878590SRichard Henderson     } else if (a->r1 == a->r2) {
31620b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3163e1d635e8SRichard Henderson         TCGv_i32 s32 = tcg_temp_new_i32();
3164e1d635e8SRichard Henderson 
316530878590SRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2));
3166e1d635e8SRichard Henderson         tcg_gen_trunc_reg_i32(s32, cpu_sar);
3167e1d635e8SRichard Henderson         tcg_gen_rotr_i32(t32, t32, s32);
3168eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
31690b1347d2SRichard Henderson     } else {
31700b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
31710b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
31720b1347d2SRichard Henderson 
317330878590SRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1));
3174eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
31750b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3176eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
31770b1347d2SRichard Henderson     }
317830878590SRichard Henderson     save_gpr(ctx, a->t, dest);
31790b1347d2SRichard Henderson 
31800b1347d2SRichard Henderson     /* Install the new nullification.  */
31810b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
318230878590SRichard Henderson     if (a->c) {
318330878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
31840b1347d2SRichard Henderson     }
318531234768SRichard Henderson     return nullify_end(ctx);
31860b1347d2SRichard Henderson }
31870b1347d2SRichard Henderson 
318830878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a)
31890b1347d2SRichard Henderson {
319030878590SRichard Henderson     unsigned sa = 31 - a->cpos;
3191eaa3783bSRichard Henderson     TCGv_reg dest, t2;
31920b1347d2SRichard Henderson 
319330878590SRichard Henderson     if (a->c) {
31940b1347d2SRichard Henderson         nullify_over(ctx);
31950b1347d2SRichard Henderson     }
31960b1347d2SRichard Henderson 
319730878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
319830878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
319905bfd4dbSRichard Henderson     if (a->r1 == 0) {
320005bfd4dbSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
320105bfd4dbSRichard Henderson     } else if (TARGET_REGISTER_BITS == 32) {
320205bfd4dbSRichard Henderson         tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa);
320305bfd4dbSRichard Henderson     } else if (a->r1 == a->r2) {
32040b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3205eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
32060b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3207eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32080b1347d2SRichard Henderson     } else {
320905bfd4dbSRichard Henderson         TCGv_i64 t64 = tcg_temp_new_i64();
321005bfd4dbSRichard Henderson         tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]);
321105bfd4dbSRichard Henderson         tcg_gen_shri_i64(t64, t64, sa);
321205bfd4dbSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t64);
32130b1347d2SRichard Henderson     }
321430878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32150b1347d2SRichard Henderson 
32160b1347d2SRichard Henderson     /* Install the new nullification.  */
32170b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
321830878590SRichard Henderson     if (a->c) {
321930878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32200b1347d2SRichard Henderson     }
322131234768SRichard Henderson     return nullify_end(ctx);
32220b1347d2SRichard Henderson }
32230b1347d2SRichard Henderson 
322430878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a)
32250b1347d2SRichard Henderson {
322630878590SRichard Henderson     unsigned len = 32 - a->clen;
3227eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
32280b1347d2SRichard Henderson 
322930878590SRichard Henderson     if (a->c) {
32300b1347d2SRichard Henderson         nullify_over(ctx);
32310b1347d2SRichard Henderson     }
32320b1347d2SRichard Henderson 
323330878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
323430878590SRichard Henderson     src = load_gpr(ctx, a->r);
32350b1347d2SRichard Henderson     tmp = tcg_temp_new();
32360b1347d2SRichard Henderson 
32370b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3238d781cb77SRichard Henderson     tcg_gen_andi_reg(tmp, cpu_sar, 31);
3239d781cb77SRichard Henderson     tcg_gen_xori_reg(tmp, tmp, 31);
3240d781cb77SRichard Henderson 
324130878590SRichard Henderson     if (a->se) {
3242eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3243eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
32440b1347d2SRichard Henderson     } else {
3245eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3246eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
32470b1347d2SRichard Henderson     }
324830878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32490b1347d2SRichard Henderson 
32500b1347d2SRichard Henderson     /* Install the new nullification.  */
32510b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
325230878590SRichard Henderson     if (a->c) {
325330878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32540b1347d2SRichard Henderson     }
325531234768SRichard Henderson     return nullify_end(ctx);
32560b1347d2SRichard Henderson }
32570b1347d2SRichard Henderson 
325830878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a)
32590b1347d2SRichard Henderson {
326030878590SRichard Henderson     unsigned len = 32 - a->clen;
326130878590SRichard Henderson     unsigned cpos = 31 - a->pos;
3262eaa3783bSRichard Henderson     TCGv_reg dest, src;
32630b1347d2SRichard Henderson 
326430878590SRichard Henderson     if (a->c) {
32650b1347d2SRichard Henderson         nullify_over(ctx);
32660b1347d2SRichard Henderson     }
32670b1347d2SRichard Henderson 
326830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
326930878590SRichard Henderson     src = load_gpr(ctx, a->r);
327030878590SRichard Henderson     if (a->se) {
3271eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
32720b1347d2SRichard Henderson     } else {
3273eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
32740b1347d2SRichard Henderson     }
327530878590SRichard Henderson     save_gpr(ctx, a->t, dest);
32760b1347d2SRichard Henderson 
32770b1347d2SRichard Henderson     /* Install the new nullification.  */
32780b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
327930878590SRichard Henderson     if (a->c) {
328030878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
32810b1347d2SRichard Henderson     }
328231234768SRichard Henderson     return nullify_end(ctx);
32830b1347d2SRichard Henderson }
32840b1347d2SRichard Henderson 
328530878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a)
32860b1347d2SRichard Henderson {
328730878590SRichard Henderson     unsigned len = 32 - a->clen;
3288eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3289eaa3783bSRichard Henderson     TCGv_reg dest;
32900b1347d2SRichard Henderson 
329130878590SRichard Henderson     if (a->c) {
32920b1347d2SRichard Henderson         nullify_over(ctx);
32930b1347d2SRichard Henderson     }
329430878590SRichard Henderson     if (a->cpos + len > 32) {
329530878590SRichard Henderson         len = 32 - a->cpos;
32960b1347d2SRichard Henderson     }
32970b1347d2SRichard Henderson 
329830878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
329930878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
330030878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
33010b1347d2SRichard Henderson 
330230878590SRichard Henderson     if (a->nz) {
330330878590SRichard Henderson         TCGv_reg src = load_gpr(ctx, a->t);
33040b1347d2SRichard Henderson         if (mask1 != -1) {
3305eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
33060b1347d2SRichard Henderson             src = dest;
33070b1347d2SRichard Henderson         }
3308eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
33090b1347d2SRichard Henderson     } else {
3310eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
33110b1347d2SRichard Henderson     }
331230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33130b1347d2SRichard Henderson 
33140b1347d2SRichard Henderson     /* Install the new nullification.  */
33150b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
331630878590SRichard Henderson     if (a->c) {
331730878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33180b1347d2SRichard Henderson     }
331931234768SRichard Henderson     return nullify_end(ctx);
33200b1347d2SRichard Henderson }
33210b1347d2SRichard Henderson 
332230878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a)
33230b1347d2SRichard Henderson {
332430878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
332530878590SRichard Henderson     unsigned len = 32 - a->clen;
3326eaa3783bSRichard Henderson     TCGv_reg dest, val;
33270b1347d2SRichard Henderson 
332830878590SRichard Henderson     if (a->c) {
33290b1347d2SRichard Henderson         nullify_over(ctx);
33300b1347d2SRichard Henderson     }
333130878590SRichard Henderson     if (a->cpos + len > 32) {
333230878590SRichard Henderson         len = 32 - a->cpos;
33330b1347d2SRichard Henderson     }
33340b1347d2SRichard Henderson 
333530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
333630878590SRichard Henderson     val = load_gpr(ctx, a->r);
33370b1347d2SRichard Henderson     if (rs == 0) {
333830878590SRichard Henderson         tcg_gen_deposit_z_reg(dest, val, a->cpos, len);
33390b1347d2SRichard Henderson     } else {
334030878590SRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len);
33410b1347d2SRichard Henderson     }
334230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
33430b1347d2SRichard Henderson 
33440b1347d2SRichard Henderson     /* Install the new nullification.  */
33450b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
334630878590SRichard Henderson     if (a->c) {
334730878590SRichard Henderson         ctx->null_cond = do_sed_cond(a->c, dest);
33480b1347d2SRichard Henderson     }
334931234768SRichard Henderson     return nullify_end(ctx);
33500b1347d2SRichard Henderson }
33510b1347d2SRichard Henderson 
335230878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c,
335330878590SRichard Henderson                         unsigned nz, unsigned clen, TCGv_reg val)
33540b1347d2SRichard Henderson {
33550b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
33560b1347d2SRichard Henderson     unsigned len = 32 - clen;
335730878590SRichard Henderson     TCGv_reg mask, tmp, shift, dest;
33580b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
33590b1347d2SRichard Henderson 
33600b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
33610b1347d2SRichard Henderson     shift = tcg_temp_new();
33620b1347d2SRichard Henderson     tmp = tcg_temp_new();
33630b1347d2SRichard Henderson 
33640b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3365d781cb77SRichard Henderson     tcg_gen_andi_reg(shift, cpu_sar, 31);
3366d781cb77SRichard Henderson     tcg_gen_xori_reg(shift, shift, 31);
33670b1347d2SRichard Henderson 
33680992a930SRichard Henderson     mask = tcg_temp_new();
33690992a930SRichard Henderson     tcg_gen_movi_reg(mask, msb + (msb - 1));
3370eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
33710b1347d2SRichard Henderson     if (rs) {
3372eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3373eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3374eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3375eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
33760b1347d2SRichard Henderson     } else {
3377eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
33780b1347d2SRichard Henderson     }
33790b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
33800b1347d2SRichard Henderson 
33810b1347d2SRichard Henderson     /* Install the new nullification.  */
33820b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
33830b1347d2SRichard Henderson     if (c) {
33840b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
33850b1347d2SRichard Henderson     }
338631234768SRichard Henderson     return nullify_end(ctx);
33870b1347d2SRichard Henderson }
33880b1347d2SRichard Henderson 
338930878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a)
339030878590SRichard Henderson {
3391a6deecceSSven Schnelle     if (a->c) {
3392a6deecceSSven Schnelle         nullify_over(ctx);
3393a6deecceSSven Schnelle     }
339430878590SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r));
339530878590SRichard Henderson }
339630878590SRichard Henderson 
339730878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a)
339830878590SRichard Henderson {
3399a6deecceSSven Schnelle     if (a->c) {
3400a6deecceSSven Schnelle         nullify_over(ctx);
3401a6deecceSSven Schnelle     }
3402d4e58033SRichard Henderson     return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i));
340330878590SRichard Henderson }
34040b1347d2SRichard Henderson 
34058340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
340698cd9ca7SRichard Henderson {
3407660eefe1SRichard Henderson     TCGv_reg tmp;
340898cd9ca7SRichard Henderson 
3409c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
341098cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
341198cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
341298cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
341398cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
341498cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
341598cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
341698cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
341798cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
34188340f534SRichard Henderson     if (a->b == 0) {
34198340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
342098cd9ca7SRichard Henderson     }
3421c301f34eSRichard Henderson #else
3422c301f34eSRichard Henderson     nullify_over(ctx);
3423660eefe1SRichard Henderson #endif
3424660eefe1SRichard Henderson 
3425e12c6309SRichard Henderson     tmp = tcg_temp_new();
34268340f534SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp);
3427660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3428c301f34eSRichard Henderson 
3429c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
34308340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3431c301f34eSRichard Henderson #else
3432c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3433c301f34eSRichard Henderson 
34348340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
34358340f534SRichard Henderson     if (a->l) {
3436c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3437c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3438c301f34eSRichard Henderson     }
34398340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3440c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3441c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3442c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3443c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3444c301f34eSRichard Henderson     } else {
3445c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3446c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3447c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3448c301f34eSRichard Henderson         }
3449c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3450c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
34518340f534SRichard Henderson         nullify_set(ctx, a->n);
3452c301f34eSRichard Henderson     }
3453c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
345431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
345531234768SRichard Henderson     return nullify_end(ctx);
3456c301f34eSRichard Henderson #endif
345798cd9ca7SRichard Henderson }
345898cd9ca7SRichard Henderson 
34598340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
346098cd9ca7SRichard Henderson {
34618340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
346298cd9ca7SRichard Henderson }
346398cd9ca7SRichard Henderson 
34648340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
346543e05652SRichard Henderson {
34668340f534SRichard Henderson     target_ureg dest = iaoq_dest(ctx, a->disp);
346743e05652SRichard Henderson 
34686e5f5300SSven Schnelle     nullify_over(ctx);
34696e5f5300SSven Schnelle 
347043e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
347143e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
347243e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
347343e05652SRichard Henderson      *    b  gateway
347443e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
347543e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
347643e05652SRichard Henderson      * diagnose the security hole
347743e05652SRichard Henderson      *    b  gateway
347843e05652SRichard Henderson      *    b  evil
347943e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
348043e05652SRichard Henderson      */
348143e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
348243e05652SRichard Henderson         return gen_illegal(ctx);
348343e05652SRichard Henderson     }
348443e05652SRichard Henderson 
348543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
348643e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
3487b77af26eSRichard Henderson         CPUHPPAState *env = cpu_env(ctx->cs);
348843e05652SRichard Henderson         int type = hppa_artype_for_page(env, ctx->base.pc_next);
348943e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
349043e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
349143e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
349243e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
349343e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
349443e05652SRichard Henderson         if (type < 0) {
349531234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
349631234768SRichard Henderson             return true;
349743e05652SRichard Henderson         }
349843e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
349943e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
350043e05652SRichard Henderson             dest = deposit32(dest, 0, 2, type - 4);
350143e05652SRichard Henderson         }
350243e05652SRichard Henderson     } else {
350343e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
350443e05652SRichard Henderson     }
350543e05652SRichard Henderson #endif
350643e05652SRichard Henderson 
35076e5f5300SSven Schnelle     if (a->l) {
35086e5f5300SSven Schnelle         TCGv_reg tmp = dest_gpr(ctx, a->l);
35096e5f5300SSven Schnelle         if (ctx->privilege < 3) {
35106e5f5300SSven Schnelle             tcg_gen_andi_reg(tmp, tmp, -4);
35116e5f5300SSven Schnelle         }
35126e5f5300SSven Schnelle         tcg_gen_ori_reg(tmp, tmp, ctx->privilege);
35136e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
35146e5f5300SSven Schnelle     }
35156e5f5300SSven Schnelle 
35166e5f5300SSven Schnelle     return do_dbranch(ctx, dest, 0, a->n);
351743e05652SRichard Henderson }
351843e05652SRichard Henderson 
35198340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
352098cd9ca7SRichard Henderson {
3521b35aec85SRichard Henderson     if (a->x) {
3522e12c6309SRichard Henderson         TCGv_reg tmp = tcg_temp_new();
35238340f534SRichard Henderson         tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3);
3524eaa3783bSRichard Henderson         tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3525660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
35268340f534SRichard Henderson         return do_ibranch(ctx, tmp, a->l, a->n);
3527b35aec85SRichard Henderson     } else {
3528b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
3529b35aec85SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n);
3530b35aec85SRichard Henderson     }
353198cd9ca7SRichard Henderson }
353298cd9ca7SRichard Henderson 
35338340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
353498cd9ca7SRichard Henderson {
3535eaa3783bSRichard Henderson     TCGv_reg dest;
353698cd9ca7SRichard Henderson 
35378340f534SRichard Henderson     if (a->x == 0) {
35388340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
353998cd9ca7SRichard Henderson     } else {
3540e12c6309SRichard Henderson         dest = tcg_temp_new();
35418340f534SRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3);
35428340f534SRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b));
354398cd9ca7SRichard Henderson     }
3544660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
35458340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
354698cd9ca7SRichard Henderson }
354798cd9ca7SRichard Henderson 
35488340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
354998cd9ca7SRichard Henderson {
3550660eefe1SRichard Henderson     TCGv_reg dest;
355198cd9ca7SRichard Henderson 
3552c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
35538340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
35548340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3555c301f34eSRichard Henderson #else
3556c301f34eSRichard Henderson     nullify_over(ctx);
35578340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3558c301f34eSRichard Henderson 
3559c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3560c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3561c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3562c301f34eSRichard Henderson     }
3563c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3564c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
35658340f534SRichard Henderson     if (a->l) {
35668340f534SRichard Henderson         copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3567c301f34eSRichard Henderson     }
35688340f534SRichard Henderson     nullify_set(ctx, a->n);
3569c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
357031234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
357131234768SRichard Henderson     return nullify_end(ctx);
3572c301f34eSRichard Henderson #endif
357398cd9ca7SRichard Henderson }
357498cd9ca7SRichard Henderson 
35751ca74648SRichard Henderson /*
35761ca74648SRichard Henderson  * Float class 0
35771ca74648SRichard Henderson  */
3578ebe9383cSRichard Henderson 
35791ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3580ebe9383cSRichard Henderson {
3581ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3582ebe9383cSRichard Henderson }
3583ebe9383cSRichard Henderson 
358459f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
358559f8c04bSHelge Deller {
3586a300dad3SRichard Henderson     uint64_t ret;
3587a300dad3SRichard Henderson 
3588a300dad3SRichard Henderson     if (TARGET_REGISTER_BITS == 64) {
3589a300dad3SRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
3590a300dad3SRichard Henderson     } else {
3591a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
3592a300dad3SRichard Henderson     }
3593a300dad3SRichard Henderson 
359459f8c04bSHelge Deller     nullify_over(ctx);
3595a300dad3SRichard Henderson     save_frd(0, tcg_constant_i64(ret));
359659f8c04bSHelge Deller     return nullify_end(ctx);
359759f8c04bSHelge Deller }
359859f8c04bSHelge Deller 
35991ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
36001ca74648SRichard Henderson {
36011ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
36021ca74648SRichard Henderson }
36031ca74648SRichard Henderson 
3604ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3605ebe9383cSRichard Henderson {
3606ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3607ebe9383cSRichard Henderson }
3608ebe9383cSRichard Henderson 
36091ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
36101ca74648SRichard Henderson {
36111ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
36121ca74648SRichard Henderson }
36131ca74648SRichard Henderson 
36141ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3615ebe9383cSRichard Henderson {
3616ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3617ebe9383cSRichard Henderson }
3618ebe9383cSRichard Henderson 
36191ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
36201ca74648SRichard Henderson {
36211ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
36221ca74648SRichard Henderson }
36231ca74648SRichard Henderson 
3624ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3625ebe9383cSRichard Henderson {
3626ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3627ebe9383cSRichard Henderson }
3628ebe9383cSRichard Henderson 
36291ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
36301ca74648SRichard Henderson {
36311ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
36321ca74648SRichard Henderson }
36331ca74648SRichard Henderson 
36341ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
36351ca74648SRichard Henderson {
36361ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
36371ca74648SRichard Henderson }
36381ca74648SRichard Henderson 
36391ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
36401ca74648SRichard Henderson {
36411ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
36421ca74648SRichard Henderson }
36431ca74648SRichard Henderson 
36441ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
36451ca74648SRichard Henderson {
36461ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
36471ca74648SRichard Henderson }
36481ca74648SRichard Henderson 
36491ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
36501ca74648SRichard Henderson {
36511ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
36521ca74648SRichard Henderson }
36531ca74648SRichard Henderson 
36541ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3655ebe9383cSRichard Henderson {
3656ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3657ebe9383cSRichard Henderson }
3658ebe9383cSRichard Henderson 
36591ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
36601ca74648SRichard Henderson {
36611ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
36621ca74648SRichard Henderson }
36631ca74648SRichard Henderson 
3664ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3665ebe9383cSRichard Henderson {
3666ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3667ebe9383cSRichard Henderson }
3668ebe9383cSRichard Henderson 
36691ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
36701ca74648SRichard Henderson {
36711ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
36721ca74648SRichard Henderson }
36731ca74648SRichard Henderson 
36741ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3675ebe9383cSRichard Henderson {
3676ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3677ebe9383cSRichard Henderson }
3678ebe9383cSRichard Henderson 
36791ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
36801ca74648SRichard Henderson {
36811ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
36821ca74648SRichard Henderson }
36831ca74648SRichard Henderson 
3684ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3685ebe9383cSRichard Henderson {
3686ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3687ebe9383cSRichard Henderson }
3688ebe9383cSRichard Henderson 
36891ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
36901ca74648SRichard Henderson {
36911ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
36921ca74648SRichard Henderson }
36931ca74648SRichard Henderson 
36941ca74648SRichard Henderson /*
36951ca74648SRichard Henderson  * Float class 1
36961ca74648SRichard Henderson  */
36971ca74648SRichard Henderson 
36981ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
36991ca74648SRichard Henderson {
37001ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
37011ca74648SRichard Henderson }
37021ca74648SRichard Henderson 
37031ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
37041ca74648SRichard Henderson {
37051ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
37061ca74648SRichard Henderson }
37071ca74648SRichard Henderson 
37081ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
37091ca74648SRichard Henderson {
37101ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
37111ca74648SRichard Henderson }
37121ca74648SRichard Henderson 
37131ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
37141ca74648SRichard Henderson {
37151ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
37161ca74648SRichard Henderson }
37171ca74648SRichard Henderson 
37181ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
37191ca74648SRichard Henderson {
37201ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
37211ca74648SRichard Henderson }
37221ca74648SRichard Henderson 
37231ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
37241ca74648SRichard Henderson {
37251ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
37261ca74648SRichard Henderson }
37271ca74648SRichard Henderson 
37281ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
37291ca74648SRichard Henderson {
37301ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
37311ca74648SRichard Henderson }
37321ca74648SRichard Henderson 
37331ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
37341ca74648SRichard Henderson {
37351ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
37361ca74648SRichard Henderson }
37371ca74648SRichard Henderson 
37381ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
37391ca74648SRichard Henderson {
37401ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
37411ca74648SRichard Henderson }
37421ca74648SRichard Henderson 
37431ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
37441ca74648SRichard Henderson {
37451ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
37461ca74648SRichard Henderson }
37471ca74648SRichard Henderson 
37481ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
37491ca74648SRichard Henderson {
37501ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
37511ca74648SRichard Henderson }
37521ca74648SRichard Henderson 
37531ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
37541ca74648SRichard Henderson {
37551ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
37561ca74648SRichard Henderson }
37571ca74648SRichard Henderson 
37581ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
37591ca74648SRichard Henderson {
37601ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
37611ca74648SRichard Henderson }
37621ca74648SRichard Henderson 
37631ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
37641ca74648SRichard Henderson {
37651ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
37661ca74648SRichard Henderson }
37671ca74648SRichard Henderson 
37681ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
37691ca74648SRichard Henderson {
37701ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
37711ca74648SRichard Henderson }
37721ca74648SRichard Henderson 
37731ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
37741ca74648SRichard Henderson {
37751ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
37761ca74648SRichard Henderson }
37771ca74648SRichard Henderson 
37781ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
37791ca74648SRichard Henderson {
37801ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
37811ca74648SRichard Henderson }
37821ca74648SRichard Henderson 
37831ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
37841ca74648SRichard Henderson {
37851ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
37861ca74648SRichard Henderson }
37871ca74648SRichard Henderson 
37881ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
37891ca74648SRichard Henderson {
37901ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
37911ca74648SRichard Henderson }
37921ca74648SRichard Henderson 
37931ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
37941ca74648SRichard Henderson {
37951ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
37961ca74648SRichard Henderson }
37971ca74648SRichard Henderson 
37981ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
37991ca74648SRichard Henderson {
38001ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
38011ca74648SRichard Henderson }
38021ca74648SRichard Henderson 
38031ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
38041ca74648SRichard Henderson {
38051ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
38061ca74648SRichard Henderson }
38071ca74648SRichard Henderson 
38081ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
38091ca74648SRichard Henderson {
38101ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
38111ca74648SRichard Henderson }
38121ca74648SRichard Henderson 
38131ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
38141ca74648SRichard Henderson {
38151ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
38161ca74648SRichard Henderson }
38171ca74648SRichard Henderson 
38181ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
38191ca74648SRichard Henderson {
38201ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
38211ca74648SRichard Henderson }
38221ca74648SRichard Henderson 
38231ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
38241ca74648SRichard Henderson {
38251ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
38261ca74648SRichard Henderson }
38271ca74648SRichard Henderson 
38281ca74648SRichard Henderson /*
38291ca74648SRichard Henderson  * Float class 2
38301ca74648SRichard Henderson  */
38311ca74648SRichard Henderson 
38321ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
3833ebe9383cSRichard Henderson {
3834ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3835ebe9383cSRichard Henderson 
3836ebe9383cSRichard Henderson     nullify_over(ctx);
3837ebe9383cSRichard Henderson 
38381ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
38391ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
384029dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
384129dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
3842ebe9383cSRichard Henderson 
3843ad75a51eSRichard Henderson     gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc);
3844ebe9383cSRichard Henderson 
38451ca74648SRichard Henderson     return nullify_end(ctx);
3846ebe9383cSRichard Henderson }
3847ebe9383cSRichard Henderson 
38481ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
3849ebe9383cSRichard Henderson {
3850ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3851ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3852ebe9383cSRichard Henderson 
3853ebe9383cSRichard Henderson     nullify_over(ctx);
3854ebe9383cSRichard Henderson 
38551ca74648SRichard Henderson     ta = load_frd0(a->r1);
38561ca74648SRichard Henderson     tb = load_frd0(a->r2);
385729dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
385829dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
3859ebe9383cSRichard Henderson 
3860ad75a51eSRichard Henderson     gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc);
3861ebe9383cSRichard Henderson 
386231234768SRichard Henderson     return nullify_end(ctx);
3863ebe9383cSRichard Henderson }
3864ebe9383cSRichard Henderson 
38651ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
3866ebe9383cSRichard Henderson {
3867eaa3783bSRichard Henderson     TCGv_reg t;
3868ebe9383cSRichard Henderson 
3869ebe9383cSRichard Henderson     nullify_over(ctx);
3870ebe9383cSRichard Henderson 
3871e12c6309SRichard Henderson     t = tcg_temp_new();
3872ad75a51eSRichard Henderson     tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow));
3873ebe9383cSRichard Henderson 
38741ca74648SRichard Henderson     if (a->y == 1) {
3875ebe9383cSRichard Henderson         int mask;
3876ebe9383cSRichard Henderson         bool inv = false;
3877ebe9383cSRichard Henderson 
38781ca74648SRichard Henderson         switch (a->c) {
3879ebe9383cSRichard Henderson         case 0: /* simple */
3880eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, 0x4000000);
3881ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3882ebe9383cSRichard Henderson             goto done;
3883ebe9383cSRichard Henderson         case 2: /* rej */
3884ebe9383cSRichard Henderson             inv = true;
3885ebe9383cSRichard Henderson             /* fallthru */
3886ebe9383cSRichard Henderson         case 1: /* acc */
3887ebe9383cSRichard Henderson             mask = 0x43ff800;
3888ebe9383cSRichard Henderson             break;
3889ebe9383cSRichard Henderson         case 6: /* rej8 */
3890ebe9383cSRichard Henderson             inv = true;
3891ebe9383cSRichard Henderson             /* fallthru */
3892ebe9383cSRichard Henderson         case 5: /* acc8 */
3893ebe9383cSRichard Henderson             mask = 0x43f8000;
3894ebe9383cSRichard Henderson             break;
3895ebe9383cSRichard Henderson         case 9: /* acc6 */
3896ebe9383cSRichard Henderson             mask = 0x43e0000;
3897ebe9383cSRichard Henderson             break;
3898ebe9383cSRichard Henderson         case 13: /* acc4 */
3899ebe9383cSRichard Henderson             mask = 0x4380000;
3900ebe9383cSRichard Henderson             break;
3901ebe9383cSRichard Henderson         case 17: /* acc2 */
3902ebe9383cSRichard Henderson             mask = 0x4200000;
3903ebe9383cSRichard Henderson             break;
3904ebe9383cSRichard Henderson         default:
39051ca74648SRichard Henderson             gen_illegal(ctx);
39061ca74648SRichard Henderson             return true;
3907ebe9383cSRichard Henderson         }
3908ebe9383cSRichard Henderson         if (inv) {
3909d4e58033SRichard Henderson             TCGv_reg c = tcg_constant_reg(mask);
3910eaa3783bSRichard Henderson             tcg_gen_or_reg(t, t, c);
3911ebe9383cSRichard Henderson             ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3912ebe9383cSRichard Henderson         } else {
3913eaa3783bSRichard Henderson             tcg_gen_andi_reg(t, t, mask);
3914ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3915ebe9383cSRichard Henderson         }
39161ca74648SRichard Henderson     } else {
39171ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
39181ca74648SRichard Henderson 
39191ca74648SRichard Henderson         tcg_gen_extract_reg(t, t, 21 - cbit, 1);
39201ca74648SRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
39211ca74648SRichard Henderson     }
39221ca74648SRichard Henderson 
3923ebe9383cSRichard Henderson  done:
392431234768SRichard Henderson     return nullify_end(ctx);
3925ebe9383cSRichard Henderson }
3926ebe9383cSRichard Henderson 
39271ca74648SRichard Henderson /*
39281ca74648SRichard Henderson  * Float class 2
39291ca74648SRichard Henderson  */
39301ca74648SRichard Henderson 
39311ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
3932ebe9383cSRichard Henderson {
39331ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
39341ca74648SRichard Henderson }
39351ca74648SRichard Henderson 
39361ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
39371ca74648SRichard Henderson {
39381ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
39391ca74648SRichard Henderson }
39401ca74648SRichard Henderson 
39411ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
39421ca74648SRichard Henderson {
39431ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
39441ca74648SRichard Henderson }
39451ca74648SRichard Henderson 
39461ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
39471ca74648SRichard Henderson {
39481ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
39491ca74648SRichard Henderson }
39501ca74648SRichard Henderson 
39511ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
39521ca74648SRichard Henderson {
39531ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
39541ca74648SRichard Henderson }
39551ca74648SRichard Henderson 
39561ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
39571ca74648SRichard Henderson {
39581ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
39591ca74648SRichard Henderson }
39601ca74648SRichard Henderson 
39611ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
39621ca74648SRichard Henderson {
39631ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
39641ca74648SRichard Henderson }
39651ca74648SRichard Henderson 
39661ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
39671ca74648SRichard Henderson {
39681ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
39691ca74648SRichard Henderson }
39701ca74648SRichard Henderson 
39711ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
39721ca74648SRichard Henderson {
39731ca74648SRichard Henderson     TCGv_i64 x, y;
3974ebe9383cSRichard Henderson 
3975ebe9383cSRichard Henderson     nullify_over(ctx);
3976ebe9383cSRichard Henderson 
39771ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
39781ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
39791ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
39801ca74648SRichard Henderson     save_frd(a->t, x);
3981ebe9383cSRichard Henderson 
398231234768SRichard Henderson     return nullify_end(ctx);
3983ebe9383cSRichard Henderson }
3984ebe9383cSRichard Henderson 
3985ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
3986ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
3987ebe9383cSRichard Henderson {
3988ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
3989ebe9383cSRichard Henderson }
3990ebe9383cSRichard Henderson 
3991b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
3992ebe9383cSRichard Henderson {
3993b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
3994b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
3995b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
3996b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
3997b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
3998ebe9383cSRichard Henderson 
3999ebe9383cSRichard Henderson     nullify_over(ctx);
4000ebe9383cSRichard Henderson 
4001ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4002ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4003ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4004ebe9383cSRichard Henderson 
400531234768SRichard Henderson     return nullify_end(ctx);
4006ebe9383cSRichard Henderson }
4007ebe9383cSRichard Henderson 
4008b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4009b1e2af57SRichard Henderson {
4010b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4011b1e2af57SRichard Henderson }
4012b1e2af57SRichard Henderson 
4013b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4014b1e2af57SRichard Henderson {
4015b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4016b1e2af57SRichard Henderson }
4017b1e2af57SRichard Henderson 
4018b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4019b1e2af57SRichard Henderson {
4020b1e2af57SRichard Henderson     nullify_over(ctx);
4021b1e2af57SRichard Henderson 
4022b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4023b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4024b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4025b1e2af57SRichard Henderson 
4026b1e2af57SRichard Henderson     return nullify_end(ctx);
4027b1e2af57SRichard Henderson }
4028b1e2af57SRichard Henderson 
4029b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4030b1e2af57SRichard Henderson {
4031b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4032b1e2af57SRichard Henderson }
4033b1e2af57SRichard Henderson 
4034b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4035b1e2af57SRichard Henderson {
4036b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4037b1e2af57SRichard Henderson }
4038b1e2af57SRichard Henderson 
4039c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4040ebe9383cSRichard Henderson {
4041c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4042ebe9383cSRichard Henderson 
4043ebe9383cSRichard Henderson     nullify_over(ctx);
4044c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4045c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4046c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4047ebe9383cSRichard Henderson 
4048c3bad4f8SRichard Henderson     if (a->neg) {
4049ad75a51eSRichard Henderson         gen_helper_fmpynfadd_s(x, tcg_env, x, y, z);
4050ebe9383cSRichard Henderson     } else {
4051ad75a51eSRichard Henderson         gen_helper_fmpyfadd_s(x, tcg_env, x, y, z);
4052ebe9383cSRichard Henderson     }
4053ebe9383cSRichard Henderson 
4054c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
405531234768SRichard Henderson     return nullify_end(ctx);
4056ebe9383cSRichard Henderson }
4057ebe9383cSRichard Henderson 
4058c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4059ebe9383cSRichard Henderson {
4060c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4061ebe9383cSRichard Henderson 
4062ebe9383cSRichard Henderson     nullify_over(ctx);
4063c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4064c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4065c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4066ebe9383cSRichard Henderson 
4067c3bad4f8SRichard Henderson     if (a->neg) {
4068ad75a51eSRichard Henderson         gen_helper_fmpynfadd_d(x, tcg_env, x, y, z);
4069ebe9383cSRichard Henderson     } else {
4070ad75a51eSRichard Henderson         gen_helper_fmpyfadd_d(x, tcg_env, x, y, z);
4071ebe9383cSRichard Henderson     }
4072ebe9383cSRichard Henderson 
4073c3bad4f8SRichard Henderson     save_frd(a->t, x);
407431234768SRichard Henderson     return nullify_end(ctx);
4075ebe9383cSRichard Henderson }
4076ebe9383cSRichard Henderson 
407715da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a)
407815da177bSSven Schnelle {
4079cf6b28d4SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4080cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4081cf6b28d4SHelge Deller     if (a->i == 0x100) {
4082cf6b28d4SHelge Deller         /* emulate PDC BTLB, called by SeaBIOS-hppa */
4083ad75a51eSRichard Henderson         nullify_over(ctx);
4084ad75a51eSRichard Henderson         gen_helper_diag_btlb(tcg_env);
4085cf6b28d4SHelge Deller         return nullify_end(ctx);
408615da177bSSven Schnelle     }
4087ad75a51eSRichard Henderson #endif
4088ad75a51eSRichard Henderson     qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4089ad75a51eSRichard Henderson     return true;
4090ad75a51eSRichard Henderson }
409115da177bSSven Schnelle 
4092b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
409361766fe9SRichard Henderson {
409451b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4095f764718dSRichard Henderson     int bound;
409661766fe9SRichard Henderson 
409751b061fbSRichard Henderson     ctx->cs = cs;
4098494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
4099bd6243a3SRichard Henderson     ctx->is_pa20 = hppa_is_pa20(cpu_env(cs));
41003d68ee7bSRichard Henderson 
41013d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
4102c01e5dfbSHelge Deller     ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX);
41033d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4104c01e5dfbSHelge Deller     ctx->iaoq_f = ctx->base.pc_first | ctx->privilege;
4105c01e5dfbSHelge Deller     ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege;
4106217d1a5eSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4107c301f34eSRichard Henderson #else
4108494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4109bb67ec32SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D
4110bb67ec32SRichard Henderson                     ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P)
4111bb67ec32SRichard Henderson                     : MMU_PHYS_IDX);
41123d68ee7bSRichard Henderson 
4113c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4114c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4115c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4116c301f34eSRichard Henderson     int32_t diff = cs_base;
4117c301f34eSRichard Henderson 
4118c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4119c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4120c301f34eSRichard Henderson #endif
412151b061fbSRichard Henderson     ctx->iaoq_n = -1;
4122f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
412361766fe9SRichard Henderson 
41243d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
41253d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4126b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
412761766fe9SRichard Henderson }
412861766fe9SRichard Henderson 
412951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
413051b061fbSRichard Henderson {
413151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
413261766fe9SRichard Henderson 
41333d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
413451b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
413551b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4136494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
413751b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
413851b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4139129e9cc3SRichard Henderson     }
414051b061fbSRichard Henderson     ctx->null_lab = NULL;
414161766fe9SRichard Henderson }
414261766fe9SRichard Henderson 
414351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
414451b061fbSRichard Henderson {
414551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
414651b061fbSRichard Henderson 
414751b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
414851b061fbSRichard Henderson }
414951b061fbSRichard Henderson 
415051b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
415151b061fbSRichard Henderson {
415251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4153b77af26eSRichard Henderson     CPUHPPAState *env = cpu_env(cs);
415451b061fbSRichard Henderson     DisasJumpType ret;
415551b061fbSRichard Henderson 
415651b061fbSRichard Henderson     /* Execute one insn.  */
4157ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4158c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
415931234768SRichard Henderson         do_page_zero(ctx);
416031234768SRichard Henderson         ret = ctx->base.is_jmp;
4161869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4162ba1d0b44SRichard Henderson     } else
4163ba1d0b44SRichard Henderson #endif
4164ba1d0b44SRichard Henderson     {
416561766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
416661766fe9SRichard Henderson            the page permissions for execute.  */
41674e116893SIlya Leoshkevich         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
416861766fe9SRichard Henderson 
416961766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
417061766fe9SRichard Henderson            This will be overwritten by a branch.  */
417151b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
417251b061fbSRichard Henderson             ctx->iaoq_n = -1;
4173e12c6309SRichard Henderson             ctx->iaoq_n_var = tcg_temp_new();
4174eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
417561766fe9SRichard Henderson         } else {
417651b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4177f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
417861766fe9SRichard Henderson         }
417961766fe9SRichard Henderson 
418051b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
418151b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4182869051eaSRichard Henderson             ret = DISAS_NEXT;
4183129e9cc3SRichard Henderson         } else {
41841a19da0dSRichard Henderson             ctx->insn = insn;
418531274b46SRichard Henderson             if (!decode(ctx, insn)) {
418631274b46SRichard Henderson                 gen_illegal(ctx);
418731274b46SRichard Henderson             }
418831234768SRichard Henderson             ret = ctx->base.is_jmp;
418951b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4190129e9cc3SRichard Henderson         }
419161766fe9SRichard Henderson     }
419261766fe9SRichard Henderson 
41933d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
41943d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
419551b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4196c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4197c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4198c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4199c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
420051b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
420151b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
420231234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4203129e9cc3SRichard Henderson         } else {
420431234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
420561766fe9SRichard Henderson         }
4206129e9cc3SRichard Henderson     }
420751b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
420851b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4209c301f34eSRichard Henderson     ctx->base.pc_next += 4;
421061766fe9SRichard Henderson 
4211c5d0aec2SRichard Henderson     switch (ret) {
4212c5d0aec2SRichard Henderson     case DISAS_NORETURN:
4213c5d0aec2SRichard Henderson     case DISAS_IAQ_N_UPDATED:
4214c5d0aec2SRichard Henderson         break;
4215c5d0aec2SRichard Henderson 
4216c5d0aec2SRichard Henderson     case DISAS_NEXT:
4217c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE:
4218c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
421951b061fbSRichard Henderson         if (ctx->iaoq_f == -1) {
4220eaa3783bSRichard Henderson             tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
422151b061fbSRichard Henderson             copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4222c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4223c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4224c301f34eSRichard Henderson #endif
422551b061fbSRichard Henderson             nullify_save(ctx);
4226c5d0aec2SRichard Henderson             ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT
4227c5d0aec2SRichard Henderson                                 ? DISAS_EXIT
4228c5d0aec2SRichard Henderson                                 : DISAS_IAQ_N_UPDATED);
422951b061fbSRichard Henderson         } else if (ctx->iaoq_b == -1) {
4230eaa3783bSRichard Henderson             tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
423161766fe9SRichard Henderson         }
4232c5d0aec2SRichard Henderson         break;
4233c5d0aec2SRichard Henderson 
4234c5d0aec2SRichard Henderson     default:
4235c5d0aec2SRichard Henderson         g_assert_not_reached();
4236c5d0aec2SRichard Henderson     }
423761766fe9SRichard Henderson }
423861766fe9SRichard Henderson 
423951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
424051b061fbSRichard Henderson {
424151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4242e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
424351b061fbSRichard Henderson 
4244e1b5a5edSRichard Henderson     switch (is_jmp) {
4245869051eaSRichard Henderson     case DISAS_NORETURN:
424661766fe9SRichard Henderson         break;
424751b061fbSRichard Henderson     case DISAS_TOO_MANY:
4248869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4249e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
425051b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
425151b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
425251b061fbSRichard Henderson         nullify_save(ctx);
425361766fe9SRichard Henderson         /* FALLTHRU */
4254869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
42558532a14eSRichard Henderson         if (is_jmp != DISAS_IAQ_N_STALE_EXIT) {
42567f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
42578532a14eSRichard Henderson             break;
425861766fe9SRichard Henderson         }
4259c5d0aec2SRichard Henderson         /* FALLTHRU */
4260c5d0aec2SRichard Henderson     case DISAS_EXIT:
4261c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
426261766fe9SRichard Henderson         break;
426361766fe9SRichard Henderson     default:
426451b061fbSRichard Henderson         g_assert_not_reached();
426561766fe9SRichard Henderson     }
426651b061fbSRichard Henderson }
426761766fe9SRichard Henderson 
42688eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase,
42698eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
427051b061fbSRichard Henderson {
4271c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
427261766fe9SRichard Henderson 
4273ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4274ba1d0b44SRichard Henderson     switch (pc) {
42757ad439dfSRichard Henderson     case 0x00:
42768eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
4277ba1d0b44SRichard Henderson         return;
42787ad439dfSRichard Henderson     case 0xb0:
42798eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
4280ba1d0b44SRichard Henderson         return;
42817ad439dfSRichard Henderson     case 0xe0:
42828eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4283ba1d0b44SRichard Henderson         return;
42847ad439dfSRichard Henderson     case 0x100:
42858eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
4286ba1d0b44SRichard Henderson         return;
42877ad439dfSRichard Henderson     }
4288ba1d0b44SRichard Henderson #endif
4289ba1d0b44SRichard Henderson 
42908eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(pc));
42918eb806a7SRichard Henderson     target_disas(logfile, cs, pc, dcbase->tb->size);
429261766fe9SRichard Henderson }
429351b061fbSRichard Henderson 
429451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
429551b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
429651b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
429751b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
429851b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
429951b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
430051b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
430151b061fbSRichard Henderson };
430251b061fbSRichard Henderson 
4303597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
4304306c8721SRichard Henderson                            target_ulong pc, void *host_pc)
430551b061fbSRichard Henderson {
430651b061fbSRichard Henderson     DisasContext ctx;
4307306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
430861766fe9SRichard Henderson }
4309