xref: /openbmc/qemu/target/hppa/translate.c (revision 660eefe1ca20ac118191bffcd23e721afec94142)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
156eaa3783bSRichard Henderson     tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r)
157eaa3783bSRichard Henderson #else
158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
159eaa3783bSRichard Henderson     tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r)
160eaa3783bSRichard Henderson #endif
161eaa3783bSRichard Henderson #else
162eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
163eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
164eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
165eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
166eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
167eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
168eaa3783bSRichard Henderson 
169eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
170eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
177eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
178eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
179eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
180eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
181eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
182eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
183eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
184eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
185eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
187eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
188eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
189eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
190eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
191eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
192eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
193eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
194eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
195eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
196eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
197eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
198eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
199eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
200eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
205eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
206eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
207eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
208eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
209eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
210eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
211eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
227eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
229eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
230eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
231eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
232eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
244eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
246eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
247eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
249eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
256eaa3783bSRichard Henderson     tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r)
257eaa3783bSRichard Henderson #else
258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
259eaa3783bSRichard Henderson     tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r)
260eaa3783bSRichard Henderson #endif
261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
262eaa3783bSRichard Henderson 
26361766fe9SRichard Henderson typedef struct DisasCond {
26461766fe9SRichard Henderson     TCGCond c;
265eaa3783bSRichard Henderson     TCGv_reg a0, a1;
26661766fe9SRichard Henderson     bool a0_is_n;
26761766fe9SRichard Henderson     bool a1_is_0;
26861766fe9SRichard Henderson } DisasCond;
26961766fe9SRichard Henderson 
27061766fe9SRichard Henderson typedef struct DisasContext {
271d01a3625SRichard Henderson     DisasContextBase base;
27261766fe9SRichard Henderson     CPUState *cs;
27361766fe9SRichard Henderson 
274eaa3783bSRichard Henderson     target_ureg iaoq_f;
275eaa3783bSRichard Henderson     target_ureg iaoq_b;
276eaa3783bSRichard Henderson     target_ureg iaoq_n;
277eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
27861766fe9SRichard Henderson 
27986f8d05fSRichard Henderson     int ntempr, ntempl;
28086f8d05fSRichard Henderson     TCGv_reg tempr[4];
28186f8d05fSRichard Henderson     TCGv_tl  templ[4];
28261766fe9SRichard Henderson 
28361766fe9SRichard Henderson     DisasCond null_cond;
28461766fe9SRichard Henderson     TCGLabel *null_lab;
28561766fe9SRichard Henderson 
2861a19da0dSRichard Henderson     uint32_t insn;
2873d68ee7bSRichard Henderson     int mmu_idx;
2883d68ee7bSRichard Henderson     int privilege;
28961766fe9SRichard Henderson     bool psw_n_nonzero;
29061766fe9SRichard Henderson } DisasContext;
29161766fe9SRichard Henderson 
292869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the
293869051eaSRichard Henderson    state of the TB.  Note that DISAS_NEXT indicates that we are not
294869051eaSRichard Henderson    exiting the TB.  */
29561766fe9SRichard Henderson 
29661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
29761766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
298869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
29961766fe9SRichard Henderson 
30061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
30161766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
302869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
30361766fe9SRichard Henderson 
304e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
305e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
306e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
307e1b5a5edSRichard Henderson 
30861766fe9SRichard Henderson typedef struct DisasInsn {
30961766fe9SRichard Henderson     uint32_t insn, mask;
310869051eaSRichard Henderson     DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn,
31161766fe9SRichard Henderson                            const struct DisasInsn *f);
312b2167459SRichard Henderson     union {
313eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
314eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
315eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
316eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
317eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
318eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
319eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
320eff235ebSPaolo Bonzini     } f;
32161766fe9SRichard Henderson } DisasInsn;
32261766fe9SRichard Henderson 
32361766fe9SRichard Henderson /* global register indexes */
324eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
32533423472SRichard Henderson static TCGv_i64 cpu_sr[4];
326eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
327eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
328eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
329eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
330eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
331eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
332eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
33361766fe9SRichard Henderson 
33461766fe9SRichard Henderson #include "exec/gen-icount.h"
33561766fe9SRichard Henderson 
33661766fe9SRichard Henderson void hppa_translate_init(void)
33761766fe9SRichard Henderson {
33861766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
33961766fe9SRichard Henderson 
340eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
34161766fe9SRichard Henderson     static const GlobalVar vars[] = {
34235136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
34361766fe9SRichard Henderson         DEF_VAR(psw_n),
34461766fe9SRichard Henderson         DEF_VAR(psw_v),
34561766fe9SRichard Henderson         DEF_VAR(psw_cb),
34661766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
34761766fe9SRichard Henderson         DEF_VAR(iaoq_f),
34861766fe9SRichard Henderson         DEF_VAR(iaoq_b),
34961766fe9SRichard Henderson     };
35061766fe9SRichard Henderson 
35161766fe9SRichard Henderson #undef DEF_VAR
35261766fe9SRichard Henderson 
35361766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
35461766fe9SRichard Henderson     static const char gr_names[32][4] = {
35561766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
35661766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
35761766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
35861766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
35961766fe9SRichard Henderson     };
36033423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
36133423472SRichard Henderson     static const char sr_names[4][4] = {
36233423472SRichard Henderson         "sr0", "sr1", "sr2", "sr3"
36333423472SRichard Henderson     };
36461766fe9SRichard Henderson 
36561766fe9SRichard Henderson     int i;
36661766fe9SRichard Henderson 
367f764718dSRichard Henderson     cpu_gr[0] = NULL;
36861766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
36961766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
37061766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
37161766fe9SRichard Henderson                                        gr_names[i]);
37261766fe9SRichard Henderson     }
37333423472SRichard Henderson     for (i = 0; i < 4; i++) {
37433423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
37533423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
37633423472SRichard Henderson                                            sr_names[i]);
37733423472SRichard Henderson     }
37861766fe9SRichard Henderson 
37961766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
38061766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
38161766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
38261766fe9SRichard Henderson     }
38361766fe9SRichard Henderson }
38461766fe9SRichard Henderson 
385129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
386129e9cc3SRichard Henderson {
387f764718dSRichard Henderson     return (DisasCond){
388f764718dSRichard Henderson         .c = TCG_COND_NEVER,
389f764718dSRichard Henderson         .a0 = NULL,
390f764718dSRichard Henderson         .a1 = NULL,
391f764718dSRichard Henderson     };
392129e9cc3SRichard Henderson }
393129e9cc3SRichard Henderson 
394129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
395129e9cc3SRichard Henderson {
396f764718dSRichard Henderson     return (DisasCond){
397f764718dSRichard Henderson         .c = TCG_COND_NE,
398f764718dSRichard Henderson         .a0 = cpu_psw_n,
399f764718dSRichard Henderson         .a0_is_n = true,
400f764718dSRichard Henderson         .a1 = NULL,
401f764718dSRichard Henderson         .a1_is_0 = true
402f764718dSRichard Henderson     };
403129e9cc3SRichard Henderson }
404129e9cc3SRichard Henderson 
405eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
406129e9cc3SRichard Henderson {
407f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
408129e9cc3SRichard Henderson 
409129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
410129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
411eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
412129e9cc3SRichard Henderson 
413129e9cc3SRichard Henderson     return r;
414129e9cc3SRichard Henderson }
415129e9cc3SRichard Henderson 
416eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
417129e9cc3SRichard Henderson {
418129e9cc3SRichard Henderson     DisasCond r = { .c = c };
419129e9cc3SRichard Henderson 
420129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
421129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
422eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
423129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
424eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
425129e9cc3SRichard Henderson 
426129e9cc3SRichard Henderson     return r;
427129e9cc3SRichard Henderson }
428129e9cc3SRichard Henderson 
429129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
430129e9cc3SRichard Henderson {
431129e9cc3SRichard Henderson     if (cond->a1_is_0) {
432129e9cc3SRichard Henderson         cond->a1_is_0 = false;
433eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
434129e9cc3SRichard Henderson     }
435129e9cc3SRichard Henderson }
436129e9cc3SRichard Henderson 
437129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
438129e9cc3SRichard Henderson {
439129e9cc3SRichard Henderson     switch (cond->c) {
440129e9cc3SRichard Henderson     default:
441129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
442129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
443129e9cc3SRichard Henderson         }
444129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
445129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
446129e9cc3SRichard Henderson         }
447129e9cc3SRichard Henderson         cond->a0_is_n = false;
448129e9cc3SRichard Henderson         cond->a1_is_0 = false;
449f764718dSRichard Henderson         cond->a0 = NULL;
450f764718dSRichard Henderson         cond->a1 = NULL;
451129e9cc3SRichard Henderson         /* fallthru */
452129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
453129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
454129e9cc3SRichard Henderson         break;
455129e9cc3SRichard Henderson     case TCG_COND_NEVER:
456129e9cc3SRichard Henderson         break;
457129e9cc3SRichard Henderson     }
458129e9cc3SRichard Henderson }
459129e9cc3SRichard Henderson 
460eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
46161766fe9SRichard Henderson {
46286f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
46386f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
46486f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
46561766fe9SRichard Henderson }
46661766fe9SRichard Henderson 
46786f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
46886f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
46986f8d05fSRichard Henderson {
47086f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
47186f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
47286f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
47386f8d05fSRichard Henderson }
47486f8d05fSRichard Henderson #endif
47586f8d05fSRichard Henderson 
476eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
47761766fe9SRichard Henderson {
478eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
479eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
48061766fe9SRichard Henderson     return t;
48161766fe9SRichard Henderson }
48261766fe9SRichard Henderson 
483eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
48461766fe9SRichard Henderson {
48561766fe9SRichard Henderson     if (reg == 0) {
486eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
487eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
48861766fe9SRichard Henderson         return t;
48961766fe9SRichard Henderson     } else {
49061766fe9SRichard Henderson         return cpu_gr[reg];
49161766fe9SRichard Henderson     }
49261766fe9SRichard Henderson }
49361766fe9SRichard Henderson 
494eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
49561766fe9SRichard Henderson {
496129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
49761766fe9SRichard Henderson         return get_temp(ctx);
49861766fe9SRichard Henderson     } else {
49961766fe9SRichard Henderson         return cpu_gr[reg];
50061766fe9SRichard Henderson     }
50161766fe9SRichard Henderson }
50261766fe9SRichard Henderson 
503eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
504129e9cc3SRichard Henderson {
505129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
506129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
507eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
508129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
509129e9cc3SRichard Henderson     } else {
510eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
511129e9cc3SRichard Henderson     }
512129e9cc3SRichard Henderson }
513129e9cc3SRichard Henderson 
514eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
515129e9cc3SRichard Henderson {
516129e9cc3SRichard Henderson     if (reg != 0) {
517129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
518129e9cc3SRichard Henderson     }
519129e9cc3SRichard Henderson }
520129e9cc3SRichard Henderson 
52196d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
52296d6407fSRichard Henderson # define HI_OFS  0
52396d6407fSRichard Henderson # define LO_OFS  4
52496d6407fSRichard Henderson #else
52596d6407fSRichard Henderson # define HI_OFS  4
52696d6407fSRichard Henderson # define LO_OFS  0
52796d6407fSRichard Henderson #endif
52896d6407fSRichard Henderson 
52996d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
53096d6407fSRichard Henderson {
53196d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
53296d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
53396d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
53496d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
53596d6407fSRichard Henderson     return ret;
53696d6407fSRichard Henderson }
53796d6407fSRichard Henderson 
538ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
539ebe9383cSRichard Henderson {
540ebe9383cSRichard Henderson     if (rt == 0) {
541ebe9383cSRichard Henderson         return tcg_const_i32(0);
542ebe9383cSRichard Henderson     } else {
543ebe9383cSRichard Henderson         return load_frw_i32(rt);
544ebe9383cSRichard Henderson     }
545ebe9383cSRichard Henderson }
546ebe9383cSRichard Henderson 
547ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
548ebe9383cSRichard Henderson {
549ebe9383cSRichard Henderson     if (rt == 0) {
550ebe9383cSRichard Henderson         return tcg_const_i64(0);
551ebe9383cSRichard Henderson     } else {
552ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
553ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
554ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
555ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
556ebe9383cSRichard Henderson         return ret;
557ebe9383cSRichard Henderson     }
558ebe9383cSRichard Henderson }
559ebe9383cSRichard Henderson 
56096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
56196d6407fSRichard Henderson {
56296d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
56396d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
56496d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
56596d6407fSRichard Henderson }
56696d6407fSRichard Henderson 
56796d6407fSRichard Henderson #undef HI_OFS
56896d6407fSRichard Henderson #undef LO_OFS
56996d6407fSRichard Henderson 
57096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
57196d6407fSRichard Henderson {
57296d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
57396d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
57496d6407fSRichard Henderson     return ret;
57596d6407fSRichard Henderson }
57696d6407fSRichard Henderson 
577ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
578ebe9383cSRichard Henderson {
579ebe9383cSRichard Henderson     if (rt == 0) {
580ebe9383cSRichard Henderson         return tcg_const_i64(0);
581ebe9383cSRichard Henderson     } else {
582ebe9383cSRichard Henderson         return load_frd(rt);
583ebe9383cSRichard Henderson     }
584ebe9383cSRichard Henderson }
585ebe9383cSRichard Henderson 
58696d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
58796d6407fSRichard Henderson {
58896d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
58996d6407fSRichard Henderson }
59096d6407fSRichard Henderson 
59133423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
59233423472SRichard Henderson {
59333423472SRichard Henderson #ifdef CONFIG_USER_ONLY
59433423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
59533423472SRichard Henderson #else
59633423472SRichard Henderson     if (reg < 4) {
59733423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
59833423472SRichard Henderson     } else {
59933423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
60033423472SRichard Henderson     }
60133423472SRichard Henderson #endif
60233423472SRichard Henderson }
60333423472SRichard Henderson 
604129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
605129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
606129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
607129e9cc3SRichard Henderson {
608129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
609129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
610129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
611129e9cc3SRichard Henderson 
612129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
613129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
614129e9cc3SRichard Henderson 
615129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
616129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
617129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
618129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
619eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
620129e9cc3SRichard Henderson         }
621129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
622129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
623129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
624129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
625129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
626eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
627129e9cc3SRichard Henderson         }
628129e9cc3SRichard Henderson 
629eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
630129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
631129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
632129e9cc3SRichard Henderson     }
633129e9cc3SRichard Henderson }
634129e9cc3SRichard Henderson 
635129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
636129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
637129e9cc3SRichard Henderson {
638129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
639129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
640eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
641129e9cc3SRichard Henderson         }
642129e9cc3SRichard Henderson         return;
643129e9cc3SRichard Henderson     }
644129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
645129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
646eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
647129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
648129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
649129e9cc3SRichard Henderson     }
650129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
651129e9cc3SRichard Henderson }
652129e9cc3SRichard Henderson 
653129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
654129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
655129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
656129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
657129e9cc3SRichard Henderson {
658129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
659eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
660129e9cc3SRichard Henderson     }
661129e9cc3SRichard Henderson }
662129e9cc3SRichard Henderson 
663129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
664129e9cc3SRichard Henderson    This is the pair to nullify_over.  */
665869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status)
666129e9cc3SRichard Henderson {
667129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
668129e9cc3SRichard Henderson 
669f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
670f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
671f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
672f49b3537SRichard Henderson 
673129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
674129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
675129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
676129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
677129e9cc3SRichard Henderson         return status;
678129e9cc3SRichard Henderson     }
679129e9cc3SRichard Henderson     ctx->null_lab = NULL;
680129e9cc3SRichard Henderson 
681129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
682129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
683129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
684129e9cc3SRichard Henderson         gen_set_label(null_lab);
685129e9cc3SRichard Henderson     } else {
686129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
687129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
688129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
689129e9cc3SRichard Henderson            label we have the proper value in place.  */
690129e9cc3SRichard Henderson         nullify_save(ctx);
691129e9cc3SRichard Henderson         gen_set_label(null_lab);
692129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
693129e9cc3SRichard Henderson     }
694869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
695869051eaSRichard Henderson         status = DISAS_NEXT;
696129e9cc3SRichard Henderson     }
697129e9cc3SRichard Henderson     return status;
698129e9cc3SRichard Henderson }
699129e9cc3SRichard Henderson 
700eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
70161766fe9SRichard Henderson {
70261766fe9SRichard Henderson     if (unlikely(ival == -1)) {
703eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
70461766fe9SRichard Henderson     } else {
705eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
70661766fe9SRichard Henderson     }
70761766fe9SRichard Henderson }
70861766fe9SRichard Henderson 
709eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
71061766fe9SRichard Henderson {
71161766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
71261766fe9SRichard Henderson }
71361766fe9SRichard Henderson 
71461766fe9SRichard Henderson static void gen_excp_1(int exception)
71561766fe9SRichard Henderson {
71661766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
71761766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
71861766fe9SRichard Henderson     tcg_temp_free_i32(t);
71961766fe9SRichard Henderson }
72061766fe9SRichard Henderson 
721869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception)
72261766fe9SRichard Henderson {
72361766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
72461766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
725129e9cc3SRichard Henderson     nullify_save(ctx);
72661766fe9SRichard Henderson     gen_excp_1(exception);
727869051eaSRichard Henderson     return DISAS_NORETURN;
72861766fe9SRichard Henderson }
72961766fe9SRichard Henderson 
7301a19da0dSRichard Henderson static DisasJumpType gen_excp_iir(DisasContext *ctx, int exc)
7311a19da0dSRichard Henderson {
7321a19da0dSRichard Henderson     TCGv_reg tmp = tcg_const_reg(ctx->insn);
7331a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7341a19da0dSRichard Henderson     tcg_temp_free(tmp);
7351a19da0dSRichard Henderson     return gen_excp(ctx, exc);
7361a19da0dSRichard Henderson }
7371a19da0dSRichard Henderson 
738869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx)
73961766fe9SRichard Henderson {
740129e9cc3SRichard Henderson     nullify_over(ctx);
7411a19da0dSRichard Henderson     return nullify_end(ctx, gen_excp_iir(ctx, EXCP_ILL));
74261766fe9SRichard Henderson }
74361766fe9SRichard Henderson 
744e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP)                               \
745e1b5a5edSRichard Henderson     do {                                                          \
746e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {                                \
747e1b5a5edSRichard Henderson             nullify_over(ctx);                                    \
7481a19da0dSRichard Henderson             return nullify_end(ctx, gen_excp_iir(ctx, EXCP));     \
749e1b5a5edSRichard Henderson         }                                                         \
750e1b5a5edSRichard Henderson     } while (0)
751e1b5a5edSRichard Henderson 
752eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
75361766fe9SRichard Henderson {
75461766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
755c5a49c63SEmilio G. Cota     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) {
75661766fe9SRichard Henderson         return false;
75761766fe9SRichard Henderson     }
75861766fe9SRichard Henderson     return true;
75961766fe9SRichard Henderson }
76061766fe9SRichard Henderson 
761129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
762129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
763129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
764129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
765129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
766129e9cc3SRichard Henderson {
767129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
768129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
769129e9cc3SRichard Henderson }
770129e9cc3SRichard Henderson 
77161766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
772eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
77361766fe9SRichard Henderson {
77461766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
77561766fe9SRichard Henderson         tcg_gen_goto_tb(which);
776eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
777eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
778d01a3625SRichard Henderson         tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which);
77961766fe9SRichard Henderson     } else {
78061766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
78161766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
782d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
78361766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
78461766fe9SRichard Henderson         } else {
7857f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
78661766fe9SRichard Henderson         }
78761766fe9SRichard Henderson     }
78861766fe9SRichard Henderson }
78961766fe9SRichard Henderson 
790b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
791b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
792eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
793b2167459SRichard Henderson {
794eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
795b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
796b2167459SRichard Henderson     return x;
797b2167459SRichard Henderson }
798b2167459SRichard Henderson 
799ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
800ebe9383cSRichard Henderson {
801ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
802ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
803ebe9383cSRichard Henderson     return r1 * 32 + r0;
804ebe9383cSRichard Henderson }
805ebe9383cSRichard Henderson 
806ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
807ebe9383cSRichard Henderson {
808ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
809ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
810ebe9383cSRichard Henderson     return r1 * 32 + r0;
811ebe9383cSRichard Henderson }
812ebe9383cSRichard Henderson 
813ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
814ebe9383cSRichard Henderson {
815ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
816ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
817ebe9383cSRichard Henderson     return r1 * 32 + r0;
818ebe9383cSRichard Henderson }
819ebe9383cSRichard Henderson 
820ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
821ebe9383cSRichard Henderson {
822ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
823ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
824ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
825ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
826ebe9383cSRichard Henderson }
827ebe9383cSRichard Henderson 
82833423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn)
82933423472SRichard Henderson {
83033423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
83133423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
83233423472SRichard Henderson     return s2 * 4 + s0;
83333423472SRichard Henderson }
83433423472SRichard Henderson 
835eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn)
83698cd9ca7SRichard Henderson {
837eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
83898cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
83998cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
84098cd9ca7SRichard Henderson     return x;
84198cd9ca7SRichard Henderson }
84298cd9ca7SRichard Henderson 
843eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn)
844b2167459SRichard Henderson {
845b2167459SRichard Henderson     /* Take the name from PA2.0, which produces a 16-bit number
846b2167459SRichard Henderson        only with wide mode; otherwise a 14-bit number.  Since we don't
847b2167459SRichard Henderson        implement wide mode, this is always the 14-bit number.  */
848b2167459SRichard Henderson     return low_sextract(insn, 0, 14);
849b2167459SRichard Henderson }
850b2167459SRichard Henderson 
851eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn)
85296d6407fSRichard Henderson {
85396d6407fSRichard Henderson     /* Take the name from PA2.0, which produces a 14-bit shifted number
85496d6407fSRichard Henderson        only with wide mode; otherwise a 12-bit shifted number.  Since we
85596d6407fSRichard Henderson        don't implement wide mode, this is always the 12-bit number.  */
856eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
85796d6407fSRichard Henderson     x = (x << 11) | extract32(insn, 2, 11);
85896d6407fSRichard Henderson     return x << 2;
85996d6407fSRichard Henderson }
86096d6407fSRichard Henderson 
861eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn)
86298cd9ca7SRichard Henderson {
863eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
86498cd9ca7SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
86598cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
86698cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
86798cd9ca7SRichard Henderson     return x << 2;
86898cd9ca7SRichard Henderson }
86998cd9ca7SRichard Henderson 
870eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn)
871b2167459SRichard Henderson {
872eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
873b2167459SRichard Henderson     x = (x << 11) | extract32(insn, 1, 11);
874b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 14, 2);
875b2167459SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
876b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 12, 2);
877b2167459SRichard Henderson     return x << 11;
878b2167459SRichard Henderson }
879b2167459SRichard Henderson 
880eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn)
88198cd9ca7SRichard Henderson {
882eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
88398cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 16, 10);
88498cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
88598cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
88698cd9ca7SRichard Henderson     return x << 2;
88798cd9ca7SRichard Henderson }
88898cd9ca7SRichard Henderson 
889b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
890b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
891b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
892b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
893b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
894b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
895b2167459SRichard Henderson 
896eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
897eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
898b2167459SRichard Henderson {
899b2167459SRichard Henderson     DisasCond cond;
900eaa3783bSRichard Henderson     TCGv_reg tmp;
901b2167459SRichard Henderson 
902b2167459SRichard Henderson     switch (cf >> 1) {
903b2167459SRichard Henderson     case 0: /* Never / TR */
904b2167459SRichard Henderson         cond = cond_make_f();
905b2167459SRichard Henderson         break;
906b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
907b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
908b2167459SRichard Henderson         break;
909b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
910b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
911b2167459SRichard Henderson         break;
912b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
913b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
914b2167459SRichard Henderson         break;
915b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
916b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
917b2167459SRichard Henderson         break;
918b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
919b2167459SRichard Henderson         tmp = tcg_temp_new();
920eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
921eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
922b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
923b2167459SRichard Henderson         tcg_temp_free(tmp);
924b2167459SRichard Henderson         break;
925b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
926b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
927b2167459SRichard Henderson         break;
928b2167459SRichard Henderson     case 7: /* OD / EV */
929b2167459SRichard Henderson         tmp = tcg_temp_new();
930eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
931b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
932b2167459SRichard Henderson         tcg_temp_free(tmp);
933b2167459SRichard Henderson         break;
934b2167459SRichard Henderson     default:
935b2167459SRichard Henderson         g_assert_not_reached();
936b2167459SRichard Henderson     }
937b2167459SRichard Henderson     if (cf & 1) {
938b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
939b2167459SRichard Henderson     }
940b2167459SRichard Henderson 
941b2167459SRichard Henderson     return cond;
942b2167459SRichard Henderson }
943b2167459SRichard Henderson 
944b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
945b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
946b2167459SRichard Henderson    deleted as unused.  */
947b2167459SRichard Henderson 
948eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
949eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
950b2167459SRichard Henderson {
951b2167459SRichard Henderson     DisasCond cond;
952b2167459SRichard Henderson 
953b2167459SRichard Henderson     switch (cf >> 1) {
954b2167459SRichard Henderson     case 1: /* = / <> */
955b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
956b2167459SRichard Henderson         break;
957b2167459SRichard Henderson     case 2: /* < / >= */
958b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
959b2167459SRichard Henderson         break;
960b2167459SRichard Henderson     case 3: /* <= / > */
961b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
962b2167459SRichard Henderson         break;
963b2167459SRichard Henderson     case 4: /* << / >>= */
964b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
965b2167459SRichard Henderson         break;
966b2167459SRichard Henderson     case 5: /* <<= / >> */
967b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
968b2167459SRichard Henderson         break;
969b2167459SRichard Henderson     default:
970b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
971b2167459SRichard Henderson     }
972b2167459SRichard Henderson     if (cf & 1) {
973b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
974b2167459SRichard Henderson     }
975b2167459SRichard Henderson 
976b2167459SRichard Henderson     return cond;
977b2167459SRichard Henderson }
978b2167459SRichard Henderson 
979b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
980b2167459SRichard Henderson    computed, and use of them is undefined.  */
981b2167459SRichard Henderson 
982eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
983b2167459SRichard Henderson {
984b2167459SRichard Henderson     switch (cf >> 1) {
985b2167459SRichard Henderson     case 4: case 5: case 6:
986b2167459SRichard Henderson         cf &= 1;
987b2167459SRichard Henderson         break;
988b2167459SRichard Henderson     }
989b2167459SRichard Henderson     return do_cond(cf, res, res, res);
990b2167459SRichard Henderson }
991b2167459SRichard Henderson 
99298cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
99398cd9ca7SRichard Henderson 
994eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
99598cd9ca7SRichard Henderson {
99698cd9ca7SRichard Henderson     unsigned c, f;
99798cd9ca7SRichard Henderson 
99898cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
99998cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
100098cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
100198cd9ca7SRichard Henderson     c = orig & 3;
100298cd9ca7SRichard Henderson     if (c == 3) {
100398cd9ca7SRichard Henderson         c = 7;
100498cd9ca7SRichard Henderson     }
100598cd9ca7SRichard Henderson     f = (orig & 4) / 4;
100698cd9ca7SRichard Henderson 
100798cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
100898cd9ca7SRichard Henderson }
100998cd9ca7SRichard Henderson 
1010b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1011b2167459SRichard Henderson 
1012eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1013eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1014b2167459SRichard Henderson {
1015b2167459SRichard Henderson     DisasCond cond;
1016eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1017b2167459SRichard Henderson 
1018b2167459SRichard Henderson     if (cf & 8) {
1019b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1020b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1021b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1022b2167459SRichard Henderson          */
1023b2167459SRichard Henderson         cb = tcg_temp_new();
1024b2167459SRichard Henderson         tmp = tcg_temp_new();
1025eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1026eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1027eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1028eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1029b2167459SRichard Henderson         tcg_temp_free(tmp);
1030b2167459SRichard Henderson     }
1031b2167459SRichard Henderson 
1032b2167459SRichard Henderson     switch (cf >> 1) {
1033b2167459SRichard Henderson     case 0: /* never / TR */
1034b2167459SRichard Henderson     case 1: /* undefined */
1035b2167459SRichard Henderson     case 5: /* undefined */
1036b2167459SRichard Henderson         cond = cond_make_f();
1037b2167459SRichard Henderson         break;
1038b2167459SRichard Henderson 
1039b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1040b2167459SRichard Henderson         /* See hasless(v,1) from
1041b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1042b2167459SRichard Henderson          */
1043b2167459SRichard Henderson         tmp = tcg_temp_new();
1044eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1045eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1046eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1047b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1048b2167459SRichard Henderson         tcg_temp_free(tmp);
1049b2167459SRichard Henderson         break;
1050b2167459SRichard Henderson 
1051b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1052b2167459SRichard Henderson         tmp = tcg_temp_new();
1053eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1054eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1055eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1056b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1057b2167459SRichard Henderson         tcg_temp_free(tmp);
1058b2167459SRichard Henderson         break;
1059b2167459SRichard Henderson 
1060b2167459SRichard Henderson     case 4: /* SDC / NDC */
1061eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1062b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1063b2167459SRichard Henderson         break;
1064b2167459SRichard Henderson 
1065b2167459SRichard Henderson     case 6: /* SBC / NBC */
1066eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1067b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1068b2167459SRichard Henderson         break;
1069b2167459SRichard Henderson 
1070b2167459SRichard Henderson     case 7: /* SHC / NHC */
1071eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1072b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1073b2167459SRichard Henderson         break;
1074b2167459SRichard Henderson 
1075b2167459SRichard Henderson     default:
1076b2167459SRichard Henderson         g_assert_not_reached();
1077b2167459SRichard Henderson     }
1078b2167459SRichard Henderson     if (cf & 8) {
1079b2167459SRichard Henderson         tcg_temp_free(cb);
1080b2167459SRichard Henderson     }
1081b2167459SRichard Henderson     if (cf & 1) {
1082b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1083b2167459SRichard Henderson     }
1084b2167459SRichard Henderson 
1085b2167459SRichard Henderson     return cond;
1086b2167459SRichard Henderson }
1087b2167459SRichard Henderson 
1088b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1089eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1090eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1091b2167459SRichard Henderson {
1092eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1093eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1094b2167459SRichard Henderson 
1095eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1096eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1097eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1098b2167459SRichard Henderson     tcg_temp_free(tmp);
1099b2167459SRichard Henderson 
1100b2167459SRichard Henderson     return sv;
1101b2167459SRichard Henderson }
1102b2167459SRichard Henderson 
1103b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1104eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1105eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1106b2167459SRichard Henderson {
1107eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1108eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1109b2167459SRichard Henderson 
1110eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1111eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1112eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1113b2167459SRichard Henderson     tcg_temp_free(tmp);
1114b2167459SRichard Henderson 
1115b2167459SRichard Henderson     return sv;
1116b2167459SRichard Henderson }
1117b2167459SRichard Henderson 
1118eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1119eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned shift, bool is_l,
1120eaa3783bSRichard Henderson                             bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1121b2167459SRichard Henderson {
1122eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1123b2167459SRichard Henderson     unsigned c = cf >> 1;
1124b2167459SRichard Henderson     DisasCond cond;
1125b2167459SRichard Henderson 
1126b2167459SRichard Henderson     dest = tcg_temp_new();
1127f764718dSRichard Henderson     cb = NULL;
1128f764718dSRichard Henderson     cb_msb = NULL;
1129b2167459SRichard Henderson 
1130b2167459SRichard Henderson     if (shift) {
1131b2167459SRichard Henderson         tmp = get_temp(ctx);
1132eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1133b2167459SRichard Henderson         in1 = tmp;
1134b2167459SRichard Henderson     }
1135b2167459SRichard Henderson 
1136b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1137eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1138b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1139eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1140b2167459SRichard Henderson         if (is_c) {
1141eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1142b2167459SRichard Henderson         }
1143b2167459SRichard Henderson         tcg_temp_free(zero);
1144b2167459SRichard Henderson         if (!is_l) {
1145b2167459SRichard Henderson             cb = get_temp(ctx);
1146eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1147eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1148b2167459SRichard Henderson         }
1149b2167459SRichard Henderson     } else {
1150eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1151b2167459SRichard Henderson         if (is_c) {
1152eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1153b2167459SRichard Henderson         }
1154b2167459SRichard Henderson     }
1155b2167459SRichard Henderson 
1156b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1157f764718dSRichard Henderson     sv = NULL;
1158b2167459SRichard Henderson     if (is_tsv || c == 6) {
1159b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1160b2167459SRichard Henderson         if (is_tsv) {
1161b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1162b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1163b2167459SRichard Henderson         }
1164b2167459SRichard Henderson     }
1165b2167459SRichard Henderson 
1166b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1167b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1168b2167459SRichard Henderson     if (is_tc) {
1169b2167459SRichard Henderson         cond_prep(&cond);
1170b2167459SRichard Henderson         tmp = tcg_temp_new();
1171eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1172b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1173b2167459SRichard Henderson         tcg_temp_free(tmp);
1174b2167459SRichard Henderson     }
1175b2167459SRichard Henderson 
1176b2167459SRichard Henderson     /* Write back the result.  */
1177b2167459SRichard Henderson     if (!is_l) {
1178b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1179b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1180b2167459SRichard Henderson     }
1181b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1182b2167459SRichard Henderson     tcg_temp_free(dest);
1183b2167459SRichard Henderson 
1184b2167459SRichard Henderson     /* Install the new nullification.  */
1185b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1186b2167459SRichard Henderson     ctx->null_cond = cond;
1187869051eaSRichard Henderson     return DISAS_NEXT;
1188b2167459SRichard Henderson }
1189b2167459SRichard Henderson 
1190eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1191eaa3783bSRichard Henderson                             TCGv_reg in2, bool is_tsv, bool is_b,
1192eaa3783bSRichard Henderson                             bool is_tc, unsigned cf)
1193b2167459SRichard Henderson {
1194eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1195b2167459SRichard Henderson     unsigned c = cf >> 1;
1196b2167459SRichard Henderson     DisasCond cond;
1197b2167459SRichard Henderson 
1198b2167459SRichard Henderson     dest = tcg_temp_new();
1199b2167459SRichard Henderson     cb = tcg_temp_new();
1200b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1201b2167459SRichard Henderson 
1202eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1203b2167459SRichard Henderson     if (is_b) {
1204b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1205eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1206eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1207eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1208eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1209eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1210b2167459SRichard Henderson     } else {
1211b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1212b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1213eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1214eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1215eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1216eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1217b2167459SRichard Henderson     }
1218b2167459SRichard Henderson     tcg_temp_free(zero);
1219b2167459SRichard Henderson 
1220b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1221f764718dSRichard Henderson     sv = NULL;
1222b2167459SRichard Henderson     if (is_tsv || c == 6) {
1223b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1224b2167459SRichard Henderson         if (is_tsv) {
1225b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1226b2167459SRichard Henderson         }
1227b2167459SRichard Henderson     }
1228b2167459SRichard Henderson 
1229b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1230b2167459SRichard Henderson     if (!is_b) {
1231b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1232b2167459SRichard Henderson     } else {
1233b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1234b2167459SRichard Henderson     }
1235b2167459SRichard Henderson 
1236b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1237b2167459SRichard Henderson     if (is_tc) {
1238b2167459SRichard Henderson         cond_prep(&cond);
1239b2167459SRichard Henderson         tmp = tcg_temp_new();
1240eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1241b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1242b2167459SRichard Henderson         tcg_temp_free(tmp);
1243b2167459SRichard Henderson     }
1244b2167459SRichard Henderson 
1245b2167459SRichard Henderson     /* Write back the result.  */
1246b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1247b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1248b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1249b2167459SRichard Henderson     tcg_temp_free(dest);
1250b2167459SRichard Henderson 
1251b2167459SRichard Henderson     /* Install the new nullification.  */
1252b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1253b2167459SRichard Henderson     ctx->null_cond = cond;
1254869051eaSRichard Henderson     return DISAS_NEXT;
1255b2167459SRichard Henderson }
1256b2167459SRichard Henderson 
1257eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1258eaa3783bSRichard Henderson                                TCGv_reg in2, unsigned cf)
1259b2167459SRichard Henderson {
1260eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1261b2167459SRichard Henderson     DisasCond cond;
1262b2167459SRichard Henderson 
1263b2167459SRichard Henderson     dest = tcg_temp_new();
1264eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1265b2167459SRichard Henderson 
1266b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1267f764718dSRichard Henderson     sv = NULL;
1268b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1269b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1270b2167459SRichard Henderson     }
1271b2167459SRichard Henderson 
1272b2167459SRichard Henderson     /* Form the condition for the compare.  */
1273b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1274b2167459SRichard Henderson 
1275b2167459SRichard Henderson     /* Clear.  */
1276eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1277b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1278b2167459SRichard Henderson     tcg_temp_free(dest);
1279b2167459SRichard Henderson 
1280b2167459SRichard Henderson     /* Install the new nullification.  */
1281b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1282b2167459SRichard Henderson     ctx->null_cond = cond;
1283869051eaSRichard Henderson     return DISAS_NEXT;
1284b2167459SRichard Henderson }
1285b2167459SRichard Henderson 
1286eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1287eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned cf,
1288eaa3783bSRichard Henderson                             void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1289b2167459SRichard Henderson {
1290eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1291b2167459SRichard Henderson 
1292b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1293b2167459SRichard Henderson     fn(dest, in1, in2);
1294b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1295b2167459SRichard Henderson 
1296b2167459SRichard Henderson     /* Install the new nullification.  */
1297b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1298b2167459SRichard Henderson     if (cf) {
1299b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1300b2167459SRichard Henderson     }
1301869051eaSRichard Henderson     return DISAS_NEXT;
1302b2167459SRichard Henderson }
1303b2167459SRichard Henderson 
1304eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1305eaa3783bSRichard Henderson                              TCGv_reg in2, unsigned cf, bool is_tc,
1306eaa3783bSRichard Henderson                              void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1307b2167459SRichard Henderson {
1308eaa3783bSRichard Henderson     TCGv_reg dest;
1309b2167459SRichard Henderson     DisasCond cond;
1310b2167459SRichard Henderson 
1311b2167459SRichard Henderson     if (cf == 0) {
1312b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1313b2167459SRichard Henderson         fn(dest, in1, in2);
1314b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1315b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1316b2167459SRichard Henderson     } else {
1317b2167459SRichard Henderson         dest = tcg_temp_new();
1318b2167459SRichard Henderson         fn(dest, in1, in2);
1319b2167459SRichard Henderson 
1320b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1321b2167459SRichard Henderson 
1322b2167459SRichard Henderson         if (is_tc) {
1323eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1324b2167459SRichard Henderson             cond_prep(&cond);
1325eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1326b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1327b2167459SRichard Henderson             tcg_temp_free(tmp);
1328b2167459SRichard Henderson         }
1329b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1330b2167459SRichard Henderson 
1331b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1332b2167459SRichard Henderson         ctx->null_cond = cond;
1333b2167459SRichard Henderson     }
1334869051eaSRichard Henderson     return DISAS_NEXT;
1335b2167459SRichard Henderson }
1336b2167459SRichard Henderson 
133786f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
133886f8d05fSRichard Henderson /* Top 2 bits of the base register select sp[4-7].  */
133986f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
134086f8d05fSRichard Henderson {
134186f8d05fSRichard Henderson     TCGv_ptr ptr;
134286f8d05fSRichard Henderson     TCGv_reg tmp;
134386f8d05fSRichard Henderson     TCGv_i64 spc;
134486f8d05fSRichard Henderson 
134586f8d05fSRichard Henderson     if (sp != 0) {
134686f8d05fSRichard Henderson         return cpu_sr[sp];
134786f8d05fSRichard Henderson     }
134886f8d05fSRichard Henderson 
134986f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
135086f8d05fSRichard Henderson     tmp = tcg_temp_new();
135186f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
135286f8d05fSRichard Henderson 
135386f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
135486f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
135586f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
135686f8d05fSRichard Henderson     tcg_temp_free(tmp);
135786f8d05fSRichard Henderson 
135886f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
135986f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
136086f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
136186f8d05fSRichard Henderson 
136286f8d05fSRichard Henderson     return spc;
136386f8d05fSRichard Henderson }
136486f8d05fSRichard Henderson #endif
136586f8d05fSRichard Henderson 
136686f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
136786f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
136886f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
136986f8d05fSRichard Henderson {
137086f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
137186f8d05fSRichard Henderson     TCGv_reg ofs;
137286f8d05fSRichard Henderson 
137386f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
137486f8d05fSRichard Henderson     if (rx) {
137586f8d05fSRichard Henderson         ofs = get_temp(ctx);
137686f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
137786f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
137886f8d05fSRichard Henderson     } else if (disp || modify) {
137986f8d05fSRichard Henderson         ofs = get_temp(ctx);
138086f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
138186f8d05fSRichard Henderson     } else {
138286f8d05fSRichard Henderson         ofs = base;
138386f8d05fSRichard Henderson     }
138486f8d05fSRichard Henderson 
138586f8d05fSRichard Henderson     *pofs = ofs;
138686f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
138786f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
138886f8d05fSRichard Henderson #else
138986f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
139086f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
139186f8d05fSRichard Henderson     if (ctx->base.tb->flags & PSW_W) {
139286f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
139386f8d05fSRichard Henderson     }
139486f8d05fSRichard Henderson     if (!is_phys) {
139586f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
139686f8d05fSRichard Henderson     }
139786f8d05fSRichard Henderson     *pgva = addr;
139886f8d05fSRichard Henderson #endif
139986f8d05fSRichard Henderson }
140086f8d05fSRichard Henderson 
140196d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
140296d6407fSRichard Henderson  * < 0 for pre-modify,
140396d6407fSRichard Henderson  * > 0 for post-modify,
140496d6407fSRichard Henderson  * = 0 for no base register update.
140596d6407fSRichard Henderson  */
140696d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1407eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
140886f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
140996d6407fSRichard Henderson {
141086f8d05fSRichard Henderson     TCGv_reg ofs;
141186f8d05fSRichard Henderson     TCGv_tl addr;
141296d6407fSRichard Henderson 
141396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
141496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
141596d6407fSRichard Henderson 
141686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
141786f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
141886f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
141986f8d05fSRichard Henderson     if (modify) {
142086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
142196d6407fSRichard Henderson     }
142296d6407fSRichard Henderson }
142396d6407fSRichard Henderson 
142496d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1425eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
142686f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
142796d6407fSRichard Henderson {
142886f8d05fSRichard Henderson     TCGv_reg ofs;
142986f8d05fSRichard Henderson     TCGv_tl addr;
143096d6407fSRichard Henderson 
143196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
143296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
143396d6407fSRichard Henderson 
143486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
143586f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
14363d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
143786f8d05fSRichard Henderson     if (modify) {
143886f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
143996d6407fSRichard Henderson     }
144096d6407fSRichard Henderson }
144196d6407fSRichard Henderson 
144296d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1443eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
144486f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
144596d6407fSRichard Henderson {
144686f8d05fSRichard Henderson     TCGv_reg ofs;
144786f8d05fSRichard Henderson     TCGv_tl addr;
144896d6407fSRichard Henderson 
144996d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
145096d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
145196d6407fSRichard Henderson 
145286f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
145386f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
145486f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
145586f8d05fSRichard Henderson     if (modify) {
145686f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
145796d6407fSRichard Henderson     }
145896d6407fSRichard Henderson }
145996d6407fSRichard Henderson 
146096d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1461eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
146286f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
146396d6407fSRichard Henderson {
146486f8d05fSRichard Henderson     TCGv_reg ofs;
146586f8d05fSRichard Henderson     TCGv_tl addr;
146696d6407fSRichard Henderson 
146796d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
146896d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
146996d6407fSRichard Henderson 
147086f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
147186f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
147286f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
147386f8d05fSRichard Henderson     if (modify) {
147486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
147596d6407fSRichard Henderson     }
147696d6407fSRichard Henderson }
147796d6407fSRichard Henderson 
1478eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1479eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1480eaa3783bSRichard Henderson #define do_store_reg  do_store_64
148196d6407fSRichard Henderson #else
1482eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1483eaa3783bSRichard Henderson #define do_store_reg  do_store_32
148496d6407fSRichard Henderson #endif
148596d6407fSRichard Henderson 
1486869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1487eaa3783bSRichard Henderson                              unsigned rx, int scale, target_sreg disp,
148886f8d05fSRichard Henderson                              unsigned sp, int modify, TCGMemOp mop)
148996d6407fSRichard Henderson {
1490eaa3783bSRichard Henderson     TCGv_reg dest;
149196d6407fSRichard Henderson 
149296d6407fSRichard Henderson     nullify_over(ctx);
149396d6407fSRichard Henderson 
149496d6407fSRichard Henderson     if (modify == 0) {
149596d6407fSRichard Henderson         /* No base register update.  */
149696d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
149796d6407fSRichard Henderson     } else {
149896d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
149996d6407fSRichard Henderson         dest = get_temp(ctx);
150096d6407fSRichard Henderson     }
150186f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
150296d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
150396d6407fSRichard Henderson 
1504869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
150596d6407fSRichard Henderson }
150696d6407fSRichard Henderson 
1507869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1508eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
150986f8d05fSRichard Henderson                                unsigned sp, int modify)
151096d6407fSRichard Henderson {
151196d6407fSRichard Henderson     TCGv_i32 tmp;
151296d6407fSRichard Henderson 
151396d6407fSRichard Henderson     nullify_over(ctx);
151496d6407fSRichard Henderson 
151596d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
151686f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
151796d6407fSRichard Henderson     save_frw_i32(rt, tmp);
151896d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
151996d6407fSRichard Henderson 
152096d6407fSRichard Henderson     if (rt == 0) {
152196d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
152296d6407fSRichard Henderson     }
152396d6407fSRichard Henderson 
1524869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
152596d6407fSRichard Henderson }
152696d6407fSRichard Henderson 
1527869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1528eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
152986f8d05fSRichard Henderson                                unsigned sp, int modify)
153096d6407fSRichard Henderson {
153196d6407fSRichard Henderson     TCGv_i64 tmp;
153296d6407fSRichard Henderson 
153396d6407fSRichard Henderson     nullify_over(ctx);
153496d6407fSRichard Henderson 
153596d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
153686f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
153796d6407fSRichard Henderson     save_frd(rt, tmp);
153896d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
153996d6407fSRichard Henderson 
154096d6407fSRichard Henderson     if (rt == 0) {
154196d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
154296d6407fSRichard Henderson     }
154396d6407fSRichard Henderson 
1544869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
154596d6407fSRichard Henderson }
154696d6407fSRichard Henderson 
1547869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb,
154886f8d05fSRichard Henderson                               target_sreg disp, unsigned sp,
154986f8d05fSRichard Henderson                               int modify, TCGMemOp mop)
155096d6407fSRichard Henderson {
155196d6407fSRichard Henderson     nullify_over(ctx);
155286f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
1553869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
155496d6407fSRichard Henderson }
155596d6407fSRichard Henderson 
1556869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1557eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
155886f8d05fSRichard Henderson                                 unsigned sp, int modify)
155996d6407fSRichard Henderson {
156096d6407fSRichard Henderson     TCGv_i32 tmp;
156196d6407fSRichard Henderson 
156296d6407fSRichard Henderson     nullify_over(ctx);
156396d6407fSRichard Henderson 
156496d6407fSRichard Henderson     tmp = load_frw_i32(rt);
156586f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
156696d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
156796d6407fSRichard Henderson 
1568869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
156996d6407fSRichard Henderson }
157096d6407fSRichard Henderson 
1571869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1572eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
157386f8d05fSRichard Henderson                                 unsigned sp, int modify)
157496d6407fSRichard Henderson {
157596d6407fSRichard Henderson     TCGv_i64 tmp;
157696d6407fSRichard Henderson 
157796d6407fSRichard Henderson     nullify_over(ctx);
157896d6407fSRichard Henderson 
157996d6407fSRichard Henderson     tmp = load_frd(rt);
158086f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
158196d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
158296d6407fSRichard Henderson 
1583869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
158496d6407fSRichard Henderson }
158596d6407fSRichard Henderson 
1586869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1587ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1588ebe9383cSRichard Henderson {
1589ebe9383cSRichard Henderson     TCGv_i32 tmp;
1590ebe9383cSRichard Henderson 
1591ebe9383cSRichard Henderson     nullify_over(ctx);
1592ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1593ebe9383cSRichard Henderson 
1594ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1595ebe9383cSRichard Henderson 
1596ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1597ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
1598869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1599ebe9383cSRichard Henderson }
1600ebe9383cSRichard Henderson 
1601869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1602ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1603ebe9383cSRichard Henderson {
1604ebe9383cSRichard Henderson     TCGv_i32 dst;
1605ebe9383cSRichard Henderson     TCGv_i64 src;
1606ebe9383cSRichard Henderson 
1607ebe9383cSRichard Henderson     nullify_over(ctx);
1608ebe9383cSRichard Henderson     src = load_frd(ra);
1609ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1610ebe9383cSRichard Henderson 
1611ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1612ebe9383cSRichard Henderson 
1613ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1614ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1615ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
1616869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1617ebe9383cSRichard Henderson }
1618ebe9383cSRichard Henderson 
1619869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1620ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1621ebe9383cSRichard Henderson {
1622ebe9383cSRichard Henderson     TCGv_i64 tmp;
1623ebe9383cSRichard Henderson 
1624ebe9383cSRichard Henderson     nullify_over(ctx);
1625ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1626ebe9383cSRichard Henderson 
1627ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1628ebe9383cSRichard Henderson 
1629ebe9383cSRichard Henderson     save_frd(rt, tmp);
1630ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
1631869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1632ebe9383cSRichard Henderson }
1633ebe9383cSRichard Henderson 
1634869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1635ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1636ebe9383cSRichard Henderson {
1637ebe9383cSRichard Henderson     TCGv_i32 src;
1638ebe9383cSRichard Henderson     TCGv_i64 dst;
1639ebe9383cSRichard Henderson 
1640ebe9383cSRichard Henderson     nullify_over(ctx);
1641ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1642ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1643ebe9383cSRichard Henderson 
1644ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1645ebe9383cSRichard Henderson 
1646ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1647ebe9383cSRichard Henderson     save_frd(rt, dst);
1648ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
1649869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1650ebe9383cSRichard Henderson }
1651ebe9383cSRichard Henderson 
1652869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt,
1653ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1654ebe9383cSRichard Henderson                                  void (*func)(TCGv_i32, TCGv_env,
1655ebe9383cSRichard Henderson                                               TCGv_i32, TCGv_i32))
1656ebe9383cSRichard Henderson {
1657ebe9383cSRichard Henderson     TCGv_i32 a, b;
1658ebe9383cSRichard Henderson 
1659ebe9383cSRichard Henderson     nullify_over(ctx);
1660ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1661ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1662ebe9383cSRichard Henderson 
1663ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1664ebe9383cSRichard Henderson 
1665ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1666ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1667ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
1668869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1669ebe9383cSRichard Henderson }
1670ebe9383cSRichard Henderson 
1671869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt,
1672ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1673ebe9383cSRichard Henderson                                  void (*func)(TCGv_i64, TCGv_env,
1674ebe9383cSRichard Henderson                                               TCGv_i64, TCGv_i64))
1675ebe9383cSRichard Henderson {
1676ebe9383cSRichard Henderson     TCGv_i64 a, b;
1677ebe9383cSRichard Henderson 
1678ebe9383cSRichard Henderson     nullify_over(ctx);
1679ebe9383cSRichard Henderson     a = load_frd0(ra);
1680ebe9383cSRichard Henderson     b = load_frd0(rb);
1681ebe9383cSRichard Henderson 
1682ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1683ebe9383cSRichard Henderson 
1684ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1685ebe9383cSRichard Henderson     save_frd(rt, a);
1686ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
1687869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1688ebe9383cSRichard Henderson }
1689ebe9383cSRichard Henderson 
169098cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
169198cd9ca7SRichard Henderson    have already had nullification handled.  */
1692eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest,
169398cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
169498cd9ca7SRichard Henderson {
169598cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
169698cd9ca7SRichard Henderson         if (link != 0) {
169798cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
169898cd9ca7SRichard Henderson         }
169998cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
170098cd9ca7SRichard Henderson         if (is_n) {
170198cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
170298cd9ca7SRichard Henderson         }
1703869051eaSRichard Henderson         return DISAS_NEXT;
170498cd9ca7SRichard Henderson     } else {
170598cd9ca7SRichard Henderson         nullify_over(ctx);
170698cd9ca7SRichard Henderson 
170798cd9ca7SRichard Henderson         if (link != 0) {
170898cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
170998cd9ca7SRichard Henderson         }
171098cd9ca7SRichard Henderson 
171198cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
171298cd9ca7SRichard Henderson             nullify_set(ctx, 0);
171398cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
171498cd9ca7SRichard Henderson         } else {
171598cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
171698cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
171798cd9ca7SRichard Henderson         }
171898cd9ca7SRichard Henderson 
1719869051eaSRichard Henderson         nullify_end(ctx, DISAS_NEXT);
172098cd9ca7SRichard Henderson 
172198cd9ca7SRichard Henderson         nullify_set(ctx, 0);
172298cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
1723869051eaSRichard Henderson         return DISAS_NORETURN;
172498cd9ca7SRichard Henderson     }
172598cd9ca7SRichard Henderson }
172698cd9ca7SRichard Henderson 
172798cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
172898cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1729eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
173098cd9ca7SRichard Henderson                                 DisasCond *cond)
173198cd9ca7SRichard Henderson {
1732eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
173398cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
173498cd9ca7SRichard Henderson     TCGCond c = cond->c;
173598cd9ca7SRichard Henderson     bool n;
173698cd9ca7SRichard Henderson 
173798cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
173898cd9ca7SRichard Henderson 
173998cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
174098cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
174198cd9ca7SRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
174298cd9ca7SRichard Henderson     }
174398cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
174498cd9ca7SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
174598cd9ca7SRichard Henderson     }
174698cd9ca7SRichard Henderson 
174798cd9ca7SRichard Henderson     taken = gen_new_label();
174898cd9ca7SRichard Henderson     cond_prep(cond);
1749eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
175098cd9ca7SRichard Henderson     cond_free(cond);
175198cd9ca7SRichard Henderson 
175298cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
175398cd9ca7SRichard Henderson     n = is_n && disp < 0;
175498cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
175598cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1756a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
175798cd9ca7SRichard Henderson     } else {
175898cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
175998cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
176098cd9ca7SRichard Henderson             ctx->null_lab = NULL;
176198cd9ca7SRichard Henderson         }
176298cd9ca7SRichard Henderson         nullify_set(ctx, n);
1763a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
176498cd9ca7SRichard Henderson     }
176598cd9ca7SRichard Henderson 
176698cd9ca7SRichard Henderson     gen_set_label(taken);
176798cd9ca7SRichard Henderson 
176898cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
176998cd9ca7SRichard Henderson     n = is_n && disp >= 0;
177098cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
177198cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1772a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
177398cd9ca7SRichard Henderson     } else {
177498cd9ca7SRichard Henderson         nullify_set(ctx, n);
1775a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
177698cd9ca7SRichard Henderson     }
177798cd9ca7SRichard Henderson 
177898cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
177998cd9ca7SRichard Henderson     if (ctx->null_lab) {
178098cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
178198cd9ca7SRichard Henderson         ctx->null_lab = NULL;
1782869051eaSRichard Henderson         return DISAS_IAQ_N_STALE;
178398cd9ca7SRichard Henderson     } else {
1784869051eaSRichard Henderson         return DISAS_NORETURN;
178598cd9ca7SRichard Henderson     }
178698cd9ca7SRichard Henderson }
178798cd9ca7SRichard Henderson 
178898cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
178998cd9ca7SRichard Henderson    nullification of the branch itself.  */
1790eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest,
179198cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
179298cd9ca7SRichard Henderson {
1793eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
179498cd9ca7SRichard Henderson     TCGCond c;
179598cd9ca7SRichard Henderson 
179698cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
179798cd9ca7SRichard Henderson 
179898cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
179998cd9ca7SRichard Henderson         if (link != 0) {
180098cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
180198cd9ca7SRichard Henderson         }
180298cd9ca7SRichard Henderson         next = get_temp(ctx);
1803eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
180498cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
180598cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
180698cd9ca7SRichard Henderson         if (is_n) {
180798cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
180898cd9ca7SRichard Henderson         }
180998cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
181098cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
181198cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18124137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
181398cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
181498cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
181598cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
181698cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
181798cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
181898cd9ca7SRichard Henderson 
181998cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
182098cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
182198cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1822eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1823eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
182498cd9ca7SRichard Henderson 
182598cd9ca7SRichard Henderson         nullify_over(ctx);
182698cd9ca7SRichard Henderson         if (link != 0) {
1827eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
182898cd9ca7SRichard Henderson         }
18297f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
1830869051eaSRichard Henderson         return nullify_end(ctx, DISAS_NEXT);
183198cd9ca7SRichard Henderson     } else {
183298cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
183398cd9ca7SRichard Henderson         c = ctx->null_cond.c;
183498cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
183598cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
183698cd9ca7SRichard Henderson 
183798cd9ca7SRichard Henderson         tmp = tcg_temp_new();
183898cd9ca7SRichard Henderson         next = get_temp(ctx);
183998cd9ca7SRichard Henderson 
184098cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1841eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
184298cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
184398cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
184498cd9ca7SRichard Henderson 
184598cd9ca7SRichard Henderson         if (link != 0) {
1846eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
184798cd9ca7SRichard Henderson         }
184898cd9ca7SRichard Henderson 
184998cd9ca7SRichard Henderson         if (is_n) {
185098cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
185198cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
185298cd9ca7SRichard Henderson                to the branch.  */
1853eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
185498cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
185598cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
185698cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
185798cd9ca7SRichard Henderson         } else {
185898cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
185998cd9ca7SRichard Henderson         }
186098cd9ca7SRichard Henderson     }
186198cd9ca7SRichard Henderson 
1862869051eaSRichard Henderson     return DISAS_NEXT;
186398cd9ca7SRichard Henderson }
186498cd9ca7SRichard Henderson 
1865*660eefe1SRichard Henderson /* Implement
1866*660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1867*660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1868*660eefe1SRichard Henderson  *    else
1869*660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1870*660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1871*660eefe1SRichard Henderson  */
1872*660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1873*660eefe1SRichard Henderson {
1874*660eefe1SRichard Henderson #ifdef CONFIG_USER_ONLY
1875*660eefe1SRichard Henderson     return offset;
1876*660eefe1SRichard Henderson #else
1877*660eefe1SRichard Henderson     TCGv_reg dest;
1878*660eefe1SRichard Henderson     switch (ctx->privilege) {
1879*660eefe1SRichard Henderson     case 0:
1880*660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1881*660eefe1SRichard Henderson         return offset;
1882*660eefe1SRichard Henderson     case 3:
1883*660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
1884*660eefe1SRichard Henderson         dest = get_temp(ctx);
1885*660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1886*660eefe1SRichard Henderson         break;
1887*660eefe1SRichard Henderson     default:
1888*660eefe1SRichard Henderson         dest = tcg_temp_new();
1889*660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1890*660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1891*660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1892*660eefe1SRichard Henderson         tcg_temp_free(dest);
1893*660eefe1SRichard Henderson         break;
1894*660eefe1SRichard Henderson     }
1895*660eefe1SRichard Henderson     return dest;
1896*660eefe1SRichard Henderson #endif
1897*660eefe1SRichard Henderson }
1898*660eefe1SRichard Henderson 
1899ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19007ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19017ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19027ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19037ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19047ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19057ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19067ad439dfSRichard Henderson    aforementioned BE.  */
1907869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx)
19087ad439dfSRichard Henderson {
19097ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19107ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19117ad439dfSRichard Henderson        next insn within the privilaged page.  */
19127ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19137ad439dfSRichard Henderson     case TCG_COND_NEVER:
19147ad439dfSRichard Henderson         break;
19157ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1916eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
19177ad439dfSRichard Henderson         goto do_sigill;
19187ad439dfSRichard Henderson     default:
19197ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19207ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19217ad439dfSRichard Henderson         g_assert_not_reached();
19227ad439dfSRichard Henderson     }
19237ad439dfSRichard Henderson 
19247ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19257ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19267ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19277ad439dfSRichard Henderson        under such conditions.  */
19287ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19297ad439dfSRichard Henderson         goto do_sigill;
19307ad439dfSRichard Henderson     }
19317ad439dfSRichard Henderson 
19327ad439dfSRichard Henderson     switch (ctx->iaoq_f) {
19337ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19342986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
1935869051eaSRichard Henderson         return DISAS_NORETURN;
19367ad439dfSRichard Henderson 
19377ad439dfSRichard Henderson     case 0xb0: /* LWS */
19387ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
1939869051eaSRichard Henderson         return DISAS_NORETURN;
19407ad439dfSRichard Henderson 
19417ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
194235136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
1943eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]);
1944eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
1945869051eaSRichard Henderson         return DISAS_IAQ_N_UPDATED;
19467ad439dfSRichard Henderson 
19477ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
19487ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
1949869051eaSRichard Henderson         return DISAS_NORETURN;
19507ad439dfSRichard Henderson 
19517ad439dfSRichard Henderson     default:
19527ad439dfSRichard Henderson     do_sigill:
19532986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
1954869051eaSRichard Henderson         return DISAS_NORETURN;
19557ad439dfSRichard Henderson     }
19567ad439dfSRichard Henderson }
1957ba1d0b44SRichard Henderson #endif
19587ad439dfSRichard Henderson 
1959869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn,
1960b2167459SRichard Henderson                                const DisasInsn *di)
1961b2167459SRichard Henderson {
1962b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1963869051eaSRichard Henderson     return DISAS_NEXT;
1964b2167459SRichard Henderson }
1965b2167459SRichard Henderson 
1966869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn,
196798a9cb79SRichard Henderson                                  const DisasInsn *di)
196898a9cb79SRichard Henderson {
196998a9cb79SRichard Henderson     nullify_over(ctx);
19701a19da0dSRichard Henderson     return nullify_end(ctx, gen_excp_iir(ctx, EXCP_BREAK));
197198a9cb79SRichard Henderson }
197298a9cb79SRichard Henderson 
1973869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn,
197498a9cb79SRichard Henderson                                 const DisasInsn *di)
197598a9cb79SRichard Henderson {
197698a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
197798a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
197898a9cb79SRichard Henderson 
197998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
1980869051eaSRichard Henderson     return DISAS_NEXT;
198198a9cb79SRichard Henderson }
198298a9cb79SRichard Henderson 
1983869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn,
198498a9cb79SRichard Henderson                                 const DisasInsn *di)
198598a9cb79SRichard Henderson {
198698a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
1987eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
1988eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
198998a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
199098a9cb79SRichard Henderson 
199198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
1992869051eaSRichard Henderson     return DISAS_NEXT;
199398a9cb79SRichard Henderson }
199498a9cb79SRichard Henderson 
1995869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn,
199698a9cb79SRichard Henderson                                 const DisasInsn *di)
199798a9cb79SRichard Henderson {
199898a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
199933423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
200033423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
200133423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
200298a9cb79SRichard Henderson 
200333423472SRichard Henderson     load_spr(ctx, t0, rs);
200433423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
200533423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
200633423472SRichard Henderson 
200733423472SRichard Henderson     save_gpr(ctx, rt, t1);
200833423472SRichard Henderson     tcg_temp_free(t1);
200933423472SRichard Henderson     tcg_temp_free_i64(t0);
201098a9cb79SRichard Henderson 
201198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2012869051eaSRichard Henderson     return DISAS_NEXT;
201398a9cb79SRichard Henderson }
201498a9cb79SRichard Henderson 
2015869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn,
201698a9cb79SRichard Henderson                                  const DisasInsn *di)
201798a9cb79SRichard Henderson {
201898a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
201998a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
2020eaa3783bSRichard Henderson     TCGv_reg tmp;
202198a9cb79SRichard Henderson 
202298a9cb79SRichard Henderson     switch (ctl) {
202335136a77SRichard Henderson     case CR_SAR:
202498a9cb79SRichard Henderson #ifdef TARGET_HPPA64
202598a9cb79SRichard Henderson         if (extract32(insn, 14, 1) == 0) {
202698a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
202798a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2028eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
202998a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
203035136a77SRichard Henderson             goto done;
203198a9cb79SRichard Henderson         }
203298a9cb79SRichard Henderson #endif
203398a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
203435136a77SRichard Henderson         goto done;
203535136a77SRichard Henderson     case CR_IT: /* Interval Timer */
203635136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
203735136a77SRichard Henderson         nullify_over(ctx);
203898a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
203935136a77SRichard Henderson         tcg_gen_movi_reg(tmp, 0); /* FIXME */
204098a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
204198a9cb79SRichard Henderson         break;
204298a9cb79SRichard Henderson     case 26:
204398a9cb79SRichard Henderson     case 27:
204498a9cb79SRichard Henderson         break;
204598a9cb79SRichard Henderson     default:
204698a9cb79SRichard Henderson         /* All other control registers are privileged.  */
204735136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
204835136a77SRichard Henderson         break;
204998a9cb79SRichard Henderson     }
205098a9cb79SRichard Henderson 
205135136a77SRichard Henderson     tmp = get_temp(ctx);
205235136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
205335136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
205435136a77SRichard Henderson 
205535136a77SRichard Henderson  done:
205698a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2057869051eaSRichard Henderson     return DISAS_NEXT;
205898a9cb79SRichard Henderson }
205998a9cb79SRichard Henderson 
206033423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn,
206133423472SRichard Henderson                                 const DisasInsn *di)
206233423472SRichard Henderson {
206333423472SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
206433423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
206533423472SRichard Henderson     TCGv_i64 t64;
206633423472SRichard Henderson 
206733423472SRichard Henderson     if (rs >= 5) {
206833423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
206933423472SRichard Henderson     }
207033423472SRichard Henderson     nullify_over(ctx);
207133423472SRichard Henderson 
207233423472SRichard Henderson     t64 = tcg_temp_new_i64();
207333423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
207433423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
207533423472SRichard Henderson 
207633423472SRichard Henderson     if (rs >= 4) {
207733423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
207833423472SRichard Henderson     } else {
207933423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
208033423472SRichard Henderson     }
208133423472SRichard Henderson     tcg_temp_free_i64(t64);
208233423472SRichard Henderson 
208333423472SRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
208433423472SRichard Henderson }
208533423472SRichard Henderson 
2086869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn,
208798a9cb79SRichard Henderson                                  const DisasInsn *di)
208898a9cb79SRichard Henderson {
208998a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
209098a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
209135136a77SRichard Henderson     TCGv_reg reg = load_gpr(ctx, rin);
2092eaa3783bSRichard Henderson     TCGv_reg tmp;
209398a9cb79SRichard Henderson 
209435136a77SRichard Henderson     if (ctl == CR_SAR) {
209598a9cb79SRichard Henderson         tmp = tcg_temp_new();
209635136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
209798a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
209898a9cb79SRichard Henderson         tcg_temp_free(tmp);
209998a9cb79SRichard Henderson 
210098a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
2101869051eaSRichard Henderson         return DISAS_NEXT;
210298a9cb79SRichard Henderson     }
210398a9cb79SRichard Henderson 
210435136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
210535136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
210635136a77SRichard Henderson 
210735136a77SRichard Henderson     nullify_over(ctx);
210835136a77SRichard Henderson     switch (ctl) {
210935136a77SRichard Henderson     case CR_IT:
211035136a77SRichard Henderson         /* ??? modify interval timer offset */
211135136a77SRichard Henderson         break;
211235136a77SRichard Henderson 
211335136a77SRichard Henderson     case CR_IIASQ:
211435136a77SRichard Henderson     case CR_IIAOQ:
211535136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
211635136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
211735136a77SRichard Henderson         tmp = get_temp(ctx);
211835136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
211935136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
212035136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
212135136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
212235136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
212335136a77SRichard Henderson         break;
212435136a77SRichard Henderson 
212535136a77SRichard Henderson     default:
212635136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
212735136a77SRichard Henderson         break;
212835136a77SRichard Henderson     }
212935136a77SRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
213035136a77SRichard Henderson }
213135136a77SRichard Henderson 
2132869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn,
213398a9cb79SRichard Henderson                                    const DisasInsn *di)
213498a9cb79SRichard Henderson {
213598a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
2136eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
213798a9cb79SRichard Henderson 
2138eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, rin));
2139eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
214098a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
214198a9cb79SRichard Henderson     tcg_temp_free(tmp);
214298a9cb79SRichard Henderson 
214398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2144869051eaSRichard Henderson     return DISAS_NEXT;
214598a9cb79SRichard Henderson }
214698a9cb79SRichard Henderson 
2147869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn,
214898a9cb79SRichard Henderson                                  const DisasInsn *di)
214998a9cb79SRichard Henderson {
215098a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2151eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
215298a9cb79SRichard Henderson 
215398a9cb79SRichard Henderson     /* Since we don't implement space registers, this returns zero.  */
2154eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
215598a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
215698a9cb79SRichard Henderson 
215798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2158869051eaSRichard Henderson     return DISAS_NEXT;
215998a9cb79SRichard Henderson }
216098a9cb79SRichard Henderson 
2161e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2162e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
2163e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn)
2164e1b5a5edSRichard Henderson {
2165e1b5a5edSRichard Henderson     target_ureg val = extract32(insn, 16, 10);
2166e1b5a5edSRichard Henderson 
2167e1b5a5edSRichard Henderson     if (val & PSW_SM_E) {
2168e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
2169e1b5a5edSRichard Henderson     }
2170e1b5a5edSRichard Henderson     if (val & PSW_SM_W) {
2171e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
2172e1b5a5edSRichard Henderson     }
2173e1b5a5edSRichard Henderson     return val;
2174e1b5a5edSRichard Henderson }
2175e1b5a5edSRichard Henderson 
2176e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn,
2177e1b5a5edSRichard Henderson                                const DisasInsn *di)
2178e1b5a5edSRichard Henderson {
2179e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2180e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2181e1b5a5edSRichard Henderson     TCGv_reg tmp;
2182e1b5a5edSRichard Henderson 
2183e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2184e1b5a5edSRichard Henderson     nullify_over(ctx);
2185e1b5a5edSRichard Henderson 
2186e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2187e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2188e1b5a5edSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~sm);
2189e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2190e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2191e1b5a5edSRichard Henderson 
2192e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
2193e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2194e1b5a5edSRichard Henderson }
2195e1b5a5edSRichard Henderson 
2196e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn,
2197e1b5a5edSRichard Henderson                                const DisasInsn *di)
2198e1b5a5edSRichard Henderson {
2199e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2200e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2201e1b5a5edSRichard Henderson     TCGv_reg tmp;
2202e1b5a5edSRichard Henderson 
2203e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2204e1b5a5edSRichard Henderson     nullify_over(ctx);
2205e1b5a5edSRichard Henderson 
2206e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2207e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2208e1b5a5edSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, sm);
2209e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2210e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2211e1b5a5edSRichard Henderson 
2212e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
2213e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2214e1b5a5edSRichard Henderson }
2215e1b5a5edSRichard Henderson 
2216e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn,
2217e1b5a5edSRichard Henderson                                 const DisasInsn *di)
2218e1b5a5edSRichard Henderson {
2219e1b5a5edSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
2220e1b5a5edSRichard Henderson     TCGv_reg tmp, reg;
2221e1b5a5edSRichard Henderson 
2222e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2223e1b5a5edSRichard Henderson     nullify_over(ctx);
2224e1b5a5edSRichard Henderson 
2225e1b5a5edSRichard Henderson     reg = load_gpr(ctx, rr);
2226e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2227e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2228e1b5a5edSRichard Henderson 
2229e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2230e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2231e1b5a5edSRichard Henderson }
2232f49b3537SRichard Henderson 
2233f49b3537SRichard Henderson static DisasJumpType trans_rfi(DisasContext *ctx, uint32_t insn,
2234f49b3537SRichard Henderson                                const DisasInsn *di)
2235f49b3537SRichard Henderson {
2236f49b3537SRichard Henderson     unsigned comp = extract32(insn, 5, 4);
2237f49b3537SRichard Henderson 
2238f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2239f49b3537SRichard Henderson     nullify_over(ctx);
2240f49b3537SRichard Henderson 
2241f49b3537SRichard Henderson     if (comp == 5) {
2242f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2243f49b3537SRichard Henderson     } else {
2244f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2245f49b3537SRichard Henderson     }
2246f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2247f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2248f49b3537SRichard Henderson     } else {
2249f49b3537SRichard Henderson         tcg_gen_exit_tb(0);
2250f49b3537SRichard Henderson     }
2251f49b3537SRichard Henderson 
2252f49b3537SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2253f49b3537SRichard Henderson     return nullify_end(ctx, DISAS_NORETURN);
2254f49b3537SRichard Henderson }
2255e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2256e1b5a5edSRichard Henderson 
225798a9cb79SRichard Henderson static const DisasInsn table_system[] = {
225898a9cb79SRichard Henderson     { 0x00000000u, 0xfc001fe0u, trans_break },
225933423472SRichard Henderson     { 0x00001820u, 0xffe01fffu, trans_mtsp },
226098a9cb79SRichard Henderson     { 0x00001840u, 0xfc00ffffu, trans_mtctl },
226198a9cb79SRichard Henderson     { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm },
226298a9cb79SRichard Henderson     { 0x000014a0u, 0xffffffe0u, trans_mfia },
226398a9cb79SRichard Henderson     { 0x000004a0u, 0xffff1fe0u, trans_mfsp },
22647f221b07SRichard Henderson     { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl },
226598a9cb79SRichard Henderson     { 0x00000400u, 0xffffffffu, trans_sync },
226698a9cb79SRichard Henderson     { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid },
2267e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2268e1b5a5edSRichard Henderson     { 0x00000e60u, 0xfc00ffe0u, trans_rsm },
2269e1b5a5edSRichard Henderson     { 0x00000d60u, 0xfc00ffe0u, trans_ssm },
2270e1b5a5edSRichard Henderson     { 0x00001860u, 0xffe0ffffu, trans_mtsm },
2271f49b3537SRichard Henderson     { 0x00000c00u, 0xfffffe1fu, trans_rfi },
2272e1b5a5edSRichard Henderson #endif
227398a9cb79SRichard Henderson };
227498a9cb79SRichard Henderson 
2275869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn,
227698a9cb79SRichard Henderson                                         const DisasInsn *di)
227798a9cb79SRichard Henderson {
227898a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
227998a9cb79SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
2280eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rb);
2281eaa3783bSRichard Henderson     TCGv_reg src1 = load_gpr(ctx, rb);
2282eaa3783bSRichard Henderson     TCGv_reg src2 = load_gpr(ctx, rx);
228398a9cb79SRichard Henderson 
228498a9cb79SRichard Henderson     /* The only thing we need to do is the base register modification.  */
2285eaa3783bSRichard Henderson     tcg_gen_add_reg(dest, src1, src2);
228698a9cb79SRichard Henderson     save_gpr(ctx, rb, dest);
228798a9cb79SRichard Henderson 
228898a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2289869051eaSRichard Henderson     return DISAS_NEXT;
229098a9cb79SRichard Henderson }
229198a9cb79SRichard Henderson 
2292869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn,
229398a9cb79SRichard Henderson                                  const DisasInsn *di)
229498a9cb79SRichard Henderson {
229598a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
229686f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
229798a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
229898a9cb79SRichard Henderson     unsigned is_write = extract32(insn, 6, 1);
229986f8d05fSRichard Henderson     TCGv_reg dest, ofs;
230086f8d05fSRichard Henderson     TCGv_tl addr;
230198a9cb79SRichard Henderson 
230298a9cb79SRichard Henderson     nullify_over(ctx);
230398a9cb79SRichard Henderson 
230498a9cb79SRichard Henderson     /* ??? Do something with priv level operand.  */
230598a9cb79SRichard Henderson     dest = dest_gpr(ctx, rt);
230686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false);
230798a9cb79SRichard Henderson     if (is_write) {
230886f8d05fSRichard Henderson         gen_helper_probe_w(dest, addr);
230998a9cb79SRichard Henderson     } else {
231086f8d05fSRichard Henderson         gen_helper_probe_r(dest, addr);
231198a9cb79SRichard Henderson     }
231298a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
2313869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
231498a9cb79SRichard Henderson }
231598a9cb79SRichard Henderson 
231698a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = {
231798a9cb79SRichard Henderson     { 0x04003280u, 0xfc003fffu, trans_nop },          /* fdc, disp */
231898a9cb79SRichard Henderson     { 0x04001280u, 0xfc003fffu, trans_nop },          /* fdc, index */
231998a9cb79SRichard Henderson     { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */
232098a9cb79SRichard Henderson     { 0x040012c0u, 0xfc003fffu, trans_nop },          /* fdce */
232198a9cb79SRichard Henderson     { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */
232298a9cb79SRichard Henderson     { 0x04000280u, 0xfc001fffu, trans_nop },          /* fic 0a */
232398a9cb79SRichard Henderson     { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */
232498a9cb79SRichard Henderson     { 0x040013c0u, 0xfc003fffu, trans_nop },          /* fic 4f */
232598a9cb79SRichard Henderson     { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */
232698a9cb79SRichard Henderson     { 0x040002c0u, 0xfc001fffu, trans_nop },          /* fice */
232798a9cb79SRichard Henderson     { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */
232898a9cb79SRichard Henderson     { 0x04002700u, 0xfc003fffu, trans_nop },          /* pdc */
232998a9cb79SRichard Henderson     { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */
233098a9cb79SRichard Henderson     { 0x04001180u, 0xfc003fa0u, trans_probe },        /* probe */
233198a9cb79SRichard Henderson     { 0x04003180u, 0xfc003fa0u, trans_probe },        /* probei */
233298a9cb79SRichard Henderson };
233398a9cb79SRichard Henderson 
2334869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn,
2335b2167459SRichard Henderson                                const DisasInsn *di)
2336b2167459SRichard Henderson {
2337b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2338b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2339b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2340b2167459SRichard Henderson     unsigned ext = extract32(insn, 8, 4);
2341b2167459SRichard Henderson     unsigned shift = extract32(insn, 6, 2);
2342b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2343eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2344b2167459SRichard Henderson     bool is_c = false;
2345b2167459SRichard Henderson     bool is_l = false;
2346b2167459SRichard Henderson     bool is_tc = false;
2347b2167459SRichard Henderson     bool is_tsv = false;
2348869051eaSRichard Henderson     DisasJumpType ret;
2349b2167459SRichard Henderson 
2350b2167459SRichard Henderson     switch (ext) {
2351b2167459SRichard Henderson     case 0x6: /* ADD, SHLADD */
2352b2167459SRichard Henderson         break;
2353b2167459SRichard Henderson     case 0xa: /* ADD,L, SHLADD,L */
2354b2167459SRichard Henderson         is_l = true;
2355b2167459SRichard Henderson         break;
2356b2167459SRichard Henderson     case 0xe: /* ADD,TSV, SHLADD,TSV (1) */
2357b2167459SRichard Henderson         is_tsv = true;
2358b2167459SRichard Henderson         break;
2359b2167459SRichard Henderson     case 0x7: /* ADD,C */
2360b2167459SRichard Henderson         is_c = true;
2361b2167459SRichard Henderson         break;
2362b2167459SRichard Henderson     case 0xf: /* ADD,C,TSV */
2363b2167459SRichard Henderson         is_c = is_tsv = true;
2364b2167459SRichard Henderson         break;
2365b2167459SRichard Henderson     default:
2366b2167459SRichard Henderson         return gen_illegal(ctx);
2367b2167459SRichard Henderson     }
2368b2167459SRichard Henderson 
2369b2167459SRichard Henderson     if (cf) {
2370b2167459SRichard Henderson         nullify_over(ctx);
2371b2167459SRichard Henderson     }
2372b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2373b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2374b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf);
2375b2167459SRichard Henderson     return nullify_end(ctx, ret);
2376b2167459SRichard Henderson }
2377b2167459SRichard Henderson 
2378869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn,
2379b2167459SRichard Henderson                                const DisasInsn *di)
2380b2167459SRichard Henderson {
2381b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2382b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2383b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2384b2167459SRichard Henderson     unsigned ext = extract32(insn, 6, 6);
2385b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2386eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2387b2167459SRichard Henderson     bool is_b = false;
2388b2167459SRichard Henderson     bool is_tc = false;
2389b2167459SRichard Henderson     bool is_tsv = false;
2390869051eaSRichard Henderson     DisasJumpType ret;
2391b2167459SRichard Henderson 
2392b2167459SRichard Henderson     switch (ext) {
2393b2167459SRichard Henderson     case 0x10: /* SUB */
2394b2167459SRichard Henderson         break;
2395b2167459SRichard Henderson     case 0x30: /* SUB,TSV */
2396b2167459SRichard Henderson         is_tsv = true;
2397b2167459SRichard Henderson         break;
2398b2167459SRichard Henderson     case 0x14: /* SUB,B */
2399b2167459SRichard Henderson         is_b = true;
2400b2167459SRichard Henderson         break;
2401b2167459SRichard Henderson     case 0x34: /* SUB,B,TSV */
2402b2167459SRichard Henderson         is_b = is_tsv = true;
2403b2167459SRichard Henderson         break;
2404b2167459SRichard Henderson     case 0x13: /* SUB,TC */
2405b2167459SRichard Henderson         is_tc = true;
2406b2167459SRichard Henderson         break;
2407b2167459SRichard Henderson     case 0x33: /* SUB,TSV,TC */
2408b2167459SRichard Henderson         is_tc = is_tsv = true;
2409b2167459SRichard Henderson         break;
2410b2167459SRichard Henderson     default:
2411b2167459SRichard Henderson         return gen_illegal(ctx);
2412b2167459SRichard Henderson     }
2413b2167459SRichard Henderson 
2414b2167459SRichard Henderson     if (cf) {
2415b2167459SRichard Henderson         nullify_over(ctx);
2416b2167459SRichard Henderson     }
2417b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2418b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2419b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf);
2420b2167459SRichard Henderson     return nullify_end(ctx, ret);
2421b2167459SRichard Henderson }
2422b2167459SRichard Henderson 
2423869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn,
2424b2167459SRichard Henderson                                const DisasInsn *di)
2425b2167459SRichard Henderson {
2426b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2427b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2428b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2429b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2430eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2431869051eaSRichard Henderson     DisasJumpType ret;
2432b2167459SRichard Henderson 
2433b2167459SRichard Henderson     if (cf) {
2434b2167459SRichard Henderson         nullify_over(ctx);
2435b2167459SRichard Henderson     }
2436b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2437b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2438eff235ebSPaolo Bonzini     ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt);
2439b2167459SRichard Henderson     return nullify_end(ctx, ret);
2440b2167459SRichard Henderson }
2441b2167459SRichard Henderson 
2442b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */
2443869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn,
2444b2167459SRichard Henderson                                 const DisasInsn *di)
2445b2167459SRichard Henderson {
2446b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2447b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2448b2167459SRichard Henderson 
2449b2167459SRichard Henderson     if (r1 == 0) {
2450eaa3783bSRichard Henderson         TCGv_reg dest = dest_gpr(ctx, rt);
2451eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
2452b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
2453b2167459SRichard Henderson     } else {
2454b2167459SRichard Henderson         save_gpr(ctx, rt, cpu_gr[r1]);
2455b2167459SRichard Henderson     }
2456b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2457869051eaSRichard Henderson     return DISAS_NEXT;
2458b2167459SRichard Henderson }
2459b2167459SRichard Henderson 
2460869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn,
2461b2167459SRichard Henderson                                   const DisasInsn *di)
2462b2167459SRichard Henderson {
2463b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2464b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2465b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2466b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2467eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2468869051eaSRichard Henderson     DisasJumpType ret;
2469b2167459SRichard Henderson 
2470b2167459SRichard Henderson     if (cf) {
2471b2167459SRichard Henderson         nullify_over(ctx);
2472b2167459SRichard Henderson     }
2473b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2474b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2475b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf);
2476b2167459SRichard Henderson     return nullify_end(ctx, ret);
2477b2167459SRichard Henderson }
2478b2167459SRichard Henderson 
2479869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn,
2480b2167459SRichard Henderson                                 const DisasInsn *di)
2481b2167459SRichard Henderson {
2482b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2483b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2484b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2485b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2486eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2487869051eaSRichard Henderson     DisasJumpType ret;
2488b2167459SRichard Henderson 
2489b2167459SRichard Henderson     if (cf) {
2490b2167459SRichard Henderson         nullify_over(ctx);
2491b2167459SRichard Henderson     }
2492b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2493b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2494eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg);
2495b2167459SRichard Henderson     return nullify_end(ctx, ret);
2496b2167459SRichard Henderson }
2497b2167459SRichard Henderson 
2498869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn,
2499b2167459SRichard Henderson                                   const DisasInsn *di)
2500b2167459SRichard Henderson {
2501b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2502b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2503b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2504b2167459SRichard Henderson     unsigned is_tc = extract32(insn, 6, 1);
2505b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2506eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2507869051eaSRichard Henderson     DisasJumpType ret;
2508b2167459SRichard Henderson 
2509b2167459SRichard Henderson     if (cf) {
2510b2167459SRichard Henderson         nullify_over(ctx);
2511b2167459SRichard Henderson     }
2512b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2513b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2514b2167459SRichard Henderson     tmp = get_temp(ctx);
2515eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
2516eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg);
2517b2167459SRichard Henderson     return nullify_end(ctx, ret);
2518b2167459SRichard Henderson }
2519b2167459SRichard Henderson 
2520869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn,
2521b2167459SRichard Henderson                                 const DisasInsn *di)
2522b2167459SRichard Henderson {
2523b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2524b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2525b2167459SRichard Henderson     unsigned is_i = extract32(insn, 6, 1);
2526b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2527eaa3783bSRichard Henderson     TCGv_reg tmp;
2528869051eaSRichard Henderson     DisasJumpType ret;
2529b2167459SRichard Henderson 
2530b2167459SRichard Henderson     nullify_over(ctx);
2531b2167459SRichard Henderson 
2532b2167459SRichard Henderson     tmp = get_temp(ctx);
2533eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2534b2167459SRichard Henderson     if (!is_i) {
2535eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2536b2167459SRichard Henderson     }
2537eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2538eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
2539b2167459SRichard Henderson     ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false,
2540eaa3783bSRichard Henderson                   is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
2541b2167459SRichard Henderson 
2542b2167459SRichard Henderson     return nullify_end(ctx, ret);
2543b2167459SRichard Henderson }
2544b2167459SRichard Henderson 
2545869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn,
2546b2167459SRichard Henderson                               const DisasInsn *di)
2547b2167459SRichard Henderson {
2548b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2549b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2550b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2551b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2552eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2553b2167459SRichard Henderson 
2554b2167459SRichard Henderson     nullify_over(ctx);
2555b2167459SRichard Henderson 
2556b2167459SRichard Henderson     in1 = load_gpr(ctx, r1);
2557b2167459SRichard Henderson     in2 = load_gpr(ctx, r2);
2558b2167459SRichard Henderson 
2559b2167459SRichard Henderson     add1 = tcg_temp_new();
2560b2167459SRichard Henderson     add2 = tcg_temp_new();
2561b2167459SRichard Henderson     addc = tcg_temp_new();
2562b2167459SRichard Henderson     dest = tcg_temp_new();
2563eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2564b2167459SRichard Henderson 
2565b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2566eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2567eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2568b2167459SRichard Henderson 
2569b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2570b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2571b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2572b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2573eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2574eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2575eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2576b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2577b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2578b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2579b2167459SRichard Henderson 
2580b2167459SRichard Henderson     tcg_temp_free(addc);
2581b2167459SRichard Henderson     tcg_temp_free(zero);
2582b2167459SRichard Henderson 
2583b2167459SRichard Henderson     /* Write back the result register.  */
2584b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
2585b2167459SRichard Henderson 
2586b2167459SRichard Henderson     /* Write back PSW[CB].  */
2587eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2588eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2589b2167459SRichard Henderson 
2590b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2591eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2592eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2593b2167459SRichard Henderson 
2594b2167459SRichard Henderson     /* Install the new nullification.  */
2595b2167459SRichard Henderson     if (cf) {
2596eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2597b2167459SRichard Henderson         if (cf >> 1 == 6) {
2598b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2599b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2600b2167459SRichard Henderson         }
2601b2167459SRichard Henderson         ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv);
2602b2167459SRichard Henderson     }
2603b2167459SRichard Henderson 
2604b2167459SRichard Henderson     tcg_temp_free(add1);
2605b2167459SRichard Henderson     tcg_temp_free(add2);
2606b2167459SRichard Henderson     tcg_temp_free(dest);
2607b2167459SRichard Henderson 
2608869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
2609b2167459SRichard Henderson }
2610b2167459SRichard Henderson 
2611b2167459SRichard Henderson static const DisasInsn table_arith_log[] = {
2612b2167459SRichard Henderson     { 0x08000240u, 0xfc00ffffu, trans_nop },  /* or x,y,0 */
2613b2167459SRichard Henderson     { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */
2614eaa3783bSRichard Henderson     { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg },
2615eaa3783bSRichard Henderson     { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg },
2616eaa3783bSRichard Henderson     { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg },
2617eaa3783bSRichard Henderson     { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg },
2618b2167459SRichard Henderson     { 0x08000880u, 0xfc000fe0u, trans_cmpclr },
2619b2167459SRichard Henderson     { 0x08000380u, 0xfc000fe0u, trans_uxor },
2620b2167459SRichard Henderson     { 0x08000980u, 0xfc000fa0u, trans_uaddcm },
2621b2167459SRichard Henderson     { 0x08000b80u, 0xfc1f0fa0u, trans_dcor },
2622b2167459SRichard Henderson     { 0x08000440u, 0xfc000fe0u, trans_ds },
2623b2167459SRichard Henderson     { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */
2624b2167459SRichard Henderson     { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */
2625b2167459SRichard Henderson     { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */
2626b2167459SRichard Henderson     { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */
2627b2167459SRichard Henderson };
2628b2167459SRichard Henderson 
2629869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn)
2630b2167459SRichard Henderson {
2631eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2632b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2633b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2634b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2635b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2636b2167459SRichard Henderson     unsigned o1 = extract32(insn, 26, 1);
2637eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2638869051eaSRichard Henderson     DisasJumpType ret;
2639b2167459SRichard Henderson 
2640b2167459SRichard Henderson     if (cf) {
2641b2167459SRichard Henderson         nullify_over(ctx);
2642b2167459SRichard Henderson     }
2643b2167459SRichard Henderson 
2644b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2645b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2646b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf);
2647b2167459SRichard Henderson 
2648b2167459SRichard Henderson     return nullify_end(ctx, ret);
2649b2167459SRichard Henderson }
2650b2167459SRichard Henderson 
2651869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn)
2652b2167459SRichard Henderson {
2653eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2654b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2655b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2656b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2657b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2658eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2659869051eaSRichard Henderson     DisasJumpType ret;
2660b2167459SRichard Henderson 
2661b2167459SRichard Henderson     if (cf) {
2662b2167459SRichard Henderson         nullify_over(ctx);
2663b2167459SRichard Henderson     }
2664b2167459SRichard Henderson 
2665b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2666b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2667b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf);
2668b2167459SRichard Henderson 
2669b2167459SRichard Henderson     return nullify_end(ctx, ret);
2670b2167459SRichard Henderson }
2671b2167459SRichard Henderson 
2672869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn)
2673b2167459SRichard Henderson {
2674eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2675b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2676b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2677b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2678eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2679869051eaSRichard Henderson     DisasJumpType ret;
2680b2167459SRichard Henderson 
2681b2167459SRichard Henderson     if (cf) {
2682b2167459SRichard Henderson         nullify_over(ctx);
2683b2167459SRichard Henderson     }
2684b2167459SRichard Henderson 
2685b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2686b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2687b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf);
2688b2167459SRichard Henderson 
2689b2167459SRichard Henderson     return nullify_end(ctx, ret);
2690b2167459SRichard Henderson }
2691b2167459SRichard Henderson 
2692869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn,
269396d6407fSRichard Henderson                                     const DisasInsn *di)
269496d6407fSRichard Henderson {
269596d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
269696d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
269796d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
269896d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
269986f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
270096d6407fSRichard Henderson     int disp = low_sextract(insn, 16, 5);
270196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
270296d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
270396d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
270496d6407fSRichard Henderson 
270586f8d05fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop);
270696d6407fSRichard Henderson }
270796d6407fSRichard Henderson 
2708869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn,
270996d6407fSRichard Henderson                                     const DisasInsn *di)
271096d6407fSRichard Henderson {
271196d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
271296d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
271396d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
271496d6407fSRichard Henderson     unsigned u = extract32(insn, 13, 1);
271586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
271696d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
271796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
271896d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
271996d6407fSRichard Henderson 
272086f8d05fSRichard Henderson     return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop);
272196d6407fSRichard Henderson }
272296d6407fSRichard Henderson 
2723869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn,
272496d6407fSRichard Henderson                                     const DisasInsn *di)
272596d6407fSRichard Henderson {
272696d6407fSRichard Henderson     int disp = low_sextract(insn, 0, 5);
272796d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
272896d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
272996d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
273086f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
273196d6407fSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
273296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
273396d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
273496d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
273596d6407fSRichard Henderson 
273686f8d05fSRichard Henderson     return do_store(ctx, rr, rb, disp, sp, modify, mop);
273796d6407fSRichard Henderson }
273896d6407fSRichard Henderson 
2739869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn,
274096d6407fSRichard Henderson                                 const DisasInsn *di)
274196d6407fSRichard Henderson {
274296d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
274396d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
274496d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
274596d6407fSRichard Henderson     unsigned au = extract32(insn, 13, 1);
274686f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
274796d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
274896d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
274996d6407fSRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16;
275086f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
275186f8d05fSRichard Henderson     TCGv_tl addr;
275296d6407fSRichard Henderson     int modify, disp = 0, scale = 0;
275396d6407fSRichard Henderson 
275496d6407fSRichard Henderson     nullify_over(ctx);
275596d6407fSRichard Henderson 
275696d6407fSRichard Henderson     if (i) {
275796d6407fSRichard Henderson         modify = (m ? (au ? -1 : 1) : 0);
275896d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
275996d6407fSRichard Henderson         rx = 0;
276096d6407fSRichard Henderson     } else {
276196d6407fSRichard Henderson         modify = m;
276296d6407fSRichard Henderson         if (au) {
276396d6407fSRichard Henderson             scale = mop & MO_SIZE;
276496d6407fSRichard Henderson         }
276596d6407fSRichard Henderson     }
276696d6407fSRichard Henderson     if (modify) {
276786f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
276886f8d05fSRichard Henderson            we see the result of the load.  */
276996d6407fSRichard Henderson         dest = get_temp(ctx);
277096d6407fSRichard Henderson     } else {
277196d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
277296d6407fSRichard Henderson     }
277396d6407fSRichard Henderson 
277486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
277586f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
2776eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
277786f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
277896d6407fSRichard Henderson     if (modify) {
277986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
278096d6407fSRichard Henderson     }
278196d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
278296d6407fSRichard Henderson 
2783869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
278496d6407fSRichard Henderson }
278596d6407fSRichard Henderson 
2786869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn,
278796d6407fSRichard Henderson                                 const DisasInsn *di)
278896d6407fSRichard Henderson {
2789eaa3783bSRichard Henderson     target_sreg disp = low_sextract(insn, 0, 5);
279096d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
279196d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
279286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
279396d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
279496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
279586f8d05fSRichard Henderson     TCGv_reg ofs, val;
279686f8d05fSRichard Henderson     TCGv_tl addr;
279796d6407fSRichard Henderson 
279896d6407fSRichard Henderson     nullify_over(ctx);
279996d6407fSRichard Henderson 
280086f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m,
280186f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
280296d6407fSRichard Henderson     val = load_gpr(ctx, rt);
280396d6407fSRichard Henderson     if (a) {
2804f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2805f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
2806f9f46db4SEmilio G. Cota         } else {
280796d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
2808f9f46db4SEmilio G. Cota         }
2809f9f46db4SEmilio G. Cota     } else {
2810f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
2811f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
281296d6407fSRichard Henderson         } else {
281396d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
281496d6407fSRichard Henderson         }
2815f9f46db4SEmilio G. Cota     }
281696d6407fSRichard Henderson 
281796d6407fSRichard Henderson     if (m) {
281886f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
281986f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
282096d6407fSRichard Henderson     }
282196d6407fSRichard Henderson 
2822869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
282396d6407fSRichard Henderson }
282496d6407fSRichard Henderson 
282596d6407fSRichard Henderson static const DisasInsn table_index_mem[] = {
282696d6407fSRichard Henderson     { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */
282796d6407fSRichard Henderson     { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */
282896d6407fSRichard Henderson     { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */
282996d6407fSRichard Henderson     { 0x0c0001c0u, 0xfc0003c0, trans_ldcw },
283096d6407fSRichard Henderson     { 0x0c001300u, 0xfc0013c0, trans_stby },
283196d6407fSRichard Henderson };
283296d6407fSRichard Henderson 
2833869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn)
2834b2167459SRichard Henderson {
2835b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
2836eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
2837eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
2838b2167459SRichard Henderson 
2839eaa3783bSRichard Henderson     tcg_gen_movi_reg(tcg_rt, i);
2840b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
2841b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2842b2167459SRichard Henderson 
2843869051eaSRichard Henderson     return DISAS_NEXT;
2844b2167459SRichard Henderson }
2845b2167459SRichard Henderson 
2846869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn)
2847b2167459SRichard Henderson {
2848b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
2849eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
2850eaa3783bSRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, rt);
2851eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
2852b2167459SRichard Henderson 
2853eaa3783bSRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, i);
2854b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
2855b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2856b2167459SRichard Henderson 
2857869051eaSRichard Henderson     return DISAS_NEXT;
2858b2167459SRichard Henderson }
2859b2167459SRichard Henderson 
2860869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn)
2861b2167459SRichard Henderson {
2862b2167459SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
2863b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2864eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
2865eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
2866b2167459SRichard Henderson 
2867b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
2868b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
2869b2167459SRichard Henderson     if (rb == 0) {
2870eaa3783bSRichard Henderson         tcg_gen_movi_reg(tcg_rt, i);
2871b2167459SRichard Henderson     } else {
2872eaa3783bSRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i);
2873b2167459SRichard Henderson     }
2874b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
2875b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2876b2167459SRichard Henderson 
2877869051eaSRichard Henderson     return DISAS_NEXT;
2878b2167459SRichard Henderson }
2879b2167459SRichard Henderson 
2880869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn,
288196d6407fSRichard Henderson                                 bool is_mod, TCGMemOp mop)
288296d6407fSRichard Henderson {
288396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
288496d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
288586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
2886eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
288796d6407fSRichard Henderson 
288886f8d05fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, i, sp,
288986f8d05fSRichard Henderson                    is_mod ? (i < 0 ? -1 : 1) : 0, mop);
289096d6407fSRichard Henderson }
289196d6407fSRichard Henderson 
2892869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn)
289396d6407fSRichard Henderson {
289496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
289596d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
289686f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
2897eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
289896d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
289996d6407fSRichard Henderson 
290096d6407fSRichard Henderson     switch (ext2) {
290196d6407fSRichard Henderson     case 0:
290296d6407fSRichard Henderson     case 1:
290396d6407fSRichard Henderson         /* FLDW without modification.  */
290486f8d05fSRichard Henderson         return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
290596d6407fSRichard Henderson     case 2:
290696d6407fSRichard Henderson         /* LDW with modification.  Note that the sign of I selects
290796d6407fSRichard Henderson            post-dec vs pre-inc.  */
290886f8d05fSRichard Henderson         return do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
290996d6407fSRichard Henderson     default:
291096d6407fSRichard Henderson         return gen_illegal(ctx);
291196d6407fSRichard Henderson     }
291296d6407fSRichard Henderson }
291396d6407fSRichard Henderson 
2914869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn)
291596d6407fSRichard Henderson {
2916eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
291796d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
291896d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
291986f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
292096d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
292196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
292296d6407fSRichard Henderson 
292396d6407fSRichard Henderson     /* FLDW with modification.  */
292486f8d05fSRichard Henderson     return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
292596d6407fSRichard Henderson }
292696d6407fSRichard Henderson 
2927869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn,
292896d6407fSRichard Henderson                                  bool is_mod, TCGMemOp mop)
292996d6407fSRichard Henderson {
293096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
293196d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
293286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
2933eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
293496d6407fSRichard Henderson 
293586f8d05fSRichard Henderson     return do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
293696d6407fSRichard Henderson }
293796d6407fSRichard Henderson 
2938869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn)
293996d6407fSRichard Henderson {
294096d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
294196d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
294286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
2943eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
294496d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
294596d6407fSRichard Henderson 
294696d6407fSRichard Henderson     switch (ext2) {
294796d6407fSRichard Henderson     case 0:
294896d6407fSRichard Henderson     case 1:
294996d6407fSRichard Henderson         /* FSTW without modification.  */
295086f8d05fSRichard Henderson         return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
295196d6407fSRichard Henderson     case 2:
295296d6407fSRichard Henderson         /* LDW with modification.  */
295386f8d05fSRichard Henderson         return do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
295496d6407fSRichard Henderson     default:
295596d6407fSRichard Henderson         return gen_illegal(ctx);
295696d6407fSRichard Henderson     }
295796d6407fSRichard Henderson }
295896d6407fSRichard Henderson 
2959869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn)
296096d6407fSRichard Henderson {
2961eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
296296d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
296396d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
296486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
296596d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
296696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
296796d6407fSRichard Henderson 
296896d6407fSRichard Henderson     /* FSTW with modification.  */
296986f8d05fSRichard Henderson     return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
297096d6407fSRichard Henderson }
297196d6407fSRichard Henderson 
2972869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn)
297396d6407fSRichard Henderson {
297496d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
297596d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
297696d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
297796d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
297896d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
297996d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
298096d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
298186f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
298296d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
298396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
298496d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
298596d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
298696d6407fSRichard Henderson     int disp, scale;
298796d6407fSRichard Henderson 
298896d6407fSRichard Henderson     if (i == 0) {
298996d6407fSRichard Henderson         scale = (ua ? 2 : 0);
299096d6407fSRichard Henderson         disp = 0;
299196d6407fSRichard Henderson         modify = m;
299296d6407fSRichard Henderson     } else {
299396d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
299496d6407fSRichard Henderson         scale = 0;
299596d6407fSRichard Henderson         rx = 0;
299696d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
299796d6407fSRichard Henderson     }
299896d6407fSRichard Henderson 
299996d6407fSRichard Henderson     switch (ext3) {
300096d6407fSRichard Henderson     case 0: /* FLDW */
300186f8d05fSRichard Henderson         return do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify);
300296d6407fSRichard Henderson     case 4: /* FSTW */
300386f8d05fSRichard Henderson         return do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify);
300496d6407fSRichard Henderson     }
300596d6407fSRichard Henderson     return gen_illegal(ctx);
300696d6407fSRichard Henderson }
300796d6407fSRichard Henderson 
3008869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn)
300996d6407fSRichard Henderson {
301096d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
301196d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
301296d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
301396d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
301496d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
301596d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
301686f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
301796d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
301896d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
301996d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
302096d6407fSRichard Henderson     int disp, scale;
302196d6407fSRichard Henderson 
302296d6407fSRichard Henderson     if (i == 0) {
302396d6407fSRichard Henderson         scale = (ua ? 3 : 0);
302496d6407fSRichard Henderson         disp = 0;
302596d6407fSRichard Henderson         modify = m;
302696d6407fSRichard Henderson     } else {
302796d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
302896d6407fSRichard Henderson         scale = 0;
302996d6407fSRichard Henderson         rx = 0;
303096d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
303196d6407fSRichard Henderson     }
303296d6407fSRichard Henderson 
303396d6407fSRichard Henderson     switch (ext4) {
303496d6407fSRichard Henderson     case 0: /* FLDD */
303586f8d05fSRichard Henderson         return do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify);
303696d6407fSRichard Henderson     case 8: /* FSTD */
303786f8d05fSRichard Henderson         return do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify);
303896d6407fSRichard Henderson     default:
303996d6407fSRichard Henderson         return gen_illegal(ctx);
304096d6407fSRichard Henderson     }
304196d6407fSRichard Henderson }
304296d6407fSRichard Henderson 
3043869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn,
304498cd9ca7SRichard Henderson                                 bool is_true, bool is_imm, bool is_dw)
304598cd9ca7SRichard Henderson {
3046eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
304798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
304898cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
304998cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
305098cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3051eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv;
305298cd9ca7SRichard Henderson     DisasCond cond;
305398cd9ca7SRichard Henderson 
305498cd9ca7SRichard Henderson     nullify_over(ctx);
305598cd9ca7SRichard Henderson 
305698cd9ca7SRichard Henderson     if (is_imm) {
305798cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
305898cd9ca7SRichard Henderson     } else {
305998cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
306098cd9ca7SRichard Henderson     }
306198cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
306298cd9ca7SRichard Henderson     dest = get_temp(ctx);
306398cd9ca7SRichard Henderson 
3064eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
306598cd9ca7SRichard Henderson 
3066f764718dSRichard Henderson     sv = NULL;
306798cd9ca7SRichard Henderson     if (c == 6) {
306898cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
306998cd9ca7SRichard Henderson     }
307098cd9ca7SRichard Henderson 
307198cd9ca7SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
307298cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
307398cd9ca7SRichard Henderson }
307498cd9ca7SRichard Henderson 
3075869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn,
307698cd9ca7SRichard Henderson                                 bool is_true, bool is_imm)
307798cd9ca7SRichard Henderson {
3078eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
307998cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
308098cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
308198cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
308298cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3083eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv, cb_msb;
308498cd9ca7SRichard Henderson     DisasCond cond;
308598cd9ca7SRichard Henderson 
308698cd9ca7SRichard Henderson     nullify_over(ctx);
308798cd9ca7SRichard Henderson 
308898cd9ca7SRichard Henderson     if (is_imm) {
308998cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
309098cd9ca7SRichard Henderson     } else {
309198cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
309298cd9ca7SRichard Henderson     }
309398cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
309498cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3095f764718dSRichard Henderson     sv = NULL;
3096f764718dSRichard Henderson     cb_msb = NULL;
309798cd9ca7SRichard Henderson 
309898cd9ca7SRichard Henderson     switch (c) {
309998cd9ca7SRichard Henderson     default:
3100eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
310198cd9ca7SRichard Henderson         break;
310298cd9ca7SRichard Henderson     case 4: case 5:
310398cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3104eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3105eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
310698cd9ca7SRichard Henderson         break;
310798cd9ca7SRichard Henderson     case 6:
3108eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
310998cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
311098cd9ca7SRichard Henderson         break;
311198cd9ca7SRichard Henderson     }
311298cd9ca7SRichard Henderson 
311398cd9ca7SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
311498cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
311598cd9ca7SRichard Henderson }
311698cd9ca7SRichard Henderson 
3117869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn)
311898cd9ca7SRichard Henderson {
3119eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
312098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
312198cd9ca7SRichard Henderson     unsigned c = extract32(insn, 15, 1);
312298cd9ca7SRichard Henderson     unsigned r = extract32(insn, 16, 5);
312398cd9ca7SRichard Henderson     unsigned p = extract32(insn, 21, 5);
312498cd9ca7SRichard Henderson     unsigned i = extract32(insn, 26, 1);
3125eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
312698cd9ca7SRichard Henderson     DisasCond cond;
312798cd9ca7SRichard Henderson 
312898cd9ca7SRichard Henderson     nullify_over(ctx);
312998cd9ca7SRichard Henderson 
313098cd9ca7SRichard Henderson     tmp = tcg_temp_new();
313198cd9ca7SRichard Henderson     tcg_r = load_gpr(ctx, r);
313298cd9ca7SRichard Henderson     if (i) {
3133eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, tcg_r, p);
313498cd9ca7SRichard Henderson     } else {
3135eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
313698cd9ca7SRichard Henderson     }
313798cd9ca7SRichard Henderson 
313898cd9ca7SRichard Henderson     cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp);
313998cd9ca7SRichard Henderson     tcg_temp_free(tmp);
314098cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
314198cd9ca7SRichard Henderson }
314298cd9ca7SRichard Henderson 
3143869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm)
314498cd9ca7SRichard Henderson {
3145eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
314698cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
314798cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
314898cd9ca7SRichard Henderson     unsigned t = extract32(insn, 16, 5);
314998cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
3150eaa3783bSRichard Henderson     TCGv_reg dest;
315198cd9ca7SRichard Henderson     DisasCond cond;
315298cd9ca7SRichard Henderson 
315398cd9ca7SRichard Henderson     nullify_over(ctx);
315498cd9ca7SRichard Henderson 
315598cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
315698cd9ca7SRichard Henderson     if (is_imm) {
3157eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, low_sextract(t, 0, 5));
315898cd9ca7SRichard Henderson     } else if (t == 0) {
3159eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
316098cd9ca7SRichard Henderson     } else {
3161eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[t]);
316298cd9ca7SRichard Henderson     }
316398cd9ca7SRichard Henderson 
316498cd9ca7SRichard Henderson     cond = do_sed_cond(c, dest);
316598cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
316698cd9ca7SRichard Henderson }
316798cd9ca7SRichard Henderson 
3168869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn,
31690b1347d2SRichard Henderson                                     const DisasInsn *di)
31700b1347d2SRichard Henderson {
31710b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
31720b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
31730b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
31740b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
3175eaa3783bSRichard Henderson     TCGv_reg dest;
31760b1347d2SRichard Henderson 
31770b1347d2SRichard Henderson     if (c) {
31780b1347d2SRichard Henderson         nullify_over(ctx);
31790b1347d2SRichard Henderson     }
31800b1347d2SRichard Henderson 
31810b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
31820b1347d2SRichard Henderson     if (r1 == 0) {
3183eaa3783bSRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2));
3184eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
31850b1347d2SRichard Henderson     } else if (r1 == r2) {
31860b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3187eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2));
31880b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3189eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
31900b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
31910b1347d2SRichard Henderson     } else {
31920b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
31930b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
31940b1347d2SRichard Henderson 
3195eaa3783bSRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1));
3196eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
31970b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3198eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
31990b1347d2SRichard Henderson 
32000b1347d2SRichard Henderson         tcg_temp_free_i64(t);
32010b1347d2SRichard Henderson         tcg_temp_free_i64(s);
32020b1347d2SRichard Henderson     }
32030b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
32040b1347d2SRichard Henderson 
32050b1347d2SRichard Henderson     /* Install the new nullification.  */
32060b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
32070b1347d2SRichard Henderson     if (c) {
32080b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
32090b1347d2SRichard Henderson     }
3210869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
32110b1347d2SRichard Henderson }
32120b1347d2SRichard Henderson 
3213869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn,
32140b1347d2SRichard Henderson                                      const DisasInsn *di)
32150b1347d2SRichard Henderson {
32160b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
32170b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
32180b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
32190b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
32200b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
32210b1347d2SRichard Henderson     unsigned sa = 31 - cpos;
3222eaa3783bSRichard Henderson     TCGv_reg dest, t2;
32230b1347d2SRichard Henderson 
32240b1347d2SRichard Henderson     if (c) {
32250b1347d2SRichard Henderson         nullify_over(ctx);
32260b1347d2SRichard Henderson     }
32270b1347d2SRichard Henderson 
32280b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
32290b1347d2SRichard Henderson     t2 = load_gpr(ctx, r2);
32300b1347d2SRichard Henderson     if (r1 == r2) {
32310b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3232eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
32330b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3234eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
32350b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
32360b1347d2SRichard Henderson     } else if (r1 == 0) {
3237eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
32380b1347d2SRichard Henderson     } else {
3239eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3240eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
3241eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa);
32420b1347d2SRichard Henderson         tcg_temp_free(t0);
32430b1347d2SRichard Henderson     }
32440b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
32450b1347d2SRichard Henderson 
32460b1347d2SRichard Henderson     /* Install the new nullification.  */
32470b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
32480b1347d2SRichard Henderson     if (c) {
32490b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
32500b1347d2SRichard Henderson     }
3251869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
32520b1347d2SRichard Henderson }
32530b1347d2SRichard Henderson 
3254869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn,
32550b1347d2SRichard Henderson                                      const DisasInsn *di)
32560b1347d2SRichard Henderson {
32570b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
32580b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
32590b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
32600b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
32610b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
32620b1347d2SRichard Henderson     unsigned len = 32 - clen;
3263eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
32640b1347d2SRichard Henderson 
32650b1347d2SRichard Henderson     if (c) {
32660b1347d2SRichard Henderson         nullify_over(ctx);
32670b1347d2SRichard Henderson     }
32680b1347d2SRichard Henderson 
32690b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
32700b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
32710b1347d2SRichard Henderson     tmp = tcg_temp_new();
32720b1347d2SRichard Henderson 
32730b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3274eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
32750b1347d2SRichard Henderson     if (is_se) {
3276eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3277eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
32780b1347d2SRichard Henderson     } else {
3279eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3280eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
32810b1347d2SRichard Henderson     }
32820b1347d2SRichard Henderson     tcg_temp_free(tmp);
32830b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
32840b1347d2SRichard Henderson 
32850b1347d2SRichard Henderson     /* Install the new nullification.  */
32860b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
32870b1347d2SRichard Henderson     if (c) {
32880b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
32890b1347d2SRichard Henderson     }
3290869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
32910b1347d2SRichard Henderson }
32920b1347d2SRichard Henderson 
3293869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn,
32940b1347d2SRichard Henderson                                      const DisasInsn *di)
32950b1347d2SRichard Henderson {
32960b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
32970b1347d2SRichard Henderson     unsigned pos = extract32(insn, 5, 5);
32980b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
32990b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
33000b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
33010b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
33020b1347d2SRichard Henderson     unsigned len = 32 - clen;
33030b1347d2SRichard Henderson     unsigned cpos = 31 - pos;
3304eaa3783bSRichard Henderson     TCGv_reg dest, src;
33050b1347d2SRichard Henderson 
33060b1347d2SRichard Henderson     if (c) {
33070b1347d2SRichard Henderson         nullify_over(ctx);
33080b1347d2SRichard Henderson     }
33090b1347d2SRichard Henderson 
33100b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
33110b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
33120b1347d2SRichard Henderson     if (is_se) {
3313eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
33140b1347d2SRichard Henderson     } else {
3315eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
33160b1347d2SRichard Henderson     }
33170b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
33180b1347d2SRichard Henderson 
33190b1347d2SRichard Henderson     /* Install the new nullification.  */
33200b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
33210b1347d2SRichard Henderson     if (c) {
33220b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
33230b1347d2SRichard Henderson     }
3324869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
33250b1347d2SRichard Henderson }
33260b1347d2SRichard Henderson 
33270b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = {
33280b1347d2SRichard Henderson     { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar },
33290b1347d2SRichard Henderson     { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm },
33300b1347d2SRichard Henderson     { 0xd0001000u, 0xfc001be0u, trans_extrw_sar },
33310b1347d2SRichard Henderson     { 0xd0001800u, 0xfc001800u, trans_extrw_imm },
33320b1347d2SRichard Henderson };
33330b1347d2SRichard Henderson 
3334869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn,
33350b1347d2SRichard Henderson                                       const DisasInsn *di)
33360b1347d2SRichard Henderson {
33370b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
33380b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
33390b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
33400b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
3341eaa3783bSRichard Henderson     target_sreg val = low_sextract(insn, 16, 5);
33420b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
33430b1347d2SRichard Henderson     unsigned len = 32 - clen;
3344eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3345eaa3783bSRichard Henderson     TCGv_reg dest;
33460b1347d2SRichard Henderson 
33470b1347d2SRichard Henderson     if (c) {
33480b1347d2SRichard Henderson         nullify_over(ctx);
33490b1347d2SRichard Henderson     }
33500b1347d2SRichard Henderson     if (cpos + len > 32) {
33510b1347d2SRichard Henderson         len = 32 - cpos;
33520b1347d2SRichard Henderson     }
33530b1347d2SRichard Henderson 
33540b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
33550b1347d2SRichard Henderson     mask0 = deposit64(0, cpos, len, val);
33560b1347d2SRichard Henderson     mask1 = deposit64(-1, cpos, len, val);
33570b1347d2SRichard Henderson 
33580b1347d2SRichard Henderson     if (nz) {
3359eaa3783bSRichard Henderson         TCGv_reg src = load_gpr(ctx, rt);
33600b1347d2SRichard Henderson         if (mask1 != -1) {
3361eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
33620b1347d2SRichard Henderson             src = dest;
33630b1347d2SRichard Henderson         }
3364eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
33650b1347d2SRichard Henderson     } else {
3366eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
33670b1347d2SRichard Henderson     }
33680b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
33690b1347d2SRichard Henderson 
33700b1347d2SRichard Henderson     /* Install the new nullification.  */
33710b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
33720b1347d2SRichard Henderson     if (c) {
33730b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
33740b1347d2SRichard Henderson     }
3375869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
33760b1347d2SRichard Henderson }
33770b1347d2SRichard Henderson 
3378869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn,
33790b1347d2SRichard Henderson                                     const DisasInsn *di)
33800b1347d2SRichard Henderson {
33810b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
33820b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
33830b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
33840b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
33850b1347d2SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
33860b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
33870b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
33880b1347d2SRichard Henderson     unsigned len = 32 - clen;
3389eaa3783bSRichard Henderson     TCGv_reg dest, val;
33900b1347d2SRichard Henderson 
33910b1347d2SRichard Henderson     if (c) {
33920b1347d2SRichard Henderson         nullify_over(ctx);
33930b1347d2SRichard Henderson     }
33940b1347d2SRichard Henderson     if (cpos + len > 32) {
33950b1347d2SRichard Henderson         len = 32 - cpos;
33960b1347d2SRichard Henderson     }
33970b1347d2SRichard Henderson 
33980b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
33990b1347d2SRichard Henderson     val = load_gpr(ctx, rr);
34000b1347d2SRichard Henderson     if (rs == 0) {
3401eaa3783bSRichard Henderson         tcg_gen_deposit_z_reg(dest, val, cpos, len);
34020b1347d2SRichard Henderson     } else {
3403eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len);
34040b1347d2SRichard Henderson     }
34050b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34060b1347d2SRichard Henderson 
34070b1347d2SRichard Henderson     /* Install the new nullification.  */
34080b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34090b1347d2SRichard Henderson     if (c) {
34100b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34110b1347d2SRichard Henderson     }
3412869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
34130b1347d2SRichard Henderson }
34140b1347d2SRichard Henderson 
3415869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn,
34160b1347d2SRichard Henderson                                     const DisasInsn *di)
34170b1347d2SRichard Henderson {
34180b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
34190b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
34200b1347d2SRichard Henderson     unsigned i = extract32(insn, 12, 1);
34210b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34220b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
34230b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
34240b1347d2SRichard Henderson     unsigned len = 32 - clen;
3425eaa3783bSRichard Henderson     TCGv_reg val, mask, tmp, shift, dest;
34260b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
34270b1347d2SRichard Henderson 
34280b1347d2SRichard Henderson     if (c) {
34290b1347d2SRichard Henderson         nullify_over(ctx);
34300b1347d2SRichard Henderson     }
34310b1347d2SRichard Henderson 
34320b1347d2SRichard Henderson     if (i) {
34330b1347d2SRichard Henderson         val = load_const(ctx, low_sextract(insn, 16, 5));
34340b1347d2SRichard Henderson     } else {
34350b1347d2SRichard Henderson         val = load_gpr(ctx, extract32(insn, 16, 5));
34360b1347d2SRichard Henderson     }
34370b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34380b1347d2SRichard Henderson     shift = tcg_temp_new();
34390b1347d2SRichard Henderson     tmp = tcg_temp_new();
34400b1347d2SRichard Henderson 
34410b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3442eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
34430b1347d2SRichard Henderson 
3444eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3445eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
34460b1347d2SRichard Henderson     if (rs) {
3447eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3448eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3449eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3450eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
34510b1347d2SRichard Henderson     } else {
3452eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
34530b1347d2SRichard Henderson     }
34540b1347d2SRichard Henderson     tcg_temp_free(shift);
34550b1347d2SRichard Henderson     tcg_temp_free(mask);
34560b1347d2SRichard Henderson     tcg_temp_free(tmp);
34570b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34580b1347d2SRichard Henderson 
34590b1347d2SRichard Henderson     /* Install the new nullification.  */
34600b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34610b1347d2SRichard Henderson     if (c) {
34620b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34630b1347d2SRichard Henderson     }
3464869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
34650b1347d2SRichard Henderson }
34660b1347d2SRichard Henderson 
34670b1347d2SRichard Henderson static const DisasInsn table_depw[] = {
34680b1347d2SRichard Henderson     { 0xd4000000u, 0xfc000be0u, trans_depw_sar },
34690b1347d2SRichard Henderson     { 0xd4000800u, 0xfc001800u, trans_depw_imm },
34700b1347d2SRichard Henderson     { 0xd4001800u, 0xfc001800u, trans_depw_imm_c },
34710b1347d2SRichard Henderson };
34720b1347d2SRichard Henderson 
3473869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l)
347498cd9ca7SRichard Henderson {
347598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
347698cd9ca7SRichard Henderson     unsigned b = extract32(insn, 21, 5);
3477eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
3478*660eefe1SRichard Henderson     TCGv_reg tmp;
347998cd9ca7SRichard Henderson 
348098cd9ca7SRichard Henderson     /* unsigned s = low_uextract(insn, 13, 3); */
348198cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
348298cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
348398cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
348498cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
348598cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
348698cd9ca7SRichard Henderson 
3487*660eefe1SRichard Henderson #ifdef CONFIG_USER_ONLY
348898cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
348998cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
349098cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
349198cd9ca7SRichard Henderson     if (b == 0) {
349298cd9ca7SRichard Henderson         return do_dbranch(ctx, disp, is_l ? 31 : 0, n);
349398cd9ca7SRichard Henderson     }
3494*660eefe1SRichard Henderson #endif
3495*660eefe1SRichard Henderson 
3496*660eefe1SRichard Henderson     tmp = get_temp(ctx);
3497*660eefe1SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp);
3498*660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3499*660eefe1SRichard Henderson     return do_ibranch(ctx, tmp, is_l ? 31 : 0, n);
350098cd9ca7SRichard Henderson }
350198cd9ca7SRichard Henderson 
3502869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn,
350398cd9ca7SRichard Henderson                               const DisasInsn *di)
350498cd9ca7SRichard Henderson {
350598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
350698cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3507eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
350898cd9ca7SRichard Henderson 
350998cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n);
351098cd9ca7SRichard Henderson }
351198cd9ca7SRichard Henderson 
3512869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn,
351398cd9ca7SRichard Henderson                                    const DisasInsn *di)
351498cd9ca7SRichard Henderson {
351598cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
3516eaa3783bSRichard Henderson     target_sreg disp = assemble_22(insn);
351798cd9ca7SRichard Henderson 
351898cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n);
351998cd9ca7SRichard Henderson }
352098cd9ca7SRichard Henderson 
3521869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn,
352298cd9ca7SRichard Henderson                                const DisasInsn *di)
352398cd9ca7SRichard Henderson {
352498cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
352598cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
352698cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3527eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
352898cd9ca7SRichard Henderson 
3529eaa3783bSRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3);
3530eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3531*660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
353298cd9ca7SRichard Henderson     return do_ibranch(ctx, tmp, link, n);
353398cd9ca7SRichard Henderson }
353498cd9ca7SRichard Henderson 
3535869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn,
353698cd9ca7SRichard Henderson                               const DisasInsn *di)
353798cd9ca7SRichard Henderson {
353898cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
353998cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
354098cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3541eaa3783bSRichard Henderson     TCGv_reg dest;
354298cd9ca7SRichard Henderson 
354398cd9ca7SRichard Henderson     if (rx == 0) {
354498cd9ca7SRichard Henderson         dest = load_gpr(ctx, rb);
354598cd9ca7SRichard Henderson     } else {
354698cd9ca7SRichard Henderson         dest = get_temp(ctx);
3547eaa3783bSRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3);
3548eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb));
354998cd9ca7SRichard Henderson     }
3550*660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
355198cd9ca7SRichard Henderson     return do_ibranch(ctx, dest, 0, n);
355298cd9ca7SRichard Henderson }
355398cd9ca7SRichard Henderson 
3554869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn,
355598cd9ca7SRichard Henderson                                const DisasInsn *di)
355698cd9ca7SRichard Henderson {
355798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
355898cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
355998cd9ca7SRichard Henderson     unsigned link = extract32(insn, 13, 1) ? 2 : 0;
3560*660eefe1SRichard Henderson     TCGv_reg dest;
356198cd9ca7SRichard Henderson 
3562*660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3563*660eefe1SRichard Henderson     return do_ibranch(ctx, dest, link, n);
356498cd9ca7SRichard Henderson }
356598cd9ca7SRichard Henderson 
356698cd9ca7SRichard Henderson static const DisasInsn table_branch[] = {
356798cd9ca7SRichard Henderson     { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */
356898cd9ca7SRichard Henderson     { 0xe800a000u, 0xfc00e000u, trans_bl_long },
356998cd9ca7SRichard Henderson     { 0xe8004000u, 0xfc00fffdu, trans_blr },
357098cd9ca7SRichard Henderson     { 0xe800c000u, 0xfc00fffdu, trans_bv },
357198cd9ca7SRichard Henderson     { 0xe800d000u, 0xfc00dffcu, trans_bve },
357298cd9ca7SRichard Henderson };
357398cd9ca7SRichard Henderson 
3574869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3575ebe9383cSRichard Henderson                                       const DisasInsn *di)
3576ebe9383cSRichard Henderson {
3577ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3578ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3579eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3580ebe9383cSRichard Henderson }
3581ebe9383cSRichard Henderson 
3582869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3583ebe9383cSRichard Henderson                                       const DisasInsn *di)
3584ebe9383cSRichard Henderson {
3585ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3586ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3587eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3588ebe9383cSRichard Henderson }
3589ebe9383cSRichard Henderson 
3590869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn,
3591ebe9383cSRichard Henderson                                    const DisasInsn *di)
3592ebe9383cSRichard Henderson {
3593ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3594ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3595eff235ebSPaolo Bonzini     return do_fop_ded(ctx, rt, ra, di->f.ded);
3596ebe9383cSRichard Henderson }
3597ebe9383cSRichard Henderson 
3598869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3599ebe9383cSRichard Henderson                                       const DisasInsn *di)
3600ebe9383cSRichard Henderson {
3601ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3602ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3603eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3604ebe9383cSRichard Henderson }
3605ebe9383cSRichard Henderson 
3606869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3607ebe9383cSRichard Henderson                                       const DisasInsn *di)
3608ebe9383cSRichard Henderson {
3609ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3610ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3611eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3612ebe9383cSRichard Henderson }
3613ebe9383cSRichard Henderson 
3614869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3615ebe9383cSRichard Henderson                                       const DisasInsn *di)
3616ebe9383cSRichard Henderson {
3617ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3618ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3619eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3620ebe9383cSRichard Henderson }
3621ebe9383cSRichard Henderson 
3622869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3623ebe9383cSRichard Henderson                                       const DisasInsn *di)
3624ebe9383cSRichard Henderson {
3625ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3626ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3627eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3628ebe9383cSRichard Henderson }
3629ebe9383cSRichard Henderson 
3630869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3631ebe9383cSRichard Henderson                                        const DisasInsn *di)
3632ebe9383cSRichard Henderson {
3633ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3634ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3635ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3636eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3637ebe9383cSRichard Henderson }
3638ebe9383cSRichard Henderson 
3639869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3640ebe9383cSRichard Henderson                                        const DisasInsn *di)
3641ebe9383cSRichard Henderson {
3642ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3643ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3644ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3645eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3646ebe9383cSRichard Henderson }
3647ebe9383cSRichard Henderson 
3648869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn,
3649ebe9383cSRichard Henderson                                     const DisasInsn *di)
3650ebe9383cSRichard Henderson {
3651ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3652ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3653ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3654eff235ebSPaolo Bonzini     return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
3655ebe9383cSRichard Henderson }
3656ebe9383cSRichard Henderson 
3657ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3658ebe9383cSRichard Henderson {
3659ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3660ebe9383cSRichard Henderson }
3661ebe9383cSRichard Henderson 
3662ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3663ebe9383cSRichard Henderson {
3664ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3665ebe9383cSRichard Henderson }
3666ebe9383cSRichard Henderson 
3667ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3668ebe9383cSRichard Henderson {
3669ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3670ebe9383cSRichard Henderson }
3671ebe9383cSRichard Henderson 
3672ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3673ebe9383cSRichard Henderson {
3674ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3675ebe9383cSRichard Henderson }
3676ebe9383cSRichard Henderson 
3677ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3678ebe9383cSRichard Henderson {
3679ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3680ebe9383cSRichard Henderson }
3681ebe9383cSRichard Henderson 
3682ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3683ebe9383cSRichard Henderson {
3684ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3685ebe9383cSRichard Henderson }
3686ebe9383cSRichard Henderson 
3687ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3688ebe9383cSRichard Henderson {
3689ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3690ebe9383cSRichard Henderson }
3691ebe9383cSRichard Henderson 
3692ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3693ebe9383cSRichard Henderson {
3694ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3695ebe9383cSRichard Henderson }
3696ebe9383cSRichard Henderson 
3697869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
3698ebe9383cSRichard Henderson                                unsigned y, unsigned c)
3699ebe9383cSRichard Henderson {
3700ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3701ebe9383cSRichard Henderson 
3702ebe9383cSRichard Henderson     nullify_over(ctx);
3703ebe9383cSRichard Henderson 
3704ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
3705ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
3706ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3707ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3708ebe9383cSRichard Henderson 
3709ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3710ebe9383cSRichard Henderson 
3711ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
3712ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
3713ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3714ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3715ebe9383cSRichard Henderson 
3716869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3717ebe9383cSRichard Henderson }
3718ebe9383cSRichard Henderson 
3719869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
3720ebe9383cSRichard Henderson                                      const DisasInsn *di)
3721ebe9383cSRichard Henderson {
3722ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3723ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3724ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3725ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3726ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
3727ebe9383cSRichard Henderson }
3728ebe9383cSRichard Henderson 
3729869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
3730ebe9383cSRichard Henderson                                      const DisasInsn *di)
3731ebe9383cSRichard Henderson {
3732ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3733ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3734ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3735ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3736ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
3737ebe9383cSRichard Henderson }
3738ebe9383cSRichard Henderson 
3739869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn,
3740ebe9383cSRichard Henderson                                   const DisasInsn *di)
3741ebe9383cSRichard Henderson {
3742ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3743ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3744ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3745ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3746ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
3747ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
3748ebe9383cSRichard Henderson 
3749ebe9383cSRichard Henderson     nullify_over(ctx);
3750ebe9383cSRichard Henderson 
3751ebe9383cSRichard Henderson     ta = load_frd0(ra);
3752ebe9383cSRichard Henderson     tb = load_frd0(rb);
3753ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3754ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3755ebe9383cSRichard Henderson 
3756ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
3757ebe9383cSRichard Henderson 
3758ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
3759ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
3760ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3761ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3762ebe9383cSRichard Henderson 
3763869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3764ebe9383cSRichard Henderson }
3765ebe9383cSRichard Henderson 
3766869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn,
3767ebe9383cSRichard Henderson                                    const DisasInsn *di)
3768ebe9383cSRichard Henderson {
3769ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
3770ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
3771eaa3783bSRichard Henderson     TCGv_reg t;
3772ebe9383cSRichard Henderson 
3773ebe9383cSRichard Henderson     nullify_over(ctx);
3774ebe9383cSRichard Henderson 
3775ebe9383cSRichard Henderson     t = tcg_temp_new();
3776eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3777eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
3778ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3779ebe9383cSRichard Henderson     tcg_temp_free(t);
3780ebe9383cSRichard Henderson 
3781869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3782ebe9383cSRichard Henderson }
3783ebe9383cSRichard Henderson 
3784869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn,
3785ebe9383cSRichard Henderson                                    const DisasInsn *di)
3786ebe9383cSRichard Henderson {
3787ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
3788ebe9383cSRichard Henderson     int mask;
3789ebe9383cSRichard Henderson     bool inv = false;
3790eaa3783bSRichard Henderson     TCGv_reg t;
3791ebe9383cSRichard Henderson 
3792ebe9383cSRichard Henderson     nullify_over(ctx);
3793ebe9383cSRichard Henderson 
3794ebe9383cSRichard Henderson     t = tcg_temp_new();
3795eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
3796ebe9383cSRichard Henderson 
3797ebe9383cSRichard Henderson     switch (c) {
3798ebe9383cSRichard Henderson     case 0: /* simple */
3799eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
3800ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
3801ebe9383cSRichard Henderson         goto done;
3802ebe9383cSRichard Henderson     case 2: /* rej */
3803ebe9383cSRichard Henderson         inv = true;
3804ebe9383cSRichard Henderson         /* fallthru */
3805ebe9383cSRichard Henderson     case 1: /* acc */
3806ebe9383cSRichard Henderson         mask = 0x43ff800;
3807ebe9383cSRichard Henderson         break;
3808ebe9383cSRichard Henderson     case 6: /* rej8 */
3809ebe9383cSRichard Henderson         inv = true;
3810ebe9383cSRichard Henderson         /* fallthru */
3811ebe9383cSRichard Henderson     case 5: /* acc8 */
3812ebe9383cSRichard Henderson         mask = 0x43f8000;
3813ebe9383cSRichard Henderson         break;
3814ebe9383cSRichard Henderson     case 9: /* acc6 */
3815ebe9383cSRichard Henderson         mask = 0x43e0000;
3816ebe9383cSRichard Henderson         break;
3817ebe9383cSRichard Henderson     case 13: /* acc4 */
3818ebe9383cSRichard Henderson         mask = 0x4380000;
3819ebe9383cSRichard Henderson         break;
3820ebe9383cSRichard Henderson     case 17: /* acc2 */
3821ebe9383cSRichard Henderson         mask = 0x4200000;
3822ebe9383cSRichard Henderson         break;
3823ebe9383cSRichard Henderson     default:
3824ebe9383cSRichard Henderson         return gen_illegal(ctx);
3825ebe9383cSRichard Henderson     }
3826ebe9383cSRichard Henderson     if (inv) {
3827eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
3828eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
3829ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
3830ebe9383cSRichard Henderson     } else {
3831eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
3832ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
3833ebe9383cSRichard Henderson     }
3834ebe9383cSRichard Henderson  done:
3835869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3836ebe9383cSRichard Henderson }
3837ebe9383cSRichard Henderson 
3838869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn,
3839ebe9383cSRichard Henderson                                  const DisasInsn *di)
3840ebe9383cSRichard Henderson {
3841ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3842ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3843ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3844ebe9383cSRichard Henderson     TCGv_i64 a, b;
3845ebe9383cSRichard Henderson 
3846ebe9383cSRichard Henderson     nullify_over(ctx);
3847ebe9383cSRichard Henderson 
3848ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
3849ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
3850ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
3851ebe9383cSRichard Henderson     save_frd(rt, a);
3852ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
3853ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
3854ebe9383cSRichard Henderson 
3855869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3856ebe9383cSRichard Henderson }
3857ebe9383cSRichard Henderson 
3858eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
3859eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
3860ebe9383cSRichard Henderson 
3861eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
3862eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
3863eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
3864eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
3865ebe9383cSRichard Henderson 
3866ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
3867ebe9383cSRichard Henderson     /* floating point class zero */
3868ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
3869ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
3870ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
3871ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
3872ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
3873ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
3874ebe9383cSRichard Henderson 
3875ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
3876ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
3877ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
3878ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
3879ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
3880ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
3881ebe9383cSRichard Henderson 
3882ebe9383cSRichard Henderson     /* floating point class three */
3883ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
3884ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
3885ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
3886ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
3887ebe9383cSRichard Henderson 
3888ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
3889ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
3890ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
3891ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
3892ebe9383cSRichard Henderson 
3893ebe9383cSRichard Henderson     /* floating point class one */
3894ebe9383cSRichard Henderson     /* float/float */
3895ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
3896ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
3897ebe9383cSRichard Henderson     /* int/float */
3898ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
3899ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
3900ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
3901ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
3902ebe9383cSRichard Henderson     /* float/int */
3903ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
3904ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
3905ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
3906ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
3907ebe9383cSRichard Henderson     /* float/int truncate */
3908ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
3909ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
3910ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
3911ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
3912ebe9383cSRichard Henderson     /* uint/float */
3913ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
3914ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
3915ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
3916ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
3917ebe9383cSRichard Henderson     /* float/uint */
3918ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
3919ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
3920ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
3921ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
3922ebe9383cSRichard Henderson     /* float/uint truncate */
3923ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
3924ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
3925ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
3926ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
3927ebe9383cSRichard Henderson 
3928ebe9383cSRichard Henderson     /* floating point class two */
3929ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
3930ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
3931ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
3932ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
3933ebe9383cSRichard Henderson 
3934ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
3935ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
3936ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
3937ebe9383cSRichard Henderson };
3938ebe9383cSRichard Henderson 
3939ebe9383cSRichard Henderson #undef FOP_WEW
3940ebe9383cSRichard Henderson #undef FOP_DEW
3941ebe9383cSRichard Henderson #undef FOP_WED
3942ebe9383cSRichard Henderson #undef FOP_WEWW
3943eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
3944eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
3945eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
3946eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
3947ebe9383cSRichard Henderson 
3948ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
3949ebe9383cSRichard Henderson     /* floating point class zero */
3950ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
3951ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
3952ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
3953ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
3954ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
3955ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
3956ebe9383cSRichard Henderson 
3957ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
3958ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
3959ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
3960ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
3961ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
3962ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
3963ebe9383cSRichard Henderson 
3964ebe9383cSRichard Henderson     /* floating point class three */
3965ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
3966ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
3967ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
3968ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
3969ebe9383cSRichard Henderson 
3970ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
3971ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
3972ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
3973ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
3974ebe9383cSRichard Henderson 
3975ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
3976ebe9383cSRichard Henderson 
3977ebe9383cSRichard Henderson     /* floating point class one */
3978ebe9383cSRichard Henderson     /* float/float */
3979ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
3980ebe9383cSRichard Henderson     { 0x38002200, 0xfc1fffc0, FOP_DEW = gen_helper_fcnv_s_d },
3981ebe9383cSRichard Henderson     /* int/float */
3982ebe9383cSRichard Henderson     { 0x38008200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_w_s },
3983ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
3984ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
3985ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
3986ebe9383cSRichard Henderson     /* float/int */
3987ebe9383cSRichard Henderson     { 0x38010200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_w },
3988ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
3989ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
3990ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
3991ebe9383cSRichard Henderson     /* float/int truncate */
3992ebe9383cSRichard Henderson     { 0x38018200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_w },
3993ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
3994ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
3995ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
3996ebe9383cSRichard Henderson     /* uint/float */
3997ebe9383cSRichard Henderson     { 0x38028200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_uw_s },
3998ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
3999ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
4000ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4001ebe9383cSRichard Henderson     /* float/uint */
4002ebe9383cSRichard Henderson     { 0x38030200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_uw },
4003ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
4004ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
4005ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4006ebe9383cSRichard Henderson     /* float/uint truncate */
4007ebe9383cSRichard Henderson     { 0x38038200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_uw },
4008ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
4009ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
4010ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4011ebe9383cSRichard Henderson 
4012ebe9383cSRichard Henderson     /* floating point class two */
4013ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
4014ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
4015ebe9383cSRichard Henderson };
4016ebe9383cSRichard Henderson 
4017ebe9383cSRichard Henderson #undef FOP_WEW
4018ebe9383cSRichard Henderson #undef FOP_DEW
4019ebe9383cSRichard Henderson #undef FOP_WED
4020ebe9383cSRichard Henderson #undef FOP_WEWW
4021ebe9383cSRichard Henderson #undef FOP_DED
4022ebe9383cSRichard Henderson #undef FOP_DEDD
4023ebe9383cSRichard Henderson 
4024ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4025ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4026ebe9383cSRichard Henderson {
4027ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4028ebe9383cSRichard Henderson }
4029ebe9383cSRichard Henderson 
4030869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx,
4031869051eaSRichard Henderson                                    uint32_t insn, bool is_sub)
4032ebe9383cSRichard Henderson {
4033ebe9383cSRichard Henderson     unsigned tm = extract32(insn, 0, 5);
4034ebe9383cSRichard Henderson     unsigned f = extract32(insn, 5, 1);
4035ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 6, 5);
4036ebe9383cSRichard Henderson     unsigned ta = extract32(insn, 11, 5);
4037ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4038ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4039ebe9383cSRichard Henderson 
4040ebe9383cSRichard Henderson     nullify_over(ctx);
4041ebe9383cSRichard Henderson 
4042ebe9383cSRichard Henderson     /* Independent multiply & add/sub, with undefined behaviour
4043ebe9383cSRichard Henderson        if outputs overlap inputs.  */
4044ebe9383cSRichard Henderson     if (f == 0) {
4045ebe9383cSRichard Henderson         tm = fmpyadd_s_reg(tm);
4046ebe9383cSRichard Henderson         ra = fmpyadd_s_reg(ra);
4047ebe9383cSRichard Henderson         ta = fmpyadd_s_reg(ta);
4048ebe9383cSRichard Henderson         rm2 = fmpyadd_s_reg(rm2);
4049ebe9383cSRichard Henderson         rm1 = fmpyadd_s_reg(rm1);
4050ebe9383cSRichard Henderson         do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4051ebe9383cSRichard Henderson         do_fop_weww(ctx, ta, ta, ra,
4052ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4053ebe9383cSRichard Henderson     } else {
4054ebe9383cSRichard Henderson         do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d);
4055ebe9383cSRichard Henderson         do_fop_dedd(ctx, ta, ta, ra,
4056ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4057ebe9383cSRichard Henderson     }
4058ebe9383cSRichard Henderson 
4059869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4060ebe9383cSRichard Henderson }
4061ebe9383cSRichard Henderson 
4062869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
4063ebe9383cSRichard Henderson                                       const DisasInsn *di)
4064ebe9383cSRichard Henderson {
4065ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4066ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4067ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
4068ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
4069ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4070ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
4071ebe9383cSRichard Henderson 
4072ebe9383cSRichard Henderson     nullify_over(ctx);
4073ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
4074ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
4075ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
4076ebe9383cSRichard Henderson 
4077ebe9383cSRichard Henderson     if (neg) {
4078ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
4079ebe9383cSRichard Henderson     } else {
4080ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
4081ebe9383cSRichard Henderson     }
4082ebe9383cSRichard Henderson 
4083ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
4084ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
4085ebe9383cSRichard Henderson     save_frw_i32(rt, a);
4086ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
4087869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4088ebe9383cSRichard Henderson }
4089ebe9383cSRichard Henderson 
4090869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
4091ebe9383cSRichard Henderson                                       const DisasInsn *di)
4092ebe9383cSRichard Henderson {
4093ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4094ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4095ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4096ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4097ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4098ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
4099ebe9383cSRichard Henderson 
4100ebe9383cSRichard Henderson     nullify_over(ctx);
4101ebe9383cSRichard Henderson     a = load_frd0(rm1);
4102ebe9383cSRichard Henderson     b = load_frd0(rm2);
4103ebe9383cSRichard Henderson     c = load_frd0(ra3);
4104ebe9383cSRichard Henderson 
4105ebe9383cSRichard Henderson     if (neg) {
4106ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
4107ebe9383cSRichard Henderson     } else {
4108ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
4109ebe9383cSRichard Henderson     }
4110ebe9383cSRichard Henderson 
4111ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4112ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
4113ebe9383cSRichard Henderson     save_frd(rt, a);
4114ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4115869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4116ebe9383cSRichard Henderson }
4117ebe9383cSRichard Henderson 
4118ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
4119ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
4120ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
4121ebe9383cSRichard Henderson };
4122ebe9383cSRichard Henderson 
4123869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn,
412461766fe9SRichard Henderson                                          const DisasInsn table[], size_t n)
412561766fe9SRichard Henderson {
412661766fe9SRichard Henderson     size_t i;
412761766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
412861766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
412961766fe9SRichard Henderson             return table[i].trans(ctx, insn, &table[i]);
413061766fe9SRichard Henderson         }
413161766fe9SRichard Henderson     }
413261766fe9SRichard Henderson     return gen_illegal(ctx);
413361766fe9SRichard Henderson }
413461766fe9SRichard Henderson 
413561766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
413661766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
413761766fe9SRichard Henderson 
4138869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn)
413961766fe9SRichard Henderson {
414061766fe9SRichard Henderson     uint32_t opc = extract32(insn, 26, 6);
414161766fe9SRichard Henderson 
414261766fe9SRichard Henderson     switch (opc) {
414398a9cb79SRichard Henderson     case 0x00: /* system op */
414498a9cb79SRichard Henderson         return translate_table(ctx, insn, table_system);
414598a9cb79SRichard Henderson     case 0x01:
414698a9cb79SRichard Henderson         return translate_table(ctx, insn, table_mem_mgmt);
4147b2167459SRichard Henderson     case 0x02:
4148b2167459SRichard Henderson         return translate_table(ctx, insn, table_arith_log);
414996d6407fSRichard Henderson     case 0x03:
415096d6407fSRichard Henderson         return translate_table(ctx, insn, table_index_mem);
4151ebe9383cSRichard Henderson     case 0x06:
4152ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, false);
4153b2167459SRichard Henderson     case 0x08:
4154b2167459SRichard Henderson         return trans_ldil(ctx, insn);
415596d6407fSRichard Henderson     case 0x09:
415696d6407fSRichard Henderson         return trans_copr_w(ctx, insn);
4157b2167459SRichard Henderson     case 0x0A:
4158b2167459SRichard Henderson         return trans_addil(ctx, insn);
415996d6407fSRichard Henderson     case 0x0B:
416096d6407fSRichard Henderson         return trans_copr_dw(ctx, insn);
4161ebe9383cSRichard Henderson     case 0x0C:
4162ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0c);
4163b2167459SRichard Henderson     case 0x0D:
4164b2167459SRichard Henderson         return trans_ldo(ctx, insn);
4165ebe9383cSRichard Henderson     case 0x0E:
4166ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0e);
416796d6407fSRichard Henderson 
416896d6407fSRichard Henderson     case 0x10:
416996d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_UB);
417096d6407fSRichard Henderson     case 0x11:
417196d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUW);
417296d6407fSRichard Henderson     case 0x12:
417396d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUL);
417496d6407fSRichard Henderson     case 0x13:
417596d6407fSRichard Henderson         return trans_load(ctx, insn, true, MO_TEUL);
417696d6407fSRichard Henderson     case 0x16:
417796d6407fSRichard Henderson         return trans_fload_mod(ctx, insn);
417896d6407fSRichard Henderson     case 0x17:
417996d6407fSRichard Henderson         return trans_load_w(ctx, insn);
418096d6407fSRichard Henderson     case 0x18:
418196d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_UB);
418296d6407fSRichard Henderson     case 0x19:
418396d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUW);
418496d6407fSRichard Henderson     case 0x1A:
418596d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUL);
418696d6407fSRichard Henderson     case 0x1B:
418796d6407fSRichard Henderson         return trans_store(ctx, insn, true, MO_TEUL);
418896d6407fSRichard Henderson     case 0x1E:
418996d6407fSRichard Henderson         return trans_fstore_mod(ctx, insn);
419096d6407fSRichard Henderson     case 0x1F:
419196d6407fSRichard Henderson         return trans_store_w(ctx, insn);
419296d6407fSRichard Henderson 
419398cd9ca7SRichard Henderson     case 0x20:
419498cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, false);
419598cd9ca7SRichard Henderson     case 0x21:
419698cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, true, false);
419798cd9ca7SRichard Henderson     case 0x22:
419898cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, false);
419998cd9ca7SRichard Henderson     case 0x23:
420098cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, true, false);
4201b2167459SRichard Henderson     case 0x24:
4202b2167459SRichard Henderson         return trans_cmpiclr(ctx, insn);
4203b2167459SRichard Henderson     case 0x25:
4204b2167459SRichard Henderson         return trans_subi(ctx, insn);
4205ebe9383cSRichard Henderson     case 0x26:
4206ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, true);
420798cd9ca7SRichard Henderson     case 0x27:
420898cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, true);
420998cd9ca7SRichard Henderson     case 0x28:
421098cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, false);
421198cd9ca7SRichard Henderson     case 0x29:
421298cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, true);
421398cd9ca7SRichard Henderson     case 0x2A:
421498cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, false);
421598cd9ca7SRichard Henderson     case 0x2B:
421698cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, true);
4217b2167459SRichard Henderson     case 0x2C:
4218b2167459SRichard Henderson     case 0x2D:
4219b2167459SRichard Henderson         return trans_addi(ctx, insn);
4220ebe9383cSRichard Henderson     case 0x2E:
4221ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_fp_fused);
422298cd9ca7SRichard Henderson     case 0x2F:
422398cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, true);
422496d6407fSRichard Henderson 
422598cd9ca7SRichard Henderson     case 0x30:
422698cd9ca7SRichard Henderson     case 0x31:
422798cd9ca7SRichard Henderson         return trans_bb(ctx, insn);
422898cd9ca7SRichard Henderson     case 0x32:
422998cd9ca7SRichard Henderson         return trans_movb(ctx, insn, false);
423098cd9ca7SRichard Henderson     case 0x33:
423198cd9ca7SRichard Henderson         return trans_movb(ctx, insn, true);
42320b1347d2SRichard Henderson     case 0x34:
42330b1347d2SRichard Henderson         return translate_table(ctx, insn, table_sh_ex);
42340b1347d2SRichard Henderson     case 0x35:
42350b1347d2SRichard Henderson         return translate_table(ctx, insn, table_depw);
423698cd9ca7SRichard Henderson     case 0x38:
423798cd9ca7SRichard Henderson         return trans_be(ctx, insn, false);
423898cd9ca7SRichard Henderson     case 0x39:
423998cd9ca7SRichard Henderson         return trans_be(ctx, insn, true);
424098cd9ca7SRichard Henderson     case 0x3A:
424198cd9ca7SRichard Henderson         return translate_table(ctx, insn, table_branch);
424296d6407fSRichard Henderson 
424396d6407fSRichard Henderson     case 0x04: /* spopn */
424496d6407fSRichard Henderson     case 0x05: /* diag */
424596d6407fSRichard Henderson     case 0x0F: /* product specific */
424696d6407fSRichard Henderson         break;
424796d6407fSRichard Henderson 
424896d6407fSRichard Henderson     case 0x07: /* unassigned */
424996d6407fSRichard Henderson     case 0x15: /* unassigned */
425096d6407fSRichard Henderson     case 0x1D: /* unassigned */
425196d6407fSRichard Henderson     case 0x37: /* unassigned */
425296d6407fSRichard Henderson     case 0x3F: /* unassigned */
425361766fe9SRichard Henderson     default:
425461766fe9SRichard Henderson         break;
425561766fe9SRichard Henderson     }
425661766fe9SRichard Henderson     return gen_illegal(ctx);
425761766fe9SRichard Henderson }
425861766fe9SRichard Henderson 
425951b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase,
426051b061fbSRichard Henderson                                       CPUState *cs, int max_insns)
426161766fe9SRichard Henderson {
426251b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4263f764718dSRichard Henderson     int bound;
426461766fe9SRichard Henderson 
426551b061fbSRichard Henderson     ctx->cs = cs;
42663d68ee7bSRichard Henderson 
42673d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
42683d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
42693d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
42703d68ee7bSRichard Henderson #else
42713d68ee7bSRichard Henderson     ctx->privilege = ctx->base.pc_first & 3;
42723d68ee7bSRichard Henderson     ctx->mmu_idx = (ctx->base.tb->flags & PSW_D
42733d68ee7bSRichard Henderson                     ? ctx->privilege : MMU_PHYS_IDX);
42743d68ee7bSRichard Henderson #endif
42753d68ee7bSRichard Henderson     ctx->iaoq_f = ctx->base.pc_first;
42763d68ee7bSRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base;
42773d68ee7bSRichard Henderson     ctx->base.pc_first &= -4;
42783d68ee7bSRichard Henderson 
427951b061fbSRichard Henderson     ctx->iaoq_n = -1;
4280f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
428161766fe9SRichard Henderson 
42823d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
42833d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
42843d68ee7bSRichard Henderson     bound = MIN(max_insns, bound);
42853d68ee7bSRichard Henderson 
428686f8d05fSRichard Henderson     ctx->ntempr = 0;
428786f8d05fSRichard Henderson     ctx->ntempl = 0;
428886f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
428986f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
429061766fe9SRichard Henderson 
42913d68ee7bSRichard Henderson     return bound;
429261766fe9SRichard Henderson }
429361766fe9SRichard Henderson 
429451b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
429551b061fbSRichard Henderson {
429651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
429761766fe9SRichard Henderson 
42983d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
429951b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
430051b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
43013d68ee7bSRichard Henderson     if (ctx->base.tb->flags & PSW_N) {
430251b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
430351b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4304129e9cc3SRichard Henderson     }
430551b061fbSRichard Henderson     ctx->null_lab = NULL;
430661766fe9SRichard Henderson }
430761766fe9SRichard Henderson 
430851b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
430951b061fbSRichard Henderson {
431051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
431151b061fbSRichard Henderson 
431251b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
431351b061fbSRichard Henderson }
431451b061fbSRichard Henderson 
431551b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
431651b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
431751b061fbSRichard Henderson {
431851b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
431951b061fbSRichard Henderson 
432051b061fbSRichard Henderson     ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG);
43213d68ee7bSRichard Henderson     ctx->base.pc_next = (ctx->iaoq_f & -4) + 4;
432251b061fbSRichard Henderson     return true;
432351b061fbSRichard Henderson }
432451b061fbSRichard Henderson 
432551b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
432651b061fbSRichard Henderson {
432751b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
432851b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
432951b061fbSRichard Henderson     DisasJumpType ret;
433051b061fbSRichard Henderson     int i, n;
433151b061fbSRichard Henderson 
433251b061fbSRichard Henderson     /* Execute one insn.  */
4333ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
433451b061fbSRichard Henderson     if (ctx->iaoq_f < TARGET_PAGE_SIZE) {
433551b061fbSRichard Henderson         ret = do_page_zero(ctx);
4336869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4337ba1d0b44SRichard Henderson     } else
4338ba1d0b44SRichard Henderson #endif
4339ba1d0b44SRichard Henderson     {
434061766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
434161766fe9SRichard Henderson            the page permissions for execute.  */
43423d68ee7bSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->iaoq_f & -4);
434361766fe9SRichard Henderson 
434461766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
434561766fe9SRichard Henderson            This will be overwritten by a branch.  */
434651b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
434751b061fbSRichard Henderson             ctx->iaoq_n = -1;
434851b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4349eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
435061766fe9SRichard Henderson         } else {
435151b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4352f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
435361766fe9SRichard Henderson         }
435461766fe9SRichard Henderson 
435551b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
435651b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4357869051eaSRichard Henderson             ret = DISAS_NEXT;
4358129e9cc3SRichard Henderson         } else {
43591a19da0dSRichard Henderson             ctx->insn = insn;
436051b061fbSRichard Henderson             ret = translate_one(ctx, insn);
436151b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4362129e9cc3SRichard Henderson         }
436361766fe9SRichard Henderson     }
436461766fe9SRichard Henderson 
436551b061fbSRichard Henderson     /* Free any temporaries allocated.  */
436686f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
436786f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
436886f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
436961766fe9SRichard Henderson     }
437086f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
437186f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
437286f8d05fSRichard Henderson         ctx->templ[i] = NULL;
437386f8d05fSRichard Henderson     }
437486f8d05fSRichard Henderson     ctx->ntempr = 0;
437586f8d05fSRichard Henderson     ctx->ntempl = 0;
437661766fe9SRichard Henderson 
43773d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
43783d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
437951b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
438051b061fbSRichard Henderson         if (ctx->null_cond.c == TCG_COND_NEVER
438151b061fbSRichard Henderson             || ctx->null_cond.c == TCG_COND_ALWAYS) {
438251b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
438351b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
4384869051eaSRichard Henderson             ret = DISAS_NORETURN;
4385129e9cc3SRichard Henderson         } else {
4386869051eaSRichard Henderson             ret = DISAS_IAQ_N_STALE;
438761766fe9SRichard Henderson        }
4388129e9cc3SRichard Henderson     }
438951b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
439051b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
439151b061fbSRichard Henderson     ctx->base.is_jmp = ret;
439261766fe9SRichard Henderson 
4393869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
439451b061fbSRichard Henderson         return;
439561766fe9SRichard Henderson     }
439651b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4397eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
439851b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
439951b061fbSRichard Henderson         nullify_save(ctx);
440051b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
440151b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4402eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
440361766fe9SRichard Henderson     }
440461766fe9SRichard Henderson }
440561766fe9SRichard Henderson 
440651b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
440751b061fbSRichard Henderson {
440851b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4409e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
441051b061fbSRichard Henderson 
4411e1b5a5edSRichard Henderson     switch (is_jmp) {
4412869051eaSRichard Henderson     case DISAS_NORETURN:
441361766fe9SRichard Henderson         break;
441451b061fbSRichard Henderson     case DISAS_TOO_MANY:
4415869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4416e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
441751b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
441851b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
441951b061fbSRichard Henderson         nullify_save(ctx);
442061766fe9SRichard Henderson         /* FALLTHRU */
4421869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
442251b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
442361766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4424e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
4425e1b5a5edSRichard Henderson             tcg_gen_exit_tb(0);
442661766fe9SRichard Henderson         } else {
44277f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
442861766fe9SRichard Henderson         }
442961766fe9SRichard Henderson         break;
443061766fe9SRichard Henderson     default:
443151b061fbSRichard Henderson         g_assert_not_reached();
443261766fe9SRichard Henderson     }
443361766fe9SRichard Henderson 
443451b061fbSRichard Henderson     /* We don't actually use this during normal translation,
443551b061fbSRichard Henderson        but we should interact with the generic main loop.  */
44363d68ee7bSRichard Henderson     ctx->base.pc_next = ctx->base.pc_first + 4 * ctx->base.num_insns;
443751b061fbSRichard Henderson }
443861766fe9SRichard Henderson 
443951b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
444051b061fbSRichard Henderson {
4441eaa3783bSRichard Henderson     target_ureg pc = dcbase->pc_first;
444261766fe9SRichard Henderson 
4443ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4444ba1d0b44SRichard Henderson     switch (pc) {
44457ad439dfSRichard Henderson     case 0x00:
444651b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4447ba1d0b44SRichard Henderson         return;
44487ad439dfSRichard Henderson     case 0xb0:
444951b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4450ba1d0b44SRichard Henderson         return;
44517ad439dfSRichard Henderson     case 0xe0:
445251b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4453ba1d0b44SRichard Henderson         return;
44547ad439dfSRichard Henderson     case 0x100:
445551b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4456ba1d0b44SRichard Henderson         return;
44577ad439dfSRichard Henderson     }
4458ba1d0b44SRichard Henderson #endif
4459ba1d0b44SRichard Henderson 
4460ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4461eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
446261766fe9SRichard Henderson }
446351b061fbSRichard Henderson 
446451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
446551b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
446651b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
446751b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
446851b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
446951b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
447051b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
447151b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
447251b061fbSRichard Henderson };
447351b061fbSRichard Henderson 
447451b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
447551b061fbSRichard Henderson 
447651b061fbSRichard Henderson {
447751b061fbSRichard Henderson     DisasContext ctx;
447851b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
447961766fe9SRichard Henderson }
448061766fe9SRichard Henderson 
448161766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
448261766fe9SRichard Henderson                           target_ulong *data)
448361766fe9SRichard Henderson {
448461766fe9SRichard Henderson     env->iaoq_f = data[0];
448586f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
448661766fe9SRichard Henderson         env->iaoq_b = data[1];
448761766fe9SRichard Henderson     }
448861766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
448961766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
449061766fe9SRichard Henderson        that the instruction was not nullified.  */
449161766fe9SRichard Henderson     env->psw_n = 0;
449261766fe9SRichard Henderson }
4493