161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 156eaa3783bSRichard Henderson tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r) 157eaa3783bSRichard Henderson #else 158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 159eaa3783bSRichard Henderson tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r) 160eaa3783bSRichard Henderson #endif 161eaa3783bSRichard Henderson #else 162eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 163eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 164eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 165eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 166eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 167eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 168eaa3783bSRichard Henderson 169eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 170eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 177eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 178eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 179eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 180eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 181eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 182eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 183eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 184eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 185eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 187eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 188eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 189eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 190eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 191eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 192eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 193eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 194eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 195eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 196eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 197eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 198eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 199eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 200eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 205eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 206eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 207eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 208eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 209eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 210eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 211eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 227eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 229eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 230eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 231eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 232eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 244eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 246eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 247eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 249eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 256eaa3783bSRichard Henderson tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r) 257eaa3783bSRichard Henderson #else 258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 259eaa3783bSRichard Henderson tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r) 260eaa3783bSRichard Henderson #endif 261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 262eaa3783bSRichard Henderson 26361766fe9SRichard Henderson typedef struct DisasCond { 26461766fe9SRichard Henderson TCGCond c; 265eaa3783bSRichard Henderson TCGv_reg a0, a1; 26661766fe9SRichard Henderson bool a0_is_n; 26761766fe9SRichard Henderson bool a1_is_0; 26861766fe9SRichard Henderson } DisasCond; 26961766fe9SRichard Henderson 27061766fe9SRichard Henderson typedef struct DisasContext { 271d01a3625SRichard Henderson DisasContextBase base; 27261766fe9SRichard Henderson CPUState *cs; 27361766fe9SRichard Henderson 274eaa3783bSRichard Henderson target_ureg iaoq_f; 275eaa3783bSRichard Henderson target_ureg iaoq_b; 276eaa3783bSRichard Henderson target_ureg iaoq_n; 277eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 27861766fe9SRichard Henderson 27986f8d05fSRichard Henderson int ntempr, ntempl; 28086f8d05fSRichard Henderson TCGv_reg tempr[4]; 28186f8d05fSRichard Henderson TCGv_tl templ[4]; 28261766fe9SRichard Henderson 28361766fe9SRichard Henderson DisasCond null_cond; 28461766fe9SRichard Henderson TCGLabel *null_lab; 28561766fe9SRichard Henderson 2861a19da0dSRichard Henderson uint32_t insn; 2873d68ee7bSRichard Henderson int mmu_idx; 2883d68ee7bSRichard Henderson int privilege; 28961766fe9SRichard Henderson bool psw_n_nonzero; 29061766fe9SRichard Henderson } DisasContext; 29161766fe9SRichard Henderson 292869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the 293869051eaSRichard Henderson state of the TB. Note that DISAS_NEXT indicates that we are not 294869051eaSRichard Henderson exiting the TB. */ 29561766fe9SRichard Henderson 29661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 29761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 298869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 29961766fe9SRichard Henderson 30061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 30161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 302869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 30361766fe9SRichard Henderson 304e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 305e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 306e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 307e1b5a5edSRichard Henderson 30861766fe9SRichard Henderson typedef struct DisasInsn { 30961766fe9SRichard Henderson uint32_t insn, mask; 310869051eaSRichard Henderson DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn, 31161766fe9SRichard Henderson const struct DisasInsn *f); 312b2167459SRichard Henderson union { 313eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 314eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 315eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 316eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 317eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 318eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 319eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 320eff235ebSPaolo Bonzini } f; 32161766fe9SRichard Henderson } DisasInsn; 32261766fe9SRichard Henderson 32361766fe9SRichard Henderson /* global register indexes */ 324eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 32533423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 326eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 327eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 328c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 329c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 330eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 331eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 332eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 333eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 334eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 33561766fe9SRichard Henderson 33661766fe9SRichard Henderson #include "exec/gen-icount.h" 33761766fe9SRichard Henderson 33861766fe9SRichard Henderson void hppa_translate_init(void) 33961766fe9SRichard Henderson { 34061766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 34161766fe9SRichard Henderson 342eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 34361766fe9SRichard Henderson static const GlobalVar vars[] = { 34435136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 34561766fe9SRichard Henderson DEF_VAR(psw_n), 34661766fe9SRichard Henderson DEF_VAR(psw_v), 34761766fe9SRichard Henderson DEF_VAR(psw_cb), 34861766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 34961766fe9SRichard Henderson DEF_VAR(iaoq_f), 35061766fe9SRichard Henderson DEF_VAR(iaoq_b), 35161766fe9SRichard Henderson }; 35261766fe9SRichard Henderson 35361766fe9SRichard Henderson #undef DEF_VAR 35461766fe9SRichard Henderson 35561766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 35661766fe9SRichard Henderson static const char gr_names[32][4] = { 35761766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 35861766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 35961766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 36061766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 36161766fe9SRichard Henderson }; 36233423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 36333423472SRichard Henderson static const char sr_names[4][4] = { 36433423472SRichard Henderson "sr0", "sr1", "sr2", "sr3" 36533423472SRichard Henderson }; 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson int i; 36861766fe9SRichard Henderson 369f764718dSRichard Henderson cpu_gr[0] = NULL; 37061766fe9SRichard Henderson for (i = 1; i < 32; i++) { 37161766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 37261766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 37361766fe9SRichard Henderson gr_names[i]); 37461766fe9SRichard Henderson } 37533423472SRichard Henderson for (i = 0; i < 4; i++) { 37633423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 37733423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 37833423472SRichard Henderson sr_names[i]); 37933423472SRichard Henderson } 38061766fe9SRichard Henderson 38161766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 38261766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 38361766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 38461766fe9SRichard Henderson } 385c301f34eSRichard Henderson 386c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 387c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 388c301f34eSRichard Henderson "iasq_f"); 389c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 390c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 391c301f34eSRichard Henderson "iasq_b"); 39261766fe9SRichard Henderson } 39361766fe9SRichard Henderson 394129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 395129e9cc3SRichard Henderson { 396f764718dSRichard Henderson return (DisasCond){ 397f764718dSRichard Henderson .c = TCG_COND_NEVER, 398f764718dSRichard Henderson .a0 = NULL, 399f764718dSRichard Henderson .a1 = NULL, 400f764718dSRichard Henderson }; 401129e9cc3SRichard Henderson } 402129e9cc3SRichard Henderson 403129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 404129e9cc3SRichard Henderson { 405f764718dSRichard Henderson return (DisasCond){ 406f764718dSRichard Henderson .c = TCG_COND_NE, 407f764718dSRichard Henderson .a0 = cpu_psw_n, 408f764718dSRichard Henderson .a0_is_n = true, 409f764718dSRichard Henderson .a1 = NULL, 410f764718dSRichard Henderson .a1_is_0 = true 411f764718dSRichard Henderson }; 412129e9cc3SRichard Henderson } 413129e9cc3SRichard Henderson 414eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 415129e9cc3SRichard Henderson { 416f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 417129e9cc3SRichard Henderson 418129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 419129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 420eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 421129e9cc3SRichard Henderson 422129e9cc3SRichard Henderson return r; 423129e9cc3SRichard Henderson } 424129e9cc3SRichard Henderson 425eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 426129e9cc3SRichard Henderson { 427129e9cc3SRichard Henderson DisasCond r = { .c = c }; 428129e9cc3SRichard Henderson 429129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 430129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 431eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 432129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 433eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 434129e9cc3SRichard Henderson 435129e9cc3SRichard Henderson return r; 436129e9cc3SRichard Henderson } 437129e9cc3SRichard Henderson 438129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 439129e9cc3SRichard Henderson { 440129e9cc3SRichard Henderson if (cond->a1_is_0) { 441129e9cc3SRichard Henderson cond->a1_is_0 = false; 442eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 443129e9cc3SRichard Henderson } 444129e9cc3SRichard Henderson } 445129e9cc3SRichard Henderson 446129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 447129e9cc3SRichard Henderson { 448129e9cc3SRichard Henderson switch (cond->c) { 449129e9cc3SRichard Henderson default: 450129e9cc3SRichard Henderson if (!cond->a0_is_n) { 451129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 452129e9cc3SRichard Henderson } 453129e9cc3SRichard Henderson if (!cond->a1_is_0) { 454129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 455129e9cc3SRichard Henderson } 456129e9cc3SRichard Henderson cond->a0_is_n = false; 457129e9cc3SRichard Henderson cond->a1_is_0 = false; 458f764718dSRichard Henderson cond->a0 = NULL; 459f764718dSRichard Henderson cond->a1 = NULL; 460129e9cc3SRichard Henderson /* fallthru */ 461129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 462129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 463129e9cc3SRichard Henderson break; 464129e9cc3SRichard Henderson case TCG_COND_NEVER: 465129e9cc3SRichard Henderson break; 466129e9cc3SRichard Henderson } 467129e9cc3SRichard Henderson } 468129e9cc3SRichard Henderson 469eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 47061766fe9SRichard Henderson { 47186f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 47286f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 47386f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 47461766fe9SRichard Henderson } 47561766fe9SRichard Henderson 47686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 47786f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 47886f8d05fSRichard Henderson { 47986f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 48086f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 48186f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 48286f8d05fSRichard Henderson } 48386f8d05fSRichard Henderson #endif 48486f8d05fSRichard Henderson 485eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 48661766fe9SRichard Henderson { 487eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 488eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 48961766fe9SRichard Henderson return t; 49061766fe9SRichard Henderson } 49161766fe9SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 49461766fe9SRichard Henderson if (reg == 0) { 495eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 496eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49761766fe9SRichard Henderson return t; 49861766fe9SRichard Henderson } else { 49961766fe9SRichard Henderson return cpu_gr[reg]; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50461766fe9SRichard Henderson { 505129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 50661766fe9SRichard Henderson return get_temp(ctx); 50761766fe9SRichard Henderson } else { 50861766fe9SRichard Henderson return cpu_gr[reg]; 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson 512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 516eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 517129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 518129e9cc3SRichard Henderson } else { 519eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson } 522129e9cc3SRichard Henderson 523eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 524129e9cc3SRichard Henderson { 525129e9cc3SRichard Henderson if (reg != 0) { 526129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 527129e9cc3SRichard Henderson } 528129e9cc3SRichard Henderson } 529129e9cc3SRichard Henderson 53096d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 53196d6407fSRichard Henderson # define HI_OFS 0 53296d6407fSRichard Henderson # define LO_OFS 4 53396d6407fSRichard Henderson #else 53496d6407fSRichard Henderson # define HI_OFS 4 53596d6407fSRichard Henderson # define LO_OFS 0 53696d6407fSRichard Henderson #endif 53796d6407fSRichard Henderson 53896d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53996d6407fSRichard Henderson { 54096d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 54196d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 54296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54496d6407fSRichard Henderson return ret; 54596d6407fSRichard Henderson } 54696d6407fSRichard Henderson 547ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 548ebe9383cSRichard Henderson { 549ebe9383cSRichard Henderson if (rt == 0) { 550ebe9383cSRichard Henderson return tcg_const_i32(0); 551ebe9383cSRichard Henderson } else { 552ebe9383cSRichard Henderson return load_frw_i32(rt); 553ebe9383cSRichard Henderson } 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson 556ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 557ebe9383cSRichard Henderson { 558ebe9383cSRichard Henderson if (rt == 0) { 559ebe9383cSRichard Henderson return tcg_const_i64(0); 560ebe9383cSRichard Henderson } else { 561ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 562ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 563ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 564ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 565ebe9383cSRichard Henderson return ret; 566ebe9383cSRichard Henderson } 567ebe9383cSRichard Henderson } 568ebe9383cSRichard Henderson 56996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57096d6407fSRichard Henderson { 57196d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 57296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57496d6407fSRichard Henderson } 57596d6407fSRichard Henderson 57696d6407fSRichard Henderson #undef HI_OFS 57796d6407fSRichard Henderson #undef LO_OFS 57896d6407fSRichard Henderson 57996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58096d6407fSRichard Henderson { 58196d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 58296d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 58396d6407fSRichard Henderson return ret; 58496d6407fSRichard Henderson } 58596d6407fSRichard Henderson 586ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 587ebe9383cSRichard Henderson { 588ebe9383cSRichard Henderson if (rt == 0) { 589ebe9383cSRichard Henderson return tcg_const_i64(0); 590ebe9383cSRichard Henderson } else { 591ebe9383cSRichard Henderson return load_frd(rt); 592ebe9383cSRichard Henderson } 593ebe9383cSRichard Henderson } 594ebe9383cSRichard Henderson 59596d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59696d6407fSRichard Henderson { 59796d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 59896d6407fSRichard Henderson } 59996d6407fSRichard Henderson 60033423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60133423472SRichard Henderson { 60233423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60333423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60433423472SRichard Henderson #else 60533423472SRichard Henderson if (reg < 4) { 60633423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 60733423472SRichard Henderson } else { 60833423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 60933423472SRichard Henderson } 61033423472SRichard Henderson #endif 61133423472SRichard Henderson } 61233423472SRichard Henderson 613129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 614129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 615129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 616129e9cc3SRichard Henderson { 617129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 618129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 619129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 620129e9cc3SRichard Henderson 621129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 622129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 623129e9cc3SRichard Henderson 624129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 625129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 626129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 627129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 628eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 629129e9cc3SRichard Henderson } 630129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 631129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 632129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 633129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 634129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 635eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 636129e9cc3SRichard Henderson } 637129e9cc3SRichard Henderson 638eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 639129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 640129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 641129e9cc3SRichard Henderson } 642129e9cc3SRichard Henderson } 643129e9cc3SRichard Henderson 644129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 645129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 646129e9cc3SRichard Henderson { 647129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 648129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 649eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 650129e9cc3SRichard Henderson } 651129e9cc3SRichard Henderson return; 652129e9cc3SRichard Henderson } 653129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 654129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 655eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 656129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 657129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 658129e9cc3SRichard Henderson } 659129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson 662129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 663129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 664129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 665129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 666129e9cc3SRichard Henderson { 667129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 668eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 669129e9cc3SRichard Henderson } 670129e9cc3SRichard Henderson } 671129e9cc3SRichard Henderson 672129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 673129e9cc3SRichard Henderson This is the pair to nullify_over. */ 674869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status) 675129e9cc3SRichard Henderson { 676129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 677129e9cc3SRichard Henderson 678f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 679f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 680f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 681f49b3537SRichard Henderson 682129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 683129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 684129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 685129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 686129e9cc3SRichard Henderson return status; 687129e9cc3SRichard Henderson } 688129e9cc3SRichard Henderson ctx->null_lab = NULL; 689129e9cc3SRichard Henderson 690129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 691129e9cc3SRichard Henderson /* The next instruction will be unconditional, 692129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 693129e9cc3SRichard Henderson gen_set_label(null_lab); 694129e9cc3SRichard Henderson } else { 695129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 696129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 697129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 698129e9cc3SRichard Henderson label we have the proper value in place. */ 699129e9cc3SRichard Henderson nullify_save(ctx); 700129e9cc3SRichard Henderson gen_set_label(null_lab); 701129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 702129e9cc3SRichard Henderson } 703869051eaSRichard Henderson if (status == DISAS_NORETURN) { 704869051eaSRichard Henderson status = DISAS_NEXT; 705129e9cc3SRichard Henderson } 706129e9cc3SRichard Henderson return status; 707129e9cc3SRichard Henderson } 708129e9cc3SRichard Henderson 709eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 71061766fe9SRichard Henderson { 71161766fe9SRichard Henderson if (unlikely(ival == -1)) { 712eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 71361766fe9SRichard Henderson } else { 714eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 71561766fe9SRichard Henderson } 71661766fe9SRichard Henderson } 71761766fe9SRichard Henderson 718eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 71961766fe9SRichard Henderson { 72061766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 72161766fe9SRichard Henderson } 72261766fe9SRichard Henderson 72361766fe9SRichard Henderson static void gen_excp_1(int exception) 72461766fe9SRichard Henderson { 72561766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 72661766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 72761766fe9SRichard Henderson tcg_temp_free_i32(t); 72861766fe9SRichard Henderson } 72961766fe9SRichard Henderson 730869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception) 73161766fe9SRichard Henderson { 73261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 73361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 734129e9cc3SRichard Henderson nullify_save(ctx); 73561766fe9SRichard Henderson gen_excp_1(exception); 736869051eaSRichard Henderson return DISAS_NORETURN; 73761766fe9SRichard Henderson } 73861766fe9SRichard Henderson 7391a19da0dSRichard Henderson static DisasJumpType gen_excp_iir(DisasContext *ctx, int exc) 7401a19da0dSRichard Henderson { 7411a19da0dSRichard Henderson TCGv_reg tmp = tcg_const_reg(ctx->insn); 7421a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7431a19da0dSRichard Henderson tcg_temp_free(tmp); 7441a19da0dSRichard Henderson return gen_excp(ctx, exc); 7451a19da0dSRichard Henderson } 7461a19da0dSRichard Henderson 747869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx) 74861766fe9SRichard Henderson { 749129e9cc3SRichard Henderson nullify_over(ctx); 7501a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP_ILL)); 75161766fe9SRichard Henderson } 75261766fe9SRichard Henderson 753e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 754e1b5a5edSRichard Henderson do { \ 755e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 756e1b5a5edSRichard Henderson nullify_over(ctx); \ 7571a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP)); \ 758e1b5a5edSRichard Henderson } \ 759e1b5a5edSRichard Henderson } while (0) 760e1b5a5edSRichard Henderson 761eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 76261766fe9SRichard Henderson { 76361766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 764c5a49c63SEmilio G. Cota if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) { 76561766fe9SRichard Henderson return false; 76661766fe9SRichard Henderson } 76761766fe9SRichard Henderson return true; 76861766fe9SRichard Henderson } 76961766fe9SRichard Henderson 770129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 771129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 772129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 773129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 774129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 775129e9cc3SRichard Henderson { 776129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 777129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 778129e9cc3SRichard Henderson } 779129e9cc3SRichard Henderson 78061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 781eaa3783bSRichard Henderson target_ureg f, target_ureg b) 78261766fe9SRichard Henderson { 78361766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 78461766fe9SRichard Henderson tcg_gen_goto_tb(which); 785eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 786eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 787d01a3625SRichard Henderson tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which); 78861766fe9SRichard Henderson } else { 78961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 79061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 791d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 79261766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 79361766fe9SRichard Henderson } else { 7947f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79561766fe9SRichard Henderson } 79661766fe9SRichard Henderson } 79761766fe9SRichard Henderson } 79861766fe9SRichard Henderson 799b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 800b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 801eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 802b2167459SRichard Henderson { 803eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 804b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 805b2167459SRichard Henderson return x; 806b2167459SRichard Henderson } 807b2167459SRichard Henderson 808ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 809ebe9383cSRichard Henderson { 810ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 811ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 812ebe9383cSRichard Henderson return r1 * 32 + r0; 813ebe9383cSRichard Henderson } 814ebe9383cSRichard Henderson 815ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 816ebe9383cSRichard Henderson { 817ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 818ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 819ebe9383cSRichard Henderson return r1 * 32 + r0; 820ebe9383cSRichard Henderson } 821ebe9383cSRichard Henderson 822ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 823ebe9383cSRichard Henderson { 824ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 825ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 826ebe9383cSRichard Henderson return r1 * 32 + r0; 827ebe9383cSRichard Henderson } 828ebe9383cSRichard Henderson 829ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 830ebe9383cSRichard Henderson { 831ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 832ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 833ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 834ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 835ebe9383cSRichard Henderson } 836ebe9383cSRichard Henderson 83733423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn) 83833423472SRichard Henderson { 83933423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 84033423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 84133423472SRichard Henderson return s2 * 4 + s0; 84233423472SRichard Henderson } 84333423472SRichard Henderson 844eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 84598cd9ca7SRichard Henderson { 846eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 84798cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 84898cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 84998cd9ca7SRichard Henderson return x; 85098cd9ca7SRichard Henderson } 85198cd9ca7SRichard Henderson 852eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 853b2167459SRichard Henderson { 854b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 855b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 856b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 857b2167459SRichard Henderson return low_sextract(insn, 0, 14); 858b2167459SRichard Henderson } 859b2167459SRichard Henderson 860eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 86196d6407fSRichard Henderson { 86296d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 86396d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 86496d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 865eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 86696d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 86796d6407fSRichard Henderson return x << 2; 86896d6407fSRichard Henderson } 86996d6407fSRichard Henderson 870eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 87198cd9ca7SRichard Henderson { 872eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 87398cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 87498cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 87598cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 87698cd9ca7SRichard Henderson return x << 2; 87798cd9ca7SRichard Henderson } 87898cd9ca7SRichard Henderson 879eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 880b2167459SRichard Henderson { 881eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 882b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 883b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 884b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 885b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 886b2167459SRichard Henderson return x << 11; 887b2167459SRichard Henderson } 888b2167459SRichard Henderson 889eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 89098cd9ca7SRichard Henderson { 891eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 89298cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 89398cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 89498cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 89598cd9ca7SRichard Henderson return x << 2; 89698cd9ca7SRichard Henderson } 89798cd9ca7SRichard Henderson 898b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 899b2167459SRichard Henderson the conditions, without describing their exact implementation. The 900b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 901b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 902b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 903b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 904b2167459SRichard Henderson 905eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 906eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 907b2167459SRichard Henderson { 908b2167459SRichard Henderson DisasCond cond; 909eaa3783bSRichard Henderson TCGv_reg tmp; 910b2167459SRichard Henderson 911b2167459SRichard Henderson switch (cf >> 1) { 912b2167459SRichard Henderson case 0: /* Never / TR */ 913b2167459SRichard Henderson cond = cond_make_f(); 914b2167459SRichard Henderson break; 915b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 916b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 917b2167459SRichard Henderson break; 918b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 919b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 920b2167459SRichard Henderson break; 921b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 922b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 923b2167459SRichard Henderson break; 924b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 925b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 926b2167459SRichard Henderson break; 927b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 928b2167459SRichard Henderson tmp = tcg_temp_new(); 929eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 930eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 931b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 932b2167459SRichard Henderson tcg_temp_free(tmp); 933b2167459SRichard Henderson break; 934b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 935b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 936b2167459SRichard Henderson break; 937b2167459SRichard Henderson case 7: /* OD / EV */ 938b2167459SRichard Henderson tmp = tcg_temp_new(); 939eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 940b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 941b2167459SRichard Henderson tcg_temp_free(tmp); 942b2167459SRichard Henderson break; 943b2167459SRichard Henderson default: 944b2167459SRichard Henderson g_assert_not_reached(); 945b2167459SRichard Henderson } 946b2167459SRichard Henderson if (cf & 1) { 947b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 948b2167459SRichard Henderson } 949b2167459SRichard Henderson 950b2167459SRichard Henderson return cond; 951b2167459SRichard Henderson } 952b2167459SRichard Henderson 953b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 954b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 955b2167459SRichard Henderson deleted as unused. */ 956b2167459SRichard Henderson 957eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 958eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 959b2167459SRichard Henderson { 960b2167459SRichard Henderson DisasCond cond; 961b2167459SRichard Henderson 962b2167459SRichard Henderson switch (cf >> 1) { 963b2167459SRichard Henderson case 1: /* = / <> */ 964b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 965b2167459SRichard Henderson break; 966b2167459SRichard Henderson case 2: /* < / >= */ 967b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 968b2167459SRichard Henderson break; 969b2167459SRichard Henderson case 3: /* <= / > */ 970b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 971b2167459SRichard Henderson break; 972b2167459SRichard Henderson case 4: /* << / >>= */ 973b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 974b2167459SRichard Henderson break; 975b2167459SRichard Henderson case 5: /* <<= / >> */ 976b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 977b2167459SRichard Henderson break; 978b2167459SRichard Henderson default: 979b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 980b2167459SRichard Henderson } 981b2167459SRichard Henderson if (cf & 1) { 982b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 983b2167459SRichard Henderson } 984b2167459SRichard Henderson 985b2167459SRichard Henderson return cond; 986b2167459SRichard Henderson } 987b2167459SRichard Henderson 988b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 989b2167459SRichard Henderson computed, and use of them is undefined. */ 990b2167459SRichard Henderson 991eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 992b2167459SRichard Henderson { 993b2167459SRichard Henderson switch (cf >> 1) { 994b2167459SRichard Henderson case 4: case 5: case 6: 995b2167459SRichard Henderson cf &= 1; 996b2167459SRichard Henderson break; 997b2167459SRichard Henderson } 998b2167459SRichard Henderson return do_cond(cf, res, res, res); 999b2167459SRichard Henderson } 1000b2167459SRichard Henderson 100198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 100298cd9ca7SRichard Henderson 1003eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 100498cd9ca7SRichard Henderson { 100598cd9ca7SRichard Henderson unsigned c, f; 100698cd9ca7SRichard Henderson 100798cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 100898cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 100998cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 101098cd9ca7SRichard Henderson c = orig & 3; 101198cd9ca7SRichard Henderson if (c == 3) { 101298cd9ca7SRichard Henderson c = 7; 101398cd9ca7SRichard Henderson } 101498cd9ca7SRichard Henderson f = (orig & 4) / 4; 101598cd9ca7SRichard Henderson 101698cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 101798cd9ca7SRichard Henderson } 101898cd9ca7SRichard Henderson 1019b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1020b2167459SRichard Henderson 1021eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1022eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1023b2167459SRichard Henderson { 1024b2167459SRichard Henderson DisasCond cond; 1025eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1026b2167459SRichard Henderson 1027b2167459SRichard Henderson if (cf & 8) { 1028b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1029b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1030b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1031b2167459SRichard Henderson */ 1032b2167459SRichard Henderson cb = tcg_temp_new(); 1033b2167459SRichard Henderson tmp = tcg_temp_new(); 1034eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1035eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1036eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1037eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1038b2167459SRichard Henderson tcg_temp_free(tmp); 1039b2167459SRichard Henderson } 1040b2167459SRichard Henderson 1041b2167459SRichard Henderson switch (cf >> 1) { 1042b2167459SRichard Henderson case 0: /* never / TR */ 1043b2167459SRichard Henderson case 1: /* undefined */ 1044b2167459SRichard Henderson case 5: /* undefined */ 1045b2167459SRichard Henderson cond = cond_make_f(); 1046b2167459SRichard Henderson break; 1047b2167459SRichard Henderson 1048b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1049b2167459SRichard Henderson /* See hasless(v,1) from 1050b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1051b2167459SRichard Henderson */ 1052b2167459SRichard Henderson tmp = tcg_temp_new(); 1053eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1054eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1055eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1056b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1057b2167459SRichard Henderson tcg_temp_free(tmp); 1058b2167459SRichard Henderson break; 1059b2167459SRichard Henderson 1060b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1061b2167459SRichard Henderson tmp = tcg_temp_new(); 1062eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1063eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1064eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1065b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1066b2167459SRichard Henderson tcg_temp_free(tmp); 1067b2167459SRichard Henderson break; 1068b2167459SRichard Henderson 1069b2167459SRichard Henderson case 4: /* SDC / NDC */ 1070eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1071b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1072b2167459SRichard Henderson break; 1073b2167459SRichard Henderson 1074b2167459SRichard Henderson case 6: /* SBC / NBC */ 1075eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1076b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1077b2167459SRichard Henderson break; 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson case 7: /* SHC / NHC */ 1080eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1081b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1082b2167459SRichard Henderson break; 1083b2167459SRichard Henderson 1084b2167459SRichard Henderson default: 1085b2167459SRichard Henderson g_assert_not_reached(); 1086b2167459SRichard Henderson } 1087b2167459SRichard Henderson if (cf & 8) { 1088b2167459SRichard Henderson tcg_temp_free(cb); 1089b2167459SRichard Henderson } 1090b2167459SRichard Henderson if (cf & 1) { 1091b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1092b2167459SRichard Henderson } 1093b2167459SRichard Henderson 1094b2167459SRichard Henderson return cond; 1095b2167459SRichard Henderson } 1096b2167459SRichard Henderson 1097b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1098eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1099eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1100b2167459SRichard Henderson { 1101eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1102eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1103b2167459SRichard Henderson 1104eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1105eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1106eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1107b2167459SRichard Henderson tcg_temp_free(tmp); 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson return sv; 1110b2167459SRichard Henderson } 1111b2167459SRichard Henderson 1112b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1113eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1114eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1115b2167459SRichard Henderson { 1116eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1117eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1118b2167459SRichard Henderson 1119eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1120eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1121eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1122b2167459SRichard Henderson tcg_temp_free(tmp); 1123b2167459SRichard Henderson 1124b2167459SRichard Henderson return sv; 1125b2167459SRichard Henderson } 1126b2167459SRichard Henderson 1127eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1128eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1129eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1130b2167459SRichard Henderson { 1131eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1132b2167459SRichard Henderson unsigned c = cf >> 1; 1133b2167459SRichard Henderson DisasCond cond; 1134b2167459SRichard Henderson 1135b2167459SRichard Henderson dest = tcg_temp_new(); 1136f764718dSRichard Henderson cb = NULL; 1137f764718dSRichard Henderson cb_msb = NULL; 1138b2167459SRichard Henderson 1139b2167459SRichard Henderson if (shift) { 1140b2167459SRichard Henderson tmp = get_temp(ctx); 1141eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1142b2167459SRichard Henderson in1 = tmp; 1143b2167459SRichard Henderson } 1144b2167459SRichard Henderson 1145b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1146eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1147b2167459SRichard Henderson cb_msb = get_temp(ctx); 1148eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1149b2167459SRichard Henderson if (is_c) { 1150eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1151b2167459SRichard Henderson } 1152b2167459SRichard Henderson tcg_temp_free(zero); 1153b2167459SRichard Henderson if (!is_l) { 1154b2167459SRichard Henderson cb = get_temp(ctx); 1155eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1156eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1157b2167459SRichard Henderson } 1158b2167459SRichard Henderson } else { 1159eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1160b2167459SRichard Henderson if (is_c) { 1161eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1162b2167459SRichard Henderson } 1163b2167459SRichard Henderson } 1164b2167459SRichard Henderson 1165b2167459SRichard Henderson /* Compute signed overflow if required. */ 1166f764718dSRichard Henderson sv = NULL; 1167b2167459SRichard Henderson if (is_tsv || c == 6) { 1168b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1169b2167459SRichard Henderson if (is_tsv) { 1170b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1171b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1172b2167459SRichard Henderson } 1173b2167459SRichard Henderson } 1174b2167459SRichard Henderson 1175b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1176b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1177b2167459SRichard Henderson if (is_tc) { 1178b2167459SRichard Henderson cond_prep(&cond); 1179b2167459SRichard Henderson tmp = tcg_temp_new(); 1180eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1181b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1182b2167459SRichard Henderson tcg_temp_free(tmp); 1183b2167459SRichard Henderson } 1184b2167459SRichard Henderson 1185b2167459SRichard Henderson /* Write back the result. */ 1186b2167459SRichard Henderson if (!is_l) { 1187b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1188b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1189b2167459SRichard Henderson } 1190b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1191b2167459SRichard Henderson tcg_temp_free(dest); 1192b2167459SRichard Henderson 1193b2167459SRichard Henderson /* Install the new nullification. */ 1194b2167459SRichard Henderson cond_free(&ctx->null_cond); 1195b2167459SRichard Henderson ctx->null_cond = cond; 1196869051eaSRichard Henderson return DISAS_NEXT; 1197b2167459SRichard Henderson } 1198b2167459SRichard Henderson 1199eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1200eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1201eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1202b2167459SRichard Henderson { 1203eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1204b2167459SRichard Henderson unsigned c = cf >> 1; 1205b2167459SRichard Henderson DisasCond cond; 1206b2167459SRichard Henderson 1207b2167459SRichard Henderson dest = tcg_temp_new(); 1208b2167459SRichard Henderson cb = tcg_temp_new(); 1209b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1210b2167459SRichard Henderson 1211eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1212b2167459SRichard Henderson if (is_b) { 1213b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1214eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1215eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1216eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1217eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1218eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1219b2167459SRichard Henderson } else { 1220b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1221b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1222eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1223eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1224eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1225eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson tcg_temp_free(zero); 1228b2167459SRichard Henderson 1229b2167459SRichard Henderson /* Compute signed overflow if required. */ 1230f764718dSRichard Henderson sv = NULL; 1231b2167459SRichard Henderson if (is_tsv || c == 6) { 1232b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1233b2167459SRichard Henderson if (is_tsv) { 1234b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1235b2167459SRichard Henderson } 1236b2167459SRichard Henderson } 1237b2167459SRichard Henderson 1238b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1239b2167459SRichard Henderson if (!is_b) { 1240b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1241b2167459SRichard Henderson } else { 1242b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1243b2167459SRichard Henderson } 1244b2167459SRichard Henderson 1245b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1246b2167459SRichard Henderson if (is_tc) { 1247b2167459SRichard Henderson cond_prep(&cond); 1248b2167459SRichard Henderson tmp = tcg_temp_new(); 1249eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1250b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1251b2167459SRichard Henderson tcg_temp_free(tmp); 1252b2167459SRichard Henderson } 1253b2167459SRichard Henderson 1254b2167459SRichard Henderson /* Write back the result. */ 1255b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1256b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1257b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1258b2167459SRichard Henderson tcg_temp_free(dest); 1259b2167459SRichard Henderson 1260b2167459SRichard Henderson /* Install the new nullification. */ 1261b2167459SRichard Henderson cond_free(&ctx->null_cond); 1262b2167459SRichard Henderson ctx->null_cond = cond; 1263869051eaSRichard Henderson return DISAS_NEXT; 1264b2167459SRichard Henderson } 1265b2167459SRichard Henderson 1266eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1267eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1268b2167459SRichard Henderson { 1269eaa3783bSRichard Henderson TCGv_reg dest, sv; 1270b2167459SRichard Henderson DisasCond cond; 1271b2167459SRichard Henderson 1272b2167459SRichard Henderson dest = tcg_temp_new(); 1273eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1274b2167459SRichard Henderson 1275b2167459SRichard Henderson /* Compute signed overflow if required. */ 1276f764718dSRichard Henderson sv = NULL; 1277b2167459SRichard Henderson if ((cf >> 1) == 6) { 1278b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1279b2167459SRichard Henderson } 1280b2167459SRichard Henderson 1281b2167459SRichard Henderson /* Form the condition for the compare. */ 1282b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1283b2167459SRichard Henderson 1284b2167459SRichard Henderson /* Clear. */ 1285eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1286b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1287b2167459SRichard Henderson tcg_temp_free(dest); 1288b2167459SRichard Henderson 1289b2167459SRichard Henderson /* Install the new nullification. */ 1290b2167459SRichard Henderson cond_free(&ctx->null_cond); 1291b2167459SRichard Henderson ctx->null_cond = cond; 1292869051eaSRichard Henderson return DISAS_NEXT; 1293b2167459SRichard Henderson } 1294b2167459SRichard Henderson 1295eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1296eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1297eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1298b2167459SRichard Henderson { 1299eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1300b2167459SRichard Henderson 1301b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1302b2167459SRichard Henderson fn(dest, in1, in2); 1303b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1304b2167459SRichard Henderson 1305b2167459SRichard Henderson /* Install the new nullification. */ 1306b2167459SRichard Henderson cond_free(&ctx->null_cond); 1307b2167459SRichard Henderson if (cf) { 1308b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1309b2167459SRichard Henderson } 1310869051eaSRichard Henderson return DISAS_NEXT; 1311b2167459SRichard Henderson } 1312b2167459SRichard Henderson 1313eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1314eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1315eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1316b2167459SRichard Henderson { 1317eaa3783bSRichard Henderson TCGv_reg dest; 1318b2167459SRichard Henderson DisasCond cond; 1319b2167459SRichard Henderson 1320b2167459SRichard Henderson if (cf == 0) { 1321b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1322b2167459SRichard Henderson fn(dest, in1, in2); 1323b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1324b2167459SRichard Henderson cond_free(&ctx->null_cond); 1325b2167459SRichard Henderson } else { 1326b2167459SRichard Henderson dest = tcg_temp_new(); 1327b2167459SRichard Henderson fn(dest, in1, in2); 1328b2167459SRichard Henderson 1329b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson if (is_tc) { 1332eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1333b2167459SRichard Henderson cond_prep(&cond); 1334eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1335b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1336b2167459SRichard Henderson tcg_temp_free(tmp); 1337b2167459SRichard Henderson } 1338b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1339b2167459SRichard Henderson 1340b2167459SRichard Henderson cond_free(&ctx->null_cond); 1341b2167459SRichard Henderson ctx->null_cond = cond; 1342b2167459SRichard Henderson } 1343869051eaSRichard Henderson return DISAS_NEXT; 1344b2167459SRichard Henderson } 1345b2167459SRichard Henderson 134686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13478d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13488d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13498d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13508d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 135186f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 135286f8d05fSRichard Henderson { 135386f8d05fSRichard Henderson TCGv_ptr ptr; 135486f8d05fSRichard Henderson TCGv_reg tmp; 135586f8d05fSRichard Henderson TCGv_i64 spc; 135686f8d05fSRichard Henderson 135786f8d05fSRichard Henderson if (sp != 0) { 13588d6ae7fbSRichard Henderson if (sp < 0) { 13598d6ae7fbSRichard Henderson sp = ~sp; 13608d6ae7fbSRichard Henderson } 13618d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13628d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13638d6ae7fbSRichard Henderson return spc; 136486f8d05fSRichard Henderson } 136586f8d05fSRichard Henderson 136686f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 136786f8d05fSRichard Henderson tmp = tcg_temp_new(); 136886f8d05fSRichard Henderson spc = get_temp_tl(ctx); 136986f8d05fSRichard Henderson 137086f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 137186f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 137286f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 137386f8d05fSRichard Henderson tcg_temp_free(tmp); 137486f8d05fSRichard Henderson 137586f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 137686f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 137786f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 137886f8d05fSRichard Henderson 137986f8d05fSRichard Henderson return spc; 138086f8d05fSRichard Henderson } 138186f8d05fSRichard Henderson #endif 138286f8d05fSRichard Henderson 138386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 138486f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 138586f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 138686f8d05fSRichard Henderson { 138786f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 138886f8d05fSRichard Henderson TCGv_reg ofs; 138986f8d05fSRichard Henderson 139086f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 139186f8d05fSRichard Henderson if (rx) { 139286f8d05fSRichard Henderson ofs = get_temp(ctx); 139386f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 139486f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 139586f8d05fSRichard Henderson } else if (disp || modify) { 139686f8d05fSRichard Henderson ofs = get_temp(ctx); 139786f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 139886f8d05fSRichard Henderson } else { 139986f8d05fSRichard Henderson ofs = base; 140086f8d05fSRichard Henderson } 140186f8d05fSRichard Henderson 140286f8d05fSRichard Henderson *pofs = ofs; 140386f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 140486f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 140586f8d05fSRichard Henderson #else 140686f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 140786f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 140886f8d05fSRichard Henderson if (ctx->base.tb->flags & PSW_W) { 140986f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 141086f8d05fSRichard Henderson } 141186f8d05fSRichard Henderson if (!is_phys) { 141286f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 141386f8d05fSRichard Henderson } 141486f8d05fSRichard Henderson *pgva = addr; 141586f8d05fSRichard Henderson #endif 141686f8d05fSRichard Henderson } 141786f8d05fSRichard Henderson 141896d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 141996d6407fSRichard Henderson * < 0 for pre-modify, 142096d6407fSRichard Henderson * > 0 for post-modify, 142196d6407fSRichard Henderson * = 0 for no base register update. 142296d6407fSRichard Henderson */ 142396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1424eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 142586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 142696d6407fSRichard Henderson { 142786f8d05fSRichard Henderson TCGv_reg ofs; 142886f8d05fSRichard Henderson TCGv_tl addr; 142996d6407fSRichard Henderson 143096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 143196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 143296d6407fSRichard Henderson 143386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 143486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 143586f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 143686f8d05fSRichard Henderson if (modify) { 143786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 143896d6407fSRichard Henderson } 143996d6407fSRichard Henderson } 144096d6407fSRichard Henderson 144196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1442eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 144496d6407fSRichard Henderson { 144586f8d05fSRichard Henderson TCGv_reg ofs; 144686f8d05fSRichard Henderson TCGv_tl addr; 144796d6407fSRichard Henderson 144896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 144996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 145096d6407fSRichard Henderson 145186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14533d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 145486f8d05fSRichard Henderson if (modify) { 145586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145696d6407fSRichard Henderson } 145796d6407fSRichard Henderson } 145896d6407fSRichard Henderson 145996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1460eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146186f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 146296d6407fSRichard Henderson { 146386f8d05fSRichard Henderson TCGv_reg ofs; 146486f8d05fSRichard Henderson TCGv_tl addr; 146596d6407fSRichard Henderson 146696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 146896d6407fSRichard Henderson 146986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 147086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 147186f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 147286f8d05fSRichard Henderson if (modify) { 147386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147496d6407fSRichard Henderson } 147596d6407fSRichard Henderson } 147696d6407fSRichard Henderson 147796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1478eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 147986f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 148096d6407fSRichard Henderson { 148186f8d05fSRichard Henderson TCGv_reg ofs; 148286f8d05fSRichard Henderson TCGv_tl addr; 148396d6407fSRichard Henderson 148496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148696d6407fSRichard Henderson 148786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 148886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 148986f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 149086f8d05fSRichard Henderson if (modify) { 149186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149296d6407fSRichard Henderson } 149396d6407fSRichard Henderson } 149496d6407fSRichard Henderson 1495eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1496eaa3783bSRichard Henderson #define do_load_reg do_load_64 1497eaa3783bSRichard Henderson #define do_store_reg do_store_64 149896d6407fSRichard Henderson #else 1499eaa3783bSRichard Henderson #define do_load_reg do_load_32 1500eaa3783bSRichard Henderson #define do_store_reg do_store_32 150196d6407fSRichard Henderson #endif 150296d6407fSRichard Henderson 1503869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1504eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150696d6407fSRichard Henderson { 1507eaa3783bSRichard Henderson TCGv_reg dest; 150896d6407fSRichard Henderson 150996d6407fSRichard Henderson nullify_over(ctx); 151096d6407fSRichard Henderson 151196d6407fSRichard Henderson if (modify == 0) { 151296d6407fSRichard Henderson /* No base register update. */ 151396d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 151496d6407fSRichard Henderson } else { 151596d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 151696d6407fSRichard Henderson dest = get_temp(ctx); 151796d6407fSRichard Henderson } 151886f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 151996d6407fSRichard Henderson save_gpr(ctx, rt, dest); 152096d6407fSRichard Henderson 1521869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 152296d6407fSRichard Henderson } 152396d6407fSRichard Henderson 1524869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1525eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152686f8d05fSRichard Henderson unsigned sp, int modify) 152796d6407fSRichard Henderson { 152896d6407fSRichard Henderson TCGv_i32 tmp; 152996d6407fSRichard Henderson 153096d6407fSRichard Henderson nullify_over(ctx); 153196d6407fSRichard Henderson 153296d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 153386f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 153496d6407fSRichard Henderson save_frw_i32(rt, tmp); 153596d6407fSRichard Henderson tcg_temp_free_i32(tmp); 153696d6407fSRichard Henderson 153796d6407fSRichard Henderson if (rt == 0) { 153896d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 153996d6407fSRichard Henderson } 154096d6407fSRichard Henderson 1541869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 154296d6407fSRichard Henderson } 154396d6407fSRichard Henderson 1544869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1545eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154686f8d05fSRichard Henderson unsigned sp, int modify) 154796d6407fSRichard Henderson { 154896d6407fSRichard Henderson TCGv_i64 tmp; 154996d6407fSRichard Henderson 155096d6407fSRichard Henderson nullify_over(ctx); 155196d6407fSRichard Henderson 155296d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 155386f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 155496d6407fSRichard Henderson save_frd(rt, tmp); 155596d6407fSRichard Henderson tcg_temp_free_i64(tmp); 155696d6407fSRichard Henderson 155796d6407fSRichard Henderson if (rt == 0) { 155896d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 155996d6407fSRichard Henderson } 156096d6407fSRichard Henderson 1561869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 156296d6407fSRichard Henderson } 156396d6407fSRichard Henderson 1564869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb, 156586f8d05fSRichard Henderson target_sreg disp, unsigned sp, 156686f8d05fSRichard Henderson int modify, TCGMemOp mop) 156796d6407fSRichard Henderson { 156896d6407fSRichard Henderson nullify_over(ctx); 156986f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 1570869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 157196d6407fSRichard Henderson } 157296d6407fSRichard Henderson 1573869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1574eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157586f8d05fSRichard Henderson unsigned sp, int modify) 157696d6407fSRichard Henderson { 157796d6407fSRichard Henderson TCGv_i32 tmp; 157896d6407fSRichard Henderson 157996d6407fSRichard Henderson nullify_over(ctx); 158096d6407fSRichard Henderson 158196d6407fSRichard Henderson tmp = load_frw_i32(rt); 158286f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158396d6407fSRichard Henderson tcg_temp_free_i32(tmp); 158496d6407fSRichard Henderson 1585869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 158696d6407fSRichard Henderson } 158796d6407fSRichard Henderson 1588869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1589eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159086f8d05fSRichard Henderson unsigned sp, int modify) 159196d6407fSRichard Henderson { 159296d6407fSRichard Henderson TCGv_i64 tmp; 159396d6407fSRichard Henderson 159496d6407fSRichard Henderson nullify_over(ctx); 159596d6407fSRichard Henderson 159696d6407fSRichard Henderson tmp = load_frd(rt); 159786f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 159896d6407fSRichard Henderson tcg_temp_free_i64(tmp); 159996d6407fSRichard Henderson 1600869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson 1603869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1604ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1605ebe9383cSRichard Henderson { 1606ebe9383cSRichard Henderson TCGv_i32 tmp; 1607ebe9383cSRichard Henderson 1608ebe9383cSRichard Henderson nullify_over(ctx); 1609ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1610ebe9383cSRichard Henderson 1611ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1612ebe9383cSRichard Henderson 1613ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1614ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 1615869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1616ebe9383cSRichard Henderson } 1617ebe9383cSRichard Henderson 1618869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1619ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1620ebe9383cSRichard Henderson { 1621ebe9383cSRichard Henderson TCGv_i32 dst; 1622ebe9383cSRichard Henderson TCGv_i64 src; 1623ebe9383cSRichard Henderson 1624ebe9383cSRichard Henderson nullify_over(ctx); 1625ebe9383cSRichard Henderson src = load_frd(ra); 1626ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1627ebe9383cSRichard Henderson 1628ebe9383cSRichard Henderson func(dst, cpu_env, src); 1629ebe9383cSRichard Henderson 1630ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1631ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1632ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 1633869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1634ebe9383cSRichard Henderson } 1635ebe9383cSRichard Henderson 1636869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1637ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1638ebe9383cSRichard Henderson { 1639ebe9383cSRichard Henderson TCGv_i64 tmp; 1640ebe9383cSRichard Henderson 1641ebe9383cSRichard Henderson nullify_over(ctx); 1642ebe9383cSRichard Henderson tmp = load_frd0(ra); 1643ebe9383cSRichard Henderson 1644ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1645ebe9383cSRichard Henderson 1646ebe9383cSRichard Henderson save_frd(rt, tmp); 1647ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 1648869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1649ebe9383cSRichard Henderson } 1650ebe9383cSRichard Henderson 1651869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1652ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1653ebe9383cSRichard Henderson { 1654ebe9383cSRichard Henderson TCGv_i32 src; 1655ebe9383cSRichard Henderson TCGv_i64 dst; 1656ebe9383cSRichard Henderson 1657ebe9383cSRichard Henderson nullify_over(ctx); 1658ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1659ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1660ebe9383cSRichard Henderson 1661ebe9383cSRichard Henderson func(dst, cpu_env, src); 1662ebe9383cSRichard Henderson 1663ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1664ebe9383cSRichard Henderson save_frd(rt, dst); 1665ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 1666869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1667ebe9383cSRichard Henderson } 1668ebe9383cSRichard Henderson 1669869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt, 1670ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1671ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, 1672ebe9383cSRichard Henderson TCGv_i32, TCGv_i32)) 1673ebe9383cSRichard Henderson { 1674ebe9383cSRichard Henderson TCGv_i32 a, b; 1675ebe9383cSRichard Henderson 1676ebe9383cSRichard Henderson nullify_over(ctx); 1677ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1678ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1679ebe9383cSRichard Henderson 1680ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1681ebe9383cSRichard Henderson 1682ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1683ebe9383cSRichard Henderson save_frw_i32(rt, a); 1684ebe9383cSRichard Henderson tcg_temp_free_i32(a); 1685869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1686ebe9383cSRichard Henderson } 1687ebe9383cSRichard Henderson 1688869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt, 1689ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1690ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, 1691ebe9383cSRichard Henderson TCGv_i64, TCGv_i64)) 1692ebe9383cSRichard Henderson { 1693ebe9383cSRichard Henderson TCGv_i64 a, b; 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson nullify_over(ctx); 1696ebe9383cSRichard Henderson a = load_frd0(ra); 1697ebe9383cSRichard Henderson b = load_frd0(rb); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1700ebe9383cSRichard Henderson 1701ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1702ebe9383cSRichard Henderson save_frd(rt, a); 1703ebe9383cSRichard Henderson tcg_temp_free_i64(a); 1704869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1705ebe9383cSRichard Henderson } 1706ebe9383cSRichard Henderson 170798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 170898cd9ca7SRichard Henderson have already had nullification handled. */ 1709eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest, 171098cd9ca7SRichard Henderson unsigned link, bool is_n) 171198cd9ca7SRichard Henderson { 171298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 171398cd9ca7SRichard Henderson if (link != 0) { 171498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 171598cd9ca7SRichard Henderson } 171698cd9ca7SRichard Henderson ctx->iaoq_n = dest; 171798cd9ca7SRichard Henderson if (is_n) { 171898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 171998cd9ca7SRichard Henderson } 1720869051eaSRichard Henderson return DISAS_NEXT; 172198cd9ca7SRichard Henderson } else { 172298cd9ca7SRichard Henderson nullify_over(ctx); 172398cd9ca7SRichard Henderson 172498cd9ca7SRichard Henderson if (link != 0) { 172598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 172698cd9ca7SRichard Henderson } 172798cd9ca7SRichard Henderson 172898cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 172998cd9ca7SRichard Henderson nullify_set(ctx, 0); 173098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 173198cd9ca7SRichard Henderson } else { 173298cd9ca7SRichard Henderson nullify_set(ctx, is_n); 173398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 173498cd9ca7SRichard Henderson } 173598cd9ca7SRichard Henderson 1736869051eaSRichard Henderson nullify_end(ctx, DISAS_NEXT); 173798cd9ca7SRichard Henderson 173898cd9ca7SRichard Henderson nullify_set(ctx, 0); 173998cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 1740869051eaSRichard Henderson return DISAS_NORETURN; 174198cd9ca7SRichard Henderson } 174298cd9ca7SRichard Henderson } 174398cd9ca7SRichard Henderson 174498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 174598cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1746eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 174798cd9ca7SRichard Henderson DisasCond *cond) 174898cd9ca7SRichard Henderson { 1749eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 175098cd9ca7SRichard Henderson TCGLabel *taken = NULL; 175198cd9ca7SRichard Henderson TCGCond c = cond->c; 175298cd9ca7SRichard Henderson bool n; 175398cd9ca7SRichard Henderson 175498cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 175598cd9ca7SRichard Henderson 175698cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 175798cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 175898cd9ca7SRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 175998cd9ca7SRichard Henderson } 176098cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 176198cd9ca7SRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 176298cd9ca7SRichard Henderson } 176398cd9ca7SRichard Henderson 176498cd9ca7SRichard Henderson taken = gen_new_label(); 176598cd9ca7SRichard Henderson cond_prep(cond); 1766eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 176798cd9ca7SRichard Henderson cond_free(cond); 176898cd9ca7SRichard Henderson 176998cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 177098cd9ca7SRichard Henderson n = is_n && disp < 0; 177198cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 177298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1773a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 177498cd9ca7SRichard Henderson } else { 177598cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 177698cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 177798cd9ca7SRichard Henderson ctx->null_lab = NULL; 177898cd9ca7SRichard Henderson } 177998cd9ca7SRichard Henderson nullify_set(ctx, n); 1780c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1781c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1782c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1783c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1784c301f34eSRichard Henderson } 1785a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 178698cd9ca7SRichard Henderson } 178798cd9ca7SRichard Henderson 178898cd9ca7SRichard Henderson gen_set_label(taken); 178998cd9ca7SRichard Henderson 179098cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 179198cd9ca7SRichard Henderson n = is_n && disp >= 0; 179298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1794a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 179598cd9ca7SRichard Henderson } else { 179698cd9ca7SRichard Henderson nullify_set(ctx, n); 1797a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 179898cd9ca7SRichard Henderson } 179998cd9ca7SRichard Henderson 180098cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 180198cd9ca7SRichard Henderson if (ctx->null_lab) { 180298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180398cd9ca7SRichard Henderson ctx->null_lab = NULL; 1804869051eaSRichard Henderson return DISAS_IAQ_N_STALE; 180598cd9ca7SRichard Henderson } else { 1806869051eaSRichard Henderson return DISAS_NORETURN; 180798cd9ca7SRichard Henderson } 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson 181098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 181198cd9ca7SRichard Henderson nullification of the branch itself. */ 1812eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest, 181398cd9ca7SRichard Henderson unsigned link, bool is_n) 181498cd9ca7SRichard Henderson { 1815eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 181698cd9ca7SRichard Henderson TCGCond c; 181798cd9ca7SRichard Henderson 181898cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 181998cd9ca7SRichard Henderson 182098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 182198cd9ca7SRichard Henderson if (link != 0) { 182298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182398cd9ca7SRichard Henderson } 182498cd9ca7SRichard Henderson next = get_temp(ctx); 1825eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 182698cd9ca7SRichard Henderson if (is_n) { 1827c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1828c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1829c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1830c301f34eSRichard Henderson nullify_set(ctx, 0); 1831c301f34eSRichard Henderson return DISAS_IAQ_N_UPDATED; 1832c301f34eSRichard Henderson } 183398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 183498cd9ca7SRichard Henderson } 1835c301f34eSRichard Henderson ctx->iaoq_n = -1; 1836c301f34eSRichard Henderson ctx->iaoq_n_var = next; 183798cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 183898cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 183998cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18404137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 184198cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 184298cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 184398cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 184498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 184598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 184698cd9ca7SRichard Henderson 184798cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 184898cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 184998cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1850eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1851eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 185298cd9ca7SRichard Henderson 185398cd9ca7SRichard Henderson nullify_over(ctx); 185498cd9ca7SRichard Henderson if (link != 0) { 1855eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 185698cd9ca7SRichard Henderson } 18577f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1858869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 185998cd9ca7SRichard Henderson } else { 186098cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 186198cd9ca7SRichard Henderson c = ctx->null_cond.c; 186298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 186398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 186498cd9ca7SRichard Henderson 186598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 186698cd9ca7SRichard Henderson next = get_temp(ctx); 186798cd9ca7SRichard Henderson 186898cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1869eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 187098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 187198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 187298cd9ca7SRichard Henderson 187398cd9ca7SRichard Henderson if (link != 0) { 1874eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 187598cd9ca7SRichard Henderson } 187698cd9ca7SRichard Henderson 187798cd9ca7SRichard Henderson if (is_n) { 187898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 187998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 188098cd9ca7SRichard Henderson to the branch. */ 1881eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 188298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 188498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 188598cd9ca7SRichard Henderson } else { 188698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188798cd9ca7SRichard Henderson } 188898cd9ca7SRichard Henderson } 188998cd9ca7SRichard Henderson 1890869051eaSRichard Henderson return DISAS_NEXT; 189198cd9ca7SRichard Henderson } 189298cd9ca7SRichard Henderson 1893660eefe1SRichard Henderson /* Implement 1894660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1895660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1896660eefe1SRichard Henderson * else 1897660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1898660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1899660eefe1SRichard Henderson */ 1900660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1901660eefe1SRichard Henderson { 1902660eefe1SRichard Henderson #ifdef CONFIG_USER_ONLY 1903660eefe1SRichard Henderson return offset; 1904660eefe1SRichard Henderson #else 1905660eefe1SRichard Henderson TCGv_reg dest; 1906660eefe1SRichard Henderson switch (ctx->privilege) { 1907660eefe1SRichard Henderson case 0: 1908660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1909660eefe1SRichard Henderson return offset; 1910660eefe1SRichard Henderson case 3: 1911660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1912660eefe1SRichard Henderson dest = get_temp(ctx); 1913660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1914660eefe1SRichard Henderson break; 1915660eefe1SRichard Henderson default: 1916660eefe1SRichard Henderson dest = tcg_temp_new(); 1917660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1918660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1919660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1920660eefe1SRichard Henderson tcg_temp_free(dest); 1921660eefe1SRichard Henderson break; 1922660eefe1SRichard Henderson } 1923660eefe1SRichard Henderson return dest; 1924660eefe1SRichard Henderson #endif 1925660eefe1SRichard Henderson } 1926660eefe1SRichard Henderson 1927ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19287ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19297ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19307ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19317ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19327ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19337ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19347ad439dfSRichard Henderson aforementioned BE. */ 1935869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx) 19367ad439dfSRichard Henderson { 19377ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19387ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19397ad439dfSRichard Henderson next insn within the privilaged page. */ 19407ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19417ad439dfSRichard Henderson case TCG_COND_NEVER: 19427ad439dfSRichard Henderson break; 19437ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1944eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19457ad439dfSRichard Henderson goto do_sigill; 19467ad439dfSRichard Henderson default: 19477ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19487ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19497ad439dfSRichard Henderson g_assert_not_reached(); 19507ad439dfSRichard Henderson } 19517ad439dfSRichard Henderson 19527ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19537ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19547ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19557ad439dfSRichard Henderson under such conditions. */ 19567ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19577ad439dfSRichard Henderson goto do_sigill; 19587ad439dfSRichard Henderson } 19597ad439dfSRichard Henderson 19607ad439dfSRichard Henderson switch (ctx->iaoq_f) { 19617ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19622986721dSRichard Henderson gen_excp_1(EXCP_IMP); 1963869051eaSRichard Henderson return DISAS_NORETURN; 19647ad439dfSRichard Henderson 19657ad439dfSRichard Henderson case 0xb0: /* LWS */ 19667ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 1967869051eaSRichard Henderson return DISAS_NORETURN; 19687ad439dfSRichard Henderson 19697ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 197035136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1971eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]); 1972eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 1973869051eaSRichard Henderson return DISAS_IAQ_N_UPDATED; 19747ad439dfSRichard Henderson 19757ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19767ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 1977869051eaSRichard Henderson return DISAS_NORETURN; 19787ad439dfSRichard Henderson 19797ad439dfSRichard Henderson default: 19807ad439dfSRichard Henderson do_sigill: 19812986721dSRichard Henderson gen_excp_1(EXCP_ILL); 1982869051eaSRichard Henderson return DISAS_NORETURN; 19837ad439dfSRichard Henderson } 19847ad439dfSRichard Henderson } 1985ba1d0b44SRichard Henderson #endif 19867ad439dfSRichard Henderson 1987869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn, 1988b2167459SRichard Henderson const DisasInsn *di) 1989b2167459SRichard Henderson { 1990b2167459SRichard Henderson cond_free(&ctx->null_cond); 1991869051eaSRichard Henderson return DISAS_NEXT; 1992b2167459SRichard Henderson } 1993b2167459SRichard Henderson 1994869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn, 199598a9cb79SRichard Henderson const DisasInsn *di) 199698a9cb79SRichard Henderson { 199798a9cb79SRichard Henderson nullify_over(ctx); 19981a19da0dSRichard Henderson return nullify_end(ctx, gen_excp_iir(ctx, EXCP_BREAK)); 199998a9cb79SRichard Henderson } 200098a9cb79SRichard Henderson 2001869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn, 200298a9cb79SRichard Henderson const DisasInsn *di) 200398a9cb79SRichard Henderson { 200498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 200598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 200698a9cb79SRichard Henderson 200798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2008869051eaSRichard Henderson return DISAS_NEXT; 200998a9cb79SRichard Henderson } 201098a9cb79SRichard Henderson 2011869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn, 201298a9cb79SRichard Henderson const DisasInsn *di) 201398a9cb79SRichard Henderson { 201498a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2015eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2016eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 201798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 201898a9cb79SRichard Henderson 201998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2020869051eaSRichard Henderson return DISAS_NEXT; 202198a9cb79SRichard Henderson } 202298a9cb79SRichard Henderson 2023869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn, 202498a9cb79SRichard Henderson const DisasInsn *di) 202598a9cb79SRichard Henderson { 202698a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 202733423472SRichard Henderson unsigned rs = assemble_sr3(insn); 202833423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 202933423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 203098a9cb79SRichard Henderson 203133423472SRichard Henderson load_spr(ctx, t0, rs); 203233423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 203333423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 203433423472SRichard Henderson 203533423472SRichard Henderson save_gpr(ctx, rt, t1); 203633423472SRichard Henderson tcg_temp_free(t1); 203733423472SRichard Henderson tcg_temp_free_i64(t0); 203898a9cb79SRichard Henderson 203998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2040869051eaSRichard Henderson return DISAS_NEXT; 204198a9cb79SRichard Henderson } 204298a9cb79SRichard Henderson 2043869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn, 204498a9cb79SRichard Henderson const DisasInsn *di) 204598a9cb79SRichard Henderson { 204698a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 204798a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 2048eaa3783bSRichard Henderson TCGv_reg tmp; 204949c29d6cSRichard Henderson DisasJumpType ret; 205098a9cb79SRichard Henderson 205198a9cb79SRichard Henderson switch (ctl) { 205235136a77SRichard Henderson case CR_SAR: 205398a9cb79SRichard Henderson #ifdef TARGET_HPPA64 205498a9cb79SRichard Henderson if (extract32(insn, 14, 1) == 0) { 205598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 205698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2057eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 205898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 205935136a77SRichard Henderson goto done; 206098a9cb79SRichard Henderson } 206198a9cb79SRichard Henderson #endif 206298a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 206335136a77SRichard Henderson goto done; 206435136a77SRichard Henderson case CR_IT: /* Interval Timer */ 206535136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 206635136a77SRichard Henderson nullify_over(ctx); 206798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 206849c29d6cSRichard Henderson if (ctx->base.tb->cflags & CF_USE_ICOUNT) { 206949c29d6cSRichard Henderson gen_io_start(); 207049c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 207149c29d6cSRichard Henderson gen_io_end(); 207249c29d6cSRichard Henderson ret = DISAS_IAQ_N_STALE; 207349c29d6cSRichard Henderson } else { 207449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 207549c29d6cSRichard Henderson ret = DISAS_NEXT; 207649c29d6cSRichard Henderson } 207798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207849c29d6cSRichard Henderson return nullify_end(ctx, ret); 207998a9cb79SRichard Henderson case 26: 208098a9cb79SRichard Henderson case 27: 208198a9cb79SRichard Henderson break; 208298a9cb79SRichard Henderson default: 208398a9cb79SRichard Henderson /* All other control registers are privileged. */ 208435136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 208535136a77SRichard Henderson break; 208698a9cb79SRichard Henderson } 208798a9cb79SRichard Henderson 208835136a77SRichard Henderson tmp = get_temp(ctx); 208935136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 209035136a77SRichard Henderson save_gpr(ctx, rt, tmp); 209135136a77SRichard Henderson 209235136a77SRichard Henderson done: 209398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2094869051eaSRichard Henderson return DISAS_NEXT; 209598a9cb79SRichard Henderson } 209698a9cb79SRichard Henderson 209733423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn, 209833423472SRichard Henderson const DisasInsn *di) 209933423472SRichard Henderson { 210033423472SRichard Henderson unsigned rr = extract32(insn, 16, 5); 210133423472SRichard Henderson unsigned rs = assemble_sr3(insn); 210233423472SRichard Henderson TCGv_i64 t64; 210333423472SRichard Henderson 210433423472SRichard Henderson if (rs >= 5) { 210533423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 210633423472SRichard Henderson } 210733423472SRichard Henderson nullify_over(ctx); 210833423472SRichard Henderson 210933423472SRichard Henderson t64 = tcg_temp_new_i64(); 211033423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 211133423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 211233423472SRichard Henderson 211333423472SRichard Henderson if (rs >= 4) { 211433423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 211533423472SRichard Henderson } else { 211633423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 211733423472SRichard Henderson } 211833423472SRichard Henderson tcg_temp_free_i64(t64); 211933423472SRichard Henderson 212033423472SRichard Henderson return nullify_end(ctx, DISAS_NEXT); 212133423472SRichard Henderson } 212233423472SRichard Henderson 2123869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn, 212498a9cb79SRichard Henderson const DisasInsn *di) 212598a9cb79SRichard Henderson { 212698a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 212798a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 212835136a77SRichard Henderson TCGv_reg reg = load_gpr(ctx, rin); 2129eaa3783bSRichard Henderson TCGv_reg tmp; 213098a9cb79SRichard Henderson 213135136a77SRichard Henderson if (ctl == CR_SAR) { 213298a9cb79SRichard Henderson tmp = tcg_temp_new(); 213335136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 213498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 213598a9cb79SRichard Henderson tcg_temp_free(tmp); 213698a9cb79SRichard Henderson 213798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2138869051eaSRichard Henderson return DISAS_NEXT; 213998a9cb79SRichard Henderson } 214098a9cb79SRichard Henderson 214135136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 214235136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 214335136a77SRichard Henderson 21444f5f2548SRichard Henderson #ifdef CONFIG_USER_ONLY 21454f5f2548SRichard Henderson g_assert_not_reached(); 21464f5f2548SRichard Henderson #else 21474f5f2548SRichard Henderson DisasJumpType ret = DISAS_NEXT; 21484f5f2548SRichard Henderson 214935136a77SRichard Henderson nullify_over(ctx); 215035136a77SRichard Henderson switch (ctl) { 215135136a77SRichard Henderson case CR_IT: 215249c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 215335136a77SRichard Henderson break; 21544f5f2548SRichard Henderson case CR_EIRR: 21554f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21564f5f2548SRichard Henderson break; 21574f5f2548SRichard Henderson case CR_EIEM: 21584f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 21594f5f2548SRichard Henderson ret = DISAS_IAQ_N_STALE_EXIT; 21604f5f2548SRichard Henderson break; 21614f5f2548SRichard Henderson 216235136a77SRichard Henderson case CR_IIASQ: 216335136a77SRichard Henderson case CR_IIAOQ: 216435136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 216535136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 216635136a77SRichard Henderson tmp = get_temp(ctx); 216735136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 216835136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 216935136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 217035136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 217135136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 217235136a77SRichard Henderson break; 217335136a77SRichard Henderson 217435136a77SRichard Henderson default: 217535136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 217635136a77SRichard Henderson break; 217735136a77SRichard Henderson } 21784f5f2548SRichard Henderson return nullify_end(ctx, ret); 21794f5f2548SRichard Henderson #endif 218035136a77SRichard Henderson } 218135136a77SRichard Henderson 2182869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn, 218398a9cb79SRichard Henderson const DisasInsn *di) 218498a9cb79SRichard Henderson { 218598a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 2186eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 218798a9cb79SRichard Henderson 2188eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, rin)); 2189eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 219098a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 219198a9cb79SRichard Henderson tcg_temp_free(tmp); 219298a9cb79SRichard Henderson 219398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2194869051eaSRichard Henderson return DISAS_NEXT; 219598a9cb79SRichard Henderson } 219698a9cb79SRichard Henderson 2197869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn, 219898a9cb79SRichard Henderson const DisasInsn *di) 219998a9cb79SRichard Henderson { 220098a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2201eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 220298a9cb79SRichard Henderson 220398a9cb79SRichard Henderson /* Since we don't implement space registers, this returns zero. */ 2204eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 220598a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 220698a9cb79SRichard Henderson 220798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2208869051eaSRichard Henderson return DISAS_NEXT; 220998a9cb79SRichard Henderson } 221098a9cb79SRichard Henderson 2211e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2212e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 2213e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2214e1b5a5edSRichard Henderson { 2215e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2216e1b5a5edSRichard Henderson 2217e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2218e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2219e1b5a5edSRichard Henderson } 2220e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2221e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2222e1b5a5edSRichard Henderson } 2223e1b5a5edSRichard Henderson return val; 2224e1b5a5edSRichard Henderson } 2225e1b5a5edSRichard Henderson 2226e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn, 2227e1b5a5edSRichard Henderson const DisasInsn *di) 2228e1b5a5edSRichard Henderson { 2229e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2230e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2231e1b5a5edSRichard Henderson TCGv_reg tmp; 2232e1b5a5edSRichard Henderson 2233e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2234e1b5a5edSRichard Henderson nullify_over(ctx); 2235e1b5a5edSRichard Henderson 2236e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2237e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2238e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2239e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2240e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2241e1b5a5edSRichard Henderson 2242e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 2243e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2244e1b5a5edSRichard Henderson } 2245e1b5a5edSRichard Henderson 2246e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn, 2247e1b5a5edSRichard Henderson const DisasInsn *di) 2248e1b5a5edSRichard Henderson { 2249e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2250e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2251e1b5a5edSRichard Henderson TCGv_reg tmp; 2252e1b5a5edSRichard Henderson 2253e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2254e1b5a5edSRichard Henderson nullify_over(ctx); 2255e1b5a5edSRichard Henderson 2256e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2257e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2258e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2259e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2260e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2261e1b5a5edSRichard Henderson 2262e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 2263e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2264e1b5a5edSRichard Henderson } 2265e1b5a5edSRichard Henderson 2266e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn, 2267e1b5a5edSRichard Henderson const DisasInsn *di) 2268e1b5a5edSRichard Henderson { 2269e1b5a5edSRichard Henderson unsigned rr = extract32(insn, 16, 5); 2270e1b5a5edSRichard Henderson TCGv_reg tmp, reg; 2271e1b5a5edSRichard Henderson 2272e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2273e1b5a5edSRichard Henderson nullify_over(ctx); 2274e1b5a5edSRichard Henderson 2275e1b5a5edSRichard Henderson reg = load_gpr(ctx, rr); 2276e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2277e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2278e1b5a5edSRichard Henderson 2279e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 2280e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2281e1b5a5edSRichard Henderson } 2282f49b3537SRichard Henderson 2283f49b3537SRichard Henderson static DisasJumpType trans_rfi(DisasContext *ctx, uint32_t insn, 2284f49b3537SRichard Henderson const DisasInsn *di) 2285f49b3537SRichard Henderson { 2286f49b3537SRichard Henderson unsigned comp = extract32(insn, 5, 4); 2287f49b3537SRichard Henderson 2288f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2289f49b3537SRichard Henderson nullify_over(ctx); 2290f49b3537SRichard Henderson 2291f49b3537SRichard Henderson if (comp == 5) { 2292f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2293f49b3537SRichard Henderson } else { 2294f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2295f49b3537SRichard Henderson } 2296f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2297f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2298f49b3537SRichard Henderson } else { 2299f49b3537SRichard Henderson tcg_gen_exit_tb(0); 2300f49b3537SRichard Henderson } 2301f49b3537SRichard Henderson 2302f49b3537SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2303f49b3537SRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 2304f49b3537SRichard Henderson } 2305e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2306e1b5a5edSRichard Henderson 230798a9cb79SRichard Henderson static const DisasInsn table_system[] = { 230898a9cb79SRichard Henderson { 0x00000000u, 0xfc001fe0u, trans_break }, 230933423472SRichard Henderson { 0x00001820u, 0xffe01fffu, trans_mtsp }, 231098a9cb79SRichard Henderson { 0x00001840u, 0xfc00ffffu, trans_mtctl }, 231198a9cb79SRichard Henderson { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm }, 231298a9cb79SRichard Henderson { 0x000014a0u, 0xffffffe0u, trans_mfia }, 231398a9cb79SRichard Henderson { 0x000004a0u, 0xffff1fe0u, trans_mfsp }, 23147f221b07SRichard Henderson { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl }, 231598a9cb79SRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, 231698a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2317e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2318e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2319e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2320e1b5a5edSRichard Henderson { 0x00001860u, 0xffe0ffffu, trans_mtsm }, 2321f49b3537SRichard Henderson { 0x00000c00u, 0xfffffe1fu, trans_rfi }, 2322e1b5a5edSRichard Henderson #endif 232398a9cb79SRichard Henderson }; 232498a9cb79SRichard Henderson 2325869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 232698a9cb79SRichard Henderson const DisasInsn *di) 232798a9cb79SRichard Henderson { 232898a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 232998a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2330eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2331eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2332eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 233398a9cb79SRichard Henderson 233498a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2335eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 233698a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 233798a9cb79SRichard Henderson 233898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2339869051eaSRichard Henderson return DISAS_NEXT; 234098a9cb79SRichard Henderson } 234198a9cb79SRichard Henderson 2342869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn, 234398a9cb79SRichard Henderson const DisasInsn *di) 234498a9cb79SRichard Henderson { 234598a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 234686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 234798a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 234898a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 234986f8d05fSRichard Henderson TCGv_reg dest, ofs; 235086f8d05fSRichard Henderson TCGv_tl addr; 235198a9cb79SRichard Henderson 235298a9cb79SRichard Henderson nullify_over(ctx); 235398a9cb79SRichard Henderson 235498a9cb79SRichard Henderson /* ??? Do something with priv level operand. */ 235598a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 235686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 235798a9cb79SRichard Henderson if (is_write) { 235886f8d05fSRichard Henderson gen_helper_probe_w(dest, addr); 235998a9cb79SRichard Henderson } else { 236086f8d05fSRichard Henderson gen_helper_probe_r(dest, addr); 236198a9cb79SRichard Henderson } 236298a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 2363869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 236498a9cb79SRichard Henderson } 236598a9cb79SRichard Henderson 23668d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 23678d6ae7fbSRichard Henderson static DisasJumpType trans_ixtlbx(DisasContext *ctx, uint32_t insn, 23688d6ae7fbSRichard Henderson const DisasInsn *di) 23698d6ae7fbSRichard Henderson { 23708d6ae7fbSRichard Henderson unsigned sp; 23718d6ae7fbSRichard Henderson unsigned rr = extract32(insn, 16, 5); 23728d6ae7fbSRichard Henderson unsigned rb = extract32(insn, 21, 5); 23738d6ae7fbSRichard Henderson unsigned is_data = insn & 0x1000; 23748d6ae7fbSRichard Henderson unsigned is_addr = insn & 0x40; 23758d6ae7fbSRichard Henderson TCGv_tl addr; 23768d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 23778d6ae7fbSRichard Henderson 23788d6ae7fbSRichard Henderson if (is_data) { 23798d6ae7fbSRichard Henderson sp = extract32(insn, 14, 2); 23808d6ae7fbSRichard Henderson } else { 23818d6ae7fbSRichard Henderson sp = ~assemble_sr3(insn); 23828d6ae7fbSRichard Henderson } 23838d6ae7fbSRichard Henderson 23848d6ae7fbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23858d6ae7fbSRichard Henderson nullify_over(ctx); 23868d6ae7fbSRichard Henderson 23878d6ae7fbSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 23888d6ae7fbSRichard Henderson reg = load_gpr(ctx, rr); 23898d6ae7fbSRichard Henderson if (is_addr) { 23908d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 23918d6ae7fbSRichard Henderson } else { 23928d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 23938d6ae7fbSRichard Henderson } 23948d6ae7fbSRichard Henderson 23958d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 23968d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 23978d6ae7fbSRichard Henderson return nullify_end(ctx, !is_data && (ctx->base.tb->flags & PSW_C) 23988d6ae7fbSRichard Henderson ? DISAS_IAQ_N_STALE : DISAS_NEXT); 23998d6ae7fbSRichard Henderson } 2400*63300a00SRichard Henderson 2401*63300a00SRichard Henderson static DisasJumpType trans_pxtlbx(DisasContext *ctx, uint32_t insn, 2402*63300a00SRichard Henderson const DisasInsn *di) 2403*63300a00SRichard Henderson { 2404*63300a00SRichard Henderson unsigned m = extract32(insn, 5, 1); 2405*63300a00SRichard Henderson unsigned sp; 2406*63300a00SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2407*63300a00SRichard Henderson unsigned rb = extract32(insn, 21, 5); 2408*63300a00SRichard Henderson unsigned is_data = insn & 0x1000; 2409*63300a00SRichard Henderson unsigned is_local = insn & 0x40; 2410*63300a00SRichard Henderson TCGv_tl addr; 2411*63300a00SRichard Henderson TCGv_reg ofs; 2412*63300a00SRichard Henderson 2413*63300a00SRichard Henderson if (is_data) { 2414*63300a00SRichard Henderson sp = extract32(insn, 14, 2); 2415*63300a00SRichard Henderson } else { 2416*63300a00SRichard Henderson sp = ~assemble_sr3(insn); 2417*63300a00SRichard Henderson } 2418*63300a00SRichard Henderson 2419*63300a00SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2420*63300a00SRichard Henderson nullify_over(ctx); 2421*63300a00SRichard Henderson 2422*63300a00SRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false); 2423*63300a00SRichard Henderson if (m) { 2424*63300a00SRichard Henderson save_gpr(ctx, rb, ofs); 2425*63300a00SRichard Henderson } 2426*63300a00SRichard Henderson if (is_local) { 2427*63300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 2428*63300a00SRichard Henderson } else { 2429*63300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 2430*63300a00SRichard Henderson } 2431*63300a00SRichard Henderson 2432*63300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 2433*63300a00SRichard Henderson return nullify_end(ctx, !is_data && (ctx->base.tb->flags & PSW_C) 2434*63300a00SRichard Henderson ? DISAS_IAQ_N_STALE : DISAS_NEXT); 2435*63300a00SRichard Henderson } 24368d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 24378d6ae7fbSRichard Henderson 243898a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 243998a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 244098a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 244198a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 244298a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 244398a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 244498a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 244598a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 244698a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 244798a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 244898a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 244998a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 245098a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 245198a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 245298a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 245398a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 24548d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 24558d6ae7fbSRichard Henderson { 0x04000000u, 0xfc001fffu, trans_ixtlbx }, /* iitlbp */ 24568d6ae7fbSRichard Henderson { 0x04000040u, 0xfc001fffu, trans_ixtlbx }, /* iitlba */ 24578d6ae7fbSRichard Henderson { 0x04001000u, 0xfc001fffu, trans_ixtlbx }, /* idtlbp */ 24588d6ae7fbSRichard Henderson { 0x04001040u, 0xfc001fffu, trans_ixtlbx }, /* idtlba */ 2459*63300a00SRichard Henderson { 0x04000200u, 0xfc001fdfu, trans_pxtlbx }, /* pitlb */ 2460*63300a00SRichard Henderson { 0x04000240u, 0xfc001fdfu, trans_pxtlbx }, /* pitlbe */ 2461*63300a00SRichard Henderson { 0x04001200u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlb */ 2462*63300a00SRichard Henderson { 0x04001240u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlbe */ 24638d6ae7fbSRichard Henderson #endif 246498a9cb79SRichard Henderson }; 246598a9cb79SRichard Henderson 2466869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn, 2467b2167459SRichard Henderson const DisasInsn *di) 2468b2167459SRichard Henderson { 2469b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2470b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2471b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2472b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2473b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2474b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2475eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2476b2167459SRichard Henderson bool is_c = false; 2477b2167459SRichard Henderson bool is_l = false; 2478b2167459SRichard Henderson bool is_tc = false; 2479b2167459SRichard Henderson bool is_tsv = false; 2480869051eaSRichard Henderson DisasJumpType ret; 2481b2167459SRichard Henderson 2482b2167459SRichard Henderson switch (ext) { 2483b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2484b2167459SRichard Henderson break; 2485b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2486b2167459SRichard Henderson is_l = true; 2487b2167459SRichard Henderson break; 2488b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2489b2167459SRichard Henderson is_tsv = true; 2490b2167459SRichard Henderson break; 2491b2167459SRichard Henderson case 0x7: /* ADD,C */ 2492b2167459SRichard Henderson is_c = true; 2493b2167459SRichard Henderson break; 2494b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2495b2167459SRichard Henderson is_c = is_tsv = true; 2496b2167459SRichard Henderson break; 2497b2167459SRichard Henderson default: 2498b2167459SRichard Henderson return gen_illegal(ctx); 2499b2167459SRichard Henderson } 2500b2167459SRichard Henderson 2501b2167459SRichard Henderson if (cf) { 2502b2167459SRichard Henderson nullify_over(ctx); 2503b2167459SRichard Henderson } 2504b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2505b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2506b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 2507b2167459SRichard Henderson return nullify_end(ctx, ret); 2508b2167459SRichard Henderson } 2509b2167459SRichard Henderson 2510869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn, 2511b2167459SRichard Henderson const DisasInsn *di) 2512b2167459SRichard Henderson { 2513b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2514b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2515b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2516b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2517b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2518eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2519b2167459SRichard Henderson bool is_b = false; 2520b2167459SRichard Henderson bool is_tc = false; 2521b2167459SRichard Henderson bool is_tsv = false; 2522869051eaSRichard Henderson DisasJumpType ret; 2523b2167459SRichard Henderson 2524b2167459SRichard Henderson switch (ext) { 2525b2167459SRichard Henderson case 0x10: /* SUB */ 2526b2167459SRichard Henderson break; 2527b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2528b2167459SRichard Henderson is_tsv = true; 2529b2167459SRichard Henderson break; 2530b2167459SRichard Henderson case 0x14: /* SUB,B */ 2531b2167459SRichard Henderson is_b = true; 2532b2167459SRichard Henderson break; 2533b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2534b2167459SRichard Henderson is_b = is_tsv = true; 2535b2167459SRichard Henderson break; 2536b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2537b2167459SRichard Henderson is_tc = true; 2538b2167459SRichard Henderson break; 2539b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2540b2167459SRichard Henderson is_tc = is_tsv = true; 2541b2167459SRichard Henderson break; 2542b2167459SRichard Henderson default: 2543b2167459SRichard Henderson return gen_illegal(ctx); 2544b2167459SRichard Henderson } 2545b2167459SRichard Henderson 2546b2167459SRichard Henderson if (cf) { 2547b2167459SRichard Henderson nullify_over(ctx); 2548b2167459SRichard Henderson } 2549b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2550b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2551b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 2552b2167459SRichard Henderson return nullify_end(ctx, ret); 2553b2167459SRichard Henderson } 2554b2167459SRichard Henderson 2555869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn, 2556b2167459SRichard Henderson const DisasInsn *di) 2557b2167459SRichard Henderson { 2558b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2559b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2560b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2561b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2562eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2563869051eaSRichard Henderson DisasJumpType ret; 2564b2167459SRichard Henderson 2565b2167459SRichard Henderson if (cf) { 2566b2167459SRichard Henderson nullify_over(ctx); 2567b2167459SRichard Henderson } 2568b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2569b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2570eff235ebSPaolo Bonzini ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 2571b2167459SRichard Henderson return nullify_end(ctx, ret); 2572b2167459SRichard Henderson } 2573b2167459SRichard Henderson 2574b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 2575869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn, 2576b2167459SRichard Henderson const DisasInsn *di) 2577b2167459SRichard Henderson { 2578b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2579b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2580b2167459SRichard Henderson 2581b2167459SRichard Henderson if (r1 == 0) { 2582eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2583eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2584b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2585b2167459SRichard Henderson } else { 2586b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2587b2167459SRichard Henderson } 2588b2167459SRichard Henderson cond_free(&ctx->null_cond); 2589869051eaSRichard Henderson return DISAS_NEXT; 2590b2167459SRichard Henderson } 2591b2167459SRichard Henderson 2592869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn, 2593b2167459SRichard Henderson const DisasInsn *di) 2594b2167459SRichard Henderson { 2595b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2596b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2597b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2598b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2599eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2600869051eaSRichard Henderson DisasJumpType ret; 2601b2167459SRichard Henderson 2602b2167459SRichard Henderson if (cf) { 2603b2167459SRichard Henderson nullify_over(ctx); 2604b2167459SRichard Henderson } 2605b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2606b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2607b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 2608b2167459SRichard Henderson return nullify_end(ctx, ret); 2609b2167459SRichard Henderson } 2610b2167459SRichard Henderson 2611869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn, 2612b2167459SRichard Henderson const DisasInsn *di) 2613b2167459SRichard Henderson { 2614b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2615b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2616b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2617b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2618eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2619869051eaSRichard Henderson DisasJumpType ret; 2620b2167459SRichard Henderson 2621b2167459SRichard Henderson if (cf) { 2622b2167459SRichard Henderson nullify_over(ctx); 2623b2167459SRichard Henderson } 2624b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2625b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2626eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 2627b2167459SRichard Henderson return nullify_end(ctx, ret); 2628b2167459SRichard Henderson } 2629b2167459SRichard Henderson 2630869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn, 2631b2167459SRichard Henderson const DisasInsn *di) 2632b2167459SRichard Henderson { 2633b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2634b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2635b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2636b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2637b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2638eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2639869051eaSRichard Henderson DisasJumpType ret; 2640b2167459SRichard Henderson 2641b2167459SRichard Henderson if (cf) { 2642b2167459SRichard Henderson nullify_over(ctx); 2643b2167459SRichard Henderson } 2644b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2645b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2646b2167459SRichard Henderson tmp = get_temp(ctx); 2647eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2648eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 2649b2167459SRichard Henderson return nullify_end(ctx, ret); 2650b2167459SRichard Henderson } 2651b2167459SRichard Henderson 2652869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn, 2653b2167459SRichard Henderson const DisasInsn *di) 2654b2167459SRichard Henderson { 2655b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2656b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2657b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2658b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2659eaa3783bSRichard Henderson TCGv_reg tmp; 2660869051eaSRichard Henderson DisasJumpType ret; 2661b2167459SRichard Henderson 2662b2167459SRichard Henderson nullify_over(ctx); 2663b2167459SRichard Henderson 2664b2167459SRichard Henderson tmp = get_temp(ctx); 2665eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2666b2167459SRichard Henderson if (!is_i) { 2667eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2668b2167459SRichard Henderson } 2669eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2670eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2671b2167459SRichard Henderson ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2672eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2673b2167459SRichard Henderson 2674b2167459SRichard Henderson return nullify_end(ctx, ret); 2675b2167459SRichard Henderson } 2676b2167459SRichard Henderson 2677869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn, 2678b2167459SRichard Henderson const DisasInsn *di) 2679b2167459SRichard Henderson { 2680b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2681b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2682b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2683b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2684eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2685b2167459SRichard Henderson 2686b2167459SRichard Henderson nullify_over(ctx); 2687b2167459SRichard Henderson 2688b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2689b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2690b2167459SRichard Henderson 2691b2167459SRichard Henderson add1 = tcg_temp_new(); 2692b2167459SRichard Henderson add2 = tcg_temp_new(); 2693b2167459SRichard Henderson addc = tcg_temp_new(); 2694b2167459SRichard Henderson dest = tcg_temp_new(); 2695eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2696b2167459SRichard Henderson 2697b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2698eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2699eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2700b2167459SRichard Henderson 2701b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2702b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2703b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2704b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2705eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2706eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2707eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2708b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2709b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2710b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2711b2167459SRichard Henderson 2712b2167459SRichard Henderson tcg_temp_free(addc); 2713b2167459SRichard Henderson tcg_temp_free(zero); 2714b2167459SRichard Henderson 2715b2167459SRichard Henderson /* Write back the result register. */ 2716b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2717b2167459SRichard Henderson 2718b2167459SRichard Henderson /* Write back PSW[CB]. */ 2719eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2720eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2721b2167459SRichard Henderson 2722b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2723eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2724eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2725b2167459SRichard Henderson 2726b2167459SRichard Henderson /* Install the new nullification. */ 2727b2167459SRichard Henderson if (cf) { 2728eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2729b2167459SRichard Henderson if (cf >> 1 == 6) { 2730b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2731b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2732b2167459SRichard Henderson } 2733b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2734b2167459SRichard Henderson } 2735b2167459SRichard Henderson 2736b2167459SRichard Henderson tcg_temp_free(add1); 2737b2167459SRichard Henderson tcg_temp_free(add2); 2738b2167459SRichard Henderson tcg_temp_free(dest); 2739b2167459SRichard Henderson 2740869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 2741b2167459SRichard Henderson } 2742b2167459SRichard Henderson 2743b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2744b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2745b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2746eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2747eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2748eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2749eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2750b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2751b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2752b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2753b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2754b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2755b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2756b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2757b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2758b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2759b2167459SRichard Henderson }; 2760b2167459SRichard Henderson 2761869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn) 2762b2167459SRichard Henderson { 2763eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2764b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2765b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2766b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2767b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2768b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2769eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2770869051eaSRichard Henderson DisasJumpType ret; 2771b2167459SRichard Henderson 2772b2167459SRichard Henderson if (cf) { 2773b2167459SRichard Henderson nullify_over(ctx); 2774b2167459SRichard Henderson } 2775b2167459SRichard Henderson 2776b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2777b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2778b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2779b2167459SRichard Henderson 2780b2167459SRichard Henderson return nullify_end(ctx, ret); 2781b2167459SRichard Henderson } 2782b2167459SRichard Henderson 2783869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn) 2784b2167459SRichard Henderson { 2785eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2786b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2787b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2788b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2789b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2790eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2791869051eaSRichard Henderson DisasJumpType ret; 2792b2167459SRichard Henderson 2793b2167459SRichard Henderson if (cf) { 2794b2167459SRichard Henderson nullify_over(ctx); 2795b2167459SRichard Henderson } 2796b2167459SRichard Henderson 2797b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2798b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2799b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2800b2167459SRichard Henderson 2801b2167459SRichard Henderson return nullify_end(ctx, ret); 2802b2167459SRichard Henderson } 2803b2167459SRichard Henderson 2804869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2805b2167459SRichard Henderson { 2806eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2807b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2808b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2809b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2810eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2811869051eaSRichard Henderson DisasJumpType ret; 2812b2167459SRichard Henderson 2813b2167459SRichard Henderson if (cf) { 2814b2167459SRichard Henderson nullify_over(ctx); 2815b2167459SRichard Henderson } 2816b2167459SRichard Henderson 2817b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2818b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2819b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2820b2167459SRichard Henderson 2821b2167459SRichard Henderson return nullify_end(ctx, ret); 2822b2167459SRichard Henderson } 2823b2167459SRichard Henderson 2824869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 282596d6407fSRichard Henderson const DisasInsn *di) 282696d6407fSRichard Henderson { 282796d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 282896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 282996d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 283096d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 283186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 283296d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 283396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 283496d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 283596d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 283696d6407fSRichard Henderson 283786f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop); 283896d6407fSRichard Henderson } 283996d6407fSRichard Henderson 2840869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 284196d6407fSRichard Henderson const DisasInsn *di) 284296d6407fSRichard Henderson { 284396d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 284496d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 284596d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 284696d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 284786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 284896d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 284996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 285096d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 285196d6407fSRichard Henderson 285286f8d05fSRichard Henderson return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop); 285396d6407fSRichard Henderson } 285496d6407fSRichard Henderson 2855869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn, 285696d6407fSRichard Henderson const DisasInsn *di) 285796d6407fSRichard Henderson { 285896d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 285996d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 286096d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 286196d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 286286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 286396d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 286496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 286596d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 286696d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 286796d6407fSRichard Henderson 286886f8d05fSRichard Henderson return do_store(ctx, rr, rb, disp, sp, modify, mop); 286996d6407fSRichard Henderson } 287096d6407fSRichard Henderson 2871869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn, 287296d6407fSRichard Henderson const DisasInsn *di) 287396d6407fSRichard Henderson { 287496d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 287596d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 287696d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 287796d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 287886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 287996d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 288096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 288196d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 288286f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 288386f8d05fSRichard Henderson TCGv_tl addr; 288496d6407fSRichard Henderson int modify, disp = 0, scale = 0; 288596d6407fSRichard Henderson 288696d6407fSRichard Henderson nullify_over(ctx); 288796d6407fSRichard Henderson 288896d6407fSRichard Henderson if (i) { 288996d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 289096d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 289196d6407fSRichard Henderson rx = 0; 289296d6407fSRichard Henderson } else { 289396d6407fSRichard Henderson modify = m; 289496d6407fSRichard Henderson if (au) { 289596d6407fSRichard Henderson scale = mop & MO_SIZE; 289696d6407fSRichard Henderson } 289796d6407fSRichard Henderson } 289896d6407fSRichard Henderson if (modify) { 289986f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 290086f8d05fSRichard Henderson we see the result of the load. */ 290196d6407fSRichard Henderson dest = get_temp(ctx); 290296d6407fSRichard Henderson } else { 290396d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 290496d6407fSRichard Henderson } 290596d6407fSRichard Henderson 290686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 290786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 2908eaa3783bSRichard Henderson zero = tcg_const_reg(0); 290986f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 291096d6407fSRichard Henderson if (modify) { 291186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 291296d6407fSRichard Henderson } 291396d6407fSRichard Henderson save_gpr(ctx, rt, dest); 291496d6407fSRichard Henderson 2915869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 291696d6407fSRichard Henderson } 291796d6407fSRichard Henderson 2918869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn, 291996d6407fSRichard Henderson const DisasInsn *di) 292096d6407fSRichard Henderson { 2921eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 292296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 292396d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 292486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 292596d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 292696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 292786f8d05fSRichard Henderson TCGv_reg ofs, val; 292886f8d05fSRichard Henderson TCGv_tl addr; 292996d6407fSRichard Henderson 293096d6407fSRichard Henderson nullify_over(ctx); 293196d6407fSRichard Henderson 293286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m, 293386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 293496d6407fSRichard Henderson val = load_gpr(ctx, rt); 293596d6407fSRichard Henderson if (a) { 2936f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2937f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2938f9f46db4SEmilio G. Cota } else { 293996d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2940f9f46db4SEmilio G. Cota } 2941f9f46db4SEmilio G. Cota } else { 2942f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2943f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 294496d6407fSRichard Henderson } else { 294596d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 294696d6407fSRichard Henderson } 2947f9f46db4SEmilio G. Cota } 294896d6407fSRichard Henderson 294996d6407fSRichard Henderson if (m) { 295086f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 295186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 295296d6407fSRichard Henderson } 295396d6407fSRichard Henderson 2954869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 295596d6407fSRichard Henderson } 295696d6407fSRichard Henderson 295796d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 295896d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 295996d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 296096d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 296196d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 296296d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 296396d6407fSRichard Henderson }; 296496d6407fSRichard Henderson 2965869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn) 2966b2167459SRichard Henderson { 2967b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2968eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2969eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2970b2167459SRichard Henderson 2971eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 2972b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 2973b2167459SRichard Henderson cond_free(&ctx->null_cond); 2974b2167459SRichard Henderson 2975869051eaSRichard Henderson return DISAS_NEXT; 2976b2167459SRichard Henderson } 2977b2167459SRichard Henderson 2978869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn) 2979b2167459SRichard Henderson { 2980b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2981eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2982eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 2983eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2984b2167459SRichard Henderson 2985eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 2986b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2987b2167459SRichard Henderson cond_free(&ctx->null_cond); 2988b2167459SRichard Henderson 2989869051eaSRichard Henderson return DISAS_NEXT; 2990b2167459SRichard Henderson } 2991b2167459SRichard Henderson 2992869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn) 2993b2167459SRichard Henderson { 2994b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 2995b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2996eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 2997eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2998b2167459SRichard Henderson 2999b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3000b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 3001b2167459SRichard Henderson if (rb == 0) { 3002eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3003b2167459SRichard Henderson } else { 3004eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 3005b2167459SRichard Henderson } 3006b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3007b2167459SRichard Henderson cond_free(&ctx->null_cond); 3008b2167459SRichard Henderson 3009869051eaSRichard Henderson return DISAS_NEXT; 3010b2167459SRichard Henderson } 3011b2167459SRichard Henderson 3012869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn, 301396d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 301496d6407fSRichard Henderson { 301596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 301696d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 301786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3018eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 301996d6407fSRichard Henderson 302086f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, sp, 302186f8d05fSRichard Henderson is_mod ? (i < 0 ? -1 : 1) : 0, mop); 302296d6407fSRichard Henderson } 302396d6407fSRichard Henderson 3024869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn) 302596d6407fSRichard Henderson { 302696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 302796d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 302886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3029eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 303096d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 303196d6407fSRichard Henderson 303296d6407fSRichard Henderson switch (ext2) { 303396d6407fSRichard Henderson case 0: 303496d6407fSRichard Henderson case 1: 303596d6407fSRichard Henderson /* FLDW without modification. */ 303686f8d05fSRichard Henderson return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 303796d6407fSRichard Henderson case 2: 303896d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 303996d6407fSRichard Henderson post-dec vs pre-inc. */ 304086f8d05fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 304196d6407fSRichard Henderson default: 304296d6407fSRichard Henderson return gen_illegal(ctx); 304396d6407fSRichard Henderson } 304496d6407fSRichard Henderson } 304596d6407fSRichard Henderson 3046869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn) 304796d6407fSRichard Henderson { 3048eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 304996d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 305096d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 305186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 305296d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 305396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 305496d6407fSRichard Henderson 305596d6407fSRichard Henderson /* FLDW with modification. */ 305686f8d05fSRichard Henderson return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 305796d6407fSRichard Henderson } 305896d6407fSRichard Henderson 3059869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn, 306096d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 306196d6407fSRichard Henderson { 306296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 306396d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 306486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3065eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 306696d6407fSRichard Henderson 306786f8d05fSRichard Henderson return do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 306896d6407fSRichard Henderson } 306996d6407fSRichard Henderson 3070869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn) 307196d6407fSRichard Henderson { 307296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 307396d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 307486f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3075eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 307696d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 307796d6407fSRichard Henderson 307896d6407fSRichard Henderson switch (ext2) { 307996d6407fSRichard Henderson case 0: 308096d6407fSRichard Henderson case 1: 308196d6407fSRichard Henderson /* FSTW without modification. */ 308286f8d05fSRichard Henderson return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 308396d6407fSRichard Henderson case 2: 308496d6407fSRichard Henderson /* LDW with modification. */ 308586f8d05fSRichard Henderson return do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 308696d6407fSRichard Henderson default: 308796d6407fSRichard Henderson return gen_illegal(ctx); 308896d6407fSRichard Henderson } 308996d6407fSRichard Henderson } 309096d6407fSRichard Henderson 3091869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn) 309296d6407fSRichard Henderson { 3093eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 309496d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 309596d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 309686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 309796d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 309896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 309996d6407fSRichard Henderson 310096d6407fSRichard Henderson /* FSTW with modification. */ 310186f8d05fSRichard Henderson return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 310296d6407fSRichard Henderson } 310396d6407fSRichard Henderson 3104869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn) 310596d6407fSRichard Henderson { 310696d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 310796d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 310896d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 310996d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 311096d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 311196d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 311296d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 311386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 311496d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 311596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 311696d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 311796d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 311896d6407fSRichard Henderson int disp, scale; 311996d6407fSRichard Henderson 312096d6407fSRichard Henderson if (i == 0) { 312196d6407fSRichard Henderson scale = (ua ? 2 : 0); 312296d6407fSRichard Henderson disp = 0; 312396d6407fSRichard Henderson modify = m; 312496d6407fSRichard Henderson } else { 312596d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 312696d6407fSRichard Henderson scale = 0; 312796d6407fSRichard Henderson rx = 0; 312896d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 312996d6407fSRichard Henderson } 313096d6407fSRichard Henderson 313196d6407fSRichard Henderson switch (ext3) { 313296d6407fSRichard Henderson case 0: /* FLDW */ 313386f8d05fSRichard Henderson return do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 313496d6407fSRichard Henderson case 4: /* FSTW */ 313586f8d05fSRichard Henderson return do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 313696d6407fSRichard Henderson } 313796d6407fSRichard Henderson return gen_illegal(ctx); 313896d6407fSRichard Henderson } 313996d6407fSRichard Henderson 3140869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn) 314196d6407fSRichard Henderson { 314296d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 314396d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 314496d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 314596d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 314696d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 314796d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 314886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 314996d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 315096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 315196d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 315296d6407fSRichard Henderson int disp, scale; 315396d6407fSRichard Henderson 315496d6407fSRichard Henderson if (i == 0) { 315596d6407fSRichard Henderson scale = (ua ? 3 : 0); 315696d6407fSRichard Henderson disp = 0; 315796d6407fSRichard Henderson modify = m; 315896d6407fSRichard Henderson } else { 315996d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 316096d6407fSRichard Henderson scale = 0; 316196d6407fSRichard Henderson rx = 0; 316296d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 316396d6407fSRichard Henderson } 316496d6407fSRichard Henderson 316596d6407fSRichard Henderson switch (ext4) { 316696d6407fSRichard Henderson case 0: /* FLDD */ 316786f8d05fSRichard Henderson return do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 316896d6407fSRichard Henderson case 8: /* FSTD */ 316986f8d05fSRichard Henderson return do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 317096d6407fSRichard Henderson default: 317196d6407fSRichard Henderson return gen_illegal(ctx); 317296d6407fSRichard Henderson } 317396d6407fSRichard Henderson } 317496d6407fSRichard Henderson 3175869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn, 317698cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 317798cd9ca7SRichard Henderson { 3178eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 317998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 318098cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 318198cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 318298cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3183eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 318498cd9ca7SRichard Henderson DisasCond cond; 318598cd9ca7SRichard Henderson 318698cd9ca7SRichard Henderson nullify_over(ctx); 318798cd9ca7SRichard Henderson 318898cd9ca7SRichard Henderson if (is_imm) { 318998cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 319098cd9ca7SRichard Henderson } else { 319198cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 319298cd9ca7SRichard Henderson } 319398cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 319498cd9ca7SRichard Henderson dest = get_temp(ctx); 319598cd9ca7SRichard Henderson 3196eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 319798cd9ca7SRichard Henderson 3198f764718dSRichard Henderson sv = NULL; 319998cd9ca7SRichard Henderson if (c == 6) { 320098cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 320198cd9ca7SRichard Henderson } 320298cd9ca7SRichard Henderson 320398cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 320498cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 320598cd9ca7SRichard Henderson } 320698cd9ca7SRichard Henderson 3207869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn, 320898cd9ca7SRichard Henderson bool is_true, bool is_imm) 320998cd9ca7SRichard Henderson { 3210eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 321198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 321298cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 321398cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 321498cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3215eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 321698cd9ca7SRichard Henderson DisasCond cond; 321798cd9ca7SRichard Henderson 321898cd9ca7SRichard Henderson nullify_over(ctx); 321998cd9ca7SRichard Henderson 322098cd9ca7SRichard Henderson if (is_imm) { 322198cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 322298cd9ca7SRichard Henderson } else { 322398cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 322498cd9ca7SRichard Henderson } 322598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 322698cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3227f764718dSRichard Henderson sv = NULL; 3228f764718dSRichard Henderson cb_msb = NULL; 322998cd9ca7SRichard Henderson 323098cd9ca7SRichard Henderson switch (c) { 323198cd9ca7SRichard Henderson default: 3232eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 323398cd9ca7SRichard Henderson break; 323498cd9ca7SRichard Henderson case 4: case 5: 323598cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3236eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3237eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 323898cd9ca7SRichard Henderson break; 323998cd9ca7SRichard Henderson case 6: 3240eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 324198cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 324298cd9ca7SRichard Henderson break; 324398cd9ca7SRichard Henderson } 324498cd9ca7SRichard Henderson 324598cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 324698cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 324798cd9ca7SRichard Henderson } 324898cd9ca7SRichard Henderson 3249869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn) 325098cd9ca7SRichard Henderson { 3251eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 325298cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 325398cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 325498cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 325598cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 325698cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3257eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 325898cd9ca7SRichard Henderson DisasCond cond; 325998cd9ca7SRichard Henderson 326098cd9ca7SRichard Henderson nullify_over(ctx); 326198cd9ca7SRichard Henderson 326298cd9ca7SRichard Henderson tmp = tcg_temp_new(); 326398cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 326498cd9ca7SRichard Henderson if (i) { 3265eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 326698cd9ca7SRichard Henderson } else { 3267eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 326898cd9ca7SRichard Henderson } 326998cd9ca7SRichard Henderson 327098cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 327198cd9ca7SRichard Henderson tcg_temp_free(tmp); 327298cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 327398cd9ca7SRichard Henderson } 327498cd9ca7SRichard Henderson 3275869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 327698cd9ca7SRichard Henderson { 3277eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 327898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 327998cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 328098cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 328198cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3282eaa3783bSRichard Henderson TCGv_reg dest; 328398cd9ca7SRichard Henderson DisasCond cond; 328498cd9ca7SRichard Henderson 328598cd9ca7SRichard Henderson nullify_over(ctx); 328698cd9ca7SRichard Henderson 328798cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 328898cd9ca7SRichard Henderson if (is_imm) { 3289eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 329098cd9ca7SRichard Henderson } else if (t == 0) { 3291eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 329298cd9ca7SRichard Henderson } else { 3293eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 329498cd9ca7SRichard Henderson } 329598cd9ca7SRichard Henderson 329698cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 329798cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 329898cd9ca7SRichard Henderson } 329998cd9ca7SRichard Henderson 3300869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 33010b1347d2SRichard Henderson const DisasInsn *di) 33020b1347d2SRichard Henderson { 33030b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 33040b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 33050b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 33060b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3307eaa3783bSRichard Henderson TCGv_reg dest; 33080b1347d2SRichard Henderson 33090b1347d2SRichard Henderson if (c) { 33100b1347d2SRichard Henderson nullify_over(ctx); 33110b1347d2SRichard Henderson } 33120b1347d2SRichard Henderson 33130b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33140b1347d2SRichard Henderson if (r1 == 0) { 3315eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3316eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 33170b1347d2SRichard Henderson } else if (r1 == r2) { 33180b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3319eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 33200b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3321eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33220b1347d2SRichard Henderson tcg_temp_free_i32(t32); 33230b1347d2SRichard Henderson } else { 33240b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 33250b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 33260b1347d2SRichard Henderson 3327eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3328eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 33290b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3330eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 33310b1347d2SRichard Henderson 33320b1347d2SRichard Henderson tcg_temp_free_i64(t); 33330b1347d2SRichard Henderson tcg_temp_free_i64(s); 33340b1347d2SRichard Henderson } 33350b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33360b1347d2SRichard Henderson 33370b1347d2SRichard Henderson /* Install the new nullification. */ 33380b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33390b1347d2SRichard Henderson if (c) { 33400b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33410b1347d2SRichard Henderson } 3342869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 33430b1347d2SRichard Henderson } 33440b1347d2SRichard Henderson 3345869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 33460b1347d2SRichard Henderson const DisasInsn *di) 33470b1347d2SRichard Henderson { 33480b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 33490b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 33500b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 33510b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 33520b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 33530b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3354eaa3783bSRichard Henderson TCGv_reg dest, t2; 33550b1347d2SRichard Henderson 33560b1347d2SRichard Henderson if (c) { 33570b1347d2SRichard Henderson nullify_over(ctx); 33580b1347d2SRichard Henderson } 33590b1347d2SRichard Henderson 33600b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33610b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 33620b1347d2SRichard Henderson if (r1 == r2) { 33630b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3364eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 33650b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3366eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33670b1347d2SRichard Henderson tcg_temp_free_i32(t32); 33680b1347d2SRichard Henderson } else if (r1 == 0) { 3369eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 33700b1347d2SRichard Henderson } else { 3371eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3372eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3373eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 33740b1347d2SRichard Henderson tcg_temp_free(t0); 33750b1347d2SRichard Henderson } 33760b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33770b1347d2SRichard Henderson 33780b1347d2SRichard Henderson /* Install the new nullification. */ 33790b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33800b1347d2SRichard Henderson if (c) { 33810b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33820b1347d2SRichard Henderson } 3383869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 33840b1347d2SRichard Henderson } 33850b1347d2SRichard Henderson 3386869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn, 33870b1347d2SRichard Henderson const DisasInsn *di) 33880b1347d2SRichard Henderson { 33890b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 33900b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 33910b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 33920b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 33930b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 33940b1347d2SRichard Henderson unsigned len = 32 - clen; 3395eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 33960b1347d2SRichard Henderson 33970b1347d2SRichard Henderson if (c) { 33980b1347d2SRichard Henderson nullify_over(ctx); 33990b1347d2SRichard Henderson } 34000b1347d2SRichard Henderson 34010b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34020b1347d2SRichard Henderson src = load_gpr(ctx, rr); 34030b1347d2SRichard Henderson tmp = tcg_temp_new(); 34040b1347d2SRichard Henderson 34050b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3406eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 34070b1347d2SRichard Henderson if (is_se) { 3408eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3409eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 34100b1347d2SRichard Henderson } else { 3411eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3412eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 34130b1347d2SRichard Henderson } 34140b1347d2SRichard Henderson tcg_temp_free(tmp); 34150b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34160b1347d2SRichard Henderson 34170b1347d2SRichard Henderson /* Install the new nullification. */ 34180b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34190b1347d2SRichard Henderson if (c) { 34200b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34210b1347d2SRichard Henderson } 3422869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 34230b1347d2SRichard Henderson } 34240b1347d2SRichard Henderson 3425869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn, 34260b1347d2SRichard Henderson const DisasInsn *di) 34270b1347d2SRichard Henderson { 34280b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 34290b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 34300b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 34310b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34320b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 34330b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 34340b1347d2SRichard Henderson unsigned len = 32 - clen; 34350b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3436eaa3783bSRichard Henderson TCGv_reg dest, src; 34370b1347d2SRichard Henderson 34380b1347d2SRichard Henderson if (c) { 34390b1347d2SRichard Henderson nullify_over(ctx); 34400b1347d2SRichard Henderson } 34410b1347d2SRichard Henderson 34420b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34430b1347d2SRichard Henderson src = load_gpr(ctx, rr); 34440b1347d2SRichard Henderson if (is_se) { 3445eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 34460b1347d2SRichard Henderson } else { 3447eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 34480b1347d2SRichard Henderson } 34490b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34500b1347d2SRichard Henderson 34510b1347d2SRichard Henderson /* Install the new nullification. */ 34520b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34530b1347d2SRichard Henderson if (c) { 34540b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34550b1347d2SRichard Henderson } 3456869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 34570b1347d2SRichard Henderson } 34580b1347d2SRichard Henderson 34590b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 34600b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 34610b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 34620b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 34630b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 34640b1347d2SRichard Henderson }; 34650b1347d2SRichard Henderson 3466869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 34670b1347d2SRichard Henderson const DisasInsn *di) 34680b1347d2SRichard Henderson { 34690b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 34700b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 34710b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 34720b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3473eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 34740b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 34750b1347d2SRichard Henderson unsigned len = 32 - clen; 3476eaa3783bSRichard Henderson target_sreg mask0, mask1; 3477eaa3783bSRichard Henderson TCGv_reg dest; 34780b1347d2SRichard Henderson 34790b1347d2SRichard Henderson if (c) { 34800b1347d2SRichard Henderson nullify_over(ctx); 34810b1347d2SRichard Henderson } 34820b1347d2SRichard Henderson if (cpos + len > 32) { 34830b1347d2SRichard Henderson len = 32 - cpos; 34840b1347d2SRichard Henderson } 34850b1347d2SRichard Henderson 34860b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34870b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 34880b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 34890b1347d2SRichard Henderson 34900b1347d2SRichard Henderson if (nz) { 3491eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 34920b1347d2SRichard Henderson if (mask1 != -1) { 3493eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 34940b1347d2SRichard Henderson src = dest; 34950b1347d2SRichard Henderson } 3496eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 34970b1347d2SRichard Henderson } else { 3498eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 34990b1347d2SRichard Henderson } 35000b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35010b1347d2SRichard Henderson 35020b1347d2SRichard Henderson /* Install the new nullification. */ 35030b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35040b1347d2SRichard Henderson if (c) { 35050b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35060b1347d2SRichard Henderson } 3507869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35080b1347d2SRichard Henderson } 35090b1347d2SRichard Henderson 3510869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn, 35110b1347d2SRichard Henderson const DisasInsn *di) 35120b1347d2SRichard Henderson { 35130b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35140b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35150b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 35160b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35170b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 35180b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 35190b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 35200b1347d2SRichard Henderson unsigned len = 32 - clen; 3521eaa3783bSRichard Henderson TCGv_reg dest, val; 35220b1347d2SRichard Henderson 35230b1347d2SRichard Henderson if (c) { 35240b1347d2SRichard Henderson nullify_over(ctx); 35250b1347d2SRichard Henderson } 35260b1347d2SRichard Henderson if (cpos + len > 32) { 35270b1347d2SRichard Henderson len = 32 - cpos; 35280b1347d2SRichard Henderson } 35290b1347d2SRichard Henderson 35300b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35310b1347d2SRichard Henderson val = load_gpr(ctx, rr); 35320b1347d2SRichard Henderson if (rs == 0) { 3533eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 35340b1347d2SRichard Henderson } else { 3535eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 35360b1347d2SRichard Henderson } 35370b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35380b1347d2SRichard Henderson 35390b1347d2SRichard Henderson /* Install the new nullification. */ 35400b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35410b1347d2SRichard Henderson if (c) { 35420b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35430b1347d2SRichard Henderson } 3544869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35450b1347d2SRichard Henderson } 35460b1347d2SRichard Henderson 3547869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn, 35480b1347d2SRichard Henderson const DisasInsn *di) 35490b1347d2SRichard Henderson { 35500b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35510b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 35520b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 35530b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35540b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 35550b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 35560b1347d2SRichard Henderson unsigned len = 32 - clen; 3557eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 35580b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 35590b1347d2SRichard Henderson 35600b1347d2SRichard Henderson if (c) { 35610b1347d2SRichard Henderson nullify_over(ctx); 35620b1347d2SRichard Henderson } 35630b1347d2SRichard Henderson 35640b1347d2SRichard Henderson if (i) { 35650b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 35660b1347d2SRichard Henderson } else { 35670b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 35680b1347d2SRichard Henderson } 35690b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35700b1347d2SRichard Henderson shift = tcg_temp_new(); 35710b1347d2SRichard Henderson tmp = tcg_temp_new(); 35720b1347d2SRichard Henderson 35730b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3574eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 35750b1347d2SRichard Henderson 3576eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3577eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 35780b1347d2SRichard Henderson if (rs) { 3579eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3580eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3581eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3582eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 35830b1347d2SRichard Henderson } else { 3584eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 35850b1347d2SRichard Henderson } 35860b1347d2SRichard Henderson tcg_temp_free(shift); 35870b1347d2SRichard Henderson tcg_temp_free(mask); 35880b1347d2SRichard Henderson tcg_temp_free(tmp); 35890b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35900b1347d2SRichard Henderson 35910b1347d2SRichard Henderson /* Install the new nullification. */ 35920b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35930b1347d2SRichard Henderson if (c) { 35940b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35950b1347d2SRichard Henderson } 3596869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 35970b1347d2SRichard Henderson } 35980b1347d2SRichard Henderson 35990b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 36000b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 36010b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 36020b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 36030b1347d2SRichard Henderson }; 36040b1347d2SRichard Henderson 3605869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 360698cd9ca7SRichard Henderson { 360798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 360898cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3609eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3610660eefe1SRichard Henderson TCGv_reg tmp; 361198cd9ca7SRichard Henderson 3612c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 361398cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 361498cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 361598cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 361698cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 361798cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 361898cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 361998cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 362098cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 362198cd9ca7SRichard Henderson if (b == 0) { 362298cd9ca7SRichard Henderson return do_dbranch(ctx, disp, is_l ? 31 : 0, n); 362398cd9ca7SRichard Henderson } 3624c301f34eSRichard Henderson #else 3625c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3626c301f34eSRichard Henderson nullify_over(ctx); 3627660eefe1SRichard Henderson #endif 3628660eefe1SRichard Henderson 3629660eefe1SRichard Henderson tmp = get_temp(ctx); 3630660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3631660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3632c301f34eSRichard Henderson 3633c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3634660eefe1SRichard Henderson return do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3635c301f34eSRichard Henderson #else 3636c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3637c301f34eSRichard Henderson 3638c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3639c301f34eSRichard Henderson if (is_l) { 3640c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3641c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3642c301f34eSRichard Henderson } 3643c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3644c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3645c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3646c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3647c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3648c301f34eSRichard Henderson } else { 3649c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3650c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3651c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3652c301f34eSRichard Henderson } 3653c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3654c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3655c301f34eSRichard Henderson nullify_set(ctx, n); 3656c301f34eSRichard Henderson } 3657c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3658c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3659c301f34eSRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 3660c301f34eSRichard Henderson #endif 366198cd9ca7SRichard Henderson } 366298cd9ca7SRichard Henderson 3663869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn, 366498cd9ca7SRichard Henderson const DisasInsn *di) 366598cd9ca7SRichard Henderson { 366698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 366798cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3668eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 366998cd9ca7SRichard Henderson 367098cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 367198cd9ca7SRichard Henderson } 367298cd9ca7SRichard Henderson 3673869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn, 367498cd9ca7SRichard Henderson const DisasInsn *di) 367598cd9ca7SRichard Henderson { 367698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3677eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 367898cd9ca7SRichard Henderson 367998cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 368098cd9ca7SRichard Henderson } 368198cd9ca7SRichard Henderson 3682869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn, 368398cd9ca7SRichard Henderson const DisasInsn *di) 368498cd9ca7SRichard Henderson { 368598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 368698cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 368798cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3688eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 368998cd9ca7SRichard Henderson 3690eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3691eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3692660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 369398cd9ca7SRichard Henderson return do_ibranch(ctx, tmp, link, n); 369498cd9ca7SRichard Henderson } 369598cd9ca7SRichard Henderson 3696869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn, 369798cd9ca7SRichard Henderson const DisasInsn *di) 369898cd9ca7SRichard Henderson { 369998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 370098cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 370198cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3702eaa3783bSRichard Henderson TCGv_reg dest; 370398cd9ca7SRichard Henderson 370498cd9ca7SRichard Henderson if (rx == 0) { 370598cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 370698cd9ca7SRichard Henderson } else { 370798cd9ca7SRichard Henderson dest = get_temp(ctx); 3708eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3709eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 371098cd9ca7SRichard Henderson } 3711660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 371298cd9ca7SRichard Henderson return do_ibranch(ctx, dest, 0, n); 371398cd9ca7SRichard Henderson } 371498cd9ca7SRichard Henderson 3715869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn, 371698cd9ca7SRichard Henderson const DisasInsn *di) 371798cd9ca7SRichard Henderson { 371898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 371998cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 372098cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3721660eefe1SRichard Henderson TCGv_reg dest; 372298cd9ca7SRichard Henderson 3723c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3724660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3725660eefe1SRichard Henderson return do_ibranch(ctx, dest, link, n); 3726c301f34eSRichard Henderson #else 3727c301f34eSRichard Henderson nullify_over(ctx); 3728c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3729c301f34eSRichard Henderson 3730c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3731c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3732c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3733c301f34eSRichard Henderson } 3734c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3735c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3736c301f34eSRichard Henderson if (link) { 3737c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3738c301f34eSRichard Henderson } 3739c301f34eSRichard Henderson nullify_set(ctx, n); 3740c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 3741c301f34eSRichard Henderson return nullify_end(ctx, DISAS_NORETURN); 3742c301f34eSRichard Henderson #endif 374398cd9ca7SRichard Henderson } 374498cd9ca7SRichard Henderson 374598cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 374698cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 374798cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 374898cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 374998cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 375098cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 375198cd9ca7SRichard Henderson }; 375298cd9ca7SRichard Henderson 3753869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3754ebe9383cSRichard Henderson const DisasInsn *di) 3755ebe9383cSRichard Henderson { 3756ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3757ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3758eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3759ebe9383cSRichard Henderson } 3760ebe9383cSRichard Henderson 3761869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3762ebe9383cSRichard Henderson const DisasInsn *di) 3763ebe9383cSRichard Henderson { 3764ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3765ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3766eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3767ebe9383cSRichard Henderson } 3768ebe9383cSRichard Henderson 3769869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn, 3770ebe9383cSRichard Henderson const DisasInsn *di) 3771ebe9383cSRichard Henderson { 3772ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3773ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3774eff235ebSPaolo Bonzini return do_fop_ded(ctx, rt, ra, di->f.ded); 3775ebe9383cSRichard Henderson } 3776ebe9383cSRichard Henderson 3777869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3778ebe9383cSRichard Henderson const DisasInsn *di) 3779ebe9383cSRichard Henderson { 3780ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3781ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3782eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 3783ebe9383cSRichard Henderson } 3784ebe9383cSRichard Henderson 3785869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3786ebe9383cSRichard Henderson const DisasInsn *di) 3787ebe9383cSRichard Henderson { 3788ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3789ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3790eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 3791ebe9383cSRichard Henderson } 3792ebe9383cSRichard Henderson 3793869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 3794ebe9383cSRichard Henderson const DisasInsn *di) 3795ebe9383cSRichard Henderson { 3796ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3797ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3798eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 3799ebe9383cSRichard Henderson } 3800ebe9383cSRichard Henderson 3801869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 3802ebe9383cSRichard Henderson const DisasInsn *di) 3803ebe9383cSRichard Henderson { 3804ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3805ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3806eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 3807ebe9383cSRichard Henderson } 3808ebe9383cSRichard Henderson 3809869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 3810ebe9383cSRichard Henderson const DisasInsn *di) 3811ebe9383cSRichard Henderson { 3812ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3813ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3814ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3815eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 3816ebe9383cSRichard Henderson } 3817ebe9383cSRichard Henderson 3818869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 3819ebe9383cSRichard Henderson const DisasInsn *di) 3820ebe9383cSRichard Henderson { 3821ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3822ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3823ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3824eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 3825ebe9383cSRichard Henderson } 3826ebe9383cSRichard Henderson 3827869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn, 3828ebe9383cSRichard Henderson const DisasInsn *di) 3829ebe9383cSRichard Henderson { 3830ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3831ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3832ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3833eff235ebSPaolo Bonzini return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 3834ebe9383cSRichard Henderson } 3835ebe9383cSRichard Henderson 3836ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3837ebe9383cSRichard Henderson { 3838ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3839ebe9383cSRichard Henderson } 3840ebe9383cSRichard Henderson 3841ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3842ebe9383cSRichard Henderson { 3843ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3844ebe9383cSRichard Henderson } 3845ebe9383cSRichard Henderson 3846ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3847ebe9383cSRichard Henderson { 3848ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3849ebe9383cSRichard Henderson } 3850ebe9383cSRichard Henderson 3851ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3852ebe9383cSRichard Henderson { 3853ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3854ebe9383cSRichard Henderson } 3855ebe9383cSRichard Henderson 3856ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3857ebe9383cSRichard Henderson { 3858ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3859ebe9383cSRichard Henderson } 3860ebe9383cSRichard Henderson 3861ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3862ebe9383cSRichard Henderson { 3863ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3864ebe9383cSRichard Henderson } 3865ebe9383cSRichard Henderson 3866ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3867ebe9383cSRichard Henderson { 3868ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3869ebe9383cSRichard Henderson } 3870ebe9383cSRichard Henderson 3871ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3872ebe9383cSRichard Henderson { 3873ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3874ebe9383cSRichard Henderson } 3875ebe9383cSRichard Henderson 3876869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 3877ebe9383cSRichard Henderson unsigned y, unsigned c) 3878ebe9383cSRichard Henderson { 3879ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3880ebe9383cSRichard Henderson 3881ebe9383cSRichard Henderson nullify_over(ctx); 3882ebe9383cSRichard Henderson 3883ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 3884ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 3885ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3886ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3887ebe9383cSRichard Henderson 3888ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3889ebe9383cSRichard Henderson 3890ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3891ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3892ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3893ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3894ebe9383cSRichard Henderson 3895869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3896ebe9383cSRichard Henderson } 3897ebe9383cSRichard Henderson 3898869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 3899ebe9383cSRichard Henderson const DisasInsn *di) 3900ebe9383cSRichard Henderson { 3901ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3902ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3903ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3904ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3905ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 3906ebe9383cSRichard Henderson } 3907ebe9383cSRichard Henderson 3908869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 3909ebe9383cSRichard Henderson const DisasInsn *di) 3910ebe9383cSRichard Henderson { 3911ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3912ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3913ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3914ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3915ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 3916ebe9383cSRichard Henderson } 3917ebe9383cSRichard Henderson 3918869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn, 3919ebe9383cSRichard Henderson const DisasInsn *di) 3920ebe9383cSRichard Henderson { 3921ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3922ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3923ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3924ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3925ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3926ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3927ebe9383cSRichard Henderson 3928ebe9383cSRichard Henderson nullify_over(ctx); 3929ebe9383cSRichard Henderson 3930ebe9383cSRichard Henderson ta = load_frd0(ra); 3931ebe9383cSRichard Henderson tb = load_frd0(rb); 3932ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3933ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3934ebe9383cSRichard Henderson 3935ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3936ebe9383cSRichard Henderson 3937ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3938ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3939ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3940ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3941ebe9383cSRichard Henderson 3942869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3943ebe9383cSRichard Henderson } 3944ebe9383cSRichard Henderson 3945869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn, 3946ebe9383cSRichard Henderson const DisasInsn *di) 3947ebe9383cSRichard Henderson { 3948ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3949ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 3950eaa3783bSRichard Henderson TCGv_reg t; 3951ebe9383cSRichard Henderson 3952ebe9383cSRichard Henderson nullify_over(ctx); 3953ebe9383cSRichard Henderson 3954ebe9383cSRichard Henderson t = tcg_temp_new(); 3955eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3956eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 3957ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3958ebe9383cSRichard Henderson tcg_temp_free(t); 3959ebe9383cSRichard Henderson 3960869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3961ebe9383cSRichard Henderson } 3962ebe9383cSRichard Henderson 3963869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn, 3964ebe9383cSRichard Henderson const DisasInsn *di) 3965ebe9383cSRichard Henderson { 3966ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3967ebe9383cSRichard Henderson int mask; 3968ebe9383cSRichard Henderson bool inv = false; 3969eaa3783bSRichard Henderson TCGv_reg t; 3970ebe9383cSRichard Henderson 3971ebe9383cSRichard Henderson nullify_over(ctx); 3972ebe9383cSRichard Henderson 3973ebe9383cSRichard Henderson t = tcg_temp_new(); 3974eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3975ebe9383cSRichard Henderson 3976ebe9383cSRichard Henderson switch (c) { 3977ebe9383cSRichard Henderson case 0: /* simple */ 3978eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3979ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3980ebe9383cSRichard Henderson goto done; 3981ebe9383cSRichard Henderson case 2: /* rej */ 3982ebe9383cSRichard Henderson inv = true; 3983ebe9383cSRichard Henderson /* fallthru */ 3984ebe9383cSRichard Henderson case 1: /* acc */ 3985ebe9383cSRichard Henderson mask = 0x43ff800; 3986ebe9383cSRichard Henderson break; 3987ebe9383cSRichard Henderson case 6: /* rej8 */ 3988ebe9383cSRichard Henderson inv = true; 3989ebe9383cSRichard Henderson /* fallthru */ 3990ebe9383cSRichard Henderson case 5: /* acc8 */ 3991ebe9383cSRichard Henderson mask = 0x43f8000; 3992ebe9383cSRichard Henderson break; 3993ebe9383cSRichard Henderson case 9: /* acc6 */ 3994ebe9383cSRichard Henderson mask = 0x43e0000; 3995ebe9383cSRichard Henderson break; 3996ebe9383cSRichard Henderson case 13: /* acc4 */ 3997ebe9383cSRichard Henderson mask = 0x4380000; 3998ebe9383cSRichard Henderson break; 3999ebe9383cSRichard Henderson case 17: /* acc2 */ 4000ebe9383cSRichard Henderson mask = 0x4200000; 4001ebe9383cSRichard Henderson break; 4002ebe9383cSRichard Henderson default: 4003ebe9383cSRichard Henderson return gen_illegal(ctx); 4004ebe9383cSRichard Henderson } 4005ebe9383cSRichard Henderson if (inv) { 4006eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4007eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4008ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4009ebe9383cSRichard Henderson } else { 4010eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4011ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4012ebe9383cSRichard Henderson } 4013ebe9383cSRichard Henderson done: 4014869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4015ebe9383cSRichard Henderson } 4016ebe9383cSRichard Henderson 4017869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn, 4018ebe9383cSRichard Henderson const DisasInsn *di) 4019ebe9383cSRichard Henderson { 4020ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4021ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4022ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4023ebe9383cSRichard Henderson TCGv_i64 a, b; 4024ebe9383cSRichard Henderson 4025ebe9383cSRichard Henderson nullify_over(ctx); 4026ebe9383cSRichard Henderson 4027ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4028ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4029ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4030ebe9383cSRichard Henderson save_frd(rt, a); 4031ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4032ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4033ebe9383cSRichard Henderson 4034869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4035ebe9383cSRichard Henderson } 4036ebe9383cSRichard Henderson 4037eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4038eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4039ebe9383cSRichard Henderson 4040eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4041eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4042eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4043eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4044ebe9383cSRichard Henderson 4045ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4046ebe9383cSRichard Henderson /* floating point class zero */ 4047ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4048ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4049ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4050ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4051ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4052ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4053ebe9383cSRichard Henderson 4054ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4055ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4056ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4057ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4058ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4059ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4060ebe9383cSRichard Henderson 4061ebe9383cSRichard Henderson /* floating point class three */ 4062ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4063ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4064ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4065ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4066ebe9383cSRichard Henderson 4067ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4068ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4069ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4070ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4071ebe9383cSRichard Henderson 4072ebe9383cSRichard Henderson /* floating point class one */ 4073ebe9383cSRichard Henderson /* float/float */ 4074ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4075ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4076ebe9383cSRichard Henderson /* int/float */ 4077ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4078ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4079ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4080ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4081ebe9383cSRichard Henderson /* float/int */ 4082ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4083ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4084ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4085ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4086ebe9383cSRichard Henderson /* float/int truncate */ 4087ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4088ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4089ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4090ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4091ebe9383cSRichard Henderson /* uint/float */ 4092ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4093ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4094ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4095ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4096ebe9383cSRichard Henderson /* float/uint */ 4097ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4098ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4099ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4100ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4101ebe9383cSRichard Henderson /* float/uint truncate */ 4102ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4103ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4104ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4105ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4106ebe9383cSRichard Henderson 4107ebe9383cSRichard Henderson /* floating point class two */ 4108ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4109ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4110ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4111ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4112ebe9383cSRichard Henderson 4113ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4114ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4115ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4116ebe9383cSRichard Henderson }; 4117ebe9383cSRichard Henderson 4118ebe9383cSRichard Henderson #undef FOP_WEW 4119ebe9383cSRichard Henderson #undef FOP_DEW 4120ebe9383cSRichard Henderson #undef FOP_WED 4121ebe9383cSRichard Henderson #undef FOP_WEWW 4122eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4123eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4124eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4125eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4126ebe9383cSRichard Henderson 4127ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4128ebe9383cSRichard Henderson /* floating point class zero */ 4129ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4130ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4131ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4132ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4133ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4134ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4135ebe9383cSRichard Henderson 4136ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4137ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4138ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4139ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4140ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4141ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4142ebe9383cSRichard Henderson 4143ebe9383cSRichard Henderson /* floating point class three */ 4144ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4145ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4146ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4147ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4148ebe9383cSRichard Henderson 4149ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4150ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4151ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4152ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4153ebe9383cSRichard Henderson 4154ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4155ebe9383cSRichard Henderson 4156ebe9383cSRichard Henderson /* floating point class one */ 4157ebe9383cSRichard Henderson /* float/float */ 4158ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4159ebe9383cSRichard Henderson { 0x38002200, 0xfc1fffc0, FOP_DEW = gen_helper_fcnv_s_d }, 4160ebe9383cSRichard Henderson /* int/float */ 4161ebe9383cSRichard Henderson { 0x38008200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_w_s }, 4162ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4163ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4164ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4165ebe9383cSRichard Henderson /* float/int */ 4166ebe9383cSRichard Henderson { 0x38010200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_w }, 4167ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4168ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4169ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4170ebe9383cSRichard Henderson /* float/int truncate */ 4171ebe9383cSRichard Henderson { 0x38018200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_w }, 4172ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4173ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4174ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4175ebe9383cSRichard Henderson /* uint/float */ 4176ebe9383cSRichard Henderson { 0x38028200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_uw_s }, 4177ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4178ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4179ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4180ebe9383cSRichard Henderson /* float/uint */ 4181ebe9383cSRichard Henderson { 0x38030200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_uw }, 4182ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4183ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4184ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4185ebe9383cSRichard Henderson /* float/uint truncate */ 4186ebe9383cSRichard Henderson { 0x38038200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4187ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4188ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4189ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4190ebe9383cSRichard Henderson 4191ebe9383cSRichard Henderson /* floating point class two */ 4192ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4193ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4194ebe9383cSRichard Henderson }; 4195ebe9383cSRichard Henderson 4196ebe9383cSRichard Henderson #undef FOP_WEW 4197ebe9383cSRichard Henderson #undef FOP_DEW 4198ebe9383cSRichard Henderson #undef FOP_WED 4199ebe9383cSRichard Henderson #undef FOP_WEWW 4200ebe9383cSRichard Henderson #undef FOP_DED 4201ebe9383cSRichard Henderson #undef FOP_DEDD 4202ebe9383cSRichard Henderson 4203ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4204ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4205ebe9383cSRichard Henderson { 4206ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4207ebe9383cSRichard Henderson } 4208ebe9383cSRichard Henderson 4209869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx, 4210869051eaSRichard Henderson uint32_t insn, bool is_sub) 4211ebe9383cSRichard Henderson { 4212ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 4213ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 4214ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 4215ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 4216ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4217ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4218ebe9383cSRichard Henderson 4219ebe9383cSRichard Henderson nullify_over(ctx); 4220ebe9383cSRichard Henderson 4221ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 4222ebe9383cSRichard Henderson if outputs overlap inputs. */ 4223ebe9383cSRichard Henderson if (f == 0) { 4224ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 4225ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 4226ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 4227ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 4228ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 4229ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4230ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4231ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4232ebe9383cSRichard Henderson } else { 4233ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 4234ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 4235ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4236ebe9383cSRichard Henderson } 4237ebe9383cSRichard Henderson 4238869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4239ebe9383cSRichard Henderson } 4240ebe9383cSRichard Henderson 4241869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4242ebe9383cSRichard Henderson const DisasInsn *di) 4243ebe9383cSRichard Henderson { 4244ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4245ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4246ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4247ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4248ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4249ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4250ebe9383cSRichard Henderson 4251ebe9383cSRichard Henderson nullify_over(ctx); 4252ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4253ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4254ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4255ebe9383cSRichard Henderson 4256ebe9383cSRichard Henderson if (neg) { 4257ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4258ebe9383cSRichard Henderson } else { 4259ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4260ebe9383cSRichard Henderson } 4261ebe9383cSRichard Henderson 4262ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4263ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4264ebe9383cSRichard Henderson save_frw_i32(rt, a); 4265ebe9383cSRichard Henderson tcg_temp_free_i32(a); 4266869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4267ebe9383cSRichard Henderson } 4268ebe9383cSRichard Henderson 4269869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4270ebe9383cSRichard Henderson const DisasInsn *di) 4271ebe9383cSRichard Henderson { 4272ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4273ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4274ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4275ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4276ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4277ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4278ebe9383cSRichard Henderson 4279ebe9383cSRichard Henderson nullify_over(ctx); 4280ebe9383cSRichard Henderson a = load_frd0(rm1); 4281ebe9383cSRichard Henderson b = load_frd0(rm2); 4282ebe9383cSRichard Henderson c = load_frd0(ra3); 4283ebe9383cSRichard Henderson 4284ebe9383cSRichard Henderson if (neg) { 4285ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4286ebe9383cSRichard Henderson } else { 4287ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4288ebe9383cSRichard Henderson } 4289ebe9383cSRichard Henderson 4290ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4291ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4292ebe9383cSRichard Henderson save_frd(rt, a); 4293ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4294869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4295ebe9383cSRichard Henderson } 4296ebe9383cSRichard Henderson 4297ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4298ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4299ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4300ebe9383cSRichard Henderson }; 4301ebe9383cSRichard Henderson 4302869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn, 430361766fe9SRichard Henderson const DisasInsn table[], size_t n) 430461766fe9SRichard Henderson { 430561766fe9SRichard Henderson size_t i; 430661766fe9SRichard Henderson for (i = 0; i < n; ++i) { 430761766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 430861766fe9SRichard Henderson return table[i].trans(ctx, insn, &table[i]); 430961766fe9SRichard Henderson } 431061766fe9SRichard Henderson } 4311b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4312b36942a6SRichard Henderson insn, ctx->base.pc_next); 431361766fe9SRichard Henderson return gen_illegal(ctx); 431461766fe9SRichard Henderson } 431561766fe9SRichard Henderson 431661766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 431761766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 431861766fe9SRichard Henderson 4319869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn) 432061766fe9SRichard Henderson { 432161766fe9SRichard Henderson uint32_t opc = extract32(insn, 26, 6); 432261766fe9SRichard Henderson 432361766fe9SRichard Henderson switch (opc) { 432498a9cb79SRichard Henderson case 0x00: /* system op */ 432598a9cb79SRichard Henderson return translate_table(ctx, insn, table_system); 432698a9cb79SRichard Henderson case 0x01: 432798a9cb79SRichard Henderson return translate_table(ctx, insn, table_mem_mgmt); 4328b2167459SRichard Henderson case 0x02: 4329b2167459SRichard Henderson return translate_table(ctx, insn, table_arith_log); 433096d6407fSRichard Henderson case 0x03: 433196d6407fSRichard Henderson return translate_table(ctx, insn, table_index_mem); 4332ebe9383cSRichard Henderson case 0x06: 4333ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, false); 4334b2167459SRichard Henderson case 0x08: 4335b2167459SRichard Henderson return trans_ldil(ctx, insn); 433696d6407fSRichard Henderson case 0x09: 433796d6407fSRichard Henderson return trans_copr_w(ctx, insn); 4338b2167459SRichard Henderson case 0x0A: 4339b2167459SRichard Henderson return trans_addil(ctx, insn); 434096d6407fSRichard Henderson case 0x0B: 434196d6407fSRichard Henderson return trans_copr_dw(ctx, insn); 4342ebe9383cSRichard Henderson case 0x0C: 4343ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0c); 4344b2167459SRichard Henderson case 0x0D: 4345b2167459SRichard Henderson return trans_ldo(ctx, insn); 4346ebe9383cSRichard Henderson case 0x0E: 4347ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0e); 434896d6407fSRichard Henderson 434996d6407fSRichard Henderson case 0x10: 435096d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_UB); 435196d6407fSRichard Henderson case 0x11: 435296d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUW); 435396d6407fSRichard Henderson case 0x12: 435496d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUL); 435596d6407fSRichard Henderson case 0x13: 435696d6407fSRichard Henderson return trans_load(ctx, insn, true, MO_TEUL); 435796d6407fSRichard Henderson case 0x16: 435896d6407fSRichard Henderson return trans_fload_mod(ctx, insn); 435996d6407fSRichard Henderson case 0x17: 436096d6407fSRichard Henderson return trans_load_w(ctx, insn); 436196d6407fSRichard Henderson case 0x18: 436296d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_UB); 436396d6407fSRichard Henderson case 0x19: 436496d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUW); 436596d6407fSRichard Henderson case 0x1A: 436696d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUL); 436796d6407fSRichard Henderson case 0x1B: 436896d6407fSRichard Henderson return trans_store(ctx, insn, true, MO_TEUL); 436996d6407fSRichard Henderson case 0x1E: 437096d6407fSRichard Henderson return trans_fstore_mod(ctx, insn); 437196d6407fSRichard Henderson case 0x1F: 437296d6407fSRichard Henderson return trans_store_w(ctx, insn); 437396d6407fSRichard Henderson 437498cd9ca7SRichard Henderson case 0x20: 437598cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, false); 437698cd9ca7SRichard Henderson case 0x21: 437798cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, true, false); 437898cd9ca7SRichard Henderson case 0x22: 437998cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, false); 438098cd9ca7SRichard Henderson case 0x23: 438198cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, true, false); 4382b2167459SRichard Henderson case 0x24: 4383b2167459SRichard Henderson return trans_cmpiclr(ctx, insn); 4384b2167459SRichard Henderson case 0x25: 4385b2167459SRichard Henderson return trans_subi(ctx, insn); 4386ebe9383cSRichard Henderson case 0x26: 4387ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, true); 438898cd9ca7SRichard Henderson case 0x27: 438998cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, true); 439098cd9ca7SRichard Henderson case 0x28: 439198cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, false); 439298cd9ca7SRichard Henderson case 0x29: 439398cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, true); 439498cd9ca7SRichard Henderson case 0x2A: 439598cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, false); 439698cd9ca7SRichard Henderson case 0x2B: 439798cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, true); 4398b2167459SRichard Henderson case 0x2C: 4399b2167459SRichard Henderson case 0x2D: 4400b2167459SRichard Henderson return trans_addi(ctx, insn); 4401ebe9383cSRichard Henderson case 0x2E: 4402ebe9383cSRichard Henderson return translate_table(ctx, insn, table_fp_fused); 440398cd9ca7SRichard Henderson case 0x2F: 440498cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, true); 440596d6407fSRichard Henderson 440698cd9ca7SRichard Henderson case 0x30: 440798cd9ca7SRichard Henderson case 0x31: 440898cd9ca7SRichard Henderson return trans_bb(ctx, insn); 440998cd9ca7SRichard Henderson case 0x32: 441098cd9ca7SRichard Henderson return trans_movb(ctx, insn, false); 441198cd9ca7SRichard Henderson case 0x33: 441298cd9ca7SRichard Henderson return trans_movb(ctx, insn, true); 44130b1347d2SRichard Henderson case 0x34: 44140b1347d2SRichard Henderson return translate_table(ctx, insn, table_sh_ex); 44150b1347d2SRichard Henderson case 0x35: 44160b1347d2SRichard Henderson return translate_table(ctx, insn, table_depw); 441798cd9ca7SRichard Henderson case 0x38: 441898cd9ca7SRichard Henderson return trans_be(ctx, insn, false); 441998cd9ca7SRichard Henderson case 0x39: 442098cd9ca7SRichard Henderson return trans_be(ctx, insn, true); 442198cd9ca7SRichard Henderson case 0x3A: 442298cd9ca7SRichard Henderson return translate_table(ctx, insn, table_branch); 442396d6407fSRichard Henderson 442496d6407fSRichard Henderson case 0x04: /* spopn */ 442596d6407fSRichard Henderson case 0x05: /* diag */ 442696d6407fSRichard Henderson case 0x0F: /* product specific */ 442796d6407fSRichard Henderson break; 442896d6407fSRichard Henderson 442996d6407fSRichard Henderson case 0x07: /* unassigned */ 443096d6407fSRichard Henderson case 0x15: /* unassigned */ 443196d6407fSRichard Henderson case 0x1D: /* unassigned */ 443296d6407fSRichard Henderson case 0x37: /* unassigned */ 443396d6407fSRichard Henderson case 0x3F: /* unassigned */ 443461766fe9SRichard Henderson default: 443561766fe9SRichard Henderson break; 443661766fe9SRichard Henderson } 443761766fe9SRichard Henderson return gen_illegal(ctx); 443861766fe9SRichard Henderson } 443961766fe9SRichard Henderson 444051b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase, 444151b061fbSRichard Henderson CPUState *cs, int max_insns) 444261766fe9SRichard Henderson { 444351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4444f764718dSRichard Henderson int bound; 444561766fe9SRichard Henderson 444651b061fbSRichard Henderson ctx->cs = cs; 44473d68ee7bSRichard Henderson 44483d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 44493d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 44503d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 44513d68ee7bSRichard Henderson ctx->iaoq_f = ctx->base.pc_first; 44523d68ee7bSRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base; 4453c301f34eSRichard Henderson #else 4454c301f34eSRichard Henderson ctx->privilege = (ctx->base.tb->flags >> TB_FLAG_PRIV_SHIFT) & 3; 4455c301f34eSRichard Henderson ctx->mmu_idx = (ctx->base.tb->flags & PSW_D 4456c301f34eSRichard Henderson ? ctx->privilege : MMU_PHYS_IDX); 44573d68ee7bSRichard Henderson 4458c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4459c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4460c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4461c301f34eSRichard Henderson int32_t diff = cs_base; 4462c301f34eSRichard Henderson 4463c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4464c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4465c301f34eSRichard Henderson #endif 446651b061fbSRichard Henderson ctx->iaoq_n = -1; 4467f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 446861766fe9SRichard Henderson 44693d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 44703d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 44713d68ee7bSRichard Henderson bound = MIN(max_insns, bound); 44723d68ee7bSRichard Henderson 447386f8d05fSRichard Henderson ctx->ntempr = 0; 447486f8d05fSRichard Henderson ctx->ntempl = 0; 447586f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 447686f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 447761766fe9SRichard Henderson 44783d68ee7bSRichard Henderson return bound; 447961766fe9SRichard Henderson } 448061766fe9SRichard Henderson 448151b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 448251b061fbSRichard Henderson { 448351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 448461766fe9SRichard Henderson 44853d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 448651b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 448751b061fbSRichard Henderson ctx->psw_n_nonzero = false; 44883d68ee7bSRichard Henderson if (ctx->base.tb->flags & PSW_N) { 448951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 449051b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4491129e9cc3SRichard Henderson } 449251b061fbSRichard Henderson ctx->null_lab = NULL; 449361766fe9SRichard Henderson } 449461766fe9SRichard Henderson 449551b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 449651b061fbSRichard Henderson { 449751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 449851b061fbSRichard Henderson 449951b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 450051b061fbSRichard Henderson } 450151b061fbSRichard Henderson 450251b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 450351b061fbSRichard Henderson const CPUBreakpoint *bp) 450451b061fbSRichard Henderson { 450551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 450651b061fbSRichard Henderson 450751b061fbSRichard Henderson ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG); 4508c301f34eSRichard Henderson ctx->base.pc_next += 4; 450951b061fbSRichard Henderson return true; 451051b061fbSRichard Henderson } 451151b061fbSRichard Henderson 451251b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 451351b061fbSRichard Henderson { 451451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 451551b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 451651b061fbSRichard Henderson DisasJumpType ret; 451751b061fbSRichard Henderson int i, n; 451851b061fbSRichard Henderson 451951b061fbSRichard Henderson /* Execute one insn. */ 4520ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4521c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 452251b061fbSRichard Henderson ret = do_page_zero(ctx); 4523869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4524ba1d0b44SRichard Henderson } else 4525ba1d0b44SRichard Henderson #endif 4526ba1d0b44SRichard Henderson { 452761766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 452861766fe9SRichard Henderson the page permissions for execute. */ 4529c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 453061766fe9SRichard Henderson 453161766fe9SRichard Henderson /* Set up the IA queue for the next insn. 453261766fe9SRichard Henderson This will be overwritten by a branch. */ 453351b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 453451b061fbSRichard Henderson ctx->iaoq_n = -1; 453551b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4536eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 453761766fe9SRichard Henderson } else { 453851b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4539f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 454061766fe9SRichard Henderson } 454161766fe9SRichard Henderson 454251b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 454351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4544869051eaSRichard Henderson ret = DISAS_NEXT; 4545129e9cc3SRichard Henderson } else { 45461a19da0dSRichard Henderson ctx->insn = insn; 454751b061fbSRichard Henderson ret = translate_one(ctx, insn); 454851b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4549129e9cc3SRichard Henderson } 455061766fe9SRichard Henderson } 455161766fe9SRichard Henderson 455251b061fbSRichard Henderson /* Free any temporaries allocated. */ 455386f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 455486f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 455586f8d05fSRichard Henderson ctx->tempr[i] = NULL; 455661766fe9SRichard Henderson } 455786f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 455886f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 455986f8d05fSRichard Henderson ctx->templ[i] = NULL; 456086f8d05fSRichard Henderson } 456186f8d05fSRichard Henderson ctx->ntempr = 0; 456286f8d05fSRichard Henderson ctx->ntempl = 0; 456361766fe9SRichard Henderson 45643d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 45653d68ee7bSRichard Henderson a priority change within the instruction queue. */ 456651b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4567c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4568c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4569c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4570c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 457151b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 457251b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 4573869051eaSRichard Henderson ret = DISAS_NORETURN; 4574129e9cc3SRichard Henderson } else { 4575869051eaSRichard Henderson ret = DISAS_IAQ_N_STALE; 457661766fe9SRichard Henderson } 4577129e9cc3SRichard Henderson } 457851b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 457951b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 458051b061fbSRichard Henderson ctx->base.is_jmp = ret; 4581c301f34eSRichard Henderson ctx->base.pc_next += 4; 458261766fe9SRichard Henderson 4583869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 458451b061fbSRichard Henderson return; 458561766fe9SRichard Henderson } 458651b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4587eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 458851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4589c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4590c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4591c301f34eSRichard Henderson #endif 459251b061fbSRichard Henderson nullify_save(ctx); 459351b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 459451b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4595eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 459661766fe9SRichard Henderson } 459761766fe9SRichard Henderson } 459861766fe9SRichard Henderson 459951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 460051b061fbSRichard Henderson { 460151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4602e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 460351b061fbSRichard Henderson 4604e1b5a5edSRichard Henderson switch (is_jmp) { 4605869051eaSRichard Henderson case DISAS_NORETURN: 460661766fe9SRichard Henderson break; 460751b061fbSRichard Henderson case DISAS_TOO_MANY: 4608869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4609e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 461051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 461151b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 461251b061fbSRichard Henderson nullify_save(ctx); 461361766fe9SRichard Henderson /* FALLTHRU */ 4614869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 461551b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 461661766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4617e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 4618e1b5a5edSRichard Henderson tcg_gen_exit_tb(0); 461961766fe9SRichard Henderson } else { 46207f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 462161766fe9SRichard Henderson } 462261766fe9SRichard Henderson break; 462361766fe9SRichard Henderson default: 462451b061fbSRichard Henderson g_assert_not_reached(); 462561766fe9SRichard Henderson } 462651b061fbSRichard Henderson } 462761766fe9SRichard Henderson 462851b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 462951b061fbSRichard Henderson { 4630c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 463161766fe9SRichard Henderson 4632ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4633ba1d0b44SRichard Henderson switch (pc) { 46347ad439dfSRichard Henderson case 0x00: 463551b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4636ba1d0b44SRichard Henderson return; 46377ad439dfSRichard Henderson case 0xb0: 463851b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4639ba1d0b44SRichard Henderson return; 46407ad439dfSRichard Henderson case 0xe0: 464151b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4642ba1d0b44SRichard Henderson return; 46437ad439dfSRichard Henderson case 0x100: 464451b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4645ba1d0b44SRichard Henderson return; 46467ad439dfSRichard Henderson } 4647ba1d0b44SRichard Henderson #endif 4648ba1d0b44SRichard Henderson 4649ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4650eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 465161766fe9SRichard Henderson } 465251b061fbSRichard Henderson 465351b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 465451b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 465551b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 465651b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 465751b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 465851b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 465951b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 466051b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 466151b061fbSRichard Henderson }; 466251b061fbSRichard Henderson 466351b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 466451b061fbSRichard Henderson 466551b061fbSRichard Henderson { 466651b061fbSRichard Henderson DisasContext ctx; 466751b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 466861766fe9SRichard Henderson } 466961766fe9SRichard Henderson 467061766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 467161766fe9SRichard Henderson target_ulong *data) 467261766fe9SRichard Henderson { 467361766fe9SRichard Henderson env->iaoq_f = data[0]; 467486f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 467561766fe9SRichard Henderson env->iaoq_b = data[1]; 467661766fe9SRichard Henderson } 467761766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 467861766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 467961766fe9SRichard Henderson that the instruction was not nullified. */ 468061766fe9SRichard Henderson env->psw_n = 0; 468161766fe9SRichard Henderson } 4682