xref: /openbmc/qemu/target/hppa/translate.c (revision 6210db057a6f255f8d5caff1507f14185526df7a)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
2561766fe9SRichard Henderson #include "tcg-op.h"
2661766fe9SRichard Henderson #include "exec/cpu_ldst.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "trace-tcg.h"
3161766fe9SRichard Henderson #include "exec/log.h"
3261766fe9SRichard Henderson 
33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size,
34eaa3783bSRichard Henderson    we need to redefine all of these.  */
35eaa3783bSRichard Henderson 
36eaa3783bSRichard Henderson #undef TCGv
37eaa3783bSRichard Henderson #undef tcg_temp_new
38eaa3783bSRichard Henderson #undef tcg_global_reg_new
39eaa3783bSRichard Henderson #undef tcg_global_mem_new
40eaa3783bSRichard Henderson #undef tcg_temp_local_new
41eaa3783bSRichard Henderson #undef tcg_temp_free
42eaa3783bSRichard Henderson 
43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64
44eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i64
45eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i64
46eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i64
47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i64
49eaa3783bSRichard Henderson #else
50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_extu_i32_i64
51eaa3783bSRichard Henderson #endif
52eaa3783bSRichard Henderson #else
53eaa3783bSRichard Henderson #define TCGv_tl              TCGv_i32
54eaa3783bSRichard Henderson #define tcg_temp_new_tl      tcg_temp_new_i32
55eaa3783bSRichard Henderson #define tcg_temp_free_tl     tcg_temp_free_i32
56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl  tcg_gen_mov_i32
57eaa3783bSRichard Henderson #endif
58eaa3783bSRichard Henderson 
59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
60eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i64
61eaa3783bSRichard Henderson 
62eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i64
63eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i64
64eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i64
65eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i64
66eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i64
67eaa3783bSRichard Henderson 
68eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i64
69eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i64
70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i64
71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i64
72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i64
73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i64
74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld32u_i64
75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld32s_i64
76eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i64
77eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i64
78eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i64
79eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i64
80eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i64
81eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i64
82eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i64
83eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i64
84eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i64
85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i64
86eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i64
87eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i64
88eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i64
89eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i64
90eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i64
91eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i64
92eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i64
93eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i64
94eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i64
95eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i64
96eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i64
97eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i64
98eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i64
99eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i64
100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i64
101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i64
102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i64
103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64
104eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i64
105eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i64
106eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i64
107eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i64
108eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i64
109eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i64
110eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i64
111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32
112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64
113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64
114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_ext_i32_i64
115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64
116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_mov_i64
117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i64
118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i64
119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i64
120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i64
121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_ext32u_i64
122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_ext32s_i64
123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i64
124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i64
125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg  tcg_gen_bswap64_i64
126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64
127eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i64
128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i64
129eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i64
130eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i64
131eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i64
132eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i64
133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i64
134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i64
135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i64
136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i64
137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i64
138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i64
139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i64
140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i64
141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i64
142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i64
143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64
144eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i64
145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64
146eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i64
147eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i64
148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i64
149eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i64
150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i64
151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i64
152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i64
153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64
154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
156eaa3783bSRichard Henderson     tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r)
157eaa3783bSRichard Henderson #else
158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
159eaa3783bSRichard Henderson     tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r)
160eaa3783bSRichard Henderson #endif
161eaa3783bSRichard Henderson #else
162eaa3783bSRichard Henderson #define TCGv_reg             TCGv_i32
163eaa3783bSRichard Henderson #define tcg_temp_new         tcg_temp_new_i32
164eaa3783bSRichard Henderson #define tcg_global_reg_new   tcg_global_reg_new_i32
165eaa3783bSRichard Henderson #define tcg_global_mem_new   tcg_global_mem_new_i32
166eaa3783bSRichard Henderson #define tcg_temp_local_new   tcg_temp_local_new_i32
167eaa3783bSRichard Henderson #define tcg_temp_free        tcg_temp_free_i32
168eaa3783bSRichard Henderson 
169eaa3783bSRichard Henderson #define tcg_gen_movi_reg     tcg_gen_movi_i32
170eaa3783bSRichard Henderson #define tcg_gen_mov_reg      tcg_gen_mov_i32
171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg     tcg_gen_ld8u_i32
172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg     tcg_gen_ld8s_i32
173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg    tcg_gen_ld16u_i32
174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg    tcg_gen_ld16s_i32
175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg    tcg_gen_ld_i32
176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg    tcg_gen_ld_i32
177eaa3783bSRichard Henderson #define tcg_gen_ld_reg       tcg_gen_ld_i32
178eaa3783bSRichard Henderson #define tcg_gen_st8_reg      tcg_gen_st8_i32
179eaa3783bSRichard Henderson #define tcg_gen_st16_reg     tcg_gen_st16_i32
180eaa3783bSRichard Henderson #define tcg_gen_st32_reg     tcg_gen_st32_i32
181eaa3783bSRichard Henderson #define tcg_gen_st_reg       tcg_gen_st_i32
182eaa3783bSRichard Henderson #define tcg_gen_add_reg      tcg_gen_add_i32
183eaa3783bSRichard Henderson #define tcg_gen_addi_reg     tcg_gen_addi_i32
184eaa3783bSRichard Henderson #define tcg_gen_sub_reg      tcg_gen_sub_i32
185eaa3783bSRichard Henderson #define tcg_gen_neg_reg      tcg_gen_neg_i32
186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg    tcg_gen_subfi_i32
187eaa3783bSRichard Henderson #define tcg_gen_subi_reg     tcg_gen_subi_i32
188eaa3783bSRichard Henderson #define tcg_gen_and_reg      tcg_gen_and_i32
189eaa3783bSRichard Henderson #define tcg_gen_andi_reg     tcg_gen_andi_i32
190eaa3783bSRichard Henderson #define tcg_gen_or_reg       tcg_gen_or_i32
191eaa3783bSRichard Henderson #define tcg_gen_ori_reg      tcg_gen_ori_i32
192eaa3783bSRichard Henderson #define tcg_gen_xor_reg      tcg_gen_xor_i32
193eaa3783bSRichard Henderson #define tcg_gen_xori_reg     tcg_gen_xori_i32
194eaa3783bSRichard Henderson #define tcg_gen_not_reg      tcg_gen_not_i32
195eaa3783bSRichard Henderson #define tcg_gen_shl_reg      tcg_gen_shl_i32
196eaa3783bSRichard Henderson #define tcg_gen_shli_reg     tcg_gen_shli_i32
197eaa3783bSRichard Henderson #define tcg_gen_shr_reg      tcg_gen_shr_i32
198eaa3783bSRichard Henderson #define tcg_gen_shri_reg     tcg_gen_shri_i32
199eaa3783bSRichard Henderson #define tcg_gen_sar_reg      tcg_gen_sar_i32
200eaa3783bSRichard Henderson #define tcg_gen_sari_reg     tcg_gen_sari_i32
201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg   tcg_gen_brcond_i32
202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg  tcg_gen_brcondi_i32
203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg  tcg_gen_setcond_i32
204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32
205eaa3783bSRichard Henderson #define tcg_gen_mul_reg      tcg_gen_mul_i32
206eaa3783bSRichard Henderson #define tcg_gen_muli_reg     tcg_gen_muli_i32
207eaa3783bSRichard Henderson #define tcg_gen_div_reg      tcg_gen_div_i32
208eaa3783bSRichard Henderson #define tcg_gen_rem_reg      tcg_gen_rem_i32
209eaa3783bSRichard Henderson #define tcg_gen_divu_reg     tcg_gen_divu_i32
210eaa3783bSRichard Henderson #define tcg_gen_remu_reg     tcg_gen_remu_i32
211eaa3783bSRichard Henderson #define tcg_gen_discard_reg  tcg_gen_discard_i32
212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32
213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32
214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32
215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg  tcg_gen_mov_i32
216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64
217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64  tcg_gen_ext_i32_i64
218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg    tcg_gen_ext8u_i32
219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg    tcg_gen_ext8s_i32
220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg   tcg_gen_ext16u_i32
221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg   tcg_gen_ext16s_i32
222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg   tcg_gen_mov_i32
223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg   tcg_gen_mov_i32
224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg  tcg_gen_bswap16_i32
225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg  tcg_gen_bswap32_i32
226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64
227eaa3783bSRichard Henderson #define tcg_gen_andc_reg     tcg_gen_andc_i32
228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg      tcg_gen_eqv_i32
229eaa3783bSRichard Henderson #define tcg_gen_nand_reg     tcg_gen_nand_i32
230eaa3783bSRichard Henderson #define tcg_gen_nor_reg      tcg_gen_nor_i32
231eaa3783bSRichard Henderson #define tcg_gen_orc_reg      tcg_gen_orc_i32
232eaa3783bSRichard Henderson #define tcg_gen_clz_reg      tcg_gen_clz_i32
233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg      tcg_gen_ctz_i32
234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg     tcg_gen_clzi_i32
235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg     tcg_gen_ctzi_i32
236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg    tcg_gen_clrsb_i32
237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg    tcg_gen_ctpop_i32
238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg     tcg_gen_rotl_i32
239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg    tcg_gen_rotli_i32
240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg     tcg_gen_rotr_i32
241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg    tcg_gen_rotri_i32
242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg  tcg_gen_deposit_i32
243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32
244eaa3783bSRichard Henderson #define tcg_gen_extract_reg  tcg_gen_extract_i32
245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32
246eaa3783bSRichard Henderson #define tcg_const_reg        tcg_const_i32
247eaa3783bSRichard Henderson #define tcg_const_local_reg  tcg_const_local_i32
248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg  tcg_gen_movcond_i32
249eaa3783bSRichard Henderson #define tcg_gen_add2_reg     tcg_gen_add2_i32
250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg     tcg_gen_sub2_i32
251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg  tcg_gen_qemu_ld_i32
252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg  tcg_gen_qemu_st_i32
253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32
254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX
255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
256eaa3783bSRichard Henderson     tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r)
257eaa3783bSRichard Henderson #else
258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \
259eaa3783bSRichard Henderson     tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r)
260eaa3783bSRichard Henderson #endif
261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */
262eaa3783bSRichard Henderson 
26361766fe9SRichard Henderson typedef struct DisasCond {
26461766fe9SRichard Henderson     TCGCond c;
265eaa3783bSRichard Henderson     TCGv_reg a0, a1;
26661766fe9SRichard Henderson     bool a0_is_n;
26761766fe9SRichard Henderson     bool a1_is_0;
26861766fe9SRichard Henderson } DisasCond;
26961766fe9SRichard Henderson 
27061766fe9SRichard Henderson typedef struct DisasContext {
271d01a3625SRichard Henderson     DisasContextBase base;
27261766fe9SRichard Henderson     CPUState *cs;
27361766fe9SRichard Henderson 
274eaa3783bSRichard Henderson     target_ureg iaoq_f;
275eaa3783bSRichard Henderson     target_ureg iaoq_b;
276eaa3783bSRichard Henderson     target_ureg iaoq_n;
277eaa3783bSRichard Henderson     TCGv_reg iaoq_n_var;
27861766fe9SRichard Henderson 
27986f8d05fSRichard Henderson     int ntempr, ntempl;
28086f8d05fSRichard Henderson     TCGv_reg tempr[4];
28186f8d05fSRichard Henderson     TCGv_tl  templ[4];
28261766fe9SRichard Henderson 
28361766fe9SRichard Henderson     DisasCond null_cond;
28461766fe9SRichard Henderson     TCGLabel *null_lab;
28561766fe9SRichard Henderson 
2861a19da0dSRichard Henderson     uint32_t insn;
2873d68ee7bSRichard Henderson     int mmu_idx;
2883d68ee7bSRichard Henderson     int privilege;
28961766fe9SRichard Henderson     bool psw_n_nonzero;
29061766fe9SRichard Henderson } DisasContext;
29161766fe9SRichard Henderson 
292869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the
293869051eaSRichard Henderson    state of the TB.  Note that DISAS_NEXT indicates that we are not
294869051eaSRichard Henderson    exiting the TB.  */
29561766fe9SRichard Henderson 
29661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
29761766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
298869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
29961766fe9SRichard Henderson 
30061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
30161766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
302869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
30361766fe9SRichard Henderson 
304e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
305e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
306e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
307e1b5a5edSRichard Henderson 
30861766fe9SRichard Henderson typedef struct DisasInsn {
30961766fe9SRichard Henderson     uint32_t insn, mask;
310869051eaSRichard Henderson     DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn,
31161766fe9SRichard Henderson                            const struct DisasInsn *f);
312b2167459SRichard Henderson     union {
313eaa3783bSRichard Henderson         void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg);
314eff235ebSPaolo Bonzini         void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32);
315eff235ebSPaolo Bonzini         void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64);
316eff235ebSPaolo Bonzini         void (*wew)(TCGv_i32, TCGv_env, TCGv_i32);
317eff235ebSPaolo Bonzini         void (*ded)(TCGv_i64, TCGv_env, TCGv_i64);
318eff235ebSPaolo Bonzini         void (*wed)(TCGv_i32, TCGv_env, TCGv_i64);
319eff235ebSPaolo Bonzini         void (*dew)(TCGv_i64, TCGv_env, TCGv_i32);
320eff235ebSPaolo Bonzini     } f;
32161766fe9SRichard Henderson } DisasInsn;
32261766fe9SRichard Henderson 
32361766fe9SRichard Henderson /* global register indexes */
324eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32];
32533423472SRichard Henderson static TCGv_i64 cpu_sr[4];
326eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f;
327eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b;
328c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
329c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
330eaa3783bSRichard Henderson static TCGv_reg cpu_sar;
331eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n;
332eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v;
333eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb;
334eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb;
33561766fe9SRichard Henderson 
33661766fe9SRichard Henderson #include "exec/gen-icount.h"
33761766fe9SRichard Henderson 
33861766fe9SRichard Henderson void hppa_translate_init(void)
33961766fe9SRichard Henderson {
34061766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
34161766fe9SRichard Henderson 
342eaa3783bSRichard Henderson     typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar;
34361766fe9SRichard Henderson     static const GlobalVar vars[] = {
34435136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
34561766fe9SRichard Henderson         DEF_VAR(psw_n),
34661766fe9SRichard Henderson         DEF_VAR(psw_v),
34761766fe9SRichard Henderson         DEF_VAR(psw_cb),
34861766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
34961766fe9SRichard Henderson         DEF_VAR(iaoq_f),
35061766fe9SRichard Henderson         DEF_VAR(iaoq_b),
35161766fe9SRichard Henderson     };
35261766fe9SRichard Henderson 
35361766fe9SRichard Henderson #undef DEF_VAR
35461766fe9SRichard Henderson 
35561766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
35661766fe9SRichard Henderson     static const char gr_names[32][4] = {
35761766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
35861766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
35961766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
36061766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
36161766fe9SRichard Henderson     };
36233423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
36333423472SRichard Henderson     static const char sr_names[4][4] = {
36433423472SRichard Henderson         "sr0", "sr1", "sr2", "sr3"
36533423472SRichard Henderson     };
36661766fe9SRichard Henderson 
36761766fe9SRichard Henderson     int i;
36861766fe9SRichard Henderson 
369f764718dSRichard Henderson     cpu_gr[0] = NULL;
37061766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
37161766fe9SRichard Henderson         cpu_gr[i] = tcg_global_mem_new(cpu_env,
37261766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
37361766fe9SRichard Henderson                                        gr_names[i]);
37461766fe9SRichard Henderson     }
37533423472SRichard Henderson     for (i = 0; i < 4; i++) {
37633423472SRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(cpu_env,
37733423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
37833423472SRichard Henderson                                            sr_names[i]);
37933423472SRichard Henderson     }
38061766fe9SRichard Henderson 
38161766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
38261766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
38361766fe9SRichard Henderson         *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name);
38461766fe9SRichard Henderson     }
385c301f34eSRichard Henderson 
386c301f34eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(cpu_env,
387c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
388c301f34eSRichard Henderson                                         "iasq_f");
389c301f34eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(cpu_env,
390c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
391c301f34eSRichard Henderson                                         "iasq_b");
39261766fe9SRichard Henderson }
39361766fe9SRichard Henderson 
394129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
395129e9cc3SRichard Henderson {
396f764718dSRichard Henderson     return (DisasCond){
397f764718dSRichard Henderson         .c = TCG_COND_NEVER,
398f764718dSRichard Henderson         .a0 = NULL,
399f764718dSRichard Henderson         .a1 = NULL,
400f764718dSRichard Henderson     };
401129e9cc3SRichard Henderson }
402129e9cc3SRichard Henderson 
403129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
404129e9cc3SRichard Henderson {
405f764718dSRichard Henderson     return (DisasCond){
406f764718dSRichard Henderson         .c = TCG_COND_NE,
407f764718dSRichard Henderson         .a0 = cpu_psw_n,
408f764718dSRichard Henderson         .a0_is_n = true,
409f764718dSRichard Henderson         .a1 = NULL,
410f764718dSRichard Henderson         .a1_is_0 = true
411f764718dSRichard Henderson     };
412129e9cc3SRichard Henderson }
413129e9cc3SRichard Henderson 
414eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0)
415129e9cc3SRichard Henderson {
416f764718dSRichard Henderson     DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true };
417129e9cc3SRichard Henderson 
418129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
419129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
420eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
421129e9cc3SRichard Henderson 
422129e9cc3SRichard Henderson     return r;
423129e9cc3SRichard Henderson }
424129e9cc3SRichard Henderson 
425eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1)
426129e9cc3SRichard Henderson {
427129e9cc3SRichard Henderson     DisasCond r = { .c = c };
428129e9cc3SRichard Henderson 
429129e9cc3SRichard Henderson     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
430129e9cc3SRichard Henderson     r.a0 = tcg_temp_new();
431eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a0, a0);
432129e9cc3SRichard Henderson     r.a1 = tcg_temp_new();
433eaa3783bSRichard Henderson     tcg_gen_mov_reg(r.a1, a1);
434129e9cc3SRichard Henderson 
435129e9cc3SRichard Henderson     return r;
436129e9cc3SRichard Henderson }
437129e9cc3SRichard Henderson 
438129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond)
439129e9cc3SRichard Henderson {
440129e9cc3SRichard Henderson     if (cond->a1_is_0) {
441129e9cc3SRichard Henderson         cond->a1_is_0 = false;
442eaa3783bSRichard Henderson         cond->a1 = tcg_const_reg(0);
443129e9cc3SRichard Henderson     }
444129e9cc3SRichard Henderson }
445129e9cc3SRichard Henderson 
446129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
447129e9cc3SRichard Henderson {
448129e9cc3SRichard Henderson     switch (cond->c) {
449129e9cc3SRichard Henderson     default:
450129e9cc3SRichard Henderson         if (!cond->a0_is_n) {
451129e9cc3SRichard Henderson             tcg_temp_free(cond->a0);
452129e9cc3SRichard Henderson         }
453129e9cc3SRichard Henderson         if (!cond->a1_is_0) {
454129e9cc3SRichard Henderson             tcg_temp_free(cond->a1);
455129e9cc3SRichard Henderson         }
456129e9cc3SRichard Henderson         cond->a0_is_n = false;
457129e9cc3SRichard Henderson         cond->a1_is_0 = false;
458f764718dSRichard Henderson         cond->a0 = NULL;
459f764718dSRichard Henderson         cond->a1 = NULL;
460129e9cc3SRichard Henderson         /* fallthru */
461129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
462129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
463129e9cc3SRichard Henderson         break;
464129e9cc3SRichard Henderson     case TCG_COND_NEVER:
465129e9cc3SRichard Henderson         break;
466129e9cc3SRichard Henderson     }
467129e9cc3SRichard Henderson }
468129e9cc3SRichard Henderson 
469eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx)
47061766fe9SRichard Henderson {
47186f8d05fSRichard Henderson     unsigned i = ctx->ntempr++;
47286f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->tempr));
47386f8d05fSRichard Henderson     return ctx->tempr[i] = tcg_temp_new();
47461766fe9SRichard Henderson }
47561766fe9SRichard Henderson 
47686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
47786f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx)
47886f8d05fSRichard Henderson {
47986f8d05fSRichard Henderson     unsigned i = ctx->ntempl++;
48086f8d05fSRichard Henderson     g_assert(i < ARRAY_SIZE(ctx->templ));
48186f8d05fSRichard Henderson     return ctx->templ[i] = tcg_temp_new_tl();
48286f8d05fSRichard Henderson }
48386f8d05fSRichard Henderson #endif
48486f8d05fSRichard Henderson 
485eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v)
48661766fe9SRichard Henderson {
487eaa3783bSRichard Henderson     TCGv_reg t = get_temp(ctx);
488eaa3783bSRichard Henderson     tcg_gen_movi_reg(t, v);
48961766fe9SRichard Henderson     return t;
49061766fe9SRichard Henderson }
49161766fe9SRichard Henderson 
492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg)
49361766fe9SRichard Henderson {
49461766fe9SRichard Henderson     if (reg == 0) {
495eaa3783bSRichard Henderson         TCGv_reg t = get_temp(ctx);
496eaa3783bSRichard Henderson         tcg_gen_movi_reg(t, 0);
49761766fe9SRichard Henderson         return t;
49861766fe9SRichard Henderson     } else {
49961766fe9SRichard Henderson         return cpu_gr[reg];
50061766fe9SRichard Henderson     }
50161766fe9SRichard Henderson }
50261766fe9SRichard Henderson 
503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg)
50461766fe9SRichard Henderson {
505129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
50661766fe9SRichard Henderson         return get_temp(ctx);
50761766fe9SRichard Henderson     } else {
50861766fe9SRichard Henderson         return cpu_gr[reg];
50961766fe9SRichard Henderson     }
51061766fe9SRichard Henderson }
51161766fe9SRichard Henderson 
512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t)
513129e9cc3SRichard Henderson {
514129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
515129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
516eaa3783bSRichard Henderson         tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0,
517129e9cc3SRichard Henderson                            ctx->null_cond.a1, dest, t);
518129e9cc3SRichard Henderson     } else {
519eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, t);
520129e9cc3SRichard Henderson     }
521129e9cc3SRichard Henderson }
522129e9cc3SRichard Henderson 
523eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t)
524129e9cc3SRichard Henderson {
525129e9cc3SRichard Henderson     if (reg != 0) {
526129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
527129e9cc3SRichard Henderson     }
528129e9cc3SRichard Henderson }
529129e9cc3SRichard Henderson 
53096d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN
53196d6407fSRichard Henderson # define HI_OFS  0
53296d6407fSRichard Henderson # define LO_OFS  4
53396d6407fSRichard Henderson #else
53496d6407fSRichard Henderson # define HI_OFS  4
53596d6407fSRichard Henderson # define LO_OFS  0
53696d6407fSRichard Henderson #endif
53796d6407fSRichard Henderson 
53896d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
53996d6407fSRichard Henderson {
54096d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
54196d6407fSRichard Henderson     tcg_gen_ld_i32(ret, cpu_env,
54296d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
54396d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
54496d6407fSRichard Henderson     return ret;
54596d6407fSRichard Henderson }
54696d6407fSRichard Henderson 
547ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
548ebe9383cSRichard Henderson {
549ebe9383cSRichard Henderson     if (rt == 0) {
550ebe9383cSRichard Henderson         return tcg_const_i32(0);
551ebe9383cSRichard Henderson     } else {
552ebe9383cSRichard Henderson         return load_frw_i32(rt);
553ebe9383cSRichard Henderson     }
554ebe9383cSRichard Henderson }
555ebe9383cSRichard Henderson 
556ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
557ebe9383cSRichard Henderson {
558ebe9383cSRichard Henderson     if (rt == 0) {
559ebe9383cSRichard Henderson         return tcg_const_i64(0);
560ebe9383cSRichard Henderson     } else {
561ebe9383cSRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
562ebe9383cSRichard Henderson         tcg_gen_ld32u_i64(ret, cpu_env,
563ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
564ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
565ebe9383cSRichard Henderson         return ret;
566ebe9383cSRichard Henderson     }
567ebe9383cSRichard Henderson }
568ebe9383cSRichard Henderson 
56996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
57096d6407fSRichard Henderson {
57196d6407fSRichard Henderson     tcg_gen_st_i32(val, cpu_env,
57296d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
57396d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
57496d6407fSRichard Henderson }
57596d6407fSRichard Henderson 
57696d6407fSRichard Henderson #undef HI_OFS
57796d6407fSRichard Henderson #undef LO_OFS
57896d6407fSRichard Henderson 
57996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
58096d6407fSRichard Henderson {
58196d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
58296d6407fSRichard Henderson     tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt]));
58396d6407fSRichard Henderson     return ret;
58496d6407fSRichard Henderson }
58596d6407fSRichard Henderson 
586ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
587ebe9383cSRichard Henderson {
588ebe9383cSRichard Henderson     if (rt == 0) {
589ebe9383cSRichard Henderson         return tcg_const_i64(0);
590ebe9383cSRichard Henderson     } else {
591ebe9383cSRichard Henderson         return load_frd(rt);
592ebe9383cSRichard Henderson     }
593ebe9383cSRichard Henderson }
594ebe9383cSRichard Henderson 
59596d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
59696d6407fSRichard Henderson {
59796d6407fSRichard Henderson     tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt]));
59896d6407fSRichard Henderson }
59996d6407fSRichard Henderson 
60033423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
60133423472SRichard Henderson {
60233423472SRichard Henderson #ifdef CONFIG_USER_ONLY
60333423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
60433423472SRichard Henderson #else
60533423472SRichard Henderson     if (reg < 4) {
60633423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
60733423472SRichard Henderson     } else {
60833423472SRichard Henderson         tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg]));
60933423472SRichard Henderson     }
61033423472SRichard Henderson #endif
61133423472SRichard Henderson }
61233423472SRichard Henderson 
613129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
614129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
615129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
616129e9cc3SRichard Henderson {
617129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
618129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
619129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
620129e9cc3SRichard Henderson 
621129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
622129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
623129e9cc3SRichard Henderson 
624129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
625129e9cc3SRichard Henderson         if (ctx->null_cond.a0_is_n) {
626129e9cc3SRichard Henderson             ctx->null_cond.a0_is_n = false;
627129e9cc3SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new();
628eaa3783bSRichard Henderson             tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n);
629129e9cc3SRichard Henderson         }
630129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
631129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
632129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
633129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
634129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
635eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
636129e9cc3SRichard Henderson         }
637129e9cc3SRichard Henderson 
638eaa3783bSRichard Henderson         tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0,
639129e9cc3SRichard Henderson                           ctx->null_cond.a1, ctx->null_lab);
640129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
641129e9cc3SRichard Henderson     }
642129e9cc3SRichard Henderson }
643129e9cc3SRichard Henderson 
644129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
645129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
646129e9cc3SRichard Henderson {
647129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
648129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
649eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_psw_n, 0);
650129e9cc3SRichard Henderson         }
651129e9cc3SRichard Henderson         return;
652129e9cc3SRichard Henderson     }
653129e9cc3SRichard Henderson     if (!ctx->null_cond.a0_is_n) {
654129e9cc3SRichard Henderson         cond_prep(&ctx->null_cond);
655eaa3783bSRichard Henderson         tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n,
656129e9cc3SRichard Henderson                            ctx->null_cond.a0, ctx->null_cond.a1);
657129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
658129e9cc3SRichard Henderson     }
659129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
660129e9cc3SRichard Henderson }
661129e9cc3SRichard Henderson 
662129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
663129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
664129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
665129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
666129e9cc3SRichard Henderson {
667129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
668eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, x);
669129e9cc3SRichard Henderson     }
670129e9cc3SRichard Henderson }
671129e9cc3SRichard Henderson 
672129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
673129e9cc3SRichard Henderson    This is the pair to nullify_over.  */
674869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status)
675129e9cc3SRichard Henderson {
676129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
677129e9cc3SRichard Henderson 
678f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
679f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
680f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
681f49b3537SRichard Henderson 
682129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
683129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
684129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
685129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
686129e9cc3SRichard Henderson         return status;
687129e9cc3SRichard Henderson     }
688129e9cc3SRichard Henderson     ctx->null_lab = NULL;
689129e9cc3SRichard Henderson 
690129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
691129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
692129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
693129e9cc3SRichard Henderson         gen_set_label(null_lab);
694129e9cc3SRichard Henderson     } else {
695129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
696129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
697129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
698129e9cc3SRichard Henderson            label we have the proper value in place.  */
699129e9cc3SRichard Henderson         nullify_save(ctx);
700129e9cc3SRichard Henderson         gen_set_label(null_lab);
701129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
702129e9cc3SRichard Henderson     }
703869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
704869051eaSRichard Henderson         status = DISAS_NEXT;
705129e9cc3SRichard Henderson     }
706129e9cc3SRichard Henderson     return status;
707129e9cc3SRichard Henderson }
708129e9cc3SRichard Henderson 
709eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval)
71061766fe9SRichard Henderson {
71161766fe9SRichard Henderson     if (unlikely(ival == -1)) {
712eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, vval);
71361766fe9SRichard Henderson     } else {
714eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, ival);
71561766fe9SRichard Henderson     }
71661766fe9SRichard Henderson }
71761766fe9SRichard Henderson 
718eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp)
71961766fe9SRichard Henderson {
72061766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
72161766fe9SRichard Henderson }
72261766fe9SRichard Henderson 
72361766fe9SRichard Henderson static void gen_excp_1(int exception)
72461766fe9SRichard Henderson {
72561766fe9SRichard Henderson     TCGv_i32 t = tcg_const_i32(exception);
72661766fe9SRichard Henderson     gen_helper_excp(cpu_env, t);
72761766fe9SRichard Henderson     tcg_temp_free_i32(t);
72861766fe9SRichard Henderson }
72961766fe9SRichard Henderson 
730869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception)
73161766fe9SRichard Henderson {
73261766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
73361766fe9SRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
734129e9cc3SRichard Henderson     nullify_save(ctx);
73561766fe9SRichard Henderson     gen_excp_1(exception);
736869051eaSRichard Henderson     return DISAS_NORETURN;
73761766fe9SRichard Henderson }
73861766fe9SRichard Henderson 
7391a19da0dSRichard Henderson static DisasJumpType gen_excp_iir(DisasContext *ctx, int exc)
7401a19da0dSRichard Henderson {
7411a19da0dSRichard Henderson     TCGv_reg tmp = tcg_const_reg(ctx->insn);
7421a19da0dSRichard Henderson     tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR]));
7431a19da0dSRichard Henderson     tcg_temp_free(tmp);
7441a19da0dSRichard Henderson     return gen_excp(ctx, exc);
7451a19da0dSRichard Henderson }
7461a19da0dSRichard Henderson 
747869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx)
74861766fe9SRichard Henderson {
749129e9cc3SRichard Henderson     nullify_over(ctx);
7501a19da0dSRichard Henderson     return nullify_end(ctx, gen_excp_iir(ctx, EXCP_ILL));
75161766fe9SRichard Henderson }
75261766fe9SRichard Henderson 
753e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP)                               \
754e1b5a5edSRichard Henderson     do {                                                          \
755e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {                                \
756e1b5a5edSRichard Henderson             nullify_over(ctx);                                    \
7571a19da0dSRichard Henderson             return nullify_end(ctx, gen_excp_iir(ctx, EXCP));     \
758e1b5a5edSRichard Henderson         }                                                         \
759e1b5a5edSRichard Henderson     } while (0)
760e1b5a5edSRichard Henderson 
761eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest)
76261766fe9SRichard Henderson {
76361766fe9SRichard Henderson     /* Suppress goto_tb in the case of single-steping and IO.  */
764c5a49c63SEmilio G. Cota     if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) {
76561766fe9SRichard Henderson         return false;
76661766fe9SRichard Henderson     }
76761766fe9SRichard Henderson     return true;
76861766fe9SRichard Henderson }
76961766fe9SRichard Henderson 
770129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
771129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
772129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
773129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
774129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
775129e9cc3SRichard Henderson {
776129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
777129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
778129e9cc3SRichard Henderson }
779129e9cc3SRichard Henderson 
78061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
781eaa3783bSRichard Henderson                         target_ureg f, target_ureg b)
78261766fe9SRichard Henderson {
78361766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
78461766fe9SRichard Henderson         tcg_gen_goto_tb(which);
785eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_f, f);
786eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_iaoq_b, b);
787d01a3625SRichard Henderson         tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which);
78861766fe9SRichard Henderson     } else {
78961766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b);
79061766fe9SRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var);
791d01a3625SRichard Henderson         if (ctx->base.singlestep_enabled) {
79261766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
79361766fe9SRichard Henderson         } else {
7947f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
79561766fe9SRichard Henderson         }
79661766fe9SRichard Henderson     }
79761766fe9SRichard Henderson }
79861766fe9SRichard Henderson 
799b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign,
800b2167459SRichard Henderson    with the rest of the field becoming the least significant bits.  */
801eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len)
802b2167459SRichard Henderson {
803eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)extract32(val, pos, 1);
804b2167459SRichard Henderson     x = (x << (len - 1)) | extract32(val, pos + 1, len - 1);
805b2167459SRichard Henderson     return x;
806b2167459SRichard Henderson }
807b2167459SRichard Henderson 
808ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn)
809ebe9383cSRichard Henderson {
810ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 6, 1);
811ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 0, 5);
812ebe9383cSRichard Henderson     return r1 * 32 + r0;
813ebe9383cSRichard Henderson }
814ebe9383cSRichard Henderson 
815ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn)
816ebe9383cSRichard Henderson {
817ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 7, 1);
818ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 21, 5);
819ebe9383cSRichard Henderson     return r1 * 32 + r0;
820ebe9383cSRichard Henderson }
821ebe9383cSRichard Henderson 
822ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn)
823ebe9383cSRichard Henderson {
824ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 12, 1);
825ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 16, 5);
826ebe9383cSRichard Henderson     return r1 * 32 + r0;
827ebe9383cSRichard Henderson }
828ebe9383cSRichard Henderson 
829ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn)
830ebe9383cSRichard Henderson {
831ebe9383cSRichard Henderson     unsigned r2 = extract32(insn, 8, 1);
832ebe9383cSRichard Henderson     unsigned r1 = extract32(insn, 13, 3);
833ebe9383cSRichard Henderson     unsigned r0 = extract32(insn, 9, 2);
834ebe9383cSRichard Henderson     return r2 * 32 + r1 * 4 + r0;
835ebe9383cSRichard Henderson }
836ebe9383cSRichard Henderson 
83733423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn)
83833423472SRichard Henderson {
83933423472SRichard Henderson     unsigned s2 = extract32(insn, 13, 1);
84033423472SRichard Henderson     unsigned s0 = extract32(insn, 14, 2);
84133423472SRichard Henderson     return s2 * 4 + s0;
84233423472SRichard Henderson }
84333423472SRichard Henderson 
844eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn)
84598cd9ca7SRichard Henderson {
846eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
84798cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
84898cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
84998cd9ca7SRichard Henderson     return x;
85098cd9ca7SRichard Henderson }
85198cd9ca7SRichard Henderson 
852eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn)
853b2167459SRichard Henderson {
854b2167459SRichard Henderson     /* Take the name from PA2.0, which produces a 16-bit number
855b2167459SRichard Henderson        only with wide mode; otherwise a 14-bit number.  Since we don't
856b2167459SRichard Henderson        implement wide mode, this is always the 14-bit number.  */
857b2167459SRichard Henderson     return low_sextract(insn, 0, 14);
858b2167459SRichard Henderson }
859b2167459SRichard Henderson 
860eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn)
86196d6407fSRichard Henderson {
86296d6407fSRichard Henderson     /* Take the name from PA2.0, which produces a 14-bit shifted number
86396d6407fSRichard Henderson        only with wide mode; otherwise a 12-bit shifted number.  Since we
86496d6407fSRichard Henderson        don't implement wide mode, this is always the 12-bit number.  */
865eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
86696d6407fSRichard Henderson     x = (x << 11) | extract32(insn, 2, 11);
86796d6407fSRichard Henderson     return x << 2;
86896d6407fSRichard Henderson }
86996d6407fSRichard Henderson 
870eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn)
87198cd9ca7SRichard Henderson {
872eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
87398cd9ca7SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
87498cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
87598cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
87698cd9ca7SRichard Henderson     return x << 2;
87798cd9ca7SRichard Henderson }
87898cd9ca7SRichard Henderson 
879eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn)
880b2167459SRichard Henderson {
881eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
882b2167459SRichard Henderson     x = (x << 11) | extract32(insn, 1, 11);
883b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 14, 2);
884b2167459SRichard Henderson     x = (x <<  5) | extract32(insn, 16, 5);
885b2167459SRichard Henderson     x = (x <<  2) | extract32(insn, 12, 2);
886b2167459SRichard Henderson     return x << 11;
887b2167459SRichard Henderson }
888b2167459SRichard Henderson 
889eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn)
89098cd9ca7SRichard Henderson {
891eaa3783bSRichard Henderson     target_ureg x = -(target_ureg)(insn & 1);
89298cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 16, 10);
89398cd9ca7SRichard Henderson     x = (x <<  1) | extract32(insn, 2, 1);
89498cd9ca7SRichard Henderson     x = (x << 10) | extract32(insn, 3, 10);
89598cd9ca7SRichard Henderson     return x << 2;
89698cd9ca7SRichard Henderson }
89798cd9ca7SRichard Henderson 
898b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of
899b2167459SRichard Henderson    the conditions, without describing their exact implementation.  The
900b2167459SRichard Henderson    interpretations do not stand up well when considering ADD,C and SUB,B.
901b2167459SRichard Henderson    However, considering the Addition, Subtraction and Logical conditions
902b2167459SRichard Henderson    as a whole it would appear that these relations are similar to what
903b2167459SRichard Henderson    a traditional NZCV set of flags would produce.  */
904b2167459SRichard Henderson 
905eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res,
906eaa3783bSRichard Henderson                          TCGv_reg cb_msb, TCGv_reg sv)
907b2167459SRichard Henderson {
908b2167459SRichard Henderson     DisasCond cond;
909eaa3783bSRichard Henderson     TCGv_reg tmp;
910b2167459SRichard Henderson 
911b2167459SRichard Henderson     switch (cf >> 1) {
912b2167459SRichard Henderson     case 0: /* Never / TR */
913b2167459SRichard Henderson         cond = cond_make_f();
914b2167459SRichard Henderson         break;
915b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
916b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
917b2167459SRichard Henderson         break;
918b2167459SRichard Henderson     case 2: /* < / >=        (N / !N) */
919b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, res);
920b2167459SRichard Henderson         break;
921b2167459SRichard Henderson     case 3: /* <= / >        (N | Z / !N & !Z) */
922b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LE, res);
923b2167459SRichard Henderson         break;
924b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
925b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
926b2167459SRichard Henderson         break;
927b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
928b2167459SRichard Henderson         tmp = tcg_temp_new();
929eaa3783bSRichard Henderson         tcg_gen_neg_reg(tmp, cb_msb);
930eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, tmp, res);
931b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, tmp);
932b2167459SRichard Henderson         tcg_temp_free(tmp);
933b2167459SRichard Henderson         break;
934b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
935b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
936b2167459SRichard Henderson         break;
937b2167459SRichard Henderson     case 7: /* OD / EV */
938b2167459SRichard Henderson         tmp = tcg_temp_new();
939eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, res, 1);
940b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
941b2167459SRichard Henderson         tcg_temp_free(tmp);
942b2167459SRichard Henderson         break;
943b2167459SRichard Henderson     default:
944b2167459SRichard Henderson         g_assert_not_reached();
945b2167459SRichard Henderson     }
946b2167459SRichard Henderson     if (cf & 1) {
947b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
948b2167459SRichard Henderson     }
949b2167459SRichard Henderson 
950b2167459SRichard Henderson     return cond;
951b2167459SRichard Henderson }
952b2167459SRichard Henderson 
953b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
954b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
955b2167459SRichard Henderson    deleted as unused.  */
956b2167459SRichard Henderson 
957eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res,
958eaa3783bSRichard Henderson                              TCGv_reg in1, TCGv_reg in2, TCGv_reg sv)
959b2167459SRichard Henderson {
960b2167459SRichard Henderson     DisasCond cond;
961b2167459SRichard Henderson 
962b2167459SRichard Henderson     switch (cf >> 1) {
963b2167459SRichard Henderson     case 1: /* = / <> */
964b2167459SRichard Henderson         cond = cond_make(TCG_COND_EQ, in1, in2);
965b2167459SRichard Henderson         break;
966b2167459SRichard Henderson     case 2: /* < / >= */
967b2167459SRichard Henderson         cond = cond_make(TCG_COND_LT, in1, in2);
968b2167459SRichard Henderson         break;
969b2167459SRichard Henderson     case 3: /* <= / > */
970b2167459SRichard Henderson         cond = cond_make(TCG_COND_LE, in1, in2);
971b2167459SRichard Henderson         break;
972b2167459SRichard Henderson     case 4: /* << / >>= */
973b2167459SRichard Henderson         cond = cond_make(TCG_COND_LTU, in1, in2);
974b2167459SRichard Henderson         break;
975b2167459SRichard Henderson     case 5: /* <<= / >> */
976b2167459SRichard Henderson         cond = cond_make(TCG_COND_LEU, in1, in2);
977b2167459SRichard Henderson         break;
978b2167459SRichard Henderson     default:
979b2167459SRichard Henderson         return do_cond(cf, res, sv, sv);
980b2167459SRichard Henderson     }
981b2167459SRichard Henderson     if (cf & 1) {
982b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
983b2167459SRichard Henderson     }
984b2167459SRichard Henderson 
985b2167459SRichard Henderson     return cond;
986b2167459SRichard Henderson }
987b2167459SRichard Henderson 
988b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not
989b2167459SRichard Henderson    computed, and use of them is undefined.  */
990b2167459SRichard Henderson 
991eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res)
992b2167459SRichard Henderson {
993b2167459SRichard Henderson     switch (cf >> 1) {
994b2167459SRichard Henderson     case 4: case 5: case 6:
995b2167459SRichard Henderson         cf &= 1;
996b2167459SRichard Henderson         break;
997b2167459SRichard Henderson     }
998b2167459SRichard Henderson     return do_cond(cf, res, res, res);
999b2167459SRichard Henderson }
1000b2167459SRichard Henderson 
100198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
100298cd9ca7SRichard Henderson 
1003eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res)
100498cd9ca7SRichard Henderson {
100598cd9ca7SRichard Henderson     unsigned c, f;
100698cd9ca7SRichard Henderson 
100798cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
100898cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
100998cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
101098cd9ca7SRichard Henderson     c = orig & 3;
101198cd9ca7SRichard Henderson     if (c == 3) {
101298cd9ca7SRichard Henderson         c = 7;
101398cd9ca7SRichard Henderson     }
101498cd9ca7SRichard Henderson     f = (orig & 4) / 4;
101598cd9ca7SRichard Henderson 
101698cd9ca7SRichard Henderson     return do_log_cond(c * 2 + f, res);
101798cd9ca7SRichard Henderson }
101898cd9ca7SRichard Henderson 
1019b2167459SRichard Henderson /* Similar, but for unit conditions.  */
1020b2167459SRichard Henderson 
1021eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res,
1022eaa3783bSRichard Henderson                               TCGv_reg in1, TCGv_reg in2)
1023b2167459SRichard Henderson {
1024b2167459SRichard Henderson     DisasCond cond;
1025eaa3783bSRichard Henderson     TCGv_reg tmp, cb = NULL;
1026b2167459SRichard Henderson 
1027b2167459SRichard Henderson     if (cf & 8) {
1028b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
1029b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
1030b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
1031b2167459SRichard Henderson          */
1032b2167459SRichard Henderson         cb = tcg_temp_new();
1033b2167459SRichard Henderson         tmp = tcg_temp_new();
1034eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, in1, in2);
1035eaa3783bSRichard Henderson         tcg_gen_and_reg(tmp, in1, in2);
1036eaa3783bSRichard Henderson         tcg_gen_andc_reg(cb, cb, res);
1037eaa3783bSRichard Henderson         tcg_gen_or_reg(cb, cb, tmp);
1038b2167459SRichard Henderson         tcg_temp_free(tmp);
1039b2167459SRichard Henderson     }
1040b2167459SRichard Henderson 
1041b2167459SRichard Henderson     switch (cf >> 1) {
1042b2167459SRichard Henderson     case 0: /* never / TR */
1043b2167459SRichard Henderson     case 1: /* undefined */
1044b2167459SRichard Henderson     case 5: /* undefined */
1045b2167459SRichard Henderson         cond = cond_make_f();
1046b2167459SRichard Henderson         break;
1047b2167459SRichard Henderson 
1048b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
1049b2167459SRichard Henderson         /* See hasless(v,1) from
1050b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
1051b2167459SRichard Henderson          */
1052b2167459SRichard Henderson         tmp = tcg_temp_new();
1053eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x01010101u);
1054eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1055eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80808080u);
1056b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1057b2167459SRichard Henderson         tcg_temp_free(tmp);
1058b2167459SRichard Henderson         break;
1059b2167459SRichard Henderson 
1060b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
1061b2167459SRichard Henderson         tmp = tcg_temp_new();
1062eaa3783bSRichard Henderson         tcg_gen_subi_reg(tmp, res, 0x00010001u);
1063eaa3783bSRichard Henderson         tcg_gen_andc_reg(tmp, tmp, res);
1064eaa3783bSRichard Henderson         tcg_gen_andi_reg(tmp, tmp, 0x80008000u);
1065b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1066b2167459SRichard Henderson         tcg_temp_free(tmp);
1067b2167459SRichard Henderson         break;
1068b2167459SRichard Henderson 
1069b2167459SRichard Henderson     case 4: /* SDC / NDC */
1070eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x88888888u);
1071b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1072b2167459SRichard Henderson         break;
1073b2167459SRichard Henderson 
1074b2167459SRichard Henderson     case 6: /* SBC / NBC */
1075eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80808080u);
1076b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1077b2167459SRichard Henderson         break;
1078b2167459SRichard Henderson 
1079b2167459SRichard Henderson     case 7: /* SHC / NHC */
1080eaa3783bSRichard Henderson         tcg_gen_andi_reg(cb, cb, 0x80008000u);
1081b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1082b2167459SRichard Henderson         break;
1083b2167459SRichard Henderson 
1084b2167459SRichard Henderson     default:
1085b2167459SRichard Henderson         g_assert_not_reached();
1086b2167459SRichard Henderson     }
1087b2167459SRichard Henderson     if (cf & 8) {
1088b2167459SRichard Henderson         tcg_temp_free(cb);
1089b2167459SRichard Henderson     }
1090b2167459SRichard Henderson     if (cf & 1) {
1091b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1092b2167459SRichard Henderson     }
1093b2167459SRichard Henderson 
1094b2167459SRichard Henderson     return cond;
1095b2167459SRichard Henderson }
1096b2167459SRichard Henderson 
1097b2167459SRichard Henderson /* Compute signed overflow for addition.  */
1098eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res,
1099eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1100b2167459SRichard Henderson {
1101eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1102eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1103b2167459SRichard Henderson 
1104eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1105eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1106eaa3783bSRichard Henderson     tcg_gen_andc_reg(sv, sv, tmp);
1107b2167459SRichard Henderson     tcg_temp_free(tmp);
1108b2167459SRichard Henderson 
1109b2167459SRichard Henderson     return sv;
1110b2167459SRichard Henderson }
1111b2167459SRichard Henderson 
1112b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
1113eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res,
1114eaa3783bSRichard Henderson                           TCGv_reg in1, TCGv_reg in2)
1115b2167459SRichard Henderson {
1116eaa3783bSRichard Henderson     TCGv_reg sv = get_temp(ctx);
1117eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
1118b2167459SRichard Henderson 
1119eaa3783bSRichard Henderson     tcg_gen_xor_reg(sv, res, in1);
1120eaa3783bSRichard Henderson     tcg_gen_xor_reg(tmp, in1, in2);
1121eaa3783bSRichard Henderson     tcg_gen_and_reg(sv, sv, tmp);
1122b2167459SRichard Henderson     tcg_temp_free(tmp);
1123b2167459SRichard Henderson 
1124b2167459SRichard Henderson     return sv;
1125b2167459SRichard Henderson }
1126b2167459SRichard Henderson 
1127eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1128eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned shift, bool is_l,
1129eaa3783bSRichard Henderson                             bool is_tsv, bool is_tc, bool is_c, unsigned cf)
1130b2167459SRichard Henderson {
1131eaa3783bSRichard Henderson     TCGv_reg dest, cb, cb_msb, sv, tmp;
1132b2167459SRichard Henderson     unsigned c = cf >> 1;
1133b2167459SRichard Henderson     DisasCond cond;
1134b2167459SRichard Henderson 
1135b2167459SRichard Henderson     dest = tcg_temp_new();
1136f764718dSRichard Henderson     cb = NULL;
1137f764718dSRichard Henderson     cb_msb = NULL;
1138b2167459SRichard Henderson 
1139b2167459SRichard Henderson     if (shift) {
1140b2167459SRichard Henderson         tmp = get_temp(ctx);
1141eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, in1, shift);
1142b2167459SRichard Henderson         in1 = tmp;
1143b2167459SRichard Henderson     }
1144b2167459SRichard Henderson 
1145b2167459SRichard Henderson     if (!is_l || c == 4 || c == 5) {
1146eaa3783bSRichard Henderson         TCGv_reg zero = tcg_const_reg(0);
1147b2167459SRichard Henderson         cb_msb = get_temp(ctx);
1148eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero);
1149b2167459SRichard Henderson         if (is_c) {
1150eaa3783bSRichard Henderson             tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero);
1151b2167459SRichard Henderson         }
1152b2167459SRichard Henderson         tcg_temp_free(zero);
1153b2167459SRichard Henderson         if (!is_l) {
1154b2167459SRichard Henderson             cb = get_temp(ctx);
1155eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, in1, in2);
1156eaa3783bSRichard Henderson             tcg_gen_xor_reg(cb, cb, dest);
1157b2167459SRichard Henderson         }
1158b2167459SRichard Henderson     } else {
1159eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
1160b2167459SRichard Henderson         if (is_c) {
1161eaa3783bSRichard Henderson             tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb);
1162b2167459SRichard Henderson         }
1163b2167459SRichard Henderson     }
1164b2167459SRichard Henderson 
1165b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1166f764718dSRichard Henderson     sv = NULL;
1167b2167459SRichard Henderson     if (is_tsv || c == 6) {
1168b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1169b2167459SRichard Henderson         if (is_tsv) {
1170b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1171b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1172b2167459SRichard Henderson         }
1173b2167459SRichard Henderson     }
1174b2167459SRichard Henderson 
1175b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1176b2167459SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
1177b2167459SRichard Henderson     if (is_tc) {
1178b2167459SRichard Henderson         cond_prep(&cond);
1179b2167459SRichard Henderson         tmp = tcg_temp_new();
1180eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1181b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1182b2167459SRichard Henderson         tcg_temp_free(tmp);
1183b2167459SRichard Henderson     }
1184b2167459SRichard Henderson 
1185b2167459SRichard Henderson     /* Write back the result.  */
1186b2167459SRichard Henderson     if (!is_l) {
1187b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1188b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1189b2167459SRichard Henderson     }
1190b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1191b2167459SRichard Henderson     tcg_temp_free(dest);
1192b2167459SRichard Henderson 
1193b2167459SRichard Henderson     /* Install the new nullification.  */
1194b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1195b2167459SRichard Henderson     ctx->null_cond = cond;
1196869051eaSRichard Henderson     return DISAS_NEXT;
1197b2167459SRichard Henderson }
1198b2167459SRichard Henderson 
1199eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1200eaa3783bSRichard Henderson                             TCGv_reg in2, bool is_tsv, bool is_b,
1201eaa3783bSRichard Henderson                             bool is_tc, unsigned cf)
1202b2167459SRichard Henderson {
1203eaa3783bSRichard Henderson     TCGv_reg dest, sv, cb, cb_msb, zero, tmp;
1204b2167459SRichard Henderson     unsigned c = cf >> 1;
1205b2167459SRichard Henderson     DisasCond cond;
1206b2167459SRichard Henderson 
1207b2167459SRichard Henderson     dest = tcg_temp_new();
1208b2167459SRichard Henderson     cb = tcg_temp_new();
1209b2167459SRichard Henderson     cb_msb = tcg_temp_new();
1210b2167459SRichard Henderson 
1211eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
1212b2167459SRichard Henderson     if (is_b) {
1213b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
1214eaa3783bSRichard Henderson         tcg_gen_not_reg(cb, in2);
1215eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero);
1216eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero);
1217eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, in1);
1218eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1219b2167459SRichard Henderson     } else {
1220b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1221b2167459SRichard Henderson            operations by seeding the high word with 1 and subtracting.  */
1222eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 1);
1223eaa3783bSRichard Henderson         tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero);
1224eaa3783bSRichard Henderson         tcg_gen_eqv_reg(cb, in1, in2);
1225eaa3783bSRichard Henderson         tcg_gen_xor_reg(cb, cb, dest);
1226b2167459SRichard Henderson     }
1227b2167459SRichard Henderson     tcg_temp_free(zero);
1228b2167459SRichard Henderson 
1229b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1230f764718dSRichard Henderson     sv = NULL;
1231b2167459SRichard Henderson     if (is_tsv || c == 6) {
1232b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1233b2167459SRichard Henderson         if (is_tsv) {
1234b2167459SRichard Henderson             gen_helper_tsv(cpu_env, sv);
1235b2167459SRichard Henderson         }
1236b2167459SRichard Henderson     }
1237b2167459SRichard Henderson 
1238b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1239b2167459SRichard Henderson     if (!is_b) {
1240b2167459SRichard Henderson         cond = do_sub_cond(cf, dest, in1, in2, sv);
1241b2167459SRichard Henderson     } else {
1242b2167459SRichard Henderson         cond = do_cond(cf, dest, cb_msb, sv);
1243b2167459SRichard Henderson     }
1244b2167459SRichard Henderson 
1245b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1246b2167459SRichard Henderson     if (is_tc) {
1247b2167459SRichard Henderson         cond_prep(&cond);
1248b2167459SRichard Henderson         tmp = tcg_temp_new();
1249eaa3783bSRichard Henderson         tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1250b2167459SRichard Henderson         gen_helper_tcond(cpu_env, tmp);
1251b2167459SRichard Henderson         tcg_temp_free(tmp);
1252b2167459SRichard Henderson     }
1253b2167459SRichard Henderson 
1254b2167459SRichard Henderson     /* Write back the result.  */
1255b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1256b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1257b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1258b2167459SRichard Henderson     tcg_temp_free(dest);
1259b2167459SRichard Henderson 
1260b2167459SRichard Henderson     /* Install the new nullification.  */
1261b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1262b2167459SRichard Henderson     ctx->null_cond = cond;
1263869051eaSRichard Henderson     return DISAS_NEXT;
1264b2167459SRichard Henderson }
1265b2167459SRichard Henderson 
1266eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1267eaa3783bSRichard Henderson                                TCGv_reg in2, unsigned cf)
1268b2167459SRichard Henderson {
1269eaa3783bSRichard Henderson     TCGv_reg dest, sv;
1270b2167459SRichard Henderson     DisasCond cond;
1271b2167459SRichard Henderson 
1272b2167459SRichard Henderson     dest = tcg_temp_new();
1273eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
1274b2167459SRichard Henderson 
1275b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1276f764718dSRichard Henderson     sv = NULL;
1277b2167459SRichard Henderson     if ((cf >> 1) == 6) {
1278b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1279b2167459SRichard Henderson     }
1280b2167459SRichard Henderson 
1281b2167459SRichard Henderson     /* Form the condition for the compare.  */
1282b2167459SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
1283b2167459SRichard Henderson 
1284b2167459SRichard Henderson     /* Clear.  */
1285eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
1286b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1287b2167459SRichard Henderson     tcg_temp_free(dest);
1288b2167459SRichard Henderson 
1289b2167459SRichard Henderson     /* Install the new nullification.  */
1290b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1291b2167459SRichard Henderson     ctx->null_cond = cond;
1292869051eaSRichard Henderson     return DISAS_NEXT;
1293b2167459SRichard Henderson }
1294b2167459SRichard Henderson 
1295eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1296eaa3783bSRichard Henderson                             TCGv_reg in2, unsigned cf,
1297eaa3783bSRichard Henderson                             void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1298b2167459SRichard Henderson {
1299eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
1300b2167459SRichard Henderson 
1301b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1302b2167459SRichard Henderson     fn(dest, in1, in2);
1303b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1304b2167459SRichard Henderson 
1305b2167459SRichard Henderson     /* Install the new nullification.  */
1306b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1307b2167459SRichard Henderson     if (cf) {
1308b2167459SRichard Henderson         ctx->null_cond = do_log_cond(cf, dest);
1309b2167459SRichard Henderson     }
1310869051eaSRichard Henderson     return DISAS_NEXT;
1311b2167459SRichard Henderson }
1312b2167459SRichard Henderson 
1313eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1,
1314eaa3783bSRichard Henderson                              TCGv_reg in2, unsigned cf, bool is_tc,
1315eaa3783bSRichard Henderson                              void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg))
1316b2167459SRichard Henderson {
1317eaa3783bSRichard Henderson     TCGv_reg dest;
1318b2167459SRichard Henderson     DisasCond cond;
1319b2167459SRichard Henderson 
1320b2167459SRichard Henderson     if (cf == 0) {
1321b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1322b2167459SRichard Henderson         fn(dest, in1, in2);
1323b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1324b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1325b2167459SRichard Henderson     } else {
1326b2167459SRichard Henderson         dest = tcg_temp_new();
1327b2167459SRichard Henderson         fn(dest, in1, in2);
1328b2167459SRichard Henderson 
1329b2167459SRichard Henderson         cond = do_unit_cond(cf, dest, in1, in2);
1330b2167459SRichard Henderson 
1331b2167459SRichard Henderson         if (is_tc) {
1332eaa3783bSRichard Henderson             TCGv_reg tmp = tcg_temp_new();
1333b2167459SRichard Henderson             cond_prep(&cond);
1334eaa3783bSRichard Henderson             tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1);
1335b2167459SRichard Henderson             gen_helper_tcond(cpu_env, tmp);
1336b2167459SRichard Henderson             tcg_temp_free(tmp);
1337b2167459SRichard Henderson         }
1338b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1339b2167459SRichard Henderson 
1340b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1341b2167459SRichard Henderson         ctx->null_cond = cond;
1342b2167459SRichard Henderson     }
1343869051eaSRichard Henderson     return DISAS_NEXT;
1344b2167459SRichard Henderson }
1345b2167459SRichard Henderson 
134686f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13478d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13488d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13498d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13508d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
135186f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base)
135286f8d05fSRichard Henderson {
135386f8d05fSRichard Henderson     TCGv_ptr ptr;
135486f8d05fSRichard Henderson     TCGv_reg tmp;
135586f8d05fSRichard Henderson     TCGv_i64 spc;
135686f8d05fSRichard Henderson 
135786f8d05fSRichard Henderson     if (sp != 0) {
13588d6ae7fbSRichard Henderson         if (sp < 0) {
13598d6ae7fbSRichard Henderson             sp = ~sp;
13608d6ae7fbSRichard Henderson         }
13618d6ae7fbSRichard Henderson         spc = get_temp_tl(ctx);
13628d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13638d6ae7fbSRichard Henderson         return spc;
136486f8d05fSRichard Henderson     }
136586f8d05fSRichard Henderson 
136686f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
136786f8d05fSRichard Henderson     tmp = tcg_temp_new();
136886f8d05fSRichard Henderson     spc = get_temp_tl(ctx);
136986f8d05fSRichard Henderson 
137086f8d05fSRichard Henderson     tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5);
137186f8d05fSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 030);
137286f8d05fSRichard Henderson     tcg_gen_trunc_reg_ptr(ptr, tmp);
137386f8d05fSRichard Henderson     tcg_temp_free(tmp);
137486f8d05fSRichard Henderson 
137586f8d05fSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, cpu_env);
137686f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
137786f8d05fSRichard Henderson     tcg_temp_free_ptr(ptr);
137886f8d05fSRichard Henderson 
137986f8d05fSRichard Henderson     return spc;
138086f8d05fSRichard Henderson }
138186f8d05fSRichard Henderson #endif
138286f8d05fSRichard Henderson 
138386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs,
138486f8d05fSRichard Henderson                      unsigned rb, unsigned rx, int scale, target_sreg disp,
138586f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
138686f8d05fSRichard Henderson {
138786f8d05fSRichard Henderson     TCGv_reg base = load_gpr(ctx, rb);
138886f8d05fSRichard Henderson     TCGv_reg ofs;
138986f8d05fSRichard Henderson 
139086f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
139186f8d05fSRichard Henderson     if (rx) {
139286f8d05fSRichard Henderson         ofs = get_temp(ctx);
139386f8d05fSRichard Henderson         tcg_gen_shli_reg(ofs, cpu_gr[rx], scale);
139486f8d05fSRichard Henderson         tcg_gen_add_reg(ofs, ofs, base);
139586f8d05fSRichard Henderson     } else if (disp || modify) {
139686f8d05fSRichard Henderson         ofs = get_temp(ctx);
139786f8d05fSRichard Henderson         tcg_gen_addi_reg(ofs, base, disp);
139886f8d05fSRichard Henderson     } else {
139986f8d05fSRichard Henderson         ofs = base;
140086f8d05fSRichard Henderson     }
140186f8d05fSRichard Henderson 
140286f8d05fSRichard Henderson     *pofs = ofs;
140386f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY
140486f8d05fSRichard Henderson     *pgva = (modify <= 0 ? ofs : base);
140586f8d05fSRichard Henderson #else
140686f8d05fSRichard Henderson     TCGv_tl addr = get_temp_tl(ctx);
140786f8d05fSRichard Henderson     tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base);
140886f8d05fSRichard Henderson     if (ctx->base.tb->flags & PSW_W) {
140986f8d05fSRichard Henderson         tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull);
141086f8d05fSRichard Henderson     }
141186f8d05fSRichard Henderson     if (!is_phys) {
141286f8d05fSRichard Henderson         tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base));
141386f8d05fSRichard Henderson     }
141486f8d05fSRichard Henderson     *pgva = addr;
141586f8d05fSRichard Henderson #endif
141686f8d05fSRichard Henderson }
141786f8d05fSRichard Henderson 
141896d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
141996d6407fSRichard Henderson  * < 0 for pre-modify,
142096d6407fSRichard Henderson  * > 0 for post-modify,
142196d6407fSRichard Henderson  * = 0 for no base register update.
142296d6407fSRichard Henderson  */
142396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1424eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
142586f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
142696d6407fSRichard Henderson {
142786f8d05fSRichard Henderson     TCGv_reg ofs;
142886f8d05fSRichard Henderson     TCGv_tl addr;
142996d6407fSRichard Henderson 
143096d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
143196d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
143296d6407fSRichard Henderson 
143386f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
143486f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
143586f8d05fSRichard Henderson     tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop);
143686f8d05fSRichard Henderson     if (modify) {
143786f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
143896d6407fSRichard Henderson     }
143996d6407fSRichard Henderson }
144096d6407fSRichard Henderson 
144196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1442eaa3783bSRichard Henderson                        unsigned rx, int scale, target_sreg disp,
144386f8d05fSRichard Henderson                        unsigned sp, int modify, TCGMemOp mop)
144496d6407fSRichard Henderson {
144586f8d05fSRichard Henderson     TCGv_reg ofs;
144686f8d05fSRichard Henderson     TCGv_tl addr;
144796d6407fSRichard Henderson 
144896d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
144996d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
145096d6407fSRichard Henderson 
145186f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
145286f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
14533d68ee7bSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop);
145486f8d05fSRichard Henderson     if (modify) {
145586f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
145696d6407fSRichard Henderson     }
145796d6407fSRichard Henderson }
145896d6407fSRichard Henderson 
145996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1460eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
146186f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
146296d6407fSRichard Henderson {
146386f8d05fSRichard Henderson     TCGv_reg ofs;
146486f8d05fSRichard Henderson     TCGv_tl addr;
146596d6407fSRichard Henderson 
146696d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
146796d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
146896d6407fSRichard Henderson 
146986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
147086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
147186f8d05fSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop);
147286f8d05fSRichard Henderson     if (modify) {
147386f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
147496d6407fSRichard Henderson     }
147596d6407fSRichard Henderson }
147696d6407fSRichard Henderson 
147796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1478eaa3783bSRichard Henderson                         unsigned rx, int scale, target_sreg disp,
147986f8d05fSRichard Henderson                         unsigned sp, int modify, TCGMemOp mop)
148096d6407fSRichard Henderson {
148186f8d05fSRichard Henderson     TCGv_reg ofs;
148286f8d05fSRichard Henderson     TCGv_tl addr;
148396d6407fSRichard Henderson 
148496d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
148596d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
148696d6407fSRichard Henderson 
148786f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
148886f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
148986f8d05fSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop);
149086f8d05fSRichard Henderson     if (modify) {
149186f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
149296d6407fSRichard Henderson     }
149396d6407fSRichard Henderson }
149496d6407fSRichard Henderson 
1495eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64
1496eaa3783bSRichard Henderson #define do_load_reg   do_load_64
1497eaa3783bSRichard Henderson #define do_store_reg  do_store_64
149896d6407fSRichard Henderson #else
1499eaa3783bSRichard Henderson #define do_load_reg   do_load_32
1500eaa3783bSRichard Henderson #define do_store_reg  do_store_32
150196d6407fSRichard Henderson #endif
150296d6407fSRichard Henderson 
1503869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1504eaa3783bSRichard Henderson                              unsigned rx, int scale, target_sreg disp,
150586f8d05fSRichard Henderson                              unsigned sp, int modify, TCGMemOp mop)
150696d6407fSRichard Henderson {
1507eaa3783bSRichard Henderson     TCGv_reg dest;
150896d6407fSRichard Henderson 
150996d6407fSRichard Henderson     nullify_over(ctx);
151096d6407fSRichard Henderson 
151196d6407fSRichard Henderson     if (modify == 0) {
151296d6407fSRichard Henderson         /* No base register update.  */
151396d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
151496d6407fSRichard Henderson     } else {
151596d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
151696d6407fSRichard Henderson         dest = get_temp(ctx);
151796d6407fSRichard Henderson     }
151886f8d05fSRichard Henderson     do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
151996d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
152096d6407fSRichard Henderson 
1521869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
152296d6407fSRichard Henderson }
152396d6407fSRichard Henderson 
1524869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1525eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
152686f8d05fSRichard Henderson                                unsigned sp, int modify)
152796d6407fSRichard Henderson {
152896d6407fSRichard Henderson     TCGv_i32 tmp;
152996d6407fSRichard Henderson 
153096d6407fSRichard Henderson     nullify_over(ctx);
153196d6407fSRichard Henderson 
153296d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
153386f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
153496d6407fSRichard Henderson     save_frw_i32(rt, tmp);
153596d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
153696d6407fSRichard Henderson 
153796d6407fSRichard Henderson     if (rt == 0) {
153896d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
153996d6407fSRichard Henderson     }
154096d6407fSRichard Henderson 
1541869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
154296d6407fSRichard Henderson }
154396d6407fSRichard Henderson 
1544869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1545eaa3783bSRichard Henderson                                unsigned rx, int scale, target_sreg disp,
154686f8d05fSRichard Henderson                                unsigned sp, int modify)
154796d6407fSRichard Henderson {
154896d6407fSRichard Henderson     TCGv_i64 tmp;
154996d6407fSRichard Henderson 
155096d6407fSRichard Henderson     nullify_over(ctx);
155196d6407fSRichard Henderson 
155296d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
155386f8d05fSRichard Henderson     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
155496d6407fSRichard Henderson     save_frd(rt, tmp);
155596d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
155696d6407fSRichard Henderson 
155796d6407fSRichard Henderson     if (rt == 0) {
155896d6407fSRichard Henderson         gen_helper_loaded_fr0(cpu_env);
155996d6407fSRichard Henderson     }
156096d6407fSRichard Henderson 
1561869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
156296d6407fSRichard Henderson }
156396d6407fSRichard Henderson 
1564869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb,
156586f8d05fSRichard Henderson                               target_sreg disp, unsigned sp,
156686f8d05fSRichard Henderson                               int modify, TCGMemOp mop)
156796d6407fSRichard Henderson {
156896d6407fSRichard Henderson     nullify_over(ctx);
156986f8d05fSRichard Henderson     do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
1570869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
157196d6407fSRichard Henderson }
157296d6407fSRichard Henderson 
1573869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1574eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
157586f8d05fSRichard Henderson                                 unsigned sp, int modify)
157696d6407fSRichard Henderson {
157796d6407fSRichard Henderson     TCGv_i32 tmp;
157896d6407fSRichard Henderson 
157996d6407fSRichard Henderson     nullify_over(ctx);
158096d6407fSRichard Henderson 
158196d6407fSRichard Henderson     tmp = load_frw_i32(rt);
158286f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
158396d6407fSRichard Henderson     tcg_temp_free_i32(tmp);
158496d6407fSRichard Henderson 
1585869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
158696d6407fSRichard Henderson }
158796d6407fSRichard Henderson 
1588869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1589eaa3783bSRichard Henderson                                 unsigned rx, int scale, target_sreg disp,
159086f8d05fSRichard Henderson                                 unsigned sp, int modify)
159196d6407fSRichard Henderson {
159296d6407fSRichard Henderson     TCGv_i64 tmp;
159396d6407fSRichard Henderson 
159496d6407fSRichard Henderson     nullify_over(ctx);
159596d6407fSRichard Henderson 
159696d6407fSRichard Henderson     tmp = load_frd(rt);
159786f8d05fSRichard Henderson     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ);
159896d6407fSRichard Henderson     tcg_temp_free_i64(tmp);
159996d6407fSRichard Henderson 
1600869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
160196d6407fSRichard Henderson }
160296d6407fSRichard Henderson 
1603869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1604ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1605ebe9383cSRichard Henderson {
1606ebe9383cSRichard Henderson     TCGv_i32 tmp;
1607ebe9383cSRichard Henderson 
1608ebe9383cSRichard Henderson     nullify_over(ctx);
1609ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1610ebe9383cSRichard Henderson 
1611ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1612ebe9383cSRichard Henderson 
1613ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
1614ebe9383cSRichard Henderson     tcg_temp_free_i32(tmp);
1615869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1616ebe9383cSRichard Henderson }
1617ebe9383cSRichard Henderson 
1618869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1619ebe9383cSRichard Henderson                                 void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1620ebe9383cSRichard Henderson {
1621ebe9383cSRichard Henderson     TCGv_i32 dst;
1622ebe9383cSRichard Henderson     TCGv_i64 src;
1623ebe9383cSRichard Henderson 
1624ebe9383cSRichard Henderson     nullify_over(ctx);
1625ebe9383cSRichard Henderson     src = load_frd(ra);
1626ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1627ebe9383cSRichard Henderson 
1628ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1629ebe9383cSRichard Henderson 
1630ebe9383cSRichard Henderson     tcg_temp_free_i64(src);
1631ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
1632ebe9383cSRichard Henderson     tcg_temp_free_i32(dst);
1633869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1634ebe9383cSRichard Henderson }
1635ebe9383cSRichard Henderson 
1636869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1637ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1638ebe9383cSRichard Henderson {
1639ebe9383cSRichard Henderson     TCGv_i64 tmp;
1640ebe9383cSRichard Henderson 
1641ebe9383cSRichard Henderson     nullify_over(ctx);
1642ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1643ebe9383cSRichard Henderson 
1644ebe9383cSRichard Henderson     func(tmp, cpu_env, tmp);
1645ebe9383cSRichard Henderson 
1646ebe9383cSRichard Henderson     save_frd(rt, tmp);
1647ebe9383cSRichard Henderson     tcg_temp_free_i64(tmp);
1648869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1649ebe9383cSRichard Henderson }
1650ebe9383cSRichard Henderson 
1651869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1652ebe9383cSRichard Henderson                                 void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1653ebe9383cSRichard Henderson {
1654ebe9383cSRichard Henderson     TCGv_i32 src;
1655ebe9383cSRichard Henderson     TCGv_i64 dst;
1656ebe9383cSRichard Henderson 
1657ebe9383cSRichard Henderson     nullify_over(ctx);
1658ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1659ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1660ebe9383cSRichard Henderson 
1661ebe9383cSRichard Henderson     func(dst, cpu_env, src);
1662ebe9383cSRichard Henderson 
1663ebe9383cSRichard Henderson     tcg_temp_free_i32(src);
1664ebe9383cSRichard Henderson     save_frd(rt, dst);
1665ebe9383cSRichard Henderson     tcg_temp_free_i64(dst);
1666869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1667ebe9383cSRichard Henderson }
1668ebe9383cSRichard Henderson 
1669869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt,
1670ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1671ebe9383cSRichard Henderson                                  void (*func)(TCGv_i32, TCGv_env,
1672ebe9383cSRichard Henderson                                               TCGv_i32, TCGv_i32))
1673ebe9383cSRichard Henderson {
1674ebe9383cSRichard Henderson     TCGv_i32 a, b;
1675ebe9383cSRichard Henderson 
1676ebe9383cSRichard Henderson     nullify_over(ctx);
1677ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1678ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1679ebe9383cSRichard Henderson 
1680ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1681ebe9383cSRichard Henderson 
1682ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
1683ebe9383cSRichard Henderson     save_frw_i32(rt, a);
1684ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
1685869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1686ebe9383cSRichard Henderson }
1687ebe9383cSRichard Henderson 
1688869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt,
1689ebe9383cSRichard Henderson                                  unsigned ra, unsigned rb,
1690ebe9383cSRichard Henderson                                  void (*func)(TCGv_i64, TCGv_env,
1691ebe9383cSRichard Henderson                                               TCGv_i64, TCGv_i64))
1692ebe9383cSRichard Henderson {
1693ebe9383cSRichard Henderson     TCGv_i64 a, b;
1694ebe9383cSRichard Henderson 
1695ebe9383cSRichard Henderson     nullify_over(ctx);
1696ebe9383cSRichard Henderson     a = load_frd0(ra);
1697ebe9383cSRichard Henderson     b = load_frd0(rb);
1698ebe9383cSRichard Henderson 
1699ebe9383cSRichard Henderson     func(a, cpu_env, a, b);
1700ebe9383cSRichard Henderson 
1701ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
1702ebe9383cSRichard Henderson     save_frd(rt, a);
1703ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
1704869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
1705ebe9383cSRichard Henderson }
1706ebe9383cSRichard Henderson 
170798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
170898cd9ca7SRichard Henderson    have already had nullification handled.  */
1709eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest,
171098cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
171198cd9ca7SRichard Henderson {
171298cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
171398cd9ca7SRichard Henderson         if (link != 0) {
171498cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
171598cd9ca7SRichard Henderson         }
171698cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
171798cd9ca7SRichard Henderson         if (is_n) {
171898cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
171998cd9ca7SRichard Henderson         }
1720869051eaSRichard Henderson         return DISAS_NEXT;
172198cd9ca7SRichard Henderson     } else {
172298cd9ca7SRichard Henderson         nullify_over(ctx);
172398cd9ca7SRichard Henderson 
172498cd9ca7SRichard Henderson         if (link != 0) {
172598cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
172698cd9ca7SRichard Henderson         }
172798cd9ca7SRichard Henderson 
172898cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
172998cd9ca7SRichard Henderson             nullify_set(ctx, 0);
173098cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
173198cd9ca7SRichard Henderson         } else {
173298cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
173398cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
173498cd9ca7SRichard Henderson         }
173598cd9ca7SRichard Henderson 
1736869051eaSRichard Henderson         nullify_end(ctx, DISAS_NEXT);
173798cd9ca7SRichard Henderson 
173898cd9ca7SRichard Henderson         nullify_set(ctx, 0);
173998cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
1740869051eaSRichard Henderson         return DISAS_NORETURN;
174198cd9ca7SRichard Henderson     }
174298cd9ca7SRichard Henderson }
174398cd9ca7SRichard Henderson 
174498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
174598cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1746eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n,
174798cd9ca7SRichard Henderson                                 DisasCond *cond)
174898cd9ca7SRichard Henderson {
1749eaa3783bSRichard Henderson     target_ureg dest = iaoq_dest(ctx, disp);
175098cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
175198cd9ca7SRichard Henderson     TCGCond c = cond->c;
175298cd9ca7SRichard Henderson     bool n;
175398cd9ca7SRichard Henderson 
175498cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
175598cd9ca7SRichard Henderson 
175698cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
175798cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
175898cd9ca7SRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
175998cd9ca7SRichard Henderson     }
176098cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
176198cd9ca7SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
176298cd9ca7SRichard Henderson     }
176398cd9ca7SRichard Henderson 
176498cd9ca7SRichard Henderson     taken = gen_new_label();
176598cd9ca7SRichard Henderson     cond_prep(cond);
1766eaa3783bSRichard Henderson     tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken);
176798cd9ca7SRichard Henderson     cond_free(cond);
176898cd9ca7SRichard Henderson 
176998cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
177098cd9ca7SRichard Henderson     n = is_n && disp < 0;
177198cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
177298cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1773a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
177498cd9ca7SRichard Henderson     } else {
177598cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
177698cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
177798cd9ca7SRichard Henderson             ctx->null_lab = NULL;
177898cd9ca7SRichard Henderson         }
177998cd9ca7SRichard Henderson         nullify_set(ctx, n);
1780c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1781c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1782c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
1783c301f34eSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1784c301f34eSRichard Henderson         }
1785a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
178698cd9ca7SRichard Henderson     }
178798cd9ca7SRichard Henderson 
178898cd9ca7SRichard Henderson     gen_set_label(taken);
178998cd9ca7SRichard Henderson 
179098cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
179198cd9ca7SRichard Henderson     n = is_n && disp >= 0;
179298cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
179398cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1794a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
179598cd9ca7SRichard Henderson     } else {
179698cd9ca7SRichard Henderson         nullify_set(ctx, n);
1797a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
179898cd9ca7SRichard Henderson     }
179998cd9ca7SRichard Henderson 
180098cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
180198cd9ca7SRichard Henderson     if (ctx->null_lab) {
180298cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
180398cd9ca7SRichard Henderson         ctx->null_lab = NULL;
1804869051eaSRichard Henderson         return DISAS_IAQ_N_STALE;
180598cd9ca7SRichard Henderson     } else {
1806869051eaSRichard Henderson         return DISAS_NORETURN;
180798cd9ca7SRichard Henderson     }
180898cd9ca7SRichard Henderson }
180998cd9ca7SRichard Henderson 
181098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
181198cd9ca7SRichard Henderson    nullification of the branch itself.  */
1812eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest,
181398cd9ca7SRichard Henderson                                 unsigned link, bool is_n)
181498cd9ca7SRichard Henderson {
1815eaa3783bSRichard Henderson     TCGv_reg a0, a1, next, tmp;
181698cd9ca7SRichard Henderson     TCGCond c;
181798cd9ca7SRichard Henderson 
181898cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
181998cd9ca7SRichard Henderson 
182098cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
182198cd9ca7SRichard Henderson         if (link != 0) {
182298cd9ca7SRichard Henderson             copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
182398cd9ca7SRichard Henderson         }
182498cd9ca7SRichard Henderson         next = get_temp(ctx);
1825eaa3783bSRichard Henderson         tcg_gen_mov_reg(next, dest);
182698cd9ca7SRichard Henderson         if (is_n) {
1827c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1828c301f34eSRichard Henderson                 tcg_gen_mov_reg(cpu_iaoq_f, next);
1829c301f34eSRichard Henderson                 tcg_gen_addi_reg(cpu_iaoq_b, next, 4);
1830c301f34eSRichard Henderson                 nullify_set(ctx, 0);
1831c301f34eSRichard Henderson                 return DISAS_IAQ_N_UPDATED;
1832c301f34eSRichard Henderson             }
183398cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
183498cd9ca7SRichard Henderson         }
1835c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1836c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
183798cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
183898cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
183998cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18404137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
184198cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
184298cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
184398cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
184498cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
184598cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
184698cd9ca7SRichard Henderson 
184798cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
184898cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
184998cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1850eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, dest);
1851eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, dest, 4);
185298cd9ca7SRichard Henderson 
185398cd9ca7SRichard Henderson         nullify_over(ctx);
185498cd9ca7SRichard Henderson         if (link != 0) {
1855eaa3783bSRichard Henderson             tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n);
185698cd9ca7SRichard Henderson         }
18577f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
1858869051eaSRichard Henderson         return nullify_end(ctx, DISAS_NEXT);
185998cd9ca7SRichard Henderson     } else {
186098cd9ca7SRichard Henderson         cond_prep(&ctx->null_cond);
186198cd9ca7SRichard Henderson         c = ctx->null_cond.c;
186298cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
186398cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
186498cd9ca7SRichard Henderson 
186598cd9ca7SRichard Henderson         tmp = tcg_temp_new();
186698cd9ca7SRichard Henderson         next = get_temp(ctx);
186798cd9ca7SRichard Henderson 
186898cd9ca7SRichard Henderson         copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var);
1869eaa3783bSRichard Henderson         tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest);
187098cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
187198cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
187298cd9ca7SRichard Henderson 
187398cd9ca7SRichard Henderson         if (link != 0) {
1874eaa3783bSRichard Henderson             tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
187598cd9ca7SRichard Henderson         }
187698cd9ca7SRichard Henderson 
187798cd9ca7SRichard Henderson         if (is_n) {
187898cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
187998cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
188098cd9ca7SRichard Henderson                to the branch.  */
1881eaa3783bSRichard Henderson             tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1);
188298cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
188398cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
188498cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
188598cd9ca7SRichard Henderson         } else {
188698cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
188798cd9ca7SRichard Henderson         }
188898cd9ca7SRichard Henderson     }
188998cd9ca7SRichard Henderson 
1890869051eaSRichard Henderson     return DISAS_NEXT;
189198cd9ca7SRichard Henderson }
189298cd9ca7SRichard Henderson 
1893660eefe1SRichard Henderson /* Implement
1894660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1895660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1896660eefe1SRichard Henderson  *    else
1897660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1898660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1899660eefe1SRichard Henderson  */
1900660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset)
1901660eefe1SRichard Henderson {
1902660eefe1SRichard Henderson #ifdef CONFIG_USER_ONLY
1903660eefe1SRichard Henderson     return offset;
1904660eefe1SRichard Henderson #else
1905660eefe1SRichard Henderson     TCGv_reg dest;
1906660eefe1SRichard Henderson     switch (ctx->privilege) {
1907660eefe1SRichard Henderson     case 0:
1908660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1909660eefe1SRichard Henderson         return offset;
1910660eefe1SRichard Henderson     case 3:
1911660eefe1SRichard Henderson         /* Privilege 3 is minimum and is never allowed increase.  */
1912660eefe1SRichard Henderson         dest = get_temp(ctx);
1913660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, offset, 3);
1914660eefe1SRichard Henderson         break;
1915660eefe1SRichard Henderson     default:
1916660eefe1SRichard Henderson         dest = tcg_temp_new();
1917660eefe1SRichard Henderson         tcg_gen_andi_reg(dest, offset, -4);
1918660eefe1SRichard Henderson         tcg_gen_ori_reg(dest, dest, ctx->privilege);
1919660eefe1SRichard Henderson         tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset);
1920660eefe1SRichard Henderson         tcg_temp_free(dest);
1921660eefe1SRichard Henderson         break;
1922660eefe1SRichard Henderson     }
1923660eefe1SRichard Henderson     return dest;
1924660eefe1SRichard Henderson #endif
1925660eefe1SRichard Henderson }
1926660eefe1SRichard Henderson 
1927ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19287ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19297ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19307ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19317ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19327ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19337ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19347ad439dfSRichard Henderson    aforementioned BE.  */
1935869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx)
19367ad439dfSRichard Henderson {
19377ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19387ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19397ad439dfSRichard Henderson        next insn within the privilaged page.  */
19407ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19417ad439dfSRichard Henderson     case TCG_COND_NEVER:
19427ad439dfSRichard Henderson         break;
19437ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
1944eaa3783bSRichard Henderson         tcg_gen_movi_reg(cpu_psw_n, 0);
19457ad439dfSRichard Henderson         goto do_sigill;
19467ad439dfSRichard Henderson     default:
19477ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19487ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19497ad439dfSRichard Henderson         g_assert_not_reached();
19507ad439dfSRichard Henderson     }
19517ad439dfSRichard Henderson 
19527ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19537ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19547ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19557ad439dfSRichard Henderson        under such conditions.  */
19567ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19577ad439dfSRichard Henderson         goto do_sigill;
19587ad439dfSRichard Henderson     }
19597ad439dfSRichard Henderson 
19607ad439dfSRichard Henderson     switch (ctx->iaoq_f) {
19617ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19622986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
1963869051eaSRichard Henderson         return DISAS_NORETURN;
19647ad439dfSRichard Henderson 
19657ad439dfSRichard Henderson     case 0xb0: /* LWS */
19667ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
1967869051eaSRichard Henderson         return DISAS_NORETURN;
19687ad439dfSRichard Henderson 
19697ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
197035136a77SRichard Henderson         tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27]));
1971eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]);
1972eaa3783bSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
1973869051eaSRichard Henderson         return DISAS_IAQ_N_UPDATED;
19747ad439dfSRichard Henderson 
19757ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
19767ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
1977869051eaSRichard Henderson         return DISAS_NORETURN;
19787ad439dfSRichard Henderson 
19797ad439dfSRichard Henderson     default:
19807ad439dfSRichard Henderson     do_sigill:
19812986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
1982869051eaSRichard Henderson         return DISAS_NORETURN;
19837ad439dfSRichard Henderson     }
19847ad439dfSRichard Henderson }
1985ba1d0b44SRichard Henderson #endif
19867ad439dfSRichard Henderson 
1987869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn,
1988b2167459SRichard Henderson                                const DisasInsn *di)
1989b2167459SRichard Henderson {
1990b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1991869051eaSRichard Henderson     return DISAS_NEXT;
1992b2167459SRichard Henderson }
1993b2167459SRichard Henderson 
1994869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn,
199598a9cb79SRichard Henderson                                  const DisasInsn *di)
199698a9cb79SRichard Henderson {
199798a9cb79SRichard Henderson     nullify_over(ctx);
19981a19da0dSRichard Henderson     return nullify_end(ctx, gen_excp_iir(ctx, EXCP_BREAK));
199998a9cb79SRichard Henderson }
200098a9cb79SRichard Henderson 
2001869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn,
200298a9cb79SRichard Henderson                                 const DisasInsn *di)
200398a9cb79SRichard Henderson {
200498a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
200598a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
200698a9cb79SRichard Henderson 
200798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2008869051eaSRichard Henderson     return DISAS_NEXT;
200998a9cb79SRichard Henderson }
201098a9cb79SRichard Henderson 
2011869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn,
201298a9cb79SRichard Henderson                                 const DisasInsn *di)
201398a9cb79SRichard Henderson {
201498a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2015eaa3783bSRichard Henderson     TCGv_reg tmp = dest_gpr(ctx, rt);
2016eaa3783bSRichard Henderson     tcg_gen_movi_reg(tmp, ctx->iaoq_f);
201798a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
201898a9cb79SRichard Henderson 
201998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2020869051eaSRichard Henderson     return DISAS_NEXT;
202198a9cb79SRichard Henderson }
202298a9cb79SRichard Henderson 
2023869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn,
202498a9cb79SRichard Henderson                                 const DisasInsn *di)
202598a9cb79SRichard Henderson {
202698a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
202733423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
202833423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
202933423472SRichard Henderson     TCGv_reg t1 = tcg_temp_new();
203098a9cb79SRichard Henderson 
203133423472SRichard Henderson     load_spr(ctx, t0, rs);
203233423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
203333423472SRichard Henderson     tcg_gen_trunc_i64_reg(t1, t0);
203433423472SRichard Henderson 
203533423472SRichard Henderson     save_gpr(ctx, rt, t1);
203633423472SRichard Henderson     tcg_temp_free(t1);
203733423472SRichard Henderson     tcg_temp_free_i64(t0);
203898a9cb79SRichard Henderson 
203998a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2040869051eaSRichard Henderson     return DISAS_NEXT;
204198a9cb79SRichard Henderson }
204298a9cb79SRichard Henderson 
2043869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn,
204498a9cb79SRichard Henderson                                  const DisasInsn *di)
204598a9cb79SRichard Henderson {
204698a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
204798a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
2048eaa3783bSRichard Henderson     TCGv_reg tmp;
204949c29d6cSRichard Henderson     DisasJumpType ret;
205098a9cb79SRichard Henderson 
205198a9cb79SRichard Henderson     switch (ctl) {
205235136a77SRichard Henderson     case CR_SAR:
205398a9cb79SRichard Henderson #ifdef TARGET_HPPA64
205498a9cb79SRichard Henderson         if (extract32(insn, 14, 1) == 0) {
205598a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
205698a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
2057eaa3783bSRichard Henderson             tcg_gen_andi_reg(tmp, cpu_sar, 31);
205898a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
205935136a77SRichard Henderson             goto done;
206098a9cb79SRichard Henderson         }
206198a9cb79SRichard Henderson #endif
206298a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
206335136a77SRichard Henderson         goto done;
206435136a77SRichard Henderson     case CR_IT: /* Interval Timer */
206535136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
206635136a77SRichard Henderson         nullify_over(ctx);
206798a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
206849c29d6cSRichard Henderson         if (ctx->base.tb->cflags & CF_USE_ICOUNT) {
206949c29d6cSRichard Henderson             gen_io_start();
207049c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
207149c29d6cSRichard Henderson             gen_io_end();
207249c29d6cSRichard Henderson             ret = DISAS_IAQ_N_STALE;
207349c29d6cSRichard Henderson         } else {
207449c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
207549c29d6cSRichard Henderson             ret = DISAS_NEXT;
207649c29d6cSRichard Henderson         }
207798a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
207849c29d6cSRichard Henderson         return nullify_end(ctx, ret);
207998a9cb79SRichard Henderson     case 26:
208098a9cb79SRichard Henderson     case 27:
208198a9cb79SRichard Henderson         break;
208298a9cb79SRichard Henderson     default:
208398a9cb79SRichard Henderson         /* All other control registers are privileged.  */
208435136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
208535136a77SRichard Henderson         break;
208698a9cb79SRichard Henderson     }
208798a9cb79SRichard Henderson 
208835136a77SRichard Henderson     tmp = get_temp(ctx);
208935136a77SRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
209035136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
209135136a77SRichard Henderson 
209235136a77SRichard Henderson  done:
209398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2094869051eaSRichard Henderson     return DISAS_NEXT;
209598a9cb79SRichard Henderson }
209698a9cb79SRichard Henderson 
209733423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn,
209833423472SRichard Henderson                                 const DisasInsn *di)
209933423472SRichard Henderson {
210033423472SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
210133423472SRichard Henderson     unsigned rs = assemble_sr3(insn);
210233423472SRichard Henderson     TCGv_i64 t64;
210333423472SRichard Henderson 
210433423472SRichard Henderson     if (rs >= 5) {
210533423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
210633423472SRichard Henderson     }
210733423472SRichard Henderson     nullify_over(ctx);
210833423472SRichard Henderson 
210933423472SRichard Henderson     t64 = tcg_temp_new_i64();
211033423472SRichard Henderson     tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr));
211133423472SRichard Henderson     tcg_gen_shli_i64(t64, t64, 32);
211233423472SRichard Henderson 
211333423472SRichard Henderson     if (rs >= 4) {
211433423472SRichard Henderson         tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs]));
211533423472SRichard Henderson     } else {
211633423472SRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], t64);
211733423472SRichard Henderson     }
211833423472SRichard Henderson     tcg_temp_free_i64(t64);
211933423472SRichard Henderson 
212033423472SRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
212133423472SRichard Henderson }
212233423472SRichard Henderson 
2123869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn,
212498a9cb79SRichard Henderson                                  const DisasInsn *di)
212598a9cb79SRichard Henderson {
212698a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
212798a9cb79SRichard Henderson     unsigned ctl = extract32(insn, 21, 5);
212835136a77SRichard Henderson     TCGv_reg reg = load_gpr(ctx, rin);
2129eaa3783bSRichard Henderson     TCGv_reg tmp;
213098a9cb79SRichard Henderson 
213135136a77SRichard Henderson     if (ctl == CR_SAR) {
213298a9cb79SRichard Henderson         tmp = tcg_temp_new();
213335136a77SRichard Henderson         tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1);
213498a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
213598a9cb79SRichard Henderson         tcg_temp_free(tmp);
213698a9cb79SRichard Henderson 
213798a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
2138869051eaSRichard Henderson         return DISAS_NEXT;
213998a9cb79SRichard Henderson     }
214098a9cb79SRichard Henderson 
214135136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
214235136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
214335136a77SRichard Henderson 
21444f5f2548SRichard Henderson #ifdef CONFIG_USER_ONLY
21454f5f2548SRichard Henderson     g_assert_not_reached();
21464f5f2548SRichard Henderson #else
21474f5f2548SRichard Henderson     DisasJumpType ret = DISAS_NEXT;
21484f5f2548SRichard Henderson 
214935136a77SRichard Henderson     nullify_over(ctx);
215035136a77SRichard Henderson     switch (ctl) {
215135136a77SRichard Henderson     case CR_IT:
215249c29d6cSRichard Henderson         gen_helper_write_interval_timer(cpu_env, reg);
215335136a77SRichard Henderson         break;
21544f5f2548SRichard Henderson     case CR_EIRR:
21554f5f2548SRichard Henderson         gen_helper_write_eirr(cpu_env, reg);
21564f5f2548SRichard Henderson         break;
21574f5f2548SRichard Henderson     case CR_EIEM:
21584f5f2548SRichard Henderson         gen_helper_write_eiem(cpu_env, reg);
21594f5f2548SRichard Henderson         ret = DISAS_IAQ_N_STALE_EXIT;
21604f5f2548SRichard Henderson         break;
21614f5f2548SRichard Henderson 
216235136a77SRichard Henderson     case CR_IIASQ:
216335136a77SRichard Henderson     case CR_IIAOQ:
216435136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
216535136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
216635136a77SRichard Henderson         tmp = get_temp(ctx);
216735136a77SRichard Henderson         tcg_gen_ld_reg(tmp, cpu_env,
216835136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
216935136a77SRichard Henderson         tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
217035136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env,
217135136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
217235136a77SRichard Henderson         break;
217335136a77SRichard Henderson 
217435136a77SRichard Henderson     default:
217535136a77SRichard Henderson         tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl]));
217635136a77SRichard Henderson         break;
217735136a77SRichard Henderson     }
21784f5f2548SRichard Henderson     return nullify_end(ctx, ret);
21794f5f2548SRichard Henderson #endif
218035136a77SRichard Henderson }
218135136a77SRichard Henderson 
2182869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn,
218398a9cb79SRichard Henderson                                    const DisasInsn *di)
218498a9cb79SRichard Henderson {
218598a9cb79SRichard Henderson     unsigned rin = extract32(insn, 16, 5);
2186eaa3783bSRichard Henderson     TCGv_reg tmp = tcg_temp_new();
218798a9cb79SRichard Henderson 
2188eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, load_gpr(ctx, rin));
2189eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1);
219098a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
219198a9cb79SRichard Henderson     tcg_temp_free(tmp);
219298a9cb79SRichard Henderson 
219398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2194869051eaSRichard Henderson     return DISAS_NEXT;
219598a9cb79SRichard Henderson }
219698a9cb79SRichard Henderson 
2197869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn,
219898a9cb79SRichard Henderson                                  const DisasInsn *di)
219998a9cb79SRichard Henderson {
220098a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2201eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rt);
220298a9cb79SRichard Henderson 
220398a9cb79SRichard Henderson     /* Since we don't implement space registers, this returns zero.  */
2204eaa3783bSRichard Henderson     tcg_gen_movi_reg(dest, 0);
220598a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
220698a9cb79SRichard Henderson 
220798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2208869051eaSRichard Henderson     return DISAS_NEXT;
220998a9cb79SRichard Henderson }
221098a9cb79SRichard Henderson 
2211e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2212e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
2213e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn)
2214e1b5a5edSRichard Henderson {
2215e1b5a5edSRichard Henderson     target_ureg val = extract32(insn, 16, 10);
2216e1b5a5edSRichard Henderson 
2217e1b5a5edSRichard Henderson     if (val & PSW_SM_E) {
2218e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_E) | PSW_E;
2219e1b5a5edSRichard Henderson     }
2220e1b5a5edSRichard Henderson     if (val & PSW_SM_W) {
2221e1b5a5edSRichard Henderson         val = (val & ~PSW_SM_W) | PSW_W;
2222e1b5a5edSRichard Henderson     }
2223e1b5a5edSRichard Henderson     return val;
2224e1b5a5edSRichard Henderson }
2225e1b5a5edSRichard Henderson 
2226e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn,
2227e1b5a5edSRichard Henderson                                const DisasInsn *di)
2228e1b5a5edSRichard Henderson {
2229e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2230e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2231e1b5a5edSRichard Henderson     TCGv_reg tmp;
2232e1b5a5edSRichard Henderson 
2233e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2234e1b5a5edSRichard Henderson     nullify_over(ctx);
2235e1b5a5edSRichard Henderson 
2236e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2237e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2238e1b5a5edSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, ~sm);
2239e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2240e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2241e1b5a5edSRichard Henderson 
2242e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
2243e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2244e1b5a5edSRichard Henderson }
2245e1b5a5edSRichard Henderson 
2246e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn,
2247e1b5a5edSRichard Henderson                                const DisasInsn *di)
2248e1b5a5edSRichard Henderson {
2249e1b5a5edSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
2250e1b5a5edSRichard Henderson     target_ureg sm = extract_sm_imm(insn);
2251e1b5a5edSRichard Henderson     TCGv_reg tmp;
2252e1b5a5edSRichard Henderson 
2253e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2254e1b5a5edSRichard Henderson     nullify_over(ctx);
2255e1b5a5edSRichard Henderson 
2256e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2257e1b5a5edSRichard Henderson     tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw));
2258e1b5a5edSRichard Henderson     tcg_gen_ori_reg(tmp, tmp, sm);
2259e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, tmp);
2260e1b5a5edSRichard Henderson     save_gpr(ctx, rt, tmp);
2261e1b5a5edSRichard Henderson 
2262e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
2263e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2264e1b5a5edSRichard Henderson }
2265e1b5a5edSRichard Henderson 
2266e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn,
2267e1b5a5edSRichard Henderson                                 const DisasInsn *di)
2268e1b5a5edSRichard Henderson {
2269e1b5a5edSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
2270e1b5a5edSRichard Henderson     TCGv_reg tmp, reg;
2271e1b5a5edSRichard Henderson 
2272e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2273e1b5a5edSRichard Henderson     nullify_over(ctx);
2274e1b5a5edSRichard Henderson 
2275e1b5a5edSRichard Henderson     reg = load_gpr(ctx, rr);
2276e1b5a5edSRichard Henderson     tmp = get_temp(ctx);
2277e1b5a5edSRichard Henderson     gen_helper_swap_system_mask(tmp, cpu_env, reg);
2278e1b5a5edSRichard Henderson 
2279e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2280e1b5a5edSRichard Henderson     return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT);
2281e1b5a5edSRichard Henderson }
2282f49b3537SRichard Henderson 
2283f49b3537SRichard Henderson static DisasJumpType trans_rfi(DisasContext *ctx, uint32_t insn,
2284f49b3537SRichard Henderson                                const DisasInsn *di)
2285f49b3537SRichard Henderson {
2286f49b3537SRichard Henderson     unsigned comp = extract32(insn, 5, 4);
2287f49b3537SRichard Henderson 
2288f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2289f49b3537SRichard Henderson     nullify_over(ctx);
2290f49b3537SRichard Henderson 
2291f49b3537SRichard Henderson     if (comp == 5) {
2292f49b3537SRichard Henderson         gen_helper_rfi_r(cpu_env);
2293f49b3537SRichard Henderson     } else {
2294f49b3537SRichard Henderson         gen_helper_rfi(cpu_env);
2295f49b3537SRichard Henderson     }
2296f49b3537SRichard Henderson     if (ctx->base.singlestep_enabled) {
2297f49b3537SRichard Henderson         gen_excp_1(EXCP_DEBUG);
2298f49b3537SRichard Henderson     } else {
2299f49b3537SRichard Henderson         tcg_gen_exit_tb(0);
2300f49b3537SRichard Henderson     }
2301f49b3537SRichard Henderson 
2302f49b3537SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
2303f49b3537SRichard Henderson     return nullify_end(ctx, DISAS_NORETURN);
2304f49b3537SRichard Henderson }
2305*6210db05SHelge Deller 
2306*6210db05SHelge Deller static DisasJumpType gen_hlt(DisasContext *ctx, int reset)
2307*6210db05SHelge Deller {
2308*6210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2309*6210db05SHelge Deller     nullify_over(ctx);
2310*6210db05SHelge Deller     if (reset) {
2311*6210db05SHelge Deller         gen_helper_reset(cpu_env);
2312*6210db05SHelge Deller     } else {
2313*6210db05SHelge Deller         gen_helper_halt(cpu_env);
2314*6210db05SHelge Deller     }
2315*6210db05SHelge Deller     return nullify_end(ctx, DISAS_NORETURN);
2316*6210db05SHelge Deller }
2317e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */
2318e1b5a5edSRichard Henderson 
231998a9cb79SRichard Henderson static const DisasInsn table_system[] = {
232098a9cb79SRichard Henderson     { 0x00000000u, 0xfc001fe0u, trans_break },
232133423472SRichard Henderson     { 0x00001820u, 0xffe01fffu, trans_mtsp },
232298a9cb79SRichard Henderson     { 0x00001840u, 0xfc00ffffu, trans_mtctl },
232398a9cb79SRichard Henderson     { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm },
232498a9cb79SRichard Henderson     { 0x000014a0u, 0xffffffe0u, trans_mfia },
232598a9cb79SRichard Henderson     { 0x000004a0u, 0xffff1fe0u, trans_mfsp },
23267f221b07SRichard Henderson     { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl },
2327e216a77eSRichard Henderson     { 0x00000400u, 0xffffffffu, trans_sync },  /* sync */
2328e216a77eSRichard Henderson     { 0x00100400u, 0xffffffffu, trans_sync },  /* syncdma */
232998a9cb79SRichard Henderson     { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid },
2330e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY
2331e1b5a5edSRichard Henderson     { 0x00000e60u, 0xfc00ffe0u, trans_rsm },
2332e1b5a5edSRichard Henderson     { 0x00000d60u, 0xfc00ffe0u, trans_ssm },
2333e1b5a5edSRichard Henderson     { 0x00001860u, 0xffe0ffffu, trans_mtsm },
2334f49b3537SRichard Henderson     { 0x00000c00u, 0xfffffe1fu, trans_rfi },
2335e1b5a5edSRichard Henderson #endif
233698a9cb79SRichard Henderson };
233798a9cb79SRichard Henderson 
2338869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn,
233998a9cb79SRichard Henderson                                         const DisasInsn *di)
234098a9cb79SRichard Henderson {
234198a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
234298a9cb79SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
2343eaa3783bSRichard Henderson     TCGv_reg dest = dest_gpr(ctx, rb);
2344eaa3783bSRichard Henderson     TCGv_reg src1 = load_gpr(ctx, rb);
2345eaa3783bSRichard Henderson     TCGv_reg src2 = load_gpr(ctx, rx);
234698a9cb79SRichard Henderson 
234798a9cb79SRichard Henderson     /* The only thing we need to do is the base register modification.  */
2348eaa3783bSRichard Henderson     tcg_gen_add_reg(dest, src1, src2);
234998a9cb79SRichard Henderson     save_gpr(ctx, rb, dest);
235098a9cb79SRichard Henderson 
235198a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
2352869051eaSRichard Henderson     return DISAS_NEXT;
235398a9cb79SRichard Henderson }
235498a9cb79SRichard Henderson 
2355869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn,
235698a9cb79SRichard Henderson                                  const DisasInsn *di)
235798a9cb79SRichard Henderson {
235898a9cb79SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
235986f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
236098a9cb79SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
236198a9cb79SRichard Henderson     unsigned is_write = extract32(insn, 6, 1);
236286f8d05fSRichard Henderson     TCGv_reg dest, ofs;
236386f8d05fSRichard Henderson     TCGv_tl addr;
236498a9cb79SRichard Henderson 
236598a9cb79SRichard Henderson     nullify_over(ctx);
236698a9cb79SRichard Henderson 
236798a9cb79SRichard Henderson     /* ??? Do something with priv level operand.  */
236898a9cb79SRichard Henderson     dest = dest_gpr(ctx, rt);
236986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false);
237098a9cb79SRichard Henderson     if (is_write) {
237186f8d05fSRichard Henderson         gen_helper_probe_w(dest, addr);
237298a9cb79SRichard Henderson     } else {
237386f8d05fSRichard Henderson         gen_helper_probe_r(dest, addr);
237498a9cb79SRichard Henderson     }
237598a9cb79SRichard Henderson     save_gpr(ctx, rt, dest);
2376869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
237798a9cb79SRichard Henderson }
237898a9cb79SRichard Henderson 
23798d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY
23808d6ae7fbSRichard Henderson static DisasJumpType trans_ixtlbx(DisasContext *ctx, uint32_t insn,
23818d6ae7fbSRichard Henderson                                   const DisasInsn *di)
23828d6ae7fbSRichard Henderson {
23838d6ae7fbSRichard Henderson     unsigned sp;
23848d6ae7fbSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
23858d6ae7fbSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
23868d6ae7fbSRichard Henderson     unsigned is_data = insn & 0x1000;
23878d6ae7fbSRichard Henderson     unsigned is_addr = insn & 0x40;
23888d6ae7fbSRichard Henderson     TCGv_tl addr;
23898d6ae7fbSRichard Henderson     TCGv_reg ofs, reg;
23908d6ae7fbSRichard Henderson 
23918d6ae7fbSRichard Henderson     if (is_data) {
23928d6ae7fbSRichard Henderson         sp = extract32(insn, 14, 2);
23938d6ae7fbSRichard Henderson     } else {
23948d6ae7fbSRichard Henderson         sp = ~assemble_sr3(insn);
23958d6ae7fbSRichard Henderson     }
23968d6ae7fbSRichard Henderson 
23978d6ae7fbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23988d6ae7fbSRichard Henderson     nullify_over(ctx);
23998d6ae7fbSRichard Henderson 
24008d6ae7fbSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false);
24018d6ae7fbSRichard Henderson     reg = load_gpr(ctx, rr);
24028d6ae7fbSRichard Henderson     if (is_addr) {
24038d6ae7fbSRichard Henderson         gen_helper_itlba(cpu_env, addr, reg);
24048d6ae7fbSRichard Henderson     } else {
24058d6ae7fbSRichard Henderson         gen_helper_itlbp(cpu_env, addr, reg);
24068d6ae7fbSRichard Henderson     }
24078d6ae7fbSRichard Henderson 
24088d6ae7fbSRichard Henderson     /* Exit TB for ITLB change if mmu is enabled.  This *should* not be
24098d6ae7fbSRichard Henderson        the case, since the OS TLB fill handler runs with mmu disabled.  */
24108d6ae7fbSRichard Henderson     return nullify_end(ctx, !is_data && (ctx->base.tb->flags & PSW_C)
24118d6ae7fbSRichard Henderson                        ? DISAS_IAQ_N_STALE : DISAS_NEXT);
24128d6ae7fbSRichard Henderson }
241363300a00SRichard Henderson 
241463300a00SRichard Henderson static DisasJumpType trans_pxtlbx(DisasContext *ctx, uint32_t insn,
241563300a00SRichard Henderson                                   const DisasInsn *di)
241663300a00SRichard Henderson {
241763300a00SRichard Henderson     unsigned m = extract32(insn, 5, 1);
241863300a00SRichard Henderson     unsigned sp;
241963300a00SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
242063300a00SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
242163300a00SRichard Henderson     unsigned is_data = insn & 0x1000;
242263300a00SRichard Henderson     unsigned is_local = insn & 0x40;
242363300a00SRichard Henderson     TCGv_tl addr;
242463300a00SRichard Henderson     TCGv_reg ofs;
242563300a00SRichard Henderson 
242663300a00SRichard Henderson     if (is_data) {
242763300a00SRichard Henderson         sp = extract32(insn, 14, 2);
242863300a00SRichard Henderson     } else {
242963300a00SRichard Henderson         sp = ~assemble_sr3(insn);
243063300a00SRichard Henderson     }
243163300a00SRichard Henderson 
243263300a00SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
243363300a00SRichard Henderson     nullify_over(ctx);
243463300a00SRichard Henderson 
243563300a00SRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false);
243663300a00SRichard Henderson     if (m) {
243763300a00SRichard Henderson         save_gpr(ctx, rb, ofs);
243863300a00SRichard Henderson     }
243963300a00SRichard Henderson     if (is_local) {
244063300a00SRichard Henderson         gen_helper_ptlbe(cpu_env);
244163300a00SRichard Henderson     } else {
244263300a00SRichard Henderson         gen_helper_ptlb(cpu_env, addr);
244363300a00SRichard Henderson     }
244463300a00SRichard Henderson 
244563300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
244663300a00SRichard Henderson     return nullify_end(ctx, !is_data && (ctx->base.tb->flags & PSW_C)
244763300a00SRichard Henderson                        ? DISAS_IAQ_N_STALE : DISAS_NEXT);
244863300a00SRichard Henderson }
24492dfcca9fSRichard Henderson 
24502dfcca9fSRichard Henderson static DisasJumpType trans_lpa(DisasContext *ctx, uint32_t insn,
24512dfcca9fSRichard Henderson                                const DisasInsn *di)
24522dfcca9fSRichard Henderson {
24532dfcca9fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
24542dfcca9fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
24552dfcca9fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
24562dfcca9fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
24572dfcca9fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
24582dfcca9fSRichard Henderson     TCGv_tl vaddr;
24592dfcca9fSRichard Henderson     TCGv_reg ofs, paddr;
24602dfcca9fSRichard Henderson 
24612dfcca9fSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
24622dfcca9fSRichard Henderson     nullify_over(ctx);
24632dfcca9fSRichard Henderson 
24642dfcca9fSRichard Henderson     form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false);
24652dfcca9fSRichard Henderson 
24662dfcca9fSRichard Henderson     paddr = tcg_temp_new();
24672dfcca9fSRichard Henderson     gen_helper_lpa(paddr, cpu_env, vaddr);
24682dfcca9fSRichard Henderson 
24692dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
24702dfcca9fSRichard Henderson     if (m) {
24712dfcca9fSRichard Henderson         save_gpr(ctx, rb, ofs);
24722dfcca9fSRichard Henderson     }
24732dfcca9fSRichard Henderson     save_gpr(ctx, rt, paddr);
24742dfcca9fSRichard Henderson     tcg_temp_free(paddr);
24752dfcca9fSRichard Henderson 
24762dfcca9fSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
24772dfcca9fSRichard Henderson }
247843a97b81SRichard Henderson 
247943a97b81SRichard Henderson static DisasJumpType trans_lci(DisasContext *ctx, uint32_t insn,
248043a97b81SRichard Henderson                                const DisasInsn *di)
248143a97b81SRichard Henderson {
248243a97b81SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
248343a97b81SRichard Henderson     TCGv_reg ci;
248443a97b81SRichard Henderson 
248543a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
248643a97b81SRichard Henderson 
248743a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
248843a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
248943a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
249043a97b81SRichard Henderson        since the entire address space is coherent.  */
249143a97b81SRichard Henderson     ci = tcg_const_reg(0);
249243a97b81SRichard Henderson     save_gpr(ctx, rt, ci);
249343a97b81SRichard Henderson     tcg_temp_free(ci);
249443a97b81SRichard Henderson 
249543a97b81SRichard Henderson     return DISAS_NEXT;
249643a97b81SRichard Henderson }
24978d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */
24988d6ae7fbSRichard Henderson 
249998a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = {
250098a9cb79SRichard Henderson     { 0x04003280u, 0xfc003fffu, trans_nop },          /* fdc, disp */
250198a9cb79SRichard Henderson     { 0x04001280u, 0xfc003fffu, trans_nop },          /* fdc, index */
250298a9cb79SRichard Henderson     { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */
250398a9cb79SRichard Henderson     { 0x040012c0u, 0xfc003fffu, trans_nop },          /* fdce */
250498a9cb79SRichard Henderson     { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */
250598a9cb79SRichard Henderson     { 0x04000280u, 0xfc001fffu, trans_nop },          /* fic 0a */
250698a9cb79SRichard Henderson     { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */
250798a9cb79SRichard Henderson     { 0x040013c0u, 0xfc003fffu, trans_nop },          /* fic 4f */
250898a9cb79SRichard Henderson     { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */
250998a9cb79SRichard Henderson     { 0x040002c0u, 0xfc001fffu, trans_nop },          /* fice */
251098a9cb79SRichard Henderson     { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */
251198a9cb79SRichard Henderson     { 0x04002700u, 0xfc003fffu, trans_nop },          /* pdc */
251298a9cb79SRichard Henderson     { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */
251398a9cb79SRichard Henderson     { 0x04001180u, 0xfc003fa0u, trans_probe },        /* probe */
251498a9cb79SRichard Henderson     { 0x04003180u, 0xfc003fa0u, trans_probe },        /* probei */
25158d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY
25168d6ae7fbSRichard Henderson     { 0x04000000u, 0xfc001fffu, trans_ixtlbx },       /* iitlbp */
25178d6ae7fbSRichard Henderson     { 0x04000040u, 0xfc001fffu, trans_ixtlbx },       /* iitlba */
25188d6ae7fbSRichard Henderson     { 0x04001000u, 0xfc001fffu, trans_ixtlbx },       /* idtlbp */
25198d6ae7fbSRichard Henderson     { 0x04001040u, 0xfc001fffu, trans_ixtlbx },       /* idtlba */
252063300a00SRichard Henderson     { 0x04000200u, 0xfc001fdfu, trans_pxtlbx },       /* pitlb */
252163300a00SRichard Henderson     { 0x04000240u, 0xfc001fdfu, trans_pxtlbx },       /* pitlbe */
252263300a00SRichard Henderson     { 0x04001200u, 0xfc001fdfu, trans_pxtlbx },       /* pdtlb */
252363300a00SRichard Henderson     { 0x04001240u, 0xfc001fdfu, trans_pxtlbx },       /* pdtlbe */
25242dfcca9fSRichard Henderson     { 0x04001340u, 0xfc003fc0u, trans_lpa },
252543a97b81SRichard Henderson     { 0x04001300u, 0xfc003fe0u, trans_lci },
25268d6ae7fbSRichard Henderson #endif
252798a9cb79SRichard Henderson };
252898a9cb79SRichard Henderson 
2529869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn,
2530b2167459SRichard Henderson                                const DisasInsn *di)
2531b2167459SRichard Henderson {
2532b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2533b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2534b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2535b2167459SRichard Henderson     unsigned ext = extract32(insn, 8, 4);
2536b2167459SRichard Henderson     unsigned shift = extract32(insn, 6, 2);
2537b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2538eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2539b2167459SRichard Henderson     bool is_c = false;
2540b2167459SRichard Henderson     bool is_l = false;
2541b2167459SRichard Henderson     bool is_tc = false;
2542b2167459SRichard Henderson     bool is_tsv = false;
2543869051eaSRichard Henderson     DisasJumpType ret;
2544b2167459SRichard Henderson 
2545b2167459SRichard Henderson     switch (ext) {
2546b2167459SRichard Henderson     case 0x6: /* ADD, SHLADD */
2547b2167459SRichard Henderson         break;
2548b2167459SRichard Henderson     case 0xa: /* ADD,L, SHLADD,L */
2549b2167459SRichard Henderson         is_l = true;
2550b2167459SRichard Henderson         break;
2551b2167459SRichard Henderson     case 0xe: /* ADD,TSV, SHLADD,TSV (1) */
2552b2167459SRichard Henderson         is_tsv = true;
2553b2167459SRichard Henderson         break;
2554b2167459SRichard Henderson     case 0x7: /* ADD,C */
2555b2167459SRichard Henderson         is_c = true;
2556b2167459SRichard Henderson         break;
2557b2167459SRichard Henderson     case 0xf: /* ADD,C,TSV */
2558b2167459SRichard Henderson         is_c = is_tsv = true;
2559b2167459SRichard Henderson         break;
2560b2167459SRichard Henderson     default:
2561b2167459SRichard Henderson         return gen_illegal(ctx);
2562b2167459SRichard Henderson     }
2563b2167459SRichard Henderson 
2564b2167459SRichard Henderson     if (cf) {
2565b2167459SRichard Henderson         nullify_over(ctx);
2566b2167459SRichard Henderson     }
2567b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2568b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2569b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf);
2570b2167459SRichard Henderson     return nullify_end(ctx, ret);
2571b2167459SRichard Henderson }
2572b2167459SRichard Henderson 
2573869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn,
2574b2167459SRichard Henderson                                const DisasInsn *di)
2575b2167459SRichard Henderson {
2576b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2577b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2578b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2579b2167459SRichard Henderson     unsigned ext = extract32(insn, 6, 6);
2580b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2581eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2582b2167459SRichard Henderson     bool is_b = false;
2583b2167459SRichard Henderson     bool is_tc = false;
2584b2167459SRichard Henderson     bool is_tsv = false;
2585869051eaSRichard Henderson     DisasJumpType ret;
2586b2167459SRichard Henderson 
2587b2167459SRichard Henderson     switch (ext) {
2588b2167459SRichard Henderson     case 0x10: /* SUB */
2589b2167459SRichard Henderson         break;
2590b2167459SRichard Henderson     case 0x30: /* SUB,TSV */
2591b2167459SRichard Henderson         is_tsv = true;
2592b2167459SRichard Henderson         break;
2593b2167459SRichard Henderson     case 0x14: /* SUB,B */
2594b2167459SRichard Henderson         is_b = true;
2595b2167459SRichard Henderson         break;
2596b2167459SRichard Henderson     case 0x34: /* SUB,B,TSV */
2597b2167459SRichard Henderson         is_b = is_tsv = true;
2598b2167459SRichard Henderson         break;
2599b2167459SRichard Henderson     case 0x13: /* SUB,TC */
2600b2167459SRichard Henderson         is_tc = true;
2601b2167459SRichard Henderson         break;
2602b2167459SRichard Henderson     case 0x33: /* SUB,TSV,TC */
2603b2167459SRichard Henderson         is_tc = is_tsv = true;
2604b2167459SRichard Henderson         break;
2605b2167459SRichard Henderson     default:
2606b2167459SRichard Henderson         return gen_illegal(ctx);
2607b2167459SRichard Henderson     }
2608b2167459SRichard Henderson 
2609b2167459SRichard Henderson     if (cf) {
2610b2167459SRichard Henderson         nullify_over(ctx);
2611b2167459SRichard Henderson     }
2612b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2613b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2614b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf);
2615b2167459SRichard Henderson     return nullify_end(ctx, ret);
2616b2167459SRichard Henderson }
2617b2167459SRichard Henderson 
2618869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn,
2619b2167459SRichard Henderson                                const DisasInsn *di)
2620b2167459SRichard Henderson {
2621b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2622b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2623b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2624b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2625eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2626869051eaSRichard Henderson     DisasJumpType ret;
2627b2167459SRichard Henderson 
2628b2167459SRichard Henderson     if (cf) {
2629b2167459SRichard Henderson         nullify_over(ctx);
2630b2167459SRichard Henderson     }
2631b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2632b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2633eff235ebSPaolo Bonzini     ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt);
2634b2167459SRichard Henderson     return nullify_end(ctx, ret);
2635b2167459SRichard Henderson }
2636b2167459SRichard Henderson 
2637b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */
2638869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn,
2639b2167459SRichard Henderson                                 const DisasInsn *di)
2640b2167459SRichard Henderson {
2641b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2642b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2643b2167459SRichard Henderson 
2644b2167459SRichard Henderson     if (r1 == 0) {
2645eaa3783bSRichard Henderson         TCGv_reg dest = dest_gpr(ctx, rt);
2646eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
2647b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
2648b2167459SRichard Henderson     } else {
2649b2167459SRichard Henderson         save_gpr(ctx, rt, cpu_gr[r1]);
2650b2167459SRichard Henderson     }
2651b2167459SRichard Henderson     cond_free(&ctx->null_cond);
2652869051eaSRichard Henderson     return DISAS_NEXT;
2653b2167459SRichard Henderson }
2654b2167459SRichard Henderson 
2655869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn,
2656b2167459SRichard Henderson                                   const DisasInsn *di)
2657b2167459SRichard Henderson {
2658b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2659b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2660b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2661b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2662eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2663869051eaSRichard Henderson     DisasJumpType ret;
2664b2167459SRichard Henderson 
2665b2167459SRichard Henderson     if (cf) {
2666b2167459SRichard Henderson         nullify_over(ctx);
2667b2167459SRichard Henderson     }
2668b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2669b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2670b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf);
2671b2167459SRichard Henderson     return nullify_end(ctx, ret);
2672b2167459SRichard Henderson }
2673b2167459SRichard Henderson 
2674869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn,
2675b2167459SRichard Henderson                                 const DisasInsn *di)
2676b2167459SRichard Henderson {
2677b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2678b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2679b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2680b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2681eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2;
2682869051eaSRichard Henderson     DisasJumpType ret;
2683b2167459SRichard Henderson 
2684b2167459SRichard Henderson     if (cf) {
2685b2167459SRichard Henderson         nullify_over(ctx);
2686b2167459SRichard Henderson     }
2687b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2688b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2689eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg);
2690b2167459SRichard Henderson     return nullify_end(ctx, ret);
2691b2167459SRichard Henderson }
2692b2167459SRichard Henderson 
2693869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn,
2694b2167459SRichard Henderson                                   const DisasInsn *di)
2695b2167459SRichard Henderson {
2696b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2697b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2698b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2699b2167459SRichard Henderson     unsigned is_tc = extract32(insn, 6, 1);
2700b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2701eaa3783bSRichard Henderson     TCGv_reg tcg_r1, tcg_r2, tmp;
2702869051eaSRichard Henderson     DisasJumpType ret;
2703b2167459SRichard Henderson 
2704b2167459SRichard Henderson     if (cf) {
2705b2167459SRichard Henderson         nullify_over(ctx);
2706b2167459SRichard Henderson     }
2707b2167459SRichard Henderson     tcg_r1 = load_gpr(ctx, r1);
2708b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2709b2167459SRichard Henderson     tmp = get_temp(ctx);
2710eaa3783bSRichard Henderson     tcg_gen_not_reg(tmp, tcg_r2);
2711eaa3783bSRichard Henderson     ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg);
2712b2167459SRichard Henderson     return nullify_end(ctx, ret);
2713b2167459SRichard Henderson }
2714b2167459SRichard Henderson 
2715869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn,
2716b2167459SRichard Henderson                                 const DisasInsn *di)
2717b2167459SRichard Henderson {
2718b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2719b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2720b2167459SRichard Henderson     unsigned is_i = extract32(insn, 6, 1);
2721b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2722eaa3783bSRichard Henderson     TCGv_reg tmp;
2723869051eaSRichard Henderson     DisasJumpType ret;
2724b2167459SRichard Henderson 
2725b2167459SRichard Henderson     nullify_over(ctx);
2726b2167459SRichard Henderson 
2727b2167459SRichard Henderson     tmp = get_temp(ctx);
2728eaa3783bSRichard Henderson     tcg_gen_shri_reg(tmp, cpu_psw_cb, 3);
2729b2167459SRichard Henderson     if (!is_i) {
2730eaa3783bSRichard Henderson         tcg_gen_not_reg(tmp, tmp);
2731b2167459SRichard Henderson     }
2732eaa3783bSRichard Henderson     tcg_gen_andi_reg(tmp, tmp, 0x11111111);
2733eaa3783bSRichard Henderson     tcg_gen_muli_reg(tmp, tmp, 6);
2734b2167459SRichard Henderson     ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false,
2735eaa3783bSRichard Henderson                   is_i ? tcg_gen_add_reg : tcg_gen_sub_reg);
2736b2167459SRichard Henderson 
2737b2167459SRichard Henderson     return nullify_end(ctx, ret);
2738b2167459SRichard Henderson }
2739b2167459SRichard Henderson 
2740869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn,
2741b2167459SRichard Henderson                               const DisasInsn *di)
2742b2167459SRichard Henderson {
2743b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2744b2167459SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
2745b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2746b2167459SRichard Henderson     unsigned rt = extract32(insn,  0, 5);
2747eaa3783bSRichard Henderson     TCGv_reg dest, add1, add2, addc, zero, in1, in2;
2748b2167459SRichard Henderson 
2749b2167459SRichard Henderson     nullify_over(ctx);
2750b2167459SRichard Henderson 
2751b2167459SRichard Henderson     in1 = load_gpr(ctx, r1);
2752b2167459SRichard Henderson     in2 = load_gpr(ctx, r2);
2753b2167459SRichard Henderson 
2754b2167459SRichard Henderson     add1 = tcg_temp_new();
2755b2167459SRichard Henderson     add2 = tcg_temp_new();
2756b2167459SRichard Henderson     addc = tcg_temp_new();
2757b2167459SRichard Henderson     dest = tcg_temp_new();
2758eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
2759b2167459SRichard Henderson 
2760b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
2761eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, in1, in1);
2762eaa3783bSRichard Henderson     tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb);
2763b2167459SRichard Henderson 
2764b2167459SRichard Henderson     /* Add or subtract R2, depending on PSW[V].  Proper computation of
2765b2167459SRichard Henderson        carry{8} requires that we subtract via + ~R2 + 1, as described in
2766b2167459SRichard Henderson        the manual.  By extracting and masking V, we can produce the
2767b2167459SRichard Henderson        proper inputs to the addition without movcond.  */
2768eaa3783bSRichard Henderson     tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1);
2769eaa3783bSRichard Henderson     tcg_gen_xor_reg(add2, in2, addc);
2770eaa3783bSRichard Henderson     tcg_gen_andi_reg(addc, addc, 1);
2771b2167459SRichard Henderson     /* ??? This is only correct for 32-bit.  */
2772b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero);
2773b2167459SRichard Henderson     tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero);
2774b2167459SRichard Henderson 
2775b2167459SRichard Henderson     tcg_temp_free(addc);
2776b2167459SRichard Henderson     tcg_temp_free(zero);
2777b2167459SRichard Henderson 
2778b2167459SRichard Henderson     /* Write back the result register.  */
2779b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
2780b2167459SRichard Henderson 
2781b2167459SRichard Henderson     /* Write back PSW[CB].  */
2782eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, add1, add2);
2783eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest);
2784b2167459SRichard Henderson 
2785b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
2786eaa3783bSRichard Henderson     tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb);
2787eaa3783bSRichard Henderson     tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2);
2788b2167459SRichard Henderson 
2789b2167459SRichard Henderson     /* Install the new nullification.  */
2790b2167459SRichard Henderson     if (cf) {
2791eaa3783bSRichard Henderson         TCGv_reg sv = NULL;
2792b2167459SRichard Henderson         if (cf >> 1 == 6) {
2793b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2794b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2795b2167459SRichard Henderson         }
2796b2167459SRichard Henderson         ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv);
2797b2167459SRichard Henderson     }
2798b2167459SRichard Henderson 
2799b2167459SRichard Henderson     tcg_temp_free(add1);
2800b2167459SRichard Henderson     tcg_temp_free(add2);
2801b2167459SRichard Henderson     tcg_temp_free(dest);
2802b2167459SRichard Henderson 
2803869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
2804b2167459SRichard Henderson }
2805b2167459SRichard Henderson 
2806b2167459SRichard Henderson static const DisasInsn table_arith_log[] = {
2807b2167459SRichard Henderson     { 0x08000240u, 0xfc00ffffu, trans_nop },  /* or x,y,0 */
2808b2167459SRichard Henderson     { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */
2809eaa3783bSRichard Henderson     { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg },
2810eaa3783bSRichard Henderson     { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg },
2811eaa3783bSRichard Henderson     { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg },
2812eaa3783bSRichard Henderson     { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg },
2813b2167459SRichard Henderson     { 0x08000880u, 0xfc000fe0u, trans_cmpclr },
2814b2167459SRichard Henderson     { 0x08000380u, 0xfc000fe0u, trans_uxor },
2815b2167459SRichard Henderson     { 0x08000980u, 0xfc000fa0u, trans_uaddcm },
2816b2167459SRichard Henderson     { 0x08000b80u, 0xfc1f0fa0u, trans_dcor },
2817b2167459SRichard Henderson     { 0x08000440u, 0xfc000fe0u, trans_ds },
2818b2167459SRichard Henderson     { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */
2819b2167459SRichard Henderson     { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */
2820b2167459SRichard Henderson     { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */
2821b2167459SRichard Henderson     { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */
2822b2167459SRichard Henderson };
2823b2167459SRichard Henderson 
2824869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn)
2825b2167459SRichard Henderson {
2826eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2827b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2828b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2829b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2830b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2831b2167459SRichard Henderson     unsigned o1 = extract32(insn, 26, 1);
2832eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2833869051eaSRichard Henderson     DisasJumpType ret;
2834b2167459SRichard Henderson 
2835b2167459SRichard Henderson     if (cf) {
2836b2167459SRichard Henderson         nullify_over(ctx);
2837b2167459SRichard Henderson     }
2838b2167459SRichard Henderson 
2839b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2840b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2841b2167459SRichard Henderson     ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf);
2842b2167459SRichard Henderson 
2843b2167459SRichard Henderson     return nullify_end(ctx, ret);
2844b2167459SRichard Henderson }
2845b2167459SRichard Henderson 
2846869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn)
2847b2167459SRichard Henderson {
2848eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2849b2167459SRichard Henderson     unsigned e1 = extract32(insn, 11, 1);
2850b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2851b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2852b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2853eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2854869051eaSRichard Henderson     DisasJumpType ret;
2855b2167459SRichard Henderson 
2856b2167459SRichard Henderson     if (cf) {
2857b2167459SRichard Henderson         nullify_over(ctx);
2858b2167459SRichard Henderson     }
2859b2167459SRichard Henderson 
2860b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2861b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2862b2167459SRichard Henderson     ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf);
2863b2167459SRichard Henderson 
2864b2167459SRichard Henderson     return nullify_end(ctx, ret);
2865b2167459SRichard Henderson }
2866b2167459SRichard Henderson 
2867869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn)
2868b2167459SRichard Henderson {
2869eaa3783bSRichard Henderson     target_sreg im = low_sextract(insn, 0, 11);
2870b2167459SRichard Henderson     unsigned cf = extract32(insn, 12, 4);
2871b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
2872b2167459SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
2873eaa3783bSRichard Henderson     TCGv_reg tcg_im, tcg_r2;
2874869051eaSRichard Henderson     DisasJumpType ret;
2875b2167459SRichard Henderson 
2876b2167459SRichard Henderson     if (cf) {
2877b2167459SRichard Henderson         nullify_over(ctx);
2878b2167459SRichard Henderson     }
2879b2167459SRichard Henderson 
2880b2167459SRichard Henderson     tcg_im = load_const(ctx, im);
2881b2167459SRichard Henderson     tcg_r2 = load_gpr(ctx, r2);
2882b2167459SRichard Henderson     ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf);
2883b2167459SRichard Henderson 
2884b2167459SRichard Henderson     return nullify_end(ctx, ret);
2885b2167459SRichard Henderson }
2886b2167459SRichard Henderson 
2887869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn,
288896d6407fSRichard Henderson                                     const DisasInsn *di)
288996d6407fSRichard Henderson {
289096d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
289196d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
289296d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
289396d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
289486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
289596d6407fSRichard Henderson     int disp = low_sextract(insn, 16, 5);
289696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
289796d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
289896d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
289996d6407fSRichard Henderson 
290086f8d05fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop);
290196d6407fSRichard Henderson }
290296d6407fSRichard Henderson 
2903869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn,
290496d6407fSRichard Henderson                                     const DisasInsn *di)
290596d6407fSRichard Henderson {
290696d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
290796d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
290896d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
290996d6407fSRichard Henderson     unsigned u = extract32(insn, 13, 1);
291086f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
291196d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
291296d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
291396d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
291496d6407fSRichard Henderson 
291586f8d05fSRichard Henderson     return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop);
291696d6407fSRichard Henderson }
291796d6407fSRichard Henderson 
2918869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn,
291996d6407fSRichard Henderson                                     const DisasInsn *di)
292096d6407fSRichard Henderson {
292196d6407fSRichard Henderson     int disp = low_sextract(insn, 0, 5);
292296d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
292396d6407fSRichard Henderson     unsigned sz = extract32(insn, 6, 2);
292496d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
292586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
292696d6407fSRichard Henderson     unsigned rr = extract32(insn, 16, 5);
292796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
292896d6407fSRichard Henderson     int modify = (m ? (a ? -1 : 1) : 0);
292996d6407fSRichard Henderson     TCGMemOp mop = MO_TE | sz;
293096d6407fSRichard Henderson 
293186f8d05fSRichard Henderson     return do_store(ctx, rr, rb, disp, sp, modify, mop);
293296d6407fSRichard Henderson }
293396d6407fSRichard Henderson 
2934869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn,
293596d6407fSRichard Henderson                                 const DisasInsn *di)
293696d6407fSRichard Henderson {
293796d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
293896d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
293996d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
294096d6407fSRichard Henderson     unsigned au = extract32(insn, 13, 1);
294186f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
294296d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
294396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
294496d6407fSRichard Henderson     TCGMemOp mop = MO_TEUL | MO_ALIGN_16;
294586f8d05fSRichard Henderson     TCGv_reg zero, dest, ofs;
294686f8d05fSRichard Henderson     TCGv_tl addr;
294796d6407fSRichard Henderson     int modify, disp = 0, scale = 0;
294896d6407fSRichard Henderson 
294996d6407fSRichard Henderson     nullify_over(ctx);
295096d6407fSRichard Henderson 
295196d6407fSRichard Henderson     if (i) {
295296d6407fSRichard Henderson         modify = (m ? (au ? -1 : 1) : 0);
295396d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
295496d6407fSRichard Henderson         rx = 0;
295596d6407fSRichard Henderson     } else {
295696d6407fSRichard Henderson         modify = m;
295796d6407fSRichard Henderson         if (au) {
295896d6407fSRichard Henderson             scale = mop & MO_SIZE;
295996d6407fSRichard Henderson         }
296096d6407fSRichard Henderson     }
296196d6407fSRichard Henderson     if (modify) {
296286f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
296386f8d05fSRichard Henderson            we see the result of the load.  */
296496d6407fSRichard Henderson         dest = get_temp(ctx);
296596d6407fSRichard Henderson     } else {
296696d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
296796d6407fSRichard Henderson     }
296896d6407fSRichard Henderson 
296986f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
297086f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
2971eaa3783bSRichard Henderson     zero = tcg_const_reg(0);
297286f8d05fSRichard Henderson     tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop);
297396d6407fSRichard Henderson     if (modify) {
297486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
297596d6407fSRichard Henderson     }
297696d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
297796d6407fSRichard Henderson 
2978869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
297996d6407fSRichard Henderson }
298096d6407fSRichard Henderson 
2981869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn,
298296d6407fSRichard Henderson                                 const DisasInsn *di)
298396d6407fSRichard Henderson {
2984eaa3783bSRichard Henderson     target_sreg disp = low_sextract(insn, 0, 5);
298596d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
298696d6407fSRichard Henderson     unsigned a = extract32(insn, 13, 1);
298786f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
298896d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
298996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
299086f8d05fSRichard Henderson     TCGv_reg ofs, val;
299186f8d05fSRichard Henderson     TCGv_tl addr;
299296d6407fSRichard Henderson 
299396d6407fSRichard Henderson     nullify_over(ctx);
299496d6407fSRichard Henderson 
299586f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m,
299686f8d05fSRichard Henderson              ctx->mmu_idx == MMU_PHYS_IDX);
299796d6407fSRichard Henderson     val = load_gpr(ctx, rt);
299896d6407fSRichard Henderson     if (a) {
2999f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3000f9f46db4SEmilio G. Cota             gen_helper_stby_e_parallel(cpu_env, addr, val);
3001f9f46db4SEmilio G. Cota         } else {
300296d6407fSRichard Henderson             gen_helper_stby_e(cpu_env, addr, val);
3003f9f46db4SEmilio G. Cota         }
3004f9f46db4SEmilio G. Cota     } else {
3005f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3006f9f46db4SEmilio G. Cota             gen_helper_stby_b_parallel(cpu_env, addr, val);
300796d6407fSRichard Henderson         } else {
300896d6407fSRichard Henderson             gen_helper_stby_b(cpu_env, addr, val);
300996d6407fSRichard Henderson         }
3010f9f46db4SEmilio G. Cota     }
301196d6407fSRichard Henderson 
301296d6407fSRichard Henderson     if (m) {
301386f8d05fSRichard Henderson         tcg_gen_andi_reg(ofs, ofs, ~3);
301486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
301596d6407fSRichard Henderson     }
301696d6407fSRichard Henderson 
3017869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
301896d6407fSRichard Henderson }
301996d6407fSRichard Henderson 
3020d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
3021d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn,
3022d0a851ccSRichard Henderson                                       const DisasInsn *di)
3023d0a851ccSRichard Henderson {
3024d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3025d0a851ccSRichard Henderson     DisasJumpType ret;
3026d0a851ccSRichard Henderson 
3027d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3028d0a851ccSRichard Henderson 
3029d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
3030d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
3031d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
3032d0a851ccSRichard Henderson     ret = trans_ld_idx_i(ctx, insn, di);
3033d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
3034d0a851ccSRichard Henderson     return ret;
3035d0a851ccSRichard Henderson }
3036d0a851ccSRichard Henderson 
3037d0a851ccSRichard Henderson static DisasJumpType trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn,
3038d0a851ccSRichard Henderson                                       const DisasInsn *di)
3039d0a851ccSRichard Henderson {
3040d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3041d0a851ccSRichard Henderson     DisasJumpType ret;
3042d0a851ccSRichard Henderson 
3043d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3044d0a851ccSRichard Henderson 
3045d0a851ccSRichard Henderson     /* ??? needs fixing for hppa64 -- ldda does not follow the same
3046d0a851ccSRichard Henderson        format wrt the sub-opcode in bits 6:9.  */
3047d0a851ccSRichard Henderson     ctx->mmu_idx = MMU_PHYS_IDX;
3048d0a851ccSRichard Henderson     ret = trans_ld_idx_x(ctx, insn, di);
3049d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
3050d0a851ccSRichard Henderson     return ret;
3051d0a851ccSRichard Henderson }
3052d0a851ccSRichard Henderson #endif
3053d0a851ccSRichard Henderson 
305496d6407fSRichard Henderson static const DisasInsn table_index_mem[] = {
305596d6407fSRichard Henderson     { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */
305696d6407fSRichard Henderson     { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */
305796d6407fSRichard Henderson     { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */
305896d6407fSRichard Henderson     { 0x0c0001c0u, 0xfc0003c0, trans_ldcw },
305996d6407fSRichard Henderson     { 0x0c001300u, 0xfc0013c0, trans_stby },
3060d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY
3061d0a851ccSRichard Henderson     { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */
3062d0a851ccSRichard Henderson     { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */
3063d0a851ccSRichard Henderson #endif
306496d6407fSRichard Henderson };
306596d6407fSRichard Henderson 
3066869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn)
3067b2167459SRichard Henderson {
3068b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3069eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3070eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3071b2167459SRichard Henderson 
3072eaa3783bSRichard Henderson     tcg_gen_movi_reg(tcg_rt, i);
3073b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3074b2167459SRichard Henderson     cond_free(&ctx->null_cond);
3075b2167459SRichard Henderson 
3076869051eaSRichard Henderson     return DISAS_NEXT;
3077b2167459SRichard Henderson }
3078b2167459SRichard Henderson 
3079869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn)
3080b2167459SRichard Henderson {
3081b2167459SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
3082eaa3783bSRichard Henderson     target_sreg i = assemble_21(insn);
3083eaa3783bSRichard Henderson     TCGv_reg tcg_rt = load_gpr(ctx, rt);
3084eaa3783bSRichard Henderson     TCGv_reg tcg_r1 = dest_gpr(ctx, 1);
3085b2167459SRichard Henderson 
3086eaa3783bSRichard Henderson     tcg_gen_addi_reg(tcg_r1, tcg_rt, i);
3087b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3088b2167459SRichard Henderson     cond_free(&ctx->null_cond);
3089b2167459SRichard Henderson 
3090869051eaSRichard Henderson     return DISAS_NEXT;
3091b2167459SRichard Henderson }
3092b2167459SRichard Henderson 
3093869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn)
3094b2167459SRichard Henderson {
3095b2167459SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3096b2167459SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
3097eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
3098eaa3783bSRichard Henderson     TCGv_reg tcg_rt = dest_gpr(ctx, rt);
3099b2167459SRichard Henderson 
3100b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3101b2167459SRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_tl.  */
3102b2167459SRichard Henderson     if (rb == 0) {
3103eaa3783bSRichard Henderson         tcg_gen_movi_reg(tcg_rt, i);
3104b2167459SRichard Henderson     } else {
3105eaa3783bSRichard Henderson         tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i);
3106b2167459SRichard Henderson     }
3107b2167459SRichard Henderson     save_gpr(ctx, rt, tcg_rt);
3108b2167459SRichard Henderson     cond_free(&ctx->null_cond);
3109b2167459SRichard Henderson 
3110869051eaSRichard Henderson     return DISAS_NEXT;
3111b2167459SRichard Henderson }
3112b2167459SRichard Henderson 
3113869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn,
311496d6407fSRichard Henderson                                 bool is_mod, TCGMemOp mop)
311596d6407fSRichard Henderson {
311696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
311796d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
311886f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3119eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
312096d6407fSRichard Henderson 
312186f8d05fSRichard Henderson     return do_load(ctx, rt, rb, 0, 0, i, sp,
312286f8d05fSRichard Henderson                    is_mod ? (i < 0 ? -1 : 1) : 0, mop);
312396d6407fSRichard Henderson }
312496d6407fSRichard Henderson 
3125869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn)
312696d6407fSRichard Henderson {
312796d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
312896d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
312986f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3130eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
313196d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
313296d6407fSRichard Henderson 
313396d6407fSRichard Henderson     switch (ext2) {
313496d6407fSRichard Henderson     case 0:
313596d6407fSRichard Henderson     case 1:
313696d6407fSRichard Henderson         /* FLDW without modification.  */
313786f8d05fSRichard Henderson         return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
313896d6407fSRichard Henderson     case 2:
313996d6407fSRichard Henderson         /* LDW with modification.  Note that the sign of I selects
314096d6407fSRichard Henderson            post-dec vs pre-inc.  */
314186f8d05fSRichard Henderson         return do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
314296d6407fSRichard Henderson     default:
314396d6407fSRichard Henderson         return gen_illegal(ctx);
314496d6407fSRichard Henderson     }
314596d6407fSRichard Henderson }
314696d6407fSRichard Henderson 
3147869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn)
314896d6407fSRichard Henderson {
3149eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
315096d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
315196d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
315286f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
315396d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
315496d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
315596d6407fSRichard Henderson 
315696d6407fSRichard Henderson     /* FLDW with modification.  */
315786f8d05fSRichard Henderson     return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
315896d6407fSRichard Henderson }
315996d6407fSRichard Henderson 
3160869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn,
316196d6407fSRichard Henderson                                  bool is_mod, TCGMemOp mop)
316296d6407fSRichard Henderson {
316396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
316496d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
316586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3166eaa3783bSRichard Henderson     target_sreg i = assemble_16(insn);
316796d6407fSRichard Henderson 
316886f8d05fSRichard Henderson     return do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop);
316996d6407fSRichard Henderson }
317096d6407fSRichard Henderson 
3171869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn)
317296d6407fSRichard Henderson {
317396d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
317496d6407fSRichard Henderson     unsigned rt = extract32(insn, 16, 5);
317586f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
3176eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
317796d6407fSRichard Henderson     unsigned ext2 = extract32(insn, 1, 2);
317896d6407fSRichard Henderson 
317996d6407fSRichard Henderson     switch (ext2) {
318096d6407fSRichard Henderson     case 0:
318196d6407fSRichard Henderson     case 1:
318296d6407fSRichard Henderson         /* FSTW without modification.  */
318386f8d05fSRichard Henderson         return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0);
318496d6407fSRichard Henderson     case 2:
318596d6407fSRichard Henderson         /* LDW with modification.  */
318686f8d05fSRichard Henderson         return do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL);
318796d6407fSRichard Henderson     default:
318896d6407fSRichard Henderson         return gen_illegal(ctx);
318996d6407fSRichard Henderson     }
319096d6407fSRichard Henderson }
319196d6407fSRichard Henderson 
3192869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn)
319396d6407fSRichard Henderson {
3194eaa3783bSRichard Henderson     target_sreg i = assemble_16a(insn);
319596d6407fSRichard Henderson     unsigned t1 = extract32(insn, 1, 1);
319696d6407fSRichard Henderson     unsigned a = extract32(insn, 2, 1);
319786f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
319896d6407fSRichard Henderson     unsigned t0 = extract32(insn, 16, 5);
319996d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
320096d6407fSRichard Henderson 
320196d6407fSRichard Henderson     /* FSTW with modification.  */
320286f8d05fSRichard Henderson     return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1));
320396d6407fSRichard Henderson }
320496d6407fSRichard Henderson 
3205869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn)
320696d6407fSRichard Henderson {
320796d6407fSRichard Henderson     unsigned t0 = extract32(insn, 0, 5);
320896d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
320996d6407fSRichard Henderson     unsigned t1 = extract32(insn, 6, 1);
321096d6407fSRichard Henderson     unsigned ext3 = extract32(insn, 7, 3);
321196d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
321296d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
321396d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
321486f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
321596d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
321696d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
321796d6407fSRichard Henderson     unsigned rt = t1 * 32 + t0;
321896d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
321996d6407fSRichard Henderson     int disp, scale;
322096d6407fSRichard Henderson 
322196d6407fSRichard Henderson     if (i == 0) {
322296d6407fSRichard Henderson         scale = (ua ? 2 : 0);
322396d6407fSRichard Henderson         disp = 0;
322496d6407fSRichard Henderson         modify = m;
322596d6407fSRichard Henderson     } else {
322696d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
322796d6407fSRichard Henderson         scale = 0;
322896d6407fSRichard Henderson         rx = 0;
322996d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
323096d6407fSRichard Henderson     }
323196d6407fSRichard Henderson 
323296d6407fSRichard Henderson     switch (ext3) {
323396d6407fSRichard Henderson     case 0: /* FLDW */
323486f8d05fSRichard Henderson         return do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify);
323596d6407fSRichard Henderson     case 4: /* FSTW */
323686f8d05fSRichard Henderson         return do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify);
323796d6407fSRichard Henderson     }
323896d6407fSRichard Henderson     return gen_illegal(ctx);
323996d6407fSRichard Henderson }
324096d6407fSRichard Henderson 
3241869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn)
324296d6407fSRichard Henderson {
324396d6407fSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
324496d6407fSRichard Henderson     unsigned m = extract32(insn, 5, 1);
324596d6407fSRichard Henderson     unsigned ext4 = extract32(insn, 6, 4);
324696d6407fSRichard Henderson     /* unsigned cc = extract32(insn, 10, 2); */
324796d6407fSRichard Henderson     unsigned i = extract32(insn, 12, 1);
324896d6407fSRichard Henderson     unsigned ua = extract32(insn, 13, 1);
324986f8d05fSRichard Henderson     unsigned sp = extract32(insn, 14, 2);
325096d6407fSRichard Henderson     unsigned rx = extract32(insn, 16, 5);
325196d6407fSRichard Henderson     unsigned rb = extract32(insn, 21, 5);
325296d6407fSRichard Henderson     int modify = (m ? (ua ? -1 : 1) : 0);
325396d6407fSRichard Henderson     int disp, scale;
325496d6407fSRichard Henderson 
325596d6407fSRichard Henderson     if (i == 0) {
325696d6407fSRichard Henderson         scale = (ua ? 3 : 0);
325796d6407fSRichard Henderson         disp = 0;
325896d6407fSRichard Henderson         modify = m;
325996d6407fSRichard Henderson     } else {
326096d6407fSRichard Henderson         disp = low_sextract(rx, 0, 5);
326196d6407fSRichard Henderson         scale = 0;
326296d6407fSRichard Henderson         rx = 0;
326396d6407fSRichard Henderson         modify = (m ? (ua ? -1 : 1) : 0);
326496d6407fSRichard Henderson     }
326596d6407fSRichard Henderson 
326696d6407fSRichard Henderson     switch (ext4) {
326796d6407fSRichard Henderson     case 0: /* FLDD */
326886f8d05fSRichard Henderson         return do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify);
326996d6407fSRichard Henderson     case 8: /* FSTD */
327086f8d05fSRichard Henderson         return do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify);
327196d6407fSRichard Henderson     default:
327296d6407fSRichard Henderson         return gen_illegal(ctx);
327396d6407fSRichard Henderson     }
327496d6407fSRichard Henderson }
327596d6407fSRichard Henderson 
3276869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn,
327798cd9ca7SRichard Henderson                                 bool is_true, bool is_imm, bool is_dw)
327898cd9ca7SRichard Henderson {
3279eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
328098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
328198cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
328298cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
328398cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3284eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv;
328598cd9ca7SRichard Henderson     DisasCond cond;
328698cd9ca7SRichard Henderson 
328798cd9ca7SRichard Henderson     nullify_over(ctx);
328898cd9ca7SRichard Henderson 
328998cd9ca7SRichard Henderson     if (is_imm) {
329098cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
329198cd9ca7SRichard Henderson     } else {
329298cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
329398cd9ca7SRichard Henderson     }
329498cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
329598cd9ca7SRichard Henderson     dest = get_temp(ctx);
329698cd9ca7SRichard Henderson 
3297eaa3783bSRichard Henderson     tcg_gen_sub_reg(dest, in1, in2);
329898cd9ca7SRichard Henderson 
3299f764718dSRichard Henderson     sv = NULL;
330098cd9ca7SRichard Henderson     if (c == 6) {
330198cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
330298cd9ca7SRichard Henderson     }
330398cd9ca7SRichard Henderson 
330498cd9ca7SRichard Henderson     cond = do_sub_cond(cf, dest, in1, in2, sv);
330598cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
330698cd9ca7SRichard Henderson }
330798cd9ca7SRichard Henderson 
3308869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn,
330998cd9ca7SRichard Henderson                                 bool is_true, bool is_imm)
331098cd9ca7SRichard Henderson {
3311eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
331298cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
331398cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
331498cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
331598cd9ca7SRichard Henderson     unsigned cf = c * 2 + !is_true;
3316eaa3783bSRichard Henderson     TCGv_reg dest, in1, in2, sv, cb_msb;
331798cd9ca7SRichard Henderson     DisasCond cond;
331898cd9ca7SRichard Henderson 
331998cd9ca7SRichard Henderson     nullify_over(ctx);
332098cd9ca7SRichard Henderson 
332198cd9ca7SRichard Henderson     if (is_imm) {
332298cd9ca7SRichard Henderson         in1 = load_const(ctx, low_sextract(insn, 16, 5));
332398cd9ca7SRichard Henderson     } else {
332498cd9ca7SRichard Henderson         in1 = load_gpr(ctx, extract32(insn, 16, 5));
332598cd9ca7SRichard Henderson     }
332698cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
332798cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
3328f764718dSRichard Henderson     sv = NULL;
3329f764718dSRichard Henderson     cb_msb = NULL;
333098cd9ca7SRichard Henderson 
333198cd9ca7SRichard Henderson     switch (c) {
333298cd9ca7SRichard Henderson     default:
3333eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
333498cd9ca7SRichard Henderson         break;
333598cd9ca7SRichard Henderson     case 4: case 5:
333698cd9ca7SRichard Henderson         cb_msb = get_temp(ctx);
3337eaa3783bSRichard Henderson         tcg_gen_movi_reg(cb_msb, 0);
3338eaa3783bSRichard Henderson         tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb);
333998cd9ca7SRichard Henderson         break;
334098cd9ca7SRichard Henderson     case 6:
3341eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, in1, in2);
334298cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
334398cd9ca7SRichard Henderson         break;
334498cd9ca7SRichard Henderson     }
334598cd9ca7SRichard Henderson 
334698cd9ca7SRichard Henderson     cond = do_cond(cf, dest, cb_msb, sv);
334798cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
334898cd9ca7SRichard Henderson }
334998cd9ca7SRichard Henderson 
3350869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn)
335198cd9ca7SRichard Henderson {
3352eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
335398cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
335498cd9ca7SRichard Henderson     unsigned c = extract32(insn, 15, 1);
335598cd9ca7SRichard Henderson     unsigned r = extract32(insn, 16, 5);
335698cd9ca7SRichard Henderson     unsigned p = extract32(insn, 21, 5);
335798cd9ca7SRichard Henderson     unsigned i = extract32(insn, 26, 1);
3358eaa3783bSRichard Henderson     TCGv_reg tmp, tcg_r;
335998cd9ca7SRichard Henderson     DisasCond cond;
336098cd9ca7SRichard Henderson 
336198cd9ca7SRichard Henderson     nullify_over(ctx);
336298cd9ca7SRichard Henderson 
336398cd9ca7SRichard Henderson     tmp = tcg_temp_new();
336498cd9ca7SRichard Henderson     tcg_r = load_gpr(ctx, r);
336598cd9ca7SRichard Henderson     if (i) {
3366eaa3783bSRichard Henderson         tcg_gen_shli_reg(tmp, tcg_r, p);
336798cd9ca7SRichard Henderson     } else {
3368eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tcg_r, cpu_sar);
336998cd9ca7SRichard Henderson     }
337098cd9ca7SRichard Henderson 
337198cd9ca7SRichard Henderson     cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp);
337298cd9ca7SRichard Henderson     tcg_temp_free(tmp);
337398cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
337498cd9ca7SRichard Henderson }
337598cd9ca7SRichard Henderson 
3376869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm)
337798cd9ca7SRichard Henderson {
3378eaa3783bSRichard Henderson     target_sreg disp = assemble_12(insn) * 4;
337998cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
338098cd9ca7SRichard Henderson     unsigned c = extract32(insn, 13, 3);
338198cd9ca7SRichard Henderson     unsigned t = extract32(insn, 16, 5);
338298cd9ca7SRichard Henderson     unsigned r = extract32(insn, 21, 5);
3383eaa3783bSRichard Henderson     TCGv_reg dest;
338498cd9ca7SRichard Henderson     DisasCond cond;
338598cd9ca7SRichard Henderson 
338698cd9ca7SRichard Henderson     nullify_over(ctx);
338798cd9ca7SRichard Henderson 
338898cd9ca7SRichard Henderson     dest = dest_gpr(ctx, r);
338998cd9ca7SRichard Henderson     if (is_imm) {
3390eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, low_sextract(t, 0, 5));
339198cd9ca7SRichard Henderson     } else if (t == 0) {
3392eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, 0);
339398cd9ca7SRichard Henderson     } else {
3394eaa3783bSRichard Henderson         tcg_gen_mov_reg(dest, cpu_gr[t]);
339598cd9ca7SRichard Henderson     }
339698cd9ca7SRichard Henderson 
339798cd9ca7SRichard Henderson     cond = do_sed_cond(c, dest);
339898cd9ca7SRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
339998cd9ca7SRichard Henderson }
340098cd9ca7SRichard Henderson 
3401869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn,
34020b1347d2SRichard Henderson                                     const DisasInsn *di)
34030b1347d2SRichard Henderson {
34040b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
34050b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34060b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
34070b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
3408eaa3783bSRichard Henderson     TCGv_reg dest;
34090b1347d2SRichard Henderson 
34100b1347d2SRichard Henderson     if (c) {
34110b1347d2SRichard Henderson         nullify_over(ctx);
34120b1347d2SRichard Henderson     }
34130b1347d2SRichard Henderson 
34140b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34150b1347d2SRichard Henderson     if (r1 == 0) {
3416eaa3783bSRichard Henderson         tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2));
3417eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, dest, cpu_sar);
34180b1347d2SRichard Henderson     } else if (r1 == r2) {
34190b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3420eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2));
34210b1347d2SRichard Henderson         tcg_gen_rotr_i32(t32, t32, cpu_sar);
3422eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
34230b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
34240b1347d2SRichard Henderson     } else {
34250b1347d2SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
34260b1347d2SRichard Henderson         TCGv_i64 s = tcg_temp_new_i64();
34270b1347d2SRichard Henderson 
3428eaa3783bSRichard Henderson         tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1));
3429eaa3783bSRichard Henderson         tcg_gen_extu_reg_i64(s, cpu_sar);
34300b1347d2SRichard Henderson         tcg_gen_shr_i64(t, t, s);
3431eaa3783bSRichard Henderson         tcg_gen_trunc_i64_reg(dest, t);
34320b1347d2SRichard Henderson 
34330b1347d2SRichard Henderson         tcg_temp_free_i64(t);
34340b1347d2SRichard Henderson         tcg_temp_free_i64(s);
34350b1347d2SRichard Henderson     }
34360b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34370b1347d2SRichard Henderson 
34380b1347d2SRichard Henderson     /* Install the new nullification.  */
34390b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34400b1347d2SRichard Henderson     if (c) {
34410b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34420b1347d2SRichard Henderson     }
3443869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
34440b1347d2SRichard Henderson }
34450b1347d2SRichard Henderson 
3446869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn,
34470b1347d2SRichard Henderson                                      const DisasInsn *di)
34480b1347d2SRichard Henderson {
34490b1347d2SRichard Henderson     unsigned rt = extract32(insn, 0, 5);
34500b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
34510b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34520b1347d2SRichard Henderson     unsigned r1 = extract32(insn, 16, 5);
34530b1347d2SRichard Henderson     unsigned r2 = extract32(insn, 21, 5);
34540b1347d2SRichard Henderson     unsigned sa = 31 - cpos;
3455eaa3783bSRichard Henderson     TCGv_reg dest, t2;
34560b1347d2SRichard Henderson 
34570b1347d2SRichard Henderson     if (c) {
34580b1347d2SRichard Henderson         nullify_over(ctx);
34590b1347d2SRichard Henderson     }
34600b1347d2SRichard Henderson 
34610b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
34620b1347d2SRichard Henderson     t2 = load_gpr(ctx, r2);
34630b1347d2SRichard Henderson     if (r1 == r2) {
34640b1347d2SRichard Henderson         TCGv_i32 t32 = tcg_temp_new_i32();
3465eaa3783bSRichard Henderson         tcg_gen_trunc_reg_i32(t32, t2);
34660b1347d2SRichard Henderson         tcg_gen_rotri_i32(t32, t32, sa);
3467eaa3783bSRichard Henderson         tcg_gen_extu_i32_reg(dest, t32);
34680b1347d2SRichard Henderson         tcg_temp_free_i32(t32);
34690b1347d2SRichard Henderson     } else if (r1 == 0) {
3470eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, t2, sa, 32 - sa);
34710b1347d2SRichard Henderson     } else {
3472eaa3783bSRichard Henderson         TCGv_reg t0 = tcg_temp_new();
3473eaa3783bSRichard Henderson         tcg_gen_extract_reg(t0, t2, sa, 32 - sa);
3474eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa);
34750b1347d2SRichard Henderson         tcg_temp_free(t0);
34760b1347d2SRichard Henderson     }
34770b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
34780b1347d2SRichard Henderson 
34790b1347d2SRichard Henderson     /* Install the new nullification.  */
34800b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
34810b1347d2SRichard Henderson     if (c) {
34820b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
34830b1347d2SRichard Henderson     }
3484869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
34850b1347d2SRichard Henderson }
34860b1347d2SRichard Henderson 
3487869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn,
34880b1347d2SRichard Henderson                                      const DisasInsn *di)
34890b1347d2SRichard Henderson {
34900b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
34910b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
34920b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
34930b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
34940b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
34950b1347d2SRichard Henderson     unsigned len = 32 - clen;
3496eaa3783bSRichard Henderson     TCGv_reg dest, src, tmp;
34970b1347d2SRichard Henderson 
34980b1347d2SRichard Henderson     if (c) {
34990b1347d2SRichard Henderson         nullify_over(ctx);
35000b1347d2SRichard Henderson     }
35010b1347d2SRichard Henderson 
35020b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35030b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35040b1347d2SRichard Henderson     tmp = tcg_temp_new();
35050b1347d2SRichard Henderson 
35060b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
3507eaa3783bSRichard Henderson     tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1);
35080b1347d2SRichard Henderson     if (is_se) {
3509eaa3783bSRichard Henderson         tcg_gen_sar_reg(dest, src, tmp);
3510eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, dest, 0, len);
35110b1347d2SRichard Henderson     } else {
3512eaa3783bSRichard Henderson         tcg_gen_shr_reg(dest, src, tmp);
3513eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, dest, 0, len);
35140b1347d2SRichard Henderson     }
35150b1347d2SRichard Henderson     tcg_temp_free(tmp);
35160b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35170b1347d2SRichard Henderson 
35180b1347d2SRichard Henderson     /* Install the new nullification.  */
35190b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35200b1347d2SRichard Henderson     if (c) {
35210b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35220b1347d2SRichard Henderson     }
3523869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
35240b1347d2SRichard Henderson }
35250b1347d2SRichard Henderson 
3526869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn,
35270b1347d2SRichard Henderson                                      const DisasInsn *di)
35280b1347d2SRichard Henderson {
35290b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35300b1347d2SRichard Henderson     unsigned pos = extract32(insn, 5, 5);
35310b1347d2SRichard Henderson     unsigned is_se = extract32(insn, 10, 1);
35320b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
35330b1347d2SRichard Henderson     unsigned rt = extract32(insn, 16, 5);
35340b1347d2SRichard Henderson     unsigned rr = extract32(insn, 21, 5);
35350b1347d2SRichard Henderson     unsigned len = 32 - clen;
35360b1347d2SRichard Henderson     unsigned cpos = 31 - pos;
3537eaa3783bSRichard Henderson     TCGv_reg dest, src;
35380b1347d2SRichard Henderson 
35390b1347d2SRichard Henderson     if (c) {
35400b1347d2SRichard Henderson         nullify_over(ctx);
35410b1347d2SRichard Henderson     }
35420b1347d2SRichard Henderson 
35430b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35440b1347d2SRichard Henderson     src = load_gpr(ctx, rr);
35450b1347d2SRichard Henderson     if (is_se) {
3546eaa3783bSRichard Henderson         tcg_gen_sextract_reg(dest, src, cpos, len);
35470b1347d2SRichard Henderson     } else {
3548eaa3783bSRichard Henderson         tcg_gen_extract_reg(dest, src, cpos, len);
35490b1347d2SRichard Henderson     }
35500b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
35510b1347d2SRichard Henderson 
35520b1347d2SRichard Henderson     /* Install the new nullification.  */
35530b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
35540b1347d2SRichard Henderson     if (c) {
35550b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
35560b1347d2SRichard Henderson     }
3557869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
35580b1347d2SRichard Henderson }
35590b1347d2SRichard Henderson 
35600b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = {
35610b1347d2SRichard Henderson     { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar },
35620b1347d2SRichard Henderson     { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm },
35630b1347d2SRichard Henderson     { 0xd0001000u, 0xfc001be0u, trans_extrw_sar },
35640b1347d2SRichard Henderson     { 0xd0001800u, 0xfc001800u, trans_extrw_imm },
35650b1347d2SRichard Henderson };
35660b1347d2SRichard Henderson 
3567869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn,
35680b1347d2SRichard Henderson                                       const DisasInsn *di)
35690b1347d2SRichard Henderson {
35700b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
35710b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
35720b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
35730b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
3574eaa3783bSRichard Henderson     target_sreg val = low_sextract(insn, 16, 5);
35750b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
35760b1347d2SRichard Henderson     unsigned len = 32 - clen;
3577eaa3783bSRichard Henderson     target_sreg mask0, mask1;
3578eaa3783bSRichard Henderson     TCGv_reg dest;
35790b1347d2SRichard Henderson 
35800b1347d2SRichard Henderson     if (c) {
35810b1347d2SRichard Henderson         nullify_over(ctx);
35820b1347d2SRichard Henderson     }
35830b1347d2SRichard Henderson     if (cpos + len > 32) {
35840b1347d2SRichard Henderson         len = 32 - cpos;
35850b1347d2SRichard Henderson     }
35860b1347d2SRichard Henderson 
35870b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
35880b1347d2SRichard Henderson     mask0 = deposit64(0, cpos, len, val);
35890b1347d2SRichard Henderson     mask1 = deposit64(-1, cpos, len, val);
35900b1347d2SRichard Henderson 
35910b1347d2SRichard Henderson     if (nz) {
3592eaa3783bSRichard Henderson         TCGv_reg src = load_gpr(ctx, rt);
35930b1347d2SRichard Henderson         if (mask1 != -1) {
3594eaa3783bSRichard Henderson             tcg_gen_andi_reg(dest, src, mask1);
35950b1347d2SRichard Henderson             src = dest;
35960b1347d2SRichard Henderson         }
3597eaa3783bSRichard Henderson         tcg_gen_ori_reg(dest, src, mask0);
35980b1347d2SRichard Henderson     } else {
3599eaa3783bSRichard Henderson         tcg_gen_movi_reg(dest, mask0);
36000b1347d2SRichard Henderson     }
36010b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36020b1347d2SRichard Henderson 
36030b1347d2SRichard Henderson     /* Install the new nullification.  */
36040b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36050b1347d2SRichard Henderson     if (c) {
36060b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36070b1347d2SRichard Henderson     }
3608869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
36090b1347d2SRichard Henderson }
36100b1347d2SRichard Henderson 
3611869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn,
36120b1347d2SRichard Henderson                                     const DisasInsn *di)
36130b1347d2SRichard Henderson {
36140b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36150b1347d2SRichard Henderson     unsigned cpos = extract32(insn, 5, 5);
36160b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36170b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
36180b1347d2SRichard Henderson     unsigned rr = extract32(insn, 16, 5);
36190b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36200b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
36210b1347d2SRichard Henderson     unsigned len = 32 - clen;
3622eaa3783bSRichard Henderson     TCGv_reg dest, val;
36230b1347d2SRichard Henderson 
36240b1347d2SRichard Henderson     if (c) {
36250b1347d2SRichard Henderson         nullify_over(ctx);
36260b1347d2SRichard Henderson     }
36270b1347d2SRichard Henderson     if (cpos + len > 32) {
36280b1347d2SRichard Henderson         len = 32 - cpos;
36290b1347d2SRichard Henderson     }
36300b1347d2SRichard Henderson 
36310b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36320b1347d2SRichard Henderson     val = load_gpr(ctx, rr);
36330b1347d2SRichard Henderson     if (rs == 0) {
3634eaa3783bSRichard Henderson         tcg_gen_deposit_z_reg(dest, val, cpos, len);
36350b1347d2SRichard Henderson     } else {
3636eaa3783bSRichard Henderson         tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len);
36370b1347d2SRichard Henderson     }
36380b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36390b1347d2SRichard Henderson 
36400b1347d2SRichard Henderson     /* Install the new nullification.  */
36410b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36420b1347d2SRichard Henderson     if (c) {
36430b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36440b1347d2SRichard Henderson     }
3645869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
36460b1347d2SRichard Henderson }
36470b1347d2SRichard Henderson 
3648869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn,
36490b1347d2SRichard Henderson                                     const DisasInsn *di)
36500b1347d2SRichard Henderson {
36510b1347d2SRichard Henderson     unsigned clen = extract32(insn, 0, 5);
36520b1347d2SRichard Henderson     unsigned nz = extract32(insn, 10, 1);
36530b1347d2SRichard Henderson     unsigned i = extract32(insn, 12, 1);
36540b1347d2SRichard Henderson     unsigned c = extract32(insn, 13, 3);
36550b1347d2SRichard Henderson     unsigned rt = extract32(insn, 21, 5);
36560b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
36570b1347d2SRichard Henderson     unsigned len = 32 - clen;
3658eaa3783bSRichard Henderson     TCGv_reg val, mask, tmp, shift, dest;
36590b1347d2SRichard Henderson     unsigned msb = 1U << (len - 1);
36600b1347d2SRichard Henderson 
36610b1347d2SRichard Henderson     if (c) {
36620b1347d2SRichard Henderson         nullify_over(ctx);
36630b1347d2SRichard Henderson     }
36640b1347d2SRichard Henderson 
36650b1347d2SRichard Henderson     if (i) {
36660b1347d2SRichard Henderson         val = load_const(ctx, low_sextract(insn, 16, 5));
36670b1347d2SRichard Henderson     } else {
36680b1347d2SRichard Henderson         val = load_gpr(ctx, extract32(insn, 16, 5));
36690b1347d2SRichard Henderson     }
36700b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
36710b1347d2SRichard Henderson     shift = tcg_temp_new();
36720b1347d2SRichard Henderson     tmp = tcg_temp_new();
36730b1347d2SRichard Henderson 
36740b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
3675eaa3783bSRichard Henderson     tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1);
36760b1347d2SRichard Henderson 
3677eaa3783bSRichard Henderson     mask = tcg_const_reg(msb + (msb - 1));
3678eaa3783bSRichard Henderson     tcg_gen_and_reg(tmp, val, mask);
36790b1347d2SRichard Henderson     if (rs) {
3680eaa3783bSRichard Henderson         tcg_gen_shl_reg(mask, mask, shift);
3681eaa3783bSRichard Henderson         tcg_gen_shl_reg(tmp, tmp, shift);
3682eaa3783bSRichard Henderson         tcg_gen_andc_reg(dest, cpu_gr[rs], mask);
3683eaa3783bSRichard Henderson         tcg_gen_or_reg(dest, dest, tmp);
36840b1347d2SRichard Henderson     } else {
3685eaa3783bSRichard Henderson         tcg_gen_shl_reg(dest, tmp, shift);
36860b1347d2SRichard Henderson     }
36870b1347d2SRichard Henderson     tcg_temp_free(shift);
36880b1347d2SRichard Henderson     tcg_temp_free(mask);
36890b1347d2SRichard Henderson     tcg_temp_free(tmp);
36900b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
36910b1347d2SRichard Henderson 
36920b1347d2SRichard Henderson     /* Install the new nullification.  */
36930b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
36940b1347d2SRichard Henderson     if (c) {
36950b1347d2SRichard Henderson         ctx->null_cond = do_sed_cond(c, dest);
36960b1347d2SRichard Henderson     }
3697869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
36980b1347d2SRichard Henderson }
36990b1347d2SRichard Henderson 
37000b1347d2SRichard Henderson static const DisasInsn table_depw[] = {
37010b1347d2SRichard Henderson     { 0xd4000000u, 0xfc000be0u, trans_depw_sar },
37020b1347d2SRichard Henderson     { 0xd4000800u, 0xfc001800u, trans_depw_imm },
37030b1347d2SRichard Henderson     { 0xd4001800u, 0xfc001800u, trans_depw_imm_c },
37040b1347d2SRichard Henderson };
37050b1347d2SRichard Henderson 
3706869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l)
370798cd9ca7SRichard Henderson {
370898cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
370998cd9ca7SRichard Henderson     unsigned b = extract32(insn, 21, 5);
3710eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
3711660eefe1SRichard Henderson     TCGv_reg tmp;
371298cd9ca7SRichard Henderson 
3713c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
371498cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
371598cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
371698cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
371798cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
371898cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
371998cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
372098cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
372198cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
372298cd9ca7SRichard Henderson     if (b == 0) {
372398cd9ca7SRichard Henderson         return do_dbranch(ctx, disp, is_l ? 31 : 0, n);
372498cd9ca7SRichard Henderson     }
3725c301f34eSRichard Henderson #else
3726c301f34eSRichard Henderson     int sp = assemble_sr3(insn);
3727c301f34eSRichard Henderson     nullify_over(ctx);
3728660eefe1SRichard Henderson #endif
3729660eefe1SRichard Henderson 
3730660eefe1SRichard Henderson     tmp = get_temp(ctx);
3731660eefe1SRichard Henderson     tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp);
3732660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3733c301f34eSRichard Henderson 
3734c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
3735660eefe1SRichard Henderson     return do_ibranch(ctx, tmp, is_l ? 31 : 0, n);
3736c301f34eSRichard Henderson #else
3737c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3738c301f34eSRichard Henderson 
3739c301f34eSRichard Henderson     load_spr(ctx, new_spc, sp);
3740c301f34eSRichard Henderson     if (is_l) {
3741c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
3742c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f);
3743c301f34eSRichard Henderson     }
3744c301f34eSRichard Henderson     if (n && use_nullify_skip(ctx)) {
3745c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, tmp);
3746c301f34eSRichard Henderson         tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4);
3747c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3748c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3749c301f34eSRichard Henderson     } else {
3750c301f34eSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3751c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3752c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3753c301f34eSRichard Henderson         }
3754c301f34eSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, tmp);
3755c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
3756c301f34eSRichard Henderson         nullify_set(ctx, n);
3757c301f34eSRichard Henderson     }
3758c301f34eSRichard Henderson     tcg_temp_free_i64(new_spc);
3759c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
3760c301f34eSRichard Henderson     return nullify_end(ctx, DISAS_NORETURN);
3761c301f34eSRichard Henderson #endif
376298cd9ca7SRichard Henderson }
376398cd9ca7SRichard Henderson 
3764869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn,
376598cd9ca7SRichard Henderson                               const DisasInsn *di)
376698cd9ca7SRichard Henderson {
376798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
376898cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3769eaa3783bSRichard Henderson     target_sreg disp = assemble_17(insn);
377098cd9ca7SRichard Henderson 
377198cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n);
377298cd9ca7SRichard Henderson }
377398cd9ca7SRichard Henderson 
3774869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn,
377598cd9ca7SRichard Henderson                                    const DisasInsn *di)
377698cd9ca7SRichard Henderson {
377798cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
3778eaa3783bSRichard Henderson     target_sreg disp = assemble_22(insn);
377998cd9ca7SRichard Henderson 
378098cd9ca7SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n);
378198cd9ca7SRichard Henderson }
378298cd9ca7SRichard Henderson 
3783869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn,
378498cd9ca7SRichard Henderson                                const DisasInsn *di)
378598cd9ca7SRichard Henderson {
378698cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
378798cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
378898cd9ca7SRichard Henderson     unsigned link = extract32(insn, 21, 5);
3789eaa3783bSRichard Henderson     TCGv_reg tmp = get_temp(ctx);
379098cd9ca7SRichard Henderson 
3791eaa3783bSRichard Henderson     tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3);
3792eaa3783bSRichard Henderson     tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8);
3793660eefe1SRichard Henderson     /* The computation here never changes privilege level.  */
379498cd9ca7SRichard Henderson     return do_ibranch(ctx, tmp, link, n);
379598cd9ca7SRichard Henderson }
379698cd9ca7SRichard Henderson 
3797869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn,
379898cd9ca7SRichard Henderson                               const DisasInsn *di)
379998cd9ca7SRichard Henderson {
380098cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
380198cd9ca7SRichard Henderson     unsigned rx = extract32(insn, 16, 5);
380298cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
3803eaa3783bSRichard Henderson     TCGv_reg dest;
380498cd9ca7SRichard Henderson 
380598cd9ca7SRichard Henderson     if (rx == 0) {
380698cd9ca7SRichard Henderson         dest = load_gpr(ctx, rb);
380798cd9ca7SRichard Henderson     } else {
380898cd9ca7SRichard Henderson         dest = get_temp(ctx);
3809eaa3783bSRichard Henderson         tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3);
3810eaa3783bSRichard Henderson         tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb));
381198cd9ca7SRichard Henderson     }
3812660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
381398cd9ca7SRichard Henderson     return do_ibranch(ctx, dest, 0, n);
381498cd9ca7SRichard Henderson }
381598cd9ca7SRichard Henderson 
3816869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn,
381798cd9ca7SRichard Henderson                                const DisasInsn *di)
381898cd9ca7SRichard Henderson {
381998cd9ca7SRichard Henderson     unsigned n = extract32(insn, 1, 1);
382098cd9ca7SRichard Henderson     unsigned rb = extract32(insn, 21, 5);
382198cd9ca7SRichard Henderson     unsigned link = extract32(insn, 13, 1) ? 2 : 0;
3822660eefe1SRichard Henderson     TCGv_reg dest;
382398cd9ca7SRichard Henderson 
3824c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
3825660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3826660eefe1SRichard Henderson     return do_ibranch(ctx, dest, link, n);
3827c301f34eSRichard Henderson #else
3828c301f34eSRichard Henderson     nullify_over(ctx);
3829c301f34eSRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, rb));
3830c301f34eSRichard Henderson 
3831c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3832c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3833c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3834c301f34eSRichard Henderson     }
3835c301f34eSRichard Henderson     copy_iaoq_entry(cpu_iaoq_b, -1, dest);
3836c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
3837c301f34eSRichard Henderson     if (link) {
3838c301f34eSRichard Henderson         copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
3839c301f34eSRichard Henderson     }
3840c301f34eSRichard Henderson     nullify_set(ctx, n);
3841c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
3842c301f34eSRichard Henderson     return nullify_end(ctx, DISAS_NORETURN);
3843c301f34eSRichard Henderson #endif
384498cd9ca7SRichard Henderson }
384598cd9ca7SRichard Henderson 
384698cd9ca7SRichard Henderson static const DisasInsn table_branch[] = {
384798cd9ca7SRichard Henderson     { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */
384898cd9ca7SRichard Henderson     { 0xe800a000u, 0xfc00e000u, trans_bl_long },
384998cd9ca7SRichard Henderson     { 0xe8004000u, 0xfc00fffdu, trans_blr },
385098cd9ca7SRichard Henderson     { 0xe800c000u, 0xfc00fffdu, trans_bv },
385198cd9ca7SRichard Henderson     { 0xe800d000u, 0xfc00dffcu, trans_bve },
385298cd9ca7SRichard Henderson };
385398cd9ca7SRichard Henderson 
3854869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn,
3855ebe9383cSRichard Henderson                                       const DisasInsn *di)
3856ebe9383cSRichard Henderson {
3857ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3858ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3859eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3860ebe9383cSRichard Henderson }
3861ebe9383cSRichard Henderson 
3862869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn,
3863ebe9383cSRichard Henderson                                       const DisasInsn *di)
3864ebe9383cSRichard Henderson {
3865ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3866ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3867eff235ebSPaolo Bonzini     return do_fop_wew(ctx, rt, ra, di->f.wew);
3868ebe9383cSRichard Henderson }
3869ebe9383cSRichard Henderson 
3870869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn,
3871ebe9383cSRichard Henderson                                    const DisasInsn *di)
3872ebe9383cSRichard Henderson {
3873ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3874ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3875eff235ebSPaolo Bonzini     return do_fop_ded(ctx, rt, ra, di->f.ded);
3876ebe9383cSRichard Henderson }
3877ebe9383cSRichard Henderson 
3878869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn,
3879ebe9383cSRichard Henderson                                       const DisasInsn *di)
3880ebe9383cSRichard Henderson {
3881ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3882ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3883eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3884ebe9383cSRichard Henderson }
3885ebe9383cSRichard Henderson 
3886869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn,
3887ebe9383cSRichard Henderson                                       const DisasInsn *di)
3888ebe9383cSRichard Henderson {
3889ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3890ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3891eff235ebSPaolo Bonzini     return do_fop_wed(ctx, rt, ra, di->f.wed);
3892ebe9383cSRichard Henderson }
3893ebe9383cSRichard Henderson 
3894869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn,
3895ebe9383cSRichard Henderson                                       const DisasInsn *di)
3896ebe9383cSRichard Henderson {
3897ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3898ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3899eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3900ebe9383cSRichard Henderson }
3901ebe9383cSRichard Henderson 
3902869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn,
3903ebe9383cSRichard Henderson                                       const DisasInsn *di)
3904ebe9383cSRichard Henderson {
3905ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3906ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3907eff235ebSPaolo Bonzini     return do_fop_dew(ctx, rt, ra, di->f.dew);
3908ebe9383cSRichard Henderson }
3909ebe9383cSRichard Henderson 
3910869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn,
3911ebe9383cSRichard Henderson                                        const DisasInsn *di)
3912ebe9383cSRichard Henderson {
3913ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3914ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3915ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3916eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3917ebe9383cSRichard Henderson }
3918ebe9383cSRichard Henderson 
3919869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn,
3920ebe9383cSRichard Henderson                                        const DisasInsn *di)
3921ebe9383cSRichard Henderson {
3922ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
3923ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
3924ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
3925eff235ebSPaolo Bonzini     return do_fop_weww(ctx, rt, ra, rb, di->f.weww);
3926ebe9383cSRichard Henderson }
3927ebe9383cSRichard Henderson 
3928869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn,
3929ebe9383cSRichard Henderson                                     const DisasInsn *di)
3930ebe9383cSRichard Henderson {
3931ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
3932ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
3933ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
3934eff235ebSPaolo Bonzini     return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd);
3935ebe9383cSRichard Henderson }
3936ebe9383cSRichard Henderson 
3937ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3938ebe9383cSRichard Henderson {
3939ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3940ebe9383cSRichard Henderson }
3941ebe9383cSRichard Henderson 
3942ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3943ebe9383cSRichard Henderson {
3944ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
3945ebe9383cSRichard Henderson }
3946ebe9383cSRichard Henderson 
3947ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3948ebe9383cSRichard Henderson {
3949ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
3950ebe9383cSRichard Henderson }
3951ebe9383cSRichard Henderson 
3952ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3953ebe9383cSRichard Henderson {
3954ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
3955ebe9383cSRichard Henderson }
3956ebe9383cSRichard Henderson 
3957ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3958ebe9383cSRichard Henderson {
3959ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
3960ebe9383cSRichard Henderson }
3961ebe9383cSRichard Henderson 
3962ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3963ebe9383cSRichard Henderson {
3964ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
3965ebe9383cSRichard Henderson }
3966ebe9383cSRichard Henderson 
3967ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3968ebe9383cSRichard Henderson {
3969ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
3970ebe9383cSRichard Henderson }
3971ebe9383cSRichard Henderson 
3972ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
3973ebe9383cSRichard Henderson {
3974ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
3975ebe9383cSRichard Henderson }
3976ebe9383cSRichard Henderson 
3977869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb,
3978ebe9383cSRichard Henderson                                unsigned y, unsigned c)
3979ebe9383cSRichard Henderson {
3980ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
3981ebe9383cSRichard Henderson 
3982ebe9383cSRichard Henderson     nullify_over(ctx);
3983ebe9383cSRichard Henderson 
3984ebe9383cSRichard Henderson     ta = load_frw0_i32(ra);
3985ebe9383cSRichard Henderson     tb = load_frw0_i32(rb);
3986ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
3987ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
3988ebe9383cSRichard Henderson 
3989ebe9383cSRichard Henderson     gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc);
3990ebe9383cSRichard Henderson 
3991ebe9383cSRichard Henderson     tcg_temp_free_i32(ta);
3992ebe9383cSRichard Henderson     tcg_temp_free_i32(tb);
3993ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
3994ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
3995ebe9383cSRichard Henderson 
3996869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
3997ebe9383cSRichard Henderson }
3998ebe9383cSRichard Henderson 
3999869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn,
4000ebe9383cSRichard Henderson                                      const DisasInsn *di)
4001ebe9383cSRichard Henderson {
4002ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4003ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4004ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4005ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
4006ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
4007ebe9383cSRichard Henderson }
4008ebe9383cSRichard Henderson 
4009869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn,
4010ebe9383cSRichard Henderson                                      const DisasInsn *di)
4011ebe9383cSRichard Henderson {
4012ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4013ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4014ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4015ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
4016ebe9383cSRichard Henderson     return do_fcmp_s(ctx, ra, rb, y, c);
4017ebe9383cSRichard Henderson }
4018ebe9383cSRichard Henderson 
4019869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn,
4020ebe9383cSRichard Henderson                                   const DisasInsn *di)
4021ebe9383cSRichard Henderson {
4022ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4023ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4024ebe9383cSRichard Henderson     unsigned rb = extract32(insn, 16, 5);
4025ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 21, 5);
4026ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4027ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4028ebe9383cSRichard Henderson 
4029ebe9383cSRichard Henderson     nullify_over(ctx);
4030ebe9383cSRichard Henderson 
4031ebe9383cSRichard Henderson     ta = load_frd0(ra);
4032ebe9383cSRichard Henderson     tb = load_frd0(rb);
4033ebe9383cSRichard Henderson     ty = tcg_const_i32(y);
4034ebe9383cSRichard Henderson     tc = tcg_const_i32(c);
4035ebe9383cSRichard Henderson 
4036ebe9383cSRichard Henderson     gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc);
4037ebe9383cSRichard Henderson 
4038ebe9383cSRichard Henderson     tcg_temp_free_i64(ta);
4039ebe9383cSRichard Henderson     tcg_temp_free_i64(tb);
4040ebe9383cSRichard Henderson     tcg_temp_free_i32(ty);
4041ebe9383cSRichard Henderson     tcg_temp_free_i32(tc);
4042ebe9383cSRichard Henderson 
4043869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4044ebe9383cSRichard Henderson }
4045ebe9383cSRichard Henderson 
4046869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn,
4047ebe9383cSRichard Henderson                                    const DisasInsn *di)
4048ebe9383cSRichard Henderson {
4049ebe9383cSRichard Henderson     unsigned y = extract32(insn, 13, 3);
4050ebe9383cSRichard Henderson     unsigned cbit = (y ^ 1) - 1;
4051eaa3783bSRichard Henderson     TCGv_reg t;
4052ebe9383cSRichard Henderson 
4053ebe9383cSRichard Henderson     nullify_over(ctx);
4054ebe9383cSRichard Henderson 
4055ebe9383cSRichard Henderson     t = tcg_temp_new();
4056eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4057eaa3783bSRichard Henderson     tcg_gen_extract_reg(t, t, 21 - cbit, 1);
4058ebe9383cSRichard Henderson     ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4059ebe9383cSRichard Henderson     tcg_temp_free(t);
4060ebe9383cSRichard Henderson 
4061869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4062ebe9383cSRichard Henderson }
4063ebe9383cSRichard Henderson 
4064869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn,
4065ebe9383cSRichard Henderson                                    const DisasInsn *di)
4066ebe9383cSRichard Henderson {
4067ebe9383cSRichard Henderson     unsigned c = extract32(insn, 0, 5);
4068ebe9383cSRichard Henderson     int mask;
4069ebe9383cSRichard Henderson     bool inv = false;
4070eaa3783bSRichard Henderson     TCGv_reg t;
4071ebe9383cSRichard Henderson 
4072ebe9383cSRichard Henderson     nullify_over(ctx);
4073ebe9383cSRichard Henderson 
4074ebe9383cSRichard Henderson     t = tcg_temp_new();
4075eaa3783bSRichard Henderson     tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow));
4076ebe9383cSRichard Henderson 
4077ebe9383cSRichard Henderson     switch (c) {
4078ebe9383cSRichard Henderson     case 0: /* simple */
4079eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, 0x4000000);
4080ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4081ebe9383cSRichard Henderson         goto done;
4082ebe9383cSRichard Henderson     case 2: /* rej */
4083ebe9383cSRichard Henderson         inv = true;
4084ebe9383cSRichard Henderson         /* fallthru */
4085ebe9383cSRichard Henderson     case 1: /* acc */
4086ebe9383cSRichard Henderson         mask = 0x43ff800;
4087ebe9383cSRichard Henderson         break;
4088ebe9383cSRichard Henderson     case 6: /* rej8 */
4089ebe9383cSRichard Henderson         inv = true;
4090ebe9383cSRichard Henderson         /* fallthru */
4091ebe9383cSRichard Henderson     case 5: /* acc8 */
4092ebe9383cSRichard Henderson         mask = 0x43f8000;
4093ebe9383cSRichard Henderson         break;
4094ebe9383cSRichard Henderson     case 9: /* acc6 */
4095ebe9383cSRichard Henderson         mask = 0x43e0000;
4096ebe9383cSRichard Henderson         break;
4097ebe9383cSRichard Henderson     case 13: /* acc4 */
4098ebe9383cSRichard Henderson         mask = 0x4380000;
4099ebe9383cSRichard Henderson         break;
4100ebe9383cSRichard Henderson     case 17: /* acc2 */
4101ebe9383cSRichard Henderson         mask = 0x4200000;
4102ebe9383cSRichard Henderson         break;
4103ebe9383cSRichard Henderson     default:
4104ebe9383cSRichard Henderson         return gen_illegal(ctx);
4105ebe9383cSRichard Henderson     }
4106ebe9383cSRichard Henderson     if (inv) {
4107eaa3783bSRichard Henderson         TCGv_reg c = load_const(ctx, mask);
4108eaa3783bSRichard Henderson         tcg_gen_or_reg(t, t, c);
4109ebe9383cSRichard Henderson         ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
4110ebe9383cSRichard Henderson     } else {
4111eaa3783bSRichard Henderson         tcg_gen_andi_reg(t, t, mask);
4112ebe9383cSRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
4113ebe9383cSRichard Henderson     }
4114ebe9383cSRichard Henderson  done:
4115869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4116ebe9383cSRichard Henderson }
4117ebe9383cSRichard Henderson 
4118869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn,
4119ebe9383cSRichard Henderson                                  const DisasInsn *di)
4120ebe9383cSRichard Henderson {
4121ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4122ebe9383cSRichard Henderson     unsigned rb = assemble_rb64(insn);
4123ebe9383cSRichard Henderson     unsigned ra = assemble_ra64(insn);
4124ebe9383cSRichard Henderson     TCGv_i64 a, b;
4125ebe9383cSRichard Henderson 
4126ebe9383cSRichard Henderson     nullify_over(ctx);
4127ebe9383cSRichard Henderson 
4128ebe9383cSRichard Henderson     a = load_frw0_i64(ra);
4129ebe9383cSRichard Henderson     b = load_frw0_i64(rb);
4130ebe9383cSRichard Henderson     tcg_gen_mul_i64(a, a, b);
4131ebe9383cSRichard Henderson     save_frd(rt, a);
4132ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4133ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4134ebe9383cSRichard Henderson 
4135869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4136ebe9383cSRichard Henderson }
4137ebe9383cSRichard Henderson 
4138eff235ebSPaolo Bonzini #define FOP_DED  trans_fop_ded, .f.ded
4139eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd
4140ebe9383cSRichard Henderson 
4141eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0c, .f.wew
4142eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0c, .f.dew
4143eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0c, .f.wed
4144eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww
4145ebe9383cSRichard Henderson 
4146ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = {
4147ebe9383cSRichard Henderson     /* floating point class zero */
4148ebe9383cSRichard Henderson     { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s },
4149ebe9383cSRichard Henderson     { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s },
4150ebe9383cSRichard Henderson     { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s },
4151ebe9383cSRichard Henderson     { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s },
4152ebe9383cSRichard Henderson     { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s },
4153ebe9383cSRichard Henderson     { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s },
4154ebe9383cSRichard Henderson 
4155ebe9383cSRichard Henderson     { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4156ebe9383cSRichard Henderson     { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4157ebe9383cSRichard Henderson     { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4158ebe9383cSRichard Henderson     { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4159ebe9383cSRichard Henderson     { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4160ebe9383cSRichard Henderson     { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4161ebe9383cSRichard Henderson 
4162ebe9383cSRichard Henderson     /* floating point class three */
4163ebe9383cSRichard Henderson     { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s },
4164ebe9383cSRichard Henderson     { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s },
4165ebe9383cSRichard Henderson     { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s },
4166ebe9383cSRichard Henderson     { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s },
4167ebe9383cSRichard Henderson 
4168ebe9383cSRichard Henderson     { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4169ebe9383cSRichard Henderson     { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4170ebe9383cSRichard Henderson     { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4171ebe9383cSRichard Henderson     { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4172ebe9383cSRichard Henderson 
4173ebe9383cSRichard Henderson     /* floating point class one */
4174ebe9383cSRichard Henderson     /* float/float */
4175ebe9383cSRichard Henderson     { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s },
4176ebe9383cSRichard Henderson     { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d },
4177ebe9383cSRichard Henderson     /* int/float */
4178ebe9383cSRichard Henderson     { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s },
4179ebe9383cSRichard Henderson     { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s },
4180ebe9383cSRichard Henderson     { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d },
4181ebe9383cSRichard Henderson     { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4182ebe9383cSRichard Henderson     /* float/int */
4183ebe9383cSRichard Henderson     { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w },
4184ebe9383cSRichard Henderson     { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w },
4185ebe9383cSRichard Henderson     { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw },
4186ebe9383cSRichard Henderson     { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4187ebe9383cSRichard Henderson     /* float/int truncate */
4188ebe9383cSRichard Henderson     { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w },
4189ebe9383cSRichard Henderson     { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w },
4190ebe9383cSRichard Henderson     { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw },
4191ebe9383cSRichard Henderson     { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4192ebe9383cSRichard Henderson     /* uint/float */
4193ebe9383cSRichard Henderson     { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s },
4194ebe9383cSRichard Henderson     { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s },
4195ebe9383cSRichard Henderson     { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d },
4196ebe9383cSRichard Henderson     { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4197ebe9383cSRichard Henderson     /* float/uint */
4198ebe9383cSRichard Henderson     { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw },
4199ebe9383cSRichard Henderson     { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw },
4200ebe9383cSRichard Henderson     { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw },
4201ebe9383cSRichard Henderson     { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4202ebe9383cSRichard Henderson     /* float/uint truncate */
4203ebe9383cSRichard Henderson     { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw },
4204ebe9383cSRichard Henderson     { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw },
4205ebe9383cSRichard Henderson     { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw },
4206ebe9383cSRichard Henderson     { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4207ebe9383cSRichard Henderson 
4208ebe9383cSRichard Henderson     /* floating point class two */
4209ebe9383cSRichard Henderson     { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c },
4210ebe9383cSRichard Henderson     { 0x30000c00, 0xfc001fe0, trans_fcmp_d },
4211ebe9383cSRichard Henderson     { 0x30002420, 0xffffffe0, trans_ftest_q },
4212ebe9383cSRichard Henderson     { 0x30000420, 0xffff1fff, trans_ftest_t },
4213ebe9383cSRichard Henderson 
4214ebe9383cSRichard Henderson     /* FID.  Note that ra == rt == 0, which via fcpy puts 0 into fr0.
4215ebe9383cSRichard Henderson        This is machine/revision == 0, which is reserved for simulator.  */
4216ebe9383cSRichard Henderson     { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s },
4217ebe9383cSRichard Henderson };
4218ebe9383cSRichard Henderson 
4219ebe9383cSRichard Henderson #undef FOP_WEW
4220ebe9383cSRichard Henderson #undef FOP_DEW
4221ebe9383cSRichard Henderson #undef FOP_WED
4222ebe9383cSRichard Henderson #undef FOP_WEWW
4223eff235ebSPaolo Bonzini #define FOP_WEW  trans_fop_wew_0e, .f.wew
4224eff235ebSPaolo Bonzini #define FOP_DEW  trans_fop_dew_0e, .f.dew
4225eff235ebSPaolo Bonzini #define FOP_WED  trans_fop_wed_0e, .f.wed
4226eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww
4227ebe9383cSRichard Henderson 
4228ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = {
4229ebe9383cSRichard Henderson     /* floating point class zero */
4230ebe9383cSRichard Henderson     { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s },
4231ebe9383cSRichard Henderson     { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s },
4232ebe9383cSRichard Henderson     { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s },
4233ebe9383cSRichard Henderson     { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s },
4234ebe9383cSRichard Henderson     { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s },
4235ebe9383cSRichard Henderson     { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s },
4236ebe9383cSRichard Henderson 
4237ebe9383cSRichard Henderson     { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d },
4238ebe9383cSRichard Henderson     { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d },
4239ebe9383cSRichard Henderson     { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d },
4240ebe9383cSRichard Henderson     { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d },
4241ebe9383cSRichard Henderson     { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d },
4242ebe9383cSRichard Henderson     { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d },
4243ebe9383cSRichard Henderson 
4244ebe9383cSRichard Henderson     /* floating point class three */
4245ebe9383cSRichard Henderson     { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s },
4246ebe9383cSRichard Henderson     { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s },
4247ebe9383cSRichard Henderson     { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s },
4248ebe9383cSRichard Henderson     { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s },
4249ebe9383cSRichard Henderson 
4250ebe9383cSRichard Henderson     { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d },
4251ebe9383cSRichard Henderson     { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d },
4252ebe9383cSRichard Henderson     { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d },
4253ebe9383cSRichard Henderson     { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d },
4254ebe9383cSRichard Henderson 
4255ebe9383cSRichard Henderson     { 0x38004700, 0xfc00ef60, trans_xmpyu },
4256ebe9383cSRichard Henderson 
4257ebe9383cSRichard Henderson     /* floating point class one */
4258ebe9383cSRichard Henderson     /* float/float */
4259ebe9383cSRichard Henderson     { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s },
4260ebe9383cSRichard Henderson     { 0x38002200, 0xfc1fffc0, FOP_DEW = gen_helper_fcnv_s_d },
4261ebe9383cSRichard Henderson     /* int/float */
4262ebe9383cSRichard Henderson     { 0x38008200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_w_s },
4263ebe9383cSRichard Henderson     { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s },
4264ebe9383cSRichard Henderson     { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d },
4265ebe9383cSRichard Henderson     { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d },
4266ebe9383cSRichard Henderson     /* float/int */
4267ebe9383cSRichard Henderson     { 0x38010200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_w },
4268ebe9383cSRichard Henderson     { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w },
4269ebe9383cSRichard Henderson     { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw },
4270ebe9383cSRichard Henderson     { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw },
4271ebe9383cSRichard Henderson     /* float/int truncate */
4272ebe9383cSRichard Henderson     { 0x38018200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_w },
4273ebe9383cSRichard Henderson     { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w },
4274ebe9383cSRichard Henderson     { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw },
4275ebe9383cSRichard Henderson     { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw },
4276ebe9383cSRichard Henderson     /* uint/float */
4277ebe9383cSRichard Henderson     { 0x38028200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_uw_s },
4278ebe9383cSRichard Henderson     { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s },
4279ebe9383cSRichard Henderson     { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d },
4280ebe9383cSRichard Henderson     { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d },
4281ebe9383cSRichard Henderson     /* float/uint */
4282ebe9383cSRichard Henderson     { 0x38030200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_uw },
4283ebe9383cSRichard Henderson     { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw },
4284ebe9383cSRichard Henderson     { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw },
4285ebe9383cSRichard Henderson     { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw },
4286ebe9383cSRichard Henderson     /* float/uint truncate */
4287ebe9383cSRichard Henderson     { 0x38038200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_uw },
4288ebe9383cSRichard Henderson     { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw },
4289ebe9383cSRichard Henderson     { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw },
4290ebe9383cSRichard Henderson     { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw },
4291ebe9383cSRichard Henderson 
4292ebe9383cSRichard Henderson     /* floating point class two */
4293ebe9383cSRichard Henderson     { 0x38000400, 0xfc000f60, trans_fcmp_s_0e },
4294ebe9383cSRichard Henderson     { 0x38000c00, 0xfc001fe0, trans_fcmp_d },
4295ebe9383cSRichard Henderson };
4296ebe9383cSRichard Henderson 
4297ebe9383cSRichard Henderson #undef FOP_WEW
4298ebe9383cSRichard Henderson #undef FOP_DEW
4299ebe9383cSRichard Henderson #undef FOP_WED
4300ebe9383cSRichard Henderson #undef FOP_WEWW
4301ebe9383cSRichard Henderson #undef FOP_DED
4302ebe9383cSRichard Henderson #undef FOP_DEDD
4303ebe9383cSRichard Henderson 
4304ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4305ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4306ebe9383cSRichard Henderson {
4307ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4308ebe9383cSRichard Henderson }
4309ebe9383cSRichard Henderson 
4310869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx,
4311869051eaSRichard Henderson                                    uint32_t insn, bool is_sub)
4312ebe9383cSRichard Henderson {
4313ebe9383cSRichard Henderson     unsigned tm = extract32(insn, 0, 5);
4314ebe9383cSRichard Henderson     unsigned f = extract32(insn, 5, 1);
4315ebe9383cSRichard Henderson     unsigned ra = extract32(insn, 6, 5);
4316ebe9383cSRichard Henderson     unsigned ta = extract32(insn, 11, 5);
4317ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4318ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4319ebe9383cSRichard Henderson 
4320ebe9383cSRichard Henderson     nullify_over(ctx);
4321ebe9383cSRichard Henderson 
4322ebe9383cSRichard Henderson     /* Independent multiply & add/sub, with undefined behaviour
4323ebe9383cSRichard Henderson        if outputs overlap inputs.  */
4324ebe9383cSRichard Henderson     if (f == 0) {
4325ebe9383cSRichard Henderson         tm = fmpyadd_s_reg(tm);
4326ebe9383cSRichard Henderson         ra = fmpyadd_s_reg(ra);
4327ebe9383cSRichard Henderson         ta = fmpyadd_s_reg(ta);
4328ebe9383cSRichard Henderson         rm2 = fmpyadd_s_reg(rm2);
4329ebe9383cSRichard Henderson         rm1 = fmpyadd_s_reg(rm1);
4330ebe9383cSRichard Henderson         do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4331ebe9383cSRichard Henderson         do_fop_weww(ctx, ta, ta, ra,
4332ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4333ebe9383cSRichard Henderson     } else {
4334ebe9383cSRichard Henderson         do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d);
4335ebe9383cSRichard Henderson         do_fop_dedd(ctx, ta, ta, ra,
4336ebe9383cSRichard Henderson                     is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4337ebe9383cSRichard Henderson     }
4338ebe9383cSRichard Henderson 
4339869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4340ebe9383cSRichard Henderson }
4341ebe9383cSRichard Henderson 
4342869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn,
4343ebe9383cSRichard Henderson                                       const DisasInsn *di)
4344ebe9383cSRichard Henderson {
4345ebe9383cSRichard Henderson     unsigned rt = assemble_rt64(insn);
4346ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4347ebe9383cSRichard Henderson     unsigned rm1 = assemble_ra64(insn);
4348ebe9383cSRichard Henderson     unsigned rm2 = assemble_rb64(insn);
4349ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4350ebe9383cSRichard Henderson     TCGv_i32 a, b, c;
4351ebe9383cSRichard Henderson 
4352ebe9383cSRichard Henderson     nullify_over(ctx);
4353ebe9383cSRichard Henderson     a = load_frw0_i32(rm1);
4354ebe9383cSRichard Henderson     b = load_frw0_i32(rm2);
4355ebe9383cSRichard Henderson     c = load_frw0_i32(ra3);
4356ebe9383cSRichard Henderson 
4357ebe9383cSRichard Henderson     if (neg) {
4358ebe9383cSRichard Henderson         gen_helper_fmpynfadd_s(a, cpu_env, a, b, c);
4359ebe9383cSRichard Henderson     } else {
4360ebe9383cSRichard Henderson         gen_helper_fmpyfadd_s(a, cpu_env, a, b, c);
4361ebe9383cSRichard Henderson     }
4362ebe9383cSRichard Henderson 
4363ebe9383cSRichard Henderson     tcg_temp_free_i32(b);
4364ebe9383cSRichard Henderson     tcg_temp_free_i32(c);
4365ebe9383cSRichard Henderson     save_frw_i32(rt, a);
4366ebe9383cSRichard Henderson     tcg_temp_free_i32(a);
4367869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4368ebe9383cSRichard Henderson }
4369ebe9383cSRichard Henderson 
4370869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn,
4371ebe9383cSRichard Henderson                                       const DisasInsn *di)
4372ebe9383cSRichard Henderson {
4373ebe9383cSRichard Henderson     unsigned rt = extract32(insn, 0, 5);
4374ebe9383cSRichard Henderson     unsigned neg = extract32(insn, 5, 1);
4375ebe9383cSRichard Henderson     unsigned rm1 = extract32(insn, 21, 5);
4376ebe9383cSRichard Henderson     unsigned rm2 = extract32(insn, 16, 5);
4377ebe9383cSRichard Henderson     unsigned ra3 = assemble_rc64(insn);
4378ebe9383cSRichard Henderson     TCGv_i64 a, b, c;
4379ebe9383cSRichard Henderson 
4380ebe9383cSRichard Henderson     nullify_over(ctx);
4381ebe9383cSRichard Henderson     a = load_frd0(rm1);
4382ebe9383cSRichard Henderson     b = load_frd0(rm2);
4383ebe9383cSRichard Henderson     c = load_frd0(ra3);
4384ebe9383cSRichard Henderson 
4385ebe9383cSRichard Henderson     if (neg) {
4386ebe9383cSRichard Henderson         gen_helper_fmpynfadd_d(a, cpu_env, a, b, c);
4387ebe9383cSRichard Henderson     } else {
4388ebe9383cSRichard Henderson         gen_helper_fmpyfadd_d(a, cpu_env, a, b, c);
4389ebe9383cSRichard Henderson     }
4390ebe9383cSRichard Henderson 
4391ebe9383cSRichard Henderson     tcg_temp_free_i64(b);
4392ebe9383cSRichard Henderson     tcg_temp_free_i64(c);
4393ebe9383cSRichard Henderson     save_frd(rt, a);
4394ebe9383cSRichard Henderson     tcg_temp_free_i64(a);
4395869051eaSRichard Henderson     return nullify_end(ctx, DISAS_NEXT);
4396ebe9383cSRichard Henderson }
4397ebe9383cSRichard Henderson 
4398ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = {
4399ebe9383cSRichard Henderson     { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s },
4400ebe9383cSRichard Henderson     { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d }
4401ebe9383cSRichard Henderson };
4402ebe9383cSRichard Henderson 
4403869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn,
440461766fe9SRichard Henderson                                          const DisasInsn table[], size_t n)
440561766fe9SRichard Henderson {
440661766fe9SRichard Henderson     size_t i;
440761766fe9SRichard Henderson     for (i = 0; i < n; ++i) {
440861766fe9SRichard Henderson         if ((insn & table[i].mask) == table[i].insn) {
440961766fe9SRichard Henderson             return table[i].trans(ctx, insn, &table[i]);
441061766fe9SRichard Henderson         }
441161766fe9SRichard Henderson     }
4412b36942a6SRichard Henderson     qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n",
4413b36942a6SRichard Henderson                   insn, ctx->base.pc_next);
441461766fe9SRichard Henderson     return gen_illegal(ctx);
441561766fe9SRichard Henderson }
441661766fe9SRichard Henderson 
441761766fe9SRichard Henderson #define translate_table(ctx, insn, table) \
441861766fe9SRichard Henderson     translate_table_int(ctx, insn, table, ARRAY_SIZE(table))
441961766fe9SRichard Henderson 
4420869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn)
442161766fe9SRichard Henderson {
442261766fe9SRichard Henderson     uint32_t opc = extract32(insn, 26, 6);
442361766fe9SRichard Henderson 
442461766fe9SRichard Henderson     switch (opc) {
442598a9cb79SRichard Henderson     case 0x00: /* system op */
442698a9cb79SRichard Henderson         return translate_table(ctx, insn, table_system);
442798a9cb79SRichard Henderson     case 0x01:
442898a9cb79SRichard Henderson         return translate_table(ctx, insn, table_mem_mgmt);
4429b2167459SRichard Henderson     case 0x02:
4430b2167459SRichard Henderson         return translate_table(ctx, insn, table_arith_log);
443196d6407fSRichard Henderson     case 0x03:
443296d6407fSRichard Henderson         return translate_table(ctx, insn, table_index_mem);
4433ebe9383cSRichard Henderson     case 0x06:
4434ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, false);
4435b2167459SRichard Henderson     case 0x08:
4436b2167459SRichard Henderson         return trans_ldil(ctx, insn);
443796d6407fSRichard Henderson     case 0x09:
443896d6407fSRichard Henderson         return trans_copr_w(ctx, insn);
4439b2167459SRichard Henderson     case 0x0A:
4440b2167459SRichard Henderson         return trans_addil(ctx, insn);
444196d6407fSRichard Henderson     case 0x0B:
444296d6407fSRichard Henderson         return trans_copr_dw(ctx, insn);
4443ebe9383cSRichard Henderson     case 0x0C:
4444ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0c);
4445b2167459SRichard Henderson     case 0x0D:
4446b2167459SRichard Henderson         return trans_ldo(ctx, insn);
4447ebe9383cSRichard Henderson     case 0x0E:
4448ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_float_0e);
444996d6407fSRichard Henderson 
445096d6407fSRichard Henderson     case 0x10:
445196d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_UB);
445296d6407fSRichard Henderson     case 0x11:
445396d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUW);
445496d6407fSRichard Henderson     case 0x12:
445596d6407fSRichard Henderson         return trans_load(ctx, insn, false, MO_TEUL);
445696d6407fSRichard Henderson     case 0x13:
445796d6407fSRichard Henderson         return trans_load(ctx, insn, true, MO_TEUL);
445896d6407fSRichard Henderson     case 0x16:
445996d6407fSRichard Henderson         return trans_fload_mod(ctx, insn);
446096d6407fSRichard Henderson     case 0x17:
446196d6407fSRichard Henderson         return trans_load_w(ctx, insn);
446296d6407fSRichard Henderson     case 0x18:
446396d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_UB);
446496d6407fSRichard Henderson     case 0x19:
446596d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUW);
446696d6407fSRichard Henderson     case 0x1A:
446796d6407fSRichard Henderson         return trans_store(ctx, insn, false, MO_TEUL);
446896d6407fSRichard Henderson     case 0x1B:
446996d6407fSRichard Henderson         return trans_store(ctx, insn, true, MO_TEUL);
447096d6407fSRichard Henderson     case 0x1E:
447196d6407fSRichard Henderson         return trans_fstore_mod(ctx, insn);
447296d6407fSRichard Henderson     case 0x1F:
447396d6407fSRichard Henderson         return trans_store_w(ctx, insn);
447496d6407fSRichard Henderson 
447598cd9ca7SRichard Henderson     case 0x20:
447698cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, false);
447798cd9ca7SRichard Henderson     case 0x21:
447898cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, true, false);
447998cd9ca7SRichard Henderson     case 0x22:
448098cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, false);
448198cd9ca7SRichard Henderson     case 0x23:
448298cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, true, false);
4483b2167459SRichard Henderson     case 0x24:
4484b2167459SRichard Henderson         return trans_cmpiclr(ctx, insn);
4485b2167459SRichard Henderson     case 0x25:
4486b2167459SRichard Henderson         return trans_subi(ctx, insn);
4487ebe9383cSRichard Henderson     case 0x26:
4488ebe9383cSRichard Henderson         return trans_fmpyadd(ctx, insn, true);
448998cd9ca7SRichard Henderson     case 0x27:
449098cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, true, false, true);
449198cd9ca7SRichard Henderson     case 0x28:
449298cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, false);
449398cd9ca7SRichard Henderson     case 0x29:
449498cd9ca7SRichard Henderson         return trans_addb(ctx, insn, true, true);
449598cd9ca7SRichard Henderson     case 0x2A:
449698cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, false);
449798cd9ca7SRichard Henderson     case 0x2B:
449898cd9ca7SRichard Henderson         return trans_addb(ctx, insn, false, true);
4499b2167459SRichard Henderson     case 0x2C:
4500b2167459SRichard Henderson     case 0x2D:
4501b2167459SRichard Henderson         return trans_addi(ctx, insn);
4502ebe9383cSRichard Henderson     case 0x2E:
4503ebe9383cSRichard Henderson         return translate_table(ctx, insn, table_fp_fused);
450498cd9ca7SRichard Henderson     case 0x2F:
450598cd9ca7SRichard Henderson         return trans_cmpb(ctx, insn, false, false, true);
450696d6407fSRichard Henderson 
450798cd9ca7SRichard Henderson     case 0x30:
450898cd9ca7SRichard Henderson     case 0x31:
450998cd9ca7SRichard Henderson         return trans_bb(ctx, insn);
451098cd9ca7SRichard Henderson     case 0x32:
451198cd9ca7SRichard Henderson         return trans_movb(ctx, insn, false);
451298cd9ca7SRichard Henderson     case 0x33:
451398cd9ca7SRichard Henderson         return trans_movb(ctx, insn, true);
45140b1347d2SRichard Henderson     case 0x34:
45150b1347d2SRichard Henderson         return translate_table(ctx, insn, table_sh_ex);
45160b1347d2SRichard Henderson     case 0x35:
45170b1347d2SRichard Henderson         return translate_table(ctx, insn, table_depw);
451898cd9ca7SRichard Henderson     case 0x38:
451998cd9ca7SRichard Henderson         return trans_be(ctx, insn, false);
452098cd9ca7SRichard Henderson     case 0x39:
452198cd9ca7SRichard Henderson         return trans_be(ctx, insn, true);
452298cd9ca7SRichard Henderson     case 0x3A:
452398cd9ca7SRichard Henderson         return translate_table(ctx, insn, table_branch);
452496d6407fSRichard Henderson 
452596d6407fSRichard Henderson     case 0x04: /* spopn */
452696d6407fSRichard Henderson     case 0x05: /* diag */
452796d6407fSRichard Henderson     case 0x0F: /* product specific */
452896d6407fSRichard Henderson         break;
452996d6407fSRichard Henderson 
453096d6407fSRichard Henderson     case 0x07: /* unassigned */
453196d6407fSRichard Henderson     case 0x15: /* unassigned */
453296d6407fSRichard Henderson     case 0x1D: /* unassigned */
453396d6407fSRichard Henderson     case 0x37: /* unassigned */
4534*6210db05SHelge Deller         break;
4535*6210db05SHelge Deller     case 0x3F:
4536*6210db05SHelge Deller #ifndef CONFIG_USER_ONLY
4537*6210db05SHelge Deller         /* Unassigned, but use as system-halt.  */
4538*6210db05SHelge Deller         if (insn == 0xfffdead0) {
4539*6210db05SHelge Deller             return gen_hlt(ctx, 0); /* halt system */
4540*6210db05SHelge Deller         }
4541*6210db05SHelge Deller         if (insn == 0xfffdead1) {
4542*6210db05SHelge Deller             return gen_hlt(ctx, 1); /* reset system */
4543*6210db05SHelge Deller         }
4544*6210db05SHelge Deller #endif
4545*6210db05SHelge Deller         break;
454661766fe9SRichard Henderson     default:
454761766fe9SRichard Henderson         break;
454861766fe9SRichard Henderson     }
454961766fe9SRichard Henderson     return gen_illegal(ctx);
455061766fe9SRichard Henderson }
455161766fe9SRichard Henderson 
455251b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase,
455351b061fbSRichard Henderson                                       CPUState *cs, int max_insns)
455461766fe9SRichard Henderson {
455551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4556f764718dSRichard Henderson     int bound;
455761766fe9SRichard Henderson 
455851b061fbSRichard Henderson     ctx->cs = cs;
45593d68ee7bSRichard Henderson 
45603d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
45613d68ee7bSRichard Henderson     ctx->privilege = MMU_USER_IDX;
45623d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
45633d68ee7bSRichard Henderson     ctx->iaoq_f = ctx->base.pc_first;
45643d68ee7bSRichard Henderson     ctx->iaoq_b = ctx->base.tb->cs_base;
4565c301f34eSRichard Henderson #else
4566c301f34eSRichard Henderson     ctx->privilege = (ctx->base.tb->flags >> TB_FLAG_PRIV_SHIFT) & 3;
4567c301f34eSRichard Henderson     ctx->mmu_idx = (ctx->base.tb->flags & PSW_D
4568c301f34eSRichard Henderson                     ? ctx->privilege : MMU_PHYS_IDX);
45693d68ee7bSRichard Henderson 
4570c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4571c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4572c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4573c301f34eSRichard Henderson     int32_t diff = cs_base;
4574c301f34eSRichard Henderson 
4575c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4576c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4577c301f34eSRichard Henderson #endif
457851b061fbSRichard Henderson     ctx->iaoq_n = -1;
4579f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
458061766fe9SRichard Henderson 
45813d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
45823d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
45833d68ee7bSRichard Henderson     bound = MIN(max_insns, bound);
45843d68ee7bSRichard Henderson 
458586f8d05fSRichard Henderson     ctx->ntempr = 0;
458686f8d05fSRichard Henderson     ctx->ntempl = 0;
458786f8d05fSRichard Henderson     memset(ctx->tempr, 0, sizeof(ctx->tempr));
458886f8d05fSRichard Henderson     memset(ctx->templ, 0, sizeof(ctx->templ));
458961766fe9SRichard Henderson 
45903d68ee7bSRichard Henderson     return bound;
459161766fe9SRichard Henderson }
459261766fe9SRichard Henderson 
459351b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
459451b061fbSRichard Henderson {
459551b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
459661766fe9SRichard Henderson 
45973d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
459851b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
459951b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
46003d68ee7bSRichard Henderson     if (ctx->base.tb->flags & PSW_N) {
460151b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
460251b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4603129e9cc3SRichard Henderson     }
460451b061fbSRichard Henderson     ctx->null_lab = NULL;
460561766fe9SRichard Henderson }
460661766fe9SRichard Henderson 
460751b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
460851b061fbSRichard Henderson {
460951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
461051b061fbSRichard Henderson 
461151b061fbSRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b);
461251b061fbSRichard Henderson }
461351b061fbSRichard Henderson 
461451b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs,
461551b061fbSRichard Henderson                                       const CPUBreakpoint *bp)
461651b061fbSRichard Henderson {
461751b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
461851b061fbSRichard Henderson 
461951b061fbSRichard Henderson     ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG);
4620c301f34eSRichard Henderson     ctx->base.pc_next += 4;
462151b061fbSRichard Henderson     return true;
462251b061fbSRichard Henderson }
462351b061fbSRichard Henderson 
462451b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
462551b061fbSRichard Henderson {
462651b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
462751b061fbSRichard Henderson     CPUHPPAState *env = cs->env_ptr;
462851b061fbSRichard Henderson     DisasJumpType ret;
462951b061fbSRichard Henderson     int i, n;
463051b061fbSRichard Henderson 
463151b061fbSRichard Henderson     /* Execute one insn.  */
4632ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4633c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
463451b061fbSRichard Henderson         ret = do_page_zero(ctx);
4635869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4636ba1d0b44SRichard Henderson     } else
4637ba1d0b44SRichard Henderson #endif
4638ba1d0b44SRichard Henderson     {
463961766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
464061766fe9SRichard Henderson            the page permissions for execute.  */
4641c301f34eSRichard Henderson         uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next);
464261766fe9SRichard Henderson 
464361766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
464461766fe9SRichard Henderson            This will be overwritten by a branch.  */
464551b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
464651b061fbSRichard Henderson             ctx->iaoq_n = -1;
464751b061fbSRichard Henderson             ctx->iaoq_n_var = get_temp(ctx);
4648eaa3783bSRichard Henderson             tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4);
464961766fe9SRichard Henderson         } else {
465051b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4651f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
465261766fe9SRichard Henderson         }
465361766fe9SRichard Henderson 
465451b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
465551b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4656869051eaSRichard Henderson             ret = DISAS_NEXT;
4657129e9cc3SRichard Henderson         } else {
46581a19da0dSRichard Henderson             ctx->insn = insn;
465951b061fbSRichard Henderson             ret = translate_one(ctx, insn);
466051b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4661129e9cc3SRichard Henderson         }
466261766fe9SRichard Henderson     }
466361766fe9SRichard Henderson 
466451b061fbSRichard Henderson     /* Free any temporaries allocated.  */
466586f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempr; i < n; ++i) {
466686f8d05fSRichard Henderson         tcg_temp_free(ctx->tempr[i]);
466786f8d05fSRichard Henderson         ctx->tempr[i] = NULL;
466861766fe9SRichard Henderson     }
466986f8d05fSRichard Henderson     for (i = 0, n = ctx->ntempl; i < n; ++i) {
467086f8d05fSRichard Henderson         tcg_temp_free_tl(ctx->templ[i]);
467186f8d05fSRichard Henderson         ctx->templ[i] = NULL;
467286f8d05fSRichard Henderson     }
467386f8d05fSRichard Henderson     ctx->ntempr = 0;
467486f8d05fSRichard Henderson     ctx->ntempl = 0;
467561766fe9SRichard Henderson 
46763d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
46773d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
467851b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4679c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4680c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4681c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4682c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
468351b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
468451b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
4685869051eaSRichard Henderson             ret = DISAS_NORETURN;
4686129e9cc3SRichard Henderson         } else {
4687869051eaSRichard Henderson             ret = DISAS_IAQ_N_STALE;
468861766fe9SRichard Henderson         }
4689129e9cc3SRichard Henderson     }
469051b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
469151b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
469251b061fbSRichard Henderson     ctx->base.is_jmp = ret;
4693c301f34eSRichard Henderson     ctx->base.pc_next += 4;
469461766fe9SRichard Henderson 
4695869051eaSRichard Henderson     if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) {
469651b061fbSRichard Henderson         return;
469761766fe9SRichard Henderson     }
469851b061fbSRichard Henderson     if (ctx->iaoq_f == -1) {
4699eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b);
470051b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4701c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4702c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4703c301f34eSRichard Henderson #endif
470451b061fbSRichard Henderson         nullify_save(ctx);
470551b061fbSRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
470651b061fbSRichard Henderson     } else if (ctx->iaoq_b == -1) {
4707eaa3783bSRichard Henderson         tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var);
470861766fe9SRichard Henderson     }
470961766fe9SRichard Henderson }
471061766fe9SRichard Henderson 
471151b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
471251b061fbSRichard Henderson {
471351b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4714e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
471551b061fbSRichard Henderson 
4716e1b5a5edSRichard Henderson     switch (is_jmp) {
4717869051eaSRichard Henderson     case DISAS_NORETURN:
471861766fe9SRichard Henderson         break;
471951b061fbSRichard Henderson     case DISAS_TOO_MANY:
4720869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4721e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
472251b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
472351b061fbSRichard Henderson         copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
472451b061fbSRichard Henderson         nullify_save(ctx);
472561766fe9SRichard Henderson         /* FALLTHRU */
4726869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
472751b061fbSRichard Henderson         if (ctx->base.singlestep_enabled) {
472861766fe9SRichard Henderson             gen_excp_1(EXCP_DEBUG);
4729e1b5a5edSRichard Henderson         } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) {
4730e1b5a5edSRichard Henderson             tcg_gen_exit_tb(0);
473161766fe9SRichard Henderson         } else {
47327f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
473361766fe9SRichard Henderson         }
473461766fe9SRichard Henderson         break;
473561766fe9SRichard Henderson     default:
473651b061fbSRichard Henderson         g_assert_not_reached();
473761766fe9SRichard Henderson     }
473851b061fbSRichard Henderson }
473961766fe9SRichard Henderson 
474051b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs)
474151b061fbSRichard Henderson {
4742c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
474361766fe9SRichard Henderson 
4744ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4745ba1d0b44SRichard Henderson     switch (pc) {
47467ad439dfSRichard Henderson     case 0x00:
474751b061fbSRichard Henderson         qemu_log("IN:\n0x00000000:  (null)\n");
4748ba1d0b44SRichard Henderson         return;
47497ad439dfSRichard Henderson     case 0xb0:
475051b061fbSRichard Henderson         qemu_log("IN:\n0x000000b0:  light-weight-syscall\n");
4751ba1d0b44SRichard Henderson         return;
47527ad439dfSRichard Henderson     case 0xe0:
475351b061fbSRichard Henderson         qemu_log("IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4754ba1d0b44SRichard Henderson         return;
47557ad439dfSRichard Henderson     case 0x100:
475651b061fbSRichard Henderson         qemu_log("IN:\n0x00000100:  syscall\n");
4757ba1d0b44SRichard Henderson         return;
47587ad439dfSRichard Henderson     }
4759ba1d0b44SRichard Henderson #endif
4760ba1d0b44SRichard Henderson 
4761ba1d0b44SRichard Henderson     qemu_log("IN: %s\n", lookup_symbol(pc));
4762eaa3783bSRichard Henderson     log_target_disas(cs, pc, dcbase->tb->size);
476361766fe9SRichard Henderson }
476451b061fbSRichard Henderson 
476551b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
476651b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
476751b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
476851b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
476951b061fbSRichard Henderson     .breakpoint_check   = hppa_tr_breakpoint_check,
477051b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
477151b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
477251b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
477351b061fbSRichard Henderson };
477451b061fbSRichard Henderson 
477551b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb)
477651b061fbSRichard Henderson 
477751b061fbSRichard Henderson {
477851b061fbSRichard Henderson     DisasContext ctx;
477951b061fbSRichard Henderson     translator_loop(&hppa_tr_ops, &ctx.base, cs, tb);
478061766fe9SRichard Henderson }
478161766fe9SRichard Henderson 
478261766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb,
478361766fe9SRichard Henderson                           target_ulong *data)
478461766fe9SRichard Henderson {
478561766fe9SRichard Henderson     env->iaoq_f = data[0];
478686f8d05fSRichard Henderson     if (data[1] != (target_ureg)-1) {
478761766fe9SRichard Henderson         env->iaoq_b = data[1];
478861766fe9SRichard Henderson     }
478961766fe9SRichard Henderson     /* Since we were executing the instruction at IAOQ_F, and took some
479061766fe9SRichard Henderson        sort of action that provoked the cpu_restore_state, we can infer
479161766fe9SRichard Henderson        that the instruction was not nullified.  */
479261766fe9SRichard Henderson     env->psw_n = 0;
479361766fe9SRichard Henderson }
4794