161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "exec/log.h" 3161766fe9SRichard Henderson 32eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 33eaa3783bSRichard Henderson we need to redefine all of these. */ 34eaa3783bSRichard Henderson 35eaa3783bSRichard Henderson #undef TCGv 36eaa3783bSRichard Henderson #undef tcg_temp_new 37eaa3783bSRichard Henderson #undef tcg_global_reg_new 38eaa3783bSRichard Henderson #undef tcg_global_mem_new 39eaa3783bSRichard Henderson #undef tcg_temp_local_new 40eaa3783bSRichard Henderson #undef tcg_temp_free 41eaa3783bSRichard Henderson 42eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 43eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 44eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 45eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 55eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 56eaa3783bSRichard Henderson #endif 57eaa3783bSRichard Henderson 58eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 59eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 60eaa3783bSRichard Henderson 61eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 62eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 63eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 64eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 66eaa3783bSRichard Henderson 67eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 68eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 76eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 77eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 78eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 79eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 80eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 81eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 82eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 83eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 84eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 85eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 86eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 87eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 88eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 89eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 90eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 91eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 92eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 93eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 94eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 95eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 96eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 97eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 98eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 99eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 101eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 103eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 104eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 105eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 106eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 107eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 108eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 109eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 110eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 111eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 122eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 125eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 126eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 127eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 128eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 129eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 130eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 131eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 133eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 134eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 136eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 137eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 141eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 143eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 144eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 145eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 146eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 147eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 148eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 149eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 150eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 152eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1535bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 154eaa3783bSRichard Henderson #else 155eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 156eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 157eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 158eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 159eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 161eaa3783bSRichard Henderson 162eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 163eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 164eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 172eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 173eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 174eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 175eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 176eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 177eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 178eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 179eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 180eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 181eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 182eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 183eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 184eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 185eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 186eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 187eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 188eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 189eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 190eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 191eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 192eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 193eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 194eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 196eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 198eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 199eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 200eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 201eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 202eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 203eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 204eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 205eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 207eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 210eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 212eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 219eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 220eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 221eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 222eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 223eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 224eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 225eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 226eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 227eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 228eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 230eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 231eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 235eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 237eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 238eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 239eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 240eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 241eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 242eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 243eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 244eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 246eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2475bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 248eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 249eaa3783bSRichard Henderson 25061766fe9SRichard Henderson typedef struct DisasCond { 25161766fe9SRichard Henderson TCGCond c; 252eaa3783bSRichard Henderson TCGv_reg a0, a1; 25361766fe9SRichard Henderson bool a0_is_n; 25461766fe9SRichard Henderson bool a1_is_0; 25561766fe9SRichard Henderson } DisasCond; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson typedef struct DisasContext { 258d01a3625SRichard Henderson DisasContextBase base; 25961766fe9SRichard Henderson CPUState *cs; 26061766fe9SRichard Henderson 261eaa3783bSRichard Henderson target_ureg iaoq_f; 262eaa3783bSRichard Henderson target_ureg iaoq_b; 263eaa3783bSRichard Henderson target_ureg iaoq_n; 264eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26561766fe9SRichard Henderson 26686f8d05fSRichard Henderson int ntempr, ntempl; 2675eecd37aSRichard Henderson TCGv_reg tempr[8]; 26886f8d05fSRichard Henderson TCGv_tl templ[4]; 26961766fe9SRichard Henderson 27061766fe9SRichard Henderson DisasCond null_cond; 27161766fe9SRichard Henderson TCGLabel *null_lab; 27261766fe9SRichard Henderson 2731a19da0dSRichard Henderson uint32_t insn; 274494737b7SRichard Henderson uint32_t tb_flags; 2753d68ee7bSRichard Henderson int mmu_idx; 2763d68ee7bSRichard Henderson int privilege; 27761766fe9SRichard Henderson bool psw_n_nonzero; 27861766fe9SRichard Henderson } DisasContext; 27961766fe9SRichard Henderson 280e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 281451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 282e36f27efSRichard Henderson { 283e36f27efSRichard Henderson if (val & PSW_SM_E) { 284e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 285e36f27efSRichard Henderson } 286e36f27efSRichard Henderson if (val & PSW_SM_W) { 287e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson return val; 290e36f27efSRichard Henderson } 291e36f27efSRichard Henderson 292deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 293451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 294deee69a1SRichard Henderson { 295deee69a1SRichard Henderson return ~val; 296deee69a1SRichard Henderson } 297deee69a1SRichard Henderson 2981cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2991cd012a5SRichard Henderson we use for the final M. */ 300451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 3011cd012a5SRichard Henderson { 3021cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3031cd012a5SRichard Henderson } 3041cd012a5SRichard Henderson 305740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 306451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 307740038d7SRichard Henderson { 308740038d7SRichard Henderson return val ? 1 : -1; 309740038d7SRichard Henderson } 310740038d7SRichard Henderson 311451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 312740038d7SRichard Henderson { 313740038d7SRichard Henderson return val ? -1 : 1; 314740038d7SRichard Henderson } 315740038d7SRichard Henderson 316740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 317451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31801afb7beSRichard Henderson { 31901afb7beSRichard Henderson return val << 2; 32001afb7beSRichard Henderson } 32101afb7beSRichard Henderson 322740038d7SRichard Henderson /* Used for fp memory ops. */ 323451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 324740038d7SRichard Henderson { 325740038d7SRichard Henderson return val << 3; 326740038d7SRichard Henderson } 327740038d7SRichard Henderson 3280588e061SRichard Henderson /* Used for assemble_21. */ 329451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3300588e061SRichard Henderson { 3310588e061SRichard Henderson return val << 11; 3320588e061SRichard Henderson } 3330588e061SRichard Henderson 33401afb7beSRichard Henderson 33540f9f908SRichard Henderson /* Include the auto-generated decoder. */ 336abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33740f9f908SRichard Henderson 33861766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33961766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 340869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34161766fe9SRichard Henderson 34261766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34361766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 344869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34561766fe9SRichard Henderson 346e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 347e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 348e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 349c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 350e1b5a5edSRichard Henderson 35161766fe9SRichard Henderson /* global register indexes */ 352eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 354494737b7SRichard Henderson static TCGv_i64 cpu_srH; 355eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 356eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 357c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 358c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 359eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 362eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 363eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36461766fe9SRichard Henderson 36561766fe9SRichard Henderson #include "exec/gen-icount.h" 36661766fe9SRichard Henderson 36761766fe9SRichard Henderson void hppa_translate_init(void) 36861766fe9SRichard Henderson { 36961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37061766fe9SRichard Henderson 371eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37261766fe9SRichard Henderson static const GlobalVar vars[] = { 37335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37461766fe9SRichard Henderson DEF_VAR(psw_n), 37561766fe9SRichard Henderson DEF_VAR(psw_v), 37661766fe9SRichard Henderson DEF_VAR(psw_cb), 37761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37861766fe9SRichard Henderson DEF_VAR(iaoq_f), 37961766fe9SRichard Henderson DEF_VAR(iaoq_b), 38061766fe9SRichard Henderson }; 38161766fe9SRichard Henderson 38261766fe9SRichard Henderson #undef DEF_VAR 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38561766fe9SRichard Henderson static const char gr_names[32][4] = { 38661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39061766fe9SRichard Henderson }; 39133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 392494737b7SRichard Henderson static const char sr_names[5][4] = { 393494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39433423472SRichard Henderson }; 39561766fe9SRichard Henderson 39661766fe9SRichard Henderson int i; 39761766fe9SRichard Henderson 398f764718dSRichard Henderson cpu_gr[0] = NULL; 39961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 40061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 40161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40261766fe9SRichard Henderson gr_names[i]); 40361766fe9SRichard Henderson } 40433423472SRichard Henderson for (i = 0; i < 4; i++) { 40533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 40633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40733423472SRichard Henderson sr_names[i]); 40833423472SRichard Henderson } 409494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 410494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 411494737b7SRichard Henderson sr_names[4]); 41261766fe9SRichard Henderson 41361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 41561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 41661766fe9SRichard Henderson } 417c301f34eSRichard Henderson 418c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 419c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 420c301f34eSRichard Henderson "iasq_f"); 421c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 422c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 423c301f34eSRichard Henderson "iasq_b"); 42461766fe9SRichard Henderson } 42561766fe9SRichard Henderson 426129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 427129e9cc3SRichard Henderson { 428f764718dSRichard Henderson return (DisasCond){ 429f764718dSRichard Henderson .c = TCG_COND_NEVER, 430f764718dSRichard Henderson .a0 = NULL, 431f764718dSRichard Henderson .a1 = NULL, 432f764718dSRichard Henderson }; 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435df0232feSRichard Henderson static DisasCond cond_make_t(void) 436df0232feSRichard Henderson { 437df0232feSRichard Henderson return (DisasCond){ 438df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 439df0232feSRichard Henderson .a0 = NULL, 440df0232feSRichard Henderson .a1 = NULL, 441df0232feSRichard Henderson }; 442df0232feSRichard Henderson } 443df0232feSRichard Henderson 444129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 445129e9cc3SRichard Henderson { 446f764718dSRichard Henderson return (DisasCond){ 447f764718dSRichard Henderson .c = TCG_COND_NE, 448f764718dSRichard Henderson .a0 = cpu_psw_n, 449f764718dSRichard Henderson .a0_is_n = true, 450f764718dSRichard Henderson .a1 = NULL, 451f764718dSRichard Henderson .a1_is_0 = true 452f764718dSRichard Henderson }; 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson 455b47a4a02SSven Schnelle static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 456b47a4a02SSven Schnelle { 457b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 458b47a4a02SSven Schnelle return (DisasCond){ 459b47a4a02SSven Schnelle .c = c, .a0 = a0, .a1_is_0 = true 460b47a4a02SSven Schnelle }; 461b47a4a02SSven Schnelle } 462b47a4a02SSven Schnelle 463eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 464129e9cc3SRichard Henderson { 465b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 466b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 467b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 468129e9cc3SRichard Henderson } 469129e9cc3SRichard Henderson 470eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 471129e9cc3SRichard Henderson { 472129e9cc3SRichard Henderson DisasCond r = { .c = c }; 473129e9cc3SRichard Henderson 474129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 475129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 476eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 477129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 478eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 479129e9cc3SRichard Henderson 480129e9cc3SRichard Henderson return r; 481129e9cc3SRichard Henderson } 482129e9cc3SRichard Henderson 483129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 484129e9cc3SRichard Henderson { 485129e9cc3SRichard Henderson if (cond->a1_is_0) { 486129e9cc3SRichard Henderson cond->a1_is_0 = false; 487eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 488129e9cc3SRichard Henderson } 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson 491129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 492129e9cc3SRichard Henderson { 493129e9cc3SRichard Henderson switch (cond->c) { 494129e9cc3SRichard Henderson default: 495129e9cc3SRichard Henderson if (!cond->a0_is_n) { 496129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 497129e9cc3SRichard Henderson } 498129e9cc3SRichard Henderson if (!cond->a1_is_0) { 499129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 500129e9cc3SRichard Henderson } 501129e9cc3SRichard Henderson cond->a0_is_n = false; 502129e9cc3SRichard Henderson cond->a1_is_0 = false; 503f764718dSRichard Henderson cond->a0 = NULL; 504f764718dSRichard Henderson cond->a1 = NULL; 505129e9cc3SRichard Henderson /* fallthru */ 506129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 507129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 508129e9cc3SRichard Henderson break; 509129e9cc3SRichard Henderson case TCG_COND_NEVER: 510129e9cc3SRichard Henderson break; 511129e9cc3SRichard Henderson } 512129e9cc3SRichard Henderson } 513129e9cc3SRichard Henderson 514eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 51561766fe9SRichard Henderson { 51686f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 51786f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 51886f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 51961766fe9SRichard Henderson } 52061766fe9SRichard Henderson 52186f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 52286f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 52386f8d05fSRichard Henderson { 52486f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 52586f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 52686f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 52786f8d05fSRichard Henderson } 52886f8d05fSRichard Henderson #endif 52986f8d05fSRichard Henderson 530eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 53161766fe9SRichard Henderson { 532eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 533eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 53461766fe9SRichard Henderson return t; 53561766fe9SRichard Henderson } 53661766fe9SRichard Henderson 537eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 53861766fe9SRichard Henderson { 53961766fe9SRichard Henderson if (reg == 0) { 540eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 541eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 54261766fe9SRichard Henderson return t; 54361766fe9SRichard Henderson } else { 54461766fe9SRichard Henderson return cpu_gr[reg]; 54561766fe9SRichard Henderson } 54661766fe9SRichard Henderson } 54761766fe9SRichard Henderson 548eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 54961766fe9SRichard Henderson { 550129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 55161766fe9SRichard Henderson return get_temp(ctx); 55261766fe9SRichard Henderson } else { 55361766fe9SRichard Henderson return cpu_gr[reg]; 55461766fe9SRichard Henderson } 55561766fe9SRichard Henderson } 55661766fe9SRichard Henderson 557eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 558129e9cc3SRichard Henderson { 559129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 560129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 561eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 562129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 563129e9cc3SRichard Henderson } else { 564eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 565129e9cc3SRichard Henderson } 566129e9cc3SRichard Henderson } 567129e9cc3SRichard Henderson 568eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 569129e9cc3SRichard Henderson { 570129e9cc3SRichard Henderson if (reg != 0) { 571129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 572129e9cc3SRichard Henderson } 573129e9cc3SRichard Henderson } 574129e9cc3SRichard Henderson 57596d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 57696d6407fSRichard Henderson # define HI_OFS 0 57796d6407fSRichard Henderson # define LO_OFS 4 57896d6407fSRichard Henderson #else 57996d6407fSRichard Henderson # define HI_OFS 4 58096d6407fSRichard Henderson # define LO_OFS 0 58196d6407fSRichard Henderson #endif 58296d6407fSRichard Henderson 58396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 58496d6407fSRichard Henderson { 58596d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 58696d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 58796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 58896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 58996d6407fSRichard Henderson return ret; 59096d6407fSRichard Henderson } 59196d6407fSRichard Henderson 592ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 593ebe9383cSRichard Henderson { 594ebe9383cSRichard Henderson if (rt == 0) { 595ebe9383cSRichard Henderson return tcg_const_i32(0); 596ebe9383cSRichard Henderson } else { 597ebe9383cSRichard Henderson return load_frw_i32(rt); 598ebe9383cSRichard Henderson } 599ebe9383cSRichard Henderson } 600ebe9383cSRichard Henderson 601ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 602ebe9383cSRichard Henderson { 603ebe9383cSRichard Henderson if (rt == 0) { 604ebe9383cSRichard Henderson return tcg_const_i64(0); 605ebe9383cSRichard Henderson } else { 606ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 607ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 608ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 609ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 610ebe9383cSRichard Henderson return ret; 611ebe9383cSRichard Henderson } 612ebe9383cSRichard Henderson } 613ebe9383cSRichard Henderson 61496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 61596d6407fSRichard Henderson { 61696d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 61796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 61896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 61996d6407fSRichard Henderson } 62096d6407fSRichard Henderson 62196d6407fSRichard Henderson #undef HI_OFS 62296d6407fSRichard Henderson #undef LO_OFS 62396d6407fSRichard Henderson 62496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 62596d6407fSRichard Henderson { 62696d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 62796d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 62896d6407fSRichard Henderson return ret; 62996d6407fSRichard Henderson } 63096d6407fSRichard Henderson 631ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 632ebe9383cSRichard Henderson { 633ebe9383cSRichard Henderson if (rt == 0) { 634ebe9383cSRichard Henderson return tcg_const_i64(0); 635ebe9383cSRichard Henderson } else { 636ebe9383cSRichard Henderson return load_frd(rt); 637ebe9383cSRichard Henderson } 638ebe9383cSRichard Henderson } 639ebe9383cSRichard Henderson 64096d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 64196d6407fSRichard Henderson { 64296d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 64396d6407fSRichard Henderson } 64496d6407fSRichard Henderson 64533423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 64633423472SRichard Henderson { 64733423472SRichard Henderson #ifdef CONFIG_USER_ONLY 64833423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 64933423472SRichard Henderson #else 65033423472SRichard Henderson if (reg < 4) { 65133423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 652494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 653494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 65433423472SRichard Henderson } else { 65533423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 65633423472SRichard Henderson } 65733423472SRichard Henderson #endif 65833423472SRichard Henderson } 65933423472SRichard Henderson 660129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 661129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 662129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 663129e9cc3SRichard Henderson { 664129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 665129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 666129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 667129e9cc3SRichard Henderson 668129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 669129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 670129e9cc3SRichard Henderson 671129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 672129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 673129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 674129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 675eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 676129e9cc3SRichard Henderson } 677129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 678129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 679129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 680129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 681129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 682eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 683129e9cc3SRichard Henderson } 684129e9cc3SRichard Henderson 685eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 686129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 687129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 688129e9cc3SRichard Henderson } 689129e9cc3SRichard Henderson } 690129e9cc3SRichard Henderson 691129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 692129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 693129e9cc3SRichard Henderson { 694129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 695129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 696eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 697129e9cc3SRichard Henderson } 698129e9cc3SRichard Henderson return; 699129e9cc3SRichard Henderson } 700129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 701129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 702eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 703129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 704129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 705129e9cc3SRichard Henderson } 706129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 707129e9cc3SRichard Henderson } 708129e9cc3SRichard Henderson 709129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 710129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 711129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 712129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 713129e9cc3SRichard Henderson { 714129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 715eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 716129e9cc3SRichard Henderson } 717129e9cc3SRichard Henderson } 718129e9cc3SRichard Henderson 719129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 72040f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 72140f9f908SRichard Henderson it may be tail-called from a translate function. */ 72231234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 723129e9cc3SRichard Henderson { 724129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 72531234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 726129e9cc3SRichard Henderson 727f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 728f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 729f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 730f49b3537SRichard Henderson 731129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 732129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 733129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 734129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 73531234768SRichard Henderson return true; 736129e9cc3SRichard Henderson } 737129e9cc3SRichard Henderson ctx->null_lab = NULL; 738129e9cc3SRichard Henderson 739129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 740129e9cc3SRichard Henderson /* The next instruction will be unconditional, 741129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 742129e9cc3SRichard Henderson gen_set_label(null_lab); 743129e9cc3SRichard Henderson } else { 744129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 745129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 746129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 747129e9cc3SRichard Henderson label we have the proper value in place. */ 748129e9cc3SRichard Henderson nullify_save(ctx); 749129e9cc3SRichard Henderson gen_set_label(null_lab); 750129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 751129e9cc3SRichard Henderson } 752869051eaSRichard Henderson if (status == DISAS_NORETURN) { 75331234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 754129e9cc3SRichard Henderson } 75531234768SRichard Henderson return true; 756129e9cc3SRichard Henderson } 757129e9cc3SRichard Henderson 758eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 75961766fe9SRichard Henderson { 76061766fe9SRichard Henderson if (unlikely(ival == -1)) { 761eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 76261766fe9SRichard Henderson } else { 763eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 76461766fe9SRichard Henderson } 76561766fe9SRichard Henderson } 76661766fe9SRichard Henderson 767eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 76861766fe9SRichard Henderson { 76961766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 77061766fe9SRichard Henderson } 77161766fe9SRichard Henderson 77261766fe9SRichard Henderson static void gen_excp_1(int exception) 77361766fe9SRichard Henderson { 77461766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 77561766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 77661766fe9SRichard Henderson tcg_temp_free_i32(t); 77761766fe9SRichard Henderson } 77861766fe9SRichard Henderson 77931234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 78061766fe9SRichard Henderson { 78161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 78261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 783129e9cc3SRichard Henderson nullify_save(ctx); 78461766fe9SRichard Henderson gen_excp_1(exception); 78531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 78661766fe9SRichard Henderson } 78761766fe9SRichard Henderson 78831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7891a19da0dSRichard Henderson { 79031234768SRichard Henderson TCGv_reg tmp; 79131234768SRichard Henderson 79231234768SRichard Henderson nullify_over(ctx); 79331234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7941a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7951a19da0dSRichard Henderson tcg_temp_free(tmp); 79631234768SRichard Henderson gen_excp(ctx, exc); 79731234768SRichard Henderson return nullify_end(ctx); 7981a19da0dSRichard Henderson } 7991a19da0dSRichard Henderson 80031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 80161766fe9SRichard Henderson { 80231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 80361766fe9SRichard Henderson } 80461766fe9SRichard Henderson 80540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 80640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 80740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 80840f9f908SRichard Henderson #else 809e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 810e1b5a5edSRichard Henderson do { \ 811e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 81231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 813e1b5a5edSRichard Henderson } \ 814e1b5a5edSRichard Henderson } while (0) 81540f9f908SRichard Henderson #endif 816e1b5a5edSRichard Henderson 817eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 81861766fe9SRichard Henderson { 819*57f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 82061766fe9SRichard Henderson } 82161766fe9SRichard Henderson 822129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 823129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 824129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 825129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 826129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 827129e9cc3SRichard Henderson { 828129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 829129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 830129e9cc3SRichard Henderson } 831129e9cc3SRichard Henderson 83261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 833eaa3783bSRichard Henderson target_ureg f, target_ureg b) 83461766fe9SRichard Henderson { 83561766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 83661766fe9SRichard Henderson tcg_gen_goto_tb(which); 837eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 838eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 83907ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 84061766fe9SRichard Henderson } else { 84161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 84261766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 843d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 84461766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 84561766fe9SRichard Henderson } else { 8467f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 84761766fe9SRichard Henderson } 84861766fe9SRichard Henderson } 84961766fe9SRichard Henderson } 85061766fe9SRichard Henderson 851b47a4a02SSven Schnelle static bool cond_need_sv(int c) 852b47a4a02SSven Schnelle { 853b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 854b47a4a02SSven Schnelle } 855b47a4a02SSven Schnelle 856b47a4a02SSven Schnelle static bool cond_need_cb(int c) 857b47a4a02SSven Schnelle { 858b47a4a02SSven Schnelle return c == 4 || c == 5; 859b47a4a02SSven Schnelle } 860b47a4a02SSven Schnelle 861b47a4a02SSven Schnelle /* 862b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 863b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 864b47a4a02SSven Schnelle */ 865b2167459SRichard Henderson 866eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 867eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 868b2167459SRichard Henderson { 869b2167459SRichard Henderson DisasCond cond; 870eaa3783bSRichard Henderson TCGv_reg tmp; 871b2167459SRichard Henderson 872b2167459SRichard Henderson switch (cf >> 1) { 873b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 874b2167459SRichard Henderson cond = cond_make_f(); 875b2167459SRichard Henderson break; 876b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 877b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 878b2167459SRichard Henderson break; 879b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 880b47a4a02SSven Schnelle tmp = tcg_temp_new(); 881b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 882b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 883b2167459SRichard Henderson break; 884b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 885b47a4a02SSven Schnelle /* 886b47a4a02SSven Schnelle * Simplify: 887b47a4a02SSven Schnelle * (N ^ V) | Z 888b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 889b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 890b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 891b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 892b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 893b47a4a02SSven Schnelle */ 894b47a4a02SSven Schnelle tmp = tcg_temp_new(); 895b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 896b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 897b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 898b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 899b2167459SRichard Henderson break; 900b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 901b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 902b2167459SRichard Henderson break; 903b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 904b2167459SRichard Henderson tmp = tcg_temp_new(); 905eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 906eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 907b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 908b2167459SRichard Henderson break; 909b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 910b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 911b2167459SRichard Henderson break; 912b2167459SRichard Henderson case 7: /* OD / EV */ 913b2167459SRichard Henderson tmp = tcg_temp_new(); 914eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 915b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 916b2167459SRichard Henderson break; 917b2167459SRichard Henderson default: 918b2167459SRichard Henderson g_assert_not_reached(); 919b2167459SRichard Henderson } 920b2167459SRichard Henderson if (cf & 1) { 921b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 922b2167459SRichard Henderson } 923b2167459SRichard Henderson 924b2167459SRichard Henderson return cond; 925b2167459SRichard Henderson } 926b2167459SRichard Henderson 927b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 928b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 929b2167459SRichard Henderson deleted as unused. */ 930b2167459SRichard Henderson 931eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 932eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 933b2167459SRichard Henderson { 934b2167459SRichard Henderson DisasCond cond; 935b2167459SRichard Henderson 936b2167459SRichard Henderson switch (cf >> 1) { 937b2167459SRichard Henderson case 1: /* = / <> */ 938b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 939b2167459SRichard Henderson break; 940b2167459SRichard Henderson case 2: /* < / >= */ 941b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 942b2167459SRichard Henderson break; 943b2167459SRichard Henderson case 3: /* <= / > */ 944b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 945b2167459SRichard Henderson break; 946b2167459SRichard Henderson case 4: /* << / >>= */ 947b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 948b2167459SRichard Henderson break; 949b2167459SRichard Henderson case 5: /* <<= / >> */ 950b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 951b2167459SRichard Henderson break; 952b2167459SRichard Henderson default: 953b47a4a02SSven Schnelle return do_cond(cf, res, NULL, sv); 954b2167459SRichard Henderson } 955b2167459SRichard Henderson if (cf & 1) { 956b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 957b2167459SRichard Henderson } 958b2167459SRichard Henderson 959b2167459SRichard Henderson return cond; 960b2167459SRichard Henderson } 961b2167459SRichard Henderson 962df0232feSRichard Henderson /* 963df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 964df0232feSRichard Henderson * computed, and use of them is undefined. 965df0232feSRichard Henderson * 966df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 967df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 968df0232feSRichard Henderson * how cases c={2,3} are treated. 969df0232feSRichard Henderson */ 970b2167459SRichard Henderson 971eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 972b2167459SRichard Henderson { 973df0232feSRichard Henderson switch (cf) { 974df0232feSRichard Henderson case 0: /* never */ 975df0232feSRichard Henderson case 9: /* undef, C */ 976df0232feSRichard Henderson case 11: /* undef, C & !Z */ 977df0232feSRichard Henderson case 12: /* undef, V */ 978df0232feSRichard Henderson return cond_make_f(); 979df0232feSRichard Henderson 980df0232feSRichard Henderson case 1: /* true */ 981df0232feSRichard Henderson case 8: /* undef, !C */ 982df0232feSRichard Henderson case 10: /* undef, !C | Z */ 983df0232feSRichard Henderson case 13: /* undef, !V */ 984df0232feSRichard Henderson return cond_make_t(); 985df0232feSRichard Henderson 986df0232feSRichard Henderson case 2: /* == */ 987df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 988df0232feSRichard Henderson case 3: /* <> */ 989df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 990df0232feSRichard Henderson case 4: /* < */ 991df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 992df0232feSRichard Henderson case 5: /* >= */ 993df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 994df0232feSRichard Henderson case 6: /* <= */ 995df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 996df0232feSRichard Henderson case 7: /* > */ 997df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 998df0232feSRichard Henderson 999df0232feSRichard Henderson case 14: /* OD */ 1000df0232feSRichard Henderson case 15: /* EV */ 1001df0232feSRichard Henderson return do_cond(cf, res, NULL, NULL); 1002df0232feSRichard Henderson 1003df0232feSRichard Henderson default: 1004df0232feSRichard Henderson g_assert_not_reached(); 1005b2167459SRichard Henderson } 1006b2167459SRichard Henderson } 1007b2167459SRichard Henderson 100898cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 100998cd9ca7SRichard Henderson 1010eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 101198cd9ca7SRichard Henderson { 101298cd9ca7SRichard Henderson unsigned c, f; 101398cd9ca7SRichard Henderson 101498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 101598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 101698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 101798cd9ca7SRichard Henderson c = orig & 3; 101898cd9ca7SRichard Henderson if (c == 3) { 101998cd9ca7SRichard Henderson c = 7; 102098cd9ca7SRichard Henderson } 102198cd9ca7SRichard Henderson f = (orig & 4) / 4; 102298cd9ca7SRichard Henderson 102398cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 102498cd9ca7SRichard Henderson } 102598cd9ca7SRichard Henderson 1026b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1027b2167459SRichard Henderson 1028eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1029eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1030b2167459SRichard Henderson { 1031b2167459SRichard Henderson DisasCond cond; 1032eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1033b2167459SRichard Henderson 1034b2167459SRichard Henderson if (cf & 8) { 1035b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1036b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1037b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1038b2167459SRichard Henderson */ 1039b2167459SRichard Henderson cb = tcg_temp_new(); 1040b2167459SRichard Henderson tmp = tcg_temp_new(); 1041eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1042eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1043eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1044eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1045b2167459SRichard Henderson tcg_temp_free(tmp); 1046b2167459SRichard Henderson } 1047b2167459SRichard Henderson 1048b2167459SRichard Henderson switch (cf >> 1) { 1049b2167459SRichard Henderson case 0: /* never / TR */ 1050b2167459SRichard Henderson case 1: /* undefined */ 1051b2167459SRichard Henderson case 5: /* undefined */ 1052b2167459SRichard Henderson cond = cond_make_f(); 1053b2167459SRichard Henderson break; 1054b2167459SRichard Henderson 1055b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1056b2167459SRichard Henderson /* See hasless(v,1) from 1057b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1058b2167459SRichard Henderson */ 1059b2167459SRichard Henderson tmp = tcg_temp_new(); 1060eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1061eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1062eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1063b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1064b2167459SRichard Henderson tcg_temp_free(tmp); 1065b2167459SRichard Henderson break; 1066b2167459SRichard Henderson 1067b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1068b2167459SRichard Henderson tmp = tcg_temp_new(); 1069eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1070eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1071eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1072b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1073b2167459SRichard Henderson tcg_temp_free(tmp); 1074b2167459SRichard Henderson break; 1075b2167459SRichard Henderson 1076b2167459SRichard Henderson case 4: /* SDC / NDC */ 1077eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1078b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1079b2167459SRichard Henderson break; 1080b2167459SRichard Henderson 1081b2167459SRichard Henderson case 6: /* SBC / NBC */ 1082eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1083b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1084b2167459SRichard Henderson break; 1085b2167459SRichard Henderson 1086b2167459SRichard Henderson case 7: /* SHC / NHC */ 1087eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1088b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1089b2167459SRichard Henderson break; 1090b2167459SRichard Henderson 1091b2167459SRichard Henderson default: 1092b2167459SRichard Henderson g_assert_not_reached(); 1093b2167459SRichard Henderson } 1094b2167459SRichard Henderson if (cf & 8) { 1095b2167459SRichard Henderson tcg_temp_free(cb); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson if (cf & 1) { 1098b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson return cond; 1102b2167459SRichard Henderson } 1103b2167459SRichard Henderson 1104b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1105eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1106eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1107b2167459SRichard Henderson { 1108eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1109eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1110b2167459SRichard Henderson 1111eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1112eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1113eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1114b2167459SRichard Henderson tcg_temp_free(tmp); 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson return sv; 1117b2167459SRichard Henderson } 1118b2167459SRichard Henderson 1119b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1120eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1121eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1122b2167459SRichard Henderson { 1123eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1124eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1125b2167459SRichard Henderson 1126eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1127eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1128eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1129b2167459SRichard Henderson tcg_temp_free(tmp); 1130b2167459SRichard Henderson 1131b2167459SRichard Henderson return sv; 1132b2167459SRichard Henderson } 1133b2167459SRichard Henderson 113431234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1135eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1136eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1137b2167459SRichard Henderson { 1138eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1139b2167459SRichard Henderson unsigned c = cf >> 1; 1140b2167459SRichard Henderson DisasCond cond; 1141b2167459SRichard Henderson 1142b2167459SRichard Henderson dest = tcg_temp_new(); 1143f764718dSRichard Henderson cb = NULL; 1144f764718dSRichard Henderson cb_msb = NULL; 1145b2167459SRichard Henderson 1146b2167459SRichard Henderson if (shift) { 1147b2167459SRichard Henderson tmp = get_temp(ctx); 1148eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1149b2167459SRichard Henderson in1 = tmp; 1150b2167459SRichard Henderson } 1151b2167459SRichard Henderson 1152b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1153eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1154b2167459SRichard Henderson cb_msb = get_temp(ctx); 1155eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1156b2167459SRichard Henderson if (is_c) { 1157eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1158b2167459SRichard Henderson } 1159b2167459SRichard Henderson tcg_temp_free(zero); 1160b2167459SRichard Henderson if (!is_l) { 1161b2167459SRichard Henderson cb = get_temp(ctx); 1162eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1163eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1164b2167459SRichard Henderson } 1165b2167459SRichard Henderson } else { 1166eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1167b2167459SRichard Henderson if (is_c) { 1168eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1169b2167459SRichard Henderson } 1170b2167459SRichard Henderson } 1171b2167459SRichard Henderson 1172b2167459SRichard Henderson /* Compute signed overflow if required. */ 1173f764718dSRichard Henderson sv = NULL; 1174b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1175b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1176b2167459SRichard Henderson if (is_tsv) { 1177b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1178b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1179b2167459SRichard Henderson } 1180b2167459SRichard Henderson } 1181b2167459SRichard Henderson 1182b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1183b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1184b2167459SRichard Henderson if (is_tc) { 1185b2167459SRichard Henderson cond_prep(&cond); 1186b2167459SRichard Henderson tmp = tcg_temp_new(); 1187eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1188b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1189b2167459SRichard Henderson tcg_temp_free(tmp); 1190b2167459SRichard Henderson } 1191b2167459SRichard Henderson 1192b2167459SRichard Henderson /* Write back the result. */ 1193b2167459SRichard Henderson if (!is_l) { 1194b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1195b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1196b2167459SRichard Henderson } 1197b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1198b2167459SRichard Henderson tcg_temp_free(dest); 1199b2167459SRichard Henderson 1200b2167459SRichard Henderson /* Install the new nullification. */ 1201b2167459SRichard Henderson cond_free(&ctx->null_cond); 1202b2167459SRichard Henderson ctx->null_cond = cond; 1203b2167459SRichard Henderson } 1204b2167459SRichard Henderson 12050c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12060c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12070c982a28SRichard Henderson { 12080c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12090c982a28SRichard Henderson 12100c982a28SRichard Henderson if (a->cf) { 12110c982a28SRichard Henderson nullify_over(ctx); 12120c982a28SRichard Henderson } 12130c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12140c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12150c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12160c982a28SRichard Henderson return nullify_end(ctx); 12170c982a28SRichard Henderson } 12180c982a28SRichard Henderson 12190588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12200588e061SRichard Henderson bool is_tsv, bool is_tc) 12210588e061SRichard Henderson { 12220588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12230588e061SRichard Henderson 12240588e061SRichard Henderson if (a->cf) { 12250588e061SRichard Henderson nullify_over(ctx); 12260588e061SRichard Henderson } 12270588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 12280588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12290588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12300588e061SRichard Henderson return nullify_end(ctx); 12310588e061SRichard Henderson } 12320588e061SRichard Henderson 123331234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1234eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1235eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1236b2167459SRichard Henderson { 1237eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1238b2167459SRichard Henderson unsigned c = cf >> 1; 1239b2167459SRichard Henderson DisasCond cond; 1240b2167459SRichard Henderson 1241b2167459SRichard Henderson dest = tcg_temp_new(); 1242b2167459SRichard Henderson cb = tcg_temp_new(); 1243b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1244b2167459SRichard Henderson 1245eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1246b2167459SRichard Henderson if (is_b) { 1247b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1248eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1249eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1250eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1251eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1252eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1253b2167459SRichard Henderson } else { 1254b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1255b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1256eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1257eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1258eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1259eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1260b2167459SRichard Henderson } 1261b2167459SRichard Henderson tcg_temp_free(zero); 1262b2167459SRichard Henderson 1263b2167459SRichard Henderson /* Compute signed overflow if required. */ 1264f764718dSRichard Henderson sv = NULL; 1265b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1266b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1267b2167459SRichard Henderson if (is_tsv) { 1268b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1269b2167459SRichard Henderson } 1270b2167459SRichard Henderson } 1271b2167459SRichard Henderson 1272b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1273b2167459SRichard Henderson if (!is_b) { 1274b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1275b2167459SRichard Henderson } else { 1276b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1277b2167459SRichard Henderson } 1278b2167459SRichard Henderson 1279b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1280b2167459SRichard Henderson if (is_tc) { 1281b2167459SRichard Henderson cond_prep(&cond); 1282b2167459SRichard Henderson tmp = tcg_temp_new(); 1283eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1284b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1285b2167459SRichard Henderson tcg_temp_free(tmp); 1286b2167459SRichard Henderson } 1287b2167459SRichard Henderson 1288b2167459SRichard Henderson /* Write back the result. */ 1289b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1290b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1291b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1292b2167459SRichard Henderson tcg_temp_free(dest); 129379826f99SRichard Henderson tcg_temp_free(cb); 129479826f99SRichard Henderson tcg_temp_free(cb_msb); 1295b2167459SRichard Henderson 1296b2167459SRichard Henderson /* Install the new nullification. */ 1297b2167459SRichard Henderson cond_free(&ctx->null_cond); 1298b2167459SRichard Henderson ctx->null_cond = cond; 1299b2167459SRichard Henderson } 1300b2167459SRichard Henderson 13010c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 13020c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13030c982a28SRichard Henderson { 13040c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13050c982a28SRichard Henderson 13060c982a28SRichard Henderson if (a->cf) { 13070c982a28SRichard Henderson nullify_over(ctx); 13080c982a28SRichard Henderson } 13090c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13100c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13110c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13120c982a28SRichard Henderson return nullify_end(ctx); 13130c982a28SRichard Henderson } 13140c982a28SRichard Henderson 13150588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13160588e061SRichard Henderson { 13170588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13180588e061SRichard Henderson 13190588e061SRichard Henderson if (a->cf) { 13200588e061SRichard Henderson nullify_over(ctx); 13210588e061SRichard Henderson } 13220588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 13230588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13240588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13250588e061SRichard Henderson return nullify_end(ctx); 13260588e061SRichard Henderson } 13270588e061SRichard Henderson 132831234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1329eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1330b2167459SRichard Henderson { 1331eaa3783bSRichard Henderson TCGv_reg dest, sv; 1332b2167459SRichard Henderson DisasCond cond; 1333b2167459SRichard Henderson 1334b2167459SRichard Henderson dest = tcg_temp_new(); 1335eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1336b2167459SRichard Henderson 1337b2167459SRichard Henderson /* Compute signed overflow if required. */ 1338f764718dSRichard Henderson sv = NULL; 1339b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1340b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1341b2167459SRichard Henderson } 1342b2167459SRichard Henderson 1343b2167459SRichard Henderson /* Form the condition for the compare. */ 1344b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1345b2167459SRichard Henderson 1346b2167459SRichard Henderson /* Clear. */ 1347eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1348b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1349b2167459SRichard Henderson tcg_temp_free(dest); 1350b2167459SRichard Henderson 1351b2167459SRichard Henderson /* Install the new nullification. */ 1352b2167459SRichard Henderson cond_free(&ctx->null_cond); 1353b2167459SRichard Henderson ctx->null_cond = cond; 1354b2167459SRichard Henderson } 1355b2167459SRichard Henderson 135631234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1357eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1358eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1359b2167459SRichard Henderson { 1360eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1361b2167459SRichard Henderson 1362b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1363b2167459SRichard Henderson fn(dest, in1, in2); 1364b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1365b2167459SRichard Henderson 1366b2167459SRichard Henderson /* Install the new nullification. */ 1367b2167459SRichard Henderson cond_free(&ctx->null_cond); 1368b2167459SRichard Henderson if (cf) { 1369b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1370b2167459SRichard Henderson } 1371b2167459SRichard Henderson } 1372b2167459SRichard Henderson 13730c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13740c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13750c982a28SRichard Henderson { 13760c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13770c982a28SRichard Henderson 13780c982a28SRichard Henderson if (a->cf) { 13790c982a28SRichard Henderson nullify_over(ctx); 13800c982a28SRichard Henderson } 13810c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13820c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13830c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 13840c982a28SRichard Henderson return nullify_end(ctx); 13850c982a28SRichard Henderson } 13860c982a28SRichard Henderson 138731234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1388eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1389eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1390b2167459SRichard Henderson { 1391eaa3783bSRichard Henderson TCGv_reg dest; 1392b2167459SRichard Henderson DisasCond cond; 1393b2167459SRichard Henderson 1394b2167459SRichard Henderson if (cf == 0) { 1395b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1396b2167459SRichard Henderson fn(dest, in1, in2); 1397b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1398b2167459SRichard Henderson cond_free(&ctx->null_cond); 1399b2167459SRichard Henderson } else { 1400b2167459SRichard Henderson dest = tcg_temp_new(); 1401b2167459SRichard Henderson fn(dest, in1, in2); 1402b2167459SRichard Henderson 1403b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1404b2167459SRichard Henderson 1405b2167459SRichard Henderson if (is_tc) { 1406eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1407b2167459SRichard Henderson cond_prep(&cond); 1408eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1409b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1410b2167459SRichard Henderson tcg_temp_free(tmp); 1411b2167459SRichard Henderson } 1412b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1413b2167459SRichard Henderson 1414b2167459SRichard Henderson cond_free(&ctx->null_cond); 1415b2167459SRichard Henderson ctx->null_cond = cond; 1416b2167459SRichard Henderson } 1417b2167459SRichard Henderson } 1418b2167459SRichard Henderson 141986f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14208d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14218d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14228d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14238d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 142486f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 142586f8d05fSRichard Henderson { 142686f8d05fSRichard Henderson TCGv_ptr ptr; 142786f8d05fSRichard Henderson TCGv_reg tmp; 142886f8d05fSRichard Henderson TCGv_i64 spc; 142986f8d05fSRichard Henderson 143086f8d05fSRichard Henderson if (sp != 0) { 14318d6ae7fbSRichard Henderson if (sp < 0) { 14328d6ae7fbSRichard Henderson sp = ~sp; 14338d6ae7fbSRichard Henderson } 14348d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 14358d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14368d6ae7fbSRichard Henderson return spc; 143786f8d05fSRichard Henderson } 1438494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1439494737b7SRichard Henderson return cpu_srH; 1440494737b7SRichard Henderson } 144186f8d05fSRichard Henderson 144286f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 144386f8d05fSRichard Henderson tmp = tcg_temp_new(); 144486f8d05fSRichard Henderson spc = get_temp_tl(ctx); 144586f8d05fSRichard Henderson 144686f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 144786f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 144886f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 144986f8d05fSRichard Henderson tcg_temp_free(tmp); 145086f8d05fSRichard Henderson 145186f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 145286f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 145386f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 145486f8d05fSRichard Henderson 145586f8d05fSRichard Henderson return spc; 145686f8d05fSRichard Henderson } 145786f8d05fSRichard Henderson #endif 145886f8d05fSRichard Henderson 145986f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 146086f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 146186f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 146286f8d05fSRichard Henderson { 146386f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 146486f8d05fSRichard Henderson TCGv_reg ofs; 146586f8d05fSRichard Henderson 146686f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 146786f8d05fSRichard Henderson if (rx) { 146886f8d05fSRichard Henderson ofs = get_temp(ctx); 146986f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 147086f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 147186f8d05fSRichard Henderson } else if (disp || modify) { 147286f8d05fSRichard Henderson ofs = get_temp(ctx); 147386f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 147486f8d05fSRichard Henderson } else { 147586f8d05fSRichard Henderson ofs = base; 147686f8d05fSRichard Henderson } 147786f8d05fSRichard Henderson 147886f8d05fSRichard Henderson *pofs = ofs; 147986f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 148086f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 148186f8d05fSRichard Henderson #else 148286f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 148386f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1484494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 148586f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 148686f8d05fSRichard Henderson } 148786f8d05fSRichard Henderson if (!is_phys) { 148886f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 148986f8d05fSRichard Henderson } 149086f8d05fSRichard Henderson *pgva = addr; 149186f8d05fSRichard Henderson #endif 149286f8d05fSRichard Henderson } 149386f8d05fSRichard Henderson 149496d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 149596d6407fSRichard Henderson * < 0 for pre-modify, 149696d6407fSRichard Henderson * > 0 for post-modify, 149796d6407fSRichard Henderson * = 0 for no base register update. 149896d6407fSRichard Henderson */ 149996d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1500eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 150296d6407fSRichard Henderson { 150386f8d05fSRichard Henderson TCGv_reg ofs; 150486f8d05fSRichard Henderson TCGv_tl addr; 150596d6407fSRichard Henderson 150696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 150796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 150896d6407fSRichard Henderson 150986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 151086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 151186f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 151286f8d05fSRichard Henderson if (modify) { 151386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 151496d6407fSRichard Henderson } 151596d6407fSRichard Henderson } 151696d6407fSRichard Henderson 151796d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1518eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 152096d6407fSRichard Henderson { 152186f8d05fSRichard Henderson TCGv_reg ofs; 152286f8d05fSRichard Henderson TCGv_tl addr; 152396d6407fSRichard Henderson 152496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152696d6407fSRichard Henderson 152786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 15293d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 153086f8d05fSRichard Henderson if (modify) { 153186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153296d6407fSRichard Henderson } 153396d6407fSRichard Henderson } 153496d6407fSRichard Henderson 153596d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1536eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153896d6407fSRichard Henderson { 153986f8d05fSRichard Henderson TCGv_reg ofs; 154086f8d05fSRichard Henderson TCGv_tl addr; 154196d6407fSRichard Henderson 154296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154496d6407fSRichard Henderson 154586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 154786f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 154886f8d05fSRichard Henderson if (modify) { 154986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155096d6407fSRichard Henderson } 155196d6407fSRichard Henderson } 155296d6407fSRichard Henderson 155396d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1554eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155696d6407fSRichard Henderson { 155786f8d05fSRichard Henderson TCGv_reg ofs; 155886f8d05fSRichard Henderson TCGv_tl addr; 155996d6407fSRichard Henderson 156096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156296d6407fSRichard Henderson 156386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 156586f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 156686f8d05fSRichard Henderson if (modify) { 156786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156896d6407fSRichard Henderson } 156996d6407fSRichard Henderson } 157096d6407fSRichard Henderson 1571eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1572eaa3783bSRichard Henderson #define do_load_reg do_load_64 1573eaa3783bSRichard Henderson #define do_store_reg do_store_64 157496d6407fSRichard Henderson #else 1575eaa3783bSRichard Henderson #define do_load_reg do_load_32 1576eaa3783bSRichard Henderson #define do_store_reg do_store_32 157796d6407fSRichard Henderson #endif 157896d6407fSRichard Henderson 15791cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1580eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 158296d6407fSRichard Henderson { 1583eaa3783bSRichard Henderson TCGv_reg dest; 158496d6407fSRichard Henderson 158596d6407fSRichard Henderson nullify_over(ctx); 158696d6407fSRichard Henderson 158796d6407fSRichard Henderson if (modify == 0) { 158896d6407fSRichard Henderson /* No base register update. */ 158996d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 159096d6407fSRichard Henderson } else { 159196d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 159296d6407fSRichard Henderson dest = get_temp(ctx); 159396d6407fSRichard Henderson } 159486f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 159596d6407fSRichard Henderson save_gpr(ctx, rt, dest); 159696d6407fSRichard Henderson 15971cd012a5SRichard Henderson return nullify_end(ctx); 159896d6407fSRichard Henderson } 159996d6407fSRichard Henderson 1600740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1601eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160286f8d05fSRichard Henderson unsigned sp, int modify) 160396d6407fSRichard Henderson { 160496d6407fSRichard Henderson TCGv_i32 tmp; 160596d6407fSRichard Henderson 160696d6407fSRichard Henderson nullify_over(ctx); 160796d6407fSRichard Henderson 160896d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 160986f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 161096d6407fSRichard Henderson save_frw_i32(rt, tmp); 161196d6407fSRichard Henderson tcg_temp_free_i32(tmp); 161296d6407fSRichard Henderson 161396d6407fSRichard Henderson if (rt == 0) { 161496d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 161596d6407fSRichard Henderson } 161696d6407fSRichard Henderson 1617740038d7SRichard Henderson return nullify_end(ctx); 161896d6407fSRichard Henderson } 161996d6407fSRichard Henderson 1620740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1621740038d7SRichard Henderson { 1622740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1623740038d7SRichard Henderson a->disp, a->sp, a->m); 1624740038d7SRichard Henderson } 1625740038d7SRichard Henderson 1626740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1627eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162886f8d05fSRichard Henderson unsigned sp, int modify) 162996d6407fSRichard Henderson { 163096d6407fSRichard Henderson TCGv_i64 tmp; 163196d6407fSRichard Henderson 163296d6407fSRichard Henderson nullify_over(ctx); 163396d6407fSRichard Henderson 163496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 163586f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 163696d6407fSRichard Henderson save_frd(rt, tmp); 163796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 163896d6407fSRichard Henderson 163996d6407fSRichard Henderson if (rt == 0) { 164096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 164196d6407fSRichard Henderson } 164296d6407fSRichard Henderson 1643740038d7SRichard Henderson return nullify_end(ctx); 1644740038d7SRichard Henderson } 1645740038d7SRichard Henderson 1646740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1647740038d7SRichard Henderson { 1648740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1649740038d7SRichard Henderson a->disp, a->sp, a->m); 165096d6407fSRichard Henderson } 165196d6407fSRichard Henderson 16521cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 165386f8d05fSRichard Henderson target_sreg disp, unsigned sp, 165414776ab5STony Nguyen int modify, MemOp mop) 165596d6407fSRichard Henderson { 165696d6407fSRichard Henderson nullify_over(ctx); 165786f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16581cd012a5SRichard Henderson return nullify_end(ctx); 165996d6407fSRichard Henderson } 166096d6407fSRichard Henderson 1661740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1662eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 166386f8d05fSRichard Henderson unsigned sp, int modify) 166496d6407fSRichard Henderson { 166596d6407fSRichard Henderson TCGv_i32 tmp; 166696d6407fSRichard Henderson 166796d6407fSRichard Henderson nullify_over(ctx); 166896d6407fSRichard Henderson 166996d6407fSRichard Henderson tmp = load_frw_i32(rt); 167086f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 167196d6407fSRichard Henderson tcg_temp_free_i32(tmp); 167296d6407fSRichard Henderson 1673740038d7SRichard Henderson return nullify_end(ctx); 167496d6407fSRichard Henderson } 167596d6407fSRichard Henderson 1676740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1677740038d7SRichard Henderson { 1678740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1679740038d7SRichard Henderson a->disp, a->sp, a->m); 1680740038d7SRichard Henderson } 1681740038d7SRichard Henderson 1682740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1683eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 168486f8d05fSRichard Henderson unsigned sp, int modify) 168596d6407fSRichard Henderson { 168696d6407fSRichard Henderson TCGv_i64 tmp; 168796d6407fSRichard Henderson 168896d6407fSRichard Henderson nullify_over(ctx); 168996d6407fSRichard Henderson 169096d6407fSRichard Henderson tmp = load_frd(rt); 169186f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 169296d6407fSRichard Henderson tcg_temp_free_i64(tmp); 169396d6407fSRichard Henderson 1694740038d7SRichard Henderson return nullify_end(ctx); 1695740038d7SRichard Henderson } 1696740038d7SRichard Henderson 1697740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1698740038d7SRichard Henderson { 1699740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1700740038d7SRichard Henderson a->disp, a->sp, a->m); 170196d6407fSRichard Henderson } 170296d6407fSRichard Henderson 17031ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1704ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1705ebe9383cSRichard Henderson { 1706ebe9383cSRichard Henderson TCGv_i32 tmp; 1707ebe9383cSRichard Henderson 1708ebe9383cSRichard Henderson nullify_over(ctx); 1709ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1710ebe9383cSRichard Henderson 1711ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1712ebe9383cSRichard Henderson 1713ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1714ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 17151ca74648SRichard Henderson return nullify_end(ctx); 1716ebe9383cSRichard Henderson } 1717ebe9383cSRichard Henderson 17181ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1719ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1720ebe9383cSRichard Henderson { 1721ebe9383cSRichard Henderson TCGv_i32 dst; 1722ebe9383cSRichard Henderson TCGv_i64 src; 1723ebe9383cSRichard Henderson 1724ebe9383cSRichard Henderson nullify_over(ctx); 1725ebe9383cSRichard Henderson src = load_frd(ra); 1726ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1727ebe9383cSRichard Henderson 1728ebe9383cSRichard Henderson func(dst, cpu_env, src); 1729ebe9383cSRichard Henderson 1730ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1731ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1732ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 17331ca74648SRichard Henderson return nullify_end(ctx); 1734ebe9383cSRichard Henderson } 1735ebe9383cSRichard Henderson 17361ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1737ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1738ebe9383cSRichard Henderson { 1739ebe9383cSRichard Henderson TCGv_i64 tmp; 1740ebe9383cSRichard Henderson 1741ebe9383cSRichard Henderson nullify_over(ctx); 1742ebe9383cSRichard Henderson tmp = load_frd0(ra); 1743ebe9383cSRichard Henderson 1744ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1745ebe9383cSRichard Henderson 1746ebe9383cSRichard Henderson save_frd(rt, tmp); 1747ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 17481ca74648SRichard Henderson return nullify_end(ctx); 1749ebe9383cSRichard Henderson } 1750ebe9383cSRichard Henderson 17511ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1752ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1753ebe9383cSRichard Henderson { 1754ebe9383cSRichard Henderson TCGv_i32 src; 1755ebe9383cSRichard Henderson TCGv_i64 dst; 1756ebe9383cSRichard Henderson 1757ebe9383cSRichard Henderson nullify_over(ctx); 1758ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1759ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1760ebe9383cSRichard Henderson 1761ebe9383cSRichard Henderson func(dst, cpu_env, src); 1762ebe9383cSRichard Henderson 1763ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1764ebe9383cSRichard Henderson save_frd(rt, dst); 1765ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 17661ca74648SRichard Henderson return nullify_end(ctx); 1767ebe9383cSRichard Henderson } 1768ebe9383cSRichard Henderson 17691ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1770ebe9383cSRichard Henderson unsigned ra, unsigned rb, 177131234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1772ebe9383cSRichard Henderson { 1773ebe9383cSRichard Henderson TCGv_i32 a, b; 1774ebe9383cSRichard Henderson 1775ebe9383cSRichard Henderson nullify_over(ctx); 1776ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1777ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1778ebe9383cSRichard Henderson 1779ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1780ebe9383cSRichard Henderson 1781ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1782ebe9383cSRichard Henderson save_frw_i32(rt, a); 1783ebe9383cSRichard Henderson tcg_temp_free_i32(a); 17841ca74648SRichard Henderson return nullify_end(ctx); 1785ebe9383cSRichard Henderson } 1786ebe9383cSRichard Henderson 17871ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1788ebe9383cSRichard Henderson unsigned ra, unsigned rb, 178931234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1790ebe9383cSRichard Henderson { 1791ebe9383cSRichard Henderson TCGv_i64 a, b; 1792ebe9383cSRichard Henderson 1793ebe9383cSRichard Henderson nullify_over(ctx); 1794ebe9383cSRichard Henderson a = load_frd0(ra); 1795ebe9383cSRichard Henderson b = load_frd0(rb); 1796ebe9383cSRichard Henderson 1797ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1798ebe9383cSRichard Henderson 1799ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1800ebe9383cSRichard Henderson save_frd(rt, a); 1801ebe9383cSRichard Henderson tcg_temp_free_i64(a); 18021ca74648SRichard Henderson return nullify_end(ctx); 1803ebe9383cSRichard Henderson } 1804ebe9383cSRichard Henderson 180598cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 180698cd9ca7SRichard Henderson have already had nullification handled. */ 180701afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 180898cd9ca7SRichard Henderson unsigned link, bool is_n) 180998cd9ca7SRichard Henderson { 181098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 181198cd9ca7SRichard Henderson if (link != 0) { 181298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181398cd9ca7SRichard Henderson } 181498cd9ca7SRichard Henderson ctx->iaoq_n = dest; 181598cd9ca7SRichard Henderson if (is_n) { 181698cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 181798cd9ca7SRichard Henderson } 181898cd9ca7SRichard Henderson } else { 181998cd9ca7SRichard Henderson nullify_over(ctx); 182098cd9ca7SRichard Henderson 182198cd9ca7SRichard Henderson if (link != 0) { 182298cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182398cd9ca7SRichard Henderson } 182498cd9ca7SRichard Henderson 182598cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 182698cd9ca7SRichard Henderson nullify_set(ctx, 0); 182798cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 182898cd9ca7SRichard Henderson } else { 182998cd9ca7SRichard Henderson nullify_set(ctx, is_n); 183098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 183198cd9ca7SRichard Henderson } 183298cd9ca7SRichard Henderson 183331234768SRichard Henderson nullify_end(ctx); 183498cd9ca7SRichard Henderson 183598cd9ca7SRichard Henderson nullify_set(ctx, 0); 183698cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 183731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 183898cd9ca7SRichard Henderson } 183901afb7beSRichard Henderson return true; 184098cd9ca7SRichard Henderson } 184198cd9ca7SRichard Henderson 184298cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 184398cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 184401afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 184598cd9ca7SRichard Henderson DisasCond *cond) 184698cd9ca7SRichard Henderson { 1847eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 184898cd9ca7SRichard Henderson TCGLabel *taken = NULL; 184998cd9ca7SRichard Henderson TCGCond c = cond->c; 185098cd9ca7SRichard Henderson bool n; 185198cd9ca7SRichard Henderson 185298cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 185398cd9ca7SRichard Henderson 185498cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 185598cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 185601afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 185798cd9ca7SRichard Henderson } 185898cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 185901afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 186098cd9ca7SRichard Henderson } 186198cd9ca7SRichard Henderson 186298cd9ca7SRichard Henderson taken = gen_new_label(); 186398cd9ca7SRichard Henderson cond_prep(cond); 1864eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 186598cd9ca7SRichard Henderson cond_free(cond); 186698cd9ca7SRichard Henderson 186798cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 186898cd9ca7SRichard Henderson n = is_n && disp < 0; 186998cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 187098cd9ca7SRichard Henderson nullify_set(ctx, 0); 1871a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 187298cd9ca7SRichard Henderson } else { 187398cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 187498cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187598cd9ca7SRichard Henderson ctx->null_lab = NULL; 187698cd9ca7SRichard Henderson } 187798cd9ca7SRichard Henderson nullify_set(ctx, n); 1878c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1879c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1880c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1881c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1882c301f34eSRichard Henderson } 1883a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 188498cd9ca7SRichard Henderson } 188598cd9ca7SRichard Henderson 188698cd9ca7SRichard Henderson gen_set_label(taken); 188798cd9ca7SRichard Henderson 188898cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 188998cd9ca7SRichard Henderson n = is_n && disp >= 0; 189098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 189198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1892a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 189398cd9ca7SRichard Henderson } else { 189498cd9ca7SRichard Henderson nullify_set(ctx, n); 1895a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 189698cd9ca7SRichard Henderson } 189798cd9ca7SRichard Henderson 189898cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 189998cd9ca7SRichard Henderson if (ctx->null_lab) { 190098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190198cd9ca7SRichard Henderson ctx->null_lab = NULL; 190231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 190398cd9ca7SRichard Henderson } else { 190431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 190598cd9ca7SRichard Henderson } 190601afb7beSRichard Henderson return true; 190798cd9ca7SRichard Henderson } 190898cd9ca7SRichard Henderson 190998cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 191098cd9ca7SRichard Henderson nullification of the branch itself. */ 191101afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 191298cd9ca7SRichard Henderson unsigned link, bool is_n) 191398cd9ca7SRichard Henderson { 1914eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 191598cd9ca7SRichard Henderson TCGCond c; 191698cd9ca7SRichard Henderson 191798cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 191898cd9ca7SRichard Henderson 191998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 192098cd9ca7SRichard Henderson if (link != 0) { 192198cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 192298cd9ca7SRichard Henderson } 192398cd9ca7SRichard Henderson next = get_temp(ctx); 1924eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 192598cd9ca7SRichard Henderson if (is_n) { 1926c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1927c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1928c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1929c301f34eSRichard Henderson nullify_set(ctx, 0); 193031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 193101afb7beSRichard Henderson return true; 1932c301f34eSRichard Henderson } 193398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 193498cd9ca7SRichard Henderson } 1935c301f34eSRichard Henderson ctx->iaoq_n = -1; 1936c301f34eSRichard Henderson ctx->iaoq_n_var = next; 193798cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 193898cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 193998cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19404137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 194198cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 194298cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 194398cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 194498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 194598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 194698cd9ca7SRichard Henderson 194798cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 194898cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 194998cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1950eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1951eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 195298cd9ca7SRichard Henderson 195398cd9ca7SRichard Henderson nullify_over(ctx); 195498cd9ca7SRichard Henderson if (link != 0) { 1955eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 195698cd9ca7SRichard Henderson } 19577f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 195801afb7beSRichard Henderson return nullify_end(ctx); 195998cd9ca7SRichard Henderson } else { 196098cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 196198cd9ca7SRichard Henderson c = ctx->null_cond.c; 196298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 196398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 196498cd9ca7SRichard Henderson 196598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 196698cd9ca7SRichard Henderson next = get_temp(ctx); 196798cd9ca7SRichard Henderson 196898cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1969eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 197098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 197198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 197298cd9ca7SRichard Henderson 197398cd9ca7SRichard Henderson if (link != 0) { 1974eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 197598cd9ca7SRichard Henderson } 197698cd9ca7SRichard Henderson 197798cd9ca7SRichard Henderson if (is_n) { 197898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 197998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 198098cd9ca7SRichard Henderson to the branch. */ 1981eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 198298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 198398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 198498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 198598cd9ca7SRichard Henderson } else { 198698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 198798cd9ca7SRichard Henderson } 198898cd9ca7SRichard Henderson } 198901afb7beSRichard Henderson return true; 199098cd9ca7SRichard Henderson } 199198cd9ca7SRichard Henderson 1992660eefe1SRichard Henderson /* Implement 1993660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1994660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1995660eefe1SRichard Henderson * else 1996660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1997660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1998660eefe1SRichard Henderson */ 1999660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2000660eefe1SRichard Henderson { 2001660eefe1SRichard Henderson TCGv_reg dest; 2002660eefe1SRichard Henderson switch (ctx->privilege) { 2003660eefe1SRichard Henderson case 0: 2004660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2005660eefe1SRichard Henderson return offset; 2006660eefe1SRichard Henderson case 3: 2007993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2008660eefe1SRichard Henderson dest = get_temp(ctx); 2009660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2010660eefe1SRichard Henderson break; 2011660eefe1SRichard Henderson default: 2012993119feSRichard Henderson dest = get_temp(ctx); 2013660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2014660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2015660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2016660eefe1SRichard Henderson break; 2017660eefe1SRichard Henderson } 2018660eefe1SRichard Henderson return dest; 2019660eefe1SRichard Henderson } 2020660eefe1SRichard Henderson 2021ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20227ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20237ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20247ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20257ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20267ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20277ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20287ad439dfSRichard Henderson aforementioned BE. */ 202931234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20307ad439dfSRichard Henderson { 20317ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20327ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20337ad439dfSRichard Henderson next insn within the privilaged page. */ 20347ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20357ad439dfSRichard Henderson case TCG_COND_NEVER: 20367ad439dfSRichard Henderson break; 20377ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2038eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20397ad439dfSRichard Henderson goto do_sigill; 20407ad439dfSRichard Henderson default: 20417ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20427ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20437ad439dfSRichard Henderson g_assert_not_reached(); 20447ad439dfSRichard Henderson } 20457ad439dfSRichard Henderson 20467ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20477ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20487ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20497ad439dfSRichard Henderson under such conditions. */ 20507ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20517ad439dfSRichard Henderson goto do_sigill; 20527ad439dfSRichard Henderson } 20537ad439dfSRichard Henderson 2054ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20557ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20562986721dSRichard Henderson gen_excp_1(EXCP_IMP); 205731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 205831234768SRichard Henderson break; 20597ad439dfSRichard Henderson 20607ad439dfSRichard Henderson case 0xb0: /* LWS */ 20617ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 206231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206331234768SRichard Henderson break; 20647ad439dfSRichard Henderson 20657ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 206635136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 2067ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 2068eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 206931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 207031234768SRichard Henderson break; 20717ad439dfSRichard Henderson 20727ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20737ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 207431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 207531234768SRichard Henderson break; 20767ad439dfSRichard Henderson 20777ad439dfSRichard Henderson default: 20787ad439dfSRichard Henderson do_sigill: 20792986721dSRichard Henderson gen_excp_1(EXCP_ILL); 208031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 208131234768SRichard Henderson break; 20827ad439dfSRichard Henderson } 20837ad439dfSRichard Henderson } 2084ba1d0b44SRichard Henderson #endif 20857ad439dfSRichard Henderson 2086deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2087b2167459SRichard Henderson { 2088b2167459SRichard Henderson cond_free(&ctx->null_cond); 208931234768SRichard Henderson return true; 2090b2167459SRichard Henderson } 2091b2167459SRichard Henderson 209240f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 209398a9cb79SRichard Henderson { 209431234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 209598a9cb79SRichard Henderson } 209698a9cb79SRichard Henderson 2097e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 209898a9cb79SRichard Henderson { 209998a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 210098a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 210198a9cb79SRichard Henderson 210298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 210331234768SRichard Henderson return true; 210498a9cb79SRichard Henderson } 210598a9cb79SRichard Henderson 2106c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 210798a9cb79SRichard Henderson { 2108c603e14aSRichard Henderson unsigned rt = a->t; 2109eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2110eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 211198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 211298a9cb79SRichard Henderson 211398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211431234768SRichard Henderson return true; 211598a9cb79SRichard Henderson } 211698a9cb79SRichard Henderson 2117c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 211898a9cb79SRichard Henderson { 2119c603e14aSRichard Henderson unsigned rt = a->t; 2120c603e14aSRichard Henderson unsigned rs = a->sp; 212133423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 212233423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 212398a9cb79SRichard Henderson 212433423472SRichard Henderson load_spr(ctx, t0, rs); 212533423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 212633423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 212733423472SRichard Henderson 212833423472SRichard Henderson save_gpr(ctx, rt, t1); 212933423472SRichard Henderson tcg_temp_free(t1); 213033423472SRichard Henderson tcg_temp_free_i64(t0); 213198a9cb79SRichard Henderson 213298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213331234768SRichard Henderson return true; 213498a9cb79SRichard Henderson } 213598a9cb79SRichard Henderson 2136c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 213798a9cb79SRichard Henderson { 2138c603e14aSRichard Henderson unsigned rt = a->t; 2139c603e14aSRichard Henderson unsigned ctl = a->r; 2140eaa3783bSRichard Henderson TCGv_reg tmp; 214198a9cb79SRichard Henderson 214298a9cb79SRichard Henderson switch (ctl) { 214335136a77SRichard Henderson case CR_SAR: 214498a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2145c603e14aSRichard Henderson if (a->e == 0) { 214698a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 214798a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2148eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 214998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 215035136a77SRichard Henderson goto done; 215198a9cb79SRichard Henderson } 215298a9cb79SRichard Henderson #endif 215398a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 215435136a77SRichard Henderson goto done; 215535136a77SRichard Henderson case CR_IT: /* Interval Timer */ 215635136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 215735136a77SRichard Henderson nullify_over(ctx); 215898a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 215984b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 216049c29d6cSRichard Henderson gen_io_start(); 216149c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 216349c29d6cSRichard Henderson } else { 216449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216549c29d6cSRichard Henderson } 216698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 216731234768SRichard Henderson return nullify_end(ctx); 216898a9cb79SRichard Henderson case 26: 216998a9cb79SRichard Henderson case 27: 217098a9cb79SRichard Henderson break; 217198a9cb79SRichard Henderson default: 217298a9cb79SRichard Henderson /* All other control registers are privileged. */ 217335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 217435136a77SRichard Henderson break; 217598a9cb79SRichard Henderson } 217698a9cb79SRichard Henderson 217735136a77SRichard Henderson tmp = get_temp(ctx); 217835136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 217935136a77SRichard Henderson save_gpr(ctx, rt, tmp); 218035136a77SRichard Henderson 218135136a77SRichard Henderson done: 218298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218331234768SRichard Henderson return true; 218498a9cb79SRichard Henderson } 218598a9cb79SRichard Henderson 2186c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 218733423472SRichard Henderson { 2188c603e14aSRichard Henderson unsigned rr = a->r; 2189c603e14aSRichard Henderson unsigned rs = a->sp; 219033423472SRichard Henderson TCGv_i64 t64; 219133423472SRichard Henderson 219233423472SRichard Henderson if (rs >= 5) { 219333423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 219433423472SRichard Henderson } 219533423472SRichard Henderson nullify_over(ctx); 219633423472SRichard Henderson 219733423472SRichard Henderson t64 = tcg_temp_new_i64(); 219833423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 219933423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 220033423472SRichard Henderson 220133423472SRichard Henderson if (rs >= 4) { 220233423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2203494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 220433423472SRichard Henderson } else { 220533423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 220633423472SRichard Henderson } 220733423472SRichard Henderson tcg_temp_free_i64(t64); 220833423472SRichard Henderson 220931234768SRichard Henderson return nullify_end(ctx); 221033423472SRichard Henderson } 221133423472SRichard Henderson 2212c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 221398a9cb79SRichard Henderson { 2214c603e14aSRichard Henderson unsigned ctl = a->t; 22154845f015SSven Schnelle TCGv_reg reg; 2216eaa3783bSRichard Henderson TCGv_reg tmp; 221798a9cb79SRichard Henderson 221835136a77SRichard Henderson if (ctl == CR_SAR) { 22194845f015SSven Schnelle reg = load_gpr(ctx, a->r); 222098a9cb79SRichard Henderson tmp = tcg_temp_new(); 222135136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 222298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 222398a9cb79SRichard Henderson tcg_temp_free(tmp); 222498a9cb79SRichard Henderson 222598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222631234768SRichard Henderson return true; 222798a9cb79SRichard Henderson } 222898a9cb79SRichard Henderson 222935136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 223035136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 223135136a77SRichard Henderson 2232c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 223335136a77SRichard Henderson nullify_over(ctx); 22344845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22354845f015SSven Schnelle 223635136a77SRichard Henderson switch (ctl) { 223735136a77SRichard Henderson case CR_IT: 223849c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 223935136a77SRichard Henderson break; 22404f5f2548SRichard Henderson case CR_EIRR: 22414f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 22424f5f2548SRichard Henderson break; 22434f5f2548SRichard Henderson case CR_EIEM: 22444f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 224531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22464f5f2548SRichard Henderson break; 22474f5f2548SRichard Henderson 224835136a77SRichard Henderson case CR_IIASQ: 224935136a77SRichard Henderson case CR_IIAOQ: 225035136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 225135136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 225235136a77SRichard Henderson tmp = get_temp(ctx); 225335136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 225435136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225535136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 225635136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 225735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 225835136a77SRichard Henderson break; 225935136a77SRichard Henderson 2260d5de20bdSSven Schnelle case CR_PID1: 2261d5de20bdSSven Schnelle case CR_PID2: 2262d5de20bdSSven Schnelle case CR_PID3: 2263d5de20bdSSven Schnelle case CR_PID4: 2264d5de20bdSSven Schnelle tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2265d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2266d5de20bdSSven Schnelle gen_helper_change_prot_id(cpu_env); 2267d5de20bdSSven Schnelle #endif 2268d5de20bdSSven Schnelle break; 2269d5de20bdSSven Schnelle 227035136a77SRichard Henderson default: 227135136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 227235136a77SRichard Henderson break; 227335136a77SRichard Henderson } 227431234768SRichard Henderson return nullify_end(ctx); 22754f5f2548SRichard Henderson #endif 227635136a77SRichard Henderson } 227735136a77SRichard Henderson 2278c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 227998a9cb79SRichard Henderson { 2280eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 228198a9cb79SRichard Henderson 2282c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2283eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 228498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 228598a9cb79SRichard Henderson tcg_temp_free(tmp); 228698a9cb79SRichard Henderson 228798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 228831234768SRichard Henderson return true; 228998a9cb79SRichard Henderson } 229098a9cb79SRichard Henderson 2291e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 229298a9cb79SRichard Henderson { 2293e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 229498a9cb79SRichard Henderson 22952330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22962330504cSHelge Deller /* We don't implement space registers in user mode. */ 2297eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 22982330504cSHelge Deller #else 22992330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 23002330504cSHelge Deller 2301e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 23022330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 23032330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 23042330504cSHelge Deller 23052330504cSHelge Deller tcg_temp_free_i64(t0); 23062330504cSHelge Deller #endif 2307e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 230898a9cb79SRichard Henderson 230998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 231031234768SRichard Henderson return true; 231198a9cb79SRichard Henderson } 231298a9cb79SRichard Henderson 2313e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2314e36f27efSRichard Henderson { 2315e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2316e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2317e1b5a5edSRichard Henderson TCGv_reg tmp; 2318e1b5a5edSRichard Henderson 2319e1b5a5edSRichard Henderson nullify_over(ctx); 2320e1b5a5edSRichard Henderson 2321e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2322e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2323e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2324e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2325e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2326e1b5a5edSRichard Henderson 2327e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 232831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232931234768SRichard Henderson return nullify_end(ctx); 2330e36f27efSRichard Henderson #endif 2331e1b5a5edSRichard Henderson } 2332e1b5a5edSRichard Henderson 2333e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2334e1b5a5edSRichard Henderson { 2335e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2336e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2337e1b5a5edSRichard Henderson TCGv_reg tmp; 2338e1b5a5edSRichard Henderson 2339e1b5a5edSRichard Henderson nullify_over(ctx); 2340e1b5a5edSRichard Henderson 2341e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2342e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2343e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2344e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2345e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2346e1b5a5edSRichard Henderson 2347e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 234831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234931234768SRichard Henderson return nullify_end(ctx); 2350e36f27efSRichard Henderson #endif 2351e1b5a5edSRichard Henderson } 2352e1b5a5edSRichard Henderson 2353c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2354e1b5a5edSRichard Henderson { 2355e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2356c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2357c603e14aSRichard Henderson TCGv_reg tmp, reg; 2358e1b5a5edSRichard Henderson nullify_over(ctx); 2359e1b5a5edSRichard Henderson 2360c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2361e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2362e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2363e1b5a5edSRichard Henderson 2364e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 236531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 236631234768SRichard Henderson return nullify_end(ctx); 2367c603e14aSRichard Henderson #endif 2368e1b5a5edSRichard Henderson } 2369f49b3537SRichard Henderson 2370e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2371f49b3537SRichard Henderson { 2372f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2373e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2374f49b3537SRichard Henderson nullify_over(ctx); 2375f49b3537SRichard Henderson 2376e36f27efSRichard Henderson if (rfi_r) { 2377f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2378f49b3537SRichard Henderson } else { 2379f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2380f49b3537SRichard Henderson } 238131234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2382f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2383f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2384f49b3537SRichard Henderson } else { 238507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2386f49b3537SRichard Henderson } 238731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2388f49b3537SRichard Henderson 238931234768SRichard Henderson return nullify_end(ctx); 2390e36f27efSRichard Henderson #endif 2391f49b3537SRichard Henderson } 23926210db05SHelge Deller 2393e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2394e36f27efSRichard Henderson { 2395e36f27efSRichard Henderson return do_rfi(ctx, false); 2396e36f27efSRichard Henderson } 2397e36f27efSRichard Henderson 2398e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2399e36f27efSRichard Henderson { 2400e36f27efSRichard Henderson return do_rfi(ctx, true); 2401e36f27efSRichard Henderson } 2402e36f27efSRichard Henderson 240396927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 24046210db05SHelge Deller { 24056210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 240696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24076210db05SHelge Deller nullify_over(ctx); 24086210db05SHelge Deller gen_helper_halt(cpu_env); 240931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 241031234768SRichard Henderson return nullify_end(ctx); 241196927adbSRichard Henderson #endif 24126210db05SHelge Deller } 241396927adbSRichard Henderson 241496927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 241596927adbSRichard Henderson { 241696927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 241796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 241896927adbSRichard Henderson nullify_over(ctx); 241996927adbSRichard Henderson gen_helper_reset(cpu_env); 242096927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 242196927adbSRichard Henderson return nullify_end(ctx); 242296927adbSRichard Henderson #endif 242396927adbSRichard Henderson } 2424e1b5a5edSRichard Henderson 2425deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 242698a9cb79SRichard Henderson { 2427deee69a1SRichard Henderson if (a->m) { 2428deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2429deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2430deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 243198a9cb79SRichard Henderson 243298a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2433eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2434deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2435deee69a1SRichard Henderson } 243698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 243731234768SRichard Henderson return true; 243898a9cb79SRichard Henderson } 243998a9cb79SRichard Henderson 2440deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 244198a9cb79SRichard Henderson { 244286f8d05fSRichard Henderson TCGv_reg dest, ofs; 2443eed14219SRichard Henderson TCGv_i32 level, want; 244486f8d05fSRichard Henderson TCGv_tl addr; 244598a9cb79SRichard Henderson 244698a9cb79SRichard Henderson nullify_over(ctx); 244798a9cb79SRichard Henderson 2448deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2449deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2450eed14219SRichard Henderson 2451deee69a1SRichard Henderson if (a->imm) { 2452deee69a1SRichard Henderson level = tcg_const_i32(a->ri); 245398a9cb79SRichard Henderson } else { 2454eed14219SRichard Henderson level = tcg_temp_new_i32(); 2455deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2456eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 245798a9cb79SRichard Henderson } 2458deee69a1SRichard Henderson want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); 2459eed14219SRichard Henderson 2460eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2461eed14219SRichard Henderson 2462eed14219SRichard Henderson tcg_temp_free_i32(want); 2463eed14219SRichard Henderson tcg_temp_free_i32(level); 2464eed14219SRichard Henderson 2465deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 246631234768SRichard Henderson return nullify_end(ctx); 246798a9cb79SRichard Henderson } 246898a9cb79SRichard Henderson 2469deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24708d6ae7fbSRichard Henderson { 2471deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2472deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24738d6ae7fbSRichard Henderson TCGv_tl addr; 24748d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24758d6ae7fbSRichard Henderson 24768d6ae7fbSRichard Henderson nullify_over(ctx); 24778d6ae7fbSRichard Henderson 2478deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2479deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2480deee69a1SRichard Henderson if (a->addr) { 24818d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24828d6ae7fbSRichard Henderson } else { 24838d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24848d6ae7fbSRichard Henderson } 24858d6ae7fbSRichard Henderson 248632dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 248732dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 248831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 248931234768SRichard Henderson } 249031234768SRichard Henderson return nullify_end(ctx); 2491deee69a1SRichard Henderson #endif 24928d6ae7fbSRichard Henderson } 249363300a00SRichard Henderson 2494deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 249563300a00SRichard Henderson { 2496deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2497deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 249863300a00SRichard Henderson TCGv_tl addr; 249963300a00SRichard Henderson TCGv_reg ofs; 250063300a00SRichard Henderson 250163300a00SRichard Henderson nullify_over(ctx); 250263300a00SRichard Henderson 2503deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2504deee69a1SRichard Henderson if (a->m) { 2505deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 250663300a00SRichard Henderson } 2507deee69a1SRichard Henderson if (a->local) { 250863300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 250963300a00SRichard Henderson } else { 251063300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 251163300a00SRichard Henderson } 251263300a00SRichard Henderson 251363300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 251432dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 251531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 251631234768SRichard Henderson } 251731234768SRichard Henderson return nullify_end(ctx); 2518deee69a1SRichard Henderson #endif 251963300a00SRichard Henderson } 25202dfcca9fSRichard Henderson 25216797c315SNick Hudson /* 25226797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25236797c315SNick Hudson * See 25246797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25256797c315SNick Hudson * page 13-9 (195/206) 25266797c315SNick Hudson */ 25276797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25286797c315SNick Hudson { 25296797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25306797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25316797c315SNick Hudson TCGv_tl addr, atl, stl; 25326797c315SNick Hudson TCGv_reg reg; 25336797c315SNick Hudson 25346797c315SNick Hudson nullify_over(ctx); 25356797c315SNick Hudson 25366797c315SNick Hudson /* 25376797c315SNick Hudson * FIXME: 25386797c315SNick Hudson * if (not (pcxl or pcxl2)) 25396797c315SNick Hudson * return gen_illegal(ctx); 25406797c315SNick Hudson * 25416797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25426797c315SNick Hudson */ 25436797c315SNick Hudson 25446797c315SNick Hudson atl = tcg_temp_new_tl(); 25456797c315SNick Hudson stl = tcg_temp_new_tl(); 25466797c315SNick Hudson addr = tcg_temp_new_tl(); 25476797c315SNick Hudson 25486797c315SNick Hudson tcg_gen_ld32u_i64(stl, cpu_env, 25496797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25506797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 25516797c315SNick Hudson tcg_gen_ld32u_i64(atl, cpu_env, 25526797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25536797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25546797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25556797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25566797c315SNick Hudson tcg_temp_free_tl(atl); 25576797c315SNick Hudson tcg_temp_free_tl(stl); 25586797c315SNick Hudson 25596797c315SNick Hudson reg = load_gpr(ctx, a->r); 25606797c315SNick Hudson if (a->addr) { 25616797c315SNick Hudson gen_helper_itlba(cpu_env, addr, reg); 25626797c315SNick Hudson } else { 25636797c315SNick Hudson gen_helper_itlbp(cpu_env, addr, reg); 25646797c315SNick Hudson } 25656797c315SNick Hudson tcg_temp_free_tl(addr); 25666797c315SNick Hudson 25676797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25686797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25696797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25706797c315SNick Hudson } 25716797c315SNick Hudson return nullify_end(ctx); 25726797c315SNick Hudson #endif 25736797c315SNick Hudson } 25746797c315SNick Hudson 2575deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25762dfcca9fSRichard Henderson { 2577deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2578deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25792dfcca9fSRichard Henderson TCGv_tl vaddr; 25802dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25812dfcca9fSRichard Henderson 25822dfcca9fSRichard Henderson nullify_over(ctx); 25832dfcca9fSRichard Henderson 2584deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25852dfcca9fSRichard Henderson 25862dfcca9fSRichard Henderson paddr = tcg_temp_new(); 25872dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 25882dfcca9fSRichard Henderson 25892dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2590deee69a1SRichard Henderson if (a->m) { 2591deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25922dfcca9fSRichard Henderson } 2593deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25942dfcca9fSRichard Henderson tcg_temp_free(paddr); 25952dfcca9fSRichard Henderson 259631234768SRichard Henderson return nullify_end(ctx); 2597deee69a1SRichard Henderson #endif 25982dfcca9fSRichard Henderson } 259943a97b81SRichard Henderson 2600deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 260143a97b81SRichard Henderson { 260243a97b81SRichard Henderson TCGv_reg ci; 260343a97b81SRichard Henderson 260443a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 260543a97b81SRichard Henderson 260643a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 260743a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 260843a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 260943a97b81SRichard Henderson since the entire address space is coherent. */ 261043a97b81SRichard Henderson ci = tcg_const_reg(0); 2611deee69a1SRichard Henderson save_gpr(ctx, a->t, ci); 261243a97b81SRichard Henderson tcg_temp_free(ci); 261343a97b81SRichard Henderson 261431234768SRichard Henderson cond_free(&ctx->null_cond); 261531234768SRichard Henderson return true; 261643a97b81SRichard Henderson } 261798a9cb79SRichard Henderson 26180c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2619b2167459SRichard Henderson { 26200c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2621b2167459SRichard Henderson } 2622b2167459SRichard Henderson 26230c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2624b2167459SRichard Henderson { 26250c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2626b2167459SRichard Henderson } 2627b2167459SRichard Henderson 26280c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2629b2167459SRichard Henderson { 26300c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2631b2167459SRichard Henderson } 2632b2167459SRichard Henderson 26330c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2634b2167459SRichard Henderson { 26350c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26360c982a28SRichard Henderson } 2637b2167459SRichard Henderson 26380c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 26390c982a28SRichard Henderson { 26400c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26410c982a28SRichard Henderson } 26420c982a28SRichard Henderson 26430c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 26440c982a28SRichard Henderson { 26450c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26460c982a28SRichard Henderson } 26470c982a28SRichard Henderson 26480c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 26490c982a28SRichard Henderson { 26500c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26510c982a28SRichard Henderson } 26520c982a28SRichard Henderson 26530c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26540c982a28SRichard Henderson { 26550c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26560c982a28SRichard Henderson } 26570c982a28SRichard Henderson 26580c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26590c982a28SRichard Henderson { 26600c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26610c982a28SRichard Henderson } 26620c982a28SRichard Henderson 26630c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26640c982a28SRichard Henderson { 26650c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26660c982a28SRichard Henderson } 26670c982a28SRichard Henderson 26680c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26690c982a28SRichard Henderson { 26700c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26710c982a28SRichard Henderson } 26720c982a28SRichard Henderson 26730c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26740c982a28SRichard Henderson { 26750c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26760c982a28SRichard Henderson } 26770c982a28SRichard Henderson 26780c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26790c982a28SRichard Henderson { 26800c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26810c982a28SRichard Henderson } 26820c982a28SRichard Henderson 26830c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26840c982a28SRichard Henderson { 26850c982a28SRichard Henderson if (a->cf == 0) { 26860c982a28SRichard Henderson unsigned r2 = a->r2; 26870c982a28SRichard Henderson unsigned r1 = a->r1; 26880c982a28SRichard Henderson unsigned rt = a->t; 26890c982a28SRichard Henderson 26907aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26917aee8189SRichard Henderson cond_free(&ctx->null_cond); 26927aee8189SRichard Henderson return true; 26937aee8189SRichard Henderson } 26947aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2695b2167459SRichard Henderson if (r1 == 0) { 2696eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2697eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2698b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2699b2167459SRichard Henderson } else { 2700b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2701b2167459SRichard Henderson } 2702b2167459SRichard Henderson cond_free(&ctx->null_cond); 270331234768SRichard Henderson return true; 2704b2167459SRichard Henderson } 27057aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27067aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27077aee8189SRichard Henderson * 27087aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27097aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27107aee8189SRichard Henderson * currently implemented as idle. 27117aee8189SRichard Henderson */ 27127aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27137aee8189SRichard Henderson TCGv_i32 tmp; 27147aee8189SRichard Henderson 27157aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27167aee8189SRichard Henderson until the next timer interrupt. */ 27177aee8189SRichard Henderson nullify_over(ctx); 27187aee8189SRichard Henderson 27197aee8189SRichard Henderson /* Advance the instruction queue. */ 27207aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 27217aee8189SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27227aee8189SRichard Henderson nullify_set(ctx, 0); 27237aee8189SRichard Henderson 27247aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 27257aee8189SRichard Henderson tmp = tcg_const_i32(1); 27267aee8189SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 27277aee8189SRichard Henderson offsetof(CPUState, halted)); 27287aee8189SRichard Henderson tcg_temp_free_i32(tmp); 27297aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27307aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27317aee8189SRichard Henderson 27327aee8189SRichard Henderson return nullify_end(ctx); 27337aee8189SRichard Henderson } 27347aee8189SRichard Henderson #endif 27357aee8189SRichard Henderson } 27360c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 27377aee8189SRichard Henderson } 2738b2167459SRichard Henderson 27390c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2740b2167459SRichard Henderson { 27410c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 27420c982a28SRichard Henderson } 27430c982a28SRichard Henderson 27440c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 27450c982a28SRichard Henderson { 2746eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2747b2167459SRichard Henderson 27480c982a28SRichard Henderson if (a->cf) { 2749b2167459SRichard Henderson nullify_over(ctx); 2750b2167459SRichard Henderson } 27510c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27520c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27530c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 275431234768SRichard Henderson return nullify_end(ctx); 2755b2167459SRichard Henderson } 2756b2167459SRichard Henderson 27570c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2758b2167459SRichard Henderson { 2759eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2760b2167459SRichard Henderson 27610c982a28SRichard Henderson if (a->cf) { 2762b2167459SRichard Henderson nullify_over(ctx); 2763b2167459SRichard Henderson } 27640c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27650c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27660c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 276731234768SRichard Henderson return nullify_end(ctx); 2768b2167459SRichard Henderson } 2769b2167459SRichard Henderson 27700c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2771b2167459SRichard Henderson { 2772eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2773b2167459SRichard Henderson 27740c982a28SRichard Henderson if (a->cf) { 2775b2167459SRichard Henderson nullify_over(ctx); 2776b2167459SRichard Henderson } 27770c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27780c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2779b2167459SRichard Henderson tmp = get_temp(ctx); 2780eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27810c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 278231234768SRichard Henderson return nullify_end(ctx); 2783b2167459SRichard Henderson } 2784b2167459SRichard Henderson 27850c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2786b2167459SRichard Henderson { 27870c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27880c982a28SRichard Henderson } 27890c982a28SRichard Henderson 27900c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27910c982a28SRichard Henderson { 27920c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27930c982a28SRichard Henderson } 27940c982a28SRichard Henderson 27950c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27960c982a28SRichard Henderson { 2797eaa3783bSRichard Henderson TCGv_reg tmp; 2798b2167459SRichard Henderson 2799b2167459SRichard Henderson nullify_over(ctx); 2800b2167459SRichard Henderson 2801b2167459SRichard Henderson tmp = get_temp(ctx); 2802eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2803b2167459SRichard Henderson if (!is_i) { 2804eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2805b2167459SRichard Henderson } 2806eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2807eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 280860e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2809eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 281031234768SRichard Henderson return nullify_end(ctx); 2811b2167459SRichard Henderson } 2812b2167459SRichard Henderson 28130c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2814b2167459SRichard Henderson { 28150c982a28SRichard Henderson return do_dcor(ctx, a, false); 28160c982a28SRichard Henderson } 28170c982a28SRichard Henderson 28180c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 28190c982a28SRichard Henderson { 28200c982a28SRichard Henderson return do_dcor(ctx, a, true); 28210c982a28SRichard Henderson } 28220c982a28SRichard Henderson 28230c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28240c982a28SRichard Henderson { 2825eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2826b2167459SRichard Henderson 2827b2167459SRichard Henderson nullify_over(ctx); 2828b2167459SRichard Henderson 28290c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28300c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2831b2167459SRichard Henderson 2832b2167459SRichard Henderson add1 = tcg_temp_new(); 2833b2167459SRichard Henderson add2 = tcg_temp_new(); 2834b2167459SRichard Henderson addc = tcg_temp_new(); 2835b2167459SRichard Henderson dest = tcg_temp_new(); 2836eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2837b2167459SRichard Henderson 2838b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2839eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2840eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2841b2167459SRichard Henderson 2842b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2843b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2844b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2845b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2846eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2847eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2848eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2849b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2850b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2851b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2852b2167459SRichard Henderson 2853b2167459SRichard Henderson tcg_temp_free(addc); 2854b2167459SRichard Henderson tcg_temp_free(zero); 2855b2167459SRichard Henderson 2856b2167459SRichard Henderson /* Write back the result register. */ 28570c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2858b2167459SRichard Henderson 2859b2167459SRichard Henderson /* Write back PSW[CB]. */ 2860eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2861eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2862b2167459SRichard Henderson 2863b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2864eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2865eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2866b2167459SRichard Henderson 2867b2167459SRichard Henderson /* Install the new nullification. */ 28680c982a28SRichard Henderson if (a->cf) { 2869eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2870b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2871b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2872b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2873b2167459SRichard Henderson } 28740c982a28SRichard Henderson ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); 2875b2167459SRichard Henderson } 2876b2167459SRichard Henderson 2877b2167459SRichard Henderson tcg_temp_free(add1); 2878b2167459SRichard Henderson tcg_temp_free(add2); 2879b2167459SRichard Henderson tcg_temp_free(dest); 2880b2167459SRichard Henderson 288131234768SRichard Henderson return nullify_end(ctx); 2882b2167459SRichard Henderson } 2883b2167459SRichard Henderson 28840588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2885b2167459SRichard Henderson { 28860588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28870588e061SRichard Henderson } 28880588e061SRichard Henderson 28890588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28900588e061SRichard Henderson { 28910588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28920588e061SRichard Henderson } 28930588e061SRichard Henderson 28940588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28950588e061SRichard Henderson { 28960588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28970588e061SRichard Henderson } 28980588e061SRichard Henderson 28990588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29000588e061SRichard Henderson { 29010588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29020588e061SRichard Henderson } 29030588e061SRichard Henderson 29040588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29050588e061SRichard Henderson { 29060588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29070588e061SRichard Henderson } 29080588e061SRichard Henderson 29090588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29100588e061SRichard Henderson { 29110588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29120588e061SRichard Henderson } 29130588e061SRichard Henderson 29140588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 29150588e061SRichard Henderson { 2916eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2917b2167459SRichard Henderson 29180588e061SRichard Henderson if (a->cf) { 2919b2167459SRichard Henderson nullify_over(ctx); 2920b2167459SRichard Henderson } 2921b2167459SRichard Henderson 29220588e061SRichard Henderson tcg_im = load_const(ctx, a->i); 29230588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 29240588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2925b2167459SRichard Henderson 292631234768SRichard Henderson return nullify_end(ctx); 2927b2167459SRichard Henderson } 2928b2167459SRichard Henderson 29291cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 293096d6407fSRichard Henderson { 29311cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 29321cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 293396d6407fSRichard Henderson } 293496d6407fSRichard Henderson 29351cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 293696d6407fSRichard Henderson { 29371cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 29381cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 293996d6407fSRichard Henderson } 294096d6407fSRichard Henderson 29411cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 294296d6407fSRichard Henderson { 2943b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 294486f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 294586f8d05fSRichard Henderson TCGv_tl addr; 294696d6407fSRichard Henderson 294796d6407fSRichard Henderson nullify_over(ctx); 294896d6407fSRichard Henderson 29491cd012a5SRichard Henderson if (a->m) { 295086f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 295186f8d05fSRichard Henderson we see the result of the load. */ 295296d6407fSRichard Henderson dest = get_temp(ctx); 295396d6407fSRichard Henderson } else { 29541cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 295596d6407fSRichard Henderson } 295696d6407fSRichard Henderson 29571cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29581cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2959b1af755cSRichard Henderson 2960b1af755cSRichard Henderson /* 2961b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2962b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2963b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2964b1af755cSRichard Henderson * 2965b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2966b1af755cSRichard Henderson * with the ,co completer. 2967b1af755cSRichard Henderson */ 2968b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2969b1af755cSRichard Henderson 2970eaa3783bSRichard Henderson zero = tcg_const_reg(0); 297186f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2972b1af755cSRichard Henderson tcg_temp_free(zero); 2973b1af755cSRichard Henderson 29741cd012a5SRichard Henderson if (a->m) { 29751cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 297696d6407fSRichard Henderson } 29771cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 297896d6407fSRichard Henderson 297931234768SRichard Henderson return nullify_end(ctx); 298096d6407fSRichard Henderson } 298196d6407fSRichard Henderson 29821cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 298396d6407fSRichard Henderson { 298486f8d05fSRichard Henderson TCGv_reg ofs, val; 298586f8d05fSRichard Henderson TCGv_tl addr; 298696d6407fSRichard Henderson 298796d6407fSRichard Henderson nullify_over(ctx); 298896d6407fSRichard Henderson 29891cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 299086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29911cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29921cd012a5SRichard Henderson if (a->a) { 2993f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2994f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2995f9f46db4SEmilio G. Cota } else { 299696d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2997f9f46db4SEmilio G. Cota } 2998f9f46db4SEmilio G. Cota } else { 2999f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3000f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 300196d6407fSRichard Henderson } else { 300296d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 300396d6407fSRichard Henderson } 3004f9f46db4SEmilio G. Cota } 30051cd012a5SRichard Henderson if (a->m) { 300686f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 30071cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 300896d6407fSRichard Henderson } 300996d6407fSRichard Henderson 301031234768SRichard Henderson return nullify_end(ctx); 301196d6407fSRichard Henderson } 301296d6407fSRichard Henderson 30131cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3014d0a851ccSRichard Henderson { 3015d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3016d0a851ccSRichard Henderson 3017d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3018d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30191cd012a5SRichard Henderson trans_ld(ctx, a); 3020d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 302131234768SRichard Henderson return true; 3022d0a851ccSRichard Henderson } 3023d0a851ccSRichard Henderson 30241cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3025d0a851ccSRichard Henderson { 3026d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3027d0a851ccSRichard Henderson 3028d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3029d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30301cd012a5SRichard Henderson trans_st(ctx, a); 3031d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 303231234768SRichard Henderson return true; 3033d0a851ccSRichard Henderson } 303495412a61SRichard Henderson 30350588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3036b2167459SRichard Henderson { 30370588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3038b2167459SRichard Henderson 30390588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 30400588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3041b2167459SRichard Henderson cond_free(&ctx->null_cond); 304231234768SRichard Henderson return true; 3043b2167459SRichard Henderson } 3044b2167459SRichard Henderson 30450588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3046b2167459SRichard Henderson { 30470588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3048eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3049b2167459SRichard Henderson 30500588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3051b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3052b2167459SRichard Henderson cond_free(&ctx->null_cond); 305331234768SRichard Henderson return true; 3054b2167459SRichard Henderson } 3055b2167459SRichard Henderson 30560588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3057b2167459SRichard Henderson { 30580588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3059b2167459SRichard Henderson 3060b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3061b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30620588e061SRichard Henderson if (a->b == 0) { 30630588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3064b2167459SRichard Henderson } else { 30650588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3066b2167459SRichard Henderson } 30670588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3068b2167459SRichard Henderson cond_free(&ctx->null_cond); 306931234768SRichard Henderson return true; 3070b2167459SRichard Henderson } 3071b2167459SRichard Henderson 307201afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 307301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 307498cd9ca7SRichard Henderson { 307501afb7beSRichard Henderson TCGv_reg dest, in2, sv; 307698cd9ca7SRichard Henderson DisasCond cond; 307798cd9ca7SRichard Henderson 307898cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 307998cd9ca7SRichard Henderson dest = get_temp(ctx); 308098cd9ca7SRichard Henderson 3081eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 308298cd9ca7SRichard Henderson 3083f764718dSRichard Henderson sv = NULL; 3084b47a4a02SSven Schnelle if (cond_need_sv(c)) { 308598cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 308698cd9ca7SRichard Henderson } 308798cd9ca7SRichard Henderson 308801afb7beSRichard Henderson cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); 308901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 309098cd9ca7SRichard Henderson } 309198cd9ca7SRichard Henderson 309201afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 309398cd9ca7SRichard Henderson { 309401afb7beSRichard Henderson nullify_over(ctx); 309501afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 309601afb7beSRichard Henderson } 309701afb7beSRichard Henderson 309801afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 309901afb7beSRichard Henderson { 310001afb7beSRichard Henderson nullify_over(ctx); 310101afb7beSRichard Henderson return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 310201afb7beSRichard Henderson } 310301afb7beSRichard Henderson 310401afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 310501afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 310601afb7beSRichard Henderson { 310701afb7beSRichard Henderson TCGv_reg dest, in2, sv, cb_msb; 310898cd9ca7SRichard Henderson DisasCond cond; 310998cd9ca7SRichard Henderson 311098cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 311143675d20SSven Schnelle dest = tcg_temp_new(); 3112f764718dSRichard Henderson sv = NULL; 3113f764718dSRichard Henderson cb_msb = NULL; 311498cd9ca7SRichard Henderson 3115b47a4a02SSven Schnelle if (cond_need_cb(c)) { 311698cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3117eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3118eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3119b47a4a02SSven Schnelle } else { 3120eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3121b47a4a02SSven Schnelle } 3122b47a4a02SSven Schnelle if (cond_need_sv(c)) { 312398cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 312498cd9ca7SRichard Henderson } 312598cd9ca7SRichard Henderson 312601afb7beSRichard Henderson cond = do_cond(c * 2 + f, dest, cb_msb, sv); 312743675d20SSven Schnelle save_gpr(ctx, r, dest); 312843675d20SSven Schnelle tcg_temp_free(dest); 312901afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 313098cd9ca7SRichard Henderson } 313198cd9ca7SRichard Henderson 313201afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 313398cd9ca7SRichard Henderson { 313401afb7beSRichard Henderson nullify_over(ctx); 313501afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 313601afb7beSRichard Henderson } 313701afb7beSRichard Henderson 313801afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 313901afb7beSRichard Henderson { 314001afb7beSRichard Henderson nullify_over(ctx); 314101afb7beSRichard Henderson return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); 314201afb7beSRichard Henderson } 314301afb7beSRichard Henderson 314401afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 314501afb7beSRichard Henderson { 3146eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 314798cd9ca7SRichard Henderson DisasCond cond; 314898cd9ca7SRichard Henderson 314998cd9ca7SRichard Henderson nullify_over(ctx); 315098cd9ca7SRichard Henderson 315198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 315201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 3153eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 315498cd9ca7SRichard Henderson 315501afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 315698cd9ca7SRichard Henderson tcg_temp_free(tmp); 315701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 315898cd9ca7SRichard Henderson } 315998cd9ca7SRichard Henderson 316001afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 316198cd9ca7SRichard Henderson { 316201afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 316301afb7beSRichard Henderson DisasCond cond; 316401afb7beSRichard Henderson 316501afb7beSRichard Henderson nullify_over(ctx); 316601afb7beSRichard Henderson 316701afb7beSRichard Henderson tmp = tcg_temp_new(); 316801afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 316901afb7beSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, a->p); 317001afb7beSRichard Henderson 317101afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 317201afb7beSRichard Henderson tcg_temp_free(tmp); 317301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 317401afb7beSRichard Henderson } 317501afb7beSRichard Henderson 317601afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 317701afb7beSRichard Henderson { 3178eaa3783bSRichard Henderson TCGv_reg dest; 317998cd9ca7SRichard Henderson DisasCond cond; 318098cd9ca7SRichard Henderson 318198cd9ca7SRichard Henderson nullify_over(ctx); 318298cd9ca7SRichard Henderson 318301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 318401afb7beSRichard Henderson if (a->r1 == 0) { 3185eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 318698cd9ca7SRichard Henderson } else { 318701afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 318898cd9ca7SRichard Henderson } 318998cd9ca7SRichard Henderson 319001afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 319101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 319201afb7beSRichard Henderson } 319301afb7beSRichard Henderson 319401afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 319501afb7beSRichard Henderson { 319601afb7beSRichard Henderson TCGv_reg dest; 319701afb7beSRichard Henderson DisasCond cond; 319801afb7beSRichard Henderson 319901afb7beSRichard Henderson nullify_over(ctx); 320001afb7beSRichard Henderson 320101afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 320201afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 320301afb7beSRichard Henderson 320401afb7beSRichard Henderson cond = do_sed_cond(a->c, dest); 320501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 320698cd9ca7SRichard Henderson } 320798cd9ca7SRichard Henderson 320830878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 32090b1347d2SRichard Henderson { 3210eaa3783bSRichard Henderson TCGv_reg dest; 32110b1347d2SRichard Henderson 321230878590SRichard Henderson if (a->c) { 32130b1347d2SRichard Henderson nullify_over(ctx); 32140b1347d2SRichard Henderson } 32150b1347d2SRichard Henderson 321630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 321730878590SRichard Henderson if (a->r1 == 0) { 321830878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3219eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 322030878590SRichard Henderson } else if (a->r1 == a->r2) { 32210b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 322230878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 32230b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3224eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32250b1347d2SRichard Henderson tcg_temp_free_i32(t32); 32260b1347d2SRichard Henderson } else { 32270b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 32280b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 32290b1347d2SRichard Henderson 323030878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3231eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 32320b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3233eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 32340b1347d2SRichard Henderson 32350b1347d2SRichard Henderson tcg_temp_free_i64(t); 32360b1347d2SRichard Henderson tcg_temp_free_i64(s); 32370b1347d2SRichard Henderson } 323830878590SRichard Henderson save_gpr(ctx, a->t, dest); 32390b1347d2SRichard Henderson 32400b1347d2SRichard Henderson /* Install the new nullification. */ 32410b1347d2SRichard Henderson cond_free(&ctx->null_cond); 324230878590SRichard Henderson if (a->c) { 324330878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32440b1347d2SRichard Henderson } 324531234768SRichard Henderson return nullify_end(ctx); 32460b1347d2SRichard Henderson } 32470b1347d2SRichard Henderson 324830878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 32490b1347d2SRichard Henderson { 325030878590SRichard Henderson unsigned sa = 31 - a->cpos; 3251eaa3783bSRichard Henderson TCGv_reg dest, t2; 32520b1347d2SRichard Henderson 325330878590SRichard Henderson if (a->c) { 32540b1347d2SRichard Henderson nullify_over(ctx); 32550b1347d2SRichard Henderson } 32560b1347d2SRichard Henderson 325730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325830878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 325930878590SRichard Henderson if (a->r1 == a->r2) { 32600b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3261eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32620b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3263eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32640b1347d2SRichard Henderson tcg_temp_free_i32(t32); 326530878590SRichard Henderson } else if (a->r1 == 0) { 3266eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 32670b1347d2SRichard Henderson } else { 3268eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3269eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 327030878590SRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); 32710b1347d2SRichard Henderson tcg_temp_free(t0); 32720b1347d2SRichard Henderson } 327330878590SRichard Henderson save_gpr(ctx, a->t, dest); 32740b1347d2SRichard Henderson 32750b1347d2SRichard Henderson /* Install the new nullification. */ 32760b1347d2SRichard Henderson cond_free(&ctx->null_cond); 327730878590SRichard Henderson if (a->c) { 327830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 32790b1347d2SRichard Henderson } 328031234768SRichard Henderson return nullify_end(ctx); 32810b1347d2SRichard Henderson } 32820b1347d2SRichard Henderson 328330878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32840b1347d2SRichard Henderson { 328530878590SRichard Henderson unsigned len = 32 - a->clen; 3286eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32870b1347d2SRichard Henderson 328830878590SRichard Henderson if (a->c) { 32890b1347d2SRichard Henderson nullify_over(ctx); 32900b1347d2SRichard Henderson } 32910b1347d2SRichard Henderson 329230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329330878590SRichard Henderson src = load_gpr(ctx, a->r); 32940b1347d2SRichard Henderson tmp = tcg_temp_new(); 32950b1347d2SRichard Henderson 32960b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3297eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 329830878590SRichard Henderson if (a->se) { 3299eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3300eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 33010b1347d2SRichard Henderson } else { 3302eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3303eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 33040b1347d2SRichard Henderson } 33050b1347d2SRichard Henderson tcg_temp_free(tmp); 330630878590SRichard Henderson save_gpr(ctx, a->t, dest); 33070b1347d2SRichard Henderson 33080b1347d2SRichard Henderson /* Install the new nullification. */ 33090b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331030878590SRichard Henderson if (a->c) { 331130878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33120b1347d2SRichard Henderson } 331331234768SRichard Henderson return nullify_end(ctx); 33140b1347d2SRichard Henderson } 33150b1347d2SRichard Henderson 331630878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 33170b1347d2SRichard Henderson { 331830878590SRichard Henderson unsigned len = 32 - a->clen; 331930878590SRichard Henderson unsigned cpos = 31 - a->pos; 3320eaa3783bSRichard Henderson TCGv_reg dest, src; 33210b1347d2SRichard Henderson 332230878590SRichard Henderson if (a->c) { 33230b1347d2SRichard Henderson nullify_over(ctx); 33240b1347d2SRichard Henderson } 33250b1347d2SRichard Henderson 332630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 332730878590SRichard Henderson src = load_gpr(ctx, a->r); 332830878590SRichard Henderson if (a->se) { 3329eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 33300b1347d2SRichard Henderson } else { 3331eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 33320b1347d2SRichard Henderson } 333330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33340b1347d2SRichard Henderson 33350b1347d2SRichard Henderson /* Install the new nullification. */ 33360b1347d2SRichard Henderson cond_free(&ctx->null_cond); 333730878590SRichard Henderson if (a->c) { 333830878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33390b1347d2SRichard Henderson } 334031234768SRichard Henderson return nullify_end(ctx); 33410b1347d2SRichard Henderson } 33420b1347d2SRichard Henderson 334330878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 33440b1347d2SRichard Henderson { 334530878590SRichard Henderson unsigned len = 32 - a->clen; 3346eaa3783bSRichard Henderson target_sreg mask0, mask1; 3347eaa3783bSRichard Henderson TCGv_reg dest; 33480b1347d2SRichard Henderson 334930878590SRichard Henderson if (a->c) { 33500b1347d2SRichard Henderson nullify_over(ctx); 33510b1347d2SRichard Henderson } 335230878590SRichard Henderson if (a->cpos + len > 32) { 335330878590SRichard Henderson len = 32 - a->cpos; 33540b1347d2SRichard Henderson } 33550b1347d2SRichard Henderson 335630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 335730878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 335830878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33590b1347d2SRichard Henderson 336030878590SRichard Henderson if (a->nz) { 336130878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33620b1347d2SRichard Henderson if (mask1 != -1) { 3363eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33640b1347d2SRichard Henderson src = dest; 33650b1347d2SRichard Henderson } 3366eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33670b1347d2SRichard Henderson } else { 3368eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33690b1347d2SRichard Henderson } 337030878590SRichard Henderson save_gpr(ctx, a->t, dest); 33710b1347d2SRichard Henderson 33720b1347d2SRichard Henderson /* Install the new nullification. */ 33730b1347d2SRichard Henderson cond_free(&ctx->null_cond); 337430878590SRichard Henderson if (a->c) { 337530878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 33760b1347d2SRichard Henderson } 337731234768SRichard Henderson return nullify_end(ctx); 33780b1347d2SRichard Henderson } 33790b1347d2SRichard Henderson 338030878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33810b1347d2SRichard Henderson { 338230878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 338330878590SRichard Henderson unsigned len = 32 - a->clen; 3384eaa3783bSRichard Henderson TCGv_reg dest, val; 33850b1347d2SRichard Henderson 338630878590SRichard Henderson if (a->c) { 33870b1347d2SRichard Henderson nullify_over(ctx); 33880b1347d2SRichard Henderson } 338930878590SRichard Henderson if (a->cpos + len > 32) { 339030878590SRichard Henderson len = 32 - a->cpos; 33910b1347d2SRichard Henderson } 33920b1347d2SRichard Henderson 339330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 339430878590SRichard Henderson val = load_gpr(ctx, a->r); 33950b1347d2SRichard Henderson if (rs == 0) { 339630878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 33970b1347d2SRichard Henderson } else { 339830878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 33990b1347d2SRichard Henderson } 340030878590SRichard Henderson save_gpr(ctx, a->t, dest); 34010b1347d2SRichard Henderson 34020b1347d2SRichard Henderson /* Install the new nullification. */ 34030b1347d2SRichard Henderson cond_free(&ctx->null_cond); 340430878590SRichard Henderson if (a->c) { 340530878590SRichard Henderson ctx->null_cond = do_sed_cond(a->c, dest); 34060b1347d2SRichard Henderson } 340731234768SRichard Henderson return nullify_end(ctx); 34080b1347d2SRichard Henderson } 34090b1347d2SRichard Henderson 341030878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 341130878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 34120b1347d2SRichard Henderson { 34130b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 34140b1347d2SRichard Henderson unsigned len = 32 - clen; 341530878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 34160b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 34170b1347d2SRichard Henderson 34180b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34190b1347d2SRichard Henderson shift = tcg_temp_new(); 34200b1347d2SRichard Henderson tmp = tcg_temp_new(); 34210b1347d2SRichard Henderson 34220b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3423eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 34240b1347d2SRichard Henderson 3425eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3426eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 34270b1347d2SRichard Henderson if (rs) { 3428eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3429eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3430eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3431eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 34320b1347d2SRichard Henderson } else { 3433eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 34340b1347d2SRichard Henderson } 34350b1347d2SRichard Henderson tcg_temp_free(shift); 34360b1347d2SRichard Henderson tcg_temp_free(mask); 34370b1347d2SRichard Henderson tcg_temp_free(tmp); 34380b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34390b1347d2SRichard Henderson 34400b1347d2SRichard Henderson /* Install the new nullification. */ 34410b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34420b1347d2SRichard Henderson if (c) { 34430b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 34440b1347d2SRichard Henderson } 344531234768SRichard Henderson return nullify_end(ctx); 34460b1347d2SRichard Henderson } 34470b1347d2SRichard Henderson 344830878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 344930878590SRichard Henderson { 3450a6deecceSSven Schnelle if (a->c) { 3451a6deecceSSven Schnelle nullify_over(ctx); 3452a6deecceSSven Schnelle } 345330878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 345430878590SRichard Henderson } 345530878590SRichard Henderson 345630878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 345730878590SRichard Henderson { 3458a6deecceSSven Schnelle if (a->c) { 3459a6deecceSSven Schnelle nullify_over(ctx); 3460a6deecceSSven Schnelle } 346130878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); 346230878590SRichard Henderson } 34630b1347d2SRichard Henderson 34648340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 346598cd9ca7SRichard Henderson { 3466660eefe1SRichard Henderson TCGv_reg tmp; 346798cd9ca7SRichard Henderson 3468c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 346998cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 347098cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 347198cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 347298cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 347398cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 347498cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 347598cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 347698cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34778340f534SRichard Henderson if (a->b == 0) { 34788340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 347998cd9ca7SRichard Henderson } 3480c301f34eSRichard Henderson #else 3481c301f34eSRichard Henderson nullify_over(ctx); 3482660eefe1SRichard Henderson #endif 3483660eefe1SRichard Henderson 3484660eefe1SRichard Henderson tmp = get_temp(ctx); 34858340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3486660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3487c301f34eSRichard Henderson 3488c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34898340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3490c301f34eSRichard Henderson #else 3491c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3492c301f34eSRichard Henderson 34938340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 34948340f534SRichard Henderson if (a->l) { 3495c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3496c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3497c301f34eSRichard Henderson } 34988340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3499c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3500c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3501c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3502c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3503c301f34eSRichard Henderson } else { 3504c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3505c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3506c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3507c301f34eSRichard Henderson } 3508c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3509c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 35108340f534SRichard Henderson nullify_set(ctx, a->n); 3511c301f34eSRichard Henderson } 3512c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3513c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 351431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 351531234768SRichard Henderson return nullify_end(ctx); 3516c301f34eSRichard Henderson #endif 351798cd9ca7SRichard Henderson } 351898cd9ca7SRichard Henderson 35198340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 352098cd9ca7SRichard Henderson { 35218340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 352298cd9ca7SRichard Henderson } 352398cd9ca7SRichard Henderson 35248340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 352543e05652SRichard Henderson { 35268340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 352743e05652SRichard Henderson 35286e5f5300SSven Schnelle nullify_over(ctx); 35296e5f5300SSven Schnelle 353043e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 353143e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 353243e05652SRichard Henderson * expensive to track. Real hardware will trap for 353343e05652SRichard Henderson * b gateway 353443e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 353543e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 353643e05652SRichard Henderson * diagnose the security hole 353743e05652SRichard Henderson * b gateway 353843e05652SRichard Henderson * b evil 353943e05652SRichard Henderson * in which instructions at evil would run with increased privs. 354043e05652SRichard Henderson */ 354143e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 354243e05652SRichard Henderson return gen_illegal(ctx); 354343e05652SRichard Henderson } 354443e05652SRichard Henderson 354543e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 354643e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 354743e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 354843e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 354943e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 355043e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 355143e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 355243e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 355343e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 355443e05652SRichard Henderson if (type < 0) { 355531234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 355631234768SRichard Henderson return true; 355743e05652SRichard Henderson } 355843e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 355943e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 356043e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 356143e05652SRichard Henderson } 356243e05652SRichard Henderson } else { 356343e05652SRichard Henderson dest &= -4; /* priv = 0 */ 356443e05652SRichard Henderson } 356543e05652SRichard Henderson #endif 356643e05652SRichard Henderson 35676e5f5300SSven Schnelle if (a->l) { 35686e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35696e5f5300SSven Schnelle if (ctx->privilege < 3) { 35706e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35716e5f5300SSven Schnelle } 35726e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35736e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35746e5f5300SSven Schnelle } 35756e5f5300SSven Schnelle 35766e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 357743e05652SRichard Henderson } 357843e05652SRichard Henderson 35798340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 358098cd9ca7SRichard Henderson { 3581b35aec85SRichard Henderson if (a->x) { 3582eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 35838340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3584eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3585660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35868340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3587b35aec85SRichard Henderson } else { 3588b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3589b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3590b35aec85SRichard Henderson } 359198cd9ca7SRichard Henderson } 359298cd9ca7SRichard Henderson 35938340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 359498cd9ca7SRichard Henderson { 3595eaa3783bSRichard Henderson TCGv_reg dest; 359698cd9ca7SRichard Henderson 35978340f534SRichard Henderson if (a->x == 0) { 35988340f534SRichard Henderson dest = load_gpr(ctx, a->b); 359998cd9ca7SRichard Henderson } else { 360098cd9ca7SRichard Henderson dest = get_temp(ctx); 36018340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 36028340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 360398cd9ca7SRichard Henderson } 3604660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 36058340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 360698cd9ca7SRichard Henderson } 360798cd9ca7SRichard Henderson 36088340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 360998cd9ca7SRichard Henderson { 3610660eefe1SRichard Henderson TCGv_reg dest; 361198cd9ca7SRichard Henderson 3612c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 36138340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 36148340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3615c301f34eSRichard Henderson #else 3616c301f34eSRichard Henderson nullify_over(ctx); 36178340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3618c301f34eSRichard Henderson 3619c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3620c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3621c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3622c301f34eSRichard Henderson } 3623c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3624c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 36258340f534SRichard Henderson if (a->l) { 36268340f534SRichard Henderson copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3627c301f34eSRichard Henderson } 36288340f534SRichard Henderson nullify_set(ctx, a->n); 3629c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 363031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 363131234768SRichard Henderson return nullify_end(ctx); 3632c301f34eSRichard Henderson #endif 363398cd9ca7SRichard Henderson } 363498cd9ca7SRichard Henderson 36351ca74648SRichard Henderson /* 36361ca74648SRichard Henderson * Float class 0 36371ca74648SRichard Henderson */ 3638ebe9383cSRichard Henderson 36391ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3640ebe9383cSRichard Henderson { 3641ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3642ebe9383cSRichard Henderson } 3643ebe9383cSRichard Henderson 36441ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36451ca74648SRichard Henderson { 36461ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 36471ca74648SRichard Henderson } 36481ca74648SRichard Henderson 3649ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3650ebe9383cSRichard Henderson { 3651ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3652ebe9383cSRichard Henderson } 3653ebe9383cSRichard Henderson 36541ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36551ca74648SRichard Henderson { 36561ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36571ca74648SRichard Henderson } 36581ca74648SRichard Henderson 36591ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3660ebe9383cSRichard Henderson { 3661ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3662ebe9383cSRichard Henderson } 3663ebe9383cSRichard Henderson 36641ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36651ca74648SRichard Henderson { 36661ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36671ca74648SRichard Henderson } 36681ca74648SRichard Henderson 3669ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3670ebe9383cSRichard Henderson { 3671ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3672ebe9383cSRichard Henderson } 3673ebe9383cSRichard Henderson 36741ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36751ca74648SRichard Henderson { 36761ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 36771ca74648SRichard Henderson } 36781ca74648SRichard Henderson 36791ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 36801ca74648SRichard Henderson { 36811ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 36821ca74648SRichard Henderson } 36831ca74648SRichard Henderson 36841ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 36851ca74648SRichard Henderson { 36861ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 36871ca74648SRichard Henderson } 36881ca74648SRichard Henderson 36891ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 36901ca74648SRichard Henderson { 36911ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 36921ca74648SRichard Henderson } 36931ca74648SRichard Henderson 36941ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 36951ca74648SRichard Henderson { 36961ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 36971ca74648SRichard Henderson } 36981ca74648SRichard Henderson 36991ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3700ebe9383cSRichard Henderson { 3701ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3702ebe9383cSRichard Henderson } 3703ebe9383cSRichard Henderson 37041ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 37051ca74648SRichard Henderson { 37061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 37071ca74648SRichard Henderson } 37081ca74648SRichard Henderson 3709ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3710ebe9383cSRichard Henderson { 3711ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3712ebe9383cSRichard Henderson } 3713ebe9383cSRichard Henderson 37141ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 37151ca74648SRichard Henderson { 37161ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 37171ca74648SRichard Henderson } 37181ca74648SRichard Henderson 37191ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3720ebe9383cSRichard Henderson { 3721ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3722ebe9383cSRichard Henderson } 3723ebe9383cSRichard Henderson 37241ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 37251ca74648SRichard Henderson { 37261ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 37271ca74648SRichard Henderson } 37281ca74648SRichard Henderson 3729ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3730ebe9383cSRichard Henderson { 3731ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3732ebe9383cSRichard Henderson } 3733ebe9383cSRichard Henderson 37341ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 37351ca74648SRichard Henderson { 37361ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 37371ca74648SRichard Henderson } 37381ca74648SRichard Henderson 37391ca74648SRichard Henderson /* 37401ca74648SRichard Henderson * Float class 1 37411ca74648SRichard Henderson */ 37421ca74648SRichard Henderson 37431ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37441ca74648SRichard Henderson { 37451ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 37461ca74648SRichard Henderson } 37471ca74648SRichard Henderson 37481ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 37491ca74648SRichard Henderson { 37501ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 37511ca74648SRichard Henderson } 37521ca74648SRichard Henderson 37531ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37541ca74648SRichard Henderson { 37551ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37561ca74648SRichard Henderson } 37571ca74648SRichard Henderson 37581ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37591ca74648SRichard Henderson { 37601ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37611ca74648SRichard Henderson } 37621ca74648SRichard Henderson 37631ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37641ca74648SRichard Henderson { 37651ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37661ca74648SRichard Henderson } 37671ca74648SRichard Henderson 37681ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37691ca74648SRichard Henderson { 37701ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37711ca74648SRichard Henderson } 37721ca74648SRichard Henderson 37731ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37741ca74648SRichard Henderson { 37751ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 37761ca74648SRichard Henderson } 37771ca74648SRichard Henderson 37781ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 37791ca74648SRichard Henderson { 37801ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 37811ca74648SRichard Henderson } 37821ca74648SRichard Henderson 37831ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 37841ca74648SRichard Henderson { 37851ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 37861ca74648SRichard Henderson } 37871ca74648SRichard Henderson 37881ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 37891ca74648SRichard Henderson { 37901ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 37911ca74648SRichard Henderson } 37921ca74648SRichard Henderson 37931ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 37941ca74648SRichard Henderson { 37951ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 37961ca74648SRichard Henderson } 37971ca74648SRichard Henderson 37981ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 37991ca74648SRichard Henderson { 38001ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 38011ca74648SRichard Henderson } 38021ca74648SRichard Henderson 38031ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 38041ca74648SRichard Henderson { 38051ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 38061ca74648SRichard Henderson } 38071ca74648SRichard Henderson 38081ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 38091ca74648SRichard Henderson { 38101ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 38111ca74648SRichard Henderson } 38121ca74648SRichard Henderson 38131ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 38141ca74648SRichard Henderson { 38151ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 38161ca74648SRichard Henderson } 38171ca74648SRichard Henderson 38181ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 38191ca74648SRichard Henderson { 38201ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 38211ca74648SRichard Henderson } 38221ca74648SRichard Henderson 38231ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 38241ca74648SRichard Henderson { 38251ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 38261ca74648SRichard Henderson } 38271ca74648SRichard Henderson 38281ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 38291ca74648SRichard Henderson { 38301ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 38311ca74648SRichard Henderson } 38321ca74648SRichard Henderson 38331ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 38341ca74648SRichard Henderson { 38351ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 38361ca74648SRichard Henderson } 38371ca74648SRichard Henderson 38381ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 38391ca74648SRichard Henderson { 38401ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38411ca74648SRichard Henderson } 38421ca74648SRichard Henderson 38431ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38441ca74648SRichard Henderson { 38451ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 38461ca74648SRichard Henderson } 38471ca74648SRichard Henderson 38481ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 38491ca74648SRichard Henderson { 38501ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 38511ca74648SRichard Henderson } 38521ca74648SRichard Henderson 38531ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38541ca74648SRichard Henderson { 38551ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38561ca74648SRichard Henderson } 38571ca74648SRichard Henderson 38581ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38591ca74648SRichard Henderson { 38601ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38611ca74648SRichard Henderson } 38621ca74648SRichard Henderson 38631ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38641ca74648SRichard Henderson { 38651ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38661ca74648SRichard Henderson } 38671ca74648SRichard Henderson 38681ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38691ca74648SRichard Henderson { 38701ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38711ca74648SRichard Henderson } 38721ca74648SRichard Henderson 38731ca74648SRichard Henderson /* 38741ca74648SRichard Henderson * Float class 2 38751ca74648SRichard Henderson */ 38761ca74648SRichard Henderson 38771ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3878ebe9383cSRichard Henderson { 3879ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3880ebe9383cSRichard Henderson 3881ebe9383cSRichard Henderson nullify_over(ctx); 3882ebe9383cSRichard Henderson 38831ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 38841ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 38851ca74648SRichard Henderson ty = tcg_const_i32(a->y); 38861ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3887ebe9383cSRichard Henderson 3888ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3889ebe9383cSRichard Henderson 3890ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3891ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3892ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3893ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3894ebe9383cSRichard Henderson 38951ca74648SRichard Henderson return nullify_end(ctx); 3896ebe9383cSRichard Henderson } 3897ebe9383cSRichard Henderson 38981ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3899ebe9383cSRichard Henderson { 3900ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3901ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3902ebe9383cSRichard Henderson 3903ebe9383cSRichard Henderson nullify_over(ctx); 3904ebe9383cSRichard Henderson 39051ca74648SRichard Henderson ta = load_frd0(a->r1); 39061ca74648SRichard Henderson tb = load_frd0(a->r2); 39071ca74648SRichard Henderson ty = tcg_const_i32(a->y); 39081ca74648SRichard Henderson tc = tcg_const_i32(a->c); 3909ebe9383cSRichard Henderson 3910ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3911ebe9383cSRichard Henderson 3912ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3913ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3914ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3915ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3916ebe9383cSRichard Henderson 391731234768SRichard Henderson return nullify_end(ctx); 3918ebe9383cSRichard Henderson } 3919ebe9383cSRichard Henderson 39201ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3921ebe9383cSRichard Henderson { 3922eaa3783bSRichard Henderson TCGv_reg t; 3923ebe9383cSRichard Henderson 3924ebe9383cSRichard Henderson nullify_over(ctx); 3925ebe9383cSRichard Henderson 39261ca74648SRichard Henderson t = get_temp(ctx); 3927eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3928ebe9383cSRichard Henderson 39291ca74648SRichard Henderson if (a->y == 1) { 3930ebe9383cSRichard Henderson int mask; 3931ebe9383cSRichard Henderson bool inv = false; 3932ebe9383cSRichard Henderson 39331ca74648SRichard Henderson switch (a->c) { 3934ebe9383cSRichard Henderson case 0: /* simple */ 3935eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3936ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3937ebe9383cSRichard Henderson goto done; 3938ebe9383cSRichard Henderson case 2: /* rej */ 3939ebe9383cSRichard Henderson inv = true; 3940ebe9383cSRichard Henderson /* fallthru */ 3941ebe9383cSRichard Henderson case 1: /* acc */ 3942ebe9383cSRichard Henderson mask = 0x43ff800; 3943ebe9383cSRichard Henderson break; 3944ebe9383cSRichard Henderson case 6: /* rej8 */ 3945ebe9383cSRichard Henderson inv = true; 3946ebe9383cSRichard Henderson /* fallthru */ 3947ebe9383cSRichard Henderson case 5: /* acc8 */ 3948ebe9383cSRichard Henderson mask = 0x43f8000; 3949ebe9383cSRichard Henderson break; 3950ebe9383cSRichard Henderson case 9: /* acc6 */ 3951ebe9383cSRichard Henderson mask = 0x43e0000; 3952ebe9383cSRichard Henderson break; 3953ebe9383cSRichard Henderson case 13: /* acc4 */ 3954ebe9383cSRichard Henderson mask = 0x4380000; 3955ebe9383cSRichard Henderson break; 3956ebe9383cSRichard Henderson case 17: /* acc2 */ 3957ebe9383cSRichard Henderson mask = 0x4200000; 3958ebe9383cSRichard Henderson break; 3959ebe9383cSRichard Henderson default: 39601ca74648SRichard Henderson gen_illegal(ctx); 39611ca74648SRichard Henderson return true; 3962ebe9383cSRichard Henderson } 3963ebe9383cSRichard Henderson if (inv) { 3964eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3965eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3966ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3967ebe9383cSRichard Henderson } else { 3968eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3969ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3970ebe9383cSRichard Henderson } 39711ca74648SRichard Henderson } else { 39721ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39731ca74648SRichard Henderson 39741ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39751ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39761ca74648SRichard Henderson tcg_temp_free(t); 39771ca74648SRichard Henderson } 39781ca74648SRichard Henderson 3979ebe9383cSRichard Henderson done: 398031234768SRichard Henderson return nullify_end(ctx); 3981ebe9383cSRichard Henderson } 3982ebe9383cSRichard Henderson 39831ca74648SRichard Henderson /* 39841ca74648SRichard Henderson * Float class 2 39851ca74648SRichard Henderson */ 39861ca74648SRichard Henderson 39871ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 3988ebe9383cSRichard Henderson { 39891ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 39901ca74648SRichard Henderson } 39911ca74648SRichard Henderson 39921ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 39931ca74648SRichard Henderson { 39941ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 39951ca74648SRichard Henderson } 39961ca74648SRichard Henderson 39971ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 39981ca74648SRichard Henderson { 39991ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 40001ca74648SRichard Henderson } 40011ca74648SRichard Henderson 40021ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 40031ca74648SRichard Henderson { 40041ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 40051ca74648SRichard Henderson } 40061ca74648SRichard Henderson 40071ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 40081ca74648SRichard Henderson { 40091ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 40101ca74648SRichard Henderson } 40111ca74648SRichard Henderson 40121ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 40131ca74648SRichard Henderson { 40141ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 40151ca74648SRichard Henderson } 40161ca74648SRichard Henderson 40171ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 40181ca74648SRichard Henderson { 40191ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 40201ca74648SRichard Henderson } 40211ca74648SRichard Henderson 40221ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 40231ca74648SRichard Henderson { 40241ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 40251ca74648SRichard Henderson } 40261ca74648SRichard Henderson 40271ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 40281ca74648SRichard Henderson { 40291ca74648SRichard Henderson TCGv_i64 x, y; 4030ebe9383cSRichard Henderson 4031ebe9383cSRichard Henderson nullify_over(ctx); 4032ebe9383cSRichard Henderson 40331ca74648SRichard Henderson x = load_frw0_i64(a->r1); 40341ca74648SRichard Henderson y = load_frw0_i64(a->r2); 40351ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 40361ca74648SRichard Henderson save_frd(a->t, x); 40371ca74648SRichard Henderson tcg_temp_free_i64(x); 40381ca74648SRichard Henderson tcg_temp_free_i64(y); 4039ebe9383cSRichard Henderson 404031234768SRichard Henderson return nullify_end(ctx); 4041ebe9383cSRichard Henderson } 4042ebe9383cSRichard Henderson 4043ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4044ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4045ebe9383cSRichard Henderson { 4046ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4047ebe9383cSRichard Henderson } 4048ebe9383cSRichard Henderson 4049b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4050ebe9383cSRichard Henderson { 4051b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4052b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4053b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4054b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4055b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4056ebe9383cSRichard Henderson 4057ebe9383cSRichard Henderson nullify_over(ctx); 4058ebe9383cSRichard Henderson 4059ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4060ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4061ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4062ebe9383cSRichard Henderson 406331234768SRichard Henderson return nullify_end(ctx); 4064ebe9383cSRichard Henderson } 4065ebe9383cSRichard Henderson 4066b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4067b1e2af57SRichard Henderson { 4068b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4069b1e2af57SRichard Henderson } 4070b1e2af57SRichard Henderson 4071b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4072b1e2af57SRichard Henderson { 4073b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4074b1e2af57SRichard Henderson } 4075b1e2af57SRichard Henderson 4076b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4077b1e2af57SRichard Henderson { 4078b1e2af57SRichard Henderson nullify_over(ctx); 4079b1e2af57SRichard Henderson 4080b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4081b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4082b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4083b1e2af57SRichard Henderson 4084b1e2af57SRichard Henderson return nullify_end(ctx); 4085b1e2af57SRichard Henderson } 4086b1e2af57SRichard Henderson 4087b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4088b1e2af57SRichard Henderson { 4089b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4090b1e2af57SRichard Henderson } 4091b1e2af57SRichard Henderson 4092b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4093b1e2af57SRichard Henderson { 4094b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4095b1e2af57SRichard Henderson } 4096b1e2af57SRichard Henderson 4097c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4098ebe9383cSRichard Henderson { 4099c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4100ebe9383cSRichard Henderson 4101ebe9383cSRichard Henderson nullify_over(ctx); 4102c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4103c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4104c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4105ebe9383cSRichard Henderson 4106c3bad4f8SRichard Henderson if (a->neg) { 4107c3bad4f8SRichard Henderson gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); 4108ebe9383cSRichard Henderson } else { 4109c3bad4f8SRichard Henderson gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); 4110ebe9383cSRichard Henderson } 4111ebe9383cSRichard Henderson 4112c3bad4f8SRichard Henderson tcg_temp_free_i32(y); 4113c3bad4f8SRichard Henderson tcg_temp_free_i32(z); 4114c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 4115c3bad4f8SRichard Henderson tcg_temp_free_i32(x); 411631234768SRichard Henderson return nullify_end(ctx); 4117ebe9383cSRichard Henderson } 4118ebe9383cSRichard Henderson 4119c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4120ebe9383cSRichard Henderson { 4121c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4122ebe9383cSRichard Henderson 4123ebe9383cSRichard Henderson nullify_over(ctx); 4124c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4125c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4126c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4127ebe9383cSRichard Henderson 4128c3bad4f8SRichard Henderson if (a->neg) { 4129c3bad4f8SRichard Henderson gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); 4130ebe9383cSRichard Henderson } else { 4131c3bad4f8SRichard Henderson gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); 4132ebe9383cSRichard Henderson } 4133ebe9383cSRichard Henderson 4134c3bad4f8SRichard Henderson tcg_temp_free_i64(y); 4135c3bad4f8SRichard Henderson tcg_temp_free_i64(z); 4136c3bad4f8SRichard Henderson save_frd(a->t, x); 4137c3bad4f8SRichard Henderson tcg_temp_free_i64(x); 413831234768SRichard Henderson return nullify_end(ctx); 4139ebe9383cSRichard Henderson } 4140ebe9383cSRichard Henderson 414115da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 414215da177bSSven Schnelle { 414315da177bSSven Schnelle qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); 414415da177bSSven Schnelle cond_free(&ctx->null_cond); 414515da177bSSven Schnelle return true; 414615da177bSSven Schnelle } 414715da177bSSven Schnelle 4148b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 414961766fe9SRichard Henderson { 415051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4151f764718dSRichard Henderson int bound; 415261766fe9SRichard Henderson 415351b061fbSRichard Henderson ctx->cs = cs; 4154494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 41553d68ee7bSRichard Henderson 41563d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 41573d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 41583d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4159ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4160ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4161c301f34eSRichard Henderson #else 4162494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4163494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 41643d68ee7bSRichard Henderson 4165c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4166c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4167c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4168c301f34eSRichard Henderson int32_t diff = cs_base; 4169c301f34eSRichard Henderson 4170c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4171c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4172c301f34eSRichard Henderson #endif 417351b061fbSRichard Henderson ctx->iaoq_n = -1; 4174f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 417561766fe9SRichard Henderson 41763d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41773d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4178b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 41793d68ee7bSRichard Henderson 418086f8d05fSRichard Henderson ctx->ntempr = 0; 418186f8d05fSRichard Henderson ctx->ntempl = 0; 418286f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 418386f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 418461766fe9SRichard Henderson } 418561766fe9SRichard Henderson 418651b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 418751b061fbSRichard Henderson { 418851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 418961766fe9SRichard Henderson 41903d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 419151b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 419251b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4193494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 419451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 419551b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4196129e9cc3SRichard Henderson } 419751b061fbSRichard Henderson ctx->null_lab = NULL; 419861766fe9SRichard Henderson } 419961766fe9SRichard Henderson 420051b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 420151b061fbSRichard Henderson { 420251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 420351b061fbSRichard Henderson 420451b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 420551b061fbSRichard Henderson } 420651b061fbSRichard Henderson 420751b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 420851b061fbSRichard Henderson const CPUBreakpoint *bp) 420951b061fbSRichard Henderson { 421051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 421151b061fbSRichard Henderson 421231234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4213c301f34eSRichard Henderson ctx->base.pc_next += 4; 421451b061fbSRichard Henderson return true; 421551b061fbSRichard Henderson } 421651b061fbSRichard Henderson 421751b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 421851b061fbSRichard Henderson { 421951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 422051b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 422151b061fbSRichard Henderson DisasJumpType ret; 422251b061fbSRichard Henderson int i, n; 422351b061fbSRichard Henderson 422451b061fbSRichard Henderson /* Execute one insn. */ 4225ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4226c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 422731234768SRichard Henderson do_page_zero(ctx); 422831234768SRichard Henderson ret = ctx->base.is_jmp; 4229869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4230ba1d0b44SRichard Henderson } else 4231ba1d0b44SRichard Henderson #endif 4232ba1d0b44SRichard Henderson { 423361766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 423461766fe9SRichard Henderson the page permissions for execute. */ 4235d3733cbbSEmilio G. Cota uint32_t insn = translator_ldl(env, ctx->base.pc_next); 423661766fe9SRichard Henderson 423761766fe9SRichard Henderson /* Set up the IA queue for the next insn. 423861766fe9SRichard Henderson This will be overwritten by a branch. */ 423951b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 424051b061fbSRichard Henderson ctx->iaoq_n = -1; 424151b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4242eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 424361766fe9SRichard Henderson } else { 424451b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4245f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 424661766fe9SRichard Henderson } 424761766fe9SRichard Henderson 424851b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 424951b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4250869051eaSRichard Henderson ret = DISAS_NEXT; 4251129e9cc3SRichard Henderson } else { 42521a19da0dSRichard Henderson ctx->insn = insn; 425331274b46SRichard Henderson if (!decode(ctx, insn)) { 425431274b46SRichard Henderson gen_illegal(ctx); 425531274b46SRichard Henderson } 425631234768SRichard Henderson ret = ctx->base.is_jmp; 425751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4258129e9cc3SRichard Henderson } 425961766fe9SRichard Henderson } 426061766fe9SRichard Henderson 426151b061fbSRichard Henderson /* Free any temporaries allocated. */ 426286f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 426386f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 426486f8d05fSRichard Henderson ctx->tempr[i] = NULL; 426561766fe9SRichard Henderson } 426686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 426786f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 426886f8d05fSRichard Henderson ctx->templ[i] = NULL; 426986f8d05fSRichard Henderson } 427086f8d05fSRichard Henderson ctx->ntempr = 0; 427186f8d05fSRichard Henderson ctx->ntempl = 0; 427261766fe9SRichard Henderson 42733d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42743d68ee7bSRichard Henderson a priority change within the instruction queue. */ 427551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4276c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4277c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4278c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4279c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 428051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 428151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 428231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4283129e9cc3SRichard Henderson } else { 428431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 428561766fe9SRichard Henderson } 4286129e9cc3SRichard Henderson } 428751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 428851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4289c301f34eSRichard Henderson ctx->base.pc_next += 4; 429061766fe9SRichard Henderson 4291c5d0aec2SRichard Henderson switch (ret) { 4292c5d0aec2SRichard Henderson case DISAS_NORETURN: 4293c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4294c5d0aec2SRichard Henderson break; 4295c5d0aec2SRichard Henderson 4296c5d0aec2SRichard Henderson case DISAS_NEXT: 4297c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4298c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 429951b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4300eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 430151b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4302c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4303c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4304c301f34eSRichard Henderson #endif 430551b061fbSRichard Henderson nullify_save(ctx); 4306c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4307c5d0aec2SRichard Henderson ? DISAS_EXIT 4308c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 430951b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4310eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 431161766fe9SRichard Henderson } 4312c5d0aec2SRichard Henderson break; 4313c5d0aec2SRichard Henderson 4314c5d0aec2SRichard Henderson default: 4315c5d0aec2SRichard Henderson g_assert_not_reached(); 4316c5d0aec2SRichard Henderson } 431761766fe9SRichard Henderson } 431861766fe9SRichard Henderson 431951b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 432051b061fbSRichard Henderson { 432151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4322e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 432351b061fbSRichard Henderson 4324e1b5a5edSRichard Henderson switch (is_jmp) { 4325869051eaSRichard Henderson case DISAS_NORETURN: 432661766fe9SRichard Henderson break; 432751b061fbSRichard Henderson case DISAS_TOO_MANY: 4328869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4329e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 433051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 433151b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 433251b061fbSRichard Henderson nullify_save(ctx); 433361766fe9SRichard Henderson /* FALLTHRU */ 4334869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 433551b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 433661766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4337c5d0aec2SRichard Henderson } else if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 43387f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 433961766fe9SRichard Henderson } 4340c5d0aec2SRichard Henderson /* FALLTHRU */ 4341c5d0aec2SRichard Henderson case DISAS_EXIT: 4342c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 434361766fe9SRichard Henderson break; 434461766fe9SRichard Henderson default: 434551b061fbSRichard Henderson g_assert_not_reached(); 434661766fe9SRichard Henderson } 434751b061fbSRichard Henderson } 434861766fe9SRichard Henderson 434951b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 435051b061fbSRichard Henderson { 4351c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 435261766fe9SRichard Henderson 4353ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4354ba1d0b44SRichard Henderson switch (pc) { 43557ad439dfSRichard Henderson case 0x00: 435651b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4357ba1d0b44SRichard Henderson return; 43587ad439dfSRichard Henderson case 0xb0: 435951b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4360ba1d0b44SRichard Henderson return; 43617ad439dfSRichard Henderson case 0xe0: 436251b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4363ba1d0b44SRichard Henderson return; 43647ad439dfSRichard Henderson case 0x100: 436551b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4366ba1d0b44SRichard Henderson return; 43677ad439dfSRichard Henderson } 4368ba1d0b44SRichard Henderson #endif 4369ba1d0b44SRichard Henderson 4370ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4371eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 437261766fe9SRichard Henderson } 437351b061fbSRichard Henderson 437451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 437551b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 437651b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 437751b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 437851b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 437951b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 438051b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 438151b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 438251b061fbSRichard Henderson }; 438351b061fbSRichard Henderson 43848b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 438551b061fbSRichard Henderson { 438651b061fbSRichard Henderson DisasContext ctx; 43878b86d6d2SRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb, max_insns); 438861766fe9SRichard Henderson } 438961766fe9SRichard Henderson 439061766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 439161766fe9SRichard Henderson target_ulong *data) 439261766fe9SRichard Henderson { 439361766fe9SRichard Henderson env->iaoq_f = data[0]; 439486f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 439561766fe9SRichard Henderson env->iaoq_b = data[1]; 439661766fe9SRichard Henderson } 439761766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 439861766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 439961766fe9SRichard Henderson that the instruction was not nullified. */ 440061766fe9SRichard Henderson env->psw_n = 0; 440161766fe9SRichard Henderson } 4402