xref: /openbmc/qemu/target/hppa/translate.c (revision 578b8132b2666f7168b16422ac566684918a371e)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * HPPA emulation cpu translation for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #include "qemu/osdep.h"
2161766fe9SRichard Henderson #include "cpu.h"
2261766fe9SRichard Henderson #include "disas/disas.h"
2361766fe9SRichard Henderson #include "qemu/host-utils.h"
2461766fe9SRichard Henderson #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
260843563fSRichard Henderson #include "tcg/tcg-op-gvec.h"
2761766fe9SRichard Henderson #include "exec/helper-proto.h"
2861766fe9SRichard Henderson #include "exec/helper-gen.h"
29869051eaSRichard Henderson #include "exec/translator.h"
3061766fe9SRichard Henderson #include "exec/log.h"
3161766fe9SRichard Henderson 
32d53106c9SRichard Henderson #define HELPER_H "helper.h"
33d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
34d53106c9SRichard Henderson #undef  HELPER_H
35d53106c9SRichard Henderson 
36aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */
37aac0f603SRichard Henderson #undef tcg_temp_new
38d53106c9SRichard Henderson 
3961766fe9SRichard Henderson typedef struct DisasCond {
4061766fe9SRichard Henderson     TCGCond c;
416fd0c7bcSRichard Henderson     TCGv_i64 a0, a1;
4261766fe9SRichard Henderson } DisasCond;
4361766fe9SRichard Henderson 
4461766fe9SRichard Henderson typedef struct DisasContext {
45d01a3625SRichard Henderson     DisasContextBase base;
4661766fe9SRichard Henderson     CPUState *cs;
47f5b5c857SRichard Henderson     TCGOp *insn_start;
4861766fe9SRichard Henderson 
49c53e401eSRichard Henderson     uint64_t iaoq_f;
50c53e401eSRichard Henderson     uint64_t iaoq_b;
51c53e401eSRichard Henderson     uint64_t iaoq_n;
526fd0c7bcSRichard Henderson     TCGv_i64 iaoq_n_var;
5361766fe9SRichard Henderson 
5461766fe9SRichard Henderson     DisasCond null_cond;
5561766fe9SRichard Henderson     TCGLabel *null_lab;
5661766fe9SRichard Henderson 
57a4db4a78SRichard Henderson     TCGv_i64 zero;
58a4db4a78SRichard Henderson 
591a19da0dSRichard Henderson     uint32_t insn;
60494737b7SRichard Henderson     uint32_t tb_flags;
613d68ee7bSRichard Henderson     int mmu_idx;
623d68ee7bSRichard Henderson     int privilege;
6361766fe9SRichard Henderson     bool psw_n_nonzero;
64bd6243a3SRichard Henderson     bool is_pa20;
65217d1a5eSRichard Henderson 
66217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
67217d1a5eSRichard Henderson     MemOp unalign;
68217d1a5eSRichard Henderson #endif
6961766fe9SRichard Henderson } DisasContext;
7061766fe9SRichard Henderson 
71217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY
72217d1a5eSRichard Henderson #define UNALIGN(C)       (C)->unalign
7317fe594cSRichard Henderson #define MMU_DISABLED(C)  false
74217d1a5eSRichard Henderson #else
752d4afb03SRichard Henderson #define UNALIGN(C)       MO_ALIGN
7617fe594cSRichard Henderson #define MMU_DISABLED(C)  MMU_IDX_MMU_DISABLED((C)->mmu_idx)
77217d1a5eSRichard Henderson #endif
78217d1a5eSRichard Henderson 
79e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently.  */
80451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val)
81e36f27efSRichard Henderson {
82881d1073SHelge Deller     /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */
83881d1073SHelge Deller     if (ctx->is_pa20) {
84e36f27efSRichard Henderson         if (val & PSW_SM_W) {
85881d1073SHelge Deller             val |= PSW_W;
86881d1073SHelge Deller         }
87881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_G);
88881d1073SHelge Deller     } else {
89881d1073SHelge Deller         val &= ~(PSW_SM_W | PSW_SM_E | PSW_O);
90e36f27efSRichard Henderson     }
91e36f27efSRichard Henderson     return val;
92e36f27efSRichard Henderson }
93e36f27efSRichard Henderson 
94deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base.  */
95451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val)
96deee69a1SRichard Henderson {
97deee69a1SRichard Henderson     return ~val;
98deee69a1SRichard Henderson }
99deee69a1SRichard Henderson 
1001cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value
1011cd012a5SRichard Henderson    we use for the final M.  */
102451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val)
1031cd012a5SRichard Henderson {
1041cd012a5SRichard Henderson     return val & 2 ? (val & 1 ? -1 : 1) : 0;
1051cd012a5SRichard Henderson }
1061cd012a5SRichard Henderson 
107740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify.  */
108451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val)
109740038d7SRichard Henderson {
110740038d7SRichard Henderson     return val ? 1 : -1;
111740038d7SRichard Henderson }
112740038d7SRichard Henderson 
113451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val)
114740038d7SRichard Henderson {
115740038d7SRichard Henderson     return val ? -1 : 1;
116740038d7SRichard Henderson }
117740038d7SRichard Henderson 
118740038d7SRichard Henderson /* Used for branch targets and fp memory ops.  */
119451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val)
12001afb7beSRichard Henderson {
12101afb7beSRichard Henderson     return val << 2;
12201afb7beSRichard Henderson }
12301afb7beSRichard Henderson 
1240588e061SRichard Henderson /* Used for assemble_21.  */
125451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val)
1260588e061SRichard Henderson {
1270588e061SRichard Henderson     return val << 11;
1280588e061SRichard Henderson }
1290588e061SRichard Henderson 
13072ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val)
13172ae4f2bSRichard Henderson {
13272ae4f2bSRichard Henderson     /*
13372ae4f2bSRichard Henderson      * Officially, 32 * x + 32 - y.
13472ae4f2bSRichard Henderson      * Here, x is already in bit 5, and y is [4:0].
13572ae4f2bSRichard Henderson      * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1,
13672ae4f2bSRichard Henderson      * with the overflow from bit 4 summing with x.
13772ae4f2bSRichard Henderson      */
13872ae4f2bSRichard Henderson     return (val ^ 31) + 1;
13972ae4f2bSRichard Henderson }
14072ae4f2bSRichard Henderson 
1414768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */
1424768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val)
1434768c28eSRichard Henderson {
1444768c28eSRichard Henderson     /*
1454768c28eSRichard Henderson      * @val is bit 0 and bits [4:15].
1464768c28eSRichard Henderson      * Swizzle thing around depending on PSW.W.
1474768c28eSRichard Henderson      */
1484768c28eSRichard Henderson     int im10a = extract32(val, 1, 10);
1494768c28eSRichard Henderson     int s = extract32(val, 11, 2);
1504768c28eSRichard Henderson     int i = (-(val & 1) << 13) | (im10a << 3);
1514768c28eSRichard Henderson 
1524768c28eSRichard Henderson     if (ctx->tb_flags & PSW_W) {
1534768c28eSRichard Henderson         i ^= s << 13;
1544768c28eSRichard Henderson     }
1554768c28eSRichard Henderson     return i;
1564768c28eSRichard Henderson }
1574768c28eSRichard Henderson 
15846174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */
15946174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val)
16046174e14SRichard Henderson {
16146174e14SRichard Henderson     /*
16246174e14SRichard Henderson      * @val is bit 0 and bits [3:15].
16346174e14SRichard Henderson      * Swizzle thing around depending on PSW.W.
16446174e14SRichard Henderson      */
16546174e14SRichard Henderson     int im11a = extract32(val, 1, 11);
16646174e14SRichard Henderson     int s = extract32(val, 12, 2);
16746174e14SRichard Henderson     int i = (-(val & 1) << 13) | (im11a << 2);
16846174e14SRichard Henderson 
16946174e14SRichard Henderson     if (ctx->tb_flags & PSW_W) {
17046174e14SRichard Henderson         i ^= s << 13;
17146174e14SRichard Henderson     }
17246174e14SRichard Henderson     return i;
17346174e14SRichard Henderson }
17446174e14SRichard Henderson 
17572bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */
17672bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val)
17772bace2dSRichard Henderson {
17872bace2dSRichard Henderson     /*
17972bace2dSRichard Henderson      * @val is bits [0:15], containing both im14 and s.
18072bace2dSRichard Henderson      * Swizzle thing around depending on PSW.W.
18172bace2dSRichard Henderson      */
18272bace2dSRichard Henderson     int s = extract32(val, 14, 2);
18372bace2dSRichard Henderson     int i = (-(val & 1) << 13) | extract32(val, 1, 13);
18472bace2dSRichard Henderson 
18572bace2dSRichard Henderson     if (ctx->tb_flags & PSW_W) {
18672bace2dSRichard Henderson         i ^= s << 13;
18772bace2dSRichard Henderson     }
18872bace2dSRichard Henderson     return i;
18972bace2dSRichard Henderson }
19072bace2dSRichard Henderson 
19172bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */
19272bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp)
19372bace2dSRichard Henderson {
19472bace2dSRichard Henderson     return ctx->tb_flags & PSW_W ? 0 : sp;
19572bace2dSRichard Henderson }
19672bace2dSRichard Henderson 
197c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */
198c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val)
199c65c3ee1SRichard Henderson {
200c65c3ee1SRichard Henderson     return val ? val : 4; /* 0 == "*<<" */
201c65c3ee1SRichard Henderson }
202c65c3ee1SRichard Henderson 
20301afb7beSRichard Henderson 
20440f9f908SRichard Henderson /* Include the auto-generated decoder.  */
205abff1abfSPaolo Bonzini #include "decode-insns.c.inc"
20640f9f908SRichard Henderson 
20761766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated
20861766fe9SRichard Henderson    the iaq (for whatever reason), so don't do it again on exit.  */
209869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED  DISAS_TARGET_0
21061766fe9SRichard Henderson 
21161766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor
21261766fe9SRichard Henderson    updated the iaq for the next instruction to be executed.  */
213869051eaSRichard Henderson #define DISAS_IAQ_N_STALE    DISAS_TARGET_1
21461766fe9SRichard Henderson 
215e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately
216e1b5a5edSRichard Henderson    to recognize unmasked interrupts.  */
217e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT      DISAS_TARGET_2
218c5d0aec2SRichard Henderson #define DISAS_EXIT                  DISAS_TARGET_3
219e1b5a5edSRichard Henderson 
22061766fe9SRichard Henderson /* global register indexes */
2216fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32];
22233423472SRichard Henderson static TCGv_i64 cpu_sr[4];
223494737b7SRichard Henderson static TCGv_i64 cpu_srH;
2246fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f;
2256fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b;
226c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f;
227c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b;
2286fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar;
2296fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n;
2306fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v;
2316fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb;
2326fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb;
23361766fe9SRichard Henderson 
23461766fe9SRichard Henderson void hppa_translate_init(void)
23561766fe9SRichard Henderson {
23661766fe9SRichard Henderson #define DEF_VAR(V)  { &cpu_##V, #V, offsetof(CPUHPPAState, V) }
23761766fe9SRichard Henderson 
2386fd0c7bcSRichard Henderson     typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar;
23961766fe9SRichard Henderson     static const GlobalVar vars[] = {
24035136a77SRichard Henderson         { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) },
24161766fe9SRichard Henderson         DEF_VAR(psw_n),
24261766fe9SRichard Henderson         DEF_VAR(psw_v),
24361766fe9SRichard Henderson         DEF_VAR(psw_cb),
24461766fe9SRichard Henderson         DEF_VAR(psw_cb_msb),
24561766fe9SRichard Henderson         DEF_VAR(iaoq_f),
24661766fe9SRichard Henderson         DEF_VAR(iaoq_b),
24761766fe9SRichard Henderson     };
24861766fe9SRichard Henderson 
24961766fe9SRichard Henderson #undef DEF_VAR
25061766fe9SRichard Henderson 
25161766fe9SRichard Henderson     /* Use the symbolic register names that match the disassembler.  */
25261766fe9SRichard Henderson     static const char gr_names[32][4] = {
25361766fe9SRichard Henderson         "r0",  "r1",  "r2",  "r3",  "r4",  "r5",  "r6",  "r7",
25461766fe9SRichard Henderson         "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15",
25561766fe9SRichard Henderson         "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
25661766fe9SRichard Henderson         "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31"
25761766fe9SRichard Henderson     };
25833423472SRichard Henderson     /* SR[4-7] are not global registers so that we can index them.  */
259494737b7SRichard Henderson     static const char sr_names[5][4] = {
260494737b7SRichard Henderson         "sr0", "sr1", "sr2", "sr3", "srH"
26133423472SRichard Henderson     };
26261766fe9SRichard Henderson 
26361766fe9SRichard Henderson     int i;
26461766fe9SRichard Henderson 
265f764718dSRichard Henderson     cpu_gr[0] = NULL;
26661766fe9SRichard Henderson     for (i = 1; i < 32; i++) {
267ad75a51eSRichard Henderson         cpu_gr[i] = tcg_global_mem_new(tcg_env,
26861766fe9SRichard Henderson                                        offsetof(CPUHPPAState, gr[i]),
26961766fe9SRichard Henderson                                        gr_names[i]);
27061766fe9SRichard Henderson     }
27133423472SRichard Henderson     for (i = 0; i < 4; i++) {
272ad75a51eSRichard Henderson         cpu_sr[i] = tcg_global_mem_new_i64(tcg_env,
27333423472SRichard Henderson                                            offsetof(CPUHPPAState, sr[i]),
27433423472SRichard Henderson                                            sr_names[i]);
27533423472SRichard Henderson     }
276ad75a51eSRichard Henderson     cpu_srH = tcg_global_mem_new_i64(tcg_env,
277494737b7SRichard Henderson                                      offsetof(CPUHPPAState, sr[4]),
278494737b7SRichard Henderson                                      sr_names[4]);
27961766fe9SRichard Henderson 
28061766fe9SRichard Henderson     for (i = 0; i < ARRAY_SIZE(vars); ++i) {
28161766fe9SRichard Henderson         const GlobalVar *v = &vars[i];
282ad75a51eSRichard Henderson         *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name);
28361766fe9SRichard Henderson     }
284c301f34eSRichard Henderson 
285ad75a51eSRichard Henderson     cpu_iasq_f = tcg_global_mem_new_i64(tcg_env,
286c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_f),
287c301f34eSRichard Henderson                                         "iasq_f");
288ad75a51eSRichard Henderson     cpu_iasq_b = tcg_global_mem_new_i64(tcg_env,
289c301f34eSRichard Henderson                                         offsetof(CPUHPPAState, iasq_b),
290c301f34eSRichard Henderson                                         "iasq_b");
29161766fe9SRichard Henderson }
29261766fe9SRichard Henderson 
293f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg)
294f5b5c857SRichard Henderson {
295f5b5c857SRichard Henderson     assert(ctx->insn_start != NULL);
296f5b5c857SRichard Henderson     tcg_set_insn_start_param(ctx->insn_start, 2, breg);
297f5b5c857SRichard Henderson     ctx->insn_start = NULL;
298f5b5c857SRichard Henderson }
299f5b5c857SRichard Henderson 
300129e9cc3SRichard Henderson static DisasCond cond_make_f(void)
301129e9cc3SRichard Henderson {
302f764718dSRichard Henderson     return (DisasCond){
303f764718dSRichard Henderson         .c = TCG_COND_NEVER,
304f764718dSRichard Henderson         .a0 = NULL,
305f764718dSRichard Henderson         .a1 = NULL,
306f764718dSRichard Henderson     };
307129e9cc3SRichard Henderson }
308129e9cc3SRichard Henderson 
309df0232feSRichard Henderson static DisasCond cond_make_t(void)
310df0232feSRichard Henderson {
311df0232feSRichard Henderson     return (DisasCond){
312df0232feSRichard Henderson         .c = TCG_COND_ALWAYS,
313df0232feSRichard Henderson         .a0 = NULL,
314df0232feSRichard Henderson         .a1 = NULL,
315df0232feSRichard Henderson     };
316df0232feSRichard Henderson }
317df0232feSRichard Henderson 
318129e9cc3SRichard Henderson static DisasCond cond_make_n(void)
319129e9cc3SRichard Henderson {
320f764718dSRichard Henderson     return (DisasCond){
321f764718dSRichard Henderson         .c = TCG_COND_NE,
322f764718dSRichard Henderson         .a0 = cpu_psw_n,
3236fd0c7bcSRichard Henderson         .a1 = tcg_constant_i64(0)
324f764718dSRichard Henderson     };
325129e9cc3SRichard Henderson }
326129e9cc3SRichard Henderson 
3276fd0c7bcSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
328b47a4a02SSven Schnelle {
329b47a4a02SSven Schnelle     assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS);
3304fe9533aSRichard Henderson     return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 };
3314fe9533aSRichard Henderson }
3324fe9533aSRichard Henderson 
3336fd0c7bcSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_i64 a0)
3344fe9533aSRichard Henderson {
3356fd0c7bcSRichard Henderson     return cond_make_tmp(c, a0, tcg_constant_i64(0));
336b47a4a02SSven Schnelle }
337b47a4a02SSven Schnelle 
3386fd0c7bcSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_i64 a0)
339129e9cc3SRichard Henderson {
340aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3416fd0c7bcSRichard Henderson     tcg_gen_mov_i64(tmp, a0);
342b47a4a02SSven Schnelle     return cond_make_0_tmp(c, tmp);
343129e9cc3SRichard Henderson }
344129e9cc3SRichard Henderson 
3456fd0c7bcSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_i64 a0, TCGv_i64 a1)
346129e9cc3SRichard Henderson {
347aac0f603SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
348aac0f603SRichard Henderson     TCGv_i64 t1 = tcg_temp_new_i64();
349129e9cc3SRichard Henderson 
3506fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t0, a0);
3516fd0c7bcSRichard Henderson     tcg_gen_mov_i64(t1, a1);
3524fe9533aSRichard Henderson     return cond_make_tmp(c, t0, t1);
353129e9cc3SRichard Henderson }
354129e9cc3SRichard Henderson 
355129e9cc3SRichard Henderson static void cond_free(DisasCond *cond)
356129e9cc3SRichard Henderson {
357129e9cc3SRichard Henderson     switch (cond->c) {
358129e9cc3SRichard Henderson     default:
359f764718dSRichard Henderson         cond->a0 = NULL;
360f764718dSRichard Henderson         cond->a1 = NULL;
361129e9cc3SRichard Henderson         /* fallthru */
362129e9cc3SRichard Henderson     case TCG_COND_ALWAYS:
363129e9cc3SRichard Henderson         cond->c = TCG_COND_NEVER;
364129e9cc3SRichard Henderson         break;
365129e9cc3SRichard Henderson     case TCG_COND_NEVER:
366129e9cc3SRichard Henderson         break;
367129e9cc3SRichard Henderson     }
368129e9cc3SRichard Henderson }
369129e9cc3SRichard Henderson 
3706fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg)
37161766fe9SRichard Henderson {
37261766fe9SRichard Henderson     if (reg == 0) {
373bc3da3cfSRichard Henderson         return ctx->zero;
37461766fe9SRichard Henderson     } else {
37561766fe9SRichard Henderson         return cpu_gr[reg];
37661766fe9SRichard Henderson     }
37761766fe9SRichard Henderson }
37861766fe9SRichard Henderson 
3796fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg)
38061766fe9SRichard Henderson {
381129e9cc3SRichard Henderson     if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) {
382aac0f603SRichard Henderson         return tcg_temp_new_i64();
38361766fe9SRichard Henderson     } else {
38461766fe9SRichard Henderson         return cpu_gr[reg];
38561766fe9SRichard Henderson     }
38661766fe9SRichard Henderson }
38761766fe9SRichard Henderson 
3886fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t)
389129e9cc3SRichard Henderson {
390129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
3916fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0,
392129e9cc3SRichard Henderson                             ctx->null_cond.a1, dest, t);
393129e9cc3SRichard Henderson     } else {
3946fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, t);
395129e9cc3SRichard Henderson     }
396129e9cc3SRichard Henderson }
397129e9cc3SRichard Henderson 
3986fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t)
399129e9cc3SRichard Henderson {
400129e9cc3SRichard Henderson     if (reg != 0) {
401129e9cc3SRichard Henderson         save_or_nullify(ctx, cpu_gr[reg], t);
402129e9cc3SRichard Henderson     }
403129e9cc3SRichard Henderson }
404129e9cc3SRichard Henderson 
405e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
40696d6407fSRichard Henderson # define HI_OFS  0
40796d6407fSRichard Henderson # define LO_OFS  4
40896d6407fSRichard Henderson #else
40996d6407fSRichard Henderson # define HI_OFS  4
41096d6407fSRichard Henderson # define LO_OFS  0
41196d6407fSRichard Henderson #endif
41296d6407fSRichard Henderson 
41396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt)
41496d6407fSRichard Henderson {
41596d6407fSRichard Henderson     TCGv_i32 ret = tcg_temp_new_i32();
416ad75a51eSRichard Henderson     tcg_gen_ld_i32(ret, tcg_env,
41796d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
41896d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
41996d6407fSRichard Henderson     return ret;
42096d6407fSRichard Henderson }
42196d6407fSRichard Henderson 
422ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt)
423ebe9383cSRichard Henderson {
424ebe9383cSRichard Henderson     if (rt == 0) {
4250992a930SRichard Henderson         TCGv_i32 ret = tcg_temp_new_i32();
4260992a930SRichard Henderson         tcg_gen_movi_i32(ret, 0);
4270992a930SRichard Henderson         return ret;
428ebe9383cSRichard Henderson     } else {
429ebe9383cSRichard Henderson         return load_frw_i32(rt);
430ebe9383cSRichard Henderson     }
431ebe9383cSRichard Henderson }
432ebe9383cSRichard Henderson 
433ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt)
434ebe9383cSRichard Henderson {
435ebe9383cSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
4360992a930SRichard Henderson     if (rt == 0) {
4370992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4380992a930SRichard Henderson     } else {
439ad75a51eSRichard Henderson         tcg_gen_ld32u_i64(ret, tcg_env,
440ebe9383cSRichard Henderson                           offsetof(CPUHPPAState, fr[rt & 31])
441ebe9383cSRichard Henderson                           + (rt & 32 ? LO_OFS : HI_OFS));
442ebe9383cSRichard Henderson     }
4430992a930SRichard Henderson     return ret;
444ebe9383cSRichard Henderson }
445ebe9383cSRichard Henderson 
44696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val)
44796d6407fSRichard Henderson {
448ad75a51eSRichard Henderson     tcg_gen_st_i32(val, tcg_env,
44996d6407fSRichard Henderson                    offsetof(CPUHPPAState, fr[rt & 31])
45096d6407fSRichard Henderson                    + (rt & 32 ? LO_OFS : HI_OFS));
45196d6407fSRichard Henderson }
45296d6407fSRichard Henderson 
45396d6407fSRichard Henderson #undef HI_OFS
45496d6407fSRichard Henderson #undef LO_OFS
45596d6407fSRichard Henderson 
45696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt)
45796d6407fSRichard Henderson {
45896d6407fSRichard Henderson     TCGv_i64 ret = tcg_temp_new_i64();
459ad75a51eSRichard Henderson     tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt]));
46096d6407fSRichard Henderson     return ret;
46196d6407fSRichard Henderson }
46296d6407fSRichard Henderson 
463ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt)
464ebe9383cSRichard Henderson {
465ebe9383cSRichard Henderson     if (rt == 0) {
4660992a930SRichard Henderson         TCGv_i64 ret = tcg_temp_new_i64();
4670992a930SRichard Henderson         tcg_gen_movi_i64(ret, 0);
4680992a930SRichard Henderson         return ret;
469ebe9383cSRichard Henderson     } else {
470ebe9383cSRichard Henderson         return load_frd(rt);
471ebe9383cSRichard Henderson     }
472ebe9383cSRichard Henderson }
473ebe9383cSRichard Henderson 
47496d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val)
47596d6407fSRichard Henderson {
476ad75a51eSRichard Henderson     tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt]));
47796d6407fSRichard Henderson }
47896d6407fSRichard Henderson 
47933423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg)
48033423472SRichard Henderson {
48133423472SRichard Henderson #ifdef CONFIG_USER_ONLY
48233423472SRichard Henderson     tcg_gen_movi_i64(dest, 0);
48333423472SRichard Henderson #else
48433423472SRichard Henderson     if (reg < 4) {
48533423472SRichard Henderson         tcg_gen_mov_i64(dest, cpu_sr[reg]);
486494737b7SRichard Henderson     } else if (ctx->tb_flags & TB_FLAG_SR_SAME) {
487494737b7SRichard Henderson         tcg_gen_mov_i64(dest, cpu_srH);
48833423472SRichard Henderson     } else {
489ad75a51eSRichard Henderson         tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg]));
49033423472SRichard Henderson     }
49133423472SRichard Henderson #endif
49233423472SRichard Henderson }
49333423472SRichard Henderson 
494129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified.
495129e9cc3SRichard Henderson    Use this when the insn is too complex for a conditional move.  */
496129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx)
497129e9cc3SRichard Henderson {
498129e9cc3SRichard Henderson     if (ctx->null_cond.c != TCG_COND_NEVER) {
499129e9cc3SRichard Henderson         /* The always condition should have been handled in the main loop.  */
500129e9cc3SRichard Henderson         assert(ctx->null_cond.c != TCG_COND_ALWAYS);
501129e9cc3SRichard Henderson 
502129e9cc3SRichard Henderson         ctx->null_lab = gen_new_label();
503129e9cc3SRichard Henderson 
504129e9cc3SRichard Henderson         /* If we're using PSW[N], copy it to a temp because... */
5056e94937aSRichard Henderson         if (ctx->null_cond.a0 == cpu_psw_n) {
506aac0f603SRichard Henderson             ctx->null_cond.a0 = tcg_temp_new_i64();
5076fd0c7bcSRichard Henderson             tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n);
508129e9cc3SRichard Henderson         }
509129e9cc3SRichard Henderson         /* ... we clear it before branching over the implementation,
510129e9cc3SRichard Henderson            so that (1) it's clear after nullifying this insn and
511129e9cc3SRichard Henderson            (2) if this insn nullifies the next, PSW[N] is valid.  */
512129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
513129e9cc3SRichard Henderson             ctx->psw_n_nonzero = false;
5146fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
515129e9cc3SRichard Henderson         }
516129e9cc3SRichard Henderson 
5176fd0c7bcSRichard Henderson         tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0,
518129e9cc3SRichard Henderson                            ctx->null_cond.a1, ctx->null_lab);
519129e9cc3SRichard Henderson         cond_free(&ctx->null_cond);
520129e9cc3SRichard Henderson     }
521129e9cc3SRichard Henderson }
522129e9cc3SRichard Henderson 
523129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N].  */
524129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx)
525129e9cc3SRichard Henderson {
526129e9cc3SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
527129e9cc3SRichard Henderson         if (ctx->psw_n_nonzero) {
5286fd0c7bcSRichard Henderson             tcg_gen_movi_i64(cpu_psw_n, 0);
529129e9cc3SRichard Henderson         }
530129e9cc3SRichard Henderson         return;
531129e9cc3SRichard Henderson     }
5326e94937aSRichard Henderson     if (ctx->null_cond.a0 != cpu_psw_n) {
5336fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n,
534129e9cc3SRichard Henderson                             ctx->null_cond.a0, ctx->null_cond.a1);
535129e9cc3SRichard Henderson         ctx->psw_n_nonzero = true;
536129e9cc3SRichard Henderson     }
537129e9cc3SRichard Henderson     cond_free(&ctx->null_cond);
538129e9cc3SRichard Henderson }
539129e9cc3SRichard Henderson 
540129e9cc3SRichard Henderson /* Set a PSW[N] to X.  The intention is that this is used immediately
541129e9cc3SRichard Henderson    before a goto_tb/exit_tb, so that there is no fallthru path to other
542129e9cc3SRichard Henderson    code within the TB.  Therefore we do not update psw_n_nonzero.  */
543129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x)
544129e9cc3SRichard Henderson {
545129e9cc3SRichard Henderson     if (ctx->psw_n_nonzero || x) {
5466fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, x);
547129e9cc3SRichard Henderson     }
548129e9cc3SRichard Henderson }
549129e9cc3SRichard Henderson 
550129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified.
55140f9f908SRichard Henderson    This is the pair to nullify_over.  Always returns true so that
55240f9f908SRichard Henderson    it may be tail-called from a translate function.  */
55331234768SRichard Henderson static bool nullify_end(DisasContext *ctx)
554129e9cc3SRichard Henderson {
555129e9cc3SRichard Henderson     TCGLabel *null_lab = ctx->null_lab;
55631234768SRichard Henderson     DisasJumpType status = ctx->base.is_jmp;
557129e9cc3SRichard Henderson 
558f49b3537SRichard Henderson     /* For NEXT, NORETURN, STALE, we can easily continue (or exit).
559f49b3537SRichard Henderson        For UPDATED, we cannot update on the nullified path.  */
560f49b3537SRichard Henderson     assert(status != DISAS_IAQ_N_UPDATED);
561f49b3537SRichard Henderson 
562129e9cc3SRichard Henderson     if (likely(null_lab == NULL)) {
563129e9cc3SRichard Henderson         /* The current insn wasn't conditional or handled the condition
564129e9cc3SRichard Henderson            applied to it without a branch, so the (new) setting of
565129e9cc3SRichard Henderson            NULL_COND can be applied directly to the next insn.  */
56631234768SRichard Henderson         return true;
567129e9cc3SRichard Henderson     }
568129e9cc3SRichard Henderson     ctx->null_lab = NULL;
569129e9cc3SRichard Henderson 
570129e9cc3SRichard Henderson     if (likely(ctx->null_cond.c == TCG_COND_NEVER)) {
571129e9cc3SRichard Henderson         /* The next instruction will be unconditional,
572129e9cc3SRichard Henderson            and NULL_COND already reflects that.  */
573129e9cc3SRichard Henderson         gen_set_label(null_lab);
574129e9cc3SRichard Henderson     } else {
575129e9cc3SRichard Henderson         /* The insn that we just executed is itself nullifying the next
576129e9cc3SRichard Henderson            instruction.  Store the condition in the PSW[N] global.
577129e9cc3SRichard Henderson            We asserted PSW[N] = 0 in nullify_over, so that after the
578129e9cc3SRichard Henderson            label we have the proper value in place.  */
579129e9cc3SRichard Henderson         nullify_save(ctx);
580129e9cc3SRichard Henderson         gen_set_label(null_lab);
581129e9cc3SRichard Henderson         ctx->null_cond = cond_make_n();
582129e9cc3SRichard Henderson     }
583869051eaSRichard Henderson     if (status == DISAS_NORETURN) {
58431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NEXT;
585129e9cc3SRichard Henderson     }
58631234768SRichard Henderson     return true;
587129e9cc3SRichard Henderson }
588129e9cc3SRichard Henderson 
589c53e401eSRichard Henderson static uint64_t gva_offset_mask(DisasContext *ctx)
590698240d1SRichard Henderson {
591698240d1SRichard Henderson     return (ctx->tb_flags & PSW_W
592698240d1SRichard Henderson             ? MAKE_64BIT_MASK(0, 62)
593698240d1SRichard Henderson             : MAKE_64BIT_MASK(0, 32));
594698240d1SRichard Henderson }
595698240d1SRichard Henderson 
5966fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest,
5976fd0c7bcSRichard Henderson                             uint64_t ival, TCGv_i64 vval)
59861766fe9SRichard Henderson {
599c53e401eSRichard Henderson     uint64_t mask = gva_offset_mask(ctx);
600f13bf343SRichard Henderson 
601f13bf343SRichard Henderson     if (ival != -1) {
6026fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, ival & mask);
603f13bf343SRichard Henderson         return;
604f13bf343SRichard Henderson     }
605f13bf343SRichard Henderson     tcg_debug_assert(vval != NULL);
606f13bf343SRichard Henderson 
607f13bf343SRichard Henderson     /*
608f13bf343SRichard Henderson      * We know that the IAOQ is already properly masked.
609f13bf343SRichard Henderson      * This optimization is primarily for "iaoq_f = iaoq_b".
610f13bf343SRichard Henderson      */
611f13bf343SRichard Henderson     if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) {
6126fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, vval);
61361766fe9SRichard Henderson     } else {
6146fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, vval, mask);
61561766fe9SRichard Henderson     }
61661766fe9SRichard Henderson }
61761766fe9SRichard Henderson 
618c53e401eSRichard Henderson static inline uint64_t iaoq_dest(DisasContext *ctx, int64_t disp)
61961766fe9SRichard Henderson {
62061766fe9SRichard Henderson     return ctx->iaoq_f + disp + 8;
62161766fe9SRichard Henderson }
62261766fe9SRichard Henderson 
62361766fe9SRichard Henderson static void gen_excp_1(int exception)
62461766fe9SRichard Henderson {
625ad75a51eSRichard Henderson     gen_helper_excp(tcg_env, tcg_constant_i32(exception));
62661766fe9SRichard Henderson }
62761766fe9SRichard Henderson 
62831234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception)
62961766fe9SRichard Henderson {
630741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
631741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
632129e9cc3SRichard Henderson     nullify_save(ctx);
63361766fe9SRichard Henderson     gen_excp_1(exception);
63431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
63561766fe9SRichard Henderson }
63661766fe9SRichard Henderson 
63731234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc)
6381a19da0dSRichard Henderson {
63931234768SRichard Henderson     nullify_over(ctx);
6406fd0c7bcSRichard Henderson     tcg_gen_st_i64(tcg_constant_i64(ctx->insn),
641ad75a51eSRichard Henderson                    tcg_env, offsetof(CPUHPPAState, cr[CR_IIR]));
64231234768SRichard Henderson     gen_excp(ctx, exc);
64331234768SRichard Henderson     return nullify_end(ctx);
6441a19da0dSRichard Henderson }
6451a19da0dSRichard Henderson 
64631234768SRichard Henderson static bool gen_illegal(DisasContext *ctx)
64761766fe9SRichard Henderson {
64831234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_ILL);
64961766fe9SRichard Henderson }
65061766fe9SRichard Henderson 
65140f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY
65240f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
65340f9f908SRichard Henderson     return gen_excp_iir(ctx, EXCP)
65440f9f908SRichard Henderson #else
655e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \
656e1b5a5edSRichard Henderson     do {                                     \
657e1b5a5edSRichard Henderson         if (ctx->privilege != 0) {           \
65831234768SRichard Henderson             return gen_excp_iir(ctx, EXCP);  \
659e1b5a5edSRichard Henderson         }                                    \
660e1b5a5edSRichard Henderson     } while (0)
66140f9f908SRichard Henderson #endif
662e1b5a5edSRichard Henderson 
663c53e401eSRichard Henderson static bool use_goto_tb(DisasContext *ctx, uint64_t dest)
66461766fe9SRichard Henderson {
66557f91498SRichard Henderson     return translator_use_goto_tb(&ctx->base, dest);
66661766fe9SRichard Henderson }
66761766fe9SRichard Henderson 
668129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page,
669129e9cc3SRichard Henderson    and we're not attempting to set a breakpoint on it, then we can
670129e9cc3SRichard Henderson    totally skip the nullified insn.  This avoids creating and
671129e9cc3SRichard Henderson    executing a TB that merely branches to the next TB.  */
672129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx)
673129e9cc3SRichard Henderson {
674129e9cc3SRichard Henderson     return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0
675129e9cc3SRichard Henderson             && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY));
676129e9cc3SRichard Henderson }
677129e9cc3SRichard Henderson 
67861766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which,
679c53e401eSRichard Henderson                         uint64_t f, uint64_t b)
68061766fe9SRichard Henderson {
68161766fe9SRichard Henderson     if (f != -1 && b != -1 && use_goto_tb(ctx, f)) {
68261766fe9SRichard Henderson         tcg_gen_goto_tb(which);
683a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL);
684a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL);
68507ea28b4SRichard Henderson         tcg_gen_exit_tb(ctx->base.tb, which);
68661766fe9SRichard Henderson     } else {
687741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b);
688741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var);
6897f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
69061766fe9SRichard Henderson     }
69161766fe9SRichard Henderson }
69261766fe9SRichard Henderson 
693b47a4a02SSven Schnelle static bool cond_need_sv(int c)
694b47a4a02SSven Schnelle {
695b47a4a02SSven Schnelle     return c == 2 || c == 3 || c == 6;
696b47a4a02SSven Schnelle }
697b47a4a02SSven Schnelle 
698b47a4a02SSven Schnelle static bool cond_need_cb(int c)
699b47a4a02SSven Schnelle {
700b47a4a02SSven Schnelle     return c == 4 || c == 5;
701b47a4a02SSven Schnelle }
702b47a4a02SSven Schnelle 
7036fd0c7bcSRichard Henderson /* Need extensions from TCGv_i32 to TCGv_i64. */
70472ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d)
70572ca8753SRichard Henderson {
706c53e401eSRichard Henderson     return !(ctx->is_pa20 && d);
70772ca8753SRichard Henderson }
70872ca8753SRichard Henderson 
709b47a4a02SSven Schnelle /*
710b47a4a02SSven Schnelle  * Compute conditional for arithmetic.  See Page 5-3, Table 5-1, of
711b47a4a02SSven Schnelle  * the Parisc 1.1 Architecture Reference Manual for details.
712b47a4a02SSven Schnelle  */
713b2167459SRichard Henderson 
714a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d,
7156fd0c7bcSRichard Henderson                          TCGv_i64 res, TCGv_i64 cb_msb, TCGv_i64 sv)
716b2167459SRichard Henderson {
717b2167459SRichard Henderson     DisasCond cond;
7186fd0c7bcSRichard Henderson     TCGv_i64 tmp;
719b2167459SRichard Henderson 
720b2167459SRichard Henderson     switch (cf >> 1) {
721b47a4a02SSven Schnelle     case 0: /* Never / TR    (0 / 1) */
722b2167459SRichard Henderson         cond = cond_make_f();
723b2167459SRichard Henderson         break;
724b2167459SRichard Henderson     case 1: /* = / <>        (Z / !Z) */
725a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
726aac0f603SRichard Henderson             tmp = tcg_temp_new_i64();
7276fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, res);
728a751eb31SRichard Henderson             res = tmp;
729a751eb31SRichard Henderson         }
730b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, res);
731b2167459SRichard Henderson         break;
732b47a4a02SSven Schnelle     case 2: /* < / >=        (N ^ V / !(N ^ V) */
733aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7346fd0c7bcSRichard Henderson         tcg_gen_xor_i64(tmp, res, sv);
735a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
7366fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, tmp);
737a751eb31SRichard Henderson         }
738b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_LT, tmp);
739b2167459SRichard Henderson         break;
740b47a4a02SSven Schnelle     case 3: /* <= / >        (N ^ V) | Z / !((N ^ V) | Z) */
741b47a4a02SSven Schnelle         /*
742b47a4a02SSven Schnelle          * Simplify:
743b47a4a02SSven Schnelle          *   (N ^ V) | Z
744b47a4a02SSven Schnelle          *   ((res < 0) ^ (sv < 0)) | !res
745b47a4a02SSven Schnelle          *   ((res ^ sv) < 0) | !res
746b47a4a02SSven Schnelle          *   (~(res ^ sv) >= 0) | !res
747b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31) | !res
748b47a4a02SSven Schnelle          *   !(~(res ^ sv) >> 31 & res)
749b47a4a02SSven Schnelle          */
750aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7516fd0c7bcSRichard Henderson         tcg_gen_eqv_i64(tmp, res, sv);
752a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
7536fd0c7bcSRichard Henderson             tcg_gen_sextract_i64(tmp, tmp, 31, 1);
7546fd0c7bcSRichard Henderson             tcg_gen_and_i64(tmp, tmp, res);
7556fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, tmp);
756a751eb31SRichard Henderson         } else {
7576fd0c7bcSRichard Henderson             tcg_gen_sari_i64(tmp, tmp, 63);
7586fd0c7bcSRichard Henderson             tcg_gen_and_i64(tmp, tmp, res);
759a751eb31SRichard Henderson         }
760b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
761b2167459SRichard Henderson         break;
762b2167459SRichard Henderson     case 4: /* NUV / UV      (!C / C) */
763a751eb31SRichard Henderson         /* Only bit 0 of cb_msb is ever set. */
764b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_EQ, cb_msb);
765b2167459SRichard Henderson         break;
766b2167459SRichard Henderson     case 5: /* ZNV / VNZ     (!C | Z / C & !Z) */
767aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7686fd0c7bcSRichard Henderson         tcg_gen_neg_i64(tmp, cb_msb);
7696fd0c7bcSRichard Henderson         tcg_gen_and_i64(tmp, tmp, res);
770a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
7716fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, tmp);
772a751eb31SRichard Henderson         }
773b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_EQ, tmp);
774b2167459SRichard Henderson         break;
775b2167459SRichard Henderson     case 6: /* SV / NSV      (V / !V) */
776a751eb31SRichard Henderson         if (cond_need_ext(ctx, d)) {
777aac0f603SRichard Henderson             tmp = tcg_temp_new_i64();
7786fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, sv);
779a751eb31SRichard Henderson             sv = tmp;
780a751eb31SRichard Henderson         }
781b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_LT, sv);
782b2167459SRichard Henderson         break;
783b2167459SRichard Henderson     case 7: /* OD / EV */
784aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
7856fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, res, 1);
786b47a4a02SSven Schnelle         cond = cond_make_0_tmp(TCG_COND_NE, tmp);
787b2167459SRichard Henderson         break;
788b2167459SRichard Henderson     default:
789b2167459SRichard Henderson         g_assert_not_reached();
790b2167459SRichard Henderson     }
791b2167459SRichard Henderson     if (cf & 1) {
792b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
793b2167459SRichard Henderson     }
794b2167459SRichard Henderson 
795b2167459SRichard Henderson     return cond;
796b2167459SRichard Henderson }
797b2167459SRichard Henderson 
798b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we
799b2167459SRichard Henderson    can use the inputs directly.  This can allow other computation to be
800b2167459SRichard Henderson    deleted as unused.  */
801b2167459SRichard Henderson 
8024fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d,
8036fd0c7bcSRichard Henderson                              TCGv_i64 res, TCGv_i64 in1,
8046fd0c7bcSRichard Henderson                              TCGv_i64 in2, TCGv_i64 sv)
805b2167459SRichard Henderson {
8064fe9533aSRichard Henderson     TCGCond tc;
8074fe9533aSRichard Henderson     bool ext_uns;
808b2167459SRichard Henderson 
809b2167459SRichard Henderson     switch (cf >> 1) {
810b2167459SRichard Henderson     case 1: /* = / <> */
8114fe9533aSRichard Henderson         tc = TCG_COND_EQ;
8124fe9533aSRichard Henderson         ext_uns = true;
813b2167459SRichard Henderson         break;
814b2167459SRichard Henderson     case 2: /* < / >= */
8154fe9533aSRichard Henderson         tc = TCG_COND_LT;
8164fe9533aSRichard Henderson         ext_uns = false;
817b2167459SRichard Henderson         break;
818b2167459SRichard Henderson     case 3: /* <= / > */
8194fe9533aSRichard Henderson         tc = TCG_COND_LE;
8204fe9533aSRichard Henderson         ext_uns = false;
821b2167459SRichard Henderson         break;
822b2167459SRichard Henderson     case 4: /* << / >>= */
8234fe9533aSRichard Henderson         tc = TCG_COND_LTU;
8244fe9533aSRichard Henderson         ext_uns = true;
825b2167459SRichard Henderson         break;
826b2167459SRichard Henderson     case 5: /* <<= / >> */
8274fe9533aSRichard Henderson         tc = TCG_COND_LEU;
8284fe9533aSRichard Henderson         ext_uns = true;
829b2167459SRichard Henderson         break;
830b2167459SRichard Henderson     default:
831a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, sv);
832b2167459SRichard Henderson     }
833b2167459SRichard Henderson 
8344fe9533aSRichard Henderson     if (cf & 1) {
8354fe9533aSRichard Henderson         tc = tcg_invert_cond(tc);
8364fe9533aSRichard Henderson     }
8374fe9533aSRichard Henderson     if (cond_need_ext(ctx, d)) {
838aac0f603SRichard Henderson         TCGv_i64 t1 = tcg_temp_new_i64();
839aac0f603SRichard Henderson         TCGv_i64 t2 = tcg_temp_new_i64();
8404fe9533aSRichard Henderson 
8414fe9533aSRichard Henderson         if (ext_uns) {
8426fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t1, in1);
8436fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(t2, in2);
8444fe9533aSRichard Henderson         } else {
8456fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t1, in1);
8466fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(t2, in2);
8474fe9533aSRichard Henderson         }
8484fe9533aSRichard Henderson         return cond_make_tmp(tc, t1, t2);
8494fe9533aSRichard Henderson     }
8504fe9533aSRichard Henderson     return cond_make(tc, in1, in2);
851b2167459SRichard Henderson }
852b2167459SRichard Henderson 
853df0232feSRichard Henderson /*
854df0232feSRichard Henderson  * Similar, but for logicals, where the carry and overflow bits are not
855df0232feSRichard Henderson  * computed, and use of them is undefined.
856df0232feSRichard Henderson  *
857df0232feSRichard Henderson  * Undefined or not, hardware does not trap.  It seems reasonable to
858df0232feSRichard Henderson  * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's
859df0232feSRichard Henderson  * how cases c={2,3} are treated.
860df0232feSRichard Henderson  */
861b2167459SRichard Henderson 
862b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d,
8636fd0c7bcSRichard Henderson                              TCGv_i64 res)
864b2167459SRichard Henderson {
865b5af8423SRichard Henderson     TCGCond tc;
866b5af8423SRichard Henderson     bool ext_uns;
867a751eb31SRichard Henderson 
868df0232feSRichard Henderson     switch (cf) {
869df0232feSRichard Henderson     case 0:  /* never */
870df0232feSRichard Henderson     case 9:  /* undef, C */
871df0232feSRichard Henderson     case 11: /* undef, C & !Z */
872df0232feSRichard Henderson     case 12: /* undef, V */
873df0232feSRichard Henderson         return cond_make_f();
874df0232feSRichard Henderson 
875df0232feSRichard Henderson     case 1:  /* true */
876df0232feSRichard Henderson     case 8:  /* undef, !C */
877df0232feSRichard Henderson     case 10: /* undef, !C | Z */
878df0232feSRichard Henderson     case 13: /* undef, !V */
879df0232feSRichard Henderson         return cond_make_t();
880df0232feSRichard Henderson 
881df0232feSRichard Henderson     case 2:  /* == */
882b5af8423SRichard Henderson         tc = TCG_COND_EQ;
883b5af8423SRichard Henderson         ext_uns = true;
884b5af8423SRichard Henderson         break;
885df0232feSRichard Henderson     case 3:  /* <> */
886b5af8423SRichard Henderson         tc = TCG_COND_NE;
887b5af8423SRichard Henderson         ext_uns = true;
888b5af8423SRichard Henderson         break;
889df0232feSRichard Henderson     case 4:  /* < */
890b5af8423SRichard Henderson         tc = TCG_COND_LT;
891b5af8423SRichard Henderson         ext_uns = false;
892b5af8423SRichard Henderson         break;
893df0232feSRichard Henderson     case 5:  /* >= */
894b5af8423SRichard Henderson         tc = TCG_COND_GE;
895b5af8423SRichard Henderson         ext_uns = false;
896b5af8423SRichard Henderson         break;
897df0232feSRichard Henderson     case 6:  /* <= */
898b5af8423SRichard Henderson         tc = TCG_COND_LE;
899b5af8423SRichard Henderson         ext_uns = false;
900b5af8423SRichard Henderson         break;
901df0232feSRichard Henderson     case 7:  /* > */
902b5af8423SRichard Henderson         tc = TCG_COND_GT;
903b5af8423SRichard Henderson         ext_uns = false;
904b5af8423SRichard Henderson         break;
905df0232feSRichard Henderson 
906df0232feSRichard Henderson     case 14: /* OD */
907df0232feSRichard Henderson     case 15: /* EV */
908a751eb31SRichard Henderson         return do_cond(ctx, cf, d, res, NULL, NULL);
909df0232feSRichard Henderson 
910df0232feSRichard Henderson     default:
911df0232feSRichard Henderson         g_assert_not_reached();
912b2167459SRichard Henderson     }
913b5af8423SRichard Henderson 
914b5af8423SRichard Henderson     if (cond_need_ext(ctx, d)) {
915aac0f603SRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
916b5af8423SRichard Henderson 
917b5af8423SRichard Henderson         if (ext_uns) {
9186fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(tmp, res);
919b5af8423SRichard Henderson         } else {
9206fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(tmp, res);
921b5af8423SRichard Henderson         }
922b5af8423SRichard Henderson         return cond_make_0_tmp(tc, tmp);
923b5af8423SRichard Henderson     }
924b5af8423SRichard Henderson     return cond_make_0(tc, res);
925b2167459SRichard Henderson }
926b2167459SRichard Henderson 
92798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions.  */
92898cd9ca7SRichard Henderson 
9294fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d,
9306fd0c7bcSRichard Henderson                              TCGv_i64 res)
93198cd9ca7SRichard Henderson {
93298cd9ca7SRichard Henderson     unsigned c, f;
93398cd9ca7SRichard Henderson 
93498cd9ca7SRichard Henderson     /* Convert the compressed condition codes to standard.
93598cd9ca7SRichard Henderson        0-2 are the same as logicals (nv,<,<=), while 3 is OD.
93698cd9ca7SRichard Henderson        4-7 are the reverse of 0-3.  */
93798cd9ca7SRichard Henderson     c = orig & 3;
93898cd9ca7SRichard Henderson     if (c == 3) {
93998cd9ca7SRichard Henderson         c = 7;
94098cd9ca7SRichard Henderson     }
94198cd9ca7SRichard Henderson     f = (orig & 4) / 4;
94298cd9ca7SRichard Henderson 
943b5af8423SRichard Henderson     return do_log_cond(ctx, c * 2 + f, d, res);
94498cd9ca7SRichard Henderson }
94598cd9ca7SRichard Henderson 
946b2167459SRichard Henderson /* Similar, but for unit conditions.  */
947b2167459SRichard Henderson 
9486fd0c7bcSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_i64 res,
9496fd0c7bcSRichard Henderson                               TCGv_i64 in1, TCGv_i64 in2)
950b2167459SRichard Henderson {
951b2167459SRichard Henderson     DisasCond cond;
9526fd0c7bcSRichard Henderson     TCGv_i64 tmp, cb = NULL;
953c53e401eSRichard Henderson     uint64_t d_repl = d ? 0x0000000100000001ull : 1;
954b2167459SRichard Henderson 
955b2167459SRichard Henderson     if (cf & 8) {
956b2167459SRichard Henderson         /* Since we want to test lots of carry-out bits all at once, do not
957b2167459SRichard Henderson          * do our normal thing and compute carry-in of bit B+1 since that
958b2167459SRichard Henderson          * leaves us with carry bits spread across two words.
959b2167459SRichard Henderson          */
960aac0f603SRichard Henderson         cb = tcg_temp_new_i64();
961aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
9626fd0c7bcSRichard Henderson         tcg_gen_or_i64(cb, in1, in2);
9636fd0c7bcSRichard Henderson         tcg_gen_and_i64(tmp, in1, in2);
9646fd0c7bcSRichard Henderson         tcg_gen_andc_i64(cb, cb, res);
9656fd0c7bcSRichard Henderson         tcg_gen_or_i64(cb, cb, tmp);
966b2167459SRichard Henderson     }
967b2167459SRichard Henderson 
968b2167459SRichard Henderson     switch (cf >> 1) {
969b2167459SRichard Henderson     case 0: /* never / TR */
970b2167459SRichard Henderson         cond = cond_make_f();
971b2167459SRichard Henderson         break;
972b2167459SRichard Henderson 
973*578b8132SSven Schnelle     case 1: /* SBW / NBW */
974*578b8132SSven Schnelle         if (d) {
975*578b8132SSven Schnelle             tmp = tcg_temp_new_i64();
976*578b8132SSven Schnelle             tcg_gen_subi_i64(tmp, res, d_repl * 0x00000001u);
977*578b8132SSven Schnelle             tcg_gen_andc_i64(tmp, tmp, res);
978*578b8132SSven Schnelle             tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80000000u);
979*578b8132SSven Schnelle             cond = cond_make_0(TCG_COND_NE, tmp);
980*578b8132SSven Schnelle         } else {
981*578b8132SSven Schnelle             /* undefined */
982*578b8132SSven Schnelle             cond = cond_make_f();
983*578b8132SSven Schnelle         }
984*578b8132SSven Schnelle         break;
985*578b8132SSven Schnelle 
986b2167459SRichard Henderson     case 2: /* SBZ / NBZ */
987b2167459SRichard Henderson         /* See hasless(v,1) from
988b2167459SRichard Henderson          * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord
989b2167459SRichard Henderson          */
990aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
9916fd0c7bcSRichard Henderson         tcg_gen_subi_i64(tmp, res, d_repl * 0x01010101u);
9926fd0c7bcSRichard Henderson         tcg_gen_andc_i64(tmp, tmp, res);
9936fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80808080u);
994b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
995b2167459SRichard Henderson         break;
996b2167459SRichard Henderson 
997b2167459SRichard Henderson     case 3: /* SHZ / NHZ */
998aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
9996fd0c7bcSRichard Henderson         tcg_gen_subi_i64(tmp, res, d_repl * 0x00010001u);
10006fd0c7bcSRichard Henderson         tcg_gen_andc_i64(tmp, tmp, res);
10016fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, tmp, d_repl * 0x80008000u);
1002b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, tmp);
1003b2167459SRichard Henderson         break;
1004b2167459SRichard Henderson 
1005b2167459SRichard Henderson     case 4: /* SDC / NDC */
10066fd0c7bcSRichard Henderson         tcg_gen_andi_i64(cb, cb, d_repl * 0x88888888u);
1007b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1008b2167459SRichard Henderson         break;
1009b2167459SRichard Henderson 
1010*578b8132SSven Schnelle     case 5: /* SWC / NWC */
1011*578b8132SSven Schnelle         if (d) {
1012*578b8132SSven Schnelle             tcg_gen_andi_i64(cb, cb, d_repl * 0x80000000u);
1013*578b8132SSven Schnelle             cond = cond_make_0(TCG_COND_NE, cb);
1014*578b8132SSven Schnelle         } else {
1015*578b8132SSven Schnelle             /* undefined */
1016*578b8132SSven Schnelle             cond = cond_make_f();
1017*578b8132SSven Schnelle         }
1018*578b8132SSven Schnelle         break;
1019*578b8132SSven Schnelle 
1020b2167459SRichard Henderson     case 6: /* SBC / NBC */
10216fd0c7bcSRichard Henderson         tcg_gen_andi_i64(cb, cb, d_repl * 0x80808080u);
1022b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1023b2167459SRichard Henderson         break;
1024b2167459SRichard Henderson 
1025b2167459SRichard Henderson     case 7: /* SHC / NHC */
10266fd0c7bcSRichard Henderson         tcg_gen_andi_i64(cb, cb, d_repl * 0x80008000u);
1027b2167459SRichard Henderson         cond = cond_make_0(TCG_COND_NE, cb);
1028b2167459SRichard Henderson         break;
1029b2167459SRichard Henderson 
1030b2167459SRichard Henderson     default:
1031b2167459SRichard Henderson         g_assert_not_reached();
1032b2167459SRichard Henderson     }
1033b2167459SRichard Henderson     if (cf & 1) {
1034b2167459SRichard Henderson         cond.c = tcg_invert_cond(cond.c);
1035b2167459SRichard Henderson     }
1036b2167459SRichard Henderson 
1037b2167459SRichard Henderson     return cond;
1038b2167459SRichard Henderson }
1039b2167459SRichard Henderson 
10406fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d,
10416fd0c7bcSRichard Henderson                           TCGv_i64 cb, TCGv_i64 cb_msb)
104272ca8753SRichard Henderson {
104372ca8753SRichard Henderson     if (cond_need_ext(ctx, d)) {
1044aac0f603SRichard Henderson         TCGv_i64 t = tcg_temp_new_i64();
10456fd0c7bcSRichard Henderson         tcg_gen_extract_i64(t, cb, 32, 1);
104672ca8753SRichard Henderson         return t;
104772ca8753SRichard Henderson     }
104872ca8753SRichard Henderson     return cb_msb;
104972ca8753SRichard Henderson }
105072ca8753SRichard Henderson 
10516fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d)
105272ca8753SRichard Henderson {
105372ca8753SRichard Henderson     return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb);
105472ca8753SRichard Henderson }
105572ca8753SRichard Henderson 
1056b2167459SRichard Henderson /* Compute signed overflow for addition.  */
10576fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res,
10586fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2)
1059b2167459SRichard Henderson {
1060aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1061aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1062b2167459SRichard Henderson 
10636fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
10646fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
10656fd0c7bcSRichard Henderson     tcg_gen_andc_i64(sv, sv, tmp);
1066b2167459SRichard Henderson 
1067b2167459SRichard Henderson     return sv;
1068b2167459SRichard Henderson }
1069b2167459SRichard Henderson 
1070b2167459SRichard Henderson /* Compute signed overflow for subtraction.  */
10716fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res,
10726fd0c7bcSRichard Henderson                           TCGv_i64 in1, TCGv_i64 in2)
1073b2167459SRichard Henderson {
1074aac0f603SRichard Henderson     TCGv_i64 sv = tcg_temp_new_i64();
1075aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
1076b2167459SRichard Henderson 
10776fd0c7bcSRichard Henderson     tcg_gen_xor_i64(sv, res, in1);
10786fd0c7bcSRichard Henderson     tcg_gen_xor_i64(tmp, in1, in2);
10796fd0c7bcSRichard Henderson     tcg_gen_and_i64(sv, sv, tmp);
1080b2167459SRichard Henderson 
1081b2167459SRichard Henderson     return sv;
1082b2167459SRichard Henderson }
1083b2167459SRichard Henderson 
10846fd0c7bcSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
10856fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned shift, bool is_l,
1086faf97ba1SRichard Henderson                    bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d)
1087b2167459SRichard Henderson {
10886fd0c7bcSRichard Henderson     TCGv_i64 dest, cb, cb_msb, cb_cond, sv, tmp;
1089b2167459SRichard Henderson     unsigned c = cf >> 1;
1090b2167459SRichard Henderson     DisasCond cond;
1091b2167459SRichard Henderson 
1092aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1093f764718dSRichard Henderson     cb = NULL;
1094f764718dSRichard Henderson     cb_msb = NULL;
1095bdcccc17SRichard Henderson     cb_cond = NULL;
1096b2167459SRichard Henderson 
1097b2167459SRichard Henderson     if (shift) {
1098aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
10996fd0c7bcSRichard Henderson         tcg_gen_shli_i64(tmp, in1, shift);
1100b2167459SRichard Henderson         in1 = tmp;
1101b2167459SRichard Henderson     }
1102b2167459SRichard Henderson 
1103b47a4a02SSven Schnelle     if (!is_l || cond_need_cb(c)) {
1104aac0f603SRichard Henderson         cb_msb = tcg_temp_new_i64();
1105aac0f603SRichard Henderson         cb = tcg_temp_new_i64();
1106bdcccc17SRichard Henderson 
1107a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero);
1108b2167459SRichard Henderson         if (is_c) {
11096fd0c7bcSRichard Henderson             tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb,
1110a4db4a78SRichard Henderson                              get_psw_carry(ctx, d), ctx->zero);
1111b2167459SRichard Henderson         }
11126fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
11136fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1114bdcccc17SRichard Henderson         if (cond_need_cb(c)) {
1115bdcccc17SRichard Henderson             cb_cond = get_carry(ctx, d, cb, cb_msb);
1116b2167459SRichard Henderson         }
1117b2167459SRichard Henderson     } else {
11186fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
1119b2167459SRichard Henderson         if (is_c) {
11206fd0c7bcSRichard Henderson             tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d));
1121b2167459SRichard Henderson         }
1122b2167459SRichard Henderson     }
1123b2167459SRichard Henderson 
1124b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1125f764718dSRichard Henderson     sv = NULL;
1126b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1127b2167459SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
1128b2167459SRichard Henderson         if (is_tsv) {
1129b2167459SRichard Henderson             /* ??? Need to include overflow from shift.  */
1130ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1131b2167459SRichard Henderson         }
1132b2167459SRichard Henderson     }
1133b2167459SRichard Henderson 
1134b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1135a751eb31SRichard Henderson     cond = do_cond(ctx, cf, d, dest, cb_cond, sv);
1136b2167459SRichard Henderson     if (is_tc) {
1137aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
11386fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1139ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1140b2167459SRichard Henderson     }
1141b2167459SRichard Henderson 
1142b2167459SRichard Henderson     /* Write back the result.  */
1143b2167459SRichard Henderson     if (!is_l) {
1144b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb, cb);
1145b2167459SRichard Henderson         save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1146b2167459SRichard Henderson     }
1147b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1148b2167459SRichard Henderson 
1149b2167459SRichard Henderson     /* Install the new nullification.  */
1150b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1151b2167459SRichard Henderson     ctx->null_cond = cond;
1152b2167459SRichard Henderson }
1153b2167459SRichard Henderson 
1154faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a,
11550c982a28SRichard Henderson                        bool is_l, bool is_tsv, bool is_tc, bool is_c)
11560c982a28SRichard Henderson {
11576fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
11580c982a28SRichard Henderson 
11590c982a28SRichard Henderson     if (a->cf) {
11600c982a28SRichard Henderson         nullify_over(ctx);
11610c982a28SRichard Henderson     }
11620c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
11630c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1164faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l,
1165faf97ba1SRichard Henderson            is_tsv, is_tc, is_c, a->cf, a->d);
11660c982a28SRichard Henderson     return nullify_end(ctx);
11670c982a28SRichard Henderson }
11680c982a28SRichard Henderson 
11690588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a,
11700588e061SRichard Henderson                        bool is_tsv, bool is_tc)
11710588e061SRichard Henderson {
11726fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
11730588e061SRichard Henderson 
11740588e061SRichard Henderson     if (a->cf) {
11750588e061SRichard Henderson         nullify_over(ctx);
11760588e061SRichard Henderson     }
11776fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
11780588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
1179faf97ba1SRichard Henderson     /* All ADDI conditions are 32-bit. */
1180faf97ba1SRichard Henderson     do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false);
11810588e061SRichard Henderson     return nullify_end(ctx);
11820588e061SRichard Henderson }
11830588e061SRichard Henderson 
11846fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
11856fd0c7bcSRichard Henderson                    TCGv_i64 in2, bool is_tsv, bool is_b,
118663c427c6SRichard Henderson                    bool is_tc, unsigned cf, bool d)
1187b2167459SRichard Henderson {
1188a4db4a78SRichard Henderson     TCGv_i64 dest, sv, cb, cb_msb, tmp;
1189b2167459SRichard Henderson     unsigned c = cf >> 1;
1190b2167459SRichard Henderson     DisasCond cond;
1191b2167459SRichard Henderson 
1192aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
1193aac0f603SRichard Henderson     cb = tcg_temp_new_i64();
1194aac0f603SRichard Henderson     cb_msb = tcg_temp_new_i64();
1195b2167459SRichard Henderson 
1196b2167459SRichard Henderson     if (is_b) {
1197b2167459SRichard Henderson         /* DEST,C = IN1 + ~IN2 + C.  */
11986fd0c7bcSRichard Henderson         tcg_gen_not_i64(cb, in2);
1199a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero,
1200a4db4a78SRichard Henderson                          get_psw_carry(ctx, d), ctx->zero);
1201a4db4a78SRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero);
12026fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, in1);
12036fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1204b2167459SRichard Henderson     } else {
1205bdcccc17SRichard Henderson         /*
1206bdcccc17SRichard Henderson          * DEST,C = IN1 + ~IN2 + 1.  We can produce the same result in fewer
1207bdcccc17SRichard Henderson          * operations by seeding the high word with 1 and subtracting.
1208bdcccc17SRichard Henderson          */
12096fd0c7bcSRichard Henderson         TCGv_i64 one = tcg_constant_i64(1);
1210a4db4a78SRichard Henderson         tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero);
12116fd0c7bcSRichard Henderson         tcg_gen_eqv_i64(cb, in1, in2);
12126fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
1213b2167459SRichard Henderson     }
1214b2167459SRichard Henderson 
1215b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1216f764718dSRichard Henderson     sv = NULL;
1217b47a4a02SSven Schnelle     if (is_tsv || cond_need_sv(c)) {
1218b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1219b2167459SRichard Henderson         if (is_tsv) {
1220ad75a51eSRichard Henderson             gen_helper_tsv(tcg_env, sv);
1221b2167459SRichard Henderson         }
1222b2167459SRichard Henderson     }
1223b2167459SRichard Henderson 
1224b2167459SRichard Henderson     /* Compute the condition.  We cannot use the special case for borrow.  */
1225b2167459SRichard Henderson     if (!is_b) {
12264fe9533aSRichard Henderson         cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1227b2167459SRichard Henderson     } else {
1228a751eb31SRichard Henderson         cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv);
1229b2167459SRichard Henderson     }
1230b2167459SRichard Henderson 
1231b2167459SRichard Henderson     /* Emit any conditional trap before any writeback.  */
1232b2167459SRichard Henderson     if (is_tc) {
1233aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
12346fd0c7bcSRichard Henderson         tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1235ad75a51eSRichard Henderson         gen_helper_tcond(tcg_env, tmp);
1236b2167459SRichard Henderson     }
1237b2167459SRichard Henderson 
1238b2167459SRichard Henderson     /* Write back the result.  */
1239b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb, cb);
1240b2167459SRichard Henderson     save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb);
1241b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1242b2167459SRichard Henderson 
1243b2167459SRichard Henderson     /* Install the new nullification.  */
1244b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1245b2167459SRichard Henderson     ctx->null_cond = cond;
1246b2167459SRichard Henderson }
1247b2167459SRichard Henderson 
124863c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a,
12490c982a28SRichard Henderson                        bool is_tsv, bool is_b, bool is_tc)
12500c982a28SRichard Henderson {
12516fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
12520c982a28SRichard Henderson 
12530c982a28SRichard Henderson     if (a->cf) {
12540c982a28SRichard Henderson         nullify_over(ctx);
12550c982a28SRichard Henderson     }
12560c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
12570c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
125863c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d);
12590c982a28SRichard Henderson     return nullify_end(ctx);
12600c982a28SRichard Henderson }
12610c982a28SRichard Henderson 
12620588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv)
12630588e061SRichard Henderson {
12646fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
12650588e061SRichard Henderson 
12660588e061SRichard Henderson     if (a->cf) {
12670588e061SRichard Henderson         nullify_over(ctx);
12680588e061SRichard Henderson     }
12696fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
12700588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
127163c427c6SRichard Henderson     /* All SUBI conditions are 32-bit. */
127263c427c6SRichard Henderson     do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false);
12730588e061SRichard Henderson     return nullify_end(ctx);
12740588e061SRichard Henderson }
12750588e061SRichard Henderson 
12766fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
12776fd0c7bcSRichard Henderson                       TCGv_i64 in2, unsigned cf, bool d)
1278b2167459SRichard Henderson {
12796fd0c7bcSRichard Henderson     TCGv_i64 dest, sv;
1280b2167459SRichard Henderson     DisasCond cond;
1281b2167459SRichard Henderson 
1282aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
12836fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
1284b2167459SRichard Henderson 
1285b2167459SRichard Henderson     /* Compute signed overflow if required.  */
1286f764718dSRichard Henderson     sv = NULL;
1287b47a4a02SSven Schnelle     if (cond_need_sv(cf >> 1)) {
1288b2167459SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
1289b2167459SRichard Henderson     }
1290b2167459SRichard Henderson 
1291b2167459SRichard Henderson     /* Form the condition for the compare.  */
12924fe9533aSRichard Henderson     cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv);
1293b2167459SRichard Henderson 
1294b2167459SRichard Henderson     /* Clear.  */
12956fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
1296b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1297b2167459SRichard Henderson 
1298b2167459SRichard Henderson     /* Install the new nullification.  */
1299b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1300b2167459SRichard Henderson     ctx->null_cond = cond;
1301b2167459SRichard Henderson }
1302b2167459SRichard Henderson 
13036fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13046fd0c7bcSRichard Henderson                    TCGv_i64 in2, unsigned cf, bool d,
13056fd0c7bcSRichard Henderson                    void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
1306b2167459SRichard Henderson {
13076fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, rt);
1308b2167459SRichard Henderson 
1309b2167459SRichard Henderson     /* Perform the operation, and writeback.  */
1310b2167459SRichard Henderson     fn(dest, in1, in2);
1311b2167459SRichard Henderson     save_gpr(ctx, rt, dest);
1312b2167459SRichard Henderson 
1313b2167459SRichard Henderson     /* Install the new nullification.  */
1314b2167459SRichard Henderson     cond_free(&ctx->null_cond);
1315b2167459SRichard Henderson     if (cf) {
1316b5af8423SRichard Henderson         ctx->null_cond = do_log_cond(ctx, cf, d, dest);
1317b2167459SRichard Henderson     }
1318b2167459SRichard Henderson }
1319b2167459SRichard Henderson 
1320fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a,
13216fd0c7bcSRichard Henderson                        void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
13220c982a28SRichard Henderson {
13236fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
13240c982a28SRichard Henderson 
13250c982a28SRichard Henderson     if (a->cf) {
13260c982a28SRichard Henderson         nullify_over(ctx);
13270c982a28SRichard Henderson     }
13280c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
13290c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
1330fa8e3bedSRichard Henderson     do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn);
13310c982a28SRichard Henderson     return nullify_end(ctx);
13320c982a28SRichard Henderson }
13330c982a28SRichard Henderson 
13346fd0c7bcSRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_i64 in1,
13356fd0c7bcSRichard Henderson                     TCGv_i64 in2, unsigned cf, bool d, bool is_tc,
13366fd0c7bcSRichard Henderson                     void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
1337b2167459SRichard Henderson {
13386fd0c7bcSRichard Henderson     TCGv_i64 dest;
1339b2167459SRichard Henderson     DisasCond cond;
1340b2167459SRichard Henderson 
1341b2167459SRichard Henderson     if (cf == 0) {
1342b2167459SRichard Henderson         dest = dest_gpr(ctx, rt);
1343b2167459SRichard Henderson         fn(dest, in1, in2);
1344b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1345b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1346b2167459SRichard Henderson     } else {
1347aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
1348b2167459SRichard Henderson         fn(dest, in1, in2);
1349b2167459SRichard Henderson 
135059963d8fSRichard Henderson         cond = do_unit_cond(cf, d, dest, in1, in2);
1351b2167459SRichard Henderson 
1352b2167459SRichard Henderson         if (is_tc) {
1353aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
13546fd0c7bcSRichard Henderson             tcg_gen_setcond_i64(cond.c, tmp, cond.a0, cond.a1);
1355ad75a51eSRichard Henderson             gen_helper_tcond(tcg_env, tmp);
1356b2167459SRichard Henderson         }
1357b2167459SRichard Henderson         save_gpr(ctx, rt, dest);
1358b2167459SRichard Henderson 
1359b2167459SRichard Henderson         cond_free(&ctx->null_cond);
1360b2167459SRichard Henderson         ctx->null_cond = cond;
1361b2167459SRichard Henderson     }
1362b2167459SRichard Henderson }
1363b2167459SRichard Henderson 
136486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY
13658d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space
13668d6ae7fbSRichard Henderson    from the top 2 bits of the base register.  There are a few system
13678d6ae7fbSRichard Henderson    instructions that have a 3-bit space specifier, for which SR0 is
13688d6ae7fbSRichard Henderson    not special.  To handle this, pass ~SP.  */
13696fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base)
137086f8d05fSRichard Henderson {
137186f8d05fSRichard Henderson     TCGv_ptr ptr;
13726fd0c7bcSRichard Henderson     TCGv_i64 tmp;
137386f8d05fSRichard Henderson     TCGv_i64 spc;
137486f8d05fSRichard Henderson 
137586f8d05fSRichard Henderson     if (sp != 0) {
13768d6ae7fbSRichard Henderson         if (sp < 0) {
13778d6ae7fbSRichard Henderson             sp = ~sp;
13788d6ae7fbSRichard Henderson         }
13796fd0c7bcSRichard Henderson         spc = tcg_temp_new_i64();
13808d6ae7fbSRichard Henderson         load_spr(ctx, spc, sp);
13818d6ae7fbSRichard Henderson         return spc;
138286f8d05fSRichard Henderson     }
1383494737b7SRichard Henderson     if (ctx->tb_flags & TB_FLAG_SR_SAME) {
1384494737b7SRichard Henderson         return cpu_srH;
1385494737b7SRichard Henderson     }
138686f8d05fSRichard Henderson 
138786f8d05fSRichard Henderson     ptr = tcg_temp_new_ptr();
1388aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
13896fd0c7bcSRichard Henderson     spc = tcg_temp_new_i64();
139086f8d05fSRichard Henderson 
1391698240d1SRichard Henderson     /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */
13926fd0c7bcSRichard Henderson     tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5);
13936fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, 030);
13946fd0c7bcSRichard Henderson     tcg_gen_trunc_i64_ptr(ptr, tmp);
139586f8d05fSRichard Henderson 
1396ad75a51eSRichard Henderson     tcg_gen_add_ptr(ptr, ptr, tcg_env);
139786f8d05fSRichard Henderson     tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4]));
139886f8d05fSRichard Henderson 
139986f8d05fSRichard Henderson     return spc;
140086f8d05fSRichard Henderson }
140186f8d05fSRichard Henderson #endif
140286f8d05fSRichard Henderson 
14036fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs,
1404c53e401eSRichard Henderson                      unsigned rb, unsigned rx, int scale, int64_t disp,
140586f8d05fSRichard Henderson                      unsigned sp, int modify, bool is_phys)
140686f8d05fSRichard Henderson {
14076fd0c7bcSRichard Henderson     TCGv_i64 base = load_gpr(ctx, rb);
14086fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14096fd0c7bcSRichard Henderson     TCGv_i64 addr;
141086f8d05fSRichard Henderson 
1411f5b5c857SRichard Henderson     set_insn_breg(ctx, rb);
1412f5b5c857SRichard Henderson 
141386f8d05fSRichard Henderson     /* Note that RX is mutually exclusive with DISP.  */
141486f8d05fSRichard Henderson     if (rx) {
1415aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
14166fd0c7bcSRichard Henderson         tcg_gen_shli_i64(ofs, cpu_gr[rx], scale);
14176fd0c7bcSRichard Henderson         tcg_gen_add_i64(ofs, ofs, base);
141886f8d05fSRichard Henderson     } else if (disp || modify) {
1419aac0f603SRichard Henderson         ofs = tcg_temp_new_i64();
14206fd0c7bcSRichard Henderson         tcg_gen_addi_i64(ofs, base, disp);
142186f8d05fSRichard Henderson     } else {
142286f8d05fSRichard Henderson         ofs = base;
142386f8d05fSRichard Henderson     }
142486f8d05fSRichard Henderson 
142586f8d05fSRichard Henderson     *pofs = ofs;
14266fd0c7bcSRichard Henderson     *pgva = addr = tcg_temp_new_i64();
1427d265360fSRichard Henderson     tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, gva_offset_mask(ctx));
1428698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY
142986f8d05fSRichard Henderson     if (!is_phys) {
1430d265360fSRichard Henderson         tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base));
143186f8d05fSRichard Henderson     }
143286f8d05fSRichard Henderson #endif
143386f8d05fSRichard Henderson }
143486f8d05fSRichard Henderson 
143596d6407fSRichard Henderson /* Emit a memory load.  The modify parameter should be
143696d6407fSRichard Henderson  * < 0 for pre-modify,
143796d6407fSRichard Henderson  * > 0 for post-modify,
143896d6407fSRichard Henderson  * = 0 for no base register update.
143996d6407fSRichard Henderson  */
144096d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb,
1441c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
144214776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
144396d6407fSRichard Henderson {
14446fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14456fd0c7bcSRichard Henderson     TCGv_i64 addr;
144696d6407fSRichard Henderson 
144796d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
144896d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
144996d6407fSRichard Henderson 
145086f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
145117fe594cSRichard Henderson              MMU_DISABLED(ctx));
1452c1f55d97SRichard Henderson     tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
145386f8d05fSRichard Henderson     if (modify) {
145486f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
145596d6407fSRichard Henderson     }
145696d6407fSRichard Henderson }
145796d6407fSRichard Henderson 
145896d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb,
1459c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
146014776ab5STony Nguyen                        unsigned sp, int modify, MemOp mop)
146196d6407fSRichard Henderson {
14626fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14636fd0c7bcSRichard Henderson     TCGv_i64 addr;
146496d6407fSRichard Henderson 
146596d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
146696d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
146796d6407fSRichard Henderson 
146886f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
146917fe594cSRichard Henderson              MMU_DISABLED(ctx));
1470217d1a5eSRichard Henderson     tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
147186f8d05fSRichard Henderson     if (modify) {
147286f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
147396d6407fSRichard Henderson     }
147496d6407fSRichard Henderson }
147596d6407fSRichard Henderson 
147696d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb,
1477c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
147814776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
147996d6407fSRichard Henderson {
14806fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14816fd0c7bcSRichard Henderson     TCGv_i64 addr;
148296d6407fSRichard Henderson 
148396d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
148496d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
148596d6407fSRichard Henderson 
148686f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
148717fe594cSRichard Henderson              MMU_DISABLED(ctx));
1488217d1a5eSRichard Henderson     tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
148986f8d05fSRichard Henderson     if (modify) {
149086f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
149196d6407fSRichard Henderson     }
149296d6407fSRichard Henderson }
149396d6407fSRichard Henderson 
149496d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb,
1495c53e401eSRichard Henderson                         unsigned rx, int scale, int64_t disp,
149614776ab5STony Nguyen                         unsigned sp, int modify, MemOp mop)
149796d6407fSRichard Henderson {
14986fd0c7bcSRichard Henderson     TCGv_i64 ofs;
14996fd0c7bcSRichard Henderson     TCGv_i64 addr;
150096d6407fSRichard Henderson 
150196d6407fSRichard Henderson     /* Caller uses nullify_over/nullify_end.  */
150296d6407fSRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
150396d6407fSRichard Henderson 
150486f8d05fSRichard Henderson     form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify,
150517fe594cSRichard Henderson              MMU_DISABLED(ctx));
1506217d1a5eSRichard Henderson     tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx));
150786f8d05fSRichard Henderson     if (modify) {
150886f8d05fSRichard Henderson         save_gpr(ctx, rb, ofs);
150996d6407fSRichard Henderson     }
151096d6407fSRichard Henderson }
151196d6407fSRichard Henderson 
15121cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb,
1513c53e401eSRichard Henderson                     unsigned rx, int scale, int64_t disp,
151414776ab5STony Nguyen                     unsigned sp, int modify, MemOp mop)
151596d6407fSRichard Henderson {
15166fd0c7bcSRichard Henderson     TCGv_i64 dest;
151796d6407fSRichard Henderson 
151896d6407fSRichard Henderson     nullify_over(ctx);
151996d6407fSRichard Henderson 
152096d6407fSRichard Henderson     if (modify == 0) {
152196d6407fSRichard Henderson         /* No base register update.  */
152296d6407fSRichard Henderson         dest = dest_gpr(ctx, rt);
152396d6407fSRichard Henderson     } else {
152496d6407fSRichard Henderson         /* Make sure if RT == RB, we see the result of the load.  */
1525aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
152696d6407fSRichard Henderson     }
15276fd0c7bcSRichard Henderson     do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop);
152896d6407fSRichard Henderson     save_gpr(ctx, rt, dest);
152996d6407fSRichard Henderson 
15301cd012a5SRichard Henderson     return nullify_end(ctx);
153196d6407fSRichard Henderson }
153296d6407fSRichard Henderson 
1533740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb,
1534c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
153586f8d05fSRichard Henderson                       unsigned sp, int modify)
153696d6407fSRichard Henderson {
153796d6407fSRichard Henderson     TCGv_i32 tmp;
153896d6407fSRichard Henderson 
153996d6407fSRichard Henderson     nullify_over(ctx);
154096d6407fSRichard Henderson 
154196d6407fSRichard Henderson     tmp = tcg_temp_new_i32();
154286f8d05fSRichard Henderson     do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
154396d6407fSRichard Henderson     save_frw_i32(rt, tmp);
154496d6407fSRichard Henderson 
154596d6407fSRichard Henderson     if (rt == 0) {
1546ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
154796d6407fSRichard Henderson     }
154896d6407fSRichard Henderson 
1549740038d7SRichard Henderson     return nullify_end(ctx);
155096d6407fSRichard Henderson }
155196d6407fSRichard Henderson 
1552740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a)
1553740038d7SRichard Henderson {
1554740038d7SRichard Henderson     return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1555740038d7SRichard Henderson                      a->disp, a->sp, a->m);
1556740038d7SRichard Henderson }
1557740038d7SRichard Henderson 
1558740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb,
1559c53e401eSRichard Henderson                       unsigned rx, int scale, int64_t disp,
156086f8d05fSRichard Henderson                       unsigned sp, int modify)
156196d6407fSRichard Henderson {
156296d6407fSRichard Henderson     TCGv_i64 tmp;
156396d6407fSRichard Henderson 
156496d6407fSRichard Henderson     nullify_over(ctx);
156596d6407fSRichard Henderson 
156696d6407fSRichard Henderson     tmp = tcg_temp_new_i64();
1567fc313c64SFrédéric Pétrot     do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
156896d6407fSRichard Henderson     save_frd(rt, tmp);
156996d6407fSRichard Henderson 
157096d6407fSRichard Henderson     if (rt == 0) {
1571ad75a51eSRichard Henderson         gen_helper_loaded_fr0(tcg_env);
157296d6407fSRichard Henderson     }
157396d6407fSRichard Henderson 
1574740038d7SRichard Henderson     return nullify_end(ctx);
1575740038d7SRichard Henderson }
1576740038d7SRichard Henderson 
1577740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a)
1578740038d7SRichard Henderson {
1579740038d7SRichard Henderson     return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1580740038d7SRichard Henderson                      a->disp, a->sp, a->m);
158196d6407fSRichard Henderson }
158296d6407fSRichard Henderson 
15831cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb,
1584c53e401eSRichard Henderson                      int64_t disp, unsigned sp,
158514776ab5STony Nguyen                      int modify, MemOp mop)
158696d6407fSRichard Henderson {
158796d6407fSRichard Henderson     nullify_over(ctx);
15886fd0c7bcSRichard Henderson     do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop);
15891cd012a5SRichard Henderson     return nullify_end(ctx);
159096d6407fSRichard Henderson }
159196d6407fSRichard Henderson 
1592740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb,
1593c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
159486f8d05fSRichard Henderson                        unsigned sp, int modify)
159596d6407fSRichard Henderson {
159696d6407fSRichard Henderson     TCGv_i32 tmp;
159796d6407fSRichard Henderson 
159896d6407fSRichard Henderson     nullify_over(ctx);
159996d6407fSRichard Henderson 
160096d6407fSRichard Henderson     tmp = load_frw_i32(rt);
160186f8d05fSRichard Henderson     do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL);
160296d6407fSRichard Henderson 
1603740038d7SRichard Henderson     return nullify_end(ctx);
160496d6407fSRichard Henderson }
160596d6407fSRichard Henderson 
1606740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a)
1607740038d7SRichard Henderson {
1608740038d7SRichard Henderson     return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0,
1609740038d7SRichard Henderson                       a->disp, a->sp, a->m);
1610740038d7SRichard Henderson }
1611740038d7SRichard Henderson 
1612740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb,
1613c53e401eSRichard Henderson                        unsigned rx, int scale, int64_t disp,
161486f8d05fSRichard Henderson                        unsigned sp, int modify)
161596d6407fSRichard Henderson {
161696d6407fSRichard Henderson     TCGv_i64 tmp;
161796d6407fSRichard Henderson 
161896d6407fSRichard Henderson     nullify_over(ctx);
161996d6407fSRichard Henderson 
162096d6407fSRichard Henderson     tmp = load_frd(rt);
1621fc313c64SFrédéric Pétrot     do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ);
162296d6407fSRichard Henderson 
1623740038d7SRichard Henderson     return nullify_end(ctx);
1624740038d7SRichard Henderson }
1625740038d7SRichard Henderson 
1626740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a)
1627740038d7SRichard Henderson {
1628740038d7SRichard Henderson     return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0,
1629740038d7SRichard Henderson                       a->disp, a->sp, a->m);
163096d6407fSRichard Henderson }
163196d6407fSRichard Henderson 
16321ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra,
1633ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i32))
1634ebe9383cSRichard Henderson {
1635ebe9383cSRichard Henderson     TCGv_i32 tmp;
1636ebe9383cSRichard Henderson 
1637ebe9383cSRichard Henderson     nullify_over(ctx);
1638ebe9383cSRichard Henderson     tmp = load_frw0_i32(ra);
1639ebe9383cSRichard Henderson 
1640ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1641ebe9383cSRichard Henderson 
1642ebe9383cSRichard Henderson     save_frw_i32(rt, tmp);
16431ca74648SRichard Henderson     return nullify_end(ctx);
1644ebe9383cSRichard Henderson }
1645ebe9383cSRichard Henderson 
16461ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra,
1647ebe9383cSRichard Henderson                        void (*func)(TCGv_i32, TCGv_env, TCGv_i64))
1648ebe9383cSRichard Henderson {
1649ebe9383cSRichard Henderson     TCGv_i32 dst;
1650ebe9383cSRichard Henderson     TCGv_i64 src;
1651ebe9383cSRichard Henderson 
1652ebe9383cSRichard Henderson     nullify_over(ctx);
1653ebe9383cSRichard Henderson     src = load_frd(ra);
1654ebe9383cSRichard Henderson     dst = tcg_temp_new_i32();
1655ebe9383cSRichard Henderson 
1656ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1657ebe9383cSRichard Henderson 
1658ebe9383cSRichard Henderson     save_frw_i32(rt, dst);
16591ca74648SRichard Henderson     return nullify_end(ctx);
1660ebe9383cSRichard Henderson }
1661ebe9383cSRichard Henderson 
16621ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra,
1663ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i64))
1664ebe9383cSRichard Henderson {
1665ebe9383cSRichard Henderson     TCGv_i64 tmp;
1666ebe9383cSRichard Henderson 
1667ebe9383cSRichard Henderson     nullify_over(ctx);
1668ebe9383cSRichard Henderson     tmp = load_frd0(ra);
1669ebe9383cSRichard Henderson 
1670ad75a51eSRichard Henderson     func(tmp, tcg_env, tmp);
1671ebe9383cSRichard Henderson 
1672ebe9383cSRichard Henderson     save_frd(rt, tmp);
16731ca74648SRichard Henderson     return nullify_end(ctx);
1674ebe9383cSRichard Henderson }
1675ebe9383cSRichard Henderson 
16761ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra,
1677ebe9383cSRichard Henderson                        void (*func)(TCGv_i64, TCGv_env, TCGv_i32))
1678ebe9383cSRichard Henderson {
1679ebe9383cSRichard Henderson     TCGv_i32 src;
1680ebe9383cSRichard Henderson     TCGv_i64 dst;
1681ebe9383cSRichard Henderson 
1682ebe9383cSRichard Henderson     nullify_over(ctx);
1683ebe9383cSRichard Henderson     src = load_frw0_i32(ra);
1684ebe9383cSRichard Henderson     dst = tcg_temp_new_i64();
1685ebe9383cSRichard Henderson 
1686ad75a51eSRichard Henderson     func(dst, tcg_env, src);
1687ebe9383cSRichard Henderson 
1688ebe9383cSRichard Henderson     save_frd(rt, dst);
16891ca74648SRichard Henderson     return nullify_end(ctx);
1690ebe9383cSRichard Henderson }
1691ebe9383cSRichard Henderson 
16921ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt,
1693ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
169431234768SRichard Henderson                         void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32))
1695ebe9383cSRichard Henderson {
1696ebe9383cSRichard Henderson     TCGv_i32 a, b;
1697ebe9383cSRichard Henderson 
1698ebe9383cSRichard Henderson     nullify_over(ctx);
1699ebe9383cSRichard Henderson     a = load_frw0_i32(ra);
1700ebe9383cSRichard Henderson     b = load_frw0_i32(rb);
1701ebe9383cSRichard Henderson 
1702ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1703ebe9383cSRichard Henderson 
1704ebe9383cSRichard Henderson     save_frw_i32(rt, a);
17051ca74648SRichard Henderson     return nullify_end(ctx);
1706ebe9383cSRichard Henderson }
1707ebe9383cSRichard Henderson 
17081ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt,
1709ebe9383cSRichard Henderson                         unsigned ra, unsigned rb,
171031234768SRichard Henderson                         void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64))
1711ebe9383cSRichard Henderson {
1712ebe9383cSRichard Henderson     TCGv_i64 a, b;
1713ebe9383cSRichard Henderson 
1714ebe9383cSRichard Henderson     nullify_over(ctx);
1715ebe9383cSRichard Henderson     a = load_frd0(ra);
1716ebe9383cSRichard Henderson     b = load_frd0(rb);
1717ebe9383cSRichard Henderson 
1718ad75a51eSRichard Henderson     func(a, tcg_env, a, b);
1719ebe9383cSRichard Henderson 
1720ebe9383cSRichard Henderson     save_frd(rt, a);
17211ca74648SRichard Henderson     return nullify_end(ctx);
1722ebe9383cSRichard Henderson }
1723ebe9383cSRichard Henderson 
172498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not
172598cd9ca7SRichard Henderson    have already had nullification handled.  */
1726c53e401eSRichard Henderson static bool do_dbranch(DisasContext *ctx, uint64_t dest,
172798cd9ca7SRichard Henderson                        unsigned link, bool is_n)
172898cd9ca7SRichard Henderson {
172998cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) {
173098cd9ca7SRichard Henderson         if (link != 0) {
1731741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
173298cd9ca7SRichard Henderson         }
173398cd9ca7SRichard Henderson         ctx->iaoq_n = dest;
173498cd9ca7SRichard Henderson         if (is_n) {
173598cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
173698cd9ca7SRichard Henderson         }
173798cd9ca7SRichard Henderson     } else {
173898cd9ca7SRichard Henderson         nullify_over(ctx);
173998cd9ca7SRichard Henderson 
174098cd9ca7SRichard Henderson         if (link != 0) {
1741741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
174298cd9ca7SRichard Henderson         }
174398cd9ca7SRichard Henderson 
174498cd9ca7SRichard Henderson         if (is_n && use_nullify_skip(ctx)) {
174598cd9ca7SRichard Henderson             nullify_set(ctx, 0);
174698cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, dest, dest + 4);
174798cd9ca7SRichard Henderson         } else {
174898cd9ca7SRichard Henderson             nullify_set(ctx, is_n);
174998cd9ca7SRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, dest);
175098cd9ca7SRichard Henderson         }
175198cd9ca7SRichard Henderson 
175231234768SRichard Henderson         nullify_end(ctx);
175398cd9ca7SRichard Henderson 
175498cd9ca7SRichard Henderson         nullify_set(ctx, 0);
175598cd9ca7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n);
175631234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
175798cd9ca7SRichard Henderson     }
175801afb7beSRichard Henderson     return true;
175998cd9ca7SRichard Henderson }
176098cd9ca7SRichard Henderson 
176198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target.  If the branch itself
176298cd9ca7SRichard Henderson    is nullified, we should have already used nullify_over.  */
1763c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n,
176498cd9ca7SRichard Henderson                        DisasCond *cond)
176598cd9ca7SRichard Henderson {
1766c53e401eSRichard Henderson     uint64_t dest = iaoq_dest(ctx, disp);
176798cd9ca7SRichard Henderson     TCGLabel *taken = NULL;
176898cd9ca7SRichard Henderson     TCGCond c = cond->c;
176998cd9ca7SRichard Henderson     bool n;
177098cd9ca7SRichard Henderson 
177198cd9ca7SRichard Henderson     assert(ctx->null_cond.c == TCG_COND_NEVER);
177298cd9ca7SRichard Henderson 
177398cd9ca7SRichard Henderson     /* Handle TRUE and NEVER as direct branches.  */
177498cd9ca7SRichard Henderson     if (c == TCG_COND_ALWAYS) {
177501afb7beSRichard Henderson         return do_dbranch(ctx, dest, 0, is_n && disp >= 0);
177698cd9ca7SRichard Henderson     }
177798cd9ca7SRichard Henderson     if (c == TCG_COND_NEVER) {
177801afb7beSRichard Henderson         return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0);
177998cd9ca7SRichard Henderson     }
178098cd9ca7SRichard Henderson 
178198cd9ca7SRichard Henderson     taken = gen_new_label();
17826fd0c7bcSRichard Henderson     tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken);
178398cd9ca7SRichard Henderson     cond_free(cond);
178498cd9ca7SRichard Henderson 
178598cd9ca7SRichard Henderson     /* Not taken: Condition not satisfied; nullify on backward branches. */
178698cd9ca7SRichard Henderson     n = is_n && disp < 0;
178798cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
178898cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1789a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4);
179098cd9ca7SRichard Henderson     } else {
179198cd9ca7SRichard Henderson         if (!n && ctx->null_lab) {
179298cd9ca7SRichard Henderson             gen_set_label(ctx->null_lab);
179398cd9ca7SRichard Henderson             ctx->null_lab = NULL;
179498cd9ca7SRichard Henderson         }
179598cd9ca7SRichard Henderson         nullify_set(ctx, n);
1796c301f34eSRichard Henderson         if (ctx->iaoq_n == -1) {
1797c301f34eSRichard Henderson             /* The temporary iaoq_n_var died at the branch above.
1798c301f34eSRichard Henderson                Regenerate it here instead of saving it.  */
17996fd0c7bcSRichard Henderson             tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4);
1800c301f34eSRichard Henderson         }
1801a881c8e7SRichard Henderson         gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
180298cd9ca7SRichard Henderson     }
180398cd9ca7SRichard Henderson 
180498cd9ca7SRichard Henderson     gen_set_label(taken);
180598cd9ca7SRichard Henderson 
180698cd9ca7SRichard Henderson     /* Taken: Condition satisfied; nullify on forward branches.  */
180798cd9ca7SRichard Henderson     n = is_n && disp >= 0;
180898cd9ca7SRichard Henderson     if (n && use_nullify_skip(ctx)) {
180998cd9ca7SRichard Henderson         nullify_set(ctx, 0);
1810a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, dest, dest + 4);
181198cd9ca7SRichard Henderson     } else {
181298cd9ca7SRichard Henderson         nullify_set(ctx, n);
1813a881c8e7SRichard Henderson         gen_goto_tb(ctx, 1, ctx->iaoq_b, dest);
181498cd9ca7SRichard Henderson     }
181598cd9ca7SRichard Henderson 
181698cd9ca7SRichard Henderson     /* Not taken: the branch itself was nullified.  */
181798cd9ca7SRichard Henderson     if (ctx->null_lab) {
181898cd9ca7SRichard Henderson         gen_set_label(ctx->null_lab);
181998cd9ca7SRichard Henderson         ctx->null_lab = NULL;
182031234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
182198cd9ca7SRichard Henderson     } else {
182231234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
182398cd9ca7SRichard Henderson     }
182401afb7beSRichard Henderson     return true;
182598cd9ca7SRichard Henderson }
182698cd9ca7SRichard Henderson 
182798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target.  This handles
182898cd9ca7SRichard Henderson    nullification of the branch itself.  */
18296fd0c7bcSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_i64 dest,
183098cd9ca7SRichard Henderson                        unsigned link, bool is_n)
183198cd9ca7SRichard Henderson {
18326fd0c7bcSRichard Henderson     TCGv_i64 a0, a1, next, tmp;
183398cd9ca7SRichard Henderson     TCGCond c;
183498cd9ca7SRichard Henderson 
183598cd9ca7SRichard Henderson     assert(ctx->null_lab == NULL);
183698cd9ca7SRichard Henderson 
183798cd9ca7SRichard Henderson     if (ctx->null_cond.c == TCG_COND_NEVER) {
183898cd9ca7SRichard Henderson         if (link != 0) {
1839741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
184098cd9ca7SRichard Henderson         }
1841aac0f603SRichard Henderson         next = tcg_temp_new_i64();
18426fd0c7bcSRichard Henderson         tcg_gen_mov_i64(next, dest);
184398cd9ca7SRichard Henderson         if (is_n) {
1844c301f34eSRichard Henderson             if (use_nullify_skip(ctx)) {
1845a0180973SRichard Henderson                 copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next);
18466fd0c7bcSRichard Henderson                 tcg_gen_addi_i64(next, next, 4);
1847a0180973SRichard Henderson                 copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next);
1848c301f34eSRichard Henderson                 nullify_set(ctx, 0);
184931234768SRichard Henderson                 ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
185001afb7beSRichard Henderson                 return true;
1851c301f34eSRichard Henderson             }
185298cd9ca7SRichard Henderson             ctx->null_cond.c = TCG_COND_ALWAYS;
185398cd9ca7SRichard Henderson         }
1854c301f34eSRichard Henderson         ctx->iaoq_n = -1;
1855c301f34eSRichard Henderson         ctx->iaoq_n_var = next;
185698cd9ca7SRichard Henderson     } else if (is_n && use_nullify_skip(ctx)) {
185798cd9ca7SRichard Henderson         /* The (conditional) branch, B, nullifies the next insn, N,
185898cd9ca7SRichard Henderson            and we're allowed to skip execution N (no single-step or
18594137cb83SRichard Henderson            tracepoint in effect).  Since the goto_ptr that we must use
186098cd9ca7SRichard Henderson            for the indirect branch consumes no special resources, we
186198cd9ca7SRichard Henderson            can (conditionally) skip B and continue execution.  */
186298cd9ca7SRichard Henderson         /* The use_nullify_skip test implies we have a known control path.  */
186398cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_b != -1);
186498cd9ca7SRichard Henderson         tcg_debug_assert(ctx->iaoq_n != -1);
186598cd9ca7SRichard Henderson 
186698cd9ca7SRichard Henderson         /* We do have to handle the non-local temporary, DEST, before
186798cd9ca7SRichard Henderson            branching.  Since IOAQ_F is not really live at this point, we
186898cd9ca7SRichard Henderson            can simply store DEST optimistically.  Similarly with IAOQ_B.  */
1869a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest);
1870aac0f603SRichard Henderson         next = tcg_temp_new_i64();
18716fd0c7bcSRichard Henderson         tcg_gen_addi_i64(next, dest, 4);
1872a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next);
187398cd9ca7SRichard Henderson 
187498cd9ca7SRichard Henderson         nullify_over(ctx);
187598cd9ca7SRichard Henderson         if (link != 0) {
18769a91dd84SRichard Henderson             copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var);
187798cd9ca7SRichard Henderson         }
18787f11636dSEmilio G. Cota         tcg_gen_lookup_and_goto_ptr();
187901afb7beSRichard Henderson         return nullify_end(ctx);
188098cd9ca7SRichard Henderson     } else {
188198cd9ca7SRichard Henderson         c = ctx->null_cond.c;
188298cd9ca7SRichard Henderson         a0 = ctx->null_cond.a0;
188398cd9ca7SRichard Henderson         a1 = ctx->null_cond.a1;
188498cd9ca7SRichard Henderson 
1885aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
1886aac0f603SRichard Henderson         next = tcg_temp_new_i64();
188798cd9ca7SRichard Henderson 
1888741322f4SRichard Henderson         copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var);
18896fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(c, next, a0, a1, tmp, dest);
189098cd9ca7SRichard Henderson         ctx->iaoq_n = -1;
189198cd9ca7SRichard Henderson         ctx->iaoq_n_var = next;
189298cd9ca7SRichard Henderson 
189398cd9ca7SRichard Henderson         if (link != 0) {
18946fd0c7bcSRichard Henderson             tcg_gen_movcond_i64(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp);
189598cd9ca7SRichard Henderson         }
189698cd9ca7SRichard Henderson 
189798cd9ca7SRichard Henderson         if (is_n) {
189898cd9ca7SRichard Henderson             /* The branch nullifies the next insn, which means the state of N
189998cd9ca7SRichard Henderson                after the branch is the inverse of the state of N that applied
190098cd9ca7SRichard Henderson                to the branch.  */
19016fd0c7bcSRichard Henderson             tcg_gen_setcond_i64(tcg_invert_cond(c), cpu_psw_n, a0, a1);
190298cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
190398cd9ca7SRichard Henderson             ctx->null_cond = cond_make_n();
190498cd9ca7SRichard Henderson             ctx->psw_n_nonzero = true;
190598cd9ca7SRichard Henderson         } else {
190698cd9ca7SRichard Henderson             cond_free(&ctx->null_cond);
190798cd9ca7SRichard Henderson         }
190898cd9ca7SRichard Henderson     }
190901afb7beSRichard Henderson     return true;
191098cd9ca7SRichard Henderson }
191198cd9ca7SRichard Henderson 
1912660eefe1SRichard Henderson /* Implement
1913660eefe1SRichard Henderson  *    if (IAOQ_Front{30..31} < GR[b]{30..31})
1914660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← GR[b]{30..31};
1915660eefe1SRichard Henderson  *    else
1916660eefe1SRichard Henderson  *      IAOQ_Next{30..31} ← IAOQ_Front{30..31};
1917660eefe1SRichard Henderson  * which keeps the privilege level from being increased.
1918660eefe1SRichard Henderson  */
19196fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset)
1920660eefe1SRichard Henderson {
19216fd0c7bcSRichard Henderson     TCGv_i64 dest;
1922660eefe1SRichard Henderson     switch (ctx->privilege) {
1923660eefe1SRichard Henderson     case 0:
1924660eefe1SRichard Henderson         /* Privilege 0 is maximum and is allowed to decrease.  */
1925660eefe1SRichard Henderson         return offset;
1926660eefe1SRichard Henderson     case 3:
1927993119feSRichard Henderson         /* Privilege 3 is minimum and is never allowed to increase.  */
1928aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
19296fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, offset, 3);
1930660eefe1SRichard Henderson         break;
1931660eefe1SRichard Henderson     default:
1932aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
19336fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, offset, -4);
19346fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, ctx->privilege);
19356fd0c7bcSRichard Henderson         tcg_gen_movcond_i64(TCG_COND_GTU, dest, dest, offset, dest, offset);
1936660eefe1SRichard Henderson         break;
1937660eefe1SRichard Henderson     }
1938660eefe1SRichard Henderson     return dest;
1939660eefe1SRichard Henderson }
1940660eefe1SRichard Henderson 
1941ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
19427ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway.
19437ad439dfSRichard Henderson    Therefore normal read or write is supposed to fail, but specific
19447ad439dfSRichard Henderson    offsets have kernel code mapped to raise permissions to implement
19457ad439dfSRichard Henderson    system calls.  Handling this via an explicit check here, rather
19467ad439dfSRichard Henderson    in than the "be disp(sr2,r0)" instruction that probably sent us
19477ad439dfSRichard Henderson    here, is the easiest way to handle the branch delay slot on the
19487ad439dfSRichard Henderson    aforementioned BE.  */
194931234768SRichard Henderson static void do_page_zero(DisasContext *ctx)
19507ad439dfSRichard Henderson {
19516fd0c7bcSRichard Henderson     TCGv_i64 tmp;
1952a0180973SRichard Henderson 
19537ad439dfSRichard Henderson     /* If by some means we get here with PSW[N]=1, that implies that
19547ad439dfSRichard Henderson        the B,GATE instruction would be skipped, and we'd fault on the
19558b81968cSMichael Tokarev        next insn within the privileged page.  */
19567ad439dfSRichard Henderson     switch (ctx->null_cond.c) {
19577ad439dfSRichard Henderson     case TCG_COND_NEVER:
19587ad439dfSRichard Henderson         break;
19597ad439dfSRichard Henderson     case TCG_COND_ALWAYS:
19606fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cpu_psw_n, 0);
19617ad439dfSRichard Henderson         goto do_sigill;
19627ad439dfSRichard Henderson     default:
19637ad439dfSRichard Henderson         /* Since this is always the first (and only) insn within the
19647ad439dfSRichard Henderson            TB, we should know the state of PSW[N] from TB->FLAGS.  */
19657ad439dfSRichard Henderson         g_assert_not_reached();
19667ad439dfSRichard Henderson     }
19677ad439dfSRichard Henderson 
19687ad439dfSRichard Henderson     /* Check that we didn't arrive here via some means that allowed
19697ad439dfSRichard Henderson        non-sequential instruction execution.  Normally the PSW[B] bit
19707ad439dfSRichard Henderson        detects this by disallowing the B,GATE instruction to execute
19717ad439dfSRichard Henderson        under such conditions.  */
19727ad439dfSRichard Henderson     if (ctx->iaoq_b != ctx->iaoq_f + 4) {
19737ad439dfSRichard Henderson         goto do_sigill;
19747ad439dfSRichard Henderson     }
19757ad439dfSRichard Henderson 
1976ebd0e151SRichard Henderson     switch (ctx->iaoq_f & -4) {
19777ad439dfSRichard Henderson     case 0x00: /* Null pointer call */
19782986721dSRichard Henderson         gen_excp_1(EXCP_IMP);
197931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198031234768SRichard Henderson         break;
19817ad439dfSRichard Henderson 
19827ad439dfSRichard Henderson     case 0xb0: /* LWS */
19837ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL_LWS);
198431234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
198531234768SRichard Henderson         break;
19867ad439dfSRichard Henderson 
19877ad439dfSRichard Henderson     case 0xe0: /* SET_THREAD_POINTER */
19886fd0c7bcSRichard Henderson         tcg_gen_st_i64(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27]));
1989aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
19906fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, cpu_gr[31], 3);
1991a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp);
19926fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tmp, tmp, 4);
1993a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
199431234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_UPDATED;
199531234768SRichard Henderson         break;
19967ad439dfSRichard Henderson 
19977ad439dfSRichard Henderson     case 0x100: /* SYSCALL */
19987ad439dfSRichard Henderson         gen_excp_1(EXCP_SYSCALL);
199931234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
200031234768SRichard Henderson         break;
20017ad439dfSRichard Henderson 
20027ad439dfSRichard Henderson     default:
20037ad439dfSRichard Henderson     do_sigill:
20042986721dSRichard Henderson         gen_excp_1(EXCP_ILL);
200531234768SRichard Henderson         ctx->base.is_jmp = DISAS_NORETURN;
200631234768SRichard Henderson         break;
20077ad439dfSRichard Henderson     }
20087ad439dfSRichard Henderson }
2009ba1d0b44SRichard Henderson #endif
20107ad439dfSRichard Henderson 
2011deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a)
2012b2167459SRichard Henderson {
2013b2167459SRichard Henderson     cond_free(&ctx->null_cond);
201431234768SRichard Henderson     return true;
2015b2167459SRichard Henderson }
2016b2167459SRichard Henderson 
201740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a)
201898a9cb79SRichard Henderson {
201931234768SRichard Henderson     return gen_excp_iir(ctx, EXCP_BREAK);
202098a9cb79SRichard Henderson }
202198a9cb79SRichard Henderson 
2022e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a)
202398a9cb79SRichard Henderson {
202498a9cb79SRichard Henderson     /* No point in nullifying the memory barrier.  */
202598a9cb79SRichard Henderson     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
202698a9cb79SRichard Henderson 
202798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
202831234768SRichard Henderson     return true;
202998a9cb79SRichard Henderson }
203098a9cb79SRichard Henderson 
2031c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a)
203298a9cb79SRichard Henderson {
2033c603e14aSRichard Henderson     unsigned rt = a->t;
20346fd0c7bcSRichard Henderson     TCGv_i64 tmp = dest_gpr(ctx, rt);
2035b5e0b3a5SSven Schnelle     tcg_gen_movi_i64(tmp, ctx->iaoq_f & ~3ULL);
203698a9cb79SRichard Henderson     save_gpr(ctx, rt, tmp);
203798a9cb79SRichard Henderson 
203898a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
203931234768SRichard Henderson     return true;
204098a9cb79SRichard Henderson }
204198a9cb79SRichard Henderson 
2042c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a)
204398a9cb79SRichard Henderson {
2044c603e14aSRichard Henderson     unsigned rt = a->t;
2045c603e14aSRichard Henderson     unsigned rs = a->sp;
204633423472SRichard Henderson     TCGv_i64 t0 = tcg_temp_new_i64();
204798a9cb79SRichard Henderson 
204833423472SRichard Henderson     load_spr(ctx, t0, rs);
204933423472SRichard Henderson     tcg_gen_shri_i64(t0, t0, 32);
205033423472SRichard Henderson 
2051967662cdSRichard Henderson     save_gpr(ctx, rt, t0);
205298a9cb79SRichard Henderson 
205398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
205431234768SRichard Henderson     return true;
205598a9cb79SRichard Henderson }
205698a9cb79SRichard Henderson 
2057c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a)
205898a9cb79SRichard Henderson {
2059c603e14aSRichard Henderson     unsigned rt = a->t;
2060c603e14aSRichard Henderson     unsigned ctl = a->r;
20616fd0c7bcSRichard Henderson     TCGv_i64 tmp;
206298a9cb79SRichard Henderson 
206398a9cb79SRichard Henderson     switch (ctl) {
206435136a77SRichard Henderson     case CR_SAR:
2065c603e14aSRichard Henderson         if (a->e == 0) {
206698a9cb79SRichard Henderson             /* MFSAR without ,W masks low 5 bits.  */
206798a9cb79SRichard Henderson             tmp = dest_gpr(ctx, rt);
20686fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
206998a9cb79SRichard Henderson             save_gpr(ctx, rt, tmp);
207035136a77SRichard Henderson             goto done;
207198a9cb79SRichard Henderson         }
207298a9cb79SRichard Henderson         save_gpr(ctx, rt, cpu_sar);
207335136a77SRichard Henderson         goto done;
207435136a77SRichard Henderson     case CR_IT: /* Interval Timer */
207535136a77SRichard Henderson         /* FIXME: Respect PSW_S bit.  */
207635136a77SRichard Henderson         nullify_over(ctx);
207798a9cb79SRichard Henderson         tmp = dest_gpr(ctx, rt);
2078dfd1b812SRichard Henderson         if (translator_io_start(&ctx->base)) {
207949c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
208031234768SRichard Henderson             ctx->base.is_jmp = DISAS_IAQ_N_STALE;
208149c29d6cSRichard Henderson         } else {
208249c29d6cSRichard Henderson             gen_helper_read_interval_timer(tmp);
208349c29d6cSRichard Henderson         }
208498a9cb79SRichard Henderson         save_gpr(ctx, rt, tmp);
208531234768SRichard Henderson         return nullify_end(ctx);
208698a9cb79SRichard Henderson     case 26:
208798a9cb79SRichard Henderson     case 27:
208898a9cb79SRichard Henderson         break;
208998a9cb79SRichard Henderson     default:
209098a9cb79SRichard Henderson         /* All other control registers are privileged.  */
209135136a77SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
209235136a77SRichard Henderson         break;
209398a9cb79SRichard Henderson     }
209498a9cb79SRichard Henderson 
2095aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
20966fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
209735136a77SRichard Henderson     save_gpr(ctx, rt, tmp);
209835136a77SRichard Henderson 
209935136a77SRichard Henderson  done:
210098a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
210131234768SRichard Henderson     return true;
210298a9cb79SRichard Henderson }
210398a9cb79SRichard Henderson 
2104c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a)
210533423472SRichard Henderson {
2106c603e14aSRichard Henderson     unsigned rr = a->r;
2107c603e14aSRichard Henderson     unsigned rs = a->sp;
2108967662cdSRichard Henderson     TCGv_i64 tmp;
210933423472SRichard Henderson 
211033423472SRichard Henderson     if (rs >= 5) {
211133423472SRichard Henderson         CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
211233423472SRichard Henderson     }
211333423472SRichard Henderson     nullify_over(ctx);
211433423472SRichard Henderson 
2115967662cdSRichard Henderson     tmp = tcg_temp_new_i64();
2116967662cdSRichard Henderson     tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32);
211733423472SRichard Henderson 
211833423472SRichard Henderson     if (rs >= 4) {
2119967662cdSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs]));
2120494737b7SRichard Henderson         ctx->tb_flags &= ~TB_FLAG_SR_SAME;
212133423472SRichard Henderson     } else {
2122967662cdSRichard Henderson         tcg_gen_mov_i64(cpu_sr[rs], tmp);
212333423472SRichard Henderson     }
212433423472SRichard Henderson 
212531234768SRichard Henderson     return nullify_end(ctx);
212633423472SRichard Henderson }
212733423472SRichard Henderson 
2128c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a)
212998a9cb79SRichard Henderson {
2130c603e14aSRichard Henderson     unsigned ctl = a->t;
21316fd0c7bcSRichard Henderson     TCGv_i64 reg;
21326fd0c7bcSRichard Henderson     TCGv_i64 tmp;
213398a9cb79SRichard Henderson 
213435136a77SRichard Henderson     if (ctl == CR_SAR) {
21354845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
2136aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
21376fd0c7bcSRichard Henderson         tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31);
213898a9cb79SRichard Henderson         save_or_nullify(ctx, cpu_sar, tmp);
213998a9cb79SRichard Henderson 
214098a9cb79SRichard Henderson         cond_free(&ctx->null_cond);
214131234768SRichard Henderson         return true;
214298a9cb79SRichard Henderson     }
214398a9cb79SRichard Henderson 
214435136a77SRichard Henderson     /* All other control registers are privileged or read-only.  */
214535136a77SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG);
214635136a77SRichard Henderson 
2147c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
214835136a77SRichard Henderson     nullify_over(ctx);
21494c34bab0SHelge Deller 
21504c34bab0SHelge Deller     if (ctx->is_pa20) {
21514845f015SSven Schnelle         reg = load_gpr(ctx, a->r);
21524c34bab0SHelge Deller     } else {
21534c34bab0SHelge Deller         reg = tcg_temp_new_i64();
21544c34bab0SHelge Deller         tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r));
21554c34bab0SHelge Deller     }
21564845f015SSven Schnelle 
215735136a77SRichard Henderson     switch (ctl) {
215835136a77SRichard Henderson     case CR_IT:
2159ad75a51eSRichard Henderson         gen_helper_write_interval_timer(tcg_env, reg);
216035136a77SRichard Henderson         break;
21614f5f2548SRichard Henderson     case CR_EIRR:
2162ad75a51eSRichard Henderson         gen_helper_write_eirr(tcg_env, reg);
21634f5f2548SRichard Henderson         break;
21644f5f2548SRichard Henderson     case CR_EIEM:
2165ad75a51eSRichard Henderson         gen_helper_write_eiem(tcg_env, reg);
216631234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
21674f5f2548SRichard Henderson         break;
21684f5f2548SRichard Henderson 
216935136a77SRichard Henderson     case CR_IIASQ:
217035136a77SRichard Henderson     case CR_IIAOQ:
217135136a77SRichard Henderson         /* FIXME: Respect PSW_Q bit */
217235136a77SRichard Henderson         /* The write advances the queue and stores to the back element.  */
2173aac0f603SRichard Henderson         tmp = tcg_temp_new_i64();
21746fd0c7bcSRichard Henderson         tcg_gen_ld_i64(tmp, tcg_env,
217535136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
21766fd0c7bcSRichard Henderson         tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
21776fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env,
217835136a77SRichard Henderson                        offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ]));
217935136a77SRichard Henderson         break;
218035136a77SRichard Henderson 
2181d5de20bdSSven Schnelle     case CR_PID1:
2182d5de20bdSSven Schnelle     case CR_PID2:
2183d5de20bdSSven Schnelle     case CR_PID3:
2184d5de20bdSSven Schnelle     case CR_PID4:
21856fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
2186d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY
2187ad75a51eSRichard Henderson         gen_helper_change_prot_id(tcg_env);
2188d5de20bdSSven Schnelle #endif
2189d5de20bdSSven Schnelle         break;
2190d5de20bdSSven Schnelle 
219135136a77SRichard Henderson     default:
21926fd0c7bcSRichard Henderson         tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl]));
219335136a77SRichard Henderson         break;
219435136a77SRichard Henderson     }
219531234768SRichard Henderson     return nullify_end(ctx);
21964f5f2548SRichard Henderson #endif
219735136a77SRichard Henderson }
219835136a77SRichard Henderson 
2199c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a)
220098a9cb79SRichard Henderson {
2201aac0f603SRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
220298a9cb79SRichard Henderson 
22036fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, load_gpr(ctx, a->r));
22046fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31);
220598a9cb79SRichard Henderson     save_or_nullify(ctx, cpu_sar, tmp);
220698a9cb79SRichard Henderson 
220798a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
220831234768SRichard Henderson     return true;
220998a9cb79SRichard Henderson }
221098a9cb79SRichard Henderson 
2211e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a)
221298a9cb79SRichard Henderson {
22136fd0c7bcSRichard Henderson     TCGv_i64 dest = dest_gpr(ctx, a->t);
221498a9cb79SRichard Henderson 
22152330504cSHelge Deller #ifdef CONFIG_USER_ONLY
22162330504cSHelge Deller     /* We don't implement space registers in user mode. */
22176fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, 0);
22182330504cSHelge Deller #else
2219967662cdSRichard Henderson     tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b)));
2220967662cdSRichard Henderson     tcg_gen_shri_i64(dest, dest, 32);
22212330504cSHelge Deller #endif
2222e36f27efSRichard Henderson     save_gpr(ctx, a->t, dest);
222398a9cb79SRichard Henderson 
222498a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
222531234768SRichard Henderson     return true;
222698a9cb79SRichard Henderson }
222798a9cb79SRichard Henderson 
2228e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a)
2229e36f27efSRichard Henderson {
22307b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY
2231e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
22327b2d70a1SHelge Deller #else
22336fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2234e1b5a5edSRichard Henderson 
22357b2d70a1SHelge Deller     /* HP-UX 11i and HP ODE use rsm for read-access to PSW */
22367b2d70a1SHelge Deller     if (a->i) {
22377b2d70a1SHelge Deller         CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
22387b2d70a1SHelge Deller     }
22397b2d70a1SHelge Deller 
2240e1b5a5edSRichard Henderson     nullify_over(ctx);
2241e1b5a5edSRichard Henderson 
2242aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
22436fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
22446fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, ~a->i);
2245ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2246e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2247e1b5a5edSRichard Henderson 
2248e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_M.  */
224931234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
225031234768SRichard Henderson     return nullify_end(ctx);
2251e36f27efSRichard Henderson #endif
2252e1b5a5edSRichard Henderson }
2253e1b5a5edSRichard Henderson 
2254e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a)
2255e1b5a5edSRichard Henderson {
2256e36f27efSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2257e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
22586fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2259e1b5a5edSRichard Henderson 
2260e1b5a5edSRichard Henderson     nullify_over(ctx);
2261e1b5a5edSRichard Henderson 
2262aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
22636fd0c7bcSRichard Henderson     tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw));
22646fd0c7bcSRichard Henderson     tcg_gen_ori_i64(tmp, tmp, a->i);
2265ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, tmp);
2266e36f27efSRichard Henderson     save_gpr(ctx, a->t, tmp);
2267e1b5a5edSRichard Henderson 
2268e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts, e.g. PSW_I.  */
226931234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
227031234768SRichard Henderson     return nullify_end(ctx);
2271e36f27efSRichard Henderson #endif
2272e1b5a5edSRichard Henderson }
2273e1b5a5edSRichard Henderson 
2274c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a)
2275e1b5a5edSRichard Henderson {
2276e1b5a5edSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2277c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY
22786fd0c7bcSRichard Henderson     TCGv_i64 tmp, reg;
2279e1b5a5edSRichard Henderson     nullify_over(ctx);
2280e1b5a5edSRichard Henderson 
2281c603e14aSRichard Henderson     reg = load_gpr(ctx, a->r);
2282aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
2283ad75a51eSRichard Henderson     gen_helper_swap_system_mask(tmp, tcg_env, reg);
2284e1b5a5edSRichard Henderson 
2285e1b5a5edSRichard Henderson     /* Exit the TB to recognize new interrupts.  */
228631234768SRichard Henderson     ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT;
228731234768SRichard Henderson     return nullify_end(ctx);
2288c603e14aSRichard Henderson #endif
2289e1b5a5edSRichard Henderson }
2290f49b3537SRichard Henderson 
2291e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r)
2292f49b3537SRichard Henderson {
2293f49b3537SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2294e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY
2295f49b3537SRichard Henderson     nullify_over(ctx);
2296f49b3537SRichard Henderson 
2297e36f27efSRichard Henderson     if (rfi_r) {
2298ad75a51eSRichard Henderson         gen_helper_rfi_r(tcg_env);
2299f49b3537SRichard Henderson     } else {
2300ad75a51eSRichard Henderson         gen_helper_rfi(tcg_env);
2301f49b3537SRichard Henderson     }
230231234768SRichard Henderson     /* Exit the TB to recognize new interrupts.  */
230307ea28b4SRichard Henderson     tcg_gen_exit_tb(NULL, 0);
230431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
2305f49b3537SRichard Henderson 
230631234768SRichard Henderson     return nullify_end(ctx);
2307e36f27efSRichard Henderson #endif
2308f49b3537SRichard Henderson }
23096210db05SHelge Deller 
2310e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a)
2311e36f27efSRichard Henderson {
2312e36f27efSRichard Henderson     return do_rfi(ctx, false);
2313e36f27efSRichard Henderson }
2314e36f27efSRichard Henderson 
2315e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a)
2316e36f27efSRichard Henderson {
2317e36f27efSRichard Henderson     return do_rfi(ctx, true);
2318e36f27efSRichard Henderson }
2319e36f27efSRichard Henderson 
232096927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a)
23216210db05SHelge Deller {
23226210db05SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
232396927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
23246210db05SHelge Deller     nullify_over(ctx);
2325ad75a51eSRichard Henderson     gen_helper_halt(tcg_env);
232631234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
232731234768SRichard Henderson     return nullify_end(ctx);
232896927adbSRichard Henderson #endif
23296210db05SHelge Deller }
233096927adbSRichard Henderson 
233196927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a)
233296927adbSRichard Henderson {
233396927adbSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
233496927adbSRichard Henderson #ifndef CONFIG_USER_ONLY
233596927adbSRichard Henderson     nullify_over(ctx);
2336ad75a51eSRichard Henderson     gen_helper_reset(tcg_env);
233796927adbSRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
233896927adbSRichard Henderson     return nullify_end(ctx);
233996927adbSRichard Henderson #endif
234096927adbSRichard Henderson }
2341e1b5a5edSRichard Henderson 
23424a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a)
23434a4554c6SHelge Deller {
23444a4554c6SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
23454a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY
23464a4554c6SHelge Deller     nullify_over(ctx);
2347ad75a51eSRichard Henderson     gen_helper_getshadowregs(tcg_env);
23484a4554c6SHelge Deller     return nullify_end(ctx);
23494a4554c6SHelge Deller #endif
23504a4554c6SHelge Deller }
23514a4554c6SHelge Deller 
2352deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a)
235398a9cb79SRichard Henderson {
2354deee69a1SRichard Henderson     if (a->m) {
23556fd0c7bcSRichard Henderson         TCGv_i64 dest = dest_gpr(ctx, a->b);
23566fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->b);
23576fd0c7bcSRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->x);
235898a9cb79SRichard Henderson 
235998a9cb79SRichard Henderson         /* The only thing we need to do is the base register modification.  */
23606fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, src1, src2);
2361deee69a1SRichard Henderson         save_gpr(ctx, a->b, dest);
2362deee69a1SRichard Henderson     }
236398a9cb79SRichard Henderson     cond_free(&ctx->null_cond);
236431234768SRichard Henderson     return true;
236598a9cb79SRichard Henderson }
236698a9cb79SRichard Henderson 
2367ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a)
2368ad1fdacdSSven Schnelle {
2369ad1fdacdSSven Schnelle     /* End TB for flush instruction cache, so we pick up new insns. */
2370ad1fdacdSSven Schnelle     ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2371ad1fdacdSSven Schnelle     return trans_nop_addrx(ctx, a);
2372ad1fdacdSSven Schnelle }
2373ad1fdacdSSven Schnelle 
2374deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a)
237598a9cb79SRichard Henderson {
23766fd0c7bcSRichard Henderson     TCGv_i64 dest, ofs;
2377eed14219SRichard Henderson     TCGv_i32 level, want;
23786fd0c7bcSRichard Henderson     TCGv_i64 addr;
237998a9cb79SRichard Henderson 
238098a9cb79SRichard Henderson     nullify_over(ctx);
238198a9cb79SRichard Henderson 
2382deee69a1SRichard Henderson     dest = dest_gpr(ctx, a->t);
2383deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2384eed14219SRichard Henderson 
2385deee69a1SRichard Henderson     if (a->imm) {
2386e5d487c9SRichard Henderson         level = tcg_constant_i32(a->ri & 3);
238798a9cb79SRichard Henderson     } else {
2388eed14219SRichard Henderson         level = tcg_temp_new_i32();
23896fd0c7bcSRichard Henderson         tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri));
2390eed14219SRichard Henderson         tcg_gen_andi_i32(level, level, 3);
239198a9cb79SRichard Henderson     }
239229dd6f64SRichard Henderson     want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ);
2393eed14219SRichard Henderson 
2394ad75a51eSRichard Henderson     gen_helper_probe(dest, tcg_env, addr, level, want);
2395eed14219SRichard Henderson 
2396deee69a1SRichard Henderson     save_gpr(ctx, a->t, dest);
239731234768SRichard Henderson     return nullify_end(ctx);
239898a9cb79SRichard Henderson }
239998a9cb79SRichard Henderson 
2400deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a)
24018d6ae7fbSRichard Henderson {
24028577f354SRichard Henderson     if (ctx->is_pa20) {
24038577f354SRichard Henderson         return false;
24048577f354SRichard Henderson     }
2405deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2406deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24076fd0c7bcSRichard Henderson     TCGv_i64 addr;
24086fd0c7bcSRichard Henderson     TCGv_i64 ofs, reg;
24098d6ae7fbSRichard Henderson 
24108d6ae7fbSRichard Henderson     nullify_over(ctx);
24118d6ae7fbSRichard Henderson 
2412deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false);
2413deee69a1SRichard Henderson     reg = load_gpr(ctx, a->r);
2414deee69a1SRichard Henderson     if (a->addr) {
24158577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
24168d6ae7fbSRichard Henderson     } else {
24178577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
24188d6ae7fbSRichard Henderson     }
24198d6ae7fbSRichard Henderson 
242032dc7569SSven Schnelle     /* Exit TB for TLB change if mmu is enabled.  */
242132dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
242231234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
242331234768SRichard Henderson     }
242431234768SRichard Henderson     return nullify_end(ctx);
2425deee69a1SRichard Henderson #endif
24268d6ae7fbSRichard Henderson }
242763300a00SRichard Henderson 
2428eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local)
242963300a00SRichard Henderson {
2430deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2431deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
24326fd0c7bcSRichard Henderson     TCGv_i64 addr;
24336fd0c7bcSRichard Henderson     TCGv_i64 ofs;
243463300a00SRichard Henderson 
243563300a00SRichard Henderson     nullify_over(ctx);
243663300a00SRichard Henderson 
2437deee69a1SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
2438eb25d10fSHelge Deller 
2439eb25d10fSHelge Deller     /*
2440eb25d10fSHelge Deller      * Page align now, rather than later, so that we can add in the
2441eb25d10fSHelge Deller      * page_size field from pa2.0 from the low 4 bits of GR[b].
2442eb25d10fSHelge Deller      */
2443eb25d10fSHelge Deller     tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK);
2444eb25d10fSHelge Deller     if (ctx->is_pa20) {
2445eb25d10fSHelge Deller         tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4);
244663300a00SRichard Henderson     }
2447eb25d10fSHelge Deller 
2448eb25d10fSHelge Deller     if (local) {
2449eb25d10fSHelge Deller         gen_helper_ptlb_l(tcg_env, addr);
245063300a00SRichard Henderson     } else {
2451ad75a51eSRichard Henderson         gen_helper_ptlb(tcg_env, addr);
245263300a00SRichard Henderson     }
245363300a00SRichard Henderson 
2454eb25d10fSHelge Deller     if (a->m) {
2455eb25d10fSHelge Deller         save_gpr(ctx, a->b, ofs);
2456eb25d10fSHelge Deller     }
2457eb25d10fSHelge Deller 
2458eb25d10fSHelge Deller     /* Exit TB for TLB change if mmu is enabled.  */
2459eb25d10fSHelge Deller     if (ctx->tb_flags & PSW_C) {
2460eb25d10fSHelge Deller         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
2461eb25d10fSHelge Deller     }
2462eb25d10fSHelge Deller     return nullify_end(ctx);
2463eb25d10fSHelge Deller #endif
2464eb25d10fSHelge Deller }
2465eb25d10fSHelge Deller 
2466eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a)
2467eb25d10fSHelge Deller {
2468eb25d10fSHelge Deller     return do_pxtlb(ctx, a, false);
2469eb25d10fSHelge Deller }
2470eb25d10fSHelge Deller 
2471eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a)
2472eb25d10fSHelge Deller {
2473eb25d10fSHelge Deller     return ctx->is_pa20 && do_pxtlb(ctx, a, true);
2474eb25d10fSHelge Deller }
2475eb25d10fSHelge Deller 
2476eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a)
2477eb25d10fSHelge Deller {
2478eb25d10fSHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2479eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY
2480eb25d10fSHelge Deller     nullify_over(ctx);
2481eb25d10fSHelge Deller 
2482eb25d10fSHelge Deller     trans_nop_addrx(ctx, a);
2483eb25d10fSHelge Deller     gen_helper_ptlbe(tcg_env);
2484eb25d10fSHelge Deller 
248563300a00SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
248632dc7569SSven Schnelle     if (ctx->tb_flags & PSW_C) {
248731234768SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
248831234768SRichard Henderson     }
248931234768SRichard Henderson     return nullify_end(ctx);
2490deee69a1SRichard Henderson #endif
249163300a00SRichard Henderson }
24922dfcca9fSRichard Henderson 
24936797c315SNick Hudson /*
24946797c315SNick Hudson  * Implement the pcxl and pcxl2 Fast TLB Insert instructions.
24956797c315SNick Hudson  * See
24966797c315SNick Hudson  *     https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf
24976797c315SNick Hudson  *     page 13-9 (195/206)
24986797c315SNick Hudson  */
24996797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a)
25006797c315SNick Hudson {
25018577f354SRichard Henderson     if (ctx->is_pa20) {
25028577f354SRichard Henderson         return false;
25038577f354SRichard Henderson     }
25046797c315SNick Hudson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
25056797c315SNick Hudson #ifndef CONFIG_USER_ONLY
25066fd0c7bcSRichard Henderson     TCGv_i64 addr, atl, stl;
25076fd0c7bcSRichard Henderson     TCGv_i64 reg;
25086797c315SNick Hudson 
25096797c315SNick Hudson     nullify_over(ctx);
25106797c315SNick Hudson 
25116797c315SNick Hudson     /*
25126797c315SNick Hudson      * FIXME:
25136797c315SNick Hudson      *  if (not (pcxl or pcxl2))
25146797c315SNick Hudson      *    return gen_illegal(ctx);
25156797c315SNick Hudson      */
25166797c315SNick Hudson 
25176fd0c7bcSRichard Henderson     atl = tcg_temp_new_i64();
25186fd0c7bcSRichard Henderson     stl = tcg_temp_new_i64();
25196fd0c7bcSRichard Henderson     addr = tcg_temp_new_i64();
25206797c315SNick Hudson 
2521ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(stl, tcg_env,
25226797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_ISR])
25236797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIASQ]));
2524ad75a51eSRichard Henderson     tcg_gen_ld32u_i64(atl, tcg_env,
25256797c315SNick Hudson                       a->data ? offsetof(CPUHPPAState, cr[CR_IOR])
25266797c315SNick Hudson                       : offsetof(CPUHPPAState, cr[CR_IIAOQ]));
25276797c315SNick Hudson     tcg_gen_shli_i64(stl, stl, 32);
2528d265360fSRichard Henderson     tcg_gen_or_i64(addr, atl, stl);
25296797c315SNick Hudson 
25306797c315SNick Hudson     reg = load_gpr(ctx, a->r);
25316797c315SNick Hudson     if (a->addr) {
25328577f354SRichard Henderson         gen_helper_itlba_pa11(tcg_env, addr, reg);
25336797c315SNick Hudson     } else {
25348577f354SRichard Henderson         gen_helper_itlbp_pa11(tcg_env, addr, reg);
25356797c315SNick Hudson     }
25366797c315SNick Hudson 
25376797c315SNick Hudson     /* Exit TB for TLB change if mmu is enabled.  */
25386797c315SNick Hudson     if (ctx->tb_flags & PSW_C) {
25396797c315SNick Hudson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
25406797c315SNick Hudson     }
25416797c315SNick Hudson     return nullify_end(ctx);
25426797c315SNick Hudson #endif
25436797c315SNick Hudson }
25446797c315SNick Hudson 
25458577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a)
25468577f354SRichard Henderson {
25478577f354SRichard Henderson     if (!ctx->is_pa20) {
25488577f354SRichard Henderson         return false;
25498577f354SRichard Henderson     }
25508577f354SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
25518577f354SRichard Henderson #ifndef CONFIG_USER_ONLY
25528577f354SRichard Henderson     nullify_over(ctx);
25538577f354SRichard Henderson     {
25548577f354SRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
25558577f354SRichard Henderson         TCGv_i64 src2 = load_gpr(ctx, a->r2);
25568577f354SRichard Henderson 
25578577f354SRichard Henderson         if (a->data) {
25588577f354SRichard Henderson             gen_helper_idtlbt_pa20(tcg_env, src1, src2);
25598577f354SRichard Henderson         } else {
25608577f354SRichard Henderson             gen_helper_iitlbt_pa20(tcg_env, src1, src2);
25618577f354SRichard Henderson         }
25628577f354SRichard Henderson     }
25638577f354SRichard Henderson     /* Exit TB for TLB change if mmu is enabled.  */
25648577f354SRichard Henderson     if (ctx->tb_flags & PSW_C) {
25658577f354SRichard Henderson         ctx->base.is_jmp = DISAS_IAQ_N_STALE;
25668577f354SRichard Henderson     }
25678577f354SRichard Henderson     return nullify_end(ctx);
25688577f354SRichard Henderson #endif
25698577f354SRichard Henderson }
25708577f354SRichard Henderson 
2571deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a)
25722dfcca9fSRichard Henderson {
2573deee69a1SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
2574deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY
25756fd0c7bcSRichard Henderson     TCGv_i64 vaddr;
25766fd0c7bcSRichard Henderson     TCGv_i64 ofs, paddr;
25772dfcca9fSRichard Henderson 
25782dfcca9fSRichard Henderson     nullify_over(ctx);
25792dfcca9fSRichard Henderson 
2580deee69a1SRichard Henderson     form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false);
25812dfcca9fSRichard Henderson 
2582aac0f603SRichard Henderson     paddr = tcg_temp_new_i64();
2583ad75a51eSRichard Henderson     gen_helper_lpa(paddr, tcg_env, vaddr);
25842dfcca9fSRichard Henderson 
25852dfcca9fSRichard Henderson     /* Note that physical address result overrides base modification.  */
2586deee69a1SRichard Henderson     if (a->m) {
2587deee69a1SRichard Henderson         save_gpr(ctx, a->b, ofs);
25882dfcca9fSRichard Henderson     }
2589deee69a1SRichard Henderson     save_gpr(ctx, a->t, paddr);
25902dfcca9fSRichard Henderson 
259131234768SRichard Henderson     return nullify_end(ctx);
2592deee69a1SRichard Henderson #endif
25932dfcca9fSRichard Henderson }
259443a97b81SRichard Henderson 
2595deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a)
259643a97b81SRichard Henderson {
259743a97b81SRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
259843a97b81SRichard Henderson 
259943a97b81SRichard Henderson     /* The Coherence Index is an implementation-defined function of the
260043a97b81SRichard Henderson        physical address.  Two addresses with the same CI have a coherent
260143a97b81SRichard Henderson        view of the cache.  Our implementation is to return 0 for all,
260243a97b81SRichard Henderson        since the entire address space is coherent.  */
2603a4db4a78SRichard Henderson     save_gpr(ctx, a->t, ctx->zero);
260443a97b81SRichard Henderson 
260531234768SRichard Henderson     cond_free(&ctx->null_cond);
260631234768SRichard Henderson     return true;
260743a97b81SRichard Henderson }
260898a9cb79SRichard Henderson 
2609faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2610b2167459SRichard Henderson {
26110c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, false);
2612b2167459SRichard Henderson }
2613b2167459SRichard Henderson 
2614faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2615b2167459SRichard Henderson {
26160c982a28SRichard Henderson     return do_add_reg(ctx, a, true, false, false, false);
2617b2167459SRichard Henderson }
2618b2167459SRichard Henderson 
2619faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2620b2167459SRichard Henderson {
26210c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, false);
2622b2167459SRichard Henderson }
2623b2167459SRichard Henderson 
2624faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a)
2625b2167459SRichard Henderson {
26260c982a28SRichard Henderson     return do_add_reg(ctx, a, false, false, false, true);
26270c982a28SRichard Henderson }
2628b2167459SRichard Henderson 
2629faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a)
26300c982a28SRichard Henderson {
26310c982a28SRichard Henderson     return do_add_reg(ctx, a, false, true, false, true);
26320c982a28SRichard Henderson }
26330c982a28SRichard Henderson 
263463c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a)
26350c982a28SRichard Henderson {
26360c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, false);
26370c982a28SRichard Henderson }
26380c982a28SRichard Henderson 
263963c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
26400c982a28SRichard Henderson {
26410c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, false);
26420c982a28SRichard Henderson }
26430c982a28SRichard Henderson 
264463c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a)
26450c982a28SRichard Henderson {
26460c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, false, true);
26470c982a28SRichard Henderson }
26480c982a28SRichard Henderson 
264963c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a)
26500c982a28SRichard Henderson {
26510c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, false, true);
26520c982a28SRichard Henderson }
26530c982a28SRichard Henderson 
265463c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a)
26550c982a28SRichard Henderson {
26560c982a28SRichard Henderson     return do_sub_reg(ctx, a, false, true, false);
26570c982a28SRichard Henderson }
26580c982a28SRichard Henderson 
265963c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a)
26600c982a28SRichard Henderson {
26610c982a28SRichard Henderson     return do_sub_reg(ctx, a, true, true, false);
26620c982a28SRichard Henderson }
26630c982a28SRichard Henderson 
2664fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a)
26650c982a28SRichard Henderson {
26666fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_andc_i64);
26670c982a28SRichard Henderson }
26680c982a28SRichard Henderson 
2669fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a)
26700c982a28SRichard Henderson {
26716fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_and_i64);
26720c982a28SRichard Henderson }
26730c982a28SRichard Henderson 
2674fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a)
26750c982a28SRichard Henderson {
26760c982a28SRichard Henderson     if (a->cf == 0) {
26770c982a28SRichard Henderson         unsigned r2 = a->r2;
26780c982a28SRichard Henderson         unsigned r1 = a->r1;
26790c982a28SRichard Henderson         unsigned rt = a->t;
26800c982a28SRichard Henderson 
26817aee8189SRichard Henderson         if (rt == 0) { /* NOP */
26827aee8189SRichard Henderson             cond_free(&ctx->null_cond);
26837aee8189SRichard Henderson             return true;
26847aee8189SRichard Henderson         }
26857aee8189SRichard Henderson         if (r2 == 0) { /* COPY */
2686b2167459SRichard Henderson             if (r1 == 0) {
26876fd0c7bcSRichard Henderson                 TCGv_i64 dest = dest_gpr(ctx, rt);
26886fd0c7bcSRichard Henderson                 tcg_gen_movi_i64(dest, 0);
2689b2167459SRichard Henderson                 save_gpr(ctx, rt, dest);
2690b2167459SRichard Henderson             } else {
2691b2167459SRichard Henderson                 save_gpr(ctx, rt, cpu_gr[r1]);
2692b2167459SRichard Henderson             }
2693b2167459SRichard Henderson             cond_free(&ctx->null_cond);
269431234768SRichard Henderson             return true;
2695b2167459SRichard Henderson         }
26967aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY
26977aee8189SRichard Henderson         /* These are QEMU extensions and are nops in the real architecture:
26987aee8189SRichard Henderson          *
26997aee8189SRichard Henderson          * or %r10,%r10,%r10 -- idle loop; wait for interrupt
27007aee8189SRichard Henderson          * or %r31,%r31,%r31 -- death loop; offline cpu
27017aee8189SRichard Henderson          *                      currently implemented as idle.
27027aee8189SRichard Henderson          */
27037aee8189SRichard Henderson         if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */
27047aee8189SRichard Henderson             /* No need to check for supervisor, as userland can only pause
27057aee8189SRichard Henderson                until the next timer interrupt.  */
27067aee8189SRichard Henderson             nullify_over(ctx);
27077aee8189SRichard Henderson 
27087aee8189SRichard Henderson             /* Advance the instruction queue.  */
2709741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
2710741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
27117aee8189SRichard Henderson             nullify_set(ctx, 0);
27127aee8189SRichard Henderson 
27137aee8189SRichard Henderson             /* Tell the qemu main loop to halt until this cpu has work.  */
2714ad75a51eSRichard Henderson             tcg_gen_st_i32(tcg_constant_i32(1), tcg_env,
271529dd6f64SRichard Henderson                            offsetof(CPUState, halted) - offsetof(HPPACPU, env));
27167aee8189SRichard Henderson             gen_excp_1(EXCP_HALTED);
27177aee8189SRichard Henderson             ctx->base.is_jmp = DISAS_NORETURN;
27187aee8189SRichard Henderson 
27197aee8189SRichard Henderson             return nullify_end(ctx);
27207aee8189SRichard Henderson         }
27217aee8189SRichard Henderson #endif
27227aee8189SRichard Henderson     }
27236fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_or_i64);
27247aee8189SRichard Henderson }
2725b2167459SRichard Henderson 
2726fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a)
2727b2167459SRichard Henderson {
27286fd0c7bcSRichard Henderson     return do_log_reg(ctx, a, tcg_gen_xor_i64);
27290c982a28SRichard Henderson }
27300c982a28SRichard Henderson 
2731345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a)
27320c982a28SRichard Henderson {
27336fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
2734b2167459SRichard Henderson 
27350c982a28SRichard Henderson     if (a->cf) {
2736b2167459SRichard Henderson         nullify_over(ctx);
2737b2167459SRichard Henderson     }
27380c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27390c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2740345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d);
274131234768SRichard Henderson     return nullify_end(ctx);
2742b2167459SRichard Henderson }
2743b2167459SRichard Henderson 
2744af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a)
2745b2167459SRichard Henderson {
27466fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2;
2747b2167459SRichard Henderson 
27480c982a28SRichard Henderson     if (a->cf) {
2749b2167459SRichard Henderson         nullify_over(ctx);
2750b2167459SRichard Henderson     }
27510c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27520c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
27536fd0c7bcSRichard Henderson     do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_i64);
275431234768SRichard Henderson     return nullify_end(ctx);
2755b2167459SRichard Henderson }
2756b2167459SRichard Henderson 
2757af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc)
2758b2167459SRichard Henderson {
27596fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1, tcg_r2, tmp;
2760b2167459SRichard Henderson 
27610c982a28SRichard Henderson     if (a->cf) {
2762b2167459SRichard Henderson         nullify_over(ctx);
2763b2167459SRichard Henderson     }
27640c982a28SRichard Henderson     tcg_r1 = load_gpr(ctx, a->r1);
27650c982a28SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r2);
2766aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
27676fd0c7bcSRichard Henderson     tcg_gen_not_i64(tmp, tcg_r2);
27686fd0c7bcSRichard Henderson     do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_i64);
276931234768SRichard Henderson     return nullify_end(ctx);
2770b2167459SRichard Henderson }
2771b2167459SRichard Henderson 
2772af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a)
2773b2167459SRichard Henderson {
27740c982a28SRichard Henderson     return do_uaddcm(ctx, a, false);
27750c982a28SRichard Henderson }
27760c982a28SRichard Henderson 
2777af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a)
27780c982a28SRichard Henderson {
27790c982a28SRichard Henderson     return do_uaddcm(ctx, a, true);
27800c982a28SRichard Henderson }
27810c982a28SRichard Henderson 
2782af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i)
27830c982a28SRichard Henderson {
27846fd0c7bcSRichard Henderson     TCGv_i64 tmp;
2785b2167459SRichard Henderson 
2786b2167459SRichard Henderson     nullify_over(ctx);
2787b2167459SRichard Henderson 
2788aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
27896fd0c7bcSRichard Henderson     tcg_gen_shri_i64(tmp, cpu_psw_cb, 3);
2790b2167459SRichard Henderson     if (!is_i) {
27916fd0c7bcSRichard Henderson         tcg_gen_not_i64(tmp, tmp);
2792b2167459SRichard Henderson     }
27936fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull);
27946fd0c7bcSRichard Henderson     tcg_gen_muli_i64(tmp, tmp, 6);
2795af240753SRichard Henderson     do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false,
27966fd0c7bcSRichard Henderson             is_i ? tcg_gen_add_i64 : tcg_gen_sub_i64);
279731234768SRichard Henderson     return nullify_end(ctx);
2798b2167459SRichard Henderson }
2799b2167459SRichard Henderson 
2800af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a)
2801b2167459SRichard Henderson {
28020c982a28SRichard Henderson     return do_dcor(ctx, a, false);
28030c982a28SRichard Henderson }
28040c982a28SRichard Henderson 
2805af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a)
28060c982a28SRichard Henderson {
28070c982a28SRichard Henderson     return do_dcor(ctx, a, true);
28080c982a28SRichard Henderson }
28090c982a28SRichard Henderson 
28100c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a)
28110c982a28SRichard Henderson {
2812a4db4a78SRichard Henderson     TCGv_i64 dest, add1, add2, addc, in1, in2;
28136fd0c7bcSRichard Henderson     TCGv_i64 cout;
2814b2167459SRichard Henderson 
2815b2167459SRichard Henderson     nullify_over(ctx);
2816b2167459SRichard Henderson 
28170c982a28SRichard Henderson     in1 = load_gpr(ctx, a->r1);
28180c982a28SRichard Henderson     in2 = load_gpr(ctx, a->r2);
2819b2167459SRichard Henderson 
2820aac0f603SRichard Henderson     add1 = tcg_temp_new_i64();
2821aac0f603SRichard Henderson     add2 = tcg_temp_new_i64();
2822aac0f603SRichard Henderson     addc = tcg_temp_new_i64();
2823aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
2824b2167459SRichard Henderson 
2825b2167459SRichard Henderson     /* Form R1 << 1 | PSW[CB]{8}.  */
28266fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, in1, in1);
28276fd0c7bcSRichard Henderson     tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false));
2828b2167459SRichard Henderson 
282972ca8753SRichard Henderson     /*
283072ca8753SRichard Henderson      * Add or subtract R2, depending on PSW[V].  Proper computation of
283172ca8753SRichard Henderson      * carry requires that we subtract via + ~R2 + 1, as described in
283272ca8753SRichard Henderson      * the manual.  By extracting and masking V, we can produce the
283372ca8753SRichard Henderson      * proper inputs to the addition without movcond.
283472ca8753SRichard Henderson      */
28356fd0c7bcSRichard Henderson     tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1);
28366fd0c7bcSRichard Henderson     tcg_gen_xor_i64(add2, in2, addc);
28376fd0c7bcSRichard Henderson     tcg_gen_andi_i64(addc, addc, 1);
283872ca8753SRichard Henderson 
2839a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero);
2840a4db4a78SRichard Henderson     tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb,
2841a4db4a78SRichard Henderson                      addc, ctx->zero);
2842b2167459SRichard Henderson 
2843b2167459SRichard Henderson     /* Write back the result register.  */
28440c982a28SRichard Henderson     save_gpr(ctx, a->t, dest);
2845b2167459SRichard Henderson 
2846b2167459SRichard Henderson     /* Write back PSW[CB].  */
28476fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, add1, add2);
28486fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest);
2849b2167459SRichard Henderson 
2850b2167459SRichard Henderson     /* Write back PSW[V] for the division step.  */
285172ca8753SRichard Henderson     cout = get_psw_carry(ctx, false);
28526fd0c7bcSRichard Henderson     tcg_gen_neg_i64(cpu_psw_v, cout);
28536fd0c7bcSRichard Henderson     tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2);
2854b2167459SRichard Henderson 
2855b2167459SRichard Henderson     /* Install the new nullification.  */
28560c982a28SRichard Henderson     if (a->cf) {
28576fd0c7bcSRichard Henderson         TCGv_i64 sv = NULL;
2858b47a4a02SSven Schnelle         if (cond_need_sv(a->cf >> 1)) {
2859b2167459SRichard Henderson             /* ??? The lshift is supposed to contribute to overflow.  */
2860b2167459SRichard Henderson             sv = do_add_sv(ctx, dest, add1, add2);
2861b2167459SRichard Henderson         }
2862a751eb31SRichard Henderson         ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv);
2863b2167459SRichard Henderson     }
2864b2167459SRichard Henderson 
286531234768SRichard Henderson     return nullify_end(ctx);
2866b2167459SRichard Henderson }
2867b2167459SRichard Henderson 
28680588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a)
2869b2167459SRichard Henderson {
28700588e061SRichard Henderson     return do_add_imm(ctx, a, false, false);
28710588e061SRichard Henderson }
28720588e061SRichard Henderson 
28730588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a)
28740588e061SRichard Henderson {
28750588e061SRichard Henderson     return do_add_imm(ctx, a, true, false);
28760588e061SRichard Henderson }
28770588e061SRichard Henderson 
28780588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a)
28790588e061SRichard Henderson {
28800588e061SRichard Henderson     return do_add_imm(ctx, a, false, true);
28810588e061SRichard Henderson }
28820588e061SRichard Henderson 
28830588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a)
28840588e061SRichard Henderson {
28850588e061SRichard Henderson     return do_add_imm(ctx, a, true, true);
28860588e061SRichard Henderson }
28870588e061SRichard Henderson 
28880588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a)
28890588e061SRichard Henderson {
28900588e061SRichard Henderson     return do_sub_imm(ctx, a, false);
28910588e061SRichard Henderson }
28920588e061SRichard Henderson 
28930588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a)
28940588e061SRichard Henderson {
28950588e061SRichard Henderson     return do_sub_imm(ctx, a, true);
28960588e061SRichard Henderson }
28970588e061SRichard Henderson 
2898345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a)
28990588e061SRichard Henderson {
29006fd0c7bcSRichard Henderson     TCGv_i64 tcg_im, tcg_r2;
2901b2167459SRichard Henderson 
29020588e061SRichard Henderson     if (a->cf) {
2903b2167459SRichard Henderson         nullify_over(ctx);
2904b2167459SRichard Henderson     }
2905b2167459SRichard Henderson 
29066fd0c7bcSRichard Henderson     tcg_im = tcg_constant_i64(a->i);
29070588e061SRichard Henderson     tcg_r2 = load_gpr(ctx, a->r);
2908345aa35fSRichard Henderson     do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d);
2909b2167459SRichard Henderson 
291031234768SRichard Henderson     return nullify_end(ctx);
2911b2167459SRichard Henderson }
2912b2167459SRichard Henderson 
29130843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a,
29140843563fSRichard Henderson                           void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64))
29150843563fSRichard Henderson {
29160843563fSRichard Henderson     TCGv_i64 r1, r2, dest;
29170843563fSRichard Henderson 
29180843563fSRichard Henderson     if (!ctx->is_pa20) {
29190843563fSRichard Henderson         return false;
29200843563fSRichard Henderson     }
29210843563fSRichard Henderson 
29220843563fSRichard Henderson     nullify_over(ctx);
29230843563fSRichard Henderson 
29240843563fSRichard Henderson     r1 = load_gpr(ctx, a->r1);
29250843563fSRichard Henderson     r2 = load_gpr(ctx, a->r2);
29260843563fSRichard Henderson     dest = dest_gpr(ctx, a->t);
29270843563fSRichard Henderson 
29280843563fSRichard Henderson     fn(dest, r1, r2);
29290843563fSRichard Henderson     save_gpr(ctx, a->t, dest);
29300843563fSRichard Henderson 
29310843563fSRichard Henderson     return nullify_end(ctx);
29320843563fSRichard Henderson }
29330843563fSRichard Henderson 
2934151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a,
2935151f309bSRichard Henderson                              void (*fn)(TCGv_i64, TCGv_i64, int64_t))
2936151f309bSRichard Henderson {
2937151f309bSRichard Henderson     TCGv_i64 r, dest;
2938151f309bSRichard Henderson 
2939151f309bSRichard Henderson     if (!ctx->is_pa20) {
2940151f309bSRichard Henderson         return false;
2941151f309bSRichard Henderson     }
2942151f309bSRichard Henderson 
2943151f309bSRichard Henderson     nullify_over(ctx);
2944151f309bSRichard Henderson 
2945151f309bSRichard Henderson     r = load_gpr(ctx, a->r);
2946151f309bSRichard Henderson     dest = dest_gpr(ctx, a->t);
2947151f309bSRichard Henderson 
2948151f309bSRichard Henderson     fn(dest, r, a->i);
2949151f309bSRichard Henderson     save_gpr(ctx, a->t, dest);
2950151f309bSRichard Henderson 
2951151f309bSRichard Henderson     return nullify_end(ctx);
2952151f309bSRichard Henderson }
2953151f309bSRichard Henderson 
29543bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a,
29553bbb8e48SRichard Henderson                                 void (*fn)(TCGv_i64, TCGv_i64,
29563bbb8e48SRichard Henderson                                            TCGv_i64, TCGv_i32))
29573bbb8e48SRichard Henderson {
29583bbb8e48SRichard Henderson     TCGv_i64 r1, r2, dest;
29593bbb8e48SRichard Henderson 
29603bbb8e48SRichard Henderson     if (!ctx->is_pa20) {
29613bbb8e48SRichard Henderson         return false;
29623bbb8e48SRichard Henderson     }
29633bbb8e48SRichard Henderson 
29643bbb8e48SRichard Henderson     nullify_over(ctx);
29653bbb8e48SRichard Henderson 
29663bbb8e48SRichard Henderson     r1 = load_gpr(ctx, a->r1);
29673bbb8e48SRichard Henderson     r2 = load_gpr(ctx, a->r2);
29683bbb8e48SRichard Henderson     dest = dest_gpr(ctx, a->t);
29693bbb8e48SRichard Henderson 
29703bbb8e48SRichard Henderson     fn(dest, r1, r2, tcg_constant_i32(a->sh));
29713bbb8e48SRichard Henderson     save_gpr(ctx, a->t, dest);
29723bbb8e48SRichard Henderson 
29733bbb8e48SRichard Henderson     return nullify_end(ctx);
29743bbb8e48SRichard Henderson }
29753bbb8e48SRichard Henderson 
29760843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a)
29770843563fSRichard Henderson {
29780843563fSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_add16_i64);
29790843563fSRichard Henderson }
29800843563fSRichard Henderson 
29810843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a)
29820843563fSRichard Henderson {
29830843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_ss);
29840843563fSRichard Henderson }
29850843563fSRichard Henderson 
29860843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a)
29870843563fSRichard Henderson {
29880843563fSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hadd_us);
29890843563fSRichard Henderson }
29900843563fSRichard Henderson 
29911b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a)
29921b3cb7c8SRichard Henderson {
29931b3cb7c8SRichard Henderson     return do_multimedia(ctx, a, gen_helper_havg);
29941b3cb7c8SRichard Henderson }
29951b3cb7c8SRichard Henderson 
2996151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a)
2997151f309bSRichard Henderson {
2998151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64);
2999151f309bSRichard Henderson }
3000151f309bSRichard Henderson 
3001151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a)
3002151f309bSRichard Henderson {
3003151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64);
3004151f309bSRichard Henderson }
3005151f309bSRichard Henderson 
3006151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a)
3007151f309bSRichard Henderson {
3008151f309bSRichard Henderson     return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64);
3009151f309bSRichard Henderson }
3010151f309bSRichard Henderson 
30113bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a)
30123bbb8e48SRichard Henderson {
30133bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshladd);
30143bbb8e48SRichard Henderson }
30153bbb8e48SRichard Henderson 
30163bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a)
30173bbb8e48SRichard Henderson {
30183bbb8e48SRichard Henderson     return do_multimedia_shadd(ctx, a, gen_helper_hshradd);
30193bbb8e48SRichard Henderson }
30203bbb8e48SRichard Henderson 
302110c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a)
302210c9e58dSRichard Henderson {
302310c9e58dSRichard Henderson     return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64);
302410c9e58dSRichard Henderson }
302510c9e58dSRichard Henderson 
302610c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a)
302710c9e58dSRichard Henderson {
302810c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_ss);
302910c9e58dSRichard Henderson }
303010c9e58dSRichard Henderson 
303110c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a)
303210c9e58dSRichard Henderson {
303310c9e58dSRichard Henderson     return do_multimedia(ctx, a, gen_helper_hsub_us);
303410c9e58dSRichard Henderson }
303510c9e58dSRichard Henderson 
3036c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3037c2a7ee3fSRichard Henderson {
3038c2a7ee3fSRichard Henderson     uint64_t mask = 0xffff0000ffff0000ull;
3039c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3040c2a7ee3fSRichard Henderson 
3041c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r2, mask);
3042c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r1, mask);
3043c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, tmp, 16);
3044c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3045c2a7ee3fSRichard Henderson }
3046c2a7ee3fSRichard Henderson 
3047c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a)
3048c2a7ee3fSRichard Henderson {
3049c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_l);
3050c2a7ee3fSRichard Henderson }
3051c2a7ee3fSRichard Henderson 
3052c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3053c2a7ee3fSRichard Henderson {
3054c2a7ee3fSRichard Henderson     uint64_t mask = 0x0000ffff0000ffffull;
3055c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3056c2a7ee3fSRichard Henderson 
3057c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(tmp, r1, mask);
3058c2a7ee3fSRichard Henderson     tcg_gen_andi_i64(dst, r2, mask);
3059c2a7ee3fSRichard Henderson     tcg_gen_shli_i64(tmp, tmp, 16);
3060c2a7ee3fSRichard Henderson     tcg_gen_or_i64(dst, dst, tmp);
3061c2a7ee3fSRichard Henderson }
3062c2a7ee3fSRichard Henderson 
3063c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a)
3064c2a7ee3fSRichard Henderson {
3065c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixh_r);
3066c2a7ee3fSRichard Henderson }
3067c2a7ee3fSRichard Henderson 
3068c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3069c2a7ee3fSRichard Henderson {
3070c2a7ee3fSRichard Henderson     TCGv_i64 tmp = tcg_temp_new_i64();
3071c2a7ee3fSRichard Henderson 
3072c2a7ee3fSRichard Henderson     tcg_gen_shri_i64(tmp, r2, 32);
3073c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r1, tmp, 0, 32);
3074c2a7ee3fSRichard Henderson }
3075c2a7ee3fSRichard Henderson 
3076c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a)
3077c2a7ee3fSRichard Henderson {
3078c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_l);
3079c2a7ee3fSRichard Henderson }
3080c2a7ee3fSRichard Henderson 
3081c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2)
3082c2a7ee3fSRichard Henderson {
3083c2a7ee3fSRichard Henderson     tcg_gen_deposit_i64(dst, r2, r1, 32, 32);
3084c2a7ee3fSRichard Henderson }
3085c2a7ee3fSRichard Henderson 
3086c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a)
3087c2a7ee3fSRichard Henderson {
3088c2a7ee3fSRichard Henderson     return do_multimedia(ctx, a, gen_mixw_r);
3089c2a7ee3fSRichard Henderson }
3090c2a7ee3fSRichard Henderson 
30914e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a)
30924e7abdb1SRichard Henderson {
30934e7abdb1SRichard Henderson     TCGv_i64 r, t0, t1, t2, t3;
30944e7abdb1SRichard Henderson 
30954e7abdb1SRichard Henderson     if (!ctx->is_pa20) {
30964e7abdb1SRichard Henderson         return false;
30974e7abdb1SRichard Henderson     }
30984e7abdb1SRichard Henderson 
30994e7abdb1SRichard Henderson     nullify_over(ctx);
31004e7abdb1SRichard Henderson 
31014e7abdb1SRichard Henderson     r = load_gpr(ctx, a->r1);
31024e7abdb1SRichard Henderson     t0 = tcg_temp_new_i64();
31034e7abdb1SRichard Henderson     t1 = tcg_temp_new_i64();
31044e7abdb1SRichard Henderson     t2 = tcg_temp_new_i64();
31054e7abdb1SRichard Henderson     t3 = tcg_temp_new_i64();
31064e7abdb1SRichard Henderson 
31074e7abdb1SRichard Henderson     tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16);
31084e7abdb1SRichard Henderson     tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16);
31094e7abdb1SRichard Henderson     tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16);
31104e7abdb1SRichard Henderson     tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16);
31114e7abdb1SRichard Henderson 
31124e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t1, t0, 16, 48);
31134e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t2, t3, t2, 16, 48);
31144e7abdb1SRichard Henderson     tcg_gen_deposit_i64(t0, t2, t0, 32, 32);
31154e7abdb1SRichard Henderson 
31164e7abdb1SRichard Henderson     save_gpr(ctx, a->t, t0);
31174e7abdb1SRichard Henderson     return nullify_end(ctx);
31184e7abdb1SRichard Henderson }
31194e7abdb1SRichard Henderson 
31201cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a)
312196d6407fSRichard Henderson {
3122b5caa17cSRichard Henderson     if (ctx->is_pa20) {
3123b5caa17cSRichard Henderson        /*
3124b5caa17cSRichard Henderson         * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches.
3125b5caa17cSRichard Henderson         * Any base modification still occurs.
3126b5caa17cSRichard Henderson         */
3127b5caa17cSRichard Henderson         if (a->t == 0) {
3128b5caa17cSRichard Henderson             return trans_nop_addrx(ctx, a);
3129b5caa17cSRichard Henderson         }
3130b5caa17cSRichard Henderson     } else if (a->size > MO_32) {
31310786a3b6SHelge Deller         return gen_illegal(ctx);
3132c53e401eSRichard Henderson     }
31331cd012a5SRichard Henderson     return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0,
31341cd012a5SRichard Henderson                    a->disp, a->sp, a->m, a->size | MO_TE);
313596d6407fSRichard Henderson }
313696d6407fSRichard Henderson 
31371cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a)
313896d6407fSRichard Henderson {
31391cd012a5SRichard Henderson     assert(a->x == 0 && a->scale == 0);
3140c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
31410786a3b6SHelge Deller         return gen_illegal(ctx);
314296d6407fSRichard Henderson     }
3143c53e401eSRichard Henderson     return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE);
31440786a3b6SHelge Deller }
314596d6407fSRichard Henderson 
31461cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a)
314796d6407fSRichard Henderson {
3148b1af755cSRichard Henderson     MemOp mop = MO_TE | MO_ALIGN | a->size;
3149a4db4a78SRichard Henderson     TCGv_i64 dest, ofs;
31506fd0c7bcSRichard Henderson     TCGv_i64 addr;
315196d6407fSRichard Henderson 
3152c53e401eSRichard Henderson     if (!ctx->is_pa20 && a->size > MO_32) {
315351416c4eSRichard Henderson         return gen_illegal(ctx);
315451416c4eSRichard Henderson     }
315551416c4eSRichard Henderson 
315696d6407fSRichard Henderson     nullify_over(ctx);
315796d6407fSRichard Henderson 
31581cd012a5SRichard Henderson     if (a->m) {
315986f8d05fSRichard Henderson         /* Base register modification.  Make sure if RT == RB,
316086f8d05fSRichard Henderson            we see the result of the load.  */
3161aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
316296d6407fSRichard Henderson     } else {
31631cd012a5SRichard Henderson         dest = dest_gpr(ctx, a->t);
316496d6407fSRichard Henderson     }
316596d6407fSRichard Henderson 
3166c3ea1996SSven Schnelle     form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0,
316717fe594cSRichard Henderson              a->disp, a->sp, a->m, MMU_DISABLED(ctx));
3168b1af755cSRichard Henderson 
3169b1af755cSRichard Henderson     /*
3170b1af755cSRichard Henderson      * For hppa1.1, LDCW is undefined unless aligned mod 16.
3171b1af755cSRichard Henderson      * However actual hardware succeeds with aligned mod 4.
3172b1af755cSRichard Henderson      * Detect this case and log a GUEST_ERROR.
3173b1af755cSRichard Henderson      *
3174b1af755cSRichard Henderson      * TODO: HPPA64 relaxes the over-alignment requirement
3175b1af755cSRichard Henderson      * with the ,co completer.
3176b1af755cSRichard Henderson      */
3177b1af755cSRichard Henderson     gen_helper_ldc_check(addr);
3178b1af755cSRichard Henderson 
3179a4db4a78SRichard Henderson     tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop);
3180b1af755cSRichard Henderson 
31811cd012a5SRichard Henderson     if (a->m) {
31821cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
318396d6407fSRichard Henderson     }
31841cd012a5SRichard Henderson     save_gpr(ctx, a->t, dest);
318596d6407fSRichard Henderson 
318631234768SRichard Henderson     return nullify_end(ctx);
318796d6407fSRichard Henderson }
318896d6407fSRichard Henderson 
31891cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a)
319096d6407fSRichard Henderson {
31916fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
31926fd0c7bcSRichard Henderson     TCGv_i64 addr;
319396d6407fSRichard Henderson 
319496d6407fSRichard Henderson     nullify_over(ctx);
319596d6407fSRichard Henderson 
31961cd012a5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
319717fe594cSRichard Henderson              MMU_DISABLED(ctx));
31981cd012a5SRichard Henderson     val = load_gpr(ctx, a->r);
31991cd012a5SRichard Henderson     if (a->a) {
3200f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3201ad75a51eSRichard Henderson             gen_helper_stby_e_parallel(tcg_env, addr, val);
3202f9f46db4SEmilio G. Cota         } else {
3203ad75a51eSRichard Henderson             gen_helper_stby_e(tcg_env, addr, val);
3204f9f46db4SEmilio G. Cota         }
3205f9f46db4SEmilio G. Cota     } else {
3206f9f46db4SEmilio G. Cota         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
3207ad75a51eSRichard Henderson             gen_helper_stby_b_parallel(tcg_env, addr, val);
320896d6407fSRichard Henderson         } else {
3209ad75a51eSRichard Henderson             gen_helper_stby_b(tcg_env, addr, val);
321096d6407fSRichard Henderson         }
3211f9f46db4SEmilio G. Cota     }
32121cd012a5SRichard Henderson     if (a->m) {
32136fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~3);
32141cd012a5SRichard Henderson         save_gpr(ctx, a->b, ofs);
321596d6407fSRichard Henderson     }
321696d6407fSRichard Henderson 
321731234768SRichard Henderson     return nullify_end(ctx);
321896d6407fSRichard Henderson }
321996d6407fSRichard Henderson 
322025460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a)
322125460fc5SRichard Henderson {
32226fd0c7bcSRichard Henderson     TCGv_i64 ofs, val;
32236fd0c7bcSRichard Henderson     TCGv_i64 addr;
322425460fc5SRichard Henderson 
322525460fc5SRichard Henderson     if (!ctx->is_pa20) {
322625460fc5SRichard Henderson         return false;
322725460fc5SRichard Henderson     }
322825460fc5SRichard Henderson     nullify_over(ctx);
322925460fc5SRichard Henderson 
323025460fc5SRichard Henderson     form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m,
323117fe594cSRichard Henderson              MMU_DISABLED(ctx));
323225460fc5SRichard Henderson     val = load_gpr(ctx, a->r);
323325460fc5SRichard Henderson     if (a->a) {
323425460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
323525460fc5SRichard Henderson             gen_helper_stdby_e_parallel(tcg_env, addr, val);
323625460fc5SRichard Henderson         } else {
323725460fc5SRichard Henderson             gen_helper_stdby_e(tcg_env, addr, val);
323825460fc5SRichard Henderson         }
323925460fc5SRichard Henderson     } else {
324025460fc5SRichard Henderson         if (tb_cflags(ctx->base.tb) & CF_PARALLEL) {
324125460fc5SRichard Henderson             gen_helper_stdby_b_parallel(tcg_env, addr, val);
324225460fc5SRichard Henderson         } else {
324325460fc5SRichard Henderson             gen_helper_stdby_b(tcg_env, addr, val);
324425460fc5SRichard Henderson         }
324525460fc5SRichard Henderson     }
324625460fc5SRichard Henderson     if (a->m) {
32476fd0c7bcSRichard Henderson         tcg_gen_andi_i64(ofs, ofs, ~7);
324825460fc5SRichard Henderson         save_gpr(ctx, a->b, ofs);
324925460fc5SRichard Henderson     }
325025460fc5SRichard Henderson 
325125460fc5SRichard Henderson     return nullify_end(ctx);
325225460fc5SRichard Henderson }
325325460fc5SRichard Henderson 
32541cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a)
3255d0a851ccSRichard Henderson {
3256d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3257d0a851ccSRichard Henderson 
3258d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3259451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
32601cd012a5SRichard Henderson     trans_ld(ctx, a);
3261d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
326231234768SRichard Henderson     return true;
3263d0a851ccSRichard Henderson }
3264d0a851ccSRichard Henderson 
32651cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a)
3266d0a851ccSRichard Henderson {
3267d0a851ccSRichard Henderson     int hold_mmu_idx = ctx->mmu_idx;
3268d0a851ccSRichard Henderson 
3269d0a851ccSRichard Henderson     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
3270451d993dSRichard Henderson     ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX;
32711cd012a5SRichard Henderson     trans_st(ctx, a);
3272d0a851ccSRichard Henderson     ctx->mmu_idx = hold_mmu_idx;
327331234768SRichard Henderson     return true;
3274d0a851ccSRichard Henderson }
327595412a61SRichard Henderson 
32760588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a)
3277b2167459SRichard Henderson {
32786fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3279b2167459SRichard Henderson 
32806fd0c7bcSRichard Henderson     tcg_gen_movi_i64(tcg_rt, a->i);
32810588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3282b2167459SRichard Henderson     cond_free(&ctx->null_cond);
328331234768SRichard Henderson     return true;
3284b2167459SRichard Henderson }
3285b2167459SRichard Henderson 
32860588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a)
3287b2167459SRichard Henderson {
32886fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = load_gpr(ctx, a->r);
32896fd0c7bcSRichard Henderson     TCGv_i64 tcg_r1 = dest_gpr(ctx, 1);
3290b2167459SRichard Henderson 
32916fd0c7bcSRichard Henderson     tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i);
3292b2167459SRichard Henderson     save_gpr(ctx, 1, tcg_r1);
3293b2167459SRichard Henderson     cond_free(&ctx->null_cond);
329431234768SRichard Henderson     return true;
3295b2167459SRichard Henderson }
3296b2167459SRichard Henderson 
32970588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a)
3298b2167459SRichard Henderson {
32996fd0c7bcSRichard Henderson     TCGv_i64 tcg_rt = dest_gpr(ctx, a->t);
3300b2167459SRichard Henderson 
3301b2167459SRichard Henderson     /* Special case rb == 0, for the LDI pseudo-op.
3302d265360fSRichard Henderson        The COPY pseudo-op is handled for free within tcg_gen_addi_i64.  */
33030588e061SRichard Henderson     if (a->b == 0) {
33046fd0c7bcSRichard Henderson         tcg_gen_movi_i64(tcg_rt, a->i);
3305b2167459SRichard Henderson     } else {
33066fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i);
3307b2167459SRichard Henderson     }
33080588e061SRichard Henderson     save_gpr(ctx, a->t, tcg_rt);
3309b2167459SRichard Henderson     cond_free(&ctx->null_cond);
331031234768SRichard Henderson     return true;
3311b2167459SRichard Henderson }
3312b2167459SRichard Henderson 
33136fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
3314e9efd4bcSRichard Henderson                     unsigned c, unsigned f, bool d, unsigned n, int disp)
331598cd9ca7SRichard Henderson {
33166fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv;
331798cd9ca7SRichard Henderson     DisasCond cond;
331898cd9ca7SRichard Henderson 
331998cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3320aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
332198cd9ca7SRichard Henderson 
33226fd0c7bcSRichard Henderson     tcg_gen_sub_i64(dest, in1, in2);
332398cd9ca7SRichard Henderson 
3324f764718dSRichard Henderson     sv = NULL;
3325b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
332698cd9ca7SRichard Henderson         sv = do_sub_sv(ctx, dest, in1, in2);
332798cd9ca7SRichard Henderson     }
332898cd9ca7SRichard Henderson 
33294fe9533aSRichard Henderson     cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv);
333001afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
333198cd9ca7SRichard Henderson }
333298cd9ca7SRichard Henderson 
333301afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a)
333498cd9ca7SRichard Henderson {
3335e9efd4bcSRichard Henderson     if (!ctx->is_pa20 && a->d) {
3336e9efd4bcSRichard Henderson         return false;
3337e9efd4bcSRichard Henderson     }
333801afb7beSRichard Henderson     nullify_over(ctx);
3339e9efd4bcSRichard Henderson     return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1),
3340e9efd4bcSRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
334101afb7beSRichard Henderson }
334201afb7beSRichard Henderson 
334301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a)
334401afb7beSRichard Henderson {
3345c65c3ee1SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3346c65c3ee1SRichard Henderson         return false;
3347c65c3ee1SRichard Henderson     }
334801afb7beSRichard Henderson     nullify_over(ctx);
33496fd0c7bcSRichard Henderson     return do_cmpb(ctx, a->r, tcg_constant_i64(a->i),
3350c65c3ee1SRichard Henderson                    a->c, a->f, a->d, a->n, a->disp);
335101afb7beSRichard Henderson }
335201afb7beSRichard Henderson 
33536fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1,
335401afb7beSRichard Henderson                     unsigned c, unsigned f, unsigned n, int disp)
335501afb7beSRichard Henderson {
33566fd0c7bcSRichard Henderson     TCGv_i64 dest, in2, sv, cb_cond;
335798cd9ca7SRichard Henderson     DisasCond cond;
3358bdcccc17SRichard Henderson     bool d = false;
335998cd9ca7SRichard Henderson 
3360f25d3160SRichard Henderson     /*
3361f25d3160SRichard Henderson      * For hppa64, the ADDB conditions change with PSW.W,
3362f25d3160SRichard Henderson      * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE.
3363f25d3160SRichard Henderson      */
3364f25d3160SRichard Henderson     if (ctx->tb_flags & PSW_W) {
3365f25d3160SRichard Henderson         d = c >= 5;
3366f25d3160SRichard Henderson         if (d) {
3367f25d3160SRichard Henderson             c &= 3;
3368f25d3160SRichard Henderson         }
3369f25d3160SRichard Henderson     }
3370f25d3160SRichard Henderson 
337198cd9ca7SRichard Henderson     in2 = load_gpr(ctx, r);
3372aac0f603SRichard Henderson     dest = tcg_temp_new_i64();
3373f764718dSRichard Henderson     sv = NULL;
3374bdcccc17SRichard Henderson     cb_cond = NULL;
337598cd9ca7SRichard Henderson 
3376b47a4a02SSven Schnelle     if (cond_need_cb(c)) {
3377aac0f603SRichard Henderson         TCGv_i64 cb = tcg_temp_new_i64();
3378aac0f603SRichard Henderson         TCGv_i64 cb_msb = tcg_temp_new_i64();
3379bdcccc17SRichard Henderson 
33806fd0c7bcSRichard Henderson         tcg_gen_movi_i64(cb_msb, 0);
33816fd0c7bcSRichard Henderson         tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb);
33826fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, in1, in2);
33836fd0c7bcSRichard Henderson         tcg_gen_xor_i64(cb, cb, dest);
3384bdcccc17SRichard Henderson         cb_cond = get_carry(ctx, d, cb, cb_msb);
3385b47a4a02SSven Schnelle     } else {
33866fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, in1, in2);
3387b47a4a02SSven Schnelle     }
3388b47a4a02SSven Schnelle     if (cond_need_sv(c)) {
338998cd9ca7SRichard Henderson         sv = do_add_sv(ctx, dest, in1, in2);
339098cd9ca7SRichard Henderson     }
339198cd9ca7SRichard Henderson 
3392a751eb31SRichard Henderson     cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv);
339343675d20SSven Schnelle     save_gpr(ctx, r, dest);
339401afb7beSRichard Henderson     return do_cbranch(ctx, disp, n, &cond);
339598cd9ca7SRichard Henderson }
339698cd9ca7SRichard Henderson 
339701afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a)
339898cd9ca7SRichard Henderson {
339901afb7beSRichard Henderson     nullify_over(ctx);
340001afb7beSRichard Henderson     return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp);
340101afb7beSRichard Henderson }
340201afb7beSRichard Henderson 
340301afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a)
340401afb7beSRichard Henderson {
340501afb7beSRichard Henderson     nullify_over(ctx);
34066fd0c7bcSRichard Henderson     return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp);
340701afb7beSRichard Henderson }
340801afb7beSRichard Henderson 
340901afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a)
341001afb7beSRichard Henderson {
34116fd0c7bcSRichard Henderson     TCGv_i64 tmp, tcg_r;
341298cd9ca7SRichard Henderson     DisasCond cond;
341398cd9ca7SRichard Henderson 
341498cd9ca7SRichard Henderson     nullify_over(ctx);
341598cd9ca7SRichard Henderson 
3416aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
341701afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
341884e224d4SRichard Henderson     if (cond_need_ext(ctx, a->d)) {
34191e9ab9fbSRichard Henderson         /* Force shift into [32,63] */
34206fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, cpu_sar, 32);
34216fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, tmp);
34221e9ab9fbSRichard Henderson     } else {
34236fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tcg_r, cpu_sar);
34241e9ab9fbSRichard Henderson     }
342598cd9ca7SRichard Henderson 
34261e9ab9fbSRichard Henderson     cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
342701afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
342898cd9ca7SRichard Henderson }
342998cd9ca7SRichard Henderson 
343001afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a)
343198cd9ca7SRichard Henderson {
34326fd0c7bcSRichard Henderson     TCGv_i64 tmp, tcg_r;
343301afb7beSRichard Henderson     DisasCond cond;
34341e9ab9fbSRichard Henderson     int p;
343501afb7beSRichard Henderson 
343601afb7beSRichard Henderson     nullify_over(ctx);
343701afb7beSRichard Henderson 
3438aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
343901afb7beSRichard Henderson     tcg_r = load_gpr(ctx, a->r);
344084e224d4SRichard Henderson     p = a->p | (cond_need_ext(ctx, a->d) ? 32 : 0);
34416fd0c7bcSRichard Henderson     tcg_gen_shli_i64(tmp, tcg_r, p);
344201afb7beSRichard Henderson 
344301afb7beSRichard Henderson     cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp);
344401afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
344501afb7beSRichard Henderson }
344601afb7beSRichard Henderson 
344701afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a)
344801afb7beSRichard Henderson {
34496fd0c7bcSRichard Henderson     TCGv_i64 dest;
345098cd9ca7SRichard Henderson     DisasCond cond;
345198cd9ca7SRichard Henderson 
345298cd9ca7SRichard Henderson     nullify_over(ctx);
345398cd9ca7SRichard Henderson 
345401afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r2);
345501afb7beSRichard Henderson     if (a->r1 == 0) {
34566fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, 0);
345798cd9ca7SRichard Henderson     } else {
34586fd0c7bcSRichard Henderson         tcg_gen_mov_i64(dest, cpu_gr[a->r1]);
345998cd9ca7SRichard Henderson     }
346098cd9ca7SRichard Henderson 
34614fa52edfSRichard Henderson     /* All MOVB conditions are 32-bit. */
34624fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
346301afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
346401afb7beSRichard Henderson }
346501afb7beSRichard Henderson 
346601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a)
346701afb7beSRichard Henderson {
34686fd0c7bcSRichard Henderson     TCGv_i64 dest;
346901afb7beSRichard Henderson     DisasCond cond;
347001afb7beSRichard Henderson 
347101afb7beSRichard Henderson     nullify_over(ctx);
347201afb7beSRichard Henderson 
347301afb7beSRichard Henderson     dest = dest_gpr(ctx, a->r);
34746fd0c7bcSRichard Henderson     tcg_gen_movi_i64(dest, a->i);
347501afb7beSRichard Henderson 
34764fa52edfSRichard Henderson     /* All MOVBI conditions are 32-bit. */
34774fa52edfSRichard Henderson     cond = do_sed_cond(ctx, a->c, false, dest);
347801afb7beSRichard Henderson     return do_cbranch(ctx, a->disp, a->n, &cond);
347998cd9ca7SRichard Henderson }
348098cd9ca7SRichard Henderson 
3481f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a)
34820b1347d2SRichard Henderson {
34836fd0c7bcSRichard Henderson     TCGv_i64 dest, src2;
34840b1347d2SRichard Henderson 
3485f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3486f7b775a9SRichard Henderson         return false;
3487f7b775a9SRichard Henderson     }
348830878590SRichard Henderson     if (a->c) {
34890b1347d2SRichard Henderson         nullify_over(ctx);
34900b1347d2SRichard Henderson     }
34910b1347d2SRichard Henderson 
349230878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
3493f7b775a9SRichard Henderson     src2 = load_gpr(ctx, a->r2);
349430878590SRichard Henderson     if (a->r1 == 0) {
3495f7b775a9SRichard Henderson         if (a->d) {
34966fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, src2, cpu_sar);
3497f7b775a9SRichard Henderson         } else {
3498aac0f603SRichard Henderson             TCGv_i64 tmp = tcg_temp_new_i64();
3499f7b775a9SRichard Henderson 
35006fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src2);
35016fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, cpu_sar, 31);
35026fd0c7bcSRichard Henderson             tcg_gen_shr_i64(dest, dest, tmp);
3503f7b775a9SRichard Henderson         }
350430878590SRichard Henderson     } else if (a->r1 == a->r2) {
3505f7b775a9SRichard Henderson         if (a->d) {
35066fd0c7bcSRichard Henderson             tcg_gen_rotr_i64(dest, src2, cpu_sar);
3507f7b775a9SRichard Henderson         } else {
35080b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
3509e1d635e8SRichard Henderson             TCGv_i32 s32 = tcg_temp_new_i32();
3510e1d635e8SRichard Henderson 
35116fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, src2);
35126fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(s32, cpu_sar);
3513f7b775a9SRichard Henderson             tcg_gen_andi_i32(s32, s32, 31);
3514e1d635e8SRichard Henderson             tcg_gen_rotr_i32(t32, t32, s32);
35156fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
3516f7b775a9SRichard Henderson         }
3517f7b775a9SRichard Henderson     } else {
35186fd0c7bcSRichard Henderson         TCGv_i64 src1 = load_gpr(ctx, a->r1);
3519f7b775a9SRichard Henderson 
3520f7b775a9SRichard Henderson         if (a->d) {
3521aac0f603SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
3522aac0f603SRichard Henderson             TCGv_i64 n = tcg_temp_new_i64();
3523f7b775a9SRichard Henderson 
35246fd0c7bcSRichard Henderson             tcg_gen_xori_i64(n, cpu_sar, 63);
3525a01491a2SHelge Deller             tcg_gen_shl_i64(t, src1, n);
35266fd0c7bcSRichard Henderson             tcg_gen_shli_i64(t, t, 1);
3527a01491a2SHelge Deller             tcg_gen_shr_i64(dest, src2, cpu_sar);
35286fd0c7bcSRichard Henderson             tcg_gen_or_i64(dest, dest, t);
35290b1347d2SRichard Henderson         } else {
35300b1347d2SRichard Henderson             TCGv_i64 t = tcg_temp_new_i64();
35310b1347d2SRichard Henderson             TCGv_i64 s = tcg_temp_new_i64();
35320b1347d2SRichard Henderson 
35336fd0c7bcSRichard Henderson             tcg_gen_concat32_i64(t, src2, src1);
3534967662cdSRichard Henderson             tcg_gen_andi_i64(s, cpu_sar, 31);
3535967662cdSRichard Henderson             tcg_gen_shr_i64(dest, t, s);
35360b1347d2SRichard Henderson         }
3537f7b775a9SRichard Henderson     }
353830878590SRichard Henderson     save_gpr(ctx, a->t, dest);
35390b1347d2SRichard Henderson 
35400b1347d2SRichard Henderson     /* Install the new nullification.  */
35410b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
354230878590SRichard Henderson     if (a->c) {
3543d37fad0aSSven Schnelle         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
35440b1347d2SRichard Henderson     }
354531234768SRichard Henderson     return nullify_end(ctx);
35460b1347d2SRichard Henderson }
35470b1347d2SRichard Henderson 
3548f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a)
35490b1347d2SRichard Henderson {
3550f7b775a9SRichard Henderson     unsigned width, sa;
35516fd0c7bcSRichard Henderson     TCGv_i64 dest, t2;
35520b1347d2SRichard Henderson 
3553f7b775a9SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3554f7b775a9SRichard Henderson         return false;
3555f7b775a9SRichard Henderson     }
355630878590SRichard Henderson     if (a->c) {
35570b1347d2SRichard Henderson         nullify_over(ctx);
35580b1347d2SRichard Henderson     }
35590b1347d2SRichard Henderson 
3560f7b775a9SRichard Henderson     width = a->d ? 64 : 32;
3561f7b775a9SRichard Henderson     sa = width - 1 - a->cpos;
3562f7b775a9SRichard Henderson 
356330878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
356430878590SRichard Henderson     t2 = load_gpr(ctx, a->r2);
356505bfd4dbSRichard Henderson     if (a->r1 == 0) {
35666fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, t2, sa, width - sa);
3567c53e401eSRichard Henderson     } else if (width == TARGET_LONG_BITS) {
35686fd0c7bcSRichard Henderson         tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa);
3569f7b775a9SRichard Henderson     } else {
3570f7b775a9SRichard Henderson         assert(!a->d);
3571f7b775a9SRichard Henderson         if (a->r1 == a->r2) {
35720b1347d2SRichard Henderson             TCGv_i32 t32 = tcg_temp_new_i32();
35736fd0c7bcSRichard Henderson             tcg_gen_extrl_i64_i32(t32, t2);
35740b1347d2SRichard Henderson             tcg_gen_rotri_i32(t32, t32, sa);
35756fd0c7bcSRichard Henderson             tcg_gen_extu_i32_i64(dest, t32);
35760b1347d2SRichard Henderson         } else {
3577967662cdSRichard Henderson             tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]);
3578967662cdSRichard Henderson             tcg_gen_extract_i64(dest, dest, sa, 32);
35790b1347d2SRichard Henderson         }
3580f7b775a9SRichard Henderson     }
358130878590SRichard Henderson     save_gpr(ctx, a->t, dest);
35820b1347d2SRichard Henderson 
35830b1347d2SRichard Henderson     /* Install the new nullification.  */
35840b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
358530878590SRichard Henderson     if (a->c) {
3586d37fad0aSSven Schnelle         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
35870b1347d2SRichard Henderson     }
358831234768SRichard Henderson     return nullify_end(ctx);
35890b1347d2SRichard Henderson }
35900b1347d2SRichard Henderson 
3591bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a)
35920b1347d2SRichard Henderson {
3593bd792da3SRichard Henderson     unsigned widthm1 = a->d ? 63 : 31;
35946fd0c7bcSRichard Henderson     TCGv_i64 dest, src, tmp;
35950b1347d2SRichard Henderson 
3596bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3597bd792da3SRichard Henderson         return false;
3598bd792da3SRichard Henderson     }
359930878590SRichard Henderson     if (a->c) {
36000b1347d2SRichard Henderson         nullify_over(ctx);
36010b1347d2SRichard Henderson     }
36020b1347d2SRichard Henderson 
360330878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
360430878590SRichard Henderson     src = load_gpr(ctx, a->r);
3605aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
36060b1347d2SRichard Henderson 
36070b1347d2SRichard Henderson     /* Recall that SAR is using big-endian bit numbering.  */
36086fd0c7bcSRichard Henderson     tcg_gen_andi_i64(tmp, cpu_sar, widthm1);
36096fd0c7bcSRichard Henderson     tcg_gen_xori_i64(tmp, tmp, widthm1);
3610d781cb77SRichard Henderson 
361130878590SRichard Henderson     if (a->se) {
3612bd792da3SRichard Henderson         if (!a->d) {
36136fd0c7bcSRichard Henderson             tcg_gen_ext32s_i64(dest, src);
3614bd792da3SRichard Henderson             src = dest;
3615bd792da3SRichard Henderson         }
36166fd0c7bcSRichard Henderson         tcg_gen_sar_i64(dest, src, tmp);
36176fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, dest, 0, a->len);
36180b1347d2SRichard Henderson     } else {
3619bd792da3SRichard Henderson         if (!a->d) {
36206fd0c7bcSRichard Henderson             tcg_gen_ext32u_i64(dest, src);
3621bd792da3SRichard Henderson             src = dest;
3622bd792da3SRichard Henderson         }
36236fd0c7bcSRichard Henderson         tcg_gen_shr_i64(dest, src, tmp);
36246fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, dest, 0, a->len);
36250b1347d2SRichard Henderson     }
362630878590SRichard Henderson     save_gpr(ctx, a->t, dest);
36270b1347d2SRichard Henderson 
36280b1347d2SRichard Henderson     /* Install the new nullification.  */
36290b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
363030878590SRichard Henderson     if (a->c) {
3631bd792da3SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
36320b1347d2SRichard Henderson     }
363331234768SRichard Henderson     return nullify_end(ctx);
36340b1347d2SRichard Henderson }
36350b1347d2SRichard Henderson 
3636bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a)
36370b1347d2SRichard Henderson {
3638bd792da3SRichard Henderson     unsigned len, cpos, width;
36396fd0c7bcSRichard Henderson     TCGv_i64 dest, src;
36400b1347d2SRichard Henderson 
3641bd792da3SRichard Henderson     if (!ctx->is_pa20 && a->d) {
3642bd792da3SRichard Henderson         return false;
3643bd792da3SRichard Henderson     }
364430878590SRichard Henderson     if (a->c) {
36450b1347d2SRichard Henderson         nullify_over(ctx);
36460b1347d2SRichard Henderson     }
36470b1347d2SRichard Henderson 
3648bd792da3SRichard Henderson     len = a->len;
3649bd792da3SRichard Henderson     width = a->d ? 64 : 32;
3650bd792da3SRichard Henderson     cpos = width - 1 - a->pos;
3651bd792da3SRichard Henderson     if (cpos + len > width) {
3652bd792da3SRichard Henderson         len = width - cpos;
3653bd792da3SRichard Henderson     }
3654bd792da3SRichard Henderson 
365530878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
365630878590SRichard Henderson     src = load_gpr(ctx, a->r);
365730878590SRichard Henderson     if (a->se) {
36586fd0c7bcSRichard Henderson         tcg_gen_sextract_i64(dest, src, cpos, len);
36590b1347d2SRichard Henderson     } else {
36606fd0c7bcSRichard Henderson         tcg_gen_extract_i64(dest, src, cpos, len);
36610b1347d2SRichard Henderson     }
366230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
36630b1347d2SRichard Henderson 
36640b1347d2SRichard Henderson     /* Install the new nullification.  */
36650b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
366630878590SRichard Henderson     if (a->c) {
3667bd792da3SRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
36680b1347d2SRichard Henderson     }
366931234768SRichard Henderson     return nullify_end(ctx);
36700b1347d2SRichard Henderson }
36710b1347d2SRichard Henderson 
367272ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a)
36730b1347d2SRichard Henderson {
367472ae4f2bSRichard Henderson     unsigned len, width;
3675c53e401eSRichard Henderson     uint64_t mask0, mask1;
36766fd0c7bcSRichard Henderson     TCGv_i64 dest;
36770b1347d2SRichard Henderson 
367872ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
367972ae4f2bSRichard Henderson         return false;
368072ae4f2bSRichard Henderson     }
368130878590SRichard Henderson     if (a->c) {
36820b1347d2SRichard Henderson         nullify_over(ctx);
36830b1347d2SRichard Henderson     }
368472ae4f2bSRichard Henderson 
368572ae4f2bSRichard Henderson     len = a->len;
368672ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
368772ae4f2bSRichard Henderson     if (a->cpos + len > width) {
368872ae4f2bSRichard Henderson         len = width - a->cpos;
36890b1347d2SRichard Henderson     }
36900b1347d2SRichard Henderson 
369130878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
369230878590SRichard Henderson     mask0 = deposit64(0, a->cpos, len, a->i);
369330878590SRichard Henderson     mask1 = deposit64(-1, a->cpos, len, a->i);
36940b1347d2SRichard Henderson 
369530878590SRichard Henderson     if (a->nz) {
36966fd0c7bcSRichard Henderson         TCGv_i64 src = load_gpr(ctx, a->t);
36976fd0c7bcSRichard Henderson         tcg_gen_andi_i64(dest, src, mask1);
36986fd0c7bcSRichard Henderson         tcg_gen_ori_i64(dest, dest, mask0);
36990b1347d2SRichard Henderson     } else {
37006fd0c7bcSRichard Henderson         tcg_gen_movi_i64(dest, mask0);
37010b1347d2SRichard Henderson     }
370230878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37030b1347d2SRichard Henderson 
37040b1347d2SRichard Henderson     /* Install the new nullification.  */
37050b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
370630878590SRichard Henderson     if (a->c) {
370772ae4f2bSRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
37080b1347d2SRichard Henderson     }
370931234768SRichard Henderson     return nullify_end(ctx);
37100b1347d2SRichard Henderson }
37110b1347d2SRichard Henderson 
371272ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a)
37130b1347d2SRichard Henderson {
371430878590SRichard Henderson     unsigned rs = a->nz ? a->t : 0;
371572ae4f2bSRichard Henderson     unsigned len, width;
37166fd0c7bcSRichard Henderson     TCGv_i64 dest, val;
37170b1347d2SRichard Henderson 
371872ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
371972ae4f2bSRichard Henderson         return false;
372072ae4f2bSRichard Henderson     }
372130878590SRichard Henderson     if (a->c) {
37220b1347d2SRichard Henderson         nullify_over(ctx);
37230b1347d2SRichard Henderson     }
372472ae4f2bSRichard Henderson 
372572ae4f2bSRichard Henderson     len = a->len;
372672ae4f2bSRichard Henderson     width = a->d ? 64 : 32;
372772ae4f2bSRichard Henderson     if (a->cpos + len > width) {
372872ae4f2bSRichard Henderson         len = width - a->cpos;
37290b1347d2SRichard Henderson     }
37300b1347d2SRichard Henderson 
373130878590SRichard Henderson     dest = dest_gpr(ctx, a->t);
373230878590SRichard Henderson     val = load_gpr(ctx, a->r);
37330b1347d2SRichard Henderson     if (rs == 0) {
37346fd0c7bcSRichard Henderson         tcg_gen_deposit_z_i64(dest, val, a->cpos, len);
37350b1347d2SRichard Henderson     } else {
37366fd0c7bcSRichard Henderson         tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len);
37370b1347d2SRichard Henderson     }
373830878590SRichard Henderson     save_gpr(ctx, a->t, dest);
37390b1347d2SRichard Henderson 
37400b1347d2SRichard Henderson     /* Install the new nullification.  */
37410b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
374230878590SRichard Henderson     if (a->c) {
374372ae4f2bSRichard Henderson         ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest);
37440b1347d2SRichard Henderson     }
374531234768SRichard Henderson     return nullify_end(ctx);
37460b1347d2SRichard Henderson }
37470b1347d2SRichard Henderson 
374872ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c,
37496fd0c7bcSRichard Henderson                        bool d, bool nz, unsigned len, TCGv_i64 val)
37500b1347d2SRichard Henderson {
37510b1347d2SRichard Henderson     unsigned rs = nz ? rt : 0;
375272ae4f2bSRichard Henderson     unsigned widthm1 = d ? 63 : 31;
37536fd0c7bcSRichard Henderson     TCGv_i64 mask, tmp, shift, dest;
3754c53e401eSRichard Henderson     uint64_t msb = 1ULL << (len - 1);
37550b1347d2SRichard Henderson 
37560b1347d2SRichard Henderson     dest = dest_gpr(ctx, rt);
3757aac0f603SRichard Henderson     shift = tcg_temp_new_i64();
3758aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
37590b1347d2SRichard Henderson 
37600b1347d2SRichard Henderson     /* Convert big-endian bit numbering in SAR to left-shift.  */
37616fd0c7bcSRichard Henderson     tcg_gen_andi_i64(shift, cpu_sar, widthm1);
37626fd0c7bcSRichard Henderson     tcg_gen_xori_i64(shift, shift, widthm1);
37630b1347d2SRichard Henderson 
3764aac0f603SRichard Henderson     mask = tcg_temp_new_i64();
37656fd0c7bcSRichard Henderson     tcg_gen_movi_i64(mask, msb + (msb - 1));
37666fd0c7bcSRichard Henderson     tcg_gen_and_i64(tmp, val, mask);
37670b1347d2SRichard Henderson     if (rs) {
37686fd0c7bcSRichard Henderson         tcg_gen_shl_i64(mask, mask, shift);
37696fd0c7bcSRichard Henderson         tcg_gen_shl_i64(tmp, tmp, shift);
37706fd0c7bcSRichard Henderson         tcg_gen_andc_i64(dest, cpu_gr[rs], mask);
37716fd0c7bcSRichard Henderson         tcg_gen_or_i64(dest, dest, tmp);
37720b1347d2SRichard Henderson     } else {
37736fd0c7bcSRichard Henderson         tcg_gen_shl_i64(dest, tmp, shift);
37740b1347d2SRichard Henderson     }
37750b1347d2SRichard Henderson     save_gpr(ctx, rt, dest);
37760b1347d2SRichard Henderson 
37770b1347d2SRichard Henderson     /* Install the new nullification.  */
37780b1347d2SRichard Henderson     cond_free(&ctx->null_cond);
37790b1347d2SRichard Henderson     if (c) {
378072ae4f2bSRichard Henderson         ctx->null_cond = do_sed_cond(ctx, c, d, dest);
37810b1347d2SRichard Henderson     }
378231234768SRichard Henderson     return nullify_end(ctx);
37830b1347d2SRichard Henderson }
37840b1347d2SRichard Henderson 
378572ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a)
378630878590SRichard Henderson {
378772ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
378872ae4f2bSRichard Henderson         return false;
378972ae4f2bSRichard Henderson     }
3790a6deecceSSven Schnelle     if (a->c) {
3791a6deecceSSven Schnelle         nullify_over(ctx);
3792a6deecceSSven Schnelle     }
379372ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
379472ae4f2bSRichard Henderson                       load_gpr(ctx, a->r));
379530878590SRichard Henderson }
379630878590SRichard Henderson 
379772ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a)
379830878590SRichard Henderson {
379972ae4f2bSRichard Henderson     if (!ctx->is_pa20 && a->d) {
380072ae4f2bSRichard Henderson         return false;
380172ae4f2bSRichard Henderson     }
3802a6deecceSSven Schnelle     if (a->c) {
3803a6deecceSSven Schnelle         nullify_over(ctx);
3804a6deecceSSven Schnelle     }
380572ae4f2bSRichard Henderson     return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len,
38066fd0c7bcSRichard Henderson                       tcg_constant_i64(a->i));
380730878590SRichard Henderson }
38080b1347d2SRichard Henderson 
38098340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a)
381098cd9ca7SRichard Henderson {
38116fd0c7bcSRichard Henderson     TCGv_i64 tmp;
381298cd9ca7SRichard Henderson 
3813c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
381498cd9ca7SRichard Henderson     /* ??? It seems like there should be a good way of using
381598cd9ca7SRichard Henderson        "be disp(sr2, r0)", the canonical gateway entry mechanism
381698cd9ca7SRichard Henderson        to our advantage.  But that appears to be inconvenient to
381798cd9ca7SRichard Henderson        manage along side branch delay slots.  Therefore we handle
381898cd9ca7SRichard Henderson        entry into the gateway page via absolute address.  */
381998cd9ca7SRichard Henderson     /* Since we don't implement spaces, just branch.  Do notice the special
382098cd9ca7SRichard Henderson        case of "be disp(*,r0)" using a direct branch to disp, so that we can
382198cd9ca7SRichard Henderson        goto_tb to the TB containing the syscall.  */
38228340f534SRichard Henderson     if (a->b == 0) {
38238340f534SRichard Henderson         return do_dbranch(ctx, a->disp, a->l, a->n);
382498cd9ca7SRichard Henderson     }
3825c301f34eSRichard Henderson #else
3826c301f34eSRichard Henderson     nullify_over(ctx);
3827660eefe1SRichard Henderson #endif
3828660eefe1SRichard Henderson 
3829aac0f603SRichard Henderson     tmp = tcg_temp_new_i64();
38306fd0c7bcSRichard Henderson     tcg_gen_addi_i64(tmp, load_gpr(ctx, a->b), a->disp);
3831660eefe1SRichard Henderson     tmp = do_ibranch_priv(ctx, tmp);
3832c301f34eSRichard Henderson 
3833c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
38348340f534SRichard Henderson     return do_ibranch(ctx, tmp, a->l, a->n);
3835c301f34eSRichard Henderson #else
3836c301f34eSRichard Henderson     TCGv_i64 new_spc = tcg_temp_new_i64();
3837c301f34eSRichard Henderson 
38388340f534SRichard Henderson     load_spr(ctx, new_spc, a->sp);
38398340f534SRichard Henderson     if (a->l) {
3840741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var);
38417fb7c9daSRichard Henderson         tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b);
3842c301f34eSRichard Henderson     }
38438340f534SRichard Henderson     if (a->n && use_nullify_skip(ctx)) {
3844a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp);
38456fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tmp, tmp, 4);
3846a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
3847c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, new_spc);
3848c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f);
3849c301f34eSRichard Henderson     } else {
3850741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3851c301f34eSRichard Henderson         if (ctx->iaoq_b == -1) {
3852c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3853c301f34eSRichard Henderson         }
3854a0180973SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp);
3855c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_b, new_spc);
38568340f534SRichard Henderson         nullify_set(ctx, a->n);
3857c301f34eSRichard Henderson     }
3858c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
385931234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
386031234768SRichard Henderson     return nullify_end(ctx);
3861c301f34eSRichard Henderson #endif
386298cd9ca7SRichard Henderson }
386398cd9ca7SRichard Henderson 
38648340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a)
386598cd9ca7SRichard Henderson {
38668340f534SRichard Henderson     return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n);
386798cd9ca7SRichard Henderson }
386898cd9ca7SRichard Henderson 
38698340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a)
387043e05652SRichard Henderson {
3871c53e401eSRichard Henderson     uint64_t dest = iaoq_dest(ctx, a->disp);
387243e05652SRichard Henderson 
38736e5f5300SSven Schnelle     nullify_over(ctx);
38746e5f5300SSven Schnelle 
387543e05652SRichard Henderson     /* Make sure the caller hasn't done something weird with the queue.
387643e05652SRichard Henderson      * ??? This is not quite the same as the PSW[B] bit, which would be
387743e05652SRichard Henderson      * expensive to track.  Real hardware will trap for
387843e05652SRichard Henderson      *    b  gateway
387943e05652SRichard Henderson      *    b  gateway+4  (in delay slot of first branch)
388043e05652SRichard Henderson      * However, checking for a non-sequential instruction queue *will*
388143e05652SRichard Henderson      * diagnose the security hole
388243e05652SRichard Henderson      *    b  gateway
388343e05652SRichard Henderson      *    b  evil
388443e05652SRichard Henderson      * in which instructions at evil would run with increased privs.
388543e05652SRichard Henderson      */
388643e05652SRichard Henderson     if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) {
388743e05652SRichard Henderson         return gen_illegal(ctx);
388843e05652SRichard Henderson     }
388943e05652SRichard Henderson 
389043e05652SRichard Henderson #ifndef CONFIG_USER_ONLY
389143e05652SRichard Henderson     if (ctx->tb_flags & PSW_C) {
389294956d7bSPhilippe Mathieu-Daudé         int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next);
389343e05652SRichard Henderson         /* If we could not find a TLB entry, then we need to generate an
389443e05652SRichard Henderson            ITLB miss exception so the kernel will provide it.
389543e05652SRichard Henderson            The resulting TLB fill operation will invalidate this TB and
389643e05652SRichard Henderson            we will re-translate, at which point we *will* be able to find
389743e05652SRichard Henderson            the TLB entry and determine if this is in fact a gateway page.  */
389843e05652SRichard Henderson         if (type < 0) {
389931234768SRichard Henderson             gen_excp(ctx, EXCP_ITLB_MISS);
390031234768SRichard Henderson             return true;
390143e05652SRichard Henderson         }
390243e05652SRichard Henderson         /* No change for non-gateway pages or for priv decrease.  */
390343e05652SRichard Henderson         if (type >= 4 && type - 4 < ctx->privilege) {
39042f48ba7bSRichard Henderson             dest = deposit64(dest, 0, 2, type - 4);
390543e05652SRichard Henderson         }
390643e05652SRichard Henderson     } else {
390743e05652SRichard Henderson         dest &= -4;  /* priv = 0 */
390843e05652SRichard Henderson     }
390943e05652SRichard Henderson #endif
391043e05652SRichard Henderson 
39116e5f5300SSven Schnelle     if (a->l) {
39126fd0c7bcSRichard Henderson         TCGv_i64 tmp = dest_gpr(ctx, a->l);
39136e5f5300SSven Schnelle         if (ctx->privilege < 3) {
39146fd0c7bcSRichard Henderson             tcg_gen_andi_i64(tmp, tmp, -4);
39156e5f5300SSven Schnelle         }
39166fd0c7bcSRichard Henderson         tcg_gen_ori_i64(tmp, tmp, ctx->privilege);
39176e5f5300SSven Schnelle         save_gpr(ctx, a->l, tmp);
39186e5f5300SSven Schnelle     }
39196e5f5300SSven Schnelle 
39206e5f5300SSven Schnelle     return do_dbranch(ctx, dest, 0, a->n);
392143e05652SRichard Henderson }
392243e05652SRichard Henderson 
39238340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a)
392498cd9ca7SRichard Henderson {
3925b35aec85SRichard Henderson     if (a->x) {
3926aac0f603SRichard Henderson         TCGv_i64 tmp = tcg_temp_new_i64();
39276fd0c7bcSRichard Henderson         tcg_gen_shli_i64(tmp, load_gpr(ctx, a->x), 3);
39286fd0c7bcSRichard Henderson         tcg_gen_addi_i64(tmp, tmp, ctx->iaoq_f + 8);
3929660eefe1SRichard Henderson         /* The computation here never changes privilege level.  */
39308340f534SRichard Henderson         return do_ibranch(ctx, tmp, a->l, a->n);
3931b35aec85SRichard Henderson     } else {
3932b35aec85SRichard Henderson         /* BLR R0,RX is a good way to load PC+8 into RX.  */
3933b35aec85SRichard Henderson         return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n);
3934b35aec85SRichard Henderson     }
393598cd9ca7SRichard Henderson }
393698cd9ca7SRichard Henderson 
39378340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a)
393898cd9ca7SRichard Henderson {
39396fd0c7bcSRichard Henderson     TCGv_i64 dest;
394098cd9ca7SRichard Henderson 
39418340f534SRichard Henderson     if (a->x == 0) {
39428340f534SRichard Henderson         dest = load_gpr(ctx, a->b);
394398cd9ca7SRichard Henderson     } else {
3944aac0f603SRichard Henderson         dest = tcg_temp_new_i64();
39456fd0c7bcSRichard Henderson         tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3);
39466fd0c7bcSRichard Henderson         tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b));
394798cd9ca7SRichard Henderson     }
3948660eefe1SRichard Henderson     dest = do_ibranch_priv(ctx, dest);
39498340f534SRichard Henderson     return do_ibranch(ctx, dest, 0, a->n);
395098cd9ca7SRichard Henderson }
395198cd9ca7SRichard Henderson 
39528340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a)
395398cd9ca7SRichard Henderson {
39546fd0c7bcSRichard Henderson     TCGv_i64 dest;
395598cd9ca7SRichard Henderson 
3956c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
39578340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
39588340f534SRichard Henderson     return do_ibranch(ctx, dest, a->l, a->n);
3959c301f34eSRichard Henderson #else
3960c301f34eSRichard Henderson     nullify_over(ctx);
39618340f534SRichard Henderson     dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b));
3962c301f34eSRichard Henderson 
3963741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b);
3964c301f34eSRichard Henderson     if (ctx->iaoq_b == -1) {
3965c301f34eSRichard Henderson         tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
3966c301f34eSRichard Henderson     }
3967741322f4SRichard Henderson     copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest);
3968c301f34eSRichard Henderson     tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest));
39698340f534SRichard Henderson     if (a->l) {
3970741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var);
3971c301f34eSRichard Henderson     }
39728340f534SRichard Henderson     nullify_set(ctx, a->n);
3973c301f34eSRichard Henderson     tcg_gen_lookup_and_goto_ptr();
397431234768SRichard Henderson     ctx->base.is_jmp = DISAS_NORETURN;
397531234768SRichard Henderson     return nullify_end(ctx);
3976c301f34eSRichard Henderson #endif
397798cd9ca7SRichard Henderson }
397898cd9ca7SRichard Henderson 
3979a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a)
3980a8966ba7SRichard Henderson {
3981a8966ba7SRichard Henderson     /* All branch target stack instructions implement as nop. */
3982a8966ba7SRichard Henderson     return ctx->is_pa20;
3983a8966ba7SRichard Henderson }
3984a8966ba7SRichard Henderson 
39851ca74648SRichard Henderson /*
39861ca74648SRichard Henderson  * Float class 0
39871ca74648SRichard Henderson  */
3988ebe9383cSRichard Henderson 
39891ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
3990ebe9383cSRichard Henderson {
3991ebe9383cSRichard Henderson     tcg_gen_mov_i32(dst, src);
3992ebe9383cSRichard Henderson }
3993ebe9383cSRichard Henderson 
399459f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a)
399559f8c04bSHelge Deller {
3996a300dad3SRichard Henderson     uint64_t ret;
3997a300dad3SRichard Henderson 
3998c53e401eSRichard Henderson     if (ctx->is_pa20) {
3999a300dad3SRichard Henderson         ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */
4000a300dad3SRichard Henderson     } else {
4001a300dad3SRichard Henderson         ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */
4002a300dad3SRichard Henderson     }
4003a300dad3SRichard Henderson 
400459f8c04bSHelge Deller     nullify_over(ctx);
4005a300dad3SRichard Henderson     save_frd(0, tcg_constant_i64(ret));
400659f8c04bSHelge Deller     return nullify_end(ctx);
400759f8c04bSHelge Deller }
400859f8c04bSHelge Deller 
40091ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a)
40101ca74648SRichard Henderson {
40111ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f);
40121ca74648SRichard Henderson }
40131ca74648SRichard Henderson 
4014ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4015ebe9383cSRichard Henderson {
4016ebe9383cSRichard Henderson     tcg_gen_mov_i64(dst, src);
4017ebe9383cSRichard Henderson }
4018ebe9383cSRichard Henderson 
40191ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a)
40201ca74648SRichard Henderson {
40211ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d);
40221ca74648SRichard Henderson }
40231ca74648SRichard Henderson 
40241ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4025ebe9383cSRichard Henderson {
4026ebe9383cSRichard Henderson     tcg_gen_andi_i32(dst, src, INT32_MAX);
4027ebe9383cSRichard Henderson }
4028ebe9383cSRichard Henderson 
40291ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a)
40301ca74648SRichard Henderson {
40311ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fabs_f);
40321ca74648SRichard Henderson }
40331ca74648SRichard Henderson 
4034ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4035ebe9383cSRichard Henderson {
4036ebe9383cSRichard Henderson     tcg_gen_andi_i64(dst, src, INT64_MAX);
4037ebe9383cSRichard Henderson }
4038ebe9383cSRichard Henderson 
40391ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a)
40401ca74648SRichard Henderson {
40411ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fabs_d);
40421ca74648SRichard Henderson }
40431ca74648SRichard Henderson 
40441ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a)
40451ca74648SRichard Henderson {
40461ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s);
40471ca74648SRichard Henderson }
40481ca74648SRichard Henderson 
40491ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a)
40501ca74648SRichard Henderson {
40511ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d);
40521ca74648SRichard Henderson }
40531ca74648SRichard Henderson 
40541ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a)
40551ca74648SRichard Henderson {
40561ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s);
40571ca74648SRichard Henderson }
40581ca74648SRichard Henderson 
40591ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a)
40601ca74648SRichard Henderson {
40611ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d);
40621ca74648SRichard Henderson }
40631ca74648SRichard Henderson 
40641ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4065ebe9383cSRichard Henderson {
4066ebe9383cSRichard Henderson     tcg_gen_xori_i32(dst, src, INT32_MIN);
4067ebe9383cSRichard Henderson }
4068ebe9383cSRichard Henderson 
40691ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a)
40701ca74648SRichard Henderson {
40711ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fneg_f);
40721ca74648SRichard Henderson }
40731ca74648SRichard Henderson 
4074ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4075ebe9383cSRichard Henderson {
4076ebe9383cSRichard Henderson     tcg_gen_xori_i64(dst, src, INT64_MIN);
4077ebe9383cSRichard Henderson }
4078ebe9383cSRichard Henderson 
40791ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a)
40801ca74648SRichard Henderson {
40811ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fneg_d);
40821ca74648SRichard Henderson }
40831ca74648SRichard Henderson 
40841ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src)
4085ebe9383cSRichard Henderson {
4086ebe9383cSRichard Henderson     tcg_gen_ori_i32(dst, src, INT32_MIN);
4087ebe9383cSRichard Henderson }
4088ebe9383cSRichard Henderson 
40891ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a)
40901ca74648SRichard Henderson {
40911ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f);
40921ca74648SRichard Henderson }
40931ca74648SRichard Henderson 
4094ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src)
4095ebe9383cSRichard Henderson {
4096ebe9383cSRichard Henderson     tcg_gen_ori_i64(dst, src, INT64_MIN);
4097ebe9383cSRichard Henderson }
4098ebe9383cSRichard Henderson 
40991ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a)
41001ca74648SRichard Henderson {
41011ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d);
41021ca74648SRichard Henderson }
41031ca74648SRichard Henderson 
41041ca74648SRichard Henderson /*
41051ca74648SRichard Henderson  * Float class 1
41061ca74648SRichard Henderson  */
41071ca74648SRichard Henderson 
41081ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a)
41091ca74648SRichard Henderson {
41101ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s);
41111ca74648SRichard Henderson }
41121ca74648SRichard Henderson 
41131ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a)
41141ca74648SRichard Henderson {
41151ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d);
41161ca74648SRichard Henderson }
41171ca74648SRichard Henderson 
41181ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a)
41191ca74648SRichard Henderson {
41201ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s);
41211ca74648SRichard Henderson }
41221ca74648SRichard Henderson 
41231ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a)
41241ca74648SRichard Henderson {
41251ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s);
41261ca74648SRichard Henderson }
41271ca74648SRichard Henderson 
41281ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a)
41291ca74648SRichard Henderson {
41301ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d);
41311ca74648SRichard Henderson }
41321ca74648SRichard Henderson 
41331ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a)
41341ca74648SRichard Henderson {
41351ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d);
41361ca74648SRichard Henderson }
41371ca74648SRichard Henderson 
41381ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a)
41391ca74648SRichard Henderson {
41401ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w);
41411ca74648SRichard Henderson }
41421ca74648SRichard Henderson 
41431ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a)
41441ca74648SRichard Henderson {
41451ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w);
41461ca74648SRichard Henderson }
41471ca74648SRichard Henderson 
41481ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a)
41491ca74648SRichard Henderson {
41501ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw);
41511ca74648SRichard Henderson }
41521ca74648SRichard Henderson 
41531ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a)
41541ca74648SRichard Henderson {
41551ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw);
41561ca74648SRichard Henderson }
41571ca74648SRichard Henderson 
41581ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a)
41591ca74648SRichard Henderson {
41601ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w);
41611ca74648SRichard Henderson }
41621ca74648SRichard Henderson 
41631ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a)
41641ca74648SRichard Henderson {
41651ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w);
41661ca74648SRichard Henderson }
41671ca74648SRichard Henderson 
41681ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a)
41691ca74648SRichard Henderson {
41701ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw);
41711ca74648SRichard Henderson }
41721ca74648SRichard Henderson 
41731ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a)
41741ca74648SRichard Henderson {
41751ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw);
41761ca74648SRichard Henderson }
41771ca74648SRichard Henderson 
41781ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a)
41791ca74648SRichard Henderson {
41801ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s);
41811ca74648SRichard Henderson }
41821ca74648SRichard Henderson 
41831ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a)
41841ca74648SRichard Henderson {
41851ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s);
41861ca74648SRichard Henderson }
41871ca74648SRichard Henderson 
41881ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a)
41891ca74648SRichard Henderson {
41901ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d);
41911ca74648SRichard Henderson }
41921ca74648SRichard Henderson 
41931ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a)
41941ca74648SRichard Henderson {
41951ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d);
41961ca74648SRichard Henderson }
41971ca74648SRichard Henderson 
41981ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a)
41991ca74648SRichard Henderson {
42001ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw);
42011ca74648SRichard Henderson }
42021ca74648SRichard Henderson 
42031ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a)
42041ca74648SRichard Henderson {
42051ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw);
42061ca74648SRichard Henderson }
42071ca74648SRichard Henderson 
42081ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a)
42091ca74648SRichard Henderson {
42101ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw);
42111ca74648SRichard Henderson }
42121ca74648SRichard Henderson 
42131ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a)
42141ca74648SRichard Henderson {
42151ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw);
42161ca74648SRichard Henderson }
42171ca74648SRichard Henderson 
42181ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a)
42191ca74648SRichard Henderson {
42201ca74648SRichard Henderson     return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw);
42211ca74648SRichard Henderson }
42221ca74648SRichard Henderson 
42231ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a)
42241ca74648SRichard Henderson {
42251ca74648SRichard Henderson     return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw);
42261ca74648SRichard Henderson }
42271ca74648SRichard Henderson 
42281ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a)
42291ca74648SRichard Henderson {
42301ca74648SRichard Henderson     return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw);
42311ca74648SRichard Henderson }
42321ca74648SRichard Henderson 
42331ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a)
42341ca74648SRichard Henderson {
42351ca74648SRichard Henderson     return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw);
42361ca74648SRichard Henderson }
42371ca74648SRichard Henderson 
42381ca74648SRichard Henderson /*
42391ca74648SRichard Henderson  * Float class 2
42401ca74648SRichard Henderson  */
42411ca74648SRichard Henderson 
42421ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a)
4243ebe9383cSRichard Henderson {
4244ebe9383cSRichard Henderson     TCGv_i32 ta, tb, tc, ty;
4245ebe9383cSRichard Henderson 
4246ebe9383cSRichard Henderson     nullify_over(ctx);
4247ebe9383cSRichard Henderson 
42481ca74648SRichard Henderson     ta = load_frw0_i32(a->r1);
42491ca74648SRichard Henderson     tb = load_frw0_i32(a->r2);
425029dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
425129dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4252ebe9383cSRichard Henderson 
4253ad75a51eSRichard Henderson     gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc);
4254ebe9383cSRichard Henderson 
42551ca74648SRichard Henderson     return nullify_end(ctx);
4256ebe9383cSRichard Henderson }
4257ebe9383cSRichard Henderson 
42581ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a)
4259ebe9383cSRichard Henderson {
4260ebe9383cSRichard Henderson     TCGv_i64 ta, tb;
4261ebe9383cSRichard Henderson     TCGv_i32 tc, ty;
4262ebe9383cSRichard Henderson 
4263ebe9383cSRichard Henderson     nullify_over(ctx);
4264ebe9383cSRichard Henderson 
42651ca74648SRichard Henderson     ta = load_frd0(a->r1);
42661ca74648SRichard Henderson     tb = load_frd0(a->r2);
426729dd6f64SRichard Henderson     ty = tcg_constant_i32(a->y);
426829dd6f64SRichard Henderson     tc = tcg_constant_i32(a->c);
4269ebe9383cSRichard Henderson 
4270ad75a51eSRichard Henderson     gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc);
4271ebe9383cSRichard Henderson 
427231234768SRichard Henderson     return nullify_end(ctx);
4273ebe9383cSRichard Henderson }
4274ebe9383cSRichard Henderson 
42751ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a)
4276ebe9383cSRichard Henderson {
42776fd0c7bcSRichard Henderson     TCGv_i64 t;
4278ebe9383cSRichard Henderson 
4279ebe9383cSRichard Henderson     nullify_over(ctx);
4280ebe9383cSRichard Henderson 
4281aac0f603SRichard Henderson     t = tcg_temp_new_i64();
42826fd0c7bcSRichard Henderson     tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow));
4283ebe9383cSRichard Henderson 
42841ca74648SRichard Henderson     if (a->y == 1) {
4285ebe9383cSRichard Henderson         int mask;
4286ebe9383cSRichard Henderson         bool inv = false;
4287ebe9383cSRichard Henderson 
42881ca74648SRichard Henderson         switch (a->c) {
4289ebe9383cSRichard Henderson         case 0: /* simple */
42906fd0c7bcSRichard Henderson             tcg_gen_andi_i64(t, t, 0x4000000);
4291ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_NE, t);
4292ebe9383cSRichard Henderson             goto done;
4293ebe9383cSRichard Henderson         case 2: /* rej */
4294ebe9383cSRichard Henderson             inv = true;
4295ebe9383cSRichard Henderson             /* fallthru */
4296ebe9383cSRichard Henderson         case 1: /* acc */
4297ebe9383cSRichard Henderson             mask = 0x43ff800;
4298ebe9383cSRichard Henderson             break;
4299ebe9383cSRichard Henderson         case 6: /* rej8 */
4300ebe9383cSRichard Henderson             inv = true;
4301ebe9383cSRichard Henderson             /* fallthru */
4302ebe9383cSRichard Henderson         case 5: /* acc8 */
4303ebe9383cSRichard Henderson             mask = 0x43f8000;
4304ebe9383cSRichard Henderson             break;
4305ebe9383cSRichard Henderson         case 9: /* acc6 */
4306ebe9383cSRichard Henderson             mask = 0x43e0000;
4307ebe9383cSRichard Henderson             break;
4308ebe9383cSRichard Henderson         case 13: /* acc4 */
4309ebe9383cSRichard Henderson             mask = 0x4380000;
4310ebe9383cSRichard Henderson             break;
4311ebe9383cSRichard Henderson         case 17: /* acc2 */
4312ebe9383cSRichard Henderson             mask = 0x4200000;
4313ebe9383cSRichard Henderson             break;
4314ebe9383cSRichard Henderson         default:
43151ca74648SRichard Henderson             gen_illegal(ctx);
43161ca74648SRichard Henderson             return true;
4317ebe9383cSRichard Henderson         }
4318ebe9383cSRichard Henderson         if (inv) {
43196fd0c7bcSRichard Henderson             TCGv_i64 c = tcg_constant_i64(mask);
43206fd0c7bcSRichard Henderson             tcg_gen_or_i64(t, t, c);
4321ebe9383cSRichard Henderson             ctx->null_cond = cond_make(TCG_COND_EQ, t, c);
4322ebe9383cSRichard Henderson         } else {
43236fd0c7bcSRichard Henderson             tcg_gen_andi_i64(t, t, mask);
4324ebe9383cSRichard Henderson             ctx->null_cond = cond_make_0(TCG_COND_EQ, t);
4325ebe9383cSRichard Henderson         }
43261ca74648SRichard Henderson     } else {
43271ca74648SRichard Henderson         unsigned cbit = (a->y ^ 1) - 1;
43281ca74648SRichard Henderson 
43296fd0c7bcSRichard Henderson         tcg_gen_extract_i64(t, t, 21 - cbit, 1);
43301ca74648SRichard Henderson         ctx->null_cond = cond_make_0(TCG_COND_NE, t);
43311ca74648SRichard Henderson     }
43321ca74648SRichard Henderson 
4333ebe9383cSRichard Henderson  done:
433431234768SRichard Henderson     return nullify_end(ctx);
4335ebe9383cSRichard Henderson }
4336ebe9383cSRichard Henderson 
43371ca74648SRichard Henderson /*
43381ca74648SRichard Henderson  * Float class 2
43391ca74648SRichard Henderson  */
43401ca74648SRichard Henderson 
43411ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a)
4342ebe9383cSRichard Henderson {
43431ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s);
43441ca74648SRichard Henderson }
43451ca74648SRichard Henderson 
43461ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a)
43471ca74648SRichard Henderson {
43481ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d);
43491ca74648SRichard Henderson }
43501ca74648SRichard Henderson 
43511ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a)
43521ca74648SRichard Henderson {
43531ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s);
43541ca74648SRichard Henderson }
43551ca74648SRichard Henderson 
43561ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a)
43571ca74648SRichard Henderson {
43581ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d);
43591ca74648SRichard Henderson }
43601ca74648SRichard Henderson 
43611ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a)
43621ca74648SRichard Henderson {
43631ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s);
43641ca74648SRichard Henderson }
43651ca74648SRichard Henderson 
43661ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a)
43671ca74648SRichard Henderson {
43681ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d);
43691ca74648SRichard Henderson }
43701ca74648SRichard Henderson 
43711ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a)
43721ca74648SRichard Henderson {
43731ca74648SRichard Henderson     return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s);
43741ca74648SRichard Henderson }
43751ca74648SRichard Henderson 
43761ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a)
43771ca74648SRichard Henderson {
43781ca74648SRichard Henderson     return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d);
43791ca74648SRichard Henderson }
43801ca74648SRichard Henderson 
43811ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a)
43821ca74648SRichard Henderson {
43831ca74648SRichard Henderson     TCGv_i64 x, y;
4384ebe9383cSRichard Henderson 
4385ebe9383cSRichard Henderson     nullify_over(ctx);
4386ebe9383cSRichard Henderson 
43871ca74648SRichard Henderson     x = load_frw0_i64(a->r1);
43881ca74648SRichard Henderson     y = load_frw0_i64(a->r2);
43891ca74648SRichard Henderson     tcg_gen_mul_i64(x, x, y);
43901ca74648SRichard Henderson     save_frd(a->t, x);
4391ebe9383cSRichard Henderson 
439231234768SRichard Henderson     return nullify_end(ctx);
4393ebe9383cSRichard Henderson }
4394ebe9383cSRichard Henderson 
4395ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard.  */
4396ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r)
4397ebe9383cSRichard Henderson {
4398ebe9383cSRichard Henderson     return (r & 16) * 2 + 16 + (r & 15);
4399ebe9383cSRichard Henderson }
4400ebe9383cSRichard Henderson 
4401b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4402ebe9383cSRichard Henderson {
4403b1e2af57SRichard Henderson     int tm = fmpyadd_s_reg(a->tm);
4404b1e2af57SRichard Henderson     int ra = fmpyadd_s_reg(a->ra);
4405b1e2af57SRichard Henderson     int ta = fmpyadd_s_reg(a->ta);
4406b1e2af57SRichard Henderson     int rm2 = fmpyadd_s_reg(a->rm2);
4407b1e2af57SRichard Henderson     int rm1 = fmpyadd_s_reg(a->rm1);
4408ebe9383cSRichard Henderson 
4409ebe9383cSRichard Henderson     nullify_over(ctx);
4410ebe9383cSRichard Henderson 
4411ebe9383cSRichard Henderson     do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s);
4412ebe9383cSRichard Henderson     do_fop_weww(ctx, ta, ta, ra,
4413ebe9383cSRichard Henderson                 is_sub ? gen_helper_fsub_s : gen_helper_fadd_s);
4414ebe9383cSRichard Henderson 
441531234768SRichard Henderson     return nullify_end(ctx);
4416ebe9383cSRichard Henderson }
4417ebe9383cSRichard Henderson 
4418b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a)
4419b1e2af57SRichard Henderson {
4420b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, false);
4421b1e2af57SRichard Henderson }
4422b1e2af57SRichard Henderson 
4423b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a)
4424b1e2af57SRichard Henderson {
4425b1e2af57SRichard Henderson     return do_fmpyadd_s(ctx, a, true);
4426b1e2af57SRichard Henderson }
4427b1e2af57SRichard Henderson 
4428b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub)
4429b1e2af57SRichard Henderson {
4430b1e2af57SRichard Henderson     nullify_over(ctx);
4431b1e2af57SRichard Henderson 
4432b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d);
4433b1e2af57SRichard Henderson     do_fop_dedd(ctx, a->ta, a->ta, a->ra,
4434b1e2af57SRichard Henderson                 is_sub ? gen_helper_fsub_d : gen_helper_fadd_d);
4435b1e2af57SRichard Henderson 
4436b1e2af57SRichard Henderson     return nullify_end(ctx);
4437b1e2af57SRichard Henderson }
4438b1e2af57SRichard Henderson 
4439b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a)
4440b1e2af57SRichard Henderson {
4441b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, false);
4442b1e2af57SRichard Henderson }
4443b1e2af57SRichard Henderson 
4444b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a)
4445b1e2af57SRichard Henderson {
4446b1e2af57SRichard Henderson     return do_fmpyadd_d(ctx, a, true);
4447b1e2af57SRichard Henderson }
4448b1e2af57SRichard Henderson 
4449c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a)
4450ebe9383cSRichard Henderson {
4451c3bad4f8SRichard Henderson     TCGv_i32 x, y, z;
4452ebe9383cSRichard Henderson 
4453ebe9383cSRichard Henderson     nullify_over(ctx);
4454c3bad4f8SRichard Henderson     x = load_frw0_i32(a->rm1);
4455c3bad4f8SRichard Henderson     y = load_frw0_i32(a->rm2);
4456c3bad4f8SRichard Henderson     z = load_frw0_i32(a->ra3);
4457ebe9383cSRichard Henderson 
4458c3bad4f8SRichard Henderson     if (a->neg) {
4459ad75a51eSRichard Henderson         gen_helper_fmpynfadd_s(x, tcg_env, x, y, z);
4460ebe9383cSRichard Henderson     } else {
4461ad75a51eSRichard Henderson         gen_helper_fmpyfadd_s(x, tcg_env, x, y, z);
4462ebe9383cSRichard Henderson     }
4463ebe9383cSRichard Henderson 
4464c3bad4f8SRichard Henderson     save_frw_i32(a->t, x);
446531234768SRichard Henderson     return nullify_end(ctx);
4466ebe9383cSRichard Henderson }
4467ebe9383cSRichard Henderson 
4468c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a)
4469ebe9383cSRichard Henderson {
4470c3bad4f8SRichard Henderson     TCGv_i64 x, y, z;
4471ebe9383cSRichard Henderson 
4472ebe9383cSRichard Henderson     nullify_over(ctx);
4473c3bad4f8SRichard Henderson     x = load_frd0(a->rm1);
4474c3bad4f8SRichard Henderson     y = load_frd0(a->rm2);
4475c3bad4f8SRichard Henderson     z = load_frd0(a->ra3);
4476ebe9383cSRichard Henderson 
4477c3bad4f8SRichard Henderson     if (a->neg) {
4478ad75a51eSRichard Henderson         gen_helper_fmpynfadd_d(x, tcg_env, x, y, z);
4479ebe9383cSRichard Henderson     } else {
4480ad75a51eSRichard Henderson         gen_helper_fmpyfadd_d(x, tcg_env, x, y, z);
4481ebe9383cSRichard Henderson     }
4482ebe9383cSRichard Henderson 
4483c3bad4f8SRichard Henderson     save_frd(a->t, x);
448431234768SRichard Henderson     return nullify_end(ctx);
4485ebe9383cSRichard Henderson }
4486ebe9383cSRichard Henderson 
448715da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a)
448815da177bSSven Schnelle {
4489cf6b28d4SHelge Deller     CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR);
4490cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY
4491cf6b28d4SHelge Deller     if (a->i == 0x100) {
4492cf6b28d4SHelge Deller         /* emulate PDC BTLB, called by SeaBIOS-hppa */
4493ad75a51eSRichard Henderson         nullify_over(ctx);
4494ad75a51eSRichard Henderson         gen_helper_diag_btlb(tcg_env);
4495cf6b28d4SHelge Deller         return nullify_end(ctx);
449615da177bSSven Schnelle     }
4497dbca0835SHelge Deller     if (a->i == 0x101) {
4498dbca0835SHelge Deller         /* print char in %r26 to first serial console, used by SeaBIOS-hppa */
4499dbca0835SHelge Deller         nullify_over(ctx);
4500dbca0835SHelge Deller         gen_helper_diag_console_output(tcg_env);
4501dbca0835SHelge Deller         return nullify_end(ctx);
4502dbca0835SHelge Deller     }
4503ad75a51eSRichard Henderson #endif
4504ad75a51eSRichard Henderson     qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i);
4505ad75a51eSRichard Henderson     return true;
4506ad75a51eSRichard Henderson }
450715da177bSSven Schnelle 
4508b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
450961766fe9SRichard Henderson {
451051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4511f764718dSRichard Henderson     int bound;
451261766fe9SRichard Henderson 
451351b061fbSRichard Henderson     ctx->cs = cs;
4514494737b7SRichard Henderson     ctx->tb_flags = ctx->base.tb->flags;
4515bd6243a3SRichard Henderson     ctx->is_pa20 = hppa_is_pa20(cpu_env(cs));
45163d68ee7bSRichard Henderson 
45173d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
4518c01e5dfbSHelge Deller     ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX);
45193d68ee7bSRichard Henderson     ctx->mmu_idx = MMU_USER_IDX;
4520c01e5dfbSHelge Deller     ctx->iaoq_f = ctx->base.pc_first | ctx->privilege;
4521c01e5dfbSHelge Deller     ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege;
4522217d1a5eSRichard Henderson     ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN);
4523c301f34eSRichard Henderson #else
4524494737b7SRichard Henderson     ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3;
4525bb67ec32SRichard Henderson     ctx->mmu_idx = (ctx->tb_flags & PSW_D
4526bb67ec32SRichard Henderson                     ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P)
4527451d993dSRichard Henderson                     : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX);
45283d68ee7bSRichard Henderson 
4529c301f34eSRichard Henderson     /* Recover the IAOQ values from the GVA + PRIV.  */
4530c301f34eSRichard Henderson     uint64_t cs_base = ctx->base.tb->cs_base;
4531c301f34eSRichard Henderson     uint64_t iasq_f = cs_base & ~0xffffffffull;
4532c301f34eSRichard Henderson     int32_t diff = cs_base;
4533c301f34eSRichard Henderson 
4534c301f34eSRichard Henderson     ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege;
4535c301f34eSRichard Henderson     ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1);
4536c301f34eSRichard Henderson #endif
453751b061fbSRichard Henderson     ctx->iaoq_n = -1;
4538f764718dSRichard Henderson     ctx->iaoq_n_var = NULL;
453961766fe9SRichard Henderson 
4540a4db4a78SRichard Henderson     ctx->zero = tcg_constant_i64(0);
4541a4db4a78SRichard Henderson 
45423d68ee7bSRichard Henderson     /* Bound the number of instructions by those left on the page.  */
45433d68ee7bSRichard Henderson     bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
4544b542683dSEmilio G. Cota     ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
454561766fe9SRichard Henderson }
454661766fe9SRichard Henderson 
454751b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
454851b061fbSRichard Henderson {
454951b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
455061766fe9SRichard Henderson 
45513d68ee7bSRichard Henderson     /* Seed the nullification status from PSW[N], as saved in TB->FLAGS.  */
455251b061fbSRichard Henderson     ctx->null_cond = cond_make_f();
455351b061fbSRichard Henderson     ctx->psw_n_nonzero = false;
4554494737b7SRichard Henderson     if (ctx->tb_flags & PSW_N) {
455551b061fbSRichard Henderson         ctx->null_cond.c = TCG_COND_ALWAYS;
455651b061fbSRichard Henderson         ctx->psw_n_nonzero = true;
4557129e9cc3SRichard Henderson     }
455851b061fbSRichard Henderson     ctx->null_lab = NULL;
455961766fe9SRichard Henderson }
456061766fe9SRichard Henderson 
456151b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
456251b061fbSRichard Henderson {
456351b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
456451b061fbSRichard Henderson 
4565f5b5c857SRichard Henderson     tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b, 0);
4566f5b5c857SRichard Henderson     ctx->insn_start = tcg_last_op();
456751b061fbSRichard Henderson }
456851b061fbSRichard Henderson 
456951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
457051b061fbSRichard Henderson {
457151b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4572b77af26eSRichard Henderson     CPUHPPAState *env = cpu_env(cs);
457351b061fbSRichard Henderson     DisasJumpType ret;
457451b061fbSRichard Henderson 
457551b061fbSRichard Henderson     /* Execute one insn.  */
4576ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4577c301f34eSRichard Henderson     if (ctx->base.pc_next < TARGET_PAGE_SIZE) {
457831234768SRichard Henderson         do_page_zero(ctx);
457931234768SRichard Henderson         ret = ctx->base.is_jmp;
4580869051eaSRichard Henderson         assert(ret != DISAS_NEXT);
4581ba1d0b44SRichard Henderson     } else
4582ba1d0b44SRichard Henderson #endif
4583ba1d0b44SRichard Henderson     {
458461766fe9SRichard Henderson         /* Always fetch the insn, even if nullified, so that we check
458561766fe9SRichard Henderson            the page permissions for execute.  */
45864e116893SIlya Leoshkevich         uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next);
458761766fe9SRichard Henderson 
458861766fe9SRichard Henderson         /* Set up the IA queue for the next insn.
458961766fe9SRichard Henderson            This will be overwritten by a branch.  */
459051b061fbSRichard Henderson         if (ctx->iaoq_b == -1) {
459151b061fbSRichard Henderson             ctx->iaoq_n = -1;
4592aac0f603SRichard Henderson             ctx->iaoq_n_var = tcg_temp_new_i64();
45936fd0c7bcSRichard Henderson             tcg_gen_addi_i64(ctx->iaoq_n_var, cpu_iaoq_b, 4);
459461766fe9SRichard Henderson         } else {
459551b061fbSRichard Henderson             ctx->iaoq_n = ctx->iaoq_b + 4;
4596f764718dSRichard Henderson             ctx->iaoq_n_var = NULL;
459761766fe9SRichard Henderson         }
459861766fe9SRichard Henderson 
459951b061fbSRichard Henderson         if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) {
460051b061fbSRichard Henderson             ctx->null_cond.c = TCG_COND_NEVER;
4601869051eaSRichard Henderson             ret = DISAS_NEXT;
4602129e9cc3SRichard Henderson         } else {
46031a19da0dSRichard Henderson             ctx->insn = insn;
460431274b46SRichard Henderson             if (!decode(ctx, insn)) {
460531274b46SRichard Henderson                 gen_illegal(ctx);
460631274b46SRichard Henderson             }
460731234768SRichard Henderson             ret = ctx->base.is_jmp;
460851b061fbSRichard Henderson             assert(ctx->null_lab == NULL);
4609129e9cc3SRichard Henderson         }
461061766fe9SRichard Henderson     }
461161766fe9SRichard Henderson 
46123d68ee7bSRichard Henderson     /* Advance the insn queue.  Note that this check also detects
46133d68ee7bSRichard Henderson        a priority change within the instruction queue.  */
461451b061fbSRichard Henderson     if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) {
4615c301f34eSRichard Henderson         if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1
4616c301f34eSRichard Henderson             && use_goto_tb(ctx, ctx->iaoq_b)
4617c301f34eSRichard Henderson             && (ctx->null_cond.c == TCG_COND_NEVER
4618c301f34eSRichard Henderson                 || ctx->null_cond.c == TCG_COND_ALWAYS)) {
461951b061fbSRichard Henderson             nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS);
462051b061fbSRichard Henderson             gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n);
462131234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_NORETURN;
4622129e9cc3SRichard Henderson         } else {
462331234768SRichard Henderson             ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE;
462461766fe9SRichard Henderson         }
4625129e9cc3SRichard Henderson     }
462651b061fbSRichard Henderson     ctx->iaoq_f = ctx->iaoq_b;
462751b061fbSRichard Henderson     ctx->iaoq_b = ctx->iaoq_n;
4628c301f34eSRichard Henderson     ctx->base.pc_next += 4;
462961766fe9SRichard Henderson 
4630c5d0aec2SRichard Henderson     switch (ret) {
4631c5d0aec2SRichard Henderson     case DISAS_NORETURN:
4632c5d0aec2SRichard Henderson     case DISAS_IAQ_N_UPDATED:
4633c5d0aec2SRichard Henderson         break;
4634c5d0aec2SRichard Henderson 
4635c5d0aec2SRichard Henderson     case DISAS_NEXT:
4636c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE:
4637c5d0aec2SRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
463851b061fbSRichard Henderson         if (ctx->iaoq_f == -1) {
4639a0180973SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b);
4640741322f4SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var);
4641c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY
4642c301f34eSRichard Henderson             tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b);
4643c301f34eSRichard Henderson #endif
464451b061fbSRichard Henderson             nullify_save(ctx);
4645c5d0aec2SRichard Henderson             ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT
4646c5d0aec2SRichard Henderson                                 ? DISAS_EXIT
4647c5d0aec2SRichard Henderson                                 : DISAS_IAQ_N_UPDATED);
464851b061fbSRichard Henderson         } else if (ctx->iaoq_b == -1) {
4649a0180973SRichard Henderson             copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var);
465061766fe9SRichard Henderson         }
4651c5d0aec2SRichard Henderson         break;
4652c5d0aec2SRichard Henderson 
4653c5d0aec2SRichard Henderson     default:
4654c5d0aec2SRichard Henderson         g_assert_not_reached();
4655c5d0aec2SRichard Henderson     }
465661766fe9SRichard Henderson }
465761766fe9SRichard Henderson 
465851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
465951b061fbSRichard Henderson {
466051b061fbSRichard Henderson     DisasContext *ctx = container_of(dcbase, DisasContext, base);
4661e1b5a5edSRichard Henderson     DisasJumpType is_jmp = ctx->base.is_jmp;
466251b061fbSRichard Henderson 
4663e1b5a5edSRichard Henderson     switch (is_jmp) {
4664869051eaSRichard Henderson     case DISAS_NORETURN:
466561766fe9SRichard Henderson         break;
466651b061fbSRichard Henderson     case DISAS_TOO_MANY:
4667869051eaSRichard Henderson     case DISAS_IAQ_N_STALE:
4668e1b5a5edSRichard Henderson     case DISAS_IAQ_N_STALE_EXIT:
4669741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f);
4670741322f4SRichard Henderson         copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b);
467151b061fbSRichard Henderson         nullify_save(ctx);
467261766fe9SRichard Henderson         /* FALLTHRU */
4673869051eaSRichard Henderson     case DISAS_IAQ_N_UPDATED:
46748532a14eSRichard Henderson         if (is_jmp != DISAS_IAQ_N_STALE_EXIT) {
46757f11636dSEmilio G. Cota             tcg_gen_lookup_and_goto_ptr();
46768532a14eSRichard Henderson             break;
467761766fe9SRichard Henderson         }
4678c5d0aec2SRichard Henderson         /* FALLTHRU */
4679c5d0aec2SRichard Henderson     case DISAS_EXIT:
4680c5d0aec2SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
468161766fe9SRichard Henderson         break;
468261766fe9SRichard Henderson     default:
468351b061fbSRichard Henderson         g_assert_not_reached();
468461766fe9SRichard Henderson     }
468551b061fbSRichard Henderson }
468661766fe9SRichard Henderson 
46878eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase,
46888eb806a7SRichard Henderson                               CPUState *cs, FILE *logfile)
468951b061fbSRichard Henderson {
4690c301f34eSRichard Henderson     target_ulong pc = dcbase->pc_first;
469161766fe9SRichard Henderson 
4692ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY
4693ba1d0b44SRichard Henderson     switch (pc) {
46947ad439dfSRichard Henderson     case 0x00:
46958eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000000:  (null)\n");
4696ba1d0b44SRichard Henderson         return;
46977ad439dfSRichard Henderson     case 0xb0:
46988eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000b0:  light-weight-syscall\n");
4699ba1d0b44SRichard Henderson         return;
47007ad439dfSRichard Henderson     case 0xe0:
47018eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x000000e0:  set-thread-pointer-syscall\n");
4702ba1d0b44SRichard Henderson         return;
47037ad439dfSRichard Henderson     case 0x100:
47048eb806a7SRichard Henderson         fprintf(logfile, "IN:\n0x00000100:  syscall\n");
4705ba1d0b44SRichard Henderson         return;
47067ad439dfSRichard Henderson     }
4707ba1d0b44SRichard Henderson #endif
4708ba1d0b44SRichard Henderson 
47098eb806a7SRichard Henderson     fprintf(logfile, "IN: %s\n", lookup_symbol(pc));
47108eb806a7SRichard Henderson     target_disas(logfile, cs, pc, dcbase->tb->size);
471161766fe9SRichard Henderson }
471251b061fbSRichard Henderson 
471351b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = {
471451b061fbSRichard Henderson     .init_disas_context = hppa_tr_init_disas_context,
471551b061fbSRichard Henderson     .tb_start           = hppa_tr_tb_start,
471651b061fbSRichard Henderson     .insn_start         = hppa_tr_insn_start,
471751b061fbSRichard Henderson     .translate_insn     = hppa_tr_translate_insn,
471851b061fbSRichard Henderson     .tb_stop            = hppa_tr_tb_stop,
471951b061fbSRichard Henderson     .disas_log          = hppa_tr_disas_log,
472051b061fbSRichard Henderson };
472151b061fbSRichard Henderson 
4722597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns,
472332f0c394SAnton Johansson                            vaddr pc, void *host_pc)
472451b061fbSRichard Henderson {
472551b061fbSRichard Henderson     DisasContext ctx;
4726306c8721SRichard Henderson     translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base);
472761766fe9SRichard Henderson }
4728