161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 332c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 333c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 334c65c3ee1SRichard Henderson { 335c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 336c65c3ee1SRichard Henderson } 337c65c3ee1SRichard Henderson 33801afb7beSRichard Henderson 33940f9f908SRichard Henderson /* Include the auto-generated decoder. */ 340abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 34140f9f908SRichard Henderson 34261766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 34361766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 344869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 34561766fe9SRichard Henderson 34661766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34761766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 348869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34961766fe9SRichard Henderson 350e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 351e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 352e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 353c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 354e1b5a5edSRichard Henderson 35561766fe9SRichard Henderson /* global register indexes */ 356eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35733423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 358494737b7SRichard Henderson static TCGv_i64 cpu_srH; 359eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 360eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 361c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 362c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 363eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 364eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 365eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 366eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 367eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36861766fe9SRichard Henderson 36961766fe9SRichard Henderson void hppa_translate_init(void) 37061766fe9SRichard Henderson { 37161766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 37261766fe9SRichard Henderson 373eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 37461766fe9SRichard Henderson static const GlobalVar vars[] = { 37535136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37661766fe9SRichard Henderson DEF_VAR(psw_n), 37761766fe9SRichard Henderson DEF_VAR(psw_v), 37861766fe9SRichard Henderson DEF_VAR(psw_cb), 37961766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 38061766fe9SRichard Henderson DEF_VAR(iaoq_f), 38161766fe9SRichard Henderson DEF_VAR(iaoq_b), 38261766fe9SRichard Henderson }; 38361766fe9SRichard Henderson 38461766fe9SRichard Henderson #undef DEF_VAR 38561766fe9SRichard Henderson 38661766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38761766fe9SRichard Henderson static const char gr_names[32][4] = { 38861766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38961766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 39061766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 39161766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 39261766fe9SRichard Henderson }; 39333423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 394494737b7SRichard Henderson static const char sr_names[5][4] = { 395494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39633423472SRichard Henderson }; 39761766fe9SRichard Henderson 39861766fe9SRichard Henderson int i; 39961766fe9SRichard Henderson 400f764718dSRichard Henderson cpu_gr[0] = NULL; 40161766fe9SRichard Henderson for (i = 1; i < 32; i++) { 402ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 40361766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 40461766fe9SRichard Henderson gr_names[i]); 40561766fe9SRichard Henderson } 40633423472SRichard Henderson for (i = 0; i < 4; i++) { 407ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40833423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40933423472SRichard Henderson sr_names[i]); 41033423472SRichard Henderson } 411ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 412494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 413494737b7SRichard Henderson sr_names[4]); 41461766fe9SRichard Henderson 41561766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41661766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 417ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41861766fe9SRichard Henderson } 419c301f34eSRichard Henderson 420ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 421c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 422c301f34eSRichard Henderson "iasq_f"); 423ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 424c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 425c301f34eSRichard Henderson "iasq_b"); 42661766fe9SRichard Henderson } 42761766fe9SRichard Henderson 428129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 429129e9cc3SRichard Henderson { 430f764718dSRichard Henderson return (DisasCond){ 431f764718dSRichard Henderson .c = TCG_COND_NEVER, 432f764718dSRichard Henderson .a0 = NULL, 433f764718dSRichard Henderson .a1 = NULL, 434f764718dSRichard Henderson }; 435129e9cc3SRichard Henderson } 436129e9cc3SRichard Henderson 437df0232feSRichard Henderson static DisasCond cond_make_t(void) 438df0232feSRichard Henderson { 439df0232feSRichard Henderson return (DisasCond){ 440df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 441df0232feSRichard Henderson .a0 = NULL, 442df0232feSRichard Henderson .a1 = NULL, 443df0232feSRichard Henderson }; 444df0232feSRichard Henderson } 445df0232feSRichard Henderson 446129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 447129e9cc3SRichard Henderson { 448f764718dSRichard Henderson return (DisasCond){ 449f764718dSRichard Henderson .c = TCG_COND_NE, 450f764718dSRichard Henderson .a0 = cpu_psw_n, 4516e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 452f764718dSRichard Henderson }; 453129e9cc3SRichard Henderson } 454129e9cc3SRichard Henderson 4554fe9533aSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_reg a0, TCGv_reg a1) 456b47a4a02SSven Schnelle { 457b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 4584fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 4594fe9533aSRichard Henderson } 4604fe9533aSRichard Henderson 4614fe9533aSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 4624fe9533aSRichard Henderson { 4634fe9533aSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_reg(0)); 464b47a4a02SSven Schnelle } 465b47a4a02SSven Schnelle 466eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 467129e9cc3SRichard Henderson { 468b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 469b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 470b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 471129e9cc3SRichard Henderson } 472129e9cc3SRichard Henderson 473eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 474129e9cc3SRichard Henderson { 4754fe9533aSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 4764fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 477129e9cc3SRichard Henderson 4784fe9533aSRichard Henderson tcg_gen_mov_reg(t0, a0); 4794fe9533aSRichard Henderson tcg_gen_mov_reg(t1, a1); 4804fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 481129e9cc3SRichard Henderson } 482129e9cc3SRichard Henderson 483129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 484129e9cc3SRichard Henderson { 485129e9cc3SRichard Henderson switch (cond->c) { 486129e9cc3SRichard Henderson default: 487f764718dSRichard Henderson cond->a0 = NULL; 488f764718dSRichard Henderson cond->a1 = NULL; 489129e9cc3SRichard Henderson /* fallthru */ 490129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 491129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 492129e9cc3SRichard Henderson break; 493129e9cc3SRichard Henderson case TCG_COND_NEVER: 494129e9cc3SRichard Henderson break; 495129e9cc3SRichard Henderson } 496129e9cc3SRichard Henderson } 497129e9cc3SRichard Henderson 498eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49961766fe9SRichard Henderson { 50061766fe9SRichard Henderson if (reg == 0) { 501e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 502eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 50361766fe9SRichard Henderson return t; 50461766fe9SRichard Henderson } else { 50561766fe9SRichard Henderson return cpu_gr[reg]; 50661766fe9SRichard Henderson } 50761766fe9SRichard Henderson } 50861766fe9SRichard Henderson 509eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 51061766fe9SRichard Henderson { 511129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 512e12c6309SRichard Henderson return tcg_temp_new(); 51361766fe9SRichard Henderson } else { 51461766fe9SRichard Henderson return cpu_gr[reg]; 51561766fe9SRichard Henderson } 51661766fe9SRichard Henderson } 51761766fe9SRichard Henderson 518eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 519129e9cc3SRichard Henderson { 520129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 521eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 522129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 523129e9cc3SRichard Henderson } else { 524eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 525129e9cc3SRichard Henderson } 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson 528eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 529129e9cc3SRichard Henderson { 530129e9cc3SRichard Henderson if (reg != 0) { 531129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 532129e9cc3SRichard Henderson } 533129e9cc3SRichard Henderson } 534129e9cc3SRichard Henderson 535e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 53696d6407fSRichard Henderson # define HI_OFS 0 53796d6407fSRichard Henderson # define LO_OFS 4 53896d6407fSRichard Henderson #else 53996d6407fSRichard Henderson # define HI_OFS 4 54096d6407fSRichard Henderson # define LO_OFS 0 54196d6407fSRichard Henderson #endif 54296d6407fSRichard Henderson 54396d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 54496d6407fSRichard Henderson { 54596d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 546ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54996d6407fSRichard Henderson return ret; 55096d6407fSRichard Henderson } 55196d6407fSRichard Henderson 552ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 553ebe9383cSRichard Henderson { 554ebe9383cSRichard Henderson if (rt == 0) { 5550992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5560992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5570992a930SRichard Henderson return ret; 558ebe9383cSRichard Henderson } else { 559ebe9383cSRichard Henderson return load_frw_i32(rt); 560ebe9383cSRichard Henderson } 561ebe9383cSRichard Henderson } 562ebe9383cSRichard Henderson 563ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 564ebe9383cSRichard Henderson { 565ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5660992a930SRichard Henderson if (rt == 0) { 5670992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5680992a930SRichard Henderson } else { 569ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 570ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 571ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 572ebe9383cSRichard Henderson } 5730992a930SRichard Henderson return ret; 574ebe9383cSRichard Henderson } 575ebe9383cSRichard Henderson 57696d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57796d6407fSRichard Henderson { 578ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57996d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 58096d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 58196d6407fSRichard Henderson } 58296d6407fSRichard Henderson 58396d6407fSRichard Henderson #undef HI_OFS 58496d6407fSRichard Henderson #undef LO_OFS 58596d6407fSRichard Henderson 58696d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58796d6407fSRichard Henderson { 58896d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 589ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 59096d6407fSRichard Henderson return ret; 59196d6407fSRichard Henderson } 59296d6407fSRichard Henderson 593ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 594ebe9383cSRichard Henderson { 595ebe9383cSRichard Henderson if (rt == 0) { 5960992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5970992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5980992a930SRichard Henderson return ret; 599ebe9383cSRichard Henderson } else { 600ebe9383cSRichard Henderson return load_frd(rt); 601ebe9383cSRichard Henderson } 602ebe9383cSRichard Henderson } 603ebe9383cSRichard Henderson 60496d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 60596d6407fSRichard Henderson { 606ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60796d6407fSRichard Henderson } 60896d6407fSRichard Henderson 60933423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 61033423472SRichard Henderson { 61133423472SRichard Henderson #ifdef CONFIG_USER_ONLY 61233423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 61333423472SRichard Henderson #else 61433423472SRichard Henderson if (reg < 4) { 61533423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 616494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 617494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61833423472SRichard Henderson } else { 619ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 62033423472SRichard Henderson } 62133423472SRichard Henderson #endif 62233423472SRichard Henderson } 62333423472SRichard Henderson 624129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 625129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 626129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 627129e9cc3SRichard Henderson { 628129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 629129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 630129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 631129e9cc3SRichard Henderson 632129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 633129e9cc3SRichard Henderson 634129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6356e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 636129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 637eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 638129e9cc3SRichard Henderson } 639129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 640129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 641129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 642129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 643129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 644eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson 647eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 648129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 649129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 650129e9cc3SRichard Henderson } 651129e9cc3SRichard Henderson } 652129e9cc3SRichard Henderson 653129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 654129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 655129e9cc3SRichard Henderson { 656129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 657129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 658eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 659129e9cc3SRichard Henderson } 660129e9cc3SRichard Henderson return; 661129e9cc3SRichard Henderson } 6626e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 663eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 664129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 665129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 666129e9cc3SRichard Henderson } 667129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 668129e9cc3SRichard Henderson } 669129e9cc3SRichard Henderson 670129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 671129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 672129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 673129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 674129e9cc3SRichard Henderson { 675129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 676eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 677129e9cc3SRichard Henderson } 678129e9cc3SRichard Henderson } 679129e9cc3SRichard Henderson 680129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 68140f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 68240f9f908SRichard Henderson it may be tail-called from a translate function. */ 68331234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 684129e9cc3SRichard Henderson { 685129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 68631234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 687129e9cc3SRichard Henderson 688f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 689f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 690f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 691f49b3537SRichard Henderson 692129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 693129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 694129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 695129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 69631234768SRichard Henderson return true; 697129e9cc3SRichard Henderson } 698129e9cc3SRichard Henderson ctx->null_lab = NULL; 699129e9cc3SRichard Henderson 700129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 701129e9cc3SRichard Henderson /* The next instruction will be unconditional, 702129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 703129e9cc3SRichard Henderson gen_set_label(null_lab); 704129e9cc3SRichard Henderson } else { 705129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 706129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 707129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 708129e9cc3SRichard Henderson label we have the proper value in place. */ 709129e9cc3SRichard Henderson nullify_save(ctx); 710129e9cc3SRichard Henderson gen_set_label(null_lab); 711129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 712129e9cc3SRichard Henderson } 713869051eaSRichard Henderson if (status == DISAS_NORETURN) { 71431234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 715129e9cc3SRichard Henderson } 71631234768SRichard Henderson return true; 717129e9cc3SRichard Henderson } 718129e9cc3SRichard Henderson 719698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx) 720698240d1SRichard Henderson { 721698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 722698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 723698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 724698240d1SRichard Henderson } 725698240d1SRichard Henderson 726741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 727741322f4SRichard Henderson target_ureg ival, TCGv_reg vval) 72861766fe9SRichard Henderson { 729f13bf343SRichard Henderson target_ureg mask = gva_offset_mask(ctx); 730f13bf343SRichard Henderson 731f13bf343SRichard Henderson if (ival != -1) { 732f13bf343SRichard Henderson tcg_gen_movi_reg(dest, ival & mask); 733f13bf343SRichard Henderson return; 734f13bf343SRichard Henderson } 735f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 736f13bf343SRichard Henderson 737f13bf343SRichard Henderson /* 738f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 739f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 740f13bf343SRichard Henderson */ 741f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 742eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 74361766fe9SRichard Henderson } else { 744f13bf343SRichard Henderson tcg_gen_andi_reg(dest, vval, mask); 74561766fe9SRichard Henderson } 74661766fe9SRichard Henderson } 74761766fe9SRichard Henderson 748eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74961766fe9SRichard Henderson { 75061766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 75161766fe9SRichard Henderson } 75261766fe9SRichard Henderson 75361766fe9SRichard Henderson static void gen_excp_1(int exception) 75461766fe9SRichard Henderson { 755ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 75661766fe9SRichard Henderson } 75761766fe9SRichard Henderson 75831234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75961766fe9SRichard Henderson { 760741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 761741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 762129e9cc3SRichard Henderson nullify_save(ctx); 76361766fe9SRichard Henderson gen_excp_1(exception); 76431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 76561766fe9SRichard Henderson } 76661766fe9SRichard Henderson 76731234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7681a19da0dSRichard Henderson { 76931234768SRichard Henderson nullify_over(ctx); 77029dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 771ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 77231234768SRichard Henderson gen_excp(ctx, exc); 77331234768SRichard Henderson return nullify_end(ctx); 7741a19da0dSRichard Henderson } 7751a19da0dSRichard Henderson 77631234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77761766fe9SRichard Henderson { 77831234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77961766fe9SRichard Henderson } 78061766fe9SRichard Henderson 78140f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 78240f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 78340f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 78440f9f908SRichard Henderson #else 785e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 786e1b5a5edSRichard Henderson do { \ 787e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78831234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 789e1b5a5edSRichard Henderson } \ 790e1b5a5edSRichard Henderson } while (0) 79140f9f908SRichard Henderson #endif 792e1b5a5edSRichard Henderson 793eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 79461766fe9SRichard Henderson { 79557f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79661766fe9SRichard Henderson } 79761766fe9SRichard Henderson 798129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 799129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 800129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 801129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 802129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 803129e9cc3SRichard Henderson { 804129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 805129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 806129e9cc3SRichard Henderson } 807129e9cc3SRichard Henderson 80861766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 809eaa3783bSRichard Henderson target_ureg f, target_ureg b) 81061766fe9SRichard Henderson { 81161766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 81261766fe9SRichard Henderson tcg_gen_goto_tb(which); 813a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 814a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 81507ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81661766fe9SRichard Henderson } else { 817741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 818741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 8197f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 82061766fe9SRichard Henderson } 82161766fe9SRichard Henderson } 82261766fe9SRichard Henderson 823b47a4a02SSven Schnelle static bool cond_need_sv(int c) 824b47a4a02SSven Schnelle { 825b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 826b47a4a02SSven Schnelle } 827b47a4a02SSven Schnelle 828b47a4a02SSven Schnelle static bool cond_need_cb(int c) 829b47a4a02SSven Schnelle { 830b47a4a02SSven Schnelle return c == 4 || c == 5; 831b47a4a02SSven Schnelle } 832b47a4a02SSven Schnelle 83372ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 83472ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 83572ca8753SRichard Henderson { 836a751eb31SRichard Henderson return TARGET_REGISTER_BITS == 64 && !(ctx->is_pa20 && d); 83772ca8753SRichard Henderson } 83872ca8753SRichard Henderson 839b47a4a02SSven Schnelle /* 840b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 841b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 842b47a4a02SSven Schnelle */ 843b2167459SRichard Henderson 844a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 845a751eb31SRichard Henderson TCGv_reg res, TCGv_reg cb_msb, TCGv_reg sv) 846b2167459SRichard Henderson { 847b2167459SRichard Henderson DisasCond cond; 848eaa3783bSRichard Henderson TCGv_reg tmp; 849b2167459SRichard Henderson 850b2167459SRichard Henderson switch (cf >> 1) { 851b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 852b2167459SRichard Henderson cond = cond_make_f(); 853b2167459SRichard Henderson break; 854b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 855a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 856a751eb31SRichard Henderson tmp = tcg_temp_new(); 857a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 858a751eb31SRichard Henderson res = tmp; 859a751eb31SRichard Henderson } 860b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 861b2167459SRichard Henderson break; 862b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 863b47a4a02SSven Schnelle tmp = tcg_temp_new(); 864b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 865a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 866a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, tmp); 867a751eb31SRichard Henderson } 868b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 869b2167459SRichard Henderson break; 870b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 871b47a4a02SSven Schnelle /* 872b47a4a02SSven Schnelle * Simplify: 873b47a4a02SSven Schnelle * (N ^ V) | Z 874b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 875b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 876b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 877b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 878b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 879b47a4a02SSven Schnelle */ 880b47a4a02SSven Schnelle tmp = tcg_temp_new(); 881b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 882a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 883a751eb31SRichard Henderson tcg_gen_sextract_reg(tmp, tmp, 31, 1); 884a751eb31SRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 885a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 886a751eb31SRichard Henderson } else { 887b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 888b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 889a751eb31SRichard Henderson } 890b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 891b2167459SRichard Henderson break; 892b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 893a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 894b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 895b2167459SRichard Henderson break; 896b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 897b2167459SRichard Henderson tmp = tcg_temp_new(); 898eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 899eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 900a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 901a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 902a751eb31SRichard Henderson } 903b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 904b2167459SRichard Henderson break; 905b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 906a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 907a751eb31SRichard Henderson tmp = tcg_temp_new(); 908a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, sv); 909a751eb31SRichard Henderson sv = tmp; 910a751eb31SRichard Henderson } 911b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson case 7: /* OD / EV */ 914b2167459SRichard Henderson tmp = tcg_temp_new(); 915eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 916b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 917b2167459SRichard Henderson break; 918b2167459SRichard Henderson default: 919b2167459SRichard Henderson g_assert_not_reached(); 920b2167459SRichard Henderson } 921b2167459SRichard Henderson if (cf & 1) { 922b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 923b2167459SRichard Henderson } 924b2167459SRichard Henderson 925b2167459SRichard Henderson return cond; 926b2167459SRichard Henderson } 927b2167459SRichard Henderson 928b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 929b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 930b2167459SRichard Henderson deleted as unused. */ 931b2167459SRichard Henderson 9324fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 9334fe9533aSRichard Henderson TCGv_reg res, TCGv_reg in1, 9344fe9533aSRichard Henderson TCGv_reg in2, TCGv_reg sv) 935b2167459SRichard Henderson { 9364fe9533aSRichard Henderson TCGCond tc; 9374fe9533aSRichard Henderson bool ext_uns; 938b2167459SRichard Henderson 939b2167459SRichard Henderson switch (cf >> 1) { 940b2167459SRichard Henderson case 1: /* = / <> */ 9414fe9533aSRichard Henderson tc = TCG_COND_EQ; 9424fe9533aSRichard Henderson ext_uns = true; 943b2167459SRichard Henderson break; 944b2167459SRichard Henderson case 2: /* < / >= */ 9454fe9533aSRichard Henderson tc = TCG_COND_LT; 9464fe9533aSRichard Henderson ext_uns = false; 947b2167459SRichard Henderson break; 948b2167459SRichard Henderson case 3: /* <= / > */ 9494fe9533aSRichard Henderson tc = TCG_COND_LE; 9504fe9533aSRichard Henderson ext_uns = false; 951b2167459SRichard Henderson break; 952b2167459SRichard Henderson case 4: /* << / >>= */ 9534fe9533aSRichard Henderson tc = TCG_COND_LTU; 9544fe9533aSRichard Henderson ext_uns = true; 955b2167459SRichard Henderson break; 956b2167459SRichard Henderson case 5: /* <<= / >> */ 9574fe9533aSRichard Henderson tc = TCG_COND_LEU; 9584fe9533aSRichard Henderson ext_uns = true; 959b2167459SRichard Henderson break; 960b2167459SRichard Henderson default: 961a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 962b2167459SRichard Henderson } 963b2167459SRichard Henderson 9644fe9533aSRichard Henderson if (cf & 1) { 9654fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 9664fe9533aSRichard Henderson } 9674fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 9684fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 9694fe9533aSRichard Henderson TCGv_reg t2 = tcg_temp_new(); 9704fe9533aSRichard Henderson 9714fe9533aSRichard Henderson if (ext_uns) { 9724fe9533aSRichard Henderson tcg_gen_ext32u_reg(t1, in1); 9734fe9533aSRichard Henderson tcg_gen_ext32u_reg(t2, in2); 9744fe9533aSRichard Henderson } else { 9754fe9533aSRichard Henderson tcg_gen_ext32s_reg(t1, in1); 9764fe9533aSRichard Henderson tcg_gen_ext32s_reg(t2, in2); 9774fe9533aSRichard Henderson } 9784fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 9794fe9533aSRichard Henderson } 9804fe9533aSRichard Henderson return cond_make(tc, in1, in2); 981b2167459SRichard Henderson } 982b2167459SRichard Henderson 983df0232feSRichard Henderson /* 984df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 985df0232feSRichard Henderson * computed, and use of them is undefined. 986df0232feSRichard Henderson * 987df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 988df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 989df0232feSRichard Henderson * how cases c={2,3} are treated. 990df0232feSRichard Henderson */ 991b2167459SRichard Henderson 992b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 993b5af8423SRichard Henderson TCGv_reg res) 994b2167459SRichard Henderson { 995b5af8423SRichard Henderson TCGCond tc; 996b5af8423SRichard Henderson bool ext_uns; 997a751eb31SRichard Henderson 998df0232feSRichard Henderson switch (cf) { 999df0232feSRichard Henderson case 0: /* never */ 1000df0232feSRichard Henderson case 9: /* undef, C */ 1001df0232feSRichard Henderson case 11: /* undef, C & !Z */ 1002df0232feSRichard Henderson case 12: /* undef, V */ 1003df0232feSRichard Henderson return cond_make_f(); 1004df0232feSRichard Henderson 1005df0232feSRichard Henderson case 1: /* true */ 1006df0232feSRichard Henderson case 8: /* undef, !C */ 1007df0232feSRichard Henderson case 10: /* undef, !C | Z */ 1008df0232feSRichard Henderson case 13: /* undef, !V */ 1009df0232feSRichard Henderson return cond_make_t(); 1010df0232feSRichard Henderson 1011df0232feSRichard Henderson case 2: /* == */ 1012b5af8423SRichard Henderson tc = TCG_COND_EQ; 1013b5af8423SRichard Henderson ext_uns = true; 1014b5af8423SRichard Henderson break; 1015df0232feSRichard Henderson case 3: /* <> */ 1016b5af8423SRichard Henderson tc = TCG_COND_NE; 1017b5af8423SRichard Henderson ext_uns = true; 1018b5af8423SRichard Henderson break; 1019df0232feSRichard Henderson case 4: /* < */ 1020b5af8423SRichard Henderson tc = TCG_COND_LT; 1021b5af8423SRichard Henderson ext_uns = false; 1022b5af8423SRichard Henderson break; 1023df0232feSRichard Henderson case 5: /* >= */ 1024b5af8423SRichard Henderson tc = TCG_COND_GE; 1025b5af8423SRichard Henderson ext_uns = false; 1026b5af8423SRichard Henderson break; 1027df0232feSRichard Henderson case 6: /* <= */ 1028b5af8423SRichard Henderson tc = TCG_COND_LE; 1029b5af8423SRichard Henderson ext_uns = false; 1030b5af8423SRichard Henderson break; 1031df0232feSRichard Henderson case 7: /* > */ 1032b5af8423SRichard Henderson tc = TCG_COND_GT; 1033b5af8423SRichard Henderson ext_uns = false; 1034b5af8423SRichard Henderson break; 1035df0232feSRichard Henderson 1036df0232feSRichard Henderson case 14: /* OD */ 1037df0232feSRichard Henderson case 15: /* EV */ 1038a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 1039df0232feSRichard Henderson 1040df0232feSRichard Henderson default: 1041df0232feSRichard Henderson g_assert_not_reached(); 1042b2167459SRichard Henderson } 1043b5af8423SRichard Henderson 1044b5af8423SRichard Henderson if (cond_need_ext(ctx, d)) { 1045b5af8423SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1046b5af8423SRichard Henderson 1047b5af8423SRichard Henderson if (ext_uns) { 1048b5af8423SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 1049b5af8423SRichard Henderson } else { 1050b5af8423SRichard Henderson tcg_gen_ext32s_reg(tmp, res); 1051b5af8423SRichard Henderson } 1052b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 1053b5af8423SRichard Henderson } 1054b5af8423SRichard Henderson return cond_make_0(tc, res); 1055b2167459SRichard Henderson } 1056b2167459SRichard Henderson 105798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 105898cd9ca7SRichard Henderson 10594fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 10604fa52edfSRichard Henderson TCGv_reg res) 106198cd9ca7SRichard Henderson { 106298cd9ca7SRichard Henderson unsigned c, f; 106398cd9ca7SRichard Henderson 106498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 106598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 106698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 106798cd9ca7SRichard Henderson c = orig & 3; 106898cd9ca7SRichard Henderson if (c == 3) { 106998cd9ca7SRichard Henderson c = 7; 107098cd9ca7SRichard Henderson } 107198cd9ca7SRichard Henderson f = (orig & 4) / 4; 107298cd9ca7SRichard Henderson 1073b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 107498cd9ca7SRichard Henderson } 107598cd9ca7SRichard Henderson 1076b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1077b2167459SRichard Henderson 107859963d8fSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_reg res, 1079eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1080b2167459SRichard Henderson { 1081b2167459SRichard Henderson DisasCond cond; 1082eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 108359963d8fSRichard Henderson target_ureg d_repl = d ? 0x0000000100000001ull : 1; 1084b2167459SRichard Henderson 1085b2167459SRichard Henderson if (cf & 8) { 1086b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1087b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1088b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1089b2167459SRichard Henderson */ 1090b2167459SRichard Henderson cb = tcg_temp_new(); 1091b2167459SRichard Henderson tmp = tcg_temp_new(); 1092eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1093eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1094eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1095eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson switch (cf >> 1) { 1099b2167459SRichard Henderson case 0: /* never / TR */ 1100b2167459SRichard Henderson case 1: /* undefined */ 1101b2167459SRichard Henderson case 5: /* undefined */ 1102b2167459SRichard Henderson cond = cond_make_f(); 1103b2167459SRichard Henderson break; 1104b2167459SRichard Henderson 1105b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1106b2167459SRichard Henderson /* See hasless(v,1) from 1107b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1108b2167459SRichard Henderson */ 1109b2167459SRichard Henderson tmp = tcg_temp_new(); 111059963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x01010101u); 1111eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 111259963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80808080u); 1113b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1114b2167459SRichard Henderson break; 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1117b2167459SRichard Henderson tmp = tcg_temp_new(); 111859963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x00010001u); 1119eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 112059963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80008000u); 1121b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1122b2167459SRichard Henderson break; 1123b2167459SRichard Henderson 1124b2167459SRichard Henderson case 4: /* SDC / NDC */ 112559963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x88888888u); 1126b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1127b2167459SRichard Henderson break; 1128b2167459SRichard Henderson 1129b2167459SRichard Henderson case 6: /* SBC / NBC */ 113059963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80808080u); 1131b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1132b2167459SRichard Henderson break; 1133b2167459SRichard Henderson 1134b2167459SRichard Henderson case 7: /* SHC / NHC */ 113559963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80008000u); 1136b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1137b2167459SRichard Henderson break; 1138b2167459SRichard Henderson 1139b2167459SRichard Henderson default: 1140b2167459SRichard Henderson g_assert_not_reached(); 1141b2167459SRichard Henderson } 1142b2167459SRichard Henderson if (cf & 1) { 1143b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1144b2167459SRichard Henderson } 1145b2167459SRichard Henderson 1146b2167459SRichard Henderson return cond; 1147b2167459SRichard Henderson } 1148b2167459SRichard Henderson 114972ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 115072ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 115172ca8753SRichard Henderson { 115272ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 115372ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 115472ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 115572ca8753SRichard Henderson return t; 115672ca8753SRichard Henderson } 115772ca8753SRichard Henderson return cb_msb; 115872ca8753SRichard Henderson } 115972ca8753SRichard Henderson 116072ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 116172ca8753SRichard Henderson { 116272ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 116372ca8753SRichard Henderson } 116472ca8753SRichard Henderson 1165b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1166eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1167eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1168b2167459SRichard Henderson { 1169e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1170eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1171b2167459SRichard Henderson 1172eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1173eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1174eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1175b2167459SRichard Henderson 1176b2167459SRichard Henderson return sv; 1177b2167459SRichard Henderson } 1178b2167459SRichard Henderson 1179b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1180eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1181eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1182b2167459SRichard Henderson { 1183e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1184eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1185b2167459SRichard Henderson 1186eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1187eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1188eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1189b2167459SRichard Henderson 1190b2167459SRichard Henderson return sv; 1191b2167459SRichard Henderson } 1192b2167459SRichard Henderson 119331234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1194eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1195faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1196b2167459SRichard Henderson { 1197bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1198b2167459SRichard Henderson unsigned c = cf >> 1; 1199b2167459SRichard Henderson DisasCond cond; 1200b2167459SRichard Henderson 1201b2167459SRichard Henderson dest = tcg_temp_new(); 1202f764718dSRichard Henderson cb = NULL; 1203f764718dSRichard Henderson cb_msb = NULL; 1204bdcccc17SRichard Henderson cb_cond = NULL; 1205b2167459SRichard Henderson 1206b2167459SRichard Henderson if (shift) { 1207e12c6309SRichard Henderson tmp = tcg_temp_new(); 1208eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1209b2167459SRichard Henderson in1 = tmp; 1210b2167459SRichard Henderson } 1211b2167459SRichard Henderson 1212b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 121329dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1214e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1215bdcccc17SRichard Henderson cb = tcg_temp_new(); 1216bdcccc17SRichard Henderson 1217eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1218b2167459SRichard Henderson if (is_c) { 1219bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1220bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1221b2167459SRichard Henderson } 1222eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1223eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1224bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1225bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson } else { 1228eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1229b2167459SRichard Henderson if (is_c) { 1230bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1231b2167459SRichard Henderson } 1232b2167459SRichard Henderson } 1233b2167459SRichard Henderson 1234b2167459SRichard Henderson /* Compute signed overflow if required. */ 1235f764718dSRichard Henderson sv = NULL; 1236b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1237b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1238b2167459SRichard Henderson if (is_tsv) { 1239b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1240ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1241b2167459SRichard Henderson } 1242b2167459SRichard Henderson } 1243b2167459SRichard Henderson 1244b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1245a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1246b2167459SRichard Henderson if (is_tc) { 1247b2167459SRichard Henderson tmp = tcg_temp_new(); 1248eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1249ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1250b2167459SRichard Henderson } 1251b2167459SRichard Henderson 1252b2167459SRichard Henderson /* Write back the result. */ 1253b2167459SRichard Henderson if (!is_l) { 1254b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1255b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1256b2167459SRichard Henderson } 1257b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1258b2167459SRichard Henderson 1259b2167459SRichard Henderson /* Install the new nullification. */ 1260b2167459SRichard Henderson cond_free(&ctx->null_cond); 1261b2167459SRichard Henderson ctx->null_cond = cond; 1262b2167459SRichard Henderson } 1263b2167459SRichard Henderson 1264faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 12650c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12660c982a28SRichard Henderson { 12670c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12680c982a28SRichard Henderson 12690c982a28SRichard Henderson if (a->cf) { 12700c982a28SRichard Henderson nullify_over(ctx); 12710c982a28SRichard Henderson } 12720c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12730c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1274faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1275faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 12760c982a28SRichard Henderson return nullify_end(ctx); 12770c982a28SRichard Henderson } 12780c982a28SRichard Henderson 12790588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12800588e061SRichard Henderson bool is_tsv, bool is_tc) 12810588e061SRichard Henderson { 12820588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12830588e061SRichard Henderson 12840588e061SRichard Henderson if (a->cf) { 12850588e061SRichard Henderson nullify_over(ctx); 12860588e061SRichard Henderson } 1287d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12880588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1289faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1290faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 12910588e061SRichard Henderson return nullify_end(ctx); 12920588e061SRichard Henderson } 12930588e061SRichard Henderson 129431234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1295eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 129663c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1297b2167459SRichard Henderson { 1298eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1299b2167459SRichard Henderson unsigned c = cf >> 1; 1300b2167459SRichard Henderson DisasCond cond; 1301b2167459SRichard Henderson 1302b2167459SRichard Henderson dest = tcg_temp_new(); 1303b2167459SRichard Henderson cb = tcg_temp_new(); 1304b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1305b2167459SRichard Henderson 130629dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1307b2167459SRichard Henderson if (is_b) { 1308b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1309eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1310bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1311eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1312eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1313eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1314b2167459SRichard Henderson } else { 1315bdcccc17SRichard Henderson /* 1316bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1317bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1318bdcccc17SRichard Henderson */ 1319bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1320bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1321eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1322eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1323b2167459SRichard Henderson } 1324b2167459SRichard Henderson 1325b2167459SRichard Henderson /* Compute signed overflow if required. */ 1326f764718dSRichard Henderson sv = NULL; 1327b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1328b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1329b2167459SRichard Henderson if (is_tsv) { 1330ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1331b2167459SRichard Henderson } 1332b2167459SRichard Henderson } 1333b2167459SRichard Henderson 1334b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1335b2167459SRichard Henderson if (!is_b) { 13364fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1337b2167459SRichard Henderson } else { 1338a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1339b2167459SRichard Henderson } 1340b2167459SRichard Henderson 1341b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1342b2167459SRichard Henderson if (is_tc) { 1343b2167459SRichard Henderson tmp = tcg_temp_new(); 1344eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1345ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1346b2167459SRichard Henderson } 1347b2167459SRichard Henderson 1348b2167459SRichard Henderson /* Write back the result. */ 1349b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1350b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1351b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1352b2167459SRichard Henderson 1353b2167459SRichard Henderson /* Install the new nullification. */ 1354b2167459SRichard Henderson cond_free(&ctx->null_cond); 1355b2167459SRichard Henderson ctx->null_cond = cond; 1356b2167459SRichard Henderson } 1357b2167459SRichard Henderson 135863c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13590c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13600c982a28SRichard Henderson { 13610c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13620c982a28SRichard Henderson 13630c982a28SRichard Henderson if (a->cf) { 13640c982a28SRichard Henderson nullify_over(ctx); 13650c982a28SRichard Henderson } 13660c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13670c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 136863c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 13690c982a28SRichard Henderson return nullify_end(ctx); 13700c982a28SRichard Henderson } 13710c982a28SRichard Henderson 13720588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13730588e061SRichard Henderson { 13740588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13750588e061SRichard Henderson 13760588e061SRichard Henderson if (a->cf) { 13770588e061SRichard Henderson nullify_over(ctx); 13780588e061SRichard Henderson } 1379d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 13800588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 138163c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 138263c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 13830588e061SRichard Henderson return nullify_end(ctx); 13840588e061SRichard Henderson } 13850588e061SRichard Henderson 138631234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1387345aa35fSRichard Henderson TCGv_reg in2, unsigned cf, bool d) 1388b2167459SRichard Henderson { 1389eaa3783bSRichard Henderson TCGv_reg dest, sv; 1390b2167459SRichard Henderson DisasCond cond; 1391b2167459SRichard Henderson 1392b2167459SRichard Henderson dest = tcg_temp_new(); 1393eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1394b2167459SRichard Henderson 1395b2167459SRichard Henderson /* Compute signed overflow if required. */ 1396f764718dSRichard Henderson sv = NULL; 1397b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1398b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1399b2167459SRichard Henderson } 1400b2167459SRichard Henderson 1401b2167459SRichard Henderson /* Form the condition for the compare. */ 14024fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1403b2167459SRichard Henderson 1404b2167459SRichard Henderson /* Clear. */ 1405eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1406b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1407b2167459SRichard Henderson 1408b2167459SRichard Henderson /* Install the new nullification. */ 1409b2167459SRichard Henderson cond_free(&ctx->null_cond); 1410b2167459SRichard Henderson ctx->null_cond = cond; 1411b2167459SRichard Henderson } 1412b2167459SRichard Henderson 141331234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1414fa8e3bedSRichard Henderson TCGv_reg in2, unsigned cf, bool d, 1415eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1416b2167459SRichard Henderson { 1417eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1418b2167459SRichard Henderson 1419b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1420b2167459SRichard Henderson fn(dest, in1, in2); 1421b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1422b2167459SRichard Henderson 1423b2167459SRichard Henderson /* Install the new nullification. */ 1424b2167459SRichard Henderson cond_free(&ctx->null_cond); 1425b2167459SRichard Henderson if (cf) { 1426b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1427b2167459SRichard Henderson } 1428b2167459SRichard Henderson } 1429b2167459SRichard Henderson 1430fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 14310c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 14320c982a28SRichard Henderson { 14330c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 14340c982a28SRichard Henderson 14350c982a28SRichard Henderson if (a->cf) { 14360c982a28SRichard Henderson nullify_over(ctx); 14370c982a28SRichard Henderson } 14380c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 14390c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1440fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 14410c982a28SRichard Henderson return nullify_end(ctx); 14420c982a28SRichard Henderson } 14430c982a28SRichard Henderson 144431234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1445af240753SRichard Henderson TCGv_reg in2, unsigned cf, bool d, bool is_tc, 1446eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1447b2167459SRichard Henderson { 1448eaa3783bSRichard Henderson TCGv_reg dest; 1449b2167459SRichard Henderson DisasCond cond; 1450b2167459SRichard Henderson 1451b2167459SRichard Henderson if (cf == 0) { 1452b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1453b2167459SRichard Henderson fn(dest, in1, in2); 1454b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1455b2167459SRichard Henderson cond_free(&ctx->null_cond); 1456b2167459SRichard Henderson } else { 1457b2167459SRichard Henderson dest = tcg_temp_new(); 1458b2167459SRichard Henderson fn(dest, in1, in2); 1459b2167459SRichard Henderson 146059963d8fSRichard Henderson cond = do_unit_cond(cf, d, dest, in1, in2); 1461b2167459SRichard Henderson 1462b2167459SRichard Henderson if (is_tc) { 1463eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1464eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1465ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1466b2167459SRichard Henderson } 1467b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1468b2167459SRichard Henderson 1469b2167459SRichard Henderson cond_free(&ctx->null_cond); 1470b2167459SRichard Henderson ctx->null_cond = cond; 1471b2167459SRichard Henderson } 1472b2167459SRichard Henderson } 1473b2167459SRichard Henderson 147486f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14758d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14768d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14778d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14788d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 147986f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 148086f8d05fSRichard Henderson { 148186f8d05fSRichard Henderson TCGv_ptr ptr; 148286f8d05fSRichard Henderson TCGv_reg tmp; 148386f8d05fSRichard Henderson TCGv_i64 spc; 148486f8d05fSRichard Henderson 148586f8d05fSRichard Henderson if (sp != 0) { 14868d6ae7fbSRichard Henderson if (sp < 0) { 14878d6ae7fbSRichard Henderson sp = ~sp; 14888d6ae7fbSRichard Henderson } 1489a6779861SRichard Henderson spc = tcg_temp_new_tl(); 14908d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14918d6ae7fbSRichard Henderson return spc; 149286f8d05fSRichard Henderson } 1493494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1494494737b7SRichard Henderson return cpu_srH; 1495494737b7SRichard Henderson } 149686f8d05fSRichard Henderson 149786f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 149886f8d05fSRichard Henderson tmp = tcg_temp_new(); 1499a6779861SRichard Henderson spc = tcg_temp_new_tl(); 150086f8d05fSRichard Henderson 1501698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1502698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 150386f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 150486f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 150586f8d05fSRichard Henderson 1506ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 150786f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 150886f8d05fSRichard Henderson 150986f8d05fSRichard Henderson return spc; 151086f8d05fSRichard Henderson } 151186f8d05fSRichard Henderson #endif 151286f8d05fSRichard Henderson 151386f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 151486f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 151586f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 151686f8d05fSRichard Henderson { 151786f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 151886f8d05fSRichard Henderson TCGv_reg ofs; 1519698240d1SRichard Henderson TCGv_tl addr; 152086f8d05fSRichard Henderson 152186f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 152286f8d05fSRichard Henderson if (rx) { 1523e12c6309SRichard Henderson ofs = tcg_temp_new(); 152486f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 152586f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 152686f8d05fSRichard Henderson } else if (disp || modify) { 1527e12c6309SRichard Henderson ofs = tcg_temp_new(); 152886f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 152986f8d05fSRichard Henderson } else { 153086f8d05fSRichard Henderson ofs = base; 153186f8d05fSRichard Henderson } 153286f8d05fSRichard Henderson 153386f8d05fSRichard Henderson *pofs = ofs; 1534698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 153586f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1536698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1537698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 153886f8d05fSRichard Henderson if (!is_phys) { 153986f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 154086f8d05fSRichard Henderson } 154186f8d05fSRichard Henderson #endif 154286f8d05fSRichard Henderson } 154386f8d05fSRichard Henderson 154496d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 154596d6407fSRichard Henderson * < 0 for pre-modify, 154696d6407fSRichard Henderson * > 0 for post-modify, 154796d6407fSRichard Henderson * = 0 for no base register update. 154896d6407fSRichard Henderson */ 154996d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1550eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155296d6407fSRichard Henderson { 155386f8d05fSRichard Henderson TCGv_reg ofs; 155486f8d05fSRichard Henderson TCGv_tl addr; 155596d6407fSRichard Henderson 155696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 155796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 155896d6407fSRichard Henderson 155986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1561c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 156286f8d05fSRichard Henderson if (modify) { 156386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156496d6407fSRichard Henderson } 156596d6407fSRichard Henderson } 156696d6407fSRichard Henderson 156796d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1568eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 157096d6407fSRichard Henderson { 157186f8d05fSRichard Henderson TCGv_reg ofs; 157286f8d05fSRichard Henderson TCGv_tl addr; 157396d6407fSRichard Henderson 157496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 157596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 157696d6407fSRichard Henderson 157786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 157886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1579217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 158086f8d05fSRichard Henderson if (modify) { 158186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 158296d6407fSRichard Henderson } 158396d6407fSRichard Henderson } 158496d6407fSRichard Henderson 158596d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1586eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 158896d6407fSRichard Henderson { 158986f8d05fSRichard Henderson TCGv_reg ofs; 159086f8d05fSRichard Henderson TCGv_tl addr; 159196d6407fSRichard Henderson 159296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 159396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 159496d6407fSRichard Henderson 159586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 159686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1597217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 159886f8d05fSRichard Henderson if (modify) { 159986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 160096d6407fSRichard Henderson } 160196d6407fSRichard Henderson } 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1604eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 160514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 160696d6407fSRichard Henderson { 160786f8d05fSRichard Henderson TCGv_reg ofs; 160886f8d05fSRichard Henderson TCGv_tl addr; 160996d6407fSRichard Henderson 161096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 161196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 161296d6407fSRichard Henderson 161386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 161486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1615217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 161686f8d05fSRichard Henderson if (modify) { 161786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 161896d6407fSRichard Henderson } 161996d6407fSRichard Henderson } 162096d6407fSRichard Henderson 1621eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1622eaa3783bSRichard Henderson #define do_load_reg do_load_64 1623eaa3783bSRichard Henderson #define do_store_reg do_store_64 162496d6407fSRichard Henderson #else 1625eaa3783bSRichard Henderson #define do_load_reg do_load_32 1626eaa3783bSRichard Henderson #define do_store_reg do_store_32 162796d6407fSRichard Henderson #endif 162896d6407fSRichard Henderson 16291cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1630eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 163114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 163296d6407fSRichard Henderson { 1633eaa3783bSRichard Henderson TCGv_reg dest; 163496d6407fSRichard Henderson 163596d6407fSRichard Henderson nullify_over(ctx); 163696d6407fSRichard Henderson 163796d6407fSRichard Henderson if (modify == 0) { 163896d6407fSRichard Henderson /* No base register update. */ 163996d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 164096d6407fSRichard Henderson } else { 164196d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1642e12c6309SRichard Henderson dest = tcg_temp_new(); 164396d6407fSRichard Henderson } 164486f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 164596d6407fSRichard Henderson save_gpr(ctx, rt, dest); 164696d6407fSRichard Henderson 16471cd012a5SRichard Henderson return nullify_end(ctx); 164896d6407fSRichard Henderson } 164996d6407fSRichard Henderson 1650740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1651eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 165286f8d05fSRichard Henderson unsigned sp, int modify) 165396d6407fSRichard Henderson { 165496d6407fSRichard Henderson TCGv_i32 tmp; 165596d6407fSRichard Henderson 165696d6407fSRichard Henderson nullify_over(ctx); 165796d6407fSRichard Henderson 165896d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 165986f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 166096d6407fSRichard Henderson save_frw_i32(rt, tmp); 166196d6407fSRichard Henderson 166296d6407fSRichard Henderson if (rt == 0) { 1663ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 166496d6407fSRichard Henderson } 166596d6407fSRichard Henderson 1666740038d7SRichard Henderson return nullify_end(ctx); 166796d6407fSRichard Henderson } 166896d6407fSRichard Henderson 1669740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1670740038d7SRichard Henderson { 1671740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1672740038d7SRichard Henderson a->disp, a->sp, a->m); 1673740038d7SRichard Henderson } 1674740038d7SRichard Henderson 1675740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1676eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 167786f8d05fSRichard Henderson unsigned sp, int modify) 167896d6407fSRichard Henderson { 167996d6407fSRichard Henderson TCGv_i64 tmp; 168096d6407fSRichard Henderson 168196d6407fSRichard Henderson nullify_over(ctx); 168296d6407fSRichard Henderson 168396d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1684fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 168596d6407fSRichard Henderson save_frd(rt, tmp); 168696d6407fSRichard Henderson 168796d6407fSRichard Henderson if (rt == 0) { 1688ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 168996d6407fSRichard Henderson } 169096d6407fSRichard Henderson 1691740038d7SRichard Henderson return nullify_end(ctx); 1692740038d7SRichard Henderson } 1693740038d7SRichard Henderson 1694740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1695740038d7SRichard Henderson { 1696740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1697740038d7SRichard Henderson a->disp, a->sp, a->m); 169896d6407fSRichard Henderson } 169996d6407fSRichard Henderson 17001cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 170186f8d05fSRichard Henderson target_sreg disp, unsigned sp, 170214776ab5STony Nguyen int modify, MemOp mop) 170396d6407fSRichard Henderson { 170496d6407fSRichard Henderson nullify_over(ctx); 170586f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 17061cd012a5SRichard Henderson return nullify_end(ctx); 170796d6407fSRichard Henderson } 170896d6407fSRichard Henderson 1709740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1710eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 171186f8d05fSRichard Henderson unsigned sp, int modify) 171296d6407fSRichard Henderson { 171396d6407fSRichard Henderson TCGv_i32 tmp; 171496d6407fSRichard Henderson 171596d6407fSRichard Henderson nullify_over(ctx); 171696d6407fSRichard Henderson 171796d6407fSRichard Henderson tmp = load_frw_i32(rt); 171886f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 171996d6407fSRichard Henderson 1720740038d7SRichard Henderson return nullify_end(ctx); 172196d6407fSRichard Henderson } 172296d6407fSRichard Henderson 1723740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1724740038d7SRichard Henderson { 1725740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1726740038d7SRichard Henderson a->disp, a->sp, a->m); 1727740038d7SRichard Henderson } 1728740038d7SRichard Henderson 1729740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1730eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 173186f8d05fSRichard Henderson unsigned sp, int modify) 173296d6407fSRichard Henderson { 173396d6407fSRichard Henderson TCGv_i64 tmp; 173496d6407fSRichard Henderson 173596d6407fSRichard Henderson nullify_over(ctx); 173696d6407fSRichard Henderson 173796d6407fSRichard Henderson tmp = load_frd(rt); 1738fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 173996d6407fSRichard Henderson 1740740038d7SRichard Henderson return nullify_end(ctx); 1741740038d7SRichard Henderson } 1742740038d7SRichard Henderson 1743740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1744740038d7SRichard Henderson { 1745740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1746740038d7SRichard Henderson a->disp, a->sp, a->m); 174796d6407fSRichard Henderson } 174896d6407fSRichard Henderson 17491ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1750ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1751ebe9383cSRichard Henderson { 1752ebe9383cSRichard Henderson TCGv_i32 tmp; 1753ebe9383cSRichard Henderson 1754ebe9383cSRichard Henderson nullify_over(ctx); 1755ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1756ebe9383cSRichard Henderson 1757ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1758ebe9383cSRichard Henderson 1759ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17601ca74648SRichard Henderson return nullify_end(ctx); 1761ebe9383cSRichard Henderson } 1762ebe9383cSRichard Henderson 17631ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1764ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1765ebe9383cSRichard Henderson { 1766ebe9383cSRichard Henderson TCGv_i32 dst; 1767ebe9383cSRichard Henderson TCGv_i64 src; 1768ebe9383cSRichard Henderson 1769ebe9383cSRichard Henderson nullify_over(ctx); 1770ebe9383cSRichard Henderson src = load_frd(ra); 1771ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1772ebe9383cSRichard Henderson 1773ad75a51eSRichard Henderson func(dst, tcg_env, src); 1774ebe9383cSRichard Henderson 1775ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17761ca74648SRichard Henderson return nullify_end(ctx); 1777ebe9383cSRichard Henderson } 1778ebe9383cSRichard Henderson 17791ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1780ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1781ebe9383cSRichard Henderson { 1782ebe9383cSRichard Henderson TCGv_i64 tmp; 1783ebe9383cSRichard Henderson 1784ebe9383cSRichard Henderson nullify_over(ctx); 1785ebe9383cSRichard Henderson tmp = load_frd0(ra); 1786ebe9383cSRichard Henderson 1787ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1788ebe9383cSRichard Henderson 1789ebe9383cSRichard Henderson save_frd(rt, tmp); 17901ca74648SRichard Henderson return nullify_end(ctx); 1791ebe9383cSRichard Henderson } 1792ebe9383cSRichard Henderson 17931ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1794ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1795ebe9383cSRichard Henderson { 1796ebe9383cSRichard Henderson TCGv_i32 src; 1797ebe9383cSRichard Henderson TCGv_i64 dst; 1798ebe9383cSRichard Henderson 1799ebe9383cSRichard Henderson nullify_over(ctx); 1800ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1801ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1802ebe9383cSRichard Henderson 1803ad75a51eSRichard Henderson func(dst, tcg_env, src); 1804ebe9383cSRichard Henderson 1805ebe9383cSRichard Henderson save_frd(rt, dst); 18061ca74648SRichard Henderson return nullify_end(ctx); 1807ebe9383cSRichard Henderson } 1808ebe9383cSRichard Henderson 18091ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1810ebe9383cSRichard Henderson unsigned ra, unsigned rb, 181131234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1812ebe9383cSRichard Henderson { 1813ebe9383cSRichard Henderson TCGv_i32 a, b; 1814ebe9383cSRichard Henderson 1815ebe9383cSRichard Henderson nullify_over(ctx); 1816ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1817ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1818ebe9383cSRichard Henderson 1819ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1820ebe9383cSRichard Henderson 1821ebe9383cSRichard Henderson save_frw_i32(rt, a); 18221ca74648SRichard Henderson return nullify_end(ctx); 1823ebe9383cSRichard Henderson } 1824ebe9383cSRichard Henderson 18251ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1826ebe9383cSRichard Henderson unsigned ra, unsigned rb, 182731234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1828ebe9383cSRichard Henderson { 1829ebe9383cSRichard Henderson TCGv_i64 a, b; 1830ebe9383cSRichard Henderson 1831ebe9383cSRichard Henderson nullify_over(ctx); 1832ebe9383cSRichard Henderson a = load_frd0(ra); 1833ebe9383cSRichard Henderson b = load_frd0(rb); 1834ebe9383cSRichard Henderson 1835ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1836ebe9383cSRichard Henderson 1837ebe9383cSRichard Henderson save_frd(rt, a); 18381ca74648SRichard Henderson return nullify_end(ctx); 1839ebe9383cSRichard Henderson } 1840ebe9383cSRichard Henderson 184198cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 184298cd9ca7SRichard Henderson have already had nullification handled. */ 184301afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 184498cd9ca7SRichard Henderson unsigned link, bool is_n) 184598cd9ca7SRichard Henderson { 184698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 184798cd9ca7SRichard Henderson if (link != 0) { 1848741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 184998cd9ca7SRichard Henderson } 185098cd9ca7SRichard Henderson ctx->iaoq_n = dest; 185198cd9ca7SRichard Henderson if (is_n) { 185298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 185398cd9ca7SRichard Henderson } 185498cd9ca7SRichard Henderson } else { 185598cd9ca7SRichard Henderson nullify_over(ctx); 185698cd9ca7SRichard Henderson 185798cd9ca7SRichard Henderson if (link != 0) { 1858741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185998cd9ca7SRichard Henderson } 186098cd9ca7SRichard Henderson 186198cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 186298cd9ca7SRichard Henderson nullify_set(ctx, 0); 186398cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 186498cd9ca7SRichard Henderson } else { 186598cd9ca7SRichard Henderson nullify_set(ctx, is_n); 186698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 186798cd9ca7SRichard Henderson } 186898cd9ca7SRichard Henderson 186931234768SRichard Henderson nullify_end(ctx); 187098cd9ca7SRichard Henderson 187198cd9ca7SRichard Henderson nullify_set(ctx, 0); 187298cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 187331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 187498cd9ca7SRichard Henderson } 187501afb7beSRichard Henderson return true; 187698cd9ca7SRichard Henderson } 187798cd9ca7SRichard Henderson 187898cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 187998cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 188001afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 188198cd9ca7SRichard Henderson DisasCond *cond) 188298cd9ca7SRichard Henderson { 1883eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 188498cd9ca7SRichard Henderson TCGLabel *taken = NULL; 188598cd9ca7SRichard Henderson TCGCond c = cond->c; 188698cd9ca7SRichard Henderson bool n; 188798cd9ca7SRichard Henderson 188898cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 188998cd9ca7SRichard Henderson 189098cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 189198cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 189201afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 189398cd9ca7SRichard Henderson } 189498cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 189501afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 189698cd9ca7SRichard Henderson } 189798cd9ca7SRichard Henderson 189898cd9ca7SRichard Henderson taken = gen_new_label(); 1899eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 190098cd9ca7SRichard Henderson cond_free(cond); 190198cd9ca7SRichard Henderson 190298cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 190398cd9ca7SRichard Henderson n = is_n && disp < 0; 190498cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 190598cd9ca7SRichard Henderson nullify_set(ctx, 0); 1906a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 190798cd9ca7SRichard Henderson } else { 190898cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 190998cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 191098cd9ca7SRichard Henderson ctx->null_lab = NULL; 191198cd9ca7SRichard Henderson } 191298cd9ca7SRichard Henderson nullify_set(ctx, n); 1913c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1914c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1915c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1916c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1917c301f34eSRichard Henderson } 1918a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 191998cd9ca7SRichard Henderson } 192098cd9ca7SRichard Henderson 192198cd9ca7SRichard Henderson gen_set_label(taken); 192298cd9ca7SRichard Henderson 192398cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 192498cd9ca7SRichard Henderson n = is_n && disp >= 0; 192598cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 192698cd9ca7SRichard Henderson nullify_set(ctx, 0); 1927a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 192898cd9ca7SRichard Henderson } else { 192998cd9ca7SRichard Henderson nullify_set(ctx, n); 1930a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 193198cd9ca7SRichard Henderson } 193298cd9ca7SRichard Henderson 193398cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 193498cd9ca7SRichard Henderson if (ctx->null_lab) { 193598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 193698cd9ca7SRichard Henderson ctx->null_lab = NULL; 193731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 193898cd9ca7SRichard Henderson } else { 193931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 194098cd9ca7SRichard Henderson } 194101afb7beSRichard Henderson return true; 194298cd9ca7SRichard Henderson } 194398cd9ca7SRichard Henderson 194498cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 194598cd9ca7SRichard Henderson nullification of the branch itself. */ 194601afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 194798cd9ca7SRichard Henderson unsigned link, bool is_n) 194898cd9ca7SRichard Henderson { 1949eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 195098cd9ca7SRichard Henderson TCGCond c; 195198cd9ca7SRichard Henderson 195298cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 195398cd9ca7SRichard Henderson 195498cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 195598cd9ca7SRichard Henderson if (link != 0) { 1956741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 195798cd9ca7SRichard Henderson } 1958e12c6309SRichard Henderson next = tcg_temp_new(); 1959eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 196098cd9ca7SRichard Henderson if (is_n) { 1961c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1962a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1963a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1964a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1965c301f34eSRichard Henderson nullify_set(ctx, 0); 196631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 196701afb7beSRichard Henderson return true; 1968c301f34eSRichard Henderson } 196998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 197098cd9ca7SRichard Henderson } 1971c301f34eSRichard Henderson ctx->iaoq_n = -1; 1972c301f34eSRichard Henderson ctx->iaoq_n_var = next; 197398cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 197498cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 197598cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19764137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 197798cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 197898cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 197998cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 198098cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 198198cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 198298cd9ca7SRichard Henderson 198398cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 198498cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 198598cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1986a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1987a0180973SRichard Henderson next = tcg_temp_new(); 1988a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 1989a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 199098cd9ca7SRichard Henderson 199198cd9ca7SRichard Henderson nullify_over(ctx); 199298cd9ca7SRichard Henderson if (link != 0) { 19939a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 199498cd9ca7SRichard Henderson } 19957f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 199601afb7beSRichard Henderson return nullify_end(ctx); 199798cd9ca7SRichard Henderson } else { 199898cd9ca7SRichard Henderson c = ctx->null_cond.c; 199998cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 200098cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 200198cd9ca7SRichard Henderson 200298cd9ca7SRichard Henderson tmp = tcg_temp_new(); 2003e12c6309SRichard Henderson next = tcg_temp_new(); 200498cd9ca7SRichard Henderson 2005741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 2006eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 200798cd9ca7SRichard Henderson ctx->iaoq_n = -1; 200898cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 200998cd9ca7SRichard Henderson 201098cd9ca7SRichard Henderson if (link != 0) { 2011eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 201298cd9ca7SRichard Henderson } 201398cd9ca7SRichard Henderson 201498cd9ca7SRichard Henderson if (is_n) { 201598cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 201698cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 201798cd9ca7SRichard Henderson to the branch. */ 2018eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 201998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 202098cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 202198cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 202298cd9ca7SRichard Henderson } else { 202398cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 202498cd9ca7SRichard Henderson } 202598cd9ca7SRichard Henderson } 202601afb7beSRichard Henderson return true; 202798cd9ca7SRichard Henderson } 202898cd9ca7SRichard Henderson 2029660eefe1SRichard Henderson /* Implement 2030660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 2031660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 2032660eefe1SRichard Henderson * else 2033660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 2034660eefe1SRichard Henderson * which keeps the privilege level from being increased. 2035660eefe1SRichard Henderson */ 2036660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2037660eefe1SRichard Henderson { 2038660eefe1SRichard Henderson TCGv_reg dest; 2039660eefe1SRichard Henderson switch (ctx->privilege) { 2040660eefe1SRichard Henderson case 0: 2041660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2042660eefe1SRichard Henderson return offset; 2043660eefe1SRichard Henderson case 3: 2044993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2045e12c6309SRichard Henderson dest = tcg_temp_new(); 2046660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2047660eefe1SRichard Henderson break; 2048660eefe1SRichard Henderson default: 2049e12c6309SRichard Henderson dest = tcg_temp_new(); 2050660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2051660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2052660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2053660eefe1SRichard Henderson break; 2054660eefe1SRichard Henderson } 2055660eefe1SRichard Henderson return dest; 2056660eefe1SRichard Henderson } 2057660eefe1SRichard Henderson 2058ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20597ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20607ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20617ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20627ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20637ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20647ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20657ad439dfSRichard Henderson aforementioned BE. */ 206631234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20677ad439dfSRichard Henderson { 2068a0180973SRichard Henderson TCGv_reg tmp; 2069a0180973SRichard Henderson 20707ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20717ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20728b81968cSMichael Tokarev next insn within the privileged page. */ 20737ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20747ad439dfSRichard Henderson case TCG_COND_NEVER: 20757ad439dfSRichard Henderson break; 20767ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2077eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20787ad439dfSRichard Henderson goto do_sigill; 20797ad439dfSRichard Henderson default: 20807ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20817ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20827ad439dfSRichard Henderson g_assert_not_reached(); 20837ad439dfSRichard Henderson } 20847ad439dfSRichard Henderson 20857ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20867ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20877ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20887ad439dfSRichard Henderson under such conditions. */ 20897ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20907ad439dfSRichard Henderson goto do_sigill; 20917ad439dfSRichard Henderson } 20927ad439dfSRichard Henderson 2093ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20947ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20952986721dSRichard Henderson gen_excp_1(EXCP_IMP); 209631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 209731234768SRichard Henderson break; 20987ad439dfSRichard Henderson 20997ad439dfSRichard Henderson case 0xb0: /* LWS */ 21007ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 210131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 210231234768SRichard Henderson break; 21037ad439dfSRichard Henderson 21047ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2105ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2106a0180973SRichard Henderson tmp = tcg_temp_new(); 2107a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2108a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2109a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2110a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 211131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 211231234768SRichard Henderson break; 21137ad439dfSRichard Henderson 21147ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 21157ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 211631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 211731234768SRichard Henderson break; 21187ad439dfSRichard Henderson 21197ad439dfSRichard Henderson default: 21207ad439dfSRichard Henderson do_sigill: 21212986721dSRichard Henderson gen_excp_1(EXCP_ILL); 212231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 212331234768SRichard Henderson break; 21247ad439dfSRichard Henderson } 21257ad439dfSRichard Henderson } 2126ba1d0b44SRichard Henderson #endif 21277ad439dfSRichard Henderson 2128deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2129b2167459SRichard Henderson { 2130b2167459SRichard Henderson cond_free(&ctx->null_cond); 213131234768SRichard Henderson return true; 2132b2167459SRichard Henderson } 2133b2167459SRichard Henderson 213440f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 213598a9cb79SRichard Henderson { 213631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 213798a9cb79SRichard Henderson } 213898a9cb79SRichard Henderson 2139e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 214098a9cb79SRichard Henderson { 214198a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 214298a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 214398a9cb79SRichard Henderson 214498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214531234768SRichard Henderson return true; 214698a9cb79SRichard Henderson } 214798a9cb79SRichard Henderson 2148c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 214998a9cb79SRichard Henderson { 2150c603e14aSRichard Henderson unsigned rt = a->t; 2151eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2152eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 215398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 215498a9cb79SRichard Henderson 215598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215631234768SRichard Henderson return true; 215798a9cb79SRichard Henderson } 215898a9cb79SRichard Henderson 2159c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 216098a9cb79SRichard Henderson { 2161c603e14aSRichard Henderson unsigned rt = a->t; 2162c603e14aSRichard Henderson unsigned rs = a->sp; 216333423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 216433423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 216598a9cb79SRichard Henderson 216633423472SRichard Henderson load_spr(ctx, t0, rs); 216733423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 216833423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 216933423472SRichard Henderson 217033423472SRichard Henderson save_gpr(ctx, rt, t1); 217198a9cb79SRichard Henderson 217298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 217331234768SRichard Henderson return true; 217498a9cb79SRichard Henderson } 217598a9cb79SRichard Henderson 2176c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 217798a9cb79SRichard Henderson { 2178c603e14aSRichard Henderson unsigned rt = a->t; 2179c603e14aSRichard Henderson unsigned ctl = a->r; 2180eaa3783bSRichard Henderson TCGv_reg tmp; 218198a9cb79SRichard Henderson 218298a9cb79SRichard Henderson switch (ctl) { 218335136a77SRichard Henderson case CR_SAR: 2184c603e14aSRichard Henderson if (a->e == 0) { 218598a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 218698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2187eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 218898a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 218935136a77SRichard Henderson goto done; 219098a9cb79SRichard Henderson } 219198a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 219235136a77SRichard Henderson goto done; 219335136a77SRichard Henderson case CR_IT: /* Interval Timer */ 219435136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 219535136a77SRichard Henderson nullify_over(ctx); 219698a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2197dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 219849c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 219931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 220049c29d6cSRichard Henderson } else { 220149c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 220249c29d6cSRichard Henderson } 220398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 220431234768SRichard Henderson return nullify_end(ctx); 220598a9cb79SRichard Henderson case 26: 220698a9cb79SRichard Henderson case 27: 220798a9cb79SRichard Henderson break; 220898a9cb79SRichard Henderson default: 220998a9cb79SRichard Henderson /* All other control registers are privileged. */ 221035136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 221135136a77SRichard Henderson break; 221298a9cb79SRichard Henderson } 221398a9cb79SRichard Henderson 2214e12c6309SRichard Henderson tmp = tcg_temp_new(); 2215ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 221635136a77SRichard Henderson save_gpr(ctx, rt, tmp); 221735136a77SRichard Henderson 221835136a77SRichard Henderson done: 221998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222031234768SRichard Henderson return true; 222198a9cb79SRichard Henderson } 222298a9cb79SRichard Henderson 2223c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 222433423472SRichard Henderson { 2225c603e14aSRichard Henderson unsigned rr = a->r; 2226c603e14aSRichard Henderson unsigned rs = a->sp; 222733423472SRichard Henderson TCGv_i64 t64; 222833423472SRichard Henderson 222933423472SRichard Henderson if (rs >= 5) { 223033423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 223133423472SRichard Henderson } 223233423472SRichard Henderson nullify_over(ctx); 223333423472SRichard Henderson 223433423472SRichard Henderson t64 = tcg_temp_new_i64(); 223533423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 223633423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 223733423472SRichard Henderson 223833423472SRichard Henderson if (rs >= 4) { 2239ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2240494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 224133423472SRichard Henderson } else { 224233423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 224333423472SRichard Henderson } 224433423472SRichard Henderson 224531234768SRichard Henderson return nullify_end(ctx); 224633423472SRichard Henderson } 224733423472SRichard Henderson 2248c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 224998a9cb79SRichard Henderson { 2250c603e14aSRichard Henderson unsigned ctl = a->t; 22514845f015SSven Schnelle TCGv_reg reg; 2252eaa3783bSRichard Henderson TCGv_reg tmp; 225398a9cb79SRichard Henderson 225435136a77SRichard Henderson if (ctl == CR_SAR) { 22554845f015SSven Schnelle reg = load_gpr(ctx, a->r); 225698a9cb79SRichard Henderson tmp = tcg_temp_new(); 2257f3618f59SHelge Deller tcg_gen_andi_reg(tmp, reg, ctx->is_pa20 ? 63 : 31); 225898a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 225998a9cb79SRichard Henderson 226098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 226131234768SRichard Henderson return true; 226298a9cb79SRichard Henderson } 226398a9cb79SRichard Henderson 226435136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 226535136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 226635136a77SRichard Henderson 2267c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 226835136a77SRichard Henderson nullify_over(ctx); 22694845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22704845f015SSven Schnelle 227135136a77SRichard Henderson switch (ctl) { 227235136a77SRichard Henderson case CR_IT: 2273ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 227435136a77SRichard Henderson break; 22754f5f2548SRichard Henderson case CR_EIRR: 2276ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22774f5f2548SRichard Henderson break; 22784f5f2548SRichard Henderson case CR_EIEM: 2279ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 228031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22814f5f2548SRichard Henderson break; 22824f5f2548SRichard Henderson 228335136a77SRichard Henderson case CR_IIASQ: 228435136a77SRichard Henderson case CR_IIAOQ: 228535136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 228635136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2287e12c6309SRichard Henderson tmp = tcg_temp_new(); 2288ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 228935136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2290ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2291ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 229235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 229335136a77SRichard Henderson break; 229435136a77SRichard Henderson 2295d5de20bdSSven Schnelle case CR_PID1: 2296d5de20bdSSven Schnelle case CR_PID2: 2297d5de20bdSSven Schnelle case CR_PID3: 2298d5de20bdSSven Schnelle case CR_PID4: 2299ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2300d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2301ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2302d5de20bdSSven Schnelle #endif 2303d5de20bdSSven Schnelle break; 2304d5de20bdSSven Schnelle 230535136a77SRichard Henderson default: 2306ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 230735136a77SRichard Henderson break; 230835136a77SRichard Henderson } 230931234768SRichard Henderson return nullify_end(ctx); 23104f5f2548SRichard Henderson #endif 231135136a77SRichard Henderson } 231235136a77SRichard Henderson 2313c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 231498a9cb79SRichard Henderson { 2315eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 231698a9cb79SRichard Henderson 2317c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2318f3618f59SHelge Deller tcg_gen_andi_reg(tmp, tmp, ctx->is_pa20 ? 63 : 31); 231998a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 232098a9cb79SRichard Henderson 232198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 232231234768SRichard Henderson return true; 232398a9cb79SRichard Henderson } 232498a9cb79SRichard Henderson 2325e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 232698a9cb79SRichard Henderson { 2327e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 232898a9cb79SRichard Henderson 23292330504cSHelge Deller #ifdef CONFIG_USER_ONLY 23302330504cSHelge Deller /* We don't implement space registers in user mode. */ 2331eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 23322330504cSHelge Deller #else 23332330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 23342330504cSHelge Deller 2335e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 23362330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 23372330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 23382330504cSHelge Deller #endif 2339e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 234098a9cb79SRichard Henderson 234198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 234231234768SRichard Henderson return true; 234398a9cb79SRichard Henderson } 234498a9cb79SRichard Henderson 2345e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2346e36f27efSRichard Henderson { 2347e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2348e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2349e1b5a5edSRichard Henderson TCGv_reg tmp; 2350e1b5a5edSRichard Henderson 2351e1b5a5edSRichard Henderson nullify_over(ctx); 2352e1b5a5edSRichard Henderson 2353e12c6309SRichard Henderson tmp = tcg_temp_new(); 2354ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2355e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2356ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2357e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2358e1b5a5edSRichard Henderson 2359e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 236031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 236131234768SRichard Henderson return nullify_end(ctx); 2362e36f27efSRichard Henderson #endif 2363e1b5a5edSRichard Henderson } 2364e1b5a5edSRichard Henderson 2365e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2366e1b5a5edSRichard Henderson { 2367e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2368e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2369e1b5a5edSRichard Henderson TCGv_reg tmp; 2370e1b5a5edSRichard Henderson 2371e1b5a5edSRichard Henderson nullify_over(ctx); 2372e1b5a5edSRichard Henderson 2373e12c6309SRichard Henderson tmp = tcg_temp_new(); 2374ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2375e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2376ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2377e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2378e1b5a5edSRichard Henderson 2379e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 238031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 238131234768SRichard Henderson return nullify_end(ctx); 2382e36f27efSRichard Henderson #endif 2383e1b5a5edSRichard Henderson } 2384e1b5a5edSRichard Henderson 2385c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2386e1b5a5edSRichard Henderson { 2387e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2388c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2389c603e14aSRichard Henderson TCGv_reg tmp, reg; 2390e1b5a5edSRichard Henderson nullify_over(ctx); 2391e1b5a5edSRichard Henderson 2392c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2393e12c6309SRichard Henderson tmp = tcg_temp_new(); 2394ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2395e1b5a5edSRichard Henderson 2396e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 239731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 239831234768SRichard Henderson return nullify_end(ctx); 2399c603e14aSRichard Henderson #endif 2400e1b5a5edSRichard Henderson } 2401f49b3537SRichard Henderson 2402e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2403f49b3537SRichard Henderson { 2404f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2405e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2406f49b3537SRichard Henderson nullify_over(ctx); 2407f49b3537SRichard Henderson 2408e36f27efSRichard Henderson if (rfi_r) { 2409ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2410f49b3537SRichard Henderson } else { 2411ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2412f49b3537SRichard Henderson } 241331234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 241407ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 241531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2416f49b3537SRichard Henderson 241731234768SRichard Henderson return nullify_end(ctx); 2418e36f27efSRichard Henderson #endif 2419f49b3537SRichard Henderson } 24206210db05SHelge Deller 2421e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2422e36f27efSRichard Henderson { 2423e36f27efSRichard Henderson return do_rfi(ctx, false); 2424e36f27efSRichard Henderson } 2425e36f27efSRichard Henderson 2426e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2427e36f27efSRichard Henderson { 2428e36f27efSRichard Henderson return do_rfi(ctx, true); 2429e36f27efSRichard Henderson } 2430e36f27efSRichard Henderson 243196927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 24326210db05SHelge Deller { 24336210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 243496927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24356210db05SHelge Deller nullify_over(ctx); 2436ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 243731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 243831234768SRichard Henderson return nullify_end(ctx); 243996927adbSRichard Henderson #endif 24406210db05SHelge Deller } 244196927adbSRichard Henderson 244296927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 244396927adbSRichard Henderson { 244496927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 244596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 244696927adbSRichard Henderson nullify_over(ctx); 2447ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 244896927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 244996927adbSRichard Henderson return nullify_end(ctx); 245096927adbSRichard Henderson #endif 245196927adbSRichard Henderson } 2452e1b5a5edSRichard Henderson 24534a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 24544a4554c6SHelge Deller { 24554a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24564a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 24574a4554c6SHelge Deller nullify_over(ctx); 2458ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 24594a4554c6SHelge Deller return nullify_end(ctx); 24604a4554c6SHelge Deller #endif 24614a4554c6SHelge Deller } 24624a4554c6SHelge Deller 2463deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 246498a9cb79SRichard Henderson { 2465deee69a1SRichard Henderson if (a->m) { 2466deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2467deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2468deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 246998a9cb79SRichard Henderson 247098a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2471eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2472deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2473deee69a1SRichard Henderson } 247498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 247531234768SRichard Henderson return true; 247698a9cb79SRichard Henderson } 247798a9cb79SRichard Henderson 2478deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 247998a9cb79SRichard Henderson { 248086f8d05fSRichard Henderson TCGv_reg dest, ofs; 2481eed14219SRichard Henderson TCGv_i32 level, want; 248286f8d05fSRichard Henderson TCGv_tl addr; 248398a9cb79SRichard Henderson 248498a9cb79SRichard Henderson nullify_over(ctx); 248598a9cb79SRichard Henderson 2486deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2487deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2488eed14219SRichard Henderson 2489deee69a1SRichard Henderson if (a->imm) { 249029dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 249198a9cb79SRichard Henderson } else { 2492eed14219SRichard Henderson level = tcg_temp_new_i32(); 2493deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2494eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 249598a9cb79SRichard Henderson } 249629dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2497eed14219SRichard Henderson 2498ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2499eed14219SRichard Henderson 2500deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 250131234768SRichard Henderson return nullify_end(ctx); 250298a9cb79SRichard Henderson } 250398a9cb79SRichard Henderson 2504deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 25058d6ae7fbSRichard Henderson { 2506deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2507deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25088d6ae7fbSRichard Henderson TCGv_tl addr; 25098d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 25108d6ae7fbSRichard Henderson 25118d6ae7fbSRichard Henderson nullify_over(ctx); 25128d6ae7fbSRichard Henderson 2513deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2514deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2515deee69a1SRichard Henderson if (a->addr) { 2516ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25178d6ae7fbSRichard Henderson } else { 2518ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25198d6ae7fbSRichard Henderson } 25208d6ae7fbSRichard Henderson 252132dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 252232dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 252331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 252431234768SRichard Henderson } 252531234768SRichard Henderson return nullify_end(ctx); 2526deee69a1SRichard Henderson #endif 25278d6ae7fbSRichard Henderson } 252863300a00SRichard Henderson 2529deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 253063300a00SRichard Henderson { 2531deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2532deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 253363300a00SRichard Henderson TCGv_tl addr; 253463300a00SRichard Henderson TCGv_reg ofs; 253563300a00SRichard Henderson 253663300a00SRichard Henderson nullify_over(ctx); 253763300a00SRichard Henderson 2538deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2539deee69a1SRichard Henderson if (a->m) { 2540deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 254163300a00SRichard Henderson } 2542deee69a1SRichard Henderson if (a->local) { 2543ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 254463300a00SRichard Henderson } else { 2545ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 254663300a00SRichard Henderson } 254763300a00SRichard Henderson 254863300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 254932dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 255031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 255131234768SRichard Henderson } 255231234768SRichard Henderson return nullify_end(ctx); 2553deee69a1SRichard Henderson #endif 255463300a00SRichard Henderson } 25552dfcca9fSRichard Henderson 25566797c315SNick Hudson /* 25576797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25586797c315SNick Hudson * See 25596797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25606797c315SNick Hudson * page 13-9 (195/206) 25616797c315SNick Hudson */ 25626797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25636797c315SNick Hudson { 25646797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25656797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25666797c315SNick Hudson TCGv_tl addr, atl, stl; 25676797c315SNick Hudson TCGv_reg reg; 25686797c315SNick Hudson 25696797c315SNick Hudson nullify_over(ctx); 25706797c315SNick Hudson 25716797c315SNick Hudson /* 25726797c315SNick Hudson * FIXME: 25736797c315SNick Hudson * if (not (pcxl or pcxl2)) 25746797c315SNick Hudson * return gen_illegal(ctx); 25756797c315SNick Hudson * 25766797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25776797c315SNick Hudson */ 25786797c315SNick Hudson 25796797c315SNick Hudson atl = tcg_temp_new_tl(); 25806797c315SNick Hudson stl = tcg_temp_new_tl(); 25816797c315SNick Hudson addr = tcg_temp_new_tl(); 25826797c315SNick Hudson 2583ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25846797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25856797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2586ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25876797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25886797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25896797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25906797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25916797c315SNick Hudson 25926797c315SNick Hudson reg = load_gpr(ctx, a->r); 25936797c315SNick Hudson if (a->addr) { 2594ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25956797c315SNick Hudson } else { 2596ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25976797c315SNick Hudson } 25986797c315SNick Hudson 25996797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 26006797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 26016797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26026797c315SNick Hudson } 26036797c315SNick Hudson return nullify_end(ctx); 26046797c315SNick Hudson #endif 26056797c315SNick Hudson } 26066797c315SNick Hudson 2607deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26082dfcca9fSRichard Henderson { 2609deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2610deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26112dfcca9fSRichard Henderson TCGv_tl vaddr; 26122dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 26132dfcca9fSRichard Henderson 26142dfcca9fSRichard Henderson nullify_over(ctx); 26152dfcca9fSRichard Henderson 2616deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26172dfcca9fSRichard Henderson 26182dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2619ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26202dfcca9fSRichard Henderson 26212dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2622deee69a1SRichard Henderson if (a->m) { 2623deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26242dfcca9fSRichard Henderson } 2625deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26262dfcca9fSRichard Henderson 262731234768SRichard Henderson return nullify_end(ctx); 2628deee69a1SRichard Henderson #endif 26292dfcca9fSRichard Henderson } 263043a97b81SRichard Henderson 2631deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 263243a97b81SRichard Henderson { 263343a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 263443a97b81SRichard Henderson 263543a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 263643a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 263743a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 263843a97b81SRichard Henderson since the entire address space is coherent. */ 263929dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 264043a97b81SRichard Henderson 264131234768SRichard Henderson cond_free(&ctx->null_cond); 264231234768SRichard Henderson return true; 264343a97b81SRichard Henderson } 264498a9cb79SRichard Henderson 2645faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2646b2167459SRichard Henderson { 26470c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2648b2167459SRichard Henderson } 2649b2167459SRichard Henderson 2650faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2651b2167459SRichard Henderson { 26520c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2653b2167459SRichard Henderson } 2654b2167459SRichard Henderson 2655faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2656b2167459SRichard Henderson { 26570c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2658b2167459SRichard Henderson } 2659b2167459SRichard Henderson 2660faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2661b2167459SRichard Henderson { 26620c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26630c982a28SRichard Henderson } 2664b2167459SRichard Henderson 2665faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 26660c982a28SRichard Henderson { 26670c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26680c982a28SRichard Henderson } 26690c982a28SRichard Henderson 267063c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 26710c982a28SRichard Henderson { 26720c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26730c982a28SRichard Henderson } 26740c982a28SRichard Henderson 267563c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26760c982a28SRichard Henderson { 26770c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26780c982a28SRichard Henderson } 26790c982a28SRichard Henderson 268063c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26810c982a28SRichard Henderson { 26820c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26830c982a28SRichard Henderson } 26840c982a28SRichard Henderson 268563c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 26860c982a28SRichard Henderson { 26870c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26880c982a28SRichard Henderson } 26890c982a28SRichard Henderson 269063c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 26910c982a28SRichard Henderson { 26920c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26930c982a28SRichard Henderson } 26940c982a28SRichard Henderson 269563c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 26960c982a28SRichard Henderson { 26970c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26980c982a28SRichard Henderson } 26990c982a28SRichard Henderson 2700fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 27010c982a28SRichard Henderson { 27020c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 27030c982a28SRichard Henderson } 27040c982a28SRichard Henderson 2705fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 27060c982a28SRichard Henderson { 27070c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 27080c982a28SRichard Henderson } 27090c982a28SRichard Henderson 2710fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27110c982a28SRichard Henderson { 27120c982a28SRichard Henderson if (a->cf == 0) { 27130c982a28SRichard Henderson unsigned r2 = a->r2; 27140c982a28SRichard Henderson unsigned r1 = a->r1; 27150c982a28SRichard Henderson unsigned rt = a->t; 27160c982a28SRichard Henderson 27177aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27187aee8189SRichard Henderson cond_free(&ctx->null_cond); 27197aee8189SRichard Henderson return true; 27207aee8189SRichard Henderson } 27217aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2722b2167459SRichard Henderson if (r1 == 0) { 2723eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2724eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2725b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2726b2167459SRichard Henderson } else { 2727b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2728b2167459SRichard Henderson } 2729b2167459SRichard Henderson cond_free(&ctx->null_cond); 273031234768SRichard Henderson return true; 2731b2167459SRichard Henderson } 27327aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27337aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27347aee8189SRichard Henderson * 27357aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27367aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27377aee8189SRichard Henderson * currently implemented as idle. 27387aee8189SRichard Henderson */ 27397aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27407aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27417aee8189SRichard Henderson until the next timer interrupt. */ 27427aee8189SRichard Henderson nullify_over(ctx); 27437aee8189SRichard Henderson 27447aee8189SRichard Henderson /* Advance the instruction queue. */ 2745741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2746741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27477aee8189SRichard Henderson nullify_set(ctx, 0); 27487aee8189SRichard Henderson 27497aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2750ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 275129dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27527aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27537aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27547aee8189SRichard Henderson 27557aee8189SRichard Henderson return nullify_end(ctx); 27567aee8189SRichard Henderson } 27577aee8189SRichard Henderson #endif 27587aee8189SRichard Henderson } 27590c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 27607aee8189SRichard Henderson } 2761b2167459SRichard Henderson 2762fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2763b2167459SRichard Henderson { 27640c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 27650c982a28SRichard Henderson } 27660c982a28SRichard Henderson 2767345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27680c982a28SRichard Henderson { 2769eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2770b2167459SRichard Henderson 27710c982a28SRichard Henderson if (a->cf) { 2772b2167459SRichard Henderson nullify_over(ctx); 2773b2167459SRichard Henderson } 27740c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27750c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2776345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 277731234768SRichard Henderson return nullify_end(ctx); 2778b2167459SRichard Henderson } 2779b2167459SRichard Henderson 2780af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2781b2167459SRichard Henderson { 2782eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2783b2167459SRichard Henderson 27840c982a28SRichard Henderson if (a->cf) { 2785b2167459SRichard Henderson nullify_over(ctx); 2786b2167459SRichard Henderson } 27870c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27880c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2789af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_reg); 279031234768SRichard Henderson return nullify_end(ctx); 2791b2167459SRichard Henderson } 2792b2167459SRichard Henderson 2793af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2794b2167459SRichard Henderson { 2795eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2796b2167459SRichard Henderson 27970c982a28SRichard Henderson if (a->cf) { 2798b2167459SRichard Henderson nullify_over(ctx); 2799b2167459SRichard Henderson } 28000c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28010c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2802e12c6309SRichard Henderson tmp = tcg_temp_new(); 2803eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2804af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_reg); 280531234768SRichard Henderson return nullify_end(ctx); 2806b2167459SRichard Henderson } 2807b2167459SRichard Henderson 2808af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2809b2167459SRichard Henderson { 28100c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28110c982a28SRichard Henderson } 28120c982a28SRichard Henderson 2813af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28140c982a28SRichard Henderson { 28150c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28160c982a28SRichard Henderson } 28170c982a28SRichard Henderson 2818af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28190c982a28SRichard Henderson { 2820eaa3783bSRichard Henderson TCGv_reg tmp; 2821b2167459SRichard Henderson 2822b2167459SRichard Henderson nullify_over(ctx); 2823b2167459SRichard Henderson 2824e12c6309SRichard Henderson tmp = tcg_temp_new(); 2825eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2826b2167459SRichard Henderson if (!is_i) { 2827eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2828b2167459SRichard Henderson } 2829af240753SRichard Henderson tcg_gen_andi_reg(tmp, tmp, (target_ureg)0x1111111111111111ull); 2830eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2831af240753SRichard Henderson do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false, 2832eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 283331234768SRichard Henderson return nullify_end(ctx); 2834b2167459SRichard Henderson } 2835b2167459SRichard Henderson 2836af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2837b2167459SRichard Henderson { 28380c982a28SRichard Henderson return do_dcor(ctx, a, false); 28390c982a28SRichard Henderson } 28400c982a28SRichard Henderson 2841af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 28420c982a28SRichard Henderson { 28430c982a28SRichard Henderson return do_dcor(ctx, a, true); 28440c982a28SRichard Henderson } 28450c982a28SRichard Henderson 28460c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28470c982a28SRichard Henderson { 2848eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 284972ca8753SRichard Henderson TCGv_reg cout; 2850b2167459SRichard Henderson 2851b2167459SRichard Henderson nullify_over(ctx); 2852b2167459SRichard Henderson 28530c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28540c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2855b2167459SRichard Henderson 2856b2167459SRichard Henderson add1 = tcg_temp_new(); 2857b2167459SRichard Henderson add2 = tcg_temp_new(); 2858b2167459SRichard Henderson addc = tcg_temp_new(); 2859b2167459SRichard Henderson dest = tcg_temp_new(); 286029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2861b2167459SRichard Henderson 2862b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2863eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 286472ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2865b2167459SRichard Henderson 286672ca8753SRichard Henderson /* 286772ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 286872ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 286972ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 287072ca8753SRichard Henderson * proper inputs to the addition without movcond. 287172ca8753SRichard Henderson */ 287272ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2873eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2874eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 287572ca8753SRichard Henderson 287672ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 287772ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2878b2167459SRichard Henderson 2879b2167459SRichard Henderson /* Write back the result register. */ 28800c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2881b2167459SRichard Henderson 2882b2167459SRichard Henderson /* Write back PSW[CB]. */ 2883eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2884eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2885b2167459SRichard Henderson 2886b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 288772ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 288872ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2889eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2890b2167459SRichard Henderson 2891b2167459SRichard Henderson /* Install the new nullification. */ 28920c982a28SRichard Henderson if (a->cf) { 2893eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2894b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2895b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2896b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2897b2167459SRichard Henderson } 2898a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2899b2167459SRichard Henderson } 2900b2167459SRichard Henderson 290131234768SRichard Henderson return nullify_end(ctx); 2902b2167459SRichard Henderson } 2903b2167459SRichard Henderson 29040588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2905b2167459SRichard Henderson { 29060588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29070588e061SRichard Henderson } 29080588e061SRichard Henderson 29090588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29100588e061SRichard Henderson { 29110588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29120588e061SRichard Henderson } 29130588e061SRichard Henderson 29140588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29150588e061SRichard Henderson { 29160588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29170588e061SRichard Henderson } 29180588e061SRichard Henderson 29190588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29200588e061SRichard Henderson { 29210588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29220588e061SRichard Henderson } 29230588e061SRichard Henderson 29240588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29250588e061SRichard Henderson { 29260588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29270588e061SRichard Henderson } 29280588e061SRichard Henderson 29290588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29300588e061SRichard Henderson { 29310588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29320588e061SRichard Henderson } 29330588e061SRichard Henderson 2934345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 29350588e061SRichard Henderson { 2936eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2937b2167459SRichard Henderson 29380588e061SRichard Henderson if (a->cf) { 2939b2167459SRichard Henderson nullify_over(ctx); 2940b2167459SRichard Henderson } 2941b2167459SRichard Henderson 2942d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 29430588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2944345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2945b2167459SRichard Henderson 294631234768SRichard Henderson return nullify_end(ctx); 2947b2167459SRichard Henderson } 2948b2167459SRichard Henderson 29491cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 295096d6407fSRichard Henderson { 29510786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29520786a3b6SHelge Deller return gen_illegal(ctx); 29530786a3b6SHelge Deller } else { 29541cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 29551cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 295696d6407fSRichard Henderson } 29570786a3b6SHelge Deller } 295896d6407fSRichard Henderson 29591cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 296096d6407fSRichard Henderson { 29611cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 29620786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29630786a3b6SHelge Deller return gen_illegal(ctx); 29640786a3b6SHelge Deller } else { 29651cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 296696d6407fSRichard Henderson } 29670786a3b6SHelge Deller } 296896d6407fSRichard Henderson 29691cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 297096d6407fSRichard Henderson { 2971b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 297286f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 297386f8d05fSRichard Henderson TCGv_tl addr; 297496d6407fSRichard Henderson 2975*51416c4eSRichard Henderson if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 2976*51416c4eSRichard Henderson return gen_illegal(ctx); 2977*51416c4eSRichard Henderson } 2978*51416c4eSRichard Henderson 297996d6407fSRichard Henderson nullify_over(ctx); 298096d6407fSRichard Henderson 29811cd012a5SRichard Henderson if (a->m) { 298286f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 298386f8d05fSRichard Henderson we see the result of the load. */ 2984e12c6309SRichard Henderson dest = tcg_temp_new(); 298596d6407fSRichard Henderson } else { 29861cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 298796d6407fSRichard Henderson } 298896d6407fSRichard Henderson 29891cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29901cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2991b1af755cSRichard Henderson 2992b1af755cSRichard Henderson /* 2993b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2994b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2995b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2996b1af755cSRichard Henderson * 2997b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2998b1af755cSRichard Henderson * with the ,co completer. 2999b1af755cSRichard Henderson */ 3000b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3001b1af755cSRichard Henderson 300229dd6f64SRichard Henderson zero = tcg_constant_reg(0); 300386f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 3004b1af755cSRichard Henderson 30051cd012a5SRichard Henderson if (a->m) { 30061cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 300796d6407fSRichard Henderson } 30081cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 300996d6407fSRichard Henderson 301031234768SRichard Henderson return nullify_end(ctx); 301196d6407fSRichard Henderson } 301296d6407fSRichard Henderson 30131cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 301496d6407fSRichard Henderson { 301586f8d05fSRichard Henderson TCGv_reg ofs, val; 301686f8d05fSRichard Henderson TCGv_tl addr; 301796d6407fSRichard Henderson 301896d6407fSRichard Henderson nullify_over(ctx); 301996d6407fSRichard Henderson 30201cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 302186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 30221cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 30231cd012a5SRichard Henderson if (a->a) { 3024f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3025ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3026f9f46db4SEmilio G. Cota } else { 3027ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3028f9f46db4SEmilio G. Cota } 3029f9f46db4SEmilio G. Cota } else { 3030f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3031ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 303296d6407fSRichard Henderson } else { 3033ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 303496d6407fSRichard Henderson } 3035f9f46db4SEmilio G. Cota } 30361cd012a5SRichard Henderson if (a->m) { 303786f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 30381cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 303996d6407fSRichard Henderson } 304096d6407fSRichard Henderson 304131234768SRichard Henderson return nullify_end(ctx); 304296d6407fSRichard Henderson } 304396d6407fSRichard Henderson 30441cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3045d0a851ccSRichard Henderson { 3046d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3047d0a851ccSRichard Henderson 3048d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3049d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30501cd012a5SRichard Henderson trans_ld(ctx, a); 3051d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 305231234768SRichard Henderson return true; 3053d0a851ccSRichard Henderson } 3054d0a851ccSRichard Henderson 30551cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3056d0a851ccSRichard Henderson { 3057d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3058d0a851ccSRichard Henderson 3059d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3060d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30611cd012a5SRichard Henderson trans_st(ctx, a); 3062d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 306331234768SRichard Henderson return true; 3064d0a851ccSRichard Henderson } 306595412a61SRichard Henderson 30660588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3067b2167459SRichard Henderson { 30680588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3069b2167459SRichard Henderson 30700588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 30710588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3072b2167459SRichard Henderson cond_free(&ctx->null_cond); 307331234768SRichard Henderson return true; 3074b2167459SRichard Henderson } 3075b2167459SRichard Henderson 30760588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3077b2167459SRichard Henderson { 30780588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3079eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3080b2167459SRichard Henderson 30810588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3082b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3083b2167459SRichard Henderson cond_free(&ctx->null_cond); 308431234768SRichard Henderson return true; 3085b2167459SRichard Henderson } 3086b2167459SRichard Henderson 30870588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3088b2167459SRichard Henderson { 30890588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3090b2167459SRichard Henderson 3091b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3092b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30930588e061SRichard Henderson if (a->b == 0) { 30940588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3095b2167459SRichard Henderson } else { 30960588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3097b2167459SRichard Henderson } 30980588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3099b2167459SRichard Henderson cond_free(&ctx->null_cond); 310031234768SRichard Henderson return true; 3101b2167459SRichard Henderson } 3102b2167459SRichard Henderson 310301afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 3104e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 310598cd9ca7SRichard Henderson { 310601afb7beSRichard Henderson TCGv_reg dest, in2, sv; 310798cd9ca7SRichard Henderson DisasCond cond; 310898cd9ca7SRichard Henderson 310998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3110e12c6309SRichard Henderson dest = tcg_temp_new(); 311198cd9ca7SRichard Henderson 3112eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 311398cd9ca7SRichard Henderson 3114f764718dSRichard Henderson sv = NULL; 3115b47a4a02SSven Schnelle if (cond_need_sv(c)) { 311698cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 311798cd9ca7SRichard Henderson } 311898cd9ca7SRichard Henderson 31194fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 312001afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 312198cd9ca7SRichard Henderson } 312298cd9ca7SRichard Henderson 312301afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 312498cd9ca7SRichard Henderson { 3125e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3126e9efd4bcSRichard Henderson return false; 3127e9efd4bcSRichard Henderson } 312801afb7beSRichard Henderson nullify_over(ctx); 3129e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3130e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 313101afb7beSRichard Henderson } 313201afb7beSRichard Henderson 313301afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 313401afb7beSRichard Henderson { 3135c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3136c65c3ee1SRichard Henderson return false; 3137c65c3ee1SRichard Henderson } 313801afb7beSRichard Henderson nullify_over(ctx); 3139e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), 3140c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 314101afb7beSRichard Henderson } 314201afb7beSRichard Henderson 314301afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 314401afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 314501afb7beSRichard Henderson { 3146bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 314798cd9ca7SRichard Henderson DisasCond cond; 3148bdcccc17SRichard Henderson bool d = false; 314998cd9ca7SRichard Henderson 3150f25d3160SRichard Henderson /* 3151f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3152f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3153f25d3160SRichard Henderson */ 3154f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3155f25d3160SRichard Henderson d = c >= 5; 3156f25d3160SRichard Henderson if (d) { 3157f25d3160SRichard Henderson c &= 3; 3158f25d3160SRichard Henderson } 3159f25d3160SRichard Henderson } 3160f25d3160SRichard Henderson 316198cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 316243675d20SSven Schnelle dest = tcg_temp_new(); 3163f764718dSRichard Henderson sv = NULL; 3164bdcccc17SRichard Henderson cb_cond = NULL; 316598cd9ca7SRichard Henderson 3166b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3167bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3168bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3169bdcccc17SRichard Henderson 3170eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3171eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3172bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3173bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3174bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3175b47a4a02SSven Schnelle } else { 3176eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3177b47a4a02SSven Schnelle } 3178b47a4a02SSven Schnelle if (cond_need_sv(c)) { 317998cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 318098cd9ca7SRichard Henderson } 318198cd9ca7SRichard Henderson 3182a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 318343675d20SSven Schnelle save_gpr(ctx, r, dest); 318401afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 318598cd9ca7SRichard Henderson } 318698cd9ca7SRichard Henderson 318701afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 318898cd9ca7SRichard Henderson { 318901afb7beSRichard Henderson nullify_over(ctx); 319001afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 319101afb7beSRichard Henderson } 319201afb7beSRichard Henderson 319301afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 319401afb7beSRichard Henderson { 319501afb7beSRichard Henderson nullify_over(ctx); 3196d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 319701afb7beSRichard Henderson } 319801afb7beSRichard Henderson 319901afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 320001afb7beSRichard Henderson { 3201eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 320298cd9ca7SRichard Henderson DisasCond cond; 320398cd9ca7SRichard Henderson 320498cd9ca7SRichard Henderson nullify_over(ctx); 320598cd9ca7SRichard Henderson 320698cd9ca7SRichard Henderson tmp = tcg_temp_new(); 320701afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 320884e224d4SRichard Henderson if (cond_need_ext(ctx, a->d)) { 32091e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 32101e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 32111e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 32121e9ab9fbSRichard Henderson } else { 3213eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 32141e9ab9fbSRichard Henderson } 321598cd9ca7SRichard Henderson 32161e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 321701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 321898cd9ca7SRichard Henderson } 321998cd9ca7SRichard Henderson 322001afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 322198cd9ca7SRichard Henderson { 322201afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 322301afb7beSRichard Henderson DisasCond cond; 32241e9ab9fbSRichard Henderson int p; 322501afb7beSRichard Henderson 322601afb7beSRichard Henderson nullify_over(ctx); 322701afb7beSRichard Henderson 322801afb7beSRichard Henderson tmp = tcg_temp_new(); 322901afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 323084e224d4SRichard Henderson p = a->p | (cond_need_ext(ctx, a->d) ? 32 : 0); 32311e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 323201afb7beSRichard Henderson 323301afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 323401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 323501afb7beSRichard Henderson } 323601afb7beSRichard Henderson 323701afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 323801afb7beSRichard Henderson { 3239eaa3783bSRichard Henderson TCGv_reg dest; 324098cd9ca7SRichard Henderson DisasCond cond; 324198cd9ca7SRichard Henderson 324298cd9ca7SRichard Henderson nullify_over(ctx); 324398cd9ca7SRichard Henderson 324401afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 324501afb7beSRichard Henderson if (a->r1 == 0) { 3246eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 324798cd9ca7SRichard Henderson } else { 324801afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 324998cd9ca7SRichard Henderson } 325098cd9ca7SRichard Henderson 32514fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 32524fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 325301afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 325401afb7beSRichard Henderson } 325501afb7beSRichard Henderson 325601afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 325701afb7beSRichard Henderson { 325801afb7beSRichard Henderson TCGv_reg dest; 325901afb7beSRichard Henderson DisasCond cond; 326001afb7beSRichard Henderson 326101afb7beSRichard Henderson nullify_over(ctx); 326201afb7beSRichard Henderson 326301afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 326401afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 326501afb7beSRichard Henderson 32664fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 32674fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 326801afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 326998cd9ca7SRichard Henderson } 327098cd9ca7SRichard Henderson 327130878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 32720b1347d2SRichard Henderson { 3273eaa3783bSRichard Henderson TCGv_reg dest; 32740b1347d2SRichard Henderson 327530878590SRichard Henderson if (a->c) { 32760b1347d2SRichard Henderson nullify_over(ctx); 32770b1347d2SRichard Henderson } 32780b1347d2SRichard Henderson 327930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 328030878590SRichard Henderson if (a->r1 == 0) { 328130878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3282eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 328330878590SRichard Henderson } else if (a->r1 == a->r2) { 32840b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3285e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3286e1d635e8SRichard Henderson 328730878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3288e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3289e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3290eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32910b1347d2SRichard Henderson } else { 32920b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 32930b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 32940b1347d2SRichard Henderson 329530878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3296eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 32970b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3298eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 32990b1347d2SRichard Henderson } 330030878590SRichard Henderson save_gpr(ctx, a->t, dest); 33010b1347d2SRichard Henderson 33020b1347d2SRichard Henderson /* Install the new nullification. */ 33030b1347d2SRichard Henderson cond_free(&ctx->null_cond); 330430878590SRichard Henderson if (a->c) { 33054fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33060b1347d2SRichard Henderson } 330731234768SRichard Henderson return nullify_end(ctx); 33080b1347d2SRichard Henderson } 33090b1347d2SRichard Henderson 331030878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 33110b1347d2SRichard Henderson { 331230878590SRichard Henderson unsigned sa = 31 - a->cpos; 3313eaa3783bSRichard Henderson TCGv_reg dest, t2; 33140b1347d2SRichard Henderson 331530878590SRichard Henderson if (a->c) { 33160b1347d2SRichard Henderson nullify_over(ctx); 33170b1347d2SRichard Henderson } 33180b1347d2SRichard Henderson 331930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 332030878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 332105bfd4dbSRichard Henderson if (a->r1 == 0) { 332205bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 332305bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 332405bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 332505bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 33260b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3327eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 33280b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3329eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33300b1347d2SRichard Henderson } else { 333105bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 333205bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 333305bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 333405bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 33350b1347d2SRichard Henderson } 333630878590SRichard Henderson save_gpr(ctx, a->t, dest); 33370b1347d2SRichard Henderson 33380b1347d2SRichard Henderson /* Install the new nullification. */ 33390b1347d2SRichard Henderson cond_free(&ctx->null_cond); 334030878590SRichard Henderson if (a->c) { 33414fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33420b1347d2SRichard Henderson } 334331234768SRichard Henderson return nullify_end(ctx); 33440b1347d2SRichard Henderson } 33450b1347d2SRichard Henderson 334630878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 33470b1347d2SRichard Henderson { 334830878590SRichard Henderson unsigned len = 32 - a->clen; 3349eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 33500b1347d2SRichard Henderson 335130878590SRichard Henderson if (a->c) { 33520b1347d2SRichard Henderson nullify_over(ctx); 33530b1347d2SRichard Henderson } 33540b1347d2SRichard Henderson 335530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 335630878590SRichard Henderson src = load_gpr(ctx, a->r); 33570b1347d2SRichard Henderson tmp = tcg_temp_new(); 33580b1347d2SRichard Henderson 33590b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3360d781cb77SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3361d781cb77SRichard Henderson tcg_gen_xori_reg(tmp, tmp, 31); 3362d781cb77SRichard Henderson 336330878590SRichard Henderson if (a->se) { 3364eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3365eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 33660b1347d2SRichard Henderson } else { 3367eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3368eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 33690b1347d2SRichard Henderson } 337030878590SRichard Henderson save_gpr(ctx, a->t, dest); 33710b1347d2SRichard Henderson 33720b1347d2SRichard Henderson /* Install the new nullification. */ 33730b1347d2SRichard Henderson cond_free(&ctx->null_cond); 337430878590SRichard Henderson if (a->c) { 33754fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33760b1347d2SRichard Henderson } 337731234768SRichard Henderson return nullify_end(ctx); 33780b1347d2SRichard Henderson } 33790b1347d2SRichard Henderson 338030878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 33810b1347d2SRichard Henderson { 338230878590SRichard Henderson unsigned len = 32 - a->clen; 338330878590SRichard Henderson unsigned cpos = 31 - a->pos; 3384eaa3783bSRichard Henderson TCGv_reg dest, src; 33850b1347d2SRichard Henderson 338630878590SRichard Henderson if (a->c) { 33870b1347d2SRichard Henderson nullify_over(ctx); 33880b1347d2SRichard Henderson } 33890b1347d2SRichard Henderson 339030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 339130878590SRichard Henderson src = load_gpr(ctx, a->r); 339230878590SRichard Henderson if (a->se) { 3393eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 33940b1347d2SRichard Henderson } else { 3395eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 33960b1347d2SRichard Henderson } 339730878590SRichard Henderson save_gpr(ctx, a->t, dest); 33980b1347d2SRichard Henderson 33990b1347d2SRichard Henderson /* Install the new nullification. */ 34000b1347d2SRichard Henderson cond_free(&ctx->null_cond); 340130878590SRichard Henderson if (a->c) { 34024fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34030b1347d2SRichard Henderson } 340431234768SRichard Henderson return nullify_end(ctx); 34050b1347d2SRichard Henderson } 34060b1347d2SRichard Henderson 340730878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 34080b1347d2SRichard Henderson { 340930878590SRichard Henderson unsigned len = 32 - a->clen; 3410eaa3783bSRichard Henderson target_sreg mask0, mask1; 3411eaa3783bSRichard Henderson TCGv_reg dest; 34120b1347d2SRichard Henderson 341330878590SRichard Henderson if (a->c) { 34140b1347d2SRichard Henderson nullify_over(ctx); 34150b1347d2SRichard Henderson } 341630878590SRichard Henderson if (a->cpos + len > 32) { 341730878590SRichard Henderson len = 32 - a->cpos; 34180b1347d2SRichard Henderson } 34190b1347d2SRichard Henderson 342030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 342130878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 342230878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 34230b1347d2SRichard Henderson 342430878590SRichard Henderson if (a->nz) { 342530878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 34260b1347d2SRichard Henderson if (mask1 != -1) { 3427eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 34280b1347d2SRichard Henderson src = dest; 34290b1347d2SRichard Henderson } 3430eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 34310b1347d2SRichard Henderson } else { 3432eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 34330b1347d2SRichard Henderson } 343430878590SRichard Henderson save_gpr(ctx, a->t, dest); 34350b1347d2SRichard Henderson 34360b1347d2SRichard Henderson /* Install the new nullification. */ 34370b1347d2SRichard Henderson cond_free(&ctx->null_cond); 343830878590SRichard Henderson if (a->c) { 34394fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34400b1347d2SRichard Henderson } 344131234768SRichard Henderson return nullify_end(ctx); 34420b1347d2SRichard Henderson } 34430b1347d2SRichard Henderson 344430878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 34450b1347d2SRichard Henderson { 344630878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 344730878590SRichard Henderson unsigned len = 32 - a->clen; 3448eaa3783bSRichard Henderson TCGv_reg dest, val; 34490b1347d2SRichard Henderson 345030878590SRichard Henderson if (a->c) { 34510b1347d2SRichard Henderson nullify_over(ctx); 34520b1347d2SRichard Henderson } 345330878590SRichard Henderson if (a->cpos + len > 32) { 345430878590SRichard Henderson len = 32 - a->cpos; 34550b1347d2SRichard Henderson } 34560b1347d2SRichard Henderson 345730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 345830878590SRichard Henderson val = load_gpr(ctx, a->r); 34590b1347d2SRichard Henderson if (rs == 0) { 346030878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 34610b1347d2SRichard Henderson } else { 346230878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 34630b1347d2SRichard Henderson } 346430878590SRichard Henderson save_gpr(ctx, a->t, dest); 34650b1347d2SRichard Henderson 34660b1347d2SRichard Henderson /* Install the new nullification. */ 34670b1347d2SRichard Henderson cond_free(&ctx->null_cond); 346830878590SRichard Henderson if (a->c) { 34694fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34700b1347d2SRichard Henderson } 347131234768SRichard Henderson return nullify_end(ctx); 34720b1347d2SRichard Henderson } 34730b1347d2SRichard Henderson 347430878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 347530878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 34760b1347d2SRichard Henderson { 34770b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 34780b1347d2SRichard Henderson unsigned len = 32 - clen; 347930878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 34800b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 34810b1347d2SRichard Henderson 34820b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34830b1347d2SRichard Henderson shift = tcg_temp_new(); 34840b1347d2SRichard Henderson tmp = tcg_temp_new(); 34850b1347d2SRichard Henderson 34860b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3487d781cb77SRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, 31); 3488d781cb77SRichard Henderson tcg_gen_xori_reg(shift, shift, 31); 34890b1347d2SRichard Henderson 34900992a930SRichard Henderson mask = tcg_temp_new(); 34910992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3492eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 34930b1347d2SRichard Henderson if (rs) { 3494eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3495eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3496eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3497eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 34980b1347d2SRichard Henderson } else { 3499eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 35000b1347d2SRichard Henderson } 35010b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35020b1347d2SRichard Henderson 35030b1347d2SRichard Henderson /* Install the new nullification. */ 35040b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35050b1347d2SRichard Henderson if (c) { 35064fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, false, dest); 35070b1347d2SRichard Henderson } 350831234768SRichard Henderson return nullify_end(ctx); 35090b1347d2SRichard Henderson } 35100b1347d2SRichard Henderson 351130878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 351230878590SRichard Henderson { 3513a6deecceSSven Schnelle if (a->c) { 3514a6deecceSSven Schnelle nullify_over(ctx); 3515a6deecceSSven Schnelle } 351630878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 351730878590SRichard Henderson } 351830878590SRichard Henderson 351930878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 352030878590SRichard Henderson { 3521a6deecceSSven Schnelle if (a->c) { 3522a6deecceSSven Schnelle nullify_over(ctx); 3523a6deecceSSven Schnelle } 3524d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 352530878590SRichard Henderson } 35260b1347d2SRichard Henderson 35278340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 352898cd9ca7SRichard Henderson { 3529660eefe1SRichard Henderson TCGv_reg tmp; 353098cd9ca7SRichard Henderson 3531c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 353298cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 353398cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 353498cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 353598cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 353698cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 353798cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 353898cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 353998cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 35408340f534SRichard Henderson if (a->b == 0) { 35418340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 354298cd9ca7SRichard Henderson } 3543c301f34eSRichard Henderson #else 3544c301f34eSRichard Henderson nullify_over(ctx); 3545660eefe1SRichard Henderson #endif 3546660eefe1SRichard Henderson 3547e12c6309SRichard Henderson tmp = tcg_temp_new(); 35488340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3549660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3550c301f34eSRichard Henderson 3551c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35528340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3553c301f34eSRichard Henderson #else 3554c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3555c301f34eSRichard Henderson 35568340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 35578340f534SRichard Henderson if (a->l) { 3558741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3559c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3560c301f34eSRichard Henderson } 35618340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3562a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3563a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3564a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3565c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3566c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3567c301f34eSRichard Henderson } else { 3568741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3569c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3570c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3571c301f34eSRichard Henderson } 3572a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3573c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 35748340f534SRichard Henderson nullify_set(ctx, a->n); 3575c301f34eSRichard Henderson } 3576c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 357731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 357831234768SRichard Henderson return nullify_end(ctx); 3579c301f34eSRichard Henderson #endif 358098cd9ca7SRichard Henderson } 358198cd9ca7SRichard Henderson 35828340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 358398cd9ca7SRichard Henderson { 35848340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 358598cd9ca7SRichard Henderson } 358698cd9ca7SRichard Henderson 35878340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 358843e05652SRichard Henderson { 35898340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 359043e05652SRichard Henderson 35916e5f5300SSven Schnelle nullify_over(ctx); 35926e5f5300SSven Schnelle 359343e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 359443e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 359543e05652SRichard Henderson * expensive to track. Real hardware will trap for 359643e05652SRichard Henderson * b gateway 359743e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 359843e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 359943e05652SRichard Henderson * diagnose the security hole 360043e05652SRichard Henderson * b gateway 360143e05652SRichard Henderson * b evil 360243e05652SRichard Henderson * in which instructions at evil would run with increased privs. 360343e05652SRichard Henderson */ 360443e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 360543e05652SRichard Henderson return gen_illegal(ctx); 360643e05652SRichard Henderson } 360743e05652SRichard Henderson 360843e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 360943e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3610b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 361143e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 361243e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 361343e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 361443e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 361543e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 361643e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 361743e05652SRichard Henderson if (type < 0) { 361831234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 361931234768SRichard Henderson return true; 362043e05652SRichard Henderson } 362143e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 362243e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 362343e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 362443e05652SRichard Henderson } 362543e05652SRichard Henderson } else { 362643e05652SRichard Henderson dest &= -4; /* priv = 0 */ 362743e05652SRichard Henderson } 362843e05652SRichard Henderson #endif 362943e05652SRichard Henderson 36306e5f5300SSven Schnelle if (a->l) { 36316e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 36326e5f5300SSven Schnelle if (ctx->privilege < 3) { 36336e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 36346e5f5300SSven Schnelle } 36356e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 36366e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 36376e5f5300SSven Schnelle } 36386e5f5300SSven Schnelle 36396e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 364043e05652SRichard Henderson } 364143e05652SRichard Henderson 36428340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 364398cd9ca7SRichard Henderson { 3644b35aec85SRichard Henderson if (a->x) { 3645e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 36468340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3647eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3648660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 36498340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3650b35aec85SRichard Henderson } else { 3651b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3652b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3653b35aec85SRichard Henderson } 365498cd9ca7SRichard Henderson } 365598cd9ca7SRichard Henderson 36568340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 365798cd9ca7SRichard Henderson { 3658eaa3783bSRichard Henderson TCGv_reg dest; 365998cd9ca7SRichard Henderson 36608340f534SRichard Henderson if (a->x == 0) { 36618340f534SRichard Henderson dest = load_gpr(ctx, a->b); 366298cd9ca7SRichard Henderson } else { 3663e12c6309SRichard Henderson dest = tcg_temp_new(); 36648340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 36658340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 366698cd9ca7SRichard Henderson } 3667660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 36688340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 366998cd9ca7SRichard Henderson } 367098cd9ca7SRichard Henderson 36718340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 367298cd9ca7SRichard Henderson { 3673660eefe1SRichard Henderson TCGv_reg dest; 367498cd9ca7SRichard Henderson 3675c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 36768340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 36778340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3678c301f34eSRichard Henderson #else 3679c301f34eSRichard Henderson nullify_over(ctx); 36808340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3681c301f34eSRichard Henderson 3682741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3683c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3684c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3685c301f34eSRichard Henderson } 3686741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3687c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 36888340f534SRichard Henderson if (a->l) { 3689741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3690c301f34eSRichard Henderson } 36918340f534SRichard Henderson nullify_set(ctx, a->n); 3692c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 369331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 369431234768SRichard Henderson return nullify_end(ctx); 3695c301f34eSRichard Henderson #endif 369698cd9ca7SRichard Henderson } 369798cd9ca7SRichard Henderson 36981ca74648SRichard Henderson /* 36991ca74648SRichard Henderson * Float class 0 37001ca74648SRichard Henderson */ 3701ebe9383cSRichard Henderson 37021ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3703ebe9383cSRichard Henderson { 3704ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3705ebe9383cSRichard Henderson } 3706ebe9383cSRichard Henderson 370759f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 370859f8c04bSHelge Deller { 3709a300dad3SRichard Henderson uint64_t ret; 3710a300dad3SRichard Henderson 3711a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3712a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3713a300dad3SRichard Henderson } else { 3714a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3715a300dad3SRichard Henderson } 3716a300dad3SRichard Henderson 371759f8c04bSHelge Deller nullify_over(ctx); 3718a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 371959f8c04bSHelge Deller return nullify_end(ctx); 372059f8c04bSHelge Deller } 372159f8c04bSHelge Deller 37221ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 37231ca74648SRichard Henderson { 37241ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 37251ca74648SRichard Henderson } 37261ca74648SRichard Henderson 3727ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3728ebe9383cSRichard Henderson { 3729ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3730ebe9383cSRichard Henderson } 3731ebe9383cSRichard Henderson 37321ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 37331ca74648SRichard Henderson { 37341ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 37351ca74648SRichard Henderson } 37361ca74648SRichard Henderson 37371ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3738ebe9383cSRichard Henderson { 3739ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3740ebe9383cSRichard Henderson } 3741ebe9383cSRichard Henderson 37421ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 37431ca74648SRichard Henderson { 37441ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 37451ca74648SRichard Henderson } 37461ca74648SRichard Henderson 3747ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3748ebe9383cSRichard Henderson { 3749ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3750ebe9383cSRichard Henderson } 3751ebe9383cSRichard Henderson 37521ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 37531ca74648SRichard Henderson { 37541ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 37551ca74648SRichard Henderson } 37561ca74648SRichard Henderson 37571ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 37581ca74648SRichard Henderson { 37591ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 37601ca74648SRichard Henderson } 37611ca74648SRichard Henderson 37621ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 37631ca74648SRichard Henderson { 37641ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 37651ca74648SRichard Henderson } 37661ca74648SRichard Henderson 37671ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 37681ca74648SRichard Henderson { 37691ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 37701ca74648SRichard Henderson } 37711ca74648SRichard Henderson 37721ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 37731ca74648SRichard Henderson { 37741ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 37751ca74648SRichard Henderson } 37761ca74648SRichard Henderson 37771ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3778ebe9383cSRichard Henderson { 3779ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3780ebe9383cSRichard Henderson } 3781ebe9383cSRichard Henderson 37821ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 37831ca74648SRichard Henderson { 37841ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 37851ca74648SRichard Henderson } 37861ca74648SRichard Henderson 3787ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3788ebe9383cSRichard Henderson { 3789ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3790ebe9383cSRichard Henderson } 3791ebe9383cSRichard Henderson 37921ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 37931ca74648SRichard Henderson { 37941ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 37951ca74648SRichard Henderson } 37961ca74648SRichard Henderson 37971ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3798ebe9383cSRichard Henderson { 3799ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3800ebe9383cSRichard Henderson } 3801ebe9383cSRichard Henderson 38021ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 38031ca74648SRichard Henderson { 38041ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 38051ca74648SRichard Henderson } 38061ca74648SRichard Henderson 3807ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3808ebe9383cSRichard Henderson { 3809ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3810ebe9383cSRichard Henderson } 3811ebe9383cSRichard Henderson 38121ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 38131ca74648SRichard Henderson { 38141ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 38151ca74648SRichard Henderson } 38161ca74648SRichard Henderson 38171ca74648SRichard Henderson /* 38181ca74648SRichard Henderson * Float class 1 38191ca74648SRichard Henderson */ 38201ca74648SRichard Henderson 38211ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 38221ca74648SRichard Henderson { 38231ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 38241ca74648SRichard Henderson } 38251ca74648SRichard Henderson 38261ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 38271ca74648SRichard Henderson { 38281ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 38291ca74648SRichard Henderson } 38301ca74648SRichard Henderson 38311ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 38321ca74648SRichard Henderson { 38331ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 38341ca74648SRichard Henderson } 38351ca74648SRichard Henderson 38361ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 38371ca74648SRichard Henderson { 38381ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 38391ca74648SRichard Henderson } 38401ca74648SRichard Henderson 38411ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 38421ca74648SRichard Henderson { 38431ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 38441ca74648SRichard Henderson } 38451ca74648SRichard Henderson 38461ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 38471ca74648SRichard Henderson { 38481ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 38491ca74648SRichard Henderson } 38501ca74648SRichard Henderson 38511ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 38521ca74648SRichard Henderson { 38531ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 38541ca74648SRichard Henderson } 38551ca74648SRichard Henderson 38561ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 38571ca74648SRichard Henderson { 38581ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 38591ca74648SRichard Henderson } 38601ca74648SRichard Henderson 38611ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 38621ca74648SRichard Henderson { 38631ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 38641ca74648SRichard Henderson } 38651ca74648SRichard Henderson 38661ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 38671ca74648SRichard Henderson { 38681ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 38691ca74648SRichard Henderson } 38701ca74648SRichard Henderson 38711ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 38721ca74648SRichard Henderson { 38731ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 38741ca74648SRichard Henderson } 38751ca74648SRichard Henderson 38761ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 38771ca74648SRichard Henderson { 38781ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 38791ca74648SRichard Henderson } 38801ca74648SRichard Henderson 38811ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 38821ca74648SRichard Henderson { 38831ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 38841ca74648SRichard Henderson } 38851ca74648SRichard Henderson 38861ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 38871ca74648SRichard Henderson { 38881ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 38891ca74648SRichard Henderson } 38901ca74648SRichard Henderson 38911ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 38921ca74648SRichard Henderson { 38931ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 38941ca74648SRichard Henderson } 38951ca74648SRichard Henderson 38961ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 38971ca74648SRichard Henderson { 38981ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 38991ca74648SRichard Henderson } 39001ca74648SRichard Henderson 39011ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 39021ca74648SRichard Henderson { 39031ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 39041ca74648SRichard Henderson } 39051ca74648SRichard Henderson 39061ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 39071ca74648SRichard Henderson { 39081ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 39091ca74648SRichard Henderson } 39101ca74648SRichard Henderson 39111ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 39121ca74648SRichard Henderson { 39131ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 39141ca74648SRichard Henderson } 39151ca74648SRichard Henderson 39161ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 39171ca74648SRichard Henderson { 39181ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 39191ca74648SRichard Henderson } 39201ca74648SRichard Henderson 39211ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 39221ca74648SRichard Henderson { 39231ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 39241ca74648SRichard Henderson } 39251ca74648SRichard Henderson 39261ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 39271ca74648SRichard Henderson { 39281ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 39291ca74648SRichard Henderson } 39301ca74648SRichard Henderson 39311ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 39321ca74648SRichard Henderson { 39331ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 39341ca74648SRichard Henderson } 39351ca74648SRichard Henderson 39361ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 39371ca74648SRichard Henderson { 39381ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 39391ca74648SRichard Henderson } 39401ca74648SRichard Henderson 39411ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 39421ca74648SRichard Henderson { 39431ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 39441ca74648SRichard Henderson } 39451ca74648SRichard Henderson 39461ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 39471ca74648SRichard Henderson { 39481ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 39491ca74648SRichard Henderson } 39501ca74648SRichard Henderson 39511ca74648SRichard Henderson /* 39521ca74648SRichard Henderson * Float class 2 39531ca74648SRichard Henderson */ 39541ca74648SRichard Henderson 39551ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3956ebe9383cSRichard Henderson { 3957ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3958ebe9383cSRichard Henderson 3959ebe9383cSRichard Henderson nullify_over(ctx); 3960ebe9383cSRichard Henderson 39611ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 39621ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 396329dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 396429dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3965ebe9383cSRichard Henderson 3966ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3967ebe9383cSRichard Henderson 39681ca74648SRichard Henderson return nullify_end(ctx); 3969ebe9383cSRichard Henderson } 3970ebe9383cSRichard Henderson 39711ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3972ebe9383cSRichard Henderson { 3973ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3974ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3975ebe9383cSRichard Henderson 3976ebe9383cSRichard Henderson nullify_over(ctx); 3977ebe9383cSRichard Henderson 39781ca74648SRichard Henderson ta = load_frd0(a->r1); 39791ca74648SRichard Henderson tb = load_frd0(a->r2); 398029dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 398129dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3982ebe9383cSRichard Henderson 3983ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3984ebe9383cSRichard Henderson 398531234768SRichard Henderson return nullify_end(ctx); 3986ebe9383cSRichard Henderson } 3987ebe9383cSRichard Henderson 39881ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3989ebe9383cSRichard Henderson { 3990eaa3783bSRichard Henderson TCGv_reg t; 3991ebe9383cSRichard Henderson 3992ebe9383cSRichard Henderson nullify_over(ctx); 3993ebe9383cSRichard Henderson 3994e12c6309SRichard Henderson t = tcg_temp_new(); 3995ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3996ebe9383cSRichard Henderson 39971ca74648SRichard Henderson if (a->y == 1) { 3998ebe9383cSRichard Henderson int mask; 3999ebe9383cSRichard Henderson bool inv = false; 4000ebe9383cSRichard Henderson 40011ca74648SRichard Henderson switch (a->c) { 4002ebe9383cSRichard Henderson case 0: /* simple */ 4003eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4004ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4005ebe9383cSRichard Henderson goto done; 4006ebe9383cSRichard Henderson case 2: /* rej */ 4007ebe9383cSRichard Henderson inv = true; 4008ebe9383cSRichard Henderson /* fallthru */ 4009ebe9383cSRichard Henderson case 1: /* acc */ 4010ebe9383cSRichard Henderson mask = 0x43ff800; 4011ebe9383cSRichard Henderson break; 4012ebe9383cSRichard Henderson case 6: /* rej8 */ 4013ebe9383cSRichard Henderson inv = true; 4014ebe9383cSRichard Henderson /* fallthru */ 4015ebe9383cSRichard Henderson case 5: /* acc8 */ 4016ebe9383cSRichard Henderson mask = 0x43f8000; 4017ebe9383cSRichard Henderson break; 4018ebe9383cSRichard Henderson case 9: /* acc6 */ 4019ebe9383cSRichard Henderson mask = 0x43e0000; 4020ebe9383cSRichard Henderson break; 4021ebe9383cSRichard Henderson case 13: /* acc4 */ 4022ebe9383cSRichard Henderson mask = 0x4380000; 4023ebe9383cSRichard Henderson break; 4024ebe9383cSRichard Henderson case 17: /* acc2 */ 4025ebe9383cSRichard Henderson mask = 0x4200000; 4026ebe9383cSRichard Henderson break; 4027ebe9383cSRichard Henderson default: 40281ca74648SRichard Henderson gen_illegal(ctx); 40291ca74648SRichard Henderson return true; 4030ebe9383cSRichard Henderson } 4031ebe9383cSRichard Henderson if (inv) { 4032d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 4033eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4034ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4035ebe9383cSRichard Henderson } else { 4036eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4037ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4038ebe9383cSRichard Henderson } 40391ca74648SRichard Henderson } else { 40401ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 40411ca74648SRichard Henderson 40421ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 40431ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 40441ca74648SRichard Henderson } 40451ca74648SRichard Henderson 4046ebe9383cSRichard Henderson done: 404731234768SRichard Henderson return nullify_end(ctx); 4048ebe9383cSRichard Henderson } 4049ebe9383cSRichard Henderson 40501ca74648SRichard Henderson /* 40511ca74648SRichard Henderson * Float class 2 40521ca74648SRichard Henderson */ 40531ca74648SRichard Henderson 40541ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4055ebe9383cSRichard Henderson { 40561ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 40571ca74648SRichard Henderson } 40581ca74648SRichard Henderson 40591ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 40601ca74648SRichard Henderson { 40611ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 40621ca74648SRichard Henderson } 40631ca74648SRichard Henderson 40641ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 40651ca74648SRichard Henderson { 40661ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 40671ca74648SRichard Henderson } 40681ca74648SRichard Henderson 40691ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 40701ca74648SRichard Henderson { 40711ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 40721ca74648SRichard Henderson } 40731ca74648SRichard Henderson 40741ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 40751ca74648SRichard Henderson { 40761ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 40771ca74648SRichard Henderson } 40781ca74648SRichard Henderson 40791ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 40801ca74648SRichard Henderson { 40811ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 40821ca74648SRichard Henderson } 40831ca74648SRichard Henderson 40841ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 40851ca74648SRichard Henderson { 40861ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 40871ca74648SRichard Henderson } 40881ca74648SRichard Henderson 40891ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 40901ca74648SRichard Henderson { 40911ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 40921ca74648SRichard Henderson } 40931ca74648SRichard Henderson 40941ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 40951ca74648SRichard Henderson { 40961ca74648SRichard Henderson TCGv_i64 x, y; 4097ebe9383cSRichard Henderson 4098ebe9383cSRichard Henderson nullify_over(ctx); 4099ebe9383cSRichard Henderson 41001ca74648SRichard Henderson x = load_frw0_i64(a->r1); 41011ca74648SRichard Henderson y = load_frw0_i64(a->r2); 41021ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 41031ca74648SRichard Henderson save_frd(a->t, x); 4104ebe9383cSRichard Henderson 410531234768SRichard Henderson return nullify_end(ctx); 4106ebe9383cSRichard Henderson } 4107ebe9383cSRichard Henderson 4108ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4109ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4110ebe9383cSRichard Henderson { 4111ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4112ebe9383cSRichard Henderson } 4113ebe9383cSRichard Henderson 4114b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4115ebe9383cSRichard Henderson { 4116b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4117b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4118b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4119b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4120b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4121ebe9383cSRichard Henderson 4122ebe9383cSRichard Henderson nullify_over(ctx); 4123ebe9383cSRichard Henderson 4124ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4125ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4126ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4127ebe9383cSRichard Henderson 412831234768SRichard Henderson return nullify_end(ctx); 4129ebe9383cSRichard Henderson } 4130ebe9383cSRichard Henderson 4131b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4132b1e2af57SRichard Henderson { 4133b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4134b1e2af57SRichard Henderson } 4135b1e2af57SRichard Henderson 4136b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4137b1e2af57SRichard Henderson { 4138b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4139b1e2af57SRichard Henderson } 4140b1e2af57SRichard Henderson 4141b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4142b1e2af57SRichard Henderson { 4143b1e2af57SRichard Henderson nullify_over(ctx); 4144b1e2af57SRichard Henderson 4145b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4146b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4147b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4148b1e2af57SRichard Henderson 4149b1e2af57SRichard Henderson return nullify_end(ctx); 4150b1e2af57SRichard Henderson } 4151b1e2af57SRichard Henderson 4152b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4153b1e2af57SRichard Henderson { 4154b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4155b1e2af57SRichard Henderson } 4156b1e2af57SRichard Henderson 4157b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4158b1e2af57SRichard Henderson { 4159b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4160b1e2af57SRichard Henderson } 4161b1e2af57SRichard Henderson 4162c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4163ebe9383cSRichard Henderson { 4164c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4165ebe9383cSRichard Henderson 4166ebe9383cSRichard Henderson nullify_over(ctx); 4167c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4168c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4169c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4170ebe9383cSRichard Henderson 4171c3bad4f8SRichard Henderson if (a->neg) { 4172ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4173ebe9383cSRichard Henderson } else { 4174ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4175ebe9383cSRichard Henderson } 4176ebe9383cSRichard Henderson 4177c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 417831234768SRichard Henderson return nullify_end(ctx); 4179ebe9383cSRichard Henderson } 4180ebe9383cSRichard Henderson 4181c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4182ebe9383cSRichard Henderson { 4183c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4184ebe9383cSRichard Henderson 4185ebe9383cSRichard Henderson nullify_over(ctx); 4186c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4187c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4188c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4189ebe9383cSRichard Henderson 4190c3bad4f8SRichard Henderson if (a->neg) { 4191ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4192ebe9383cSRichard Henderson } else { 4193ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4194ebe9383cSRichard Henderson } 4195ebe9383cSRichard Henderson 4196c3bad4f8SRichard Henderson save_frd(a->t, x); 419731234768SRichard Henderson return nullify_end(ctx); 4198ebe9383cSRichard Henderson } 4199ebe9383cSRichard Henderson 420015da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 420115da177bSSven Schnelle { 4202cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4203cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4204cf6b28d4SHelge Deller if (a->i == 0x100) { 4205cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4206ad75a51eSRichard Henderson nullify_over(ctx); 4207ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4208cf6b28d4SHelge Deller return nullify_end(ctx); 420915da177bSSven Schnelle } 4210ad75a51eSRichard Henderson #endif 4211ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4212ad75a51eSRichard Henderson return true; 4213ad75a51eSRichard Henderson } 421415da177bSSven Schnelle 4215b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 421661766fe9SRichard Henderson { 421751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4218f764718dSRichard Henderson int bound; 421961766fe9SRichard Henderson 422051b061fbSRichard Henderson ctx->cs = cs; 4221494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4222bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 42233d68ee7bSRichard Henderson 42243d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4225c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 42263d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4227c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4228c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4229217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4230c301f34eSRichard Henderson #else 4231494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4232bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4233bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4234bb67ec32SRichard Henderson : MMU_PHYS_IDX); 42353d68ee7bSRichard Henderson 4236c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4237c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4238c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4239c301f34eSRichard Henderson int32_t diff = cs_base; 4240c301f34eSRichard Henderson 4241c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4242c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4243c301f34eSRichard Henderson #endif 424451b061fbSRichard Henderson ctx->iaoq_n = -1; 4245f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 424661766fe9SRichard Henderson 42473d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 42483d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4249b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 425061766fe9SRichard Henderson } 425161766fe9SRichard Henderson 425251b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 425351b061fbSRichard Henderson { 425451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 425561766fe9SRichard Henderson 42563d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 425751b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 425851b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4259494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 426051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 426151b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4262129e9cc3SRichard Henderson } 426351b061fbSRichard Henderson ctx->null_lab = NULL; 426461766fe9SRichard Henderson } 426561766fe9SRichard Henderson 426651b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 426751b061fbSRichard Henderson { 426851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 426951b061fbSRichard Henderson 427051b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 427151b061fbSRichard Henderson } 427251b061fbSRichard Henderson 427351b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 427451b061fbSRichard Henderson { 427551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4276b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 427751b061fbSRichard Henderson DisasJumpType ret; 427851b061fbSRichard Henderson 427951b061fbSRichard Henderson /* Execute one insn. */ 4280ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4281c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 428231234768SRichard Henderson do_page_zero(ctx); 428331234768SRichard Henderson ret = ctx->base.is_jmp; 4284869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4285ba1d0b44SRichard Henderson } else 4286ba1d0b44SRichard Henderson #endif 4287ba1d0b44SRichard Henderson { 428861766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 428961766fe9SRichard Henderson the page permissions for execute. */ 42904e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 429161766fe9SRichard Henderson 429261766fe9SRichard Henderson /* Set up the IA queue for the next insn. 429361766fe9SRichard Henderson This will be overwritten by a branch. */ 429451b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 429551b061fbSRichard Henderson ctx->iaoq_n = -1; 4296e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4297eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 429861766fe9SRichard Henderson } else { 429951b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4300f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 430161766fe9SRichard Henderson } 430261766fe9SRichard Henderson 430351b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 430451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4305869051eaSRichard Henderson ret = DISAS_NEXT; 4306129e9cc3SRichard Henderson } else { 43071a19da0dSRichard Henderson ctx->insn = insn; 430831274b46SRichard Henderson if (!decode(ctx, insn)) { 430931274b46SRichard Henderson gen_illegal(ctx); 431031274b46SRichard Henderson } 431131234768SRichard Henderson ret = ctx->base.is_jmp; 431251b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4313129e9cc3SRichard Henderson } 431461766fe9SRichard Henderson } 431561766fe9SRichard Henderson 43163d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 43173d68ee7bSRichard Henderson a priority change within the instruction queue. */ 431851b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4319c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4320c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4321c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4322c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 432351b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 432451b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 432531234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4326129e9cc3SRichard Henderson } else { 432731234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 432861766fe9SRichard Henderson } 4329129e9cc3SRichard Henderson } 433051b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 433151b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4332c301f34eSRichard Henderson ctx->base.pc_next += 4; 433361766fe9SRichard Henderson 4334c5d0aec2SRichard Henderson switch (ret) { 4335c5d0aec2SRichard Henderson case DISAS_NORETURN: 4336c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4337c5d0aec2SRichard Henderson break; 4338c5d0aec2SRichard Henderson 4339c5d0aec2SRichard Henderson case DISAS_NEXT: 4340c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4341c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 434251b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4343a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4344741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4345c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4346c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4347c301f34eSRichard Henderson #endif 434851b061fbSRichard Henderson nullify_save(ctx); 4349c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4350c5d0aec2SRichard Henderson ? DISAS_EXIT 4351c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 435251b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4353a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 435461766fe9SRichard Henderson } 4355c5d0aec2SRichard Henderson break; 4356c5d0aec2SRichard Henderson 4357c5d0aec2SRichard Henderson default: 4358c5d0aec2SRichard Henderson g_assert_not_reached(); 4359c5d0aec2SRichard Henderson } 436061766fe9SRichard Henderson } 436161766fe9SRichard Henderson 436251b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 436351b061fbSRichard Henderson { 436451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4365e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 436651b061fbSRichard Henderson 4367e1b5a5edSRichard Henderson switch (is_jmp) { 4368869051eaSRichard Henderson case DISAS_NORETURN: 436961766fe9SRichard Henderson break; 437051b061fbSRichard Henderson case DISAS_TOO_MANY: 4371869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4372e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4373741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4374741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 437551b061fbSRichard Henderson nullify_save(ctx); 437661766fe9SRichard Henderson /* FALLTHRU */ 4377869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 43788532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 43797f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 43808532a14eSRichard Henderson break; 438161766fe9SRichard Henderson } 4382c5d0aec2SRichard Henderson /* FALLTHRU */ 4383c5d0aec2SRichard Henderson case DISAS_EXIT: 4384c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 438561766fe9SRichard Henderson break; 438661766fe9SRichard Henderson default: 438751b061fbSRichard Henderson g_assert_not_reached(); 438861766fe9SRichard Henderson } 438951b061fbSRichard Henderson } 439061766fe9SRichard Henderson 43918eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 43928eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 439351b061fbSRichard Henderson { 4394c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 439561766fe9SRichard Henderson 4396ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4397ba1d0b44SRichard Henderson switch (pc) { 43987ad439dfSRichard Henderson case 0x00: 43998eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4400ba1d0b44SRichard Henderson return; 44017ad439dfSRichard Henderson case 0xb0: 44028eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4403ba1d0b44SRichard Henderson return; 44047ad439dfSRichard Henderson case 0xe0: 44058eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4406ba1d0b44SRichard Henderson return; 44077ad439dfSRichard Henderson case 0x100: 44088eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4409ba1d0b44SRichard Henderson return; 44107ad439dfSRichard Henderson } 4411ba1d0b44SRichard Henderson #endif 4412ba1d0b44SRichard Henderson 44138eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 44148eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 441561766fe9SRichard Henderson } 441651b061fbSRichard Henderson 441751b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 441851b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 441951b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 442051b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 442151b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 442251b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 442351b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 442451b061fbSRichard Henderson }; 442551b061fbSRichard Henderson 4426597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4427306c8721SRichard Henderson target_ulong pc, void *host_pc) 442851b061fbSRichard Henderson { 442951b061fbSRichard Henderson DisasContext ctx; 4430306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 443161766fe9SRichard Henderson } 4432