161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 33201afb7beSRichard Henderson 33340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 334abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33540f9f908SRichard Henderson 33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33961766fe9SRichard Henderson 34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34361766fe9SRichard Henderson 344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 345e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 347c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 348e1b5a5edSRichard Henderson 34961766fe9SRichard Henderson /* global register indexes */ 350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 352494737b7SRichard Henderson static TCGv_i64 cpu_srH; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 357eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36261766fe9SRichard Henderson 36361766fe9SRichard Henderson void hppa_translate_init(void) 36461766fe9SRichard Henderson { 36561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36661766fe9SRichard Henderson 367eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36861766fe9SRichard Henderson static const GlobalVar vars[] = { 36935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37061766fe9SRichard Henderson DEF_VAR(psw_n), 37161766fe9SRichard Henderson DEF_VAR(psw_v), 37261766fe9SRichard Henderson DEF_VAR(psw_cb), 37361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37461766fe9SRichard Henderson DEF_VAR(iaoq_f), 37561766fe9SRichard Henderson DEF_VAR(iaoq_b), 37661766fe9SRichard Henderson }; 37761766fe9SRichard Henderson 37861766fe9SRichard Henderson #undef DEF_VAR 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38161766fe9SRichard Henderson static const char gr_names[32][4] = { 38261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38661766fe9SRichard Henderson }; 38733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 388494737b7SRichard Henderson static const char sr_names[5][4] = { 389494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39033423472SRichard Henderson }; 39161766fe9SRichard Henderson 39261766fe9SRichard Henderson int i; 39361766fe9SRichard Henderson 394f764718dSRichard Henderson cpu_gr[0] = NULL; 39561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 396ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39861766fe9SRichard Henderson gr_names[i]); 39961766fe9SRichard Henderson } 40033423472SRichard Henderson for (i = 0; i < 4; i++) { 401ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40333423472SRichard Henderson sr_names[i]); 40433423472SRichard Henderson } 405ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 406494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 407494737b7SRichard Henderson sr_names[4]); 40861766fe9SRichard Henderson 40961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 411ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41261766fe9SRichard Henderson } 413c301f34eSRichard Henderson 414ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 415c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 416c301f34eSRichard Henderson "iasq_f"); 417ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 418c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 419c301f34eSRichard Henderson "iasq_b"); 42061766fe9SRichard Henderson } 42161766fe9SRichard Henderson 422129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 423129e9cc3SRichard Henderson { 424f764718dSRichard Henderson return (DisasCond){ 425f764718dSRichard Henderson .c = TCG_COND_NEVER, 426f764718dSRichard Henderson .a0 = NULL, 427f764718dSRichard Henderson .a1 = NULL, 428f764718dSRichard Henderson }; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431df0232feSRichard Henderson static DisasCond cond_make_t(void) 432df0232feSRichard Henderson { 433df0232feSRichard Henderson return (DisasCond){ 434df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 435df0232feSRichard Henderson .a0 = NULL, 436df0232feSRichard Henderson .a1 = NULL, 437df0232feSRichard Henderson }; 438df0232feSRichard Henderson } 439df0232feSRichard Henderson 440129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 441129e9cc3SRichard Henderson { 442f764718dSRichard Henderson return (DisasCond){ 443f764718dSRichard Henderson .c = TCG_COND_NE, 444f764718dSRichard Henderson .a0 = cpu_psw_n, 4456e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 446f764718dSRichard Henderson }; 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson 449*4fe9533aSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_reg a0, TCGv_reg a1) 450b47a4a02SSven Schnelle { 451b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 452*4fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 453*4fe9533aSRichard Henderson } 454*4fe9533aSRichard Henderson 455*4fe9533aSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 456*4fe9533aSRichard Henderson { 457*4fe9533aSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_reg(0)); 458b47a4a02SSven Schnelle } 459b47a4a02SSven Schnelle 460eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 461129e9cc3SRichard Henderson { 462b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 463b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 464b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 465129e9cc3SRichard Henderson } 466129e9cc3SRichard Henderson 467eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 468129e9cc3SRichard Henderson { 469*4fe9533aSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 470*4fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 471129e9cc3SRichard Henderson 472*4fe9533aSRichard Henderson tcg_gen_mov_reg(t0, a0); 473*4fe9533aSRichard Henderson tcg_gen_mov_reg(t1, a1); 474*4fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 475129e9cc3SRichard Henderson } 476129e9cc3SRichard Henderson 477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 478129e9cc3SRichard Henderson { 479129e9cc3SRichard Henderson switch (cond->c) { 480129e9cc3SRichard Henderson default: 481f764718dSRichard Henderson cond->a0 = NULL; 482f764718dSRichard Henderson cond->a1 = NULL; 483129e9cc3SRichard Henderson /* fallthru */ 484129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 485129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 486129e9cc3SRichard Henderson break; 487129e9cc3SRichard Henderson case TCG_COND_NEVER: 488129e9cc3SRichard Henderson break; 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 49461766fe9SRichard Henderson if (reg == 0) { 495e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 496eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49761766fe9SRichard Henderson return t; 49861766fe9SRichard Henderson } else { 49961766fe9SRichard Henderson return cpu_gr[reg]; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50461766fe9SRichard Henderson { 505129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 506e12c6309SRichard Henderson return tcg_temp_new(); 50761766fe9SRichard Henderson } else { 50861766fe9SRichard Henderson return cpu_gr[reg]; 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson 512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 516129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 517129e9cc3SRichard Henderson } else { 518eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 523129e9cc3SRichard Henderson { 524129e9cc3SRichard Henderson if (reg != 0) { 525129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson } 528129e9cc3SRichard Henderson 529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 53096d6407fSRichard Henderson # define HI_OFS 0 53196d6407fSRichard Henderson # define LO_OFS 4 53296d6407fSRichard Henderson #else 53396d6407fSRichard Henderson # define HI_OFS 4 53496d6407fSRichard Henderson # define LO_OFS 0 53596d6407fSRichard Henderson #endif 53696d6407fSRichard Henderson 53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53896d6407fSRichard Henderson { 53996d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 540ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54396d6407fSRichard Henderson return ret; 54496d6407fSRichard Henderson } 54596d6407fSRichard Henderson 546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 547ebe9383cSRichard Henderson { 548ebe9383cSRichard Henderson if (rt == 0) { 5490992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5500992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5510992a930SRichard Henderson return ret; 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson return load_frw_i32(rt); 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson } 556ebe9383cSRichard Henderson 557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 558ebe9383cSRichard Henderson { 559ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5600992a930SRichard Henderson if (rt == 0) { 5610992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5620992a930SRichard Henderson } else { 563ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 564ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 565ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 566ebe9383cSRichard Henderson } 5670992a930SRichard Henderson return ret; 568ebe9383cSRichard Henderson } 569ebe9383cSRichard Henderson 57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57196d6407fSRichard Henderson { 572ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57596d6407fSRichard Henderson } 57696d6407fSRichard Henderson 57796d6407fSRichard Henderson #undef HI_OFS 57896d6407fSRichard Henderson #undef LO_OFS 57996d6407fSRichard Henderson 58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58196d6407fSRichard Henderson { 58296d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 583ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58496d6407fSRichard Henderson return ret; 58596d6407fSRichard Henderson } 58696d6407fSRichard Henderson 587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 588ebe9383cSRichard Henderson { 589ebe9383cSRichard Henderson if (rt == 0) { 5900992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5910992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5920992a930SRichard Henderson return ret; 593ebe9383cSRichard Henderson } else { 594ebe9383cSRichard Henderson return load_frd(rt); 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson } 597ebe9383cSRichard Henderson 59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59996d6407fSRichard Henderson { 600ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60433423472SRichard Henderson { 60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60633423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60733423472SRichard Henderson #else 60833423472SRichard Henderson if (reg < 4) { 60933423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 610494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 611494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61233423472SRichard Henderson } else { 613ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61433423472SRichard Henderson } 61533423472SRichard Henderson #endif 61633423472SRichard Henderson } 61733423472SRichard Henderson 618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 619129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 621129e9cc3SRichard Henderson { 622129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 623129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 624129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 625129e9cc3SRichard Henderson 626129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 627129e9cc3SRichard Henderson 628129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6296e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 630129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 631eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 634129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 635129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 636129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 637129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 638eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 639129e9cc3SRichard Henderson } 640129e9cc3SRichard Henderson 641eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 642129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 643129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson 647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 649129e9cc3SRichard Henderson { 650129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 651129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 652eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson return; 655129e9cc3SRichard Henderson } 6566e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 657eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 658129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 659129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 665129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 666129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 668129e9cc3SRichard Henderson { 669129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 670eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67540f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67640f9f908SRichard Henderson it may be tail-called from a translate function. */ 67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 68031234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 681129e9cc3SRichard Henderson 682f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 683f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 684f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 685f49b3537SRichard Henderson 686129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 687129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 688129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 689129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 69031234768SRichard Henderson return true; 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson ctx->null_lab = NULL; 693129e9cc3SRichard Henderson 694129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 695129e9cc3SRichard Henderson /* The next instruction will be unconditional, 696129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 697129e9cc3SRichard Henderson gen_set_label(null_lab); 698129e9cc3SRichard Henderson } else { 699129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 700129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 701129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 702129e9cc3SRichard Henderson label we have the proper value in place. */ 703129e9cc3SRichard Henderson nullify_save(ctx); 704129e9cc3SRichard Henderson gen_set_label(null_lab); 705129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 706129e9cc3SRichard Henderson } 707869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70831234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 709129e9cc3SRichard Henderson } 71031234768SRichard Henderson return true; 711129e9cc3SRichard Henderson } 712129e9cc3SRichard Henderson 713698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx) 714698240d1SRichard Henderson { 715698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 716698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 717698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 718698240d1SRichard Henderson } 719698240d1SRichard Henderson 720741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 721741322f4SRichard Henderson target_ureg ival, TCGv_reg vval) 72261766fe9SRichard Henderson { 723f13bf343SRichard Henderson target_ureg mask = gva_offset_mask(ctx); 724f13bf343SRichard Henderson 725f13bf343SRichard Henderson if (ival != -1) { 726f13bf343SRichard Henderson tcg_gen_movi_reg(dest, ival & mask); 727f13bf343SRichard Henderson return; 728f13bf343SRichard Henderson } 729f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 730f13bf343SRichard Henderson 731f13bf343SRichard Henderson /* 732f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 733f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 734f13bf343SRichard Henderson */ 735f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 736eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 73761766fe9SRichard Henderson } else { 738f13bf343SRichard Henderson tcg_gen_andi_reg(dest, vval, mask); 73961766fe9SRichard Henderson } 74061766fe9SRichard Henderson } 74161766fe9SRichard Henderson 742eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74361766fe9SRichard Henderson { 74461766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74561766fe9SRichard Henderson } 74661766fe9SRichard Henderson 74761766fe9SRichard Henderson static void gen_excp_1(int exception) 74861766fe9SRichard Henderson { 749ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 75061766fe9SRichard Henderson } 75161766fe9SRichard Henderson 75231234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75361766fe9SRichard Henderson { 754741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 755741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 756129e9cc3SRichard Henderson nullify_save(ctx); 75761766fe9SRichard Henderson gen_excp_1(exception); 75831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 75961766fe9SRichard Henderson } 76061766fe9SRichard Henderson 76131234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7621a19da0dSRichard Henderson { 76331234768SRichard Henderson nullify_over(ctx); 76429dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 765ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 76631234768SRichard Henderson gen_excp(ctx, exc); 76731234768SRichard Henderson return nullify_end(ctx); 7681a19da0dSRichard Henderson } 7691a19da0dSRichard Henderson 77031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77161766fe9SRichard Henderson { 77231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77361766fe9SRichard Henderson } 77461766fe9SRichard Henderson 77540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 77640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 77740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 77840f9f908SRichard Henderson #else 779e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 780e1b5a5edSRichard Henderson do { \ 781e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 783e1b5a5edSRichard Henderson } \ 784e1b5a5edSRichard Henderson } while (0) 78540f9f908SRichard Henderson #endif 786e1b5a5edSRichard Henderson 787eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 78861766fe9SRichard Henderson { 78957f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson 792129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 793129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 794129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 795129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 796129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 797129e9cc3SRichard Henderson { 798129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 799129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 800129e9cc3SRichard Henderson } 801129e9cc3SRichard Henderson 80261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 803eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80461766fe9SRichard Henderson { 80561766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 80661766fe9SRichard Henderson tcg_gen_goto_tb(which); 807a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 808a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 80907ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81061766fe9SRichard Henderson } else { 811741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 812741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 8137f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81461766fe9SRichard Henderson } 81561766fe9SRichard Henderson } 81661766fe9SRichard Henderson 817b47a4a02SSven Schnelle static bool cond_need_sv(int c) 818b47a4a02SSven Schnelle { 819b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 820b47a4a02SSven Schnelle } 821b47a4a02SSven Schnelle 822b47a4a02SSven Schnelle static bool cond_need_cb(int c) 823b47a4a02SSven Schnelle { 824b47a4a02SSven Schnelle return c == 4 || c == 5; 825b47a4a02SSven Schnelle } 826b47a4a02SSven Schnelle 82772ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 82872ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 82972ca8753SRichard Henderson { 830a751eb31SRichard Henderson return TARGET_REGISTER_BITS == 64 && !(ctx->is_pa20 && d); 83172ca8753SRichard Henderson } 83272ca8753SRichard Henderson 833b47a4a02SSven Schnelle /* 834b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 835b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 836b47a4a02SSven Schnelle */ 837b2167459SRichard Henderson 838a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 839a751eb31SRichard Henderson TCGv_reg res, TCGv_reg cb_msb, TCGv_reg sv) 840b2167459SRichard Henderson { 841b2167459SRichard Henderson DisasCond cond; 842eaa3783bSRichard Henderson TCGv_reg tmp; 843b2167459SRichard Henderson 844b2167459SRichard Henderson switch (cf >> 1) { 845b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 846b2167459SRichard Henderson cond = cond_make_f(); 847b2167459SRichard Henderson break; 848b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 849a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 850a751eb31SRichard Henderson tmp = tcg_temp_new(); 851a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 852a751eb31SRichard Henderson res = tmp; 853a751eb31SRichard Henderson } 854b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 855b2167459SRichard Henderson break; 856b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 857b47a4a02SSven Schnelle tmp = tcg_temp_new(); 858b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 859a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 860a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, tmp); 861a751eb31SRichard Henderson } 862b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 863b2167459SRichard Henderson break; 864b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 865b47a4a02SSven Schnelle /* 866b47a4a02SSven Schnelle * Simplify: 867b47a4a02SSven Schnelle * (N ^ V) | Z 868b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 869b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 870b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 871b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 872b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 873b47a4a02SSven Schnelle */ 874b47a4a02SSven Schnelle tmp = tcg_temp_new(); 875b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 876a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 877a751eb31SRichard Henderson tcg_gen_sextract_reg(tmp, tmp, 31, 1); 878a751eb31SRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 879a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 880a751eb31SRichard Henderson } else { 881b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 882b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 883a751eb31SRichard Henderson } 884b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 885b2167459SRichard Henderson break; 886b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 887a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 888b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 889b2167459SRichard Henderson break; 890b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 891b2167459SRichard Henderson tmp = tcg_temp_new(); 892eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 893eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 894a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 895a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 896a751eb31SRichard Henderson } 897b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 898b2167459SRichard Henderson break; 899b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 900a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 901a751eb31SRichard Henderson tmp = tcg_temp_new(); 902a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, sv); 903a751eb31SRichard Henderson sv = tmp; 904a751eb31SRichard Henderson } 905b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 906b2167459SRichard Henderson break; 907b2167459SRichard Henderson case 7: /* OD / EV */ 908b2167459SRichard Henderson tmp = tcg_temp_new(); 909eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 910b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 911b2167459SRichard Henderson break; 912b2167459SRichard Henderson default: 913b2167459SRichard Henderson g_assert_not_reached(); 914b2167459SRichard Henderson } 915b2167459SRichard Henderson if (cf & 1) { 916b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 917b2167459SRichard Henderson } 918b2167459SRichard Henderson 919b2167459SRichard Henderson return cond; 920b2167459SRichard Henderson } 921b2167459SRichard Henderson 922b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 923b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 924b2167459SRichard Henderson deleted as unused. */ 925b2167459SRichard Henderson 926*4fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 927*4fe9533aSRichard Henderson TCGv_reg res, TCGv_reg in1, 928*4fe9533aSRichard Henderson TCGv_reg in2, TCGv_reg sv) 929b2167459SRichard Henderson { 930*4fe9533aSRichard Henderson TCGCond tc; 931*4fe9533aSRichard Henderson bool ext_uns; 932b2167459SRichard Henderson 933b2167459SRichard Henderson switch (cf >> 1) { 934b2167459SRichard Henderson case 1: /* = / <> */ 935*4fe9533aSRichard Henderson tc = TCG_COND_EQ; 936*4fe9533aSRichard Henderson ext_uns = true; 937b2167459SRichard Henderson break; 938b2167459SRichard Henderson case 2: /* < / >= */ 939*4fe9533aSRichard Henderson tc = TCG_COND_LT; 940*4fe9533aSRichard Henderson ext_uns = false; 941b2167459SRichard Henderson break; 942b2167459SRichard Henderson case 3: /* <= / > */ 943*4fe9533aSRichard Henderson tc = TCG_COND_LE; 944*4fe9533aSRichard Henderson ext_uns = false; 945b2167459SRichard Henderson break; 946b2167459SRichard Henderson case 4: /* << / >>= */ 947*4fe9533aSRichard Henderson tc = TCG_COND_LTU; 948*4fe9533aSRichard Henderson ext_uns = true; 949b2167459SRichard Henderson break; 950b2167459SRichard Henderson case 5: /* <<= / >> */ 951*4fe9533aSRichard Henderson tc = TCG_COND_LEU; 952*4fe9533aSRichard Henderson ext_uns = true; 953b2167459SRichard Henderson break; 954b2167459SRichard Henderson default: 955a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 956b2167459SRichard Henderson } 957b2167459SRichard Henderson 958*4fe9533aSRichard Henderson if (cf & 1) { 959*4fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 960*4fe9533aSRichard Henderson } 961*4fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 962*4fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 963*4fe9533aSRichard Henderson TCGv_reg t2 = tcg_temp_new(); 964*4fe9533aSRichard Henderson 965*4fe9533aSRichard Henderson if (ext_uns) { 966*4fe9533aSRichard Henderson tcg_gen_ext32u_reg(t1, in1); 967*4fe9533aSRichard Henderson tcg_gen_ext32u_reg(t2, in2); 968*4fe9533aSRichard Henderson } else { 969*4fe9533aSRichard Henderson tcg_gen_ext32s_reg(t1, in1); 970*4fe9533aSRichard Henderson tcg_gen_ext32s_reg(t2, in2); 971*4fe9533aSRichard Henderson } 972*4fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 973*4fe9533aSRichard Henderson } 974*4fe9533aSRichard Henderson return cond_make(tc, in1, in2); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson 977df0232feSRichard Henderson /* 978df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 979df0232feSRichard Henderson * computed, and use of them is undefined. 980df0232feSRichard Henderson * 981df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 982df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 983df0232feSRichard Henderson * how cases c={2,3} are treated. 984df0232feSRichard Henderson */ 985b2167459SRichard Henderson 986a751eb31SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, TCGv_reg res) 987b2167459SRichard Henderson { 988a751eb31SRichard Henderson bool d = false; 989a751eb31SRichard Henderson 990df0232feSRichard Henderson switch (cf) { 991df0232feSRichard Henderson case 0: /* never */ 992df0232feSRichard Henderson case 9: /* undef, C */ 993df0232feSRichard Henderson case 11: /* undef, C & !Z */ 994df0232feSRichard Henderson case 12: /* undef, V */ 995df0232feSRichard Henderson return cond_make_f(); 996df0232feSRichard Henderson 997df0232feSRichard Henderson case 1: /* true */ 998df0232feSRichard Henderson case 8: /* undef, !C */ 999df0232feSRichard Henderson case 10: /* undef, !C | Z */ 1000df0232feSRichard Henderson case 13: /* undef, !V */ 1001df0232feSRichard Henderson return cond_make_t(); 1002df0232feSRichard Henderson 1003df0232feSRichard Henderson case 2: /* == */ 1004df0232feSRichard Henderson return cond_make_0(TCG_COND_EQ, res); 1005df0232feSRichard Henderson case 3: /* <> */ 1006df0232feSRichard Henderson return cond_make_0(TCG_COND_NE, res); 1007df0232feSRichard Henderson case 4: /* < */ 1008df0232feSRichard Henderson return cond_make_0(TCG_COND_LT, res); 1009df0232feSRichard Henderson case 5: /* >= */ 1010df0232feSRichard Henderson return cond_make_0(TCG_COND_GE, res); 1011df0232feSRichard Henderson case 6: /* <= */ 1012df0232feSRichard Henderson return cond_make_0(TCG_COND_LE, res); 1013df0232feSRichard Henderson case 7: /* > */ 1014df0232feSRichard Henderson return cond_make_0(TCG_COND_GT, res); 1015df0232feSRichard Henderson 1016df0232feSRichard Henderson case 14: /* OD */ 1017df0232feSRichard Henderson case 15: /* EV */ 1018a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 1019df0232feSRichard Henderson 1020df0232feSRichard Henderson default: 1021df0232feSRichard Henderson g_assert_not_reached(); 1022b2167459SRichard Henderson } 1023b2167459SRichard Henderson } 1024b2167459SRichard Henderson 102598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 102698cd9ca7SRichard Henderson 1027a751eb31SRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, TCGv_reg res) 102898cd9ca7SRichard Henderson { 102998cd9ca7SRichard Henderson unsigned c, f; 103098cd9ca7SRichard Henderson 103198cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 103298cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 103398cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 103498cd9ca7SRichard Henderson c = orig & 3; 103598cd9ca7SRichard Henderson if (c == 3) { 103698cd9ca7SRichard Henderson c = 7; 103798cd9ca7SRichard Henderson } 103898cd9ca7SRichard Henderson f = (orig & 4) / 4; 103998cd9ca7SRichard Henderson 1040a751eb31SRichard Henderson return do_log_cond(ctx, c * 2 + f, res); 104198cd9ca7SRichard Henderson } 104298cd9ca7SRichard Henderson 1043b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1044b2167459SRichard Henderson 1045eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1046eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1047b2167459SRichard Henderson { 1048b2167459SRichard Henderson DisasCond cond; 1049eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1050b2167459SRichard Henderson 1051b2167459SRichard Henderson if (cf & 8) { 1052b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1053b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1054b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1055b2167459SRichard Henderson */ 1056b2167459SRichard Henderson cb = tcg_temp_new(); 1057b2167459SRichard Henderson tmp = tcg_temp_new(); 1058eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1059eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1060eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1061eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1062b2167459SRichard Henderson } 1063b2167459SRichard Henderson 1064b2167459SRichard Henderson switch (cf >> 1) { 1065b2167459SRichard Henderson case 0: /* never / TR */ 1066b2167459SRichard Henderson case 1: /* undefined */ 1067b2167459SRichard Henderson case 5: /* undefined */ 1068b2167459SRichard Henderson cond = cond_make_f(); 1069b2167459SRichard Henderson break; 1070b2167459SRichard Henderson 1071b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1072b2167459SRichard Henderson /* See hasless(v,1) from 1073b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1074b2167459SRichard Henderson */ 1075b2167459SRichard Henderson tmp = tcg_temp_new(); 1076eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1077eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1078eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1079b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1080b2167459SRichard Henderson break; 1081b2167459SRichard Henderson 1082b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1083b2167459SRichard Henderson tmp = tcg_temp_new(); 1084eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1085eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1086eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1087b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1088b2167459SRichard Henderson break; 1089b2167459SRichard Henderson 1090b2167459SRichard Henderson case 4: /* SDC / NDC */ 1091eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1092b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1093b2167459SRichard Henderson break; 1094b2167459SRichard Henderson 1095b2167459SRichard Henderson case 6: /* SBC / NBC */ 1096eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1097b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1098b2167459SRichard Henderson break; 1099b2167459SRichard Henderson 1100b2167459SRichard Henderson case 7: /* SHC / NHC */ 1101eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1102b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1103b2167459SRichard Henderson break; 1104b2167459SRichard Henderson 1105b2167459SRichard Henderson default: 1106b2167459SRichard Henderson g_assert_not_reached(); 1107b2167459SRichard Henderson } 1108b2167459SRichard Henderson if (cf & 1) { 1109b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1110b2167459SRichard Henderson } 1111b2167459SRichard Henderson 1112b2167459SRichard Henderson return cond; 1113b2167459SRichard Henderson } 1114b2167459SRichard Henderson 111572ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 111672ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 111772ca8753SRichard Henderson { 111872ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 111972ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 112072ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 112172ca8753SRichard Henderson return t; 112272ca8753SRichard Henderson } 112372ca8753SRichard Henderson return cb_msb; 112472ca8753SRichard Henderson } 112572ca8753SRichard Henderson 112672ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 112772ca8753SRichard Henderson { 112872ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 112972ca8753SRichard Henderson } 113072ca8753SRichard Henderson 1131b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1132eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1133eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1134b2167459SRichard Henderson { 1135e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1136eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1137b2167459SRichard Henderson 1138eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1139eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1140eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1141b2167459SRichard Henderson 1142b2167459SRichard Henderson return sv; 1143b2167459SRichard Henderson } 1144b2167459SRichard Henderson 1145b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1146eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1147eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1148b2167459SRichard Henderson { 1149e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1150eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1151b2167459SRichard Henderson 1152eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1153eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1154eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1155b2167459SRichard Henderson 1156b2167459SRichard Henderson return sv; 1157b2167459SRichard Henderson } 1158b2167459SRichard Henderson 115931234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1160eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1161eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1162b2167459SRichard Henderson { 1163bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1164b2167459SRichard Henderson unsigned c = cf >> 1; 1165b2167459SRichard Henderson DisasCond cond; 1166bdcccc17SRichard Henderson bool d = false; 1167b2167459SRichard Henderson 1168b2167459SRichard Henderson dest = tcg_temp_new(); 1169f764718dSRichard Henderson cb = NULL; 1170f764718dSRichard Henderson cb_msb = NULL; 1171bdcccc17SRichard Henderson cb_cond = NULL; 1172b2167459SRichard Henderson 1173b2167459SRichard Henderson if (shift) { 1174e12c6309SRichard Henderson tmp = tcg_temp_new(); 1175eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1176b2167459SRichard Henderson in1 = tmp; 1177b2167459SRichard Henderson } 1178b2167459SRichard Henderson 1179b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 118029dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1181e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1182bdcccc17SRichard Henderson cb = tcg_temp_new(); 1183bdcccc17SRichard Henderson 1184eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1185b2167459SRichard Henderson if (is_c) { 1186bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1187bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1188b2167459SRichard Henderson } 1189eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1190eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1191bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1192bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1193b2167459SRichard Henderson } 1194b2167459SRichard Henderson } else { 1195eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1196b2167459SRichard Henderson if (is_c) { 1197bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1198b2167459SRichard Henderson } 1199b2167459SRichard Henderson } 1200b2167459SRichard Henderson 1201b2167459SRichard Henderson /* Compute signed overflow if required. */ 1202f764718dSRichard Henderson sv = NULL; 1203b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1204b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1205b2167459SRichard Henderson if (is_tsv) { 1206b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1207ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1208b2167459SRichard Henderson } 1209b2167459SRichard Henderson } 1210b2167459SRichard Henderson 1211b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1212a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1213b2167459SRichard Henderson if (is_tc) { 1214b2167459SRichard Henderson tmp = tcg_temp_new(); 1215eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1216ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1217b2167459SRichard Henderson } 1218b2167459SRichard Henderson 1219b2167459SRichard Henderson /* Write back the result. */ 1220b2167459SRichard Henderson if (!is_l) { 1221b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1222b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1223b2167459SRichard Henderson } 1224b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1225b2167459SRichard Henderson 1226b2167459SRichard Henderson /* Install the new nullification. */ 1227b2167459SRichard Henderson cond_free(&ctx->null_cond); 1228b2167459SRichard Henderson ctx->null_cond = cond; 1229b2167459SRichard Henderson } 1230b2167459SRichard Henderson 12310c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12320c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12330c982a28SRichard Henderson { 12340c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12350c982a28SRichard Henderson 12360c982a28SRichard Henderson if (a->cf) { 12370c982a28SRichard Henderson nullify_over(ctx); 12380c982a28SRichard Henderson } 12390c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12400c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12410c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12420c982a28SRichard Henderson return nullify_end(ctx); 12430c982a28SRichard Henderson } 12440c982a28SRichard Henderson 12450588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12460588e061SRichard Henderson bool is_tsv, bool is_tc) 12470588e061SRichard Henderson { 12480588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12490588e061SRichard Henderson 12500588e061SRichard Henderson if (a->cf) { 12510588e061SRichard Henderson nullify_over(ctx); 12520588e061SRichard Henderson } 1253d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12540588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12550588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12560588e061SRichard Henderson return nullify_end(ctx); 12570588e061SRichard Henderson } 12580588e061SRichard Henderson 125931234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1260eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1261eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1262b2167459SRichard Henderson { 1263eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1264b2167459SRichard Henderson unsigned c = cf >> 1; 1265b2167459SRichard Henderson DisasCond cond; 1266bdcccc17SRichard Henderson bool d = false; 1267b2167459SRichard Henderson 1268b2167459SRichard Henderson dest = tcg_temp_new(); 1269b2167459SRichard Henderson cb = tcg_temp_new(); 1270b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1271b2167459SRichard Henderson 127229dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1273b2167459SRichard Henderson if (is_b) { 1274b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1275eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1276bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1277eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1278eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1279eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1280b2167459SRichard Henderson } else { 1281bdcccc17SRichard Henderson /* 1282bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1283bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1284bdcccc17SRichard Henderson */ 1285bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1286bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1287eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1288eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1289b2167459SRichard Henderson } 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson /* Compute signed overflow if required. */ 1292f764718dSRichard Henderson sv = NULL; 1293b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1294b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1295b2167459SRichard Henderson if (is_tsv) { 1296ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1297b2167459SRichard Henderson } 1298b2167459SRichard Henderson } 1299b2167459SRichard Henderson 1300b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1301b2167459SRichard Henderson if (!is_b) { 1302*4fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1303b2167459SRichard Henderson } else { 1304a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1305b2167459SRichard Henderson } 1306b2167459SRichard Henderson 1307b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1308b2167459SRichard Henderson if (is_tc) { 1309b2167459SRichard Henderson tmp = tcg_temp_new(); 1310eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1311ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1312b2167459SRichard Henderson } 1313b2167459SRichard Henderson 1314b2167459SRichard Henderson /* Write back the result. */ 1315b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1316b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1317b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1318b2167459SRichard Henderson 1319b2167459SRichard Henderson /* Install the new nullification. */ 1320b2167459SRichard Henderson cond_free(&ctx->null_cond); 1321b2167459SRichard Henderson ctx->null_cond = cond; 1322b2167459SRichard Henderson } 1323b2167459SRichard Henderson 13240c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 13250c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13260c982a28SRichard Henderson { 13270c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13280c982a28SRichard Henderson 13290c982a28SRichard Henderson if (a->cf) { 13300c982a28SRichard Henderson nullify_over(ctx); 13310c982a28SRichard Henderson } 13320c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13330c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13340c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13350c982a28SRichard Henderson return nullify_end(ctx); 13360c982a28SRichard Henderson } 13370c982a28SRichard Henderson 13380588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13390588e061SRichard Henderson { 13400588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13410588e061SRichard Henderson 13420588e061SRichard Henderson if (a->cf) { 13430588e061SRichard Henderson nullify_over(ctx); 13440588e061SRichard Henderson } 1345d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 13460588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13470588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13480588e061SRichard Henderson return nullify_end(ctx); 13490588e061SRichard Henderson } 13500588e061SRichard Henderson 135131234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1352eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1353b2167459SRichard Henderson { 1354eaa3783bSRichard Henderson TCGv_reg dest, sv; 1355b2167459SRichard Henderson DisasCond cond; 1356*4fe9533aSRichard Henderson bool d = false; 1357b2167459SRichard Henderson 1358b2167459SRichard Henderson dest = tcg_temp_new(); 1359eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1360b2167459SRichard Henderson 1361b2167459SRichard Henderson /* Compute signed overflow if required. */ 1362f764718dSRichard Henderson sv = NULL; 1363b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1364b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1365b2167459SRichard Henderson } 1366b2167459SRichard Henderson 1367b2167459SRichard Henderson /* Form the condition for the compare. */ 1368*4fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1369b2167459SRichard Henderson 1370b2167459SRichard Henderson /* Clear. */ 1371eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1372b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1373b2167459SRichard Henderson 1374b2167459SRichard Henderson /* Install the new nullification. */ 1375b2167459SRichard Henderson cond_free(&ctx->null_cond); 1376b2167459SRichard Henderson ctx->null_cond = cond; 1377b2167459SRichard Henderson } 1378b2167459SRichard Henderson 137931234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1380eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1381eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1382b2167459SRichard Henderson { 1383eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1384b2167459SRichard Henderson 1385b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1386b2167459SRichard Henderson fn(dest, in1, in2); 1387b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1388b2167459SRichard Henderson 1389b2167459SRichard Henderson /* Install the new nullification. */ 1390b2167459SRichard Henderson cond_free(&ctx->null_cond); 1391b2167459SRichard Henderson if (cf) { 1392a751eb31SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, dest); 1393b2167459SRichard Henderson } 1394b2167459SRichard Henderson } 1395b2167459SRichard Henderson 13960c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 13970c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 13980c982a28SRichard Henderson { 13990c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 14000c982a28SRichard Henderson 14010c982a28SRichard Henderson if (a->cf) { 14020c982a28SRichard Henderson nullify_over(ctx); 14030c982a28SRichard Henderson } 14040c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 14050c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 14060c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 14070c982a28SRichard Henderson return nullify_end(ctx); 14080c982a28SRichard Henderson } 14090c982a28SRichard Henderson 141031234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1411eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1412eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1413b2167459SRichard Henderson { 1414eaa3783bSRichard Henderson TCGv_reg dest; 1415b2167459SRichard Henderson DisasCond cond; 1416b2167459SRichard Henderson 1417b2167459SRichard Henderson if (cf == 0) { 1418b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1419b2167459SRichard Henderson fn(dest, in1, in2); 1420b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1421b2167459SRichard Henderson cond_free(&ctx->null_cond); 1422b2167459SRichard Henderson } else { 1423b2167459SRichard Henderson dest = tcg_temp_new(); 1424b2167459SRichard Henderson fn(dest, in1, in2); 1425b2167459SRichard Henderson 1426b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1427b2167459SRichard Henderson 1428b2167459SRichard Henderson if (is_tc) { 1429eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1430eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1431ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1432b2167459SRichard Henderson } 1433b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1434b2167459SRichard Henderson 1435b2167459SRichard Henderson cond_free(&ctx->null_cond); 1436b2167459SRichard Henderson ctx->null_cond = cond; 1437b2167459SRichard Henderson } 1438b2167459SRichard Henderson } 1439b2167459SRichard Henderson 144086f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14418d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14428d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14438d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14448d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 144586f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 144686f8d05fSRichard Henderson { 144786f8d05fSRichard Henderson TCGv_ptr ptr; 144886f8d05fSRichard Henderson TCGv_reg tmp; 144986f8d05fSRichard Henderson TCGv_i64 spc; 145086f8d05fSRichard Henderson 145186f8d05fSRichard Henderson if (sp != 0) { 14528d6ae7fbSRichard Henderson if (sp < 0) { 14538d6ae7fbSRichard Henderson sp = ~sp; 14548d6ae7fbSRichard Henderson } 1455a6779861SRichard Henderson spc = tcg_temp_new_tl(); 14568d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14578d6ae7fbSRichard Henderson return spc; 145886f8d05fSRichard Henderson } 1459494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1460494737b7SRichard Henderson return cpu_srH; 1461494737b7SRichard Henderson } 146286f8d05fSRichard Henderson 146386f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 146486f8d05fSRichard Henderson tmp = tcg_temp_new(); 1465a6779861SRichard Henderson spc = tcg_temp_new_tl(); 146686f8d05fSRichard Henderson 1467698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1468698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 146986f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 147086f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 147186f8d05fSRichard Henderson 1472ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 147386f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 147486f8d05fSRichard Henderson 147586f8d05fSRichard Henderson return spc; 147686f8d05fSRichard Henderson } 147786f8d05fSRichard Henderson #endif 147886f8d05fSRichard Henderson 147986f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 148086f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 148186f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 148286f8d05fSRichard Henderson { 148386f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 148486f8d05fSRichard Henderson TCGv_reg ofs; 1485698240d1SRichard Henderson TCGv_tl addr; 148686f8d05fSRichard Henderson 148786f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 148886f8d05fSRichard Henderson if (rx) { 1489e12c6309SRichard Henderson ofs = tcg_temp_new(); 149086f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 149186f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 149286f8d05fSRichard Henderson } else if (disp || modify) { 1493e12c6309SRichard Henderson ofs = tcg_temp_new(); 149486f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 149586f8d05fSRichard Henderson } else { 149686f8d05fSRichard Henderson ofs = base; 149786f8d05fSRichard Henderson } 149886f8d05fSRichard Henderson 149986f8d05fSRichard Henderson *pofs = ofs; 1500698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 150186f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1502698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1503698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 150486f8d05fSRichard Henderson if (!is_phys) { 150586f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 150686f8d05fSRichard Henderson } 150786f8d05fSRichard Henderson #endif 150886f8d05fSRichard Henderson } 150986f8d05fSRichard Henderson 151096d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 151196d6407fSRichard Henderson * < 0 for pre-modify, 151296d6407fSRichard Henderson * > 0 for post-modify, 151396d6407fSRichard Henderson * = 0 for no base register update. 151496d6407fSRichard Henderson */ 151596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1516eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 151896d6407fSRichard Henderson { 151986f8d05fSRichard Henderson TCGv_reg ofs; 152086f8d05fSRichard Henderson TCGv_tl addr; 152196d6407fSRichard Henderson 152296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 152396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 152496d6407fSRichard Henderson 152586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 152686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1527c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 152886f8d05fSRichard Henderson if (modify) { 152986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 153096d6407fSRichard Henderson } 153196d6407fSRichard Henderson } 153296d6407fSRichard Henderson 153396d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1534eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 153696d6407fSRichard Henderson { 153786f8d05fSRichard Henderson TCGv_reg ofs; 153886f8d05fSRichard Henderson TCGv_tl addr; 153996d6407fSRichard Henderson 154096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 154196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 154296d6407fSRichard Henderson 154386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 154486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1545217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 154686f8d05fSRichard Henderson if (modify) { 154786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 154896d6407fSRichard Henderson } 154996d6407fSRichard Henderson } 155096d6407fSRichard Henderson 155196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1552eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 155314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155496d6407fSRichard Henderson { 155586f8d05fSRichard Henderson TCGv_reg ofs; 155686f8d05fSRichard Henderson TCGv_tl addr; 155796d6407fSRichard Henderson 155896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 155996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156096d6407fSRichard Henderson 156186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1563217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 156486f8d05fSRichard Henderson if (modify) { 156586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 156696d6407fSRichard Henderson } 156796d6407fSRichard Henderson } 156896d6407fSRichard Henderson 156996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1570eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 157296d6407fSRichard Henderson { 157386f8d05fSRichard Henderson TCGv_reg ofs; 157486f8d05fSRichard Henderson TCGv_tl addr; 157596d6407fSRichard Henderson 157696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 157796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 157896d6407fSRichard Henderson 157986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 158086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1581217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 158286f8d05fSRichard Henderson if (modify) { 158386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 158496d6407fSRichard Henderson } 158596d6407fSRichard Henderson } 158696d6407fSRichard Henderson 1587eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1588eaa3783bSRichard Henderson #define do_load_reg do_load_64 1589eaa3783bSRichard Henderson #define do_store_reg do_store_64 159096d6407fSRichard Henderson #else 1591eaa3783bSRichard Henderson #define do_load_reg do_load_32 1592eaa3783bSRichard Henderson #define do_store_reg do_store_32 159396d6407fSRichard Henderson #endif 159496d6407fSRichard Henderson 15951cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1596eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159714776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 159896d6407fSRichard Henderson { 1599eaa3783bSRichard Henderson TCGv_reg dest; 160096d6407fSRichard Henderson 160196d6407fSRichard Henderson nullify_over(ctx); 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson if (modify == 0) { 160496d6407fSRichard Henderson /* No base register update. */ 160596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 160696d6407fSRichard Henderson } else { 160796d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1608e12c6309SRichard Henderson dest = tcg_temp_new(); 160996d6407fSRichard Henderson } 161086f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 161196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 161296d6407fSRichard Henderson 16131cd012a5SRichard Henderson return nullify_end(ctx); 161496d6407fSRichard Henderson } 161596d6407fSRichard Henderson 1616740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1617eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 161886f8d05fSRichard Henderson unsigned sp, int modify) 161996d6407fSRichard Henderson { 162096d6407fSRichard Henderson TCGv_i32 tmp; 162196d6407fSRichard Henderson 162296d6407fSRichard Henderson nullify_over(ctx); 162396d6407fSRichard Henderson 162496d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 162586f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 162696d6407fSRichard Henderson save_frw_i32(rt, tmp); 162796d6407fSRichard Henderson 162896d6407fSRichard Henderson if (rt == 0) { 1629ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 163096d6407fSRichard Henderson } 163196d6407fSRichard Henderson 1632740038d7SRichard Henderson return nullify_end(ctx); 163396d6407fSRichard Henderson } 163496d6407fSRichard Henderson 1635740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1636740038d7SRichard Henderson { 1637740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1638740038d7SRichard Henderson a->disp, a->sp, a->m); 1639740038d7SRichard Henderson } 1640740038d7SRichard Henderson 1641740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1642eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 164386f8d05fSRichard Henderson unsigned sp, int modify) 164496d6407fSRichard Henderson { 164596d6407fSRichard Henderson TCGv_i64 tmp; 164696d6407fSRichard Henderson 164796d6407fSRichard Henderson nullify_over(ctx); 164896d6407fSRichard Henderson 164996d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1650fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 165196d6407fSRichard Henderson save_frd(rt, tmp); 165296d6407fSRichard Henderson 165396d6407fSRichard Henderson if (rt == 0) { 1654ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 165596d6407fSRichard Henderson } 165696d6407fSRichard Henderson 1657740038d7SRichard Henderson return nullify_end(ctx); 1658740038d7SRichard Henderson } 1659740038d7SRichard Henderson 1660740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1661740038d7SRichard Henderson { 1662740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1663740038d7SRichard Henderson a->disp, a->sp, a->m); 166496d6407fSRichard Henderson } 166596d6407fSRichard Henderson 16661cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 166786f8d05fSRichard Henderson target_sreg disp, unsigned sp, 166814776ab5STony Nguyen int modify, MemOp mop) 166996d6407fSRichard Henderson { 167096d6407fSRichard Henderson nullify_over(ctx); 167186f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16721cd012a5SRichard Henderson return nullify_end(ctx); 167396d6407fSRichard Henderson } 167496d6407fSRichard Henderson 1675740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1676eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 167786f8d05fSRichard Henderson unsigned sp, int modify) 167896d6407fSRichard Henderson { 167996d6407fSRichard Henderson TCGv_i32 tmp; 168096d6407fSRichard Henderson 168196d6407fSRichard Henderson nullify_over(ctx); 168296d6407fSRichard Henderson 168396d6407fSRichard Henderson tmp = load_frw_i32(rt); 168486f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 168596d6407fSRichard Henderson 1686740038d7SRichard Henderson return nullify_end(ctx); 168796d6407fSRichard Henderson } 168896d6407fSRichard Henderson 1689740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1690740038d7SRichard Henderson { 1691740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1692740038d7SRichard Henderson a->disp, a->sp, a->m); 1693740038d7SRichard Henderson } 1694740038d7SRichard Henderson 1695740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1696eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 169786f8d05fSRichard Henderson unsigned sp, int modify) 169896d6407fSRichard Henderson { 169996d6407fSRichard Henderson TCGv_i64 tmp; 170096d6407fSRichard Henderson 170196d6407fSRichard Henderson nullify_over(ctx); 170296d6407fSRichard Henderson 170396d6407fSRichard Henderson tmp = load_frd(rt); 1704fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 170596d6407fSRichard Henderson 1706740038d7SRichard Henderson return nullify_end(ctx); 1707740038d7SRichard Henderson } 1708740038d7SRichard Henderson 1709740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1710740038d7SRichard Henderson { 1711740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1712740038d7SRichard Henderson a->disp, a->sp, a->m); 171396d6407fSRichard Henderson } 171496d6407fSRichard Henderson 17151ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1716ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1717ebe9383cSRichard Henderson { 1718ebe9383cSRichard Henderson TCGv_i32 tmp; 1719ebe9383cSRichard Henderson 1720ebe9383cSRichard Henderson nullify_over(ctx); 1721ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1722ebe9383cSRichard Henderson 1723ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1724ebe9383cSRichard Henderson 1725ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17261ca74648SRichard Henderson return nullify_end(ctx); 1727ebe9383cSRichard Henderson } 1728ebe9383cSRichard Henderson 17291ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1730ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1731ebe9383cSRichard Henderson { 1732ebe9383cSRichard Henderson TCGv_i32 dst; 1733ebe9383cSRichard Henderson TCGv_i64 src; 1734ebe9383cSRichard Henderson 1735ebe9383cSRichard Henderson nullify_over(ctx); 1736ebe9383cSRichard Henderson src = load_frd(ra); 1737ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1738ebe9383cSRichard Henderson 1739ad75a51eSRichard Henderson func(dst, tcg_env, src); 1740ebe9383cSRichard Henderson 1741ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17421ca74648SRichard Henderson return nullify_end(ctx); 1743ebe9383cSRichard Henderson } 1744ebe9383cSRichard Henderson 17451ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1746ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1747ebe9383cSRichard Henderson { 1748ebe9383cSRichard Henderson TCGv_i64 tmp; 1749ebe9383cSRichard Henderson 1750ebe9383cSRichard Henderson nullify_over(ctx); 1751ebe9383cSRichard Henderson tmp = load_frd0(ra); 1752ebe9383cSRichard Henderson 1753ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1754ebe9383cSRichard Henderson 1755ebe9383cSRichard Henderson save_frd(rt, tmp); 17561ca74648SRichard Henderson return nullify_end(ctx); 1757ebe9383cSRichard Henderson } 1758ebe9383cSRichard Henderson 17591ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1760ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1761ebe9383cSRichard Henderson { 1762ebe9383cSRichard Henderson TCGv_i32 src; 1763ebe9383cSRichard Henderson TCGv_i64 dst; 1764ebe9383cSRichard Henderson 1765ebe9383cSRichard Henderson nullify_over(ctx); 1766ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1767ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1768ebe9383cSRichard Henderson 1769ad75a51eSRichard Henderson func(dst, tcg_env, src); 1770ebe9383cSRichard Henderson 1771ebe9383cSRichard Henderson save_frd(rt, dst); 17721ca74648SRichard Henderson return nullify_end(ctx); 1773ebe9383cSRichard Henderson } 1774ebe9383cSRichard Henderson 17751ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1776ebe9383cSRichard Henderson unsigned ra, unsigned rb, 177731234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1778ebe9383cSRichard Henderson { 1779ebe9383cSRichard Henderson TCGv_i32 a, b; 1780ebe9383cSRichard Henderson 1781ebe9383cSRichard Henderson nullify_over(ctx); 1782ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1783ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1784ebe9383cSRichard Henderson 1785ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1786ebe9383cSRichard Henderson 1787ebe9383cSRichard Henderson save_frw_i32(rt, a); 17881ca74648SRichard Henderson return nullify_end(ctx); 1789ebe9383cSRichard Henderson } 1790ebe9383cSRichard Henderson 17911ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1792ebe9383cSRichard Henderson unsigned ra, unsigned rb, 179331234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1794ebe9383cSRichard Henderson { 1795ebe9383cSRichard Henderson TCGv_i64 a, b; 1796ebe9383cSRichard Henderson 1797ebe9383cSRichard Henderson nullify_over(ctx); 1798ebe9383cSRichard Henderson a = load_frd0(ra); 1799ebe9383cSRichard Henderson b = load_frd0(rb); 1800ebe9383cSRichard Henderson 1801ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1802ebe9383cSRichard Henderson 1803ebe9383cSRichard Henderson save_frd(rt, a); 18041ca74648SRichard Henderson return nullify_end(ctx); 1805ebe9383cSRichard Henderson } 1806ebe9383cSRichard Henderson 180798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 180898cd9ca7SRichard Henderson have already had nullification handled. */ 180901afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 181098cd9ca7SRichard Henderson unsigned link, bool is_n) 181198cd9ca7SRichard Henderson { 181298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 181398cd9ca7SRichard Henderson if (link != 0) { 1814741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 181598cd9ca7SRichard Henderson } 181698cd9ca7SRichard Henderson ctx->iaoq_n = dest; 181798cd9ca7SRichard Henderson if (is_n) { 181898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 181998cd9ca7SRichard Henderson } 182098cd9ca7SRichard Henderson } else { 182198cd9ca7SRichard Henderson nullify_over(ctx); 182298cd9ca7SRichard Henderson 182398cd9ca7SRichard Henderson if (link != 0) { 1824741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182598cd9ca7SRichard Henderson } 182698cd9ca7SRichard Henderson 182798cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 182898cd9ca7SRichard Henderson nullify_set(ctx, 0); 182998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 183098cd9ca7SRichard Henderson } else { 183198cd9ca7SRichard Henderson nullify_set(ctx, is_n); 183298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 183398cd9ca7SRichard Henderson } 183498cd9ca7SRichard Henderson 183531234768SRichard Henderson nullify_end(ctx); 183698cd9ca7SRichard Henderson 183798cd9ca7SRichard Henderson nullify_set(ctx, 0); 183898cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 183931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 184098cd9ca7SRichard Henderson } 184101afb7beSRichard Henderson return true; 184298cd9ca7SRichard Henderson } 184398cd9ca7SRichard Henderson 184498cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 184598cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 184601afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 184798cd9ca7SRichard Henderson DisasCond *cond) 184898cd9ca7SRichard Henderson { 1849eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 185098cd9ca7SRichard Henderson TCGLabel *taken = NULL; 185198cd9ca7SRichard Henderson TCGCond c = cond->c; 185298cd9ca7SRichard Henderson bool n; 185398cd9ca7SRichard Henderson 185498cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 185598cd9ca7SRichard Henderson 185698cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 185798cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 185801afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 185998cd9ca7SRichard Henderson } 186098cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 186101afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 186298cd9ca7SRichard Henderson } 186398cd9ca7SRichard Henderson 186498cd9ca7SRichard Henderson taken = gen_new_label(); 1865eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 186698cd9ca7SRichard Henderson cond_free(cond); 186798cd9ca7SRichard Henderson 186898cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 186998cd9ca7SRichard Henderson n = is_n && disp < 0; 187098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 187198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1872a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 187398cd9ca7SRichard Henderson } else { 187498cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 187598cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 187698cd9ca7SRichard Henderson ctx->null_lab = NULL; 187798cd9ca7SRichard Henderson } 187898cd9ca7SRichard Henderson nullify_set(ctx, n); 1879c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1880c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1881c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1882c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1883c301f34eSRichard Henderson } 1884a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 188598cd9ca7SRichard Henderson } 188698cd9ca7SRichard Henderson 188798cd9ca7SRichard Henderson gen_set_label(taken); 188898cd9ca7SRichard Henderson 188998cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 189098cd9ca7SRichard Henderson n = is_n && disp >= 0; 189198cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 189298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1893a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 189498cd9ca7SRichard Henderson } else { 189598cd9ca7SRichard Henderson nullify_set(ctx, n); 1896a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 189798cd9ca7SRichard Henderson } 189898cd9ca7SRichard Henderson 189998cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 190098cd9ca7SRichard Henderson if (ctx->null_lab) { 190198cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190298cd9ca7SRichard Henderson ctx->null_lab = NULL; 190331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 190498cd9ca7SRichard Henderson } else { 190531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 190698cd9ca7SRichard Henderson } 190701afb7beSRichard Henderson return true; 190898cd9ca7SRichard Henderson } 190998cd9ca7SRichard Henderson 191098cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 191198cd9ca7SRichard Henderson nullification of the branch itself. */ 191201afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 191398cd9ca7SRichard Henderson unsigned link, bool is_n) 191498cd9ca7SRichard Henderson { 1915eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 191698cd9ca7SRichard Henderson TCGCond c; 191798cd9ca7SRichard Henderson 191898cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 191998cd9ca7SRichard Henderson 192098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 192198cd9ca7SRichard Henderson if (link != 0) { 1922741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 192398cd9ca7SRichard Henderson } 1924e12c6309SRichard Henderson next = tcg_temp_new(); 1925eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 192698cd9ca7SRichard Henderson if (is_n) { 1927c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1928a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1929a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1930a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1931c301f34eSRichard Henderson nullify_set(ctx, 0); 193231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 193301afb7beSRichard Henderson return true; 1934c301f34eSRichard Henderson } 193598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 193698cd9ca7SRichard Henderson } 1937c301f34eSRichard Henderson ctx->iaoq_n = -1; 1938c301f34eSRichard Henderson ctx->iaoq_n_var = next; 193998cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 194098cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 194198cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19424137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 194398cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 194498cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 194598cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 194698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 194798cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 194898cd9ca7SRichard Henderson 194998cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 195098cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 195198cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1952a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1953a0180973SRichard Henderson next = tcg_temp_new(); 1954a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 1955a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 195698cd9ca7SRichard Henderson 195798cd9ca7SRichard Henderson nullify_over(ctx); 195898cd9ca7SRichard Henderson if (link != 0) { 19599a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 196098cd9ca7SRichard Henderson } 19617f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 196201afb7beSRichard Henderson return nullify_end(ctx); 196398cd9ca7SRichard Henderson } else { 196498cd9ca7SRichard Henderson c = ctx->null_cond.c; 196598cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 196698cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 196798cd9ca7SRichard Henderson 196898cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1969e12c6309SRichard Henderson next = tcg_temp_new(); 197098cd9ca7SRichard Henderson 1971741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1972eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 197398cd9ca7SRichard Henderson ctx->iaoq_n = -1; 197498cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 197598cd9ca7SRichard Henderson 197698cd9ca7SRichard Henderson if (link != 0) { 1977eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 197898cd9ca7SRichard Henderson } 197998cd9ca7SRichard Henderson 198098cd9ca7SRichard Henderson if (is_n) { 198198cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 198298cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 198398cd9ca7SRichard Henderson to the branch. */ 1984eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 198598cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 198698cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 198798cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 198898cd9ca7SRichard Henderson } else { 198998cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 199098cd9ca7SRichard Henderson } 199198cd9ca7SRichard Henderson } 199201afb7beSRichard Henderson return true; 199398cd9ca7SRichard Henderson } 199498cd9ca7SRichard Henderson 1995660eefe1SRichard Henderson /* Implement 1996660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1997660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1998660eefe1SRichard Henderson * else 1999660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 2000660eefe1SRichard Henderson * which keeps the privilege level from being increased. 2001660eefe1SRichard Henderson */ 2002660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2003660eefe1SRichard Henderson { 2004660eefe1SRichard Henderson TCGv_reg dest; 2005660eefe1SRichard Henderson switch (ctx->privilege) { 2006660eefe1SRichard Henderson case 0: 2007660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2008660eefe1SRichard Henderson return offset; 2009660eefe1SRichard Henderson case 3: 2010993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2011e12c6309SRichard Henderson dest = tcg_temp_new(); 2012660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2013660eefe1SRichard Henderson break; 2014660eefe1SRichard Henderson default: 2015e12c6309SRichard Henderson dest = tcg_temp_new(); 2016660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2017660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2018660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2019660eefe1SRichard Henderson break; 2020660eefe1SRichard Henderson } 2021660eefe1SRichard Henderson return dest; 2022660eefe1SRichard Henderson } 2023660eefe1SRichard Henderson 2024ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20257ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20267ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20277ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20287ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20297ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20307ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20317ad439dfSRichard Henderson aforementioned BE. */ 203231234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20337ad439dfSRichard Henderson { 2034a0180973SRichard Henderson TCGv_reg tmp; 2035a0180973SRichard Henderson 20367ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20377ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20388b81968cSMichael Tokarev next insn within the privileged page. */ 20397ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20407ad439dfSRichard Henderson case TCG_COND_NEVER: 20417ad439dfSRichard Henderson break; 20427ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2043eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20447ad439dfSRichard Henderson goto do_sigill; 20457ad439dfSRichard Henderson default: 20467ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20477ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20487ad439dfSRichard Henderson g_assert_not_reached(); 20497ad439dfSRichard Henderson } 20507ad439dfSRichard Henderson 20517ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20527ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20537ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20547ad439dfSRichard Henderson under such conditions. */ 20557ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20567ad439dfSRichard Henderson goto do_sigill; 20577ad439dfSRichard Henderson } 20587ad439dfSRichard Henderson 2059ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20607ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20612986721dSRichard Henderson gen_excp_1(EXCP_IMP); 206231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206331234768SRichard Henderson break; 20647ad439dfSRichard Henderson 20657ad439dfSRichard Henderson case 0xb0: /* LWS */ 20667ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 206731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206831234768SRichard Henderson break; 20697ad439dfSRichard Henderson 20707ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2071ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2072a0180973SRichard Henderson tmp = tcg_temp_new(); 2073a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2074a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2075a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2076a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 207731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 207831234768SRichard Henderson break; 20797ad439dfSRichard Henderson 20807ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20817ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 208231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 208331234768SRichard Henderson break; 20847ad439dfSRichard Henderson 20857ad439dfSRichard Henderson default: 20867ad439dfSRichard Henderson do_sigill: 20872986721dSRichard Henderson gen_excp_1(EXCP_ILL); 208831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 208931234768SRichard Henderson break; 20907ad439dfSRichard Henderson } 20917ad439dfSRichard Henderson } 2092ba1d0b44SRichard Henderson #endif 20937ad439dfSRichard Henderson 2094deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2095b2167459SRichard Henderson { 2096b2167459SRichard Henderson cond_free(&ctx->null_cond); 209731234768SRichard Henderson return true; 2098b2167459SRichard Henderson } 2099b2167459SRichard Henderson 210040f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 210198a9cb79SRichard Henderson { 210231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 210398a9cb79SRichard Henderson } 210498a9cb79SRichard Henderson 2105e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 210698a9cb79SRichard Henderson { 210798a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 210898a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 210998a9cb79SRichard Henderson 211098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 211131234768SRichard Henderson return true; 211298a9cb79SRichard Henderson } 211398a9cb79SRichard Henderson 2114c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 211598a9cb79SRichard Henderson { 2116c603e14aSRichard Henderson unsigned rt = a->t; 2117eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2118eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 211998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 212098a9cb79SRichard Henderson 212198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212231234768SRichard Henderson return true; 212398a9cb79SRichard Henderson } 212498a9cb79SRichard Henderson 2125c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 212698a9cb79SRichard Henderson { 2127c603e14aSRichard Henderson unsigned rt = a->t; 2128c603e14aSRichard Henderson unsigned rs = a->sp; 212933423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 213033423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 213198a9cb79SRichard Henderson 213233423472SRichard Henderson load_spr(ctx, t0, rs); 213333423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 213433423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 213533423472SRichard Henderson 213633423472SRichard Henderson save_gpr(ctx, rt, t1); 213798a9cb79SRichard Henderson 213898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213931234768SRichard Henderson return true; 214098a9cb79SRichard Henderson } 214198a9cb79SRichard Henderson 2142c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 214398a9cb79SRichard Henderson { 2144c603e14aSRichard Henderson unsigned rt = a->t; 2145c603e14aSRichard Henderson unsigned ctl = a->r; 2146eaa3783bSRichard Henderson TCGv_reg tmp; 214798a9cb79SRichard Henderson 214898a9cb79SRichard Henderson switch (ctl) { 214935136a77SRichard Henderson case CR_SAR: 215098a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2151c603e14aSRichard Henderson if (a->e == 0) { 215298a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 215398a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2154eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 215598a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 215635136a77SRichard Henderson goto done; 215798a9cb79SRichard Henderson } 215898a9cb79SRichard Henderson #endif 215998a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 216035136a77SRichard Henderson goto done; 216135136a77SRichard Henderson case CR_IT: /* Interval Timer */ 216235136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 216335136a77SRichard Henderson nullify_over(ctx); 216498a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2165dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 216649c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 216731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 216849c29d6cSRichard Henderson } else { 216949c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 217049c29d6cSRichard Henderson } 217198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 217231234768SRichard Henderson return nullify_end(ctx); 217398a9cb79SRichard Henderson case 26: 217498a9cb79SRichard Henderson case 27: 217598a9cb79SRichard Henderson break; 217698a9cb79SRichard Henderson default: 217798a9cb79SRichard Henderson /* All other control registers are privileged. */ 217835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 217935136a77SRichard Henderson break; 218098a9cb79SRichard Henderson } 218198a9cb79SRichard Henderson 2182e12c6309SRichard Henderson tmp = tcg_temp_new(); 2183ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 218435136a77SRichard Henderson save_gpr(ctx, rt, tmp); 218535136a77SRichard Henderson 218635136a77SRichard Henderson done: 218798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218831234768SRichard Henderson return true; 218998a9cb79SRichard Henderson } 219098a9cb79SRichard Henderson 2191c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 219233423472SRichard Henderson { 2193c603e14aSRichard Henderson unsigned rr = a->r; 2194c603e14aSRichard Henderson unsigned rs = a->sp; 219533423472SRichard Henderson TCGv_i64 t64; 219633423472SRichard Henderson 219733423472SRichard Henderson if (rs >= 5) { 219833423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 219933423472SRichard Henderson } 220033423472SRichard Henderson nullify_over(ctx); 220133423472SRichard Henderson 220233423472SRichard Henderson t64 = tcg_temp_new_i64(); 220333423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 220433423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 220533423472SRichard Henderson 220633423472SRichard Henderson if (rs >= 4) { 2207ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2208494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 220933423472SRichard Henderson } else { 221033423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 221133423472SRichard Henderson } 221233423472SRichard Henderson 221331234768SRichard Henderson return nullify_end(ctx); 221433423472SRichard Henderson } 221533423472SRichard Henderson 2216c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 221798a9cb79SRichard Henderson { 2218c603e14aSRichard Henderson unsigned ctl = a->t; 22194845f015SSven Schnelle TCGv_reg reg; 2220eaa3783bSRichard Henderson TCGv_reg tmp; 222198a9cb79SRichard Henderson 222235136a77SRichard Henderson if (ctl == CR_SAR) { 22234845f015SSven Schnelle reg = load_gpr(ctx, a->r); 222498a9cb79SRichard Henderson tmp = tcg_temp_new(); 2225f3618f59SHelge Deller tcg_gen_andi_reg(tmp, reg, ctx->is_pa20 ? 63 : 31); 222698a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 222798a9cb79SRichard Henderson 222898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 222931234768SRichard Henderson return true; 223098a9cb79SRichard Henderson } 223198a9cb79SRichard Henderson 223235136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 223335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 223435136a77SRichard Henderson 2235c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 223635136a77SRichard Henderson nullify_over(ctx); 22374845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22384845f015SSven Schnelle 223935136a77SRichard Henderson switch (ctl) { 224035136a77SRichard Henderson case CR_IT: 2241ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 224235136a77SRichard Henderson break; 22434f5f2548SRichard Henderson case CR_EIRR: 2244ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22454f5f2548SRichard Henderson break; 22464f5f2548SRichard Henderson case CR_EIEM: 2247ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 224831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22494f5f2548SRichard Henderson break; 22504f5f2548SRichard Henderson 225135136a77SRichard Henderson case CR_IIASQ: 225235136a77SRichard Henderson case CR_IIAOQ: 225335136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 225435136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2255e12c6309SRichard Henderson tmp = tcg_temp_new(); 2256ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 225735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2258ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2259ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 226035136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 226135136a77SRichard Henderson break; 226235136a77SRichard Henderson 2263d5de20bdSSven Schnelle case CR_PID1: 2264d5de20bdSSven Schnelle case CR_PID2: 2265d5de20bdSSven Schnelle case CR_PID3: 2266d5de20bdSSven Schnelle case CR_PID4: 2267ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2268d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2269ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2270d5de20bdSSven Schnelle #endif 2271d5de20bdSSven Schnelle break; 2272d5de20bdSSven Schnelle 227335136a77SRichard Henderson default: 2274ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 227535136a77SRichard Henderson break; 227635136a77SRichard Henderson } 227731234768SRichard Henderson return nullify_end(ctx); 22784f5f2548SRichard Henderson #endif 227935136a77SRichard Henderson } 228035136a77SRichard Henderson 2281c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 228298a9cb79SRichard Henderson { 2283eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 228498a9cb79SRichard Henderson 2285c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2286f3618f59SHelge Deller tcg_gen_andi_reg(tmp, tmp, ctx->is_pa20 ? 63 : 31); 228798a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 228898a9cb79SRichard Henderson 228998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 229031234768SRichard Henderson return true; 229198a9cb79SRichard Henderson } 229298a9cb79SRichard Henderson 2293e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 229498a9cb79SRichard Henderson { 2295e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 229698a9cb79SRichard Henderson 22972330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22982330504cSHelge Deller /* We don't implement space registers in user mode. */ 2299eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 23002330504cSHelge Deller #else 23012330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 23022330504cSHelge Deller 2303e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 23042330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 23052330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 23062330504cSHelge Deller #endif 2307e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 230898a9cb79SRichard Henderson 230998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 231031234768SRichard Henderson return true; 231198a9cb79SRichard Henderson } 231298a9cb79SRichard Henderson 2313e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2314e36f27efSRichard Henderson { 2315e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2316e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2317e1b5a5edSRichard Henderson TCGv_reg tmp; 2318e1b5a5edSRichard Henderson 2319e1b5a5edSRichard Henderson nullify_over(ctx); 2320e1b5a5edSRichard Henderson 2321e12c6309SRichard Henderson tmp = tcg_temp_new(); 2322ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2323e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2324ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2325e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2326e1b5a5edSRichard Henderson 2327e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 232831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232931234768SRichard Henderson return nullify_end(ctx); 2330e36f27efSRichard Henderson #endif 2331e1b5a5edSRichard Henderson } 2332e1b5a5edSRichard Henderson 2333e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2334e1b5a5edSRichard Henderson { 2335e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2336e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2337e1b5a5edSRichard Henderson TCGv_reg tmp; 2338e1b5a5edSRichard Henderson 2339e1b5a5edSRichard Henderson nullify_over(ctx); 2340e1b5a5edSRichard Henderson 2341e12c6309SRichard Henderson tmp = tcg_temp_new(); 2342ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2343e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2344ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2345e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2346e1b5a5edSRichard Henderson 2347e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 234831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234931234768SRichard Henderson return nullify_end(ctx); 2350e36f27efSRichard Henderson #endif 2351e1b5a5edSRichard Henderson } 2352e1b5a5edSRichard Henderson 2353c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2354e1b5a5edSRichard Henderson { 2355e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2356c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2357c603e14aSRichard Henderson TCGv_reg tmp, reg; 2358e1b5a5edSRichard Henderson nullify_over(ctx); 2359e1b5a5edSRichard Henderson 2360c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2361e12c6309SRichard Henderson tmp = tcg_temp_new(); 2362ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2363e1b5a5edSRichard Henderson 2364e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 236531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 236631234768SRichard Henderson return nullify_end(ctx); 2367c603e14aSRichard Henderson #endif 2368e1b5a5edSRichard Henderson } 2369f49b3537SRichard Henderson 2370e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2371f49b3537SRichard Henderson { 2372f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2373e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2374f49b3537SRichard Henderson nullify_over(ctx); 2375f49b3537SRichard Henderson 2376e36f27efSRichard Henderson if (rfi_r) { 2377ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2378f49b3537SRichard Henderson } else { 2379ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2380f49b3537SRichard Henderson } 238131234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 238207ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 238331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2384f49b3537SRichard Henderson 238531234768SRichard Henderson return nullify_end(ctx); 2386e36f27efSRichard Henderson #endif 2387f49b3537SRichard Henderson } 23886210db05SHelge Deller 2389e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2390e36f27efSRichard Henderson { 2391e36f27efSRichard Henderson return do_rfi(ctx, false); 2392e36f27efSRichard Henderson } 2393e36f27efSRichard Henderson 2394e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2395e36f27efSRichard Henderson { 2396e36f27efSRichard Henderson return do_rfi(ctx, true); 2397e36f27efSRichard Henderson } 2398e36f27efSRichard Henderson 239996927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 24006210db05SHelge Deller { 24016210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 240296927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24036210db05SHelge Deller nullify_over(ctx); 2404ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 240531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 240631234768SRichard Henderson return nullify_end(ctx); 240796927adbSRichard Henderson #endif 24086210db05SHelge Deller } 240996927adbSRichard Henderson 241096927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 241196927adbSRichard Henderson { 241296927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 241396927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 241496927adbSRichard Henderson nullify_over(ctx); 2415ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 241696927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 241796927adbSRichard Henderson return nullify_end(ctx); 241896927adbSRichard Henderson #endif 241996927adbSRichard Henderson } 2420e1b5a5edSRichard Henderson 24214a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 24224a4554c6SHelge Deller { 24234a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24244a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 24254a4554c6SHelge Deller nullify_over(ctx); 2426ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 24274a4554c6SHelge Deller return nullify_end(ctx); 24284a4554c6SHelge Deller #endif 24294a4554c6SHelge Deller } 24304a4554c6SHelge Deller 2431deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 243298a9cb79SRichard Henderson { 2433deee69a1SRichard Henderson if (a->m) { 2434deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2435deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2436deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 243798a9cb79SRichard Henderson 243898a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2439eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2440deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2441deee69a1SRichard Henderson } 244298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 244331234768SRichard Henderson return true; 244498a9cb79SRichard Henderson } 244598a9cb79SRichard Henderson 2446deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 244798a9cb79SRichard Henderson { 244886f8d05fSRichard Henderson TCGv_reg dest, ofs; 2449eed14219SRichard Henderson TCGv_i32 level, want; 245086f8d05fSRichard Henderson TCGv_tl addr; 245198a9cb79SRichard Henderson 245298a9cb79SRichard Henderson nullify_over(ctx); 245398a9cb79SRichard Henderson 2454deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2455deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2456eed14219SRichard Henderson 2457deee69a1SRichard Henderson if (a->imm) { 245829dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 245998a9cb79SRichard Henderson } else { 2460eed14219SRichard Henderson level = tcg_temp_new_i32(); 2461deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2462eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 246398a9cb79SRichard Henderson } 246429dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2465eed14219SRichard Henderson 2466ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2467eed14219SRichard Henderson 2468deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 246931234768SRichard Henderson return nullify_end(ctx); 247098a9cb79SRichard Henderson } 247198a9cb79SRichard Henderson 2472deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24738d6ae7fbSRichard Henderson { 2474deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2475deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 24768d6ae7fbSRichard Henderson TCGv_tl addr; 24778d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 24788d6ae7fbSRichard Henderson 24798d6ae7fbSRichard Henderson nullify_over(ctx); 24808d6ae7fbSRichard Henderson 2481deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2482deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2483deee69a1SRichard Henderson if (a->addr) { 2484ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 24858d6ae7fbSRichard Henderson } else { 2486ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 24878d6ae7fbSRichard Henderson } 24888d6ae7fbSRichard Henderson 248932dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 249032dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 249131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 249231234768SRichard Henderson } 249331234768SRichard Henderson return nullify_end(ctx); 2494deee69a1SRichard Henderson #endif 24958d6ae7fbSRichard Henderson } 249663300a00SRichard Henderson 2497deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 249863300a00SRichard Henderson { 2499deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2500deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 250163300a00SRichard Henderson TCGv_tl addr; 250263300a00SRichard Henderson TCGv_reg ofs; 250363300a00SRichard Henderson 250463300a00SRichard Henderson nullify_over(ctx); 250563300a00SRichard Henderson 2506deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2507deee69a1SRichard Henderson if (a->m) { 2508deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 250963300a00SRichard Henderson } 2510deee69a1SRichard Henderson if (a->local) { 2511ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 251263300a00SRichard Henderson } else { 2513ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 251463300a00SRichard Henderson } 251563300a00SRichard Henderson 251663300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 251732dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 251831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 251931234768SRichard Henderson } 252031234768SRichard Henderson return nullify_end(ctx); 2521deee69a1SRichard Henderson #endif 252263300a00SRichard Henderson } 25232dfcca9fSRichard Henderson 25246797c315SNick Hudson /* 25256797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25266797c315SNick Hudson * See 25276797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25286797c315SNick Hudson * page 13-9 (195/206) 25296797c315SNick Hudson */ 25306797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25316797c315SNick Hudson { 25326797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25336797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25346797c315SNick Hudson TCGv_tl addr, atl, stl; 25356797c315SNick Hudson TCGv_reg reg; 25366797c315SNick Hudson 25376797c315SNick Hudson nullify_over(ctx); 25386797c315SNick Hudson 25396797c315SNick Hudson /* 25406797c315SNick Hudson * FIXME: 25416797c315SNick Hudson * if (not (pcxl or pcxl2)) 25426797c315SNick Hudson * return gen_illegal(ctx); 25436797c315SNick Hudson * 25446797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25456797c315SNick Hudson */ 25466797c315SNick Hudson 25476797c315SNick Hudson atl = tcg_temp_new_tl(); 25486797c315SNick Hudson stl = tcg_temp_new_tl(); 25496797c315SNick Hudson addr = tcg_temp_new_tl(); 25506797c315SNick Hudson 2551ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25526797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25536797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2554ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25556797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25566797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25576797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25586797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25596797c315SNick Hudson 25606797c315SNick Hudson reg = load_gpr(ctx, a->r); 25616797c315SNick Hudson if (a->addr) { 2562ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25636797c315SNick Hudson } else { 2564ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25656797c315SNick Hudson } 25666797c315SNick Hudson 25676797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25686797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25696797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25706797c315SNick Hudson } 25716797c315SNick Hudson return nullify_end(ctx); 25726797c315SNick Hudson #endif 25736797c315SNick Hudson } 25746797c315SNick Hudson 2575deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 25762dfcca9fSRichard Henderson { 2577deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2578deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25792dfcca9fSRichard Henderson TCGv_tl vaddr; 25802dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 25812dfcca9fSRichard Henderson 25822dfcca9fSRichard Henderson nullify_over(ctx); 25832dfcca9fSRichard Henderson 2584deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 25852dfcca9fSRichard Henderson 25862dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2587ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 25882dfcca9fSRichard Henderson 25892dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2590deee69a1SRichard Henderson if (a->m) { 2591deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 25922dfcca9fSRichard Henderson } 2593deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 25942dfcca9fSRichard Henderson 259531234768SRichard Henderson return nullify_end(ctx); 2596deee69a1SRichard Henderson #endif 25972dfcca9fSRichard Henderson } 259843a97b81SRichard Henderson 2599deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 260043a97b81SRichard Henderson { 260143a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 260243a97b81SRichard Henderson 260343a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 260443a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 260543a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 260643a97b81SRichard Henderson since the entire address space is coherent. */ 260729dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 260843a97b81SRichard Henderson 260931234768SRichard Henderson cond_free(&ctx->null_cond); 261031234768SRichard Henderson return true; 261143a97b81SRichard Henderson } 261298a9cb79SRichard Henderson 26130c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2614b2167459SRichard Henderson { 26150c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2616b2167459SRichard Henderson } 2617b2167459SRichard Henderson 26180c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2619b2167459SRichard Henderson { 26200c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2621b2167459SRichard Henderson } 2622b2167459SRichard Henderson 26230c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2624b2167459SRichard Henderson { 26250c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2626b2167459SRichard Henderson } 2627b2167459SRichard Henderson 26280c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2629b2167459SRichard Henderson { 26300c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26310c982a28SRichard Henderson } 2632b2167459SRichard Henderson 26330c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 26340c982a28SRichard Henderson { 26350c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26360c982a28SRichard Henderson } 26370c982a28SRichard Henderson 26380c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 26390c982a28SRichard Henderson { 26400c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26410c982a28SRichard Henderson } 26420c982a28SRichard Henderson 26430c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 26440c982a28SRichard Henderson { 26450c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26460c982a28SRichard Henderson } 26470c982a28SRichard Henderson 26480c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26490c982a28SRichard Henderson { 26500c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26510c982a28SRichard Henderson } 26520c982a28SRichard Henderson 26530c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26540c982a28SRichard Henderson { 26550c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26560c982a28SRichard Henderson } 26570c982a28SRichard Henderson 26580c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26590c982a28SRichard Henderson { 26600c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26610c982a28SRichard Henderson } 26620c982a28SRichard Henderson 26630c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26640c982a28SRichard Henderson { 26650c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26660c982a28SRichard Henderson } 26670c982a28SRichard Henderson 26680c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26690c982a28SRichard Henderson { 26700c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26710c982a28SRichard Henderson } 26720c982a28SRichard Henderson 26730c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 26740c982a28SRichard Henderson { 26750c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 26760c982a28SRichard Henderson } 26770c982a28SRichard Henderson 26780c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 26790c982a28SRichard Henderson { 26800c982a28SRichard Henderson if (a->cf == 0) { 26810c982a28SRichard Henderson unsigned r2 = a->r2; 26820c982a28SRichard Henderson unsigned r1 = a->r1; 26830c982a28SRichard Henderson unsigned rt = a->t; 26840c982a28SRichard Henderson 26857aee8189SRichard Henderson if (rt == 0) { /* NOP */ 26867aee8189SRichard Henderson cond_free(&ctx->null_cond); 26877aee8189SRichard Henderson return true; 26887aee8189SRichard Henderson } 26897aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2690b2167459SRichard Henderson if (r1 == 0) { 2691eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2692eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2693b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2694b2167459SRichard Henderson } else { 2695b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2696b2167459SRichard Henderson } 2697b2167459SRichard Henderson cond_free(&ctx->null_cond); 269831234768SRichard Henderson return true; 2699b2167459SRichard Henderson } 27007aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27017aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27027aee8189SRichard Henderson * 27037aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27047aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27057aee8189SRichard Henderson * currently implemented as idle. 27067aee8189SRichard Henderson */ 27077aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27087aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27097aee8189SRichard Henderson until the next timer interrupt. */ 27107aee8189SRichard Henderson nullify_over(ctx); 27117aee8189SRichard Henderson 27127aee8189SRichard Henderson /* Advance the instruction queue. */ 2713741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2714741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27157aee8189SRichard Henderson nullify_set(ctx, 0); 27167aee8189SRichard Henderson 27177aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2718ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 271929dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27207aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27217aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27227aee8189SRichard Henderson 27237aee8189SRichard Henderson return nullify_end(ctx); 27247aee8189SRichard Henderson } 27257aee8189SRichard Henderson #endif 27267aee8189SRichard Henderson } 27270c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 27287aee8189SRichard Henderson } 2729b2167459SRichard Henderson 27300c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2731b2167459SRichard Henderson { 27320c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 27330c982a28SRichard Henderson } 27340c982a28SRichard Henderson 27350c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 27360c982a28SRichard Henderson { 2737eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2738b2167459SRichard Henderson 27390c982a28SRichard Henderson if (a->cf) { 2740b2167459SRichard Henderson nullify_over(ctx); 2741b2167459SRichard Henderson } 27420c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27430c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27440c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 274531234768SRichard Henderson return nullify_end(ctx); 2746b2167459SRichard Henderson } 2747b2167459SRichard Henderson 27480c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2749b2167459SRichard Henderson { 2750eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2751b2167459SRichard Henderson 27520c982a28SRichard Henderson if (a->cf) { 2753b2167459SRichard Henderson nullify_over(ctx); 2754b2167459SRichard Henderson } 27550c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27560c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27570c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 275831234768SRichard Henderson return nullify_end(ctx); 2759b2167459SRichard Henderson } 2760b2167459SRichard Henderson 27610c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2762b2167459SRichard Henderson { 2763eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2764b2167459SRichard Henderson 27650c982a28SRichard Henderson if (a->cf) { 2766b2167459SRichard Henderson nullify_over(ctx); 2767b2167459SRichard Henderson } 27680c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27690c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2770e12c6309SRichard Henderson tmp = tcg_temp_new(); 2771eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 27720c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 277331234768SRichard Henderson return nullify_end(ctx); 2774b2167459SRichard Henderson } 2775b2167459SRichard Henderson 27760c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2777b2167459SRichard Henderson { 27780c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 27790c982a28SRichard Henderson } 27800c982a28SRichard Henderson 27810c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 27820c982a28SRichard Henderson { 27830c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 27840c982a28SRichard Henderson } 27850c982a28SRichard Henderson 27860c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 27870c982a28SRichard Henderson { 2788eaa3783bSRichard Henderson TCGv_reg tmp; 2789b2167459SRichard Henderson 2790b2167459SRichard Henderson nullify_over(ctx); 2791b2167459SRichard Henderson 2792e12c6309SRichard Henderson tmp = tcg_temp_new(); 2793eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2794b2167459SRichard Henderson if (!is_i) { 2795eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2796b2167459SRichard Henderson } 2797eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2798eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 279960e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2800eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 280131234768SRichard Henderson return nullify_end(ctx); 2802b2167459SRichard Henderson } 2803b2167459SRichard Henderson 28040c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2805b2167459SRichard Henderson { 28060c982a28SRichard Henderson return do_dcor(ctx, a, false); 28070c982a28SRichard Henderson } 28080c982a28SRichard Henderson 28090c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 28100c982a28SRichard Henderson { 28110c982a28SRichard Henderson return do_dcor(ctx, a, true); 28120c982a28SRichard Henderson } 28130c982a28SRichard Henderson 28140c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28150c982a28SRichard Henderson { 2816eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 281772ca8753SRichard Henderson TCGv_reg cout; 2818b2167459SRichard Henderson 2819b2167459SRichard Henderson nullify_over(ctx); 2820b2167459SRichard Henderson 28210c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28220c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2823b2167459SRichard Henderson 2824b2167459SRichard Henderson add1 = tcg_temp_new(); 2825b2167459SRichard Henderson add2 = tcg_temp_new(); 2826b2167459SRichard Henderson addc = tcg_temp_new(); 2827b2167459SRichard Henderson dest = tcg_temp_new(); 282829dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2829b2167459SRichard Henderson 2830b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2831eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 283272ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2833b2167459SRichard Henderson 283472ca8753SRichard Henderson /* 283572ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 283672ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 283772ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 283872ca8753SRichard Henderson * proper inputs to the addition without movcond. 283972ca8753SRichard Henderson */ 284072ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2841eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2842eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 284372ca8753SRichard Henderson 284472ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 284572ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2846b2167459SRichard Henderson 2847b2167459SRichard Henderson /* Write back the result register. */ 28480c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2849b2167459SRichard Henderson 2850b2167459SRichard Henderson /* Write back PSW[CB]. */ 2851eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2852eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2853b2167459SRichard Henderson 2854b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 285572ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 285672ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2857eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2858b2167459SRichard Henderson 2859b2167459SRichard Henderson /* Install the new nullification. */ 28600c982a28SRichard Henderson if (a->cf) { 2861eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2862b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2863b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2864b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2865b2167459SRichard Henderson } 2866a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2867b2167459SRichard Henderson } 2868b2167459SRichard Henderson 286931234768SRichard Henderson return nullify_end(ctx); 2870b2167459SRichard Henderson } 2871b2167459SRichard Henderson 28720588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2873b2167459SRichard Henderson { 28740588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 28750588e061SRichard Henderson } 28760588e061SRichard Henderson 28770588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 28780588e061SRichard Henderson { 28790588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 28800588e061SRichard Henderson } 28810588e061SRichard Henderson 28820588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 28830588e061SRichard Henderson { 28840588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 28850588e061SRichard Henderson } 28860588e061SRichard Henderson 28870588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 28880588e061SRichard Henderson { 28890588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 28900588e061SRichard Henderson } 28910588e061SRichard Henderson 28920588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 28930588e061SRichard Henderson { 28940588e061SRichard Henderson return do_sub_imm(ctx, a, false); 28950588e061SRichard Henderson } 28960588e061SRichard Henderson 28970588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 28980588e061SRichard Henderson { 28990588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29000588e061SRichard Henderson } 29010588e061SRichard Henderson 29020588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 29030588e061SRichard Henderson { 2904eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2905b2167459SRichard Henderson 29060588e061SRichard Henderson if (a->cf) { 2907b2167459SRichard Henderson nullify_over(ctx); 2908b2167459SRichard Henderson } 2909b2167459SRichard Henderson 2910d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 29110588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 29120588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2913b2167459SRichard Henderson 291431234768SRichard Henderson return nullify_end(ctx); 2915b2167459SRichard Henderson } 2916b2167459SRichard Henderson 29171cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 291896d6407fSRichard Henderson { 29190786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29200786a3b6SHelge Deller return gen_illegal(ctx); 29210786a3b6SHelge Deller } else { 29221cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 29231cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 292496d6407fSRichard Henderson } 29250786a3b6SHelge Deller } 292696d6407fSRichard Henderson 29271cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 292896d6407fSRichard Henderson { 29291cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 29300786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29310786a3b6SHelge Deller return gen_illegal(ctx); 29320786a3b6SHelge Deller } else { 29331cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 293496d6407fSRichard Henderson } 29350786a3b6SHelge Deller } 293696d6407fSRichard Henderson 29371cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 293896d6407fSRichard Henderson { 2939b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 294086f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 294186f8d05fSRichard Henderson TCGv_tl addr; 294296d6407fSRichard Henderson 294396d6407fSRichard Henderson nullify_over(ctx); 294496d6407fSRichard Henderson 29451cd012a5SRichard Henderson if (a->m) { 294686f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 294786f8d05fSRichard Henderson we see the result of the load. */ 2948e12c6309SRichard Henderson dest = tcg_temp_new(); 294996d6407fSRichard Henderson } else { 29501cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 295196d6407fSRichard Henderson } 295296d6407fSRichard Henderson 29531cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29541cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2955b1af755cSRichard Henderson 2956b1af755cSRichard Henderson /* 2957b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2958b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2959b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2960b1af755cSRichard Henderson * 2961b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2962b1af755cSRichard Henderson * with the ,co completer. 2963b1af755cSRichard Henderson */ 2964b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2965b1af755cSRichard Henderson 296629dd6f64SRichard Henderson zero = tcg_constant_reg(0); 296786f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2968b1af755cSRichard Henderson 29691cd012a5SRichard Henderson if (a->m) { 29701cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 297196d6407fSRichard Henderson } 29721cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 297396d6407fSRichard Henderson 297431234768SRichard Henderson return nullify_end(ctx); 297596d6407fSRichard Henderson } 297696d6407fSRichard Henderson 29771cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 297896d6407fSRichard Henderson { 297986f8d05fSRichard Henderson TCGv_reg ofs, val; 298086f8d05fSRichard Henderson TCGv_tl addr; 298196d6407fSRichard Henderson 298296d6407fSRichard Henderson nullify_over(ctx); 298396d6407fSRichard Henderson 29841cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 298586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 29861cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 29871cd012a5SRichard Henderson if (a->a) { 2988f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2989ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 2990f9f46db4SEmilio G. Cota } else { 2991ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 2992f9f46db4SEmilio G. Cota } 2993f9f46db4SEmilio G. Cota } else { 2994f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2995ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 299696d6407fSRichard Henderson } else { 2997ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 299896d6407fSRichard Henderson } 2999f9f46db4SEmilio G. Cota } 30001cd012a5SRichard Henderson if (a->m) { 300186f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 30021cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 300396d6407fSRichard Henderson } 300496d6407fSRichard Henderson 300531234768SRichard Henderson return nullify_end(ctx); 300696d6407fSRichard Henderson } 300796d6407fSRichard Henderson 30081cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3009d0a851ccSRichard Henderson { 3010d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3011d0a851ccSRichard Henderson 3012d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3013d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30141cd012a5SRichard Henderson trans_ld(ctx, a); 3015d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 301631234768SRichard Henderson return true; 3017d0a851ccSRichard Henderson } 3018d0a851ccSRichard Henderson 30191cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3020d0a851ccSRichard Henderson { 3021d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3022d0a851ccSRichard Henderson 3023d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3024d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30251cd012a5SRichard Henderson trans_st(ctx, a); 3026d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 302731234768SRichard Henderson return true; 3028d0a851ccSRichard Henderson } 302995412a61SRichard Henderson 30300588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3031b2167459SRichard Henderson { 30320588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3033b2167459SRichard Henderson 30340588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 30350588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3036b2167459SRichard Henderson cond_free(&ctx->null_cond); 303731234768SRichard Henderson return true; 3038b2167459SRichard Henderson } 3039b2167459SRichard Henderson 30400588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3041b2167459SRichard Henderson { 30420588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3043eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3044b2167459SRichard Henderson 30450588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3046b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3047b2167459SRichard Henderson cond_free(&ctx->null_cond); 304831234768SRichard Henderson return true; 3049b2167459SRichard Henderson } 3050b2167459SRichard Henderson 30510588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3052b2167459SRichard Henderson { 30530588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3054b2167459SRichard Henderson 3055b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3056b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30570588e061SRichard Henderson if (a->b == 0) { 30580588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3059b2167459SRichard Henderson } else { 30600588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3061b2167459SRichard Henderson } 30620588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3063b2167459SRichard Henderson cond_free(&ctx->null_cond); 306431234768SRichard Henderson return true; 3065b2167459SRichard Henderson } 3066b2167459SRichard Henderson 306701afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 306801afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 306998cd9ca7SRichard Henderson { 307001afb7beSRichard Henderson TCGv_reg dest, in2, sv; 307198cd9ca7SRichard Henderson DisasCond cond; 3072*4fe9533aSRichard Henderson bool d = false; 307398cd9ca7SRichard Henderson 307498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3075e12c6309SRichard Henderson dest = tcg_temp_new(); 307698cd9ca7SRichard Henderson 3077eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 307898cd9ca7SRichard Henderson 3079f764718dSRichard Henderson sv = NULL; 3080b47a4a02SSven Schnelle if (cond_need_sv(c)) { 308198cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 308298cd9ca7SRichard Henderson } 308398cd9ca7SRichard Henderson 3084*4fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 308501afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 308698cd9ca7SRichard Henderson } 308798cd9ca7SRichard Henderson 308801afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 308998cd9ca7SRichard Henderson { 309001afb7beSRichard Henderson nullify_over(ctx); 309101afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 309201afb7beSRichard Henderson } 309301afb7beSRichard Henderson 309401afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 309501afb7beSRichard Henderson { 309601afb7beSRichard Henderson nullify_over(ctx); 3097d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 309801afb7beSRichard Henderson } 309901afb7beSRichard Henderson 310001afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 310101afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 310201afb7beSRichard Henderson { 3103bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 310498cd9ca7SRichard Henderson DisasCond cond; 3105bdcccc17SRichard Henderson bool d = false; 310698cd9ca7SRichard Henderson 310798cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 310843675d20SSven Schnelle dest = tcg_temp_new(); 3109f764718dSRichard Henderson sv = NULL; 3110bdcccc17SRichard Henderson cb_cond = NULL; 311198cd9ca7SRichard Henderson 3112b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3113bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3114bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3115bdcccc17SRichard Henderson 3116eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3117eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3118bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3119bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3120bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3121b47a4a02SSven Schnelle } else { 3122eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3123b47a4a02SSven Schnelle } 3124b47a4a02SSven Schnelle if (cond_need_sv(c)) { 312598cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 312698cd9ca7SRichard Henderson } 312798cd9ca7SRichard Henderson 3128a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 312943675d20SSven Schnelle save_gpr(ctx, r, dest); 313001afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 313198cd9ca7SRichard Henderson } 313298cd9ca7SRichard Henderson 313301afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 313498cd9ca7SRichard Henderson { 313501afb7beSRichard Henderson nullify_over(ctx); 313601afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 313701afb7beSRichard Henderson } 313801afb7beSRichard Henderson 313901afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 314001afb7beSRichard Henderson { 314101afb7beSRichard Henderson nullify_over(ctx); 3142d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 314301afb7beSRichard Henderson } 314401afb7beSRichard Henderson 314501afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 314601afb7beSRichard Henderson { 3147eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 314898cd9ca7SRichard Henderson DisasCond cond; 31491e9ab9fbSRichard Henderson bool d = false; 315098cd9ca7SRichard Henderson 315198cd9ca7SRichard Henderson nullify_over(ctx); 315298cd9ca7SRichard Henderson 315398cd9ca7SRichard Henderson tmp = tcg_temp_new(); 315401afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31551e9ab9fbSRichard Henderson if (cond_need_ext(ctx, d)) { 31561e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 31571e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 31581e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 31591e9ab9fbSRichard Henderson } else { 3160eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 31611e9ab9fbSRichard Henderson } 316298cd9ca7SRichard Henderson 31631e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 316401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 316598cd9ca7SRichard Henderson } 316698cd9ca7SRichard Henderson 316701afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 316898cd9ca7SRichard Henderson { 316901afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 317001afb7beSRichard Henderson DisasCond cond; 31711e9ab9fbSRichard Henderson bool d = false; 31721e9ab9fbSRichard Henderson int p; 317301afb7beSRichard Henderson 317401afb7beSRichard Henderson nullify_over(ctx); 317501afb7beSRichard Henderson 317601afb7beSRichard Henderson tmp = tcg_temp_new(); 317701afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31781e9ab9fbSRichard Henderson p = a->p | (cond_need_ext(ctx, d) ? 32 : 0); 31791e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 318001afb7beSRichard Henderson 318101afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 318201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 318301afb7beSRichard Henderson } 318401afb7beSRichard Henderson 318501afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 318601afb7beSRichard Henderson { 3187eaa3783bSRichard Henderson TCGv_reg dest; 318898cd9ca7SRichard Henderson DisasCond cond; 318998cd9ca7SRichard Henderson 319098cd9ca7SRichard Henderson nullify_over(ctx); 319198cd9ca7SRichard Henderson 319201afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 319301afb7beSRichard Henderson if (a->r1 == 0) { 3194eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 319598cd9ca7SRichard Henderson } else { 319601afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 319798cd9ca7SRichard Henderson } 319898cd9ca7SRichard Henderson 3199a751eb31SRichard Henderson cond = do_sed_cond(ctx, a->c, dest); 320001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 320101afb7beSRichard Henderson } 320201afb7beSRichard Henderson 320301afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 320401afb7beSRichard Henderson { 320501afb7beSRichard Henderson TCGv_reg dest; 320601afb7beSRichard Henderson DisasCond cond; 320701afb7beSRichard Henderson 320801afb7beSRichard Henderson nullify_over(ctx); 320901afb7beSRichard Henderson 321001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 321101afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 321201afb7beSRichard Henderson 3213a751eb31SRichard Henderson cond = do_sed_cond(ctx, a->c, dest); 321401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 321598cd9ca7SRichard Henderson } 321698cd9ca7SRichard Henderson 321730878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 32180b1347d2SRichard Henderson { 3219eaa3783bSRichard Henderson TCGv_reg dest; 32200b1347d2SRichard Henderson 322130878590SRichard Henderson if (a->c) { 32220b1347d2SRichard Henderson nullify_over(ctx); 32230b1347d2SRichard Henderson } 32240b1347d2SRichard Henderson 322530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 322630878590SRichard Henderson if (a->r1 == 0) { 322730878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3228eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 322930878590SRichard Henderson } else if (a->r1 == a->r2) { 32300b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3231e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3232e1d635e8SRichard Henderson 323330878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3234e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3235e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3236eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32370b1347d2SRichard Henderson } else { 32380b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 32390b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 32400b1347d2SRichard Henderson 324130878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3242eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 32430b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3244eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 32450b1347d2SRichard Henderson } 324630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32470b1347d2SRichard Henderson 32480b1347d2SRichard Henderson /* Install the new nullification. */ 32490b1347d2SRichard Henderson cond_free(&ctx->null_cond); 325030878590SRichard Henderson if (a->c) { 3251a751eb31SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, dest); 32520b1347d2SRichard Henderson } 325331234768SRichard Henderson return nullify_end(ctx); 32540b1347d2SRichard Henderson } 32550b1347d2SRichard Henderson 325630878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 32570b1347d2SRichard Henderson { 325830878590SRichard Henderson unsigned sa = 31 - a->cpos; 3259eaa3783bSRichard Henderson TCGv_reg dest, t2; 32600b1347d2SRichard Henderson 326130878590SRichard Henderson if (a->c) { 32620b1347d2SRichard Henderson nullify_over(ctx); 32630b1347d2SRichard Henderson } 32640b1347d2SRichard Henderson 326530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 326630878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 326705bfd4dbSRichard Henderson if (a->r1 == 0) { 326805bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 326905bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 327005bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 327105bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 32720b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3273eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 32740b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3275eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32760b1347d2SRichard Henderson } else { 327705bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 327805bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 327905bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 328005bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 32810b1347d2SRichard Henderson } 328230878590SRichard Henderson save_gpr(ctx, a->t, dest); 32830b1347d2SRichard Henderson 32840b1347d2SRichard Henderson /* Install the new nullification. */ 32850b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328630878590SRichard Henderson if (a->c) { 3287a751eb31SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, dest); 32880b1347d2SRichard Henderson } 328931234768SRichard Henderson return nullify_end(ctx); 32900b1347d2SRichard Henderson } 32910b1347d2SRichard Henderson 329230878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 32930b1347d2SRichard Henderson { 329430878590SRichard Henderson unsigned len = 32 - a->clen; 3295eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 32960b1347d2SRichard Henderson 329730878590SRichard Henderson if (a->c) { 32980b1347d2SRichard Henderson nullify_over(ctx); 32990b1347d2SRichard Henderson } 33000b1347d2SRichard Henderson 330130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 330230878590SRichard Henderson src = load_gpr(ctx, a->r); 33030b1347d2SRichard Henderson tmp = tcg_temp_new(); 33040b1347d2SRichard Henderson 33050b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3306d781cb77SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3307d781cb77SRichard Henderson tcg_gen_xori_reg(tmp, tmp, 31); 3308d781cb77SRichard Henderson 330930878590SRichard Henderson if (a->se) { 3310eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3311eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 33120b1347d2SRichard Henderson } else { 3313eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3314eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 33150b1347d2SRichard Henderson } 331630878590SRichard Henderson save_gpr(ctx, a->t, dest); 33170b1347d2SRichard Henderson 33180b1347d2SRichard Henderson /* Install the new nullification. */ 33190b1347d2SRichard Henderson cond_free(&ctx->null_cond); 332030878590SRichard Henderson if (a->c) { 3321a751eb31SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, dest); 33220b1347d2SRichard Henderson } 332331234768SRichard Henderson return nullify_end(ctx); 33240b1347d2SRichard Henderson } 33250b1347d2SRichard Henderson 332630878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 33270b1347d2SRichard Henderson { 332830878590SRichard Henderson unsigned len = 32 - a->clen; 332930878590SRichard Henderson unsigned cpos = 31 - a->pos; 3330eaa3783bSRichard Henderson TCGv_reg dest, src; 33310b1347d2SRichard Henderson 333230878590SRichard Henderson if (a->c) { 33330b1347d2SRichard Henderson nullify_over(ctx); 33340b1347d2SRichard Henderson } 33350b1347d2SRichard Henderson 333630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 333730878590SRichard Henderson src = load_gpr(ctx, a->r); 333830878590SRichard Henderson if (a->se) { 3339eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 33400b1347d2SRichard Henderson } else { 3341eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 33420b1347d2SRichard Henderson } 334330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33440b1347d2SRichard Henderson 33450b1347d2SRichard Henderson /* Install the new nullification. */ 33460b1347d2SRichard Henderson cond_free(&ctx->null_cond); 334730878590SRichard Henderson if (a->c) { 3348a751eb31SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, dest); 33490b1347d2SRichard Henderson } 335031234768SRichard Henderson return nullify_end(ctx); 33510b1347d2SRichard Henderson } 33520b1347d2SRichard Henderson 335330878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 33540b1347d2SRichard Henderson { 335530878590SRichard Henderson unsigned len = 32 - a->clen; 3356eaa3783bSRichard Henderson target_sreg mask0, mask1; 3357eaa3783bSRichard Henderson TCGv_reg dest; 33580b1347d2SRichard Henderson 335930878590SRichard Henderson if (a->c) { 33600b1347d2SRichard Henderson nullify_over(ctx); 33610b1347d2SRichard Henderson } 336230878590SRichard Henderson if (a->cpos + len > 32) { 336330878590SRichard Henderson len = 32 - a->cpos; 33640b1347d2SRichard Henderson } 33650b1347d2SRichard Henderson 336630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 336730878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 336830878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33690b1347d2SRichard Henderson 337030878590SRichard Henderson if (a->nz) { 337130878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33720b1347d2SRichard Henderson if (mask1 != -1) { 3373eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 33740b1347d2SRichard Henderson src = dest; 33750b1347d2SRichard Henderson } 3376eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 33770b1347d2SRichard Henderson } else { 3378eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 33790b1347d2SRichard Henderson } 338030878590SRichard Henderson save_gpr(ctx, a->t, dest); 33810b1347d2SRichard Henderson 33820b1347d2SRichard Henderson /* Install the new nullification. */ 33830b1347d2SRichard Henderson cond_free(&ctx->null_cond); 338430878590SRichard Henderson if (a->c) { 3385a751eb31SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, dest); 33860b1347d2SRichard Henderson } 338731234768SRichard Henderson return nullify_end(ctx); 33880b1347d2SRichard Henderson } 33890b1347d2SRichard Henderson 339030878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 33910b1347d2SRichard Henderson { 339230878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 339330878590SRichard Henderson unsigned len = 32 - a->clen; 3394eaa3783bSRichard Henderson TCGv_reg dest, val; 33950b1347d2SRichard Henderson 339630878590SRichard Henderson if (a->c) { 33970b1347d2SRichard Henderson nullify_over(ctx); 33980b1347d2SRichard Henderson } 339930878590SRichard Henderson if (a->cpos + len > 32) { 340030878590SRichard Henderson len = 32 - a->cpos; 34010b1347d2SRichard Henderson } 34020b1347d2SRichard Henderson 340330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 340430878590SRichard Henderson val = load_gpr(ctx, a->r); 34050b1347d2SRichard Henderson if (rs == 0) { 340630878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 34070b1347d2SRichard Henderson } else { 340830878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 34090b1347d2SRichard Henderson } 341030878590SRichard Henderson save_gpr(ctx, a->t, dest); 34110b1347d2SRichard Henderson 34120b1347d2SRichard Henderson /* Install the new nullification. */ 34130b1347d2SRichard Henderson cond_free(&ctx->null_cond); 341430878590SRichard Henderson if (a->c) { 3415a751eb31SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, dest); 34160b1347d2SRichard Henderson } 341731234768SRichard Henderson return nullify_end(ctx); 34180b1347d2SRichard Henderson } 34190b1347d2SRichard Henderson 342030878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 342130878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 34220b1347d2SRichard Henderson { 34230b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 34240b1347d2SRichard Henderson unsigned len = 32 - clen; 342530878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 34260b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 34270b1347d2SRichard Henderson 34280b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34290b1347d2SRichard Henderson shift = tcg_temp_new(); 34300b1347d2SRichard Henderson tmp = tcg_temp_new(); 34310b1347d2SRichard Henderson 34320b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3433d781cb77SRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, 31); 3434d781cb77SRichard Henderson tcg_gen_xori_reg(shift, shift, 31); 34350b1347d2SRichard Henderson 34360992a930SRichard Henderson mask = tcg_temp_new(); 34370992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3438eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 34390b1347d2SRichard Henderson if (rs) { 3440eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3441eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3442eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3443eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 34440b1347d2SRichard Henderson } else { 3445eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 34460b1347d2SRichard Henderson } 34470b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34480b1347d2SRichard Henderson 34490b1347d2SRichard Henderson /* Install the new nullification. */ 34500b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34510b1347d2SRichard Henderson if (c) { 3452a751eb31SRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, dest); 34530b1347d2SRichard Henderson } 345431234768SRichard Henderson return nullify_end(ctx); 34550b1347d2SRichard Henderson } 34560b1347d2SRichard Henderson 345730878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 345830878590SRichard Henderson { 3459a6deecceSSven Schnelle if (a->c) { 3460a6deecceSSven Schnelle nullify_over(ctx); 3461a6deecceSSven Schnelle } 346230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 346330878590SRichard Henderson } 346430878590SRichard Henderson 346530878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 346630878590SRichard Henderson { 3467a6deecceSSven Schnelle if (a->c) { 3468a6deecceSSven Schnelle nullify_over(ctx); 3469a6deecceSSven Schnelle } 3470d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 347130878590SRichard Henderson } 34720b1347d2SRichard Henderson 34738340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 347498cd9ca7SRichard Henderson { 3475660eefe1SRichard Henderson TCGv_reg tmp; 347698cd9ca7SRichard Henderson 3477c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 347898cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 347998cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 348098cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 348198cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 348298cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 348398cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 348498cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 348598cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 34868340f534SRichard Henderson if (a->b == 0) { 34878340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 348898cd9ca7SRichard Henderson } 3489c301f34eSRichard Henderson #else 3490c301f34eSRichard Henderson nullify_over(ctx); 3491660eefe1SRichard Henderson #endif 3492660eefe1SRichard Henderson 3493e12c6309SRichard Henderson tmp = tcg_temp_new(); 34948340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3495660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3496c301f34eSRichard Henderson 3497c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 34988340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3499c301f34eSRichard Henderson #else 3500c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3501c301f34eSRichard Henderson 35028340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 35038340f534SRichard Henderson if (a->l) { 3504741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3505c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3506c301f34eSRichard Henderson } 35078340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3508a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3509a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3510a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3511c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3512c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3513c301f34eSRichard Henderson } else { 3514741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3515c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3516c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3517c301f34eSRichard Henderson } 3518a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3519c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 35208340f534SRichard Henderson nullify_set(ctx, a->n); 3521c301f34eSRichard Henderson } 3522c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 352331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 352431234768SRichard Henderson return nullify_end(ctx); 3525c301f34eSRichard Henderson #endif 352698cd9ca7SRichard Henderson } 352798cd9ca7SRichard Henderson 35288340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 352998cd9ca7SRichard Henderson { 35308340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 353198cd9ca7SRichard Henderson } 353298cd9ca7SRichard Henderson 35338340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 353443e05652SRichard Henderson { 35358340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 353643e05652SRichard Henderson 35376e5f5300SSven Schnelle nullify_over(ctx); 35386e5f5300SSven Schnelle 353943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 354043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 354143e05652SRichard Henderson * expensive to track. Real hardware will trap for 354243e05652SRichard Henderson * b gateway 354343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 354443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 354543e05652SRichard Henderson * diagnose the security hole 354643e05652SRichard Henderson * b gateway 354743e05652SRichard Henderson * b evil 354843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 354943e05652SRichard Henderson */ 355043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 355143e05652SRichard Henderson return gen_illegal(ctx); 355243e05652SRichard Henderson } 355343e05652SRichard Henderson 355443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 355543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3556b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 355743e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 355843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 355943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 356043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 356143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 356243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 356343e05652SRichard Henderson if (type < 0) { 356431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 356531234768SRichard Henderson return true; 356643e05652SRichard Henderson } 356743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 356843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 356943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 357043e05652SRichard Henderson } 357143e05652SRichard Henderson } else { 357243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 357343e05652SRichard Henderson } 357443e05652SRichard Henderson #endif 357543e05652SRichard Henderson 35766e5f5300SSven Schnelle if (a->l) { 35776e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 35786e5f5300SSven Schnelle if (ctx->privilege < 3) { 35796e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 35806e5f5300SSven Schnelle } 35816e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 35826e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 35836e5f5300SSven Schnelle } 35846e5f5300SSven Schnelle 35856e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 358643e05652SRichard Henderson } 358743e05652SRichard Henderson 35888340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 358998cd9ca7SRichard Henderson { 3590b35aec85SRichard Henderson if (a->x) { 3591e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 35928340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3593eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3594660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 35958340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3596b35aec85SRichard Henderson } else { 3597b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3598b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3599b35aec85SRichard Henderson } 360098cd9ca7SRichard Henderson } 360198cd9ca7SRichard Henderson 36028340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 360398cd9ca7SRichard Henderson { 3604eaa3783bSRichard Henderson TCGv_reg dest; 360598cd9ca7SRichard Henderson 36068340f534SRichard Henderson if (a->x == 0) { 36078340f534SRichard Henderson dest = load_gpr(ctx, a->b); 360898cd9ca7SRichard Henderson } else { 3609e12c6309SRichard Henderson dest = tcg_temp_new(); 36108340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 36118340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 361298cd9ca7SRichard Henderson } 3613660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 36148340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 361598cd9ca7SRichard Henderson } 361698cd9ca7SRichard Henderson 36178340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 361898cd9ca7SRichard Henderson { 3619660eefe1SRichard Henderson TCGv_reg dest; 362098cd9ca7SRichard Henderson 3621c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 36228340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 36238340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3624c301f34eSRichard Henderson #else 3625c301f34eSRichard Henderson nullify_over(ctx); 36268340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3627c301f34eSRichard Henderson 3628741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3629c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3630c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3631c301f34eSRichard Henderson } 3632741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3633c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 36348340f534SRichard Henderson if (a->l) { 3635741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3636c301f34eSRichard Henderson } 36378340f534SRichard Henderson nullify_set(ctx, a->n); 3638c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 363931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 364031234768SRichard Henderson return nullify_end(ctx); 3641c301f34eSRichard Henderson #endif 364298cd9ca7SRichard Henderson } 364398cd9ca7SRichard Henderson 36441ca74648SRichard Henderson /* 36451ca74648SRichard Henderson * Float class 0 36461ca74648SRichard Henderson */ 3647ebe9383cSRichard Henderson 36481ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3649ebe9383cSRichard Henderson { 3650ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3651ebe9383cSRichard Henderson } 3652ebe9383cSRichard Henderson 365359f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 365459f8c04bSHelge Deller { 3655a300dad3SRichard Henderson uint64_t ret; 3656a300dad3SRichard Henderson 3657a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3658a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3659a300dad3SRichard Henderson } else { 3660a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3661a300dad3SRichard Henderson } 3662a300dad3SRichard Henderson 366359f8c04bSHelge Deller nullify_over(ctx); 3664a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 366559f8c04bSHelge Deller return nullify_end(ctx); 366659f8c04bSHelge Deller } 366759f8c04bSHelge Deller 36681ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36691ca74648SRichard Henderson { 36701ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 36711ca74648SRichard Henderson } 36721ca74648SRichard Henderson 3673ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3674ebe9383cSRichard Henderson { 3675ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3676ebe9383cSRichard Henderson } 3677ebe9383cSRichard Henderson 36781ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 36791ca74648SRichard Henderson { 36801ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 36811ca74648SRichard Henderson } 36821ca74648SRichard Henderson 36831ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3684ebe9383cSRichard Henderson { 3685ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3686ebe9383cSRichard Henderson } 3687ebe9383cSRichard Henderson 36881ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 36891ca74648SRichard Henderson { 36901ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 36911ca74648SRichard Henderson } 36921ca74648SRichard Henderson 3693ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3694ebe9383cSRichard Henderson { 3695ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3696ebe9383cSRichard Henderson } 3697ebe9383cSRichard Henderson 36981ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 36991ca74648SRichard Henderson { 37001ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 37011ca74648SRichard Henderson } 37021ca74648SRichard Henderson 37031ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 37041ca74648SRichard Henderson { 37051ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 37061ca74648SRichard Henderson } 37071ca74648SRichard Henderson 37081ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 37091ca74648SRichard Henderson { 37101ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 37111ca74648SRichard Henderson } 37121ca74648SRichard Henderson 37131ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 37141ca74648SRichard Henderson { 37151ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 37161ca74648SRichard Henderson } 37171ca74648SRichard Henderson 37181ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 37191ca74648SRichard Henderson { 37201ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 37211ca74648SRichard Henderson } 37221ca74648SRichard Henderson 37231ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3724ebe9383cSRichard Henderson { 3725ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3726ebe9383cSRichard Henderson } 3727ebe9383cSRichard Henderson 37281ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 37291ca74648SRichard Henderson { 37301ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 37311ca74648SRichard Henderson } 37321ca74648SRichard Henderson 3733ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3734ebe9383cSRichard Henderson { 3735ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3736ebe9383cSRichard Henderson } 3737ebe9383cSRichard Henderson 37381ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 37391ca74648SRichard Henderson { 37401ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 37411ca74648SRichard Henderson } 37421ca74648SRichard Henderson 37431ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3744ebe9383cSRichard Henderson { 3745ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3746ebe9383cSRichard Henderson } 3747ebe9383cSRichard Henderson 37481ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 37491ca74648SRichard Henderson { 37501ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 37511ca74648SRichard Henderson } 37521ca74648SRichard Henderson 3753ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3754ebe9383cSRichard Henderson { 3755ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3756ebe9383cSRichard Henderson } 3757ebe9383cSRichard Henderson 37581ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 37591ca74648SRichard Henderson { 37601ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 37611ca74648SRichard Henderson } 37621ca74648SRichard Henderson 37631ca74648SRichard Henderson /* 37641ca74648SRichard Henderson * Float class 1 37651ca74648SRichard Henderson */ 37661ca74648SRichard Henderson 37671ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37681ca74648SRichard Henderson { 37691ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 37701ca74648SRichard Henderson } 37711ca74648SRichard Henderson 37721ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 37731ca74648SRichard Henderson { 37741ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 37751ca74648SRichard Henderson } 37761ca74648SRichard Henderson 37771ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 37781ca74648SRichard Henderson { 37791ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 37801ca74648SRichard Henderson } 37811ca74648SRichard Henderson 37821ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 37831ca74648SRichard Henderson { 37841ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 37851ca74648SRichard Henderson } 37861ca74648SRichard Henderson 37871ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 37881ca74648SRichard Henderson { 37891ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 37901ca74648SRichard Henderson } 37911ca74648SRichard Henderson 37921ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 37931ca74648SRichard Henderson { 37941ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 37951ca74648SRichard Henderson } 37961ca74648SRichard Henderson 37971ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 37981ca74648SRichard Henderson { 37991ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 38001ca74648SRichard Henderson } 38011ca74648SRichard Henderson 38021ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 38031ca74648SRichard Henderson { 38041ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 38051ca74648SRichard Henderson } 38061ca74648SRichard Henderson 38071ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 38081ca74648SRichard Henderson { 38091ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 38101ca74648SRichard Henderson } 38111ca74648SRichard Henderson 38121ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 38131ca74648SRichard Henderson { 38141ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 38151ca74648SRichard Henderson } 38161ca74648SRichard Henderson 38171ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 38181ca74648SRichard Henderson { 38191ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 38201ca74648SRichard Henderson } 38211ca74648SRichard Henderson 38221ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 38231ca74648SRichard Henderson { 38241ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 38251ca74648SRichard Henderson } 38261ca74648SRichard Henderson 38271ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 38281ca74648SRichard Henderson { 38291ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 38301ca74648SRichard Henderson } 38311ca74648SRichard Henderson 38321ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 38331ca74648SRichard Henderson { 38341ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 38351ca74648SRichard Henderson } 38361ca74648SRichard Henderson 38371ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 38381ca74648SRichard Henderson { 38391ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 38401ca74648SRichard Henderson } 38411ca74648SRichard Henderson 38421ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 38431ca74648SRichard Henderson { 38441ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 38451ca74648SRichard Henderson } 38461ca74648SRichard Henderson 38471ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 38481ca74648SRichard Henderson { 38491ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 38501ca74648SRichard Henderson } 38511ca74648SRichard Henderson 38521ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 38531ca74648SRichard Henderson { 38541ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 38551ca74648SRichard Henderson } 38561ca74648SRichard Henderson 38571ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 38581ca74648SRichard Henderson { 38591ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 38601ca74648SRichard Henderson } 38611ca74648SRichard Henderson 38621ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 38631ca74648SRichard Henderson { 38641ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38651ca74648SRichard Henderson } 38661ca74648SRichard Henderson 38671ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38681ca74648SRichard Henderson { 38691ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 38701ca74648SRichard Henderson } 38711ca74648SRichard Henderson 38721ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 38731ca74648SRichard Henderson { 38741ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 38751ca74648SRichard Henderson } 38761ca74648SRichard Henderson 38771ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 38781ca74648SRichard Henderson { 38791ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 38801ca74648SRichard Henderson } 38811ca74648SRichard Henderson 38821ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 38831ca74648SRichard Henderson { 38841ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 38851ca74648SRichard Henderson } 38861ca74648SRichard Henderson 38871ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 38881ca74648SRichard Henderson { 38891ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 38901ca74648SRichard Henderson } 38911ca74648SRichard Henderson 38921ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 38931ca74648SRichard Henderson { 38941ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 38951ca74648SRichard Henderson } 38961ca74648SRichard Henderson 38971ca74648SRichard Henderson /* 38981ca74648SRichard Henderson * Float class 2 38991ca74648SRichard Henderson */ 39001ca74648SRichard Henderson 39011ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3902ebe9383cSRichard Henderson { 3903ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3904ebe9383cSRichard Henderson 3905ebe9383cSRichard Henderson nullify_over(ctx); 3906ebe9383cSRichard Henderson 39071ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 39081ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 390929dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 391029dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3911ebe9383cSRichard Henderson 3912ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3913ebe9383cSRichard Henderson 39141ca74648SRichard Henderson return nullify_end(ctx); 3915ebe9383cSRichard Henderson } 3916ebe9383cSRichard Henderson 39171ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3918ebe9383cSRichard Henderson { 3919ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3920ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3921ebe9383cSRichard Henderson 3922ebe9383cSRichard Henderson nullify_over(ctx); 3923ebe9383cSRichard Henderson 39241ca74648SRichard Henderson ta = load_frd0(a->r1); 39251ca74648SRichard Henderson tb = load_frd0(a->r2); 392629dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 392729dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3928ebe9383cSRichard Henderson 3929ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3930ebe9383cSRichard Henderson 393131234768SRichard Henderson return nullify_end(ctx); 3932ebe9383cSRichard Henderson } 3933ebe9383cSRichard Henderson 39341ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3935ebe9383cSRichard Henderson { 3936eaa3783bSRichard Henderson TCGv_reg t; 3937ebe9383cSRichard Henderson 3938ebe9383cSRichard Henderson nullify_over(ctx); 3939ebe9383cSRichard Henderson 3940e12c6309SRichard Henderson t = tcg_temp_new(); 3941ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3942ebe9383cSRichard Henderson 39431ca74648SRichard Henderson if (a->y == 1) { 3944ebe9383cSRichard Henderson int mask; 3945ebe9383cSRichard Henderson bool inv = false; 3946ebe9383cSRichard Henderson 39471ca74648SRichard Henderson switch (a->c) { 3948ebe9383cSRichard Henderson case 0: /* simple */ 3949eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3950ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3951ebe9383cSRichard Henderson goto done; 3952ebe9383cSRichard Henderson case 2: /* rej */ 3953ebe9383cSRichard Henderson inv = true; 3954ebe9383cSRichard Henderson /* fallthru */ 3955ebe9383cSRichard Henderson case 1: /* acc */ 3956ebe9383cSRichard Henderson mask = 0x43ff800; 3957ebe9383cSRichard Henderson break; 3958ebe9383cSRichard Henderson case 6: /* rej8 */ 3959ebe9383cSRichard Henderson inv = true; 3960ebe9383cSRichard Henderson /* fallthru */ 3961ebe9383cSRichard Henderson case 5: /* acc8 */ 3962ebe9383cSRichard Henderson mask = 0x43f8000; 3963ebe9383cSRichard Henderson break; 3964ebe9383cSRichard Henderson case 9: /* acc6 */ 3965ebe9383cSRichard Henderson mask = 0x43e0000; 3966ebe9383cSRichard Henderson break; 3967ebe9383cSRichard Henderson case 13: /* acc4 */ 3968ebe9383cSRichard Henderson mask = 0x4380000; 3969ebe9383cSRichard Henderson break; 3970ebe9383cSRichard Henderson case 17: /* acc2 */ 3971ebe9383cSRichard Henderson mask = 0x4200000; 3972ebe9383cSRichard Henderson break; 3973ebe9383cSRichard Henderson default: 39741ca74648SRichard Henderson gen_illegal(ctx); 39751ca74648SRichard Henderson return true; 3976ebe9383cSRichard Henderson } 3977ebe9383cSRichard Henderson if (inv) { 3978d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 3979eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3980ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3981ebe9383cSRichard Henderson } else { 3982eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3983ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3984ebe9383cSRichard Henderson } 39851ca74648SRichard Henderson } else { 39861ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 39871ca74648SRichard Henderson 39881ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 39891ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 39901ca74648SRichard Henderson } 39911ca74648SRichard Henderson 3992ebe9383cSRichard Henderson done: 399331234768SRichard Henderson return nullify_end(ctx); 3994ebe9383cSRichard Henderson } 3995ebe9383cSRichard Henderson 39961ca74648SRichard Henderson /* 39971ca74648SRichard Henderson * Float class 2 39981ca74648SRichard Henderson */ 39991ca74648SRichard Henderson 40001ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4001ebe9383cSRichard Henderson { 40021ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 40031ca74648SRichard Henderson } 40041ca74648SRichard Henderson 40051ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 40061ca74648SRichard Henderson { 40071ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 40081ca74648SRichard Henderson } 40091ca74648SRichard Henderson 40101ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 40111ca74648SRichard Henderson { 40121ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 40131ca74648SRichard Henderson } 40141ca74648SRichard Henderson 40151ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 40161ca74648SRichard Henderson { 40171ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 40181ca74648SRichard Henderson } 40191ca74648SRichard Henderson 40201ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 40211ca74648SRichard Henderson { 40221ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 40231ca74648SRichard Henderson } 40241ca74648SRichard Henderson 40251ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 40261ca74648SRichard Henderson { 40271ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 40281ca74648SRichard Henderson } 40291ca74648SRichard Henderson 40301ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 40311ca74648SRichard Henderson { 40321ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 40331ca74648SRichard Henderson } 40341ca74648SRichard Henderson 40351ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 40361ca74648SRichard Henderson { 40371ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 40381ca74648SRichard Henderson } 40391ca74648SRichard Henderson 40401ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 40411ca74648SRichard Henderson { 40421ca74648SRichard Henderson TCGv_i64 x, y; 4043ebe9383cSRichard Henderson 4044ebe9383cSRichard Henderson nullify_over(ctx); 4045ebe9383cSRichard Henderson 40461ca74648SRichard Henderson x = load_frw0_i64(a->r1); 40471ca74648SRichard Henderson y = load_frw0_i64(a->r2); 40481ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 40491ca74648SRichard Henderson save_frd(a->t, x); 4050ebe9383cSRichard Henderson 405131234768SRichard Henderson return nullify_end(ctx); 4052ebe9383cSRichard Henderson } 4053ebe9383cSRichard Henderson 4054ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4055ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4056ebe9383cSRichard Henderson { 4057ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4058ebe9383cSRichard Henderson } 4059ebe9383cSRichard Henderson 4060b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4061ebe9383cSRichard Henderson { 4062b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4063b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4064b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4065b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4066b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4067ebe9383cSRichard Henderson 4068ebe9383cSRichard Henderson nullify_over(ctx); 4069ebe9383cSRichard Henderson 4070ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4071ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4072ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4073ebe9383cSRichard Henderson 407431234768SRichard Henderson return nullify_end(ctx); 4075ebe9383cSRichard Henderson } 4076ebe9383cSRichard Henderson 4077b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4078b1e2af57SRichard Henderson { 4079b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4080b1e2af57SRichard Henderson } 4081b1e2af57SRichard Henderson 4082b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4083b1e2af57SRichard Henderson { 4084b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4085b1e2af57SRichard Henderson } 4086b1e2af57SRichard Henderson 4087b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4088b1e2af57SRichard Henderson { 4089b1e2af57SRichard Henderson nullify_over(ctx); 4090b1e2af57SRichard Henderson 4091b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4092b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4093b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4094b1e2af57SRichard Henderson 4095b1e2af57SRichard Henderson return nullify_end(ctx); 4096b1e2af57SRichard Henderson } 4097b1e2af57SRichard Henderson 4098b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4099b1e2af57SRichard Henderson { 4100b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4101b1e2af57SRichard Henderson } 4102b1e2af57SRichard Henderson 4103b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4104b1e2af57SRichard Henderson { 4105b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4106b1e2af57SRichard Henderson } 4107b1e2af57SRichard Henderson 4108c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4109ebe9383cSRichard Henderson { 4110c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4111ebe9383cSRichard Henderson 4112ebe9383cSRichard Henderson nullify_over(ctx); 4113c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4114c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4115c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4116ebe9383cSRichard Henderson 4117c3bad4f8SRichard Henderson if (a->neg) { 4118ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4119ebe9383cSRichard Henderson } else { 4120ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4121ebe9383cSRichard Henderson } 4122ebe9383cSRichard Henderson 4123c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 412431234768SRichard Henderson return nullify_end(ctx); 4125ebe9383cSRichard Henderson } 4126ebe9383cSRichard Henderson 4127c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4128ebe9383cSRichard Henderson { 4129c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4130ebe9383cSRichard Henderson 4131ebe9383cSRichard Henderson nullify_over(ctx); 4132c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4133c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4134c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4135ebe9383cSRichard Henderson 4136c3bad4f8SRichard Henderson if (a->neg) { 4137ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4138ebe9383cSRichard Henderson } else { 4139ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4140ebe9383cSRichard Henderson } 4141ebe9383cSRichard Henderson 4142c3bad4f8SRichard Henderson save_frd(a->t, x); 414331234768SRichard Henderson return nullify_end(ctx); 4144ebe9383cSRichard Henderson } 4145ebe9383cSRichard Henderson 414615da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 414715da177bSSven Schnelle { 4148cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4149cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4150cf6b28d4SHelge Deller if (a->i == 0x100) { 4151cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4152ad75a51eSRichard Henderson nullify_over(ctx); 4153ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4154cf6b28d4SHelge Deller return nullify_end(ctx); 415515da177bSSven Schnelle } 4156ad75a51eSRichard Henderson #endif 4157ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4158ad75a51eSRichard Henderson return true; 4159ad75a51eSRichard Henderson } 416015da177bSSven Schnelle 4161b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 416261766fe9SRichard Henderson { 416351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4164f764718dSRichard Henderson int bound; 416561766fe9SRichard Henderson 416651b061fbSRichard Henderson ctx->cs = cs; 4167494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4168bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 41693d68ee7bSRichard Henderson 41703d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4171c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 41723d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4173c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4174c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4175217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4176c301f34eSRichard Henderson #else 4177494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4178bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4179bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4180bb67ec32SRichard Henderson : MMU_PHYS_IDX); 41813d68ee7bSRichard Henderson 4182c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4183c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4184c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4185c301f34eSRichard Henderson int32_t diff = cs_base; 4186c301f34eSRichard Henderson 4187c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4188c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4189c301f34eSRichard Henderson #endif 419051b061fbSRichard Henderson ctx->iaoq_n = -1; 4191f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 419261766fe9SRichard Henderson 41933d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41943d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4195b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 419661766fe9SRichard Henderson } 419761766fe9SRichard Henderson 419851b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 419951b061fbSRichard Henderson { 420051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 420161766fe9SRichard Henderson 42023d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 420351b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 420451b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4205494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 420651b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 420751b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4208129e9cc3SRichard Henderson } 420951b061fbSRichard Henderson ctx->null_lab = NULL; 421061766fe9SRichard Henderson } 421161766fe9SRichard Henderson 421251b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 421351b061fbSRichard Henderson { 421451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 421551b061fbSRichard Henderson 421651b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 421751b061fbSRichard Henderson } 421851b061fbSRichard Henderson 421951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 422051b061fbSRichard Henderson { 422151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4222b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 422351b061fbSRichard Henderson DisasJumpType ret; 422451b061fbSRichard Henderson 422551b061fbSRichard Henderson /* Execute one insn. */ 4226ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4227c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 422831234768SRichard Henderson do_page_zero(ctx); 422931234768SRichard Henderson ret = ctx->base.is_jmp; 4230869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4231ba1d0b44SRichard Henderson } else 4232ba1d0b44SRichard Henderson #endif 4233ba1d0b44SRichard Henderson { 423461766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 423561766fe9SRichard Henderson the page permissions for execute. */ 42364e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 423761766fe9SRichard Henderson 423861766fe9SRichard Henderson /* Set up the IA queue for the next insn. 423961766fe9SRichard Henderson This will be overwritten by a branch. */ 424051b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 424151b061fbSRichard Henderson ctx->iaoq_n = -1; 4242e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4243eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 424461766fe9SRichard Henderson } else { 424551b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4246f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 424761766fe9SRichard Henderson } 424861766fe9SRichard Henderson 424951b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 425051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4251869051eaSRichard Henderson ret = DISAS_NEXT; 4252129e9cc3SRichard Henderson } else { 42531a19da0dSRichard Henderson ctx->insn = insn; 425431274b46SRichard Henderson if (!decode(ctx, insn)) { 425531274b46SRichard Henderson gen_illegal(ctx); 425631274b46SRichard Henderson } 425731234768SRichard Henderson ret = ctx->base.is_jmp; 425851b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4259129e9cc3SRichard Henderson } 426061766fe9SRichard Henderson } 426161766fe9SRichard Henderson 42623d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42633d68ee7bSRichard Henderson a priority change within the instruction queue. */ 426451b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4265c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4266c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4267c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4268c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 426951b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 427051b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 427131234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4272129e9cc3SRichard Henderson } else { 427331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 427461766fe9SRichard Henderson } 4275129e9cc3SRichard Henderson } 427651b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 427751b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4278c301f34eSRichard Henderson ctx->base.pc_next += 4; 427961766fe9SRichard Henderson 4280c5d0aec2SRichard Henderson switch (ret) { 4281c5d0aec2SRichard Henderson case DISAS_NORETURN: 4282c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4283c5d0aec2SRichard Henderson break; 4284c5d0aec2SRichard Henderson 4285c5d0aec2SRichard Henderson case DISAS_NEXT: 4286c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4287c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 428851b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4289a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4290741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4291c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4292c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4293c301f34eSRichard Henderson #endif 429451b061fbSRichard Henderson nullify_save(ctx); 4295c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4296c5d0aec2SRichard Henderson ? DISAS_EXIT 4297c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 429851b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4299a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 430061766fe9SRichard Henderson } 4301c5d0aec2SRichard Henderson break; 4302c5d0aec2SRichard Henderson 4303c5d0aec2SRichard Henderson default: 4304c5d0aec2SRichard Henderson g_assert_not_reached(); 4305c5d0aec2SRichard Henderson } 430661766fe9SRichard Henderson } 430761766fe9SRichard Henderson 430851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 430951b061fbSRichard Henderson { 431051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4311e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 431251b061fbSRichard Henderson 4313e1b5a5edSRichard Henderson switch (is_jmp) { 4314869051eaSRichard Henderson case DISAS_NORETURN: 431561766fe9SRichard Henderson break; 431651b061fbSRichard Henderson case DISAS_TOO_MANY: 4317869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4318e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4319741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4320741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 432151b061fbSRichard Henderson nullify_save(ctx); 432261766fe9SRichard Henderson /* FALLTHRU */ 4323869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 43248532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 43257f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 43268532a14eSRichard Henderson break; 432761766fe9SRichard Henderson } 4328c5d0aec2SRichard Henderson /* FALLTHRU */ 4329c5d0aec2SRichard Henderson case DISAS_EXIT: 4330c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 433161766fe9SRichard Henderson break; 433261766fe9SRichard Henderson default: 433351b061fbSRichard Henderson g_assert_not_reached(); 433461766fe9SRichard Henderson } 433551b061fbSRichard Henderson } 433661766fe9SRichard Henderson 43378eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 43388eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 433951b061fbSRichard Henderson { 4340c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 434161766fe9SRichard Henderson 4342ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4343ba1d0b44SRichard Henderson switch (pc) { 43447ad439dfSRichard Henderson case 0x00: 43458eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4346ba1d0b44SRichard Henderson return; 43477ad439dfSRichard Henderson case 0xb0: 43488eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4349ba1d0b44SRichard Henderson return; 43507ad439dfSRichard Henderson case 0xe0: 43518eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4352ba1d0b44SRichard Henderson return; 43537ad439dfSRichard Henderson case 0x100: 43548eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4355ba1d0b44SRichard Henderson return; 43567ad439dfSRichard Henderson } 4357ba1d0b44SRichard Henderson #endif 4358ba1d0b44SRichard Henderson 43598eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 43608eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 436161766fe9SRichard Henderson } 436251b061fbSRichard Henderson 436351b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 436451b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 436551b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 436651b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 436751b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 436851b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 436951b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 437051b061fbSRichard Henderson }; 437151b061fbSRichard Henderson 4372597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4373306c8721SRichard Henderson target_ulong pc, void *host_pc) 437451b061fbSRichard Henderson { 437551b061fbSRichard Henderson DisasContext ctx; 4376306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 437761766fe9SRichard Henderson } 4378