161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 33201afb7beSRichard Henderson 33340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 334abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33540f9f908SRichard Henderson 33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33961766fe9SRichard Henderson 34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34361766fe9SRichard Henderson 344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 345e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 347c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 348e1b5a5edSRichard Henderson 34961766fe9SRichard Henderson /* global register indexes */ 350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 352494737b7SRichard Henderson static TCGv_i64 cpu_srH; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 357eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36261766fe9SRichard Henderson 36361766fe9SRichard Henderson void hppa_translate_init(void) 36461766fe9SRichard Henderson { 36561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36661766fe9SRichard Henderson 367eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36861766fe9SRichard Henderson static const GlobalVar vars[] = { 36935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37061766fe9SRichard Henderson DEF_VAR(psw_n), 37161766fe9SRichard Henderson DEF_VAR(psw_v), 37261766fe9SRichard Henderson DEF_VAR(psw_cb), 37361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37461766fe9SRichard Henderson DEF_VAR(iaoq_f), 37561766fe9SRichard Henderson DEF_VAR(iaoq_b), 37661766fe9SRichard Henderson }; 37761766fe9SRichard Henderson 37861766fe9SRichard Henderson #undef DEF_VAR 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38161766fe9SRichard Henderson static const char gr_names[32][4] = { 38261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38661766fe9SRichard Henderson }; 38733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 388494737b7SRichard Henderson static const char sr_names[5][4] = { 389494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39033423472SRichard Henderson }; 39161766fe9SRichard Henderson 39261766fe9SRichard Henderson int i; 39361766fe9SRichard Henderson 394f764718dSRichard Henderson cpu_gr[0] = NULL; 39561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 396ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39861766fe9SRichard Henderson gr_names[i]); 39961766fe9SRichard Henderson } 40033423472SRichard Henderson for (i = 0; i < 4; i++) { 401ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40333423472SRichard Henderson sr_names[i]); 40433423472SRichard Henderson } 405ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 406494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 407494737b7SRichard Henderson sr_names[4]); 40861766fe9SRichard Henderson 40961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 411ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41261766fe9SRichard Henderson } 413c301f34eSRichard Henderson 414ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 415c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 416c301f34eSRichard Henderson "iasq_f"); 417ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 418c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 419c301f34eSRichard Henderson "iasq_b"); 42061766fe9SRichard Henderson } 42161766fe9SRichard Henderson 422129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 423129e9cc3SRichard Henderson { 424f764718dSRichard Henderson return (DisasCond){ 425f764718dSRichard Henderson .c = TCG_COND_NEVER, 426f764718dSRichard Henderson .a0 = NULL, 427f764718dSRichard Henderson .a1 = NULL, 428f764718dSRichard Henderson }; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431df0232feSRichard Henderson static DisasCond cond_make_t(void) 432df0232feSRichard Henderson { 433df0232feSRichard Henderson return (DisasCond){ 434df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 435df0232feSRichard Henderson .a0 = NULL, 436df0232feSRichard Henderson .a1 = NULL, 437df0232feSRichard Henderson }; 438df0232feSRichard Henderson } 439df0232feSRichard Henderson 440129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 441129e9cc3SRichard Henderson { 442f764718dSRichard Henderson return (DisasCond){ 443f764718dSRichard Henderson .c = TCG_COND_NE, 444f764718dSRichard Henderson .a0 = cpu_psw_n, 4456e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 446f764718dSRichard Henderson }; 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson 4494fe9533aSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_reg a0, TCGv_reg a1) 450b47a4a02SSven Schnelle { 451b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 4524fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 4534fe9533aSRichard Henderson } 4544fe9533aSRichard Henderson 4554fe9533aSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 4564fe9533aSRichard Henderson { 4574fe9533aSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_reg(0)); 458b47a4a02SSven Schnelle } 459b47a4a02SSven Schnelle 460eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 461129e9cc3SRichard Henderson { 462b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 463b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 464b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 465129e9cc3SRichard Henderson } 466129e9cc3SRichard Henderson 467eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 468129e9cc3SRichard Henderson { 4694fe9533aSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 4704fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 471129e9cc3SRichard Henderson 4724fe9533aSRichard Henderson tcg_gen_mov_reg(t0, a0); 4734fe9533aSRichard Henderson tcg_gen_mov_reg(t1, a1); 4744fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 475129e9cc3SRichard Henderson } 476129e9cc3SRichard Henderson 477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 478129e9cc3SRichard Henderson { 479129e9cc3SRichard Henderson switch (cond->c) { 480129e9cc3SRichard Henderson default: 481f764718dSRichard Henderson cond->a0 = NULL; 482f764718dSRichard Henderson cond->a1 = NULL; 483129e9cc3SRichard Henderson /* fallthru */ 484129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 485129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 486129e9cc3SRichard Henderson break; 487129e9cc3SRichard Henderson case TCG_COND_NEVER: 488129e9cc3SRichard Henderson break; 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 49461766fe9SRichard Henderson if (reg == 0) { 495e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 496eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49761766fe9SRichard Henderson return t; 49861766fe9SRichard Henderson } else { 49961766fe9SRichard Henderson return cpu_gr[reg]; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50461766fe9SRichard Henderson { 505129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 506e12c6309SRichard Henderson return tcg_temp_new(); 50761766fe9SRichard Henderson } else { 50861766fe9SRichard Henderson return cpu_gr[reg]; 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson 512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 516129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 517129e9cc3SRichard Henderson } else { 518eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 523129e9cc3SRichard Henderson { 524129e9cc3SRichard Henderson if (reg != 0) { 525129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson } 528129e9cc3SRichard Henderson 529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 53096d6407fSRichard Henderson # define HI_OFS 0 53196d6407fSRichard Henderson # define LO_OFS 4 53296d6407fSRichard Henderson #else 53396d6407fSRichard Henderson # define HI_OFS 4 53496d6407fSRichard Henderson # define LO_OFS 0 53596d6407fSRichard Henderson #endif 53696d6407fSRichard Henderson 53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53896d6407fSRichard Henderson { 53996d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 540ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54396d6407fSRichard Henderson return ret; 54496d6407fSRichard Henderson } 54596d6407fSRichard Henderson 546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 547ebe9383cSRichard Henderson { 548ebe9383cSRichard Henderson if (rt == 0) { 5490992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5500992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5510992a930SRichard Henderson return ret; 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson return load_frw_i32(rt); 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson } 556ebe9383cSRichard Henderson 557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 558ebe9383cSRichard Henderson { 559ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5600992a930SRichard Henderson if (rt == 0) { 5610992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5620992a930SRichard Henderson } else { 563ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 564ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 565ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 566ebe9383cSRichard Henderson } 5670992a930SRichard Henderson return ret; 568ebe9383cSRichard Henderson } 569ebe9383cSRichard Henderson 57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57196d6407fSRichard Henderson { 572ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57596d6407fSRichard Henderson } 57696d6407fSRichard Henderson 57796d6407fSRichard Henderson #undef HI_OFS 57896d6407fSRichard Henderson #undef LO_OFS 57996d6407fSRichard Henderson 58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58196d6407fSRichard Henderson { 58296d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 583ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58496d6407fSRichard Henderson return ret; 58596d6407fSRichard Henderson } 58696d6407fSRichard Henderson 587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 588ebe9383cSRichard Henderson { 589ebe9383cSRichard Henderson if (rt == 0) { 5900992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5910992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5920992a930SRichard Henderson return ret; 593ebe9383cSRichard Henderson } else { 594ebe9383cSRichard Henderson return load_frd(rt); 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson } 597ebe9383cSRichard Henderson 59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59996d6407fSRichard Henderson { 600ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60433423472SRichard Henderson { 60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60633423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60733423472SRichard Henderson #else 60833423472SRichard Henderson if (reg < 4) { 60933423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 610494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 611494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61233423472SRichard Henderson } else { 613ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61433423472SRichard Henderson } 61533423472SRichard Henderson #endif 61633423472SRichard Henderson } 61733423472SRichard Henderson 618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 619129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 621129e9cc3SRichard Henderson { 622129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 623129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 624129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 625129e9cc3SRichard Henderson 626129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 627129e9cc3SRichard Henderson 628129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6296e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 630129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 631eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 634129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 635129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 636129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 637129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 638eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 639129e9cc3SRichard Henderson } 640129e9cc3SRichard Henderson 641eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 642129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 643129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson 647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 649129e9cc3SRichard Henderson { 650129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 651129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 652eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson return; 655129e9cc3SRichard Henderson } 6566e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 657eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 658129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 659129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 665129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 666129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 668129e9cc3SRichard Henderson { 669129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 670eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67540f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67640f9f908SRichard Henderson it may be tail-called from a translate function. */ 67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 68031234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 681129e9cc3SRichard Henderson 682f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 683f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 684f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 685f49b3537SRichard Henderson 686129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 687129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 688129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 689129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 69031234768SRichard Henderson return true; 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson ctx->null_lab = NULL; 693129e9cc3SRichard Henderson 694129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 695129e9cc3SRichard Henderson /* The next instruction will be unconditional, 696129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 697129e9cc3SRichard Henderson gen_set_label(null_lab); 698129e9cc3SRichard Henderson } else { 699129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 700129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 701129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 702129e9cc3SRichard Henderson label we have the proper value in place. */ 703129e9cc3SRichard Henderson nullify_save(ctx); 704129e9cc3SRichard Henderson gen_set_label(null_lab); 705129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 706129e9cc3SRichard Henderson } 707869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70831234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 709129e9cc3SRichard Henderson } 71031234768SRichard Henderson return true; 711129e9cc3SRichard Henderson } 712129e9cc3SRichard Henderson 713698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx) 714698240d1SRichard Henderson { 715698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 716698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 717698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 718698240d1SRichard Henderson } 719698240d1SRichard Henderson 720741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 721741322f4SRichard Henderson target_ureg ival, TCGv_reg vval) 72261766fe9SRichard Henderson { 723f13bf343SRichard Henderson target_ureg mask = gva_offset_mask(ctx); 724f13bf343SRichard Henderson 725f13bf343SRichard Henderson if (ival != -1) { 726f13bf343SRichard Henderson tcg_gen_movi_reg(dest, ival & mask); 727f13bf343SRichard Henderson return; 728f13bf343SRichard Henderson } 729f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 730f13bf343SRichard Henderson 731f13bf343SRichard Henderson /* 732f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 733f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 734f13bf343SRichard Henderson */ 735f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 736eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 73761766fe9SRichard Henderson } else { 738f13bf343SRichard Henderson tcg_gen_andi_reg(dest, vval, mask); 73961766fe9SRichard Henderson } 74061766fe9SRichard Henderson } 74161766fe9SRichard Henderson 742eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74361766fe9SRichard Henderson { 74461766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74561766fe9SRichard Henderson } 74661766fe9SRichard Henderson 74761766fe9SRichard Henderson static void gen_excp_1(int exception) 74861766fe9SRichard Henderson { 749ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 75061766fe9SRichard Henderson } 75161766fe9SRichard Henderson 75231234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75361766fe9SRichard Henderson { 754741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 755741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 756129e9cc3SRichard Henderson nullify_save(ctx); 75761766fe9SRichard Henderson gen_excp_1(exception); 75831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 75961766fe9SRichard Henderson } 76061766fe9SRichard Henderson 76131234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7621a19da0dSRichard Henderson { 76331234768SRichard Henderson nullify_over(ctx); 76429dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 765ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 76631234768SRichard Henderson gen_excp(ctx, exc); 76731234768SRichard Henderson return nullify_end(ctx); 7681a19da0dSRichard Henderson } 7691a19da0dSRichard Henderson 77031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77161766fe9SRichard Henderson { 77231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77361766fe9SRichard Henderson } 77461766fe9SRichard Henderson 77540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 77640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 77740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 77840f9f908SRichard Henderson #else 779e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 780e1b5a5edSRichard Henderson do { \ 781e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 783e1b5a5edSRichard Henderson } \ 784e1b5a5edSRichard Henderson } while (0) 78540f9f908SRichard Henderson #endif 786e1b5a5edSRichard Henderson 787eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 78861766fe9SRichard Henderson { 78957f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson 792129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 793129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 794129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 795129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 796129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 797129e9cc3SRichard Henderson { 798129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 799129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 800129e9cc3SRichard Henderson } 801129e9cc3SRichard Henderson 80261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 803eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80461766fe9SRichard Henderson { 80561766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 80661766fe9SRichard Henderson tcg_gen_goto_tb(which); 807a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 808a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 80907ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81061766fe9SRichard Henderson } else { 811741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 812741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 8137f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81461766fe9SRichard Henderson } 81561766fe9SRichard Henderson } 81661766fe9SRichard Henderson 817b47a4a02SSven Schnelle static bool cond_need_sv(int c) 818b47a4a02SSven Schnelle { 819b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 820b47a4a02SSven Schnelle } 821b47a4a02SSven Schnelle 822b47a4a02SSven Schnelle static bool cond_need_cb(int c) 823b47a4a02SSven Schnelle { 824b47a4a02SSven Schnelle return c == 4 || c == 5; 825b47a4a02SSven Schnelle } 826b47a4a02SSven Schnelle 82772ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 82872ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 82972ca8753SRichard Henderson { 830a751eb31SRichard Henderson return TARGET_REGISTER_BITS == 64 && !(ctx->is_pa20 && d); 83172ca8753SRichard Henderson } 83272ca8753SRichard Henderson 833b47a4a02SSven Schnelle /* 834b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 835b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 836b47a4a02SSven Schnelle */ 837b2167459SRichard Henderson 838a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 839a751eb31SRichard Henderson TCGv_reg res, TCGv_reg cb_msb, TCGv_reg sv) 840b2167459SRichard Henderson { 841b2167459SRichard Henderson DisasCond cond; 842eaa3783bSRichard Henderson TCGv_reg tmp; 843b2167459SRichard Henderson 844b2167459SRichard Henderson switch (cf >> 1) { 845b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 846b2167459SRichard Henderson cond = cond_make_f(); 847b2167459SRichard Henderson break; 848b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 849a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 850a751eb31SRichard Henderson tmp = tcg_temp_new(); 851a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 852a751eb31SRichard Henderson res = tmp; 853a751eb31SRichard Henderson } 854b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 855b2167459SRichard Henderson break; 856b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 857b47a4a02SSven Schnelle tmp = tcg_temp_new(); 858b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 859a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 860a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, tmp); 861a751eb31SRichard Henderson } 862b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 863b2167459SRichard Henderson break; 864b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 865b47a4a02SSven Schnelle /* 866b47a4a02SSven Schnelle * Simplify: 867b47a4a02SSven Schnelle * (N ^ V) | Z 868b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 869b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 870b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 871b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 872b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 873b47a4a02SSven Schnelle */ 874b47a4a02SSven Schnelle tmp = tcg_temp_new(); 875b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 876a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 877a751eb31SRichard Henderson tcg_gen_sextract_reg(tmp, tmp, 31, 1); 878a751eb31SRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 879a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 880a751eb31SRichard Henderson } else { 881b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 882b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 883a751eb31SRichard Henderson } 884b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 885b2167459SRichard Henderson break; 886b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 887a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 888b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 889b2167459SRichard Henderson break; 890b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 891b2167459SRichard Henderson tmp = tcg_temp_new(); 892eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 893eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 894a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 895a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 896a751eb31SRichard Henderson } 897b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 898b2167459SRichard Henderson break; 899b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 900a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 901a751eb31SRichard Henderson tmp = tcg_temp_new(); 902a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, sv); 903a751eb31SRichard Henderson sv = tmp; 904a751eb31SRichard Henderson } 905b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 906b2167459SRichard Henderson break; 907b2167459SRichard Henderson case 7: /* OD / EV */ 908b2167459SRichard Henderson tmp = tcg_temp_new(); 909eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 910b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 911b2167459SRichard Henderson break; 912b2167459SRichard Henderson default: 913b2167459SRichard Henderson g_assert_not_reached(); 914b2167459SRichard Henderson } 915b2167459SRichard Henderson if (cf & 1) { 916b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 917b2167459SRichard Henderson } 918b2167459SRichard Henderson 919b2167459SRichard Henderson return cond; 920b2167459SRichard Henderson } 921b2167459SRichard Henderson 922b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 923b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 924b2167459SRichard Henderson deleted as unused. */ 925b2167459SRichard Henderson 9264fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 9274fe9533aSRichard Henderson TCGv_reg res, TCGv_reg in1, 9284fe9533aSRichard Henderson TCGv_reg in2, TCGv_reg sv) 929b2167459SRichard Henderson { 9304fe9533aSRichard Henderson TCGCond tc; 9314fe9533aSRichard Henderson bool ext_uns; 932b2167459SRichard Henderson 933b2167459SRichard Henderson switch (cf >> 1) { 934b2167459SRichard Henderson case 1: /* = / <> */ 9354fe9533aSRichard Henderson tc = TCG_COND_EQ; 9364fe9533aSRichard Henderson ext_uns = true; 937b2167459SRichard Henderson break; 938b2167459SRichard Henderson case 2: /* < / >= */ 9394fe9533aSRichard Henderson tc = TCG_COND_LT; 9404fe9533aSRichard Henderson ext_uns = false; 941b2167459SRichard Henderson break; 942b2167459SRichard Henderson case 3: /* <= / > */ 9434fe9533aSRichard Henderson tc = TCG_COND_LE; 9444fe9533aSRichard Henderson ext_uns = false; 945b2167459SRichard Henderson break; 946b2167459SRichard Henderson case 4: /* << / >>= */ 9474fe9533aSRichard Henderson tc = TCG_COND_LTU; 9484fe9533aSRichard Henderson ext_uns = true; 949b2167459SRichard Henderson break; 950b2167459SRichard Henderson case 5: /* <<= / >> */ 9514fe9533aSRichard Henderson tc = TCG_COND_LEU; 9524fe9533aSRichard Henderson ext_uns = true; 953b2167459SRichard Henderson break; 954b2167459SRichard Henderson default: 955a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 956b2167459SRichard Henderson } 957b2167459SRichard Henderson 9584fe9533aSRichard Henderson if (cf & 1) { 9594fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 9604fe9533aSRichard Henderson } 9614fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 9624fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 9634fe9533aSRichard Henderson TCGv_reg t2 = tcg_temp_new(); 9644fe9533aSRichard Henderson 9654fe9533aSRichard Henderson if (ext_uns) { 9664fe9533aSRichard Henderson tcg_gen_ext32u_reg(t1, in1); 9674fe9533aSRichard Henderson tcg_gen_ext32u_reg(t2, in2); 9684fe9533aSRichard Henderson } else { 9694fe9533aSRichard Henderson tcg_gen_ext32s_reg(t1, in1); 9704fe9533aSRichard Henderson tcg_gen_ext32s_reg(t2, in2); 9714fe9533aSRichard Henderson } 9724fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 9734fe9533aSRichard Henderson } 9744fe9533aSRichard Henderson return cond_make(tc, in1, in2); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson 977df0232feSRichard Henderson /* 978df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 979df0232feSRichard Henderson * computed, and use of them is undefined. 980df0232feSRichard Henderson * 981df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 982df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 983df0232feSRichard Henderson * how cases c={2,3} are treated. 984df0232feSRichard Henderson */ 985b2167459SRichard Henderson 986b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 987b5af8423SRichard Henderson TCGv_reg res) 988b2167459SRichard Henderson { 989b5af8423SRichard Henderson TCGCond tc; 990b5af8423SRichard Henderson bool ext_uns; 991a751eb31SRichard Henderson 992df0232feSRichard Henderson switch (cf) { 993df0232feSRichard Henderson case 0: /* never */ 994df0232feSRichard Henderson case 9: /* undef, C */ 995df0232feSRichard Henderson case 11: /* undef, C & !Z */ 996df0232feSRichard Henderson case 12: /* undef, V */ 997df0232feSRichard Henderson return cond_make_f(); 998df0232feSRichard Henderson 999df0232feSRichard Henderson case 1: /* true */ 1000df0232feSRichard Henderson case 8: /* undef, !C */ 1001df0232feSRichard Henderson case 10: /* undef, !C | Z */ 1002df0232feSRichard Henderson case 13: /* undef, !V */ 1003df0232feSRichard Henderson return cond_make_t(); 1004df0232feSRichard Henderson 1005df0232feSRichard Henderson case 2: /* == */ 1006b5af8423SRichard Henderson tc = TCG_COND_EQ; 1007b5af8423SRichard Henderson ext_uns = true; 1008b5af8423SRichard Henderson break; 1009df0232feSRichard Henderson case 3: /* <> */ 1010b5af8423SRichard Henderson tc = TCG_COND_NE; 1011b5af8423SRichard Henderson ext_uns = true; 1012b5af8423SRichard Henderson break; 1013df0232feSRichard Henderson case 4: /* < */ 1014b5af8423SRichard Henderson tc = TCG_COND_LT; 1015b5af8423SRichard Henderson ext_uns = false; 1016b5af8423SRichard Henderson break; 1017df0232feSRichard Henderson case 5: /* >= */ 1018b5af8423SRichard Henderson tc = TCG_COND_GE; 1019b5af8423SRichard Henderson ext_uns = false; 1020b5af8423SRichard Henderson break; 1021df0232feSRichard Henderson case 6: /* <= */ 1022b5af8423SRichard Henderson tc = TCG_COND_LE; 1023b5af8423SRichard Henderson ext_uns = false; 1024b5af8423SRichard Henderson break; 1025df0232feSRichard Henderson case 7: /* > */ 1026b5af8423SRichard Henderson tc = TCG_COND_GT; 1027b5af8423SRichard Henderson ext_uns = false; 1028b5af8423SRichard Henderson break; 1029df0232feSRichard Henderson 1030df0232feSRichard Henderson case 14: /* OD */ 1031df0232feSRichard Henderson case 15: /* EV */ 1032a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 1033df0232feSRichard Henderson 1034df0232feSRichard Henderson default: 1035df0232feSRichard Henderson g_assert_not_reached(); 1036b2167459SRichard Henderson } 1037b5af8423SRichard Henderson 1038b5af8423SRichard Henderson if (cond_need_ext(ctx, d)) { 1039b5af8423SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1040b5af8423SRichard Henderson 1041b5af8423SRichard Henderson if (ext_uns) { 1042b5af8423SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 1043b5af8423SRichard Henderson } else { 1044b5af8423SRichard Henderson tcg_gen_ext32s_reg(tmp, res); 1045b5af8423SRichard Henderson } 1046b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 1047b5af8423SRichard Henderson } 1048b5af8423SRichard Henderson return cond_make_0(tc, res); 1049b2167459SRichard Henderson } 1050b2167459SRichard Henderson 105198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 105298cd9ca7SRichard Henderson 1053*4fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 1054*4fa52edfSRichard Henderson TCGv_reg res) 105598cd9ca7SRichard Henderson { 105698cd9ca7SRichard Henderson unsigned c, f; 105798cd9ca7SRichard Henderson 105898cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 105998cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 106098cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 106198cd9ca7SRichard Henderson c = orig & 3; 106298cd9ca7SRichard Henderson if (c == 3) { 106398cd9ca7SRichard Henderson c = 7; 106498cd9ca7SRichard Henderson } 106598cd9ca7SRichard Henderson f = (orig & 4) / 4; 106698cd9ca7SRichard Henderson 1067b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 106898cd9ca7SRichard Henderson } 106998cd9ca7SRichard Henderson 1070b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1071b2167459SRichard Henderson 1072eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1073eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1074b2167459SRichard Henderson { 1075b2167459SRichard Henderson DisasCond cond; 1076eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1077b2167459SRichard Henderson 1078b2167459SRichard Henderson if (cf & 8) { 1079b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1080b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1081b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1082b2167459SRichard Henderson */ 1083b2167459SRichard Henderson cb = tcg_temp_new(); 1084b2167459SRichard Henderson tmp = tcg_temp_new(); 1085eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1086eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1087eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1088eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1089b2167459SRichard Henderson } 1090b2167459SRichard Henderson 1091b2167459SRichard Henderson switch (cf >> 1) { 1092b2167459SRichard Henderson case 0: /* never / TR */ 1093b2167459SRichard Henderson case 1: /* undefined */ 1094b2167459SRichard Henderson case 5: /* undefined */ 1095b2167459SRichard Henderson cond = cond_make_f(); 1096b2167459SRichard Henderson break; 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1099b2167459SRichard Henderson /* See hasless(v,1) from 1100b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1101b2167459SRichard Henderson */ 1102b2167459SRichard Henderson tmp = tcg_temp_new(); 1103eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1104eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1105eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1106b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1107b2167459SRichard Henderson break; 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1110b2167459SRichard Henderson tmp = tcg_temp_new(); 1111eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1112eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1113eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1114b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1115b2167459SRichard Henderson break; 1116b2167459SRichard Henderson 1117b2167459SRichard Henderson case 4: /* SDC / NDC */ 1118eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1119b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1120b2167459SRichard Henderson break; 1121b2167459SRichard Henderson 1122b2167459SRichard Henderson case 6: /* SBC / NBC */ 1123eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1124b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1125b2167459SRichard Henderson break; 1126b2167459SRichard Henderson 1127b2167459SRichard Henderson case 7: /* SHC / NHC */ 1128eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1129b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1130b2167459SRichard Henderson break; 1131b2167459SRichard Henderson 1132b2167459SRichard Henderson default: 1133b2167459SRichard Henderson g_assert_not_reached(); 1134b2167459SRichard Henderson } 1135b2167459SRichard Henderson if (cf & 1) { 1136b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1137b2167459SRichard Henderson } 1138b2167459SRichard Henderson 1139b2167459SRichard Henderson return cond; 1140b2167459SRichard Henderson } 1141b2167459SRichard Henderson 114272ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 114372ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 114472ca8753SRichard Henderson { 114572ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 114672ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 114772ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 114872ca8753SRichard Henderson return t; 114972ca8753SRichard Henderson } 115072ca8753SRichard Henderson return cb_msb; 115172ca8753SRichard Henderson } 115272ca8753SRichard Henderson 115372ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 115472ca8753SRichard Henderson { 115572ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 115672ca8753SRichard Henderson } 115772ca8753SRichard Henderson 1158b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1159eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1160eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1161b2167459SRichard Henderson { 1162e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1163eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1164b2167459SRichard Henderson 1165eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1166eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1167eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1168b2167459SRichard Henderson 1169b2167459SRichard Henderson return sv; 1170b2167459SRichard Henderson } 1171b2167459SRichard Henderson 1172b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1173eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1174eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1175b2167459SRichard Henderson { 1176e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1177eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1178b2167459SRichard Henderson 1179eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1180eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1181eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1182b2167459SRichard Henderson 1183b2167459SRichard Henderson return sv; 1184b2167459SRichard Henderson } 1185b2167459SRichard Henderson 118631234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1187eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1188eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1189b2167459SRichard Henderson { 1190bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1191b2167459SRichard Henderson unsigned c = cf >> 1; 1192b2167459SRichard Henderson DisasCond cond; 1193bdcccc17SRichard Henderson bool d = false; 1194b2167459SRichard Henderson 1195b2167459SRichard Henderson dest = tcg_temp_new(); 1196f764718dSRichard Henderson cb = NULL; 1197f764718dSRichard Henderson cb_msb = NULL; 1198bdcccc17SRichard Henderson cb_cond = NULL; 1199b2167459SRichard Henderson 1200b2167459SRichard Henderson if (shift) { 1201e12c6309SRichard Henderson tmp = tcg_temp_new(); 1202eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1203b2167459SRichard Henderson in1 = tmp; 1204b2167459SRichard Henderson } 1205b2167459SRichard Henderson 1206b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 120729dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1208e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1209bdcccc17SRichard Henderson cb = tcg_temp_new(); 1210bdcccc17SRichard Henderson 1211eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1212b2167459SRichard Henderson if (is_c) { 1213bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1214bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1215b2167459SRichard Henderson } 1216eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1217eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1218bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1219bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1220b2167459SRichard Henderson } 1221b2167459SRichard Henderson } else { 1222eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1223b2167459SRichard Henderson if (is_c) { 1224bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1225b2167459SRichard Henderson } 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson 1228b2167459SRichard Henderson /* Compute signed overflow if required. */ 1229f764718dSRichard Henderson sv = NULL; 1230b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1231b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1232b2167459SRichard Henderson if (is_tsv) { 1233b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1234ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1235b2167459SRichard Henderson } 1236b2167459SRichard Henderson } 1237b2167459SRichard Henderson 1238b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1239a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1240b2167459SRichard Henderson if (is_tc) { 1241b2167459SRichard Henderson tmp = tcg_temp_new(); 1242eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1243ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1244b2167459SRichard Henderson } 1245b2167459SRichard Henderson 1246b2167459SRichard Henderson /* Write back the result. */ 1247b2167459SRichard Henderson if (!is_l) { 1248b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1249b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1250b2167459SRichard Henderson } 1251b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1252b2167459SRichard Henderson 1253b2167459SRichard Henderson /* Install the new nullification. */ 1254b2167459SRichard Henderson cond_free(&ctx->null_cond); 1255b2167459SRichard Henderson ctx->null_cond = cond; 1256b2167459SRichard Henderson } 1257b2167459SRichard Henderson 12580c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12590c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12600c982a28SRichard Henderson { 12610c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12620c982a28SRichard Henderson 12630c982a28SRichard Henderson if (a->cf) { 12640c982a28SRichard Henderson nullify_over(ctx); 12650c982a28SRichard Henderson } 12660c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12670c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12680c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12690c982a28SRichard Henderson return nullify_end(ctx); 12700c982a28SRichard Henderson } 12710c982a28SRichard Henderson 12720588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12730588e061SRichard Henderson bool is_tsv, bool is_tc) 12740588e061SRichard Henderson { 12750588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12760588e061SRichard Henderson 12770588e061SRichard Henderson if (a->cf) { 12780588e061SRichard Henderson nullify_over(ctx); 12790588e061SRichard Henderson } 1280d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12810588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12820588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12830588e061SRichard Henderson return nullify_end(ctx); 12840588e061SRichard Henderson } 12850588e061SRichard Henderson 128631234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1287eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1288eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1289b2167459SRichard Henderson { 1290eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1291b2167459SRichard Henderson unsigned c = cf >> 1; 1292b2167459SRichard Henderson DisasCond cond; 1293bdcccc17SRichard Henderson bool d = false; 1294b2167459SRichard Henderson 1295b2167459SRichard Henderson dest = tcg_temp_new(); 1296b2167459SRichard Henderson cb = tcg_temp_new(); 1297b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1298b2167459SRichard Henderson 129929dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1300b2167459SRichard Henderson if (is_b) { 1301b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1302eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1303bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1304eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1305eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1306eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1307b2167459SRichard Henderson } else { 1308bdcccc17SRichard Henderson /* 1309bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1310bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1311bdcccc17SRichard Henderson */ 1312bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1313bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1314eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1315eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1316b2167459SRichard Henderson } 1317b2167459SRichard Henderson 1318b2167459SRichard Henderson /* Compute signed overflow if required. */ 1319f764718dSRichard Henderson sv = NULL; 1320b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1321b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1322b2167459SRichard Henderson if (is_tsv) { 1323ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1324b2167459SRichard Henderson } 1325b2167459SRichard Henderson } 1326b2167459SRichard Henderson 1327b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1328b2167459SRichard Henderson if (!is_b) { 13294fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1330b2167459SRichard Henderson } else { 1331a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1332b2167459SRichard Henderson } 1333b2167459SRichard Henderson 1334b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1335b2167459SRichard Henderson if (is_tc) { 1336b2167459SRichard Henderson tmp = tcg_temp_new(); 1337eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1338ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1339b2167459SRichard Henderson } 1340b2167459SRichard Henderson 1341b2167459SRichard Henderson /* Write back the result. */ 1342b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1343b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1344b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1345b2167459SRichard Henderson 1346b2167459SRichard Henderson /* Install the new nullification. */ 1347b2167459SRichard Henderson cond_free(&ctx->null_cond); 1348b2167459SRichard Henderson ctx->null_cond = cond; 1349b2167459SRichard Henderson } 1350b2167459SRichard Henderson 13510c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 13520c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13530c982a28SRichard Henderson { 13540c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13550c982a28SRichard Henderson 13560c982a28SRichard Henderson if (a->cf) { 13570c982a28SRichard Henderson nullify_over(ctx); 13580c982a28SRichard Henderson } 13590c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13600c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13610c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13620c982a28SRichard Henderson return nullify_end(ctx); 13630c982a28SRichard Henderson } 13640c982a28SRichard Henderson 13650588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13660588e061SRichard Henderson { 13670588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13680588e061SRichard Henderson 13690588e061SRichard Henderson if (a->cf) { 13700588e061SRichard Henderson nullify_over(ctx); 13710588e061SRichard Henderson } 1372d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 13730588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13740588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13750588e061SRichard Henderson return nullify_end(ctx); 13760588e061SRichard Henderson } 13770588e061SRichard Henderson 137831234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1379eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1380b2167459SRichard Henderson { 1381eaa3783bSRichard Henderson TCGv_reg dest, sv; 1382b2167459SRichard Henderson DisasCond cond; 13834fe9533aSRichard Henderson bool d = false; 1384b2167459SRichard Henderson 1385b2167459SRichard Henderson dest = tcg_temp_new(); 1386eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1387b2167459SRichard Henderson 1388b2167459SRichard Henderson /* Compute signed overflow if required. */ 1389f764718dSRichard Henderson sv = NULL; 1390b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1391b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1392b2167459SRichard Henderson } 1393b2167459SRichard Henderson 1394b2167459SRichard Henderson /* Form the condition for the compare. */ 13954fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1396b2167459SRichard Henderson 1397b2167459SRichard Henderson /* Clear. */ 1398eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1399b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1400b2167459SRichard Henderson 1401b2167459SRichard Henderson /* Install the new nullification. */ 1402b2167459SRichard Henderson cond_free(&ctx->null_cond); 1403b2167459SRichard Henderson ctx->null_cond = cond; 1404b2167459SRichard Henderson } 1405b2167459SRichard Henderson 140631234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1407eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1408eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1409b2167459SRichard Henderson { 1410eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1411b5af8423SRichard Henderson bool d = false; 1412b2167459SRichard Henderson 1413b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1414b2167459SRichard Henderson fn(dest, in1, in2); 1415b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1416b2167459SRichard Henderson 1417b2167459SRichard Henderson /* Install the new nullification. */ 1418b2167459SRichard Henderson cond_free(&ctx->null_cond); 1419b2167459SRichard Henderson if (cf) { 1420b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1421b2167459SRichard Henderson } 1422b2167459SRichard Henderson } 1423b2167459SRichard Henderson 14240c982a28SRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, 14250c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 14260c982a28SRichard Henderson { 14270c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 14280c982a28SRichard Henderson 14290c982a28SRichard Henderson if (a->cf) { 14300c982a28SRichard Henderson nullify_over(ctx); 14310c982a28SRichard Henderson } 14320c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 14330c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 14340c982a28SRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); 14350c982a28SRichard Henderson return nullify_end(ctx); 14360c982a28SRichard Henderson } 14370c982a28SRichard Henderson 143831234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1439eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1440eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1441b2167459SRichard Henderson { 1442eaa3783bSRichard Henderson TCGv_reg dest; 1443b2167459SRichard Henderson DisasCond cond; 1444b2167459SRichard Henderson 1445b2167459SRichard Henderson if (cf == 0) { 1446b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1447b2167459SRichard Henderson fn(dest, in1, in2); 1448b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1449b2167459SRichard Henderson cond_free(&ctx->null_cond); 1450b2167459SRichard Henderson } else { 1451b2167459SRichard Henderson dest = tcg_temp_new(); 1452b2167459SRichard Henderson fn(dest, in1, in2); 1453b2167459SRichard Henderson 1454b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1455b2167459SRichard Henderson 1456b2167459SRichard Henderson if (is_tc) { 1457eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1458eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1459ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1460b2167459SRichard Henderson } 1461b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1462b2167459SRichard Henderson 1463b2167459SRichard Henderson cond_free(&ctx->null_cond); 1464b2167459SRichard Henderson ctx->null_cond = cond; 1465b2167459SRichard Henderson } 1466b2167459SRichard Henderson } 1467b2167459SRichard Henderson 146886f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14698d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14708d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14718d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14728d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 147386f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 147486f8d05fSRichard Henderson { 147586f8d05fSRichard Henderson TCGv_ptr ptr; 147686f8d05fSRichard Henderson TCGv_reg tmp; 147786f8d05fSRichard Henderson TCGv_i64 spc; 147886f8d05fSRichard Henderson 147986f8d05fSRichard Henderson if (sp != 0) { 14808d6ae7fbSRichard Henderson if (sp < 0) { 14818d6ae7fbSRichard Henderson sp = ~sp; 14828d6ae7fbSRichard Henderson } 1483a6779861SRichard Henderson spc = tcg_temp_new_tl(); 14848d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14858d6ae7fbSRichard Henderson return spc; 148686f8d05fSRichard Henderson } 1487494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1488494737b7SRichard Henderson return cpu_srH; 1489494737b7SRichard Henderson } 149086f8d05fSRichard Henderson 149186f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 149286f8d05fSRichard Henderson tmp = tcg_temp_new(); 1493a6779861SRichard Henderson spc = tcg_temp_new_tl(); 149486f8d05fSRichard Henderson 1495698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1496698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 149786f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 149886f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 149986f8d05fSRichard Henderson 1500ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 150186f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 150286f8d05fSRichard Henderson 150386f8d05fSRichard Henderson return spc; 150486f8d05fSRichard Henderson } 150586f8d05fSRichard Henderson #endif 150686f8d05fSRichard Henderson 150786f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 150886f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 150986f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 151086f8d05fSRichard Henderson { 151186f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 151286f8d05fSRichard Henderson TCGv_reg ofs; 1513698240d1SRichard Henderson TCGv_tl addr; 151486f8d05fSRichard Henderson 151586f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 151686f8d05fSRichard Henderson if (rx) { 1517e12c6309SRichard Henderson ofs = tcg_temp_new(); 151886f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 151986f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 152086f8d05fSRichard Henderson } else if (disp || modify) { 1521e12c6309SRichard Henderson ofs = tcg_temp_new(); 152286f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 152386f8d05fSRichard Henderson } else { 152486f8d05fSRichard Henderson ofs = base; 152586f8d05fSRichard Henderson } 152686f8d05fSRichard Henderson 152786f8d05fSRichard Henderson *pofs = ofs; 1528698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 152986f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1530698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1531698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 153286f8d05fSRichard Henderson if (!is_phys) { 153386f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 153486f8d05fSRichard Henderson } 153586f8d05fSRichard Henderson #endif 153686f8d05fSRichard Henderson } 153786f8d05fSRichard Henderson 153896d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 153996d6407fSRichard Henderson * < 0 for pre-modify, 154096d6407fSRichard Henderson * > 0 for post-modify, 154196d6407fSRichard Henderson * = 0 for no base register update. 154296d6407fSRichard Henderson */ 154396d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1544eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 154696d6407fSRichard Henderson { 154786f8d05fSRichard Henderson TCGv_reg ofs; 154886f8d05fSRichard Henderson TCGv_tl addr; 154996d6407fSRichard Henderson 155096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 155196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 155296d6407fSRichard Henderson 155386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 155486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1555c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 155686f8d05fSRichard Henderson if (modify) { 155786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155896d6407fSRichard Henderson } 155996d6407fSRichard Henderson } 156096d6407fSRichard Henderson 156196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1562eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156314776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 156496d6407fSRichard Henderson { 156586f8d05fSRichard Henderson TCGv_reg ofs; 156686f8d05fSRichard Henderson TCGv_tl addr; 156796d6407fSRichard Henderson 156896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 157096d6407fSRichard Henderson 157186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 157286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1573217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 157486f8d05fSRichard Henderson if (modify) { 157586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 157696d6407fSRichard Henderson } 157796d6407fSRichard Henderson } 157896d6407fSRichard Henderson 157996d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1580eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158114776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 158296d6407fSRichard Henderson { 158386f8d05fSRichard Henderson TCGv_reg ofs; 158486f8d05fSRichard Henderson TCGv_tl addr; 158596d6407fSRichard Henderson 158696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 158796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 158896d6407fSRichard Henderson 158986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 159086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1591217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 159286f8d05fSRichard Henderson if (modify) { 159386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 159496d6407fSRichard Henderson } 159596d6407fSRichard Henderson } 159696d6407fSRichard Henderson 159796d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1598eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159914776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 160096d6407fSRichard Henderson { 160186f8d05fSRichard Henderson TCGv_reg ofs; 160286f8d05fSRichard Henderson TCGv_tl addr; 160396d6407fSRichard Henderson 160496d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 160596d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 160696d6407fSRichard Henderson 160786f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 160886f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1609217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 161086f8d05fSRichard Henderson if (modify) { 161186f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 161296d6407fSRichard Henderson } 161396d6407fSRichard Henderson } 161496d6407fSRichard Henderson 1615eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1616eaa3783bSRichard Henderson #define do_load_reg do_load_64 1617eaa3783bSRichard Henderson #define do_store_reg do_store_64 161896d6407fSRichard Henderson #else 1619eaa3783bSRichard Henderson #define do_load_reg do_load_32 1620eaa3783bSRichard Henderson #define do_store_reg do_store_32 162196d6407fSRichard Henderson #endif 162296d6407fSRichard Henderson 16231cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1624eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162514776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 162696d6407fSRichard Henderson { 1627eaa3783bSRichard Henderson TCGv_reg dest; 162896d6407fSRichard Henderson 162996d6407fSRichard Henderson nullify_over(ctx); 163096d6407fSRichard Henderson 163196d6407fSRichard Henderson if (modify == 0) { 163296d6407fSRichard Henderson /* No base register update. */ 163396d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 163496d6407fSRichard Henderson } else { 163596d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1636e12c6309SRichard Henderson dest = tcg_temp_new(); 163796d6407fSRichard Henderson } 163886f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 163996d6407fSRichard Henderson save_gpr(ctx, rt, dest); 164096d6407fSRichard Henderson 16411cd012a5SRichard Henderson return nullify_end(ctx); 164296d6407fSRichard Henderson } 164396d6407fSRichard Henderson 1644740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1645eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 164686f8d05fSRichard Henderson unsigned sp, int modify) 164796d6407fSRichard Henderson { 164896d6407fSRichard Henderson TCGv_i32 tmp; 164996d6407fSRichard Henderson 165096d6407fSRichard Henderson nullify_over(ctx); 165196d6407fSRichard Henderson 165296d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 165386f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 165496d6407fSRichard Henderson save_frw_i32(rt, tmp); 165596d6407fSRichard Henderson 165696d6407fSRichard Henderson if (rt == 0) { 1657ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 165896d6407fSRichard Henderson } 165996d6407fSRichard Henderson 1660740038d7SRichard Henderson return nullify_end(ctx); 166196d6407fSRichard Henderson } 166296d6407fSRichard Henderson 1663740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1664740038d7SRichard Henderson { 1665740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1666740038d7SRichard Henderson a->disp, a->sp, a->m); 1667740038d7SRichard Henderson } 1668740038d7SRichard Henderson 1669740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1670eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 167186f8d05fSRichard Henderson unsigned sp, int modify) 167296d6407fSRichard Henderson { 167396d6407fSRichard Henderson TCGv_i64 tmp; 167496d6407fSRichard Henderson 167596d6407fSRichard Henderson nullify_over(ctx); 167696d6407fSRichard Henderson 167796d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1678fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 167996d6407fSRichard Henderson save_frd(rt, tmp); 168096d6407fSRichard Henderson 168196d6407fSRichard Henderson if (rt == 0) { 1682ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 168396d6407fSRichard Henderson } 168496d6407fSRichard Henderson 1685740038d7SRichard Henderson return nullify_end(ctx); 1686740038d7SRichard Henderson } 1687740038d7SRichard Henderson 1688740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1689740038d7SRichard Henderson { 1690740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1691740038d7SRichard Henderson a->disp, a->sp, a->m); 169296d6407fSRichard Henderson } 169396d6407fSRichard Henderson 16941cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 169586f8d05fSRichard Henderson target_sreg disp, unsigned sp, 169614776ab5STony Nguyen int modify, MemOp mop) 169796d6407fSRichard Henderson { 169896d6407fSRichard Henderson nullify_over(ctx); 169986f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 17001cd012a5SRichard Henderson return nullify_end(ctx); 170196d6407fSRichard Henderson } 170296d6407fSRichard Henderson 1703740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1704eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 170586f8d05fSRichard Henderson unsigned sp, int modify) 170696d6407fSRichard Henderson { 170796d6407fSRichard Henderson TCGv_i32 tmp; 170896d6407fSRichard Henderson 170996d6407fSRichard Henderson nullify_over(ctx); 171096d6407fSRichard Henderson 171196d6407fSRichard Henderson tmp = load_frw_i32(rt); 171286f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 171396d6407fSRichard Henderson 1714740038d7SRichard Henderson return nullify_end(ctx); 171596d6407fSRichard Henderson } 171696d6407fSRichard Henderson 1717740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1718740038d7SRichard Henderson { 1719740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1720740038d7SRichard Henderson a->disp, a->sp, a->m); 1721740038d7SRichard Henderson } 1722740038d7SRichard Henderson 1723740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1724eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 172586f8d05fSRichard Henderson unsigned sp, int modify) 172696d6407fSRichard Henderson { 172796d6407fSRichard Henderson TCGv_i64 tmp; 172896d6407fSRichard Henderson 172996d6407fSRichard Henderson nullify_over(ctx); 173096d6407fSRichard Henderson 173196d6407fSRichard Henderson tmp = load_frd(rt); 1732fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 173396d6407fSRichard Henderson 1734740038d7SRichard Henderson return nullify_end(ctx); 1735740038d7SRichard Henderson } 1736740038d7SRichard Henderson 1737740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1738740038d7SRichard Henderson { 1739740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1740740038d7SRichard Henderson a->disp, a->sp, a->m); 174196d6407fSRichard Henderson } 174296d6407fSRichard Henderson 17431ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1744ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1745ebe9383cSRichard Henderson { 1746ebe9383cSRichard Henderson TCGv_i32 tmp; 1747ebe9383cSRichard Henderson 1748ebe9383cSRichard Henderson nullify_over(ctx); 1749ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1750ebe9383cSRichard Henderson 1751ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1752ebe9383cSRichard Henderson 1753ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17541ca74648SRichard Henderson return nullify_end(ctx); 1755ebe9383cSRichard Henderson } 1756ebe9383cSRichard Henderson 17571ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1758ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1759ebe9383cSRichard Henderson { 1760ebe9383cSRichard Henderson TCGv_i32 dst; 1761ebe9383cSRichard Henderson TCGv_i64 src; 1762ebe9383cSRichard Henderson 1763ebe9383cSRichard Henderson nullify_over(ctx); 1764ebe9383cSRichard Henderson src = load_frd(ra); 1765ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1766ebe9383cSRichard Henderson 1767ad75a51eSRichard Henderson func(dst, tcg_env, src); 1768ebe9383cSRichard Henderson 1769ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17701ca74648SRichard Henderson return nullify_end(ctx); 1771ebe9383cSRichard Henderson } 1772ebe9383cSRichard Henderson 17731ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1774ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1775ebe9383cSRichard Henderson { 1776ebe9383cSRichard Henderson TCGv_i64 tmp; 1777ebe9383cSRichard Henderson 1778ebe9383cSRichard Henderson nullify_over(ctx); 1779ebe9383cSRichard Henderson tmp = load_frd0(ra); 1780ebe9383cSRichard Henderson 1781ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1782ebe9383cSRichard Henderson 1783ebe9383cSRichard Henderson save_frd(rt, tmp); 17841ca74648SRichard Henderson return nullify_end(ctx); 1785ebe9383cSRichard Henderson } 1786ebe9383cSRichard Henderson 17871ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1788ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1789ebe9383cSRichard Henderson { 1790ebe9383cSRichard Henderson TCGv_i32 src; 1791ebe9383cSRichard Henderson TCGv_i64 dst; 1792ebe9383cSRichard Henderson 1793ebe9383cSRichard Henderson nullify_over(ctx); 1794ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1795ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1796ebe9383cSRichard Henderson 1797ad75a51eSRichard Henderson func(dst, tcg_env, src); 1798ebe9383cSRichard Henderson 1799ebe9383cSRichard Henderson save_frd(rt, dst); 18001ca74648SRichard Henderson return nullify_end(ctx); 1801ebe9383cSRichard Henderson } 1802ebe9383cSRichard Henderson 18031ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1804ebe9383cSRichard Henderson unsigned ra, unsigned rb, 180531234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1806ebe9383cSRichard Henderson { 1807ebe9383cSRichard Henderson TCGv_i32 a, b; 1808ebe9383cSRichard Henderson 1809ebe9383cSRichard Henderson nullify_over(ctx); 1810ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1811ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1812ebe9383cSRichard Henderson 1813ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1814ebe9383cSRichard Henderson 1815ebe9383cSRichard Henderson save_frw_i32(rt, a); 18161ca74648SRichard Henderson return nullify_end(ctx); 1817ebe9383cSRichard Henderson } 1818ebe9383cSRichard Henderson 18191ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1820ebe9383cSRichard Henderson unsigned ra, unsigned rb, 182131234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1822ebe9383cSRichard Henderson { 1823ebe9383cSRichard Henderson TCGv_i64 a, b; 1824ebe9383cSRichard Henderson 1825ebe9383cSRichard Henderson nullify_over(ctx); 1826ebe9383cSRichard Henderson a = load_frd0(ra); 1827ebe9383cSRichard Henderson b = load_frd0(rb); 1828ebe9383cSRichard Henderson 1829ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1830ebe9383cSRichard Henderson 1831ebe9383cSRichard Henderson save_frd(rt, a); 18321ca74648SRichard Henderson return nullify_end(ctx); 1833ebe9383cSRichard Henderson } 1834ebe9383cSRichard Henderson 183598cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 183698cd9ca7SRichard Henderson have already had nullification handled. */ 183701afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 183898cd9ca7SRichard Henderson unsigned link, bool is_n) 183998cd9ca7SRichard Henderson { 184098cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 184198cd9ca7SRichard Henderson if (link != 0) { 1842741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 184398cd9ca7SRichard Henderson } 184498cd9ca7SRichard Henderson ctx->iaoq_n = dest; 184598cd9ca7SRichard Henderson if (is_n) { 184698cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 184798cd9ca7SRichard Henderson } 184898cd9ca7SRichard Henderson } else { 184998cd9ca7SRichard Henderson nullify_over(ctx); 185098cd9ca7SRichard Henderson 185198cd9ca7SRichard Henderson if (link != 0) { 1852741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185398cd9ca7SRichard Henderson } 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 185698cd9ca7SRichard Henderson nullify_set(ctx, 0); 185798cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 185898cd9ca7SRichard Henderson } else { 185998cd9ca7SRichard Henderson nullify_set(ctx, is_n); 186098cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 186198cd9ca7SRichard Henderson } 186298cd9ca7SRichard Henderson 186331234768SRichard Henderson nullify_end(ctx); 186498cd9ca7SRichard Henderson 186598cd9ca7SRichard Henderson nullify_set(ctx, 0); 186698cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 186731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 186898cd9ca7SRichard Henderson } 186901afb7beSRichard Henderson return true; 187098cd9ca7SRichard Henderson } 187198cd9ca7SRichard Henderson 187298cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 187398cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 187401afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 187598cd9ca7SRichard Henderson DisasCond *cond) 187698cd9ca7SRichard Henderson { 1877eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 187898cd9ca7SRichard Henderson TCGLabel *taken = NULL; 187998cd9ca7SRichard Henderson TCGCond c = cond->c; 188098cd9ca7SRichard Henderson bool n; 188198cd9ca7SRichard Henderson 188298cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 188398cd9ca7SRichard Henderson 188498cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 188598cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 188601afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 188798cd9ca7SRichard Henderson } 188898cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 188901afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 189098cd9ca7SRichard Henderson } 189198cd9ca7SRichard Henderson 189298cd9ca7SRichard Henderson taken = gen_new_label(); 1893eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 189498cd9ca7SRichard Henderson cond_free(cond); 189598cd9ca7SRichard Henderson 189698cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 189798cd9ca7SRichard Henderson n = is_n && disp < 0; 189898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 189998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1900a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 190198cd9ca7SRichard Henderson } else { 190298cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 190398cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190498cd9ca7SRichard Henderson ctx->null_lab = NULL; 190598cd9ca7SRichard Henderson } 190698cd9ca7SRichard Henderson nullify_set(ctx, n); 1907c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1908c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1909c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1910c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1911c301f34eSRichard Henderson } 1912a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 191398cd9ca7SRichard Henderson } 191498cd9ca7SRichard Henderson 191598cd9ca7SRichard Henderson gen_set_label(taken); 191698cd9ca7SRichard Henderson 191798cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 191898cd9ca7SRichard Henderson n = is_n && disp >= 0; 191998cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 192098cd9ca7SRichard Henderson nullify_set(ctx, 0); 1921a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 192298cd9ca7SRichard Henderson } else { 192398cd9ca7SRichard Henderson nullify_set(ctx, n); 1924a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 192598cd9ca7SRichard Henderson } 192698cd9ca7SRichard Henderson 192798cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 192898cd9ca7SRichard Henderson if (ctx->null_lab) { 192998cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 193098cd9ca7SRichard Henderson ctx->null_lab = NULL; 193131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 193298cd9ca7SRichard Henderson } else { 193331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 193498cd9ca7SRichard Henderson } 193501afb7beSRichard Henderson return true; 193698cd9ca7SRichard Henderson } 193798cd9ca7SRichard Henderson 193898cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 193998cd9ca7SRichard Henderson nullification of the branch itself. */ 194001afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 194198cd9ca7SRichard Henderson unsigned link, bool is_n) 194298cd9ca7SRichard Henderson { 1943eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 194498cd9ca7SRichard Henderson TCGCond c; 194598cd9ca7SRichard Henderson 194698cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 194798cd9ca7SRichard Henderson 194898cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 194998cd9ca7SRichard Henderson if (link != 0) { 1950741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 195198cd9ca7SRichard Henderson } 1952e12c6309SRichard Henderson next = tcg_temp_new(); 1953eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 195498cd9ca7SRichard Henderson if (is_n) { 1955c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1956a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1957a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1958a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1959c301f34eSRichard Henderson nullify_set(ctx, 0); 196031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 196101afb7beSRichard Henderson return true; 1962c301f34eSRichard Henderson } 196398cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 196498cd9ca7SRichard Henderson } 1965c301f34eSRichard Henderson ctx->iaoq_n = -1; 1966c301f34eSRichard Henderson ctx->iaoq_n_var = next; 196798cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 196898cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 196998cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19704137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 197198cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 197298cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 197398cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 197498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 197598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 197698cd9ca7SRichard Henderson 197798cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 197898cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 197998cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1980a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1981a0180973SRichard Henderson next = tcg_temp_new(); 1982a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 1983a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 198498cd9ca7SRichard Henderson 198598cd9ca7SRichard Henderson nullify_over(ctx); 198698cd9ca7SRichard Henderson if (link != 0) { 19879a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 198898cd9ca7SRichard Henderson } 19897f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 199001afb7beSRichard Henderson return nullify_end(ctx); 199198cd9ca7SRichard Henderson } else { 199298cd9ca7SRichard Henderson c = ctx->null_cond.c; 199398cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 199498cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 199598cd9ca7SRichard Henderson 199698cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1997e12c6309SRichard Henderson next = tcg_temp_new(); 199898cd9ca7SRichard Henderson 1999741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 2000eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 200198cd9ca7SRichard Henderson ctx->iaoq_n = -1; 200298cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 200398cd9ca7SRichard Henderson 200498cd9ca7SRichard Henderson if (link != 0) { 2005eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 200698cd9ca7SRichard Henderson } 200798cd9ca7SRichard Henderson 200898cd9ca7SRichard Henderson if (is_n) { 200998cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 201098cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 201198cd9ca7SRichard Henderson to the branch. */ 2012eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 201398cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 201498cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 201598cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 201698cd9ca7SRichard Henderson } else { 201798cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 201898cd9ca7SRichard Henderson } 201998cd9ca7SRichard Henderson } 202001afb7beSRichard Henderson return true; 202198cd9ca7SRichard Henderson } 202298cd9ca7SRichard Henderson 2023660eefe1SRichard Henderson /* Implement 2024660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 2025660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 2026660eefe1SRichard Henderson * else 2027660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 2028660eefe1SRichard Henderson * which keeps the privilege level from being increased. 2029660eefe1SRichard Henderson */ 2030660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2031660eefe1SRichard Henderson { 2032660eefe1SRichard Henderson TCGv_reg dest; 2033660eefe1SRichard Henderson switch (ctx->privilege) { 2034660eefe1SRichard Henderson case 0: 2035660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2036660eefe1SRichard Henderson return offset; 2037660eefe1SRichard Henderson case 3: 2038993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2039e12c6309SRichard Henderson dest = tcg_temp_new(); 2040660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2041660eefe1SRichard Henderson break; 2042660eefe1SRichard Henderson default: 2043e12c6309SRichard Henderson dest = tcg_temp_new(); 2044660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2045660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2046660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2047660eefe1SRichard Henderson break; 2048660eefe1SRichard Henderson } 2049660eefe1SRichard Henderson return dest; 2050660eefe1SRichard Henderson } 2051660eefe1SRichard Henderson 2052ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20537ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20547ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20557ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20567ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20577ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20587ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20597ad439dfSRichard Henderson aforementioned BE. */ 206031234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20617ad439dfSRichard Henderson { 2062a0180973SRichard Henderson TCGv_reg tmp; 2063a0180973SRichard Henderson 20647ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20657ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20668b81968cSMichael Tokarev next insn within the privileged page. */ 20677ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20687ad439dfSRichard Henderson case TCG_COND_NEVER: 20697ad439dfSRichard Henderson break; 20707ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2071eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20727ad439dfSRichard Henderson goto do_sigill; 20737ad439dfSRichard Henderson default: 20747ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20757ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20767ad439dfSRichard Henderson g_assert_not_reached(); 20777ad439dfSRichard Henderson } 20787ad439dfSRichard Henderson 20797ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20807ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20817ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20827ad439dfSRichard Henderson under such conditions. */ 20837ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20847ad439dfSRichard Henderson goto do_sigill; 20857ad439dfSRichard Henderson } 20867ad439dfSRichard Henderson 2087ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20887ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20892986721dSRichard Henderson gen_excp_1(EXCP_IMP); 209031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 209131234768SRichard Henderson break; 20927ad439dfSRichard Henderson 20937ad439dfSRichard Henderson case 0xb0: /* LWS */ 20947ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 209531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 209631234768SRichard Henderson break; 20977ad439dfSRichard Henderson 20987ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2099ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2100a0180973SRichard Henderson tmp = tcg_temp_new(); 2101a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2102a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2103a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2104a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 210531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 210631234768SRichard Henderson break; 21077ad439dfSRichard Henderson 21087ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 21097ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 211031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 211131234768SRichard Henderson break; 21127ad439dfSRichard Henderson 21137ad439dfSRichard Henderson default: 21147ad439dfSRichard Henderson do_sigill: 21152986721dSRichard Henderson gen_excp_1(EXCP_ILL); 211631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 211731234768SRichard Henderson break; 21187ad439dfSRichard Henderson } 21197ad439dfSRichard Henderson } 2120ba1d0b44SRichard Henderson #endif 21217ad439dfSRichard Henderson 2122deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2123b2167459SRichard Henderson { 2124b2167459SRichard Henderson cond_free(&ctx->null_cond); 212531234768SRichard Henderson return true; 2126b2167459SRichard Henderson } 2127b2167459SRichard Henderson 212840f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 212998a9cb79SRichard Henderson { 213031234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 213198a9cb79SRichard Henderson } 213298a9cb79SRichard Henderson 2133e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 213498a9cb79SRichard Henderson { 213598a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 213698a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 213798a9cb79SRichard Henderson 213898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213931234768SRichard Henderson return true; 214098a9cb79SRichard Henderson } 214198a9cb79SRichard Henderson 2142c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 214398a9cb79SRichard Henderson { 2144c603e14aSRichard Henderson unsigned rt = a->t; 2145eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2146eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 214798a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 214898a9cb79SRichard Henderson 214998a9cb79SRichard Henderson cond_free(&ctx->null_cond); 215031234768SRichard Henderson return true; 215198a9cb79SRichard Henderson } 215298a9cb79SRichard Henderson 2153c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 215498a9cb79SRichard Henderson { 2155c603e14aSRichard Henderson unsigned rt = a->t; 2156c603e14aSRichard Henderson unsigned rs = a->sp; 215733423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 215833423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 215998a9cb79SRichard Henderson 216033423472SRichard Henderson load_spr(ctx, t0, rs); 216133423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 216233423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 216333423472SRichard Henderson 216433423472SRichard Henderson save_gpr(ctx, rt, t1); 216598a9cb79SRichard Henderson 216698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 216731234768SRichard Henderson return true; 216898a9cb79SRichard Henderson } 216998a9cb79SRichard Henderson 2170c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 217198a9cb79SRichard Henderson { 2172c603e14aSRichard Henderson unsigned rt = a->t; 2173c603e14aSRichard Henderson unsigned ctl = a->r; 2174eaa3783bSRichard Henderson TCGv_reg tmp; 217598a9cb79SRichard Henderson 217698a9cb79SRichard Henderson switch (ctl) { 217735136a77SRichard Henderson case CR_SAR: 217898a9cb79SRichard Henderson #ifdef TARGET_HPPA64 2179c603e14aSRichard Henderson if (a->e == 0) { 218098a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 218198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2182eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 218398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 218435136a77SRichard Henderson goto done; 218598a9cb79SRichard Henderson } 218698a9cb79SRichard Henderson #endif 218798a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 218835136a77SRichard Henderson goto done; 218935136a77SRichard Henderson case CR_IT: /* Interval Timer */ 219035136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 219135136a77SRichard Henderson nullify_over(ctx); 219298a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2193dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 219449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 219531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 219649c29d6cSRichard Henderson } else { 219749c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 219849c29d6cSRichard Henderson } 219998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 220031234768SRichard Henderson return nullify_end(ctx); 220198a9cb79SRichard Henderson case 26: 220298a9cb79SRichard Henderson case 27: 220398a9cb79SRichard Henderson break; 220498a9cb79SRichard Henderson default: 220598a9cb79SRichard Henderson /* All other control registers are privileged. */ 220635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 220735136a77SRichard Henderson break; 220898a9cb79SRichard Henderson } 220998a9cb79SRichard Henderson 2210e12c6309SRichard Henderson tmp = tcg_temp_new(); 2211ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 221235136a77SRichard Henderson save_gpr(ctx, rt, tmp); 221335136a77SRichard Henderson 221435136a77SRichard Henderson done: 221598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221631234768SRichard Henderson return true; 221798a9cb79SRichard Henderson } 221898a9cb79SRichard Henderson 2219c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 222033423472SRichard Henderson { 2221c603e14aSRichard Henderson unsigned rr = a->r; 2222c603e14aSRichard Henderson unsigned rs = a->sp; 222333423472SRichard Henderson TCGv_i64 t64; 222433423472SRichard Henderson 222533423472SRichard Henderson if (rs >= 5) { 222633423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 222733423472SRichard Henderson } 222833423472SRichard Henderson nullify_over(ctx); 222933423472SRichard Henderson 223033423472SRichard Henderson t64 = tcg_temp_new_i64(); 223133423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 223233423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 223333423472SRichard Henderson 223433423472SRichard Henderson if (rs >= 4) { 2235ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2236494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 223733423472SRichard Henderson } else { 223833423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 223933423472SRichard Henderson } 224033423472SRichard Henderson 224131234768SRichard Henderson return nullify_end(ctx); 224233423472SRichard Henderson } 224333423472SRichard Henderson 2244c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 224598a9cb79SRichard Henderson { 2246c603e14aSRichard Henderson unsigned ctl = a->t; 22474845f015SSven Schnelle TCGv_reg reg; 2248eaa3783bSRichard Henderson TCGv_reg tmp; 224998a9cb79SRichard Henderson 225035136a77SRichard Henderson if (ctl == CR_SAR) { 22514845f015SSven Schnelle reg = load_gpr(ctx, a->r); 225298a9cb79SRichard Henderson tmp = tcg_temp_new(); 2253f3618f59SHelge Deller tcg_gen_andi_reg(tmp, reg, ctx->is_pa20 ? 63 : 31); 225498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 225598a9cb79SRichard Henderson 225698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 225731234768SRichard Henderson return true; 225898a9cb79SRichard Henderson } 225998a9cb79SRichard Henderson 226035136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 226135136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 226235136a77SRichard Henderson 2263c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 226435136a77SRichard Henderson nullify_over(ctx); 22654845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22664845f015SSven Schnelle 226735136a77SRichard Henderson switch (ctl) { 226835136a77SRichard Henderson case CR_IT: 2269ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 227035136a77SRichard Henderson break; 22714f5f2548SRichard Henderson case CR_EIRR: 2272ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22734f5f2548SRichard Henderson break; 22744f5f2548SRichard Henderson case CR_EIEM: 2275ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 227631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22774f5f2548SRichard Henderson break; 22784f5f2548SRichard Henderson 227935136a77SRichard Henderson case CR_IIASQ: 228035136a77SRichard Henderson case CR_IIAOQ: 228135136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 228235136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2283e12c6309SRichard Henderson tmp = tcg_temp_new(); 2284ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 228535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2286ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2287ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 228835136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 228935136a77SRichard Henderson break; 229035136a77SRichard Henderson 2291d5de20bdSSven Schnelle case CR_PID1: 2292d5de20bdSSven Schnelle case CR_PID2: 2293d5de20bdSSven Schnelle case CR_PID3: 2294d5de20bdSSven Schnelle case CR_PID4: 2295ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2296d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2297ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2298d5de20bdSSven Schnelle #endif 2299d5de20bdSSven Schnelle break; 2300d5de20bdSSven Schnelle 230135136a77SRichard Henderson default: 2302ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 230335136a77SRichard Henderson break; 230435136a77SRichard Henderson } 230531234768SRichard Henderson return nullify_end(ctx); 23064f5f2548SRichard Henderson #endif 230735136a77SRichard Henderson } 230835136a77SRichard Henderson 2309c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 231098a9cb79SRichard Henderson { 2311eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 231298a9cb79SRichard Henderson 2313c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2314f3618f59SHelge Deller tcg_gen_andi_reg(tmp, tmp, ctx->is_pa20 ? 63 : 31); 231598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 231698a9cb79SRichard Henderson 231798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 231831234768SRichard Henderson return true; 231998a9cb79SRichard Henderson } 232098a9cb79SRichard Henderson 2321e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 232298a9cb79SRichard Henderson { 2323e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 232498a9cb79SRichard Henderson 23252330504cSHelge Deller #ifdef CONFIG_USER_ONLY 23262330504cSHelge Deller /* We don't implement space registers in user mode. */ 2327eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 23282330504cSHelge Deller #else 23292330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 23302330504cSHelge Deller 2331e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 23322330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 23332330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 23342330504cSHelge Deller #endif 2335e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 233698a9cb79SRichard Henderson 233798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 233831234768SRichard Henderson return true; 233998a9cb79SRichard Henderson } 234098a9cb79SRichard Henderson 2341e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2342e36f27efSRichard Henderson { 2343e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2344e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2345e1b5a5edSRichard Henderson TCGv_reg tmp; 2346e1b5a5edSRichard Henderson 2347e1b5a5edSRichard Henderson nullify_over(ctx); 2348e1b5a5edSRichard Henderson 2349e12c6309SRichard Henderson tmp = tcg_temp_new(); 2350ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2351e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2352ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2353e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2354e1b5a5edSRichard Henderson 2355e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 235631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 235731234768SRichard Henderson return nullify_end(ctx); 2358e36f27efSRichard Henderson #endif 2359e1b5a5edSRichard Henderson } 2360e1b5a5edSRichard Henderson 2361e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2362e1b5a5edSRichard Henderson { 2363e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2364e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2365e1b5a5edSRichard Henderson TCGv_reg tmp; 2366e1b5a5edSRichard Henderson 2367e1b5a5edSRichard Henderson nullify_over(ctx); 2368e1b5a5edSRichard Henderson 2369e12c6309SRichard Henderson tmp = tcg_temp_new(); 2370ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2371e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2372ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2373e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2374e1b5a5edSRichard Henderson 2375e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 237631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 237731234768SRichard Henderson return nullify_end(ctx); 2378e36f27efSRichard Henderson #endif 2379e1b5a5edSRichard Henderson } 2380e1b5a5edSRichard Henderson 2381c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2382e1b5a5edSRichard Henderson { 2383e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2384c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2385c603e14aSRichard Henderson TCGv_reg tmp, reg; 2386e1b5a5edSRichard Henderson nullify_over(ctx); 2387e1b5a5edSRichard Henderson 2388c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2389e12c6309SRichard Henderson tmp = tcg_temp_new(); 2390ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2391e1b5a5edSRichard Henderson 2392e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 239331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 239431234768SRichard Henderson return nullify_end(ctx); 2395c603e14aSRichard Henderson #endif 2396e1b5a5edSRichard Henderson } 2397f49b3537SRichard Henderson 2398e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2399f49b3537SRichard Henderson { 2400f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2401e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2402f49b3537SRichard Henderson nullify_over(ctx); 2403f49b3537SRichard Henderson 2404e36f27efSRichard Henderson if (rfi_r) { 2405ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2406f49b3537SRichard Henderson } else { 2407ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2408f49b3537SRichard Henderson } 240931234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 241007ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 241131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2412f49b3537SRichard Henderson 241331234768SRichard Henderson return nullify_end(ctx); 2414e36f27efSRichard Henderson #endif 2415f49b3537SRichard Henderson } 24166210db05SHelge Deller 2417e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2418e36f27efSRichard Henderson { 2419e36f27efSRichard Henderson return do_rfi(ctx, false); 2420e36f27efSRichard Henderson } 2421e36f27efSRichard Henderson 2422e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2423e36f27efSRichard Henderson { 2424e36f27efSRichard Henderson return do_rfi(ctx, true); 2425e36f27efSRichard Henderson } 2426e36f27efSRichard Henderson 242796927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 24286210db05SHelge Deller { 24296210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 243096927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24316210db05SHelge Deller nullify_over(ctx); 2432ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 243331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 243431234768SRichard Henderson return nullify_end(ctx); 243596927adbSRichard Henderson #endif 24366210db05SHelge Deller } 243796927adbSRichard Henderson 243896927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 243996927adbSRichard Henderson { 244096927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 244196927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 244296927adbSRichard Henderson nullify_over(ctx); 2443ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 244496927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 244596927adbSRichard Henderson return nullify_end(ctx); 244696927adbSRichard Henderson #endif 244796927adbSRichard Henderson } 2448e1b5a5edSRichard Henderson 24494a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 24504a4554c6SHelge Deller { 24514a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24524a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 24534a4554c6SHelge Deller nullify_over(ctx); 2454ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 24554a4554c6SHelge Deller return nullify_end(ctx); 24564a4554c6SHelge Deller #endif 24574a4554c6SHelge Deller } 24584a4554c6SHelge Deller 2459deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 246098a9cb79SRichard Henderson { 2461deee69a1SRichard Henderson if (a->m) { 2462deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2463deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2464deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 246598a9cb79SRichard Henderson 246698a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2467eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2468deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2469deee69a1SRichard Henderson } 247098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 247131234768SRichard Henderson return true; 247298a9cb79SRichard Henderson } 247398a9cb79SRichard Henderson 2474deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 247598a9cb79SRichard Henderson { 247686f8d05fSRichard Henderson TCGv_reg dest, ofs; 2477eed14219SRichard Henderson TCGv_i32 level, want; 247886f8d05fSRichard Henderson TCGv_tl addr; 247998a9cb79SRichard Henderson 248098a9cb79SRichard Henderson nullify_over(ctx); 248198a9cb79SRichard Henderson 2482deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2483deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2484eed14219SRichard Henderson 2485deee69a1SRichard Henderson if (a->imm) { 248629dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 248798a9cb79SRichard Henderson } else { 2488eed14219SRichard Henderson level = tcg_temp_new_i32(); 2489deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2490eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 249198a9cb79SRichard Henderson } 249229dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2493eed14219SRichard Henderson 2494ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2495eed14219SRichard Henderson 2496deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 249731234768SRichard Henderson return nullify_end(ctx); 249898a9cb79SRichard Henderson } 249998a9cb79SRichard Henderson 2500deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 25018d6ae7fbSRichard Henderson { 2502deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2503deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25048d6ae7fbSRichard Henderson TCGv_tl addr; 25058d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 25068d6ae7fbSRichard Henderson 25078d6ae7fbSRichard Henderson nullify_over(ctx); 25088d6ae7fbSRichard Henderson 2509deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2510deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2511deee69a1SRichard Henderson if (a->addr) { 2512ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25138d6ae7fbSRichard Henderson } else { 2514ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25158d6ae7fbSRichard Henderson } 25168d6ae7fbSRichard Henderson 251732dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 251832dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 251931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 252031234768SRichard Henderson } 252131234768SRichard Henderson return nullify_end(ctx); 2522deee69a1SRichard Henderson #endif 25238d6ae7fbSRichard Henderson } 252463300a00SRichard Henderson 2525deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 252663300a00SRichard Henderson { 2527deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2528deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 252963300a00SRichard Henderson TCGv_tl addr; 253063300a00SRichard Henderson TCGv_reg ofs; 253163300a00SRichard Henderson 253263300a00SRichard Henderson nullify_over(ctx); 253363300a00SRichard Henderson 2534deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2535deee69a1SRichard Henderson if (a->m) { 2536deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 253763300a00SRichard Henderson } 2538deee69a1SRichard Henderson if (a->local) { 2539ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 254063300a00SRichard Henderson } else { 2541ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 254263300a00SRichard Henderson } 254363300a00SRichard Henderson 254463300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 254532dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 254631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 254731234768SRichard Henderson } 254831234768SRichard Henderson return nullify_end(ctx); 2549deee69a1SRichard Henderson #endif 255063300a00SRichard Henderson } 25512dfcca9fSRichard Henderson 25526797c315SNick Hudson /* 25536797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25546797c315SNick Hudson * See 25556797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25566797c315SNick Hudson * page 13-9 (195/206) 25576797c315SNick Hudson */ 25586797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25596797c315SNick Hudson { 25606797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25616797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25626797c315SNick Hudson TCGv_tl addr, atl, stl; 25636797c315SNick Hudson TCGv_reg reg; 25646797c315SNick Hudson 25656797c315SNick Hudson nullify_over(ctx); 25666797c315SNick Hudson 25676797c315SNick Hudson /* 25686797c315SNick Hudson * FIXME: 25696797c315SNick Hudson * if (not (pcxl or pcxl2)) 25706797c315SNick Hudson * return gen_illegal(ctx); 25716797c315SNick Hudson * 25726797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25736797c315SNick Hudson */ 25746797c315SNick Hudson 25756797c315SNick Hudson atl = tcg_temp_new_tl(); 25766797c315SNick Hudson stl = tcg_temp_new_tl(); 25776797c315SNick Hudson addr = tcg_temp_new_tl(); 25786797c315SNick Hudson 2579ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25806797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25816797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2582ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25836797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25846797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25856797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25866797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25876797c315SNick Hudson 25886797c315SNick Hudson reg = load_gpr(ctx, a->r); 25896797c315SNick Hudson if (a->addr) { 2590ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25916797c315SNick Hudson } else { 2592ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25936797c315SNick Hudson } 25946797c315SNick Hudson 25956797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25966797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25976797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25986797c315SNick Hudson } 25996797c315SNick Hudson return nullify_end(ctx); 26006797c315SNick Hudson #endif 26016797c315SNick Hudson } 26026797c315SNick Hudson 2603deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26042dfcca9fSRichard Henderson { 2605deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2606deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26072dfcca9fSRichard Henderson TCGv_tl vaddr; 26082dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 26092dfcca9fSRichard Henderson 26102dfcca9fSRichard Henderson nullify_over(ctx); 26112dfcca9fSRichard Henderson 2612deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26132dfcca9fSRichard Henderson 26142dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2615ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26162dfcca9fSRichard Henderson 26172dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2618deee69a1SRichard Henderson if (a->m) { 2619deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26202dfcca9fSRichard Henderson } 2621deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26222dfcca9fSRichard Henderson 262331234768SRichard Henderson return nullify_end(ctx); 2624deee69a1SRichard Henderson #endif 26252dfcca9fSRichard Henderson } 262643a97b81SRichard Henderson 2627deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 262843a97b81SRichard Henderson { 262943a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 263043a97b81SRichard Henderson 263143a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 263243a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 263343a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 263443a97b81SRichard Henderson since the entire address space is coherent. */ 263529dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 263643a97b81SRichard Henderson 263731234768SRichard Henderson cond_free(&ctx->null_cond); 263831234768SRichard Henderson return true; 263943a97b81SRichard Henderson } 264098a9cb79SRichard Henderson 26410c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2642b2167459SRichard Henderson { 26430c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2644b2167459SRichard Henderson } 2645b2167459SRichard Henderson 26460c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2647b2167459SRichard Henderson { 26480c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2649b2167459SRichard Henderson } 2650b2167459SRichard Henderson 26510c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2652b2167459SRichard Henderson { 26530c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2654b2167459SRichard Henderson } 2655b2167459SRichard Henderson 26560c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2657b2167459SRichard Henderson { 26580c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26590c982a28SRichard Henderson } 2660b2167459SRichard Henderson 26610c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 26620c982a28SRichard Henderson { 26630c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26640c982a28SRichard Henderson } 26650c982a28SRichard Henderson 26660c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 26670c982a28SRichard Henderson { 26680c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26690c982a28SRichard Henderson } 26700c982a28SRichard Henderson 26710c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 26720c982a28SRichard Henderson { 26730c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26740c982a28SRichard Henderson } 26750c982a28SRichard Henderson 26760c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26770c982a28SRichard Henderson { 26780c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26790c982a28SRichard Henderson } 26800c982a28SRichard Henderson 26810c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26820c982a28SRichard Henderson { 26830c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26840c982a28SRichard Henderson } 26850c982a28SRichard Henderson 26860c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26870c982a28SRichard Henderson { 26880c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26890c982a28SRichard Henderson } 26900c982a28SRichard Henderson 26910c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26920c982a28SRichard Henderson { 26930c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26940c982a28SRichard Henderson } 26950c982a28SRichard Henderson 26960c982a28SRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) 26970c982a28SRichard Henderson { 26980c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26990c982a28SRichard Henderson } 27000c982a28SRichard Henderson 27010c982a28SRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) 27020c982a28SRichard Henderson { 27030c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 27040c982a28SRichard Henderson } 27050c982a28SRichard Henderson 27060c982a28SRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) 27070c982a28SRichard Henderson { 27080c982a28SRichard Henderson if (a->cf == 0) { 27090c982a28SRichard Henderson unsigned r2 = a->r2; 27100c982a28SRichard Henderson unsigned r1 = a->r1; 27110c982a28SRichard Henderson unsigned rt = a->t; 27120c982a28SRichard Henderson 27137aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27147aee8189SRichard Henderson cond_free(&ctx->null_cond); 27157aee8189SRichard Henderson return true; 27167aee8189SRichard Henderson } 27177aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2718b2167459SRichard Henderson if (r1 == 0) { 2719eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2720eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2721b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2722b2167459SRichard Henderson } else { 2723b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2724b2167459SRichard Henderson } 2725b2167459SRichard Henderson cond_free(&ctx->null_cond); 272631234768SRichard Henderson return true; 2727b2167459SRichard Henderson } 27287aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27297aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27307aee8189SRichard Henderson * 27317aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27327aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27337aee8189SRichard Henderson * currently implemented as idle. 27347aee8189SRichard Henderson */ 27357aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27367aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27377aee8189SRichard Henderson until the next timer interrupt. */ 27387aee8189SRichard Henderson nullify_over(ctx); 27397aee8189SRichard Henderson 27407aee8189SRichard Henderson /* Advance the instruction queue. */ 2741741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2742741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27437aee8189SRichard Henderson nullify_set(ctx, 0); 27447aee8189SRichard Henderson 27457aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2746ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 274729dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27487aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27497aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27507aee8189SRichard Henderson 27517aee8189SRichard Henderson return nullify_end(ctx); 27527aee8189SRichard Henderson } 27537aee8189SRichard Henderson #endif 27547aee8189SRichard Henderson } 27550c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 27567aee8189SRichard Henderson } 2757b2167459SRichard Henderson 27580c982a28SRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) 2759b2167459SRichard Henderson { 27600c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 27610c982a28SRichard Henderson } 27620c982a28SRichard Henderson 27630c982a28SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) 27640c982a28SRichard Henderson { 2765eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2766b2167459SRichard Henderson 27670c982a28SRichard Henderson if (a->cf) { 2768b2167459SRichard Henderson nullify_over(ctx); 2769b2167459SRichard Henderson } 27700c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27710c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27720c982a28SRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); 277331234768SRichard Henderson return nullify_end(ctx); 2774b2167459SRichard Henderson } 2775b2167459SRichard Henderson 27760c982a28SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) 2777b2167459SRichard Henderson { 2778eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2779b2167459SRichard Henderson 27800c982a28SRichard Henderson if (a->cf) { 2781b2167459SRichard Henderson nullify_over(ctx); 2782b2167459SRichard Henderson } 27830c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27840c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 27850c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); 278631234768SRichard Henderson return nullify_end(ctx); 2787b2167459SRichard Henderson } 2788b2167459SRichard Henderson 27890c982a28SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) 2790b2167459SRichard Henderson { 2791eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2792b2167459SRichard Henderson 27930c982a28SRichard Henderson if (a->cf) { 2794b2167459SRichard Henderson nullify_over(ctx); 2795b2167459SRichard Henderson } 27960c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27970c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2798e12c6309SRichard Henderson tmp = tcg_temp_new(); 2799eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 28000c982a28SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); 280131234768SRichard Henderson return nullify_end(ctx); 2802b2167459SRichard Henderson } 2803b2167459SRichard Henderson 28040c982a28SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) 2805b2167459SRichard Henderson { 28060c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28070c982a28SRichard Henderson } 28080c982a28SRichard Henderson 28090c982a28SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) 28100c982a28SRichard Henderson { 28110c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28120c982a28SRichard Henderson } 28130c982a28SRichard Henderson 28140c982a28SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) 28150c982a28SRichard Henderson { 2816eaa3783bSRichard Henderson TCGv_reg tmp; 2817b2167459SRichard Henderson 2818b2167459SRichard Henderson nullify_over(ctx); 2819b2167459SRichard Henderson 2820e12c6309SRichard Henderson tmp = tcg_temp_new(); 2821eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2822b2167459SRichard Henderson if (!is_i) { 2823eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2824b2167459SRichard Henderson } 2825eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2826eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 282760e29463SSven Schnelle do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, 2828eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 282931234768SRichard Henderson return nullify_end(ctx); 2830b2167459SRichard Henderson } 2831b2167459SRichard Henderson 28320c982a28SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) 2833b2167459SRichard Henderson { 28340c982a28SRichard Henderson return do_dcor(ctx, a, false); 28350c982a28SRichard Henderson } 28360c982a28SRichard Henderson 28370c982a28SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) 28380c982a28SRichard Henderson { 28390c982a28SRichard Henderson return do_dcor(ctx, a, true); 28400c982a28SRichard Henderson } 28410c982a28SRichard Henderson 28420c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28430c982a28SRichard Henderson { 2844eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 284572ca8753SRichard Henderson TCGv_reg cout; 2846b2167459SRichard Henderson 2847b2167459SRichard Henderson nullify_over(ctx); 2848b2167459SRichard Henderson 28490c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28500c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2851b2167459SRichard Henderson 2852b2167459SRichard Henderson add1 = tcg_temp_new(); 2853b2167459SRichard Henderson add2 = tcg_temp_new(); 2854b2167459SRichard Henderson addc = tcg_temp_new(); 2855b2167459SRichard Henderson dest = tcg_temp_new(); 285629dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2857b2167459SRichard Henderson 2858b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2859eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 286072ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2861b2167459SRichard Henderson 286272ca8753SRichard Henderson /* 286372ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 286472ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 286572ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 286672ca8753SRichard Henderson * proper inputs to the addition without movcond. 286772ca8753SRichard Henderson */ 286872ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2869eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2870eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 287172ca8753SRichard Henderson 287272ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 287372ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2874b2167459SRichard Henderson 2875b2167459SRichard Henderson /* Write back the result register. */ 28760c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2877b2167459SRichard Henderson 2878b2167459SRichard Henderson /* Write back PSW[CB]. */ 2879eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2880eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2881b2167459SRichard Henderson 2882b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 288372ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 288472ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2885eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2886b2167459SRichard Henderson 2887b2167459SRichard Henderson /* Install the new nullification. */ 28880c982a28SRichard Henderson if (a->cf) { 2889eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2890b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2891b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2892b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2893b2167459SRichard Henderson } 2894a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2895b2167459SRichard Henderson } 2896b2167459SRichard Henderson 289731234768SRichard Henderson return nullify_end(ctx); 2898b2167459SRichard Henderson } 2899b2167459SRichard Henderson 29000588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2901b2167459SRichard Henderson { 29020588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29030588e061SRichard Henderson } 29040588e061SRichard Henderson 29050588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29060588e061SRichard Henderson { 29070588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29080588e061SRichard Henderson } 29090588e061SRichard Henderson 29100588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29110588e061SRichard Henderson { 29120588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29130588e061SRichard Henderson } 29140588e061SRichard Henderson 29150588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29160588e061SRichard Henderson { 29170588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29180588e061SRichard Henderson } 29190588e061SRichard Henderson 29200588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29210588e061SRichard Henderson { 29220588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29230588e061SRichard Henderson } 29240588e061SRichard Henderson 29250588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29260588e061SRichard Henderson { 29270588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29280588e061SRichard Henderson } 29290588e061SRichard Henderson 29300588e061SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) 29310588e061SRichard Henderson { 2932eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2933b2167459SRichard Henderson 29340588e061SRichard Henderson if (a->cf) { 2935b2167459SRichard Henderson nullify_over(ctx); 2936b2167459SRichard Henderson } 2937b2167459SRichard Henderson 2938d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 29390588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 29400588e061SRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); 2941b2167459SRichard Henderson 294231234768SRichard Henderson return nullify_end(ctx); 2943b2167459SRichard Henderson } 2944b2167459SRichard Henderson 29451cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 294696d6407fSRichard Henderson { 29470786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29480786a3b6SHelge Deller return gen_illegal(ctx); 29490786a3b6SHelge Deller } else { 29501cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 29511cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 295296d6407fSRichard Henderson } 29530786a3b6SHelge Deller } 295496d6407fSRichard Henderson 29551cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 295696d6407fSRichard Henderson { 29571cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 29580786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29590786a3b6SHelge Deller return gen_illegal(ctx); 29600786a3b6SHelge Deller } else { 29611cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 296296d6407fSRichard Henderson } 29630786a3b6SHelge Deller } 296496d6407fSRichard Henderson 29651cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 296696d6407fSRichard Henderson { 2967b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 296886f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 296986f8d05fSRichard Henderson TCGv_tl addr; 297096d6407fSRichard Henderson 297196d6407fSRichard Henderson nullify_over(ctx); 297296d6407fSRichard Henderson 29731cd012a5SRichard Henderson if (a->m) { 297486f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 297586f8d05fSRichard Henderson we see the result of the load. */ 2976e12c6309SRichard Henderson dest = tcg_temp_new(); 297796d6407fSRichard Henderson } else { 29781cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 297996d6407fSRichard Henderson } 298096d6407fSRichard Henderson 29811cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29821cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2983b1af755cSRichard Henderson 2984b1af755cSRichard Henderson /* 2985b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2986b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2987b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2988b1af755cSRichard Henderson * 2989b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2990b1af755cSRichard Henderson * with the ,co completer. 2991b1af755cSRichard Henderson */ 2992b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2993b1af755cSRichard Henderson 299429dd6f64SRichard Henderson zero = tcg_constant_reg(0); 299586f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2996b1af755cSRichard Henderson 29971cd012a5SRichard Henderson if (a->m) { 29981cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 299996d6407fSRichard Henderson } 30001cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 300196d6407fSRichard Henderson 300231234768SRichard Henderson return nullify_end(ctx); 300396d6407fSRichard Henderson } 300496d6407fSRichard Henderson 30051cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 300696d6407fSRichard Henderson { 300786f8d05fSRichard Henderson TCGv_reg ofs, val; 300886f8d05fSRichard Henderson TCGv_tl addr; 300996d6407fSRichard Henderson 301096d6407fSRichard Henderson nullify_over(ctx); 301196d6407fSRichard Henderson 30121cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 301386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 30141cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 30151cd012a5SRichard Henderson if (a->a) { 3016f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3017ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3018f9f46db4SEmilio G. Cota } else { 3019ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3020f9f46db4SEmilio G. Cota } 3021f9f46db4SEmilio G. Cota } else { 3022f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3023ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 302496d6407fSRichard Henderson } else { 3025ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 302696d6407fSRichard Henderson } 3027f9f46db4SEmilio G. Cota } 30281cd012a5SRichard Henderson if (a->m) { 302986f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 30301cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 303196d6407fSRichard Henderson } 303296d6407fSRichard Henderson 303331234768SRichard Henderson return nullify_end(ctx); 303496d6407fSRichard Henderson } 303596d6407fSRichard Henderson 30361cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3037d0a851ccSRichard Henderson { 3038d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3039d0a851ccSRichard Henderson 3040d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3041d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30421cd012a5SRichard Henderson trans_ld(ctx, a); 3043d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 304431234768SRichard Henderson return true; 3045d0a851ccSRichard Henderson } 3046d0a851ccSRichard Henderson 30471cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3048d0a851ccSRichard Henderson { 3049d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3050d0a851ccSRichard Henderson 3051d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3052d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30531cd012a5SRichard Henderson trans_st(ctx, a); 3054d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 305531234768SRichard Henderson return true; 3056d0a851ccSRichard Henderson } 305795412a61SRichard Henderson 30580588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3059b2167459SRichard Henderson { 30600588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3061b2167459SRichard Henderson 30620588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 30630588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3064b2167459SRichard Henderson cond_free(&ctx->null_cond); 306531234768SRichard Henderson return true; 3066b2167459SRichard Henderson } 3067b2167459SRichard Henderson 30680588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3069b2167459SRichard Henderson { 30700588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3071eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3072b2167459SRichard Henderson 30730588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3074b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3075b2167459SRichard Henderson cond_free(&ctx->null_cond); 307631234768SRichard Henderson return true; 3077b2167459SRichard Henderson } 3078b2167459SRichard Henderson 30790588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3080b2167459SRichard Henderson { 30810588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3082b2167459SRichard Henderson 3083b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3084b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30850588e061SRichard Henderson if (a->b == 0) { 30860588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3087b2167459SRichard Henderson } else { 30880588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3089b2167459SRichard Henderson } 30900588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3091b2167459SRichard Henderson cond_free(&ctx->null_cond); 309231234768SRichard Henderson return true; 3093b2167459SRichard Henderson } 3094b2167459SRichard Henderson 309501afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 309601afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 309798cd9ca7SRichard Henderson { 309801afb7beSRichard Henderson TCGv_reg dest, in2, sv; 309998cd9ca7SRichard Henderson DisasCond cond; 31004fe9533aSRichard Henderson bool d = false; 310198cd9ca7SRichard Henderson 310298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3103e12c6309SRichard Henderson dest = tcg_temp_new(); 310498cd9ca7SRichard Henderson 3105eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 310698cd9ca7SRichard Henderson 3107f764718dSRichard Henderson sv = NULL; 3108b47a4a02SSven Schnelle if (cond_need_sv(c)) { 310998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 311098cd9ca7SRichard Henderson } 311198cd9ca7SRichard Henderson 31124fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 311301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 311498cd9ca7SRichard Henderson } 311598cd9ca7SRichard Henderson 311601afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 311798cd9ca7SRichard Henderson { 311801afb7beSRichard Henderson nullify_over(ctx); 311901afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 312001afb7beSRichard Henderson } 312101afb7beSRichard Henderson 312201afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 312301afb7beSRichard Henderson { 312401afb7beSRichard Henderson nullify_over(ctx); 3125d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 312601afb7beSRichard Henderson } 312701afb7beSRichard Henderson 312801afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 312901afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 313001afb7beSRichard Henderson { 3131bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 313298cd9ca7SRichard Henderson DisasCond cond; 3133bdcccc17SRichard Henderson bool d = false; 313498cd9ca7SRichard Henderson 313598cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 313643675d20SSven Schnelle dest = tcg_temp_new(); 3137f764718dSRichard Henderson sv = NULL; 3138bdcccc17SRichard Henderson cb_cond = NULL; 313998cd9ca7SRichard Henderson 3140b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3141bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3142bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3143bdcccc17SRichard Henderson 3144eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3145eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3146bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3147bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3148bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3149b47a4a02SSven Schnelle } else { 3150eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3151b47a4a02SSven Schnelle } 3152b47a4a02SSven Schnelle if (cond_need_sv(c)) { 315398cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 315498cd9ca7SRichard Henderson } 315598cd9ca7SRichard Henderson 3156a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 315743675d20SSven Schnelle save_gpr(ctx, r, dest); 315801afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 315998cd9ca7SRichard Henderson } 316098cd9ca7SRichard Henderson 316101afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 316298cd9ca7SRichard Henderson { 316301afb7beSRichard Henderson nullify_over(ctx); 316401afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 316501afb7beSRichard Henderson } 316601afb7beSRichard Henderson 316701afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 316801afb7beSRichard Henderson { 316901afb7beSRichard Henderson nullify_over(ctx); 3170d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 317101afb7beSRichard Henderson } 317201afb7beSRichard Henderson 317301afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 317401afb7beSRichard Henderson { 3175eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 317698cd9ca7SRichard Henderson DisasCond cond; 31771e9ab9fbSRichard Henderson bool d = false; 317898cd9ca7SRichard Henderson 317998cd9ca7SRichard Henderson nullify_over(ctx); 318098cd9ca7SRichard Henderson 318198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 318201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31831e9ab9fbSRichard Henderson if (cond_need_ext(ctx, d)) { 31841e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 31851e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 31861e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 31871e9ab9fbSRichard Henderson } else { 3188eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 31891e9ab9fbSRichard Henderson } 319098cd9ca7SRichard Henderson 31911e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 319201afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 319398cd9ca7SRichard Henderson } 319498cd9ca7SRichard Henderson 319501afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 319698cd9ca7SRichard Henderson { 319701afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 319801afb7beSRichard Henderson DisasCond cond; 31991e9ab9fbSRichard Henderson bool d = false; 32001e9ab9fbSRichard Henderson int p; 320101afb7beSRichard Henderson 320201afb7beSRichard Henderson nullify_over(ctx); 320301afb7beSRichard Henderson 320401afb7beSRichard Henderson tmp = tcg_temp_new(); 320501afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 32061e9ab9fbSRichard Henderson p = a->p | (cond_need_ext(ctx, d) ? 32 : 0); 32071e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 320801afb7beSRichard Henderson 320901afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 321001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 321101afb7beSRichard Henderson } 321201afb7beSRichard Henderson 321301afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 321401afb7beSRichard Henderson { 3215eaa3783bSRichard Henderson TCGv_reg dest; 321698cd9ca7SRichard Henderson DisasCond cond; 321798cd9ca7SRichard Henderson 321898cd9ca7SRichard Henderson nullify_over(ctx); 321998cd9ca7SRichard Henderson 322001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 322101afb7beSRichard Henderson if (a->r1 == 0) { 3222eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 322398cd9ca7SRichard Henderson } else { 322401afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 322598cd9ca7SRichard Henderson } 322698cd9ca7SRichard Henderson 3227*4fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 3228*4fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 322901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 323001afb7beSRichard Henderson } 323101afb7beSRichard Henderson 323201afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 323301afb7beSRichard Henderson { 323401afb7beSRichard Henderson TCGv_reg dest; 323501afb7beSRichard Henderson DisasCond cond; 323601afb7beSRichard Henderson 323701afb7beSRichard Henderson nullify_over(ctx); 323801afb7beSRichard Henderson 323901afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 324001afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 324101afb7beSRichard Henderson 3242*4fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 3243*4fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 324401afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 324598cd9ca7SRichard Henderson } 324698cd9ca7SRichard Henderson 324730878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 32480b1347d2SRichard Henderson { 3249eaa3783bSRichard Henderson TCGv_reg dest; 32500b1347d2SRichard Henderson 325130878590SRichard Henderson if (a->c) { 32520b1347d2SRichard Henderson nullify_over(ctx); 32530b1347d2SRichard Henderson } 32540b1347d2SRichard Henderson 325530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325630878590SRichard Henderson if (a->r1 == 0) { 325730878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3258eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 325930878590SRichard Henderson } else if (a->r1 == a->r2) { 32600b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3261e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3262e1d635e8SRichard Henderson 326330878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3264e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3265e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3266eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32670b1347d2SRichard Henderson } else { 32680b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 32690b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 32700b1347d2SRichard Henderson 327130878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3272eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 32730b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3274eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 32750b1347d2SRichard Henderson } 327630878590SRichard Henderson save_gpr(ctx, a->t, dest); 32770b1347d2SRichard Henderson 32780b1347d2SRichard Henderson /* Install the new nullification. */ 32790b1347d2SRichard Henderson cond_free(&ctx->null_cond); 328030878590SRichard Henderson if (a->c) { 3281*4fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 32820b1347d2SRichard Henderson } 328331234768SRichard Henderson return nullify_end(ctx); 32840b1347d2SRichard Henderson } 32850b1347d2SRichard Henderson 328630878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 32870b1347d2SRichard Henderson { 328830878590SRichard Henderson unsigned sa = 31 - a->cpos; 3289eaa3783bSRichard Henderson TCGv_reg dest, t2; 32900b1347d2SRichard Henderson 329130878590SRichard Henderson if (a->c) { 32920b1347d2SRichard Henderson nullify_over(ctx); 32930b1347d2SRichard Henderson } 32940b1347d2SRichard Henderson 329530878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329630878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 329705bfd4dbSRichard Henderson if (a->r1 == 0) { 329805bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 329905bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 330005bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 330105bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 33020b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3303eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 33040b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3305eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33060b1347d2SRichard Henderson } else { 330705bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 330805bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 330905bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 331005bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 33110b1347d2SRichard Henderson } 331230878590SRichard Henderson save_gpr(ctx, a->t, dest); 33130b1347d2SRichard Henderson 33140b1347d2SRichard Henderson /* Install the new nullification. */ 33150b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331630878590SRichard Henderson if (a->c) { 3317*4fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33180b1347d2SRichard Henderson } 331931234768SRichard Henderson return nullify_end(ctx); 33200b1347d2SRichard Henderson } 33210b1347d2SRichard Henderson 332230878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 33230b1347d2SRichard Henderson { 332430878590SRichard Henderson unsigned len = 32 - a->clen; 3325eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 33260b1347d2SRichard Henderson 332730878590SRichard Henderson if (a->c) { 33280b1347d2SRichard Henderson nullify_over(ctx); 33290b1347d2SRichard Henderson } 33300b1347d2SRichard Henderson 333130878590SRichard Henderson dest = dest_gpr(ctx, a->t); 333230878590SRichard Henderson src = load_gpr(ctx, a->r); 33330b1347d2SRichard Henderson tmp = tcg_temp_new(); 33340b1347d2SRichard Henderson 33350b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3336d781cb77SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3337d781cb77SRichard Henderson tcg_gen_xori_reg(tmp, tmp, 31); 3338d781cb77SRichard Henderson 333930878590SRichard Henderson if (a->se) { 3340eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3341eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 33420b1347d2SRichard Henderson } else { 3343eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3344eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 33450b1347d2SRichard Henderson } 334630878590SRichard Henderson save_gpr(ctx, a->t, dest); 33470b1347d2SRichard Henderson 33480b1347d2SRichard Henderson /* Install the new nullification. */ 33490b1347d2SRichard Henderson cond_free(&ctx->null_cond); 335030878590SRichard Henderson if (a->c) { 3351*4fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33520b1347d2SRichard Henderson } 335331234768SRichard Henderson return nullify_end(ctx); 33540b1347d2SRichard Henderson } 33550b1347d2SRichard Henderson 335630878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 33570b1347d2SRichard Henderson { 335830878590SRichard Henderson unsigned len = 32 - a->clen; 335930878590SRichard Henderson unsigned cpos = 31 - a->pos; 3360eaa3783bSRichard Henderson TCGv_reg dest, src; 33610b1347d2SRichard Henderson 336230878590SRichard Henderson if (a->c) { 33630b1347d2SRichard Henderson nullify_over(ctx); 33640b1347d2SRichard Henderson } 33650b1347d2SRichard Henderson 336630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 336730878590SRichard Henderson src = load_gpr(ctx, a->r); 336830878590SRichard Henderson if (a->se) { 3369eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 33700b1347d2SRichard Henderson } else { 3371eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 33720b1347d2SRichard Henderson } 337330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33740b1347d2SRichard Henderson 33750b1347d2SRichard Henderson /* Install the new nullification. */ 33760b1347d2SRichard Henderson cond_free(&ctx->null_cond); 337730878590SRichard Henderson if (a->c) { 3378*4fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33790b1347d2SRichard Henderson } 338031234768SRichard Henderson return nullify_end(ctx); 33810b1347d2SRichard Henderson } 33820b1347d2SRichard Henderson 338330878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 33840b1347d2SRichard Henderson { 338530878590SRichard Henderson unsigned len = 32 - a->clen; 3386eaa3783bSRichard Henderson target_sreg mask0, mask1; 3387eaa3783bSRichard Henderson TCGv_reg dest; 33880b1347d2SRichard Henderson 338930878590SRichard Henderson if (a->c) { 33900b1347d2SRichard Henderson nullify_over(ctx); 33910b1347d2SRichard Henderson } 339230878590SRichard Henderson if (a->cpos + len > 32) { 339330878590SRichard Henderson len = 32 - a->cpos; 33940b1347d2SRichard Henderson } 33950b1347d2SRichard Henderson 339630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 339730878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 339830878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33990b1347d2SRichard Henderson 340030878590SRichard Henderson if (a->nz) { 340130878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 34020b1347d2SRichard Henderson if (mask1 != -1) { 3403eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 34040b1347d2SRichard Henderson src = dest; 34050b1347d2SRichard Henderson } 3406eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 34070b1347d2SRichard Henderson } else { 3408eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 34090b1347d2SRichard Henderson } 341030878590SRichard Henderson save_gpr(ctx, a->t, dest); 34110b1347d2SRichard Henderson 34120b1347d2SRichard Henderson /* Install the new nullification. */ 34130b1347d2SRichard Henderson cond_free(&ctx->null_cond); 341430878590SRichard Henderson if (a->c) { 3415*4fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34160b1347d2SRichard Henderson } 341731234768SRichard Henderson return nullify_end(ctx); 34180b1347d2SRichard Henderson } 34190b1347d2SRichard Henderson 342030878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 34210b1347d2SRichard Henderson { 342230878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 342330878590SRichard Henderson unsigned len = 32 - a->clen; 3424eaa3783bSRichard Henderson TCGv_reg dest, val; 34250b1347d2SRichard Henderson 342630878590SRichard Henderson if (a->c) { 34270b1347d2SRichard Henderson nullify_over(ctx); 34280b1347d2SRichard Henderson } 342930878590SRichard Henderson if (a->cpos + len > 32) { 343030878590SRichard Henderson len = 32 - a->cpos; 34310b1347d2SRichard Henderson } 34320b1347d2SRichard Henderson 343330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 343430878590SRichard Henderson val = load_gpr(ctx, a->r); 34350b1347d2SRichard Henderson if (rs == 0) { 343630878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 34370b1347d2SRichard Henderson } else { 343830878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 34390b1347d2SRichard Henderson } 344030878590SRichard Henderson save_gpr(ctx, a->t, dest); 34410b1347d2SRichard Henderson 34420b1347d2SRichard Henderson /* Install the new nullification. */ 34430b1347d2SRichard Henderson cond_free(&ctx->null_cond); 344430878590SRichard Henderson if (a->c) { 3445*4fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34460b1347d2SRichard Henderson } 344731234768SRichard Henderson return nullify_end(ctx); 34480b1347d2SRichard Henderson } 34490b1347d2SRichard Henderson 345030878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 345130878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 34520b1347d2SRichard Henderson { 34530b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 34540b1347d2SRichard Henderson unsigned len = 32 - clen; 345530878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 34560b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 34570b1347d2SRichard Henderson 34580b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34590b1347d2SRichard Henderson shift = tcg_temp_new(); 34600b1347d2SRichard Henderson tmp = tcg_temp_new(); 34610b1347d2SRichard Henderson 34620b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3463d781cb77SRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, 31); 3464d781cb77SRichard Henderson tcg_gen_xori_reg(shift, shift, 31); 34650b1347d2SRichard Henderson 34660992a930SRichard Henderson mask = tcg_temp_new(); 34670992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3468eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 34690b1347d2SRichard Henderson if (rs) { 3470eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3471eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3472eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3473eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 34740b1347d2SRichard Henderson } else { 3475eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 34760b1347d2SRichard Henderson } 34770b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34780b1347d2SRichard Henderson 34790b1347d2SRichard Henderson /* Install the new nullification. */ 34800b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34810b1347d2SRichard Henderson if (c) { 3482*4fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, false, dest); 34830b1347d2SRichard Henderson } 348431234768SRichard Henderson return nullify_end(ctx); 34850b1347d2SRichard Henderson } 34860b1347d2SRichard Henderson 348730878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 348830878590SRichard Henderson { 3489a6deecceSSven Schnelle if (a->c) { 3490a6deecceSSven Schnelle nullify_over(ctx); 3491a6deecceSSven Schnelle } 349230878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 349330878590SRichard Henderson } 349430878590SRichard Henderson 349530878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 349630878590SRichard Henderson { 3497a6deecceSSven Schnelle if (a->c) { 3498a6deecceSSven Schnelle nullify_over(ctx); 3499a6deecceSSven Schnelle } 3500d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 350130878590SRichard Henderson } 35020b1347d2SRichard Henderson 35038340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 350498cd9ca7SRichard Henderson { 3505660eefe1SRichard Henderson TCGv_reg tmp; 350698cd9ca7SRichard Henderson 3507c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 350898cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 350998cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 351098cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 351198cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 351298cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 351398cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 351498cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 351598cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 35168340f534SRichard Henderson if (a->b == 0) { 35178340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 351898cd9ca7SRichard Henderson } 3519c301f34eSRichard Henderson #else 3520c301f34eSRichard Henderson nullify_over(ctx); 3521660eefe1SRichard Henderson #endif 3522660eefe1SRichard Henderson 3523e12c6309SRichard Henderson tmp = tcg_temp_new(); 35248340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3525660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3526c301f34eSRichard Henderson 3527c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35288340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3529c301f34eSRichard Henderson #else 3530c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3531c301f34eSRichard Henderson 35328340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 35338340f534SRichard Henderson if (a->l) { 3534741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3535c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3536c301f34eSRichard Henderson } 35378340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3538a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3539a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3540a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3541c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3542c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3543c301f34eSRichard Henderson } else { 3544741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3545c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3546c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3547c301f34eSRichard Henderson } 3548a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3549c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 35508340f534SRichard Henderson nullify_set(ctx, a->n); 3551c301f34eSRichard Henderson } 3552c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 355331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 355431234768SRichard Henderson return nullify_end(ctx); 3555c301f34eSRichard Henderson #endif 355698cd9ca7SRichard Henderson } 355798cd9ca7SRichard Henderson 35588340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 355998cd9ca7SRichard Henderson { 35608340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 356198cd9ca7SRichard Henderson } 356298cd9ca7SRichard Henderson 35638340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 356443e05652SRichard Henderson { 35658340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 356643e05652SRichard Henderson 35676e5f5300SSven Schnelle nullify_over(ctx); 35686e5f5300SSven Schnelle 356943e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 357043e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 357143e05652SRichard Henderson * expensive to track. Real hardware will trap for 357243e05652SRichard Henderson * b gateway 357343e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 357443e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 357543e05652SRichard Henderson * diagnose the security hole 357643e05652SRichard Henderson * b gateway 357743e05652SRichard Henderson * b evil 357843e05652SRichard Henderson * in which instructions at evil would run with increased privs. 357943e05652SRichard Henderson */ 358043e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 358143e05652SRichard Henderson return gen_illegal(ctx); 358243e05652SRichard Henderson } 358343e05652SRichard Henderson 358443e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 358543e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3586b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 358743e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 358843e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 358943e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 359043e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 359143e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 359243e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 359343e05652SRichard Henderson if (type < 0) { 359431234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 359531234768SRichard Henderson return true; 359643e05652SRichard Henderson } 359743e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 359843e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 359943e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 360043e05652SRichard Henderson } 360143e05652SRichard Henderson } else { 360243e05652SRichard Henderson dest &= -4; /* priv = 0 */ 360343e05652SRichard Henderson } 360443e05652SRichard Henderson #endif 360543e05652SRichard Henderson 36066e5f5300SSven Schnelle if (a->l) { 36076e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 36086e5f5300SSven Schnelle if (ctx->privilege < 3) { 36096e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 36106e5f5300SSven Schnelle } 36116e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 36126e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 36136e5f5300SSven Schnelle } 36146e5f5300SSven Schnelle 36156e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 361643e05652SRichard Henderson } 361743e05652SRichard Henderson 36188340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 361998cd9ca7SRichard Henderson { 3620b35aec85SRichard Henderson if (a->x) { 3621e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 36228340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3623eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3624660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 36258340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3626b35aec85SRichard Henderson } else { 3627b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3628b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3629b35aec85SRichard Henderson } 363098cd9ca7SRichard Henderson } 363198cd9ca7SRichard Henderson 36328340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 363398cd9ca7SRichard Henderson { 3634eaa3783bSRichard Henderson TCGv_reg dest; 363598cd9ca7SRichard Henderson 36368340f534SRichard Henderson if (a->x == 0) { 36378340f534SRichard Henderson dest = load_gpr(ctx, a->b); 363898cd9ca7SRichard Henderson } else { 3639e12c6309SRichard Henderson dest = tcg_temp_new(); 36408340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 36418340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 364298cd9ca7SRichard Henderson } 3643660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 36448340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 364598cd9ca7SRichard Henderson } 364698cd9ca7SRichard Henderson 36478340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 364898cd9ca7SRichard Henderson { 3649660eefe1SRichard Henderson TCGv_reg dest; 365098cd9ca7SRichard Henderson 3651c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 36528340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 36538340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3654c301f34eSRichard Henderson #else 3655c301f34eSRichard Henderson nullify_over(ctx); 36568340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3657c301f34eSRichard Henderson 3658741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3659c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3660c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3661c301f34eSRichard Henderson } 3662741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3663c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 36648340f534SRichard Henderson if (a->l) { 3665741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3666c301f34eSRichard Henderson } 36678340f534SRichard Henderson nullify_set(ctx, a->n); 3668c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 366931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 367031234768SRichard Henderson return nullify_end(ctx); 3671c301f34eSRichard Henderson #endif 367298cd9ca7SRichard Henderson } 367398cd9ca7SRichard Henderson 36741ca74648SRichard Henderson /* 36751ca74648SRichard Henderson * Float class 0 36761ca74648SRichard Henderson */ 3677ebe9383cSRichard Henderson 36781ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3679ebe9383cSRichard Henderson { 3680ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3681ebe9383cSRichard Henderson } 3682ebe9383cSRichard Henderson 368359f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 368459f8c04bSHelge Deller { 3685a300dad3SRichard Henderson uint64_t ret; 3686a300dad3SRichard Henderson 3687a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3688a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3689a300dad3SRichard Henderson } else { 3690a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3691a300dad3SRichard Henderson } 3692a300dad3SRichard Henderson 369359f8c04bSHelge Deller nullify_over(ctx); 3694a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 369559f8c04bSHelge Deller return nullify_end(ctx); 369659f8c04bSHelge Deller } 369759f8c04bSHelge Deller 36981ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36991ca74648SRichard Henderson { 37001ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 37011ca74648SRichard Henderson } 37021ca74648SRichard Henderson 3703ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3704ebe9383cSRichard Henderson { 3705ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3706ebe9383cSRichard Henderson } 3707ebe9383cSRichard Henderson 37081ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 37091ca74648SRichard Henderson { 37101ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 37111ca74648SRichard Henderson } 37121ca74648SRichard Henderson 37131ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3714ebe9383cSRichard Henderson { 3715ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3716ebe9383cSRichard Henderson } 3717ebe9383cSRichard Henderson 37181ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 37191ca74648SRichard Henderson { 37201ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 37211ca74648SRichard Henderson } 37221ca74648SRichard Henderson 3723ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3724ebe9383cSRichard Henderson { 3725ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3726ebe9383cSRichard Henderson } 3727ebe9383cSRichard Henderson 37281ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 37291ca74648SRichard Henderson { 37301ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 37311ca74648SRichard Henderson } 37321ca74648SRichard Henderson 37331ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 37341ca74648SRichard Henderson { 37351ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 37361ca74648SRichard Henderson } 37371ca74648SRichard Henderson 37381ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 37391ca74648SRichard Henderson { 37401ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 37411ca74648SRichard Henderson } 37421ca74648SRichard Henderson 37431ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 37441ca74648SRichard Henderson { 37451ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 37461ca74648SRichard Henderson } 37471ca74648SRichard Henderson 37481ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 37491ca74648SRichard Henderson { 37501ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 37511ca74648SRichard Henderson } 37521ca74648SRichard Henderson 37531ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3754ebe9383cSRichard Henderson { 3755ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3756ebe9383cSRichard Henderson } 3757ebe9383cSRichard Henderson 37581ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 37591ca74648SRichard Henderson { 37601ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 37611ca74648SRichard Henderson } 37621ca74648SRichard Henderson 3763ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3764ebe9383cSRichard Henderson { 3765ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3766ebe9383cSRichard Henderson } 3767ebe9383cSRichard Henderson 37681ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 37691ca74648SRichard Henderson { 37701ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 37711ca74648SRichard Henderson } 37721ca74648SRichard Henderson 37731ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3774ebe9383cSRichard Henderson { 3775ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3776ebe9383cSRichard Henderson } 3777ebe9383cSRichard Henderson 37781ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 37791ca74648SRichard Henderson { 37801ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 37811ca74648SRichard Henderson } 37821ca74648SRichard Henderson 3783ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3784ebe9383cSRichard Henderson { 3785ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3786ebe9383cSRichard Henderson } 3787ebe9383cSRichard Henderson 37881ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 37891ca74648SRichard Henderson { 37901ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 37911ca74648SRichard Henderson } 37921ca74648SRichard Henderson 37931ca74648SRichard Henderson /* 37941ca74648SRichard Henderson * Float class 1 37951ca74648SRichard Henderson */ 37961ca74648SRichard Henderson 37971ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37981ca74648SRichard Henderson { 37991ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 38001ca74648SRichard Henderson } 38011ca74648SRichard Henderson 38021ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 38031ca74648SRichard Henderson { 38041ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 38051ca74648SRichard Henderson } 38061ca74648SRichard Henderson 38071ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 38081ca74648SRichard Henderson { 38091ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 38101ca74648SRichard Henderson } 38111ca74648SRichard Henderson 38121ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 38131ca74648SRichard Henderson { 38141ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 38151ca74648SRichard Henderson } 38161ca74648SRichard Henderson 38171ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 38181ca74648SRichard Henderson { 38191ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 38201ca74648SRichard Henderson } 38211ca74648SRichard Henderson 38221ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 38231ca74648SRichard Henderson { 38241ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 38251ca74648SRichard Henderson } 38261ca74648SRichard Henderson 38271ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 38281ca74648SRichard Henderson { 38291ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 38301ca74648SRichard Henderson } 38311ca74648SRichard Henderson 38321ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 38331ca74648SRichard Henderson { 38341ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 38351ca74648SRichard Henderson } 38361ca74648SRichard Henderson 38371ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 38381ca74648SRichard Henderson { 38391ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 38401ca74648SRichard Henderson } 38411ca74648SRichard Henderson 38421ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 38431ca74648SRichard Henderson { 38441ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 38451ca74648SRichard Henderson } 38461ca74648SRichard Henderson 38471ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 38481ca74648SRichard Henderson { 38491ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 38501ca74648SRichard Henderson } 38511ca74648SRichard Henderson 38521ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 38531ca74648SRichard Henderson { 38541ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 38551ca74648SRichard Henderson } 38561ca74648SRichard Henderson 38571ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 38581ca74648SRichard Henderson { 38591ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 38601ca74648SRichard Henderson } 38611ca74648SRichard Henderson 38621ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 38631ca74648SRichard Henderson { 38641ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 38651ca74648SRichard Henderson } 38661ca74648SRichard Henderson 38671ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 38681ca74648SRichard Henderson { 38691ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 38701ca74648SRichard Henderson } 38711ca74648SRichard Henderson 38721ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 38731ca74648SRichard Henderson { 38741ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 38751ca74648SRichard Henderson } 38761ca74648SRichard Henderson 38771ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 38781ca74648SRichard Henderson { 38791ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 38801ca74648SRichard Henderson } 38811ca74648SRichard Henderson 38821ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 38831ca74648SRichard Henderson { 38841ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 38851ca74648SRichard Henderson } 38861ca74648SRichard Henderson 38871ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 38881ca74648SRichard Henderson { 38891ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 38901ca74648SRichard Henderson } 38911ca74648SRichard Henderson 38921ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 38931ca74648SRichard Henderson { 38941ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38951ca74648SRichard Henderson } 38961ca74648SRichard Henderson 38971ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38981ca74648SRichard Henderson { 38991ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 39001ca74648SRichard Henderson } 39011ca74648SRichard Henderson 39021ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 39031ca74648SRichard Henderson { 39041ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 39051ca74648SRichard Henderson } 39061ca74648SRichard Henderson 39071ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 39081ca74648SRichard Henderson { 39091ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 39101ca74648SRichard Henderson } 39111ca74648SRichard Henderson 39121ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 39131ca74648SRichard Henderson { 39141ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 39151ca74648SRichard Henderson } 39161ca74648SRichard Henderson 39171ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 39181ca74648SRichard Henderson { 39191ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 39201ca74648SRichard Henderson } 39211ca74648SRichard Henderson 39221ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 39231ca74648SRichard Henderson { 39241ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 39251ca74648SRichard Henderson } 39261ca74648SRichard Henderson 39271ca74648SRichard Henderson /* 39281ca74648SRichard Henderson * Float class 2 39291ca74648SRichard Henderson */ 39301ca74648SRichard Henderson 39311ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3932ebe9383cSRichard Henderson { 3933ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3934ebe9383cSRichard Henderson 3935ebe9383cSRichard Henderson nullify_over(ctx); 3936ebe9383cSRichard Henderson 39371ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 39381ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 393929dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 394029dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3941ebe9383cSRichard Henderson 3942ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3943ebe9383cSRichard Henderson 39441ca74648SRichard Henderson return nullify_end(ctx); 3945ebe9383cSRichard Henderson } 3946ebe9383cSRichard Henderson 39471ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3948ebe9383cSRichard Henderson { 3949ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3950ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3951ebe9383cSRichard Henderson 3952ebe9383cSRichard Henderson nullify_over(ctx); 3953ebe9383cSRichard Henderson 39541ca74648SRichard Henderson ta = load_frd0(a->r1); 39551ca74648SRichard Henderson tb = load_frd0(a->r2); 395629dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 395729dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3958ebe9383cSRichard Henderson 3959ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3960ebe9383cSRichard Henderson 396131234768SRichard Henderson return nullify_end(ctx); 3962ebe9383cSRichard Henderson } 3963ebe9383cSRichard Henderson 39641ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3965ebe9383cSRichard Henderson { 3966eaa3783bSRichard Henderson TCGv_reg t; 3967ebe9383cSRichard Henderson 3968ebe9383cSRichard Henderson nullify_over(ctx); 3969ebe9383cSRichard Henderson 3970e12c6309SRichard Henderson t = tcg_temp_new(); 3971ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3972ebe9383cSRichard Henderson 39731ca74648SRichard Henderson if (a->y == 1) { 3974ebe9383cSRichard Henderson int mask; 3975ebe9383cSRichard Henderson bool inv = false; 3976ebe9383cSRichard Henderson 39771ca74648SRichard Henderson switch (a->c) { 3978ebe9383cSRichard Henderson case 0: /* simple */ 3979eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3980ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3981ebe9383cSRichard Henderson goto done; 3982ebe9383cSRichard Henderson case 2: /* rej */ 3983ebe9383cSRichard Henderson inv = true; 3984ebe9383cSRichard Henderson /* fallthru */ 3985ebe9383cSRichard Henderson case 1: /* acc */ 3986ebe9383cSRichard Henderson mask = 0x43ff800; 3987ebe9383cSRichard Henderson break; 3988ebe9383cSRichard Henderson case 6: /* rej8 */ 3989ebe9383cSRichard Henderson inv = true; 3990ebe9383cSRichard Henderson /* fallthru */ 3991ebe9383cSRichard Henderson case 5: /* acc8 */ 3992ebe9383cSRichard Henderson mask = 0x43f8000; 3993ebe9383cSRichard Henderson break; 3994ebe9383cSRichard Henderson case 9: /* acc6 */ 3995ebe9383cSRichard Henderson mask = 0x43e0000; 3996ebe9383cSRichard Henderson break; 3997ebe9383cSRichard Henderson case 13: /* acc4 */ 3998ebe9383cSRichard Henderson mask = 0x4380000; 3999ebe9383cSRichard Henderson break; 4000ebe9383cSRichard Henderson case 17: /* acc2 */ 4001ebe9383cSRichard Henderson mask = 0x4200000; 4002ebe9383cSRichard Henderson break; 4003ebe9383cSRichard Henderson default: 40041ca74648SRichard Henderson gen_illegal(ctx); 40051ca74648SRichard Henderson return true; 4006ebe9383cSRichard Henderson } 4007ebe9383cSRichard Henderson if (inv) { 4008d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 4009eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4010ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4011ebe9383cSRichard Henderson } else { 4012eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4013ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4014ebe9383cSRichard Henderson } 40151ca74648SRichard Henderson } else { 40161ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 40171ca74648SRichard Henderson 40181ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 40191ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 40201ca74648SRichard Henderson } 40211ca74648SRichard Henderson 4022ebe9383cSRichard Henderson done: 402331234768SRichard Henderson return nullify_end(ctx); 4024ebe9383cSRichard Henderson } 4025ebe9383cSRichard Henderson 40261ca74648SRichard Henderson /* 40271ca74648SRichard Henderson * Float class 2 40281ca74648SRichard Henderson */ 40291ca74648SRichard Henderson 40301ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4031ebe9383cSRichard Henderson { 40321ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 40331ca74648SRichard Henderson } 40341ca74648SRichard Henderson 40351ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 40361ca74648SRichard Henderson { 40371ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 40381ca74648SRichard Henderson } 40391ca74648SRichard Henderson 40401ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 40411ca74648SRichard Henderson { 40421ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 40431ca74648SRichard Henderson } 40441ca74648SRichard Henderson 40451ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 40461ca74648SRichard Henderson { 40471ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 40481ca74648SRichard Henderson } 40491ca74648SRichard Henderson 40501ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 40511ca74648SRichard Henderson { 40521ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 40531ca74648SRichard Henderson } 40541ca74648SRichard Henderson 40551ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 40561ca74648SRichard Henderson { 40571ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 40581ca74648SRichard Henderson } 40591ca74648SRichard Henderson 40601ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 40611ca74648SRichard Henderson { 40621ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 40631ca74648SRichard Henderson } 40641ca74648SRichard Henderson 40651ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 40661ca74648SRichard Henderson { 40671ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 40681ca74648SRichard Henderson } 40691ca74648SRichard Henderson 40701ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 40711ca74648SRichard Henderson { 40721ca74648SRichard Henderson TCGv_i64 x, y; 4073ebe9383cSRichard Henderson 4074ebe9383cSRichard Henderson nullify_over(ctx); 4075ebe9383cSRichard Henderson 40761ca74648SRichard Henderson x = load_frw0_i64(a->r1); 40771ca74648SRichard Henderson y = load_frw0_i64(a->r2); 40781ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 40791ca74648SRichard Henderson save_frd(a->t, x); 4080ebe9383cSRichard Henderson 408131234768SRichard Henderson return nullify_end(ctx); 4082ebe9383cSRichard Henderson } 4083ebe9383cSRichard Henderson 4084ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4085ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4086ebe9383cSRichard Henderson { 4087ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4088ebe9383cSRichard Henderson } 4089ebe9383cSRichard Henderson 4090b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4091ebe9383cSRichard Henderson { 4092b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4093b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4094b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4095b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4096b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4097ebe9383cSRichard Henderson 4098ebe9383cSRichard Henderson nullify_over(ctx); 4099ebe9383cSRichard Henderson 4100ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4101ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4102ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4103ebe9383cSRichard Henderson 410431234768SRichard Henderson return nullify_end(ctx); 4105ebe9383cSRichard Henderson } 4106ebe9383cSRichard Henderson 4107b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4108b1e2af57SRichard Henderson { 4109b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4110b1e2af57SRichard Henderson } 4111b1e2af57SRichard Henderson 4112b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4113b1e2af57SRichard Henderson { 4114b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4115b1e2af57SRichard Henderson } 4116b1e2af57SRichard Henderson 4117b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4118b1e2af57SRichard Henderson { 4119b1e2af57SRichard Henderson nullify_over(ctx); 4120b1e2af57SRichard Henderson 4121b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4122b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4123b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4124b1e2af57SRichard Henderson 4125b1e2af57SRichard Henderson return nullify_end(ctx); 4126b1e2af57SRichard Henderson } 4127b1e2af57SRichard Henderson 4128b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4129b1e2af57SRichard Henderson { 4130b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4131b1e2af57SRichard Henderson } 4132b1e2af57SRichard Henderson 4133b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4134b1e2af57SRichard Henderson { 4135b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4136b1e2af57SRichard Henderson } 4137b1e2af57SRichard Henderson 4138c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4139ebe9383cSRichard Henderson { 4140c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4141ebe9383cSRichard Henderson 4142ebe9383cSRichard Henderson nullify_over(ctx); 4143c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4144c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4145c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4146ebe9383cSRichard Henderson 4147c3bad4f8SRichard Henderson if (a->neg) { 4148ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4149ebe9383cSRichard Henderson } else { 4150ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4151ebe9383cSRichard Henderson } 4152ebe9383cSRichard Henderson 4153c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 415431234768SRichard Henderson return nullify_end(ctx); 4155ebe9383cSRichard Henderson } 4156ebe9383cSRichard Henderson 4157c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4158ebe9383cSRichard Henderson { 4159c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4160ebe9383cSRichard Henderson 4161ebe9383cSRichard Henderson nullify_over(ctx); 4162c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4163c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4164c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4165ebe9383cSRichard Henderson 4166c3bad4f8SRichard Henderson if (a->neg) { 4167ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4168ebe9383cSRichard Henderson } else { 4169ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4170ebe9383cSRichard Henderson } 4171ebe9383cSRichard Henderson 4172c3bad4f8SRichard Henderson save_frd(a->t, x); 417331234768SRichard Henderson return nullify_end(ctx); 4174ebe9383cSRichard Henderson } 4175ebe9383cSRichard Henderson 417615da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 417715da177bSSven Schnelle { 4178cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4179cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4180cf6b28d4SHelge Deller if (a->i == 0x100) { 4181cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4182ad75a51eSRichard Henderson nullify_over(ctx); 4183ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4184cf6b28d4SHelge Deller return nullify_end(ctx); 418515da177bSSven Schnelle } 4186ad75a51eSRichard Henderson #endif 4187ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4188ad75a51eSRichard Henderson return true; 4189ad75a51eSRichard Henderson } 419015da177bSSven Schnelle 4191b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 419261766fe9SRichard Henderson { 419351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4194f764718dSRichard Henderson int bound; 419561766fe9SRichard Henderson 419651b061fbSRichard Henderson ctx->cs = cs; 4197494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4198bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 41993d68ee7bSRichard Henderson 42003d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4201c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 42023d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4203c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4204c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4205217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4206c301f34eSRichard Henderson #else 4207494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4208bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4209bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4210bb67ec32SRichard Henderson : MMU_PHYS_IDX); 42113d68ee7bSRichard Henderson 4212c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4213c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4214c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4215c301f34eSRichard Henderson int32_t diff = cs_base; 4216c301f34eSRichard Henderson 4217c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4218c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4219c301f34eSRichard Henderson #endif 422051b061fbSRichard Henderson ctx->iaoq_n = -1; 4221f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 422261766fe9SRichard Henderson 42233d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 42243d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4225b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 422661766fe9SRichard Henderson } 422761766fe9SRichard Henderson 422851b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 422951b061fbSRichard Henderson { 423051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 423161766fe9SRichard Henderson 42323d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 423351b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 423451b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4235494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 423651b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 423751b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4238129e9cc3SRichard Henderson } 423951b061fbSRichard Henderson ctx->null_lab = NULL; 424061766fe9SRichard Henderson } 424161766fe9SRichard Henderson 424251b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 424351b061fbSRichard Henderson { 424451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 424551b061fbSRichard Henderson 424651b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 424751b061fbSRichard Henderson } 424851b061fbSRichard Henderson 424951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 425051b061fbSRichard Henderson { 425151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4252b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 425351b061fbSRichard Henderson DisasJumpType ret; 425451b061fbSRichard Henderson 425551b061fbSRichard Henderson /* Execute one insn. */ 4256ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4257c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 425831234768SRichard Henderson do_page_zero(ctx); 425931234768SRichard Henderson ret = ctx->base.is_jmp; 4260869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4261ba1d0b44SRichard Henderson } else 4262ba1d0b44SRichard Henderson #endif 4263ba1d0b44SRichard Henderson { 426461766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 426561766fe9SRichard Henderson the page permissions for execute. */ 42664e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 426761766fe9SRichard Henderson 426861766fe9SRichard Henderson /* Set up the IA queue for the next insn. 426961766fe9SRichard Henderson This will be overwritten by a branch. */ 427051b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 427151b061fbSRichard Henderson ctx->iaoq_n = -1; 4272e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4273eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 427461766fe9SRichard Henderson } else { 427551b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4276f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 427761766fe9SRichard Henderson } 427861766fe9SRichard Henderson 427951b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 428051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4281869051eaSRichard Henderson ret = DISAS_NEXT; 4282129e9cc3SRichard Henderson } else { 42831a19da0dSRichard Henderson ctx->insn = insn; 428431274b46SRichard Henderson if (!decode(ctx, insn)) { 428531274b46SRichard Henderson gen_illegal(ctx); 428631274b46SRichard Henderson } 428731234768SRichard Henderson ret = ctx->base.is_jmp; 428851b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4289129e9cc3SRichard Henderson } 429061766fe9SRichard Henderson } 429161766fe9SRichard Henderson 42923d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42933d68ee7bSRichard Henderson a priority change within the instruction queue. */ 429451b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4295c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4296c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4297c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4298c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 429951b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 430051b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 430131234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4302129e9cc3SRichard Henderson } else { 430331234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 430461766fe9SRichard Henderson } 4305129e9cc3SRichard Henderson } 430651b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 430751b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4308c301f34eSRichard Henderson ctx->base.pc_next += 4; 430961766fe9SRichard Henderson 4310c5d0aec2SRichard Henderson switch (ret) { 4311c5d0aec2SRichard Henderson case DISAS_NORETURN: 4312c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4313c5d0aec2SRichard Henderson break; 4314c5d0aec2SRichard Henderson 4315c5d0aec2SRichard Henderson case DISAS_NEXT: 4316c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4317c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 431851b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4319a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4320741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4321c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4322c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4323c301f34eSRichard Henderson #endif 432451b061fbSRichard Henderson nullify_save(ctx); 4325c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4326c5d0aec2SRichard Henderson ? DISAS_EXIT 4327c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 432851b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4329a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 433061766fe9SRichard Henderson } 4331c5d0aec2SRichard Henderson break; 4332c5d0aec2SRichard Henderson 4333c5d0aec2SRichard Henderson default: 4334c5d0aec2SRichard Henderson g_assert_not_reached(); 4335c5d0aec2SRichard Henderson } 433661766fe9SRichard Henderson } 433761766fe9SRichard Henderson 433851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 433951b061fbSRichard Henderson { 434051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4341e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 434251b061fbSRichard Henderson 4343e1b5a5edSRichard Henderson switch (is_jmp) { 4344869051eaSRichard Henderson case DISAS_NORETURN: 434561766fe9SRichard Henderson break; 434651b061fbSRichard Henderson case DISAS_TOO_MANY: 4347869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4348e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4349741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4350741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 435151b061fbSRichard Henderson nullify_save(ctx); 435261766fe9SRichard Henderson /* FALLTHRU */ 4353869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 43548532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 43557f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 43568532a14eSRichard Henderson break; 435761766fe9SRichard Henderson } 4358c5d0aec2SRichard Henderson /* FALLTHRU */ 4359c5d0aec2SRichard Henderson case DISAS_EXIT: 4360c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 436161766fe9SRichard Henderson break; 436261766fe9SRichard Henderson default: 436351b061fbSRichard Henderson g_assert_not_reached(); 436461766fe9SRichard Henderson } 436551b061fbSRichard Henderson } 436661766fe9SRichard Henderson 43678eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 43688eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 436951b061fbSRichard Henderson { 4370c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 437161766fe9SRichard Henderson 4372ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4373ba1d0b44SRichard Henderson switch (pc) { 43747ad439dfSRichard Henderson case 0x00: 43758eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4376ba1d0b44SRichard Henderson return; 43777ad439dfSRichard Henderson case 0xb0: 43788eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4379ba1d0b44SRichard Henderson return; 43807ad439dfSRichard Henderson case 0xe0: 43818eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4382ba1d0b44SRichard Henderson return; 43837ad439dfSRichard Henderson case 0x100: 43848eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4385ba1d0b44SRichard Henderson return; 43867ad439dfSRichard Henderson } 4387ba1d0b44SRichard Henderson #endif 4388ba1d0b44SRichard Henderson 43898eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 43908eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 439161766fe9SRichard Henderson } 439251b061fbSRichard Henderson 439351b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 439451b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 439551b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 439651b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 439751b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 439851b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 439951b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 440051b061fbSRichard Henderson }; 440151b061fbSRichard Henderson 4402597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4403306c8721SRichard Henderson target_ulong pc, void *host_pc) 440451b061fbSRichard Henderson { 440551b061fbSRichard Henderson DisasContext ctx; 4406306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 440761766fe9SRichard Henderson } 4408