161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1545bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 155eaa3783bSRichard Henderson #else 156eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 157eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 158eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 159eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 160eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 161eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 162eaa3783bSRichard Henderson 163eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 164eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 165eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 166eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 167eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 168eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 169eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 170eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 172eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 173eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 174eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 175eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 176eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 177eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 178eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 179eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 180eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 181eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 182eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 183eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 184eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 185eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 186eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 187eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 188eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 189eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 190eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 191eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 192eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 193eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 194eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 195eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 196eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 197eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 198eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 199eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 200eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 201eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 202eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 203eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 204eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 205eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 206eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 207eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 208eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 211eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 212eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 213eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 214eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 216eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 217eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 218eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 219eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 220eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 221eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 222eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 223eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 224eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 225eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 226eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 227eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 228eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 229eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 230eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 231eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 232eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 233eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 234eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 235eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 236eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 237eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 238eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 239eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 240eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 241eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 242eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 243eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 244eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 245eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 246eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 247eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2485bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 249eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 250eaa3783bSRichard Henderson 25161766fe9SRichard Henderson typedef struct DisasCond { 25261766fe9SRichard Henderson TCGCond c; 253eaa3783bSRichard Henderson TCGv_reg a0, a1; 25461766fe9SRichard Henderson bool a0_is_n; 25561766fe9SRichard Henderson bool a1_is_0; 25661766fe9SRichard Henderson } DisasCond; 25761766fe9SRichard Henderson 25861766fe9SRichard Henderson typedef struct DisasContext { 259d01a3625SRichard Henderson DisasContextBase base; 26061766fe9SRichard Henderson CPUState *cs; 26161766fe9SRichard Henderson 262eaa3783bSRichard Henderson target_ureg iaoq_f; 263eaa3783bSRichard Henderson target_ureg iaoq_b; 264eaa3783bSRichard Henderson target_ureg iaoq_n; 265eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 26661766fe9SRichard Henderson 26786f8d05fSRichard Henderson int ntempr, ntempl; 2685eecd37aSRichard Henderson TCGv_reg tempr[8]; 26986f8d05fSRichard Henderson TCGv_tl templ[4]; 27061766fe9SRichard Henderson 27161766fe9SRichard Henderson DisasCond null_cond; 27261766fe9SRichard Henderson TCGLabel *null_lab; 27361766fe9SRichard Henderson 2741a19da0dSRichard Henderson uint32_t insn; 275494737b7SRichard Henderson uint32_t tb_flags; 2763d68ee7bSRichard Henderson int mmu_idx; 2773d68ee7bSRichard Henderson int privilege; 27861766fe9SRichard Henderson bool psw_n_nonzero; 27961766fe9SRichard Henderson } DisasContext; 28061766fe9SRichard Henderson 281*40f9f908SRichard Henderson /* Include the auto-generated decoder. */ 282*40f9f908SRichard Henderson #include "decode.inc.c" 283*40f9f908SRichard Henderson 28461766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 28561766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 286869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 28761766fe9SRichard Henderson 28861766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 28961766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 290869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 29161766fe9SRichard Henderson 292e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 293e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 294e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 295e1b5a5edSRichard Henderson 29661766fe9SRichard Henderson typedef struct DisasInsn { 29761766fe9SRichard Henderson uint32_t insn, mask; 29831234768SRichard Henderson bool (*trans)(DisasContext *ctx, uint32_t insn, 29961766fe9SRichard Henderson const struct DisasInsn *f); 300b2167459SRichard Henderson union { 301eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 302eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 303eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 304eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 305eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 306eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 307eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 308eff235ebSPaolo Bonzini } f; 30961766fe9SRichard Henderson } DisasInsn; 31061766fe9SRichard Henderson 31161766fe9SRichard Henderson /* global register indexes */ 312eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 31333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 314494737b7SRichard Henderson static TCGv_i64 cpu_srH; 315eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 316eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 317c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 318c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 319eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 320eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 321eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 322eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 323eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 32461766fe9SRichard Henderson 32561766fe9SRichard Henderson #include "exec/gen-icount.h" 32661766fe9SRichard Henderson 32761766fe9SRichard Henderson void hppa_translate_init(void) 32861766fe9SRichard Henderson { 32961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 33061766fe9SRichard Henderson 331eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 33261766fe9SRichard Henderson static const GlobalVar vars[] = { 33335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 33461766fe9SRichard Henderson DEF_VAR(psw_n), 33561766fe9SRichard Henderson DEF_VAR(psw_v), 33661766fe9SRichard Henderson DEF_VAR(psw_cb), 33761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 33861766fe9SRichard Henderson DEF_VAR(iaoq_f), 33961766fe9SRichard Henderson DEF_VAR(iaoq_b), 34061766fe9SRichard Henderson }; 34161766fe9SRichard Henderson 34261766fe9SRichard Henderson #undef DEF_VAR 34361766fe9SRichard Henderson 34461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 34561766fe9SRichard Henderson static const char gr_names[32][4] = { 34661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 34761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 34861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 34961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 35061766fe9SRichard Henderson }; 35133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 352494737b7SRichard Henderson static const char sr_names[5][4] = { 353494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 35433423472SRichard Henderson }; 35561766fe9SRichard Henderson 35661766fe9SRichard Henderson int i; 35761766fe9SRichard Henderson 358f764718dSRichard Henderson cpu_gr[0] = NULL; 35961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 36061766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 36161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 36261766fe9SRichard Henderson gr_names[i]); 36361766fe9SRichard Henderson } 36433423472SRichard Henderson for (i = 0; i < 4; i++) { 36533423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 36633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 36733423472SRichard Henderson sr_names[i]); 36833423472SRichard Henderson } 369494737b7SRichard Henderson cpu_srH = tcg_global_mem_new_i64(cpu_env, 370494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 371494737b7SRichard Henderson sr_names[4]); 37261766fe9SRichard Henderson 37361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 37461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 37561766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 37661766fe9SRichard Henderson } 377c301f34eSRichard Henderson 378c301f34eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, 379c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 380c301f34eSRichard Henderson "iasq_f"); 381c301f34eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, 382c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 383c301f34eSRichard Henderson "iasq_b"); 38461766fe9SRichard Henderson } 38561766fe9SRichard Henderson 386129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 387129e9cc3SRichard Henderson { 388f764718dSRichard Henderson return (DisasCond){ 389f764718dSRichard Henderson .c = TCG_COND_NEVER, 390f764718dSRichard Henderson .a0 = NULL, 391f764718dSRichard Henderson .a1 = NULL, 392f764718dSRichard Henderson }; 393129e9cc3SRichard Henderson } 394129e9cc3SRichard Henderson 395129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 396129e9cc3SRichard Henderson { 397f764718dSRichard Henderson return (DisasCond){ 398f764718dSRichard Henderson .c = TCG_COND_NE, 399f764718dSRichard Henderson .a0 = cpu_psw_n, 400f764718dSRichard Henderson .a0_is_n = true, 401f764718dSRichard Henderson .a1 = NULL, 402f764718dSRichard Henderson .a1_is_0 = true 403f764718dSRichard Henderson }; 404129e9cc3SRichard Henderson } 405129e9cc3SRichard Henderson 406eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 407129e9cc3SRichard Henderson { 408f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 409129e9cc3SRichard Henderson 410129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 411129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 412eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 413129e9cc3SRichard Henderson 414129e9cc3SRichard Henderson return r; 415129e9cc3SRichard Henderson } 416129e9cc3SRichard Henderson 417eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 418129e9cc3SRichard Henderson { 419129e9cc3SRichard Henderson DisasCond r = { .c = c }; 420129e9cc3SRichard Henderson 421129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 422129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 423eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 424129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 425eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 426129e9cc3SRichard Henderson 427129e9cc3SRichard Henderson return r; 428129e9cc3SRichard Henderson } 429129e9cc3SRichard Henderson 430129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 431129e9cc3SRichard Henderson { 432129e9cc3SRichard Henderson if (cond->a1_is_0) { 433129e9cc3SRichard Henderson cond->a1_is_0 = false; 434eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 435129e9cc3SRichard Henderson } 436129e9cc3SRichard Henderson } 437129e9cc3SRichard Henderson 438129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 439129e9cc3SRichard Henderson { 440129e9cc3SRichard Henderson switch (cond->c) { 441129e9cc3SRichard Henderson default: 442129e9cc3SRichard Henderson if (!cond->a0_is_n) { 443129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 444129e9cc3SRichard Henderson } 445129e9cc3SRichard Henderson if (!cond->a1_is_0) { 446129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson cond->a0_is_n = false; 449129e9cc3SRichard Henderson cond->a1_is_0 = false; 450f764718dSRichard Henderson cond->a0 = NULL; 451f764718dSRichard Henderson cond->a1 = NULL; 452129e9cc3SRichard Henderson /* fallthru */ 453129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 454129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 455129e9cc3SRichard Henderson break; 456129e9cc3SRichard Henderson case TCG_COND_NEVER: 457129e9cc3SRichard Henderson break; 458129e9cc3SRichard Henderson } 459129e9cc3SRichard Henderson } 460129e9cc3SRichard Henderson 461eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 46261766fe9SRichard Henderson { 46386f8d05fSRichard Henderson unsigned i = ctx->ntempr++; 46486f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->tempr)); 46586f8d05fSRichard Henderson return ctx->tempr[i] = tcg_temp_new(); 46661766fe9SRichard Henderson } 46761766fe9SRichard Henderson 46886f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 46986f8d05fSRichard Henderson static TCGv_tl get_temp_tl(DisasContext *ctx) 47086f8d05fSRichard Henderson { 47186f8d05fSRichard Henderson unsigned i = ctx->ntempl++; 47286f8d05fSRichard Henderson g_assert(i < ARRAY_SIZE(ctx->templ)); 47386f8d05fSRichard Henderson return ctx->templ[i] = tcg_temp_new_tl(); 47486f8d05fSRichard Henderson } 47586f8d05fSRichard Henderson #endif 47686f8d05fSRichard Henderson 477eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 47861766fe9SRichard Henderson { 479eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 480eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 48161766fe9SRichard Henderson return t; 48261766fe9SRichard Henderson } 48361766fe9SRichard Henderson 484eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 48561766fe9SRichard Henderson { 48661766fe9SRichard Henderson if (reg == 0) { 487eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 488eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 48961766fe9SRichard Henderson return t; 49061766fe9SRichard Henderson } else { 49161766fe9SRichard Henderson return cpu_gr[reg]; 49261766fe9SRichard Henderson } 49361766fe9SRichard Henderson } 49461766fe9SRichard Henderson 495eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 49661766fe9SRichard Henderson { 497129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 49861766fe9SRichard Henderson return get_temp(ctx); 49961766fe9SRichard Henderson } else { 50061766fe9SRichard Henderson return cpu_gr[reg]; 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson } 50361766fe9SRichard Henderson 504eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 505129e9cc3SRichard Henderson { 506129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 507129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 508eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 509129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 510129e9cc3SRichard Henderson } else { 511eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 512129e9cc3SRichard Henderson } 513129e9cc3SRichard Henderson } 514129e9cc3SRichard Henderson 515eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 516129e9cc3SRichard Henderson { 517129e9cc3SRichard Henderson if (reg != 0) { 518129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 52296d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 52396d6407fSRichard Henderson # define HI_OFS 0 52496d6407fSRichard Henderson # define LO_OFS 4 52596d6407fSRichard Henderson #else 52696d6407fSRichard Henderson # define HI_OFS 4 52796d6407fSRichard Henderson # define LO_OFS 0 52896d6407fSRichard Henderson #endif 52996d6407fSRichard Henderson 53096d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53196d6407fSRichard Henderson { 53296d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 53396d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 53496d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 53596d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 53696d6407fSRichard Henderson return ret; 53796d6407fSRichard Henderson } 53896d6407fSRichard Henderson 539ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 540ebe9383cSRichard Henderson { 541ebe9383cSRichard Henderson if (rt == 0) { 542ebe9383cSRichard Henderson return tcg_const_i32(0); 543ebe9383cSRichard Henderson } else { 544ebe9383cSRichard Henderson return load_frw_i32(rt); 545ebe9383cSRichard Henderson } 546ebe9383cSRichard Henderson } 547ebe9383cSRichard Henderson 548ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 549ebe9383cSRichard Henderson { 550ebe9383cSRichard Henderson if (rt == 0) { 551ebe9383cSRichard Henderson return tcg_const_i64(0); 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 554ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 555ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 556ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 557ebe9383cSRichard Henderson return ret; 558ebe9383cSRichard Henderson } 559ebe9383cSRichard Henderson } 560ebe9383cSRichard Henderson 56196d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 56296d6407fSRichard Henderson { 56396d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 56496d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 56596d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 56696d6407fSRichard Henderson } 56796d6407fSRichard Henderson 56896d6407fSRichard Henderson #undef HI_OFS 56996d6407fSRichard Henderson #undef LO_OFS 57096d6407fSRichard Henderson 57196d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 57296d6407fSRichard Henderson { 57396d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 57496d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 57596d6407fSRichard Henderson return ret; 57696d6407fSRichard Henderson } 57796d6407fSRichard Henderson 578ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 579ebe9383cSRichard Henderson { 580ebe9383cSRichard Henderson if (rt == 0) { 581ebe9383cSRichard Henderson return tcg_const_i64(0); 582ebe9383cSRichard Henderson } else { 583ebe9383cSRichard Henderson return load_frd(rt); 584ebe9383cSRichard Henderson } 585ebe9383cSRichard Henderson } 586ebe9383cSRichard Henderson 58796d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 58896d6407fSRichard Henderson { 58996d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 59096d6407fSRichard Henderson } 59196d6407fSRichard Henderson 59233423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 59333423472SRichard Henderson { 59433423472SRichard Henderson #ifdef CONFIG_USER_ONLY 59533423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 59633423472SRichard Henderson #else 59733423472SRichard Henderson if (reg < 4) { 59833423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 599494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 600494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 60133423472SRichard Henderson } else { 60233423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 60333423472SRichard Henderson } 60433423472SRichard Henderson #endif 60533423472SRichard Henderson } 60633423472SRichard Henderson 607129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 608129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 609129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 610129e9cc3SRichard Henderson { 611129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 612129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 613129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 614129e9cc3SRichard Henderson 615129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 616129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 617129e9cc3SRichard Henderson 618129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 619129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 620129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 621129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 622eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 623129e9cc3SRichard Henderson } 624129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 625129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 626129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 627129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 628129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 629eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 630129e9cc3SRichard Henderson } 631129e9cc3SRichard Henderson 632eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 633129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 634129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 635129e9cc3SRichard Henderson } 636129e9cc3SRichard Henderson } 637129e9cc3SRichard Henderson 638129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 639129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 640129e9cc3SRichard Henderson { 641129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 642129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 643eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson return; 646129e9cc3SRichard Henderson } 647129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 648129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 649eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 650129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 651129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 652129e9cc3SRichard Henderson } 653129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 654129e9cc3SRichard Henderson } 655129e9cc3SRichard Henderson 656129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 657129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 658129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 659129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 660129e9cc3SRichard Henderson { 661129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 662eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 663129e9cc3SRichard Henderson } 664129e9cc3SRichard Henderson } 665129e9cc3SRichard Henderson 666129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 667*40f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 668*40f9f908SRichard Henderson it may be tail-called from a translate function. */ 66931234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 670129e9cc3SRichard Henderson { 671129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 67231234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 673129e9cc3SRichard Henderson 674f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 675f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 676f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 677f49b3537SRichard Henderson 678129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 679129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 680129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 681129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 68231234768SRichard Henderson return true; 683129e9cc3SRichard Henderson } 684129e9cc3SRichard Henderson ctx->null_lab = NULL; 685129e9cc3SRichard Henderson 686129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 687129e9cc3SRichard Henderson /* The next instruction will be unconditional, 688129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 689129e9cc3SRichard Henderson gen_set_label(null_lab); 690129e9cc3SRichard Henderson } else { 691129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 692129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 693129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 694129e9cc3SRichard Henderson label we have the proper value in place. */ 695129e9cc3SRichard Henderson nullify_save(ctx); 696129e9cc3SRichard Henderson gen_set_label(null_lab); 697129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 698129e9cc3SRichard Henderson } 699869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70031234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 701129e9cc3SRichard Henderson } 70231234768SRichard Henderson return true; 703129e9cc3SRichard Henderson } 704129e9cc3SRichard Henderson 705eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 70661766fe9SRichard Henderson { 70761766fe9SRichard Henderson if (unlikely(ival == -1)) { 708eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 70961766fe9SRichard Henderson } else { 710eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 71161766fe9SRichard Henderson } 71261766fe9SRichard Henderson } 71361766fe9SRichard Henderson 714eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 71561766fe9SRichard Henderson { 71661766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 71761766fe9SRichard Henderson } 71861766fe9SRichard Henderson 71961766fe9SRichard Henderson static void gen_excp_1(int exception) 72061766fe9SRichard Henderson { 72161766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 72261766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 72361766fe9SRichard Henderson tcg_temp_free_i32(t); 72461766fe9SRichard Henderson } 72561766fe9SRichard Henderson 72631234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 72761766fe9SRichard Henderson { 72861766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 72961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 730129e9cc3SRichard Henderson nullify_save(ctx); 73161766fe9SRichard Henderson gen_excp_1(exception); 73231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 73361766fe9SRichard Henderson } 73461766fe9SRichard Henderson 73531234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7361a19da0dSRichard Henderson { 73731234768SRichard Henderson TCGv_reg tmp; 73831234768SRichard Henderson 73931234768SRichard Henderson nullify_over(ctx); 74031234768SRichard Henderson tmp = tcg_const_reg(ctx->insn); 7411a19da0dSRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); 7421a19da0dSRichard Henderson tcg_temp_free(tmp); 74331234768SRichard Henderson gen_excp(ctx, exc); 74431234768SRichard Henderson return nullify_end(ctx); 7451a19da0dSRichard Henderson } 7461a19da0dSRichard Henderson 74731234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 74861766fe9SRichard Henderson { 74931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 75061766fe9SRichard Henderson } 75161766fe9SRichard Henderson 752*40f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 753*40f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 754*40f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 755*40f9f908SRichard Henderson #else 756e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 757e1b5a5edSRichard Henderson do { \ 758e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 75931234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 760e1b5a5edSRichard Henderson } \ 761e1b5a5edSRichard Henderson } while (0) 762*40f9f908SRichard Henderson #endif 763e1b5a5edSRichard Henderson 764eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 76561766fe9SRichard Henderson { 76661766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 76731234768SRichard Henderson if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) 76831234768SRichard Henderson || ctx->base.singlestep_enabled) { 76961766fe9SRichard Henderson return false; 77061766fe9SRichard Henderson } 77161766fe9SRichard Henderson return true; 77261766fe9SRichard Henderson } 77361766fe9SRichard Henderson 774129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 775129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 776129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 777129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 778129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 779129e9cc3SRichard Henderson { 780129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 781129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 782129e9cc3SRichard Henderson } 783129e9cc3SRichard Henderson 78461766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 785eaa3783bSRichard Henderson target_ureg f, target_ureg b) 78661766fe9SRichard Henderson { 78761766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 78861766fe9SRichard Henderson tcg_gen_goto_tb(which); 789eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 790eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 79107ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 79261766fe9SRichard Henderson } else { 79361766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 79461766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 795d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 79661766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 79761766fe9SRichard Henderson } else { 7987f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 79961766fe9SRichard Henderson } 80061766fe9SRichard Henderson } 80161766fe9SRichard Henderson } 80261766fe9SRichard Henderson 803b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 804b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 805eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 806b2167459SRichard Henderson { 807eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 808b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 809b2167459SRichard Henderson return x; 810b2167459SRichard Henderson } 811b2167459SRichard Henderson 812ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 813ebe9383cSRichard Henderson { 814ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 815ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 816ebe9383cSRichard Henderson return r1 * 32 + r0; 817ebe9383cSRichard Henderson } 818ebe9383cSRichard Henderson 819ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 820ebe9383cSRichard Henderson { 821ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 822ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 823ebe9383cSRichard Henderson return r1 * 32 + r0; 824ebe9383cSRichard Henderson } 825ebe9383cSRichard Henderson 826ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 827ebe9383cSRichard Henderson { 828ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 829ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 830ebe9383cSRichard Henderson return r1 * 32 + r0; 831ebe9383cSRichard Henderson } 832ebe9383cSRichard Henderson 833ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 834ebe9383cSRichard Henderson { 835ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 836ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 837ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 838ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 839ebe9383cSRichard Henderson } 840ebe9383cSRichard Henderson 84133423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn) 84233423472SRichard Henderson { 84333423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 84433423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 84533423472SRichard Henderson return s2 * 4 + s0; 84633423472SRichard Henderson } 84733423472SRichard Henderson 848eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 84998cd9ca7SRichard Henderson { 850eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 85198cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 85298cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 85398cd9ca7SRichard Henderson return x; 85498cd9ca7SRichard Henderson } 85598cd9ca7SRichard Henderson 856eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 857b2167459SRichard Henderson { 858b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 859b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 860b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 861b2167459SRichard Henderson return low_sextract(insn, 0, 14); 862b2167459SRichard Henderson } 863b2167459SRichard Henderson 864eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 86596d6407fSRichard Henderson { 86696d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 86796d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 86896d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 869eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 87096d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 87196d6407fSRichard Henderson return x << 2; 87296d6407fSRichard Henderson } 87396d6407fSRichard Henderson 874eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 87598cd9ca7SRichard Henderson { 876eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 87798cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 87898cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 87998cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 88098cd9ca7SRichard Henderson return x << 2; 88198cd9ca7SRichard Henderson } 88298cd9ca7SRichard Henderson 883eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 884b2167459SRichard Henderson { 885eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 886b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 887b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 888b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 889b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 890b2167459SRichard Henderson return x << 11; 891b2167459SRichard Henderson } 892b2167459SRichard Henderson 893eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 89498cd9ca7SRichard Henderson { 895eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 89698cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 89798cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 89898cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 89998cd9ca7SRichard Henderson return x << 2; 90098cd9ca7SRichard Henderson } 90198cd9ca7SRichard Henderson 902b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 903b2167459SRichard Henderson the conditions, without describing their exact implementation. The 904b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 905b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 906b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 907b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 908b2167459SRichard Henderson 909eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 910eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 911b2167459SRichard Henderson { 912b2167459SRichard Henderson DisasCond cond; 913eaa3783bSRichard Henderson TCGv_reg tmp; 914b2167459SRichard Henderson 915b2167459SRichard Henderson switch (cf >> 1) { 916b2167459SRichard Henderson case 0: /* Never / TR */ 917b2167459SRichard Henderson cond = cond_make_f(); 918b2167459SRichard Henderson break; 919b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 920b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 921b2167459SRichard Henderson break; 922b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 923b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 924b2167459SRichard Henderson break; 925b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 926b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 927b2167459SRichard Henderson break; 928b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 929b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 930b2167459SRichard Henderson break; 931b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 932b2167459SRichard Henderson tmp = tcg_temp_new(); 933eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 934eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 935b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 936b2167459SRichard Henderson tcg_temp_free(tmp); 937b2167459SRichard Henderson break; 938b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 939b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 940b2167459SRichard Henderson break; 941b2167459SRichard Henderson case 7: /* OD / EV */ 942b2167459SRichard Henderson tmp = tcg_temp_new(); 943eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 944b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 945b2167459SRichard Henderson tcg_temp_free(tmp); 946b2167459SRichard Henderson break; 947b2167459SRichard Henderson default: 948b2167459SRichard Henderson g_assert_not_reached(); 949b2167459SRichard Henderson } 950b2167459SRichard Henderson if (cf & 1) { 951b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 952b2167459SRichard Henderson } 953b2167459SRichard Henderson 954b2167459SRichard Henderson return cond; 955b2167459SRichard Henderson } 956b2167459SRichard Henderson 957b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 958b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 959b2167459SRichard Henderson deleted as unused. */ 960b2167459SRichard Henderson 961eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 962eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 963b2167459SRichard Henderson { 964b2167459SRichard Henderson DisasCond cond; 965b2167459SRichard Henderson 966b2167459SRichard Henderson switch (cf >> 1) { 967b2167459SRichard Henderson case 1: /* = / <> */ 968b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 969b2167459SRichard Henderson break; 970b2167459SRichard Henderson case 2: /* < / >= */ 971b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 972b2167459SRichard Henderson break; 973b2167459SRichard Henderson case 3: /* <= / > */ 974b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 975b2167459SRichard Henderson break; 976b2167459SRichard Henderson case 4: /* << / >>= */ 977b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 978b2167459SRichard Henderson break; 979b2167459SRichard Henderson case 5: /* <<= / >> */ 980b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 981b2167459SRichard Henderson break; 982b2167459SRichard Henderson default: 983b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 984b2167459SRichard Henderson } 985b2167459SRichard Henderson if (cf & 1) { 986b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 987b2167459SRichard Henderson } 988b2167459SRichard Henderson 989b2167459SRichard Henderson return cond; 990b2167459SRichard Henderson } 991b2167459SRichard Henderson 992b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 993b2167459SRichard Henderson computed, and use of them is undefined. */ 994b2167459SRichard Henderson 995eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 996b2167459SRichard Henderson { 997b2167459SRichard Henderson switch (cf >> 1) { 998b2167459SRichard Henderson case 4: case 5: case 6: 999b2167459SRichard Henderson cf &= 1; 1000b2167459SRichard Henderson break; 1001b2167459SRichard Henderson } 1002b2167459SRichard Henderson return do_cond(cf, res, res, res); 1003b2167459SRichard Henderson } 1004b2167459SRichard Henderson 100598cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 100698cd9ca7SRichard Henderson 1007eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 100898cd9ca7SRichard Henderson { 100998cd9ca7SRichard Henderson unsigned c, f; 101098cd9ca7SRichard Henderson 101198cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 101298cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 101398cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 101498cd9ca7SRichard Henderson c = orig & 3; 101598cd9ca7SRichard Henderson if (c == 3) { 101698cd9ca7SRichard Henderson c = 7; 101798cd9ca7SRichard Henderson } 101898cd9ca7SRichard Henderson f = (orig & 4) / 4; 101998cd9ca7SRichard Henderson 102098cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 102198cd9ca7SRichard Henderson } 102298cd9ca7SRichard Henderson 1023b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1024b2167459SRichard Henderson 1025eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 1026eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1027b2167459SRichard Henderson { 1028b2167459SRichard Henderson DisasCond cond; 1029eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 1030b2167459SRichard Henderson 1031b2167459SRichard Henderson if (cf & 8) { 1032b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1033b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1034b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1035b2167459SRichard Henderson */ 1036b2167459SRichard Henderson cb = tcg_temp_new(); 1037b2167459SRichard Henderson tmp = tcg_temp_new(); 1038eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1039eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1040eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1041eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1042b2167459SRichard Henderson tcg_temp_free(tmp); 1043b2167459SRichard Henderson } 1044b2167459SRichard Henderson 1045b2167459SRichard Henderson switch (cf >> 1) { 1046b2167459SRichard Henderson case 0: /* never / TR */ 1047b2167459SRichard Henderson case 1: /* undefined */ 1048b2167459SRichard Henderson case 5: /* undefined */ 1049b2167459SRichard Henderson cond = cond_make_f(); 1050b2167459SRichard Henderson break; 1051b2167459SRichard Henderson 1052b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1053b2167459SRichard Henderson /* See hasless(v,1) from 1054b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1055b2167459SRichard Henderson */ 1056b2167459SRichard Henderson tmp = tcg_temp_new(); 1057eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1058eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1059eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1060b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1061b2167459SRichard Henderson tcg_temp_free(tmp); 1062b2167459SRichard Henderson break; 1063b2167459SRichard Henderson 1064b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1065b2167459SRichard Henderson tmp = tcg_temp_new(); 1066eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1067eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1068eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1069b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1070b2167459SRichard Henderson tcg_temp_free(tmp); 1071b2167459SRichard Henderson break; 1072b2167459SRichard Henderson 1073b2167459SRichard Henderson case 4: /* SDC / NDC */ 1074eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1075b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1076b2167459SRichard Henderson break; 1077b2167459SRichard Henderson 1078b2167459SRichard Henderson case 6: /* SBC / NBC */ 1079eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1080b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1081b2167459SRichard Henderson break; 1082b2167459SRichard Henderson 1083b2167459SRichard Henderson case 7: /* SHC / NHC */ 1084eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1085b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1086b2167459SRichard Henderson break; 1087b2167459SRichard Henderson 1088b2167459SRichard Henderson default: 1089b2167459SRichard Henderson g_assert_not_reached(); 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson if (cf & 8) { 1092b2167459SRichard Henderson tcg_temp_free(cb); 1093b2167459SRichard Henderson } 1094b2167459SRichard Henderson if (cf & 1) { 1095b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1096b2167459SRichard Henderson } 1097b2167459SRichard Henderson 1098b2167459SRichard Henderson return cond; 1099b2167459SRichard Henderson } 1100b2167459SRichard Henderson 1101b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1102eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1103eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1104b2167459SRichard Henderson { 1105eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1106eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1107b2167459SRichard Henderson 1108eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1109eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1110eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1111b2167459SRichard Henderson tcg_temp_free(tmp); 1112b2167459SRichard Henderson 1113b2167459SRichard Henderson return sv; 1114b2167459SRichard Henderson } 1115b2167459SRichard Henderson 1116b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1117eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1118eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1119b2167459SRichard Henderson { 1120eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1121eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1122b2167459SRichard Henderson 1123eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1124eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1125eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1126b2167459SRichard Henderson tcg_temp_free(tmp); 1127b2167459SRichard Henderson 1128b2167459SRichard Henderson return sv; 1129b2167459SRichard Henderson } 1130b2167459SRichard Henderson 113131234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1132eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1133eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1134b2167459SRichard Henderson { 1135eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1136b2167459SRichard Henderson unsigned c = cf >> 1; 1137b2167459SRichard Henderson DisasCond cond; 1138b2167459SRichard Henderson 1139b2167459SRichard Henderson dest = tcg_temp_new(); 1140f764718dSRichard Henderson cb = NULL; 1141f764718dSRichard Henderson cb_msb = NULL; 1142b2167459SRichard Henderson 1143b2167459SRichard Henderson if (shift) { 1144b2167459SRichard Henderson tmp = get_temp(ctx); 1145eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1146b2167459SRichard Henderson in1 = tmp; 1147b2167459SRichard Henderson } 1148b2167459SRichard Henderson 1149b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1150eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1151b2167459SRichard Henderson cb_msb = get_temp(ctx); 1152eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1153b2167459SRichard Henderson if (is_c) { 1154eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1155b2167459SRichard Henderson } 1156b2167459SRichard Henderson tcg_temp_free(zero); 1157b2167459SRichard Henderson if (!is_l) { 1158b2167459SRichard Henderson cb = get_temp(ctx); 1159eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1160eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1161b2167459SRichard Henderson } 1162b2167459SRichard Henderson } else { 1163eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1164b2167459SRichard Henderson if (is_c) { 1165eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1166b2167459SRichard Henderson } 1167b2167459SRichard Henderson } 1168b2167459SRichard Henderson 1169b2167459SRichard Henderson /* Compute signed overflow if required. */ 1170f764718dSRichard Henderson sv = NULL; 1171b2167459SRichard Henderson if (is_tsv || c == 6) { 1172b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1173b2167459SRichard Henderson if (is_tsv) { 1174b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1175b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1176b2167459SRichard Henderson } 1177b2167459SRichard Henderson } 1178b2167459SRichard Henderson 1179b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1180b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1181b2167459SRichard Henderson if (is_tc) { 1182b2167459SRichard Henderson cond_prep(&cond); 1183b2167459SRichard Henderson tmp = tcg_temp_new(); 1184eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1185b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1186b2167459SRichard Henderson tcg_temp_free(tmp); 1187b2167459SRichard Henderson } 1188b2167459SRichard Henderson 1189b2167459SRichard Henderson /* Write back the result. */ 1190b2167459SRichard Henderson if (!is_l) { 1191b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1192b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1193b2167459SRichard Henderson } 1194b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1195b2167459SRichard Henderson tcg_temp_free(dest); 1196b2167459SRichard Henderson 1197b2167459SRichard Henderson /* Install the new nullification. */ 1198b2167459SRichard Henderson cond_free(&ctx->null_cond); 1199b2167459SRichard Henderson ctx->null_cond = cond; 1200b2167459SRichard Henderson } 1201b2167459SRichard Henderson 120231234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1203eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1204eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1205b2167459SRichard Henderson { 1206eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1207b2167459SRichard Henderson unsigned c = cf >> 1; 1208b2167459SRichard Henderson DisasCond cond; 1209b2167459SRichard Henderson 1210b2167459SRichard Henderson dest = tcg_temp_new(); 1211b2167459SRichard Henderson cb = tcg_temp_new(); 1212b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1213b2167459SRichard Henderson 1214eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1215b2167459SRichard Henderson if (is_b) { 1216b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1217eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1218eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1219eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1220eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1221eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1222b2167459SRichard Henderson } else { 1223b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1224b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1225eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1226eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1227eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1228eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1229b2167459SRichard Henderson } 1230b2167459SRichard Henderson tcg_temp_free(zero); 1231b2167459SRichard Henderson 1232b2167459SRichard Henderson /* Compute signed overflow if required. */ 1233f764718dSRichard Henderson sv = NULL; 1234b2167459SRichard Henderson if (is_tsv || c == 6) { 1235b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1236b2167459SRichard Henderson if (is_tsv) { 1237b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1238b2167459SRichard Henderson } 1239b2167459SRichard Henderson } 1240b2167459SRichard Henderson 1241b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1242b2167459SRichard Henderson if (!is_b) { 1243b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1244b2167459SRichard Henderson } else { 1245b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1246b2167459SRichard Henderson } 1247b2167459SRichard Henderson 1248b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1249b2167459SRichard Henderson if (is_tc) { 1250b2167459SRichard Henderson cond_prep(&cond); 1251b2167459SRichard Henderson tmp = tcg_temp_new(); 1252eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1253b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1254b2167459SRichard Henderson tcg_temp_free(tmp); 1255b2167459SRichard Henderson } 1256b2167459SRichard Henderson 1257b2167459SRichard Henderson /* Write back the result. */ 1258b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1259b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1260b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1261b2167459SRichard Henderson tcg_temp_free(dest); 1262b2167459SRichard Henderson 1263b2167459SRichard Henderson /* Install the new nullification. */ 1264b2167459SRichard Henderson cond_free(&ctx->null_cond); 1265b2167459SRichard Henderson ctx->null_cond = cond; 1266b2167459SRichard Henderson } 1267b2167459SRichard Henderson 126831234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1269eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1270b2167459SRichard Henderson { 1271eaa3783bSRichard Henderson TCGv_reg dest, sv; 1272b2167459SRichard Henderson DisasCond cond; 1273b2167459SRichard Henderson 1274b2167459SRichard Henderson dest = tcg_temp_new(); 1275eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1276b2167459SRichard Henderson 1277b2167459SRichard Henderson /* Compute signed overflow if required. */ 1278f764718dSRichard Henderson sv = NULL; 1279b2167459SRichard Henderson if ((cf >> 1) == 6) { 1280b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1281b2167459SRichard Henderson } 1282b2167459SRichard Henderson 1283b2167459SRichard Henderson /* Form the condition for the compare. */ 1284b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1285b2167459SRichard Henderson 1286b2167459SRichard Henderson /* Clear. */ 1287eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1288b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1289b2167459SRichard Henderson tcg_temp_free(dest); 1290b2167459SRichard Henderson 1291b2167459SRichard Henderson /* Install the new nullification. */ 1292b2167459SRichard Henderson cond_free(&ctx->null_cond); 1293b2167459SRichard Henderson ctx->null_cond = cond; 1294b2167459SRichard Henderson } 1295b2167459SRichard Henderson 129631234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1297eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1298eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1299b2167459SRichard Henderson { 1300eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1301b2167459SRichard Henderson 1302b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1303b2167459SRichard Henderson fn(dest, in1, in2); 1304b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1305b2167459SRichard Henderson 1306b2167459SRichard Henderson /* Install the new nullification. */ 1307b2167459SRichard Henderson cond_free(&ctx->null_cond); 1308b2167459SRichard Henderson if (cf) { 1309b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1310b2167459SRichard Henderson } 1311b2167459SRichard Henderson } 1312b2167459SRichard Henderson 131331234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1314eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1315eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1316b2167459SRichard Henderson { 1317eaa3783bSRichard Henderson TCGv_reg dest; 1318b2167459SRichard Henderson DisasCond cond; 1319b2167459SRichard Henderson 1320b2167459SRichard Henderson if (cf == 0) { 1321b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1322b2167459SRichard Henderson fn(dest, in1, in2); 1323b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1324b2167459SRichard Henderson cond_free(&ctx->null_cond); 1325b2167459SRichard Henderson } else { 1326b2167459SRichard Henderson dest = tcg_temp_new(); 1327b2167459SRichard Henderson fn(dest, in1, in2); 1328b2167459SRichard Henderson 1329b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1330b2167459SRichard Henderson 1331b2167459SRichard Henderson if (is_tc) { 1332eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1333b2167459SRichard Henderson cond_prep(&cond); 1334eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1335b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1336b2167459SRichard Henderson tcg_temp_free(tmp); 1337b2167459SRichard Henderson } 1338b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1339b2167459SRichard Henderson 1340b2167459SRichard Henderson cond_free(&ctx->null_cond); 1341b2167459SRichard Henderson ctx->null_cond = cond; 1342b2167459SRichard Henderson } 1343b2167459SRichard Henderson } 1344b2167459SRichard Henderson 134586f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 13468d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 13478d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 13488d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 13498d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 135086f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 135186f8d05fSRichard Henderson { 135286f8d05fSRichard Henderson TCGv_ptr ptr; 135386f8d05fSRichard Henderson TCGv_reg tmp; 135486f8d05fSRichard Henderson TCGv_i64 spc; 135586f8d05fSRichard Henderson 135686f8d05fSRichard Henderson if (sp != 0) { 13578d6ae7fbSRichard Henderson if (sp < 0) { 13588d6ae7fbSRichard Henderson sp = ~sp; 13598d6ae7fbSRichard Henderson } 13608d6ae7fbSRichard Henderson spc = get_temp_tl(ctx); 13618d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 13628d6ae7fbSRichard Henderson return spc; 136386f8d05fSRichard Henderson } 1364494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1365494737b7SRichard Henderson return cpu_srH; 1366494737b7SRichard Henderson } 136786f8d05fSRichard Henderson 136886f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 136986f8d05fSRichard Henderson tmp = tcg_temp_new(); 137086f8d05fSRichard Henderson spc = get_temp_tl(ctx); 137186f8d05fSRichard Henderson 137286f8d05fSRichard Henderson tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); 137386f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 137486f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 137586f8d05fSRichard Henderson tcg_temp_free(tmp); 137686f8d05fSRichard Henderson 137786f8d05fSRichard Henderson tcg_gen_add_ptr(ptr, ptr, cpu_env); 137886f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 137986f8d05fSRichard Henderson tcg_temp_free_ptr(ptr); 138086f8d05fSRichard Henderson 138186f8d05fSRichard Henderson return spc; 138286f8d05fSRichard Henderson } 138386f8d05fSRichard Henderson #endif 138486f8d05fSRichard Henderson 138586f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 138686f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 138786f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 138886f8d05fSRichard Henderson { 138986f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 139086f8d05fSRichard Henderson TCGv_reg ofs; 139186f8d05fSRichard Henderson 139286f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 139386f8d05fSRichard Henderson if (rx) { 139486f8d05fSRichard Henderson ofs = get_temp(ctx); 139586f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 139686f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 139786f8d05fSRichard Henderson } else if (disp || modify) { 139886f8d05fSRichard Henderson ofs = get_temp(ctx); 139986f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 140086f8d05fSRichard Henderson } else { 140186f8d05fSRichard Henderson ofs = base; 140286f8d05fSRichard Henderson } 140386f8d05fSRichard Henderson 140486f8d05fSRichard Henderson *pofs = ofs; 140586f8d05fSRichard Henderson #ifdef CONFIG_USER_ONLY 140686f8d05fSRichard Henderson *pgva = (modify <= 0 ? ofs : base); 140786f8d05fSRichard Henderson #else 140886f8d05fSRichard Henderson TCGv_tl addr = get_temp_tl(ctx); 140986f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1410494737b7SRichard Henderson if (ctx->tb_flags & PSW_W) { 141186f8d05fSRichard Henderson tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); 141286f8d05fSRichard Henderson } 141386f8d05fSRichard Henderson if (!is_phys) { 141486f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 141586f8d05fSRichard Henderson } 141686f8d05fSRichard Henderson *pgva = addr; 141786f8d05fSRichard Henderson #endif 141886f8d05fSRichard Henderson } 141986f8d05fSRichard Henderson 142096d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 142196d6407fSRichard Henderson * < 0 for pre-modify, 142296d6407fSRichard Henderson * > 0 for post-modify, 142396d6407fSRichard Henderson * = 0 for no base register update. 142496d6407fSRichard Henderson */ 142596d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1426eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 142786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 142896d6407fSRichard Henderson { 142986f8d05fSRichard Henderson TCGv_reg ofs; 143086f8d05fSRichard Henderson TCGv_tl addr; 143196d6407fSRichard Henderson 143296d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 143396d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 143496d6407fSRichard Henderson 143586f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 143686f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 143786f8d05fSRichard Henderson tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); 143886f8d05fSRichard Henderson if (modify) { 143986f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 144096d6407fSRichard Henderson } 144196d6407fSRichard Henderson } 144296d6407fSRichard Henderson 144396d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1444eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144586f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 144696d6407fSRichard Henderson { 144786f8d05fSRichard Henderson TCGv_reg ofs; 144886f8d05fSRichard Henderson TCGv_tl addr; 144996d6407fSRichard Henderson 145096d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 145196d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 145296d6407fSRichard Henderson 145386f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 145486f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 14553d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 145686f8d05fSRichard Henderson if (modify) { 145786f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 145896d6407fSRichard Henderson } 145996d6407fSRichard Henderson } 146096d6407fSRichard Henderson 146196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1462eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146386f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 146496d6407fSRichard Henderson { 146586f8d05fSRichard Henderson TCGv_reg ofs; 146686f8d05fSRichard Henderson TCGv_tl addr; 146796d6407fSRichard Henderson 146896d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 146996d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 147096d6407fSRichard Henderson 147186f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 147286f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 147386f8d05fSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); 147486f8d05fSRichard Henderson if (modify) { 147586f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 147696d6407fSRichard Henderson } 147796d6407fSRichard Henderson } 147896d6407fSRichard Henderson 147996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1480eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148186f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 148296d6407fSRichard Henderson { 148386f8d05fSRichard Henderson TCGv_reg ofs; 148486f8d05fSRichard Henderson TCGv_tl addr; 148596d6407fSRichard Henderson 148696d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 148796d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 148896d6407fSRichard Henderson 148986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 149086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 149186f8d05fSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); 149286f8d05fSRichard Henderson if (modify) { 149386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 149496d6407fSRichard Henderson } 149596d6407fSRichard Henderson } 149696d6407fSRichard Henderson 1497eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1498eaa3783bSRichard Henderson #define do_load_reg do_load_64 1499eaa3783bSRichard Henderson #define do_store_reg do_store_64 150096d6407fSRichard Henderson #else 1501eaa3783bSRichard Henderson #define do_load_reg do_load_32 1502eaa3783bSRichard Henderson #define do_store_reg do_store_32 150396d6407fSRichard Henderson #endif 150496d6407fSRichard Henderson 150531234768SRichard Henderson static void do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1506eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 150786f8d05fSRichard Henderson unsigned sp, int modify, TCGMemOp mop) 150896d6407fSRichard Henderson { 1509eaa3783bSRichard Henderson TCGv_reg dest; 151096d6407fSRichard Henderson 151196d6407fSRichard Henderson nullify_over(ctx); 151296d6407fSRichard Henderson 151396d6407fSRichard Henderson if (modify == 0) { 151496d6407fSRichard Henderson /* No base register update. */ 151596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 151696d6407fSRichard Henderson } else { 151796d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 151896d6407fSRichard Henderson dest = get_temp(ctx); 151996d6407fSRichard Henderson } 152086f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 152196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 152296d6407fSRichard Henderson 152331234768SRichard Henderson nullify_end(ctx); 152496d6407fSRichard Henderson } 152596d6407fSRichard Henderson 152631234768SRichard Henderson static void do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1527eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 152886f8d05fSRichard Henderson unsigned sp, int modify) 152996d6407fSRichard Henderson { 153096d6407fSRichard Henderson TCGv_i32 tmp; 153196d6407fSRichard Henderson 153296d6407fSRichard Henderson nullify_over(ctx); 153396d6407fSRichard Henderson 153496d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 153586f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 153696d6407fSRichard Henderson save_frw_i32(rt, tmp); 153796d6407fSRichard Henderson tcg_temp_free_i32(tmp); 153896d6407fSRichard Henderson 153996d6407fSRichard Henderson if (rt == 0) { 154096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 154196d6407fSRichard Henderson } 154296d6407fSRichard Henderson 154331234768SRichard Henderson nullify_end(ctx); 154496d6407fSRichard Henderson } 154596d6407fSRichard Henderson 154631234768SRichard Henderson static void do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1547eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154886f8d05fSRichard Henderson unsigned sp, int modify) 154996d6407fSRichard Henderson { 155096d6407fSRichard Henderson TCGv_i64 tmp; 155196d6407fSRichard Henderson 155296d6407fSRichard Henderson nullify_over(ctx); 155396d6407fSRichard Henderson 155496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 155586f8d05fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 155696d6407fSRichard Henderson save_frd(rt, tmp); 155796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 155896d6407fSRichard Henderson 155996d6407fSRichard Henderson if (rt == 0) { 156096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 156196d6407fSRichard Henderson } 156296d6407fSRichard Henderson 156331234768SRichard Henderson nullify_end(ctx); 156496d6407fSRichard Henderson } 156596d6407fSRichard Henderson 156631234768SRichard Henderson static void do_store(DisasContext *ctx, unsigned rt, unsigned rb, 156786f8d05fSRichard Henderson target_sreg disp, unsigned sp, 156886f8d05fSRichard Henderson int modify, TCGMemOp mop) 156996d6407fSRichard Henderson { 157096d6407fSRichard Henderson nullify_over(ctx); 157186f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 157231234768SRichard Henderson nullify_end(ctx); 157396d6407fSRichard Henderson } 157496d6407fSRichard Henderson 157531234768SRichard Henderson static void do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1576eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 157786f8d05fSRichard Henderson unsigned sp, int modify) 157896d6407fSRichard Henderson { 157996d6407fSRichard Henderson TCGv_i32 tmp; 158096d6407fSRichard Henderson 158196d6407fSRichard Henderson nullify_over(ctx); 158296d6407fSRichard Henderson 158396d6407fSRichard Henderson tmp = load_frw_i32(rt); 158486f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 158596d6407fSRichard Henderson tcg_temp_free_i32(tmp); 158696d6407fSRichard Henderson 158731234768SRichard Henderson nullify_end(ctx); 158896d6407fSRichard Henderson } 158996d6407fSRichard Henderson 159031234768SRichard Henderson static void do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1591eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159286f8d05fSRichard Henderson unsigned sp, int modify) 159396d6407fSRichard Henderson { 159496d6407fSRichard Henderson TCGv_i64 tmp; 159596d6407fSRichard Henderson 159696d6407fSRichard Henderson nullify_over(ctx); 159796d6407fSRichard Henderson 159896d6407fSRichard Henderson tmp = load_frd(rt); 159986f8d05fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); 160096d6407fSRichard Henderson tcg_temp_free_i64(tmp); 160196d6407fSRichard Henderson 160231234768SRichard Henderson nullify_end(ctx); 160396d6407fSRichard Henderson } 160496d6407fSRichard Henderson 160531234768SRichard Henderson static void do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1606ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1607ebe9383cSRichard Henderson { 1608ebe9383cSRichard Henderson TCGv_i32 tmp; 1609ebe9383cSRichard Henderson 1610ebe9383cSRichard Henderson nullify_over(ctx); 1611ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1612ebe9383cSRichard Henderson 1613ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1614ebe9383cSRichard Henderson 1615ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1616ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 161731234768SRichard Henderson nullify_end(ctx); 1618ebe9383cSRichard Henderson } 1619ebe9383cSRichard Henderson 162031234768SRichard Henderson static void do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1621ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1622ebe9383cSRichard Henderson { 1623ebe9383cSRichard Henderson TCGv_i32 dst; 1624ebe9383cSRichard Henderson TCGv_i64 src; 1625ebe9383cSRichard Henderson 1626ebe9383cSRichard Henderson nullify_over(ctx); 1627ebe9383cSRichard Henderson src = load_frd(ra); 1628ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1629ebe9383cSRichard Henderson 1630ebe9383cSRichard Henderson func(dst, cpu_env, src); 1631ebe9383cSRichard Henderson 1632ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1633ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1634ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 163531234768SRichard Henderson nullify_end(ctx); 1636ebe9383cSRichard Henderson } 1637ebe9383cSRichard Henderson 163831234768SRichard Henderson static void do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1639ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1640ebe9383cSRichard Henderson { 1641ebe9383cSRichard Henderson TCGv_i64 tmp; 1642ebe9383cSRichard Henderson 1643ebe9383cSRichard Henderson nullify_over(ctx); 1644ebe9383cSRichard Henderson tmp = load_frd0(ra); 1645ebe9383cSRichard Henderson 1646ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1647ebe9383cSRichard Henderson 1648ebe9383cSRichard Henderson save_frd(rt, tmp); 1649ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 165031234768SRichard Henderson nullify_end(ctx); 1651ebe9383cSRichard Henderson } 1652ebe9383cSRichard Henderson 165331234768SRichard Henderson static void do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1654ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1655ebe9383cSRichard Henderson { 1656ebe9383cSRichard Henderson TCGv_i32 src; 1657ebe9383cSRichard Henderson TCGv_i64 dst; 1658ebe9383cSRichard Henderson 1659ebe9383cSRichard Henderson nullify_over(ctx); 1660ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1661ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1662ebe9383cSRichard Henderson 1663ebe9383cSRichard Henderson func(dst, cpu_env, src); 1664ebe9383cSRichard Henderson 1665ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1666ebe9383cSRichard Henderson save_frd(rt, dst); 1667ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 166831234768SRichard Henderson nullify_end(ctx); 1669ebe9383cSRichard Henderson } 1670ebe9383cSRichard Henderson 167131234768SRichard Henderson static void do_fop_weww(DisasContext *ctx, unsigned rt, 1672ebe9383cSRichard Henderson unsigned ra, unsigned rb, 167331234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1674ebe9383cSRichard Henderson { 1675ebe9383cSRichard Henderson TCGv_i32 a, b; 1676ebe9383cSRichard Henderson 1677ebe9383cSRichard Henderson nullify_over(ctx); 1678ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1679ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1680ebe9383cSRichard Henderson 1681ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1682ebe9383cSRichard Henderson 1683ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1684ebe9383cSRichard Henderson save_frw_i32(rt, a); 1685ebe9383cSRichard Henderson tcg_temp_free_i32(a); 168631234768SRichard Henderson nullify_end(ctx); 1687ebe9383cSRichard Henderson } 1688ebe9383cSRichard Henderson 168931234768SRichard Henderson static void do_fop_dedd(DisasContext *ctx, unsigned rt, 1690ebe9383cSRichard Henderson unsigned ra, unsigned rb, 169131234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1692ebe9383cSRichard Henderson { 1693ebe9383cSRichard Henderson TCGv_i64 a, b; 1694ebe9383cSRichard Henderson 1695ebe9383cSRichard Henderson nullify_over(ctx); 1696ebe9383cSRichard Henderson a = load_frd0(ra); 1697ebe9383cSRichard Henderson b = load_frd0(rb); 1698ebe9383cSRichard Henderson 1699ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1700ebe9383cSRichard Henderson 1701ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1702ebe9383cSRichard Henderson save_frd(rt, a); 1703ebe9383cSRichard Henderson tcg_temp_free_i64(a); 170431234768SRichard Henderson nullify_end(ctx); 1705ebe9383cSRichard Henderson } 1706ebe9383cSRichard Henderson 170798cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 170898cd9ca7SRichard Henderson have already had nullification handled. */ 170931234768SRichard Henderson static void do_dbranch(DisasContext *ctx, target_ureg dest, 171098cd9ca7SRichard Henderson unsigned link, bool is_n) 171198cd9ca7SRichard Henderson { 171298cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 171398cd9ca7SRichard Henderson if (link != 0) { 171498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 171598cd9ca7SRichard Henderson } 171698cd9ca7SRichard Henderson ctx->iaoq_n = dest; 171798cd9ca7SRichard Henderson if (is_n) { 171898cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 171998cd9ca7SRichard Henderson } 172098cd9ca7SRichard Henderson } else { 172198cd9ca7SRichard Henderson nullify_over(ctx); 172298cd9ca7SRichard Henderson 172398cd9ca7SRichard Henderson if (link != 0) { 172498cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 172598cd9ca7SRichard Henderson } 172698cd9ca7SRichard Henderson 172798cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 172898cd9ca7SRichard Henderson nullify_set(ctx, 0); 172998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 173098cd9ca7SRichard Henderson } else { 173198cd9ca7SRichard Henderson nullify_set(ctx, is_n); 173298cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 173398cd9ca7SRichard Henderson } 173498cd9ca7SRichard Henderson 173531234768SRichard Henderson nullify_end(ctx); 173698cd9ca7SRichard Henderson 173798cd9ca7SRichard Henderson nullify_set(ctx, 0); 173898cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 173931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 174098cd9ca7SRichard Henderson } 174198cd9ca7SRichard Henderson } 174298cd9ca7SRichard Henderson 174398cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 174498cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 174531234768SRichard Henderson static void do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 174698cd9ca7SRichard Henderson DisasCond *cond) 174798cd9ca7SRichard Henderson { 1748eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 174998cd9ca7SRichard Henderson TCGLabel *taken = NULL; 175098cd9ca7SRichard Henderson TCGCond c = cond->c; 175198cd9ca7SRichard Henderson bool n; 175298cd9ca7SRichard Henderson 175398cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 175498cd9ca7SRichard Henderson 175598cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 175698cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 175731234768SRichard Henderson do_dbranch(ctx, dest, 0, is_n && disp >= 0); 175831234768SRichard Henderson return; 175998cd9ca7SRichard Henderson } 176098cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 176131234768SRichard Henderson do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 176231234768SRichard Henderson return; 176398cd9ca7SRichard Henderson } 176498cd9ca7SRichard Henderson 176598cd9ca7SRichard Henderson taken = gen_new_label(); 176698cd9ca7SRichard Henderson cond_prep(cond); 1767eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 176898cd9ca7SRichard Henderson cond_free(cond); 176998cd9ca7SRichard Henderson 177098cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 177198cd9ca7SRichard Henderson n = is_n && disp < 0; 177298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 177398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1774a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 177598cd9ca7SRichard Henderson } else { 177698cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 177798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 177898cd9ca7SRichard Henderson ctx->null_lab = NULL; 177998cd9ca7SRichard Henderson } 178098cd9ca7SRichard Henderson nullify_set(ctx, n); 1781c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1782c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1783c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1784c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1785c301f34eSRichard Henderson } 1786a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 178798cd9ca7SRichard Henderson } 178898cd9ca7SRichard Henderson 178998cd9ca7SRichard Henderson gen_set_label(taken); 179098cd9ca7SRichard Henderson 179198cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 179298cd9ca7SRichard Henderson n = is_n && disp >= 0; 179398cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 179498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1795a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 179698cd9ca7SRichard Henderson } else { 179798cd9ca7SRichard Henderson nullify_set(ctx, n); 1798a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 179998cd9ca7SRichard Henderson } 180098cd9ca7SRichard Henderson 180198cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 180298cd9ca7SRichard Henderson if (ctx->null_lab) { 180398cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 180498cd9ca7SRichard Henderson ctx->null_lab = NULL; 180531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 180698cd9ca7SRichard Henderson } else { 180731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 180898cd9ca7SRichard Henderson } 180998cd9ca7SRichard Henderson } 181098cd9ca7SRichard Henderson 181198cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 181298cd9ca7SRichard Henderson nullification of the branch itself. */ 181331234768SRichard Henderson static void do_ibranch(DisasContext *ctx, TCGv_reg dest, 181498cd9ca7SRichard Henderson unsigned link, bool is_n) 181598cd9ca7SRichard Henderson { 1816eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 181798cd9ca7SRichard Henderson TCGCond c; 181898cd9ca7SRichard Henderson 181998cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 182098cd9ca7SRichard Henderson 182198cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 182298cd9ca7SRichard Henderson if (link != 0) { 182398cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 182498cd9ca7SRichard Henderson } 182598cd9ca7SRichard Henderson next = get_temp(ctx); 1826eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 182798cd9ca7SRichard Henderson if (is_n) { 1828c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1829c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, next); 1830c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, next, 4); 1831c301f34eSRichard Henderson nullify_set(ctx, 0); 183231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 183331234768SRichard Henderson return; 1834c301f34eSRichard Henderson } 183598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 183698cd9ca7SRichard Henderson } 1837c301f34eSRichard Henderson ctx->iaoq_n = -1; 1838c301f34eSRichard Henderson ctx->iaoq_n_var = next; 183998cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 184098cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 184198cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 18424137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 184398cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 184498cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 184598cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 184698cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 184798cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 184898cd9ca7SRichard Henderson 184998cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 185098cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 185198cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1852eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1853eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 185498cd9ca7SRichard Henderson 185598cd9ca7SRichard Henderson nullify_over(ctx); 185698cd9ca7SRichard Henderson if (link != 0) { 1857eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 185898cd9ca7SRichard Henderson } 18597f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 186031234768SRichard Henderson nullify_end(ctx); 186198cd9ca7SRichard Henderson } else { 186298cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 186398cd9ca7SRichard Henderson c = ctx->null_cond.c; 186498cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 186598cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 186698cd9ca7SRichard Henderson 186798cd9ca7SRichard Henderson tmp = tcg_temp_new(); 186898cd9ca7SRichard Henderson next = get_temp(ctx); 186998cd9ca7SRichard Henderson 187098cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1871eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 187298cd9ca7SRichard Henderson ctx->iaoq_n = -1; 187398cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 187498cd9ca7SRichard Henderson 187598cd9ca7SRichard Henderson if (link != 0) { 1876eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 187798cd9ca7SRichard Henderson } 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson if (is_n) { 188098cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 188198cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 188298cd9ca7SRichard Henderson to the branch. */ 1883eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 188498cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188598cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 188698cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 188798cd9ca7SRichard Henderson } else { 188898cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 188998cd9ca7SRichard Henderson } 189098cd9ca7SRichard Henderson } 189198cd9ca7SRichard Henderson } 189298cd9ca7SRichard Henderson 1893660eefe1SRichard Henderson /* Implement 1894660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1895660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1896660eefe1SRichard Henderson * else 1897660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1898660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1899660eefe1SRichard Henderson */ 1900660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 1901660eefe1SRichard Henderson { 1902660eefe1SRichard Henderson TCGv_reg dest; 1903660eefe1SRichard Henderson switch (ctx->privilege) { 1904660eefe1SRichard Henderson case 0: 1905660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 1906660eefe1SRichard Henderson return offset; 1907660eefe1SRichard Henderson case 3: 1908660eefe1SRichard Henderson /* Privilege 3 is minimum and is never allowed increase. */ 1909660eefe1SRichard Henderson dest = get_temp(ctx); 1910660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 1911660eefe1SRichard Henderson break; 1912660eefe1SRichard Henderson default: 1913660eefe1SRichard Henderson dest = tcg_temp_new(); 1914660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 1915660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 1916660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 1917660eefe1SRichard Henderson tcg_temp_free(dest); 1918660eefe1SRichard Henderson break; 1919660eefe1SRichard Henderson } 1920660eefe1SRichard Henderson return dest; 1921660eefe1SRichard Henderson } 1922660eefe1SRichard Henderson 1923ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 19247ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 19257ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 19267ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 19277ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 19287ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 19297ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 19307ad439dfSRichard Henderson aforementioned BE. */ 193131234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 19327ad439dfSRichard Henderson { 19337ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 19347ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 19357ad439dfSRichard Henderson next insn within the privilaged page. */ 19367ad439dfSRichard Henderson switch (ctx->null_cond.c) { 19377ad439dfSRichard Henderson case TCG_COND_NEVER: 19387ad439dfSRichard Henderson break; 19397ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1940eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 19417ad439dfSRichard Henderson goto do_sigill; 19427ad439dfSRichard Henderson default: 19437ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 19447ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 19457ad439dfSRichard Henderson g_assert_not_reached(); 19467ad439dfSRichard Henderson } 19477ad439dfSRichard Henderson 19487ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 19497ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 19507ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 19517ad439dfSRichard Henderson under such conditions. */ 19527ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 19537ad439dfSRichard Henderson goto do_sigill; 19547ad439dfSRichard Henderson } 19557ad439dfSRichard Henderson 1956ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 19577ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 19582986721dSRichard Henderson gen_excp_1(EXCP_IMP); 195931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 196031234768SRichard Henderson break; 19617ad439dfSRichard Henderson 19627ad439dfSRichard Henderson case 0xb0: /* LWS */ 19637ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 196431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 196531234768SRichard Henderson break; 19667ad439dfSRichard Henderson 19677ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 196835136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1969ebd0e151SRichard Henderson tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); 1970eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 197131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 197231234768SRichard Henderson break; 19737ad439dfSRichard Henderson 19747ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 19757ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 197631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 197731234768SRichard Henderson break; 19787ad439dfSRichard Henderson 19797ad439dfSRichard Henderson default: 19807ad439dfSRichard Henderson do_sigill: 19812986721dSRichard Henderson gen_excp_1(EXCP_ILL); 198231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 198331234768SRichard Henderson break; 19847ad439dfSRichard Henderson } 19857ad439dfSRichard Henderson } 1986ba1d0b44SRichard Henderson #endif 19877ad439dfSRichard Henderson 198831234768SRichard Henderson static bool trans_nop(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 1989b2167459SRichard Henderson { 1990b2167459SRichard Henderson cond_free(&ctx->null_cond); 199131234768SRichard Henderson return true; 1992b2167459SRichard Henderson } 1993b2167459SRichard Henderson 1994*40f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 199598a9cb79SRichard Henderson { 199631234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 199798a9cb79SRichard Henderson } 199898a9cb79SRichard Henderson 199931234768SRichard Henderson static bool trans_sync(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 200098a9cb79SRichard Henderson { 200198a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 200298a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 200398a9cb79SRichard Henderson 200498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 200531234768SRichard Henderson return true; 200698a9cb79SRichard Henderson } 200798a9cb79SRichard Henderson 200831234768SRichard Henderson static bool trans_mfia(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 200998a9cb79SRichard Henderson { 201098a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2011eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2012eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 201398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 201498a9cb79SRichard Henderson 201598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 201631234768SRichard Henderson return true; 201798a9cb79SRichard Henderson } 201898a9cb79SRichard Henderson 201931234768SRichard Henderson static bool trans_mfsp(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 202098a9cb79SRichard Henderson { 202198a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 202233423472SRichard Henderson unsigned rs = assemble_sr3(insn); 202333423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 202433423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 202598a9cb79SRichard Henderson 202633423472SRichard Henderson load_spr(ctx, t0, rs); 202733423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 202833423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 202933423472SRichard Henderson 203033423472SRichard Henderson save_gpr(ctx, rt, t1); 203133423472SRichard Henderson tcg_temp_free(t1); 203233423472SRichard Henderson tcg_temp_free_i64(t0); 203398a9cb79SRichard Henderson 203498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 203531234768SRichard Henderson return true; 203698a9cb79SRichard Henderson } 203798a9cb79SRichard Henderson 203831234768SRichard Henderson static bool trans_mfctl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 203998a9cb79SRichard Henderson { 204098a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 204198a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 2042eaa3783bSRichard Henderson TCGv_reg tmp; 204398a9cb79SRichard Henderson 204498a9cb79SRichard Henderson switch (ctl) { 204535136a77SRichard Henderson case CR_SAR: 204698a9cb79SRichard Henderson #ifdef TARGET_HPPA64 204798a9cb79SRichard Henderson if (extract32(insn, 14, 1) == 0) { 204898a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 204998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2050eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 205198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 205235136a77SRichard Henderson goto done; 205398a9cb79SRichard Henderson } 205498a9cb79SRichard Henderson #endif 205598a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 205635136a77SRichard Henderson goto done; 205735136a77SRichard Henderson case CR_IT: /* Interval Timer */ 205835136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 205935136a77SRichard Henderson nullify_over(ctx); 206098a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 206184b41e65SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { 206249c29d6cSRichard Henderson gen_io_start(); 206349c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206449c29d6cSRichard Henderson gen_io_end(); 206531234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 206649c29d6cSRichard Henderson } else { 206749c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 206849c29d6cSRichard Henderson } 206998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 207031234768SRichard Henderson return nullify_end(ctx); 207198a9cb79SRichard Henderson case 26: 207298a9cb79SRichard Henderson case 27: 207398a9cb79SRichard Henderson break; 207498a9cb79SRichard Henderson default: 207598a9cb79SRichard Henderson /* All other control registers are privileged. */ 207635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 207735136a77SRichard Henderson break; 207898a9cb79SRichard Henderson } 207998a9cb79SRichard Henderson 208035136a77SRichard Henderson tmp = get_temp(ctx); 208135136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 208235136a77SRichard Henderson save_gpr(ctx, rt, tmp); 208335136a77SRichard Henderson 208435136a77SRichard Henderson done: 208598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 208631234768SRichard Henderson return true; 208798a9cb79SRichard Henderson } 208898a9cb79SRichard Henderson 208931234768SRichard Henderson static bool trans_mtsp(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 209033423472SRichard Henderson { 209133423472SRichard Henderson unsigned rr = extract32(insn, 16, 5); 209233423472SRichard Henderson unsigned rs = assemble_sr3(insn); 209333423472SRichard Henderson TCGv_i64 t64; 209433423472SRichard Henderson 209533423472SRichard Henderson if (rs >= 5) { 209633423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 209733423472SRichard Henderson } 209833423472SRichard Henderson nullify_over(ctx); 209933423472SRichard Henderson 210033423472SRichard Henderson t64 = tcg_temp_new_i64(); 210133423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 210233423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 210333423472SRichard Henderson 210433423472SRichard Henderson if (rs >= 4) { 210533423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 2106494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 210733423472SRichard Henderson } else { 210833423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 210933423472SRichard Henderson } 211033423472SRichard Henderson tcg_temp_free_i64(t64); 211133423472SRichard Henderson 211231234768SRichard Henderson return nullify_end(ctx); 211333423472SRichard Henderson } 211433423472SRichard Henderson 211531234768SRichard Henderson static bool trans_mtctl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 211698a9cb79SRichard Henderson { 211798a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 211898a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 211935136a77SRichard Henderson TCGv_reg reg = load_gpr(ctx, rin); 2120eaa3783bSRichard Henderson TCGv_reg tmp; 212198a9cb79SRichard Henderson 212235136a77SRichard Henderson if (ctl == CR_SAR) { 212398a9cb79SRichard Henderson tmp = tcg_temp_new(); 212435136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 212598a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 212698a9cb79SRichard Henderson tcg_temp_free(tmp); 212798a9cb79SRichard Henderson 212898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 212931234768SRichard Henderson return true; 213098a9cb79SRichard Henderson } 213198a9cb79SRichard Henderson 213235136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 213335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 213435136a77SRichard Henderson 21354f5f2548SRichard Henderson #ifdef CONFIG_USER_ONLY 21364f5f2548SRichard Henderson g_assert_not_reached(); 21374f5f2548SRichard Henderson #else 213835136a77SRichard Henderson nullify_over(ctx); 213935136a77SRichard Henderson switch (ctl) { 214035136a77SRichard Henderson case CR_IT: 214149c29d6cSRichard Henderson gen_helper_write_interval_timer(cpu_env, reg); 214235136a77SRichard Henderson break; 21434f5f2548SRichard Henderson case CR_EIRR: 21444f5f2548SRichard Henderson gen_helper_write_eirr(cpu_env, reg); 21454f5f2548SRichard Henderson break; 21464f5f2548SRichard Henderson case CR_EIEM: 21474f5f2548SRichard Henderson gen_helper_write_eiem(cpu_env, reg); 214831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 21494f5f2548SRichard Henderson break; 21504f5f2548SRichard Henderson 215135136a77SRichard Henderson case CR_IIASQ: 215235136a77SRichard Henderson case CR_IIAOQ: 215335136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 215435136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 215535136a77SRichard Henderson tmp = get_temp(ctx); 215635136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 215735136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 215835136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 215935136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 216035136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 216135136a77SRichard Henderson break; 216235136a77SRichard Henderson 216335136a77SRichard Henderson default: 216435136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 216535136a77SRichard Henderson break; 216635136a77SRichard Henderson } 216731234768SRichard Henderson return nullify_end(ctx); 21684f5f2548SRichard Henderson #endif 216935136a77SRichard Henderson } 217035136a77SRichard Henderson 217131234768SRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 217298a9cb79SRichard Henderson { 217398a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 2174eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 217598a9cb79SRichard Henderson 2176eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, rin)); 2177eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 217898a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 217998a9cb79SRichard Henderson tcg_temp_free(tmp); 218098a9cb79SRichard Henderson 218198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 218231234768SRichard Henderson return true; 218398a9cb79SRichard Henderson } 218498a9cb79SRichard Henderson 218531234768SRichard Henderson static bool trans_ldsid(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 218698a9cb79SRichard Henderson { 218798a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2188eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 218998a9cb79SRichard Henderson 21902330504cSHelge Deller #ifdef CONFIG_USER_ONLY 21912330504cSHelge Deller /* We don't implement space registers in user mode. */ 2192eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 21932330504cSHelge Deller #else 21942330504cSHelge Deller unsigned rb = extract32(insn, 21, 5); 21952330504cSHelge Deller unsigned sp = extract32(insn, 14, 2); 21962330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 21972330504cSHelge Deller 21982330504cSHelge Deller tcg_gen_mov_i64(t0, space_select(ctx, sp, load_gpr(ctx, rb))); 21992330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 22002330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 22012330504cSHelge Deller 22022330504cSHelge Deller tcg_temp_free_i64(t0); 22032330504cSHelge Deller #endif 220498a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 220598a9cb79SRichard Henderson 220698a9cb79SRichard Henderson cond_free(&ctx->null_cond); 220731234768SRichard Henderson return true; 220898a9cb79SRichard Henderson } 220998a9cb79SRichard Henderson 2210e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2211e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 2212e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2213e1b5a5edSRichard Henderson { 2214e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2215e1b5a5edSRichard Henderson 2216e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2217e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2218e1b5a5edSRichard Henderson } 2219e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2220e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2221e1b5a5edSRichard Henderson } 2222e1b5a5edSRichard Henderson return val; 2223e1b5a5edSRichard Henderson } 2224e1b5a5edSRichard Henderson 222531234768SRichard Henderson static bool trans_rsm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2226e1b5a5edSRichard Henderson { 2227e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2228e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2229e1b5a5edSRichard Henderson TCGv_reg tmp; 2230e1b5a5edSRichard Henderson 2231e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2232e1b5a5edSRichard Henderson nullify_over(ctx); 2233e1b5a5edSRichard Henderson 2234e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2235e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2236e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2237e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2238e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2239e1b5a5edSRichard Henderson 2240e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 224131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 224231234768SRichard Henderson return nullify_end(ctx); 2243e1b5a5edSRichard Henderson } 2244e1b5a5edSRichard Henderson 224531234768SRichard Henderson static bool trans_ssm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2246e1b5a5edSRichard Henderson { 2247e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2248e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2249e1b5a5edSRichard Henderson TCGv_reg tmp; 2250e1b5a5edSRichard Henderson 2251e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2252e1b5a5edSRichard Henderson nullify_over(ctx); 2253e1b5a5edSRichard Henderson 2254e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2255e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2256e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2257e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2258e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2259e1b5a5edSRichard Henderson 2260e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 226131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 226231234768SRichard Henderson return nullify_end(ctx); 2263e1b5a5edSRichard Henderson } 2264e1b5a5edSRichard Henderson 226531234768SRichard Henderson static bool trans_mtsm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2266e1b5a5edSRichard Henderson { 2267e1b5a5edSRichard Henderson unsigned rr = extract32(insn, 16, 5); 2268e1b5a5edSRichard Henderson TCGv_reg tmp, reg; 2269e1b5a5edSRichard Henderson 2270e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2271e1b5a5edSRichard Henderson nullify_over(ctx); 2272e1b5a5edSRichard Henderson 2273e1b5a5edSRichard Henderson reg = load_gpr(ctx, rr); 2274e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2275e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2276e1b5a5edSRichard Henderson 2277e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 227831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 227931234768SRichard Henderson return nullify_end(ctx); 2280e1b5a5edSRichard Henderson } 2281f49b3537SRichard Henderson 228231234768SRichard Henderson static bool trans_rfi(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2283f49b3537SRichard Henderson { 2284f49b3537SRichard Henderson unsigned comp = extract32(insn, 5, 4); 2285f49b3537SRichard Henderson 2286f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2287f49b3537SRichard Henderson nullify_over(ctx); 2288f49b3537SRichard Henderson 2289f49b3537SRichard Henderson if (comp == 5) { 2290f49b3537SRichard Henderson gen_helper_rfi_r(cpu_env); 2291f49b3537SRichard Henderson } else { 2292f49b3537SRichard Henderson gen_helper_rfi(cpu_env); 2293f49b3537SRichard Henderson } 229431234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 2295f49b3537SRichard Henderson if (ctx->base.singlestep_enabled) { 2296f49b3537SRichard Henderson gen_excp_1(EXCP_DEBUG); 2297f49b3537SRichard Henderson } else { 229807ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 2299f49b3537SRichard Henderson } 230031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2301f49b3537SRichard Henderson 230231234768SRichard Henderson return nullify_end(ctx); 2303f49b3537SRichard Henderson } 23046210db05SHelge Deller 230531234768SRichard Henderson static bool gen_hlt(DisasContext *ctx, int reset) 23066210db05SHelge Deller { 23076210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23086210db05SHelge Deller nullify_over(ctx); 23096210db05SHelge Deller if (reset) { 23106210db05SHelge Deller gen_helper_reset(cpu_env); 23116210db05SHelge Deller } else { 23126210db05SHelge Deller gen_helper_halt(cpu_env); 23136210db05SHelge Deller } 231431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 231531234768SRichard Henderson return nullify_end(ctx); 23166210db05SHelge Deller } 2317e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2318e1b5a5edSRichard Henderson 231998a9cb79SRichard Henderson static const DisasInsn table_system[] = { 232033423472SRichard Henderson { 0x00001820u, 0xffe01fffu, trans_mtsp }, 232198a9cb79SRichard Henderson { 0x00001840u, 0xfc00ffffu, trans_mtctl }, 232298a9cb79SRichard Henderson { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm }, 232398a9cb79SRichard Henderson { 0x000014a0u, 0xffffffe0u, trans_mfia }, 232498a9cb79SRichard Henderson { 0x000004a0u, 0xffff1fe0u, trans_mfsp }, 23257f221b07SRichard Henderson { 0x000008a0u, 0xfc1fbfe0u, trans_mfctl }, 2326e216a77eSRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, /* sync */ 2327e216a77eSRichard Henderson { 0x00100400u, 0xffffffffu, trans_sync }, /* syncdma */ 232898a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2329e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2330e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2331e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2332e1b5a5edSRichard Henderson { 0x00001860u, 0xffe0ffffu, trans_mtsm }, 2333f49b3537SRichard Henderson { 0x00000c00u, 0xfffffe1fu, trans_rfi }, 2334e1b5a5edSRichard Henderson #endif 233598a9cb79SRichard Henderson }; 233698a9cb79SRichard Henderson 233731234768SRichard Henderson static bool trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 233898a9cb79SRichard Henderson const DisasInsn *di) 233998a9cb79SRichard Henderson { 234098a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 234198a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2342eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2343eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2344eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 234598a9cb79SRichard Henderson 234698a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2347eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 234898a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 234998a9cb79SRichard Henderson 235098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 235131234768SRichard Henderson return true; 235298a9cb79SRichard Henderson } 235398a9cb79SRichard Henderson 235431234768SRichard Henderson static bool trans_probe(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 235598a9cb79SRichard Henderson { 235698a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 235786f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 2358eed14219SRichard Henderson unsigned rr = extract32(insn, 16, 5); 235998a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 236098a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 2361eed14219SRichard Henderson unsigned is_imm = extract32(insn, 13, 1); 236286f8d05fSRichard Henderson TCGv_reg dest, ofs; 2363eed14219SRichard Henderson TCGv_i32 level, want; 236486f8d05fSRichard Henderson TCGv_tl addr; 236598a9cb79SRichard Henderson 236698a9cb79SRichard Henderson nullify_over(ctx); 236798a9cb79SRichard Henderson 236898a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 236986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 2370eed14219SRichard Henderson 2371eed14219SRichard Henderson if (is_imm) { 2372eed14219SRichard Henderson level = tcg_const_i32(extract32(insn, 16, 2)); 237398a9cb79SRichard Henderson } else { 2374eed14219SRichard Henderson level = tcg_temp_new_i32(); 2375eed14219SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, rr)); 2376eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 237798a9cb79SRichard Henderson } 2378eed14219SRichard Henderson want = tcg_const_i32(is_write ? PAGE_WRITE : PAGE_READ); 2379eed14219SRichard Henderson 2380eed14219SRichard Henderson gen_helper_probe(dest, cpu_env, addr, level, want); 2381eed14219SRichard Henderson 2382eed14219SRichard Henderson tcg_temp_free_i32(want); 2383eed14219SRichard Henderson tcg_temp_free_i32(level); 2384eed14219SRichard Henderson 238598a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 238631234768SRichard Henderson return nullify_end(ctx); 238798a9cb79SRichard Henderson } 238898a9cb79SRichard Henderson 23898d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 239031234768SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 23918d6ae7fbSRichard Henderson { 23928d6ae7fbSRichard Henderson unsigned sp; 23938d6ae7fbSRichard Henderson unsigned rr = extract32(insn, 16, 5); 23948d6ae7fbSRichard Henderson unsigned rb = extract32(insn, 21, 5); 23958d6ae7fbSRichard Henderson unsigned is_data = insn & 0x1000; 23968d6ae7fbSRichard Henderson unsigned is_addr = insn & 0x40; 23978d6ae7fbSRichard Henderson TCGv_tl addr; 23988d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 23998d6ae7fbSRichard Henderson 24008d6ae7fbSRichard Henderson if (is_data) { 24018d6ae7fbSRichard Henderson sp = extract32(insn, 14, 2); 24028d6ae7fbSRichard Henderson } else { 24038d6ae7fbSRichard Henderson sp = ~assemble_sr3(insn); 24048d6ae7fbSRichard Henderson } 24058d6ae7fbSRichard Henderson 24068d6ae7fbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24078d6ae7fbSRichard Henderson nullify_over(ctx); 24088d6ae7fbSRichard Henderson 24098d6ae7fbSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, 0, sp, 0, false); 24108d6ae7fbSRichard Henderson reg = load_gpr(ctx, rr); 24118d6ae7fbSRichard Henderson if (is_addr) { 24128d6ae7fbSRichard Henderson gen_helper_itlba(cpu_env, addr, reg); 24138d6ae7fbSRichard Henderson } else { 24148d6ae7fbSRichard Henderson gen_helper_itlbp(cpu_env, addr, reg); 24158d6ae7fbSRichard Henderson } 24168d6ae7fbSRichard Henderson 24178d6ae7fbSRichard Henderson /* Exit TB for ITLB change if mmu is enabled. This *should* not be 24188d6ae7fbSRichard Henderson the case, since the OS TLB fill handler runs with mmu disabled. */ 241931234768SRichard Henderson if (!is_data && (ctx->tb_flags & PSW_C)) { 242031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 242131234768SRichard Henderson } 242231234768SRichard Henderson return nullify_end(ctx); 24238d6ae7fbSRichard Henderson } 242463300a00SRichard Henderson 242531234768SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 242663300a00SRichard Henderson { 242763300a00SRichard Henderson unsigned m = extract32(insn, 5, 1); 242863300a00SRichard Henderson unsigned sp; 242963300a00SRichard Henderson unsigned rx = extract32(insn, 16, 5); 243063300a00SRichard Henderson unsigned rb = extract32(insn, 21, 5); 243163300a00SRichard Henderson unsigned is_data = insn & 0x1000; 243263300a00SRichard Henderson unsigned is_local = insn & 0x40; 243363300a00SRichard Henderson TCGv_tl addr; 243463300a00SRichard Henderson TCGv_reg ofs; 243563300a00SRichard Henderson 243663300a00SRichard Henderson if (is_data) { 243763300a00SRichard Henderson sp = extract32(insn, 14, 2); 243863300a00SRichard Henderson } else { 243963300a00SRichard Henderson sp = ~assemble_sr3(insn); 244063300a00SRichard Henderson } 244163300a00SRichard Henderson 244263300a00SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 244363300a00SRichard Henderson nullify_over(ctx); 244463300a00SRichard Henderson 244563300a00SRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, 0, 0, sp, m, false); 244663300a00SRichard Henderson if (m) { 244763300a00SRichard Henderson save_gpr(ctx, rb, ofs); 244863300a00SRichard Henderson } 244963300a00SRichard Henderson if (is_local) { 245063300a00SRichard Henderson gen_helper_ptlbe(cpu_env); 245163300a00SRichard Henderson } else { 245263300a00SRichard Henderson gen_helper_ptlb(cpu_env, addr); 245363300a00SRichard Henderson } 245463300a00SRichard Henderson 245563300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 245631234768SRichard Henderson if (!is_data && (ctx->tb_flags & PSW_C)) { 245731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 245831234768SRichard Henderson } 245931234768SRichard Henderson return nullify_end(ctx); 246063300a00SRichard Henderson } 24612dfcca9fSRichard Henderson 246231234768SRichard Henderson static bool trans_lpa(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 24632dfcca9fSRichard Henderson { 24642dfcca9fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 24652dfcca9fSRichard Henderson unsigned m = extract32(insn, 5, 1); 24662dfcca9fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 24672dfcca9fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 24682dfcca9fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 24692dfcca9fSRichard Henderson TCGv_tl vaddr; 24702dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 24712dfcca9fSRichard Henderson 24722dfcca9fSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24732dfcca9fSRichard Henderson nullify_over(ctx); 24742dfcca9fSRichard Henderson 24752dfcca9fSRichard Henderson form_gva(ctx, &vaddr, &ofs, rb, rx, 0, 0, sp, m, false); 24762dfcca9fSRichard Henderson 24772dfcca9fSRichard Henderson paddr = tcg_temp_new(); 24782dfcca9fSRichard Henderson gen_helper_lpa(paddr, cpu_env, vaddr); 24792dfcca9fSRichard Henderson 24802dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 24812dfcca9fSRichard Henderson if (m) { 24822dfcca9fSRichard Henderson save_gpr(ctx, rb, ofs); 24832dfcca9fSRichard Henderson } 24842dfcca9fSRichard Henderson save_gpr(ctx, rt, paddr); 24852dfcca9fSRichard Henderson tcg_temp_free(paddr); 24862dfcca9fSRichard Henderson 248731234768SRichard Henderson return nullify_end(ctx); 24882dfcca9fSRichard Henderson } 248943a97b81SRichard Henderson 249031234768SRichard Henderson static bool trans_lci(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 249143a97b81SRichard Henderson { 249243a97b81SRichard Henderson unsigned rt = extract32(insn, 0, 5); 249343a97b81SRichard Henderson TCGv_reg ci; 249443a97b81SRichard Henderson 249543a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 249643a97b81SRichard Henderson 249743a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 249843a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 249943a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 250043a97b81SRichard Henderson since the entire address space is coherent. */ 250143a97b81SRichard Henderson ci = tcg_const_reg(0); 250243a97b81SRichard Henderson save_gpr(ctx, rt, ci); 250343a97b81SRichard Henderson tcg_temp_free(ci); 250443a97b81SRichard Henderson 250531234768SRichard Henderson cond_free(&ctx->null_cond); 250631234768SRichard Henderson return true; 250743a97b81SRichard Henderson } 25088d6ae7fbSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 25098d6ae7fbSRichard Henderson 251098a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 251198a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 251298a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 251398a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 251498a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 251598a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 251698a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 251798a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 251898a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 251998a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 252098a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 252198a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 252298a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 252398a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 252498a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 252598a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 25268d6ae7fbSRichard Henderson #ifndef CONFIG_USER_ONLY 25278d6ae7fbSRichard Henderson { 0x04000000u, 0xfc001fffu, trans_ixtlbx }, /* iitlbp */ 25288d6ae7fbSRichard Henderson { 0x04000040u, 0xfc001fffu, trans_ixtlbx }, /* iitlba */ 25298d6ae7fbSRichard Henderson { 0x04001000u, 0xfc001fffu, trans_ixtlbx }, /* idtlbp */ 25308d6ae7fbSRichard Henderson { 0x04001040u, 0xfc001fffu, trans_ixtlbx }, /* idtlba */ 253163300a00SRichard Henderson { 0x04000200u, 0xfc001fdfu, trans_pxtlbx }, /* pitlb */ 253263300a00SRichard Henderson { 0x04000240u, 0xfc001fdfu, trans_pxtlbx }, /* pitlbe */ 253363300a00SRichard Henderson { 0x04001200u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlb */ 253463300a00SRichard Henderson { 0x04001240u, 0xfc001fdfu, trans_pxtlbx }, /* pdtlbe */ 25352dfcca9fSRichard Henderson { 0x04001340u, 0xfc003fc0u, trans_lpa }, 253643a97b81SRichard Henderson { 0x04001300u, 0xfc003fe0u, trans_lci }, 25378d6ae7fbSRichard Henderson #endif 253898a9cb79SRichard Henderson }; 253998a9cb79SRichard Henderson 254031234768SRichard Henderson static bool trans_add(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2541b2167459SRichard Henderson { 2542b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2543b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2544b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2545b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2546b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2547b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2548eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2549b2167459SRichard Henderson bool is_c = false; 2550b2167459SRichard Henderson bool is_l = false; 2551b2167459SRichard Henderson bool is_tc = false; 2552b2167459SRichard Henderson bool is_tsv = false; 2553b2167459SRichard Henderson 2554b2167459SRichard Henderson switch (ext) { 2555b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2556b2167459SRichard Henderson break; 2557b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2558b2167459SRichard Henderson is_l = true; 2559b2167459SRichard Henderson break; 2560b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2561b2167459SRichard Henderson is_tsv = true; 2562b2167459SRichard Henderson break; 2563b2167459SRichard Henderson case 0x7: /* ADD,C */ 2564b2167459SRichard Henderson is_c = true; 2565b2167459SRichard Henderson break; 2566b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2567b2167459SRichard Henderson is_c = is_tsv = true; 2568b2167459SRichard Henderson break; 2569b2167459SRichard Henderson default: 2570b2167459SRichard Henderson return gen_illegal(ctx); 2571b2167459SRichard Henderson } 2572b2167459SRichard Henderson 2573b2167459SRichard Henderson if (cf) { 2574b2167459SRichard Henderson nullify_over(ctx); 2575b2167459SRichard Henderson } 2576b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2577b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 257831234768SRichard Henderson do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 257931234768SRichard Henderson return nullify_end(ctx); 2580b2167459SRichard Henderson } 2581b2167459SRichard Henderson 258231234768SRichard Henderson static bool trans_sub(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2583b2167459SRichard Henderson { 2584b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2585b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2586b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2587b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2588b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2589eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2590b2167459SRichard Henderson bool is_b = false; 2591b2167459SRichard Henderson bool is_tc = false; 2592b2167459SRichard Henderson bool is_tsv = false; 2593b2167459SRichard Henderson 2594b2167459SRichard Henderson switch (ext) { 2595b2167459SRichard Henderson case 0x10: /* SUB */ 2596b2167459SRichard Henderson break; 2597b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2598b2167459SRichard Henderson is_tsv = true; 2599b2167459SRichard Henderson break; 2600b2167459SRichard Henderson case 0x14: /* SUB,B */ 2601b2167459SRichard Henderson is_b = true; 2602b2167459SRichard Henderson break; 2603b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2604b2167459SRichard Henderson is_b = is_tsv = true; 2605b2167459SRichard Henderson break; 2606b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2607b2167459SRichard Henderson is_tc = true; 2608b2167459SRichard Henderson break; 2609b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2610b2167459SRichard Henderson is_tc = is_tsv = true; 2611b2167459SRichard Henderson break; 2612b2167459SRichard Henderson default: 2613b2167459SRichard Henderson return gen_illegal(ctx); 2614b2167459SRichard Henderson } 2615b2167459SRichard Henderson 2616b2167459SRichard Henderson if (cf) { 2617b2167459SRichard Henderson nullify_over(ctx); 2618b2167459SRichard Henderson } 2619b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2620b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 262131234768SRichard Henderson do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 262231234768SRichard Henderson return nullify_end(ctx); 2623b2167459SRichard Henderson } 2624b2167459SRichard Henderson 262531234768SRichard Henderson static bool trans_log(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2626b2167459SRichard Henderson { 2627b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2628b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2629b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2630b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2631eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2632b2167459SRichard Henderson 2633b2167459SRichard Henderson if (cf) { 2634b2167459SRichard Henderson nullify_over(ctx); 2635b2167459SRichard Henderson } 2636b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2637b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 263831234768SRichard Henderson do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 263931234768SRichard Henderson return nullify_end(ctx); 2640b2167459SRichard Henderson } 2641b2167459SRichard Henderson 2642b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 264331234768SRichard Henderson static bool trans_copy(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2644b2167459SRichard Henderson { 2645b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2646b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2647b2167459SRichard Henderson 2648b2167459SRichard Henderson if (r1 == 0) { 2649eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2650eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2651b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2652b2167459SRichard Henderson } else { 2653b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2654b2167459SRichard Henderson } 2655b2167459SRichard Henderson cond_free(&ctx->null_cond); 265631234768SRichard Henderson return true; 2657b2167459SRichard Henderson } 2658b2167459SRichard Henderson 265931234768SRichard Henderson static bool trans_cmpclr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2660b2167459SRichard Henderson { 2661b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2662b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2663b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2664b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2665eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2666b2167459SRichard Henderson 2667b2167459SRichard Henderson if (cf) { 2668b2167459SRichard Henderson nullify_over(ctx); 2669b2167459SRichard Henderson } 2670b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2671b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 267231234768SRichard Henderson do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 267331234768SRichard Henderson return nullify_end(ctx); 2674b2167459SRichard Henderson } 2675b2167459SRichard Henderson 267631234768SRichard Henderson static bool trans_uxor(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2677b2167459SRichard Henderson { 2678b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2679b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2680b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2681b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2682eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2683b2167459SRichard Henderson 2684b2167459SRichard Henderson if (cf) { 2685b2167459SRichard Henderson nullify_over(ctx); 2686b2167459SRichard Henderson } 2687b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2688b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 268931234768SRichard Henderson do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 269031234768SRichard Henderson return nullify_end(ctx); 2691b2167459SRichard Henderson } 2692b2167459SRichard Henderson 269331234768SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2694b2167459SRichard Henderson { 2695b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2696b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2697b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2698b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2699b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2700eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2701b2167459SRichard Henderson 2702b2167459SRichard Henderson if (cf) { 2703b2167459SRichard Henderson nullify_over(ctx); 2704b2167459SRichard Henderson } 2705b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2706b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2707b2167459SRichard Henderson tmp = get_temp(ctx); 2708eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 270931234768SRichard Henderson do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 271031234768SRichard Henderson return nullify_end(ctx); 2711b2167459SRichard Henderson } 2712b2167459SRichard Henderson 271331234768SRichard Henderson static bool trans_dcor(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2714b2167459SRichard Henderson { 2715b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2716b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2717b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2718b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2719eaa3783bSRichard Henderson TCGv_reg tmp; 2720b2167459SRichard Henderson 2721b2167459SRichard Henderson nullify_over(ctx); 2722b2167459SRichard Henderson 2723b2167459SRichard Henderson tmp = get_temp(ctx); 2724eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2725b2167459SRichard Henderson if (!is_i) { 2726eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2727b2167459SRichard Henderson } 2728eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2729eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 273031234768SRichard Henderson do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2731eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2732b2167459SRichard Henderson 273331234768SRichard Henderson return nullify_end(ctx); 2734b2167459SRichard Henderson } 2735b2167459SRichard Henderson 273631234768SRichard Henderson static bool trans_ds(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2737b2167459SRichard Henderson { 2738b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2739b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2740b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2741b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2742eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2743b2167459SRichard Henderson 2744b2167459SRichard Henderson nullify_over(ctx); 2745b2167459SRichard Henderson 2746b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2747b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2748b2167459SRichard Henderson 2749b2167459SRichard Henderson add1 = tcg_temp_new(); 2750b2167459SRichard Henderson add2 = tcg_temp_new(); 2751b2167459SRichard Henderson addc = tcg_temp_new(); 2752b2167459SRichard Henderson dest = tcg_temp_new(); 2753eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2754b2167459SRichard Henderson 2755b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2756eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2757eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2758b2167459SRichard Henderson 2759b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2760b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2761b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2762b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2763eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2764eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2765eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2766b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2767b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2768b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2769b2167459SRichard Henderson 2770b2167459SRichard Henderson tcg_temp_free(addc); 2771b2167459SRichard Henderson tcg_temp_free(zero); 2772b2167459SRichard Henderson 2773b2167459SRichard Henderson /* Write back the result register. */ 2774b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2775b2167459SRichard Henderson 2776b2167459SRichard Henderson /* Write back PSW[CB]. */ 2777eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2778eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2779b2167459SRichard Henderson 2780b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2781eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2782eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2783b2167459SRichard Henderson 2784b2167459SRichard Henderson /* Install the new nullification. */ 2785b2167459SRichard Henderson if (cf) { 2786eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2787b2167459SRichard Henderson if (cf >> 1 == 6) { 2788b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2789b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2790b2167459SRichard Henderson } 2791b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2792b2167459SRichard Henderson } 2793b2167459SRichard Henderson 2794b2167459SRichard Henderson tcg_temp_free(add1); 2795b2167459SRichard Henderson tcg_temp_free(add2); 2796b2167459SRichard Henderson tcg_temp_free(dest); 2797b2167459SRichard Henderson 279831234768SRichard Henderson return nullify_end(ctx); 2799b2167459SRichard Henderson } 2800b2167459SRichard Henderson 2801b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2802b49572d3SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 2803b49572d3SRichard Henderson * 2804b49572d3SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 2805b49572d3SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 2806b49572d3SRichard Henderson * currently implemented as idle. 2807b49572d3SRichard Henderson */ 280831234768SRichard Henderson static bool trans_pause(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 2809b49572d3SRichard Henderson { 2810b49572d3SRichard Henderson TCGv_i32 tmp; 2811b49572d3SRichard Henderson 2812b49572d3SRichard Henderson /* No need to check for supervisor, as userland can only pause 2813b49572d3SRichard Henderson until the next timer interrupt. */ 2814b49572d3SRichard Henderson nullify_over(ctx); 2815b49572d3SRichard Henderson 2816b49572d3SRichard Henderson /* Advance the instruction queue. */ 2817b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2818b49572d3SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 2819b49572d3SRichard Henderson nullify_set(ctx, 0); 2820b49572d3SRichard Henderson 2821b49572d3SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2822b49572d3SRichard Henderson tmp = tcg_const_i32(1); 2823b49572d3SRichard Henderson tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + 2824b49572d3SRichard Henderson offsetof(CPUState, halted)); 2825b49572d3SRichard Henderson tcg_temp_free_i32(tmp); 2826b49572d3SRichard Henderson gen_excp_1(EXCP_HALTED); 282731234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2828b49572d3SRichard Henderson 282931234768SRichard Henderson return nullify_end(ctx); 2830b49572d3SRichard Henderson } 2831b49572d3SRichard Henderson #endif 2832b49572d3SRichard Henderson 2833b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2834b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2835b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2836b49572d3SRichard Henderson #ifndef CONFIG_USER_ONLY 2837b49572d3SRichard Henderson { 0x094a024au, 0xffffffffu, trans_pause }, /* or r10,r10,r10 */ 2838b49572d3SRichard Henderson { 0x0bff025fu, 0xffffffffu, trans_pause }, /* or r31,r31,r31 */ 2839b49572d3SRichard Henderson #endif 2840eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2841eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2842eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2843eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2844b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2845b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2846b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2847b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2848b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2849b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2850b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2851b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2852b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2853b2167459SRichard Henderson }; 2854b2167459SRichard Henderson 285531234768SRichard Henderson static bool trans_addi(DisasContext *ctx, uint32_t insn) 2856b2167459SRichard Henderson { 2857eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2858b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2859b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2860b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2861b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2862b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2863eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2864b2167459SRichard Henderson 2865b2167459SRichard Henderson if (cf) { 2866b2167459SRichard Henderson nullify_over(ctx); 2867b2167459SRichard Henderson } 2868b2167459SRichard Henderson 2869b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2870b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 287131234768SRichard Henderson do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2872b2167459SRichard Henderson 287331234768SRichard Henderson return nullify_end(ctx); 2874b2167459SRichard Henderson } 2875b2167459SRichard Henderson 287631234768SRichard Henderson static bool trans_subi(DisasContext *ctx, uint32_t insn) 2877b2167459SRichard Henderson { 2878eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2879b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2880b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2881b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2882b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2883eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2884b2167459SRichard Henderson 2885b2167459SRichard Henderson if (cf) { 2886b2167459SRichard Henderson nullify_over(ctx); 2887b2167459SRichard Henderson } 2888b2167459SRichard Henderson 2889b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2890b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 289131234768SRichard Henderson do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2892b2167459SRichard Henderson 289331234768SRichard Henderson return nullify_end(ctx); 2894b2167459SRichard Henderson } 2895b2167459SRichard Henderson 289631234768SRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2897b2167459SRichard Henderson { 2898eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2899b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2900b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2901b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2902eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2903b2167459SRichard Henderson 2904b2167459SRichard Henderson if (cf) { 2905b2167459SRichard Henderson nullify_over(ctx); 2906b2167459SRichard Henderson } 2907b2167459SRichard Henderson 2908b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2909b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 291031234768SRichard Henderson do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2911b2167459SRichard Henderson 291231234768SRichard Henderson return nullify_end(ctx); 2913b2167459SRichard Henderson } 2914b2167459SRichard Henderson 291531234768SRichard Henderson static bool trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 291696d6407fSRichard Henderson const DisasInsn *di) 291796d6407fSRichard Henderson { 291896d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 291996d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 292096d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 292196d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 292286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 292396d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 292496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 292596d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 292696d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 292796d6407fSRichard Henderson 292831234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, disp, sp, modify, mop); 292931234768SRichard Henderson return true; 293096d6407fSRichard Henderson } 293196d6407fSRichard Henderson 293231234768SRichard Henderson static bool trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 293396d6407fSRichard Henderson const DisasInsn *di) 293496d6407fSRichard Henderson { 293596d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 293696d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 293796d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 293896d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 293986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 294096d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 294196d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 294296d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 294396d6407fSRichard Henderson 294431234768SRichard Henderson do_load(ctx, rt, rb, rx, u ? sz : 0, 0, sp, m, mop); 294531234768SRichard Henderson return true; 294696d6407fSRichard Henderson } 294796d6407fSRichard Henderson 294831234768SRichard Henderson static bool trans_st_idx_i(DisasContext *ctx, uint32_t insn, 294996d6407fSRichard Henderson const DisasInsn *di) 295096d6407fSRichard Henderson { 295196d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 295296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 295396d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 295496d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 295586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 295696d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 295796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 295896d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 295996d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 296096d6407fSRichard Henderson 296131234768SRichard Henderson do_store(ctx, rr, rb, disp, sp, modify, mop); 296231234768SRichard Henderson return true; 296396d6407fSRichard Henderson } 296496d6407fSRichard Henderson 296531234768SRichard Henderson static bool trans_ldcw(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 296696d6407fSRichard Henderson { 296796d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 296896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 296996d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 297096d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 297186f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 297296d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 297396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 297496d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 297586f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 297686f8d05fSRichard Henderson TCGv_tl addr; 297796d6407fSRichard Henderson int modify, disp = 0, scale = 0; 297896d6407fSRichard Henderson 297996d6407fSRichard Henderson nullify_over(ctx); 298096d6407fSRichard Henderson 298196d6407fSRichard Henderson if (i) { 298296d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 298396d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 298496d6407fSRichard Henderson rx = 0; 298596d6407fSRichard Henderson } else { 298696d6407fSRichard Henderson modify = m; 298796d6407fSRichard Henderson if (au) { 298896d6407fSRichard Henderson scale = mop & MO_SIZE; 298996d6407fSRichard Henderson } 299096d6407fSRichard Henderson } 299196d6407fSRichard Henderson if (modify) { 299286f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 299386f8d05fSRichard Henderson we see the result of the load. */ 299496d6407fSRichard Henderson dest = get_temp(ctx); 299596d6407fSRichard Henderson } else { 299696d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 299796d6407fSRichard Henderson } 299896d6407fSRichard Henderson 299986f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 300086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 3001eaa3783bSRichard Henderson zero = tcg_const_reg(0); 300286f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 300396d6407fSRichard Henderson if (modify) { 300486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 300596d6407fSRichard Henderson } 300696d6407fSRichard Henderson save_gpr(ctx, rt, dest); 300796d6407fSRichard Henderson 300831234768SRichard Henderson return nullify_end(ctx); 300996d6407fSRichard Henderson } 301096d6407fSRichard Henderson 301131234768SRichard Henderson static bool trans_stby(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 301296d6407fSRichard Henderson { 3013eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 301496d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 301596d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 301686f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 301796d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 301896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 301986f8d05fSRichard Henderson TCGv_reg ofs, val; 302086f8d05fSRichard Henderson TCGv_tl addr; 302196d6407fSRichard Henderson 302296d6407fSRichard Henderson nullify_over(ctx); 302396d6407fSRichard Henderson 302486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, 0, 0, disp, sp, m, 302586f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 302696d6407fSRichard Henderson val = load_gpr(ctx, rt); 302796d6407fSRichard Henderson if (a) { 3028f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3029f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 3030f9f46db4SEmilio G. Cota } else { 303196d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 3032f9f46db4SEmilio G. Cota } 3033f9f46db4SEmilio G. Cota } else { 3034f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3035f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 303696d6407fSRichard Henderson } else { 303796d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 303896d6407fSRichard Henderson } 3039f9f46db4SEmilio G. Cota } 304096d6407fSRichard Henderson 304196d6407fSRichard Henderson if (m) { 304286f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 304386f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 304496d6407fSRichard Henderson } 304596d6407fSRichard Henderson 304631234768SRichard Henderson return nullify_end(ctx); 304796d6407fSRichard Henderson } 304896d6407fSRichard Henderson 3049d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 305031234768SRichard Henderson static bool trans_ldwa_idx_i(DisasContext *ctx, uint32_t insn, 3051d0a851ccSRichard Henderson const DisasInsn *di) 3052d0a851ccSRichard Henderson { 3053d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3054d0a851ccSRichard Henderson 3055d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3056d0a851ccSRichard Henderson 3057d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3058d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3059d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 306031234768SRichard Henderson trans_ld_idx_i(ctx, insn, di); 3061d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 306231234768SRichard Henderson return true; 3063d0a851ccSRichard Henderson } 3064d0a851ccSRichard Henderson 306531234768SRichard Henderson static bool trans_ldwa_idx_x(DisasContext *ctx, uint32_t insn, 3066d0a851ccSRichard Henderson const DisasInsn *di) 3067d0a851ccSRichard Henderson { 3068d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3069d0a851ccSRichard Henderson 3070d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3071d0a851ccSRichard Henderson 3072d0a851ccSRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 3073d0a851ccSRichard Henderson format wrt the sub-opcode in bits 6:9. */ 3074d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 307531234768SRichard Henderson trans_ld_idx_x(ctx, insn, di); 3076d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 307731234768SRichard Henderson return true; 3078d0a851ccSRichard Henderson } 307995412a61SRichard Henderson 308031234768SRichard Henderson static bool trans_stwa_idx_i(DisasContext *ctx, uint32_t insn, 308195412a61SRichard Henderson const DisasInsn *di) 308295412a61SRichard Henderson { 308395412a61SRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 308495412a61SRichard Henderson 308595412a61SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 308695412a61SRichard Henderson 308795412a61SRichard Henderson /* ??? needs fixing for hppa64 -- ldda does not follow the same 308895412a61SRichard Henderson format wrt the sub-opcode in bits 6:9. */ 308995412a61SRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 309031234768SRichard Henderson trans_st_idx_i(ctx, insn, di); 309195412a61SRichard Henderson ctx->mmu_idx = hold_mmu_idx; 309231234768SRichard Henderson return true; 309395412a61SRichard Henderson } 3094d0a851ccSRichard Henderson #endif 3095d0a851ccSRichard Henderson 309696d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 309796d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 309896d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 309996d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 310096d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 310196d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 3102d0a851ccSRichard Henderson #ifndef CONFIG_USER_ONLY 3103d0a851ccSRichard Henderson { 0x0c000180u, 0xfc00d3c0, trans_ldwa_idx_x }, /* LDWA, rx */ 310495412a61SRichard Henderson { 0x0c001180u, 0xfc00d3c0, trans_ldwa_idx_i }, /* LDWA, im */ 310595412a61SRichard Henderson { 0x0c001380u, 0xfc00d3c0, trans_stwa_idx_i }, /* STWA, im */ 3106d0a851ccSRichard Henderson #endif 310796d6407fSRichard Henderson }; 310896d6407fSRichard Henderson 310931234768SRichard Henderson static bool trans_ldil(DisasContext *ctx, uint32_t insn) 3110b2167459SRichard Henderson { 3111b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3112eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3113eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3114b2167459SRichard Henderson 3115eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3116b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3117b2167459SRichard Henderson cond_free(&ctx->null_cond); 311831234768SRichard Henderson return true; 3119b2167459SRichard Henderson } 3120b2167459SRichard Henderson 312131234768SRichard Henderson static bool trans_addil(DisasContext *ctx, uint32_t insn) 3122b2167459SRichard Henderson { 3123b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 3124eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 3125eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 3126eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3127b2167459SRichard Henderson 3128eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 3129b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3130b2167459SRichard Henderson cond_free(&ctx->null_cond); 313131234768SRichard Henderson return true; 3132b2167459SRichard Henderson } 3133b2167459SRichard Henderson 313431234768SRichard Henderson static bool trans_ldo(DisasContext *ctx, uint32_t insn) 3135b2167459SRichard Henderson { 3136b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3137b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 3138eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 3139eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 3140b2167459SRichard Henderson 3141b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3142b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 3143b2167459SRichard Henderson if (rb == 0) { 3144eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 3145b2167459SRichard Henderson } else { 3146eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 3147b2167459SRichard Henderson } 3148b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 3149b2167459SRichard Henderson cond_free(&ctx->null_cond); 315031234768SRichard Henderson return true; 3151b2167459SRichard Henderson } 3152b2167459SRichard Henderson 315331234768SRichard Henderson static bool trans_load(DisasContext *ctx, uint32_t insn, 315496d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 315596d6407fSRichard Henderson { 315696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 315796d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 315886f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3159eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 316096d6407fSRichard Henderson 316131234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 316231234768SRichard Henderson return true; 316396d6407fSRichard Henderson } 316496d6407fSRichard Henderson 316531234768SRichard Henderson static bool trans_load_w(DisasContext *ctx, uint32_t insn) 316696d6407fSRichard Henderson { 316796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 316896d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 316986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3170eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 317196d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 317296d6407fSRichard Henderson 317396d6407fSRichard Henderson switch (ext2) { 317496d6407fSRichard Henderson case 0: 317596d6407fSRichard Henderson case 1: 317696d6407fSRichard Henderson /* FLDW without modification. */ 317731234768SRichard Henderson do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 317831234768SRichard Henderson break; 317996d6407fSRichard Henderson case 2: 318096d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 318196d6407fSRichard Henderson post-dec vs pre-inc. */ 318231234768SRichard Henderson do_load(ctx, rt, rb, 0, 0, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 318331234768SRichard Henderson break; 318496d6407fSRichard Henderson default: 318596d6407fSRichard Henderson return gen_illegal(ctx); 318696d6407fSRichard Henderson } 318731234768SRichard Henderson return true; 318896d6407fSRichard Henderson } 318996d6407fSRichard Henderson 319031234768SRichard Henderson static bool trans_fload_mod(DisasContext *ctx, uint32_t insn) 319196d6407fSRichard Henderson { 3192eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 319396d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 319496d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 319586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 319696d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 319796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 319896d6407fSRichard Henderson 319996d6407fSRichard Henderson /* FLDW with modification. */ 320031234768SRichard Henderson do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 320131234768SRichard Henderson return true; 320296d6407fSRichard Henderson } 320396d6407fSRichard Henderson 320431234768SRichard Henderson static bool trans_store(DisasContext *ctx, uint32_t insn, 320596d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 320696d6407fSRichard Henderson { 320796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 320896d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 320986f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3210eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 321196d6407fSRichard Henderson 321231234768SRichard Henderson do_store(ctx, rt, rb, i, sp, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 321331234768SRichard Henderson return true; 321496d6407fSRichard Henderson } 321596d6407fSRichard Henderson 321631234768SRichard Henderson static bool trans_store_w(DisasContext *ctx, uint32_t insn) 321796d6407fSRichard Henderson { 321896d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 321996d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 322086f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 3221eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 322296d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 322396d6407fSRichard Henderson 322496d6407fSRichard Henderson switch (ext2) { 322596d6407fSRichard Henderson case 0: 322696d6407fSRichard Henderson case 1: 322796d6407fSRichard Henderson /* FSTW without modification. */ 322831234768SRichard Henderson do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, sp, 0); 322931234768SRichard Henderson break; 323096d6407fSRichard Henderson case 2: 32313f7367e2SHelge Deller /* STW with modification. */ 323231234768SRichard Henderson do_store(ctx, rt, rb, i, sp, (i < 0 ? 1 : -1), MO_TEUL); 323331234768SRichard Henderson break; 323496d6407fSRichard Henderson default: 323596d6407fSRichard Henderson return gen_illegal(ctx); 323696d6407fSRichard Henderson } 323731234768SRichard Henderson return true; 323896d6407fSRichard Henderson } 323996d6407fSRichard Henderson 324031234768SRichard Henderson static bool trans_fstore_mod(DisasContext *ctx, uint32_t insn) 324196d6407fSRichard Henderson { 3242eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 324396d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 324496d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 324586f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 324696d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 324796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 324896d6407fSRichard Henderson 324996d6407fSRichard Henderson /* FSTW with modification. */ 325031234768SRichard Henderson do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, sp, (a ? -1 : 1)); 325131234768SRichard Henderson return true; 325296d6407fSRichard Henderson } 325396d6407fSRichard Henderson 325431234768SRichard Henderson static bool trans_copr_w(DisasContext *ctx, uint32_t insn) 325596d6407fSRichard Henderson { 325696d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 325796d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 325896d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 325996d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 326096d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 326196d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 326296d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 326386f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 326496d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 326596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 326696d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 326796d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 326896d6407fSRichard Henderson int disp, scale; 326996d6407fSRichard Henderson 327096d6407fSRichard Henderson if (i == 0) { 327196d6407fSRichard Henderson scale = (ua ? 2 : 0); 327296d6407fSRichard Henderson disp = 0; 327396d6407fSRichard Henderson modify = m; 327496d6407fSRichard Henderson } else { 327596d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 327696d6407fSRichard Henderson scale = 0; 327796d6407fSRichard Henderson rx = 0; 327896d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 327996d6407fSRichard Henderson } 328096d6407fSRichard Henderson 328196d6407fSRichard Henderson switch (ext3) { 328296d6407fSRichard Henderson case 0: /* FLDW */ 328331234768SRichard Henderson do_floadw(ctx, rt, rb, rx, scale, disp, sp, modify); 328431234768SRichard Henderson break; 328596d6407fSRichard Henderson case 4: /* FSTW */ 328631234768SRichard Henderson do_fstorew(ctx, rt, rb, rx, scale, disp, sp, modify); 328731234768SRichard Henderson break; 328831234768SRichard Henderson default: 328996d6407fSRichard Henderson return gen_illegal(ctx); 329096d6407fSRichard Henderson } 329131234768SRichard Henderson return true; 329231234768SRichard Henderson } 329396d6407fSRichard Henderson 329431234768SRichard Henderson static bool trans_copr_dw(DisasContext *ctx, uint32_t insn) 329596d6407fSRichard Henderson { 329696d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 329796d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 329896d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 329996d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 330096d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 330196d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 330286f8d05fSRichard Henderson unsigned sp = extract32(insn, 14, 2); 330396d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 330496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 330596d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 330696d6407fSRichard Henderson int disp, scale; 330796d6407fSRichard Henderson 330896d6407fSRichard Henderson if (i == 0) { 330996d6407fSRichard Henderson scale = (ua ? 3 : 0); 331096d6407fSRichard Henderson disp = 0; 331196d6407fSRichard Henderson modify = m; 331296d6407fSRichard Henderson } else { 331396d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 331496d6407fSRichard Henderson scale = 0; 331596d6407fSRichard Henderson rx = 0; 331696d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 331796d6407fSRichard Henderson } 331896d6407fSRichard Henderson 331996d6407fSRichard Henderson switch (ext4) { 332096d6407fSRichard Henderson case 0: /* FLDD */ 332131234768SRichard Henderson do_floadd(ctx, rt, rb, rx, scale, disp, sp, modify); 332231234768SRichard Henderson break; 332396d6407fSRichard Henderson case 8: /* FSTD */ 332431234768SRichard Henderson do_fstored(ctx, rt, rb, rx, scale, disp, sp, modify); 332531234768SRichard Henderson break; 332696d6407fSRichard Henderson default: 332796d6407fSRichard Henderson return gen_illegal(ctx); 332896d6407fSRichard Henderson } 332931234768SRichard Henderson return true; 333096d6407fSRichard Henderson } 333196d6407fSRichard Henderson 333231234768SRichard Henderson static bool trans_cmpb(DisasContext *ctx, uint32_t insn, 333398cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 333498cd9ca7SRichard Henderson { 3335eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 333698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 333798cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 333898cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 333998cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3340eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 334198cd9ca7SRichard Henderson DisasCond cond; 334298cd9ca7SRichard Henderson 334398cd9ca7SRichard Henderson nullify_over(ctx); 334498cd9ca7SRichard Henderson 334598cd9ca7SRichard Henderson if (is_imm) { 334698cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 334798cd9ca7SRichard Henderson } else { 334898cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 334998cd9ca7SRichard Henderson } 335098cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 335198cd9ca7SRichard Henderson dest = get_temp(ctx); 335298cd9ca7SRichard Henderson 3353eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 335498cd9ca7SRichard Henderson 3355f764718dSRichard Henderson sv = NULL; 335698cd9ca7SRichard Henderson if (c == 6) { 335798cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 335898cd9ca7SRichard Henderson } 335998cd9ca7SRichard Henderson 336098cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 336131234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 336231234768SRichard Henderson return true; 336398cd9ca7SRichard Henderson } 336498cd9ca7SRichard Henderson 336531234768SRichard Henderson static bool trans_addb(DisasContext *ctx, uint32_t insn, 336698cd9ca7SRichard Henderson bool is_true, bool is_imm) 336798cd9ca7SRichard Henderson { 3368eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 336998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 337098cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 337198cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 337298cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 3373eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 337498cd9ca7SRichard Henderson DisasCond cond; 337598cd9ca7SRichard Henderson 337698cd9ca7SRichard Henderson nullify_over(ctx); 337798cd9ca7SRichard Henderson 337898cd9ca7SRichard Henderson if (is_imm) { 337998cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 338098cd9ca7SRichard Henderson } else { 338198cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 338298cd9ca7SRichard Henderson } 338398cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 338498cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 3385f764718dSRichard Henderson sv = NULL; 3386f764718dSRichard Henderson cb_msb = NULL; 338798cd9ca7SRichard Henderson 338898cd9ca7SRichard Henderson switch (c) { 338998cd9ca7SRichard Henderson default: 3390eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 339198cd9ca7SRichard Henderson break; 339298cd9ca7SRichard Henderson case 4: case 5: 339398cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3394eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3395eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 339698cd9ca7SRichard Henderson break; 339798cd9ca7SRichard Henderson case 6: 3398eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 339998cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 340098cd9ca7SRichard Henderson break; 340198cd9ca7SRichard Henderson } 340298cd9ca7SRichard Henderson 340398cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 340431234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 340531234768SRichard Henderson return true; 340698cd9ca7SRichard Henderson } 340798cd9ca7SRichard Henderson 340831234768SRichard Henderson static bool trans_bb(DisasContext *ctx, uint32_t insn) 340998cd9ca7SRichard Henderson { 3410eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 341198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 341298cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 341398cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 341498cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 341598cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3416eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 341798cd9ca7SRichard Henderson DisasCond cond; 341898cd9ca7SRichard Henderson 341998cd9ca7SRichard Henderson nullify_over(ctx); 342098cd9ca7SRichard Henderson 342198cd9ca7SRichard Henderson tmp = tcg_temp_new(); 342298cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 342398cd9ca7SRichard Henderson if (i) { 3424eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 342598cd9ca7SRichard Henderson } else { 3426eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 342798cd9ca7SRichard Henderson } 342898cd9ca7SRichard Henderson 342998cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 343098cd9ca7SRichard Henderson tcg_temp_free(tmp); 343131234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 343231234768SRichard Henderson return true; 343398cd9ca7SRichard Henderson } 343498cd9ca7SRichard Henderson 343531234768SRichard Henderson static bool trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 343698cd9ca7SRichard Henderson { 3437eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 343898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 343998cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 344098cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 344198cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3442eaa3783bSRichard Henderson TCGv_reg dest; 344398cd9ca7SRichard Henderson DisasCond cond; 344498cd9ca7SRichard Henderson 344598cd9ca7SRichard Henderson nullify_over(ctx); 344698cd9ca7SRichard Henderson 344798cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 344898cd9ca7SRichard Henderson if (is_imm) { 3449eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 345098cd9ca7SRichard Henderson } else if (t == 0) { 3451eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 345298cd9ca7SRichard Henderson } else { 3453eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 345498cd9ca7SRichard Henderson } 345598cd9ca7SRichard Henderson 345698cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 345731234768SRichard Henderson do_cbranch(ctx, disp, n, &cond); 345831234768SRichard Henderson return true; 345998cd9ca7SRichard Henderson } 346098cd9ca7SRichard Henderson 346131234768SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 34620b1347d2SRichard Henderson const DisasInsn *di) 34630b1347d2SRichard Henderson { 34640b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 34650b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 34660b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 34670b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3468eaa3783bSRichard Henderson TCGv_reg dest; 34690b1347d2SRichard Henderson 34700b1347d2SRichard Henderson if (c) { 34710b1347d2SRichard Henderson nullify_over(ctx); 34720b1347d2SRichard Henderson } 34730b1347d2SRichard Henderson 34740b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34750b1347d2SRichard Henderson if (r1 == 0) { 3476eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3477eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 34780b1347d2SRichard Henderson } else if (r1 == r2) { 34790b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3480eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 34810b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3482eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 34830b1347d2SRichard Henderson tcg_temp_free_i32(t32); 34840b1347d2SRichard Henderson } else { 34850b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 34860b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 34870b1347d2SRichard Henderson 3488eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3489eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 34900b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3491eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 34920b1347d2SRichard Henderson 34930b1347d2SRichard Henderson tcg_temp_free_i64(t); 34940b1347d2SRichard Henderson tcg_temp_free_i64(s); 34950b1347d2SRichard Henderson } 34960b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34970b1347d2SRichard Henderson 34980b1347d2SRichard Henderson /* Install the new nullification. */ 34990b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35000b1347d2SRichard Henderson if (c) { 35010b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35020b1347d2SRichard Henderson } 350331234768SRichard Henderson return nullify_end(ctx); 35040b1347d2SRichard Henderson } 35050b1347d2SRichard Henderson 350631234768SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 35070b1347d2SRichard Henderson const DisasInsn *di) 35080b1347d2SRichard Henderson { 35090b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 35100b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 35110b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35120b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 35130b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 35140b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3515eaa3783bSRichard Henderson TCGv_reg dest, t2; 35160b1347d2SRichard Henderson 35170b1347d2SRichard Henderson if (c) { 35180b1347d2SRichard Henderson nullify_over(ctx); 35190b1347d2SRichard Henderson } 35200b1347d2SRichard Henderson 35210b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35220b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 35230b1347d2SRichard Henderson if (r1 == r2) { 35240b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3525eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 35260b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3527eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 35280b1347d2SRichard Henderson tcg_temp_free_i32(t32); 35290b1347d2SRichard Henderson } else if (r1 == 0) { 3530eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 35310b1347d2SRichard Henderson } else { 3532eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3533eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3534eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 35350b1347d2SRichard Henderson tcg_temp_free(t0); 35360b1347d2SRichard Henderson } 35370b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35380b1347d2SRichard Henderson 35390b1347d2SRichard Henderson /* Install the new nullification. */ 35400b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35410b1347d2SRichard Henderson if (c) { 35420b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35430b1347d2SRichard Henderson } 354431234768SRichard Henderson return nullify_end(ctx); 35450b1347d2SRichard Henderson } 35460b1347d2SRichard Henderson 354731234768SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, uint32_t insn, 35480b1347d2SRichard Henderson const DisasInsn *di) 35490b1347d2SRichard Henderson { 35500b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35510b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35520b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35530b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35540b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35550b1347d2SRichard Henderson unsigned len = 32 - clen; 3556eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 35570b1347d2SRichard Henderson 35580b1347d2SRichard Henderson if (c) { 35590b1347d2SRichard Henderson nullify_over(ctx); 35600b1347d2SRichard Henderson } 35610b1347d2SRichard Henderson 35620b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 35630b1347d2SRichard Henderson src = load_gpr(ctx, rr); 35640b1347d2SRichard Henderson tmp = tcg_temp_new(); 35650b1347d2SRichard Henderson 35660b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3567eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 35680b1347d2SRichard Henderson if (is_se) { 3569eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3570eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 35710b1347d2SRichard Henderson } else { 3572eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3573eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 35740b1347d2SRichard Henderson } 35750b1347d2SRichard Henderson tcg_temp_free(tmp); 35760b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 35770b1347d2SRichard Henderson 35780b1347d2SRichard Henderson /* Install the new nullification. */ 35790b1347d2SRichard Henderson cond_free(&ctx->null_cond); 35800b1347d2SRichard Henderson if (c) { 35810b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 35820b1347d2SRichard Henderson } 358331234768SRichard Henderson return nullify_end(ctx); 35840b1347d2SRichard Henderson } 35850b1347d2SRichard Henderson 358631234768SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, uint32_t insn, 35870b1347d2SRichard Henderson const DisasInsn *di) 35880b1347d2SRichard Henderson { 35890b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 35900b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 35910b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 35920b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 35930b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 35940b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 35950b1347d2SRichard Henderson unsigned len = 32 - clen; 35960b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3597eaa3783bSRichard Henderson TCGv_reg dest, src; 35980b1347d2SRichard Henderson 35990b1347d2SRichard Henderson if (c) { 36000b1347d2SRichard Henderson nullify_over(ctx); 36010b1347d2SRichard Henderson } 36020b1347d2SRichard Henderson 36030b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36040b1347d2SRichard Henderson src = load_gpr(ctx, rr); 36050b1347d2SRichard Henderson if (is_se) { 3606eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 36070b1347d2SRichard Henderson } else { 3608eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 36090b1347d2SRichard Henderson } 36100b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36110b1347d2SRichard Henderson 36120b1347d2SRichard Henderson /* Install the new nullification. */ 36130b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36140b1347d2SRichard Henderson if (c) { 36150b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36160b1347d2SRichard Henderson } 361731234768SRichard Henderson return nullify_end(ctx); 36180b1347d2SRichard Henderson } 36190b1347d2SRichard Henderson 36200b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 36210b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 36220b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 36230b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 36240b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 36250b1347d2SRichard Henderson }; 36260b1347d2SRichard Henderson 362731234768SRichard Henderson static bool trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 36280b1347d2SRichard Henderson const DisasInsn *di) 36290b1347d2SRichard Henderson { 36300b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36310b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36320b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36330b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3634eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 36350b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36360b1347d2SRichard Henderson unsigned len = 32 - clen; 3637eaa3783bSRichard Henderson target_sreg mask0, mask1; 3638eaa3783bSRichard Henderson TCGv_reg dest; 36390b1347d2SRichard Henderson 36400b1347d2SRichard Henderson if (c) { 36410b1347d2SRichard Henderson nullify_over(ctx); 36420b1347d2SRichard Henderson } 36430b1347d2SRichard Henderson if (cpos + len > 32) { 36440b1347d2SRichard Henderson len = 32 - cpos; 36450b1347d2SRichard Henderson } 36460b1347d2SRichard Henderson 36470b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36480b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 36490b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 36500b1347d2SRichard Henderson 36510b1347d2SRichard Henderson if (nz) { 3652eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 36530b1347d2SRichard Henderson if (mask1 != -1) { 3654eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 36550b1347d2SRichard Henderson src = dest; 36560b1347d2SRichard Henderson } 3657eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 36580b1347d2SRichard Henderson } else { 3659eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 36600b1347d2SRichard Henderson } 36610b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36620b1347d2SRichard Henderson 36630b1347d2SRichard Henderson /* Install the new nullification. */ 36640b1347d2SRichard Henderson cond_free(&ctx->null_cond); 36650b1347d2SRichard Henderson if (c) { 36660b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 36670b1347d2SRichard Henderson } 366831234768SRichard Henderson return nullify_end(ctx); 36690b1347d2SRichard Henderson } 36700b1347d2SRichard Henderson 367131234768SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, uint32_t insn, 36720b1347d2SRichard Henderson const DisasInsn *di) 36730b1347d2SRichard Henderson { 36740b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 36750b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 36760b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 36770b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 36780b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 36790b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 36800b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 36810b1347d2SRichard Henderson unsigned len = 32 - clen; 3682eaa3783bSRichard Henderson TCGv_reg dest, val; 36830b1347d2SRichard Henderson 36840b1347d2SRichard Henderson if (c) { 36850b1347d2SRichard Henderson nullify_over(ctx); 36860b1347d2SRichard Henderson } 36870b1347d2SRichard Henderson if (cpos + len > 32) { 36880b1347d2SRichard Henderson len = 32 - cpos; 36890b1347d2SRichard Henderson } 36900b1347d2SRichard Henderson 36910b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 36920b1347d2SRichard Henderson val = load_gpr(ctx, rr); 36930b1347d2SRichard Henderson if (rs == 0) { 3694eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 36950b1347d2SRichard Henderson } else { 3696eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 36970b1347d2SRichard Henderson } 36980b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 36990b1347d2SRichard Henderson 37000b1347d2SRichard Henderson /* Install the new nullification. */ 37010b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37020b1347d2SRichard Henderson if (c) { 37030b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37040b1347d2SRichard Henderson } 370531234768SRichard Henderson return nullify_end(ctx); 37060b1347d2SRichard Henderson } 37070b1347d2SRichard Henderson 370831234768SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, uint32_t insn, 37090b1347d2SRichard Henderson const DisasInsn *di) 37100b1347d2SRichard Henderson { 37110b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 37120b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 37130b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 37140b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 37150b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 37160b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 37170b1347d2SRichard Henderson unsigned len = 32 - clen; 3718eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 37190b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 37200b1347d2SRichard Henderson 37210b1347d2SRichard Henderson if (c) { 37220b1347d2SRichard Henderson nullify_over(ctx); 37230b1347d2SRichard Henderson } 37240b1347d2SRichard Henderson 37250b1347d2SRichard Henderson if (i) { 37260b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 37270b1347d2SRichard Henderson } else { 37280b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 37290b1347d2SRichard Henderson } 37300b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 37310b1347d2SRichard Henderson shift = tcg_temp_new(); 37320b1347d2SRichard Henderson tmp = tcg_temp_new(); 37330b1347d2SRichard Henderson 37340b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3735eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 37360b1347d2SRichard Henderson 3737eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3738eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 37390b1347d2SRichard Henderson if (rs) { 3740eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3741eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3742eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3743eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 37440b1347d2SRichard Henderson } else { 3745eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 37460b1347d2SRichard Henderson } 37470b1347d2SRichard Henderson tcg_temp_free(shift); 37480b1347d2SRichard Henderson tcg_temp_free(mask); 37490b1347d2SRichard Henderson tcg_temp_free(tmp); 37500b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 37510b1347d2SRichard Henderson 37520b1347d2SRichard Henderson /* Install the new nullification. */ 37530b1347d2SRichard Henderson cond_free(&ctx->null_cond); 37540b1347d2SRichard Henderson if (c) { 37550b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 37560b1347d2SRichard Henderson } 375731234768SRichard Henderson return nullify_end(ctx); 37580b1347d2SRichard Henderson } 37590b1347d2SRichard Henderson 37600b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 37610b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 37620b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 37630b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 37640b1347d2SRichard Henderson }; 37650b1347d2SRichard Henderson 376631234768SRichard Henderson static bool trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 376798cd9ca7SRichard Henderson { 376898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 376998cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3770eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 3771660eefe1SRichard Henderson TCGv_reg tmp; 377298cd9ca7SRichard Henderson 3773c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 377498cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 377598cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 377698cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 377798cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 377898cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 377998cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 378098cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 378198cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 378298cd9ca7SRichard Henderson if (b == 0) { 378331234768SRichard Henderson do_dbranch(ctx, disp, is_l ? 31 : 0, n); 378431234768SRichard Henderson return true; 378598cd9ca7SRichard Henderson } 3786c301f34eSRichard Henderson #else 3787c301f34eSRichard Henderson int sp = assemble_sr3(insn); 3788c301f34eSRichard Henderson nullify_over(ctx); 3789660eefe1SRichard Henderson #endif 3790660eefe1SRichard Henderson 3791660eefe1SRichard Henderson tmp = get_temp(ctx); 3792660eefe1SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 3793660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3794c301f34eSRichard Henderson 3795c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 379631234768SRichard Henderson do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 3797c301f34eSRichard Henderson #else 3798c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3799c301f34eSRichard Henderson 3800c301f34eSRichard Henderson load_spr(ctx, new_spc, sp); 3801c301f34eSRichard Henderson if (is_l) { 3802c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3803c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3804c301f34eSRichard Henderson } 3805c301f34eSRichard Henderson if (n && use_nullify_skip(ctx)) { 3806c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, tmp); 3807c301f34eSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 3808c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3809c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3810c301f34eSRichard Henderson } else { 3811c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3812c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3813c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3814c301f34eSRichard Henderson } 3815c301f34eSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, tmp); 3816c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 3817c301f34eSRichard Henderson nullify_set(ctx, n); 3818c301f34eSRichard Henderson } 3819c301f34eSRichard Henderson tcg_temp_free_i64(new_spc); 3820c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 382131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 382231234768SRichard Henderson return nullify_end(ctx); 3823c301f34eSRichard Henderson #endif 382431234768SRichard Henderson return true; 382598cd9ca7SRichard Henderson } 382698cd9ca7SRichard Henderson 382731234768SRichard Henderson static bool trans_bl(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 382898cd9ca7SRichard Henderson { 382998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 383098cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3831eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 383298cd9ca7SRichard Henderson 383331234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 383431234768SRichard Henderson return true; 383598cd9ca7SRichard Henderson } 383698cd9ca7SRichard Henderson 383731234768SRichard Henderson static bool trans_b_gate(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 383843e05652SRichard Henderson { 383943e05652SRichard Henderson unsigned n = extract32(insn, 1, 1); 384043e05652SRichard Henderson unsigned link = extract32(insn, 21, 5); 384143e05652SRichard Henderson target_sreg disp = assemble_17(insn); 384243e05652SRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 384343e05652SRichard Henderson 384443e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 384543e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 384643e05652SRichard Henderson * expensive to track. Real hardware will trap for 384743e05652SRichard Henderson * b gateway 384843e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 384943e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 385043e05652SRichard Henderson * diagnose the security hole 385143e05652SRichard Henderson * b gateway 385243e05652SRichard Henderson * b evil 385343e05652SRichard Henderson * in which instructions at evil would run with increased privs. 385443e05652SRichard Henderson */ 385543e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 385643e05652SRichard Henderson return gen_illegal(ctx); 385743e05652SRichard Henderson } 385843e05652SRichard Henderson 385943e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 386043e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 386143e05652SRichard Henderson CPUHPPAState *env = ctx->cs->env_ptr; 386243e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 386343e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 386443e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 386543e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 386643e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 386743e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 386843e05652SRichard Henderson if (type < 0) { 386931234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 387031234768SRichard Henderson return true; 387143e05652SRichard Henderson } 387243e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 387343e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 387443e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 387543e05652SRichard Henderson } 387643e05652SRichard Henderson } else { 387743e05652SRichard Henderson dest &= -4; /* priv = 0 */ 387843e05652SRichard Henderson } 387943e05652SRichard Henderson #endif 388043e05652SRichard Henderson 388131234768SRichard Henderson do_dbranch(ctx, dest, link, n); 388231234768SRichard Henderson return true; 388343e05652SRichard Henderson } 388443e05652SRichard Henderson 388531234768SRichard Henderson static bool trans_bl_long(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 388698cd9ca7SRichard Henderson { 388798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3888eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 388998cd9ca7SRichard Henderson 389031234768SRichard Henderson do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 389131234768SRichard Henderson return true; 389298cd9ca7SRichard Henderson } 389398cd9ca7SRichard Henderson 389431234768SRichard Henderson static bool trans_blr(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 389598cd9ca7SRichard Henderson { 389698cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 389798cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 389898cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3899eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 390098cd9ca7SRichard Henderson 3901eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3902eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3903660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 390431234768SRichard Henderson do_ibranch(ctx, tmp, link, n); 390531234768SRichard Henderson return true; 390698cd9ca7SRichard Henderson } 390798cd9ca7SRichard Henderson 390831234768SRichard Henderson static bool trans_bv(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 390998cd9ca7SRichard Henderson { 391098cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 391198cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 391298cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3913eaa3783bSRichard Henderson TCGv_reg dest; 391498cd9ca7SRichard Henderson 391598cd9ca7SRichard Henderson if (rx == 0) { 391698cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 391798cd9ca7SRichard Henderson } else { 391898cd9ca7SRichard Henderson dest = get_temp(ctx); 3919eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3920eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 392198cd9ca7SRichard Henderson } 3922660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 392331234768SRichard Henderson do_ibranch(ctx, dest, 0, n); 392431234768SRichard Henderson return true; 392598cd9ca7SRichard Henderson } 392698cd9ca7SRichard Henderson 392731234768SRichard Henderson static bool trans_bve(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 392898cd9ca7SRichard Henderson { 392998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 393098cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 393198cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 3932660eefe1SRichard Henderson TCGv_reg dest; 393398cd9ca7SRichard Henderson 3934c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 3935660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 393631234768SRichard Henderson do_ibranch(ctx, dest, link, n); 3937c301f34eSRichard Henderson #else 3938c301f34eSRichard Henderson nullify_over(ctx); 3939c301f34eSRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, rb)); 3940c301f34eSRichard Henderson 3941c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3942c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3943c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3944c301f34eSRichard Henderson } 3945c301f34eSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, -1, dest); 3946c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 3947c301f34eSRichard Henderson if (link) { 3948c301f34eSRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 3949c301f34eSRichard Henderson } 3950c301f34eSRichard Henderson nullify_set(ctx, n); 3951c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 395231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 395331234768SRichard Henderson return nullify_end(ctx); 3954c301f34eSRichard Henderson #endif 395531234768SRichard Henderson return true; 395698cd9ca7SRichard Henderson } 395798cd9ca7SRichard Henderson 395898cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 395998cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 396098cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 396198cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 396298cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 396398cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 396443e05652SRichard Henderson { 0xe8002000u, 0xfc00e000u, trans_b_gate }, 396598cd9ca7SRichard Henderson }; 396698cd9ca7SRichard Henderson 396731234768SRichard Henderson static bool trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3968ebe9383cSRichard Henderson const DisasInsn *di) 3969ebe9383cSRichard Henderson { 3970ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3971ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 397231234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 397331234768SRichard Henderson return true; 3974ebe9383cSRichard Henderson } 3975ebe9383cSRichard Henderson 397631234768SRichard Henderson static bool trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3977ebe9383cSRichard Henderson const DisasInsn *di) 3978ebe9383cSRichard Henderson { 3979ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3980ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 398131234768SRichard Henderson do_fop_wew(ctx, rt, ra, di->f.wew); 398231234768SRichard Henderson return true; 3983ebe9383cSRichard Henderson } 3984ebe9383cSRichard Henderson 398531234768SRichard Henderson static bool trans_fop_ded(DisasContext *ctx, uint32_t insn, 3986ebe9383cSRichard Henderson const DisasInsn *di) 3987ebe9383cSRichard Henderson { 3988ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3989ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 399031234768SRichard Henderson do_fop_ded(ctx, rt, ra, di->f.ded); 399131234768SRichard Henderson return true; 3992ebe9383cSRichard Henderson } 3993ebe9383cSRichard Henderson 399431234768SRichard Henderson static bool trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3995ebe9383cSRichard Henderson const DisasInsn *di) 3996ebe9383cSRichard Henderson { 3997ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3998ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 399931234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 400031234768SRichard Henderson return true; 4001ebe9383cSRichard Henderson } 4002ebe9383cSRichard Henderson 400331234768SRichard Henderson static bool trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 4004ebe9383cSRichard Henderson const DisasInsn *di) 4005ebe9383cSRichard Henderson { 4006ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4007ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 400831234768SRichard Henderson do_fop_wed(ctx, rt, ra, di->f.wed); 400931234768SRichard Henderson return true; 4010ebe9383cSRichard Henderson } 4011ebe9383cSRichard Henderson 401231234768SRichard Henderson static bool trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 4013ebe9383cSRichard Henderson const DisasInsn *di) 4014ebe9383cSRichard Henderson { 4015ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4016ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 401731234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 401831234768SRichard Henderson return true; 4019ebe9383cSRichard Henderson } 4020ebe9383cSRichard Henderson 402131234768SRichard Henderson static bool trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 4022ebe9383cSRichard Henderson const DisasInsn *di) 4023ebe9383cSRichard Henderson { 4024ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4025ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 402631234768SRichard Henderson do_fop_dew(ctx, rt, ra, di->f.dew); 402731234768SRichard Henderson return true; 4028ebe9383cSRichard Henderson } 4029ebe9383cSRichard Henderson 403031234768SRichard Henderson static bool trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 4031ebe9383cSRichard Henderson const DisasInsn *di) 4032ebe9383cSRichard Henderson { 4033ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4034ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4035ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 403631234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 403731234768SRichard Henderson return true; 4038ebe9383cSRichard Henderson } 4039ebe9383cSRichard Henderson 404031234768SRichard Henderson static bool trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 4041ebe9383cSRichard Henderson const DisasInsn *di) 4042ebe9383cSRichard Henderson { 4043ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4044ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4045ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 404631234768SRichard Henderson do_fop_weww(ctx, rt, ra, rb, di->f.weww); 404731234768SRichard Henderson return true; 4048ebe9383cSRichard Henderson } 4049ebe9383cSRichard Henderson 405031234768SRichard Henderson static bool trans_fop_dedd(DisasContext *ctx, uint32_t insn, 4051ebe9383cSRichard Henderson const DisasInsn *di) 4052ebe9383cSRichard Henderson { 4053ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4054ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4055ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 405631234768SRichard Henderson do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 405731234768SRichard Henderson return true; 4058ebe9383cSRichard Henderson } 4059ebe9383cSRichard Henderson 4060ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4061ebe9383cSRichard Henderson { 4062ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4063ebe9383cSRichard Henderson } 4064ebe9383cSRichard Henderson 4065ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4066ebe9383cSRichard Henderson { 4067ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4068ebe9383cSRichard Henderson } 4069ebe9383cSRichard Henderson 4070ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4071ebe9383cSRichard Henderson { 4072ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4073ebe9383cSRichard Henderson } 4074ebe9383cSRichard Henderson 4075ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4076ebe9383cSRichard Henderson { 4077ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4078ebe9383cSRichard Henderson } 4079ebe9383cSRichard Henderson 4080ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4081ebe9383cSRichard Henderson { 4082ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4083ebe9383cSRichard Henderson } 4084ebe9383cSRichard Henderson 4085ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4086ebe9383cSRichard Henderson { 4087ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4088ebe9383cSRichard Henderson } 4089ebe9383cSRichard Henderson 4090ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4091ebe9383cSRichard Henderson { 4092ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4093ebe9383cSRichard Henderson } 4094ebe9383cSRichard Henderson 4095ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4096ebe9383cSRichard Henderson { 4097ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4098ebe9383cSRichard Henderson } 4099ebe9383cSRichard Henderson 410031234768SRichard Henderson static void do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 4101ebe9383cSRichard Henderson unsigned y, unsigned c) 4102ebe9383cSRichard Henderson { 4103ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4104ebe9383cSRichard Henderson 4105ebe9383cSRichard Henderson nullify_over(ctx); 4106ebe9383cSRichard Henderson 4107ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 4108ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 4109ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4110ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4111ebe9383cSRichard Henderson 4112ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 4113ebe9383cSRichard Henderson 4114ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 4115ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 4116ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4117ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4118ebe9383cSRichard Henderson 411931234768SRichard Henderson nullify_end(ctx); 4120ebe9383cSRichard Henderson } 4121ebe9383cSRichard Henderson 412231234768SRichard Henderson static bool trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 4123ebe9383cSRichard Henderson const DisasInsn *di) 4124ebe9383cSRichard Henderson { 4125ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4126ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4127ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4128ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 412931234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 413031234768SRichard Henderson return true; 4131ebe9383cSRichard Henderson } 4132ebe9383cSRichard Henderson 413331234768SRichard Henderson static bool trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 4134ebe9383cSRichard Henderson const DisasInsn *di) 4135ebe9383cSRichard Henderson { 4136ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4137ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4138ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4139ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 414031234768SRichard Henderson do_fcmp_s(ctx, ra, rb, y, c); 414131234768SRichard Henderson return true; 4142ebe9383cSRichard Henderson } 4143ebe9383cSRichard Henderson 414431234768SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4145ebe9383cSRichard Henderson { 4146ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4147ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4148ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 4149ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 4150ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4151ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4152ebe9383cSRichard Henderson 4153ebe9383cSRichard Henderson nullify_over(ctx); 4154ebe9383cSRichard Henderson 4155ebe9383cSRichard Henderson ta = load_frd0(ra); 4156ebe9383cSRichard Henderson tb = load_frd0(rb); 4157ebe9383cSRichard Henderson ty = tcg_const_i32(y); 4158ebe9383cSRichard Henderson tc = tcg_const_i32(c); 4159ebe9383cSRichard Henderson 4160ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 4161ebe9383cSRichard Henderson 4162ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 4163ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 4164ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 4165ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 4166ebe9383cSRichard Henderson 416731234768SRichard Henderson return nullify_end(ctx); 4168ebe9383cSRichard Henderson } 4169ebe9383cSRichard Henderson 417031234768SRichard Henderson static bool trans_ftest_t(DisasContext *ctx, uint32_t insn, 4171ebe9383cSRichard Henderson const DisasInsn *di) 4172ebe9383cSRichard Henderson { 4173ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 4174ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 4175eaa3783bSRichard Henderson TCGv_reg t; 4176ebe9383cSRichard Henderson 4177ebe9383cSRichard Henderson nullify_over(ctx); 4178ebe9383cSRichard Henderson 4179ebe9383cSRichard Henderson t = tcg_temp_new(); 4180eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4181eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 4182ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4183ebe9383cSRichard Henderson tcg_temp_free(t); 4184ebe9383cSRichard Henderson 418531234768SRichard Henderson return nullify_end(ctx); 4186ebe9383cSRichard Henderson } 4187ebe9383cSRichard Henderson 418831234768SRichard Henderson static bool trans_ftest_q(DisasContext *ctx, uint32_t insn, 4189ebe9383cSRichard Henderson const DisasInsn *di) 4190ebe9383cSRichard Henderson { 4191ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 4192ebe9383cSRichard Henderson int mask; 4193ebe9383cSRichard Henderson bool inv = false; 4194eaa3783bSRichard Henderson TCGv_reg t; 4195ebe9383cSRichard Henderson 4196ebe9383cSRichard Henderson nullify_over(ctx); 4197ebe9383cSRichard Henderson 4198ebe9383cSRichard Henderson t = tcg_temp_new(); 4199eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 4200ebe9383cSRichard Henderson 4201ebe9383cSRichard Henderson switch (c) { 4202ebe9383cSRichard Henderson case 0: /* simple */ 4203eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 4204ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 4205ebe9383cSRichard Henderson goto done; 4206ebe9383cSRichard Henderson case 2: /* rej */ 4207ebe9383cSRichard Henderson inv = true; 4208ebe9383cSRichard Henderson /* fallthru */ 4209ebe9383cSRichard Henderson case 1: /* acc */ 4210ebe9383cSRichard Henderson mask = 0x43ff800; 4211ebe9383cSRichard Henderson break; 4212ebe9383cSRichard Henderson case 6: /* rej8 */ 4213ebe9383cSRichard Henderson inv = true; 4214ebe9383cSRichard Henderson /* fallthru */ 4215ebe9383cSRichard Henderson case 5: /* acc8 */ 4216ebe9383cSRichard Henderson mask = 0x43f8000; 4217ebe9383cSRichard Henderson break; 4218ebe9383cSRichard Henderson case 9: /* acc6 */ 4219ebe9383cSRichard Henderson mask = 0x43e0000; 4220ebe9383cSRichard Henderson break; 4221ebe9383cSRichard Henderson case 13: /* acc4 */ 4222ebe9383cSRichard Henderson mask = 0x4380000; 4223ebe9383cSRichard Henderson break; 4224ebe9383cSRichard Henderson case 17: /* acc2 */ 4225ebe9383cSRichard Henderson mask = 0x4200000; 4226ebe9383cSRichard Henderson break; 4227ebe9383cSRichard Henderson default: 4228ebe9383cSRichard Henderson return gen_illegal(ctx); 4229ebe9383cSRichard Henderson } 4230ebe9383cSRichard Henderson if (inv) { 4231eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 4232eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4233ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4234ebe9383cSRichard Henderson } else { 4235eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4236ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4237ebe9383cSRichard Henderson } 4238ebe9383cSRichard Henderson done: 423931234768SRichard Henderson return nullify_end(ctx); 4240ebe9383cSRichard Henderson } 4241ebe9383cSRichard Henderson 424231234768SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, uint32_t insn, const DisasInsn *di) 4243ebe9383cSRichard Henderson { 4244ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4245ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 4246ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 4247ebe9383cSRichard Henderson TCGv_i64 a, b; 4248ebe9383cSRichard Henderson 4249ebe9383cSRichard Henderson nullify_over(ctx); 4250ebe9383cSRichard Henderson 4251ebe9383cSRichard Henderson a = load_frw0_i64(ra); 4252ebe9383cSRichard Henderson b = load_frw0_i64(rb); 4253ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 4254ebe9383cSRichard Henderson save_frd(rt, a); 4255ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4256ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4257ebe9383cSRichard Henderson 425831234768SRichard Henderson return nullify_end(ctx); 4259ebe9383cSRichard Henderson } 4260ebe9383cSRichard Henderson 4261eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 4262eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 4263ebe9383cSRichard Henderson 4264eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 4265eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 4266eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 4267eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 4268ebe9383cSRichard Henderson 4269ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 4270ebe9383cSRichard Henderson /* floating point class zero */ 4271ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 4272ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 4273ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 4274ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 4275ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 4276ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 4277ebe9383cSRichard Henderson 4278ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4279ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4280ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4281ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4282ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4283ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4284ebe9383cSRichard Henderson 4285ebe9383cSRichard Henderson /* floating point class three */ 4286ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 4287ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 4288ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 4289ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 4290ebe9383cSRichard Henderson 4291ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4292ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4293ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4294ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4295ebe9383cSRichard Henderson 4296ebe9383cSRichard Henderson /* floating point class one */ 4297ebe9383cSRichard Henderson /* float/float */ 4298ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 4299ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 4300ebe9383cSRichard Henderson /* int/float */ 4301ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 4302ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 4303ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 4304ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4305ebe9383cSRichard Henderson /* float/int */ 4306ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 4307ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 4308ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 4309ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4310ebe9383cSRichard Henderson /* float/int truncate */ 4311ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 4312ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 4313ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4314ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4315ebe9383cSRichard Henderson /* uint/float */ 4316ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 4317ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 4318ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 4319ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4320ebe9383cSRichard Henderson /* float/uint */ 4321ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 4322ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 4323ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 4324ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4325ebe9383cSRichard Henderson /* float/uint truncate */ 4326ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4327ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4328ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4329ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4330ebe9383cSRichard Henderson 4331ebe9383cSRichard Henderson /* floating point class two */ 4332ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 4333ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 4334ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 4335ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 4336ebe9383cSRichard Henderson 4337ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 4338ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 4339ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 4340ebe9383cSRichard Henderson }; 4341ebe9383cSRichard Henderson 4342ebe9383cSRichard Henderson #undef FOP_WEW 4343ebe9383cSRichard Henderson #undef FOP_DEW 4344ebe9383cSRichard Henderson #undef FOP_WED 4345ebe9383cSRichard Henderson #undef FOP_WEWW 4346eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 4347eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 4348eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 4349eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 4350ebe9383cSRichard Henderson 4351ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 4352ebe9383cSRichard Henderson /* floating point class zero */ 4353ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 4354ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 4355ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 4356ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 4357ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 4358ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 4359ebe9383cSRichard Henderson 4360ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 4361ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 4362ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 4363ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 4364ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 4365ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 4366ebe9383cSRichard Henderson 4367ebe9383cSRichard Henderson /* floating point class three */ 4368ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 4369ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 4370ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 4371ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 4372ebe9383cSRichard Henderson 4373ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 4374ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 4375ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 4376ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 4377ebe9383cSRichard Henderson 4378ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 4379ebe9383cSRichard Henderson 4380ebe9383cSRichard Henderson /* floating point class one */ 4381ebe9383cSRichard Henderson /* float/float */ 4382ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 4383fe0a69ccSRichard Henderson { 0x38002200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_d }, 4384ebe9383cSRichard Henderson /* int/float */ 4385fe0a69ccSRichard Henderson { 0x38008200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_w_s }, 4386ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 4387ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 4388ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 4389ebe9383cSRichard Henderson /* float/int */ 4390fe0a69ccSRichard Henderson { 0x38010200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_w }, 4391ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 4392ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 4393ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 4394ebe9383cSRichard Henderson /* float/int truncate */ 4395fe0a69ccSRichard Henderson { 0x38018200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_w }, 4396ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 4397ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 4398ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 4399ebe9383cSRichard Henderson /* uint/float */ 4400fe0a69ccSRichard Henderson { 0x38028200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_uw_s }, 4401ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 4402ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 4403ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 4404ebe9383cSRichard Henderson /* float/uint */ 4405fe0a69ccSRichard Henderson { 0x38030200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_s_uw }, 4406ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 4407ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 4408ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 4409ebe9383cSRichard Henderson /* float/uint truncate */ 4410fe0a69ccSRichard Henderson { 0x38038200, 0xfc1ffe20, FOP_WEW = gen_helper_fcnv_t_s_uw }, 4411ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 4412ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 4413ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 4414ebe9383cSRichard Henderson 4415ebe9383cSRichard Henderson /* floating point class two */ 4416ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 4417ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 4418ebe9383cSRichard Henderson }; 4419ebe9383cSRichard Henderson 4420ebe9383cSRichard Henderson #undef FOP_WEW 4421ebe9383cSRichard Henderson #undef FOP_DEW 4422ebe9383cSRichard Henderson #undef FOP_WED 4423ebe9383cSRichard Henderson #undef FOP_WEWW 4424ebe9383cSRichard Henderson #undef FOP_DED 4425ebe9383cSRichard Henderson #undef FOP_DEDD 4426ebe9383cSRichard Henderson 4427ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4428ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4429ebe9383cSRichard Henderson { 4430ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4431ebe9383cSRichard Henderson } 4432ebe9383cSRichard Henderson 443331234768SRichard Henderson static bool trans_fmpyadd(DisasContext *ctx, uint32_t insn, bool is_sub) 4434ebe9383cSRichard Henderson { 4435ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 4436ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 4437ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 4438ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 4439ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4440ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4441ebe9383cSRichard Henderson 4442ebe9383cSRichard Henderson nullify_over(ctx); 4443ebe9383cSRichard Henderson 4444ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 4445ebe9383cSRichard Henderson if outputs overlap inputs. */ 4446ebe9383cSRichard Henderson if (f == 0) { 4447ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 4448ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 4449ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 4450ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 4451ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 4452ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4453ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4454ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4455ebe9383cSRichard Henderson } else { 4456ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 4457ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 4458ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4459ebe9383cSRichard Henderson } 4460ebe9383cSRichard Henderson 446131234768SRichard Henderson return nullify_end(ctx); 4462ebe9383cSRichard Henderson } 4463ebe9383cSRichard Henderson 446431234768SRichard Henderson static bool trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 4465ebe9383cSRichard Henderson const DisasInsn *di) 4466ebe9383cSRichard Henderson { 4467ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 4468ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4469ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 4470ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 4471ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4472ebe9383cSRichard Henderson TCGv_i32 a, b, c; 4473ebe9383cSRichard Henderson 4474ebe9383cSRichard Henderson nullify_over(ctx); 4475ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 4476ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 4477ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 4478ebe9383cSRichard Henderson 4479ebe9383cSRichard Henderson if (neg) { 4480ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 4481ebe9383cSRichard Henderson } else { 4482ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 4483ebe9383cSRichard Henderson } 4484ebe9383cSRichard Henderson 4485ebe9383cSRichard Henderson tcg_temp_free_i32(b); 4486ebe9383cSRichard Henderson tcg_temp_free_i32(c); 4487ebe9383cSRichard Henderson save_frw_i32(rt, a); 4488ebe9383cSRichard Henderson tcg_temp_free_i32(a); 448931234768SRichard Henderson return nullify_end(ctx); 4490ebe9383cSRichard Henderson } 4491ebe9383cSRichard Henderson 449231234768SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 4493ebe9383cSRichard Henderson const DisasInsn *di) 4494ebe9383cSRichard Henderson { 4495ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 4496ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 4497ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 4498ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 4499ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 4500ebe9383cSRichard Henderson TCGv_i64 a, b, c; 4501ebe9383cSRichard Henderson 4502ebe9383cSRichard Henderson nullify_over(ctx); 4503ebe9383cSRichard Henderson a = load_frd0(rm1); 4504ebe9383cSRichard Henderson b = load_frd0(rm2); 4505ebe9383cSRichard Henderson c = load_frd0(ra3); 4506ebe9383cSRichard Henderson 4507ebe9383cSRichard Henderson if (neg) { 4508ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 4509ebe9383cSRichard Henderson } else { 4510ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 4511ebe9383cSRichard Henderson } 4512ebe9383cSRichard Henderson 4513ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4514ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4515ebe9383cSRichard Henderson save_frd(rt, a); 4516ebe9383cSRichard Henderson tcg_temp_free_i64(a); 451731234768SRichard Henderson return nullify_end(ctx); 4518ebe9383cSRichard Henderson } 4519ebe9383cSRichard Henderson 4520ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4521ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4522ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4523ebe9383cSRichard Henderson }; 4524ebe9383cSRichard Henderson 452531234768SRichard Henderson static void translate_table_int(DisasContext *ctx, uint32_t insn, 452661766fe9SRichard Henderson const DisasInsn table[], size_t n) 452761766fe9SRichard Henderson { 452861766fe9SRichard Henderson size_t i; 452961766fe9SRichard Henderson for (i = 0; i < n; ++i) { 453061766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 453131234768SRichard Henderson table[i].trans(ctx, insn, &table[i]); 453231234768SRichard Henderson return; 453361766fe9SRichard Henderson } 453461766fe9SRichard Henderson } 4535b36942a6SRichard Henderson qemu_log_mask(LOG_UNIMP, "UNIMP insn %08x @ " TARGET_FMT_lx "\n", 4536b36942a6SRichard Henderson insn, ctx->base.pc_next); 453731234768SRichard Henderson gen_illegal(ctx); 453861766fe9SRichard Henderson } 453961766fe9SRichard Henderson 454061766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 454161766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 454261766fe9SRichard Henderson 454331234768SRichard Henderson static void translate_one(DisasContext *ctx, uint32_t insn) 454461766fe9SRichard Henderson { 4545*40f9f908SRichard Henderson uint32_t opc; 454661766fe9SRichard Henderson 4547*40f9f908SRichard Henderson /* Transition to the auto-generated decoder. */ 4548*40f9f908SRichard Henderson if (decode(ctx, insn)) { 4549*40f9f908SRichard Henderson return; 4550*40f9f908SRichard Henderson } 4551*40f9f908SRichard Henderson 4552*40f9f908SRichard Henderson opc = extract32(insn, 26, 6); 455361766fe9SRichard Henderson switch (opc) { 455498a9cb79SRichard Henderson case 0x00: /* system op */ 455531234768SRichard Henderson translate_table(ctx, insn, table_system); 455631234768SRichard Henderson return; 455798a9cb79SRichard Henderson case 0x01: 455831234768SRichard Henderson translate_table(ctx, insn, table_mem_mgmt); 455931234768SRichard Henderson return; 4560b2167459SRichard Henderson case 0x02: 456131234768SRichard Henderson translate_table(ctx, insn, table_arith_log); 456231234768SRichard Henderson return; 456396d6407fSRichard Henderson case 0x03: 456431234768SRichard Henderson translate_table(ctx, insn, table_index_mem); 456531234768SRichard Henderson return; 4566ebe9383cSRichard Henderson case 0x06: 456731234768SRichard Henderson trans_fmpyadd(ctx, insn, false); 456831234768SRichard Henderson return; 4569b2167459SRichard Henderson case 0x08: 457031234768SRichard Henderson trans_ldil(ctx, insn); 457131234768SRichard Henderson return; 457296d6407fSRichard Henderson case 0x09: 457331234768SRichard Henderson trans_copr_w(ctx, insn); 457431234768SRichard Henderson return; 4575b2167459SRichard Henderson case 0x0A: 457631234768SRichard Henderson trans_addil(ctx, insn); 457731234768SRichard Henderson return; 457896d6407fSRichard Henderson case 0x0B: 457931234768SRichard Henderson trans_copr_dw(ctx, insn); 458031234768SRichard Henderson return; 4581ebe9383cSRichard Henderson case 0x0C: 458231234768SRichard Henderson translate_table(ctx, insn, table_float_0c); 458331234768SRichard Henderson return; 4584b2167459SRichard Henderson case 0x0D: 458531234768SRichard Henderson trans_ldo(ctx, insn); 458631234768SRichard Henderson return; 4587ebe9383cSRichard Henderson case 0x0E: 458831234768SRichard Henderson translate_table(ctx, insn, table_float_0e); 458931234768SRichard Henderson return; 459096d6407fSRichard Henderson 459196d6407fSRichard Henderson case 0x10: 459231234768SRichard Henderson trans_load(ctx, insn, false, MO_UB); 459331234768SRichard Henderson return; 459496d6407fSRichard Henderson case 0x11: 459531234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUW); 459631234768SRichard Henderson return; 459796d6407fSRichard Henderson case 0x12: 459831234768SRichard Henderson trans_load(ctx, insn, false, MO_TEUL); 459931234768SRichard Henderson return; 460096d6407fSRichard Henderson case 0x13: 460131234768SRichard Henderson trans_load(ctx, insn, true, MO_TEUL); 460231234768SRichard Henderson return; 460396d6407fSRichard Henderson case 0x16: 460431234768SRichard Henderson trans_fload_mod(ctx, insn); 460531234768SRichard Henderson return; 460696d6407fSRichard Henderson case 0x17: 460731234768SRichard Henderson trans_load_w(ctx, insn); 460831234768SRichard Henderson return; 460996d6407fSRichard Henderson case 0x18: 461031234768SRichard Henderson trans_store(ctx, insn, false, MO_UB); 461131234768SRichard Henderson return; 461296d6407fSRichard Henderson case 0x19: 461331234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUW); 461431234768SRichard Henderson return; 461596d6407fSRichard Henderson case 0x1A: 461631234768SRichard Henderson trans_store(ctx, insn, false, MO_TEUL); 461731234768SRichard Henderson return; 461896d6407fSRichard Henderson case 0x1B: 461931234768SRichard Henderson trans_store(ctx, insn, true, MO_TEUL); 462031234768SRichard Henderson return; 462196d6407fSRichard Henderson case 0x1E: 462231234768SRichard Henderson trans_fstore_mod(ctx, insn); 462331234768SRichard Henderson return; 462496d6407fSRichard Henderson case 0x1F: 462531234768SRichard Henderson trans_store_w(ctx, insn); 462631234768SRichard Henderson return; 462796d6407fSRichard Henderson 462898cd9ca7SRichard Henderson case 0x20: 462931234768SRichard Henderson trans_cmpb(ctx, insn, true, false, false); 463031234768SRichard Henderson return; 463198cd9ca7SRichard Henderson case 0x21: 463231234768SRichard Henderson trans_cmpb(ctx, insn, true, true, false); 463331234768SRichard Henderson return; 463498cd9ca7SRichard Henderson case 0x22: 463531234768SRichard Henderson trans_cmpb(ctx, insn, false, false, false); 463631234768SRichard Henderson return; 463798cd9ca7SRichard Henderson case 0x23: 463831234768SRichard Henderson trans_cmpb(ctx, insn, false, true, false); 463931234768SRichard Henderson return; 4640b2167459SRichard Henderson case 0x24: 464131234768SRichard Henderson trans_cmpiclr(ctx, insn); 464231234768SRichard Henderson return; 4643b2167459SRichard Henderson case 0x25: 464431234768SRichard Henderson trans_subi(ctx, insn); 464531234768SRichard Henderson return; 4646ebe9383cSRichard Henderson case 0x26: 464731234768SRichard Henderson trans_fmpyadd(ctx, insn, true); 464831234768SRichard Henderson return; 464998cd9ca7SRichard Henderson case 0x27: 465031234768SRichard Henderson trans_cmpb(ctx, insn, true, false, true); 465131234768SRichard Henderson return; 465298cd9ca7SRichard Henderson case 0x28: 465331234768SRichard Henderson trans_addb(ctx, insn, true, false); 465431234768SRichard Henderson return; 465598cd9ca7SRichard Henderson case 0x29: 465631234768SRichard Henderson trans_addb(ctx, insn, true, true); 465731234768SRichard Henderson return; 465898cd9ca7SRichard Henderson case 0x2A: 465931234768SRichard Henderson trans_addb(ctx, insn, false, false); 466031234768SRichard Henderson return; 466198cd9ca7SRichard Henderson case 0x2B: 466231234768SRichard Henderson trans_addb(ctx, insn, false, true); 466331234768SRichard Henderson return; 4664b2167459SRichard Henderson case 0x2C: 4665b2167459SRichard Henderson case 0x2D: 466631234768SRichard Henderson trans_addi(ctx, insn); 466731234768SRichard Henderson return; 4668ebe9383cSRichard Henderson case 0x2E: 466931234768SRichard Henderson translate_table(ctx, insn, table_fp_fused); 467031234768SRichard Henderson return; 467198cd9ca7SRichard Henderson case 0x2F: 467231234768SRichard Henderson trans_cmpb(ctx, insn, false, false, true); 467331234768SRichard Henderson return; 467496d6407fSRichard Henderson 467598cd9ca7SRichard Henderson case 0x30: 467698cd9ca7SRichard Henderson case 0x31: 467731234768SRichard Henderson trans_bb(ctx, insn); 467831234768SRichard Henderson return; 467998cd9ca7SRichard Henderson case 0x32: 468031234768SRichard Henderson trans_movb(ctx, insn, false); 468131234768SRichard Henderson return; 468298cd9ca7SRichard Henderson case 0x33: 468331234768SRichard Henderson trans_movb(ctx, insn, true); 468431234768SRichard Henderson return; 46850b1347d2SRichard Henderson case 0x34: 468631234768SRichard Henderson translate_table(ctx, insn, table_sh_ex); 468731234768SRichard Henderson return; 46880b1347d2SRichard Henderson case 0x35: 468931234768SRichard Henderson translate_table(ctx, insn, table_depw); 469031234768SRichard Henderson return; 469198cd9ca7SRichard Henderson case 0x38: 469231234768SRichard Henderson trans_be(ctx, insn, false); 469331234768SRichard Henderson return; 469498cd9ca7SRichard Henderson case 0x39: 469531234768SRichard Henderson trans_be(ctx, insn, true); 469631234768SRichard Henderson return; 469798cd9ca7SRichard Henderson case 0x3A: 469831234768SRichard Henderson translate_table(ctx, insn, table_branch); 469931234768SRichard Henderson return; 470096d6407fSRichard Henderson 470196d6407fSRichard Henderson case 0x04: /* spopn */ 470296d6407fSRichard Henderson case 0x05: /* diag */ 470396d6407fSRichard Henderson case 0x0F: /* product specific */ 470496d6407fSRichard Henderson break; 470596d6407fSRichard Henderson 470696d6407fSRichard Henderson case 0x07: /* unassigned */ 470796d6407fSRichard Henderson case 0x15: /* unassigned */ 470896d6407fSRichard Henderson case 0x1D: /* unassigned */ 470996d6407fSRichard Henderson case 0x37: /* unassigned */ 47106210db05SHelge Deller break; 47116210db05SHelge Deller case 0x3F: 47126210db05SHelge Deller #ifndef CONFIG_USER_ONLY 47136210db05SHelge Deller /* Unassigned, but use as system-halt. */ 47146210db05SHelge Deller if (insn == 0xfffdead0) { 471531234768SRichard Henderson gen_hlt(ctx, 0); /* halt system */ 471631234768SRichard Henderson return; 47176210db05SHelge Deller } 47186210db05SHelge Deller if (insn == 0xfffdead1) { 471931234768SRichard Henderson gen_hlt(ctx, 1); /* reset system */ 472031234768SRichard Henderson return; 47216210db05SHelge Deller } 47226210db05SHelge Deller #endif 47236210db05SHelge Deller break; 472461766fe9SRichard Henderson default: 472561766fe9SRichard Henderson break; 472661766fe9SRichard Henderson } 472731234768SRichard Henderson gen_illegal(ctx); 472861766fe9SRichard Henderson } 472961766fe9SRichard Henderson 4730b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 473161766fe9SRichard Henderson { 473251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4733f764718dSRichard Henderson int bound; 473461766fe9SRichard Henderson 473551b061fbSRichard Henderson ctx->cs = cs; 4736494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 47373d68ee7bSRichard Henderson 47383d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 47393d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 47403d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4741ebd0e151SRichard Henderson ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; 4742ebd0e151SRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; 4743c301f34eSRichard Henderson #else 4744494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4745494737b7SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); 47463d68ee7bSRichard Henderson 4747c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4748c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4749c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4750c301f34eSRichard Henderson int32_t diff = cs_base; 4751c301f34eSRichard Henderson 4752c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4753c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4754c301f34eSRichard Henderson #endif 475551b061fbSRichard Henderson ctx->iaoq_n = -1; 4756f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 475761766fe9SRichard Henderson 47583d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 47593d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4760b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 47613d68ee7bSRichard Henderson 476286f8d05fSRichard Henderson ctx->ntempr = 0; 476386f8d05fSRichard Henderson ctx->ntempl = 0; 476486f8d05fSRichard Henderson memset(ctx->tempr, 0, sizeof(ctx->tempr)); 476586f8d05fSRichard Henderson memset(ctx->templ, 0, sizeof(ctx->templ)); 476661766fe9SRichard Henderson } 476761766fe9SRichard Henderson 476851b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 476951b061fbSRichard Henderson { 477051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 477161766fe9SRichard Henderson 47723d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 477351b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 477451b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4775494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 477651b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 477751b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4778129e9cc3SRichard Henderson } 477951b061fbSRichard Henderson ctx->null_lab = NULL; 478061766fe9SRichard Henderson } 478161766fe9SRichard Henderson 478251b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 478351b061fbSRichard Henderson { 478451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 478551b061fbSRichard Henderson 478651b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 478751b061fbSRichard Henderson } 478851b061fbSRichard Henderson 478951b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 479051b061fbSRichard Henderson const CPUBreakpoint *bp) 479151b061fbSRichard Henderson { 479251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 479351b061fbSRichard Henderson 479431234768SRichard Henderson gen_excp(ctx, EXCP_DEBUG); 4795c301f34eSRichard Henderson ctx->base.pc_next += 4; 479651b061fbSRichard Henderson return true; 479751b061fbSRichard Henderson } 479851b061fbSRichard Henderson 479951b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 480051b061fbSRichard Henderson { 480151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 480251b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 480351b061fbSRichard Henderson DisasJumpType ret; 480451b061fbSRichard Henderson int i, n; 480551b061fbSRichard Henderson 480651b061fbSRichard Henderson /* Execute one insn. */ 4807ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4808c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 480931234768SRichard Henderson do_page_zero(ctx); 481031234768SRichard Henderson ret = ctx->base.is_jmp; 4811869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4812ba1d0b44SRichard Henderson } else 4813ba1d0b44SRichard Henderson #endif 4814ba1d0b44SRichard Henderson { 481561766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 481661766fe9SRichard Henderson the page permissions for execute. */ 4817c301f34eSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); 481861766fe9SRichard Henderson 481961766fe9SRichard Henderson /* Set up the IA queue for the next insn. 482061766fe9SRichard Henderson This will be overwritten by a branch. */ 482151b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 482251b061fbSRichard Henderson ctx->iaoq_n = -1; 482351b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4824eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 482561766fe9SRichard Henderson } else { 482651b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4827f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 482861766fe9SRichard Henderson } 482961766fe9SRichard Henderson 483051b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 483151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4832869051eaSRichard Henderson ret = DISAS_NEXT; 4833129e9cc3SRichard Henderson } else { 48341a19da0dSRichard Henderson ctx->insn = insn; 483531234768SRichard Henderson translate_one(ctx, insn); 483631234768SRichard Henderson ret = ctx->base.is_jmp; 483751b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4838129e9cc3SRichard Henderson } 483961766fe9SRichard Henderson } 484061766fe9SRichard Henderson 484151b061fbSRichard Henderson /* Free any temporaries allocated. */ 484286f8d05fSRichard Henderson for (i = 0, n = ctx->ntempr; i < n; ++i) { 484386f8d05fSRichard Henderson tcg_temp_free(ctx->tempr[i]); 484486f8d05fSRichard Henderson ctx->tempr[i] = NULL; 484561766fe9SRichard Henderson } 484686f8d05fSRichard Henderson for (i = 0, n = ctx->ntempl; i < n; ++i) { 484786f8d05fSRichard Henderson tcg_temp_free_tl(ctx->templ[i]); 484886f8d05fSRichard Henderson ctx->templ[i] = NULL; 484986f8d05fSRichard Henderson } 485086f8d05fSRichard Henderson ctx->ntempr = 0; 485186f8d05fSRichard Henderson ctx->ntempl = 0; 485261766fe9SRichard Henderson 48533d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 48543d68ee7bSRichard Henderson a priority change within the instruction queue. */ 485551b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4856c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4857c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4858c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4859c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 486051b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 486151b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 486231234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4863129e9cc3SRichard Henderson } else { 486431234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 486561766fe9SRichard Henderson } 4866129e9cc3SRichard Henderson } 486751b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 486851b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4869c301f34eSRichard Henderson ctx->base.pc_next += 4; 487061766fe9SRichard Henderson 4871869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 487251b061fbSRichard Henderson return; 487361766fe9SRichard Henderson } 487451b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4875eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 487651b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4877c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4878c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4879c301f34eSRichard Henderson #endif 488051b061fbSRichard Henderson nullify_save(ctx); 488151b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 488251b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4883eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 488461766fe9SRichard Henderson } 488561766fe9SRichard Henderson } 488661766fe9SRichard Henderson 488751b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 488851b061fbSRichard Henderson { 488951b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4890e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 489151b061fbSRichard Henderson 4892e1b5a5edSRichard Henderson switch (is_jmp) { 4893869051eaSRichard Henderson case DISAS_NORETURN: 489461766fe9SRichard Henderson break; 489551b061fbSRichard Henderson case DISAS_TOO_MANY: 4896869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4897e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 489851b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 489951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 490051b061fbSRichard Henderson nullify_save(ctx); 490161766fe9SRichard Henderson /* FALLTHRU */ 4902869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 490351b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 490461766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4905e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 490607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 490761766fe9SRichard Henderson } else { 49087f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 490961766fe9SRichard Henderson } 491061766fe9SRichard Henderson break; 491161766fe9SRichard Henderson default: 491251b061fbSRichard Henderson g_assert_not_reached(); 491361766fe9SRichard Henderson } 491451b061fbSRichard Henderson } 491561766fe9SRichard Henderson 491651b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 491751b061fbSRichard Henderson { 4918c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 491961766fe9SRichard Henderson 4920ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4921ba1d0b44SRichard Henderson switch (pc) { 49227ad439dfSRichard Henderson case 0x00: 492351b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4924ba1d0b44SRichard Henderson return; 49257ad439dfSRichard Henderson case 0xb0: 492651b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4927ba1d0b44SRichard Henderson return; 49287ad439dfSRichard Henderson case 0xe0: 492951b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4930ba1d0b44SRichard Henderson return; 49317ad439dfSRichard Henderson case 0x100: 493251b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4933ba1d0b44SRichard Henderson return; 49347ad439dfSRichard Henderson } 4935ba1d0b44SRichard Henderson #endif 4936ba1d0b44SRichard Henderson 4937ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4938eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 493961766fe9SRichard Henderson } 494051b061fbSRichard Henderson 494151b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 494251b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 494351b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 494451b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 494551b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 494651b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 494751b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 494851b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 494951b061fbSRichard Henderson }; 495051b061fbSRichard Henderson 495151b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 495251b061fbSRichard Henderson 495351b061fbSRichard Henderson { 495451b061fbSRichard Henderson DisasContext ctx; 495551b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 495661766fe9SRichard Henderson } 495761766fe9SRichard Henderson 495861766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 495961766fe9SRichard Henderson target_ulong *data) 496061766fe9SRichard Henderson { 496161766fe9SRichard Henderson env->iaoq_f = data[0]; 496286f8d05fSRichard Henderson if (data[1] != (target_ureg)-1) { 496361766fe9SRichard Henderson env->iaoq_b = data[1]; 496461766fe9SRichard Henderson } 496561766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 496661766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 496761766fe9SRichard Henderson that the instruction was not nullified. */ 496861766fe9SRichard Henderson env->psw_n = 0; 496961766fe9SRichard Henderson } 4970