161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 26dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 270843563fSRichard Henderson #include "tcg/tcg-op-gvec.h" 2861766fe9SRichard Henderson #include "exec/helper-proto.h" 2961766fe9SRichard Henderson #include "exec/helper-gen.h" 30869051eaSRichard Henderson #include "exec/translator.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33d53106c9SRichard Henderson #define HELPER_H "helper.h" 34d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 35d53106c9SRichard Henderson #undef HELPER_H 36d53106c9SRichard Henderson 37aac0f603SRichard Henderson /* Choose to use explicit sizes within this file. */ 38aac0f603SRichard Henderson #undef tcg_temp_new 39d53106c9SRichard Henderson 4061766fe9SRichard Henderson typedef struct DisasCond { 4161766fe9SRichard Henderson TCGCond c; 426fd0c7bcSRichard Henderson TCGv_i64 a0, a1; 4361766fe9SRichard Henderson } DisasCond; 4461766fe9SRichard Henderson 45bc921866SRichard Henderson typedef struct DisasIAQE { 46bc921866SRichard Henderson /* IASQ; may be null for no change from TB. */ 47bc921866SRichard Henderson TCGv_i64 space; 480d89cb7cSRichard Henderson /* IAOQ base; may be null for relative address. */ 49bc921866SRichard Henderson TCGv_i64 base; 500d89cb7cSRichard Henderson /* IAOQ addend; if base is null, relative to ctx->iaoq_first. */ 51bc921866SRichard Henderson int64_t disp; 52bc921866SRichard Henderson } DisasIAQE; 53bc921866SRichard Henderson 5480603007SRichard Henderson typedef struct DisasDelayException { 5580603007SRichard Henderson struct DisasDelayException *next; 5680603007SRichard Henderson TCGLabel *lab; 5780603007SRichard Henderson uint32_t insn; 5880603007SRichard Henderson bool set_iir; 5980603007SRichard Henderson int8_t set_n; 6080603007SRichard Henderson uint8_t excp; 6180603007SRichard Henderson /* Saved state at parent insn. */ 6280603007SRichard Henderson DisasIAQE iaq_f, iaq_b; 6380603007SRichard Henderson } DisasDelayException; 6480603007SRichard Henderson 6561766fe9SRichard Henderson typedef struct DisasContext { 66d01a3625SRichard Henderson DisasContextBase base; 6761766fe9SRichard Henderson CPUState *cs; 6861766fe9SRichard Henderson 69bc921866SRichard Henderson /* IAQ_Front, IAQ_Back. */ 70bc921866SRichard Henderson DisasIAQE iaq_f, iaq_b; 71bc921866SRichard Henderson /* IAQ_Next, for jumps, otherwise null for simple advance. */ 72bc921866SRichard Henderson DisasIAQE iaq_j, *iaq_n; 7361766fe9SRichard Henderson 740d89cb7cSRichard Henderson /* IAOQ_Front at entry to TB. */ 750d89cb7cSRichard Henderson uint64_t iaoq_first; 760d89cb7cSRichard Henderson 7761766fe9SRichard Henderson DisasCond null_cond; 7861766fe9SRichard Henderson TCGLabel *null_lab; 7961766fe9SRichard Henderson 8080603007SRichard Henderson DisasDelayException *delay_excp_list; 81a4db4a78SRichard Henderson TCGv_i64 zero; 82a4db4a78SRichard Henderson 831a19da0dSRichard Henderson uint32_t insn; 84494737b7SRichard Henderson uint32_t tb_flags; 853d68ee7bSRichard Henderson int mmu_idx; 863d68ee7bSRichard Henderson int privilege; 8761766fe9SRichard Henderson bool psw_n_nonzero; 88bd6243a3SRichard Henderson bool is_pa20; 8924638bd1SRichard Henderson bool insn_start_updated; 90217d1a5eSRichard Henderson 91217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 92217d1a5eSRichard Henderson MemOp unalign; 93217d1a5eSRichard Henderson #endif 9461766fe9SRichard Henderson } DisasContext; 9561766fe9SRichard Henderson 96217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 97217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 9817fe594cSRichard Henderson #define MMU_DISABLED(C) false 99217d1a5eSRichard Henderson #else 1002d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 10117fe594cSRichard Henderson #define MMU_DISABLED(C) MMU_IDX_MMU_DISABLED((C)->mmu_idx) 102217d1a5eSRichard Henderson #endif 103217d1a5eSRichard Henderson 104e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 105451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 106e36f27efSRichard Henderson { 107881d1073SHelge Deller /* Keep unimplemented bits disabled -- see cpu_hppa_put_psw. */ 108881d1073SHelge Deller if (ctx->is_pa20) { 109e36f27efSRichard Henderson if (val & PSW_SM_W) { 110881d1073SHelge Deller val |= PSW_W; 111881d1073SHelge Deller } 112881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_G); 113881d1073SHelge Deller } else { 114881d1073SHelge Deller val &= ~(PSW_SM_W | PSW_SM_E | PSW_O); 115e36f27efSRichard Henderson } 116e36f27efSRichard Henderson return val; 117e36f27efSRichard Henderson } 118e36f27efSRichard Henderson 119deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 120451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 121deee69a1SRichard Henderson { 122deee69a1SRichard Henderson return ~val; 123deee69a1SRichard Henderson } 124deee69a1SRichard Henderson 1251cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 1261cd012a5SRichard Henderson we use for the final M. */ 127451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 1281cd012a5SRichard Henderson { 1291cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 1301cd012a5SRichard Henderson } 1311cd012a5SRichard Henderson 132740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 133451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 134740038d7SRichard Henderson { 135740038d7SRichard Henderson return val ? 1 : -1; 136740038d7SRichard Henderson } 137740038d7SRichard Henderson 138451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 139740038d7SRichard Henderson { 140740038d7SRichard Henderson return val ? -1 : 1; 141740038d7SRichard Henderson } 142740038d7SRichard Henderson 143740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 144451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 14501afb7beSRichard Henderson { 14601afb7beSRichard Henderson return val << 2; 14701afb7beSRichard Henderson } 14801afb7beSRichard Henderson 1490588e061SRichard Henderson /* Used for assemble_21. */ 150451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 1510588e061SRichard Henderson { 1520588e061SRichard Henderson return val << 11; 1530588e061SRichard Henderson } 1540588e061SRichard Henderson 15572ae4f2bSRichard Henderson static int assemble_6(DisasContext *ctx, int val) 15672ae4f2bSRichard Henderson { 15772ae4f2bSRichard Henderson /* 15872ae4f2bSRichard Henderson * Officially, 32 * x + 32 - y. 15972ae4f2bSRichard Henderson * Here, x is already in bit 5, and y is [4:0]. 16072ae4f2bSRichard Henderson * Since -y = ~y + 1, in 5 bits 32 - y => y ^ 31 + 1, 16172ae4f2bSRichard Henderson * with the overflow from bit 4 summing with x. 16272ae4f2bSRichard Henderson */ 16372ae4f2bSRichard Henderson return (val ^ 31) + 1; 16472ae4f2bSRichard Henderson } 16572ae4f2bSRichard Henderson 1664768c28eSRichard Henderson /* Expander for assemble_16a(s,cat(im10a,0),i). */ 1674768c28eSRichard Henderson static int expand_11a(DisasContext *ctx, int val) 1684768c28eSRichard Henderson { 1694768c28eSRichard Henderson /* 1704768c28eSRichard Henderson * @val is bit 0 and bits [4:15]. 1714768c28eSRichard Henderson * Swizzle thing around depending on PSW.W. 1724768c28eSRichard Henderson */ 1734768c28eSRichard Henderson int im10a = extract32(val, 1, 10); 1744768c28eSRichard Henderson int s = extract32(val, 11, 2); 1754768c28eSRichard Henderson int i = (-(val & 1) << 13) | (im10a << 3); 1764768c28eSRichard Henderson 1774768c28eSRichard Henderson if (ctx->tb_flags & PSW_W) { 1784768c28eSRichard Henderson i ^= s << 13; 1794768c28eSRichard Henderson } 1804768c28eSRichard Henderson return i; 1814768c28eSRichard Henderson } 1824768c28eSRichard Henderson 18346174e14SRichard Henderson /* Expander for assemble_16a(s,im11a,i). */ 18446174e14SRichard Henderson static int expand_12a(DisasContext *ctx, int val) 18546174e14SRichard Henderson { 18646174e14SRichard Henderson /* 18746174e14SRichard Henderson * @val is bit 0 and bits [3:15]. 18846174e14SRichard Henderson * Swizzle thing around depending on PSW.W. 18946174e14SRichard Henderson */ 19046174e14SRichard Henderson int im11a = extract32(val, 1, 11); 19146174e14SRichard Henderson int s = extract32(val, 12, 2); 19246174e14SRichard Henderson int i = (-(val & 1) << 13) | (im11a << 2); 19346174e14SRichard Henderson 19446174e14SRichard Henderson if (ctx->tb_flags & PSW_W) { 19546174e14SRichard Henderson i ^= s << 13; 19646174e14SRichard Henderson } 19746174e14SRichard Henderson return i; 19846174e14SRichard Henderson } 19946174e14SRichard Henderson 20072bace2dSRichard Henderson /* Expander for assemble_16(s,im14). */ 20172bace2dSRichard Henderson static int expand_16(DisasContext *ctx, int val) 20272bace2dSRichard Henderson { 20372bace2dSRichard Henderson /* 20472bace2dSRichard Henderson * @val is bits [0:15], containing both im14 and s. 20572bace2dSRichard Henderson * Swizzle thing around depending on PSW.W. 20672bace2dSRichard Henderson */ 20772bace2dSRichard Henderson int s = extract32(val, 14, 2); 20872bace2dSRichard Henderson int i = (-(val & 1) << 13) | extract32(val, 1, 13); 20972bace2dSRichard Henderson 21072bace2dSRichard Henderson if (ctx->tb_flags & PSW_W) { 21172bace2dSRichard Henderson i ^= s << 13; 21272bace2dSRichard Henderson } 21372bace2dSRichard Henderson return i; 21472bace2dSRichard Henderson } 21572bace2dSRichard Henderson 21672bace2dSRichard Henderson /* The sp field is only present with !PSW_W. */ 21772bace2dSRichard Henderson static int sp0_if_wide(DisasContext *ctx, int sp) 21872bace2dSRichard Henderson { 21972bace2dSRichard Henderson return ctx->tb_flags & PSW_W ? 0 : sp; 22072bace2dSRichard Henderson } 22172bace2dSRichard Henderson 222c65c3ee1SRichard Henderson /* Translate CMPI doubleword conditions to standard. */ 223c65c3ee1SRichard Henderson static int cmpbid_c(DisasContext *ctx, int val) 224c65c3ee1SRichard Henderson { 225c65c3ee1SRichard Henderson return val ? val : 4; /* 0 == "*<<" */ 226c65c3ee1SRichard Henderson } 227c65c3ee1SRichard Henderson 22882d0c831SRichard Henderson /* 22982d0c831SRichard Henderson * In many places pa1.x did not decode the bit that later became 23082d0c831SRichard Henderson * the pa2.0 D bit. Suppress D unless the cpu is pa2.0. 23182d0c831SRichard Henderson */ 23282d0c831SRichard Henderson static int pa20_d(DisasContext *ctx, int val) 23382d0c831SRichard Henderson { 23482d0c831SRichard Henderson return ctx->is_pa20 & val; 23582d0c831SRichard Henderson } 23601afb7beSRichard Henderson 23740f9f908SRichard Henderson /* Include the auto-generated decoder. */ 238abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 23940f9f908SRichard Henderson 24061766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 24161766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 242869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 24361766fe9SRichard Henderson 24461766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 24561766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 246869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 24761766fe9SRichard Henderson 248e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 249e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 250e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 251c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 252e1b5a5edSRichard Henderson 25361766fe9SRichard Henderson /* global register indexes */ 2546fd0c7bcSRichard Henderson static TCGv_i64 cpu_gr[32]; 25533423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 256494737b7SRichard Henderson static TCGv_i64 cpu_srH; 2576fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_f; 2586fd0c7bcSRichard Henderson static TCGv_i64 cpu_iaoq_b; 259c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 260c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 2616fd0c7bcSRichard Henderson static TCGv_i64 cpu_sar; 2626fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_n; 2636fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_v; 2646fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb; 2656fd0c7bcSRichard Henderson static TCGv_i64 cpu_psw_cb_msb; 26661766fe9SRichard Henderson 26761766fe9SRichard Henderson void hppa_translate_init(void) 26861766fe9SRichard Henderson { 26961766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 27061766fe9SRichard Henderson 2716fd0c7bcSRichard Henderson typedef struct { TCGv_i64 *var; const char *name; int ofs; } GlobalVar; 27261766fe9SRichard Henderson static const GlobalVar vars[] = { 27335136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 27461766fe9SRichard Henderson DEF_VAR(psw_n), 27561766fe9SRichard Henderson DEF_VAR(psw_v), 27661766fe9SRichard Henderson DEF_VAR(psw_cb), 27761766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 27861766fe9SRichard Henderson DEF_VAR(iaoq_f), 27961766fe9SRichard Henderson DEF_VAR(iaoq_b), 28061766fe9SRichard Henderson }; 28161766fe9SRichard Henderson 28261766fe9SRichard Henderson #undef DEF_VAR 28361766fe9SRichard Henderson 28461766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 28561766fe9SRichard Henderson static const char gr_names[32][4] = { 28661766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 28761766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 28861766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 28961766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 29061766fe9SRichard Henderson }; 29133423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 292494737b7SRichard Henderson static const char sr_names[5][4] = { 293494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 29433423472SRichard Henderson }; 29561766fe9SRichard Henderson 29661766fe9SRichard Henderson int i; 29761766fe9SRichard Henderson 298f764718dSRichard Henderson cpu_gr[0] = NULL; 29961766fe9SRichard Henderson for (i = 1; i < 32; i++) { 300ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 30161766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 30261766fe9SRichard Henderson gr_names[i]); 30361766fe9SRichard Henderson } 30433423472SRichard Henderson for (i = 0; i < 4; i++) { 305ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 30633423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 30733423472SRichard Henderson sr_names[i]); 30833423472SRichard Henderson } 309ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 310494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 311494737b7SRichard Henderson sr_names[4]); 31261766fe9SRichard Henderson 31361766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 31461766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 315ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 31661766fe9SRichard Henderson } 317c301f34eSRichard Henderson 318ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 319c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 320c301f34eSRichard Henderson "iasq_f"); 321ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 322c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 323c301f34eSRichard Henderson "iasq_b"); 32461766fe9SRichard Henderson } 32561766fe9SRichard Henderson 326f5b5c857SRichard Henderson static void set_insn_breg(DisasContext *ctx, int breg) 327f5b5c857SRichard Henderson { 32824638bd1SRichard Henderson assert(!ctx->insn_start_updated); 32924638bd1SRichard Henderson ctx->insn_start_updated = true; 33024638bd1SRichard Henderson tcg_set_insn_start_param(ctx->base.insn_start, 2, breg); 331f5b5c857SRichard Henderson } 332f5b5c857SRichard Henderson 333129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 334129e9cc3SRichard Henderson { 335f764718dSRichard Henderson return (DisasCond){ 336f764718dSRichard Henderson .c = TCG_COND_NEVER, 337f764718dSRichard Henderson .a0 = NULL, 338f764718dSRichard Henderson .a1 = NULL, 339f764718dSRichard Henderson }; 340129e9cc3SRichard Henderson } 341129e9cc3SRichard Henderson 342df0232feSRichard Henderson static DisasCond cond_make_t(void) 343df0232feSRichard Henderson { 344df0232feSRichard Henderson return (DisasCond){ 345df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 346df0232feSRichard Henderson .a0 = NULL, 347df0232feSRichard Henderson .a1 = NULL, 348df0232feSRichard Henderson }; 349df0232feSRichard Henderson } 350df0232feSRichard Henderson 351129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 352129e9cc3SRichard Henderson { 353f764718dSRichard Henderson return (DisasCond){ 354f764718dSRichard Henderson .c = TCG_COND_NE, 355f764718dSRichard Henderson .a0 = cpu_psw_n, 3566fd0c7bcSRichard Henderson .a1 = tcg_constant_i64(0) 357f764718dSRichard Henderson }; 358129e9cc3SRichard Henderson } 359129e9cc3SRichard Henderson 3604c42fd0dSRichard Henderson static DisasCond cond_make_tt(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 361b47a4a02SSven Schnelle { 362b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 3634fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 3644fe9533aSRichard Henderson } 3654fe9533aSRichard Henderson 3664c42fd0dSRichard Henderson static DisasCond cond_make_ti(TCGCond c, TCGv_i64 a0, uint64_t imm) 3674fe9533aSRichard Henderson { 3684c42fd0dSRichard Henderson return cond_make_tt(c, a0, tcg_constant_i64(imm)); 369b47a4a02SSven Schnelle } 370b47a4a02SSven Schnelle 3714c42fd0dSRichard Henderson static DisasCond cond_make_vi(TCGCond c, TCGv_i64 a0, uint64_t imm) 372129e9cc3SRichard Henderson { 373aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3746fd0c7bcSRichard Henderson tcg_gen_mov_i64(tmp, a0); 3754c42fd0dSRichard Henderson return cond_make_ti(c, tmp, imm); 376129e9cc3SRichard Henderson } 377129e9cc3SRichard Henderson 3784c42fd0dSRichard Henderson static DisasCond cond_make_vv(TCGCond c, TCGv_i64 a0, TCGv_i64 a1) 379129e9cc3SRichard Henderson { 380aac0f603SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 381aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 382129e9cc3SRichard Henderson 3836fd0c7bcSRichard Henderson tcg_gen_mov_i64(t0, a0); 3846fd0c7bcSRichard Henderson tcg_gen_mov_i64(t1, a1); 3854c42fd0dSRichard Henderson return cond_make_tt(c, t0, t1); 386129e9cc3SRichard Henderson } 387129e9cc3SRichard Henderson 3886fd0c7bcSRichard Henderson static TCGv_i64 load_gpr(DisasContext *ctx, unsigned reg) 38961766fe9SRichard Henderson { 39061766fe9SRichard Henderson if (reg == 0) { 391bc3da3cfSRichard Henderson return ctx->zero; 39261766fe9SRichard Henderson } else { 39361766fe9SRichard Henderson return cpu_gr[reg]; 39461766fe9SRichard Henderson } 39561766fe9SRichard Henderson } 39661766fe9SRichard Henderson 3976fd0c7bcSRichard Henderson static TCGv_i64 dest_gpr(DisasContext *ctx, unsigned reg) 39861766fe9SRichard Henderson { 399129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 400aac0f603SRichard Henderson return tcg_temp_new_i64(); 40161766fe9SRichard Henderson } else { 40261766fe9SRichard Henderson return cpu_gr[reg]; 40361766fe9SRichard Henderson } 40461766fe9SRichard Henderson } 40561766fe9SRichard Henderson 4066fd0c7bcSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_i64 dest, TCGv_i64 t) 407129e9cc3SRichard Henderson { 408129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 4096fd0c7bcSRichard Henderson tcg_gen_movcond_i64(ctx->null_cond.c, dest, ctx->null_cond.a0, 410129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 411129e9cc3SRichard Henderson } else { 4126fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, t); 413129e9cc3SRichard Henderson } 414129e9cc3SRichard Henderson } 415129e9cc3SRichard Henderson 4166fd0c7bcSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_i64 t) 417129e9cc3SRichard Henderson { 418129e9cc3SRichard Henderson if (reg != 0) { 419129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 420129e9cc3SRichard Henderson } 421129e9cc3SRichard Henderson } 422129e9cc3SRichard Henderson 423e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 42496d6407fSRichard Henderson # define HI_OFS 0 42596d6407fSRichard Henderson # define LO_OFS 4 42696d6407fSRichard Henderson #else 42796d6407fSRichard Henderson # define HI_OFS 4 42896d6407fSRichard Henderson # define LO_OFS 0 42996d6407fSRichard Henderson #endif 43096d6407fSRichard Henderson 43196d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 43296d6407fSRichard Henderson { 43396d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 434ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 43596d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 43696d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 43796d6407fSRichard Henderson return ret; 43896d6407fSRichard Henderson } 43996d6407fSRichard Henderson 440ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 441ebe9383cSRichard Henderson { 442ebe9383cSRichard Henderson if (rt == 0) { 4430992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 4440992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 4450992a930SRichard Henderson return ret; 446ebe9383cSRichard Henderson } else { 447ebe9383cSRichard Henderson return load_frw_i32(rt); 448ebe9383cSRichard Henderson } 449ebe9383cSRichard Henderson } 450ebe9383cSRichard Henderson 451ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 452ebe9383cSRichard Henderson { 453ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4540992a930SRichard Henderson if (rt == 0) { 4550992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4560992a930SRichard Henderson } else { 457ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 458ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 459ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 460ebe9383cSRichard Henderson } 4610992a930SRichard Henderson return ret; 462ebe9383cSRichard Henderson } 463ebe9383cSRichard Henderson 46496d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 46596d6407fSRichard Henderson { 466ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 46796d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 46896d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 46996d6407fSRichard Henderson } 47096d6407fSRichard Henderson 47196d6407fSRichard Henderson #undef HI_OFS 47296d6407fSRichard Henderson #undef LO_OFS 47396d6407fSRichard Henderson 47496d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 47596d6407fSRichard Henderson { 47696d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 477ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 47896d6407fSRichard Henderson return ret; 47996d6407fSRichard Henderson } 48096d6407fSRichard Henderson 481ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 482ebe9383cSRichard Henderson { 483ebe9383cSRichard Henderson if (rt == 0) { 4840992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 4850992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 4860992a930SRichard Henderson return ret; 487ebe9383cSRichard Henderson } else { 488ebe9383cSRichard Henderson return load_frd(rt); 489ebe9383cSRichard Henderson } 490ebe9383cSRichard Henderson } 491ebe9383cSRichard Henderson 49296d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 49396d6407fSRichard Henderson { 494ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 49596d6407fSRichard Henderson } 49696d6407fSRichard Henderson 49733423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 49833423472SRichard Henderson { 49933423472SRichard Henderson #ifdef CONFIG_USER_ONLY 50033423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 50133423472SRichard Henderson #else 50233423472SRichard Henderson if (reg < 4) { 50333423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 504494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 505494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 50633423472SRichard Henderson } else { 507ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 50833423472SRichard Henderson } 50933423472SRichard Henderson #endif 51033423472SRichard Henderson } 51133423472SRichard Henderson 512129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 513129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 514129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 515129e9cc3SRichard Henderson { 516129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 517129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 518129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 519129e9cc3SRichard Henderson 520129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 521129e9cc3SRichard Henderson 522129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 5236e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 524aac0f603SRichard Henderson ctx->null_cond.a0 = tcg_temp_new_i64(); 5256fd0c7bcSRichard Henderson tcg_gen_mov_i64(ctx->null_cond.a0, cpu_psw_n); 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 528129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 529129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 530129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 531129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 5326fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 533129e9cc3SRichard Henderson } 534129e9cc3SRichard Henderson 5356fd0c7bcSRichard Henderson tcg_gen_brcond_i64(ctx->null_cond.c, ctx->null_cond.a0, 536129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 537e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 538129e9cc3SRichard Henderson } 539129e9cc3SRichard Henderson } 540129e9cc3SRichard Henderson 541129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 542129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 543129e9cc3SRichard Henderson { 544129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 545129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 5466fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 547129e9cc3SRichard Henderson } 548129e9cc3SRichard Henderson return; 549129e9cc3SRichard Henderson } 5506e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 5516fd0c7bcSRichard Henderson tcg_gen_setcond_i64(ctx->null_cond.c, cpu_psw_n, 552129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 553129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 554129e9cc3SRichard Henderson } 555e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 556129e9cc3SRichard Henderson } 557129e9cc3SRichard Henderson 558129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 559129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 560129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 561129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 562129e9cc3SRichard Henderson { 563129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 5646fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, x); 565129e9cc3SRichard Henderson } 566129e9cc3SRichard Henderson } 567129e9cc3SRichard Henderson 568129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 56940f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 57040f9f908SRichard Henderson it may be tail-called from a translate function. */ 57131234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 572129e9cc3SRichard Henderson { 573129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 57431234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 575129e9cc3SRichard Henderson 576f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 577f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 578f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 579f49b3537SRichard Henderson 580129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 581129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 582129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 583129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 58431234768SRichard Henderson return true; 585129e9cc3SRichard Henderson } 586129e9cc3SRichard Henderson ctx->null_lab = NULL; 587129e9cc3SRichard Henderson 588129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 589129e9cc3SRichard Henderson /* The next instruction will be unconditional, 590129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 591129e9cc3SRichard Henderson gen_set_label(null_lab); 592129e9cc3SRichard Henderson } else { 593129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 594129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 595129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 596129e9cc3SRichard Henderson label we have the proper value in place. */ 597129e9cc3SRichard Henderson nullify_save(ctx); 598129e9cc3SRichard Henderson gen_set_label(null_lab); 599129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 600129e9cc3SRichard Henderson } 601869051eaSRichard Henderson if (status == DISAS_NORETURN) { 60231234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 603129e9cc3SRichard Henderson } 60431234768SRichard Henderson return true; 605129e9cc3SRichard Henderson } 606129e9cc3SRichard Henderson 607bc921866SRichard Henderson static bool iaqe_variable(const DisasIAQE *e) 608bc921866SRichard Henderson { 609bc921866SRichard Henderson return e->base || e->space; 610bc921866SRichard Henderson } 611bc921866SRichard Henderson 612bc921866SRichard Henderson static DisasIAQE iaqe_incr(const DisasIAQE *e, int64_t disp) 613bc921866SRichard Henderson { 614bc921866SRichard Henderson return (DisasIAQE){ 615bc921866SRichard Henderson .space = e->space, 616bc921866SRichard Henderson .base = e->base, 617bc921866SRichard Henderson .disp = e->disp + disp, 618bc921866SRichard Henderson }; 619bc921866SRichard Henderson } 620bc921866SRichard Henderson 621bc921866SRichard Henderson static DisasIAQE iaqe_branchi(DisasContext *ctx, int64_t disp) 622bc921866SRichard Henderson { 623bc921866SRichard Henderson return (DisasIAQE){ 624bc921866SRichard Henderson .space = ctx->iaq_b.space, 625bc921866SRichard Henderson .disp = ctx->iaq_f.disp + 8 + disp, 626bc921866SRichard Henderson }; 627bc921866SRichard Henderson } 628bc921866SRichard Henderson 629bc921866SRichard Henderson static DisasIAQE iaqe_next_absv(DisasContext *ctx, TCGv_i64 var) 630bc921866SRichard Henderson { 631bc921866SRichard Henderson return (DisasIAQE){ 632bc921866SRichard Henderson .space = ctx->iaq_b.space, 633bc921866SRichard Henderson .base = var, 634bc921866SRichard Henderson }; 635bc921866SRichard Henderson } 636bc921866SRichard Henderson 6376fd0c7bcSRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_i64 dest, 638bc921866SRichard Henderson const DisasIAQE *src) 63961766fe9SRichard Henderson { 6407d50b696SSven Schnelle uint64_t mask = gva_offset_mask(ctx->tb_flags); 641f13bf343SRichard Henderson 642bc921866SRichard Henderson if (src->base == NULL) { 6430d89cb7cSRichard Henderson tcg_gen_movi_i64(dest, (ctx->iaoq_first + src->disp) & mask); 644bc921866SRichard Henderson } else if (src->disp == 0) { 645bc921866SRichard Henderson tcg_gen_andi_i64(dest, src->base, mask); 64661766fe9SRichard Henderson } else { 647bc921866SRichard Henderson tcg_gen_addi_i64(dest, src->base, src->disp); 648bc921866SRichard Henderson tcg_gen_andi_i64(dest, dest, mask); 64961766fe9SRichard Henderson } 65061766fe9SRichard Henderson } 65161766fe9SRichard Henderson 652bc921866SRichard Henderson static void install_iaq_entries(DisasContext *ctx, const DisasIAQE *f, 653bc921866SRichard Henderson const DisasIAQE *b) 65485e6cda0SRichard Henderson { 655bc921866SRichard Henderson DisasIAQE b_next; 65685e6cda0SRichard Henderson 657bc921866SRichard Henderson if (b == NULL) { 658bc921866SRichard Henderson b_next = iaqe_incr(f, 4); 659bc921866SRichard Henderson b = &b_next; 66085e6cda0SRichard Henderson } 661bc921866SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f); 662bc921866SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b); 663bc921866SRichard Henderson if (f->space) { 664bc921866SRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, f->space); 665588deedaSRichard Henderson } 666bc921866SRichard Henderson if (b->space || f->space) { 667bc921866SRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, b->space ? : f->space); 668588deedaSRichard Henderson } 66985e6cda0SRichard Henderson } 67085e6cda0SRichard Henderson 67143541db0SRichard Henderson static void install_link(DisasContext *ctx, unsigned link, bool with_sr0) 67243541db0SRichard Henderson { 67343541db0SRichard Henderson tcg_debug_assert(ctx->null_cond.c == TCG_COND_NEVER); 67443541db0SRichard Henderson if (!link) { 67543541db0SRichard Henderson return; 67643541db0SRichard Henderson } 6770d89cb7cSRichard Henderson DisasIAQE next = iaqe_incr(&ctx->iaq_b, 4); 6780d89cb7cSRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], &next); 67943541db0SRichard Henderson #ifndef CONFIG_USER_ONLY 68043541db0SRichard Henderson if (with_sr0) { 68143541db0SRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_b); 68243541db0SRichard Henderson } 68343541db0SRichard Henderson #endif 68443541db0SRichard Henderson } 68543541db0SRichard Henderson 68661766fe9SRichard Henderson static void gen_excp_1(int exception) 68761766fe9SRichard Henderson { 688ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 68961766fe9SRichard Henderson } 69061766fe9SRichard Henderson 69131234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 69261766fe9SRichard Henderson { 693bc921866SRichard Henderson install_iaq_entries(ctx, &ctx->iaq_f, &ctx->iaq_b); 694129e9cc3SRichard Henderson nullify_save(ctx); 69561766fe9SRichard Henderson gen_excp_1(exception); 69631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 69761766fe9SRichard Henderson } 69861766fe9SRichard Henderson 69980603007SRichard Henderson static DisasDelayException *delay_excp(DisasContext *ctx, uint8_t excp) 70080603007SRichard Henderson { 70180603007SRichard Henderson DisasDelayException *e = tcg_malloc(sizeof(DisasDelayException)); 70280603007SRichard Henderson 70380603007SRichard Henderson memset(e, 0, sizeof(*e)); 70480603007SRichard Henderson e->next = ctx->delay_excp_list; 70580603007SRichard Henderson ctx->delay_excp_list = e; 70680603007SRichard Henderson 70780603007SRichard Henderson e->lab = gen_new_label(); 70880603007SRichard Henderson e->insn = ctx->insn; 70980603007SRichard Henderson e->set_iir = true; 71080603007SRichard Henderson e->set_n = ctx->psw_n_nonzero ? 0 : -1; 71180603007SRichard Henderson e->excp = excp; 71280603007SRichard Henderson e->iaq_f = ctx->iaq_f; 71380603007SRichard Henderson e->iaq_b = ctx->iaq_b; 71480603007SRichard Henderson 71580603007SRichard Henderson return e; 71680603007SRichard Henderson } 71780603007SRichard Henderson 71831234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7191a19da0dSRichard Henderson { 72080603007SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 7216fd0c7bcSRichard Henderson tcg_gen_st_i64(tcg_constant_i64(ctx->insn), 722ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 72331234768SRichard Henderson gen_excp(ctx, exc); 72480603007SRichard Henderson } else { 72580603007SRichard Henderson DisasDelayException *e = delay_excp(ctx, exc); 72680603007SRichard Henderson tcg_gen_brcond_i64(tcg_invert_cond(ctx->null_cond.c), 72780603007SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1, e->lab); 72880603007SRichard Henderson ctx->null_cond = cond_make_f(); 72980603007SRichard Henderson } 73080603007SRichard Henderson return true; 7311a19da0dSRichard Henderson } 7321a19da0dSRichard Henderson 73331234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 73461766fe9SRichard Henderson { 73531234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 73661766fe9SRichard Henderson } 73761766fe9SRichard Henderson 73840f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 73940f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 74040f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 74140f9f908SRichard Henderson #else 742e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 743e1b5a5edSRichard Henderson do { \ 744e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 74531234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 746e1b5a5edSRichard Henderson } \ 747e1b5a5edSRichard Henderson } while (0) 74840f9f908SRichard Henderson #endif 749e1b5a5edSRichard Henderson 750bc921866SRichard Henderson static bool use_goto_tb(DisasContext *ctx, const DisasIAQE *f, 751bc921866SRichard Henderson const DisasIAQE *b) 75261766fe9SRichard Henderson { 753bc921866SRichard Henderson return (!iaqe_variable(f) && 754bc921866SRichard Henderson (b == NULL || !iaqe_variable(b)) && 7550d89cb7cSRichard Henderson translator_use_goto_tb(&ctx->base, ctx->iaoq_first + f->disp)); 75661766fe9SRichard Henderson } 75761766fe9SRichard Henderson 758129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 759129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 760129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 761129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 762129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 763129e9cc3SRichard Henderson { 764f9b11bc2SRichard Henderson return (!(tb_cflags(ctx->base.tb) & CF_BP_PAGE) 765bc921866SRichard Henderson && !iaqe_variable(&ctx->iaq_b) 7660d89cb7cSRichard Henderson && (((ctx->iaoq_first + ctx->iaq_b.disp) ^ ctx->iaoq_first) 7670d89cb7cSRichard Henderson & TARGET_PAGE_MASK) == 0); 768129e9cc3SRichard Henderson } 769129e9cc3SRichard Henderson 77061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 771bc921866SRichard Henderson const DisasIAQE *f, const DisasIAQE *b) 77261766fe9SRichard Henderson { 773bc921866SRichard Henderson if (use_goto_tb(ctx, f, b)) { 77461766fe9SRichard Henderson tcg_gen_goto_tb(which); 775bc921866SRichard Henderson install_iaq_entries(ctx, f, b); 77607ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 77761766fe9SRichard Henderson } else { 778bc921866SRichard Henderson install_iaq_entries(ctx, f, b); 7797f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 78061766fe9SRichard Henderson } 78161766fe9SRichard Henderson } 78261766fe9SRichard Henderson 783b47a4a02SSven Schnelle static bool cond_need_sv(int c) 784b47a4a02SSven Schnelle { 785b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 786b47a4a02SSven Schnelle } 787b47a4a02SSven Schnelle 788b47a4a02SSven Schnelle static bool cond_need_cb(int c) 789b47a4a02SSven Schnelle { 790b47a4a02SSven Schnelle return c == 4 || c == 5; 791b47a4a02SSven Schnelle } 792b47a4a02SSven Schnelle 793b47a4a02SSven Schnelle /* 794b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 795b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 796b47a4a02SSven Schnelle */ 797b2167459SRichard Henderson 798a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 799fe2d066aSRichard Henderson TCGv_i64 res, TCGv_i64 uv, TCGv_i64 sv) 800b2167459SRichard Henderson { 801d6d46be1SRichard Henderson TCGCond sign_cond, zero_cond; 802d6d46be1SRichard Henderson uint64_t sign_imm, zero_imm; 803b2167459SRichard Henderson DisasCond cond; 8046fd0c7bcSRichard Henderson TCGv_i64 tmp; 805b2167459SRichard Henderson 806d6d46be1SRichard Henderson if (d) { 807d6d46be1SRichard Henderson /* 64-bit condition. */ 808d6d46be1SRichard Henderson sign_imm = 0; 809d6d46be1SRichard Henderson sign_cond = TCG_COND_LT; 810d6d46be1SRichard Henderson zero_imm = 0; 811d6d46be1SRichard Henderson zero_cond = TCG_COND_EQ; 812d6d46be1SRichard Henderson } else { 813d6d46be1SRichard Henderson /* 32-bit condition. */ 814d6d46be1SRichard Henderson sign_imm = 1ull << 31; 815d6d46be1SRichard Henderson sign_cond = TCG_COND_TSTNE; 816d6d46be1SRichard Henderson zero_imm = UINT32_MAX; 817d6d46be1SRichard Henderson zero_cond = TCG_COND_TSTEQ; 818d6d46be1SRichard Henderson } 819d6d46be1SRichard Henderson 820b2167459SRichard Henderson switch (cf >> 1) { 821b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 822b2167459SRichard Henderson cond = cond_make_f(); 823b2167459SRichard Henderson break; 824b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 825d6d46be1SRichard Henderson cond = cond_make_vi(zero_cond, res, zero_imm); 826b2167459SRichard Henderson break; 827b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 828aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 8296fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 830d6d46be1SRichard Henderson cond = cond_make_ti(sign_cond, tmp, sign_imm); 831b2167459SRichard Henderson break; 832b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 833b47a4a02SSven Schnelle /* 834b47a4a02SSven Schnelle * Simplify: 835b47a4a02SSven Schnelle * (N ^ V) | Z 836b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 837b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 838d6d46be1SRichard Henderson * ((res ^ sv) < 0 ? 1 : !res) 839d6d46be1SRichard Henderson * !((res ^ sv) < 0 ? 0 : res) 840b47a4a02SSven Schnelle */ 841aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 842d6d46be1SRichard Henderson tcg_gen_xor_i64(tmp, res, sv); 843d6d46be1SRichard Henderson tcg_gen_movcond_i64(sign_cond, tmp, 844d6d46be1SRichard Henderson tmp, tcg_constant_i64(sign_imm), 845d6d46be1SRichard Henderson ctx->zero, res); 846d6d46be1SRichard Henderson cond = cond_make_ti(zero_cond, tmp, zero_imm); 847b2167459SRichard Henderson break; 848fe2d066aSRichard Henderson case 4: /* NUV / UV (!UV / UV) */ 8494c42fd0dSRichard Henderson cond = cond_make_vi(TCG_COND_EQ, uv, 0); 850b2167459SRichard Henderson break; 851fe2d066aSRichard Henderson case 5: /* ZNV / VNZ (!UV | Z / UV & !Z) */ 852aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 853fe2d066aSRichard Henderson tcg_gen_movcond_i64(TCG_COND_EQ, tmp, uv, ctx->zero, ctx->zero, res); 854d6d46be1SRichard Henderson cond = cond_make_ti(zero_cond, tmp, zero_imm); 855b2167459SRichard Henderson break; 856b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 857d6d46be1SRichard Henderson cond = cond_make_vi(sign_cond, sv, sign_imm); 858b2167459SRichard Henderson break; 859b2167459SRichard Henderson case 7: /* OD / EV */ 860d6d46be1SRichard Henderson cond = cond_make_vi(TCG_COND_TSTNE, res, 1); 861b2167459SRichard Henderson break; 862b2167459SRichard Henderson default: 863b2167459SRichard Henderson g_assert_not_reached(); 864b2167459SRichard Henderson } 865b2167459SRichard Henderson if (cf & 1) { 866b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 867b2167459SRichard Henderson } 868b2167459SRichard Henderson 869b2167459SRichard Henderson return cond; 870b2167459SRichard Henderson } 871b2167459SRichard Henderson 872b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 873b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 874b2167459SRichard Henderson deleted as unused. */ 875b2167459SRichard Henderson 8764fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 8776fd0c7bcSRichard Henderson TCGv_i64 res, TCGv_i64 in1, 8786fd0c7bcSRichard Henderson TCGv_i64 in2, TCGv_i64 sv) 879b2167459SRichard Henderson { 8804fe9533aSRichard Henderson TCGCond tc; 8814fe9533aSRichard Henderson bool ext_uns; 882b2167459SRichard Henderson 883b2167459SRichard Henderson switch (cf >> 1) { 884b2167459SRichard Henderson case 1: /* = / <> */ 8854fe9533aSRichard Henderson tc = TCG_COND_EQ; 8864fe9533aSRichard Henderson ext_uns = true; 887b2167459SRichard Henderson break; 888b2167459SRichard Henderson case 2: /* < / >= */ 8894fe9533aSRichard Henderson tc = TCG_COND_LT; 8904fe9533aSRichard Henderson ext_uns = false; 891b2167459SRichard Henderson break; 892b2167459SRichard Henderson case 3: /* <= / > */ 8934fe9533aSRichard Henderson tc = TCG_COND_LE; 8944fe9533aSRichard Henderson ext_uns = false; 895b2167459SRichard Henderson break; 896b2167459SRichard Henderson case 4: /* << / >>= */ 8974fe9533aSRichard Henderson tc = TCG_COND_LTU; 8984fe9533aSRichard Henderson ext_uns = true; 899b2167459SRichard Henderson break; 900b2167459SRichard Henderson case 5: /* <<= / >> */ 9014fe9533aSRichard Henderson tc = TCG_COND_LEU; 9024fe9533aSRichard Henderson ext_uns = true; 903b2167459SRichard Henderson break; 904b2167459SRichard Henderson default: 905a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 906b2167459SRichard Henderson } 907b2167459SRichard Henderson 9084fe9533aSRichard Henderson if (cf & 1) { 9094fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 9104fe9533aSRichard Henderson } 91182d0c831SRichard Henderson if (!d) { 912aac0f603SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 913aac0f603SRichard Henderson TCGv_i64 t2 = tcg_temp_new_i64(); 9144fe9533aSRichard Henderson 9154fe9533aSRichard Henderson if (ext_uns) { 9166fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t1, in1); 9176fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(t2, in2); 9184fe9533aSRichard Henderson } else { 9196fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t1, in1); 9206fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(t2, in2); 9214fe9533aSRichard Henderson } 9224c42fd0dSRichard Henderson return cond_make_tt(tc, t1, t2); 9234fe9533aSRichard Henderson } 9244c42fd0dSRichard Henderson return cond_make_vv(tc, in1, in2); 925b2167459SRichard Henderson } 926b2167459SRichard Henderson 927df0232feSRichard Henderson /* 928df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 929df0232feSRichard Henderson * computed, and use of them is undefined. 930df0232feSRichard Henderson * 931df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 932df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 933df0232feSRichard Henderson * how cases c={2,3} are treated. 934df0232feSRichard Henderson */ 935b2167459SRichard Henderson 936b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 9376fd0c7bcSRichard Henderson TCGv_i64 res) 938b2167459SRichard Henderson { 939b5af8423SRichard Henderson TCGCond tc; 940fbe65c64SRichard Henderson uint64_t imm; 941a751eb31SRichard Henderson 942fbe65c64SRichard Henderson switch (cf >> 1) { 943fbe65c64SRichard Henderson case 0: /* never / always */ 944fbe65c64SRichard Henderson case 4: /* undef, C */ 945fbe65c64SRichard Henderson case 5: /* undef, C & !Z */ 946fbe65c64SRichard Henderson case 6: /* undef, V */ 947fbe65c64SRichard Henderson return cf & 1 ? cond_make_t() : cond_make_f(); 948fbe65c64SRichard Henderson case 1: /* == / <> */ 949fbe65c64SRichard Henderson tc = d ? TCG_COND_EQ : TCG_COND_TSTEQ; 950fbe65c64SRichard Henderson imm = d ? 0 : UINT32_MAX; 951b5af8423SRichard Henderson break; 952fbe65c64SRichard Henderson case 2: /* < / >= */ 953fbe65c64SRichard Henderson tc = d ? TCG_COND_LT : TCG_COND_TSTNE; 954fbe65c64SRichard Henderson imm = d ? 0 : 1ull << 31; 955b5af8423SRichard Henderson break; 956fbe65c64SRichard Henderson case 3: /* <= / > */ 957fbe65c64SRichard Henderson tc = cf & 1 ? TCG_COND_GT : TCG_COND_LE; 95882d0c831SRichard Henderson if (!d) { 959aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 9606fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(tmp, res); 9614c42fd0dSRichard Henderson return cond_make_ti(tc, tmp, 0); 962b5af8423SRichard Henderson } 9634c42fd0dSRichard Henderson return cond_make_vi(tc, res, 0); 964fbe65c64SRichard Henderson case 7: /* OD / EV */ 965fbe65c64SRichard Henderson tc = TCG_COND_TSTNE; 966fbe65c64SRichard Henderson imm = 1; 967fbe65c64SRichard Henderson break; 968fbe65c64SRichard Henderson default: 969fbe65c64SRichard Henderson g_assert_not_reached(); 970fbe65c64SRichard Henderson } 971fbe65c64SRichard Henderson if (cf & 1) { 972fbe65c64SRichard Henderson tc = tcg_invert_cond(tc); 973fbe65c64SRichard Henderson } 974fbe65c64SRichard Henderson return cond_make_vi(tc, res, imm); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson 97798cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 97898cd9ca7SRichard Henderson 9794fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 9806fd0c7bcSRichard Henderson TCGv_i64 res) 98198cd9ca7SRichard Henderson { 98298cd9ca7SRichard Henderson unsigned c, f; 98398cd9ca7SRichard Henderson 98498cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 98598cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 98698cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 98798cd9ca7SRichard Henderson c = orig & 3; 98898cd9ca7SRichard Henderson if (c == 3) { 98998cd9ca7SRichard Henderson c = 7; 99098cd9ca7SRichard Henderson } 99198cd9ca7SRichard Henderson f = (orig & 4) / 4; 99298cd9ca7SRichard Henderson 993b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 99498cd9ca7SRichard Henderson } 99598cd9ca7SRichard Henderson 99646bb3d46SRichard Henderson /* Similar, but for unit zero conditions. */ 99746bb3d46SRichard Henderson static DisasCond do_unit_zero_cond(unsigned cf, bool d, TCGv_i64 res) 998b2167459SRichard Henderson { 99946bb3d46SRichard Henderson TCGv_i64 tmp; 1000c53e401eSRichard Henderson uint64_t d_repl = d ? 0x0000000100000001ull : 1; 100146bb3d46SRichard Henderson uint64_t ones = 0, sgns = 0; 1002b2167459SRichard Henderson 1003b2167459SRichard Henderson switch (cf >> 1) { 1004578b8132SSven Schnelle case 1: /* SBW / NBW */ 1005578b8132SSven Schnelle if (d) { 100646bb3d46SRichard Henderson ones = d_repl; 100746bb3d46SRichard Henderson sgns = d_repl << 31; 1008578b8132SSven Schnelle } 1009578b8132SSven Schnelle break; 1010b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 101146bb3d46SRichard Henderson ones = d_repl * 0x01010101u; 101246bb3d46SRichard Henderson sgns = ones << 7; 101346bb3d46SRichard Henderson break; 101446bb3d46SRichard Henderson case 3: /* SHZ / NHZ */ 101546bb3d46SRichard Henderson ones = d_repl * 0x00010001u; 101646bb3d46SRichard Henderson sgns = ones << 15; 101746bb3d46SRichard Henderson break; 101846bb3d46SRichard Henderson } 101946bb3d46SRichard Henderson if (ones == 0) { 102046bb3d46SRichard Henderson /* Undefined, or 0/1 (never/always). */ 102146bb3d46SRichard Henderson return cf & 1 ? cond_make_t() : cond_make_f(); 102246bb3d46SRichard Henderson } 102346bb3d46SRichard Henderson 102446bb3d46SRichard Henderson /* 102546bb3d46SRichard Henderson * See hasless(v,1) from 1026b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1027b2167459SRichard Henderson */ 1028aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 102946bb3d46SRichard Henderson tcg_gen_subi_i64(tmp, res, ones); 10306fd0c7bcSRichard Henderson tcg_gen_andc_i64(tmp, tmp, res); 1031b2167459SRichard Henderson 103225f97be7SRichard Henderson return cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE, tmp, sgns); 1033b2167459SRichard Henderson } 1034b2167459SRichard Henderson 10356fd0c7bcSRichard Henderson static TCGv_i64 get_carry(DisasContext *ctx, bool d, 10366fd0c7bcSRichard Henderson TCGv_i64 cb, TCGv_i64 cb_msb) 103772ca8753SRichard Henderson { 103882d0c831SRichard Henderson if (!d) { 1039aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 10406fd0c7bcSRichard Henderson tcg_gen_extract_i64(t, cb, 32, 1); 104172ca8753SRichard Henderson return t; 104272ca8753SRichard Henderson } 104372ca8753SRichard Henderson return cb_msb; 104472ca8753SRichard Henderson } 104572ca8753SRichard Henderson 10466fd0c7bcSRichard Henderson static TCGv_i64 get_psw_carry(DisasContext *ctx, bool d) 104772ca8753SRichard Henderson { 104872ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 104972ca8753SRichard Henderson } 105072ca8753SRichard Henderson 1051b2167459SRichard Henderson /* Compute signed overflow for addition. */ 10526fd0c7bcSRichard Henderson static TCGv_i64 do_add_sv(DisasContext *ctx, TCGv_i64 res, 1053f8f5986eSRichard Henderson TCGv_i64 in1, TCGv_i64 in2, 1054f8f5986eSRichard Henderson TCGv_i64 orig_in1, int shift, bool d) 1055b2167459SRichard Henderson { 1056aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1057aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1058b2167459SRichard Henderson 10596fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 10606fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 10616fd0c7bcSRichard Henderson tcg_gen_andc_i64(sv, sv, tmp); 1062b2167459SRichard Henderson 1063f8f5986eSRichard Henderson switch (shift) { 1064f8f5986eSRichard Henderson case 0: 1065f8f5986eSRichard Henderson break; 1066f8f5986eSRichard Henderson case 1: 1067f8f5986eSRichard Henderson /* Shift left by one and compare the sign. */ 1068f8f5986eSRichard Henderson tcg_gen_add_i64(tmp, orig_in1, orig_in1); 1069f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1070f8f5986eSRichard Henderson /* Incorporate into the overflow. */ 1071f8f5986eSRichard Henderson tcg_gen_or_i64(sv, sv, tmp); 1072f8f5986eSRichard Henderson break; 1073f8f5986eSRichard Henderson default: 1074f8f5986eSRichard Henderson { 1075f8f5986eSRichard Henderson int sign_bit = d ? 63 : 31; 1076f8f5986eSRichard Henderson 1077f8f5986eSRichard Henderson /* Compare the sign against all lower bits. */ 1078f8f5986eSRichard Henderson tcg_gen_sextract_i64(tmp, orig_in1, sign_bit, 1); 1079f8f5986eSRichard Henderson tcg_gen_xor_i64(tmp, tmp, orig_in1); 1080f8f5986eSRichard Henderson /* 1081f8f5986eSRichard Henderson * If one of the bits shifting into or through the sign 1082f8f5986eSRichard Henderson * differs, then we have overflow. 1083f8f5986eSRichard Henderson */ 1084f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, tmp, sign_bit - shift, shift); 1085f8f5986eSRichard Henderson tcg_gen_movcond_i64(TCG_COND_NE, sv, tmp, ctx->zero, 1086f8f5986eSRichard Henderson tcg_constant_i64(-1), sv); 1087f8f5986eSRichard Henderson } 1088f8f5986eSRichard Henderson } 1089b2167459SRichard Henderson return sv; 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson 1092f8f5986eSRichard Henderson /* Compute unsigned overflow for addition. */ 1093f8f5986eSRichard Henderson static TCGv_i64 do_add_uv(DisasContext *ctx, TCGv_i64 cb, TCGv_i64 cb_msb, 1094f8f5986eSRichard Henderson TCGv_i64 in1, int shift, bool d) 1095f8f5986eSRichard Henderson { 1096f8f5986eSRichard Henderson if (shift == 0) { 1097f8f5986eSRichard Henderson return get_carry(ctx, d, cb, cb_msb); 1098f8f5986eSRichard Henderson } else { 1099f8f5986eSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1100f8f5986eSRichard Henderson tcg_gen_extract_i64(tmp, in1, (d ? 63 : 31) - shift, shift); 1101f8f5986eSRichard Henderson tcg_gen_or_i64(tmp, tmp, get_carry(ctx, d, cb, cb_msb)); 1102f8f5986eSRichard Henderson return tmp; 1103f8f5986eSRichard Henderson } 1104f8f5986eSRichard Henderson } 1105f8f5986eSRichard Henderson 1106b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 11076fd0c7bcSRichard Henderson static TCGv_i64 do_sub_sv(DisasContext *ctx, TCGv_i64 res, 11086fd0c7bcSRichard Henderson TCGv_i64 in1, TCGv_i64 in2) 1109b2167459SRichard Henderson { 1110aac0f603SRichard Henderson TCGv_i64 sv = tcg_temp_new_i64(); 1111aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 1112b2167459SRichard Henderson 11136fd0c7bcSRichard Henderson tcg_gen_xor_i64(sv, res, in1); 11146fd0c7bcSRichard Henderson tcg_gen_xor_i64(tmp, in1, in2); 11156fd0c7bcSRichard Henderson tcg_gen_and_i64(sv, sv, tmp); 1116b2167459SRichard Henderson 1117b2167459SRichard Henderson return sv; 1118b2167459SRichard Henderson } 1119b2167459SRichard Henderson 1120269ca0a9SRichard Henderson static void gen_tc(DisasContext *ctx, DisasCond *cond) 1121269ca0a9SRichard Henderson { 1122269ca0a9SRichard Henderson DisasDelayException *e; 1123269ca0a9SRichard Henderson 1124269ca0a9SRichard Henderson switch (cond->c) { 1125269ca0a9SRichard Henderson case TCG_COND_NEVER: 1126269ca0a9SRichard Henderson break; 1127269ca0a9SRichard Henderson case TCG_COND_ALWAYS: 1128269ca0a9SRichard Henderson gen_excp_iir(ctx, EXCP_COND); 1129269ca0a9SRichard Henderson break; 1130269ca0a9SRichard Henderson default: 1131269ca0a9SRichard Henderson e = delay_excp(ctx, EXCP_COND); 1132269ca0a9SRichard Henderson tcg_gen_brcond_i64(cond->c, cond->a0, cond->a1, e->lab); 1133269ca0a9SRichard Henderson /* In the non-trap path, the condition is known false. */ 1134269ca0a9SRichard Henderson *cond = cond_make_f(); 1135269ca0a9SRichard Henderson break; 1136269ca0a9SRichard Henderson } 1137269ca0a9SRichard Henderson } 1138269ca0a9SRichard Henderson 1139a0ea4becSRichard Henderson static void gen_tsv(DisasContext *ctx, TCGv_i64 *sv, bool d) 1140a0ea4becSRichard Henderson { 1141a0ea4becSRichard Henderson DisasCond cond = do_cond(ctx, /* SV */ 12, d, NULL, NULL, *sv); 1142a0ea4becSRichard Henderson DisasDelayException *e = delay_excp(ctx, EXCP_OVERFLOW); 1143a0ea4becSRichard Henderson 1144a0ea4becSRichard Henderson tcg_gen_brcond_i64(cond.c, cond.a0, cond.a1, e->lab); 1145a0ea4becSRichard Henderson 1146a0ea4becSRichard Henderson /* In the non-trap path, V is known zero. */ 1147a0ea4becSRichard Henderson *sv = tcg_constant_i64(0); 1148a0ea4becSRichard Henderson } 1149a0ea4becSRichard Henderson 1150f8f5986eSRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_i64 orig_in1, 11516fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned shift, bool is_l, 1152faf97ba1SRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf, bool d) 1153b2167459SRichard Henderson { 1154f8f5986eSRichard Henderson TCGv_i64 dest, cb, cb_msb, in1, uv, sv, tmp; 1155b2167459SRichard Henderson unsigned c = cf >> 1; 1156b2167459SRichard Henderson DisasCond cond; 1157b2167459SRichard Henderson 1158aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1159f764718dSRichard Henderson cb = NULL; 1160f764718dSRichard Henderson cb_msb = NULL; 1161b2167459SRichard Henderson 1162f8f5986eSRichard Henderson in1 = orig_in1; 1163b2167459SRichard Henderson if (shift) { 1164aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 11656fd0c7bcSRichard Henderson tcg_gen_shli_i64(tmp, in1, shift); 1166b2167459SRichard Henderson in1 = tmp; 1167b2167459SRichard Henderson } 1168b2167459SRichard Henderson 1169b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 1170aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1171aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1172bdcccc17SRichard Henderson 1173a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 1174b2167459SRichard Henderson if (is_c) { 11756fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, 1176a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1177b2167459SRichard Henderson } 11786fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 11796fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1180b2167459SRichard Henderson } else { 11816fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 1182b2167459SRichard Henderson if (is_c) { 11836fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, get_psw_carry(ctx, d)); 1184b2167459SRichard Henderson } 1185b2167459SRichard Henderson } 1186b2167459SRichard Henderson 1187b2167459SRichard Henderson /* Compute signed overflow if required. */ 1188f764718dSRichard Henderson sv = NULL; 1189b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1190f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, orig_in1, shift, d); 1191b2167459SRichard Henderson if (is_tsv) { 1192a0ea4becSRichard Henderson gen_tsv(ctx, &sv, d); 1193b2167459SRichard Henderson } 1194b2167459SRichard Henderson } 1195b2167459SRichard Henderson 1196f8f5986eSRichard Henderson /* Compute unsigned overflow if required. */ 1197f8f5986eSRichard Henderson uv = NULL; 1198f8f5986eSRichard Henderson if (cond_need_cb(c)) { 1199f8f5986eSRichard Henderson uv = do_add_uv(ctx, cb, cb_msb, orig_in1, shift, d); 1200f8f5986eSRichard Henderson } 1201f8f5986eSRichard Henderson 1202b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1203f8f5986eSRichard Henderson cond = do_cond(ctx, cf, d, dest, uv, sv); 1204b2167459SRichard Henderson if (is_tc) { 1205269ca0a9SRichard Henderson gen_tc(ctx, &cond); 1206b2167459SRichard Henderson } 1207b2167459SRichard Henderson 1208b2167459SRichard Henderson /* Write back the result. */ 1209b2167459SRichard Henderson if (!is_l) { 1210b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1211b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1212b2167459SRichard Henderson } 1213b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1214b2167459SRichard Henderson 1215b2167459SRichard Henderson /* Install the new nullification. */ 1216b2167459SRichard Henderson ctx->null_cond = cond; 1217b2167459SRichard Henderson } 1218b2167459SRichard Henderson 1219faf97ba1SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_d_sh *a, 12200c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12210c982a28SRichard Henderson { 12226fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 12230c982a28SRichard Henderson 1224269ca0a9SRichard Henderson if (unlikely(is_tc && a->cf == 1)) { 1225269ca0a9SRichard Henderson /* Unconditional trap on condition. */ 1226269ca0a9SRichard Henderson return gen_excp_iir(ctx, EXCP_COND); 1227269ca0a9SRichard Henderson } 12280c982a28SRichard Henderson if (a->cf) { 12290c982a28SRichard Henderson nullify_over(ctx); 12300c982a28SRichard Henderson } 12310c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12320c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1233faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, 1234faf97ba1SRichard Henderson is_tsv, is_tc, is_c, a->cf, a->d); 12350c982a28SRichard Henderson return nullify_end(ctx); 12360c982a28SRichard Henderson } 12370c982a28SRichard Henderson 12380588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12390588e061SRichard Henderson bool is_tsv, bool is_tc) 12400588e061SRichard Henderson { 12416fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 12420588e061SRichard Henderson 1243269ca0a9SRichard Henderson if (unlikely(is_tc && a->cf == 1)) { 1244269ca0a9SRichard Henderson /* Unconditional trap on condition. */ 1245269ca0a9SRichard Henderson return gen_excp_iir(ctx, EXCP_COND); 1246269ca0a9SRichard Henderson } 12470588e061SRichard Henderson if (a->cf) { 12480588e061SRichard Henderson nullify_over(ctx); 12490588e061SRichard Henderson } 12506fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 12510588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 1252faf97ba1SRichard Henderson /* All ADDI conditions are 32-bit. */ 1253faf97ba1SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf, false); 12540588e061SRichard Henderson return nullify_end(ctx); 12550588e061SRichard Henderson } 12560588e061SRichard Henderson 12576fd0c7bcSRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 12586fd0c7bcSRichard Henderson TCGv_i64 in2, bool is_tsv, bool is_b, 125963c427c6SRichard Henderson bool is_tc, unsigned cf, bool d) 1260b2167459SRichard Henderson { 1261269ca0a9SRichard Henderson TCGv_i64 dest, sv, cb, cb_msb; 1262b2167459SRichard Henderson unsigned c = cf >> 1; 1263b2167459SRichard Henderson DisasCond cond; 1264b2167459SRichard Henderson 1265aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 1266aac0f603SRichard Henderson cb = tcg_temp_new_i64(); 1267aac0f603SRichard Henderson cb_msb = tcg_temp_new_i64(); 1268b2167459SRichard Henderson 1269b2167459SRichard Henderson if (is_b) { 1270b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 12716fd0c7bcSRichard Henderson tcg_gen_not_i64(cb, in2); 1272a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, 1273a4db4a78SRichard Henderson get_psw_carry(ctx, d), ctx->zero); 1274a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, dest, cb_msb, cb, ctx->zero); 12756fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, in1); 12766fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1277b2167459SRichard Henderson } else { 1278bdcccc17SRichard Henderson /* 1279bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1280bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1281bdcccc17SRichard Henderson */ 12826fd0c7bcSRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 1283a4db4a78SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 12846fd0c7bcSRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 12856fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 1286b2167459SRichard Henderson } 1287b2167459SRichard Henderson 1288b2167459SRichard Henderson /* Compute signed overflow if required. */ 1289f764718dSRichard Henderson sv = NULL; 1290b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1291b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1292b2167459SRichard Henderson if (is_tsv) { 1293a0ea4becSRichard Henderson gen_tsv(ctx, &sv, d); 1294b2167459SRichard Henderson } 1295b2167459SRichard Henderson } 1296b2167459SRichard Henderson 1297b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1298b2167459SRichard Henderson if (!is_b) { 12994fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1300b2167459SRichard Henderson } else { 1301a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1302b2167459SRichard Henderson } 1303b2167459SRichard Henderson 1304b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1305b2167459SRichard Henderson if (is_tc) { 1306269ca0a9SRichard Henderson gen_tc(ctx, &cond); 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson 1309b2167459SRichard Henderson /* Write back the result. */ 1310b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1311b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1312b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1313b2167459SRichard Henderson 1314b2167459SRichard Henderson /* Install the new nullification. */ 1315b2167459SRichard Henderson ctx->null_cond = cond; 1316b2167459SRichard Henderson } 1317b2167459SRichard Henderson 131863c427c6SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13190c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13200c982a28SRichard Henderson { 13216fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13220c982a28SRichard Henderson 13230c982a28SRichard Henderson if (a->cf) { 13240c982a28SRichard Henderson nullify_over(ctx); 13250c982a28SRichard Henderson } 13260c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13270c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 132863c427c6SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf, a->d); 13290c982a28SRichard Henderson return nullify_end(ctx); 13300c982a28SRichard Henderson } 13310c982a28SRichard Henderson 13320588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13330588e061SRichard Henderson { 13346fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 13350588e061SRichard Henderson 13360588e061SRichard Henderson if (a->cf) { 13370588e061SRichard Henderson nullify_over(ctx); 13380588e061SRichard Henderson } 13396fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 13400588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 134163c427c6SRichard Henderson /* All SUBI conditions are 32-bit. */ 134263c427c6SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf, false); 13430588e061SRichard Henderson return nullify_end(ctx); 13440588e061SRichard Henderson } 13450588e061SRichard Henderson 13466fd0c7bcSRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13476fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d) 1348b2167459SRichard Henderson { 13496fd0c7bcSRichard Henderson TCGv_i64 dest, sv; 1350b2167459SRichard Henderson DisasCond cond; 1351b2167459SRichard Henderson 1352aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 13536fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 1354b2167459SRichard Henderson 1355b2167459SRichard Henderson /* Compute signed overflow if required. */ 1356f764718dSRichard Henderson sv = NULL; 1357b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1358b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1359b2167459SRichard Henderson } 1360b2167459SRichard Henderson 1361b2167459SRichard Henderson /* Form the condition for the compare. */ 13624fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1363b2167459SRichard Henderson 1364b2167459SRichard Henderson /* Clear. */ 13656fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 1366b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1367b2167459SRichard Henderson 1368b2167459SRichard Henderson /* Install the new nullification. */ 1369b2167459SRichard Henderson ctx->null_cond = cond; 1370b2167459SRichard Henderson } 1371b2167459SRichard Henderson 13726fd0c7bcSRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 13736fd0c7bcSRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 13746fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 1375b2167459SRichard Henderson { 13766fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 1377b2167459SRichard Henderson 1378b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1379b2167459SRichard Henderson fn(dest, in1, in2); 1380b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1381b2167459SRichard Henderson 1382b2167459SRichard Henderson /* Install the new nullification. */ 1383b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1384b2167459SRichard Henderson } 1385b2167459SRichard Henderson 1386fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 13876fd0c7bcSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 13880c982a28SRichard Henderson { 13896fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 13900c982a28SRichard Henderson 13910c982a28SRichard Henderson if (a->cf) { 13920c982a28SRichard Henderson nullify_over(ctx); 13930c982a28SRichard Henderson } 13940c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13950c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1396fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 13970c982a28SRichard Henderson return nullify_end(ctx); 13980c982a28SRichard Henderson } 13990c982a28SRichard Henderson 140046bb3d46SRichard Henderson static void do_unit_addsub(DisasContext *ctx, unsigned rt, TCGv_i64 in1, 140146bb3d46SRichard Henderson TCGv_i64 in2, unsigned cf, bool d, 140246bb3d46SRichard Henderson bool is_tc, bool is_add) 1403b2167459SRichard Henderson { 140446bb3d46SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 140546bb3d46SRichard Henderson uint64_t test_cb = 0; 1406b2167459SRichard Henderson DisasCond cond; 1407b2167459SRichard Henderson 140846bb3d46SRichard Henderson /* Select which carry-out bits to test. */ 140946bb3d46SRichard Henderson switch (cf >> 1) { 141046bb3d46SRichard Henderson case 4: /* NDC / SDC -- 4-bit carries */ 141146bb3d46SRichard Henderson test_cb = dup_const(MO_8, 0x88); 141246bb3d46SRichard Henderson break; 141346bb3d46SRichard Henderson case 5: /* NWC / SWC -- 32-bit carries */ 141446bb3d46SRichard Henderson if (d) { 141546bb3d46SRichard Henderson test_cb = dup_const(MO_32, INT32_MIN); 1416b2167459SRichard Henderson } else { 141746bb3d46SRichard Henderson cf &= 1; /* undefined -- map to never/always */ 141846bb3d46SRichard Henderson } 141946bb3d46SRichard Henderson break; 142046bb3d46SRichard Henderson case 6: /* NBC / SBC -- 8-bit carries */ 142146bb3d46SRichard Henderson test_cb = dup_const(MO_8, INT8_MIN); 142246bb3d46SRichard Henderson break; 142346bb3d46SRichard Henderson case 7: /* NHC / SHC -- 16-bit carries */ 142446bb3d46SRichard Henderson test_cb = dup_const(MO_16, INT16_MIN); 142546bb3d46SRichard Henderson break; 142646bb3d46SRichard Henderson } 142746bb3d46SRichard Henderson if (!d) { 142846bb3d46SRichard Henderson test_cb = (uint32_t)test_cb; 142946bb3d46SRichard Henderson } 1430b2167459SRichard Henderson 143146bb3d46SRichard Henderson if (!test_cb) { 143246bb3d46SRichard Henderson /* No need to compute carries if we don't need to test them. */ 143346bb3d46SRichard Henderson if (is_add) { 143446bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 143546bb3d46SRichard Henderson } else { 143646bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 143746bb3d46SRichard Henderson } 143846bb3d46SRichard Henderson cond = do_unit_zero_cond(cf, d, dest); 143946bb3d46SRichard Henderson } else { 144046bb3d46SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 144146bb3d46SRichard Henderson 144246bb3d46SRichard Henderson if (d) { 144346bb3d46SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 144446bb3d46SRichard Henderson if (is_add) { 144546bb3d46SRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, ctx->zero, in2, ctx->zero); 144646bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 144746bb3d46SRichard Henderson } else { 144846bb3d46SRichard Henderson /* See do_sub, !is_b. */ 144946bb3d46SRichard Henderson TCGv_i64 one = tcg_constant_i64(1); 145046bb3d46SRichard Henderson tcg_gen_sub2_i64(dest, cb_msb, in1, one, in2, ctx->zero); 145146bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 145246bb3d46SRichard Henderson } 145346bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 145446bb3d46SRichard Henderson tcg_gen_extract2_i64(cb, cb, cb_msb, 1); 145546bb3d46SRichard Henderson } else { 145646bb3d46SRichard Henderson if (is_add) { 145746bb3d46SRichard Henderson tcg_gen_add_i64(dest, in1, in2); 145846bb3d46SRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 145946bb3d46SRichard Henderson } else { 146046bb3d46SRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 146146bb3d46SRichard Henderson tcg_gen_eqv_i64(cb, in1, in2); 146246bb3d46SRichard Henderson } 146346bb3d46SRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 146446bb3d46SRichard Henderson tcg_gen_shri_i64(cb, cb, 1); 146546bb3d46SRichard Henderson } 146646bb3d46SRichard Henderson 14673289ea0eSRichard Henderson cond = cond_make_ti(cf & 1 ? TCG_COND_TSTEQ : TCG_COND_TSTNE, 14683289ea0eSRichard Henderson cb, test_cb); 146946bb3d46SRichard Henderson } 1470b2167459SRichard Henderson 1471b2167459SRichard Henderson if (is_tc) { 1472269ca0a9SRichard Henderson gen_tc(ctx, &cond); 1473b2167459SRichard Henderson } 1474b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1475b2167459SRichard Henderson 1476b2167459SRichard Henderson ctx->null_cond = cond; 1477b2167459SRichard Henderson } 1478b2167459SRichard Henderson 147986f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14808d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14818d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14828d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14838d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 14846fd0c7bcSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_i64 base) 148586f8d05fSRichard Henderson { 148686f8d05fSRichard Henderson TCGv_ptr ptr; 14876fd0c7bcSRichard Henderson TCGv_i64 tmp; 148886f8d05fSRichard Henderson TCGv_i64 spc; 148986f8d05fSRichard Henderson 149086f8d05fSRichard Henderson if (sp != 0) { 14918d6ae7fbSRichard Henderson if (sp < 0) { 14928d6ae7fbSRichard Henderson sp = ~sp; 14938d6ae7fbSRichard Henderson } 14946fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 14958d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14968d6ae7fbSRichard Henderson return spc; 149786f8d05fSRichard Henderson } 1498494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1499494737b7SRichard Henderson return cpu_srH; 1500494737b7SRichard Henderson } 150186f8d05fSRichard Henderson 150286f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 1503aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 15046fd0c7bcSRichard Henderson spc = tcg_temp_new_i64(); 150586f8d05fSRichard Henderson 1506698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 15076fd0c7bcSRichard Henderson tcg_gen_shri_i64(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 15086fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, 030); 15096fd0c7bcSRichard Henderson tcg_gen_trunc_i64_ptr(ptr, tmp); 151086f8d05fSRichard Henderson 1511ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 151286f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 151386f8d05fSRichard Henderson 151486f8d05fSRichard Henderson return spc; 151586f8d05fSRichard Henderson } 151686f8d05fSRichard Henderson #endif 151786f8d05fSRichard Henderson 15186fd0c7bcSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_i64 *pgva, TCGv_i64 *pofs, 1519c53e401eSRichard Henderson unsigned rb, unsigned rx, int scale, int64_t disp, 152086f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 152186f8d05fSRichard Henderson { 15226fd0c7bcSRichard Henderson TCGv_i64 base = load_gpr(ctx, rb); 15236fd0c7bcSRichard Henderson TCGv_i64 ofs; 15246fd0c7bcSRichard Henderson TCGv_i64 addr; 152586f8d05fSRichard Henderson 1526f5b5c857SRichard Henderson set_insn_breg(ctx, rb); 1527f5b5c857SRichard Henderson 152886f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 152986f8d05fSRichard Henderson if (rx) { 1530aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 15316fd0c7bcSRichard Henderson tcg_gen_shli_i64(ofs, cpu_gr[rx], scale); 15326fd0c7bcSRichard Henderson tcg_gen_add_i64(ofs, ofs, base); 153386f8d05fSRichard Henderson } else if (disp || modify) { 1534aac0f603SRichard Henderson ofs = tcg_temp_new_i64(); 15356fd0c7bcSRichard Henderson tcg_gen_addi_i64(ofs, base, disp); 153686f8d05fSRichard Henderson } else { 153786f8d05fSRichard Henderson ofs = base; 153886f8d05fSRichard Henderson } 153986f8d05fSRichard Henderson 154086f8d05fSRichard Henderson *pofs = ofs; 15416fd0c7bcSRichard Henderson *pgva = addr = tcg_temp_new_i64(); 15427d50b696SSven Schnelle tcg_gen_andi_i64(addr, modify <= 0 ? ofs : base, 15437d50b696SSven Schnelle gva_offset_mask(ctx->tb_flags)); 1544698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 154586f8d05fSRichard Henderson if (!is_phys) { 1546d265360fSRichard Henderson tcg_gen_or_i64(addr, addr, space_select(ctx, sp, base)); 154786f8d05fSRichard Henderson } 154886f8d05fSRichard Henderson #endif 154986f8d05fSRichard Henderson } 155086f8d05fSRichard Henderson 155196d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 155296d6407fSRichard Henderson * < 0 for pre-modify, 155396d6407fSRichard Henderson * > 0 for post-modify, 155496d6407fSRichard Henderson * = 0 for no base register update. 155596d6407fSRichard Henderson */ 155696d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1557c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 155814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 155996d6407fSRichard Henderson { 15606fd0c7bcSRichard Henderson TCGv_i64 ofs; 15616fd0c7bcSRichard Henderson TCGv_i64 addr; 156296d6407fSRichard Henderson 156396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156596d6407fSRichard Henderson 156686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 156717fe594cSRichard Henderson MMU_DISABLED(ctx)); 1568c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 156986f8d05fSRichard Henderson if (modify) { 157086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 157196d6407fSRichard Henderson } 157296d6407fSRichard Henderson } 157396d6407fSRichard Henderson 157496d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1575c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 157614776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 157796d6407fSRichard Henderson { 15786fd0c7bcSRichard Henderson TCGv_i64 ofs; 15796fd0c7bcSRichard Henderson TCGv_i64 addr; 158096d6407fSRichard Henderson 158196d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 158296d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 158396d6407fSRichard Henderson 158486f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 158517fe594cSRichard Henderson MMU_DISABLED(ctx)); 1586217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 158786f8d05fSRichard Henderson if (modify) { 158886f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 158996d6407fSRichard Henderson } 159096d6407fSRichard Henderson } 159196d6407fSRichard Henderson 159296d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1593c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 159414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 159596d6407fSRichard Henderson { 15966fd0c7bcSRichard Henderson TCGv_i64 ofs; 15976fd0c7bcSRichard Henderson TCGv_i64 addr; 159896d6407fSRichard Henderson 159996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 160096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 160196d6407fSRichard Henderson 160286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 160317fe594cSRichard Henderson MMU_DISABLED(ctx)); 1604217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 160586f8d05fSRichard Henderson if (modify) { 160686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 160796d6407fSRichard Henderson } 160896d6407fSRichard Henderson } 160996d6407fSRichard Henderson 161096d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1611c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 161214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 161396d6407fSRichard Henderson { 16146fd0c7bcSRichard Henderson TCGv_i64 ofs; 16156fd0c7bcSRichard Henderson TCGv_i64 addr; 161696d6407fSRichard Henderson 161796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 161896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 161996d6407fSRichard Henderson 162086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 162117fe594cSRichard Henderson MMU_DISABLED(ctx)); 1622217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 162386f8d05fSRichard Henderson if (modify) { 162486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 162596d6407fSRichard Henderson } 162696d6407fSRichard Henderson } 162796d6407fSRichard Henderson 16281cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1629c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 163014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 163196d6407fSRichard Henderson { 16326fd0c7bcSRichard Henderson TCGv_i64 dest; 163396d6407fSRichard Henderson 163496d6407fSRichard Henderson nullify_over(ctx); 163596d6407fSRichard Henderson 163696d6407fSRichard Henderson if (modify == 0) { 163796d6407fSRichard Henderson /* No base register update. */ 163896d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 163996d6407fSRichard Henderson } else { 164096d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1641aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 164296d6407fSRichard Henderson } 16436fd0c7bcSRichard Henderson do_load_64(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 164496d6407fSRichard Henderson save_gpr(ctx, rt, dest); 164596d6407fSRichard Henderson 16461cd012a5SRichard Henderson return nullify_end(ctx); 164796d6407fSRichard Henderson } 164896d6407fSRichard Henderson 1649740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1650c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 165186f8d05fSRichard Henderson unsigned sp, int modify) 165296d6407fSRichard Henderson { 165396d6407fSRichard Henderson TCGv_i32 tmp; 165496d6407fSRichard Henderson 165596d6407fSRichard Henderson nullify_over(ctx); 165696d6407fSRichard Henderson 165796d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 165886f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 165996d6407fSRichard Henderson save_frw_i32(rt, tmp); 166096d6407fSRichard Henderson 166196d6407fSRichard Henderson if (rt == 0) { 1662ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 166396d6407fSRichard Henderson } 166496d6407fSRichard Henderson 1665740038d7SRichard Henderson return nullify_end(ctx); 166696d6407fSRichard Henderson } 166796d6407fSRichard Henderson 1668740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1669740038d7SRichard Henderson { 1670740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1671740038d7SRichard Henderson a->disp, a->sp, a->m); 1672740038d7SRichard Henderson } 1673740038d7SRichard Henderson 1674740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1675c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 167686f8d05fSRichard Henderson unsigned sp, int modify) 167796d6407fSRichard Henderson { 167896d6407fSRichard Henderson TCGv_i64 tmp; 167996d6407fSRichard Henderson 168096d6407fSRichard Henderson nullify_over(ctx); 168196d6407fSRichard Henderson 168296d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1683fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 168496d6407fSRichard Henderson save_frd(rt, tmp); 168596d6407fSRichard Henderson 168696d6407fSRichard Henderson if (rt == 0) { 1687ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 168896d6407fSRichard Henderson } 168996d6407fSRichard Henderson 1690740038d7SRichard Henderson return nullify_end(ctx); 1691740038d7SRichard Henderson } 1692740038d7SRichard Henderson 1693740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1694740038d7SRichard Henderson { 1695740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1696740038d7SRichard Henderson a->disp, a->sp, a->m); 169796d6407fSRichard Henderson } 169896d6407fSRichard Henderson 16991cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1700c53e401eSRichard Henderson int64_t disp, unsigned sp, 170114776ab5STony Nguyen int modify, MemOp mop) 170296d6407fSRichard Henderson { 170396d6407fSRichard Henderson nullify_over(ctx); 17046fd0c7bcSRichard Henderson do_store_64(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 17051cd012a5SRichard Henderson return nullify_end(ctx); 170696d6407fSRichard Henderson } 170796d6407fSRichard Henderson 1708740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1709c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 171086f8d05fSRichard Henderson unsigned sp, int modify) 171196d6407fSRichard Henderson { 171296d6407fSRichard Henderson TCGv_i32 tmp; 171396d6407fSRichard Henderson 171496d6407fSRichard Henderson nullify_over(ctx); 171596d6407fSRichard Henderson 171696d6407fSRichard Henderson tmp = load_frw_i32(rt); 171786f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 171896d6407fSRichard Henderson 1719740038d7SRichard Henderson return nullify_end(ctx); 172096d6407fSRichard Henderson } 172196d6407fSRichard Henderson 1722740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1723740038d7SRichard Henderson { 1724740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1725740038d7SRichard Henderson a->disp, a->sp, a->m); 1726740038d7SRichard Henderson } 1727740038d7SRichard Henderson 1728740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1729c53e401eSRichard Henderson unsigned rx, int scale, int64_t disp, 173086f8d05fSRichard Henderson unsigned sp, int modify) 173196d6407fSRichard Henderson { 173296d6407fSRichard Henderson TCGv_i64 tmp; 173396d6407fSRichard Henderson 173496d6407fSRichard Henderson nullify_over(ctx); 173596d6407fSRichard Henderson 173696d6407fSRichard Henderson tmp = load_frd(rt); 1737fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 173896d6407fSRichard Henderson 1739740038d7SRichard Henderson return nullify_end(ctx); 1740740038d7SRichard Henderson } 1741740038d7SRichard Henderson 1742740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1743740038d7SRichard Henderson { 1744740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1745740038d7SRichard Henderson a->disp, a->sp, a->m); 174696d6407fSRichard Henderson } 174796d6407fSRichard Henderson 17481ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1749ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1750ebe9383cSRichard Henderson { 1751ebe9383cSRichard Henderson TCGv_i32 tmp; 1752ebe9383cSRichard Henderson 1753ebe9383cSRichard Henderson nullify_over(ctx); 1754ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1755ebe9383cSRichard Henderson 1756ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1757ebe9383cSRichard Henderson 1758ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17591ca74648SRichard Henderson return nullify_end(ctx); 1760ebe9383cSRichard Henderson } 1761ebe9383cSRichard Henderson 17621ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1763ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1764ebe9383cSRichard Henderson { 1765ebe9383cSRichard Henderson TCGv_i32 dst; 1766ebe9383cSRichard Henderson TCGv_i64 src; 1767ebe9383cSRichard Henderson 1768ebe9383cSRichard Henderson nullify_over(ctx); 1769ebe9383cSRichard Henderson src = load_frd(ra); 1770ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1771ebe9383cSRichard Henderson 1772ad75a51eSRichard Henderson func(dst, tcg_env, src); 1773ebe9383cSRichard Henderson 1774ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17751ca74648SRichard Henderson return nullify_end(ctx); 1776ebe9383cSRichard Henderson } 1777ebe9383cSRichard Henderson 17781ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1779ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1780ebe9383cSRichard Henderson { 1781ebe9383cSRichard Henderson TCGv_i64 tmp; 1782ebe9383cSRichard Henderson 1783ebe9383cSRichard Henderson nullify_over(ctx); 1784ebe9383cSRichard Henderson tmp = load_frd0(ra); 1785ebe9383cSRichard Henderson 1786ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1787ebe9383cSRichard Henderson 1788ebe9383cSRichard Henderson save_frd(rt, tmp); 17891ca74648SRichard Henderson return nullify_end(ctx); 1790ebe9383cSRichard Henderson } 1791ebe9383cSRichard Henderson 17921ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1793ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1794ebe9383cSRichard Henderson { 1795ebe9383cSRichard Henderson TCGv_i32 src; 1796ebe9383cSRichard Henderson TCGv_i64 dst; 1797ebe9383cSRichard Henderson 1798ebe9383cSRichard Henderson nullify_over(ctx); 1799ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1800ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1801ebe9383cSRichard Henderson 1802ad75a51eSRichard Henderson func(dst, tcg_env, src); 1803ebe9383cSRichard Henderson 1804ebe9383cSRichard Henderson save_frd(rt, dst); 18051ca74648SRichard Henderson return nullify_end(ctx); 1806ebe9383cSRichard Henderson } 1807ebe9383cSRichard Henderson 18081ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1809ebe9383cSRichard Henderson unsigned ra, unsigned rb, 181031234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1811ebe9383cSRichard Henderson { 1812ebe9383cSRichard Henderson TCGv_i32 a, b; 1813ebe9383cSRichard Henderson 1814ebe9383cSRichard Henderson nullify_over(ctx); 1815ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1816ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1817ebe9383cSRichard Henderson 1818ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1819ebe9383cSRichard Henderson 1820ebe9383cSRichard Henderson save_frw_i32(rt, a); 18211ca74648SRichard Henderson return nullify_end(ctx); 1822ebe9383cSRichard Henderson } 1823ebe9383cSRichard Henderson 18241ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1825ebe9383cSRichard Henderson unsigned ra, unsigned rb, 182631234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1827ebe9383cSRichard Henderson { 1828ebe9383cSRichard Henderson TCGv_i64 a, b; 1829ebe9383cSRichard Henderson 1830ebe9383cSRichard Henderson nullify_over(ctx); 1831ebe9383cSRichard Henderson a = load_frd0(ra); 1832ebe9383cSRichard Henderson b = load_frd0(rb); 1833ebe9383cSRichard Henderson 1834ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1835ebe9383cSRichard Henderson 1836ebe9383cSRichard Henderson save_frd(rt, a); 18371ca74648SRichard Henderson return nullify_end(ctx); 1838ebe9383cSRichard Henderson } 1839ebe9383cSRichard Henderson 184098cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 184198cd9ca7SRichard Henderson have already had nullification handled. */ 18422644f80bSRichard Henderson static bool do_dbranch(DisasContext *ctx, int64_t disp, 184398cd9ca7SRichard Henderson unsigned link, bool is_n) 184498cd9ca7SRichard Henderson { 1845bc921866SRichard Henderson ctx->iaq_j = iaqe_branchi(ctx, disp); 18462644f80bSRichard Henderson 184798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 184843541db0SRichard Henderson install_link(ctx, link, false); 184998cd9ca7SRichard Henderson if (is_n) { 1850d08ad0e0SRichard Henderson if (use_nullify_skip(ctx)) { 1851d08ad0e0SRichard Henderson nullify_set(ctx, 0); 1852bc921866SRichard Henderson gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL); 1853d08ad0e0SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 1854d08ad0e0SRichard Henderson return true; 1855d08ad0e0SRichard Henderson } 185698cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 185798cd9ca7SRichard Henderson } 1858bc921866SRichard Henderson ctx->iaq_n = &ctx->iaq_j; 185998cd9ca7SRichard Henderson } else { 186098cd9ca7SRichard Henderson nullify_over(ctx); 186198cd9ca7SRichard Henderson 186243541db0SRichard Henderson install_link(ctx, link, false); 186398cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 186498cd9ca7SRichard Henderson nullify_set(ctx, 0); 1865bc921866SRichard Henderson gen_goto_tb(ctx, 0, &ctx->iaq_j, NULL); 186698cd9ca7SRichard Henderson } else { 186798cd9ca7SRichard Henderson nullify_set(ctx, is_n); 1868bc921866SRichard Henderson gen_goto_tb(ctx, 0, &ctx->iaq_b, &ctx->iaq_j); 186998cd9ca7SRichard Henderson } 187031234768SRichard Henderson nullify_end(ctx); 187198cd9ca7SRichard Henderson 187298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1873bc921866SRichard Henderson gen_goto_tb(ctx, 1, &ctx->iaq_b, NULL); 187431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 187598cd9ca7SRichard Henderson } 187601afb7beSRichard Henderson return true; 187798cd9ca7SRichard Henderson } 187898cd9ca7SRichard Henderson 187998cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 188098cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1881c53e401eSRichard Henderson static bool do_cbranch(DisasContext *ctx, int64_t disp, bool is_n, 188298cd9ca7SRichard Henderson DisasCond *cond) 188398cd9ca7SRichard Henderson { 1884bc921866SRichard Henderson DisasIAQE next; 188598cd9ca7SRichard Henderson TCGLabel *taken = NULL; 188698cd9ca7SRichard Henderson TCGCond c = cond->c; 188798cd9ca7SRichard Henderson bool n; 188898cd9ca7SRichard Henderson 188998cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 189098cd9ca7SRichard Henderson 189198cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 189298cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 18932644f80bSRichard Henderson return do_dbranch(ctx, disp, 0, is_n && disp >= 0); 189498cd9ca7SRichard Henderson } 189598cd9ca7SRichard Henderson 189698cd9ca7SRichard Henderson taken = gen_new_label(); 18976fd0c7bcSRichard Henderson tcg_gen_brcond_i64(c, cond->a0, cond->a1, taken); 189898cd9ca7SRichard Henderson 189998cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 190098cd9ca7SRichard Henderson n = is_n && disp < 0; 190198cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 190298cd9ca7SRichard Henderson nullify_set(ctx, 0); 1903bc921866SRichard Henderson next = iaqe_incr(&ctx->iaq_b, 4); 1904bc921866SRichard Henderson gen_goto_tb(ctx, 0, &next, NULL); 190598cd9ca7SRichard Henderson } else { 190698cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 190798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190898cd9ca7SRichard Henderson ctx->null_lab = NULL; 190998cd9ca7SRichard Henderson } 191098cd9ca7SRichard Henderson nullify_set(ctx, n); 1911bc921866SRichard Henderson gen_goto_tb(ctx, 0, &ctx->iaq_b, NULL); 191298cd9ca7SRichard Henderson } 191398cd9ca7SRichard Henderson 191498cd9ca7SRichard Henderson gen_set_label(taken); 191598cd9ca7SRichard Henderson 191698cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 191798cd9ca7SRichard Henderson n = is_n && disp >= 0; 1918bc921866SRichard Henderson 1919bc921866SRichard Henderson next = iaqe_branchi(ctx, disp); 192098cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 192198cd9ca7SRichard Henderson nullify_set(ctx, 0); 1922bc921866SRichard Henderson gen_goto_tb(ctx, 1, &next, NULL); 192398cd9ca7SRichard Henderson } else { 192498cd9ca7SRichard Henderson nullify_set(ctx, n); 1925bc921866SRichard Henderson gen_goto_tb(ctx, 1, &ctx->iaq_b, &next); 192698cd9ca7SRichard Henderson } 192798cd9ca7SRichard Henderson 192898cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 192998cd9ca7SRichard Henderson if (ctx->null_lab) { 193098cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 193198cd9ca7SRichard Henderson ctx->null_lab = NULL; 193231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 193398cd9ca7SRichard Henderson } else { 193431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 193598cd9ca7SRichard Henderson } 193601afb7beSRichard Henderson return true; 193798cd9ca7SRichard Henderson } 193898cd9ca7SRichard Henderson 1939bc921866SRichard Henderson /* 1940bc921866SRichard Henderson * Emit an unconditional branch to an indirect target, in ctx->iaq_j. 1941bc921866SRichard Henderson * This handles nullification of the branch itself. 1942bc921866SRichard Henderson */ 1943bc921866SRichard Henderson static bool do_ibranch(DisasContext *ctx, unsigned link, 1944bc921866SRichard Henderson bool with_sr0, bool is_n) 194598cd9ca7SRichard Henderson { 1946d582c1faSRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 1947019f4159SRichard Henderson install_link(ctx, link, with_sr0); 194898cd9ca7SRichard Henderson if (is_n) { 1949c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1950bc921866SRichard Henderson install_iaq_entries(ctx, &ctx->iaq_j, NULL); 1951c301f34eSRichard Henderson nullify_set(ctx, 0); 195231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 195301afb7beSRichard Henderson return true; 1954c301f34eSRichard Henderson } 195598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 195698cd9ca7SRichard Henderson } 1957bc921866SRichard Henderson ctx->iaq_n = &ctx->iaq_j; 1958d582c1faSRichard Henderson return true; 1959d582c1faSRichard Henderson } 196098cd9ca7SRichard Henderson 1961d582c1faSRichard Henderson nullify_over(ctx); 1962d582c1faSRichard Henderson 1963019f4159SRichard Henderson install_link(ctx, link, with_sr0); 1964d582c1faSRichard Henderson if (is_n && use_nullify_skip(ctx)) { 1965bc921866SRichard Henderson install_iaq_entries(ctx, &ctx->iaq_j, NULL); 1966d582c1faSRichard Henderson nullify_set(ctx, 0); 1967d582c1faSRichard Henderson } else { 1968bc921866SRichard Henderson install_iaq_entries(ctx, &ctx->iaq_b, &ctx->iaq_j); 1969d582c1faSRichard Henderson nullify_set(ctx, is_n); 1970d582c1faSRichard Henderson } 1971d582c1faSRichard Henderson 19727f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1973d582c1faSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 197401afb7beSRichard Henderson return nullify_end(ctx); 197598cd9ca7SRichard Henderson } 197698cd9ca7SRichard Henderson 1977660eefe1SRichard Henderson /* Implement 1978660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 1979660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 1980660eefe1SRichard Henderson * else 1981660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 1982660eefe1SRichard Henderson * which keeps the privilege level from being increased. 1983660eefe1SRichard Henderson */ 19846fd0c7bcSRichard Henderson static TCGv_i64 do_ibranch_priv(DisasContext *ctx, TCGv_i64 offset) 1985660eefe1SRichard Henderson { 19861874e6c2SRichard Henderson TCGv_i64 dest = tcg_temp_new_i64(); 1987660eefe1SRichard Henderson switch (ctx->privilege) { 1988660eefe1SRichard Henderson case 0: 1989660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 19901874e6c2SRichard Henderson tcg_gen_mov_i64(dest, offset); 19911874e6c2SRichard Henderson break; 1992660eefe1SRichard Henderson case 3: 1993993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 19946fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, offset, 3); 1995660eefe1SRichard Henderson break; 1996660eefe1SRichard Henderson default: 19976fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, offset, -4); 19986fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, ctx->privilege); 19990bb02029SRichard Henderson tcg_gen_umax_i64(dest, dest, offset); 2000660eefe1SRichard Henderson break; 2001660eefe1SRichard Henderson } 2002660eefe1SRichard Henderson return dest; 2003660eefe1SRichard Henderson } 2004660eefe1SRichard Henderson 2005ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20067ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20077ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20087ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20097ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20107ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20117ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20127ad439dfSRichard Henderson aforementioned BE. */ 201331234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20147ad439dfSRichard Henderson { 20150d89cb7cSRichard Henderson assert(ctx->iaq_f.disp == 0); 20160d89cb7cSRichard Henderson 20177ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20187ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20198b81968cSMichael Tokarev next insn within the privileged page. */ 20207ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20217ad439dfSRichard Henderson case TCG_COND_NEVER: 20227ad439dfSRichard Henderson break; 20237ad439dfSRichard Henderson case TCG_COND_ALWAYS: 20246fd0c7bcSRichard Henderson tcg_gen_movi_i64(cpu_psw_n, 0); 20257ad439dfSRichard Henderson goto do_sigill; 20267ad439dfSRichard Henderson default: 20277ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20287ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20297ad439dfSRichard Henderson g_assert_not_reached(); 20307ad439dfSRichard Henderson } 20317ad439dfSRichard Henderson 20327ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20337ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20347ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20357ad439dfSRichard Henderson under such conditions. */ 20360d89cb7cSRichard Henderson if (iaqe_variable(&ctx->iaq_b) || ctx->iaq_b.disp != 4) { 20377ad439dfSRichard Henderson goto do_sigill; 20387ad439dfSRichard Henderson } 20397ad439dfSRichard Henderson 20400d89cb7cSRichard Henderson switch (ctx->base.pc_first) { 20417ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20422986721dSRichard Henderson gen_excp_1(EXCP_IMP); 204331234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204431234768SRichard Henderson break; 20457ad439dfSRichard Henderson 20467ad439dfSRichard Henderson case 0xb0: /* LWS */ 20477ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 204831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 204931234768SRichard Henderson break; 20507ad439dfSRichard Henderson 20517ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2052bc921866SRichard Henderson { 2053bc921866SRichard Henderson DisasIAQE next = { .base = tcg_temp_new_i64() }; 2054bc921866SRichard Henderson 2055bc921866SRichard Henderson tcg_gen_st_i64(cpu_gr[26], tcg_env, 2056bc921866SRichard Henderson offsetof(CPUHPPAState, cr[27])); 2057*3c13b0ffSRichard Henderson tcg_gen_ori_i64(next.base, cpu_gr[31], PRIV_USER); 2058bc921866SRichard Henderson install_iaq_entries(ctx, &next, NULL); 205931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 2060bc921866SRichard Henderson } 206131234768SRichard Henderson break; 20627ad439dfSRichard Henderson 20637ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 20647ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 206531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 206631234768SRichard Henderson break; 20677ad439dfSRichard Henderson 20687ad439dfSRichard Henderson default: 20697ad439dfSRichard Henderson do_sigill: 20702986721dSRichard Henderson gen_excp_1(EXCP_ILL); 207131234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 207231234768SRichard Henderson break; 20737ad439dfSRichard Henderson } 20747ad439dfSRichard Henderson } 2075ba1d0b44SRichard Henderson #endif 20767ad439dfSRichard Henderson 2077deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2078b2167459SRichard Henderson { 2079e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 208031234768SRichard Henderson return true; 2081b2167459SRichard Henderson } 2082b2167459SRichard Henderson 208340f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 208498a9cb79SRichard Henderson { 208531234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 208698a9cb79SRichard Henderson } 208798a9cb79SRichard Henderson 2088e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 208998a9cb79SRichard Henderson { 209098a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 209198a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 209298a9cb79SRichard Henderson 2093e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 209431234768SRichard Henderson return true; 209598a9cb79SRichard Henderson } 209698a9cb79SRichard Henderson 2097c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 209898a9cb79SRichard Henderson { 2099bc921866SRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 210098a9cb79SRichard Henderson 2101bc921866SRichard Henderson copy_iaoq_entry(ctx, dest, &ctx->iaq_f); 2102bc921866SRichard Henderson tcg_gen_andi_i64(dest, dest, -4); 2103bc921866SRichard Henderson 2104bc921866SRichard Henderson save_gpr(ctx, a->t, dest); 2105e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 210631234768SRichard Henderson return true; 210798a9cb79SRichard Henderson } 210898a9cb79SRichard Henderson 2109c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 211098a9cb79SRichard Henderson { 2111c603e14aSRichard Henderson unsigned rt = a->t; 2112c603e14aSRichard Henderson unsigned rs = a->sp; 211333423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 211498a9cb79SRichard Henderson 211533423472SRichard Henderson load_spr(ctx, t0, rs); 211633423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 211733423472SRichard Henderson 2118967662cdSRichard Henderson save_gpr(ctx, rt, t0); 211998a9cb79SRichard Henderson 2120e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 212131234768SRichard Henderson return true; 212298a9cb79SRichard Henderson } 212398a9cb79SRichard Henderson 2124c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 212598a9cb79SRichard Henderson { 2126c603e14aSRichard Henderson unsigned rt = a->t; 2127c603e14aSRichard Henderson unsigned ctl = a->r; 21286fd0c7bcSRichard Henderson TCGv_i64 tmp; 212998a9cb79SRichard Henderson 213098a9cb79SRichard Henderson switch (ctl) { 213135136a77SRichard Henderson case CR_SAR: 2132c603e14aSRichard Henderson if (a->e == 0) { 213398a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 213498a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 21356fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 213698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 213735136a77SRichard Henderson goto done; 213898a9cb79SRichard Henderson } 213998a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 214035136a77SRichard Henderson goto done; 214135136a77SRichard Henderson case CR_IT: /* Interval Timer */ 214235136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 214335136a77SRichard Henderson nullify_over(ctx); 214498a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2145dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 214631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 214749c29d6cSRichard Henderson } 21480c58c1bcSRichard Henderson gen_helper_read_interval_timer(tmp); 214998a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 215031234768SRichard Henderson return nullify_end(ctx); 215198a9cb79SRichard Henderson case 26: 215298a9cb79SRichard Henderson case 27: 215398a9cb79SRichard Henderson break; 215498a9cb79SRichard Henderson default: 215598a9cb79SRichard Henderson /* All other control registers are privileged. */ 215635136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 215735136a77SRichard Henderson break; 215898a9cb79SRichard Henderson } 215998a9cb79SRichard Henderson 2160aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 21616fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 216235136a77SRichard Henderson save_gpr(ctx, rt, tmp); 216335136a77SRichard Henderson 216435136a77SRichard Henderson done: 2165e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 216631234768SRichard Henderson return true; 216798a9cb79SRichard Henderson } 216898a9cb79SRichard Henderson 2169c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 217033423472SRichard Henderson { 2171c603e14aSRichard Henderson unsigned rr = a->r; 2172c603e14aSRichard Henderson unsigned rs = a->sp; 2173967662cdSRichard Henderson TCGv_i64 tmp; 217433423472SRichard Henderson 217533423472SRichard Henderson if (rs >= 5) { 217633423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 217733423472SRichard Henderson } 217833423472SRichard Henderson nullify_over(ctx); 217933423472SRichard Henderson 2180967662cdSRichard Henderson tmp = tcg_temp_new_i64(); 2181967662cdSRichard Henderson tcg_gen_shli_i64(tmp, load_gpr(ctx, rr), 32); 218233423472SRichard Henderson 218333423472SRichard Henderson if (rs >= 4) { 2184967662cdSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2185494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 218633423472SRichard Henderson } else { 2187967662cdSRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], tmp); 218833423472SRichard Henderson } 218933423472SRichard Henderson 219031234768SRichard Henderson return nullify_end(ctx); 219133423472SRichard Henderson } 219233423472SRichard Henderson 2193c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 219498a9cb79SRichard Henderson { 2195c603e14aSRichard Henderson unsigned ctl = a->t; 21966fd0c7bcSRichard Henderson TCGv_i64 reg; 21976fd0c7bcSRichard Henderson TCGv_i64 tmp; 219898a9cb79SRichard Henderson 219935136a77SRichard Henderson if (ctl == CR_SAR) { 22004845f015SSven Schnelle reg = load_gpr(ctx, a->r); 2201aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22026fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, reg, ctx->is_pa20 ? 63 : 31); 220398a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 220498a9cb79SRichard Henderson 2205e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 220631234768SRichard Henderson return true; 220798a9cb79SRichard Henderson } 220898a9cb79SRichard Henderson 220935136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 221035136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 221135136a77SRichard Henderson 2212c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 221335136a77SRichard Henderson nullify_over(ctx); 22144c34bab0SHelge Deller 22154c34bab0SHelge Deller if (ctx->is_pa20) { 22164845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22174c34bab0SHelge Deller } else { 22184c34bab0SHelge Deller reg = tcg_temp_new_i64(); 22194c34bab0SHelge Deller tcg_gen_ext32u_i64(reg, load_gpr(ctx, a->r)); 22204c34bab0SHelge Deller } 22214845f015SSven Schnelle 222235136a77SRichard Henderson switch (ctl) { 222335136a77SRichard Henderson case CR_IT: 2224104281c1SRichard Henderson if (translator_io_start(&ctx->base)) { 2225104281c1SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2226104281c1SRichard Henderson } 2227ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 222835136a77SRichard Henderson break; 22294f5f2548SRichard Henderson case CR_EIRR: 22306ebebea7SRichard Henderson /* Helper modifies interrupt lines and is therefore IO. */ 22316ebebea7SRichard Henderson translator_io_start(&ctx->base); 2232ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22336ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 223431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22354f5f2548SRichard Henderson break; 22364f5f2548SRichard Henderson 223735136a77SRichard Henderson case CR_IIASQ: 223835136a77SRichard Henderson case CR_IIAOQ: 223935136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 224035136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2241aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 22426fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, 224335136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 22446fd0c7bcSRichard Henderson tcg_gen_st_i64(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 22456fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, 224635136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 224735136a77SRichard Henderson break; 224835136a77SRichard Henderson 2249d5de20bdSSven Schnelle case CR_PID1: 2250d5de20bdSSven Schnelle case CR_PID2: 2251d5de20bdSSven Schnelle case CR_PID3: 2252d5de20bdSSven Schnelle case CR_PID4: 22536fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2254d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2255ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2256d5de20bdSSven Schnelle #endif 2257d5de20bdSSven Schnelle break; 2258d5de20bdSSven Schnelle 22596ebebea7SRichard Henderson case CR_EIEM: 22606ebebea7SRichard Henderson /* Exit to re-evaluate interrupts in the main loop. */ 22616ebebea7SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22626ebebea7SRichard Henderson /* FALLTHRU */ 226335136a77SRichard Henderson default: 22646fd0c7bcSRichard Henderson tcg_gen_st_i64(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 226535136a77SRichard Henderson break; 226635136a77SRichard Henderson } 226731234768SRichard Henderson return nullify_end(ctx); 22684f5f2548SRichard Henderson #endif 226935136a77SRichard Henderson } 227035136a77SRichard Henderson 2271c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 227298a9cb79SRichard Henderson { 2273aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 227498a9cb79SRichard Henderson 22756fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, load_gpr(ctx, a->r)); 22766fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ctx->is_pa20 ? 63 : 31); 227798a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 227898a9cb79SRichard Henderson 2279e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 228031234768SRichard Henderson return true; 228198a9cb79SRichard Henderson } 228298a9cb79SRichard Henderson 2283e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 228498a9cb79SRichard Henderson { 22856fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->t); 228698a9cb79SRichard Henderson 22872330504cSHelge Deller #ifdef CONFIG_USER_ONLY 22882330504cSHelge Deller /* We don't implement space registers in user mode. */ 22896fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 22902330504cSHelge Deller #else 2291967662cdSRichard Henderson tcg_gen_mov_i64(dest, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 2292967662cdSRichard Henderson tcg_gen_shri_i64(dest, dest, 32); 22932330504cSHelge Deller #endif 2294e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 229598a9cb79SRichard Henderson 2296e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 229731234768SRichard Henderson return true; 229898a9cb79SRichard Henderson } 229998a9cb79SRichard Henderson 2300e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2301e36f27efSRichard Henderson { 23027b2d70a1SHelge Deller #ifdef CONFIG_USER_ONLY 2303e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23047b2d70a1SHelge Deller #else 23056fd0c7bcSRichard Henderson TCGv_i64 tmp; 2306e1b5a5edSRichard Henderson 23077b2d70a1SHelge Deller /* HP-UX 11i and HP ODE use rsm for read-access to PSW */ 23087b2d70a1SHelge Deller if (a->i) { 23097b2d70a1SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 23107b2d70a1SHelge Deller } 23117b2d70a1SHelge Deller 2312e1b5a5edSRichard Henderson nullify_over(ctx); 2313e1b5a5edSRichard Henderson 2314aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 23156fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 23166fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, ~a->i); 2317ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2318e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2319e1b5a5edSRichard Henderson 2320e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 232131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 232231234768SRichard Henderson return nullify_end(ctx); 2323e36f27efSRichard Henderson #endif 2324e1b5a5edSRichard Henderson } 2325e1b5a5edSRichard Henderson 2326e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2327e1b5a5edSRichard Henderson { 2328e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2329e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 23306fd0c7bcSRichard Henderson TCGv_i64 tmp; 2331e1b5a5edSRichard Henderson 2332e1b5a5edSRichard Henderson nullify_over(ctx); 2333e1b5a5edSRichard Henderson 2334aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 23356fd0c7bcSRichard Henderson tcg_gen_ld_i64(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 23366fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, a->i); 2337ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2338e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2339e1b5a5edSRichard Henderson 2340e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 234131234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 234231234768SRichard Henderson return nullify_end(ctx); 2343e36f27efSRichard Henderson #endif 2344e1b5a5edSRichard Henderson } 2345e1b5a5edSRichard Henderson 2346c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2347e1b5a5edSRichard Henderson { 2348e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2349c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 23506fd0c7bcSRichard Henderson TCGv_i64 tmp, reg; 2351e1b5a5edSRichard Henderson nullify_over(ctx); 2352e1b5a5edSRichard Henderson 2353c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2354aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2355ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2356e1b5a5edSRichard Henderson 2357e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 235831234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 235931234768SRichard Henderson return nullify_end(ctx); 2360c603e14aSRichard Henderson #endif 2361e1b5a5edSRichard Henderson } 2362f49b3537SRichard Henderson 2363e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2364f49b3537SRichard Henderson { 2365f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2366e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2367f49b3537SRichard Henderson nullify_over(ctx); 2368f49b3537SRichard Henderson 2369e36f27efSRichard Henderson if (rfi_r) { 2370ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2371f49b3537SRichard Henderson } else { 2372ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2373f49b3537SRichard Henderson } 237431234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 237507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 237631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2377f49b3537SRichard Henderson 237831234768SRichard Henderson return nullify_end(ctx); 2379e36f27efSRichard Henderson #endif 2380f49b3537SRichard Henderson } 23816210db05SHelge Deller 2382e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2383e36f27efSRichard Henderson { 2384e36f27efSRichard Henderson return do_rfi(ctx, false); 2385e36f27efSRichard Henderson } 2386e36f27efSRichard Henderson 2387e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2388e36f27efSRichard Henderson { 2389e36f27efSRichard Henderson return do_rfi(ctx, true); 2390e36f27efSRichard Henderson } 2391e36f27efSRichard Henderson 239296927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 23936210db05SHelge Deller { 23946210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 239596927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 23966210db05SHelge Deller nullify_over(ctx); 2397ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 239831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 239931234768SRichard Henderson return nullify_end(ctx); 240096927adbSRichard Henderson #endif 24016210db05SHelge Deller } 240296927adbSRichard Henderson 240396927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 240496927adbSRichard Henderson { 240596927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 240696927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 240796927adbSRichard Henderson nullify_over(ctx); 2408ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 240996927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 241096927adbSRichard Henderson return nullify_end(ctx); 241196927adbSRichard Henderson #endif 241296927adbSRichard Henderson } 2413e1b5a5edSRichard Henderson 2414558c09beSRichard Henderson static bool do_getshadowregs(DisasContext *ctx) 24154a4554c6SHelge Deller { 24164a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24174a4554c6SHelge Deller nullify_over(ctx); 2418558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 2419558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 2420558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 2421558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 2422558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 2423558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 2424558c09beSRichard Henderson tcg_gen_ld_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 24254a4554c6SHelge Deller return nullify_end(ctx); 2426558c09beSRichard Henderson } 2427558c09beSRichard Henderson 24283bdf2081SHelge Deller static bool do_putshadowregs(DisasContext *ctx) 24293bdf2081SHelge Deller { 24303bdf2081SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24313bdf2081SHelge Deller nullify_over(ctx); 24323bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[1], tcg_env, offsetof(CPUHPPAState, shadow[0])); 24333bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[8], tcg_env, offsetof(CPUHPPAState, shadow[1])); 24343bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[9], tcg_env, offsetof(CPUHPPAState, shadow[2])); 24353bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[16], tcg_env, offsetof(CPUHPPAState, shadow[3])); 24363bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[17], tcg_env, offsetof(CPUHPPAState, shadow[4])); 24373bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[24], tcg_env, offsetof(CPUHPPAState, shadow[5])); 24383bdf2081SHelge Deller tcg_gen_st_i64(cpu_gr[25], tcg_env, offsetof(CPUHPPAState, shadow[6])); 24393bdf2081SHelge Deller return nullify_end(ctx); 24403bdf2081SHelge Deller } 24413bdf2081SHelge Deller 2442558c09beSRichard Henderson static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 2443558c09beSRichard Henderson { 2444558c09beSRichard Henderson return do_getshadowregs(ctx); 24454a4554c6SHelge Deller } 24464a4554c6SHelge Deller 2447deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 244898a9cb79SRichard Henderson { 2449deee69a1SRichard Henderson if (a->m) { 24506fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, a->b); 24516fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->b); 24526fd0c7bcSRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->x); 245398a9cb79SRichard Henderson 245498a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 24556fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, src1, src2); 2456deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2457deee69a1SRichard Henderson } 2458e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 245931234768SRichard Henderson return true; 246098a9cb79SRichard Henderson } 246198a9cb79SRichard Henderson 2462ad1fdacdSSven Schnelle static bool trans_fic(DisasContext *ctx, arg_ldst *a) 2463ad1fdacdSSven Schnelle { 2464ad1fdacdSSven Schnelle /* End TB for flush instruction cache, so we pick up new insns. */ 2465ad1fdacdSSven Schnelle ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2466ad1fdacdSSven Schnelle return trans_nop_addrx(ctx, a); 2467ad1fdacdSSven Schnelle } 2468ad1fdacdSSven Schnelle 2469deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 247098a9cb79SRichard Henderson { 24716fd0c7bcSRichard Henderson TCGv_i64 dest, ofs; 2472eed14219SRichard Henderson TCGv_i32 level, want; 24736fd0c7bcSRichard Henderson TCGv_i64 addr; 247498a9cb79SRichard Henderson 247598a9cb79SRichard Henderson nullify_over(ctx); 247698a9cb79SRichard Henderson 2477deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2478deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2479eed14219SRichard Henderson 2480deee69a1SRichard Henderson if (a->imm) { 2481e5d487c9SRichard Henderson level = tcg_constant_i32(a->ri & 3); 248298a9cb79SRichard Henderson } else { 2483eed14219SRichard Henderson level = tcg_temp_new_i32(); 24846fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(level, load_gpr(ctx, a->ri)); 2485eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 248698a9cb79SRichard Henderson } 248729dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2488eed14219SRichard Henderson 2489ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2490eed14219SRichard Henderson 2491deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 249231234768SRichard Henderson return nullify_end(ctx); 249398a9cb79SRichard Henderson } 249498a9cb79SRichard Henderson 2495deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24968d6ae7fbSRichard Henderson { 24978577f354SRichard Henderson if (ctx->is_pa20) { 24988577f354SRichard Henderson return false; 24998577f354SRichard Henderson } 2500deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2501deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25026fd0c7bcSRichard Henderson TCGv_i64 addr; 25036fd0c7bcSRichard Henderson TCGv_i64 ofs, reg; 25048d6ae7fbSRichard Henderson 25058d6ae7fbSRichard Henderson nullify_over(ctx); 25068d6ae7fbSRichard Henderson 2507deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2508deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2509deee69a1SRichard Henderson if (a->addr) { 25108577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 25118d6ae7fbSRichard Henderson } else { 25128577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 25138d6ae7fbSRichard Henderson } 25148d6ae7fbSRichard Henderson 251532dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 251632dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 251731234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 251831234768SRichard Henderson } 251931234768SRichard Henderson return nullify_end(ctx); 2520deee69a1SRichard Henderson #endif 25218d6ae7fbSRichard Henderson } 252263300a00SRichard Henderson 2523eb25d10fSHelge Deller static bool do_pxtlb(DisasContext *ctx, arg_ldst *a, bool local) 252463300a00SRichard Henderson { 2525deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2526deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25276fd0c7bcSRichard Henderson TCGv_i64 addr; 25286fd0c7bcSRichard Henderson TCGv_i64 ofs; 252963300a00SRichard Henderson 253063300a00SRichard Henderson nullify_over(ctx); 253163300a00SRichard Henderson 2532deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2533eb25d10fSHelge Deller 2534eb25d10fSHelge Deller /* 2535eb25d10fSHelge Deller * Page align now, rather than later, so that we can add in the 2536eb25d10fSHelge Deller * page_size field from pa2.0 from the low 4 bits of GR[b]. 2537eb25d10fSHelge Deller */ 2538eb25d10fSHelge Deller tcg_gen_andi_i64(addr, addr, TARGET_PAGE_MASK); 2539eb25d10fSHelge Deller if (ctx->is_pa20) { 2540eb25d10fSHelge Deller tcg_gen_deposit_i64(addr, addr, load_gpr(ctx, a->b), 0, 4); 254163300a00SRichard Henderson } 2542eb25d10fSHelge Deller 2543eb25d10fSHelge Deller if (local) { 2544eb25d10fSHelge Deller gen_helper_ptlb_l(tcg_env, addr); 254563300a00SRichard Henderson } else { 2546ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 254763300a00SRichard Henderson } 254863300a00SRichard Henderson 2549eb25d10fSHelge Deller if (a->m) { 2550eb25d10fSHelge Deller save_gpr(ctx, a->b, ofs); 2551eb25d10fSHelge Deller } 2552eb25d10fSHelge Deller 2553eb25d10fSHelge Deller /* Exit TB for TLB change if mmu is enabled. */ 2554eb25d10fSHelge Deller if (ctx->tb_flags & PSW_C) { 2555eb25d10fSHelge Deller ctx->base.is_jmp = DISAS_IAQ_N_STALE; 2556eb25d10fSHelge Deller } 2557eb25d10fSHelge Deller return nullify_end(ctx); 2558eb25d10fSHelge Deller #endif 2559eb25d10fSHelge Deller } 2560eb25d10fSHelge Deller 2561eb25d10fSHelge Deller static bool trans_pxtlb(DisasContext *ctx, arg_ldst *a) 2562eb25d10fSHelge Deller { 2563eb25d10fSHelge Deller return do_pxtlb(ctx, a, false); 2564eb25d10fSHelge Deller } 2565eb25d10fSHelge Deller 2566eb25d10fSHelge Deller static bool trans_pxtlb_l(DisasContext *ctx, arg_ldst *a) 2567eb25d10fSHelge Deller { 2568eb25d10fSHelge Deller return ctx->is_pa20 && do_pxtlb(ctx, a, true); 2569eb25d10fSHelge Deller } 2570eb25d10fSHelge Deller 2571eb25d10fSHelge Deller static bool trans_pxtlbe(DisasContext *ctx, arg_ldst *a) 2572eb25d10fSHelge Deller { 2573eb25d10fSHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2574eb25d10fSHelge Deller #ifndef CONFIG_USER_ONLY 2575eb25d10fSHelge Deller nullify_over(ctx); 2576eb25d10fSHelge Deller 2577eb25d10fSHelge Deller trans_nop_addrx(ctx, a); 2578eb25d10fSHelge Deller gen_helper_ptlbe(tcg_env); 2579eb25d10fSHelge Deller 258063300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 258132dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 258231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 258331234768SRichard Henderson } 258431234768SRichard Henderson return nullify_end(ctx); 2585deee69a1SRichard Henderson #endif 258663300a00SRichard Henderson } 25872dfcca9fSRichard Henderson 25886797c315SNick Hudson /* 25896797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25906797c315SNick Hudson * See 25916797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25926797c315SNick Hudson * page 13-9 (195/206) 25936797c315SNick Hudson */ 25946797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25956797c315SNick Hudson { 25968577f354SRichard Henderson if (ctx->is_pa20) { 25978577f354SRichard Henderson return false; 25988577f354SRichard Henderson } 25996797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 26006797c315SNick Hudson #ifndef CONFIG_USER_ONLY 26016fd0c7bcSRichard Henderson TCGv_i64 addr, atl, stl; 26026fd0c7bcSRichard Henderson TCGv_i64 reg; 26036797c315SNick Hudson 26046797c315SNick Hudson nullify_over(ctx); 26056797c315SNick Hudson 26066797c315SNick Hudson /* 26076797c315SNick Hudson * FIXME: 26086797c315SNick Hudson * if (not (pcxl or pcxl2)) 26096797c315SNick Hudson * return gen_illegal(ctx); 26106797c315SNick Hudson */ 26116797c315SNick Hudson 26126fd0c7bcSRichard Henderson atl = tcg_temp_new_i64(); 26136fd0c7bcSRichard Henderson stl = tcg_temp_new_i64(); 26146fd0c7bcSRichard Henderson addr = tcg_temp_new_i64(); 26156797c315SNick Hudson 2616ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 26176797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 26186797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2619ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 26206797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 26216797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 26226797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 2623d265360fSRichard Henderson tcg_gen_or_i64(addr, atl, stl); 26246797c315SNick Hudson 26256797c315SNick Hudson reg = load_gpr(ctx, a->r); 26266797c315SNick Hudson if (a->addr) { 26278577f354SRichard Henderson gen_helper_itlba_pa11(tcg_env, addr, reg); 26286797c315SNick Hudson } else { 26298577f354SRichard Henderson gen_helper_itlbp_pa11(tcg_env, addr, reg); 26306797c315SNick Hudson } 26316797c315SNick Hudson 26326797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 26336797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 26346797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26356797c315SNick Hudson } 26366797c315SNick Hudson return nullify_end(ctx); 26376797c315SNick Hudson #endif 26386797c315SNick Hudson } 26396797c315SNick Hudson 26408577f354SRichard Henderson static bool trans_ixtlbt(DisasContext *ctx, arg_ixtlbt *a) 26418577f354SRichard Henderson { 26428577f354SRichard Henderson if (!ctx->is_pa20) { 26438577f354SRichard Henderson return false; 26448577f354SRichard Henderson } 26458577f354SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 26468577f354SRichard Henderson #ifndef CONFIG_USER_ONLY 26478577f354SRichard Henderson nullify_over(ctx); 26488577f354SRichard Henderson { 26498577f354SRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 26508577f354SRichard Henderson TCGv_i64 src2 = load_gpr(ctx, a->r2); 26518577f354SRichard Henderson 26528577f354SRichard Henderson if (a->data) { 26538577f354SRichard Henderson gen_helper_idtlbt_pa20(tcg_env, src1, src2); 26548577f354SRichard Henderson } else { 26558577f354SRichard Henderson gen_helper_iitlbt_pa20(tcg_env, src1, src2); 26568577f354SRichard Henderson } 26578577f354SRichard Henderson } 26588577f354SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 26598577f354SRichard Henderson if (ctx->tb_flags & PSW_C) { 26608577f354SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 26618577f354SRichard Henderson } 26628577f354SRichard Henderson return nullify_end(ctx); 26638577f354SRichard Henderson #endif 26648577f354SRichard Henderson } 26658577f354SRichard Henderson 2666deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26672dfcca9fSRichard Henderson { 2668deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2669deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26706fd0c7bcSRichard Henderson TCGv_i64 vaddr; 26716fd0c7bcSRichard Henderson TCGv_i64 ofs, paddr; 26722dfcca9fSRichard Henderson 26732dfcca9fSRichard Henderson nullify_over(ctx); 26742dfcca9fSRichard Henderson 2675deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26762dfcca9fSRichard Henderson 2677aac0f603SRichard Henderson paddr = tcg_temp_new_i64(); 2678ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26792dfcca9fSRichard Henderson 26802dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2681deee69a1SRichard Henderson if (a->m) { 2682deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26832dfcca9fSRichard Henderson } 2684deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26852dfcca9fSRichard Henderson 268631234768SRichard Henderson return nullify_end(ctx); 2687deee69a1SRichard Henderson #endif 26882dfcca9fSRichard Henderson } 268943a97b81SRichard Henderson 2690deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 269143a97b81SRichard Henderson { 269243a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 269343a97b81SRichard Henderson 269443a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 269543a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 269643a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 269743a97b81SRichard Henderson since the entire address space is coherent. */ 2698a4db4a78SRichard Henderson save_gpr(ctx, a->t, ctx->zero); 269943a97b81SRichard Henderson 2700e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 270131234768SRichard Henderson return true; 270243a97b81SRichard Henderson } 270398a9cb79SRichard Henderson 2704faf97ba1SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2705b2167459SRichard Henderson { 27060c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2707b2167459SRichard Henderson } 2708b2167459SRichard Henderson 2709faf97ba1SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2710b2167459SRichard Henderson { 27110c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2712b2167459SRichard Henderson } 2713b2167459SRichard Henderson 2714faf97ba1SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2715b2167459SRichard Henderson { 27160c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2717b2167459SRichard Henderson } 2718b2167459SRichard Henderson 2719faf97ba1SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_d_sh *a) 2720b2167459SRichard Henderson { 27210c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 27220c982a28SRichard Henderson } 2723b2167459SRichard Henderson 2724faf97ba1SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_d_sh *a) 27250c982a28SRichard Henderson { 27260c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 27270c982a28SRichard Henderson } 27280c982a28SRichard Henderson 272963c427c6SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf_d *a) 27300c982a28SRichard Henderson { 27310c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 27320c982a28SRichard Henderson } 27330c982a28SRichard Henderson 273463c427c6SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27350c982a28SRichard Henderson { 27360c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 27370c982a28SRichard Henderson } 27380c982a28SRichard Henderson 273963c427c6SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27400c982a28SRichard Henderson { 27410c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 27420c982a28SRichard Henderson } 27430c982a28SRichard Henderson 274463c427c6SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf_d *a) 27450c982a28SRichard Henderson { 27460c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 27470c982a28SRichard Henderson } 27480c982a28SRichard Henderson 274963c427c6SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf_d *a) 27500c982a28SRichard Henderson { 27510c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 27520c982a28SRichard Henderson } 27530c982a28SRichard Henderson 275463c427c6SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf_d *a) 27550c982a28SRichard Henderson { 27560c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 27570c982a28SRichard Henderson } 27580c982a28SRichard Henderson 2759fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 27600c982a28SRichard Henderson { 27616fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_i64); 27620c982a28SRichard Henderson } 27630c982a28SRichard Henderson 2764fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 27650c982a28SRichard Henderson { 27666fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_i64); 27670c982a28SRichard Henderson } 27680c982a28SRichard Henderson 2769fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27700c982a28SRichard Henderson { 27710c982a28SRichard Henderson if (a->cf == 0) { 27720c982a28SRichard Henderson unsigned r2 = a->r2; 27730c982a28SRichard Henderson unsigned r1 = a->r1; 27740c982a28SRichard Henderson unsigned rt = a->t; 27750c982a28SRichard Henderson 27767aee8189SRichard Henderson if (rt == 0) { /* NOP */ 2777e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 27787aee8189SRichard Henderson return true; 27797aee8189SRichard Henderson } 27807aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2781b2167459SRichard Henderson if (r1 == 0) { 27826fd0c7bcSRichard Henderson TCGv_i64 dest = dest_gpr(ctx, rt); 27836fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 2784b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2785b2167459SRichard Henderson } else { 2786b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2787b2167459SRichard Henderson } 2788e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 278931234768SRichard Henderson return true; 2790b2167459SRichard Henderson } 27917aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27927aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27937aee8189SRichard Henderson * 27947aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27957aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27967aee8189SRichard Henderson * currently implemented as idle. 27977aee8189SRichard Henderson */ 27987aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27997aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 28007aee8189SRichard Henderson until the next timer interrupt. */ 28017aee8189SRichard Henderson nullify_over(ctx); 28027aee8189SRichard Henderson 28037aee8189SRichard Henderson /* Advance the instruction queue. */ 2804bc921866SRichard Henderson install_iaq_entries(ctx, &ctx->iaq_b, NULL); 28057aee8189SRichard Henderson nullify_set(ctx, 0); 28067aee8189SRichard Henderson 28077aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2808ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 280929dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 28107aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 28117aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 28127aee8189SRichard Henderson 28137aee8189SRichard Henderson return nullify_end(ctx); 28147aee8189SRichard Henderson } 28157aee8189SRichard Henderson #endif 28167aee8189SRichard Henderson } 28176fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_i64); 28187aee8189SRichard Henderson } 2819b2167459SRichard Henderson 2820fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2821b2167459SRichard Henderson { 28226fd0c7bcSRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_i64); 28230c982a28SRichard Henderson } 28240c982a28SRichard Henderson 2825345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 28260c982a28SRichard Henderson { 28276fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2; 2828b2167459SRichard Henderson 28290c982a28SRichard Henderson if (a->cf) { 2830b2167459SRichard Henderson nullify_over(ctx); 2831b2167459SRichard Henderson } 28320c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28330c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2834345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 283531234768SRichard Henderson return nullify_end(ctx); 2836b2167459SRichard Henderson } 2837b2167459SRichard Henderson 2838af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2839b2167459SRichard Henderson { 284046bb3d46SRichard Henderson TCGv_i64 tcg_r1, tcg_r2, dest; 2841b2167459SRichard Henderson 28420c982a28SRichard Henderson if (a->cf) { 2843b2167459SRichard Henderson nullify_over(ctx); 2844b2167459SRichard Henderson } 284546bb3d46SRichard Henderson 28460c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28470c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 284846bb3d46SRichard Henderson dest = dest_gpr(ctx, a->t); 284946bb3d46SRichard Henderson 285046bb3d46SRichard Henderson tcg_gen_xor_i64(dest, tcg_r1, tcg_r2); 285146bb3d46SRichard Henderson save_gpr(ctx, a->t, dest); 285246bb3d46SRichard Henderson 285346bb3d46SRichard Henderson ctx->null_cond = do_unit_zero_cond(a->cf, a->d, dest); 285431234768SRichard Henderson return nullify_end(ctx); 2855b2167459SRichard Henderson } 2856b2167459SRichard Henderson 2857af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2858b2167459SRichard Henderson { 28596fd0c7bcSRichard Henderson TCGv_i64 tcg_r1, tcg_r2, tmp; 2860b2167459SRichard Henderson 2861ababac16SRichard Henderson if (a->cf == 0) { 2862ababac16SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2863ababac16SRichard Henderson tmp = dest_gpr(ctx, a->t); 2864ababac16SRichard Henderson 2865ababac16SRichard Henderson if (a->r1 == 0) { 2866ababac16SRichard Henderson /* UADDCM r0,src,dst is the common idiom for dst = ~src. */ 2867ababac16SRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 2868ababac16SRichard Henderson } else { 2869ababac16SRichard Henderson /* 2870ababac16SRichard Henderson * Recall that r1 - r2 == r1 + ~r2 + 1. 2871ababac16SRichard Henderson * Thus r1 + ~r2 == r1 - r2 - 1, 2872ababac16SRichard Henderson * which does not require an extra temporary. 2873ababac16SRichard Henderson */ 2874ababac16SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 2875ababac16SRichard Henderson tcg_gen_sub_i64(tmp, tcg_r1, tcg_r2); 2876ababac16SRichard Henderson tcg_gen_subi_i64(tmp, tmp, 1); 2877b2167459SRichard Henderson } 2878ababac16SRichard Henderson save_gpr(ctx, a->t, tmp); 2879e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 2880ababac16SRichard Henderson return true; 2881ababac16SRichard Henderson } 2882ababac16SRichard Henderson 2883ababac16SRichard Henderson nullify_over(ctx); 28840c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 28850c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2886aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 28876fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tcg_r2); 288846bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, true); 288931234768SRichard Henderson return nullify_end(ctx); 2890b2167459SRichard Henderson } 2891b2167459SRichard Henderson 2892af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2893b2167459SRichard Henderson { 28940c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28950c982a28SRichard Henderson } 28960c982a28SRichard Henderson 2897af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28980c982a28SRichard Henderson { 28990c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 29000c982a28SRichard Henderson } 29010c982a28SRichard Henderson 2902af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 29030c982a28SRichard Henderson { 29046fd0c7bcSRichard Henderson TCGv_i64 tmp; 2905b2167459SRichard Henderson 2906b2167459SRichard Henderson nullify_over(ctx); 2907b2167459SRichard Henderson 2908aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 2909d0ae87a2SRichard Henderson tcg_gen_extract2_i64(tmp, cpu_psw_cb, cpu_psw_cb_msb, 4); 2910b2167459SRichard Henderson if (!is_i) { 29116fd0c7bcSRichard Henderson tcg_gen_not_i64(tmp, tmp); 2912b2167459SRichard Henderson } 29136fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, (uint64_t)0x1111111111111111ull); 29146fd0c7bcSRichard Henderson tcg_gen_muli_i64(tmp, tmp, 6); 291546bb3d46SRichard Henderson do_unit_addsub(ctx, a->t, load_gpr(ctx, a->r), tmp, 291646bb3d46SRichard Henderson a->cf, a->d, false, is_i); 291731234768SRichard Henderson return nullify_end(ctx); 2918b2167459SRichard Henderson } 2919b2167459SRichard Henderson 2920af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2921b2167459SRichard Henderson { 29220c982a28SRichard Henderson return do_dcor(ctx, a, false); 29230c982a28SRichard Henderson } 29240c982a28SRichard Henderson 2925af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 29260c982a28SRichard Henderson { 29270c982a28SRichard Henderson return do_dcor(ctx, a, true); 29280c982a28SRichard Henderson } 29290c982a28SRichard Henderson 29300c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 29310c982a28SRichard Henderson { 2932a4db4a78SRichard Henderson TCGv_i64 dest, add1, add2, addc, in1, in2; 2933b2167459SRichard Henderson 2934b2167459SRichard Henderson nullify_over(ctx); 2935b2167459SRichard Henderson 29360c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 29370c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2938b2167459SRichard Henderson 2939aac0f603SRichard Henderson add1 = tcg_temp_new_i64(); 2940aac0f603SRichard Henderson add2 = tcg_temp_new_i64(); 2941aac0f603SRichard Henderson addc = tcg_temp_new_i64(); 2942aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 2943b2167459SRichard Henderson 2944b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 29456fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, in1, in1); 29466fd0c7bcSRichard Henderson tcg_gen_add_i64(add1, add1, get_psw_carry(ctx, false)); 2947b2167459SRichard Henderson 294872ca8753SRichard Henderson /* 294972ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 295072ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 295172ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 295272ca8753SRichard Henderson * proper inputs to the addition without movcond. 295372ca8753SRichard Henderson */ 29546fd0c7bcSRichard Henderson tcg_gen_sextract_i64(addc, cpu_psw_v, 31, 1); 29556fd0c7bcSRichard Henderson tcg_gen_xor_i64(add2, in2, addc); 29566fd0c7bcSRichard Henderson tcg_gen_andi_i64(addc, addc, 1); 295772ca8753SRichard Henderson 2958a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, add1, ctx->zero, add2, ctx->zero); 2959a4db4a78SRichard Henderson tcg_gen_add2_i64(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, 2960a4db4a78SRichard Henderson addc, ctx->zero); 2961b2167459SRichard Henderson 2962b2167459SRichard Henderson /* Write back the result register. */ 29630c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2964b2167459SRichard Henderson 2965b2167459SRichard Henderson /* Write back PSW[CB]. */ 29666fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, add1, add2); 29676fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_cb, cpu_psw_cb, dest); 2968b2167459SRichard Henderson 2969f8f5986eSRichard Henderson /* 2970f8f5986eSRichard Henderson * Write back PSW[V] for the division step. 2971f8f5986eSRichard Henderson * Shift cb{8} from where it lives in bit 32 to bit 31, 2972f8f5986eSRichard Henderson * so that it overlaps r2{32} in bit 31. 2973f8f5986eSRichard Henderson */ 2974f8f5986eSRichard Henderson tcg_gen_shri_i64(cpu_psw_v, cpu_psw_cb, 1); 29756fd0c7bcSRichard Henderson tcg_gen_xor_i64(cpu_psw_v, cpu_psw_v, in2); 2976b2167459SRichard Henderson 2977b2167459SRichard Henderson /* Install the new nullification. */ 29780c982a28SRichard Henderson if (a->cf) { 2979f8f5986eSRichard Henderson TCGv_i64 sv = NULL, uv = NULL; 2980b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2981f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, add1, add2, in1, 1, false); 2982f8f5986eSRichard Henderson } else if (cond_need_cb(a->cf >> 1)) { 2983f8f5986eSRichard Henderson uv = do_add_uv(ctx, cpu_psw_cb, NULL, in1, 1, false); 2984b2167459SRichard Henderson } 2985f8f5986eSRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, uv, sv); 2986b2167459SRichard Henderson } 2987b2167459SRichard Henderson 298831234768SRichard Henderson return nullify_end(ctx); 2989b2167459SRichard Henderson } 2990b2167459SRichard Henderson 29910588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2992b2167459SRichard Henderson { 29930588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29940588e061SRichard Henderson } 29950588e061SRichard Henderson 29960588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29970588e061SRichard Henderson { 29980588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29990588e061SRichard Henderson } 30000588e061SRichard Henderson 30010588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 30020588e061SRichard Henderson { 30030588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 30040588e061SRichard Henderson } 30050588e061SRichard Henderson 30060588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 30070588e061SRichard Henderson { 30080588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 30090588e061SRichard Henderson } 30100588e061SRichard Henderson 30110588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 30120588e061SRichard Henderson { 30130588e061SRichard Henderson return do_sub_imm(ctx, a, false); 30140588e061SRichard Henderson } 30150588e061SRichard Henderson 30160588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 30170588e061SRichard Henderson { 30180588e061SRichard Henderson return do_sub_imm(ctx, a, true); 30190588e061SRichard Henderson } 30200588e061SRichard Henderson 3021345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 30220588e061SRichard Henderson { 30236fd0c7bcSRichard Henderson TCGv_i64 tcg_im, tcg_r2; 3024b2167459SRichard Henderson 30250588e061SRichard Henderson if (a->cf) { 3026b2167459SRichard Henderson nullify_over(ctx); 3027b2167459SRichard Henderson } 3028b2167459SRichard Henderson 30296fd0c7bcSRichard Henderson tcg_im = tcg_constant_i64(a->i); 30300588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 3031345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 3032b2167459SRichard Henderson 303331234768SRichard Henderson return nullify_end(ctx); 3034b2167459SRichard Henderson } 3035b2167459SRichard Henderson 30360843563fSRichard Henderson static bool do_multimedia(DisasContext *ctx, arg_rrr *a, 30370843563fSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, TCGv_i64)) 30380843563fSRichard Henderson { 30390843563fSRichard Henderson TCGv_i64 r1, r2, dest; 30400843563fSRichard Henderson 30410843563fSRichard Henderson if (!ctx->is_pa20) { 30420843563fSRichard Henderson return false; 30430843563fSRichard Henderson } 30440843563fSRichard Henderson 30450843563fSRichard Henderson nullify_over(ctx); 30460843563fSRichard Henderson 30470843563fSRichard Henderson r1 = load_gpr(ctx, a->r1); 30480843563fSRichard Henderson r2 = load_gpr(ctx, a->r2); 30490843563fSRichard Henderson dest = dest_gpr(ctx, a->t); 30500843563fSRichard Henderson 30510843563fSRichard Henderson fn(dest, r1, r2); 30520843563fSRichard Henderson save_gpr(ctx, a->t, dest); 30530843563fSRichard Henderson 30540843563fSRichard Henderson return nullify_end(ctx); 30550843563fSRichard Henderson } 30560843563fSRichard Henderson 3057151f309bSRichard Henderson static bool do_multimedia_sh(DisasContext *ctx, arg_rri *a, 3058151f309bSRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, int64_t)) 3059151f309bSRichard Henderson { 3060151f309bSRichard Henderson TCGv_i64 r, dest; 3061151f309bSRichard Henderson 3062151f309bSRichard Henderson if (!ctx->is_pa20) { 3063151f309bSRichard Henderson return false; 3064151f309bSRichard Henderson } 3065151f309bSRichard Henderson 3066151f309bSRichard Henderson nullify_over(ctx); 3067151f309bSRichard Henderson 3068151f309bSRichard Henderson r = load_gpr(ctx, a->r); 3069151f309bSRichard Henderson dest = dest_gpr(ctx, a->t); 3070151f309bSRichard Henderson 3071151f309bSRichard Henderson fn(dest, r, a->i); 3072151f309bSRichard Henderson save_gpr(ctx, a->t, dest); 3073151f309bSRichard Henderson 3074151f309bSRichard Henderson return nullify_end(ctx); 3075151f309bSRichard Henderson } 3076151f309bSRichard Henderson 30773bbb8e48SRichard Henderson static bool do_multimedia_shadd(DisasContext *ctx, arg_rrr_sh *a, 30783bbb8e48SRichard Henderson void (*fn)(TCGv_i64, TCGv_i64, 30793bbb8e48SRichard Henderson TCGv_i64, TCGv_i32)) 30803bbb8e48SRichard Henderson { 30813bbb8e48SRichard Henderson TCGv_i64 r1, r2, dest; 30823bbb8e48SRichard Henderson 30833bbb8e48SRichard Henderson if (!ctx->is_pa20) { 30843bbb8e48SRichard Henderson return false; 30853bbb8e48SRichard Henderson } 30863bbb8e48SRichard Henderson 30873bbb8e48SRichard Henderson nullify_over(ctx); 30883bbb8e48SRichard Henderson 30893bbb8e48SRichard Henderson r1 = load_gpr(ctx, a->r1); 30903bbb8e48SRichard Henderson r2 = load_gpr(ctx, a->r2); 30913bbb8e48SRichard Henderson dest = dest_gpr(ctx, a->t); 30923bbb8e48SRichard Henderson 30933bbb8e48SRichard Henderson fn(dest, r1, r2, tcg_constant_i32(a->sh)); 30943bbb8e48SRichard Henderson save_gpr(ctx, a->t, dest); 30953bbb8e48SRichard Henderson 30963bbb8e48SRichard Henderson return nullify_end(ctx); 30973bbb8e48SRichard Henderson } 30983bbb8e48SRichard Henderson 30990843563fSRichard Henderson static bool trans_hadd(DisasContext *ctx, arg_rrr *a) 31000843563fSRichard Henderson { 31010843563fSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_add16_i64); 31020843563fSRichard Henderson } 31030843563fSRichard Henderson 31040843563fSRichard Henderson static bool trans_hadd_ss(DisasContext *ctx, arg_rrr *a) 31050843563fSRichard Henderson { 31060843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_ss); 31070843563fSRichard Henderson } 31080843563fSRichard Henderson 31090843563fSRichard Henderson static bool trans_hadd_us(DisasContext *ctx, arg_rrr *a) 31100843563fSRichard Henderson { 31110843563fSRichard Henderson return do_multimedia(ctx, a, gen_helper_hadd_us); 31120843563fSRichard Henderson } 31130843563fSRichard Henderson 31141b3cb7c8SRichard Henderson static bool trans_havg(DisasContext *ctx, arg_rrr *a) 31151b3cb7c8SRichard Henderson { 31161b3cb7c8SRichard Henderson return do_multimedia(ctx, a, gen_helper_havg); 31171b3cb7c8SRichard Henderson } 31181b3cb7c8SRichard Henderson 3119151f309bSRichard Henderson static bool trans_hshl(DisasContext *ctx, arg_rri *a) 3120151f309bSRichard Henderson { 3121151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shl16i_i64); 3122151f309bSRichard Henderson } 3123151f309bSRichard Henderson 3124151f309bSRichard Henderson static bool trans_hshr_s(DisasContext *ctx, arg_rri *a) 3125151f309bSRichard Henderson { 3126151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_sar16i_i64); 3127151f309bSRichard Henderson } 3128151f309bSRichard Henderson 3129151f309bSRichard Henderson static bool trans_hshr_u(DisasContext *ctx, arg_rri *a) 3130151f309bSRichard Henderson { 3131151f309bSRichard Henderson return do_multimedia_sh(ctx, a, tcg_gen_vec_shr16i_i64); 3132151f309bSRichard Henderson } 3133151f309bSRichard Henderson 31343bbb8e48SRichard Henderson static bool trans_hshladd(DisasContext *ctx, arg_rrr_sh *a) 31353bbb8e48SRichard Henderson { 31363bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshladd); 31373bbb8e48SRichard Henderson } 31383bbb8e48SRichard Henderson 31393bbb8e48SRichard Henderson static bool trans_hshradd(DisasContext *ctx, arg_rrr_sh *a) 31403bbb8e48SRichard Henderson { 31413bbb8e48SRichard Henderson return do_multimedia_shadd(ctx, a, gen_helper_hshradd); 31423bbb8e48SRichard Henderson } 31433bbb8e48SRichard Henderson 314410c9e58dSRichard Henderson static bool trans_hsub(DisasContext *ctx, arg_rrr *a) 314510c9e58dSRichard Henderson { 314610c9e58dSRichard Henderson return do_multimedia(ctx, a, tcg_gen_vec_sub16_i64); 314710c9e58dSRichard Henderson } 314810c9e58dSRichard Henderson 314910c9e58dSRichard Henderson static bool trans_hsub_ss(DisasContext *ctx, arg_rrr *a) 315010c9e58dSRichard Henderson { 315110c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_ss); 315210c9e58dSRichard Henderson } 315310c9e58dSRichard Henderson 315410c9e58dSRichard Henderson static bool trans_hsub_us(DisasContext *ctx, arg_rrr *a) 315510c9e58dSRichard Henderson { 315610c9e58dSRichard Henderson return do_multimedia(ctx, a, gen_helper_hsub_us); 315710c9e58dSRichard Henderson } 315810c9e58dSRichard Henderson 3159c2a7ee3fSRichard Henderson static void gen_mixh_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3160c2a7ee3fSRichard Henderson { 3161c2a7ee3fSRichard Henderson uint64_t mask = 0xffff0000ffff0000ull; 3162c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3163c2a7ee3fSRichard Henderson 3164c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r2, mask); 3165c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r1, mask); 3166c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, tmp, 16); 3167c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3168c2a7ee3fSRichard Henderson } 3169c2a7ee3fSRichard Henderson 3170c2a7ee3fSRichard Henderson static bool trans_mixh_l(DisasContext *ctx, arg_rrr *a) 3171c2a7ee3fSRichard Henderson { 3172c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_l); 3173c2a7ee3fSRichard Henderson } 3174c2a7ee3fSRichard Henderson 3175c2a7ee3fSRichard Henderson static void gen_mixh_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3176c2a7ee3fSRichard Henderson { 3177c2a7ee3fSRichard Henderson uint64_t mask = 0x0000ffff0000ffffull; 3178c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3179c2a7ee3fSRichard Henderson 3180c2a7ee3fSRichard Henderson tcg_gen_andi_i64(tmp, r1, mask); 3181c2a7ee3fSRichard Henderson tcg_gen_andi_i64(dst, r2, mask); 3182c2a7ee3fSRichard Henderson tcg_gen_shli_i64(tmp, tmp, 16); 3183c2a7ee3fSRichard Henderson tcg_gen_or_i64(dst, dst, tmp); 3184c2a7ee3fSRichard Henderson } 3185c2a7ee3fSRichard Henderson 3186c2a7ee3fSRichard Henderson static bool trans_mixh_r(DisasContext *ctx, arg_rrr *a) 3187c2a7ee3fSRichard Henderson { 3188c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixh_r); 3189c2a7ee3fSRichard Henderson } 3190c2a7ee3fSRichard Henderson 3191c2a7ee3fSRichard Henderson static void gen_mixw_l(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3192c2a7ee3fSRichard Henderson { 3193c2a7ee3fSRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3194c2a7ee3fSRichard Henderson 3195c2a7ee3fSRichard Henderson tcg_gen_shri_i64(tmp, r2, 32); 3196c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r1, tmp, 0, 32); 3197c2a7ee3fSRichard Henderson } 3198c2a7ee3fSRichard Henderson 3199c2a7ee3fSRichard Henderson static bool trans_mixw_l(DisasContext *ctx, arg_rrr *a) 3200c2a7ee3fSRichard Henderson { 3201c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_l); 3202c2a7ee3fSRichard Henderson } 3203c2a7ee3fSRichard Henderson 3204c2a7ee3fSRichard Henderson static void gen_mixw_r(TCGv_i64 dst, TCGv_i64 r1, TCGv_i64 r2) 3205c2a7ee3fSRichard Henderson { 3206c2a7ee3fSRichard Henderson tcg_gen_deposit_i64(dst, r2, r1, 32, 32); 3207c2a7ee3fSRichard Henderson } 3208c2a7ee3fSRichard Henderson 3209c2a7ee3fSRichard Henderson static bool trans_mixw_r(DisasContext *ctx, arg_rrr *a) 3210c2a7ee3fSRichard Henderson { 3211c2a7ee3fSRichard Henderson return do_multimedia(ctx, a, gen_mixw_r); 3212c2a7ee3fSRichard Henderson } 3213c2a7ee3fSRichard Henderson 32144e7abdb1SRichard Henderson static bool trans_permh(DisasContext *ctx, arg_permh *a) 32154e7abdb1SRichard Henderson { 32164e7abdb1SRichard Henderson TCGv_i64 r, t0, t1, t2, t3; 32174e7abdb1SRichard Henderson 32184e7abdb1SRichard Henderson if (!ctx->is_pa20) { 32194e7abdb1SRichard Henderson return false; 32204e7abdb1SRichard Henderson } 32214e7abdb1SRichard Henderson 32224e7abdb1SRichard Henderson nullify_over(ctx); 32234e7abdb1SRichard Henderson 32244e7abdb1SRichard Henderson r = load_gpr(ctx, a->r1); 32254e7abdb1SRichard Henderson t0 = tcg_temp_new_i64(); 32264e7abdb1SRichard Henderson t1 = tcg_temp_new_i64(); 32274e7abdb1SRichard Henderson t2 = tcg_temp_new_i64(); 32284e7abdb1SRichard Henderson t3 = tcg_temp_new_i64(); 32294e7abdb1SRichard Henderson 32304e7abdb1SRichard Henderson tcg_gen_extract_i64(t0, r, (3 - a->c0) * 16, 16); 32314e7abdb1SRichard Henderson tcg_gen_extract_i64(t1, r, (3 - a->c1) * 16, 16); 32324e7abdb1SRichard Henderson tcg_gen_extract_i64(t2, r, (3 - a->c2) * 16, 16); 32334e7abdb1SRichard Henderson tcg_gen_extract_i64(t3, r, (3 - a->c3) * 16, 16); 32344e7abdb1SRichard Henderson 32354e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t1, t0, 16, 48); 32364e7abdb1SRichard Henderson tcg_gen_deposit_i64(t2, t3, t2, 16, 48); 32374e7abdb1SRichard Henderson tcg_gen_deposit_i64(t0, t2, t0, 32, 32); 32384e7abdb1SRichard Henderson 32394e7abdb1SRichard Henderson save_gpr(ctx, a->t, t0); 32404e7abdb1SRichard Henderson return nullify_end(ctx); 32414e7abdb1SRichard Henderson } 32424e7abdb1SRichard Henderson 32431cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 324496d6407fSRichard Henderson { 3245b5caa17cSRichard Henderson if (ctx->is_pa20) { 3246b5caa17cSRichard Henderson /* 3247b5caa17cSRichard Henderson * With pa20, LDB, LDH, LDW, LDD to %g0 are prefetches. 3248b5caa17cSRichard Henderson * Any base modification still occurs. 3249b5caa17cSRichard Henderson */ 3250b5caa17cSRichard Henderson if (a->t == 0) { 3251b5caa17cSRichard Henderson return trans_nop_addrx(ctx, a); 3252b5caa17cSRichard Henderson } 3253b5caa17cSRichard Henderson } else if (a->size > MO_32) { 32540786a3b6SHelge Deller return gen_illegal(ctx); 3255c53e401eSRichard Henderson } 32561cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 32571cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 325896d6407fSRichard Henderson } 325996d6407fSRichard Henderson 32601cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 326196d6407fSRichard Henderson { 32621cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 3263c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 32640786a3b6SHelge Deller return gen_illegal(ctx); 326596d6407fSRichard Henderson } 3266c53e401eSRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 32670786a3b6SHelge Deller } 326896d6407fSRichard Henderson 32691cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 327096d6407fSRichard Henderson { 3271b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 3272a4db4a78SRichard Henderson TCGv_i64 dest, ofs; 32736fd0c7bcSRichard Henderson TCGv_i64 addr; 327496d6407fSRichard Henderson 3275c53e401eSRichard Henderson if (!ctx->is_pa20 && a->size > MO_32) { 327651416c4eSRichard Henderson return gen_illegal(ctx); 327751416c4eSRichard Henderson } 327851416c4eSRichard Henderson 327996d6407fSRichard Henderson nullify_over(ctx); 328096d6407fSRichard Henderson 32811cd012a5SRichard Henderson if (a->m) { 328286f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 328386f8d05fSRichard Henderson we see the result of the load. */ 3284aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 328596d6407fSRichard Henderson } else { 32861cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 328796d6407fSRichard Henderson } 328896d6407fSRichard Henderson 3289c3ea1996SSven Schnelle form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? 3 : 0, 329017fe594cSRichard Henderson a->disp, a->sp, a->m, MMU_DISABLED(ctx)); 3291b1af755cSRichard Henderson 3292b1af755cSRichard Henderson /* 3293b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 3294b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 3295b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 3296b1af755cSRichard Henderson * 3297b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 3298b1af755cSRichard Henderson * with the ,co completer. 3299b1af755cSRichard Henderson */ 3300b1af755cSRichard Henderson gen_helper_ldc_check(addr); 3301b1af755cSRichard Henderson 3302a4db4a78SRichard Henderson tcg_gen_atomic_xchg_i64(dest, addr, ctx->zero, ctx->mmu_idx, mop); 3303b1af755cSRichard Henderson 33041cd012a5SRichard Henderson if (a->m) { 33051cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 330696d6407fSRichard Henderson } 33071cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 330896d6407fSRichard Henderson 330931234768SRichard Henderson return nullify_end(ctx); 331096d6407fSRichard Henderson } 331196d6407fSRichard Henderson 33121cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 331396d6407fSRichard Henderson { 33146fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 33156fd0c7bcSRichard Henderson TCGv_i64 addr; 331696d6407fSRichard Henderson 331796d6407fSRichard Henderson nullify_over(ctx); 331896d6407fSRichard Henderson 33191cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 332017fe594cSRichard Henderson MMU_DISABLED(ctx)); 33211cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 33221cd012a5SRichard Henderson if (a->a) { 3323f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3324ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3325f9f46db4SEmilio G. Cota } else { 3326ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3327f9f46db4SEmilio G. Cota } 3328f9f46db4SEmilio G. Cota } else { 3329f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3330ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 333196d6407fSRichard Henderson } else { 3332ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 333396d6407fSRichard Henderson } 3334f9f46db4SEmilio G. Cota } 33351cd012a5SRichard Henderson if (a->m) { 33366fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~3); 33371cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 333896d6407fSRichard Henderson } 333996d6407fSRichard Henderson 334031234768SRichard Henderson return nullify_end(ctx); 334196d6407fSRichard Henderson } 334296d6407fSRichard Henderson 334325460fc5SRichard Henderson static bool trans_stdby(DisasContext *ctx, arg_stby *a) 334425460fc5SRichard Henderson { 33456fd0c7bcSRichard Henderson TCGv_i64 ofs, val; 33466fd0c7bcSRichard Henderson TCGv_i64 addr; 334725460fc5SRichard Henderson 334825460fc5SRichard Henderson if (!ctx->is_pa20) { 334925460fc5SRichard Henderson return false; 335025460fc5SRichard Henderson } 335125460fc5SRichard Henderson nullify_over(ctx); 335225460fc5SRichard Henderson 335325460fc5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 335417fe594cSRichard Henderson MMU_DISABLED(ctx)); 335525460fc5SRichard Henderson val = load_gpr(ctx, a->r); 335625460fc5SRichard Henderson if (a->a) { 335725460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 335825460fc5SRichard Henderson gen_helper_stdby_e_parallel(tcg_env, addr, val); 335925460fc5SRichard Henderson } else { 336025460fc5SRichard Henderson gen_helper_stdby_e(tcg_env, addr, val); 336125460fc5SRichard Henderson } 336225460fc5SRichard Henderson } else { 336325460fc5SRichard Henderson if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 336425460fc5SRichard Henderson gen_helper_stdby_b_parallel(tcg_env, addr, val); 336525460fc5SRichard Henderson } else { 336625460fc5SRichard Henderson gen_helper_stdby_b(tcg_env, addr, val); 336725460fc5SRichard Henderson } 336825460fc5SRichard Henderson } 336925460fc5SRichard Henderson if (a->m) { 33706fd0c7bcSRichard Henderson tcg_gen_andi_i64(ofs, ofs, ~7); 337125460fc5SRichard Henderson save_gpr(ctx, a->b, ofs); 337225460fc5SRichard Henderson } 337325460fc5SRichard Henderson 337425460fc5SRichard Henderson return nullify_end(ctx); 337525460fc5SRichard Henderson } 337625460fc5SRichard Henderson 33771cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3378d0a851ccSRichard Henderson { 3379d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3380d0a851ccSRichard Henderson 3381d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3382451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33831cd012a5SRichard Henderson trans_ld(ctx, a); 3384d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 338531234768SRichard Henderson return true; 3386d0a851ccSRichard Henderson } 3387d0a851ccSRichard Henderson 33881cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3389d0a851ccSRichard Henderson { 3390d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3391d0a851ccSRichard Henderson 3392d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3393451d993dSRichard Henderson ctx->mmu_idx = ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX; 33941cd012a5SRichard Henderson trans_st(ctx, a); 3395d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 339631234768SRichard Henderson return true; 3397d0a851ccSRichard Henderson } 339895412a61SRichard Henderson 33990588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3400b2167459SRichard Henderson { 34016fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3402b2167459SRichard Henderson 34036fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 34040588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3405e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 340631234768SRichard Henderson return true; 3407b2167459SRichard Henderson } 3408b2167459SRichard Henderson 34090588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3410b2167459SRichard Henderson { 34116fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = load_gpr(ctx, a->r); 34126fd0c7bcSRichard Henderson TCGv_i64 tcg_r1 = dest_gpr(ctx, 1); 3413b2167459SRichard Henderson 34146fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_r1, tcg_rt, a->i); 3415b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3416e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 341731234768SRichard Henderson return true; 3418b2167459SRichard Henderson } 3419b2167459SRichard Henderson 34200588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3421b2167459SRichard Henderson { 34226fd0c7bcSRichard Henderson TCGv_i64 tcg_rt = dest_gpr(ctx, a->t); 3423b2167459SRichard Henderson 3424b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3425d265360fSRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_i64. */ 34260588e061SRichard Henderson if (a->b == 0) { 34276fd0c7bcSRichard Henderson tcg_gen_movi_i64(tcg_rt, a->i); 3428b2167459SRichard Henderson } else { 34296fd0c7bcSRichard Henderson tcg_gen_addi_i64(tcg_rt, cpu_gr[a->b], a->i); 3430b2167459SRichard Henderson } 34310588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3432e0137378SRichard Henderson ctx->null_cond = cond_make_f(); 343331234768SRichard Henderson return true; 3434b2167459SRichard Henderson } 3435b2167459SRichard Henderson 34366fd0c7bcSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 3437e9efd4bcSRichard Henderson unsigned c, unsigned f, bool d, unsigned n, int disp) 343898cd9ca7SRichard Henderson { 34396fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv; 344098cd9ca7SRichard Henderson DisasCond cond; 344198cd9ca7SRichard Henderson 344298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3443aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 344498cd9ca7SRichard Henderson 34456fd0c7bcSRichard Henderson tcg_gen_sub_i64(dest, in1, in2); 344698cd9ca7SRichard Henderson 3447f764718dSRichard Henderson sv = NULL; 3448b47a4a02SSven Schnelle if (cond_need_sv(c)) { 344998cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 345098cd9ca7SRichard Henderson } 345198cd9ca7SRichard Henderson 34524fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 345301afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 345498cd9ca7SRichard Henderson } 345598cd9ca7SRichard Henderson 345601afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 345798cd9ca7SRichard Henderson { 3458e9efd4bcSRichard Henderson if (!ctx->is_pa20 && a->d) { 3459e9efd4bcSRichard Henderson return false; 3460e9efd4bcSRichard Henderson } 346101afb7beSRichard Henderson nullify_over(ctx); 3462e9efd4bcSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), 3463e9efd4bcSRichard Henderson a->c, a->f, a->d, a->n, a->disp); 346401afb7beSRichard Henderson } 346501afb7beSRichard Henderson 346601afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 346701afb7beSRichard Henderson { 3468c65c3ee1SRichard Henderson if (!ctx->is_pa20 && a->d) { 3469c65c3ee1SRichard Henderson return false; 3470c65c3ee1SRichard Henderson } 347101afb7beSRichard Henderson nullify_over(ctx); 34726fd0c7bcSRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_i64(a->i), 3473c65c3ee1SRichard Henderson a->c, a->f, a->d, a->n, a->disp); 347401afb7beSRichard Henderson } 347501afb7beSRichard Henderson 34766fd0c7bcSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_i64 in1, 347701afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 347801afb7beSRichard Henderson { 34796fd0c7bcSRichard Henderson TCGv_i64 dest, in2, sv, cb_cond; 348098cd9ca7SRichard Henderson DisasCond cond; 3481bdcccc17SRichard Henderson bool d = false; 348298cd9ca7SRichard Henderson 3483f25d3160SRichard Henderson /* 3484f25d3160SRichard Henderson * For hppa64, the ADDB conditions change with PSW.W, 3485f25d3160SRichard Henderson * dropping ZNV, SV, OD in favor of double-word EQ, LT, LE. 3486f25d3160SRichard Henderson */ 3487f25d3160SRichard Henderson if (ctx->tb_flags & PSW_W) { 3488f25d3160SRichard Henderson d = c >= 5; 3489f25d3160SRichard Henderson if (d) { 3490f25d3160SRichard Henderson c &= 3; 3491f25d3160SRichard Henderson } 3492f25d3160SRichard Henderson } 3493f25d3160SRichard Henderson 349498cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3495aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 3496f764718dSRichard Henderson sv = NULL; 3497bdcccc17SRichard Henderson cb_cond = NULL; 349898cd9ca7SRichard Henderson 3499b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3500aac0f603SRichard Henderson TCGv_i64 cb = tcg_temp_new_i64(); 3501aac0f603SRichard Henderson TCGv_i64 cb_msb = tcg_temp_new_i64(); 3502bdcccc17SRichard Henderson 35036fd0c7bcSRichard Henderson tcg_gen_movi_i64(cb_msb, 0); 35046fd0c7bcSRichard Henderson tcg_gen_add2_i64(dest, cb_msb, in1, cb_msb, in2, cb_msb); 35056fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, in1, in2); 35066fd0c7bcSRichard Henderson tcg_gen_xor_i64(cb, cb, dest); 3507bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3508b47a4a02SSven Schnelle } else { 35096fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, in1, in2); 3510b47a4a02SSven Schnelle } 3511b47a4a02SSven Schnelle if (cond_need_sv(c)) { 3512f8f5986eSRichard Henderson sv = do_add_sv(ctx, dest, in1, in2, in1, 0, d); 351398cd9ca7SRichard Henderson } 351498cd9ca7SRichard Henderson 3515a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 351643675d20SSven Schnelle save_gpr(ctx, r, dest); 351701afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 351898cd9ca7SRichard Henderson } 351998cd9ca7SRichard Henderson 352001afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 352198cd9ca7SRichard Henderson { 352201afb7beSRichard Henderson nullify_over(ctx); 352301afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 352401afb7beSRichard Henderson } 352501afb7beSRichard Henderson 352601afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 352701afb7beSRichard Henderson { 352801afb7beSRichard Henderson nullify_over(ctx); 35296fd0c7bcSRichard Henderson return do_addb(ctx, a->r, tcg_constant_i64(a->i), a->c, a->f, a->n, a->disp); 353001afb7beSRichard Henderson } 353101afb7beSRichard Henderson 353201afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 353301afb7beSRichard Henderson { 35346fd0c7bcSRichard Henderson TCGv_i64 tmp, tcg_r; 353598cd9ca7SRichard Henderson DisasCond cond; 353698cd9ca7SRichard Henderson 353798cd9ca7SRichard Henderson nullify_over(ctx); 353898cd9ca7SRichard Henderson 3539aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 354001afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 354182d0c831SRichard Henderson if (a->d) { 354282d0c831SRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, cpu_sar); 354382d0c831SRichard Henderson } else { 35441e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 35456fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, cpu_sar, 32); 35466fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tcg_r, tmp); 35471e9ab9fbSRichard Henderson } 354898cd9ca7SRichard Henderson 35494c42fd0dSRichard Henderson cond = cond_make_ti(a->c ? TCG_COND_GE : TCG_COND_LT, tmp, 0); 355001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 355198cd9ca7SRichard Henderson } 355298cd9ca7SRichard Henderson 355301afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 355498cd9ca7SRichard Henderson { 355501afb7beSRichard Henderson DisasCond cond; 3556b041ec9dSRichard Henderson int p = a->p | (a->d ? 0 : 32); 355701afb7beSRichard Henderson 355801afb7beSRichard Henderson nullify_over(ctx); 3559b041ec9dSRichard Henderson cond = cond_make_vi(a->c ? TCG_COND_TSTEQ : TCG_COND_TSTNE, 3560b041ec9dSRichard Henderson load_gpr(ctx, a->r), 1ull << (63 - p)); 356101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 356201afb7beSRichard Henderson } 356301afb7beSRichard Henderson 356401afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 356501afb7beSRichard Henderson { 35666fd0c7bcSRichard Henderson TCGv_i64 dest; 356798cd9ca7SRichard Henderson DisasCond cond; 356898cd9ca7SRichard Henderson 356998cd9ca7SRichard Henderson nullify_over(ctx); 357098cd9ca7SRichard Henderson 357101afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 357201afb7beSRichard Henderson if (a->r1 == 0) { 35736fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, 0); 357498cd9ca7SRichard Henderson } else { 35756fd0c7bcSRichard Henderson tcg_gen_mov_i64(dest, cpu_gr[a->r1]); 357698cd9ca7SRichard Henderson } 357798cd9ca7SRichard Henderson 35784fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 35794fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 358001afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 358101afb7beSRichard Henderson } 358201afb7beSRichard Henderson 358301afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 358401afb7beSRichard Henderson { 35856fd0c7bcSRichard Henderson TCGv_i64 dest; 358601afb7beSRichard Henderson DisasCond cond; 358701afb7beSRichard Henderson 358801afb7beSRichard Henderson nullify_over(ctx); 358901afb7beSRichard Henderson 359001afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 35916fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, a->i); 359201afb7beSRichard Henderson 35934fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 35944fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 359501afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 359698cd9ca7SRichard Henderson } 359798cd9ca7SRichard Henderson 3598f7b775a9SRichard Henderson static bool trans_shrp_sar(DisasContext *ctx, arg_shrp_sar *a) 35990b1347d2SRichard Henderson { 36006fd0c7bcSRichard Henderson TCGv_i64 dest, src2; 36010b1347d2SRichard Henderson 3602f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3603f7b775a9SRichard Henderson return false; 3604f7b775a9SRichard Henderson } 360530878590SRichard Henderson if (a->c) { 36060b1347d2SRichard Henderson nullify_over(ctx); 36070b1347d2SRichard Henderson } 36080b1347d2SRichard Henderson 360930878590SRichard Henderson dest = dest_gpr(ctx, a->t); 3610f7b775a9SRichard Henderson src2 = load_gpr(ctx, a->r2); 361130878590SRichard Henderson if (a->r1 == 0) { 3612f7b775a9SRichard Henderson if (a->d) { 36136fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src2, cpu_sar); 3614f7b775a9SRichard Henderson } else { 3615aac0f603SRichard Henderson TCGv_i64 tmp = tcg_temp_new_i64(); 3616f7b775a9SRichard Henderson 36176fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src2); 36186fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, 31); 36196fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, dest, tmp); 3620f7b775a9SRichard Henderson } 362130878590SRichard Henderson } else if (a->r1 == a->r2) { 3622f7b775a9SRichard Henderson if (a->d) { 36236fd0c7bcSRichard Henderson tcg_gen_rotr_i64(dest, src2, cpu_sar); 3624f7b775a9SRichard Henderson } else { 36250b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3626e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3627e1d635e8SRichard Henderson 36286fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, src2); 36296fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(s32, cpu_sar); 3630f7b775a9SRichard Henderson tcg_gen_andi_i32(s32, s32, 31); 3631e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 36326fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 3633f7b775a9SRichard Henderson } 3634f7b775a9SRichard Henderson } else { 36356fd0c7bcSRichard Henderson TCGv_i64 src1 = load_gpr(ctx, a->r1); 3636f7b775a9SRichard Henderson 3637f7b775a9SRichard Henderson if (a->d) { 3638aac0f603SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 3639aac0f603SRichard Henderson TCGv_i64 n = tcg_temp_new_i64(); 3640f7b775a9SRichard Henderson 36416fd0c7bcSRichard Henderson tcg_gen_xori_i64(n, cpu_sar, 63); 3642a01491a2SHelge Deller tcg_gen_shl_i64(t, src1, n); 36436fd0c7bcSRichard Henderson tcg_gen_shli_i64(t, t, 1); 3644a01491a2SHelge Deller tcg_gen_shr_i64(dest, src2, cpu_sar); 36456fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, t); 36460b1347d2SRichard Henderson } else { 36470b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 36480b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 36490b1347d2SRichard Henderson 36506fd0c7bcSRichard Henderson tcg_gen_concat32_i64(t, src2, src1); 3651967662cdSRichard Henderson tcg_gen_andi_i64(s, cpu_sar, 31); 3652967662cdSRichard Henderson tcg_gen_shr_i64(dest, t, s); 36530b1347d2SRichard Henderson } 3654f7b775a9SRichard Henderson } 365530878590SRichard Henderson save_gpr(ctx, a->t, dest); 36560b1347d2SRichard Henderson 36570b1347d2SRichard Henderson /* Install the new nullification. */ 3658d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 365931234768SRichard Henderson return nullify_end(ctx); 36600b1347d2SRichard Henderson } 36610b1347d2SRichard Henderson 3662f7b775a9SRichard Henderson static bool trans_shrp_imm(DisasContext *ctx, arg_shrp_imm *a) 36630b1347d2SRichard Henderson { 3664f7b775a9SRichard Henderson unsigned width, sa; 36656fd0c7bcSRichard Henderson TCGv_i64 dest, t2; 36660b1347d2SRichard Henderson 3667f7b775a9SRichard Henderson if (!ctx->is_pa20 && a->d) { 3668f7b775a9SRichard Henderson return false; 3669f7b775a9SRichard Henderson } 367030878590SRichard Henderson if (a->c) { 36710b1347d2SRichard Henderson nullify_over(ctx); 36720b1347d2SRichard Henderson } 36730b1347d2SRichard Henderson 3674f7b775a9SRichard Henderson width = a->d ? 64 : 32; 3675f7b775a9SRichard Henderson sa = width - 1 - a->cpos; 3676f7b775a9SRichard Henderson 367730878590SRichard Henderson dest = dest_gpr(ctx, a->t); 367830878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 367905bfd4dbSRichard Henderson if (a->r1 == 0) { 36806fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, t2, sa, width - sa); 3681c53e401eSRichard Henderson } else if (width == TARGET_LONG_BITS) { 36826fd0c7bcSRichard Henderson tcg_gen_extract2_i64(dest, t2, cpu_gr[a->r1], sa); 3683f7b775a9SRichard Henderson } else { 3684f7b775a9SRichard Henderson assert(!a->d); 3685f7b775a9SRichard Henderson if (a->r1 == a->r2) { 36860b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 36876fd0c7bcSRichard Henderson tcg_gen_extrl_i64_i32(t32, t2); 36880b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 36896fd0c7bcSRichard Henderson tcg_gen_extu_i32_i64(dest, t32); 36900b1347d2SRichard Henderson } else { 3691967662cdSRichard Henderson tcg_gen_concat32_i64(dest, t2, cpu_gr[a->r1]); 3692967662cdSRichard Henderson tcg_gen_extract_i64(dest, dest, sa, 32); 36930b1347d2SRichard Henderson } 3694f7b775a9SRichard Henderson } 369530878590SRichard Henderson save_gpr(ctx, a->t, dest); 36960b1347d2SRichard Henderson 36970b1347d2SRichard Henderson /* Install the new nullification. */ 3698d37fad0aSSven Schnelle ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 369931234768SRichard Henderson return nullify_end(ctx); 37000b1347d2SRichard Henderson } 37010b1347d2SRichard Henderson 3702bd792da3SRichard Henderson static bool trans_extr_sar(DisasContext *ctx, arg_extr_sar *a) 37030b1347d2SRichard Henderson { 3704bd792da3SRichard Henderson unsigned widthm1 = a->d ? 63 : 31; 37056fd0c7bcSRichard Henderson TCGv_i64 dest, src, tmp; 37060b1347d2SRichard Henderson 3707bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3708bd792da3SRichard Henderson return false; 3709bd792da3SRichard Henderson } 371030878590SRichard Henderson if (a->c) { 37110b1347d2SRichard Henderson nullify_over(ctx); 37120b1347d2SRichard Henderson } 37130b1347d2SRichard Henderson 371430878590SRichard Henderson dest = dest_gpr(ctx, a->t); 371530878590SRichard Henderson src = load_gpr(ctx, a->r); 3716aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 37170b1347d2SRichard Henderson 37180b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 37196fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, cpu_sar, widthm1); 37206fd0c7bcSRichard Henderson tcg_gen_xori_i64(tmp, tmp, widthm1); 3721d781cb77SRichard Henderson 372230878590SRichard Henderson if (a->se) { 3723bd792da3SRichard Henderson if (!a->d) { 37246fd0c7bcSRichard Henderson tcg_gen_ext32s_i64(dest, src); 3725bd792da3SRichard Henderson src = dest; 3726bd792da3SRichard Henderson } 37276fd0c7bcSRichard Henderson tcg_gen_sar_i64(dest, src, tmp); 37286fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, dest, 0, a->len); 37290b1347d2SRichard Henderson } else { 3730bd792da3SRichard Henderson if (!a->d) { 37316fd0c7bcSRichard Henderson tcg_gen_ext32u_i64(dest, src); 3732bd792da3SRichard Henderson src = dest; 3733bd792da3SRichard Henderson } 37346fd0c7bcSRichard Henderson tcg_gen_shr_i64(dest, src, tmp); 37356fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, dest, 0, a->len); 37360b1347d2SRichard Henderson } 373730878590SRichard Henderson save_gpr(ctx, a->t, dest); 37380b1347d2SRichard Henderson 37390b1347d2SRichard Henderson /* Install the new nullification. */ 3740bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 374131234768SRichard Henderson return nullify_end(ctx); 37420b1347d2SRichard Henderson } 37430b1347d2SRichard Henderson 3744bd792da3SRichard Henderson static bool trans_extr_imm(DisasContext *ctx, arg_extr_imm *a) 37450b1347d2SRichard Henderson { 3746bd792da3SRichard Henderson unsigned len, cpos, width; 37476fd0c7bcSRichard Henderson TCGv_i64 dest, src; 37480b1347d2SRichard Henderson 3749bd792da3SRichard Henderson if (!ctx->is_pa20 && a->d) { 3750bd792da3SRichard Henderson return false; 3751bd792da3SRichard Henderson } 375230878590SRichard Henderson if (a->c) { 37530b1347d2SRichard Henderson nullify_over(ctx); 37540b1347d2SRichard Henderson } 37550b1347d2SRichard Henderson 3756bd792da3SRichard Henderson len = a->len; 3757bd792da3SRichard Henderson width = a->d ? 64 : 32; 3758bd792da3SRichard Henderson cpos = width - 1 - a->pos; 3759bd792da3SRichard Henderson if (cpos + len > width) { 3760bd792da3SRichard Henderson len = width - cpos; 3761bd792da3SRichard Henderson } 3762bd792da3SRichard Henderson 376330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 376430878590SRichard Henderson src = load_gpr(ctx, a->r); 376530878590SRichard Henderson if (a->se) { 37666fd0c7bcSRichard Henderson tcg_gen_sextract_i64(dest, src, cpos, len); 37670b1347d2SRichard Henderson } else { 37686fd0c7bcSRichard Henderson tcg_gen_extract_i64(dest, src, cpos, len); 37690b1347d2SRichard Henderson } 377030878590SRichard Henderson save_gpr(ctx, a->t, dest); 37710b1347d2SRichard Henderson 37720b1347d2SRichard Henderson /* Install the new nullification. */ 3773bd792da3SRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 377431234768SRichard Henderson return nullify_end(ctx); 37750b1347d2SRichard Henderson } 37760b1347d2SRichard Henderson 377772ae4f2bSRichard Henderson static bool trans_depi_imm(DisasContext *ctx, arg_depi_imm *a) 37780b1347d2SRichard Henderson { 377972ae4f2bSRichard Henderson unsigned len, width; 3780c53e401eSRichard Henderson uint64_t mask0, mask1; 37816fd0c7bcSRichard Henderson TCGv_i64 dest; 37820b1347d2SRichard Henderson 378372ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 378472ae4f2bSRichard Henderson return false; 378572ae4f2bSRichard Henderson } 378630878590SRichard Henderson if (a->c) { 37870b1347d2SRichard Henderson nullify_over(ctx); 37880b1347d2SRichard Henderson } 378972ae4f2bSRichard Henderson 379072ae4f2bSRichard Henderson len = a->len; 379172ae4f2bSRichard Henderson width = a->d ? 64 : 32; 379272ae4f2bSRichard Henderson if (a->cpos + len > width) { 379372ae4f2bSRichard Henderson len = width - a->cpos; 37940b1347d2SRichard Henderson } 37950b1347d2SRichard Henderson 379630878590SRichard Henderson dest = dest_gpr(ctx, a->t); 379730878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 379830878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 37990b1347d2SRichard Henderson 380030878590SRichard Henderson if (a->nz) { 38016fd0c7bcSRichard Henderson TCGv_i64 src = load_gpr(ctx, a->t); 38026fd0c7bcSRichard Henderson tcg_gen_andi_i64(dest, src, mask1); 38036fd0c7bcSRichard Henderson tcg_gen_ori_i64(dest, dest, mask0); 38040b1347d2SRichard Henderson } else { 38056fd0c7bcSRichard Henderson tcg_gen_movi_i64(dest, mask0); 38060b1347d2SRichard Henderson } 380730878590SRichard Henderson save_gpr(ctx, a->t, dest); 38080b1347d2SRichard Henderson 38090b1347d2SRichard Henderson /* Install the new nullification. */ 381072ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 381131234768SRichard Henderson return nullify_end(ctx); 38120b1347d2SRichard Henderson } 38130b1347d2SRichard Henderson 381472ae4f2bSRichard Henderson static bool trans_dep_imm(DisasContext *ctx, arg_dep_imm *a) 38150b1347d2SRichard Henderson { 381630878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 381772ae4f2bSRichard Henderson unsigned len, width; 38186fd0c7bcSRichard Henderson TCGv_i64 dest, val; 38190b1347d2SRichard Henderson 382072ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 382172ae4f2bSRichard Henderson return false; 382272ae4f2bSRichard Henderson } 382330878590SRichard Henderson if (a->c) { 38240b1347d2SRichard Henderson nullify_over(ctx); 38250b1347d2SRichard Henderson } 382672ae4f2bSRichard Henderson 382772ae4f2bSRichard Henderson len = a->len; 382872ae4f2bSRichard Henderson width = a->d ? 64 : 32; 382972ae4f2bSRichard Henderson if (a->cpos + len > width) { 383072ae4f2bSRichard Henderson len = width - a->cpos; 38310b1347d2SRichard Henderson } 38320b1347d2SRichard Henderson 383330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 383430878590SRichard Henderson val = load_gpr(ctx, a->r); 38350b1347d2SRichard Henderson if (rs == 0) { 38366fd0c7bcSRichard Henderson tcg_gen_deposit_z_i64(dest, val, a->cpos, len); 38370b1347d2SRichard Henderson } else { 38386fd0c7bcSRichard Henderson tcg_gen_deposit_i64(dest, cpu_gr[rs], val, a->cpos, len); 38390b1347d2SRichard Henderson } 384030878590SRichard Henderson save_gpr(ctx, a->t, dest); 38410b1347d2SRichard Henderson 38420b1347d2SRichard Henderson /* Install the new nullification. */ 384372ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, a->d, dest); 384431234768SRichard Henderson return nullify_end(ctx); 38450b1347d2SRichard Henderson } 38460b1347d2SRichard Henderson 384772ae4f2bSRichard Henderson static bool do_dep_sar(DisasContext *ctx, unsigned rt, unsigned c, 38486fd0c7bcSRichard Henderson bool d, bool nz, unsigned len, TCGv_i64 val) 38490b1347d2SRichard Henderson { 38500b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 385172ae4f2bSRichard Henderson unsigned widthm1 = d ? 63 : 31; 38526fd0c7bcSRichard Henderson TCGv_i64 mask, tmp, shift, dest; 3853c53e401eSRichard Henderson uint64_t msb = 1ULL << (len - 1); 38540b1347d2SRichard Henderson 38550b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 3856aac0f603SRichard Henderson shift = tcg_temp_new_i64(); 3857aac0f603SRichard Henderson tmp = tcg_temp_new_i64(); 38580b1347d2SRichard Henderson 38590b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 38606fd0c7bcSRichard Henderson tcg_gen_andi_i64(shift, cpu_sar, widthm1); 38616fd0c7bcSRichard Henderson tcg_gen_xori_i64(shift, shift, widthm1); 38620b1347d2SRichard Henderson 3863aac0f603SRichard Henderson mask = tcg_temp_new_i64(); 38646fd0c7bcSRichard Henderson tcg_gen_movi_i64(mask, msb + (msb - 1)); 38656fd0c7bcSRichard Henderson tcg_gen_and_i64(tmp, val, mask); 38660b1347d2SRichard Henderson if (rs) { 38676fd0c7bcSRichard Henderson tcg_gen_shl_i64(mask, mask, shift); 38686fd0c7bcSRichard Henderson tcg_gen_shl_i64(tmp, tmp, shift); 38696fd0c7bcSRichard Henderson tcg_gen_andc_i64(dest, cpu_gr[rs], mask); 38706fd0c7bcSRichard Henderson tcg_gen_or_i64(dest, dest, tmp); 38710b1347d2SRichard Henderson } else { 38726fd0c7bcSRichard Henderson tcg_gen_shl_i64(dest, tmp, shift); 38730b1347d2SRichard Henderson } 38740b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 38750b1347d2SRichard Henderson 38760b1347d2SRichard Henderson /* Install the new nullification. */ 387772ae4f2bSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, d, dest); 387831234768SRichard Henderson return nullify_end(ctx); 38790b1347d2SRichard Henderson } 38800b1347d2SRichard Henderson 388172ae4f2bSRichard Henderson static bool trans_dep_sar(DisasContext *ctx, arg_dep_sar *a) 388230878590SRichard Henderson { 388372ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 388472ae4f2bSRichard Henderson return false; 388572ae4f2bSRichard Henderson } 3886a6deecceSSven Schnelle if (a->c) { 3887a6deecceSSven Schnelle nullify_over(ctx); 3888a6deecceSSven Schnelle } 388972ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 389072ae4f2bSRichard Henderson load_gpr(ctx, a->r)); 389130878590SRichard Henderson } 389230878590SRichard Henderson 389372ae4f2bSRichard Henderson static bool trans_depi_sar(DisasContext *ctx, arg_depi_sar *a) 389430878590SRichard Henderson { 389572ae4f2bSRichard Henderson if (!ctx->is_pa20 && a->d) { 389672ae4f2bSRichard Henderson return false; 389772ae4f2bSRichard Henderson } 3898a6deecceSSven Schnelle if (a->c) { 3899a6deecceSSven Schnelle nullify_over(ctx); 3900a6deecceSSven Schnelle } 390172ae4f2bSRichard Henderson return do_dep_sar(ctx, a->t, a->c, a->d, a->nz, a->len, 39026fd0c7bcSRichard Henderson tcg_constant_i64(a->i)); 390330878590SRichard Henderson } 39040b1347d2SRichard Henderson 39058340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 390698cd9ca7SRichard Henderson { 3907019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY 3908bc921866SRichard Henderson ctx->iaq_j.space = tcg_temp_new_i64(); 3909bc921866SRichard Henderson load_spr(ctx, ctx->iaq_j.space, a->sp); 3910c301f34eSRichard Henderson #endif 3911019f4159SRichard Henderson 3912bc921866SRichard Henderson ctx->iaq_j.base = tcg_temp_new_i64(); 3913bc921866SRichard Henderson ctx->iaq_j.disp = 0; 3914bc921866SRichard Henderson 3915bc921866SRichard Henderson tcg_gen_addi_i64(ctx->iaq_j.base, load_gpr(ctx, a->b), a->disp); 3916bc921866SRichard Henderson ctx->iaq_j.base = do_ibranch_priv(ctx, ctx->iaq_j.base); 3917bc921866SRichard Henderson 3918bc921866SRichard Henderson return do_ibranch(ctx, a->l, true, a->n); 391998cd9ca7SRichard Henderson } 392098cd9ca7SRichard Henderson 39218340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 392298cd9ca7SRichard Henderson { 39232644f80bSRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 392498cd9ca7SRichard Henderson } 392598cd9ca7SRichard Henderson 39268340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 392743e05652SRichard Henderson { 3928bc921866SRichard Henderson int64_t disp = a->disp; 392943e05652SRichard Henderson 39306e5f5300SSven Schnelle nullify_over(ctx); 39316e5f5300SSven Schnelle 393243e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 393343e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 393443e05652SRichard Henderson * expensive to track. Real hardware will trap for 393543e05652SRichard Henderson * b gateway 393643e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 393743e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 393843e05652SRichard Henderson * diagnose the security hole 393943e05652SRichard Henderson * b gateway 394043e05652SRichard Henderson * b evil 394143e05652SRichard Henderson * in which instructions at evil would run with increased privs. 394243e05652SRichard Henderson */ 3943bc921866SRichard Henderson if (iaqe_variable(&ctx->iaq_b) || ctx->iaq_b.disp != ctx->iaq_f.disp + 4) { 394443e05652SRichard Henderson return gen_illegal(ctx); 394543e05652SRichard Henderson } 394643e05652SRichard Henderson 394743e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 394843e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 394994956d7bSPhilippe Mathieu-Daudé int type = hppa_artype_for_page(cpu_env(ctx->cs), ctx->base.pc_next); 395043e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 395143e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 395243e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 395343e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 395443e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 395543e05652SRichard Henderson if (type < 0) { 395631234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 395731234768SRichard Henderson return true; 395843e05652SRichard Henderson } 395943e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 396043e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 3961bc921866SRichard Henderson disp -= ctx->privilege; 3962bc921866SRichard Henderson disp += type - 4; 396343e05652SRichard Henderson } 396443e05652SRichard Henderson } else { 3965bc921866SRichard Henderson disp -= ctx->privilege; /* priv = 0 */ 396643e05652SRichard Henderson } 396743e05652SRichard Henderson #endif 396843e05652SRichard Henderson 39696e5f5300SSven Schnelle if (a->l) { 39706fd0c7bcSRichard Henderson TCGv_i64 tmp = dest_gpr(ctx, a->l); 39716e5f5300SSven Schnelle if (ctx->privilege < 3) { 39726fd0c7bcSRichard Henderson tcg_gen_andi_i64(tmp, tmp, -4); 39736e5f5300SSven Schnelle } 39746fd0c7bcSRichard Henderson tcg_gen_ori_i64(tmp, tmp, ctx->privilege); 39756e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 39766e5f5300SSven Schnelle } 39776e5f5300SSven Schnelle 3978bc921866SRichard Henderson return do_dbranch(ctx, disp, 0, a->n); 397943e05652SRichard Henderson } 398043e05652SRichard Henderson 39818340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 398298cd9ca7SRichard Henderson { 3983b35aec85SRichard Henderson if (a->x) { 3984bc921866SRichard Henderson DisasIAQE next = iaqe_incr(&ctx->iaq_f, 8); 3985bc921866SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 3986bc921866SRichard Henderson TCGv_i64 t1 = tcg_temp_new_i64(); 3987bc921866SRichard Henderson 3988660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 3989bc921866SRichard Henderson copy_iaoq_entry(ctx, t0, &next); 3990bc921866SRichard Henderson tcg_gen_shli_i64(t1, load_gpr(ctx, a->x), 3); 3991bc921866SRichard Henderson tcg_gen_add_i64(t0, t0, t1); 3992bc921866SRichard Henderson 3993bc921866SRichard Henderson ctx->iaq_j = iaqe_next_absv(ctx, t0); 3994bc921866SRichard Henderson return do_ibranch(ctx, a->l, false, a->n); 3995b35aec85SRichard Henderson } else { 3996b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 39972644f80bSRichard Henderson return do_dbranch(ctx, 0, a->l, a->n); 3998b35aec85SRichard Henderson } 399998cd9ca7SRichard Henderson } 400098cd9ca7SRichard Henderson 40018340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 400298cd9ca7SRichard Henderson { 40036fd0c7bcSRichard Henderson TCGv_i64 dest; 400498cd9ca7SRichard Henderson 40058340f534SRichard Henderson if (a->x == 0) { 40068340f534SRichard Henderson dest = load_gpr(ctx, a->b); 400798cd9ca7SRichard Henderson } else { 4008aac0f603SRichard Henderson dest = tcg_temp_new_i64(); 40096fd0c7bcSRichard Henderson tcg_gen_shli_i64(dest, load_gpr(ctx, a->x), 3); 40106fd0c7bcSRichard Henderson tcg_gen_add_i64(dest, dest, load_gpr(ctx, a->b)); 401198cd9ca7SRichard Henderson } 4012660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 4013bc921866SRichard Henderson ctx->iaq_j = iaqe_next_absv(ctx, dest); 4014bc921866SRichard Henderson 4015bc921866SRichard Henderson return do_ibranch(ctx, 0, false, a->n); 401698cd9ca7SRichard Henderson } 401798cd9ca7SRichard Henderson 40188340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 401998cd9ca7SRichard Henderson { 4020019f4159SRichard Henderson TCGv_i64 b = load_gpr(ctx, a->b); 402198cd9ca7SRichard Henderson 4022019f4159SRichard Henderson #ifndef CONFIG_USER_ONLY 4023bc921866SRichard Henderson ctx->iaq_j.space = space_select(ctx, 0, b); 4024c301f34eSRichard Henderson #endif 4025bc921866SRichard Henderson ctx->iaq_j.base = do_ibranch_priv(ctx, b); 4026bc921866SRichard Henderson ctx->iaq_j.disp = 0; 4027019f4159SRichard Henderson 4028bc921866SRichard Henderson return do_ibranch(ctx, a->l, false, a->n); 402998cd9ca7SRichard Henderson } 403098cd9ca7SRichard Henderson 4031a8966ba7SRichard Henderson static bool trans_nopbts(DisasContext *ctx, arg_nopbts *a) 4032a8966ba7SRichard Henderson { 4033a8966ba7SRichard Henderson /* All branch target stack instructions implement as nop. */ 4034a8966ba7SRichard Henderson return ctx->is_pa20; 4035a8966ba7SRichard Henderson } 4036a8966ba7SRichard Henderson 40371ca74648SRichard Henderson /* 40381ca74648SRichard Henderson * Float class 0 40391ca74648SRichard Henderson */ 4040ebe9383cSRichard Henderson 40411ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4042ebe9383cSRichard Henderson { 4043ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 4044ebe9383cSRichard Henderson } 4045ebe9383cSRichard Henderson 404659f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 404759f8c04bSHelge Deller { 4048a300dad3SRichard Henderson uint64_t ret; 4049a300dad3SRichard Henderson 4050c53e401eSRichard Henderson if (ctx->is_pa20) { 4051a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 4052a300dad3SRichard Henderson } else { 4053a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 4054a300dad3SRichard Henderson } 4055a300dad3SRichard Henderson 405659f8c04bSHelge Deller nullify_over(ctx); 4057a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 405859f8c04bSHelge Deller return nullify_end(ctx); 405959f8c04bSHelge Deller } 406059f8c04bSHelge Deller 40611ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 40621ca74648SRichard Henderson { 40631ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 40641ca74648SRichard Henderson } 40651ca74648SRichard Henderson 4066ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4067ebe9383cSRichard Henderson { 4068ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 4069ebe9383cSRichard Henderson } 4070ebe9383cSRichard Henderson 40711ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 40721ca74648SRichard Henderson { 40731ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 40741ca74648SRichard Henderson } 40751ca74648SRichard Henderson 40761ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4077ebe9383cSRichard Henderson { 4078ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 4079ebe9383cSRichard Henderson } 4080ebe9383cSRichard Henderson 40811ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 40821ca74648SRichard Henderson { 40831ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 40841ca74648SRichard Henderson } 40851ca74648SRichard Henderson 4086ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4087ebe9383cSRichard Henderson { 4088ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 4089ebe9383cSRichard Henderson } 4090ebe9383cSRichard Henderson 40911ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 40921ca74648SRichard Henderson { 40931ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 40941ca74648SRichard Henderson } 40951ca74648SRichard Henderson 40961ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 40971ca74648SRichard Henderson { 40981ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 40991ca74648SRichard Henderson } 41001ca74648SRichard Henderson 41011ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 41021ca74648SRichard Henderson { 41031ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 41041ca74648SRichard Henderson } 41051ca74648SRichard Henderson 41061ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 41071ca74648SRichard Henderson { 41081ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 41091ca74648SRichard Henderson } 41101ca74648SRichard Henderson 41111ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 41121ca74648SRichard Henderson { 41131ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 41141ca74648SRichard Henderson } 41151ca74648SRichard Henderson 41161ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4117ebe9383cSRichard Henderson { 4118ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 4119ebe9383cSRichard Henderson } 4120ebe9383cSRichard Henderson 41211ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 41221ca74648SRichard Henderson { 41231ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 41241ca74648SRichard Henderson } 41251ca74648SRichard Henderson 4126ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4127ebe9383cSRichard Henderson { 4128ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 4129ebe9383cSRichard Henderson } 4130ebe9383cSRichard Henderson 41311ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 41321ca74648SRichard Henderson { 41331ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 41341ca74648SRichard Henderson } 41351ca74648SRichard Henderson 41361ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 4137ebe9383cSRichard Henderson { 4138ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 4139ebe9383cSRichard Henderson } 4140ebe9383cSRichard Henderson 41411ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 41421ca74648SRichard Henderson { 41431ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 41441ca74648SRichard Henderson } 41451ca74648SRichard Henderson 4146ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 4147ebe9383cSRichard Henderson { 4148ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 4149ebe9383cSRichard Henderson } 4150ebe9383cSRichard Henderson 41511ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 41521ca74648SRichard Henderson { 41531ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 41541ca74648SRichard Henderson } 41551ca74648SRichard Henderson 41561ca74648SRichard Henderson /* 41571ca74648SRichard Henderson * Float class 1 41581ca74648SRichard Henderson */ 41591ca74648SRichard Henderson 41601ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 41611ca74648SRichard Henderson { 41621ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 41631ca74648SRichard Henderson } 41641ca74648SRichard Henderson 41651ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 41661ca74648SRichard Henderson { 41671ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 41681ca74648SRichard Henderson } 41691ca74648SRichard Henderson 41701ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 41711ca74648SRichard Henderson { 41721ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 41731ca74648SRichard Henderson } 41741ca74648SRichard Henderson 41751ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 41761ca74648SRichard Henderson { 41771ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 41781ca74648SRichard Henderson } 41791ca74648SRichard Henderson 41801ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 41811ca74648SRichard Henderson { 41821ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 41831ca74648SRichard Henderson } 41841ca74648SRichard Henderson 41851ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 41861ca74648SRichard Henderson { 41871ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 41881ca74648SRichard Henderson } 41891ca74648SRichard Henderson 41901ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 41911ca74648SRichard Henderson { 41921ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 41931ca74648SRichard Henderson } 41941ca74648SRichard Henderson 41951ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 41961ca74648SRichard Henderson { 41971ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 41981ca74648SRichard Henderson } 41991ca74648SRichard Henderson 42001ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 42011ca74648SRichard Henderson { 42021ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 42031ca74648SRichard Henderson } 42041ca74648SRichard Henderson 42051ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 42061ca74648SRichard Henderson { 42071ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 42081ca74648SRichard Henderson } 42091ca74648SRichard Henderson 42101ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 42111ca74648SRichard Henderson { 42121ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 42131ca74648SRichard Henderson } 42141ca74648SRichard Henderson 42151ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 42161ca74648SRichard Henderson { 42171ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 42181ca74648SRichard Henderson } 42191ca74648SRichard Henderson 42201ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 42211ca74648SRichard Henderson { 42221ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 42231ca74648SRichard Henderson } 42241ca74648SRichard Henderson 42251ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 42261ca74648SRichard Henderson { 42271ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 42281ca74648SRichard Henderson } 42291ca74648SRichard Henderson 42301ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 42311ca74648SRichard Henderson { 42321ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 42331ca74648SRichard Henderson } 42341ca74648SRichard Henderson 42351ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 42361ca74648SRichard Henderson { 42371ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 42381ca74648SRichard Henderson } 42391ca74648SRichard Henderson 42401ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 42411ca74648SRichard Henderson { 42421ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 42431ca74648SRichard Henderson } 42441ca74648SRichard Henderson 42451ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 42461ca74648SRichard Henderson { 42471ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 42481ca74648SRichard Henderson } 42491ca74648SRichard Henderson 42501ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 42511ca74648SRichard Henderson { 42521ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 42531ca74648SRichard Henderson } 42541ca74648SRichard Henderson 42551ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 42561ca74648SRichard Henderson { 42571ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 42581ca74648SRichard Henderson } 42591ca74648SRichard Henderson 42601ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 42611ca74648SRichard Henderson { 42621ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 42631ca74648SRichard Henderson } 42641ca74648SRichard Henderson 42651ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 42661ca74648SRichard Henderson { 42671ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 42681ca74648SRichard Henderson } 42691ca74648SRichard Henderson 42701ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 42711ca74648SRichard Henderson { 42721ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 42731ca74648SRichard Henderson } 42741ca74648SRichard Henderson 42751ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 42761ca74648SRichard Henderson { 42771ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 42781ca74648SRichard Henderson } 42791ca74648SRichard Henderson 42801ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 42811ca74648SRichard Henderson { 42821ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 42831ca74648SRichard Henderson } 42841ca74648SRichard Henderson 42851ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 42861ca74648SRichard Henderson { 42871ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 42881ca74648SRichard Henderson } 42891ca74648SRichard Henderson 42901ca74648SRichard Henderson /* 42911ca74648SRichard Henderson * Float class 2 42921ca74648SRichard Henderson */ 42931ca74648SRichard Henderson 42941ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 4295ebe9383cSRichard Henderson { 4296ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 4297ebe9383cSRichard Henderson 4298ebe9383cSRichard Henderson nullify_over(ctx); 4299ebe9383cSRichard Henderson 43001ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 43011ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 430229dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 430329dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4304ebe9383cSRichard Henderson 4305ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 4306ebe9383cSRichard Henderson 43071ca74648SRichard Henderson return nullify_end(ctx); 4308ebe9383cSRichard Henderson } 4309ebe9383cSRichard Henderson 43101ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 4311ebe9383cSRichard Henderson { 4312ebe9383cSRichard Henderson TCGv_i64 ta, tb; 4313ebe9383cSRichard Henderson TCGv_i32 tc, ty; 4314ebe9383cSRichard Henderson 4315ebe9383cSRichard Henderson nullify_over(ctx); 4316ebe9383cSRichard Henderson 43171ca74648SRichard Henderson ta = load_frd0(a->r1); 43181ca74648SRichard Henderson tb = load_frd0(a->r2); 431929dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 432029dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 4321ebe9383cSRichard Henderson 4322ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 4323ebe9383cSRichard Henderson 432431234768SRichard Henderson return nullify_end(ctx); 4325ebe9383cSRichard Henderson } 4326ebe9383cSRichard Henderson 43271ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 4328ebe9383cSRichard Henderson { 43293692ad21SRichard Henderson TCGCond tc = TCG_COND_TSTNE; 43303692ad21SRichard Henderson uint32_t mask; 43316fd0c7bcSRichard Henderson TCGv_i64 t; 4332ebe9383cSRichard Henderson 4333ebe9383cSRichard Henderson nullify_over(ctx); 4334ebe9383cSRichard Henderson 4335aac0f603SRichard Henderson t = tcg_temp_new_i64(); 43366fd0c7bcSRichard Henderson tcg_gen_ld32u_i64(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 4337ebe9383cSRichard Henderson 43381ca74648SRichard Henderson if (a->y == 1) { 43391ca74648SRichard Henderson switch (a->c) { 4340ebe9383cSRichard Henderson case 0: /* simple */ 4341f33a22c1SRichard Henderson mask = R_FPSR_C_MASK; 4342f33a22c1SRichard Henderson break; 4343ebe9383cSRichard Henderson case 2: /* rej */ 43443692ad21SRichard Henderson tc = TCG_COND_TSTEQ; 4345ebe9383cSRichard Henderson /* fallthru */ 4346ebe9383cSRichard Henderson case 1: /* acc */ 4347f33a22c1SRichard Henderson mask = R_FPSR_C_MASK | R_FPSR_CQ_MASK; 4348ebe9383cSRichard Henderson break; 4349ebe9383cSRichard Henderson case 6: /* rej8 */ 43503692ad21SRichard Henderson tc = TCG_COND_TSTEQ; 4351ebe9383cSRichard Henderson /* fallthru */ 4352ebe9383cSRichard Henderson case 5: /* acc8 */ 4353f33a22c1SRichard Henderson mask = R_FPSR_C_MASK | R_FPSR_CQ0_6_MASK; 4354ebe9383cSRichard Henderson break; 4355ebe9383cSRichard Henderson case 9: /* acc6 */ 4356f33a22c1SRichard Henderson mask = R_FPSR_C_MASK | R_FPSR_CQ0_4_MASK; 4357ebe9383cSRichard Henderson break; 4358ebe9383cSRichard Henderson case 13: /* acc4 */ 4359f33a22c1SRichard Henderson mask = R_FPSR_C_MASK | R_FPSR_CQ0_2_MASK; 4360ebe9383cSRichard Henderson break; 4361ebe9383cSRichard Henderson case 17: /* acc2 */ 4362f33a22c1SRichard Henderson mask = R_FPSR_C_MASK | R_FPSR_CQ0_MASK; 4363ebe9383cSRichard Henderson break; 4364ebe9383cSRichard Henderson default: 43651ca74648SRichard Henderson gen_illegal(ctx); 43661ca74648SRichard Henderson return true; 4367ebe9383cSRichard Henderson } 43681ca74648SRichard Henderson } else { 43691ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 43703692ad21SRichard Henderson mask = R_FPSR_CA0_MASK >> cbit; 43711ca74648SRichard Henderson } 43721ca74648SRichard Henderson 43733692ad21SRichard Henderson ctx->null_cond = cond_make_ti(tc, t, mask); 437431234768SRichard Henderson return nullify_end(ctx); 4375ebe9383cSRichard Henderson } 4376ebe9383cSRichard Henderson 43771ca74648SRichard Henderson /* 43781ca74648SRichard Henderson * Float class 2 43791ca74648SRichard Henderson */ 43801ca74648SRichard Henderson 43811ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4382ebe9383cSRichard Henderson { 43831ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 43841ca74648SRichard Henderson } 43851ca74648SRichard Henderson 43861ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 43871ca74648SRichard Henderson { 43881ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 43891ca74648SRichard Henderson } 43901ca74648SRichard Henderson 43911ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 43921ca74648SRichard Henderson { 43931ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 43941ca74648SRichard Henderson } 43951ca74648SRichard Henderson 43961ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 43971ca74648SRichard Henderson { 43981ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 43991ca74648SRichard Henderson } 44001ca74648SRichard Henderson 44011ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 44021ca74648SRichard Henderson { 44031ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 44041ca74648SRichard Henderson } 44051ca74648SRichard Henderson 44061ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 44071ca74648SRichard Henderson { 44081ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 44091ca74648SRichard Henderson } 44101ca74648SRichard Henderson 44111ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 44121ca74648SRichard Henderson { 44131ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 44141ca74648SRichard Henderson } 44151ca74648SRichard Henderson 44161ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 44171ca74648SRichard Henderson { 44181ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 44191ca74648SRichard Henderson } 44201ca74648SRichard Henderson 44211ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 44221ca74648SRichard Henderson { 44231ca74648SRichard Henderson TCGv_i64 x, y; 4424ebe9383cSRichard Henderson 4425ebe9383cSRichard Henderson nullify_over(ctx); 4426ebe9383cSRichard Henderson 44271ca74648SRichard Henderson x = load_frw0_i64(a->r1); 44281ca74648SRichard Henderson y = load_frw0_i64(a->r2); 44291ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 44301ca74648SRichard Henderson save_frd(a->t, x); 4431ebe9383cSRichard Henderson 443231234768SRichard Henderson return nullify_end(ctx); 4433ebe9383cSRichard Henderson } 4434ebe9383cSRichard Henderson 4435ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4436ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4437ebe9383cSRichard Henderson { 4438ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4439ebe9383cSRichard Henderson } 4440ebe9383cSRichard Henderson 4441b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4442ebe9383cSRichard Henderson { 4443b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4444b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4445b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4446b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4447b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4448ebe9383cSRichard Henderson 4449ebe9383cSRichard Henderson nullify_over(ctx); 4450ebe9383cSRichard Henderson 4451ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4452ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4453ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4454ebe9383cSRichard Henderson 445531234768SRichard Henderson return nullify_end(ctx); 4456ebe9383cSRichard Henderson } 4457ebe9383cSRichard Henderson 4458b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4459b1e2af57SRichard Henderson { 4460b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4461b1e2af57SRichard Henderson } 4462b1e2af57SRichard Henderson 4463b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4464b1e2af57SRichard Henderson { 4465b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4466b1e2af57SRichard Henderson } 4467b1e2af57SRichard Henderson 4468b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4469b1e2af57SRichard Henderson { 4470b1e2af57SRichard Henderson nullify_over(ctx); 4471b1e2af57SRichard Henderson 4472b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4473b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4474b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4475b1e2af57SRichard Henderson 4476b1e2af57SRichard Henderson return nullify_end(ctx); 4477b1e2af57SRichard Henderson } 4478b1e2af57SRichard Henderson 4479b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4480b1e2af57SRichard Henderson { 4481b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4482b1e2af57SRichard Henderson } 4483b1e2af57SRichard Henderson 4484b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4485b1e2af57SRichard Henderson { 4486b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4487b1e2af57SRichard Henderson } 4488b1e2af57SRichard Henderson 4489c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4490ebe9383cSRichard Henderson { 4491c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4492ebe9383cSRichard Henderson 4493ebe9383cSRichard Henderson nullify_over(ctx); 4494c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4495c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4496c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4497ebe9383cSRichard Henderson 4498c3bad4f8SRichard Henderson if (a->neg) { 4499ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4500ebe9383cSRichard Henderson } else { 4501ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4502ebe9383cSRichard Henderson } 4503ebe9383cSRichard Henderson 4504c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 450531234768SRichard Henderson return nullify_end(ctx); 4506ebe9383cSRichard Henderson } 4507ebe9383cSRichard Henderson 4508c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4509ebe9383cSRichard Henderson { 4510c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4511ebe9383cSRichard Henderson 4512ebe9383cSRichard Henderson nullify_over(ctx); 4513c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4514c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4515c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4516ebe9383cSRichard Henderson 4517c3bad4f8SRichard Henderson if (a->neg) { 4518ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4519ebe9383cSRichard Henderson } else { 4520ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4521ebe9383cSRichard Henderson } 4522ebe9383cSRichard Henderson 4523c3bad4f8SRichard Henderson save_frd(a->t, x); 452431234768SRichard Henderson return nullify_end(ctx); 4525ebe9383cSRichard Henderson } 4526ebe9383cSRichard Henderson 452738193127SRichard Henderson /* Emulate PDC BTLB, called by SeaBIOS-hppa */ 452838193127SRichard Henderson static bool trans_diag_btlb(DisasContext *ctx, arg_diag_btlb *a) 452915da177bSSven Schnelle { 4530cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4531cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4532ad75a51eSRichard Henderson nullify_over(ctx); 4533ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4534cf6b28d4SHelge Deller return nullify_end(ctx); 453538193127SRichard Henderson #endif 453615da177bSSven Schnelle } 453738193127SRichard Henderson 453838193127SRichard Henderson /* Print char in %r26 to first serial console, used by SeaBIOS-hppa */ 453938193127SRichard Henderson static bool trans_diag_cout(DisasContext *ctx, arg_diag_cout *a) 454038193127SRichard Henderson { 454138193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 454238193127SRichard Henderson #ifndef CONFIG_USER_ONLY 4543dbca0835SHelge Deller nullify_over(ctx); 4544dbca0835SHelge Deller gen_helper_diag_console_output(tcg_env); 4545dbca0835SHelge Deller return nullify_end(ctx); 4546ad75a51eSRichard Henderson #endif 454738193127SRichard Henderson } 454838193127SRichard Henderson 45493bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45503bdf2081SHelge Deller { 45513bdf2081SHelge Deller return !ctx->is_pa20 && do_getshadowregs(ctx); 45523bdf2081SHelge Deller } 45533bdf2081SHelge Deller 45543bdf2081SHelge Deller static bool trans_diag_getshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45553bdf2081SHelge Deller { 45563bdf2081SHelge Deller return ctx->is_pa20 && do_getshadowregs(ctx); 45573bdf2081SHelge Deller } 45583bdf2081SHelge Deller 45593bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa1(DisasContext *ctx, arg_empty *a) 45603bdf2081SHelge Deller { 45613bdf2081SHelge Deller return !ctx->is_pa20 && do_putshadowregs(ctx); 45623bdf2081SHelge Deller } 45633bdf2081SHelge Deller 45643bdf2081SHelge Deller static bool trans_diag_putshadowregs_pa2(DisasContext *ctx, arg_empty *a) 45653bdf2081SHelge Deller { 45663bdf2081SHelge Deller return ctx->is_pa20 && do_putshadowregs(ctx); 45673bdf2081SHelge Deller } 45683bdf2081SHelge Deller 456938193127SRichard Henderson static bool trans_diag_unimp(DisasContext *ctx, arg_diag_unimp *a) 457038193127SRichard Henderson { 457138193127SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4572ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4573ad75a51eSRichard Henderson return true; 4574ad75a51eSRichard Henderson } 457515da177bSSven Schnelle 4576b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 457761766fe9SRichard Henderson { 457851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4579f764718dSRichard Henderson int bound; 458061766fe9SRichard Henderson 458151b061fbSRichard Henderson ctx->cs = cs; 4582494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4583bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 45843d68ee7bSRichard Henderson 45853d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4586*3c13b0ffSRichard Henderson ctx->privilege = PRIV_USER; 45873d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 45880d89cb7cSRichard Henderson ctx->iaoq_first = ctx->base.pc_first | ctx->privilege; 45890d89cb7cSRichard Henderson ctx->iaq_b.disp = ctx->base.tb->cs_base - ctx->base.pc_first; 4590217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4591c301f34eSRichard Henderson #else 4592494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4593bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4594bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4595451d993dSRichard Henderson : ctx->tb_flags & PSW_W ? MMU_ABS_W_IDX : MMU_ABS_IDX); 45963d68ee7bSRichard Henderson 4597c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4598c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4599c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4600c301f34eSRichard Henderson int32_t diff = cs_base; 4601c301f34eSRichard Henderson 46020d89cb7cSRichard Henderson ctx->iaoq_first = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 46030d89cb7cSRichard Henderson 4604bc921866SRichard Henderson if (diff) { 46050d89cb7cSRichard Henderson ctx->iaq_b.disp = diff; 4606bc921866SRichard Henderson } else { 4607bc921866SRichard Henderson ctx->iaq_b.base = cpu_iaoq_b; 4608bc921866SRichard Henderson ctx->iaq_b.space = cpu_iasq_b; 4609bc921866SRichard Henderson } 4610c301f34eSRichard Henderson #endif 461161766fe9SRichard Henderson 4612a4db4a78SRichard Henderson ctx->zero = tcg_constant_i64(0); 4613a4db4a78SRichard Henderson 46143d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 46153d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4616b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 461761766fe9SRichard Henderson } 461861766fe9SRichard Henderson 461951b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 462051b061fbSRichard Henderson { 462151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 462261766fe9SRichard Henderson 46233d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 462451b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 462551b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4626494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 462751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 462851b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4629129e9cc3SRichard Henderson } 463051b061fbSRichard Henderson ctx->null_lab = NULL; 463161766fe9SRichard Henderson } 463261766fe9SRichard Henderson 463351b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 463451b061fbSRichard Henderson { 463551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 463651b061fbSRichard Henderson 4637bc921866SRichard Henderson tcg_debug_assert(!iaqe_variable(&ctx->iaq_f)); 46380d89cb7cSRichard Henderson tcg_gen_insn_start(ctx->iaoq_first + ctx->iaq_f.disp, 46390d89cb7cSRichard Henderson (iaqe_variable(&ctx->iaq_b) ? -1 : 46400d89cb7cSRichard Henderson ctx->iaoq_first + ctx->iaq_b.disp), 0); 464124638bd1SRichard Henderson ctx->insn_start_updated = false; 464251b061fbSRichard Henderson } 464351b061fbSRichard Henderson 464451b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 464551b061fbSRichard Henderson { 464651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4647b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 464851b061fbSRichard Henderson DisasJumpType ret; 464951b061fbSRichard Henderson 465051b061fbSRichard Henderson /* Execute one insn. */ 4651ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4652c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 465331234768SRichard Henderson do_page_zero(ctx); 465431234768SRichard Henderson ret = ctx->base.is_jmp; 4655869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4656ba1d0b44SRichard Henderson } else 4657ba1d0b44SRichard Henderson #endif 4658ba1d0b44SRichard Henderson { 465961766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 466061766fe9SRichard Henderson the page permissions for execute. */ 46614e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 466261766fe9SRichard Henderson 4663bc921866SRichard Henderson /* 4664bc921866SRichard Henderson * Set up the IA queue for the next insn. 4665bc921866SRichard Henderson * This will be overwritten by a branch. 4666bc921866SRichard Henderson */ 4667bc921866SRichard Henderson ctx->iaq_n = NULL; 4668bc921866SRichard Henderson memset(&ctx->iaq_j, 0, sizeof(ctx->iaq_j)); 466961766fe9SRichard Henderson 467051b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 467151b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4672869051eaSRichard Henderson ret = DISAS_NEXT; 4673129e9cc3SRichard Henderson } else { 46741a19da0dSRichard Henderson ctx->insn = insn; 467531274b46SRichard Henderson if (!decode(ctx, insn)) { 467631274b46SRichard Henderson gen_illegal(ctx); 467731274b46SRichard Henderson } 467831234768SRichard Henderson ret = ctx->base.is_jmp; 467951b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4680129e9cc3SRichard Henderson } 468161766fe9SRichard Henderson } 468261766fe9SRichard Henderson 4683dbdccbdfSRichard Henderson /* If the TranslationBlock must end, do so. */ 4684dbdccbdfSRichard Henderson ctx->base.pc_next += 4; 4685dbdccbdfSRichard Henderson if (ret != DISAS_NEXT) { 4686dbdccbdfSRichard Henderson return; 468761766fe9SRichard Henderson } 4688dbdccbdfSRichard Henderson /* Note this also detects a priority change. */ 4689bc921866SRichard Henderson if (iaqe_variable(&ctx->iaq_b) 4690bc921866SRichard Henderson || ctx->iaq_b.disp != ctx->iaq_f.disp + 4) { 4691dbdccbdfSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 4692dbdccbdfSRichard Henderson return; 4693129e9cc3SRichard Henderson } 4694dbdccbdfSRichard Henderson 4695dbdccbdfSRichard Henderson /* 4696dbdccbdfSRichard Henderson * Advance the insn queue. 4697dbdccbdfSRichard Henderson * The only exit now is DISAS_TOO_MANY from the translator loop. 4698dbdccbdfSRichard Henderson */ 4699bc921866SRichard Henderson ctx->iaq_f.disp = ctx->iaq_b.disp; 4700bc921866SRichard Henderson if (!ctx->iaq_n) { 4701bc921866SRichard Henderson ctx->iaq_b.disp += 4; 4702bc921866SRichard Henderson return; 4703bc921866SRichard Henderson } 4704bc921866SRichard Henderson /* 4705bc921866SRichard Henderson * If IAQ_Next is variable in any way, we need to copy into the 4706bc921866SRichard Henderson * IAQ_Back globals, in case the next insn raises an exception. 4707bc921866SRichard Henderson */ 4708bc921866SRichard Henderson if (ctx->iaq_n->base) { 4709bc921866SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaq_n); 4710bc921866SRichard Henderson ctx->iaq_b.base = cpu_iaoq_b; 4711bc921866SRichard Henderson ctx->iaq_b.disp = 0; 47120dcd6640SRichard Henderson } else { 4713bc921866SRichard Henderson ctx->iaq_b.disp = ctx->iaq_n->disp; 47140dcd6640SRichard Henderson } 4715bc921866SRichard Henderson if (ctx->iaq_n->space) { 4716bc921866SRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, ctx->iaq_n->space); 4717bc921866SRichard Henderson ctx->iaq_b.space = cpu_iasq_b; 4718142faf5fSRichard Henderson } 471961766fe9SRichard Henderson } 472061766fe9SRichard Henderson 472151b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 472251b061fbSRichard Henderson { 472351b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4724e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 4725dbdccbdfSRichard Henderson /* Assume the insn queue has not been advanced. */ 4726bc921866SRichard Henderson DisasIAQE *f = &ctx->iaq_b; 4727bc921866SRichard Henderson DisasIAQE *b = ctx->iaq_n; 472851b061fbSRichard Henderson 4729e1b5a5edSRichard Henderson switch (is_jmp) { 4730869051eaSRichard Henderson case DISAS_NORETURN: 473161766fe9SRichard Henderson break; 473251b061fbSRichard Henderson case DISAS_TOO_MANY: 4733dbdccbdfSRichard Henderson /* The insn queue has not been advanced. */ 4734bc921866SRichard Henderson f = &ctx->iaq_f; 4735bc921866SRichard Henderson b = &ctx->iaq_b; 473661766fe9SRichard Henderson /* FALLTHRU */ 4737dbdccbdfSRichard Henderson case DISAS_IAQ_N_STALE: 4738bc921866SRichard Henderson if (use_goto_tb(ctx, f, b) 4739dbdccbdfSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4740dbdccbdfSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 4741dbdccbdfSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 4742bc921866SRichard Henderson gen_goto_tb(ctx, 0, f, b); 47438532a14eSRichard Henderson break; 474461766fe9SRichard Henderson } 4745c5d0aec2SRichard Henderson /* FALLTHRU */ 4746dbdccbdfSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4747bc921866SRichard Henderson install_iaq_entries(ctx, f, b); 4748dbdccbdfSRichard Henderson nullify_save(ctx); 4749dbdccbdfSRichard Henderson if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 4750dbdccbdfSRichard Henderson tcg_gen_exit_tb(NULL, 0); 4751dbdccbdfSRichard Henderson break; 4752dbdccbdfSRichard Henderson } 4753dbdccbdfSRichard Henderson /* FALLTHRU */ 4754dbdccbdfSRichard Henderson case DISAS_IAQ_N_UPDATED: 4755dbdccbdfSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 4756dbdccbdfSRichard Henderson break; 4757c5d0aec2SRichard Henderson case DISAS_EXIT: 4758c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 475961766fe9SRichard Henderson break; 476061766fe9SRichard Henderson default: 476151b061fbSRichard Henderson g_assert_not_reached(); 476261766fe9SRichard Henderson } 476380603007SRichard Henderson 476480603007SRichard Henderson for (DisasDelayException *e = ctx->delay_excp_list; e ; e = e->next) { 476580603007SRichard Henderson gen_set_label(e->lab); 476680603007SRichard Henderson if (e->set_n >= 0) { 476780603007SRichard Henderson tcg_gen_movi_i64(cpu_psw_n, e->set_n); 476880603007SRichard Henderson } 476980603007SRichard Henderson if (e->set_iir) { 477080603007SRichard Henderson tcg_gen_st_i64(tcg_constant_i64(e->insn), tcg_env, 477180603007SRichard Henderson offsetof(CPUHPPAState, cr[CR_IIR])); 477280603007SRichard Henderson } 477380603007SRichard Henderson install_iaq_entries(ctx, &e->iaq_f, &e->iaq_b); 477480603007SRichard Henderson gen_excp_1(e->excp); 477580603007SRichard Henderson } 477651b061fbSRichard Henderson } 477761766fe9SRichard Henderson 47788eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 47798eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 478051b061fbSRichard Henderson { 4781c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 478261766fe9SRichard Henderson 4783ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4784ba1d0b44SRichard Henderson switch (pc) { 47857ad439dfSRichard Henderson case 0x00: 47868eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4787ba1d0b44SRichard Henderson return; 47887ad439dfSRichard Henderson case 0xb0: 47898eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4790ba1d0b44SRichard Henderson return; 47917ad439dfSRichard Henderson case 0xe0: 47928eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4793ba1d0b44SRichard Henderson return; 47947ad439dfSRichard Henderson case 0x100: 47958eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4796ba1d0b44SRichard Henderson return; 47977ad439dfSRichard Henderson } 4798ba1d0b44SRichard Henderson #endif 4799ba1d0b44SRichard Henderson 48008eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 48018eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 480261766fe9SRichard Henderson } 480351b061fbSRichard Henderson 480451b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 480551b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 480651b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 480751b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 480851b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 480951b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 481051b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 481151b061fbSRichard Henderson }; 481251b061fbSRichard Henderson 4813597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 481432f0c394SAnton Johansson vaddr pc, void *host_pc) 481551b061fbSRichard Henderson { 4816bc921866SRichard Henderson DisasContext ctx = { }; 4817306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 481861766fe9SRichard Henderson } 4819