161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 961766fe9SRichard Henderson * version 2 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 2561766fe9SRichard Henderson #include "tcg-op.h" 2661766fe9SRichard Henderson #include "exec/cpu_ldst.h" 2761766fe9SRichard Henderson #include "exec/helper-proto.h" 2861766fe9SRichard Henderson #include "exec/helper-gen.h" 29869051eaSRichard Henderson #include "exec/translator.h" 3061766fe9SRichard Henderson #include "trace-tcg.h" 3161766fe9SRichard Henderson #include "exec/log.h" 3261766fe9SRichard Henderson 33eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 34eaa3783bSRichard Henderson we need to redefine all of these. */ 35eaa3783bSRichard Henderson 36eaa3783bSRichard Henderson #undef TCGv 37eaa3783bSRichard Henderson #undef tcg_temp_new 38eaa3783bSRichard Henderson #undef tcg_global_reg_new 39eaa3783bSRichard Henderson #undef tcg_global_mem_new 40eaa3783bSRichard Henderson #undef tcg_temp_local_new 41eaa3783bSRichard Henderson #undef tcg_temp_free 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i64 47eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 48eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 49eaa3783bSRichard Henderson #else 50eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 51eaa3783bSRichard Henderson #endif 52eaa3783bSRichard Henderson #else 53eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 54eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 55eaa3783bSRichard Henderson #define tcg_temp_free_tl tcg_temp_free_i32 56eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 57eaa3783bSRichard Henderson #endif 58eaa3783bSRichard Henderson 59eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 60eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 61eaa3783bSRichard Henderson 62eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 63eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i64 64eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 65eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i64 66eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i64 67eaa3783bSRichard Henderson 68eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 69eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 72eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 73eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 74eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 75eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 76eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 77eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 78eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 79eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 80eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 81eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 82eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 83eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 84eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 85eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 86eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 87eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 88eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 89eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 90eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 91eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 92eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 93eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 94eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 95eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 96eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 97eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 98eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 99eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 100eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 101eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 102eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 103eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 104eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 105eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 106eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 107eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 108eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 109eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 110eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 111eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 112eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 113eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 115eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 118eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 119eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 120eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 121eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 122eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 123eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 124eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 125eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 126eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 127eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 128eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 129eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 130eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 131eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 132eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 133eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 134eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 135eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 136eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 137eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 138eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 139eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 140eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 141eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 142eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 143eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 144eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 145eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 146eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i64 147eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i64 148eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 149eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 150eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 151eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 152eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 153eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 154eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 155eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 156eaa3783bSRichard Henderson tcg_gen_trunc_i64_i32(TCGV_PTR_TO_NAT(p), r) 157eaa3783bSRichard Henderson #else 158eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 159eaa3783bSRichard Henderson tcg_gen_mov_i64(TCGV_PTR_TO_NAT(p), r) 160eaa3783bSRichard Henderson #endif 161eaa3783bSRichard Henderson #else 162eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 163eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 164eaa3783bSRichard Henderson #define tcg_global_reg_new tcg_global_reg_new_i32 165eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 166eaa3783bSRichard Henderson #define tcg_temp_local_new tcg_temp_local_new_i32 167eaa3783bSRichard Henderson #define tcg_temp_free tcg_temp_free_i32 168eaa3783bSRichard Henderson 169eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 170eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 171eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 172eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 173eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 174eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 175eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 176eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 177eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 178eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 179eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 180eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 181eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 182eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 183eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 184eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 185eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 186eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 187eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 188eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 189eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 190eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 191eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 192eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 193eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 194eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 195eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 196eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 197eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 198eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 199eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 200eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 201eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 202eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 203eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 204eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 205eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 206eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 207eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 208eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 209eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 210eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 211eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 212eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 213eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 214eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 215eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 216eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 217eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 218eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 219eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 220eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 221eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 222eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 223eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 224eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 225eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 226eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 227eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 228eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 229eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 230eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 231eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 232eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 233eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 234eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 235eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 236eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 237eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 238eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 239eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 240eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 241eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 242eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 243eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 244eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 245eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 246eaa3783bSRichard Henderson #define tcg_const_reg tcg_const_i32 247eaa3783bSRichard Henderson #define tcg_const_local_reg tcg_const_local_i32 248eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 249eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 250eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 251eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 252eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 253eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 254eaa3783bSRichard Henderson #if UINTPTR_MAX == UINT32_MAX 255eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 256eaa3783bSRichard Henderson tcg_gen_mov_i32(TCGV_PTR_TO_NAT(p), r) 257eaa3783bSRichard Henderson #else 258eaa3783bSRichard Henderson # define tcg_gen_trunc_reg_ptr(p, r) \ 259eaa3783bSRichard Henderson tcg_gen_extu_i32_i64(TCGV_PTR_TO_NAT(p), r) 260eaa3783bSRichard Henderson #endif 261eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 262eaa3783bSRichard Henderson 26361766fe9SRichard Henderson typedef struct DisasCond { 26461766fe9SRichard Henderson TCGCond c; 265eaa3783bSRichard Henderson TCGv_reg a0, a1; 26661766fe9SRichard Henderson bool a0_is_n; 26761766fe9SRichard Henderson bool a1_is_0; 26861766fe9SRichard Henderson } DisasCond; 26961766fe9SRichard Henderson 27061766fe9SRichard Henderson typedef struct DisasContext { 271d01a3625SRichard Henderson DisasContextBase base; 27261766fe9SRichard Henderson CPUState *cs; 27361766fe9SRichard Henderson 274eaa3783bSRichard Henderson target_ureg iaoq_f; 275eaa3783bSRichard Henderson target_ureg iaoq_b; 276eaa3783bSRichard Henderson target_ureg iaoq_n; 277eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 27861766fe9SRichard Henderson 27961766fe9SRichard Henderson int ntemps; 280eaa3783bSRichard Henderson TCGv_reg temps[8]; 28161766fe9SRichard Henderson 28261766fe9SRichard Henderson DisasCond null_cond; 28361766fe9SRichard Henderson TCGLabel *null_lab; 28461766fe9SRichard Henderson 2853d68ee7bSRichard Henderson int mmu_idx; 2863d68ee7bSRichard Henderson int privilege; 28761766fe9SRichard Henderson bool psw_n_nonzero; 28861766fe9SRichard Henderson } DisasContext; 28961766fe9SRichard Henderson 290869051eaSRichard Henderson /* Target-specific return values from translate_one, indicating the 291869051eaSRichard Henderson state of the TB. Note that DISAS_NEXT indicates that we are not 292869051eaSRichard Henderson exiting the TB. */ 29361766fe9SRichard Henderson 29461766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 29561766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 296869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 29761766fe9SRichard Henderson 29861766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 29961766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 300869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 30161766fe9SRichard Henderson 302e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 303e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 304e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 305e1b5a5edSRichard Henderson 30661766fe9SRichard Henderson typedef struct DisasInsn { 30761766fe9SRichard Henderson uint32_t insn, mask; 308869051eaSRichard Henderson DisasJumpType (*trans)(DisasContext *ctx, uint32_t insn, 30961766fe9SRichard Henderson const struct DisasInsn *f); 310b2167459SRichard Henderson union { 311eaa3783bSRichard Henderson void (*ttt)(TCGv_reg, TCGv_reg, TCGv_reg); 312eff235ebSPaolo Bonzini void (*weww)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32); 313eff235ebSPaolo Bonzini void (*dedd)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64); 314eff235ebSPaolo Bonzini void (*wew)(TCGv_i32, TCGv_env, TCGv_i32); 315eff235ebSPaolo Bonzini void (*ded)(TCGv_i64, TCGv_env, TCGv_i64); 316eff235ebSPaolo Bonzini void (*wed)(TCGv_i32, TCGv_env, TCGv_i64); 317eff235ebSPaolo Bonzini void (*dew)(TCGv_i64, TCGv_env, TCGv_i32); 318eff235ebSPaolo Bonzini } f; 31961766fe9SRichard Henderson } DisasInsn; 32061766fe9SRichard Henderson 32161766fe9SRichard Henderson /* global register indexes */ 322eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 32333423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 324eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 325eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 326eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 327eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 328eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 329eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 330eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 33161766fe9SRichard Henderson 33261766fe9SRichard Henderson #include "exec/gen-icount.h" 33361766fe9SRichard Henderson 33461766fe9SRichard Henderson void hppa_translate_init(void) 33561766fe9SRichard Henderson { 33661766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 33761766fe9SRichard Henderson 338eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 33961766fe9SRichard Henderson static const GlobalVar vars[] = { 340*35136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 34161766fe9SRichard Henderson DEF_VAR(psw_n), 34261766fe9SRichard Henderson DEF_VAR(psw_v), 34361766fe9SRichard Henderson DEF_VAR(psw_cb), 34461766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 34561766fe9SRichard Henderson DEF_VAR(iaoq_f), 34661766fe9SRichard Henderson DEF_VAR(iaoq_b), 34761766fe9SRichard Henderson }; 34861766fe9SRichard Henderson 34961766fe9SRichard Henderson #undef DEF_VAR 35061766fe9SRichard Henderson 35161766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 35261766fe9SRichard Henderson static const char gr_names[32][4] = { 35361766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 35461766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 35561766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 35661766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 35761766fe9SRichard Henderson }; 35833423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 35933423472SRichard Henderson static const char sr_names[4][4] = { 36033423472SRichard Henderson "sr0", "sr1", "sr2", "sr3" 36133423472SRichard Henderson }; 36261766fe9SRichard Henderson 36361766fe9SRichard Henderson int i; 36461766fe9SRichard Henderson 365f764718dSRichard Henderson cpu_gr[0] = NULL; 36661766fe9SRichard Henderson for (i = 1; i < 32; i++) { 36761766fe9SRichard Henderson cpu_gr[i] = tcg_global_mem_new(cpu_env, 36861766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 36961766fe9SRichard Henderson gr_names[i]); 37061766fe9SRichard Henderson } 37133423472SRichard Henderson for (i = 0; i < 4; i++) { 37233423472SRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, 37333423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 37433423472SRichard Henderson sr_names[i]); 37533423472SRichard Henderson } 37661766fe9SRichard Henderson 37761766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 37861766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 37961766fe9SRichard Henderson *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); 38061766fe9SRichard Henderson } 38161766fe9SRichard Henderson } 38261766fe9SRichard Henderson 383129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 384129e9cc3SRichard Henderson { 385f764718dSRichard Henderson return (DisasCond){ 386f764718dSRichard Henderson .c = TCG_COND_NEVER, 387f764718dSRichard Henderson .a0 = NULL, 388f764718dSRichard Henderson .a1 = NULL, 389f764718dSRichard Henderson }; 390129e9cc3SRichard Henderson } 391129e9cc3SRichard Henderson 392129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 393129e9cc3SRichard Henderson { 394f764718dSRichard Henderson return (DisasCond){ 395f764718dSRichard Henderson .c = TCG_COND_NE, 396f764718dSRichard Henderson .a0 = cpu_psw_n, 397f764718dSRichard Henderson .a0_is_n = true, 398f764718dSRichard Henderson .a1 = NULL, 399f764718dSRichard Henderson .a1_is_0 = true 400f764718dSRichard Henderson }; 401129e9cc3SRichard Henderson } 402129e9cc3SRichard Henderson 403eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 404129e9cc3SRichard Henderson { 405f764718dSRichard Henderson DisasCond r = { .c = c, .a1 = NULL, .a1_is_0 = true }; 406129e9cc3SRichard Henderson 407129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 408129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 409eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 410129e9cc3SRichard Henderson 411129e9cc3SRichard Henderson return r; 412129e9cc3SRichard Henderson } 413129e9cc3SRichard Henderson 414eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 415129e9cc3SRichard Henderson { 416129e9cc3SRichard Henderson DisasCond r = { .c = c }; 417129e9cc3SRichard Henderson 418129e9cc3SRichard Henderson assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 419129e9cc3SRichard Henderson r.a0 = tcg_temp_new(); 420eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a0, a0); 421129e9cc3SRichard Henderson r.a1 = tcg_temp_new(); 422eaa3783bSRichard Henderson tcg_gen_mov_reg(r.a1, a1); 423129e9cc3SRichard Henderson 424129e9cc3SRichard Henderson return r; 425129e9cc3SRichard Henderson } 426129e9cc3SRichard Henderson 427129e9cc3SRichard Henderson static void cond_prep(DisasCond *cond) 428129e9cc3SRichard Henderson { 429129e9cc3SRichard Henderson if (cond->a1_is_0) { 430129e9cc3SRichard Henderson cond->a1_is_0 = false; 431eaa3783bSRichard Henderson cond->a1 = tcg_const_reg(0); 432129e9cc3SRichard Henderson } 433129e9cc3SRichard Henderson } 434129e9cc3SRichard Henderson 435129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 436129e9cc3SRichard Henderson { 437129e9cc3SRichard Henderson switch (cond->c) { 438129e9cc3SRichard Henderson default: 439129e9cc3SRichard Henderson if (!cond->a0_is_n) { 440129e9cc3SRichard Henderson tcg_temp_free(cond->a0); 441129e9cc3SRichard Henderson } 442129e9cc3SRichard Henderson if (!cond->a1_is_0) { 443129e9cc3SRichard Henderson tcg_temp_free(cond->a1); 444129e9cc3SRichard Henderson } 445129e9cc3SRichard Henderson cond->a0_is_n = false; 446129e9cc3SRichard Henderson cond->a1_is_0 = false; 447f764718dSRichard Henderson cond->a0 = NULL; 448f764718dSRichard Henderson cond->a1 = NULL; 449129e9cc3SRichard Henderson /* fallthru */ 450129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 451129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 452129e9cc3SRichard Henderson break; 453129e9cc3SRichard Henderson case TCG_COND_NEVER: 454129e9cc3SRichard Henderson break; 455129e9cc3SRichard Henderson } 456129e9cc3SRichard Henderson } 457129e9cc3SRichard Henderson 458eaa3783bSRichard Henderson static TCGv_reg get_temp(DisasContext *ctx) 45961766fe9SRichard Henderson { 46061766fe9SRichard Henderson unsigned i = ctx->ntemps++; 46161766fe9SRichard Henderson g_assert(i < ARRAY_SIZE(ctx->temps)); 46261766fe9SRichard Henderson return ctx->temps[i] = tcg_temp_new(); 46361766fe9SRichard Henderson } 46461766fe9SRichard Henderson 465eaa3783bSRichard Henderson static TCGv_reg load_const(DisasContext *ctx, target_sreg v) 46661766fe9SRichard Henderson { 467eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 468eaa3783bSRichard Henderson tcg_gen_movi_reg(t, v); 46961766fe9SRichard Henderson return t; 47061766fe9SRichard Henderson } 47161766fe9SRichard Henderson 472eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 47361766fe9SRichard Henderson { 47461766fe9SRichard Henderson if (reg == 0) { 475eaa3783bSRichard Henderson TCGv_reg t = get_temp(ctx); 476eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 47761766fe9SRichard Henderson return t; 47861766fe9SRichard Henderson } else { 47961766fe9SRichard Henderson return cpu_gr[reg]; 48061766fe9SRichard Henderson } 48161766fe9SRichard Henderson } 48261766fe9SRichard Henderson 483eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 48461766fe9SRichard Henderson { 485129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 48661766fe9SRichard Henderson return get_temp(ctx); 48761766fe9SRichard Henderson } else { 48861766fe9SRichard Henderson return cpu_gr[reg]; 48961766fe9SRichard Henderson } 49061766fe9SRichard Henderson } 49161766fe9SRichard Henderson 492eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 493129e9cc3SRichard Henderson { 494129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 495129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 496eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 497129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 498129e9cc3SRichard Henderson } else { 499eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 500129e9cc3SRichard Henderson } 501129e9cc3SRichard Henderson } 502129e9cc3SRichard Henderson 503eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 504129e9cc3SRichard Henderson { 505129e9cc3SRichard Henderson if (reg != 0) { 506129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 507129e9cc3SRichard Henderson } 508129e9cc3SRichard Henderson } 509129e9cc3SRichard Henderson 51096d6407fSRichard Henderson #ifdef HOST_WORDS_BIGENDIAN 51196d6407fSRichard Henderson # define HI_OFS 0 51296d6407fSRichard Henderson # define LO_OFS 4 51396d6407fSRichard Henderson #else 51496d6407fSRichard Henderson # define HI_OFS 4 51596d6407fSRichard Henderson # define LO_OFS 0 51696d6407fSRichard Henderson #endif 51796d6407fSRichard Henderson 51896d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 51996d6407fSRichard Henderson { 52096d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 52196d6407fSRichard Henderson tcg_gen_ld_i32(ret, cpu_env, 52296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 52396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 52496d6407fSRichard Henderson return ret; 52596d6407fSRichard Henderson } 52696d6407fSRichard Henderson 527ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 528ebe9383cSRichard Henderson { 529ebe9383cSRichard Henderson if (rt == 0) { 530ebe9383cSRichard Henderson return tcg_const_i32(0); 531ebe9383cSRichard Henderson } else { 532ebe9383cSRichard Henderson return load_frw_i32(rt); 533ebe9383cSRichard Henderson } 534ebe9383cSRichard Henderson } 535ebe9383cSRichard Henderson 536ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 537ebe9383cSRichard Henderson { 538ebe9383cSRichard Henderson if (rt == 0) { 539ebe9383cSRichard Henderson return tcg_const_i64(0); 540ebe9383cSRichard Henderson } else { 541ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 542ebe9383cSRichard Henderson tcg_gen_ld32u_i64(ret, cpu_env, 543ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 544ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 545ebe9383cSRichard Henderson return ret; 546ebe9383cSRichard Henderson } 547ebe9383cSRichard Henderson } 548ebe9383cSRichard Henderson 54996d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 55096d6407fSRichard Henderson { 55196d6407fSRichard Henderson tcg_gen_st_i32(val, cpu_env, 55296d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 55396d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 55496d6407fSRichard Henderson } 55596d6407fSRichard Henderson 55696d6407fSRichard Henderson #undef HI_OFS 55796d6407fSRichard Henderson #undef LO_OFS 55896d6407fSRichard Henderson 55996d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 56096d6407fSRichard Henderson { 56196d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 56296d6407fSRichard Henderson tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); 56396d6407fSRichard Henderson return ret; 56496d6407fSRichard Henderson } 56596d6407fSRichard Henderson 566ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 567ebe9383cSRichard Henderson { 568ebe9383cSRichard Henderson if (rt == 0) { 569ebe9383cSRichard Henderson return tcg_const_i64(0); 570ebe9383cSRichard Henderson } else { 571ebe9383cSRichard Henderson return load_frd(rt); 572ebe9383cSRichard Henderson } 573ebe9383cSRichard Henderson } 574ebe9383cSRichard Henderson 57596d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 57696d6407fSRichard Henderson { 57796d6407fSRichard Henderson tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); 57896d6407fSRichard Henderson } 57996d6407fSRichard Henderson 58033423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 58133423472SRichard Henderson { 58233423472SRichard Henderson #ifdef CONFIG_USER_ONLY 58333423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 58433423472SRichard Henderson #else 58533423472SRichard Henderson if (reg < 4) { 58633423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 58733423472SRichard Henderson } else { 58833423472SRichard Henderson tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); 58933423472SRichard Henderson } 59033423472SRichard Henderson #endif 59133423472SRichard Henderson } 59233423472SRichard Henderson 593129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 594129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 595129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 596129e9cc3SRichard Henderson { 597129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 598129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 599129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 600129e9cc3SRichard Henderson 601129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 602129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 603129e9cc3SRichard Henderson 604129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 605129e9cc3SRichard Henderson if (ctx->null_cond.a0_is_n) { 606129e9cc3SRichard Henderson ctx->null_cond.a0_is_n = false; 607129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 608eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 609129e9cc3SRichard Henderson } 610129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 611129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 612129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 613129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 614129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 615eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 616129e9cc3SRichard Henderson } 617129e9cc3SRichard Henderson 618eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 619129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 620129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 621129e9cc3SRichard Henderson } 622129e9cc3SRichard Henderson } 623129e9cc3SRichard Henderson 624129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 625129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 626129e9cc3SRichard Henderson { 627129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 628129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 629eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 630129e9cc3SRichard Henderson } 631129e9cc3SRichard Henderson return; 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson if (!ctx->null_cond.a0_is_n) { 634129e9cc3SRichard Henderson cond_prep(&ctx->null_cond); 635eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 636129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 637129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 638129e9cc3SRichard Henderson } 639129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 640129e9cc3SRichard Henderson } 641129e9cc3SRichard Henderson 642129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 643129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 644129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 645129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 646129e9cc3SRichard Henderson { 647129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 648eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 649129e9cc3SRichard Henderson } 650129e9cc3SRichard Henderson } 651129e9cc3SRichard Henderson 652129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 653129e9cc3SRichard Henderson This is the pair to nullify_over. */ 654869051eaSRichard Henderson static DisasJumpType nullify_end(DisasContext *ctx, DisasJumpType status) 655129e9cc3SRichard Henderson { 656129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 657129e9cc3SRichard Henderson 658129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 659129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 660129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 661129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 662129e9cc3SRichard Henderson return status; 663129e9cc3SRichard Henderson } 664129e9cc3SRichard Henderson ctx->null_lab = NULL; 665129e9cc3SRichard Henderson 666129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 667129e9cc3SRichard Henderson /* The next instruction will be unconditional, 668129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 669129e9cc3SRichard Henderson gen_set_label(null_lab); 670129e9cc3SRichard Henderson } else { 671129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 672129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 673129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 674129e9cc3SRichard Henderson label we have the proper value in place. */ 675129e9cc3SRichard Henderson nullify_save(ctx); 676129e9cc3SRichard Henderson gen_set_label(null_lab); 677129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 678129e9cc3SRichard Henderson } 679129e9cc3SRichard Henderson 680869051eaSRichard Henderson assert(status != DISAS_NORETURN && status != DISAS_IAQ_N_UPDATED); 681869051eaSRichard Henderson if (status == DISAS_NORETURN) { 682869051eaSRichard Henderson status = DISAS_NEXT; 683129e9cc3SRichard Henderson } 684129e9cc3SRichard Henderson return status; 685129e9cc3SRichard Henderson } 686129e9cc3SRichard Henderson 687eaa3783bSRichard Henderson static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) 68861766fe9SRichard Henderson { 68961766fe9SRichard Henderson if (unlikely(ival == -1)) { 690eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 69161766fe9SRichard Henderson } else { 692eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, ival); 69361766fe9SRichard Henderson } 69461766fe9SRichard Henderson } 69561766fe9SRichard Henderson 696eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 69761766fe9SRichard Henderson { 69861766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 69961766fe9SRichard Henderson } 70061766fe9SRichard Henderson 70161766fe9SRichard Henderson static void gen_excp_1(int exception) 70261766fe9SRichard Henderson { 70361766fe9SRichard Henderson TCGv_i32 t = tcg_const_i32(exception); 70461766fe9SRichard Henderson gen_helper_excp(cpu_env, t); 70561766fe9SRichard Henderson tcg_temp_free_i32(t); 70661766fe9SRichard Henderson } 70761766fe9SRichard Henderson 708869051eaSRichard Henderson static DisasJumpType gen_excp(DisasContext *ctx, int exception) 70961766fe9SRichard Henderson { 71061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 71161766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 712129e9cc3SRichard Henderson nullify_save(ctx); 71361766fe9SRichard Henderson gen_excp_1(exception); 714869051eaSRichard Henderson return DISAS_NORETURN; 71561766fe9SRichard Henderson } 71661766fe9SRichard Henderson 717869051eaSRichard Henderson static DisasJumpType gen_illegal(DisasContext *ctx) 71861766fe9SRichard Henderson { 719129e9cc3SRichard Henderson nullify_over(ctx); 7202986721dSRichard Henderson return nullify_end(ctx, gen_excp(ctx, EXCP_ILL)); 72161766fe9SRichard Henderson } 72261766fe9SRichard Henderson 723e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 724e1b5a5edSRichard Henderson do { \ 725e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 726e1b5a5edSRichard Henderson nullify_over(ctx); \ 727e1b5a5edSRichard Henderson return nullify_end(ctx, gen_excp(ctx, EXCP)); \ 728e1b5a5edSRichard Henderson } \ 729e1b5a5edSRichard Henderson } while (0) 730e1b5a5edSRichard Henderson 731eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 73261766fe9SRichard Henderson { 73361766fe9SRichard Henderson /* Suppress goto_tb in the case of single-steping and IO. */ 734c5a49c63SEmilio G. Cota if ((tb_cflags(ctx->base.tb) & CF_LAST_IO) || ctx->base.singlestep_enabled) { 73561766fe9SRichard Henderson return false; 73661766fe9SRichard Henderson } 73761766fe9SRichard Henderson return true; 73861766fe9SRichard Henderson } 73961766fe9SRichard Henderson 740129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 741129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 742129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 743129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 744129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 745129e9cc3SRichard Henderson { 746129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 747129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 748129e9cc3SRichard Henderson } 749129e9cc3SRichard Henderson 75061766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 751eaa3783bSRichard Henderson target_ureg f, target_ureg b) 75261766fe9SRichard Henderson { 75361766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 75461766fe9SRichard Henderson tcg_gen_goto_tb(which); 755eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_f, f); 756eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_iaoq_b, b); 757d01a3625SRichard Henderson tcg_gen_exit_tb((uintptr_t)ctx->base.tb + which); 75861766fe9SRichard Henderson } else { 75961766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); 76061766fe9SRichard Henderson copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); 761d01a3625SRichard Henderson if (ctx->base.singlestep_enabled) { 76261766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 76361766fe9SRichard Henderson } else { 7647f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 76561766fe9SRichard Henderson } 76661766fe9SRichard Henderson } 76761766fe9SRichard Henderson } 76861766fe9SRichard Henderson 769b2167459SRichard Henderson /* PA has a habit of taking the LSB of a field and using that as the sign, 770b2167459SRichard Henderson with the rest of the field becoming the least significant bits. */ 771eaa3783bSRichard Henderson static target_sreg low_sextract(uint32_t val, int pos, int len) 772b2167459SRichard Henderson { 773eaa3783bSRichard Henderson target_ureg x = -(target_ureg)extract32(val, pos, 1); 774b2167459SRichard Henderson x = (x << (len - 1)) | extract32(val, pos + 1, len - 1); 775b2167459SRichard Henderson return x; 776b2167459SRichard Henderson } 777b2167459SRichard Henderson 778ebe9383cSRichard Henderson static unsigned assemble_rt64(uint32_t insn) 779ebe9383cSRichard Henderson { 780ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 6, 1); 781ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 0, 5); 782ebe9383cSRichard Henderson return r1 * 32 + r0; 783ebe9383cSRichard Henderson } 784ebe9383cSRichard Henderson 785ebe9383cSRichard Henderson static unsigned assemble_ra64(uint32_t insn) 786ebe9383cSRichard Henderson { 787ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 7, 1); 788ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 21, 5); 789ebe9383cSRichard Henderson return r1 * 32 + r0; 790ebe9383cSRichard Henderson } 791ebe9383cSRichard Henderson 792ebe9383cSRichard Henderson static unsigned assemble_rb64(uint32_t insn) 793ebe9383cSRichard Henderson { 794ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 12, 1); 795ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 16, 5); 796ebe9383cSRichard Henderson return r1 * 32 + r0; 797ebe9383cSRichard Henderson } 798ebe9383cSRichard Henderson 799ebe9383cSRichard Henderson static unsigned assemble_rc64(uint32_t insn) 800ebe9383cSRichard Henderson { 801ebe9383cSRichard Henderson unsigned r2 = extract32(insn, 8, 1); 802ebe9383cSRichard Henderson unsigned r1 = extract32(insn, 13, 3); 803ebe9383cSRichard Henderson unsigned r0 = extract32(insn, 9, 2); 804ebe9383cSRichard Henderson return r2 * 32 + r1 * 4 + r0; 805ebe9383cSRichard Henderson } 806ebe9383cSRichard Henderson 80733423472SRichard Henderson static unsigned assemble_sr3(uint32_t insn) 80833423472SRichard Henderson { 80933423472SRichard Henderson unsigned s2 = extract32(insn, 13, 1); 81033423472SRichard Henderson unsigned s0 = extract32(insn, 14, 2); 81133423472SRichard Henderson return s2 * 4 + s0; 81233423472SRichard Henderson } 81333423472SRichard Henderson 814eaa3783bSRichard Henderson static target_sreg assemble_12(uint32_t insn) 81598cd9ca7SRichard Henderson { 816eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 81798cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 81898cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 81998cd9ca7SRichard Henderson return x; 82098cd9ca7SRichard Henderson } 82198cd9ca7SRichard Henderson 822eaa3783bSRichard Henderson static target_sreg assemble_16(uint32_t insn) 823b2167459SRichard Henderson { 824b2167459SRichard Henderson /* Take the name from PA2.0, which produces a 16-bit number 825b2167459SRichard Henderson only with wide mode; otherwise a 14-bit number. Since we don't 826b2167459SRichard Henderson implement wide mode, this is always the 14-bit number. */ 827b2167459SRichard Henderson return low_sextract(insn, 0, 14); 828b2167459SRichard Henderson } 829b2167459SRichard Henderson 830eaa3783bSRichard Henderson static target_sreg assemble_16a(uint32_t insn) 83196d6407fSRichard Henderson { 83296d6407fSRichard Henderson /* Take the name from PA2.0, which produces a 14-bit shifted number 83396d6407fSRichard Henderson only with wide mode; otherwise a 12-bit shifted number. Since we 83496d6407fSRichard Henderson don't implement wide mode, this is always the 12-bit number. */ 835eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 83696d6407fSRichard Henderson x = (x << 11) | extract32(insn, 2, 11); 83796d6407fSRichard Henderson return x << 2; 83896d6407fSRichard Henderson } 83996d6407fSRichard Henderson 840eaa3783bSRichard Henderson static target_sreg assemble_17(uint32_t insn) 84198cd9ca7SRichard Henderson { 842eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 84398cd9ca7SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 84498cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 84598cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 84698cd9ca7SRichard Henderson return x << 2; 84798cd9ca7SRichard Henderson } 84898cd9ca7SRichard Henderson 849eaa3783bSRichard Henderson static target_sreg assemble_21(uint32_t insn) 850b2167459SRichard Henderson { 851eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 852b2167459SRichard Henderson x = (x << 11) | extract32(insn, 1, 11); 853b2167459SRichard Henderson x = (x << 2) | extract32(insn, 14, 2); 854b2167459SRichard Henderson x = (x << 5) | extract32(insn, 16, 5); 855b2167459SRichard Henderson x = (x << 2) | extract32(insn, 12, 2); 856b2167459SRichard Henderson return x << 11; 857b2167459SRichard Henderson } 858b2167459SRichard Henderson 859eaa3783bSRichard Henderson static target_sreg assemble_22(uint32_t insn) 86098cd9ca7SRichard Henderson { 861eaa3783bSRichard Henderson target_ureg x = -(target_ureg)(insn & 1); 86298cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 16, 10); 86398cd9ca7SRichard Henderson x = (x << 1) | extract32(insn, 2, 1); 86498cd9ca7SRichard Henderson x = (x << 10) | extract32(insn, 3, 10); 86598cd9ca7SRichard Henderson return x << 2; 86698cd9ca7SRichard Henderson } 86798cd9ca7SRichard Henderson 868b2167459SRichard Henderson /* The parisc documentation describes only the general interpretation of 869b2167459SRichard Henderson the conditions, without describing their exact implementation. The 870b2167459SRichard Henderson interpretations do not stand up well when considering ADD,C and SUB,B. 871b2167459SRichard Henderson However, considering the Addition, Subtraction and Logical conditions 872b2167459SRichard Henderson as a whole it would appear that these relations are similar to what 873b2167459SRichard Henderson a traditional NZCV set of flags would produce. */ 874b2167459SRichard Henderson 875eaa3783bSRichard Henderson static DisasCond do_cond(unsigned cf, TCGv_reg res, 876eaa3783bSRichard Henderson TCGv_reg cb_msb, TCGv_reg sv) 877b2167459SRichard Henderson { 878b2167459SRichard Henderson DisasCond cond; 879eaa3783bSRichard Henderson TCGv_reg tmp; 880b2167459SRichard Henderson 881b2167459SRichard Henderson switch (cf >> 1) { 882b2167459SRichard Henderson case 0: /* Never / TR */ 883b2167459SRichard Henderson cond = cond_make_f(); 884b2167459SRichard Henderson break; 885b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 886b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 887b2167459SRichard Henderson break; 888b2167459SRichard Henderson case 2: /* < / >= (N / !N) */ 889b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, res); 890b2167459SRichard Henderson break; 891b2167459SRichard Henderson case 3: /* <= / > (N | Z / !N & !Z) */ 892b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LE, res); 893b2167459SRichard Henderson break; 894b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 895b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 896b2167459SRichard Henderson break; 897b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 898b2167459SRichard Henderson tmp = tcg_temp_new(); 899eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 900eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 901b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, tmp); 902b2167459SRichard Henderson tcg_temp_free(tmp); 903b2167459SRichard Henderson break; 904b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 905b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 906b2167459SRichard Henderson break; 907b2167459SRichard Henderson case 7: /* OD / EV */ 908b2167459SRichard Henderson tmp = tcg_temp_new(); 909eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 910b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 911b2167459SRichard Henderson tcg_temp_free(tmp); 912b2167459SRichard Henderson break; 913b2167459SRichard Henderson default: 914b2167459SRichard Henderson g_assert_not_reached(); 915b2167459SRichard Henderson } 916b2167459SRichard Henderson if (cf & 1) { 917b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 918b2167459SRichard Henderson } 919b2167459SRichard Henderson 920b2167459SRichard Henderson return cond; 921b2167459SRichard Henderson } 922b2167459SRichard Henderson 923b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 924b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 925b2167459SRichard Henderson deleted as unused. */ 926b2167459SRichard Henderson 927eaa3783bSRichard Henderson static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, 928eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) 929b2167459SRichard Henderson { 930b2167459SRichard Henderson DisasCond cond; 931b2167459SRichard Henderson 932b2167459SRichard Henderson switch (cf >> 1) { 933b2167459SRichard Henderson case 1: /* = / <> */ 934b2167459SRichard Henderson cond = cond_make(TCG_COND_EQ, in1, in2); 935b2167459SRichard Henderson break; 936b2167459SRichard Henderson case 2: /* < / >= */ 937b2167459SRichard Henderson cond = cond_make(TCG_COND_LT, in1, in2); 938b2167459SRichard Henderson break; 939b2167459SRichard Henderson case 3: /* <= / > */ 940b2167459SRichard Henderson cond = cond_make(TCG_COND_LE, in1, in2); 941b2167459SRichard Henderson break; 942b2167459SRichard Henderson case 4: /* << / >>= */ 943b2167459SRichard Henderson cond = cond_make(TCG_COND_LTU, in1, in2); 944b2167459SRichard Henderson break; 945b2167459SRichard Henderson case 5: /* <<= / >> */ 946b2167459SRichard Henderson cond = cond_make(TCG_COND_LEU, in1, in2); 947b2167459SRichard Henderson break; 948b2167459SRichard Henderson default: 949b2167459SRichard Henderson return do_cond(cf, res, sv, sv); 950b2167459SRichard Henderson } 951b2167459SRichard Henderson if (cf & 1) { 952b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 953b2167459SRichard Henderson } 954b2167459SRichard Henderson 955b2167459SRichard Henderson return cond; 956b2167459SRichard Henderson } 957b2167459SRichard Henderson 958b2167459SRichard Henderson /* Similar, but for logicals, where the carry and overflow bits are not 959b2167459SRichard Henderson computed, and use of them is undefined. */ 960b2167459SRichard Henderson 961eaa3783bSRichard Henderson static DisasCond do_log_cond(unsigned cf, TCGv_reg res) 962b2167459SRichard Henderson { 963b2167459SRichard Henderson switch (cf >> 1) { 964b2167459SRichard Henderson case 4: case 5: case 6: 965b2167459SRichard Henderson cf &= 1; 966b2167459SRichard Henderson break; 967b2167459SRichard Henderson } 968b2167459SRichard Henderson return do_cond(cf, res, res, res); 969b2167459SRichard Henderson } 970b2167459SRichard Henderson 97198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 97298cd9ca7SRichard Henderson 973eaa3783bSRichard Henderson static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) 97498cd9ca7SRichard Henderson { 97598cd9ca7SRichard Henderson unsigned c, f; 97698cd9ca7SRichard Henderson 97798cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 97898cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 97998cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 98098cd9ca7SRichard Henderson c = orig & 3; 98198cd9ca7SRichard Henderson if (c == 3) { 98298cd9ca7SRichard Henderson c = 7; 98398cd9ca7SRichard Henderson } 98498cd9ca7SRichard Henderson f = (orig & 4) / 4; 98598cd9ca7SRichard Henderson 98698cd9ca7SRichard Henderson return do_log_cond(c * 2 + f, res); 98798cd9ca7SRichard Henderson } 98898cd9ca7SRichard Henderson 989b2167459SRichard Henderson /* Similar, but for unit conditions. */ 990b2167459SRichard Henderson 991eaa3783bSRichard Henderson static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, 992eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 993b2167459SRichard Henderson { 994b2167459SRichard Henderson DisasCond cond; 995eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 996b2167459SRichard Henderson 997b2167459SRichard Henderson if (cf & 8) { 998b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 999b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1000b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1001b2167459SRichard Henderson */ 1002b2167459SRichard Henderson cb = tcg_temp_new(); 1003b2167459SRichard Henderson tmp = tcg_temp_new(); 1004eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1005eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1006eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1007eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1008b2167459SRichard Henderson tcg_temp_free(tmp); 1009b2167459SRichard Henderson } 1010b2167459SRichard Henderson 1011b2167459SRichard Henderson switch (cf >> 1) { 1012b2167459SRichard Henderson case 0: /* never / TR */ 1013b2167459SRichard Henderson case 1: /* undefined */ 1014b2167459SRichard Henderson case 5: /* undefined */ 1015b2167459SRichard Henderson cond = cond_make_f(); 1016b2167459SRichard Henderson break; 1017b2167459SRichard Henderson 1018b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1019b2167459SRichard Henderson /* See hasless(v,1) from 1020b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1021b2167459SRichard Henderson */ 1022b2167459SRichard Henderson tmp = tcg_temp_new(); 1023eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x01010101u); 1024eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1025eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80808080u); 1026b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1027b2167459SRichard Henderson tcg_temp_free(tmp); 1028b2167459SRichard Henderson break; 1029b2167459SRichard Henderson 1030b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1031b2167459SRichard Henderson tmp = tcg_temp_new(); 1032eaa3783bSRichard Henderson tcg_gen_subi_reg(tmp, res, 0x00010001u); 1033eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 1034eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x80008000u); 1035b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1036b2167459SRichard Henderson tcg_temp_free(tmp); 1037b2167459SRichard Henderson break; 1038b2167459SRichard Henderson 1039b2167459SRichard Henderson case 4: /* SDC / NDC */ 1040eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x88888888u); 1041b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1042b2167459SRichard Henderson break; 1043b2167459SRichard Henderson 1044b2167459SRichard Henderson case 6: /* SBC / NBC */ 1045eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80808080u); 1046b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1047b2167459SRichard Henderson break; 1048b2167459SRichard Henderson 1049b2167459SRichard Henderson case 7: /* SHC / NHC */ 1050eaa3783bSRichard Henderson tcg_gen_andi_reg(cb, cb, 0x80008000u); 1051b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1052b2167459SRichard Henderson break; 1053b2167459SRichard Henderson 1054b2167459SRichard Henderson default: 1055b2167459SRichard Henderson g_assert_not_reached(); 1056b2167459SRichard Henderson } 1057b2167459SRichard Henderson if (cf & 8) { 1058b2167459SRichard Henderson tcg_temp_free(cb); 1059b2167459SRichard Henderson } 1060b2167459SRichard Henderson if (cf & 1) { 1061b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1062b2167459SRichard Henderson } 1063b2167459SRichard Henderson 1064b2167459SRichard Henderson return cond; 1065b2167459SRichard Henderson } 1066b2167459SRichard Henderson 1067b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1068eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1069eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1070b2167459SRichard Henderson { 1071eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1072eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1073b2167459SRichard Henderson 1074eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1075eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1076eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1077b2167459SRichard Henderson tcg_temp_free(tmp); 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson return sv; 1080b2167459SRichard Henderson } 1081b2167459SRichard Henderson 1082b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1083eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1084eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1085b2167459SRichard Henderson { 1086eaa3783bSRichard Henderson TCGv_reg sv = get_temp(ctx); 1087eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1088b2167459SRichard Henderson 1089eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1090eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1091eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1092b2167459SRichard Henderson tcg_temp_free(tmp); 1093b2167459SRichard Henderson 1094b2167459SRichard Henderson return sv; 1095b2167459SRichard Henderson } 1096b2167459SRichard Henderson 1097eaa3783bSRichard Henderson static DisasJumpType do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1098eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1099eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1100b2167459SRichard Henderson { 1101eaa3783bSRichard Henderson TCGv_reg dest, cb, cb_msb, sv, tmp; 1102b2167459SRichard Henderson unsigned c = cf >> 1; 1103b2167459SRichard Henderson DisasCond cond; 1104b2167459SRichard Henderson 1105b2167459SRichard Henderson dest = tcg_temp_new(); 1106f764718dSRichard Henderson cb = NULL; 1107f764718dSRichard Henderson cb_msb = NULL; 1108b2167459SRichard Henderson 1109b2167459SRichard Henderson if (shift) { 1110b2167459SRichard Henderson tmp = get_temp(ctx); 1111eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1112b2167459SRichard Henderson in1 = tmp; 1113b2167459SRichard Henderson } 1114b2167459SRichard Henderson 1115b2167459SRichard Henderson if (!is_l || c == 4 || c == 5) { 1116eaa3783bSRichard Henderson TCGv_reg zero = tcg_const_reg(0); 1117b2167459SRichard Henderson cb_msb = get_temp(ctx); 1118eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1119b2167459SRichard Henderson if (is_c) { 1120eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); 1121b2167459SRichard Henderson } 1122b2167459SRichard Henderson tcg_temp_free(zero); 1123b2167459SRichard Henderson if (!is_l) { 1124b2167459SRichard Henderson cb = get_temp(ctx); 1125eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1126eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1127b2167459SRichard Henderson } 1128b2167459SRichard Henderson } else { 1129eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1130b2167459SRichard Henderson if (is_c) { 1131eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); 1132b2167459SRichard Henderson } 1133b2167459SRichard Henderson } 1134b2167459SRichard Henderson 1135b2167459SRichard Henderson /* Compute signed overflow if required. */ 1136f764718dSRichard Henderson sv = NULL; 1137b2167459SRichard Henderson if (is_tsv || c == 6) { 1138b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1139b2167459SRichard Henderson if (is_tsv) { 1140b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1141b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1142b2167459SRichard Henderson } 1143b2167459SRichard Henderson } 1144b2167459SRichard Henderson 1145b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1146b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1147b2167459SRichard Henderson if (is_tc) { 1148b2167459SRichard Henderson cond_prep(&cond); 1149b2167459SRichard Henderson tmp = tcg_temp_new(); 1150eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1151b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1152b2167459SRichard Henderson tcg_temp_free(tmp); 1153b2167459SRichard Henderson } 1154b2167459SRichard Henderson 1155b2167459SRichard Henderson /* Write back the result. */ 1156b2167459SRichard Henderson if (!is_l) { 1157b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1158b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1159b2167459SRichard Henderson } 1160b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1161b2167459SRichard Henderson tcg_temp_free(dest); 1162b2167459SRichard Henderson 1163b2167459SRichard Henderson /* Install the new nullification. */ 1164b2167459SRichard Henderson cond_free(&ctx->null_cond); 1165b2167459SRichard Henderson ctx->null_cond = cond; 1166869051eaSRichard Henderson return DISAS_NEXT; 1167b2167459SRichard Henderson } 1168b2167459SRichard Henderson 1169eaa3783bSRichard Henderson static DisasJumpType do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1170eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1171eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1172b2167459SRichard Henderson { 1173eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1174b2167459SRichard Henderson unsigned c = cf >> 1; 1175b2167459SRichard Henderson DisasCond cond; 1176b2167459SRichard Henderson 1177b2167459SRichard Henderson dest = tcg_temp_new(); 1178b2167459SRichard Henderson cb = tcg_temp_new(); 1179b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1180b2167459SRichard Henderson 1181eaa3783bSRichard Henderson zero = tcg_const_reg(0); 1182b2167459SRichard Henderson if (is_b) { 1183b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1184eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1185eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); 1186eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1187eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1188eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1189b2167459SRichard Henderson } else { 1190b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1191b2167459SRichard Henderson operations by seeding the high word with 1 and subtracting. */ 1192eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 1); 1193eaa3783bSRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); 1194eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1195eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1196b2167459SRichard Henderson } 1197b2167459SRichard Henderson tcg_temp_free(zero); 1198b2167459SRichard Henderson 1199b2167459SRichard Henderson /* Compute signed overflow if required. */ 1200f764718dSRichard Henderson sv = NULL; 1201b2167459SRichard Henderson if (is_tsv || c == 6) { 1202b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1203b2167459SRichard Henderson if (is_tsv) { 1204b2167459SRichard Henderson gen_helper_tsv(cpu_env, sv); 1205b2167459SRichard Henderson } 1206b2167459SRichard Henderson } 1207b2167459SRichard Henderson 1208b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1209b2167459SRichard Henderson if (!is_b) { 1210b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1211b2167459SRichard Henderson } else { 1212b2167459SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 1213b2167459SRichard Henderson } 1214b2167459SRichard Henderson 1215b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1216b2167459SRichard Henderson if (is_tc) { 1217b2167459SRichard Henderson cond_prep(&cond); 1218b2167459SRichard Henderson tmp = tcg_temp_new(); 1219eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1220b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1221b2167459SRichard Henderson tcg_temp_free(tmp); 1222b2167459SRichard Henderson } 1223b2167459SRichard Henderson 1224b2167459SRichard Henderson /* Write back the result. */ 1225b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1226b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1227b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1228b2167459SRichard Henderson tcg_temp_free(dest); 1229b2167459SRichard Henderson 1230b2167459SRichard Henderson /* Install the new nullification. */ 1231b2167459SRichard Henderson cond_free(&ctx->null_cond); 1232b2167459SRichard Henderson ctx->null_cond = cond; 1233869051eaSRichard Henderson return DISAS_NEXT; 1234b2167459SRichard Henderson } 1235b2167459SRichard Henderson 1236eaa3783bSRichard Henderson static DisasJumpType do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1237eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf) 1238b2167459SRichard Henderson { 1239eaa3783bSRichard Henderson TCGv_reg dest, sv; 1240b2167459SRichard Henderson DisasCond cond; 1241b2167459SRichard Henderson 1242b2167459SRichard Henderson dest = tcg_temp_new(); 1243eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1244b2167459SRichard Henderson 1245b2167459SRichard Henderson /* Compute signed overflow if required. */ 1246f764718dSRichard Henderson sv = NULL; 1247b2167459SRichard Henderson if ((cf >> 1) == 6) { 1248b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1249b2167459SRichard Henderson } 1250b2167459SRichard Henderson 1251b2167459SRichard Henderson /* Form the condition for the compare. */ 1252b2167459SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 1253b2167459SRichard Henderson 1254b2167459SRichard Henderson /* Clear. */ 1255eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1256b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1257b2167459SRichard Henderson tcg_temp_free(dest); 1258b2167459SRichard Henderson 1259b2167459SRichard Henderson /* Install the new nullification. */ 1260b2167459SRichard Henderson cond_free(&ctx->null_cond); 1261b2167459SRichard Henderson ctx->null_cond = cond; 1262869051eaSRichard Henderson return DISAS_NEXT; 1263b2167459SRichard Henderson } 1264b2167459SRichard Henderson 1265eaa3783bSRichard Henderson static DisasJumpType do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1266eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, 1267eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1268b2167459SRichard Henderson { 1269eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1270b2167459SRichard Henderson 1271b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1272b2167459SRichard Henderson fn(dest, in1, in2); 1273b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1274b2167459SRichard Henderson 1275b2167459SRichard Henderson /* Install the new nullification. */ 1276b2167459SRichard Henderson cond_free(&ctx->null_cond); 1277b2167459SRichard Henderson if (cf) { 1278b2167459SRichard Henderson ctx->null_cond = do_log_cond(cf, dest); 1279b2167459SRichard Henderson } 1280869051eaSRichard Henderson return DISAS_NEXT; 1281b2167459SRichard Henderson } 1282b2167459SRichard Henderson 1283eaa3783bSRichard Henderson static DisasJumpType do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1284eaa3783bSRichard Henderson TCGv_reg in2, unsigned cf, bool is_tc, 1285eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1286b2167459SRichard Henderson { 1287eaa3783bSRichard Henderson TCGv_reg dest; 1288b2167459SRichard Henderson DisasCond cond; 1289b2167459SRichard Henderson 1290b2167459SRichard Henderson if (cf == 0) { 1291b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1292b2167459SRichard Henderson fn(dest, in1, in2); 1293b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1294b2167459SRichard Henderson cond_free(&ctx->null_cond); 1295b2167459SRichard Henderson } else { 1296b2167459SRichard Henderson dest = tcg_temp_new(); 1297b2167459SRichard Henderson fn(dest, in1, in2); 1298b2167459SRichard Henderson 1299b2167459SRichard Henderson cond = do_unit_cond(cf, dest, in1, in2); 1300b2167459SRichard Henderson 1301b2167459SRichard Henderson if (is_tc) { 1302eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1303b2167459SRichard Henderson cond_prep(&cond); 1304eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1305b2167459SRichard Henderson gen_helper_tcond(cpu_env, tmp); 1306b2167459SRichard Henderson tcg_temp_free(tmp); 1307b2167459SRichard Henderson } 1308b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1309b2167459SRichard Henderson 1310b2167459SRichard Henderson cond_free(&ctx->null_cond); 1311b2167459SRichard Henderson ctx->null_cond = cond; 1312b2167459SRichard Henderson } 1313869051eaSRichard Henderson return DISAS_NEXT; 1314b2167459SRichard Henderson } 1315b2167459SRichard Henderson 131696d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 131796d6407fSRichard Henderson * < 0 for pre-modify, 131896d6407fSRichard Henderson * > 0 for post-modify, 131996d6407fSRichard Henderson * = 0 for no base register update. 132096d6407fSRichard Henderson */ 132196d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1322eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 132396d6407fSRichard Henderson int modify, TCGMemOp mop) 132496d6407fSRichard Henderson { 1325eaa3783bSRichard Henderson TCGv_reg addr, base; 132696d6407fSRichard Henderson 132796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 132896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 132996d6407fSRichard Henderson 133096d6407fSRichard Henderson addr = tcg_temp_new(); 133196d6407fSRichard Henderson base = load_gpr(ctx, rb); 133296d6407fSRichard Henderson 133396d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 133496d6407fSRichard Henderson if (rx) { 1335eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1336eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 133796d6407fSRichard Henderson } else { 1338eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 133996d6407fSRichard Henderson } 134096d6407fSRichard Henderson 134196d6407fSRichard Henderson if (modify == 0) { 13423d68ee7bSRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop); 134396d6407fSRichard Henderson } else { 134496d6407fSRichard Henderson tcg_gen_qemu_ld_i32(dest, (modify < 0 ? addr : base), 13453d68ee7bSRichard Henderson ctx->mmu_idx, mop); 134696d6407fSRichard Henderson save_gpr(ctx, rb, addr); 134796d6407fSRichard Henderson } 134896d6407fSRichard Henderson tcg_temp_free(addr); 134996d6407fSRichard Henderson } 135096d6407fSRichard Henderson 135196d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1352eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 135396d6407fSRichard Henderson int modify, TCGMemOp mop) 135496d6407fSRichard Henderson { 1355eaa3783bSRichard Henderson TCGv_reg addr, base; 135696d6407fSRichard Henderson 135796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 135896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 135996d6407fSRichard Henderson 136096d6407fSRichard Henderson addr = tcg_temp_new(); 136196d6407fSRichard Henderson base = load_gpr(ctx, rb); 136296d6407fSRichard Henderson 136396d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 136496d6407fSRichard Henderson if (rx) { 1365eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1366eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 136796d6407fSRichard Henderson } else { 1368eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 136996d6407fSRichard Henderson } 137096d6407fSRichard Henderson 137196d6407fSRichard Henderson if (modify == 0) { 13723d68ee7bSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); 137396d6407fSRichard Henderson } else { 137496d6407fSRichard Henderson tcg_gen_qemu_ld_i64(dest, (modify < 0 ? addr : base), 13753d68ee7bSRichard Henderson ctx->mmu_idx, mop); 137696d6407fSRichard Henderson save_gpr(ctx, rb, addr); 137796d6407fSRichard Henderson } 137896d6407fSRichard Henderson tcg_temp_free(addr); 137996d6407fSRichard Henderson } 138096d6407fSRichard Henderson 138196d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1382eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 138396d6407fSRichard Henderson int modify, TCGMemOp mop) 138496d6407fSRichard Henderson { 1385eaa3783bSRichard Henderson TCGv_reg addr, base; 138696d6407fSRichard Henderson 138796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 138896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 138996d6407fSRichard Henderson 139096d6407fSRichard Henderson addr = tcg_temp_new(); 139196d6407fSRichard Henderson base = load_gpr(ctx, rb); 139296d6407fSRichard Henderson 139396d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 139496d6407fSRichard Henderson if (rx) { 1395eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1396eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 139796d6407fSRichard Henderson } else { 1398eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 139996d6407fSRichard Henderson } 140096d6407fSRichard Henderson 14013d68ee7bSRichard Henderson tcg_gen_qemu_st_i32(src, (modify <= 0 ? addr : base), ctx->mmu_idx, mop); 140296d6407fSRichard Henderson 140396d6407fSRichard Henderson if (modify != 0) { 140496d6407fSRichard Henderson save_gpr(ctx, rb, addr); 140596d6407fSRichard Henderson } 140696d6407fSRichard Henderson tcg_temp_free(addr); 140796d6407fSRichard Henderson } 140896d6407fSRichard Henderson 140996d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1410eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 141196d6407fSRichard Henderson int modify, TCGMemOp mop) 141296d6407fSRichard Henderson { 1413eaa3783bSRichard Henderson TCGv_reg addr, base; 141496d6407fSRichard Henderson 141596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 141696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 141796d6407fSRichard Henderson 141896d6407fSRichard Henderson addr = tcg_temp_new(); 141996d6407fSRichard Henderson base = load_gpr(ctx, rb); 142096d6407fSRichard Henderson 142196d6407fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 142296d6407fSRichard Henderson if (rx) { 1423eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 1424eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 142596d6407fSRichard Henderson } else { 1426eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 142796d6407fSRichard Henderson } 142896d6407fSRichard Henderson 14293d68ee7bSRichard Henderson tcg_gen_qemu_st_i64(src, (modify <= 0 ? addr : base), ctx->mmu_idx, mop); 143096d6407fSRichard Henderson 143196d6407fSRichard Henderson if (modify != 0) { 143296d6407fSRichard Henderson save_gpr(ctx, rb, addr); 143396d6407fSRichard Henderson } 143496d6407fSRichard Henderson tcg_temp_free(addr); 143596d6407fSRichard Henderson } 143696d6407fSRichard Henderson 1437eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1438eaa3783bSRichard Henderson #define do_load_reg do_load_64 1439eaa3783bSRichard Henderson #define do_store_reg do_store_64 144096d6407fSRichard Henderson #else 1441eaa3783bSRichard Henderson #define do_load_reg do_load_32 1442eaa3783bSRichard Henderson #define do_store_reg do_store_32 144396d6407fSRichard Henderson #endif 144496d6407fSRichard Henderson 1445869051eaSRichard Henderson static DisasJumpType do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1446eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 144796d6407fSRichard Henderson int modify, TCGMemOp mop) 144896d6407fSRichard Henderson { 1449eaa3783bSRichard Henderson TCGv_reg dest; 145096d6407fSRichard Henderson 145196d6407fSRichard Henderson nullify_over(ctx); 145296d6407fSRichard Henderson 145396d6407fSRichard Henderson if (modify == 0) { 145496d6407fSRichard Henderson /* No base register update. */ 145596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 145696d6407fSRichard Henderson } else { 145796d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 145896d6407fSRichard Henderson dest = get_temp(ctx); 145996d6407fSRichard Henderson } 1460eaa3783bSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, modify, mop); 146196d6407fSRichard Henderson save_gpr(ctx, rt, dest); 146296d6407fSRichard Henderson 1463869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 146496d6407fSRichard Henderson } 146596d6407fSRichard Henderson 1466869051eaSRichard Henderson static DisasJumpType do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1467eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 146896d6407fSRichard Henderson int modify) 146996d6407fSRichard Henderson { 147096d6407fSRichard Henderson TCGv_i32 tmp; 147196d6407fSRichard Henderson 147296d6407fSRichard Henderson nullify_over(ctx); 147396d6407fSRichard Henderson 147496d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 147596d6407fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, modify, MO_TEUL); 147696d6407fSRichard Henderson save_frw_i32(rt, tmp); 147796d6407fSRichard Henderson tcg_temp_free_i32(tmp); 147896d6407fSRichard Henderson 147996d6407fSRichard Henderson if (rt == 0) { 148096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 148196d6407fSRichard Henderson } 148296d6407fSRichard Henderson 1483869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 148496d6407fSRichard Henderson } 148596d6407fSRichard Henderson 1486869051eaSRichard Henderson static DisasJumpType do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1487eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 148896d6407fSRichard Henderson int modify) 148996d6407fSRichard Henderson { 149096d6407fSRichard Henderson TCGv_i64 tmp; 149196d6407fSRichard Henderson 149296d6407fSRichard Henderson nullify_over(ctx); 149396d6407fSRichard Henderson 149496d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 149596d6407fSRichard Henderson do_load_64(ctx, tmp, rb, rx, scale, disp, modify, MO_TEQ); 149696d6407fSRichard Henderson save_frd(rt, tmp); 149796d6407fSRichard Henderson tcg_temp_free_i64(tmp); 149896d6407fSRichard Henderson 149996d6407fSRichard Henderson if (rt == 0) { 150096d6407fSRichard Henderson gen_helper_loaded_fr0(cpu_env); 150196d6407fSRichard Henderson } 150296d6407fSRichard Henderson 1503869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 150496d6407fSRichard Henderson } 150596d6407fSRichard Henderson 1506869051eaSRichard Henderson static DisasJumpType do_store(DisasContext *ctx, unsigned rt, unsigned rb, 1507eaa3783bSRichard Henderson target_sreg disp, int modify, TCGMemOp mop) 150896d6407fSRichard Henderson { 150996d6407fSRichard Henderson nullify_over(ctx); 1510eaa3783bSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, modify, mop); 1511869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 151296d6407fSRichard Henderson } 151396d6407fSRichard Henderson 1514869051eaSRichard Henderson static DisasJumpType do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1515eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 151696d6407fSRichard Henderson int modify) 151796d6407fSRichard Henderson { 151896d6407fSRichard Henderson TCGv_i32 tmp; 151996d6407fSRichard Henderson 152096d6407fSRichard Henderson nullify_over(ctx); 152196d6407fSRichard Henderson 152296d6407fSRichard Henderson tmp = load_frw_i32(rt); 152396d6407fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, modify, MO_TEUL); 152496d6407fSRichard Henderson tcg_temp_free_i32(tmp); 152596d6407fSRichard Henderson 1526869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 152796d6407fSRichard Henderson } 152896d6407fSRichard Henderson 1529869051eaSRichard Henderson static DisasJumpType do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1530eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 153196d6407fSRichard Henderson int modify) 153296d6407fSRichard Henderson { 153396d6407fSRichard Henderson TCGv_i64 tmp; 153496d6407fSRichard Henderson 153596d6407fSRichard Henderson nullify_over(ctx); 153696d6407fSRichard Henderson 153796d6407fSRichard Henderson tmp = load_frd(rt); 153896d6407fSRichard Henderson do_store_64(ctx, tmp, rb, rx, scale, disp, modify, MO_TEQ); 153996d6407fSRichard Henderson tcg_temp_free_i64(tmp); 154096d6407fSRichard Henderson 1541869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 154296d6407fSRichard Henderson } 154396d6407fSRichard Henderson 1544869051eaSRichard Henderson static DisasJumpType do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1545ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1546ebe9383cSRichard Henderson { 1547ebe9383cSRichard Henderson TCGv_i32 tmp; 1548ebe9383cSRichard Henderson 1549ebe9383cSRichard Henderson nullify_over(ctx); 1550ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1551ebe9383cSRichard Henderson 1552ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1553ebe9383cSRichard Henderson 1554ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 1555ebe9383cSRichard Henderson tcg_temp_free_i32(tmp); 1556869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1557ebe9383cSRichard Henderson } 1558ebe9383cSRichard Henderson 1559869051eaSRichard Henderson static DisasJumpType do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1560ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1561ebe9383cSRichard Henderson { 1562ebe9383cSRichard Henderson TCGv_i32 dst; 1563ebe9383cSRichard Henderson TCGv_i64 src; 1564ebe9383cSRichard Henderson 1565ebe9383cSRichard Henderson nullify_over(ctx); 1566ebe9383cSRichard Henderson src = load_frd(ra); 1567ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1568ebe9383cSRichard Henderson 1569ebe9383cSRichard Henderson func(dst, cpu_env, src); 1570ebe9383cSRichard Henderson 1571ebe9383cSRichard Henderson tcg_temp_free_i64(src); 1572ebe9383cSRichard Henderson save_frw_i32(rt, dst); 1573ebe9383cSRichard Henderson tcg_temp_free_i32(dst); 1574869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1575ebe9383cSRichard Henderson } 1576ebe9383cSRichard Henderson 1577869051eaSRichard Henderson static DisasJumpType do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1578ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1579ebe9383cSRichard Henderson { 1580ebe9383cSRichard Henderson TCGv_i64 tmp; 1581ebe9383cSRichard Henderson 1582ebe9383cSRichard Henderson nullify_over(ctx); 1583ebe9383cSRichard Henderson tmp = load_frd0(ra); 1584ebe9383cSRichard Henderson 1585ebe9383cSRichard Henderson func(tmp, cpu_env, tmp); 1586ebe9383cSRichard Henderson 1587ebe9383cSRichard Henderson save_frd(rt, tmp); 1588ebe9383cSRichard Henderson tcg_temp_free_i64(tmp); 1589869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1590ebe9383cSRichard Henderson } 1591ebe9383cSRichard Henderson 1592869051eaSRichard Henderson static DisasJumpType do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1593ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1594ebe9383cSRichard Henderson { 1595ebe9383cSRichard Henderson TCGv_i32 src; 1596ebe9383cSRichard Henderson TCGv_i64 dst; 1597ebe9383cSRichard Henderson 1598ebe9383cSRichard Henderson nullify_over(ctx); 1599ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1600ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1601ebe9383cSRichard Henderson 1602ebe9383cSRichard Henderson func(dst, cpu_env, src); 1603ebe9383cSRichard Henderson 1604ebe9383cSRichard Henderson tcg_temp_free_i32(src); 1605ebe9383cSRichard Henderson save_frd(rt, dst); 1606ebe9383cSRichard Henderson tcg_temp_free_i64(dst); 1607869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1608ebe9383cSRichard Henderson } 1609ebe9383cSRichard Henderson 1610869051eaSRichard Henderson static DisasJumpType do_fop_weww(DisasContext *ctx, unsigned rt, 1611ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1612ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, 1613ebe9383cSRichard Henderson TCGv_i32, TCGv_i32)) 1614ebe9383cSRichard Henderson { 1615ebe9383cSRichard Henderson TCGv_i32 a, b; 1616ebe9383cSRichard Henderson 1617ebe9383cSRichard Henderson nullify_over(ctx); 1618ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1619ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1620ebe9383cSRichard Henderson 1621ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1622ebe9383cSRichard Henderson 1623ebe9383cSRichard Henderson tcg_temp_free_i32(b); 1624ebe9383cSRichard Henderson save_frw_i32(rt, a); 1625ebe9383cSRichard Henderson tcg_temp_free_i32(a); 1626869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1627ebe9383cSRichard Henderson } 1628ebe9383cSRichard Henderson 1629869051eaSRichard Henderson static DisasJumpType do_fop_dedd(DisasContext *ctx, unsigned rt, 1630ebe9383cSRichard Henderson unsigned ra, unsigned rb, 1631ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, 1632ebe9383cSRichard Henderson TCGv_i64, TCGv_i64)) 1633ebe9383cSRichard Henderson { 1634ebe9383cSRichard Henderson TCGv_i64 a, b; 1635ebe9383cSRichard Henderson 1636ebe9383cSRichard Henderson nullify_over(ctx); 1637ebe9383cSRichard Henderson a = load_frd0(ra); 1638ebe9383cSRichard Henderson b = load_frd0(rb); 1639ebe9383cSRichard Henderson 1640ebe9383cSRichard Henderson func(a, cpu_env, a, b); 1641ebe9383cSRichard Henderson 1642ebe9383cSRichard Henderson tcg_temp_free_i64(b); 1643ebe9383cSRichard Henderson save_frd(rt, a); 1644ebe9383cSRichard Henderson tcg_temp_free_i64(a); 1645869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 1646ebe9383cSRichard Henderson } 1647ebe9383cSRichard Henderson 164898cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 164998cd9ca7SRichard Henderson have already had nullification handled. */ 1650eaa3783bSRichard Henderson static DisasJumpType do_dbranch(DisasContext *ctx, target_ureg dest, 165198cd9ca7SRichard Henderson unsigned link, bool is_n) 165298cd9ca7SRichard Henderson { 165398cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 165498cd9ca7SRichard Henderson if (link != 0) { 165598cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 165698cd9ca7SRichard Henderson } 165798cd9ca7SRichard Henderson ctx->iaoq_n = dest; 165898cd9ca7SRichard Henderson if (is_n) { 165998cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 166098cd9ca7SRichard Henderson } 1661869051eaSRichard Henderson return DISAS_NEXT; 166298cd9ca7SRichard Henderson } else { 166398cd9ca7SRichard Henderson nullify_over(ctx); 166498cd9ca7SRichard Henderson 166598cd9ca7SRichard Henderson if (link != 0) { 166698cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 166798cd9ca7SRichard Henderson } 166898cd9ca7SRichard Henderson 166998cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 167098cd9ca7SRichard Henderson nullify_set(ctx, 0); 167198cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 167298cd9ca7SRichard Henderson } else { 167398cd9ca7SRichard Henderson nullify_set(ctx, is_n); 167498cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 167598cd9ca7SRichard Henderson } 167698cd9ca7SRichard Henderson 1677869051eaSRichard Henderson nullify_end(ctx, DISAS_NEXT); 167898cd9ca7SRichard Henderson 167998cd9ca7SRichard Henderson nullify_set(ctx, 0); 168098cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 1681869051eaSRichard Henderson return DISAS_NORETURN; 168298cd9ca7SRichard Henderson } 168398cd9ca7SRichard Henderson } 168498cd9ca7SRichard Henderson 168598cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 168698cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 1687eaa3783bSRichard Henderson static DisasJumpType do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 168898cd9ca7SRichard Henderson DisasCond *cond) 168998cd9ca7SRichard Henderson { 1690eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 169198cd9ca7SRichard Henderson TCGLabel *taken = NULL; 169298cd9ca7SRichard Henderson TCGCond c = cond->c; 169398cd9ca7SRichard Henderson bool n; 169498cd9ca7SRichard Henderson 169598cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 169698cd9ca7SRichard Henderson 169798cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 169898cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 169998cd9ca7SRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 170098cd9ca7SRichard Henderson } 170198cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 170298cd9ca7SRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 170398cd9ca7SRichard Henderson } 170498cd9ca7SRichard Henderson 170598cd9ca7SRichard Henderson taken = gen_new_label(); 170698cd9ca7SRichard Henderson cond_prep(cond); 1707eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 170898cd9ca7SRichard Henderson cond_free(cond); 170998cd9ca7SRichard Henderson 171098cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 171198cd9ca7SRichard Henderson n = is_n && disp < 0; 171298cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 171398cd9ca7SRichard Henderson nullify_set(ctx, 0); 1714a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 171598cd9ca7SRichard Henderson } else { 171698cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 171798cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 171898cd9ca7SRichard Henderson ctx->null_lab = NULL; 171998cd9ca7SRichard Henderson } 172098cd9ca7SRichard Henderson nullify_set(ctx, n); 1721a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 172298cd9ca7SRichard Henderson } 172398cd9ca7SRichard Henderson 172498cd9ca7SRichard Henderson gen_set_label(taken); 172598cd9ca7SRichard Henderson 172698cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 172798cd9ca7SRichard Henderson n = is_n && disp >= 0; 172898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 172998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1730a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 173198cd9ca7SRichard Henderson } else { 173298cd9ca7SRichard Henderson nullify_set(ctx, n); 1733a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 173498cd9ca7SRichard Henderson } 173598cd9ca7SRichard Henderson 173698cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 173798cd9ca7SRichard Henderson if (ctx->null_lab) { 173898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 173998cd9ca7SRichard Henderson ctx->null_lab = NULL; 1740869051eaSRichard Henderson return DISAS_IAQ_N_STALE; 174198cd9ca7SRichard Henderson } else { 1742869051eaSRichard Henderson return DISAS_NORETURN; 174398cd9ca7SRichard Henderson } 174498cd9ca7SRichard Henderson } 174598cd9ca7SRichard Henderson 174698cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 174798cd9ca7SRichard Henderson nullification of the branch itself. */ 1748eaa3783bSRichard Henderson static DisasJumpType do_ibranch(DisasContext *ctx, TCGv_reg dest, 174998cd9ca7SRichard Henderson unsigned link, bool is_n) 175098cd9ca7SRichard Henderson { 1751eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 175298cd9ca7SRichard Henderson TCGCond c; 175398cd9ca7SRichard Henderson 175498cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 175598cd9ca7SRichard Henderson 175698cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 175798cd9ca7SRichard Henderson if (link != 0) { 175898cd9ca7SRichard Henderson copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 175998cd9ca7SRichard Henderson } 176098cd9ca7SRichard Henderson next = get_temp(ctx); 1761eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 176298cd9ca7SRichard Henderson ctx->iaoq_n = -1; 176398cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 176498cd9ca7SRichard Henderson if (is_n) { 176598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 176698cd9ca7SRichard Henderson } 176798cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 176898cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 176998cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 17704137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 177198cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 177298cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 177398cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 177498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 177598cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 177698cd9ca7SRichard Henderson 177798cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 177898cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 177998cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1780eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, dest); 1781eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); 178298cd9ca7SRichard Henderson 178398cd9ca7SRichard Henderson nullify_over(ctx); 178498cd9ca7SRichard Henderson if (link != 0) { 1785eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); 178698cd9ca7SRichard Henderson } 17877f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 1788869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 178998cd9ca7SRichard Henderson } else { 179098cd9ca7SRichard Henderson cond_prep(&ctx->null_cond); 179198cd9ca7SRichard Henderson c = ctx->null_cond.c; 179298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 179398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 179498cd9ca7SRichard Henderson 179598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 179698cd9ca7SRichard Henderson next = get_temp(ctx); 179798cd9ca7SRichard Henderson 179898cd9ca7SRichard Henderson copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1799eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 180098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 180198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 180298cd9ca7SRichard Henderson 180398cd9ca7SRichard Henderson if (link != 0) { 1804eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 180598cd9ca7SRichard Henderson } 180698cd9ca7SRichard Henderson 180798cd9ca7SRichard Henderson if (is_n) { 180898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 180998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 181098cd9ca7SRichard Henderson to the branch. */ 1811eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 181298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 181398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 181498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 181598cd9ca7SRichard Henderson } else { 181698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 181798cd9ca7SRichard Henderson } 181898cd9ca7SRichard Henderson } 181998cd9ca7SRichard Henderson 1820869051eaSRichard Henderson return DISAS_NEXT; 182198cd9ca7SRichard Henderson } 182298cd9ca7SRichard Henderson 1823ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 18247ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 18257ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 18267ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 18277ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 18287ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 18297ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 18307ad439dfSRichard Henderson aforementioned BE. */ 1831869051eaSRichard Henderson static DisasJumpType do_page_zero(DisasContext *ctx) 18327ad439dfSRichard Henderson { 18337ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 18347ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 18357ad439dfSRichard Henderson next insn within the privilaged page. */ 18367ad439dfSRichard Henderson switch (ctx->null_cond.c) { 18377ad439dfSRichard Henderson case TCG_COND_NEVER: 18387ad439dfSRichard Henderson break; 18397ad439dfSRichard Henderson case TCG_COND_ALWAYS: 1840eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 18417ad439dfSRichard Henderson goto do_sigill; 18427ad439dfSRichard Henderson default: 18437ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 18447ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 18457ad439dfSRichard Henderson g_assert_not_reached(); 18467ad439dfSRichard Henderson } 18477ad439dfSRichard Henderson 18487ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 18497ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 18507ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 18517ad439dfSRichard Henderson under such conditions. */ 18527ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 18537ad439dfSRichard Henderson goto do_sigill; 18547ad439dfSRichard Henderson } 18557ad439dfSRichard Henderson 18567ad439dfSRichard Henderson switch (ctx->iaoq_f) { 18577ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 18582986721dSRichard Henderson gen_excp_1(EXCP_IMP); 1859869051eaSRichard Henderson return DISAS_NORETURN; 18607ad439dfSRichard Henderson 18617ad439dfSRichard Henderson case 0xb0: /* LWS */ 18627ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 1863869051eaSRichard Henderson return DISAS_NORETURN; 18647ad439dfSRichard Henderson 18657ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 1866*35136a77SRichard Henderson tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); 1867eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_gr[31]); 1868eaa3783bSRichard Henderson tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); 1869869051eaSRichard Henderson return DISAS_IAQ_N_UPDATED; 18707ad439dfSRichard Henderson 18717ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 18727ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 1873869051eaSRichard Henderson return DISAS_NORETURN; 18747ad439dfSRichard Henderson 18757ad439dfSRichard Henderson default: 18767ad439dfSRichard Henderson do_sigill: 18772986721dSRichard Henderson gen_excp_1(EXCP_ILL); 1878869051eaSRichard Henderson return DISAS_NORETURN; 18797ad439dfSRichard Henderson } 18807ad439dfSRichard Henderson } 1881ba1d0b44SRichard Henderson #endif 18827ad439dfSRichard Henderson 1883869051eaSRichard Henderson static DisasJumpType trans_nop(DisasContext *ctx, uint32_t insn, 1884b2167459SRichard Henderson const DisasInsn *di) 1885b2167459SRichard Henderson { 1886b2167459SRichard Henderson cond_free(&ctx->null_cond); 1887869051eaSRichard Henderson return DISAS_NEXT; 1888b2167459SRichard Henderson } 1889b2167459SRichard Henderson 1890869051eaSRichard Henderson static DisasJumpType trans_break(DisasContext *ctx, uint32_t insn, 189198a9cb79SRichard Henderson const DisasInsn *di) 189298a9cb79SRichard Henderson { 189398a9cb79SRichard Henderson nullify_over(ctx); 18942986721dSRichard Henderson return nullify_end(ctx, gen_excp(ctx, EXCP_BREAK)); 189598a9cb79SRichard Henderson } 189698a9cb79SRichard Henderson 1897869051eaSRichard Henderson static DisasJumpType trans_sync(DisasContext *ctx, uint32_t insn, 189898a9cb79SRichard Henderson const DisasInsn *di) 189998a9cb79SRichard Henderson { 190098a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 190198a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 190298a9cb79SRichard Henderson 190398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1904869051eaSRichard Henderson return DISAS_NEXT; 190598a9cb79SRichard Henderson } 190698a9cb79SRichard Henderson 1907869051eaSRichard Henderson static DisasJumpType trans_mfia(DisasContext *ctx, uint32_t insn, 190898a9cb79SRichard Henderson const DisasInsn *di) 190998a9cb79SRichard Henderson { 191098a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 1911eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 1912eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 191398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 191498a9cb79SRichard Henderson 191598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1916869051eaSRichard Henderson return DISAS_NEXT; 191798a9cb79SRichard Henderson } 191898a9cb79SRichard Henderson 1919869051eaSRichard Henderson static DisasJumpType trans_mfsp(DisasContext *ctx, uint32_t insn, 192098a9cb79SRichard Henderson const DisasInsn *di) 192198a9cb79SRichard Henderson { 192298a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 192333423472SRichard Henderson unsigned rs = assemble_sr3(insn); 192433423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 192533423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 192698a9cb79SRichard Henderson 192733423472SRichard Henderson load_spr(ctx, t0, rs); 192833423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 192933423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 193033423472SRichard Henderson 193133423472SRichard Henderson save_gpr(ctx, rt, t1); 193233423472SRichard Henderson tcg_temp_free(t1); 193333423472SRichard Henderson tcg_temp_free_i64(t0); 193498a9cb79SRichard Henderson 193598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1936869051eaSRichard Henderson return DISAS_NEXT; 193798a9cb79SRichard Henderson } 193898a9cb79SRichard Henderson 1939869051eaSRichard Henderson static DisasJumpType trans_mfctl(DisasContext *ctx, uint32_t insn, 194098a9cb79SRichard Henderson const DisasInsn *di) 194198a9cb79SRichard Henderson { 194298a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 194398a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 1944eaa3783bSRichard Henderson TCGv_reg tmp; 194598a9cb79SRichard Henderson 194698a9cb79SRichard Henderson switch (ctl) { 1947*35136a77SRichard Henderson case CR_SAR: 194898a9cb79SRichard Henderson #ifdef TARGET_HPPA64 194998a9cb79SRichard Henderson if (extract32(insn, 14, 1) == 0) { 195098a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 195198a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 1952eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 195398a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 1954*35136a77SRichard Henderson goto done; 195598a9cb79SRichard Henderson } 195698a9cb79SRichard Henderson #endif 195798a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 1958*35136a77SRichard Henderson goto done; 1959*35136a77SRichard Henderson case CR_IT: /* Interval Timer */ 1960*35136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 1961*35136a77SRichard Henderson nullify_over(ctx); 196298a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 1963*35136a77SRichard Henderson tcg_gen_movi_reg(tmp, 0); /* FIXME */ 196498a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 196598a9cb79SRichard Henderson break; 196698a9cb79SRichard Henderson case 26: 196798a9cb79SRichard Henderson case 27: 196898a9cb79SRichard Henderson break; 196998a9cb79SRichard Henderson default: 197098a9cb79SRichard Henderson /* All other control registers are privileged. */ 1971*35136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 1972*35136a77SRichard Henderson break; 197398a9cb79SRichard Henderson } 197498a9cb79SRichard Henderson 1975*35136a77SRichard Henderson tmp = get_temp(ctx); 1976*35136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 1977*35136a77SRichard Henderson save_gpr(ctx, rt, tmp); 1978*35136a77SRichard Henderson 1979*35136a77SRichard Henderson done: 198098a9cb79SRichard Henderson cond_free(&ctx->null_cond); 1981869051eaSRichard Henderson return DISAS_NEXT; 198298a9cb79SRichard Henderson } 198398a9cb79SRichard Henderson 198433423472SRichard Henderson static DisasJumpType trans_mtsp(DisasContext *ctx, uint32_t insn, 198533423472SRichard Henderson const DisasInsn *di) 198633423472SRichard Henderson { 198733423472SRichard Henderson unsigned rr = extract32(insn, 16, 5); 198833423472SRichard Henderson unsigned rs = assemble_sr3(insn); 198933423472SRichard Henderson TCGv_i64 t64; 199033423472SRichard Henderson 199133423472SRichard Henderson if (rs >= 5) { 199233423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 199333423472SRichard Henderson } 199433423472SRichard Henderson nullify_over(ctx); 199533423472SRichard Henderson 199633423472SRichard Henderson t64 = tcg_temp_new_i64(); 199733423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 199833423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 199933423472SRichard Henderson 200033423472SRichard Henderson if (rs >= 4) { 200133423472SRichard Henderson tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); 200233423472SRichard Henderson } else { 200333423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 200433423472SRichard Henderson } 200533423472SRichard Henderson tcg_temp_free_i64(t64); 200633423472SRichard Henderson 200733423472SRichard Henderson return nullify_end(ctx, DISAS_NEXT); 200833423472SRichard Henderson } 200933423472SRichard Henderson 2010869051eaSRichard Henderson static DisasJumpType trans_mtctl(DisasContext *ctx, uint32_t insn, 201198a9cb79SRichard Henderson const DisasInsn *di) 201298a9cb79SRichard Henderson { 201398a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 201498a9cb79SRichard Henderson unsigned ctl = extract32(insn, 21, 5); 2015*35136a77SRichard Henderson TCGv_reg reg = load_gpr(ctx, rin); 2016eaa3783bSRichard Henderson TCGv_reg tmp; 201798a9cb79SRichard Henderson 2018*35136a77SRichard Henderson if (ctl == CR_SAR) { 201998a9cb79SRichard Henderson tmp = tcg_temp_new(); 2020*35136a77SRichard Henderson tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); 202198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 202298a9cb79SRichard Henderson tcg_temp_free(tmp); 202398a9cb79SRichard Henderson 202498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2025869051eaSRichard Henderson return DISAS_NEXT; 202698a9cb79SRichard Henderson } 202798a9cb79SRichard Henderson 2028*35136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 2029*35136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 2030*35136a77SRichard Henderson 2031*35136a77SRichard Henderson nullify_over(ctx); 2032*35136a77SRichard Henderson switch (ctl) { 2033*35136a77SRichard Henderson case CR_IT: 2034*35136a77SRichard Henderson /* ??? modify interval timer offset */ 2035*35136a77SRichard Henderson break; 2036*35136a77SRichard Henderson 2037*35136a77SRichard Henderson case CR_IIASQ: 2038*35136a77SRichard Henderson case CR_IIAOQ: 2039*35136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 2040*35136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2041*35136a77SRichard Henderson tmp = get_temp(ctx); 2042*35136a77SRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, 2043*35136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2044*35136a77SRichard Henderson tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2045*35136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, 2046*35136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2047*35136a77SRichard Henderson break; 2048*35136a77SRichard Henderson 2049*35136a77SRichard Henderson default: 2050*35136a77SRichard Henderson tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); 2051*35136a77SRichard Henderson break; 2052*35136a77SRichard Henderson } 2053*35136a77SRichard Henderson return nullify_end(ctx, DISAS_NEXT); 2054*35136a77SRichard Henderson } 2055*35136a77SRichard Henderson 2056869051eaSRichard Henderson static DisasJumpType trans_mtsarcm(DisasContext *ctx, uint32_t insn, 205798a9cb79SRichard Henderson const DisasInsn *di) 205898a9cb79SRichard Henderson { 205998a9cb79SRichard Henderson unsigned rin = extract32(insn, 16, 5); 2060eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 206198a9cb79SRichard Henderson 2062eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, rin)); 2063eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 206498a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 206598a9cb79SRichard Henderson tcg_temp_free(tmp); 206698a9cb79SRichard Henderson 206798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2068869051eaSRichard Henderson return DISAS_NEXT; 206998a9cb79SRichard Henderson } 207098a9cb79SRichard Henderson 2071869051eaSRichard Henderson static DisasJumpType trans_ldsid(DisasContext *ctx, uint32_t insn, 207298a9cb79SRichard Henderson const DisasInsn *di) 207398a9cb79SRichard Henderson { 207498a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2075eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 207698a9cb79SRichard Henderson 207798a9cb79SRichard Henderson /* Since we don't implement space registers, this returns zero. */ 2078eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 207998a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 208098a9cb79SRichard Henderson 208198a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2082869051eaSRichard Henderson return DISAS_NEXT; 208398a9cb79SRichard Henderson } 208498a9cb79SRichard Henderson 2085e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2086e1b5a5edSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 2087e1b5a5edSRichard Henderson static target_ureg extract_sm_imm(uint32_t insn) 2088e1b5a5edSRichard Henderson { 2089e1b5a5edSRichard Henderson target_ureg val = extract32(insn, 16, 10); 2090e1b5a5edSRichard Henderson 2091e1b5a5edSRichard Henderson if (val & PSW_SM_E) { 2092e1b5a5edSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 2093e1b5a5edSRichard Henderson } 2094e1b5a5edSRichard Henderson if (val & PSW_SM_W) { 2095e1b5a5edSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 2096e1b5a5edSRichard Henderson } 2097e1b5a5edSRichard Henderson return val; 2098e1b5a5edSRichard Henderson } 2099e1b5a5edSRichard Henderson 2100e1b5a5edSRichard Henderson static DisasJumpType trans_rsm(DisasContext *ctx, uint32_t insn, 2101e1b5a5edSRichard Henderson const DisasInsn *di) 2102e1b5a5edSRichard Henderson { 2103e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2104e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2105e1b5a5edSRichard Henderson TCGv_reg tmp; 2106e1b5a5edSRichard Henderson 2107e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2108e1b5a5edSRichard Henderson nullify_over(ctx); 2109e1b5a5edSRichard Henderson 2110e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2111e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2112e1b5a5edSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~sm); 2113e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2114e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2115e1b5a5edSRichard Henderson 2116e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 2117e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2118e1b5a5edSRichard Henderson } 2119e1b5a5edSRichard Henderson 2120e1b5a5edSRichard Henderson static DisasJumpType trans_ssm(DisasContext *ctx, uint32_t insn, 2121e1b5a5edSRichard Henderson const DisasInsn *di) 2122e1b5a5edSRichard Henderson { 2123e1b5a5edSRichard Henderson unsigned rt = extract32(insn, 0, 5); 2124e1b5a5edSRichard Henderson target_ureg sm = extract_sm_imm(insn); 2125e1b5a5edSRichard Henderson TCGv_reg tmp; 2126e1b5a5edSRichard Henderson 2127e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2128e1b5a5edSRichard Henderson nullify_over(ctx); 2129e1b5a5edSRichard Henderson 2130e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2131e1b5a5edSRichard Henderson tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); 2132e1b5a5edSRichard Henderson tcg_gen_ori_reg(tmp, tmp, sm); 2133e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, tmp); 2134e1b5a5edSRichard Henderson save_gpr(ctx, rt, tmp); 2135e1b5a5edSRichard Henderson 2136e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 2137e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2138e1b5a5edSRichard Henderson } 2139e1b5a5edSRichard Henderson 2140e1b5a5edSRichard Henderson static DisasJumpType trans_mtsm(DisasContext *ctx, uint32_t insn, 2141e1b5a5edSRichard Henderson const DisasInsn *di) 2142e1b5a5edSRichard Henderson { 2143e1b5a5edSRichard Henderson unsigned rr = extract32(insn, 16, 5); 2144e1b5a5edSRichard Henderson TCGv_reg tmp, reg; 2145e1b5a5edSRichard Henderson 2146e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2147e1b5a5edSRichard Henderson nullify_over(ctx); 2148e1b5a5edSRichard Henderson 2149e1b5a5edSRichard Henderson reg = load_gpr(ctx, rr); 2150e1b5a5edSRichard Henderson tmp = get_temp(ctx); 2151e1b5a5edSRichard Henderson gen_helper_swap_system_mask(tmp, cpu_env, reg); 2152e1b5a5edSRichard Henderson 2153e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 2154e1b5a5edSRichard Henderson return nullify_end(ctx, DISAS_IAQ_N_STALE_EXIT); 2155e1b5a5edSRichard Henderson } 2156e1b5a5edSRichard Henderson #endif /* !CONFIG_USER_ONLY */ 2157e1b5a5edSRichard Henderson 215898a9cb79SRichard Henderson static const DisasInsn table_system[] = { 215998a9cb79SRichard Henderson { 0x00000000u, 0xfc001fe0u, trans_break }, 216033423472SRichard Henderson { 0x00001820u, 0xffe01fffu, trans_mtsp }, 216198a9cb79SRichard Henderson { 0x00001840u, 0xfc00ffffu, trans_mtctl }, 216298a9cb79SRichard Henderson { 0x016018c0u, 0xffe0ffffu, trans_mtsarcm }, 216398a9cb79SRichard Henderson { 0x000014a0u, 0xffffffe0u, trans_mfia }, 216498a9cb79SRichard Henderson { 0x000004a0u, 0xffff1fe0u, trans_mfsp }, 216598a9cb79SRichard Henderson { 0x000008a0u, 0xfc1fffe0u, trans_mfctl }, 216698a9cb79SRichard Henderson { 0x00000400u, 0xffffffffu, trans_sync }, 216798a9cb79SRichard Henderson { 0x000010a0u, 0xfc1f3fe0u, trans_ldsid }, 2168e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2169e1b5a5edSRichard Henderson { 0x00000e60u, 0xfc00ffe0u, trans_rsm }, 2170e1b5a5edSRichard Henderson { 0x00000d60u, 0xfc00ffe0u, trans_ssm }, 2171e1b5a5edSRichard Henderson { 0x00001860u, 0xffe0ffffu, trans_mtsm }, 2172e1b5a5edSRichard Henderson #endif 217398a9cb79SRichard Henderson }; 217498a9cb79SRichard Henderson 2175869051eaSRichard Henderson static DisasJumpType trans_base_idx_mod(DisasContext *ctx, uint32_t insn, 217698a9cb79SRichard Henderson const DisasInsn *di) 217798a9cb79SRichard Henderson { 217898a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 217998a9cb79SRichard Henderson unsigned rx = extract32(insn, 16, 5); 2180eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rb); 2181eaa3783bSRichard Henderson TCGv_reg src1 = load_gpr(ctx, rb); 2182eaa3783bSRichard Henderson TCGv_reg src2 = load_gpr(ctx, rx); 218398a9cb79SRichard Henderson 218498a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2185eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 218698a9cb79SRichard Henderson save_gpr(ctx, rb, dest); 218798a9cb79SRichard Henderson 218898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 2189869051eaSRichard Henderson return DISAS_NEXT; 219098a9cb79SRichard Henderson } 219198a9cb79SRichard Henderson 2192869051eaSRichard Henderson static DisasJumpType trans_probe(DisasContext *ctx, uint32_t insn, 219398a9cb79SRichard Henderson const DisasInsn *di) 219498a9cb79SRichard Henderson { 219598a9cb79SRichard Henderson unsigned rt = extract32(insn, 0, 5); 219698a9cb79SRichard Henderson unsigned rb = extract32(insn, 21, 5); 219798a9cb79SRichard Henderson unsigned is_write = extract32(insn, 6, 1); 2198eaa3783bSRichard Henderson TCGv_reg dest; 219998a9cb79SRichard Henderson 220098a9cb79SRichard Henderson nullify_over(ctx); 220198a9cb79SRichard Henderson 220298a9cb79SRichard Henderson /* ??? Do something with priv level operand. */ 220398a9cb79SRichard Henderson dest = dest_gpr(ctx, rt); 220498a9cb79SRichard Henderson if (is_write) { 220598a9cb79SRichard Henderson gen_helper_probe_w(dest, load_gpr(ctx, rb)); 220698a9cb79SRichard Henderson } else { 220798a9cb79SRichard Henderson gen_helper_probe_r(dest, load_gpr(ctx, rb)); 220898a9cb79SRichard Henderson } 220998a9cb79SRichard Henderson save_gpr(ctx, rt, dest); 2210869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 221198a9cb79SRichard Henderson } 221298a9cb79SRichard Henderson 221398a9cb79SRichard Henderson static const DisasInsn table_mem_mgmt[] = { 221498a9cb79SRichard Henderson { 0x04003280u, 0xfc003fffu, trans_nop }, /* fdc, disp */ 221598a9cb79SRichard Henderson { 0x04001280u, 0xfc003fffu, trans_nop }, /* fdc, index */ 221698a9cb79SRichard Henderson { 0x040012a0u, 0xfc003fffu, trans_base_idx_mod }, /* fdc, index, base mod */ 221798a9cb79SRichard Henderson { 0x040012c0u, 0xfc003fffu, trans_nop }, /* fdce */ 221898a9cb79SRichard Henderson { 0x040012e0u, 0xfc003fffu, trans_base_idx_mod }, /* fdce, base mod */ 221998a9cb79SRichard Henderson { 0x04000280u, 0xfc001fffu, trans_nop }, /* fic 0a */ 222098a9cb79SRichard Henderson { 0x040002a0u, 0xfc001fffu, trans_base_idx_mod }, /* fic 0a, base mod */ 222198a9cb79SRichard Henderson { 0x040013c0u, 0xfc003fffu, trans_nop }, /* fic 4f */ 222298a9cb79SRichard Henderson { 0x040013e0u, 0xfc003fffu, trans_base_idx_mod }, /* fic 4f, base mod */ 222398a9cb79SRichard Henderson { 0x040002c0u, 0xfc001fffu, trans_nop }, /* fice */ 222498a9cb79SRichard Henderson { 0x040002e0u, 0xfc001fffu, trans_base_idx_mod }, /* fice, base mod */ 222598a9cb79SRichard Henderson { 0x04002700u, 0xfc003fffu, trans_nop }, /* pdc */ 222698a9cb79SRichard Henderson { 0x04002720u, 0xfc003fffu, trans_base_idx_mod }, /* pdc, base mod */ 222798a9cb79SRichard Henderson { 0x04001180u, 0xfc003fa0u, trans_probe }, /* probe */ 222898a9cb79SRichard Henderson { 0x04003180u, 0xfc003fa0u, trans_probe }, /* probei */ 222998a9cb79SRichard Henderson }; 223098a9cb79SRichard Henderson 2231869051eaSRichard Henderson static DisasJumpType trans_add(DisasContext *ctx, uint32_t insn, 2232b2167459SRichard Henderson const DisasInsn *di) 2233b2167459SRichard Henderson { 2234b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2235b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2236b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2237b2167459SRichard Henderson unsigned ext = extract32(insn, 8, 4); 2238b2167459SRichard Henderson unsigned shift = extract32(insn, 6, 2); 2239b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2240eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2241b2167459SRichard Henderson bool is_c = false; 2242b2167459SRichard Henderson bool is_l = false; 2243b2167459SRichard Henderson bool is_tc = false; 2244b2167459SRichard Henderson bool is_tsv = false; 2245869051eaSRichard Henderson DisasJumpType ret; 2246b2167459SRichard Henderson 2247b2167459SRichard Henderson switch (ext) { 2248b2167459SRichard Henderson case 0x6: /* ADD, SHLADD */ 2249b2167459SRichard Henderson break; 2250b2167459SRichard Henderson case 0xa: /* ADD,L, SHLADD,L */ 2251b2167459SRichard Henderson is_l = true; 2252b2167459SRichard Henderson break; 2253b2167459SRichard Henderson case 0xe: /* ADD,TSV, SHLADD,TSV (1) */ 2254b2167459SRichard Henderson is_tsv = true; 2255b2167459SRichard Henderson break; 2256b2167459SRichard Henderson case 0x7: /* ADD,C */ 2257b2167459SRichard Henderson is_c = true; 2258b2167459SRichard Henderson break; 2259b2167459SRichard Henderson case 0xf: /* ADD,C,TSV */ 2260b2167459SRichard Henderson is_c = is_tsv = true; 2261b2167459SRichard Henderson break; 2262b2167459SRichard Henderson default: 2263b2167459SRichard Henderson return gen_illegal(ctx); 2264b2167459SRichard Henderson } 2265b2167459SRichard Henderson 2266b2167459SRichard Henderson if (cf) { 2267b2167459SRichard Henderson nullify_over(ctx); 2268b2167459SRichard Henderson } 2269b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2270b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2271b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_r1, tcg_r2, shift, is_l, is_tsv, is_tc, is_c, cf); 2272b2167459SRichard Henderson return nullify_end(ctx, ret); 2273b2167459SRichard Henderson } 2274b2167459SRichard Henderson 2275869051eaSRichard Henderson static DisasJumpType trans_sub(DisasContext *ctx, uint32_t insn, 2276b2167459SRichard Henderson const DisasInsn *di) 2277b2167459SRichard Henderson { 2278b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2279b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2280b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2281b2167459SRichard Henderson unsigned ext = extract32(insn, 6, 6); 2282b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2283eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2284b2167459SRichard Henderson bool is_b = false; 2285b2167459SRichard Henderson bool is_tc = false; 2286b2167459SRichard Henderson bool is_tsv = false; 2287869051eaSRichard Henderson DisasJumpType ret; 2288b2167459SRichard Henderson 2289b2167459SRichard Henderson switch (ext) { 2290b2167459SRichard Henderson case 0x10: /* SUB */ 2291b2167459SRichard Henderson break; 2292b2167459SRichard Henderson case 0x30: /* SUB,TSV */ 2293b2167459SRichard Henderson is_tsv = true; 2294b2167459SRichard Henderson break; 2295b2167459SRichard Henderson case 0x14: /* SUB,B */ 2296b2167459SRichard Henderson is_b = true; 2297b2167459SRichard Henderson break; 2298b2167459SRichard Henderson case 0x34: /* SUB,B,TSV */ 2299b2167459SRichard Henderson is_b = is_tsv = true; 2300b2167459SRichard Henderson break; 2301b2167459SRichard Henderson case 0x13: /* SUB,TC */ 2302b2167459SRichard Henderson is_tc = true; 2303b2167459SRichard Henderson break; 2304b2167459SRichard Henderson case 0x33: /* SUB,TSV,TC */ 2305b2167459SRichard Henderson is_tc = is_tsv = true; 2306b2167459SRichard Henderson break; 2307b2167459SRichard Henderson default: 2308b2167459SRichard Henderson return gen_illegal(ctx); 2309b2167459SRichard Henderson } 2310b2167459SRichard Henderson 2311b2167459SRichard Henderson if (cf) { 2312b2167459SRichard Henderson nullify_over(ctx); 2313b2167459SRichard Henderson } 2314b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2315b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2316b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, cf); 2317b2167459SRichard Henderson return nullify_end(ctx, ret); 2318b2167459SRichard Henderson } 2319b2167459SRichard Henderson 2320869051eaSRichard Henderson static DisasJumpType trans_log(DisasContext *ctx, uint32_t insn, 2321b2167459SRichard Henderson const DisasInsn *di) 2322b2167459SRichard Henderson { 2323b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2324b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2325b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2326b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2327eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2328869051eaSRichard Henderson DisasJumpType ret; 2329b2167459SRichard Henderson 2330b2167459SRichard Henderson if (cf) { 2331b2167459SRichard Henderson nullify_over(ctx); 2332b2167459SRichard Henderson } 2333b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2334b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2335eff235ebSPaolo Bonzini ret = do_log(ctx, rt, tcg_r1, tcg_r2, cf, di->f.ttt); 2336b2167459SRichard Henderson return nullify_end(ctx, ret); 2337b2167459SRichard Henderson } 2338b2167459SRichard Henderson 2339b2167459SRichard Henderson /* OR r,0,t -> COPY (according to gas) */ 2340869051eaSRichard Henderson static DisasJumpType trans_copy(DisasContext *ctx, uint32_t insn, 2341b2167459SRichard Henderson const DisasInsn *di) 2342b2167459SRichard Henderson { 2343b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2344b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2345b2167459SRichard Henderson 2346b2167459SRichard Henderson if (r1 == 0) { 2347eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2348eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2349b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2350b2167459SRichard Henderson } else { 2351b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2352b2167459SRichard Henderson } 2353b2167459SRichard Henderson cond_free(&ctx->null_cond); 2354869051eaSRichard Henderson return DISAS_NEXT; 2355b2167459SRichard Henderson } 2356b2167459SRichard Henderson 2357869051eaSRichard Henderson static DisasJumpType trans_cmpclr(DisasContext *ctx, uint32_t insn, 2358b2167459SRichard Henderson const DisasInsn *di) 2359b2167459SRichard Henderson { 2360b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2361b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2362b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2363b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2364eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2365869051eaSRichard Henderson DisasJumpType ret; 2366b2167459SRichard Henderson 2367b2167459SRichard Henderson if (cf) { 2368b2167459SRichard Henderson nullify_over(ctx); 2369b2167459SRichard Henderson } 2370b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2371b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2372b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_r1, tcg_r2, cf); 2373b2167459SRichard Henderson return nullify_end(ctx, ret); 2374b2167459SRichard Henderson } 2375b2167459SRichard Henderson 2376869051eaSRichard Henderson static DisasJumpType trans_uxor(DisasContext *ctx, uint32_t insn, 2377b2167459SRichard Henderson const DisasInsn *di) 2378b2167459SRichard Henderson { 2379b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2380b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2381b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2382b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2383eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2384869051eaSRichard Henderson DisasJumpType ret; 2385b2167459SRichard Henderson 2386b2167459SRichard Henderson if (cf) { 2387b2167459SRichard Henderson nullify_over(ctx); 2388b2167459SRichard Henderson } 2389b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2390b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2391eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tcg_r2, cf, false, tcg_gen_xor_reg); 2392b2167459SRichard Henderson return nullify_end(ctx, ret); 2393b2167459SRichard Henderson } 2394b2167459SRichard Henderson 2395869051eaSRichard Henderson static DisasJumpType trans_uaddcm(DisasContext *ctx, uint32_t insn, 2396b2167459SRichard Henderson const DisasInsn *di) 2397b2167459SRichard Henderson { 2398b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2399b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2400b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2401b2167459SRichard Henderson unsigned is_tc = extract32(insn, 6, 1); 2402b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2403eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2404869051eaSRichard Henderson DisasJumpType ret; 2405b2167459SRichard Henderson 2406b2167459SRichard Henderson if (cf) { 2407b2167459SRichard Henderson nullify_over(ctx); 2408b2167459SRichard Henderson } 2409b2167459SRichard Henderson tcg_r1 = load_gpr(ctx, r1); 2410b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2411b2167459SRichard Henderson tmp = get_temp(ctx); 2412eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2413eaa3783bSRichard Henderson ret = do_unit(ctx, rt, tcg_r1, tmp, cf, is_tc, tcg_gen_add_reg); 2414b2167459SRichard Henderson return nullify_end(ctx, ret); 2415b2167459SRichard Henderson } 2416b2167459SRichard Henderson 2417869051eaSRichard Henderson static DisasJumpType trans_dcor(DisasContext *ctx, uint32_t insn, 2418b2167459SRichard Henderson const DisasInsn *di) 2419b2167459SRichard Henderson { 2420b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2421b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2422b2167459SRichard Henderson unsigned is_i = extract32(insn, 6, 1); 2423b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2424eaa3783bSRichard Henderson TCGv_reg tmp; 2425869051eaSRichard Henderson DisasJumpType ret; 2426b2167459SRichard Henderson 2427b2167459SRichard Henderson nullify_over(ctx); 2428b2167459SRichard Henderson 2429b2167459SRichard Henderson tmp = get_temp(ctx); 2430eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2431b2167459SRichard Henderson if (!is_i) { 2432eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2433b2167459SRichard Henderson } 2434eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 0x11111111); 2435eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2436b2167459SRichard Henderson ret = do_unit(ctx, rt, tmp, load_gpr(ctx, r2), cf, false, 2437eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 2438b2167459SRichard Henderson 2439b2167459SRichard Henderson return nullify_end(ctx, ret); 2440b2167459SRichard Henderson } 2441b2167459SRichard Henderson 2442869051eaSRichard Henderson static DisasJumpType trans_ds(DisasContext *ctx, uint32_t insn, 2443b2167459SRichard Henderson const DisasInsn *di) 2444b2167459SRichard Henderson { 2445b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2446b2167459SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 2447b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2448b2167459SRichard Henderson unsigned rt = extract32(insn, 0, 5); 2449eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 2450b2167459SRichard Henderson 2451b2167459SRichard Henderson nullify_over(ctx); 2452b2167459SRichard Henderson 2453b2167459SRichard Henderson in1 = load_gpr(ctx, r1); 2454b2167459SRichard Henderson in2 = load_gpr(ctx, r2); 2455b2167459SRichard Henderson 2456b2167459SRichard Henderson add1 = tcg_temp_new(); 2457b2167459SRichard Henderson add2 = tcg_temp_new(); 2458b2167459SRichard Henderson addc = tcg_temp_new(); 2459b2167459SRichard Henderson dest = tcg_temp_new(); 2460eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2461b2167459SRichard Henderson 2462b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2463eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 2464eaa3783bSRichard Henderson tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); 2465b2167459SRichard Henderson 2466b2167459SRichard Henderson /* Add or subtract R2, depending on PSW[V]. Proper computation of 2467b2167459SRichard Henderson carry{8} requires that we subtract via + ~R2 + 1, as described in 2468b2167459SRichard Henderson the manual. By extracting and masking V, we can produce the 2469b2167459SRichard Henderson proper inputs to the addition without movcond. */ 2470eaa3783bSRichard Henderson tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); 2471eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2472eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 2473b2167459SRichard Henderson /* ??? This is only correct for 32-bit. */ 2474b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 2475b2167459SRichard Henderson tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2476b2167459SRichard Henderson 2477b2167459SRichard Henderson tcg_temp_free(addc); 2478b2167459SRichard Henderson tcg_temp_free(zero); 2479b2167459SRichard Henderson 2480b2167459SRichard Henderson /* Write back the result register. */ 2481b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2482b2167459SRichard Henderson 2483b2167459SRichard Henderson /* Write back PSW[CB]. */ 2484eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2485eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2486b2167459SRichard Henderson 2487b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 2488eaa3783bSRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); 2489eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2490b2167459SRichard Henderson 2491b2167459SRichard Henderson /* Install the new nullification. */ 2492b2167459SRichard Henderson if (cf) { 2493eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2494b2167459SRichard Henderson if (cf >> 1 == 6) { 2495b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2496b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2497b2167459SRichard Henderson } 2498b2167459SRichard Henderson ctx->null_cond = do_cond(cf, dest, cpu_psw_cb_msb, sv); 2499b2167459SRichard Henderson } 2500b2167459SRichard Henderson 2501b2167459SRichard Henderson tcg_temp_free(add1); 2502b2167459SRichard Henderson tcg_temp_free(add2); 2503b2167459SRichard Henderson tcg_temp_free(dest); 2504b2167459SRichard Henderson 2505869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 2506b2167459SRichard Henderson } 2507b2167459SRichard Henderson 2508b2167459SRichard Henderson static const DisasInsn table_arith_log[] = { 2509b2167459SRichard Henderson { 0x08000240u, 0xfc00ffffu, trans_nop }, /* or x,y,0 */ 2510b2167459SRichard Henderson { 0x08000240u, 0xffe0ffe0u, trans_copy }, /* or x,0,t */ 2511eaa3783bSRichard Henderson { 0x08000000u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_andc_reg }, 2512eaa3783bSRichard Henderson { 0x08000200u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_and_reg }, 2513eaa3783bSRichard Henderson { 0x08000240u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_or_reg }, 2514eaa3783bSRichard Henderson { 0x08000280u, 0xfc000fe0u, trans_log, .f.ttt = tcg_gen_xor_reg }, 2515b2167459SRichard Henderson { 0x08000880u, 0xfc000fe0u, trans_cmpclr }, 2516b2167459SRichard Henderson { 0x08000380u, 0xfc000fe0u, trans_uxor }, 2517b2167459SRichard Henderson { 0x08000980u, 0xfc000fa0u, trans_uaddcm }, 2518b2167459SRichard Henderson { 0x08000b80u, 0xfc1f0fa0u, trans_dcor }, 2519b2167459SRichard Henderson { 0x08000440u, 0xfc000fe0u, trans_ds }, 2520b2167459SRichard Henderson { 0x08000700u, 0xfc0007e0u, trans_add }, /* add */ 2521b2167459SRichard Henderson { 0x08000400u, 0xfc0006e0u, trans_sub }, /* sub; sub,b; sub,tsv */ 2522b2167459SRichard Henderson { 0x080004c0u, 0xfc0007e0u, trans_sub }, /* sub,tc; sub,tsv,tc */ 2523b2167459SRichard Henderson { 0x08000200u, 0xfc000320u, trans_add }, /* shladd */ 2524b2167459SRichard Henderson }; 2525b2167459SRichard Henderson 2526869051eaSRichard Henderson static DisasJumpType trans_addi(DisasContext *ctx, uint32_t insn) 2527b2167459SRichard Henderson { 2528eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2529b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2530b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2531b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2532b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2533b2167459SRichard Henderson unsigned o1 = extract32(insn, 26, 1); 2534eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2535869051eaSRichard Henderson DisasJumpType ret; 2536b2167459SRichard Henderson 2537b2167459SRichard Henderson if (cf) { 2538b2167459SRichard Henderson nullify_over(ctx); 2539b2167459SRichard Henderson } 2540b2167459SRichard Henderson 2541b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2542b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2543b2167459SRichard Henderson ret = do_add(ctx, rt, tcg_im, tcg_r2, 0, false, e1, !o1, false, cf); 2544b2167459SRichard Henderson 2545b2167459SRichard Henderson return nullify_end(ctx, ret); 2546b2167459SRichard Henderson } 2547b2167459SRichard Henderson 2548869051eaSRichard Henderson static DisasJumpType trans_subi(DisasContext *ctx, uint32_t insn) 2549b2167459SRichard Henderson { 2550eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2551b2167459SRichard Henderson unsigned e1 = extract32(insn, 11, 1); 2552b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2553b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2554b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2555eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2556869051eaSRichard Henderson DisasJumpType ret; 2557b2167459SRichard Henderson 2558b2167459SRichard Henderson if (cf) { 2559b2167459SRichard Henderson nullify_over(ctx); 2560b2167459SRichard Henderson } 2561b2167459SRichard Henderson 2562b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2563b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2564b2167459SRichard Henderson ret = do_sub(ctx, rt, tcg_im, tcg_r2, e1, false, false, cf); 2565b2167459SRichard Henderson 2566b2167459SRichard Henderson return nullify_end(ctx, ret); 2567b2167459SRichard Henderson } 2568b2167459SRichard Henderson 2569869051eaSRichard Henderson static DisasJumpType trans_cmpiclr(DisasContext *ctx, uint32_t insn) 2570b2167459SRichard Henderson { 2571eaa3783bSRichard Henderson target_sreg im = low_sextract(insn, 0, 11); 2572b2167459SRichard Henderson unsigned cf = extract32(insn, 12, 4); 2573b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2574b2167459SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 2575eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2576869051eaSRichard Henderson DisasJumpType ret; 2577b2167459SRichard Henderson 2578b2167459SRichard Henderson if (cf) { 2579b2167459SRichard Henderson nullify_over(ctx); 2580b2167459SRichard Henderson } 2581b2167459SRichard Henderson 2582b2167459SRichard Henderson tcg_im = load_const(ctx, im); 2583b2167459SRichard Henderson tcg_r2 = load_gpr(ctx, r2); 2584b2167459SRichard Henderson ret = do_cmpclr(ctx, rt, tcg_im, tcg_r2, cf); 2585b2167459SRichard Henderson 2586b2167459SRichard Henderson return nullify_end(ctx, ret); 2587b2167459SRichard Henderson } 2588b2167459SRichard Henderson 2589869051eaSRichard Henderson static DisasJumpType trans_ld_idx_i(DisasContext *ctx, uint32_t insn, 259096d6407fSRichard Henderson const DisasInsn *di) 259196d6407fSRichard Henderson { 259296d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 259396d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 259496d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 259596d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 259696d6407fSRichard Henderson int disp = low_sextract(insn, 16, 5); 259796d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 259896d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 259996d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 260096d6407fSRichard Henderson 260196d6407fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, disp, modify, mop); 260296d6407fSRichard Henderson } 260396d6407fSRichard Henderson 2604869051eaSRichard Henderson static DisasJumpType trans_ld_idx_x(DisasContext *ctx, uint32_t insn, 260596d6407fSRichard Henderson const DisasInsn *di) 260696d6407fSRichard Henderson { 260796d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 260896d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 260996d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 261096d6407fSRichard Henderson unsigned u = extract32(insn, 13, 1); 261196d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 261296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 261396d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 261496d6407fSRichard Henderson 261596d6407fSRichard Henderson return do_load(ctx, rt, rb, rx, u ? sz : 0, 0, m, mop); 261696d6407fSRichard Henderson } 261796d6407fSRichard Henderson 2618869051eaSRichard Henderson static DisasJumpType trans_st_idx_i(DisasContext *ctx, uint32_t insn, 261996d6407fSRichard Henderson const DisasInsn *di) 262096d6407fSRichard Henderson { 262196d6407fSRichard Henderson int disp = low_sextract(insn, 0, 5); 262296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 262396d6407fSRichard Henderson unsigned sz = extract32(insn, 6, 2); 262496d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 262596d6407fSRichard Henderson unsigned rr = extract32(insn, 16, 5); 262696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 262796d6407fSRichard Henderson int modify = (m ? (a ? -1 : 1) : 0); 262896d6407fSRichard Henderson TCGMemOp mop = MO_TE | sz; 262996d6407fSRichard Henderson 263096d6407fSRichard Henderson return do_store(ctx, rr, rb, disp, modify, mop); 263196d6407fSRichard Henderson } 263296d6407fSRichard Henderson 2633869051eaSRichard Henderson static DisasJumpType trans_ldcw(DisasContext *ctx, uint32_t insn, 263496d6407fSRichard Henderson const DisasInsn *di) 263596d6407fSRichard Henderson { 263696d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 263796d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 263896d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 263996d6407fSRichard Henderson unsigned au = extract32(insn, 13, 1); 264096d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 264196d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 264296d6407fSRichard Henderson TCGMemOp mop = MO_TEUL | MO_ALIGN_16; 2643eaa3783bSRichard Henderson TCGv_reg zero, addr, base, dest; 264496d6407fSRichard Henderson int modify, disp = 0, scale = 0; 264596d6407fSRichard Henderson 264696d6407fSRichard Henderson nullify_over(ctx); 264796d6407fSRichard Henderson 264896d6407fSRichard Henderson /* ??? Share more code with do_load and do_load_{32,64}. */ 264996d6407fSRichard Henderson 265096d6407fSRichard Henderson if (i) { 265196d6407fSRichard Henderson modify = (m ? (au ? -1 : 1) : 0); 265296d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 265396d6407fSRichard Henderson rx = 0; 265496d6407fSRichard Henderson } else { 265596d6407fSRichard Henderson modify = m; 265696d6407fSRichard Henderson if (au) { 265796d6407fSRichard Henderson scale = mop & MO_SIZE; 265896d6407fSRichard Henderson } 265996d6407fSRichard Henderson } 266096d6407fSRichard Henderson if (modify) { 266196d6407fSRichard Henderson /* Base register modification. Make sure if RT == RB, we see 266296d6407fSRichard Henderson the result of the load. */ 266396d6407fSRichard Henderson dest = get_temp(ctx); 266496d6407fSRichard Henderson } else { 266596d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 266696d6407fSRichard Henderson } 266796d6407fSRichard Henderson 266896d6407fSRichard Henderson addr = tcg_temp_new(); 266996d6407fSRichard Henderson base = load_gpr(ctx, rb); 267096d6407fSRichard Henderson if (rx) { 2671eaa3783bSRichard Henderson tcg_gen_shli_reg(addr, cpu_gr[rx], scale); 2672eaa3783bSRichard Henderson tcg_gen_add_reg(addr, addr, base); 267396d6407fSRichard Henderson } else { 2674eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, base, disp); 267596d6407fSRichard Henderson } 267696d6407fSRichard Henderson 2677eaa3783bSRichard Henderson zero = tcg_const_reg(0); 2678eaa3783bSRichard Henderson tcg_gen_atomic_xchg_reg(dest, (modify <= 0 ? addr : base), 26793d68ee7bSRichard Henderson zero, ctx->mmu_idx, mop); 268096d6407fSRichard Henderson if (modify) { 268196d6407fSRichard Henderson save_gpr(ctx, rb, addr); 268296d6407fSRichard Henderson } 268396d6407fSRichard Henderson save_gpr(ctx, rt, dest); 268496d6407fSRichard Henderson 2685869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 268696d6407fSRichard Henderson } 268796d6407fSRichard Henderson 2688869051eaSRichard Henderson static DisasJumpType trans_stby(DisasContext *ctx, uint32_t insn, 268996d6407fSRichard Henderson const DisasInsn *di) 269096d6407fSRichard Henderson { 2691eaa3783bSRichard Henderson target_sreg disp = low_sextract(insn, 0, 5); 269296d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 269396d6407fSRichard Henderson unsigned a = extract32(insn, 13, 1); 269496d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 269596d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 2696eaa3783bSRichard Henderson TCGv_reg addr, val; 269796d6407fSRichard Henderson 269896d6407fSRichard Henderson nullify_over(ctx); 269996d6407fSRichard Henderson 270096d6407fSRichard Henderson addr = tcg_temp_new(); 270196d6407fSRichard Henderson if (m || disp == 0) { 2702eaa3783bSRichard Henderson tcg_gen_mov_reg(addr, load_gpr(ctx, rb)); 270396d6407fSRichard Henderson } else { 2704eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, load_gpr(ctx, rb), disp); 270596d6407fSRichard Henderson } 270696d6407fSRichard Henderson val = load_gpr(ctx, rt); 270796d6407fSRichard Henderson 270896d6407fSRichard Henderson if (a) { 2709f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2710f9f46db4SEmilio G. Cota gen_helper_stby_e_parallel(cpu_env, addr, val); 2711f9f46db4SEmilio G. Cota } else { 271296d6407fSRichard Henderson gen_helper_stby_e(cpu_env, addr, val); 2713f9f46db4SEmilio G. Cota } 2714f9f46db4SEmilio G. Cota } else { 2715f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 2716f9f46db4SEmilio G. Cota gen_helper_stby_b_parallel(cpu_env, addr, val); 271796d6407fSRichard Henderson } else { 271896d6407fSRichard Henderson gen_helper_stby_b(cpu_env, addr, val); 271996d6407fSRichard Henderson } 2720f9f46db4SEmilio G. Cota } 272196d6407fSRichard Henderson 272296d6407fSRichard Henderson if (m) { 2723eaa3783bSRichard Henderson tcg_gen_addi_reg(addr, addr, disp); 2724eaa3783bSRichard Henderson tcg_gen_andi_reg(addr, addr, ~3); 272596d6407fSRichard Henderson save_gpr(ctx, rb, addr); 272696d6407fSRichard Henderson } 272796d6407fSRichard Henderson tcg_temp_free(addr); 272896d6407fSRichard Henderson 2729869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 273096d6407fSRichard Henderson } 273196d6407fSRichard Henderson 273296d6407fSRichard Henderson static const DisasInsn table_index_mem[] = { 273396d6407fSRichard Henderson { 0x0c001000u, 0xfc001300, trans_ld_idx_i }, /* LD[BHWD], im */ 273496d6407fSRichard Henderson { 0x0c000000u, 0xfc001300, trans_ld_idx_x }, /* LD[BHWD], rx */ 273596d6407fSRichard Henderson { 0x0c001200u, 0xfc001300, trans_st_idx_i }, /* ST[BHWD] */ 273696d6407fSRichard Henderson { 0x0c0001c0u, 0xfc0003c0, trans_ldcw }, 273796d6407fSRichard Henderson { 0x0c001300u, 0xfc0013c0, trans_stby }, 273896d6407fSRichard Henderson }; 273996d6407fSRichard Henderson 2740869051eaSRichard Henderson static DisasJumpType trans_ldil(DisasContext *ctx, uint32_t insn) 2741b2167459SRichard Henderson { 2742b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2743eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2744eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2745b2167459SRichard Henderson 2746eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 2747b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 2748b2167459SRichard Henderson cond_free(&ctx->null_cond); 2749b2167459SRichard Henderson 2750869051eaSRichard Henderson return DISAS_NEXT; 2751b2167459SRichard Henderson } 2752b2167459SRichard Henderson 2753869051eaSRichard Henderson static DisasJumpType trans_addil(DisasContext *ctx, uint32_t insn) 2754b2167459SRichard Henderson { 2755b2167459SRichard Henderson unsigned rt = extract32(insn, 21, 5); 2756eaa3783bSRichard Henderson target_sreg i = assemble_21(insn); 2757eaa3783bSRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, rt); 2758eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 2759b2167459SRichard Henderson 2760eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, i); 2761b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 2762b2167459SRichard Henderson cond_free(&ctx->null_cond); 2763b2167459SRichard Henderson 2764869051eaSRichard Henderson return DISAS_NEXT; 2765b2167459SRichard Henderson } 2766b2167459SRichard Henderson 2767869051eaSRichard Henderson static DisasJumpType trans_ldo(DisasContext *ctx, uint32_t insn) 2768b2167459SRichard Henderson { 2769b2167459SRichard Henderson unsigned rb = extract32(insn, 21, 5); 2770b2167459SRichard Henderson unsigned rt = extract32(insn, 16, 5); 2771eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 2772eaa3783bSRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, rt); 2773b2167459SRichard Henderson 2774b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 2775b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 2776b2167459SRichard Henderson if (rb == 0) { 2777eaa3783bSRichard Henderson tcg_gen_movi_reg(tcg_rt, i); 2778b2167459SRichard Henderson } else { 2779eaa3783bSRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[rb], i); 2780b2167459SRichard Henderson } 2781b2167459SRichard Henderson save_gpr(ctx, rt, tcg_rt); 2782b2167459SRichard Henderson cond_free(&ctx->null_cond); 2783b2167459SRichard Henderson 2784869051eaSRichard Henderson return DISAS_NEXT; 2785b2167459SRichard Henderson } 2786b2167459SRichard Henderson 2787869051eaSRichard Henderson static DisasJumpType trans_load(DisasContext *ctx, uint32_t insn, 278896d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 278996d6407fSRichard Henderson { 279096d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 279196d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2792eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 279396d6407fSRichard Henderson 279496d6407fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 279596d6407fSRichard Henderson } 279696d6407fSRichard Henderson 2797869051eaSRichard Henderson static DisasJumpType trans_load_w(DisasContext *ctx, uint32_t insn) 279896d6407fSRichard Henderson { 279996d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 280096d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2801eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 280296d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 280396d6407fSRichard Henderson 280496d6407fSRichard Henderson switch (ext2) { 280596d6407fSRichard Henderson case 0: 280696d6407fSRichard Henderson case 1: 280796d6407fSRichard Henderson /* FLDW without modification. */ 280896d6407fSRichard Henderson return do_floadw(ctx, ext2 * 32 + rt, rb, 0, 0, i, 0); 280996d6407fSRichard Henderson case 2: 281096d6407fSRichard Henderson /* LDW with modification. Note that the sign of I selects 281196d6407fSRichard Henderson post-dec vs pre-inc. */ 281296d6407fSRichard Henderson return do_load(ctx, rt, rb, 0, 0, i, (i < 0 ? 1 : -1), MO_TEUL); 281396d6407fSRichard Henderson default: 281496d6407fSRichard Henderson return gen_illegal(ctx); 281596d6407fSRichard Henderson } 281696d6407fSRichard Henderson } 281796d6407fSRichard Henderson 2818869051eaSRichard Henderson static DisasJumpType trans_fload_mod(DisasContext *ctx, uint32_t insn) 281996d6407fSRichard Henderson { 2820eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 282196d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 282296d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 282396d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 282496d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 282596d6407fSRichard Henderson 282696d6407fSRichard Henderson /* FLDW with modification. */ 282796d6407fSRichard Henderson return do_floadw(ctx, t1 * 32 + t0, rb, 0, 0, i, (a ? -1 : 1)); 282896d6407fSRichard Henderson } 282996d6407fSRichard Henderson 2830869051eaSRichard Henderson static DisasJumpType trans_store(DisasContext *ctx, uint32_t insn, 283196d6407fSRichard Henderson bool is_mod, TCGMemOp mop) 283296d6407fSRichard Henderson { 283396d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 283496d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2835eaa3783bSRichard Henderson target_sreg i = assemble_16(insn); 283696d6407fSRichard Henderson 283796d6407fSRichard Henderson return do_store(ctx, rt, rb, i, is_mod ? (i < 0 ? -1 : 1) : 0, mop); 283896d6407fSRichard Henderson } 283996d6407fSRichard Henderson 2840869051eaSRichard Henderson static DisasJumpType trans_store_w(DisasContext *ctx, uint32_t insn) 284196d6407fSRichard Henderson { 284296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 284396d6407fSRichard Henderson unsigned rt = extract32(insn, 16, 5); 2844eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 284596d6407fSRichard Henderson unsigned ext2 = extract32(insn, 1, 2); 284696d6407fSRichard Henderson 284796d6407fSRichard Henderson switch (ext2) { 284896d6407fSRichard Henderson case 0: 284996d6407fSRichard Henderson case 1: 285096d6407fSRichard Henderson /* FSTW without modification. */ 285196d6407fSRichard Henderson return do_fstorew(ctx, ext2 * 32 + rt, rb, 0, 0, i, 0); 285296d6407fSRichard Henderson case 2: 285396d6407fSRichard Henderson /* LDW with modification. */ 285496d6407fSRichard Henderson return do_store(ctx, rt, rb, i, (i < 0 ? 1 : -1), MO_TEUL); 285596d6407fSRichard Henderson default: 285696d6407fSRichard Henderson return gen_illegal(ctx); 285796d6407fSRichard Henderson } 285896d6407fSRichard Henderson } 285996d6407fSRichard Henderson 2860869051eaSRichard Henderson static DisasJumpType trans_fstore_mod(DisasContext *ctx, uint32_t insn) 286196d6407fSRichard Henderson { 2862eaa3783bSRichard Henderson target_sreg i = assemble_16a(insn); 286396d6407fSRichard Henderson unsigned t1 = extract32(insn, 1, 1); 286496d6407fSRichard Henderson unsigned a = extract32(insn, 2, 1); 286596d6407fSRichard Henderson unsigned t0 = extract32(insn, 16, 5); 286696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 286796d6407fSRichard Henderson 286896d6407fSRichard Henderson /* FSTW with modification. */ 286996d6407fSRichard Henderson return do_fstorew(ctx, t1 * 32 + t0, rb, 0, 0, i, (a ? -1 : 1)); 287096d6407fSRichard Henderson } 287196d6407fSRichard Henderson 2872869051eaSRichard Henderson static DisasJumpType trans_copr_w(DisasContext *ctx, uint32_t insn) 287396d6407fSRichard Henderson { 287496d6407fSRichard Henderson unsigned t0 = extract32(insn, 0, 5); 287596d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 287696d6407fSRichard Henderson unsigned t1 = extract32(insn, 6, 1); 287796d6407fSRichard Henderson unsigned ext3 = extract32(insn, 7, 3); 287896d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 287996d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 288096d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 288196d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 288296d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 288396d6407fSRichard Henderson unsigned rt = t1 * 32 + t0; 288496d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 288596d6407fSRichard Henderson int disp, scale; 288696d6407fSRichard Henderson 288796d6407fSRichard Henderson if (i == 0) { 288896d6407fSRichard Henderson scale = (ua ? 2 : 0); 288996d6407fSRichard Henderson disp = 0; 289096d6407fSRichard Henderson modify = m; 289196d6407fSRichard Henderson } else { 289296d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 289396d6407fSRichard Henderson scale = 0; 289496d6407fSRichard Henderson rx = 0; 289596d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 289696d6407fSRichard Henderson } 289796d6407fSRichard Henderson 289896d6407fSRichard Henderson switch (ext3) { 289996d6407fSRichard Henderson case 0: /* FLDW */ 290096d6407fSRichard Henderson return do_floadw(ctx, rt, rb, rx, scale, disp, modify); 290196d6407fSRichard Henderson case 4: /* FSTW */ 290296d6407fSRichard Henderson return do_fstorew(ctx, rt, rb, rx, scale, disp, modify); 290396d6407fSRichard Henderson } 290496d6407fSRichard Henderson return gen_illegal(ctx); 290596d6407fSRichard Henderson } 290696d6407fSRichard Henderson 2907869051eaSRichard Henderson static DisasJumpType trans_copr_dw(DisasContext *ctx, uint32_t insn) 290896d6407fSRichard Henderson { 290996d6407fSRichard Henderson unsigned rt = extract32(insn, 0, 5); 291096d6407fSRichard Henderson unsigned m = extract32(insn, 5, 1); 291196d6407fSRichard Henderson unsigned ext4 = extract32(insn, 6, 4); 291296d6407fSRichard Henderson /* unsigned cc = extract32(insn, 10, 2); */ 291396d6407fSRichard Henderson unsigned i = extract32(insn, 12, 1); 291496d6407fSRichard Henderson unsigned ua = extract32(insn, 13, 1); 291596d6407fSRichard Henderson unsigned rx = extract32(insn, 16, 5); 291696d6407fSRichard Henderson unsigned rb = extract32(insn, 21, 5); 291796d6407fSRichard Henderson int modify = (m ? (ua ? -1 : 1) : 0); 291896d6407fSRichard Henderson int disp, scale; 291996d6407fSRichard Henderson 292096d6407fSRichard Henderson if (i == 0) { 292196d6407fSRichard Henderson scale = (ua ? 3 : 0); 292296d6407fSRichard Henderson disp = 0; 292396d6407fSRichard Henderson modify = m; 292496d6407fSRichard Henderson } else { 292596d6407fSRichard Henderson disp = low_sextract(rx, 0, 5); 292696d6407fSRichard Henderson scale = 0; 292796d6407fSRichard Henderson rx = 0; 292896d6407fSRichard Henderson modify = (m ? (ua ? -1 : 1) : 0); 292996d6407fSRichard Henderson } 293096d6407fSRichard Henderson 293196d6407fSRichard Henderson switch (ext4) { 293296d6407fSRichard Henderson case 0: /* FLDD */ 293396d6407fSRichard Henderson return do_floadd(ctx, rt, rb, rx, scale, disp, modify); 293496d6407fSRichard Henderson case 8: /* FSTD */ 293596d6407fSRichard Henderson return do_fstored(ctx, rt, rb, rx, scale, disp, modify); 293696d6407fSRichard Henderson default: 293796d6407fSRichard Henderson return gen_illegal(ctx); 293896d6407fSRichard Henderson } 293996d6407fSRichard Henderson } 294096d6407fSRichard Henderson 2941869051eaSRichard Henderson static DisasJumpType trans_cmpb(DisasContext *ctx, uint32_t insn, 294298cd9ca7SRichard Henderson bool is_true, bool is_imm, bool is_dw) 294398cd9ca7SRichard Henderson { 2944eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 294598cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 294698cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 294798cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 294898cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 2949eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv; 295098cd9ca7SRichard Henderson DisasCond cond; 295198cd9ca7SRichard Henderson 295298cd9ca7SRichard Henderson nullify_over(ctx); 295398cd9ca7SRichard Henderson 295498cd9ca7SRichard Henderson if (is_imm) { 295598cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 295698cd9ca7SRichard Henderson } else { 295798cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 295898cd9ca7SRichard Henderson } 295998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 296098cd9ca7SRichard Henderson dest = get_temp(ctx); 296198cd9ca7SRichard Henderson 2962eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 296398cd9ca7SRichard Henderson 2964f764718dSRichard Henderson sv = NULL; 296598cd9ca7SRichard Henderson if (c == 6) { 296698cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 296798cd9ca7SRichard Henderson } 296898cd9ca7SRichard Henderson 296998cd9ca7SRichard Henderson cond = do_sub_cond(cf, dest, in1, in2, sv); 297098cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 297198cd9ca7SRichard Henderson } 297298cd9ca7SRichard Henderson 2973869051eaSRichard Henderson static DisasJumpType trans_addb(DisasContext *ctx, uint32_t insn, 297498cd9ca7SRichard Henderson bool is_true, bool is_imm) 297598cd9ca7SRichard Henderson { 2976eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 297798cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 297898cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 297998cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 298098cd9ca7SRichard Henderson unsigned cf = c * 2 + !is_true; 2981eaa3783bSRichard Henderson TCGv_reg dest, in1, in2, sv, cb_msb; 298298cd9ca7SRichard Henderson DisasCond cond; 298398cd9ca7SRichard Henderson 298498cd9ca7SRichard Henderson nullify_over(ctx); 298598cd9ca7SRichard Henderson 298698cd9ca7SRichard Henderson if (is_imm) { 298798cd9ca7SRichard Henderson in1 = load_const(ctx, low_sextract(insn, 16, 5)); 298898cd9ca7SRichard Henderson } else { 298998cd9ca7SRichard Henderson in1 = load_gpr(ctx, extract32(insn, 16, 5)); 299098cd9ca7SRichard Henderson } 299198cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 299298cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 2993f764718dSRichard Henderson sv = NULL; 2994f764718dSRichard Henderson cb_msb = NULL; 299598cd9ca7SRichard Henderson 299698cd9ca7SRichard Henderson switch (c) { 299798cd9ca7SRichard Henderson default: 2998eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 299998cd9ca7SRichard Henderson break; 300098cd9ca7SRichard Henderson case 4: case 5: 300198cd9ca7SRichard Henderson cb_msb = get_temp(ctx); 3002eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3003eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 300498cd9ca7SRichard Henderson break; 300598cd9ca7SRichard Henderson case 6: 3006eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 300798cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 300898cd9ca7SRichard Henderson break; 300998cd9ca7SRichard Henderson } 301098cd9ca7SRichard Henderson 301198cd9ca7SRichard Henderson cond = do_cond(cf, dest, cb_msb, sv); 301298cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 301398cd9ca7SRichard Henderson } 301498cd9ca7SRichard Henderson 3015869051eaSRichard Henderson static DisasJumpType trans_bb(DisasContext *ctx, uint32_t insn) 301698cd9ca7SRichard Henderson { 3017eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 301898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 301998cd9ca7SRichard Henderson unsigned c = extract32(insn, 15, 1); 302098cd9ca7SRichard Henderson unsigned r = extract32(insn, 16, 5); 302198cd9ca7SRichard Henderson unsigned p = extract32(insn, 21, 5); 302298cd9ca7SRichard Henderson unsigned i = extract32(insn, 26, 1); 3023eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 302498cd9ca7SRichard Henderson DisasCond cond; 302598cd9ca7SRichard Henderson 302698cd9ca7SRichard Henderson nullify_over(ctx); 302798cd9ca7SRichard Henderson 302898cd9ca7SRichard Henderson tmp = tcg_temp_new(); 302998cd9ca7SRichard Henderson tcg_r = load_gpr(ctx, r); 303098cd9ca7SRichard Henderson if (i) { 3031eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 303298cd9ca7SRichard Henderson } else { 3033eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 303498cd9ca7SRichard Henderson } 303598cd9ca7SRichard Henderson 303698cd9ca7SRichard Henderson cond = cond_make_0(c ? TCG_COND_GE : TCG_COND_LT, tmp); 303798cd9ca7SRichard Henderson tcg_temp_free(tmp); 303898cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 303998cd9ca7SRichard Henderson } 304098cd9ca7SRichard Henderson 3041869051eaSRichard Henderson static DisasJumpType trans_movb(DisasContext *ctx, uint32_t insn, bool is_imm) 304298cd9ca7SRichard Henderson { 3043eaa3783bSRichard Henderson target_sreg disp = assemble_12(insn) * 4; 304498cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 304598cd9ca7SRichard Henderson unsigned c = extract32(insn, 13, 3); 304698cd9ca7SRichard Henderson unsigned t = extract32(insn, 16, 5); 304798cd9ca7SRichard Henderson unsigned r = extract32(insn, 21, 5); 3048eaa3783bSRichard Henderson TCGv_reg dest; 304998cd9ca7SRichard Henderson DisasCond cond; 305098cd9ca7SRichard Henderson 305198cd9ca7SRichard Henderson nullify_over(ctx); 305298cd9ca7SRichard Henderson 305398cd9ca7SRichard Henderson dest = dest_gpr(ctx, r); 305498cd9ca7SRichard Henderson if (is_imm) { 3055eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, low_sextract(t, 0, 5)); 305698cd9ca7SRichard Henderson } else if (t == 0) { 3057eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 305898cd9ca7SRichard Henderson } else { 3059eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[t]); 306098cd9ca7SRichard Henderson } 306198cd9ca7SRichard Henderson 306298cd9ca7SRichard Henderson cond = do_sed_cond(c, dest); 306398cd9ca7SRichard Henderson return do_cbranch(ctx, disp, n, &cond); 306498cd9ca7SRichard Henderson } 306598cd9ca7SRichard Henderson 3066869051eaSRichard Henderson static DisasJumpType trans_shrpw_sar(DisasContext *ctx, uint32_t insn, 30670b1347d2SRichard Henderson const DisasInsn *di) 30680b1347d2SRichard Henderson { 30690b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 30700b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 30710b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 30720b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 3073eaa3783bSRichard Henderson TCGv_reg dest; 30740b1347d2SRichard Henderson 30750b1347d2SRichard Henderson if (c) { 30760b1347d2SRichard Henderson nullify_over(ctx); 30770b1347d2SRichard Henderson } 30780b1347d2SRichard Henderson 30790b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 30800b1347d2SRichard Henderson if (r1 == 0) { 3081eaa3783bSRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, r2)); 3082eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 30830b1347d2SRichard Henderson } else if (r1 == r2) { 30840b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3085eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, r2)); 30860b1347d2SRichard Henderson tcg_gen_rotr_i32(t32, t32, cpu_sar); 3087eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 30880b1347d2SRichard Henderson tcg_temp_free_i32(t32); 30890b1347d2SRichard Henderson } else { 30900b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 30910b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 30920b1347d2SRichard Henderson 3093eaa3783bSRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, r2), load_gpr(ctx, r1)); 3094eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 30950b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3096eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 30970b1347d2SRichard Henderson 30980b1347d2SRichard Henderson tcg_temp_free_i64(t); 30990b1347d2SRichard Henderson tcg_temp_free_i64(s); 31000b1347d2SRichard Henderson } 31010b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 31020b1347d2SRichard Henderson 31030b1347d2SRichard Henderson /* Install the new nullification. */ 31040b1347d2SRichard Henderson cond_free(&ctx->null_cond); 31050b1347d2SRichard Henderson if (c) { 31060b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 31070b1347d2SRichard Henderson } 3108869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 31090b1347d2SRichard Henderson } 31100b1347d2SRichard Henderson 3111869051eaSRichard Henderson static DisasJumpType trans_shrpw_imm(DisasContext *ctx, uint32_t insn, 31120b1347d2SRichard Henderson const DisasInsn *di) 31130b1347d2SRichard Henderson { 31140b1347d2SRichard Henderson unsigned rt = extract32(insn, 0, 5); 31150b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 31160b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 31170b1347d2SRichard Henderson unsigned r1 = extract32(insn, 16, 5); 31180b1347d2SRichard Henderson unsigned r2 = extract32(insn, 21, 5); 31190b1347d2SRichard Henderson unsigned sa = 31 - cpos; 3120eaa3783bSRichard Henderson TCGv_reg dest, t2; 31210b1347d2SRichard Henderson 31220b1347d2SRichard Henderson if (c) { 31230b1347d2SRichard Henderson nullify_over(ctx); 31240b1347d2SRichard Henderson } 31250b1347d2SRichard Henderson 31260b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 31270b1347d2SRichard Henderson t2 = load_gpr(ctx, r2); 31280b1347d2SRichard Henderson if (r1 == r2) { 31290b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3130eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 31310b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3132eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 31330b1347d2SRichard Henderson tcg_temp_free_i32(t32); 31340b1347d2SRichard Henderson } else if (r1 == 0) { 3135eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 31360b1347d2SRichard Henderson } else { 3137eaa3783bSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 3138eaa3783bSRichard Henderson tcg_gen_extract_reg(t0, t2, sa, 32 - sa); 3139eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, t0, cpu_gr[r1], 32 - sa, sa); 31400b1347d2SRichard Henderson tcg_temp_free(t0); 31410b1347d2SRichard Henderson } 31420b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 31430b1347d2SRichard Henderson 31440b1347d2SRichard Henderson /* Install the new nullification. */ 31450b1347d2SRichard Henderson cond_free(&ctx->null_cond); 31460b1347d2SRichard Henderson if (c) { 31470b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 31480b1347d2SRichard Henderson } 3149869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 31500b1347d2SRichard Henderson } 31510b1347d2SRichard Henderson 3152869051eaSRichard Henderson static DisasJumpType trans_extrw_sar(DisasContext *ctx, uint32_t insn, 31530b1347d2SRichard Henderson const DisasInsn *di) 31540b1347d2SRichard Henderson { 31550b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 31560b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 31570b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 31580b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 31590b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 31600b1347d2SRichard Henderson unsigned len = 32 - clen; 3161eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 31620b1347d2SRichard Henderson 31630b1347d2SRichard Henderson if (c) { 31640b1347d2SRichard Henderson nullify_over(ctx); 31650b1347d2SRichard Henderson } 31660b1347d2SRichard Henderson 31670b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 31680b1347d2SRichard Henderson src = load_gpr(ctx, rr); 31690b1347d2SRichard Henderson tmp = tcg_temp_new(); 31700b1347d2SRichard Henderson 31710b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3172eaa3783bSRichard Henderson tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); 31730b1347d2SRichard Henderson if (is_se) { 3174eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3175eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 31760b1347d2SRichard Henderson } else { 3177eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3178eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 31790b1347d2SRichard Henderson } 31800b1347d2SRichard Henderson tcg_temp_free(tmp); 31810b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 31820b1347d2SRichard Henderson 31830b1347d2SRichard Henderson /* Install the new nullification. */ 31840b1347d2SRichard Henderson cond_free(&ctx->null_cond); 31850b1347d2SRichard Henderson if (c) { 31860b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 31870b1347d2SRichard Henderson } 3188869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 31890b1347d2SRichard Henderson } 31900b1347d2SRichard Henderson 3191869051eaSRichard Henderson static DisasJumpType trans_extrw_imm(DisasContext *ctx, uint32_t insn, 31920b1347d2SRichard Henderson const DisasInsn *di) 31930b1347d2SRichard Henderson { 31940b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 31950b1347d2SRichard Henderson unsigned pos = extract32(insn, 5, 5); 31960b1347d2SRichard Henderson unsigned is_se = extract32(insn, 10, 1); 31970b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 31980b1347d2SRichard Henderson unsigned rt = extract32(insn, 16, 5); 31990b1347d2SRichard Henderson unsigned rr = extract32(insn, 21, 5); 32000b1347d2SRichard Henderson unsigned len = 32 - clen; 32010b1347d2SRichard Henderson unsigned cpos = 31 - pos; 3202eaa3783bSRichard Henderson TCGv_reg dest, src; 32030b1347d2SRichard Henderson 32040b1347d2SRichard Henderson if (c) { 32050b1347d2SRichard Henderson nullify_over(ctx); 32060b1347d2SRichard Henderson } 32070b1347d2SRichard Henderson 32080b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 32090b1347d2SRichard Henderson src = load_gpr(ctx, rr); 32100b1347d2SRichard Henderson if (is_se) { 3211eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 32120b1347d2SRichard Henderson } else { 3213eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 32140b1347d2SRichard Henderson } 32150b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 32160b1347d2SRichard Henderson 32170b1347d2SRichard Henderson /* Install the new nullification. */ 32180b1347d2SRichard Henderson cond_free(&ctx->null_cond); 32190b1347d2SRichard Henderson if (c) { 32200b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 32210b1347d2SRichard Henderson } 3222869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 32230b1347d2SRichard Henderson } 32240b1347d2SRichard Henderson 32250b1347d2SRichard Henderson static const DisasInsn table_sh_ex[] = { 32260b1347d2SRichard Henderson { 0xd0000000u, 0xfc001fe0u, trans_shrpw_sar }, 32270b1347d2SRichard Henderson { 0xd0000800u, 0xfc001c00u, trans_shrpw_imm }, 32280b1347d2SRichard Henderson { 0xd0001000u, 0xfc001be0u, trans_extrw_sar }, 32290b1347d2SRichard Henderson { 0xd0001800u, 0xfc001800u, trans_extrw_imm }, 32300b1347d2SRichard Henderson }; 32310b1347d2SRichard Henderson 3232869051eaSRichard Henderson static DisasJumpType trans_depw_imm_c(DisasContext *ctx, uint32_t insn, 32330b1347d2SRichard Henderson const DisasInsn *di) 32340b1347d2SRichard Henderson { 32350b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 32360b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 32370b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 32380b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 3239eaa3783bSRichard Henderson target_sreg val = low_sextract(insn, 16, 5); 32400b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 32410b1347d2SRichard Henderson unsigned len = 32 - clen; 3242eaa3783bSRichard Henderson target_sreg mask0, mask1; 3243eaa3783bSRichard Henderson TCGv_reg dest; 32440b1347d2SRichard Henderson 32450b1347d2SRichard Henderson if (c) { 32460b1347d2SRichard Henderson nullify_over(ctx); 32470b1347d2SRichard Henderson } 32480b1347d2SRichard Henderson if (cpos + len > 32) { 32490b1347d2SRichard Henderson len = 32 - cpos; 32500b1347d2SRichard Henderson } 32510b1347d2SRichard Henderson 32520b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 32530b1347d2SRichard Henderson mask0 = deposit64(0, cpos, len, val); 32540b1347d2SRichard Henderson mask1 = deposit64(-1, cpos, len, val); 32550b1347d2SRichard Henderson 32560b1347d2SRichard Henderson if (nz) { 3257eaa3783bSRichard Henderson TCGv_reg src = load_gpr(ctx, rt); 32580b1347d2SRichard Henderson if (mask1 != -1) { 3259eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 32600b1347d2SRichard Henderson src = dest; 32610b1347d2SRichard Henderson } 3262eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 32630b1347d2SRichard Henderson } else { 3264eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 32650b1347d2SRichard Henderson } 32660b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 32670b1347d2SRichard Henderson 32680b1347d2SRichard Henderson /* Install the new nullification. */ 32690b1347d2SRichard Henderson cond_free(&ctx->null_cond); 32700b1347d2SRichard Henderson if (c) { 32710b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 32720b1347d2SRichard Henderson } 3273869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 32740b1347d2SRichard Henderson } 32750b1347d2SRichard Henderson 3276869051eaSRichard Henderson static DisasJumpType trans_depw_imm(DisasContext *ctx, uint32_t insn, 32770b1347d2SRichard Henderson const DisasInsn *di) 32780b1347d2SRichard Henderson { 32790b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 32800b1347d2SRichard Henderson unsigned cpos = extract32(insn, 5, 5); 32810b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 32820b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 32830b1347d2SRichard Henderson unsigned rr = extract32(insn, 16, 5); 32840b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 32850b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 32860b1347d2SRichard Henderson unsigned len = 32 - clen; 3287eaa3783bSRichard Henderson TCGv_reg dest, val; 32880b1347d2SRichard Henderson 32890b1347d2SRichard Henderson if (c) { 32900b1347d2SRichard Henderson nullify_over(ctx); 32910b1347d2SRichard Henderson } 32920b1347d2SRichard Henderson if (cpos + len > 32) { 32930b1347d2SRichard Henderson len = 32 - cpos; 32940b1347d2SRichard Henderson } 32950b1347d2SRichard Henderson 32960b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 32970b1347d2SRichard Henderson val = load_gpr(ctx, rr); 32980b1347d2SRichard Henderson if (rs == 0) { 3299eaa3783bSRichard Henderson tcg_gen_deposit_z_reg(dest, val, cpos, len); 33000b1347d2SRichard Henderson } else { 3301eaa3783bSRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, cpos, len); 33020b1347d2SRichard Henderson } 33030b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33040b1347d2SRichard Henderson 33050b1347d2SRichard Henderson /* Install the new nullification. */ 33060b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33070b1347d2SRichard Henderson if (c) { 33080b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33090b1347d2SRichard Henderson } 3310869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 33110b1347d2SRichard Henderson } 33120b1347d2SRichard Henderson 3313869051eaSRichard Henderson static DisasJumpType trans_depw_sar(DisasContext *ctx, uint32_t insn, 33140b1347d2SRichard Henderson const DisasInsn *di) 33150b1347d2SRichard Henderson { 33160b1347d2SRichard Henderson unsigned clen = extract32(insn, 0, 5); 33170b1347d2SRichard Henderson unsigned nz = extract32(insn, 10, 1); 33180b1347d2SRichard Henderson unsigned i = extract32(insn, 12, 1); 33190b1347d2SRichard Henderson unsigned c = extract32(insn, 13, 3); 33200b1347d2SRichard Henderson unsigned rt = extract32(insn, 21, 5); 33210b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 33220b1347d2SRichard Henderson unsigned len = 32 - clen; 3323eaa3783bSRichard Henderson TCGv_reg val, mask, tmp, shift, dest; 33240b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 33250b1347d2SRichard Henderson 33260b1347d2SRichard Henderson if (c) { 33270b1347d2SRichard Henderson nullify_over(ctx); 33280b1347d2SRichard Henderson } 33290b1347d2SRichard Henderson 33300b1347d2SRichard Henderson if (i) { 33310b1347d2SRichard Henderson val = load_const(ctx, low_sextract(insn, 16, 5)); 33320b1347d2SRichard Henderson } else { 33330b1347d2SRichard Henderson val = load_gpr(ctx, extract32(insn, 16, 5)); 33340b1347d2SRichard Henderson } 33350b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 33360b1347d2SRichard Henderson shift = tcg_temp_new(); 33370b1347d2SRichard Henderson tmp = tcg_temp_new(); 33380b1347d2SRichard Henderson 33390b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3340eaa3783bSRichard Henderson tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); 33410b1347d2SRichard Henderson 3342eaa3783bSRichard Henderson mask = tcg_const_reg(msb + (msb - 1)); 3343eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 33440b1347d2SRichard Henderson if (rs) { 3345eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3346eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3347eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3348eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 33490b1347d2SRichard Henderson } else { 3350eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 33510b1347d2SRichard Henderson } 33520b1347d2SRichard Henderson tcg_temp_free(shift); 33530b1347d2SRichard Henderson tcg_temp_free(mask); 33540b1347d2SRichard Henderson tcg_temp_free(tmp); 33550b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 33560b1347d2SRichard Henderson 33570b1347d2SRichard Henderson /* Install the new nullification. */ 33580b1347d2SRichard Henderson cond_free(&ctx->null_cond); 33590b1347d2SRichard Henderson if (c) { 33600b1347d2SRichard Henderson ctx->null_cond = do_sed_cond(c, dest); 33610b1347d2SRichard Henderson } 3362869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 33630b1347d2SRichard Henderson } 33640b1347d2SRichard Henderson 33650b1347d2SRichard Henderson static const DisasInsn table_depw[] = { 33660b1347d2SRichard Henderson { 0xd4000000u, 0xfc000be0u, trans_depw_sar }, 33670b1347d2SRichard Henderson { 0xd4000800u, 0xfc001800u, trans_depw_imm }, 33680b1347d2SRichard Henderson { 0xd4001800u, 0xfc001800u, trans_depw_imm_c }, 33690b1347d2SRichard Henderson }; 33700b1347d2SRichard Henderson 3371869051eaSRichard Henderson static DisasJumpType trans_be(DisasContext *ctx, uint32_t insn, bool is_l) 337298cd9ca7SRichard Henderson { 337398cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 337498cd9ca7SRichard Henderson unsigned b = extract32(insn, 21, 5); 3375eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 337698cd9ca7SRichard Henderson 337798cd9ca7SRichard Henderson /* unsigned s = low_uextract(insn, 13, 3); */ 337898cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 337998cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 338098cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 338198cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 338298cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 338398cd9ca7SRichard Henderson 338498cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 338598cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 338698cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 338798cd9ca7SRichard Henderson if (b == 0) { 338898cd9ca7SRichard Henderson return do_dbranch(ctx, disp, is_l ? 31 : 0, n); 338998cd9ca7SRichard Henderson } else { 3390eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 3391eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, b), disp); 339298cd9ca7SRichard Henderson return do_ibranch(ctx, tmp, is_l ? 31 : 0, n); 339398cd9ca7SRichard Henderson } 339498cd9ca7SRichard Henderson } 339598cd9ca7SRichard Henderson 3396869051eaSRichard Henderson static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn, 339798cd9ca7SRichard Henderson const DisasInsn *di) 339898cd9ca7SRichard Henderson { 339998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 340098cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3401eaa3783bSRichard Henderson target_sreg disp = assemble_17(insn); 340298cd9ca7SRichard Henderson 340398cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), link, n); 340498cd9ca7SRichard Henderson } 340598cd9ca7SRichard Henderson 3406869051eaSRichard Henderson static DisasJumpType trans_bl_long(DisasContext *ctx, uint32_t insn, 340798cd9ca7SRichard Henderson const DisasInsn *di) 340898cd9ca7SRichard Henderson { 340998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 3410eaa3783bSRichard Henderson target_sreg disp = assemble_22(insn); 341198cd9ca7SRichard Henderson 341298cd9ca7SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, disp), 2, n); 341398cd9ca7SRichard Henderson } 341498cd9ca7SRichard Henderson 3415869051eaSRichard Henderson static DisasJumpType trans_blr(DisasContext *ctx, uint32_t insn, 341698cd9ca7SRichard Henderson const DisasInsn *di) 341798cd9ca7SRichard Henderson { 341898cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 341998cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 342098cd9ca7SRichard Henderson unsigned link = extract32(insn, 21, 5); 3421eaa3783bSRichard Henderson TCGv_reg tmp = get_temp(ctx); 342298cd9ca7SRichard Henderson 3423eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, rx), 3); 3424eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 342598cd9ca7SRichard Henderson return do_ibranch(ctx, tmp, link, n); 342698cd9ca7SRichard Henderson } 342798cd9ca7SRichard Henderson 3428869051eaSRichard Henderson static DisasJumpType trans_bv(DisasContext *ctx, uint32_t insn, 342998cd9ca7SRichard Henderson const DisasInsn *di) 343098cd9ca7SRichard Henderson { 343198cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 343298cd9ca7SRichard Henderson unsigned rx = extract32(insn, 16, 5); 343398cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 3434eaa3783bSRichard Henderson TCGv_reg dest; 343598cd9ca7SRichard Henderson 343698cd9ca7SRichard Henderson if (rx == 0) { 343798cd9ca7SRichard Henderson dest = load_gpr(ctx, rb); 343898cd9ca7SRichard Henderson } else { 343998cd9ca7SRichard Henderson dest = get_temp(ctx); 3440eaa3783bSRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, rx), 3); 3441eaa3783bSRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, rb)); 344298cd9ca7SRichard Henderson } 344398cd9ca7SRichard Henderson return do_ibranch(ctx, dest, 0, n); 344498cd9ca7SRichard Henderson } 344598cd9ca7SRichard Henderson 3446869051eaSRichard Henderson static DisasJumpType trans_bve(DisasContext *ctx, uint32_t insn, 344798cd9ca7SRichard Henderson const DisasInsn *di) 344898cd9ca7SRichard Henderson { 344998cd9ca7SRichard Henderson unsigned n = extract32(insn, 1, 1); 345098cd9ca7SRichard Henderson unsigned rb = extract32(insn, 21, 5); 345198cd9ca7SRichard Henderson unsigned link = extract32(insn, 13, 1) ? 2 : 0; 345298cd9ca7SRichard Henderson 345398cd9ca7SRichard Henderson return do_ibranch(ctx, load_gpr(ctx, rb), link, n); 345498cd9ca7SRichard Henderson } 345598cd9ca7SRichard Henderson 345698cd9ca7SRichard Henderson static const DisasInsn table_branch[] = { 345798cd9ca7SRichard Henderson { 0xe8000000u, 0xfc006000u, trans_bl }, /* B,L and B,L,PUSH */ 345898cd9ca7SRichard Henderson { 0xe800a000u, 0xfc00e000u, trans_bl_long }, 345998cd9ca7SRichard Henderson { 0xe8004000u, 0xfc00fffdu, trans_blr }, 346098cd9ca7SRichard Henderson { 0xe800c000u, 0xfc00fffdu, trans_bv }, 346198cd9ca7SRichard Henderson { 0xe800d000u, 0xfc00dffcu, trans_bve }, 346298cd9ca7SRichard Henderson }; 346398cd9ca7SRichard Henderson 3464869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0c(DisasContext *ctx, uint32_t insn, 3465ebe9383cSRichard Henderson const DisasInsn *di) 3466ebe9383cSRichard Henderson { 3467ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3468ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3469eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3470ebe9383cSRichard Henderson } 3471ebe9383cSRichard Henderson 3472869051eaSRichard Henderson static DisasJumpType trans_fop_wew_0e(DisasContext *ctx, uint32_t insn, 3473ebe9383cSRichard Henderson const DisasInsn *di) 3474ebe9383cSRichard Henderson { 3475ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3476ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3477eff235ebSPaolo Bonzini return do_fop_wew(ctx, rt, ra, di->f.wew); 3478ebe9383cSRichard Henderson } 3479ebe9383cSRichard Henderson 3480869051eaSRichard Henderson static DisasJumpType trans_fop_ded(DisasContext *ctx, uint32_t insn, 3481ebe9383cSRichard Henderson const DisasInsn *di) 3482ebe9383cSRichard Henderson { 3483ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3484ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3485eff235ebSPaolo Bonzini return do_fop_ded(ctx, rt, ra, di->f.ded); 3486ebe9383cSRichard Henderson } 3487ebe9383cSRichard Henderson 3488869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0c(DisasContext *ctx, uint32_t insn, 3489ebe9383cSRichard Henderson const DisasInsn *di) 3490ebe9383cSRichard Henderson { 3491ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3492ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3493eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 3494ebe9383cSRichard Henderson } 3495ebe9383cSRichard Henderson 3496869051eaSRichard Henderson static DisasJumpType trans_fop_wed_0e(DisasContext *ctx, uint32_t insn, 3497ebe9383cSRichard Henderson const DisasInsn *di) 3498ebe9383cSRichard Henderson { 3499ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3500ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3501eff235ebSPaolo Bonzini return do_fop_wed(ctx, rt, ra, di->f.wed); 3502ebe9383cSRichard Henderson } 3503ebe9383cSRichard Henderson 3504869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0c(DisasContext *ctx, uint32_t insn, 3505ebe9383cSRichard Henderson const DisasInsn *di) 3506ebe9383cSRichard Henderson { 3507ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3508ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3509eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 3510ebe9383cSRichard Henderson } 3511ebe9383cSRichard Henderson 3512869051eaSRichard Henderson static DisasJumpType trans_fop_dew_0e(DisasContext *ctx, uint32_t insn, 3513ebe9383cSRichard Henderson const DisasInsn *di) 3514ebe9383cSRichard Henderson { 3515ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3516ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3517eff235ebSPaolo Bonzini return do_fop_dew(ctx, rt, ra, di->f.dew); 3518ebe9383cSRichard Henderson } 3519ebe9383cSRichard Henderson 3520869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0c(DisasContext *ctx, uint32_t insn, 3521ebe9383cSRichard Henderson const DisasInsn *di) 3522ebe9383cSRichard Henderson { 3523ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3524ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3525ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3526eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 3527ebe9383cSRichard Henderson } 3528ebe9383cSRichard Henderson 3529869051eaSRichard Henderson static DisasJumpType trans_fop_weww_0e(DisasContext *ctx, uint32_t insn, 3530ebe9383cSRichard Henderson const DisasInsn *di) 3531ebe9383cSRichard Henderson { 3532ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3533ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3534ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3535eff235ebSPaolo Bonzini return do_fop_weww(ctx, rt, ra, rb, di->f.weww); 3536ebe9383cSRichard Henderson } 3537ebe9383cSRichard Henderson 3538869051eaSRichard Henderson static DisasJumpType trans_fop_dedd(DisasContext *ctx, uint32_t insn, 3539ebe9383cSRichard Henderson const DisasInsn *di) 3540ebe9383cSRichard Henderson { 3541ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3542ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3543ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3544eff235ebSPaolo Bonzini return do_fop_dedd(ctx, rt, ra, rb, di->f.dedd); 3545ebe9383cSRichard Henderson } 3546ebe9383cSRichard Henderson 3547ebe9383cSRichard Henderson static void gen_fcpy_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3548ebe9383cSRichard Henderson { 3549ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3550ebe9383cSRichard Henderson } 3551ebe9383cSRichard Henderson 3552ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3553ebe9383cSRichard Henderson { 3554ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3555ebe9383cSRichard Henderson } 3556ebe9383cSRichard Henderson 3557ebe9383cSRichard Henderson static void gen_fabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3558ebe9383cSRichard Henderson { 3559ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3560ebe9383cSRichard Henderson } 3561ebe9383cSRichard Henderson 3562ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3563ebe9383cSRichard Henderson { 3564ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3565ebe9383cSRichard Henderson } 3566ebe9383cSRichard Henderson 3567ebe9383cSRichard Henderson static void gen_fneg_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3568ebe9383cSRichard Henderson { 3569ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3570ebe9383cSRichard Henderson } 3571ebe9383cSRichard Henderson 3572ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3573ebe9383cSRichard Henderson { 3574ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3575ebe9383cSRichard Henderson } 3576ebe9383cSRichard Henderson 3577ebe9383cSRichard Henderson static void gen_fnegabs_s(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3578ebe9383cSRichard Henderson { 3579ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3580ebe9383cSRichard Henderson } 3581ebe9383cSRichard Henderson 3582ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3583ebe9383cSRichard Henderson { 3584ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3585ebe9383cSRichard Henderson } 3586ebe9383cSRichard Henderson 3587869051eaSRichard Henderson static DisasJumpType do_fcmp_s(DisasContext *ctx, unsigned ra, unsigned rb, 3588ebe9383cSRichard Henderson unsigned y, unsigned c) 3589ebe9383cSRichard Henderson { 3590ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3591ebe9383cSRichard Henderson 3592ebe9383cSRichard Henderson nullify_over(ctx); 3593ebe9383cSRichard Henderson 3594ebe9383cSRichard Henderson ta = load_frw0_i32(ra); 3595ebe9383cSRichard Henderson tb = load_frw0_i32(rb); 3596ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3597ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3598ebe9383cSRichard Henderson 3599ebe9383cSRichard Henderson gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); 3600ebe9383cSRichard Henderson 3601ebe9383cSRichard Henderson tcg_temp_free_i32(ta); 3602ebe9383cSRichard Henderson tcg_temp_free_i32(tb); 3603ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3604ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3605ebe9383cSRichard Henderson 3606869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3607ebe9383cSRichard Henderson } 3608ebe9383cSRichard Henderson 3609869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0c(DisasContext *ctx, uint32_t insn, 3610ebe9383cSRichard Henderson const DisasInsn *di) 3611ebe9383cSRichard Henderson { 3612ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3613ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3614ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3615ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3616ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 3617ebe9383cSRichard Henderson } 3618ebe9383cSRichard Henderson 3619869051eaSRichard Henderson static DisasJumpType trans_fcmp_s_0e(DisasContext *ctx, uint32_t insn, 3620ebe9383cSRichard Henderson const DisasInsn *di) 3621ebe9383cSRichard Henderson { 3622ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3623ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3624ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3625ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3626ebe9383cSRichard Henderson return do_fcmp_s(ctx, ra, rb, y, c); 3627ebe9383cSRichard Henderson } 3628ebe9383cSRichard Henderson 3629869051eaSRichard Henderson static DisasJumpType trans_fcmp_d(DisasContext *ctx, uint32_t insn, 3630ebe9383cSRichard Henderson const DisasInsn *di) 3631ebe9383cSRichard Henderson { 3632ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3633ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3634ebe9383cSRichard Henderson unsigned rb = extract32(insn, 16, 5); 3635ebe9383cSRichard Henderson unsigned ra = extract32(insn, 21, 5); 3636ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3637ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3638ebe9383cSRichard Henderson 3639ebe9383cSRichard Henderson nullify_over(ctx); 3640ebe9383cSRichard Henderson 3641ebe9383cSRichard Henderson ta = load_frd0(ra); 3642ebe9383cSRichard Henderson tb = load_frd0(rb); 3643ebe9383cSRichard Henderson ty = tcg_const_i32(y); 3644ebe9383cSRichard Henderson tc = tcg_const_i32(c); 3645ebe9383cSRichard Henderson 3646ebe9383cSRichard Henderson gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); 3647ebe9383cSRichard Henderson 3648ebe9383cSRichard Henderson tcg_temp_free_i64(ta); 3649ebe9383cSRichard Henderson tcg_temp_free_i64(tb); 3650ebe9383cSRichard Henderson tcg_temp_free_i32(ty); 3651ebe9383cSRichard Henderson tcg_temp_free_i32(tc); 3652ebe9383cSRichard Henderson 3653869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3654ebe9383cSRichard Henderson } 3655ebe9383cSRichard Henderson 3656869051eaSRichard Henderson static DisasJumpType trans_ftest_t(DisasContext *ctx, uint32_t insn, 3657ebe9383cSRichard Henderson const DisasInsn *di) 3658ebe9383cSRichard Henderson { 3659ebe9383cSRichard Henderson unsigned y = extract32(insn, 13, 3); 3660ebe9383cSRichard Henderson unsigned cbit = (y ^ 1) - 1; 3661eaa3783bSRichard Henderson TCGv_reg t; 3662ebe9383cSRichard Henderson 3663ebe9383cSRichard Henderson nullify_over(ctx); 3664ebe9383cSRichard Henderson 3665ebe9383cSRichard Henderson t = tcg_temp_new(); 3666eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3667eaa3783bSRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 3668ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3669ebe9383cSRichard Henderson tcg_temp_free(t); 3670ebe9383cSRichard Henderson 3671869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3672ebe9383cSRichard Henderson } 3673ebe9383cSRichard Henderson 3674869051eaSRichard Henderson static DisasJumpType trans_ftest_q(DisasContext *ctx, uint32_t insn, 3675ebe9383cSRichard Henderson const DisasInsn *di) 3676ebe9383cSRichard Henderson { 3677ebe9383cSRichard Henderson unsigned c = extract32(insn, 0, 5); 3678ebe9383cSRichard Henderson int mask; 3679ebe9383cSRichard Henderson bool inv = false; 3680eaa3783bSRichard Henderson TCGv_reg t; 3681ebe9383cSRichard Henderson 3682ebe9383cSRichard Henderson nullify_over(ctx); 3683ebe9383cSRichard Henderson 3684ebe9383cSRichard Henderson t = tcg_temp_new(); 3685eaa3783bSRichard Henderson tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); 3686ebe9383cSRichard Henderson 3687ebe9383cSRichard Henderson switch (c) { 3688ebe9383cSRichard Henderson case 0: /* simple */ 3689eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3690ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3691ebe9383cSRichard Henderson goto done; 3692ebe9383cSRichard Henderson case 2: /* rej */ 3693ebe9383cSRichard Henderson inv = true; 3694ebe9383cSRichard Henderson /* fallthru */ 3695ebe9383cSRichard Henderson case 1: /* acc */ 3696ebe9383cSRichard Henderson mask = 0x43ff800; 3697ebe9383cSRichard Henderson break; 3698ebe9383cSRichard Henderson case 6: /* rej8 */ 3699ebe9383cSRichard Henderson inv = true; 3700ebe9383cSRichard Henderson /* fallthru */ 3701ebe9383cSRichard Henderson case 5: /* acc8 */ 3702ebe9383cSRichard Henderson mask = 0x43f8000; 3703ebe9383cSRichard Henderson break; 3704ebe9383cSRichard Henderson case 9: /* acc6 */ 3705ebe9383cSRichard Henderson mask = 0x43e0000; 3706ebe9383cSRichard Henderson break; 3707ebe9383cSRichard Henderson case 13: /* acc4 */ 3708ebe9383cSRichard Henderson mask = 0x4380000; 3709ebe9383cSRichard Henderson break; 3710ebe9383cSRichard Henderson case 17: /* acc2 */ 3711ebe9383cSRichard Henderson mask = 0x4200000; 3712ebe9383cSRichard Henderson break; 3713ebe9383cSRichard Henderson default: 3714ebe9383cSRichard Henderson return gen_illegal(ctx); 3715ebe9383cSRichard Henderson } 3716ebe9383cSRichard Henderson if (inv) { 3717eaa3783bSRichard Henderson TCGv_reg c = load_const(ctx, mask); 3718eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 3719ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 3720ebe9383cSRichard Henderson } else { 3721eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 3722ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 3723ebe9383cSRichard Henderson } 3724ebe9383cSRichard Henderson done: 3725869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3726ebe9383cSRichard Henderson } 3727ebe9383cSRichard Henderson 3728869051eaSRichard Henderson static DisasJumpType trans_xmpyu(DisasContext *ctx, uint32_t insn, 3729ebe9383cSRichard Henderson const DisasInsn *di) 3730ebe9383cSRichard Henderson { 3731ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3732ebe9383cSRichard Henderson unsigned rb = assemble_rb64(insn); 3733ebe9383cSRichard Henderson unsigned ra = assemble_ra64(insn); 3734ebe9383cSRichard Henderson TCGv_i64 a, b; 3735ebe9383cSRichard Henderson 3736ebe9383cSRichard Henderson nullify_over(ctx); 3737ebe9383cSRichard Henderson 3738ebe9383cSRichard Henderson a = load_frw0_i64(ra); 3739ebe9383cSRichard Henderson b = load_frw0_i64(rb); 3740ebe9383cSRichard Henderson tcg_gen_mul_i64(a, a, b); 3741ebe9383cSRichard Henderson save_frd(rt, a); 3742ebe9383cSRichard Henderson tcg_temp_free_i64(a); 3743ebe9383cSRichard Henderson tcg_temp_free_i64(b); 3744ebe9383cSRichard Henderson 3745869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3746ebe9383cSRichard Henderson } 3747ebe9383cSRichard Henderson 3748eff235ebSPaolo Bonzini #define FOP_DED trans_fop_ded, .f.ded 3749eff235ebSPaolo Bonzini #define FOP_DEDD trans_fop_dedd, .f.dedd 3750ebe9383cSRichard Henderson 3751eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0c, .f.wew 3752eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0c, .f.dew 3753eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0c, .f.wed 3754eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0c, .f.weww 3755ebe9383cSRichard Henderson 3756ebe9383cSRichard Henderson static const DisasInsn table_float_0c[] = { 3757ebe9383cSRichard Henderson /* floating point class zero */ 3758ebe9383cSRichard Henderson { 0x30004000, 0xfc1fffe0, FOP_WEW = gen_fcpy_s }, 3759ebe9383cSRichard Henderson { 0x30006000, 0xfc1fffe0, FOP_WEW = gen_fabs_s }, 3760ebe9383cSRichard Henderson { 0x30008000, 0xfc1fffe0, FOP_WEW = gen_helper_fsqrt_s }, 3761ebe9383cSRichard Henderson { 0x3000a000, 0xfc1fffe0, FOP_WEW = gen_helper_frnd_s }, 3762ebe9383cSRichard Henderson { 0x3000c000, 0xfc1fffe0, FOP_WEW = gen_fneg_s }, 3763ebe9383cSRichard Henderson { 0x3000e000, 0xfc1fffe0, FOP_WEW = gen_fnegabs_s }, 3764ebe9383cSRichard Henderson 3765ebe9383cSRichard Henderson { 0x30004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 3766ebe9383cSRichard Henderson { 0x30006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 3767ebe9383cSRichard Henderson { 0x30008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 3768ebe9383cSRichard Henderson { 0x3000a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 3769ebe9383cSRichard Henderson { 0x3000c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 3770ebe9383cSRichard Henderson { 0x3000e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 3771ebe9383cSRichard Henderson 3772ebe9383cSRichard Henderson /* floating point class three */ 3773ebe9383cSRichard Henderson { 0x30000600, 0xfc00ffe0, FOP_WEWW = gen_helper_fadd_s }, 3774ebe9383cSRichard Henderson { 0x30002600, 0xfc00ffe0, FOP_WEWW = gen_helper_fsub_s }, 3775ebe9383cSRichard Henderson { 0x30004600, 0xfc00ffe0, FOP_WEWW = gen_helper_fmpy_s }, 3776ebe9383cSRichard Henderson { 0x30006600, 0xfc00ffe0, FOP_WEWW = gen_helper_fdiv_s }, 3777ebe9383cSRichard Henderson 3778ebe9383cSRichard Henderson { 0x30000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 3779ebe9383cSRichard Henderson { 0x30002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 3780ebe9383cSRichard Henderson { 0x30004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 3781ebe9383cSRichard Henderson { 0x30006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 3782ebe9383cSRichard Henderson 3783ebe9383cSRichard Henderson /* floating point class one */ 3784ebe9383cSRichard Henderson /* float/float */ 3785ebe9383cSRichard Henderson { 0x30000a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_s }, 3786ebe9383cSRichard Henderson { 0x30002200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_d }, 3787ebe9383cSRichard Henderson /* int/float */ 3788ebe9383cSRichard Henderson { 0x30008200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_w_s }, 3789ebe9383cSRichard Henderson { 0x30008a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_dw_s }, 3790ebe9383cSRichard Henderson { 0x3000a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_w_d }, 3791ebe9383cSRichard Henderson { 0x3000aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 3792ebe9383cSRichard Henderson /* float/int */ 3793ebe9383cSRichard Henderson { 0x30010200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_w }, 3794ebe9383cSRichard Henderson { 0x30010a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_w }, 3795ebe9383cSRichard Henderson { 0x30012200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_dw }, 3796ebe9383cSRichard Henderson { 0x30012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 3797ebe9383cSRichard Henderson /* float/int truncate */ 3798ebe9383cSRichard Henderson { 0x30018200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_w }, 3799ebe9383cSRichard Henderson { 0x30018a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_w }, 3800ebe9383cSRichard Henderson { 0x3001a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_dw }, 3801ebe9383cSRichard Henderson { 0x3001aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 3802ebe9383cSRichard Henderson /* uint/float */ 3803ebe9383cSRichard Henderson { 0x30028200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_uw_s }, 3804ebe9383cSRichard Henderson { 0x30028a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_udw_s }, 3805ebe9383cSRichard Henderson { 0x3002a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_uw_d }, 3806ebe9383cSRichard Henderson { 0x3002aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 3807ebe9383cSRichard Henderson /* float/uint */ 3808ebe9383cSRichard Henderson { 0x30030200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_s_uw }, 3809ebe9383cSRichard Henderson { 0x30030a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_d_uw }, 3810ebe9383cSRichard Henderson { 0x30032200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_s_udw }, 3811ebe9383cSRichard Henderson { 0x30032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 3812ebe9383cSRichard Henderson /* float/uint truncate */ 3813ebe9383cSRichard Henderson { 0x30038200, 0xfc1fffe0, FOP_WEW = gen_helper_fcnv_t_s_uw }, 3814ebe9383cSRichard Henderson { 0x30038a00, 0xfc1fffe0, FOP_WED = gen_helper_fcnv_t_d_uw }, 3815ebe9383cSRichard Henderson { 0x3003a200, 0xfc1fffe0, FOP_DEW = gen_helper_fcnv_t_s_udw }, 3816ebe9383cSRichard Henderson { 0x3003aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 3817ebe9383cSRichard Henderson 3818ebe9383cSRichard Henderson /* floating point class two */ 3819ebe9383cSRichard Henderson { 0x30000400, 0xfc001fe0, trans_fcmp_s_0c }, 3820ebe9383cSRichard Henderson { 0x30000c00, 0xfc001fe0, trans_fcmp_d }, 3821ebe9383cSRichard Henderson { 0x30002420, 0xffffffe0, trans_ftest_q }, 3822ebe9383cSRichard Henderson { 0x30000420, 0xffff1fff, trans_ftest_t }, 3823ebe9383cSRichard Henderson 3824ebe9383cSRichard Henderson /* FID. Note that ra == rt == 0, which via fcpy puts 0 into fr0. 3825ebe9383cSRichard Henderson This is machine/revision == 0, which is reserved for simulator. */ 3826ebe9383cSRichard Henderson { 0x30000000, 0xffffffff, FOP_WEW = gen_fcpy_s }, 3827ebe9383cSRichard Henderson }; 3828ebe9383cSRichard Henderson 3829ebe9383cSRichard Henderson #undef FOP_WEW 3830ebe9383cSRichard Henderson #undef FOP_DEW 3831ebe9383cSRichard Henderson #undef FOP_WED 3832ebe9383cSRichard Henderson #undef FOP_WEWW 3833eff235ebSPaolo Bonzini #define FOP_WEW trans_fop_wew_0e, .f.wew 3834eff235ebSPaolo Bonzini #define FOP_DEW trans_fop_dew_0e, .f.dew 3835eff235ebSPaolo Bonzini #define FOP_WED trans_fop_wed_0e, .f.wed 3836eff235ebSPaolo Bonzini #define FOP_WEWW trans_fop_weww_0e, .f.weww 3837ebe9383cSRichard Henderson 3838ebe9383cSRichard Henderson static const DisasInsn table_float_0e[] = { 3839ebe9383cSRichard Henderson /* floating point class zero */ 3840ebe9383cSRichard Henderson { 0x38004000, 0xfc1fff20, FOP_WEW = gen_fcpy_s }, 3841ebe9383cSRichard Henderson { 0x38006000, 0xfc1fff20, FOP_WEW = gen_fabs_s }, 3842ebe9383cSRichard Henderson { 0x38008000, 0xfc1fff20, FOP_WEW = gen_helper_fsqrt_s }, 3843ebe9383cSRichard Henderson { 0x3800a000, 0xfc1fff20, FOP_WEW = gen_helper_frnd_s }, 3844ebe9383cSRichard Henderson { 0x3800c000, 0xfc1fff20, FOP_WEW = gen_fneg_s }, 3845ebe9383cSRichard Henderson { 0x3800e000, 0xfc1fff20, FOP_WEW = gen_fnegabs_s }, 3846ebe9383cSRichard Henderson 3847ebe9383cSRichard Henderson { 0x38004800, 0xfc1fffe0, FOP_DED = gen_fcpy_d }, 3848ebe9383cSRichard Henderson { 0x38006800, 0xfc1fffe0, FOP_DED = gen_fabs_d }, 3849ebe9383cSRichard Henderson { 0x38008800, 0xfc1fffe0, FOP_DED = gen_helper_fsqrt_d }, 3850ebe9383cSRichard Henderson { 0x3800a800, 0xfc1fffe0, FOP_DED = gen_helper_frnd_d }, 3851ebe9383cSRichard Henderson { 0x3800c800, 0xfc1fffe0, FOP_DED = gen_fneg_d }, 3852ebe9383cSRichard Henderson { 0x3800e800, 0xfc1fffe0, FOP_DED = gen_fnegabs_d }, 3853ebe9383cSRichard Henderson 3854ebe9383cSRichard Henderson /* floating point class three */ 3855ebe9383cSRichard Henderson { 0x38000600, 0xfc00ef20, FOP_WEWW = gen_helper_fadd_s }, 3856ebe9383cSRichard Henderson { 0x38002600, 0xfc00ef20, FOP_WEWW = gen_helper_fsub_s }, 3857ebe9383cSRichard Henderson { 0x38004600, 0xfc00ef20, FOP_WEWW = gen_helper_fmpy_s }, 3858ebe9383cSRichard Henderson { 0x38006600, 0xfc00ef20, FOP_WEWW = gen_helper_fdiv_s }, 3859ebe9383cSRichard Henderson 3860ebe9383cSRichard Henderson { 0x38000e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fadd_d }, 3861ebe9383cSRichard Henderson { 0x38002e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fsub_d }, 3862ebe9383cSRichard Henderson { 0x38004e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fmpy_d }, 3863ebe9383cSRichard Henderson { 0x38006e00, 0xfc00ffe0, FOP_DEDD = gen_helper_fdiv_d }, 3864ebe9383cSRichard Henderson 3865ebe9383cSRichard Henderson { 0x38004700, 0xfc00ef60, trans_xmpyu }, 3866ebe9383cSRichard Henderson 3867ebe9383cSRichard Henderson /* floating point class one */ 3868ebe9383cSRichard Henderson /* float/float */ 3869ebe9383cSRichard Henderson { 0x38000a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_s }, 3870ebe9383cSRichard Henderson { 0x38002200, 0xfc1fffc0, FOP_DEW = gen_helper_fcnv_s_d }, 3871ebe9383cSRichard Henderson /* int/float */ 3872ebe9383cSRichard Henderson { 0x38008200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_w_s }, 3873ebe9383cSRichard Henderson { 0x38008a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_dw_s }, 3874ebe9383cSRichard Henderson { 0x3800a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_w_d }, 3875ebe9383cSRichard Henderson { 0x3800aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_dw_d }, 3876ebe9383cSRichard Henderson /* float/int */ 3877ebe9383cSRichard Henderson { 0x38010200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_w }, 3878ebe9383cSRichard Henderson { 0x38010a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_w }, 3879ebe9383cSRichard Henderson { 0x38012200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_dw }, 3880ebe9383cSRichard Henderson { 0x38012a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_dw }, 3881ebe9383cSRichard Henderson /* float/int truncate */ 3882ebe9383cSRichard Henderson { 0x38018200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_w }, 3883ebe9383cSRichard Henderson { 0x38018a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_w }, 3884ebe9383cSRichard Henderson { 0x3801a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_dw }, 3885ebe9383cSRichard Henderson { 0x3801aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_dw }, 3886ebe9383cSRichard Henderson /* uint/float */ 3887ebe9383cSRichard Henderson { 0x38028200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_uw_s }, 3888ebe9383cSRichard Henderson { 0x38028a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_udw_s }, 3889ebe9383cSRichard Henderson { 0x3802a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_uw_d }, 3890ebe9383cSRichard Henderson { 0x3802aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_udw_d }, 3891ebe9383cSRichard Henderson /* float/uint */ 3892ebe9383cSRichard Henderson { 0x38030200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_s_uw }, 3893ebe9383cSRichard Henderson { 0x38030a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_d_uw }, 3894ebe9383cSRichard Henderson { 0x38032200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_s_udw }, 3895ebe9383cSRichard Henderson { 0x38032a00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_d_udw }, 3896ebe9383cSRichard Henderson /* float/uint truncate */ 3897ebe9383cSRichard Henderson { 0x38038200, 0xfc1ffe60, FOP_WEW = gen_helper_fcnv_t_s_uw }, 3898ebe9383cSRichard Henderson { 0x38038a00, 0xfc1fffa0, FOP_WED = gen_helper_fcnv_t_d_uw }, 3899ebe9383cSRichard Henderson { 0x3803a200, 0xfc1fff60, FOP_DEW = gen_helper_fcnv_t_s_udw }, 3900ebe9383cSRichard Henderson { 0x3803aa00, 0xfc1fffe0, FOP_DED = gen_helper_fcnv_t_d_udw }, 3901ebe9383cSRichard Henderson 3902ebe9383cSRichard Henderson /* floating point class two */ 3903ebe9383cSRichard Henderson { 0x38000400, 0xfc000f60, trans_fcmp_s_0e }, 3904ebe9383cSRichard Henderson { 0x38000c00, 0xfc001fe0, trans_fcmp_d }, 3905ebe9383cSRichard Henderson }; 3906ebe9383cSRichard Henderson 3907ebe9383cSRichard Henderson #undef FOP_WEW 3908ebe9383cSRichard Henderson #undef FOP_DEW 3909ebe9383cSRichard Henderson #undef FOP_WED 3910ebe9383cSRichard Henderson #undef FOP_WEWW 3911ebe9383cSRichard Henderson #undef FOP_DED 3912ebe9383cSRichard Henderson #undef FOP_DEDD 3913ebe9383cSRichard Henderson 3914ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 3915ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 3916ebe9383cSRichard Henderson { 3917ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 3918ebe9383cSRichard Henderson } 3919ebe9383cSRichard Henderson 3920869051eaSRichard Henderson static DisasJumpType trans_fmpyadd(DisasContext *ctx, 3921869051eaSRichard Henderson uint32_t insn, bool is_sub) 3922ebe9383cSRichard Henderson { 3923ebe9383cSRichard Henderson unsigned tm = extract32(insn, 0, 5); 3924ebe9383cSRichard Henderson unsigned f = extract32(insn, 5, 1); 3925ebe9383cSRichard Henderson unsigned ra = extract32(insn, 6, 5); 3926ebe9383cSRichard Henderson unsigned ta = extract32(insn, 11, 5); 3927ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 3928ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 3929ebe9383cSRichard Henderson 3930ebe9383cSRichard Henderson nullify_over(ctx); 3931ebe9383cSRichard Henderson 3932ebe9383cSRichard Henderson /* Independent multiply & add/sub, with undefined behaviour 3933ebe9383cSRichard Henderson if outputs overlap inputs. */ 3934ebe9383cSRichard Henderson if (f == 0) { 3935ebe9383cSRichard Henderson tm = fmpyadd_s_reg(tm); 3936ebe9383cSRichard Henderson ra = fmpyadd_s_reg(ra); 3937ebe9383cSRichard Henderson ta = fmpyadd_s_reg(ta); 3938ebe9383cSRichard Henderson rm2 = fmpyadd_s_reg(rm2); 3939ebe9383cSRichard Henderson rm1 = fmpyadd_s_reg(rm1); 3940ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 3941ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 3942ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 3943ebe9383cSRichard Henderson } else { 3944ebe9383cSRichard Henderson do_fop_dedd(ctx, tm, rm1, rm2, gen_helper_fmpy_d); 3945ebe9383cSRichard Henderson do_fop_dedd(ctx, ta, ta, ra, 3946ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 3947ebe9383cSRichard Henderson } 3948ebe9383cSRichard Henderson 3949869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3950ebe9383cSRichard Henderson } 3951ebe9383cSRichard Henderson 3952869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_s(DisasContext *ctx, uint32_t insn, 3953ebe9383cSRichard Henderson const DisasInsn *di) 3954ebe9383cSRichard Henderson { 3955ebe9383cSRichard Henderson unsigned rt = assemble_rt64(insn); 3956ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 3957ebe9383cSRichard Henderson unsigned rm1 = assemble_ra64(insn); 3958ebe9383cSRichard Henderson unsigned rm2 = assemble_rb64(insn); 3959ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 3960ebe9383cSRichard Henderson TCGv_i32 a, b, c; 3961ebe9383cSRichard Henderson 3962ebe9383cSRichard Henderson nullify_over(ctx); 3963ebe9383cSRichard Henderson a = load_frw0_i32(rm1); 3964ebe9383cSRichard Henderson b = load_frw0_i32(rm2); 3965ebe9383cSRichard Henderson c = load_frw0_i32(ra3); 3966ebe9383cSRichard Henderson 3967ebe9383cSRichard Henderson if (neg) { 3968ebe9383cSRichard Henderson gen_helper_fmpynfadd_s(a, cpu_env, a, b, c); 3969ebe9383cSRichard Henderson } else { 3970ebe9383cSRichard Henderson gen_helper_fmpyfadd_s(a, cpu_env, a, b, c); 3971ebe9383cSRichard Henderson } 3972ebe9383cSRichard Henderson 3973ebe9383cSRichard Henderson tcg_temp_free_i32(b); 3974ebe9383cSRichard Henderson tcg_temp_free_i32(c); 3975ebe9383cSRichard Henderson save_frw_i32(rt, a); 3976ebe9383cSRichard Henderson tcg_temp_free_i32(a); 3977869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 3978ebe9383cSRichard Henderson } 3979ebe9383cSRichard Henderson 3980869051eaSRichard Henderson static DisasJumpType trans_fmpyfadd_d(DisasContext *ctx, uint32_t insn, 3981ebe9383cSRichard Henderson const DisasInsn *di) 3982ebe9383cSRichard Henderson { 3983ebe9383cSRichard Henderson unsigned rt = extract32(insn, 0, 5); 3984ebe9383cSRichard Henderson unsigned neg = extract32(insn, 5, 1); 3985ebe9383cSRichard Henderson unsigned rm1 = extract32(insn, 21, 5); 3986ebe9383cSRichard Henderson unsigned rm2 = extract32(insn, 16, 5); 3987ebe9383cSRichard Henderson unsigned ra3 = assemble_rc64(insn); 3988ebe9383cSRichard Henderson TCGv_i64 a, b, c; 3989ebe9383cSRichard Henderson 3990ebe9383cSRichard Henderson nullify_over(ctx); 3991ebe9383cSRichard Henderson a = load_frd0(rm1); 3992ebe9383cSRichard Henderson b = load_frd0(rm2); 3993ebe9383cSRichard Henderson c = load_frd0(ra3); 3994ebe9383cSRichard Henderson 3995ebe9383cSRichard Henderson if (neg) { 3996ebe9383cSRichard Henderson gen_helper_fmpynfadd_d(a, cpu_env, a, b, c); 3997ebe9383cSRichard Henderson } else { 3998ebe9383cSRichard Henderson gen_helper_fmpyfadd_d(a, cpu_env, a, b, c); 3999ebe9383cSRichard Henderson } 4000ebe9383cSRichard Henderson 4001ebe9383cSRichard Henderson tcg_temp_free_i64(b); 4002ebe9383cSRichard Henderson tcg_temp_free_i64(c); 4003ebe9383cSRichard Henderson save_frd(rt, a); 4004ebe9383cSRichard Henderson tcg_temp_free_i64(a); 4005869051eaSRichard Henderson return nullify_end(ctx, DISAS_NEXT); 4006ebe9383cSRichard Henderson } 4007ebe9383cSRichard Henderson 4008ebe9383cSRichard Henderson static const DisasInsn table_fp_fused[] = { 4009ebe9383cSRichard Henderson { 0xb8000000u, 0xfc000800u, trans_fmpyfadd_s }, 4010ebe9383cSRichard Henderson { 0xb8000800u, 0xfc0019c0u, trans_fmpyfadd_d } 4011ebe9383cSRichard Henderson }; 4012ebe9383cSRichard Henderson 4013869051eaSRichard Henderson static DisasJumpType translate_table_int(DisasContext *ctx, uint32_t insn, 401461766fe9SRichard Henderson const DisasInsn table[], size_t n) 401561766fe9SRichard Henderson { 401661766fe9SRichard Henderson size_t i; 401761766fe9SRichard Henderson for (i = 0; i < n; ++i) { 401861766fe9SRichard Henderson if ((insn & table[i].mask) == table[i].insn) { 401961766fe9SRichard Henderson return table[i].trans(ctx, insn, &table[i]); 402061766fe9SRichard Henderson } 402161766fe9SRichard Henderson } 402261766fe9SRichard Henderson return gen_illegal(ctx); 402361766fe9SRichard Henderson } 402461766fe9SRichard Henderson 402561766fe9SRichard Henderson #define translate_table(ctx, insn, table) \ 402661766fe9SRichard Henderson translate_table_int(ctx, insn, table, ARRAY_SIZE(table)) 402761766fe9SRichard Henderson 4028869051eaSRichard Henderson static DisasJumpType translate_one(DisasContext *ctx, uint32_t insn) 402961766fe9SRichard Henderson { 403061766fe9SRichard Henderson uint32_t opc = extract32(insn, 26, 6); 403161766fe9SRichard Henderson 403261766fe9SRichard Henderson switch (opc) { 403398a9cb79SRichard Henderson case 0x00: /* system op */ 403498a9cb79SRichard Henderson return translate_table(ctx, insn, table_system); 403598a9cb79SRichard Henderson case 0x01: 403698a9cb79SRichard Henderson return translate_table(ctx, insn, table_mem_mgmt); 4037b2167459SRichard Henderson case 0x02: 4038b2167459SRichard Henderson return translate_table(ctx, insn, table_arith_log); 403996d6407fSRichard Henderson case 0x03: 404096d6407fSRichard Henderson return translate_table(ctx, insn, table_index_mem); 4041ebe9383cSRichard Henderson case 0x06: 4042ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, false); 4043b2167459SRichard Henderson case 0x08: 4044b2167459SRichard Henderson return trans_ldil(ctx, insn); 404596d6407fSRichard Henderson case 0x09: 404696d6407fSRichard Henderson return trans_copr_w(ctx, insn); 4047b2167459SRichard Henderson case 0x0A: 4048b2167459SRichard Henderson return trans_addil(ctx, insn); 404996d6407fSRichard Henderson case 0x0B: 405096d6407fSRichard Henderson return trans_copr_dw(ctx, insn); 4051ebe9383cSRichard Henderson case 0x0C: 4052ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0c); 4053b2167459SRichard Henderson case 0x0D: 4054b2167459SRichard Henderson return trans_ldo(ctx, insn); 4055ebe9383cSRichard Henderson case 0x0E: 4056ebe9383cSRichard Henderson return translate_table(ctx, insn, table_float_0e); 405796d6407fSRichard Henderson 405896d6407fSRichard Henderson case 0x10: 405996d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_UB); 406096d6407fSRichard Henderson case 0x11: 406196d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUW); 406296d6407fSRichard Henderson case 0x12: 406396d6407fSRichard Henderson return trans_load(ctx, insn, false, MO_TEUL); 406496d6407fSRichard Henderson case 0x13: 406596d6407fSRichard Henderson return trans_load(ctx, insn, true, MO_TEUL); 406696d6407fSRichard Henderson case 0x16: 406796d6407fSRichard Henderson return trans_fload_mod(ctx, insn); 406896d6407fSRichard Henderson case 0x17: 406996d6407fSRichard Henderson return trans_load_w(ctx, insn); 407096d6407fSRichard Henderson case 0x18: 407196d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_UB); 407296d6407fSRichard Henderson case 0x19: 407396d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUW); 407496d6407fSRichard Henderson case 0x1A: 407596d6407fSRichard Henderson return trans_store(ctx, insn, false, MO_TEUL); 407696d6407fSRichard Henderson case 0x1B: 407796d6407fSRichard Henderson return trans_store(ctx, insn, true, MO_TEUL); 407896d6407fSRichard Henderson case 0x1E: 407996d6407fSRichard Henderson return trans_fstore_mod(ctx, insn); 408096d6407fSRichard Henderson case 0x1F: 408196d6407fSRichard Henderson return trans_store_w(ctx, insn); 408296d6407fSRichard Henderson 408398cd9ca7SRichard Henderson case 0x20: 408498cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, false); 408598cd9ca7SRichard Henderson case 0x21: 408698cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, true, false); 408798cd9ca7SRichard Henderson case 0x22: 408898cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, false); 408998cd9ca7SRichard Henderson case 0x23: 409098cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, true, false); 4091b2167459SRichard Henderson case 0x24: 4092b2167459SRichard Henderson return trans_cmpiclr(ctx, insn); 4093b2167459SRichard Henderson case 0x25: 4094b2167459SRichard Henderson return trans_subi(ctx, insn); 4095ebe9383cSRichard Henderson case 0x26: 4096ebe9383cSRichard Henderson return trans_fmpyadd(ctx, insn, true); 409798cd9ca7SRichard Henderson case 0x27: 409898cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, true, false, true); 409998cd9ca7SRichard Henderson case 0x28: 410098cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, false); 410198cd9ca7SRichard Henderson case 0x29: 410298cd9ca7SRichard Henderson return trans_addb(ctx, insn, true, true); 410398cd9ca7SRichard Henderson case 0x2A: 410498cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, false); 410598cd9ca7SRichard Henderson case 0x2B: 410698cd9ca7SRichard Henderson return trans_addb(ctx, insn, false, true); 4107b2167459SRichard Henderson case 0x2C: 4108b2167459SRichard Henderson case 0x2D: 4109b2167459SRichard Henderson return trans_addi(ctx, insn); 4110ebe9383cSRichard Henderson case 0x2E: 4111ebe9383cSRichard Henderson return translate_table(ctx, insn, table_fp_fused); 411298cd9ca7SRichard Henderson case 0x2F: 411398cd9ca7SRichard Henderson return trans_cmpb(ctx, insn, false, false, true); 411496d6407fSRichard Henderson 411598cd9ca7SRichard Henderson case 0x30: 411698cd9ca7SRichard Henderson case 0x31: 411798cd9ca7SRichard Henderson return trans_bb(ctx, insn); 411898cd9ca7SRichard Henderson case 0x32: 411998cd9ca7SRichard Henderson return trans_movb(ctx, insn, false); 412098cd9ca7SRichard Henderson case 0x33: 412198cd9ca7SRichard Henderson return trans_movb(ctx, insn, true); 41220b1347d2SRichard Henderson case 0x34: 41230b1347d2SRichard Henderson return translate_table(ctx, insn, table_sh_ex); 41240b1347d2SRichard Henderson case 0x35: 41250b1347d2SRichard Henderson return translate_table(ctx, insn, table_depw); 412698cd9ca7SRichard Henderson case 0x38: 412798cd9ca7SRichard Henderson return trans_be(ctx, insn, false); 412898cd9ca7SRichard Henderson case 0x39: 412998cd9ca7SRichard Henderson return trans_be(ctx, insn, true); 413098cd9ca7SRichard Henderson case 0x3A: 413198cd9ca7SRichard Henderson return translate_table(ctx, insn, table_branch); 413296d6407fSRichard Henderson 413396d6407fSRichard Henderson case 0x04: /* spopn */ 413496d6407fSRichard Henderson case 0x05: /* diag */ 413596d6407fSRichard Henderson case 0x0F: /* product specific */ 413696d6407fSRichard Henderson break; 413796d6407fSRichard Henderson 413896d6407fSRichard Henderson case 0x07: /* unassigned */ 413996d6407fSRichard Henderson case 0x15: /* unassigned */ 414096d6407fSRichard Henderson case 0x1D: /* unassigned */ 414196d6407fSRichard Henderson case 0x37: /* unassigned */ 414296d6407fSRichard Henderson case 0x3F: /* unassigned */ 414361766fe9SRichard Henderson default: 414461766fe9SRichard Henderson break; 414561766fe9SRichard Henderson } 414661766fe9SRichard Henderson return gen_illegal(ctx); 414761766fe9SRichard Henderson } 414861766fe9SRichard Henderson 414951b061fbSRichard Henderson static int hppa_tr_init_disas_context(DisasContextBase *dcbase, 415051b061fbSRichard Henderson CPUState *cs, int max_insns) 415161766fe9SRichard Henderson { 415251b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4153f764718dSRichard Henderson int bound; 415461766fe9SRichard Henderson 415551b061fbSRichard Henderson ctx->cs = cs; 41563d68ee7bSRichard Henderson 41573d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 41583d68ee7bSRichard Henderson ctx->privilege = MMU_USER_IDX; 41593d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 41603d68ee7bSRichard Henderson #else 41613d68ee7bSRichard Henderson ctx->privilege = ctx->base.pc_first & 3; 41623d68ee7bSRichard Henderson ctx->mmu_idx = (ctx->base.tb->flags & PSW_D 41633d68ee7bSRichard Henderson ? ctx->privilege : MMU_PHYS_IDX); 41643d68ee7bSRichard Henderson #endif 41653d68ee7bSRichard Henderson ctx->iaoq_f = ctx->base.pc_first; 41663d68ee7bSRichard Henderson ctx->iaoq_b = ctx->base.tb->cs_base; 41673d68ee7bSRichard Henderson ctx->base.pc_first &= -4; 41683d68ee7bSRichard Henderson 416951b061fbSRichard Henderson ctx->iaoq_n = -1; 4170f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 417161766fe9SRichard Henderson 41723d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 41733d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 41743d68ee7bSRichard Henderson bound = MIN(max_insns, bound); 41753d68ee7bSRichard Henderson 417651b061fbSRichard Henderson ctx->ntemps = 0; 4177f764718dSRichard Henderson memset(ctx->temps, 0, sizeof(ctx->temps)); 417861766fe9SRichard Henderson 41793d68ee7bSRichard Henderson return bound; 418061766fe9SRichard Henderson } 418161766fe9SRichard Henderson 418251b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 418351b061fbSRichard Henderson { 418451b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 418561766fe9SRichard Henderson 41863d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 418751b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 418851b061fbSRichard Henderson ctx->psw_n_nonzero = false; 41893d68ee7bSRichard Henderson if (ctx->base.tb->flags & PSW_N) { 419051b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 419151b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4192129e9cc3SRichard Henderson } 419351b061fbSRichard Henderson ctx->null_lab = NULL; 419461766fe9SRichard Henderson } 419561766fe9SRichard Henderson 419651b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 419751b061fbSRichard Henderson { 419851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 419951b061fbSRichard Henderson 420051b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 420151b061fbSRichard Henderson } 420251b061fbSRichard Henderson 420351b061fbSRichard Henderson static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, 420451b061fbSRichard Henderson const CPUBreakpoint *bp) 420551b061fbSRichard Henderson { 420651b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 420751b061fbSRichard Henderson 420851b061fbSRichard Henderson ctx->base.is_jmp = gen_excp(ctx, EXCP_DEBUG); 42093d68ee7bSRichard Henderson ctx->base.pc_next = (ctx->iaoq_f & -4) + 4; 421051b061fbSRichard Henderson return true; 421151b061fbSRichard Henderson } 421251b061fbSRichard Henderson 421351b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 421451b061fbSRichard Henderson { 421551b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 421651b061fbSRichard Henderson CPUHPPAState *env = cs->env_ptr; 421751b061fbSRichard Henderson DisasJumpType ret; 421851b061fbSRichard Henderson int i, n; 421951b061fbSRichard Henderson 422051b061fbSRichard Henderson /* Execute one insn. */ 4221ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 422251b061fbSRichard Henderson if (ctx->iaoq_f < TARGET_PAGE_SIZE) { 422351b061fbSRichard Henderson ret = do_page_zero(ctx); 4224869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4225ba1d0b44SRichard Henderson } else 4226ba1d0b44SRichard Henderson #endif 4227ba1d0b44SRichard Henderson { 422861766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 422961766fe9SRichard Henderson the page permissions for execute. */ 42303d68ee7bSRichard Henderson uint32_t insn = cpu_ldl_code(env, ctx->iaoq_f & -4); 423161766fe9SRichard Henderson 423261766fe9SRichard Henderson /* Set up the IA queue for the next insn. 423361766fe9SRichard Henderson This will be overwritten by a branch. */ 423451b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 423551b061fbSRichard Henderson ctx->iaoq_n = -1; 423651b061fbSRichard Henderson ctx->iaoq_n_var = get_temp(ctx); 4237eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 423861766fe9SRichard Henderson } else { 423951b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4240f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 424161766fe9SRichard Henderson } 424261766fe9SRichard Henderson 424351b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 424451b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4245869051eaSRichard Henderson ret = DISAS_NEXT; 4246129e9cc3SRichard Henderson } else { 424751b061fbSRichard Henderson ret = translate_one(ctx, insn); 424851b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4249129e9cc3SRichard Henderson } 425061766fe9SRichard Henderson } 425161766fe9SRichard Henderson 425251b061fbSRichard Henderson /* Free any temporaries allocated. */ 425351b061fbSRichard Henderson for (i = 0, n = ctx->ntemps; i < n; ++i) { 425451b061fbSRichard Henderson tcg_temp_free(ctx->temps[i]); 4255f764718dSRichard Henderson ctx->temps[i] = NULL; 425661766fe9SRichard Henderson } 425751b061fbSRichard Henderson ctx->ntemps = 0; 425861766fe9SRichard Henderson 42593d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42603d68ee7bSRichard Henderson a priority change within the instruction queue. */ 426151b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 426251b061fbSRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER 426351b061fbSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS) { 426451b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 426551b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 4266869051eaSRichard Henderson ret = DISAS_NORETURN; 4267129e9cc3SRichard Henderson } else { 4268869051eaSRichard Henderson ret = DISAS_IAQ_N_STALE; 426961766fe9SRichard Henderson } 4270129e9cc3SRichard Henderson } 427151b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 427251b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 427351b061fbSRichard Henderson ctx->base.is_jmp = ret; 427461766fe9SRichard Henderson 4275869051eaSRichard Henderson if (ret == DISAS_NORETURN || ret == DISAS_IAQ_N_UPDATED) { 427651b061fbSRichard Henderson return; 427761766fe9SRichard Henderson } 427851b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4279eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); 428051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 428151b061fbSRichard Henderson nullify_save(ctx); 428251b061fbSRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 428351b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4284eaa3783bSRichard Henderson tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); 428561766fe9SRichard Henderson } 428661766fe9SRichard Henderson } 428761766fe9SRichard Henderson 428851b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 428951b061fbSRichard Henderson { 429051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4291e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 429251b061fbSRichard Henderson 4293e1b5a5edSRichard Henderson switch (is_jmp) { 4294869051eaSRichard Henderson case DISAS_NORETURN: 429561766fe9SRichard Henderson break; 429651b061fbSRichard Henderson case DISAS_TOO_MANY: 4297869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4298e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 429951b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 430051b061fbSRichard Henderson copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 430151b061fbSRichard Henderson nullify_save(ctx); 430261766fe9SRichard Henderson /* FALLTHRU */ 4303869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 430451b061fbSRichard Henderson if (ctx->base.singlestep_enabled) { 430561766fe9SRichard Henderson gen_excp_1(EXCP_DEBUG); 4306e1b5a5edSRichard Henderson } else if (is_jmp == DISAS_IAQ_N_STALE_EXIT) { 4307e1b5a5edSRichard Henderson tcg_gen_exit_tb(0); 430861766fe9SRichard Henderson } else { 43097f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 431061766fe9SRichard Henderson } 431161766fe9SRichard Henderson break; 431261766fe9SRichard Henderson default: 431351b061fbSRichard Henderson g_assert_not_reached(); 431461766fe9SRichard Henderson } 431561766fe9SRichard Henderson 431651b061fbSRichard Henderson /* We don't actually use this during normal translation, 431751b061fbSRichard Henderson but we should interact with the generic main loop. */ 43183d68ee7bSRichard Henderson ctx->base.pc_next = ctx->base.pc_first + 4 * ctx->base.num_insns; 431951b061fbSRichard Henderson } 432061766fe9SRichard Henderson 432151b061fbSRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) 432251b061fbSRichard Henderson { 4323eaa3783bSRichard Henderson target_ureg pc = dcbase->pc_first; 432461766fe9SRichard Henderson 4325ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4326ba1d0b44SRichard Henderson switch (pc) { 43277ad439dfSRichard Henderson case 0x00: 432851b061fbSRichard Henderson qemu_log("IN:\n0x00000000: (null)\n"); 4329ba1d0b44SRichard Henderson return; 43307ad439dfSRichard Henderson case 0xb0: 433151b061fbSRichard Henderson qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); 4332ba1d0b44SRichard Henderson return; 43337ad439dfSRichard Henderson case 0xe0: 433451b061fbSRichard Henderson qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4335ba1d0b44SRichard Henderson return; 43367ad439dfSRichard Henderson case 0x100: 433751b061fbSRichard Henderson qemu_log("IN:\n0x00000100: syscall\n"); 4338ba1d0b44SRichard Henderson return; 43397ad439dfSRichard Henderson } 4340ba1d0b44SRichard Henderson #endif 4341ba1d0b44SRichard Henderson 4342ba1d0b44SRichard Henderson qemu_log("IN: %s\n", lookup_symbol(pc)); 4343eaa3783bSRichard Henderson log_target_disas(cs, pc, dcbase->tb->size); 434461766fe9SRichard Henderson } 434551b061fbSRichard Henderson 434651b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 434751b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 434851b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 434951b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 435051b061fbSRichard Henderson .breakpoint_check = hppa_tr_breakpoint_check, 435151b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 435251b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 435351b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 435451b061fbSRichard Henderson }; 435551b061fbSRichard Henderson 435651b061fbSRichard Henderson void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 435751b061fbSRichard Henderson 435851b061fbSRichard Henderson { 435951b061fbSRichard Henderson DisasContext ctx; 436051b061fbSRichard Henderson translator_loop(&hppa_tr_ops, &ctx.base, cs, tb); 436161766fe9SRichard Henderson } 436261766fe9SRichard Henderson 436361766fe9SRichard Henderson void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, 436461766fe9SRichard Henderson target_ulong *data) 436561766fe9SRichard Henderson { 436661766fe9SRichard Henderson env->iaoq_f = data[0]; 436761766fe9SRichard Henderson if (data[1] != -1) { 436861766fe9SRichard Henderson env->iaoq_b = data[1]; 436961766fe9SRichard Henderson } 437061766fe9SRichard Henderson /* Since we were executing the instruction at IAOQ_F, and took some 437161766fe9SRichard Henderson sort of action that provoked the cpu_restore_state, we can infer 437261766fe9SRichard Henderson that the instruction was not nullified. */ 437361766fe9SRichard Henderson env->psw_n = 0; 437461766fe9SRichard Henderson } 4375