161766fe9SRichard Henderson /* 261766fe9SRichard Henderson * HPPA emulation cpu translation for qemu. 361766fe9SRichard Henderson * 461766fe9SRichard Henderson * Copyright (c) 2016 Richard Henderson <rth@twiddle.net> 561766fe9SRichard Henderson * 661766fe9SRichard Henderson * This library is free software; you can redistribute it and/or 761766fe9SRichard Henderson * modify it under the terms of the GNU Lesser General Public 861766fe9SRichard Henderson * License as published by the Free Software Foundation; either 9d6ea4236SChetan Pant * version 2.1 of the License, or (at your option) any later version. 1061766fe9SRichard Henderson * 1161766fe9SRichard Henderson * This library is distributed in the hope that it will be useful, 1261766fe9SRichard Henderson * but WITHOUT ANY WARRANTY; without even the implied warranty of 1361766fe9SRichard Henderson * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1461766fe9SRichard Henderson * Lesser General Public License for more details. 1561766fe9SRichard Henderson * 1661766fe9SRichard Henderson * You should have received a copy of the GNU Lesser General Public 1761766fe9SRichard Henderson * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1861766fe9SRichard Henderson */ 1961766fe9SRichard Henderson 2061766fe9SRichard Henderson #include "qemu/osdep.h" 2161766fe9SRichard Henderson #include "cpu.h" 2261766fe9SRichard Henderson #include "disas/disas.h" 2361766fe9SRichard Henderson #include "qemu/host-utils.h" 2461766fe9SRichard Henderson #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 2661766fe9SRichard Henderson #include "exec/helper-proto.h" 2761766fe9SRichard Henderson #include "exec/helper-gen.h" 28869051eaSRichard Henderson #include "exec/translator.h" 2961766fe9SRichard Henderson #include "exec/log.h" 3061766fe9SRichard Henderson 31d53106c9SRichard Henderson #define HELPER_H "helper.h" 32d53106c9SRichard Henderson #include "exec/helper-info.c.inc" 33d53106c9SRichard Henderson #undef HELPER_H 34d53106c9SRichard Henderson 35d53106c9SRichard Henderson 36eaa3783bSRichard Henderson /* Since we have a distinction between register size and address size, 37eaa3783bSRichard Henderson we need to redefine all of these. */ 38eaa3783bSRichard Henderson 39eaa3783bSRichard Henderson #undef TCGv 40eaa3783bSRichard Henderson #undef tcg_temp_new 41eaa3783bSRichard Henderson #undef tcg_global_mem_new 42eaa3783bSRichard Henderson 43eaa3783bSRichard Henderson #if TARGET_LONG_BITS == 64 44eaa3783bSRichard Henderson #define TCGv_tl TCGv_i64 45eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i64 46eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 47eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 48eaa3783bSRichard Henderson #else 49eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 50eaa3783bSRichard Henderson #endif 51eaa3783bSRichard Henderson #else 52eaa3783bSRichard Henderson #define TCGv_tl TCGv_i32 53eaa3783bSRichard Henderson #define tcg_temp_new_tl tcg_temp_new_i32 54eaa3783bSRichard Henderson #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 55eaa3783bSRichard Henderson #endif 56eaa3783bSRichard Henderson 57eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 58eaa3783bSRichard Henderson #define TCGv_reg TCGv_i64 59eaa3783bSRichard Henderson 60eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i64 61eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i64 62eaa3783bSRichard Henderson 63eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i64 64eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i64 65eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 66eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 67eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 68eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 69eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 70eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 71eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i64 72eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i64 73eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i64 74eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i64 75eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i64 76eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i64 77eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i64 78eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i64 79eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i64 80eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i64 81eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i64 82eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i64 83eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i64 84eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i64 85eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i64 86eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i64 87eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i64 88eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i64 89eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i64 90eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i64 91eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i64 92eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i64 93eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i64 94eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i64 95eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i64 96eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 97eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i64 98eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 99eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i64 100eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i64 101eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i64 102eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i64 103eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i64 104eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i64 105eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i64 106eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 107eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 108eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 109eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 110eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 111eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 112eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 113eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 114eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 115eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 116eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 117eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 118eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 119eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 120eaa3783bSRichard Henderson #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 121eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 122eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i64 123eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i64 124eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i64 125eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i64 126eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i64 127eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i64 128eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i64 129eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i64 130eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 131eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 132eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 133eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i64 134eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i64 135eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i64 136eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i64 137eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i64 138eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 139eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i64 140eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i64 14105bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i64 14229dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i64 143eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i64 144eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i64 145eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i64 146eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 147eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 148eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 1495bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr 150eaa3783bSRichard Henderson #else 151eaa3783bSRichard Henderson #define TCGv_reg TCGv_i32 152eaa3783bSRichard Henderson #define tcg_temp_new tcg_temp_new_i32 153eaa3783bSRichard Henderson #define tcg_global_mem_new tcg_global_mem_new_i32 154eaa3783bSRichard Henderson 155eaa3783bSRichard Henderson #define tcg_gen_movi_reg tcg_gen_movi_i32 156eaa3783bSRichard Henderson #define tcg_gen_mov_reg tcg_gen_mov_i32 157eaa3783bSRichard Henderson #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 158eaa3783bSRichard Henderson #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 159eaa3783bSRichard Henderson #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 160eaa3783bSRichard Henderson #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 161eaa3783bSRichard Henderson #define tcg_gen_ld32u_reg tcg_gen_ld_i32 162eaa3783bSRichard Henderson #define tcg_gen_ld32s_reg tcg_gen_ld_i32 163eaa3783bSRichard Henderson #define tcg_gen_ld_reg tcg_gen_ld_i32 164eaa3783bSRichard Henderson #define tcg_gen_st8_reg tcg_gen_st8_i32 165eaa3783bSRichard Henderson #define tcg_gen_st16_reg tcg_gen_st16_i32 166eaa3783bSRichard Henderson #define tcg_gen_st32_reg tcg_gen_st32_i32 167eaa3783bSRichard Henderson #define tcg_gen_st_reg tcg_gen_st_i32 168eaa3783bSRichard Henderson #define tcg_gen_add_reg tcg_gen_add_i32 169eaa3783bSRichard Henderson #define tcg_gen_addi_reg tcg_gen_addi_i32 170eaa3783bSRichard Henderson #define tcg_gen_sub_reg tcg_gen_sub_i32 171eaa3783bSRichard Henderson #define tcg_gen_neg_reg tcg_gen_neg_i32 172eaa3783bSRichard Henderson #define tcg_gen_subfi_reg tcg_gen_subfi_i32 173eaa3783bSRichard Henderson #define tcg_gen_subi_reg tcg_gen_subi_i32 174eaa3783bSRichard Henderson #define tcg_gen_and_reg tcg_gen_and_i32 175eaa3783bSRichard Henderson #define tcg_gen_andi_reg tcg_gen_andi_i32 176eaa3783bSRichard Henderson #define tcg_gen_or_reg tcg_gen_or_i32 177eaa3783bSRichard Henderson #define tcg_gen_ori_reg tcg_gen_ori_i32 178eaa3783bSRichard Henderson #define tcg_gen_xor_reg tcg_gen_xor_i32 179eaa3783bSRichard Henderson #define tcg_gen_xori_reg tcg_gen_xori_i32 180eaa3783bSRichard Henderson #define tcg_gen_not_reg tcg_gen_not_i32 181eaa3783bSRichard Henderson #define tcg_gen_shl_reg tcg_gen_shl_i32 182eaa3783bSRichard Henderson #define tcg_gen_shli_reg tcg_gen_shli_i32 183eaa3783bSRichard Henderson #define tcg_gen_shr_reg tcg_gen_shr_i32 184eaa3783bSRichard Henderson #define tcg_gen_shri_reg tcg_gen_shri_i32 185eaa3783bSRichard Henderson #define tcg_gen_sar_reg tcg_gen_sar_i32 186eaa3783bSRichard Henderson #define tcg_gen_sari_reg tcg_gen_sari_i32 187eaa3783bSRichard Henderson #define tcg_gen_brcond_reg tcg_gen_brcond_i32 188eaa3783bSRichard Henderson #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 189eaa3783bSRichard Henderson #define tcg_gen_setcond_reg tcg_gen_setcond_i32 190eaa3783bSRichard Henderson #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 191eaa3783bSRichard Henderson #define tcg_gen_mul_reg tcg_gen_mul_i32 192eaa3783bSRichard Henderson #define tcg_gen_muli_reg tcg_gen_muli_i32 193eaa3783bSRichard Henderson #define tcg_gen_div_reg tcg_gen_div_i32 194eaa3783bSRichard Henderson #define tcg_gen_rem_reg tcg_gen_rem_i32 195eaa3783bSRichard Henderson #define tcg_gen_divu_reg tcg_gen_divu_i32 196eaa3783bSRichard Henderson #define tcg_gen_remu_reg tcg_gen_remu_i32 197eaa3783bSRichard Henderson #define tcg_gen_discard_reg tcg_gen_discard_i32 198eaa3783bSRichard Henderson #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 199eaa3783bSRichard Henderson #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 200eaa3783bSRichard Henderson #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 201eaa3783bSRichard Henderson #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 202eaa3783bSRichard Henderson #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 203eaa3783bSRichard Henderson #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 204eaa3783bSRichard Henderson #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 205eaa3783bSRichard Henderson #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 206eaa3783bSRichard Henderson #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 207eaa3783bSRichard Henderson #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 208eaa3783bSRichard Henderson #define tcg_gen_ext32u_reg tcg_gen_mov_i32 209eaa3783bSRichard Henderson #define tcg_gen_ext32s_reg tcg_gen_mov_i32 210eaa3783bSRichard Henderson #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 211eaa3783bSRichard Henderson #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 212eaa3783bSRichard Henderson #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 213eaa3783bSRichard Henderson #define tcg_gen_andc_reg tcg_gen_andc_i32 214eaa3783bSRichard Henderson #define tcg_gen_eqv_reg tcg_gen_eqv_i32 215eaa3783bSRichard Henderson #define tcg_gen_nand_reg tcg_gen_nand_i32 216eaa3783bSRichard Henderson #define tcg_gen_nor_reg tcg_gen_nor_i32 217eaa3783bSRichard Henderson #define tcg_gen_orc_reg tcg_gen_orc_i32 218eaa3783bSRichard Henderson #define tcg_gen_clz_reg tcg_gen_clz_i32 219eaa3783bSRichard Henderson #define tcg_gen_ctz_reg tcg_gen_ctz_i32 220eaa3783bSRichard Henderson #define tcg_gen_clzi_reg tcg_gen_clzi_i32 221eaa3783bSRichard Henderson #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 222eaa3783bSRichard Henderson #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 223eaa3783bSRichard Henderson #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 224eaa3783bSRichard Henderson #define tcg_gen_rotl_reg tcg_gen_rotl_i32 225eaa3783bSRichard Henderson #define tcg_gen_rotli_reg tcg_gen_rotli_i32 226eaa3783bSRichard Henderson #define tcg_gen_rotr_reg tcg_gen_rotr_i32 227eaa3783bSRichard Henderson #define tcg_gen_rotri_reg tcg_gen_rotri_i32 228eaa3783bSRichard Henderson #define tcg_gen_deposit_reg tcg_gen_deposit_i32 229eaa3783bSRichard Henderson #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 230eaa3783bSRichard Henderson #define tcg_gen_extract_reg tcg_gen_extract_i32 231eaa3783bSRichard Henderson #define tcg_gen_sextract_reg tcg_gen_sextract_i32 23205bfd4dbSRichard Henderson #define tcg_gen_extract2_reg tcg_gen_extract2_i32 23329dd6f64SRichard Henderson #define tcg_constant_reg tcg_constant_i32 234eaa3783bSRichard Henderson #define tcg_gen_movcond_reg tcg_gen_movcond_i32 235eaa3783bSRichard Henderson #define tcg_gen_add2_reg tcg_gen_add2_i32 236eaa3783bSRichard Henderson #define tcg_gen_sub2_reg tcg_gen_sub2_i32 237eaa3783bSRichard Henderson #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 238eaa3783bSRichard Henderson #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 239eaa3783bSRichard Henderson #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 2405bfa8034SRichard Henderson #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr 241eaa3783bSRichard Henderson #endif /* TARGET_REGISTER_BITS */ 242eaa3783bSRichard Henderson 24361766fe9SRichard Henderson typedef struct DisasCond { 24461766fe9SRichard Henderson TCGCond c; 245eaa3783bSRichard Henderson TCGv_reg a0, a1; 24661766fe9SRichard Henderson } DisasCond; 24761766fe9SRichard Henderson 24861766fe9SRichard Henderson typedef struct DisasContext { 249d01a3625SRichard Henderson DisasContextBase base; 25061766fe9SRichard Henderson CPUState *cs; 25161766fe9SRichard Henderson 252eaa3783bSRichard Henderson target_ureg iaoq_f; 253eaa3783bSRichard Henderson target_ureg iaoq_b; 254eaa3783bSRichard Henderson target_ureg iaoq_n; 255eaa3783bSRichard Henderson TCGv_reg iaoq_n_var; 25661766fe9SRichard Henderson 25761766fe9SRichard Henderson DisasCond null_cond; 25861766fe9SRichard Henderson TCGLabel *null_lab; 25961766fe9SRichard Henderson 2601a19da0dSRichard Henderson uint32_t insn; 261494737b7SRichard Henderson uint32_t tb_flags; 2623d68ee7bSRichard Henderson int mmu_idx; 2633d68ee7bSRichard Henderson int privilege; 26461766fe9SRichard Henderson bool psw_n_nonzero; 265bd6243a3SRichard Henderson bool is_pa20; 266217d1a5eSRichard Henderson 267217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 268217d1a5eSRichard Henderson MemOp unalign; 269217d1a5eSRichard Henderson #endif 27061766fe9SRichard Henderson } DisasContext; 27161766fe9SRichard Henderson 272217d1a5eSRichard Henderson #ifdef CONFIG_USER_ONLY 273217d1a5eSRichard Henderson #define UNALIGN(C) (C)->unalign 274217d1a5eSRichard Henderson #else 2752d4afb03SRichard Henderson #define UNALIGN(C) MO_ALIGN 276217d1a5eSRichard Henderson #endif 277217d1a5eSRichard Henderson 278e36f27efSRichard Henderson /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ 279451e4ffdSRichard Henderson static int expand_sm_imm(DisasContext *ctx, int val) 280e36f27efSRichard Henderson { 281e36f27efSRichard Henderson if (val & PSW_SM_E) { 282e36f27efSRichard Henderson val = (val & ~PSW_SM_E) | PSW_E; 283e36f27efSRichard Henderson } 284e36f27efSRichard Henderson if (val & PSW_SM_W) { 285e36f27efSRichard Henderson val = (val & ~PSW_SM_W) | PSW_W; 286e36f27efSRichard Henderson } 287e36f27efSRichard Henderson return val; 288e36f27efSRichard Henderson } 289e36f27efSRichard Henderson 290deee69a1SRichard Henderson /* Inverted space register indicates 0 means sr0 not inferred from base. */ 291451e4ffdSRichard Henderson static int expand_sr3x(DisasContext *ctx, int val) 292deee69a1SRichard Henderson { 293deee69a1SRichard Henderson return ~val; 294deee69a1SRichard Henderson } 295deee69a1SRichard Henderson 2961cd012a5SRichard Henderson /* Convert the M:A bits within a memory insn to the tri-state value 2971cd012a5SRichard Henderson we use for the final M. */ 298451e4ffdSRichard Henderson static int ma_to_m(DisasContext *ctx, int val) 2991cd012a5SRichard Henderson { 3001cd012a5SRichard Henderson return val & 2 ? (val & 1 ? -1 : 1) : 0; 3011cd012a5SRichard Henderson } 3021cd012a5SRichard Henderson 303740038d7SRichard Henderson /* Convert the sign of the displacement to a pre or post-modify. */ 304451e4ffdSRichard Henderson static int pos_to_m(DisasContext *ctx, int val) 305740038d7SRichard Henderson { 306740038d7SRichard Henderson return val ? 1 : -1; 307740038d7SRichard Henderson } 308740038d7SRichard Henderson 309451e4ffdSRichard Henderson static int neg_to_m(DisasContext *ctx, int val) 310740038d7SRichard Henderson { 311740038d7SRichard Henderson return val ? -1 : 1; 312740038d7SRichard Henderson } 313740038d7SRichard Henderson 314740038d7SRichard Henderson /* Used for branch targets and fp memory ops. */ 315451e4ffdSRichard Henderson static int expand_shl2(DisasContext *ctx, int val) 31601afb7beSRichard Henderson { 31701afb7beSRichard Henderson return val << 2; 31801afb7beSRichard Henderson } 31901afb7beSRichard Henderson 320740038d7SRichard Henderson /* Used for fp memory ops. */ 321451e4ffdSRichard Henderson static int expand_shl3(DisasContext *ctx, int val) 322740038d7SRichard Henderson { 323740038d7SRichard Henderson return val << 3; 324740038d7SRichard Henderson } 325740038d7SRichard Henderson 3260588e061SRichard Henderson /* Used for assemble_21. */ 327451e4ffdSRichard Henderson static int expand_shl11(DisasContext *ctx, int val) 3280588e061SRichard Henderson { 3290588e061SRichard Henderson return val << 11; 3300588e061SRichard Henderson } 3310588e061SRichard Henderson 33201afb7beSRichard Henderson 33340f9f908SRichard Henderson /* Include the auto-generated decoder. */ 334abff1abfSPaolo Bonzini #include "decode-insns.c.inc" 33540f9f908SRichard Henderson 33661766fe9SRichard Henderson /* We are not using a goto_tb (for whatever reason), but have updated 33761766fe9SRichard Henderson the iaq (for whatever reason), so don't do it again on exit. */ 338869051eaSRichard Henderson #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 33961766fe9SRichard Henderson 34061766fe9SRichard Henderson /* We are exiting the TB, but have neither emitted a goto_tb, nor 34161766fe9SRichard Henderson updated the iaq for the next instruction to be executed. */ 342869051eaSRichard Henderson #define DISAS_IAQ_N_STALE DISAS_TARGET_1 34361766fe9SRichard Henderson 344e1b5a5edSRichard Henderson /* Similarly, but we want to return to the main loop immediately 345e1b5a5edSRichard Henderson to recognize unmasked interrupts. */ 346e1b5a5edSRichard Henderson #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 347c5d0aec2SRichard Henderson #define DISAS_EXIT DISAS_TARGET_3 348e1b5a5edSRichard Henderson 34961766fe9SRichard Henderson /* global register indexes */ 350eaa3783bSRichard Henderson static TCGv_reg cpu_gr[32]; 35133423472SRichard Henderson static TCGv_i64 cpu_sr[4]; 352494737b7SRichard Henderson static TCGv_i64 cpu_srH; 353eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_f; 354eaa3783bSRichard Henderson static TCGv_reg cpu_iaoq_b; 355c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_f; 356c301f34eSRichard Henderson static TCGv_i64 cpu_iasq_b; 357eaa3783bSRichard Henderson static TCGv_reg cpu_sar; 358eaa3783bSRichard Henderson static TCGv_reg cpu_psw_n; 359eaa3783bSRichard Henderson static TCGv_reg cpu_psw_v; 360eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb; 361eaa3783bSRichard Henderson static TCGv_reg cpu_psw_cb_msb; 36261766fe9SRichard Henderson 36361766fe9SRichard Henderson void hppa_translate_init(void) 36461766fe9SRichard Henderson { 36561766fe9SRichard Henderson #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } 36661766fe9SRichard Henderson 367eaa3783bSRichard Henderson typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; 36861766fe9SRichard Henderson static const GlobalVar vars[] = { 36935136a77SRichard Henderson { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, 37061766fe9SRichard Henderson DEF_VAR(psw_n), 37161766fe9SRichard Henderson DEF_VAR(psw_v), 37261766fe9SRichard Henderson DEF_VAR(psw_cb), 37361766fe9SRichard Henderson DEF_VAR(psw_cb_msb), 37461766fe9SRichard Henderson DEF_VAR(iaoq_f), 37561766fe9SRichard Henderson DEF_VAR(iaoq_b), 37661766fe9SRichard Henderson }; 37761766fe9SRichard Henderson 37861766fe9SRichard Henderson #undef DEF_VAR 37961766fe9SRichard Henderson 38061766fe9SRichard Henderson /* Use the symbolic register names that match the disassembler. */ 38161766fe9SRichard Henderson static const char gr_names[32][4] = { 38261766fe9SRichard Henderson "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 38361766fe9SRichard Henderson "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38461766fe9SRichard Henderson "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 38561766fe9SRichard Henderson "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" 38661766fe9SRichard Henderson }; 38733423472SRichard Henderson /* SR[4-7] are not global registers so that we can index them. */ 388494737b7SRichard Henderson static const char sr_names[5][4] = { 389494737b7SRichard Henderson "sr0", "sr1", "sr2", "sr3", "srH" 39033423472SRichard Henderson }; 39161766fe9SRichard Henderson 39261766fe9SRichard Henderson int i; 39361766fe9SRichard Henderson 394f764718dSRichard Henderson cpu_gr[0] = NULL; 39561766fe9SRichard Henderson for (i = 1; i < 32; i++) { 396ad75a51eSRichard Henderson cpu_gr[i] = tcg_global_mem_new(tcg_env, 39761766fe9SRichard Henderson offsetof(CPUHPPAState, gr[i]), 39861766fe9SRichard Henderson gr_names[i]); 39961766fe9SRichard Henderson } 40033423472SRichard Henderson for (i = 0; i < 4; i++) { 401ad75a51eSRichard Henderson cpu_sr[i] = tcg_global_mem_new_i64(tcg_env, 40233423472SRichard Henderson offsetof(CPUHPPAState, sr[i]), 40333423472SRichard Henderson sr_names[i]); 40433423472SRichard Henderson } 405ad75a51eSRichard Henderson cpu_srH = tcg_global_mem_new_i64(tcg_env, 406494737b7SRichard Henderson offsetof(CPUHPPAState, sr[4]), 407494737b7SRichard Henderson sr_names[4]); 40861766fe9SRichard Henderson 40961766fe9SRichard Henderson for (i = 0; i < ARRAY_SIZE(vars); ++i) { 41061766fe9SRichard Henderson const GlobalVar *v = &vars[i]; 411ad75a51eSRichard Henderson *v->var = tcg_global_mem_new(tcg_env, v->ofs, v->name); 41261766fe9SRichard Henderson } 413c301f34eSRichard Henderson 414ad75a51eSRichard Henderson cpu_iasq_f = tcg_global_mem_new_i64(tcg_env, 415c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_f), 416c301f34eSRichard Henderson "iasq_f"); 417ad75a51eSRichard Henderson cpu_iasq_b = tcg_global_mem_new_i64(tcg_env, 418c301f34eSRichard Henderson offsetof(CPUHPPAState, iasq_b), 419c301f34eSRichard Henderson "iasq_b"); 42061766fe9SRichard Henderson } 42161766fe9SRichard Henderson 422129e9cc3SRichard Henderson static DisasCond cond_make_f(void) 423129e9cc3SRichard Henderson { 424f764718dSRichard Henderson return (DisasCond){ 425f764718dSRichard Henderson .c = TCG_COND_NEVER, 426f764718dSRichard Henderson .a0 = NULL, 427f764718dSRichard Henderson .a1 = NULL, 428f764718dSRichard Henderson }; 429129e9cc3SRichard Henderson } 430129e9cc3SRichard Henderson 431df0232feSRichard Henderson static DisasCond cond_make_t(void) 432df0232feSRichard Henderson { 433df0232feSRichard Henderson return (DisasCond){ 434df0232feSRichard Henderson .c = TCG_COND_ALWAYS, 435df0232feSRichard Henderson .a0 = NULL, 436df0232feSRichard Henderson .a1 = NULL, 437df0232feSRichard Henderson }; 438df0232feSRichard Henderson } 439df0232feSRichard Henderson 440129e9cc3SRichard Henderson static DisasCond cond_make_n(void) 441129e9cc3SRichard Henderson { 442f764718dSRichard Henderson return (DisasCond){ 443f764718dSRichard Henderson .c = TCG_COND_NE, 444f764718dSRichard Henderson .a0 = cpu_psw_n, 4456e94937aSRichard Henderson .a1 = tcg_constant_reg(0) 446f764718dSRichard Henderson }; 447129e9cc3SRichard Henderson } 448129e9cc3SRichard Henderson 4494fe9533aSRichard Henderson static DisasCond cond_make_tmp(TCGCond c, TCGv_reg a0, TCGv_reg a1) 450b47a4a02SSven Schnelle { 451b47a4a02SSven Schnelle assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); 4524fe9533aSRichard Henderson return (DisasCond){ .c = c, .a0 = a0, .a1 = a1 }; 4534fe9533aSRichard Henderson } 4544fe9533aSRichard Henderson 4554fe9533aSRichard Henderson static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) 4564fe9533aSRichard Henderson { 4574fe9533aSRichard Henderson return cond_make_tmp(c, a0, tcg_constant_reg(0)); 458b47a4a02SSven Schnelle } 459b47a4a02SSven Schnelle 460eaa3783bSRichard Henderson static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) 461129e9cc3SRichard Henderson { 462b47a4a02SSven Schnelle TCGv_reg tmp = tcg_temp_new(); 463b47a4a02SSven Schnelle tcg_gen_mov_reg(tmp, a0); 464b47a4a02SSven Schnelle return cond_make_0_tmp(c, tmp); 465129e9cc3SRichard Henderson } 466129e9cc3SRichard Henderson 467eaa3783bSRichard Henderson static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) 468129e9cc3SRichard Henderson { 4694fe9533aSRichard Henderson TCGv_reg t0 = tcg_temp_new(); 4704fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 471129e9cc3SRichard Henderson 4724fe9533aSRichard Henderson tcg_gen_mov_reg(t0, a0); 4734fe9533aSRichard Henderson tcg_gen_mov_reg(t1, a1); 4744fe9533aSRichard Henderson return cond_make_tmp(c, t0, t1); 475129e9cc3SRichard Henderson } 476129e9cc3SRichard Henderson 477129e9cc3SRichard Henderson static void cond_free(DisasCond *cond) 478129e9cc3SRichard Henderson { 479129e9cc3SRichard Henderson switch (cond->c) { 480129e9cc3SRichard Henderson default: 481f764718dSRichard Henderson cond->a0 = NULL; 482f764718dSRichard Henderson cond->a1 = NULL; 483129e9cc3SRichard Henderson /* fallthru */ 484129e9cc3SRichard Henderson case TCG_COND_ALWAYS: 485129e9cc3SRichard Henderson cond->c = TCG_COND_NEVER; 486129e9cc3SRichard Henderson break; 487129e9cc3SRichard Henderson case TCG_COND_NEVER: 488129e9cc3SRichard Henderson break; 489129e9cc3SRichard Henderson } 490129e9cc3SRichard Henderson } 491129e9cc3SRichard Henderson 492eaa3783bSRichard Henderson static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) 49361766fe9SRichard Henderson { 49461766fe9SRichard Henderson if (reg == 0) { 495e12c6309SRichard Henderson TCGv_reg t = tcg_temp_new(); 496eaa3783bSRichard Henderson tcg_gen_movi_reg(t, 0); 49761766fe9SRichard Henderson return t; 49861766fe9SRichard Henderson } else { 49961766fe9SRichard Henderson return cpu_gr[reg]; 50061766fe9SRichard Henderson } 50161766fe9SRichard Henderson } 50261766fe9SRichard Henderson 503eaa3783bSRichard Henderson static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) 50461766fe9SRichard Henderson { 505129e9cc3SRichard Henderson if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { 506e12c6309SRichard Henderson return tcg_temp_new(); 50761766fe9SRichard Henderson } else { 50861766fe9SRichard Henderson return cpu_gr[reg]; 50961766fe9SRichard Henderson } 51061766fe9SRichard Henderson } 51161766fe9SRichard Henderson 512eaa3783bSRichard Henderson static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) 513129e9cc3SRichard Henderson { 514129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 515eaa3783bSRichard Henderson tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, 516129e9cc3SRichard Henderson ctx->null_cond.a1, dest, t); 517129e9cc3SRichard Henderson } else { 518eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, t); 519129e9cc3SRichard Henderson } 520129e9cc3SRichard Henderson } 521129e9cc3SRichard Henderson 522eaa3783bSRichard Henderson static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) 523129e9cc3SRichard Henderson { 524129e9cc3SRichard Henderson if (reg != 0) { 525129e9cc3SRichard Henderson save_or_nullify(ctx, cpu_gr[reg], t); 526129e9cc3SRichard Henderson } 527129e9cc3SRichard Henderson } 528129e9cc3SRichard Henderson 529e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN 53096d6407fSRichard Henderson # define HI_OFS 0 53196d6407fSRichard Henderson # define LO_OFS 4 53296d6407fSRichard Henderson #else 53396d6407fSRichard Henderson # define HI_OFS 4 53496d6407fSRichard Henderson # define LO_OFS 0 53596d6407fSRichard Henderson #endif 53696d6407fSRichard Henderson 53796d6407fSRichard Henderson static TCGv_i32 load_frw_i32(unsigned rt) 53896d6407fSRichard Henderson { 53996d6407fSRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 540ad75a51eSRichard Henderson tcg_gen_ld_i32(ret, tcg_env, 54196d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 54296d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 54396d6407fSRichard Henderson return ret; 54496d6407fSRichard Henderson } 54596d6407fSRichard Henderson 546ebe9383cSRichard Henderson static TCGv_i32 load_frw0_i32(unsigned rt) 547ebe9383cSRichard Henderson { 548ebe9383cSRichard Henderson if (rt == 0) { 5490992a930SRichard Henderson TCGv_i32 ret = tcg_temp_new_i32(); 5500992a930SRichard Henderson tcg_gen_movi_i32(ret, 0); 5510992a930SRichard Henderson return ret; 552ebe9383cSRichard Henderson } else { 553ebe9383cSRichard Henderson return load_frw_i32(rt); 554ebe9383cSRichard Henderson } 555ebe9383cSRichard Henderson } 556ebe9383cSRichard Henderson 557ebe9383cSRichard Henderson static TCGv_i64 load_frw0_i64(unsigned rt) 558ebe9383cSRichard Henderson { 559ebe9383cSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5600992a930SRichard Henderson if (rt == 0) { 5610992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5620992a930SRichard Henderson } else { 563ad75a51eSRichard Henderson tcg_gen_ld32u_i64(ret, tcg_env, 564ebe9383cSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 565ebe9383cSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 566ebe9383cSRichard Henderson } 5670992a930SRichard Henderson return ret; 568ebe9383cSRichard Henderson } 569ebe9383cSRichard Henderson 57096d6407fSRichard Henderson static void save_frw_i32(unsigned rt, TCGv_i32 val) 57196d6407fSRichard Henderson { 572ad75a51eSRichard Henderson tcg_gen_st_i32(val, tcg_env, 57396d6407fSRichard Henderson offsetof(CPUHPPAState, fr[rt & 31]) 57496d6407fSRichard Henderson + (rt & 32 ? LO_OFS : HI_OFS)); 57596d6407fSRichard Henderson } 57696d6407fSRichard Henderson 57796d6407fSRichard Henderson #undef HI_OFS 57896d6407fSRichard Henderson #undef LO_OFS 57996d6407fSRichard Henderson 58096d6407fSRichard Henderson static TCGv_i64 load_frd(unsigned rt) 58196d6407fSRichard Henderson { 58296d6407fSRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 583ad75a51eSRichard Henderson tcg_gen_ld_i64(ret, tcg_env, offsetof(CPUHPPAState, fr[rt])); 58496d6407fSRichard Henderson return ret; 58596d6407fSRichard Henderson } 58696d6407fSRichard Henderson 587ebe9383cSRichard Henderson static TCGv_i64 load_frd0(unsigned rt) 588ebe9383cSRichard Henderson { 589ebe9383cSRichard Henderson if (rt == 0) { 5900992a930SRichard Henderson TCGv_i64 ret = tcg_temp_new_i64(); 5910992a930SRichard Henderson tcg_gen_movi_i64(ret, 0); 5920992a930SRichard Henderson return ret; 593ebe9383cSRichard Henderson } else { 594ebe9383cSRichard Henderson return load_frd(rt); 595ebe9383cSRichard Henderson } 596ebe9383cSRichard Henderson } 597ebe9383cSRichard Henderson 59896d6407fSRichard Henderson static void save_frd(unsigned rt, TCGv_i64 val) 59996d6407fSRichard Henderson { 600ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env, offsetof(CPUHPPAState, fr[rt])); 60196d6407fSRichard Henderson } 60296d6407fSRichard Henderson 60333423472SRichard Henderson static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) 60433423472SRichard Henderson { 60533423472SRichard Henderson #ifdef CONFIG_USER_ONLY 60633423472SRichard Henderson tcg_gen_movi_i64(dest, 0); 60733423472SRichard Henderson #else 60833423472SRichard Henderson if (reg < 4) { 60933423472SRichard Henderson tcg_gen_mov_i64(dest, cpu_sr[reg]); 610494737b7SRichard Henderson } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { 611494737b7SRichard Henderson tcg_gen_mov_i64(dest, cpu_srH); 61233423472SRichard Henderson } else { 613ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env, offsetof(CPUHPPAState, sr[reg])); 61433423472SRichard Henderson } 61533423472SRichard Henderson #endif 61633423472SRichard Henderson } 61733423472SRichard Henderson 618129e9cc3SRichard Henderson /* Skip over the implementation of an insn that has been nullified. 619129e9cc3SRichard Henderson Use this when the insn is too complex for a conditional move. */ 620129e9cc3SRichard Henderson static void nullify_over(DisasContext *ctx) 621129e9cc3SRichard Henderson { 622129e9cc3SRichard Henderson if (ctx->null_cond.c != TCG_COND_NEVER) { 623129e9cc3SRichard Henderson /* The always condition should have been handled in the main loop. */ 624129e9cc3SRichard Henderson assert(ctx->null_cond.c != TCG_COND_ALWAYS); 625129e9cc3SRichard Henderson 626129e9cc3SRichard Henderson ctx->null_lab = gen_new_label(); 627129e9cc3SRichard Henderson 628129e9cc3SRichard Henderson /* If we're using PSW[N], copy it to a temp because... */ 6296e94937aSRichard Henderson if (ctx->null_cond.a0 == cpu_psw_n) { 630129e9cc3SRichard Henderson ctx->null_cond.a0 = tcg_temp_new(); 631eaa3783bSRichard Henderson tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); 632129e9cc3SRichard Henderson } 633129e9cc3SRichard Henderson /* ... we clear it before branching over the implementation, 634129e9cc3SRichard Henderson so that (1) it's clear after nullifying this insn and 635129e9cc3SRichard Henderson (2) if this insn nullifies the next, PSW[N] is valid. */ 636129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 637129e9cc3SRichard Henderson ctx->psw_n_nonzero = false; 638eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 639129e9cc3SRichard Henderson } 640129e9cc3SRichard Henderson 641eaa3783bSRichard Henderson tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, 642129e9cc3SRichard Henderson ctx->null_cond.a1, ctx->null_lab); 643129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 644129e9cc3SRichard Henderson } 645129e9cc3SRichard Henderson } 646129e9cc3SRichard Henderson 647129e9cc3SRichard Henderson /* Save the current nullification state to PSW[N]. */ 648129e9cc3SRichard Henderson static void nullify_save(DisasContext *ctx) 649129e9cc3SRichard Henderson { 650129e9cc3SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 651129e9cc3SRichard Henderson if (ctx->psw_n_nonzero) { 652eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 653129e9cc3SRichard Henderson } 654129e9cc3SRichard Henderson return; 655129e9cc3SRichard Henderson } 6566e94937aSRichard Henderson if (ctx->null_cond.a0 != cpu_psw_n) { 657eaa3783bSRichard Henderson tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, 658129e9cc3SRichard Henderson ctx->null_cond.a0, ctx->null_cond.a1); 659129e9cc3SRichard Henderson ctx->psw_n_nonzero = true; 660129e9cc3SRichard Henderson } 661129e9cc3SRichard Henderson cond_free(&ctx->null_cond); 662129e9cc3SRichard Henderson } 663129e9cc3SRichard Henderson 664129e9cc3SRichard Henderson /* Set a PSW[N] to X. The intention is that this is used immediately 665129e9cc3SRichard Henderson before a goto_tb/exit_tb, so that there is no fallthru path to other 666129e9cc3SRichard Henderson code within the TB. Therefore we do not update psw_n_nonzero. */ 667129e9cc3SRichard Henderson static void nullify_set(DisasContext *ctx, bool x) 668129e9cc3SRichard Henderson { 669129e9cc3SRichard Henderson if (ctx->psw_n_nonzero || x) { 670eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, x); 671129e9cc3SRichard Henderson } 672129e9cc3SRichard Henderson } 673129e9cc3SRichard Henderson 674129e9cc3SRichard Henderson /* Mark the end of an instruction that may have been nullified. 67540f9f908SRichard Henderson This is the pair to nullify_over. Always returns true so that 67640f9f908SRichard Henderson it may be tail-called from a translate function. */ 67731234768SRichard Henderson static bool nullify_end(DisasContext *ctx) 678129e9cc3SRichard Henderson { 679129e9cc3SRichard Henderson TCGLabel *null_lab = ctx->null_lab; 68031234768SRichard Henderson DisasJumpType status = ctx->base.is_jmp; 681129e9cc3SRichard Henderson 682f49b3537SRichard Henderson /* For NEXT, NORETURN, STALE, we can easily continue (or exit). 683f49b3537SRichard Henderson For UPDATED, we cannot update on the nullified path. */ 684f49b3537SRichard Henderson assert(status != DISAS_IAQ_N_UPDATED); 685f49b3537SRichard Henderson 686129e9cc3SRichard Henderson if (likely(null_lab == NULL)) { 687129e9cc3SRichard Henderson /* The current insn wasn't conditional or handled the condition 688129e9cc3SRichard Henderson applied to it without a branch, so the (new) setting of 689129e9cc3SRichard Henderson NULL_COND can be applied directly to the next insn. */ 69031234768SRichard Henderson return true; 691129e9cc3SRichard Henderson } 692129e9cc3SRichard Henderson ctx->null_lab = NULL; 693129e9cc3SRichard Henderson 694129e9cc3SRichard Henderson if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { 695129e9cc3SRichard Henderson /* The next instruction will be unconditional, 696129e9cc3SRichard Henderson and NULL_COND already reflects that. */ 697129e9cc3SRichard Henderson gen_set_label(null_lab); 698129e9cc3SRichard Henderson } else { 699129e9cc3SRichard Henderson /* The insn that we just executed is itself nullifying the next 700129e9cc3SRichard Henderson instruction. Store the condition in the PSW[N] global. 701129e9cc3SRichard Henderson We asserted PSW[N] = 0 in nullify_over, so that after the 702129e9cc3SRichard Henderson label we have the proper value in place. */ 703129e9cc3SRichard Henderson nullify_save(ctx); 704129e9cc3SRichard Henderson gen_set_label(null_lab); 705129e9cc3SRichard Henderson ctx->null_cond = cond_make_n(); 706129e9cc3SRichard Henderson } 707869051eaSRichard Henderson if (status == DISAS_NORETURN) { 70831234768SRichard Henderson ctx->base.is_jmp = DISAS_NEXT; 709129e9cc3SRichard Henderson } 71031234768SRichard Henderson return true; 711129e9cc3SRichard Henderson } 712129e9cc3SRichard Henderson 713698240d1SRichard Henderson static target_ureg gva_offset_mask(DisasContext *ctx) 714698240d1SRichard Henderson { 715698240d1SRichard Henderson return (ctx->tb_flags & PSW_W 716698240d1SRichard Henderson ? MAKE_64BIT_MASK(0, 62) 717698240d1SRichard Henderson : MAKE_64BIT_MASK(0, 32)); 718698240d1SRichard Henderson } 719698240d1SRichard Henderson 720741322f4SRichard Henderson static void copy_iaoq_entry(DisasContext *ctx, TCGv_reg dest, 721741322f4SRichard Henderson target_ureg ival, TCGv_reg vval) 72261766fe9SRichard Henderson { 723f13bf343SRichard Henderson target_ureg mask = gva_offset_mask(ctx); 724f13bf343SRichard Henderson 725f13bf343SRichard Henderson if (ival != -1) { 726f13bf343SRichard Henderson tcg_gen_movi_reg(dest, ival & mask); 727f13bf343SRichard Henderson return; 728f13bf343SRichard Henderson } 729f13bf343SRichard Henderson tcg_debug_assert(vval != NULL); 730f13bf343SRichard Henderson 731f13bf343SRichard Henderson /* 732f13bf343SRichard Henderson * We know that the IAOQ is already properly masked. 733f13bf343SRichard Henderson * This optimization is primarily for "iaoq_f = iaoq_b". 734f13bf343SRichard Henderson */ 735f13bf343SRichard Henderson if (vval == cpu_iaoq_f || vval == cpu_iaoq_b) { 736eaa3783bSRichard Henderson tcg_gen_mov_reg(dest, vval); 73761766fe9SRichard Henderson } else { 738f13bf343SRichard Henderson tcg_gen_andi_reg(dest, vval, mask); 73961766fe9SRichard Henderson } 74061766fe9SRichard Henderson } 74161766fe9SRichard Henderson 742eaa3783bSRichard Henderson static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) 74361766fe9SRichard Henderson { 74461766fe9SRichard Henderson return ctx->iaoq_f + disp + 8; 74561766fe9SRichard Henderson } 74661766fe9SRichard Henderson 74761766fe9SRichard Henderson static void gen_excp_1(int exception) 74861766fe9SRichard Henderson { 749ad75a51eSRichard Henderson gen_helper_excp(tcg_env, tcg_constant_i32(exception)); 75061766fe9SRichard Henderson } 75161766fe9SRichard Henderson 75231234768SRichard Henderson static void gen_excp(DisasContext *ctx, int exception) 75361766fe9SRichard Henderson { 754741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 755741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 756129e9cc3SRichard Henderson nullify_save(ctx); 75761766fe9SRichard Henderson gen_excp_1(exception); 75831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 75961766fe9SRichard Henderson } 76061766fe9SRichard Henderson 76131234768SRichard Henderson static bool gen_excp_iir(DisasContext *ctx, int exc) 7621a19da0dSRichard Henderson { 76331234768SRichard Henderson nullify_over(ctx); 76429dd6f64SRichard Henderson tcg_gen_st_reg(tcg_constant_reg(ctx->insn), 765ad75a51eSRichard Henderson tcg_env, offsetof(CPUHPPAState, cr[CR_IIR])); 76631234768SRichard Henderson gen_excp(ctx, exc); 76731234768SRichard Henderson return nullify_end(ctx); 7681a19da0dSRichard Henderson } 7691a19da0dSRichard Henderson 77031234768SRichard Henderson static bool gen_illegal(DisasContext *ctx) 77161766fe9SRichard Henderson { 77231234768SRichard Henderson return gen_excp_iir(ctx, EXCP_ILL); 77361766fe9SRichard Henderson } 77461766fe9SRichard Henderson 77540f9f908SRichard Henderson #ifdef CONFIG_USER_ONLY 77640f9f908SRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 77740f9f908SRichard Henderson return gen_excp_iir(ctx, EXCP) 77840f9f908SRichard Henderson #else 779e1b5a5edSRichard Henderson #define CHECK_MOST_PRIVILEGED(EXCP) \ 780e1b5a5edSRichard Henderson do { \ 781e1b5a5edSRichard Henderson if (ctx->privilege != 0) { \ 78231234768SRichard Henderson return gen_excp_iir(ctx, EXCP); \ 783e1b5a5edSRichard Henderson } \ 784e1b5a5edSRichard Henderson } while (0) 78540f9f908SRichard Henderson #endif 786e1b5a5edSRichard Henderson 787eaa3783bSRichard Henderson static bool use_goto_tb(DisasContext *ctx, target_ureg dest) 78861766fe9SRichard Henderson { 78957f91498SRichard Henderson return translator_use_goto_tb(&ctx->base, dest); 79061766fe9SRichard Henderson } 79161766fe9SRichard Henderson 792129e9cc3SRichard Henderson /* If the next insn is to be nullified, and it's on the same page, 793129e9cc3SRichard Henderson and we're not attempting to set a breakpoint on it, then we can 794129e9cc3SRichard Henderson totally skip the nullified insn. This avoids creating and 795129e9cc3SRichard Henderson executing a TB that merely branches to the next TB. */ 796129e9cc3SRichard Henderson static bool use_nullify_skip(DisasContext *ctx) 797129e9cc3SRichard Henderson { 798129e9cc3SRichard Henderson return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 799129e9cc3SRichard Henderson && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); 800129e9cc3SRichard Henderson } 801129e9cc3SRichard Henderson 80261766fe9SRichard Henderson static void gen_goto_tb(DisasContext *ctx, int which, 803eaa3783bSRichard Henderson target_ureg f, target_ureg b) 80461766fe9SRichard Henderson { 80561766fe9SRichard Henderson if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { 80661766fe9SRichard Henderson tcg_gen_goto_tb(which); 807a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, NULL); 808a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, NULL); 80907ea28b4SRichard Henderson tcg_gen_exit_tb(ctx->base.tb, which); 81061766fe9SRichard Henderson } else { 811741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, f, cpu_iaoq_b); 812741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, b, ctx->iaoq_n_var); 8137f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 81461766fe9SRichard Henderson } 81561766fe9SRichard Henderson } 81661766fe9SRichard Henderson 817b47a4a02SSven Schnelle static bool cond_need_sv(int c) 818b47a4a02SSven Schnelle { 819b47a4a02SSven Schnelle return c == 2 || c == 3 || c == 6; 820b47a4a02SSven Schnelle } 821b47a4a02SSven Schnelle 822b47a4a02SSven Schnelle static bool cond_need_cb(int c) 823b47a4a02SSven Schnelle { 824b47a4a02SSven Schnelle return c == 4 || c == 5; 825b47a4a02SSven Schnelle } 826b47a4a02SSven Schnelle 82772ca8753SRichard Henderson /* Need extensions from TCGv_i32 to TCGv_reg. */ 82872ca8753SRichard Henderson static bool cond_need_ext(DisasContext *ctx, bool d) 82972ca8753SRichard Henderson { 830a751eb31SRichard Henderson return TARGET_REGISTER_BITS == 64 && !(ctx->is_pa20 && d); 83172ca8753SRichard Henderson } 83272ca8753SRichard Henderson 833b47a4a02SSven Schnelle /* 834b47a4a02SSven Schnelle * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of 835b47a4a02SSven Schnelle * the Parisc 1.1 Architecture Reference Manual for details. 836b47a4a02SSven Schnelle */ 837b2167459SRichard Henderson 838a751eb31SRichard Henderson static DisasCond do_cond(DisasContext *ctx, unsigned cf, bool d, 839a751eb31SRichard Henderson TCGv_reg res, TCGv_reg cb_msb, TCGv_reg sv) 840b2167459SRichard Henderson { 841b2167459SRichard Henderson DisasCond cond; 842eaa3783bSRichard Henderson TCGv_reg tmp; 843b2167459SRichard Henderson 844b2167459SRichard Henderson switch (cf >> 1) { 845b47a4a02SSven Schnelle case 0: /* Never / TR (0 / 1) */ 846b2167459SRichard Henderson cond = cond_make_f(); 847b2167459SRichard Henderson break; 848b2167459SRichard Henderson case 1: /* = / <> (Z / !Z) */ 849a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 850a751eb31SRichard Henderson tmp = tcg_temp_new(); 851a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 852a751eb31SRichard Henderson res = tmp; 853a751eb31SRichard Henderson } 854b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, res); 855b2167459SRichard Henderson break; 856b47a4a02SSven Schnelle case 2: /* < / >= (N ^ V / !(N ^ V) */ 857b47a4a02SSven Schnelle tmp = tcg_temp_new(); 858b47a4a02SSven Schnelle tcg_gen_xor_reg(tmp, res, sv); 859a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 860a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, tmp); 861a751eb31SRichard Henderson } 862b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_LT, tmp); 863b2167459SRichard Henderson break; 864b47a4a02SSven Schnelle case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ 865b47a4a02SSven Schnelle /* 866b47a4a02SSven Schnelle * Simplify: 867b47a4a02SSven Schnelle * (N ^ V) | Z 868b47a4a02SSven Schnelle * ((res < 0) ^ (sv < 0)) | !res 869b47a4a02SSven Schnelle * ((res ^ sv) < 0) | !res 870b47a4a02SSven Schnelle * (~(res ^ sv) >= 0) | !res 871b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31) | !res 872b47a4a02SSven Schnelle * !(~(res ^ sv) >> 31 & res) 873b47a4a02SSven Schnelle */ 874b47a4a02SSven Schnelle tmp = tcg_temp_new(); 875b47a4a02SSven Schnelle tcg_gen_eqv_reg(tmp, res, sv); 876a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 877a751eb31SRichard Henderson tcg_gen_sextract_reg(tmp, tmp, 31, 1); 878a751eb31SRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 879a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 880a751eb31SRichard Henderson } else { 881b47a4a02SSven Schnelle tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); 882b47a4a02SSven Schnelle tcg_gen_and_reg(tmp, tmp, res); 883a751eb31SRichard Henderson } 884b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 885b2167459SRichard Henderson break; 886b2167459SRichard Henderson case 4: /* NUV / UV (!C / C) */ 887a751eb31SRichard Henderson /* Only bit 0 of cb_msb is ever set. */ 888b2167459SRichard Henderson cond = cond_make_0(TCG_COND_EQ, cb_msb); 889b2167459SRichard Henderson break; 890b2167459SRichard Henderson case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ 891b2167459SRichard Henderson tmp = tcg_temp_new(); 892eaa3783bSRichard Henderson tcg_gen_neg_reg(tmp, cb_msb); 893eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, tmp, res); 894a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 895a751eb31SRichard Henderson tcg_gen_ext32u_reg(tmp, tmp); 896a751eb31SRichard Henderson } 897b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_EQ, tmp); 898b2167459SRichard Henderson break; 899b2167459SRichard Henderson case 6: /* SV / NSV (V / !V) */ 900a751eb31SRichard Henderson if (cond_need_ext(ctx, d)) { 901a751eb31SRichard Henderson tmp = tcg_temp_new(); 902a751eb31SRichard Henderson tcg_gen_ext32s_reg(tmp, sv); 903a751eb31SRichard Henderson sv = tmp; 904a751eb31SRichard Henderson } 905b2167459SRichard Henderson cond = cond_make_0(TCG_COND_LT, sv); 906b2167459SRichard Henderson break; 907b2167459SRichard Henderson case 7: /* OD / EV */ 908b2167459SRichard Henderson tmp = tcg_temp_new(); 909eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, res, 1); 910b47a4a02SSven Schnelle cond = cond_make_0_tmp(TCG_COND_NE, tmp); 911b2167459SRichard Henderson break; 912b2167459SRichard Henderson default: 913b2167459SRichard Henderson g_assert_not_reached(); 914b2167459SRichard Henderson } 915b2167459SRichard Henderson if (cf & 1) { 916b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 917b2167459SRichard Henderson } 918b2167459SRichard Henderson 919b2167459SRichard Henderson return cond; 920b2167459SRichard Henderson } 921b2167459SRichard Henderson 922b2167459SRichard Henderson /* Similar, but for the special case of subtraction without borrow, we 923b2167459SRichard Henderson can use the inputs directly. This can allow other computation to be 924b2167459SRichard Henderson deleted as unused. */ 925b2167459SRichard Henderson 9264fe9533aSRichard Henderson static DisasCond do_sub_cond(DisasContext *ctx, unsigned cf, bool d, 9274fe9533aSRichard Henderson TCGv_reg res, TCGv_reg in1, 9284fe9533aSRichard Henderson TCGv_reg in2, TCGv_reg sv) 929b2167459SRichard Henderson { 9304fe9533aSRichard Henderson TCGCond tc; 9314fe9533aSRichard Henderson bool ext_uns; 932b2167459SRichard Henderson 933b2167459SRichard Henderson switch (cf >> 1) { 934b2167459SRichard Henderson case 1: /* = / <> */ 9354fe9533aSRichard Henderson tc = TCG_COND_EQ; 9364fe9533aSRichard Henderson ext_uns = true; 937b2167459SRichard Henderson break; 938b2167459SRichard Henderson case 2: /* < / >= */ 9394fe9533aSRichard Henderson tc = TCG_COND_LT; 9404fe9533aSRichard Henderson ext_uns = false; 941b2167459SRichard Henderson break; 942b2167459SRichard Henderson case 3: /* <= / > */ 9434fe9533aSRichard Henderson tc = TCG_COND_LE; 9444fe9533aSRichard Henderson ext_uns = false; 945b2167459SRichard Henderson break; 946b2167459SRichard Henderson case 4: /* << / >>= */ 9474fe9533aSRichard Henderson tc = TCG_COND_LTU; 9484fe9533aSRichard Henderson ext_uns = true; 949b2167459SRichard Henderson break; 950b2167459SRichard Henderson case 5: /* <<= / >> */ 9514fe9533aSRichard Henderson tc = TCG_COND_LEU; 9524fe9533aSRichard Henderson ext_uns = true; 953b2167459SRichard Henderson break; 954b2167459SRichard Henderson default: 955a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, sv); 956b2167459SRichard Henderson } 957b2167459SRichard Henderson 9584fe9533aSRichard Henderson if (cf & 1) { 9594fe9533aSRichard Henderson tc = tcg_invert_cond(tc); 9604fe9533aSRichard Henderson } 9614fe9533aSRichard Henderson if (cond_need_ext(ctx, d)) { 9624fe9533aSRichard Henderson TCGv_reg t1 = tcg_temp_new(); 9634fe9533aSRichard Henderson TCGv_reg t2 = tcg_temp_new(); 9644fe9533aSRichard Henderson 9654fe9533aSRichard Henderson if (ext_uns) { 9664fe9533aSRichard Henderson tcg_gen_ext32u_reg(t1, in1); 9674fe9533aSRichard Henderson tcg_gen_ext32u_reg(t2, in2); 9684fe9533aSRichard Henderson } else { 9694fe9533aSRichard Henderson tcg_gen_ext32s_reg(t1, in1); 9704fe9533aSRichard Henderson tcg_gen_ext32s_reg(t2, in2); 9714fe9533aSRichard Henderson } 9724fe9533aSRichard Henderson return cond_make_tmp(tc, t1, t2); 9734fe9533aSRichard Henderson } 9744fe9533aSRichard Henderson return cond_make(tc, in1, in2); 975b2167459SRichard Henderson } 976b2167459SRichard Henderson 977df0232feSRichard Henderson /* 978df0232feSRichard Henderson * Similar, but for logicals, where the carry and overflow bits are not 979df0232feSRichard Henderson * computed, and use of them is undefined. 980df0232feSRichard Henderson * 981df0232feSRichard Henderson * Undefined or not, hardware does not trap. It seems reasonable to 982df0232feSRichard Henderson * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's 983df0232feSRichard Henderson * how cases c={2,3} are treated. 984df0232feSRichard Henderson */ 985b2167459SRichard Henderson 986b5af8423SRichard Henderson static DisasCond do_log_cond(DisasContext *ctx, unsigned cf, bool d, 987b5af8423SRichard Henderson TCGv_reg res) 988b2167459SRichard Henderson { 989b5af8423SRichard Henderson TCGCond tc; 990b5af8423SRichard Henderson bool ext_uns; 991a751eb31SRichard Henderson 992df0232feSRichard Henderson switch (cf) { 993df0232feSRichard Henderson case 0: /* never */ 994df0232feSRichard Henderson case 9: /* undef, C */ 995df0232feSRichard Henderson case 11: /* undef, C & !Z */ 996df0232feSRichard Henderson case 12: /* undef, V */ 997df0232feSRichard Henderson return cond_make_f(); 998df0232feSRichard Henderson 999df0232feSRichard Henderson case 1: /* true */ 1000df0232feSRichard Henderson case 8: /* undef, !C */ 1001df0232feSRichard Henderson case 10: /* undef, !C | Z */ 1002df0232feSRichard Henderson case 13: /* undef, !V */ 1003df0232feSRichard Henderson return cond_make_t(); 1004df0232feSRichard Henderson 1005df0232feSRichard Henderson case 2: /* == */ 1006b5af8423SRichard Henderson tc = TCG_COND_EQ; 1007b5af8423SRichard Henderson ext_uns = true; 1008b5af8423SRichard Henderson break; 1009df0232feSRichard Henderson case 3: /* <> */ 1010b5af8423SRichard Henderson tc = TCG_COND_NE; 1011b5af8423SRichard Henderson ext_uns = true; 1012b5af8423SRichard Henderson break; 1013df0232feSRichard Henderson case 4: /* < */ 1014b5af8423SRichard Henderson tc = TCG_COND_LT; 1015b5af8423SRichard Henderson ext_uns = false; 1016b5af8423SRichard Henderson break; 1017df0232feSRichard Henderson case 5: /* >= */ 1018b5af8423SRichard Henderson tc = TCG_COND_GE; 1019b5af8423SRichard Henderson ext_uns = false; 1020b5af8423SRichard Henderson break; 1021df0232feSRichard Henderson case 6: /* <= */ 1022b5af8423SRichard Henderson tc = TCG_COND_LE; 1023b5af8423SRichard Henderson ext_uns = false; 1024b5af8423SRichard Henderson break; 1025df0232feSRichard Henderson case 7: /* > */ 1026b5af8423SRichard Henderson tc = TCG_COND_GT; 1027b5af8423SRichard Henderson ext_uns = false; 1028b5af8423SRichard Henderson break; 1029df0232feSRichard Henderson 1030df0232feSRichard Henderson case 14: /* OD */ 1031df0232feSRichard Henderson case 15: /* EV */ 1032a751eb31SRichard Henderson return do_cond(ctx, cf, d, res, NULL, NULL); 1033df0232feSRichard Henderson 1034df0232feSRichard Henderson default: 1035df0232feSRichard Henderson g_assert_not_reached(); 1036b2167459SRichard Henderson } 1037b5af8423SRichard Henderson 1038b5af8423SRichard Henderson if (cond_need_ext(ctx, d)) { 1039b5af8423SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1040b5af8423SRichard Henderson 1041b5af8423SRichard Henderson if (ext_uns) { 1042b5af8423SRichard Henderson tcg_gen_ext32u_reg(tmp, res); 1043b5af8423SRichard Henderson } else { 1044b5af8423SRichard Henderson tcg_gen_ext32s_reg(tmp, res); 1045b5af8423SRichard Henderson } 1046b5af8423SRichard Henderson return cond_make_0_tmp(tc, tmp); 1047b5af8423SRichard Henderson } 1048b5af8423SRichard Henderson return cond_make_0(tc, res); 1049b2167459SRichard Henderson } 1050b2167459SRichard Henderson 105198cd9ca7SRichard Henderson /* Similar, but for shift/extract/deposit conditions. */ 105298cd9ca7SRichard Henderson 10534fa52edfSRichard Henderson static DisasCond do_sed_cond(DisasContext *ctx, unsigned orig, bool d, 10544fa52edfSRichard Henderson TCGv_reg res) 105598cd9ca7SRichard Henderson { 105698cd9ca7SRichard Henderson unsigned c, f; 105798cd9ca7SRichard Henderson 105898cd9ca7SRichard Henderson /* Convert the compressed condition codes to standard. 105998cd9ca7SRichard Henderson 0-2 are the same as logicals (nv,<,<=), while 3 is OD. 106098cd9ca7SRichard Henderson 4-7 are the reverse of 0-3. */ 106198cd9ca7SRichard Henderson c = orig & 3; 106298cd9ca7SRichard Henderson if (c == 3) { 106398cd9ca7SRichard Henderson c = 7; 106498cd9ca7SRichard Henderson } 106598cd9ca7SRichard Henderson f = (orig & 4) / 4; 106698cd9ca7SRichard Henderson 1067b5af8423SRichard Henderson return do_log_cond(ctx, c * 2 + f, d, res); 106898cd9ca7SRichard Henderson } 106998cd9ca7SRichard Henderson 1070b2167459SRichard Henderson /* Similar, but for unit conditions. */ 1071b2167459SRichard Henderson 107259963d8fSRichard Henderson static DisasCond do_unit_cond(unsigned cf, bool d, TCGv_reg res, 1073eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1074b2167459SRichard Henderson { 1075b2167459SRichard Henderson DisasCond cond; 1076eaa3783bSRichard Henderson TCGv_reg tmp, cb = NULL; 107759963d8fSRichard Henderson target_ureg d_repl = d ? 0x0000000100000001ull : 1; 1078b2167459SRichard Henderson 1079b2167459SRichard Henderson if (cf & 8) { 1080b2167459SRichard Henderson /* Since we want to test lots of carry-out bits all at once, do not 1081b2167459SRichard Henderson * do our normal thing and compute carry-in of bit B+1 since that 1082b2167459SRichard Henderson * leaves us with carry bits spread across two words. 1083b2167459SRichard Henderson */ 1084b2167459SRichard Henderson cb = tcg_temp_new(); 1085b2167459SRichard Henderson tmp = tcg_temp_new(); 1086eaa3783bSRichard Henderson tcg_gen_or_reg(cb, in1, in2); 1087eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, in1, in2); 1088eaa3783bSRichard Henderson tcg_gen_andc_reg(cb, cb, res); 1089eaa3783bSRichard Henderson tcg_gen_or_reg(cb, cb, tmp); 1090b2167459SRichard Henderson } 1091b2167459SRichard Henderson 1092b2167459SRichard Henderson switch (cf >> 1) { 1093b2167459SRichard Henderson case 0: /* never / TR */ 1094b2167459SRichard Henderson case 1: /* undefined */ 1095b2167459SRichard Henderson case 5: /* undefined */ 1096b2167459SRichard Henderson cond = cond_make_f(); 1097b2167459SRichard Henderson break; 1098b2167459SRichard Henderson 1099b2167459SRichard Henderson case 2: /* SBZ / NBZ */ 1100b2167459SRichard Henderson /* See hasless(v,1) from 1101b2167459SRichard Henderson * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord 1102b2167459SRichard Henderson */ 1103b2167459SRichard Henderson tmp = tcg_temp_new(); 110459963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x01010101u); 1105eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 110659963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80808080u); 1107b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1108b2167459SRichard Henderson break; 1109b2167459SRichard Henderson 1110b2167459SRichard Henderson case 3: /* SHZ / NHZ */ 1111b2167459SRichard Henderson tmp = tcg_temp_new(); 111259963d8fSRichard Henderson tcg_gen_subi_reg(tmp, res, d_repl * 0x00010001u); 1113eaa3783bSRichard Henderson tcg_gen_andc_reg(tmp, tmp, res); 111459963d8fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, d_repl * 0x80008000u); 1115b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, tmp); 1116b2167459SRichard Henderson break; 1117b2167459SRichard Henderson 1118b2167459SRichard Henderson case 4: /* SDC / NDC */ 111959963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x88888888u); 1120b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1121b2167459SRichard Henderson break; 1122b2167459SRichard Henderson 1123b2167459SRichard Henderson case 6: /* SBC / NBC */ 112459963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80808080u); 1125b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1126b2167459SRichard Henderson break; 1127b2167459SRichard Henderson 1128b2167459SRichard Henderson case 7: /* SHC / NHC */ 112959963d8fSRichard Henderson tcg_gen_andi_reg(cb, cb, d_repl * 0x80008000u); 1130b2167459SRichard Henderson cond = cond_make_0(TCG_COND_NE, cb); 1131b2167459SRichard Henderson break; 1132b2167459SRichard Henderson 1133b2167459SRichard Henderson default: 1134b2167459SRichard Henderson g_assert_not_reached(); 1135b2167459SRichard Henderson } 1136b2167459SRichard Henderson if (cf & 1) { 1137b2167459SRichard Henderson cond.c = tcg_invert_cond(cond.c); 1138b2167459SRichard Henderson } 1139b2167459SRichard Henderson 1140b2167459SRichard Henderson return cond; 1141b2167459SRichard Henderson } 1142b2167459SRichard Henderson 114372ca8753SRichard Henderson static TCGv_reg get_carry(DisasContext *ctx, bool d, 114472ca8753SRichard Henderson TCGv_reg cb, TCGv_reg cb_msb) 114572ca8753SRichard Henderson { 114672ca8753SRichard Henderson if (cond_need_ext(ctx, d)) { 114772ca8753SRichard Henderson TCGv_reg t = tcg_temp_new(); 114872ca8753SRichard Henderson tcg_gen_extract_reg(t, cb, 32, 1); 114972ca8753SRichard Henderson return t; 115072ca8753SRichard Henderson } 115172ca8753SRichard Henderson return cb_msb; 115272ca8753SRichard Henderson } 115372ca8753SRichard Henderson 115472ca8753SRichard Henderson static TCGv_reg get_psw_carry(DisasContext *ctx, bool d) 115572ca8753SRichard Henderson { 115672ca8753SRichard Henderson return get_carry(ctx, d, cpu_psw_cb, cpu_psw_cb_msb); 115772ca8753SRichard Henderson } 115872ca8753SRichard Henderson 1159b2167459SRichard Henderson /* Compute signed overflow for addition. */ 1160eaa3783bSRichard Henderson static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, 1161eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1162b2167459SRichard Henderson { 1163e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1164eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1165b2167459SRichard Henderson 1166eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1167eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1168eaa3783bSRichard Henderson tcg_gen_andc_reg(sv, sv, tmp); 1169b2167459SRichard Henderson 1170b2167459SRichard Henderson return sv; 1171b2167459SRichard Henderson } 1172b2167459SRichard Henderson 1173b2167459SRichard Henderson /* Compute signed overflow for subtraction. */ 1174eaa3783bSRichard Henderson static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, 1175eaa3783bSRichard Henderson TCGv_reg in1, TCGv_reg in2) 1176b2167459SRichard Henderson { 1177e12c6309SRichard Henderson TCGv_reg sv = tcg_temp_new(); 1178eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1179b2167459SRichard Henderson 1180eaa3783bSRichard Henderson tcg_gen_xor_reg(sv, res, in1); 1181eaa3783bSRichard Henderson tcg_gen_xor_reg(tmp, in1, in2); 1182eaa3783bSRichard Henderson tcg_gen_and_reg(sv, sv, tmp); 1183b2167459SRichard Henderson 1184b2167459SRichard Henderson return sv; 1185b2167459SRichard Henderson } 1186b2167459SRichard Henderson 118731234768SRichard Henderson static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1188eaa3783bSRichard Henderson TCGv_reg in2, unsigned shift, bool is_l, 1189eaa3783bSRichard Henderson bool is_tsv, bool is_tc, bool is_c, unsigned cf) 1190b2167459SRichard Henderson { 1191bdcccc17SRichard Henderson TCGv_reg dest, cb, cb_msb, cb_cond, sv, tmp; 1192b2167459SRichard Henderson unsigned c = cf >> 1; 1193b2167459SRichard Henderson DisasCond cond; 1194bdcccc17SRichard Henderson bool d = false; 1195b2167459SRichard Henderson 1196b2167459SRichard Henderson dest = tcg_temp_new(); 1197f764718dSRichard Henderson cb = NULL; 1198f764718dSRichard Henderson cb_msb = NULL; 1199bdcccc17SRichard Henderson cb_cond = NULL; 1200b2167459SRichard Henderson 1201b2167459SRichard Henderson if (shift) { 1202e12c6309SRichard Henderson tmp = tcg_temp_new(); 1203eaa3783bSRichard Henderson tcg_gen_shli_reg(tmp, in1, shift); 1204b2167459SRichard Henderson in1 = tmp; 1205b2167459SRichard Henderson } 1206b2167459SRichard Henderson 1207b47a4a02SSven Schnelle if (!is_l || cond_need_cb(c)) { 120829dd6f64SRichard Henderson TCGv_reg zero = tcg_constant_reg(0); 1209e12c6309SRichard Henderson cb_msb = tcg_temp_new(); 1210bdcccc17SRichard Henderson cb = tcg_temp_new(); 1211bdcccc17SRichard Henderson 1212eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); 1213b2167459SRichard Henderson if (is_c) { 1214bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, 1215bdcccc17SRichard Henderson get_psw_carry(ctx, d), zero); 1216b2167459SRichard Henderson } 1217eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 1218eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1219bdcccc17SRichard Henderson if (cond_need_cb(c)) { 1220bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 1221b2167459SRichard Henderson } 1222b2167459SRichard Henderson } else { 1223eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 1224b2167459SRichard Henderson if (is_c) { 1225bdcccc17SRichard Henderson tcg_gen_add_reg(dest, dest, get_psw_carry(ctx, d)); 1226b2167459SRichard Henderson } 1227b2167459SRichard Henderson } 1228b2167459SRichard Henderson 1229b2167459SRichard Henderson /* Compute signed overflow if required. */ 1230f764718dSRichard Henderson sv = NULL; 1231b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1232b2167459SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 1233b2167459SRichard Henderson if (is_tsv) { 1234b2167459SRichard Henderson /* ??? Need to include overflow from shift. */ 1235ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1236b2167459SRichard Henderson } 1237b2167459SRichard Henderson } 1238b2167459SRichard Henderson 1239b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1240a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, cb_cond, sv); 1241b2167459SRichard Henderson if (is_tc) { 1242b2167459SRichard Henderson tmp = tcg_temp_new(); 1243eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1244ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1245b2167459SRichard Henderson } 1246b2167459SRichard Henderson 1247b2167459SRichard Henderson /* Write back the result. */ 1248b2167459SRichard Henderson if (!is_l) { 1249b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1250b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1251b2167459SRichard Henderson } 1252b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1253b2167459SRichard Henderson 1254b2167459SRichard Henderson /* Install the new nullification. */ 1255b2167459SRichard Henderson cond_free(&ctx->null_cond); 1256b2167459SRichard Henderson ctx->null_cond = cond; 1257b2167459SRichard Henderson } 1258b2167459SRichard Henderson 12590c982a28SRichard Henderson static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, 12600c982a28SRichard Henderson bool is_l, bool is_tsv, bool is_tc, bool is_c) 12610c982a28SRichard Henderson { 12620c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 12630c982a28SRichard Henderson 12640c982a28SRichard Henderson if (a->cf) { 12650c982a28SRichard Henderson nullify_over(ctx); 12660c982a28SRichard Henderson } 12670c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 12680c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 12690c982a28SRichard Henderson do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); 12700c982a28SRichard Henderson return nullify_end(ctx); 12710c982a28SRichard Henderson } 12720c982a28SRichard Henderson 12730588e061SRichard Henderson static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, 12740588e061SRichard Henderson bool is_tsv, bool is_tc) 12750588e061SRichard Henderson { 12760588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 12770588e061SRichard Henderson 12780588e061SRichard Henderson if (a->cf) { 12790588e061SRichard Henderson nullify_over(ctx); 12800588e061SRichard Henderson } 1281d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 12820588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 12830588e061SRichard Henderson do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); 12840588e061SRichard Henderson return nullify_end(ctx); 12850588e061SRichard Henderson } 12860588e061SRichard Henderson 128731234768SRichard Henderson static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1288eaa3783bSRichard Henderson TCGv_reg in2, bool is_tsv, bool is_b, 1289eaa3783bSRichard Henderson bool is_tc, unsigned cf) 1290b2167459SRichard Henderson { 1291eaa3783bSRichard Henderson TCGv_reg dest, sv, cb, cb_msb, zero, tmp; 1292b2167459SRichard Henderson unsigned c = cf >> 1; 1293b2167459SRichard Henderson DisasCond cond; 1294bdcccc17SRichard Henderson bool d = false; 1295b2167459SRichard Henderson 1296b2167459SRichard Henderson dest = tcg_temp_new(); 1297b2167459SRichard Henderson cb = tcg_temp_new(); 1298b2167459SRichard Henderson cb_msb = tcg_temp_new(); 1299b2167459SRichard Henderson 130029dd6f64SRichard Henderson zero = tcg_constant_reg(0); 1301b2167459SRichard Henderson if (is_b) { 1302b2167459SRichard Henderson /* DEST,C = IN1 + ~IN2 + C. */ 1303eaa3783bSRichard Henderson tcg_gen_not_reg(cb, in2); 1304bdcccc17SRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, zero, get_psw_carry(ctx, d), zero); 1305eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); 1306eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, in1); 1307eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1308b2167459SRichard Henderson } else { 1309bdcccc17SRichard Henderson /* 1310bdcccc17SRichard Henderson * DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer 1311bdcccc17SRichard Henderson * operations by seeding the high word with 1 and subtracting. 1312bdcccc17SRichard Henderson */ 1313bdcccc17SRichard Henderson TCGv_reg one = tcg_constant_reg(1); 1314bdcccc17SRichard Henderson tcg_gen_sub2_reg(dest, cb_msb, in1, one, in2, zero); 1315eaa3783bSRichard Henderson tcg_gen_eqv_reg(cb, in1, in2); 1316eaa3783bSRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 1317b2167459SRichard Henderson } 1318b2167459SRichard Henderson 1319b2167459SRichard Henderson /* Compute signed overflow if required. */ 1320f764718dSRichard Henderson sv = NULL; 1321b47a4a02SSven Schnelle if (is_tsv || cond_need_sv(c)) { 1322b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1323b2167459SRichard Henderson if (is_tsv) { 1324ad75a51eSRichard Henderson gen_helper_tsv(tcg_env, sv); 1325b2167459SRichard Henderson } 1326b2167459SRichard Henderson } 1327b2167459SRichard Henderson 1328b2167459SRichard Henderson /* Compute the condition. We cannot use the special case for borrow. */ 1329b2167459SRichard Henderson if (!is_b) { 13304fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1331b2167459SRichard Henderson } else { 1332a751eb31SRichard Henderson cond = do_cond(ctx, cf, d, dest, get_carry(ctx, d, cb, cb_msb), sv); 1333b2167459SRichard Henderson } 1334b2167459SRichard Henderson 1335b2167459SRichard Henderson /* Emit any conditional trap before any writeback. */ 1336b2167459SRichard Henderson if (is_tc) { 1337b2167459SRichard Henderson tmp = tcg_temp_new(); 1338eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1339ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1340b2167459SRichard Henderson } 1341b2167459SRichard Henderson 1342b2167459SRichard Henderson /* Write back the result. */ 1343b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb, cb); 1344b2167459SRichard Henderson save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); 1345b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1346b2167459SRichard Henderson 1347b2167459SRichard Henderson /* Install the new nullification. */ 1348b2167459SRichard Henderson cond_free(&ctx->null_cond); 1349b2167459SRichard Henderson ctx->null_cond = cond; 1350b2167459SRichard Henderson } 1351b2167459SRichard Henderson 13520c982a28SRichard Henderson static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, 13530c982a28SRichard Henderson bool is_tsv, bool is_b, bool is_tc) 13540c982a28SRichard Henderson { 13550c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 13560c982a28SRichard Henderson 13570c982a28SRichard Henderson if (a->cf) { 13580c982a28SRichard Henderson nullify_over(ctx); 13590c982a28SRichard Henderson } 13600c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 13610c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 13620c982a28SRichard Henderson do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); 13630c982a28SRichard Henderson return nullify_end(ctx); 13640c982a28SRichard Henderson } 13650c982a28SRichard Henderson 13660588e061SRichard Henderson static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) 13670588e061SRichard Henderson { 13680588e061SRichard Henderson TCGv_reg tcg_im, tcg_r2; 13690588e061SRichard Henderson 13700588e061SRichard Henderson if (a->cf) { 13710588e061SRichard Henderson nullify_over(ctx); 13720588e061SRichard Henderson } 1373d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 13740588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 13750588e061SRichard Henderson do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); 13760588e061SRichard Henderson return nullify_end(ctx); 13770588e061SRichard Henderson } 13780588e061SRichard Henderson 137931234768SRichard Henderson static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1380*345aa35fSRichard Henderson TCGv_reg in2, unsigned cf, bool d) 1381b2167459SRichard Henderson { 1382eaa3783bSRichard Henderson TCGv_reg dest, sv; 1383b2167459SRichard Henderson DisasCond cond; 1384b2167459SRichard Henderson 1385b2167459SRichard Henderson dest = tcg_temp_new(); 1386eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 1387b2167459SRichard Henderson 1388b2167459SRichard Henderson /* Compute signed overflow if required. */ 1389f764718dSRichard Henderson sv = NULL; 1390b47a4a02SSven Schnelle if (cond_need_sv(cf >> 1)) { 1391b2167459SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 1392b2167459SRichard Henderson } 1393b2167459SRichard Henderson 1394b2167459SRichard Henderson /* Form the condition for the compare. */ 13954fe9533aSRichard Henderson cond = do_sub_cond(ctx, cf, d, dest, in1, in2, sv); 1396b2167459SRichard Henderson 1397b2167459SRichard Henderson /* Clear. */ 1398eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 1399b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1400b2167459SRichard Henderson 1401b2167459SRichard Henderson /* Install the new nullification. */ 1402b2167459SRichard Henderson cond_free(&ctx->null_cond); 1403b2167459SRichard Henderson ctx->null_cond = cond; 1404b2167459SRichard Henderson } 1405b2167459SRichard Henderson 140631234768SRichard Henderson static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1407fa8e3bedSRichard Henderson TCGv_reg in2, unsigned cf, bool d, 1408eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1409b2167459SRichard Henderson { 1410eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 1411b2167459SRichard Henderson 1412b2167459SRichard Henderson /* Perform the operation, and writeback. */ 1413b2167459SRichard Henderson fn(dest, in1, in2); 1414b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1415b2167459SRichard Henderson 1416b2167459SRichard Henderson /* Install the new nullification. */ 1417b2167459SRichard Henderson cond_free(&ctx->null_cond); 1418b2167459SRichard Henderson if (cf) { 1419b5af8423SRichard Henderson ctx->null_cond = do_log_cond(ctx, cf, d, dest); 1420b2167459SRichard Henderson } 1421b2167459SRichard Henderson } 1422b2167459SRichard Henderson 1423fa8e3bedSRichard Henderson static bool do_log_reg(DisasContext *ctx, arg_rrr_cf_d *a, 14240c982a28SRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 14250c982a28SRichard Henderson { 14260c982a28SRichard Henderson TCGv_reg tcg_r1, tcg_r2; 14270c982a28SRichard Henderson 14280c982a28SRichard Henderson if (a->cf) { 14290c982a28SRichard Henderson nullify_over(ctx); 14300c982a28SRichard Henderson } 14310c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 14320c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 1433fa8e3bedSRichard Henderson do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, fn); 14340c982a28SRichard Henderson return nullify_end(ctx); 14350c982a28SRichard Henderson } 14360c982a28SRichard Henderson 143731234768SRichard Henderson static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, 1438af240753SRichard Henderson TCGv_reg in2, unsigned cf, bool d, bool is_tc, 1439eaa3783bSRichard Henderson void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) 1440b2167459SRichard Henderson { 1441eaa3783bSRichard Henderson TCGv_reg dest; 1442b2167459SRichard Henderson DisasCond cond; 1443b2167459SRichard Henderson 1444b2167459SRichard Henderson if (cf == 0) { 1445b2167459SRichard Henderson dest = dest_gpr(ctx, rt); 1446b2167459SRichard Henderson fn(dest, in1, in2); 1447b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1448b2167459SRichard Henderson cond_free(&ctx->null_cond); 1449b2167459SRichard Henderson } else { 1450b2167459SRichard Henderson dest = tcg_temp_new(); 1451b2167459SRichard Henderson fn(dest, in1, in2); 1452b2167459SRichard Henderson 145359963d8fSRichard Henderson cond = do_unit_cond(cf, d, dest, in1, in2); 1454b2167459SRichard Henderson 1455b2167459SRichard Henderson if (is_tc) { 1456eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 1457eaa3783bSRichard Henderson tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); 1458ad75a51eSRichard Henderson gen_helper_tcond(tcg_env, tmp); 1459b2167459SRichard Henderson } 1460b2167459SRichard Henderson save_gpr(ctx, rt, dest); 1461b2167459SRichard Henderson 1462b2167459SRichard Henderson cond_free(&ctx->null_cond); 1463b2167459SRichard Henderson ctx->null_cond = cond; 1464b2167459SRichard Henderson } 1465b2167459SRichard Henderson } 1466b2167459SRichard Henderson 146786f8d05fSRichard Henderson #ifndef CONFIG_USER_ONLY 14688d6ae7fbSRichard Henderson /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space 14698d6ae7fbSRichard Henderson from the top 2 bits of the base register. There are a few system 14708d6ae7fbSRichard Henderson instructions that have a 3-bit space specifier, for which SR0 is 14718d6ae7fbSRichard Henderson not special. To handle this, pass ~SP. */ 147286f8d05fSRichard Henderson static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) 147386f8d05fSRichard Henderson { 147486f8d05fSRichard Henderson TCGv_ptr ptr; 147586f8d05fSRichard Henderson TCGv_reg tmp; 147686f8d05fSRichard Henderson TCGv_i64 spc; 147786f8d05fSRichard Henderson 147886f8d05fSRichard Henderson if (sp != 0) { 14798d6ae7fbSRichard Henderson if (sp < 0) { 14808d6ae7fbSRichard Henderson sp = ~sp; 14818d6ae7fbSRichard Henderson } 1482a6779861SRichard Henderson spc = tcg_temp_new_tl(); 14838d6ae7fbSRichard Henderson load_spr(ctx, spc, sp); 14848d6ae7fbSRichard Henderson return spc; 148586f8d05fSRichard Henderson } 1486494737b7SRichard Henderson if (ctx->tb_flags & TB_FLAG_SR_SAME) { 1487494737b7SRichard Henderson return cpu_srH; 1488494737b7SRichard Henderson } 148986f8d05fSRichard Henderson 149086f8d05fSRichard Henderson ptr = tcg_temp_new_ptr(); 149186f8d05fSRichard Henderson tmp = tcg_temp_new(); 1492a6779861SRichard Henderson spc = tcg_temp_new_tl(); 149386f8d05fSRichard Henderson 1494698240d1SRichard Henderson /* Extract top 2 bits of the address, shift left 3 for uint64_t index. */ 1495698240d1SRichard Henderson tcg_gen_shri_reg(tmp, base, (ctx->tb_flags & PSW_W ? 64 : 32) - 5); 149686f8d05fSRichard Henderson tcg_gen_andi_reg(tmp, tmp, 030); 149786f8d05fSRichard Henderson tcg_gen_trunc_reg_ptr(ptr, tmp); 149886f8d05fSRichard Henderson 1499ad75a51eSRichard Henderson tcg_gen_add_ptr(ptr, ptr, tcg_env); 150086f8d05fSRichard Henderson tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); 150186f8d05fSRichard Henderson 150286f8d05fSRichard Henderson return spc; 150386f8d05fSRichard Henderson } 150486f8d05fSRichard Henderson #endif 150586f8d05fSRichard Henderson 150686f8d05fSRichard Henderson static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, 150786f8d05fSRichard Henderson unsigned rb, unsigned rx, int scale, target_sreg disp, 150886f8d05fSRichard Henderson unsigned sp, int modify, bool is_phys) 150986f8d05fSRichard Henderson { 151086f8d05fSRichard Henderson TCGv_reg base = load_gpr(ctx, rb); 151186f8d05fSRichard Henderson TCGv_reg ofs; 1512698240d1SRichard Henderson TCGv_tl addr; 151386f8d05fSRichard Henderson 151486f8d05fSRichard Henderson /* Note that RX is mutually exclusive with DISP. */ 151586f8d05fSRichard Henderson if (rx) { 1516e12c6309SRichard Henderson ofs = tcg_temp_new(); 151786f8d05fSRichard Henderson tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); 151886f8d05fSRichard Henderson tcg_gen_add_reg(ofs, ofs, base); 151986f8d05fSRichard Henderson } else if (disp || modify) { 1520e12c6309SRichard Henderson ofs = tcg_temp_new(); 152186f8d05fSRichard Henderson tcg_gen_addi_reg(ofs, base, disp); 152286f8d05fSRichard Henderson } else { 152386f8d05fSRichard Henderson ofs = base; 152486f8d05fSRichard Henderson } 152586f8d05fSRichard Henderson 152686f8d05fSRichard Henderson *pofs = ofs; 1527698240d1SRichard Henderson *pgva = addr = tcg_temp_new_tl(); 152886f8d05fSRichard Henderson tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); 1529698240d1SRichard Henderson tcg_gen_andi_tl(addr, addr, gva_offset_mask(ctx)); 1530698240d1SRichard Henderson #ifndef CONFIG_USER_ONLY 153186f8d05fSRichard Henderson if (!is_phys) { 153286f8d05fSRichard Henderson tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); 153386f8d05fSRichard Henderson } 153486f8d05fSRichard Henderson #endif 153586f8d05fSRichard Henderson } 153686f8d05fSRichard Henderson 153796d6407fSRichard Henderson /* Emit a memory load. The modify parameter should be 153896d6407fSRichard Henderson * < 0 for pre-modify, 153996d6407fSRichard Henderson * > 0 for post-modify, 154096d6407fSRichard Henderson * = 0 for no base register update. 154196d6407fSRichard Henderson */ 154296d6407fSRichard Henderson static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, 1543eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 154414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 154596d6407fSRichard Henderson { 154686f8d05fSRichard Henderson TCGv_reg ofs; 154786f8d05fSRichard Henderson TCGv_tl addr; 154896d6407fSRichard Henderson 154996d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 155096d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 155196d6407fSRichard Henderson 155286f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 155386f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1554c1f55d97SRichard Henderson tcg_gen_qemu_ld_i32(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 155586f8d05fSRichard Henderson if (modify) { 155686f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 155796d6407fSRichard Henderson } 155896d6407fSRichard Henderson } 155996d6407fSRichard Henderson 156096d6407fSRichard Henderson static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, 1561eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 156214776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 156396d6407fSRichard Henderson { 156486f8d05fSRichard Henderson TCGv_reg ofs; 156586f8d05fSRichard Henderson TCGv_tl addr; 156696d6407fSRichard Henderson 156796d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 156896d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 156996d6407fSRichard Henderson 157086f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 157186f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1572217d1a5eSRichard Henderson tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 157386f8d05fSRichard Henderson if (modify) { 157486f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 157596d6407fSRichard Henderson } 157696d6407fSRichard Henderson } 157796d6407fSRichard Henderson 157896d6407fSRichard Henderson static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, 1579eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 158014776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 158196d6407fSRichard Henderson { 158286f8d05fSRichard Henderson TCGv_reg ofs; 158386f8d05fSRichard Henderson TCGv_tl addr; 158496d6407fSRichard Henderson 158596d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 158696d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 158796d6407fSRichard Henderson 158886f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 158986f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1590217d1a5eSRichard Henderson tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 159186f8d05fSRichard Henderson if (modify) { 159286f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 159396d6407fSRichard Henderson } 159496d6407fSRichard Henderson } 159596d6407fSRichard Henderson 159696d6407fSRichard Henderson static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, 1597eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 159814776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 159996d6407fSRichard Henderson { 160086f8d05fSRichard Henderson TCGv_reg ofs; 160186f8d05fSRichard Henderson TCGv_tl addr; 160296d6407fSRichard Henderson 160396d6407fSRichard Henderson /* Caller uses nullify_over/nullify_end. */ 160496d6407fSRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 160596d6407fSRichard Henderson 160686f8d05fSRichard Henderson form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, 160786f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 1608217d1a5eSRichard Henderson tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop | UNALIGN(ctx)); 160986f8d05fSRichard Henderson if (modify) { 161086f8d05fSRichard Henderson save_gpr(ctx, rb, ofs); 161196d6407fSRichard Henderson } 161296d6407fSRichard Henderson } 161396d6407fSRichard Henderson 1614eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 64 1615eaa3783bSRichard Henderson #define do_load_reg do_load_64 1616eaa3783bSRichard Henderson #define do_store_reg do_store_64 161796d6407fSRichard Henderson #else 1618eaa3783bSRichard Henderson #define do_load_reg do_load_32 1619eaa3783bSRichard Henderson #define do_store_reg do_store_32 162096d6407fSRichard Henderson #endif 162196d6407fSRichard Henderson 16221cd012a5SRichard Henderson static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, 1623eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 162414776ab5STony Nguyen unsigned sp, int modify, MemOp mop) 162596d6407fSRichard Henderson { 1626eaa3783bSRichard Henderson TCGv_reg dest; 162796d6407fSRichard Henderson 162896d6407fSRichard Henderson nullify_over(ctx); 162996d6407fSRichard Henderson 163096d6407fSRichard Henderson if (modify == 0) { 163196d6407fSRichard Henderson /* No base register update. */ 163296d6407fSRichard Henderson dest = dest_gpr(ctx, rt); 163396d6407fSRichard Henderson } else { 163496d6407fSRichard Henderson /* Make sure if RT == RB, we see the result of the load. */ 1635e12c6309SRichard Henderson dest = tcg_temp_new(); 163696d6407fSRichard Henderson } 163786f8d05fSRichard Henderson do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); 163896d6407fSRichard Henderson save_gpr(ctx, rt, dest); 163996d6407fSRichard Henderson 16401cd012a5SRichard Henderson return nullify_end(ctx); 164196d6407fSRichard Henderson } 164296d6407fSRichard Henderson 1643740038d7SRichard Henderson static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, 1644eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 164586f8d05fSRichard Henderson unsigned sp, int modify) 164696d6407fSRichard Henderson { 164796d6407fSRichard Henderson TCGv_i32 tmp; 164896d6407fSRichard Henderson 164996d6407fSRichard Henderson nullify_over(ctx); 165096d6407fSRichard Henderson 165196d6407fSRichard Henderson tmp = tcg_temp_new_i32(); 165286f8d05fSRichard Henderson do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 165396d6407fSRichard Henderson save_frw_i32(rt, tmp); 165496d6407fSRichard Henderson 165596d6407fSRichard Henderson if (rt == 0) { 1656ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 165796d6407fSRichard Henderson } 165896d6407fSRichard Henderson 1659740038d7SRichard Henderson return nullify_end(ctx); 166096d6407fSRichard Henderson } 166196d6407fSRichard Henderson 1662740038d7SRichard Henderson static bool trans_fldw(DisasContext *ctx, arg_ldst *a) 1663740038d7SRichard Henderson { 1664740038d7SRichard Henderson return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1665740038d7SRichard Henderson a->disp, a->sp, a->m); 1666740038d7SRichard Henderson } 1667740038d7SRichard Henderson 1668740038d7SRichard Henderson static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, 1669eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 167086f8d05fSRichard Henderson unsigned sp, int modify) 167196d6407fSRichard Henderson { 167296d6407fSRichard Henderson TCGv_i64 tmp; 167396d6407fSRichard Henderson 167496d6407fSRichard Henderson nullify_over(ctx); 167596d6407fSRichard Henderson 167696d6407fSRichard Henderson tmp = tcg_temp_new_i64(); 1677fc313c64SFrédéric Pétrot do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 167896d6407fSRichard Henderson save_frd(rt, tmp); 167996d6407fSRichard Henderson 168096d6407fSRichard Henderson if (rt == 0) { 1681ad75a51eSRichard Henderson gen_helper_loaded_fr0(tcg_env); 168296d6407fSRichard Henderson } 168396d6407fSRichard Henderson 1684740038d7SRichard Henderson return nullify_end(ctx); 1685740038d7SRichard Henderson } 1686740038d7SRichard Henderson 1687740038d7SRichard Henderson static bool trans_fldd(DisasContext *ctx, arg_ldst *a) 1688740038d7SRichard Henderson { 1689740038d7SRichard Henderson return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1690740038d7SRichard Henderson a->disp, a->sp, a->m); 169196d6407fSRichard Henderson } 169296d6407fSRichard Henderson 16931cd012a5SRichard Henderson static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, 169486f8d05fSRichard Henderson target_sreg disp, unsigned sp, 169514776ab5STony Nguyen int modify, MemOp mop) 169696d6407fSRichard Henderson { 169796d6407fSRichard Henderson nullify_over(ctx); 169886f8d05fSRichard Henderson do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); 16991cd012a5SRichard Henderson return nullify_end(ctx); 170096d6407fSRichard Henderson } 170196d6407fSRichard Henderson 1702740038d7SRichard Henderson static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, 1703eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 170486f8d05fSRichard Henderson unsigned sp, int modify) 170596d6407fSRichard Henderson { 170696d6407fSRichard Henderson TCGv_i32 tmp; 170796d6407fSRichard Henderson 170896d6407fSRichard Henderson nullify_over(ctx); 170996d6407fSRichard Henderson 171096d6407fSRichard Henderson tmp = load_frw_i32(rt); 171186f8d05fSRichard Henderson do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); 171296d6407fSRichard Henderson 1713740038d7SRichard Henderson return nullify_end(ctx); 171496d6407fSRichard Henderson } 171596d6407fSRichard Henderson 1716740038d7SRichard Henderson static bool trans_fstw(DisasContext *ctx, arg_ldst *a) 1717740038d7SRichard Henderson { 1718740038d7SRichard Henderson return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, 1719740038d7SRichard Henderson a->disp, a->sp, a->m); 1720740038d7SRichard Henderson } 1721740038d7SRichard Henderson 1722740038d7SRichard Henderson static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, 1723eaa3783bSRichard Henderson unsigned rx, int scale, target_sreg disp, 172486f8d05fSRichard Henderson unsigned sp, int modify) 172596d6407fSRichard Henderson { 172696d6407fSRichard Henderson TCGv_i64 tmp; 172796d6407fSRichard Henderson 172896d6407fSRichard Henderson nullify_over(ctx); 172996d6407fSRichard Henderson 173096d6407fSRichard Henderson tmp = load_frd(rt); 1731fc313c64SFrédéric Pétrot do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUQ); 173296d6407fSRichard Henderson 1733740038d7SRichard Henderson return nullify_end(ctx); 1734740038d7SRichard Henderson } 1735740038d7SRichard Henderson 1736740038d7SRichard Henderson static bool trans_fstd(DisasContext *ctx, arg_ldst *a) 1737740038d7SRichard Henderson { 1738740038d7SRichard Henderson return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, 1739740038d7SRichard Henderson a->disp, a->sp, a->m); 174096d6407fSRichard Henderson } 174196d6407fSRichard Henderson 17421ca74648SRichard Henderson static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, 1743ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) 1744ebe9383cSRichard Henderson { 1745ebe9383cSRichard Henderson TCGv_i32 tmp; 1746ebe9383cSRichard Henderson 1747ebe9383cSRichard Henderson nullify_over(ctx); 1748ebe9383cSRichard Henderson tmp = load_frw0_i32(ra); 1749ebe9383cSRichard Henderson 1750ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1751ebe9383cSRichard Henderson 1752ebe9383cSRichard Henderson save_frw_i32(rt, tmp); 17531ca74648SRichard Henderson return nullify_end(ctx); 1754ebe9383cSRichard Henderson } 1755ebe9383cSRichard Henderson 17561ca74648SRichard Henderson static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, 1757ebe9383cSRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) 1758ebe9383cSRichard Henderson { 1759ebe9383cSRichard Henderson TCGv_i32 dst; 1760ebe9383cSRichard Henderson TCGv_i64 src; 1761ebe9383cSRichard Henderson 1762ebe9383cSRichard Henderson nullify_over(ctx); 1763ebe9383cSRichard Henderson src = load_frd(ra); 1764ebe9383cSRichard Henderson dst = tcg_temp_new_i32(); 1765ebe9383cSRichard Henderson 1766ad75a51eSRichard Henderson func(dst, tcg_env, src); 1767ebe9383cSRichard Henderson 1768ebe9383cSRichard Henderson save_frw_i32(rt, dst); 17691ca74648SRichard Henderson return nullify_end(ctx); 1770ebe9383cSRichard Henderson } 1771ebe9383cSRichard Henderson 17721ca74648SRichard Henderson static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, 1773ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) 1774ebe9383cSRichard Henderson { 1775ebe9383cSRichard Henderson TCGv_i64 tmp; 1776ebe9383cSRichard Henderson 1777ebe9383cSRichard Henderson nullify_over(ctx); 1778ebe9383cSRichard Henderson tmp = load_frd0(ra); 1779ebe9383cSRichard Henderson 1780ad75a51eSRichard Henderson func(tmp, tcg_env, tmp); 1781ebe9383cSRichard Henderson 1782ebe9383cSRichard Henderson save_frd(rt, tmp); 17831ca74648SRichard Henderson return nullify_end(ctx); 1784ebe9383cSRichard Henderson } 1785ebe9383cSRichard Henderson 17861ca74648SRichard Henderson static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, 1787ebe9383cSRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) 1788ebe9383cSRichard Henderson { 1789ebe9383cSRichard Henderson TCGv_i32 src; 1790ebe9383cSRichard Henderson TCGv_i64 dst; 1791ebe9383cSRichard Henderson 1792ebe9383cSRichard Henderson nullify_over(ctx); 1793ebe9383cSRichard Henderson src = load_frw0_i32(ra); 1794ebe9383cSRichard Henderson dst = tcg_temp_new_i64(); 1795ebe9383cSRichard Henderson 1796ad75a51eSRichard Henderson func(dst, tcg_env, src); 1797ebe9383cSRichard Henderson 1798ebe9383cSRichard Henderson save_frd(rt, dst); 17991ca74648SRichard Henderson return nullify_end(ctx); 1800ebe9383cSRichard Henderson } 1801ebe9383cSRichard Henderson 18021ca74648SRichard Henderson static bool do_fop_weww(DisasContext *ctx, unsigned rt, 1803ebe9383cSRichard Henderson unsigned ra, unsigned rb, 180431234768SRichard Henderson void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) 1805ebe9383cSRichard Henderson { 1806ebe9383cSRichard Henderson TCGv_i32 a, b; 1807ebe9383cSRichard Henderson 1808ebe9383cSRichard Henderson nullify_over(ctx); 1809ebe9383cSRichard Henderson a = load_frw0_i32(ra); 1810ebe9383cSRichard Henderson b = load_frw0_i32(rb); 1811ebe9383cSRichard Henderson 1812ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1813ebe9383cSRichard Henderson 1814ebe9383cSRichard Henderson save_frw_i32(rt, a); 18151ca74648SRichard Henderson return nullify_end(ctx); 1816ebe9383cSRichard Henderson } 1817ebe9383cSRichard Henderson 18181ca74648SRichard Henderson static bool do_fop_dedd(DisasContext *ctx, unsigned rt, 1819ebe9383cSRichard Henderson unsigned ra, unsigned rb, 182031234768SRichard Henderson void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) 1821ebe9383cSRichard Henderson { 1822ebe9383cSRichard Henderson TCGv_i64 a, b; 1823ebe9383cSRichard Henderson 1824ebe9383cSRichard Henderson nullify_over(ctx); 1825ebe9383cSRichard Henderson a = load_frd0(ra); 1826ebe9383cSRichard Henderson b = load_frd0(rb); 1827ebe9383cSRichard Henderson 1828ad75a51eSRichard Henderson func(a, tcg_env, a, b); 1829ebe9383cSRichard Henderson 1830ebe9383cSRichard Henderson save_frd(rt, a); 18311ca74648SRichard Henderson return nullify_end(ctx); 1832ebe9383cSRichard Henderson } 1833ebe9383cSRichard Henderson 183498cd9ca7SRichard Henderson /* Emit an unconditional branch to a direct target, which may or may not 183598cd9ca7SRichard Henderson have already had nullification handled. */ 183601afb7beSRichard Henderson static bool do_dbranch(DisasContext *ctx, target_ureg dest, 183798cd9ca7SRichard Henderson unsigned link, bool is_n) 183898cd9ca7SRichard Henderson { 183998cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { 184098cd9ca7SRichard Henderson if (link != 0) { 1841741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 184298cd9ca7SRichard Henderson } 184398cd9ca7SRichard Henderson ctx->iaoq_n = dest; 184498cd9ca7SRichard Henderson if (is_n) { 184598cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 184698cd9ca7SRichard Henderson } 184798cd9ca7SRichard Henderson } else { 184898cd9ca7SRichard Henderson nullify_over(ctx); 184998cd9ca7SRichard Henderson 185098cd9ca7SRichard Henderson if (link != 0) { 1851741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 185298cd9ca7SRichard Henderson } 185398cd9ca7SRichard Henderson 185498cd9ca7SRichard Henderson if (is_n && use_nullify_skip(ctx)) { 185598cd9ca7SRichard Henderson nullify_set(ctx, 0); 185698cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, dest, dest + 4); 185798cd9ca7SRichard Henderson } else { 185898cd9ca7SRichard Henderson nullify_set(ctx, is_n); 185998cd9ca7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); 186098cd9ca7SRichard Henderson } 186198cd9ca7SRichard Henderson 186231234768SRichard Henderson nullify_end(ctx); 186398cd9ca7SRichard Henderson 186498cd9ca7SRichard Henderson nullify_set(ctx, 0); 186598cd9ca7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); 186631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 186798cd9ca7SRichard Henderson } 186801afb7beSRichard Henderson return true; 186998cd9ca7SRichard Henderson } 187098cd9ca7SRichard Henderson 187198cd9ca7SRichard Henderson /* Emit a conditional branch to a direct target. If the branch itself 187298cd9ca7SRichard Henderson is nullified, we should have already used nullify_over. */ 187301afb7beSRichard Henderson static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, 187498cd9ca7SRichard Henderson DisasCond *cond) 187598cd9ca7SRichard Henderson { 1876eaa3783bSRichard Henderson target_ureg dest = iaoq_dest(ctx, disp); 187798cd9ca7SRichard Henderson TCGLabel *taken = NULL; 187898cd9ca7SRichard Henderson TCGCond c = cond->c; 187998cd9ca7SRichard Henderson bool n; 188098cd9ca7SRichard Henderson 188198cd9ca7SRichard Henderson assert(ctx->null_cond.c == TCG_COND_NEVER); 188298cd9ca7SRichard Henderson 188398cd9ca7SRichard Henderson /* Handle TRUE and NEVER as direct branches. */ 188498cd9ca7SRichard Henderson if (c == TCG_COND_ALWAYS) { 188501afb7beSRichard Henderson return do_dbranch(ctx, dest, 0, is_n && disp >= 0); 188698cd9ca7SRichard Henderson } 188798cd9ca7SRichard Henderson if (c == TCG_COND_NEVER) { 188801afb7beSRichard Henderson return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); 188998cd9ca7SRichard Henderson } 189098cd9ca7SRichard Henderson 189198cd9ca7SRichard Henderson taken = gen_new_label(); 1892eaa3783bSRichard Henderson tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); 189398cd9ca7SRichard Henderson cond_free(cond); 189498cd9ca7SRichard Henderson 189598cd9ca7SRichard Henderson /* Not taken: Condition not satisfied; nullify on backward branches. */ 189698cd9ca7SRichard Henderson n = is_n && disp < 0; 189798cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 189898cd9ca7SRichard Henderson nullify_set(ctx, 0); 1899a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); 190098cd9ca7SRichard Henderson } else { 190198cd9ca7SRichard Henderson if (!n && ctx->null_lab) { 190298cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 190398cd9ca7SRichard Henderson ctx->null_lab = NULL; 190498cd9ca7SRichard Henderson } 190598cd9ca7SRichard Henderson nullify_set(ctx, n); 1906c301f34eSRichard Henderson if (ctx->iaoq_n == -1) { 1907c301f34eSRichard Henderson /* The temporary iaoq_n_var died at the branch above. 1908c301f34eSRichard Henderson Regenerate it here instead of saving it. */ 1909c301f34eSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 1910c301f34eSRichard Henderson } 1911a881c8e7SRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 191298cd9ca7SRichard Henderson } 191398cd9ca7SRichard Henderson 191498cd9ca7SRichard Henderson gen_set_label(taken); 191598cd9ca7SRichard Henderson 191698cd9ca7SRichard Henderson /* Taken: Condition satisfied; nullify on forward branches. */ 191798cd9ca7SRichard Henderson n = is_n && disp >= 0; 191898cd9ca7SRichard Henderson if (n && use_nullify_skip(ctx)) { 191998cd9ca7SRichard Henderson nullify_set(ctx, 0); 1920a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, dest, dest + 4); 192198cd9ca7SRichard Henderson } else { 192298cd9ca7SRichard Henderson nullify_set(ctx, n); 1923a881c8e7SRichard Henderson gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); 192498cd9ca7SRichard Henderson } 192598cd9ca7SRichard Henderson 192698cd9ca7SRichard Henderson /* Not taken: the branch itself was nullified. */ 192798cd9ca7SRichard Henderson if (ctx->null_lab) { 192898cd9ca7SRichard Henderson gen_set_label(ctx->null_lab); 192998cd9ca7SRichard Henderson ctx->null_lab = NULL; 193031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 193198cd9ca7SRichard Henderson } else { 193231234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 193398cd9ca7SRichard Henderson } 193401afb7beSRichard Henderson return true; 193598cd9ca7SRichard Henderson } 193698cd9ca7SRichard Henderson 193798cd9ca7SRichard Henderson /* Emit an unconditional branch to an indirect target. This handles 193898cd9ca7SRichard Henderson nullification of the branch itself. */ 193901afb7beSRichard Henderson static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, 194098cd9ca7SRichard Henderson unsigned link, bool is_n) 194198cd9ca7SRichard Henderson { 1942eaa3783bSRichard Henderson TCGv_reg a0, a1, next, tmp; 194398cd9ca7SRichard Henderson TCGCond c; 194498cd9ca7SRichard Henderson 194598cd9ca7SRichard Henderson assert(ctx->null_lab == NULL); 194698cd9ca7SRichard Henderson 194798cd9ca7SRichard Henderson if (ctx->null_cond.c == TCG_COND_NEVER) { 194898cd9ca7SRichard Henderson if (link != 0) { 1949741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 195098cd9ca7SRichard Henderson } 1951e12c6309SRichard Henderson next = tcg_temp_new(); 1952eaa3783bSRichard Henderson tcg_gen_mov_reg(next, dest); 195398cd9ca7SRichard Henderson if (is_n) { 1954c301f34eSRichard Henderson if (use_nullify_skip(ctx)) { 1955a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, next); 1956a0180973SRichard Henderson tcg_gen_addi_reg(next, next, 4); 1957a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 1958c301f34eSRichard Henderson nullify_set(ctx, 0); 195931234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 196001afb7beSRichard Henderson return true; 1961c301f34eSRichard Henderson } 196298cd9ca7SRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 196398cd9ca7SRichard Henderson } 1964c301f34eSRichard Henderson ctx->iaoq_n = -1; 1965c301f34eSRichard Henderson ctx->iaoq_n_var = next; 196698cd9ca7SRichard Henderson } else if (is_n && use_nullify_skip(ctx)) { 196798cd9ca7SRichard Henderson /* The (conditional) branch, B, nullifies the next insn, N, 196898cd9ca7SRichard Henderson and we're allowed to skip execution N (no single-step or 19694137cb83SRichard Henderson tracepoint in effect). Since the goto_ptr that we must use 197098cd9ca7SRichard Henderson for the indirect branch consumes no special resources, we 197198cd9ca7SRichard Henderson can (conditionally) skip B and continue execution. */ 197298cd9ca7SRichard Henderson /* The use_nullify_skip test implies we have a known control path. */ 197398cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_b != -1); 197498cd9ca7SRichard Henderson tcg_debug_assert(ctx->iaoq_n != -1); 197598cd9ca7SRichard Henderson 197698cd9ca7SRichard Henderson /* We do have to handle the non-local temporary, DEST, before 197798cd9ca7SRichard Henderson branching. Since IOAQ_F is not really live at this point, we 197898cd9ca7SRichard Henderson can simply store DEST optimistically. Similarly with IAOQ_B. */ 1979a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, dest); 1980a0180973SRichard Henderson next = tcg_temp_new(); 1981a0180973SRichard Henderson tcg_gen_addi_reg(next, dest, 4); 1982a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, next); 198398cd9ca7SRichard Henderson 198498cd9ca7SRichard Henderson nullify_over(ctx); 198598cd9ca7SRichard Henderson if (link != 0) { 19869a91dd84SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); 198798cd9ca7SRichard Henderson } 19887f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 198901afb7beSRichard Henderson return nullify_end(ctx); 199098cd9ca7SRichard Henderson } else { 199198cd9ca7SRichard Henderson c = ctx->null_cond.c; 199298cd9ca7SRichard Henderson a0 = ctx->null_cond.a0; 199398cd9ca7SRichard Henderson a1 = ctx->null_cond.a1; 199498cd9ca7SRichard Henderson 199598cd9ca7SRichard Henderson tmp = tcg_temp_new(); 1996e12c6309SRichard Henderson next = tcg_temp_new(); 199798cd9ca7SRichard Henderson 1998741322f4SRichard Henderson copy_iaoq_entry(ctx, tmp, ctx->iaoq_n, ctx->iaoq_n_var); 1999eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); 200098cd9ca7SRichard Henderson ctx->iaoq_n = -1; 200198cd9ca7SRichard Henderson ctx->iaoq_n_var = next; 200298cd9ca7SRichard Henderson 200398cd9ca7SRichard Henderson if (link != 0) { 2004eaa3783bSRichard Henderson tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); 200598cd9ca7SRichard Henderson } 200698cd9ca7SRichard Henderson 200798cd9ca7SRichard Henderson if (is_n) { 200898cd9ca7SRichard Henderson /* The branch nullifies the next insn, which means the state of N 200998cd9ca7SRichard Henderson after the branch is the inverse of the state of N that applied 201098cd9ca7SRichard Henderson to the branch. */ 2011eaa3783bSRichard Henderson tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); 201298cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 201398cd9ca7SRichard Henderson ctx->null_cond = cond_make_n(); 201498cd9ca7SRichard Henderson ctx->psw_n_nonzero = true; 201598cd9ca7SRichard Henderson } else { 201698cd9ca7SRichard Henderson cond_free(&ctx->null_cond); 201798cd9ca7SRichard Henderson } 201898cd9ca7SRichard Henderson } 201901afb7beSRichard Henderson return true; 202098cd9ca7SRichard Henderson } 202198cd9ca7SRichard Henderson 2022660eefe1SRichard Henderson /* Implement 2023660eefe1SRichard Henderson * if (IAOQ_Front{30..31} < GR[b]{30..31}) 2024660eefe1SRichard Henderson * IAOQ_Next{30..31} ← GR[b]{30..31}; 2025660eefe1SRichard Henderson * else 2026660eefe1SRichard Henderson * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; 2027660eefe1SRichard Henderson * which keeps the privilege level from being increased. 2028660eefe1SRichard Henderson */ 2029660eefe1SRichard Henderson static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) 2030660eefe1SRichard Henderson { 2031660eefe1SRichard Henderson TCGv_reg dest; 2032660eefe1SRichard Henderson switch (ctx->privilege) { 2033660eefe1SRichard Henderson case 0: 2034660eefe1SRichard Henderson /* Privilege 0 is maximum and is allowed to decrease. */ 2035660eefe1SRichard Henderson return offset; 2036660eefe1SRichard Henderson case 3: 2037993119feSRichard Henderson /* Privilege 3 is minimum and is never allowed to increase. */ 2038e12c6309SRichard Henderson dest = tcg_temp_new(); 2039660eefe1SRichard Henderson tcg_gen_ori_reg(dest, offset, 3); 2040660eefe1SRichard Henderson break; 2041660eefe1SRichard Henderson default: 2042e12c6309SRichard Henderson dest = tcg_temp_new(); 2043660eefe1SRichard Henderson tcg_gen_andi_reg(dest, offset, -4); 2044660eefe1SRichard Henderson tcg_gen_ori_reg(dest, dest, ctx->privilege); 2045660eefe1SRichard Henderson tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); 2046660eefe1SRichard Henderson break; 2047660eefe1SRichard Henderson } 2048660eefe1SRichard Henderson return dest; 2049660eefe1SRichard Henderson } 2050660eefe1SRichard Henderson 2051ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 20527ad439dfSRichard Henderson /* On Linux, page zero is normally marked execute only + gateway. 20537ad439dfSRichard Henderson Therefore normal read or write is supposed to fail, but specific 20547ad439dfSRichard Henderson offsets have kernel code mapped to raise permissions to implement 20557ad439dfSRichard Henderson system calls. Handling this via an explicit check here, rather 20567ad439dfSRichard Henderson in than the "be disp(sr2,r0)" instruction that probably sent us 20577ad439dfSRichard Henderson here, is the easiest way to handle the branch delay slot on the 20587ad439dfSRichard Henderson aforementioned BE. */ 205931234768SRichard Henderson static void do_page_zero(DisasContext *ctx) 20607ad439dfSRichard Henderson { 2061a0180973SRichard Henderson TCGv_reg tmp; 2062a0180973SRichard Henderson 20637ad439dfSRichard Henderson /* If by some means we get here with PSW[N]=1, that implies that 20647ad439dfSRichard Henderson the B,GATE instruction would be skipped, and we'd fault on the 20658b81968cSMichael Tokarev next insn within the privileged page. */ 20667ad439dfSRichard Henderson switch (ctx->null_cond.c) { 20677ad439dfSRichard Henderson case TCG_COND_NEVER: 20687ad439dfSRichard Henderson break; 20697ad439dfSRichard Henderson case TCG_COND_ALWAYS: 2070eaa3783bSRichard Henderson tcg_gen_movi_reg(cpu_psw_n, 0); 20717ad439dfSRichard Henderson goto do_sigill; 20727ad439dfSRichard Henderson default: 20737ad439dfSRichard Henderson /* Since this is always the first (and only) insn within the 20747ad439dfSRichard Henderson TB, we should know the state of PSW[N] from TB->FLAGS. */ 20757ad439dfSRichard Henderson g_assert_not_reached(); 20767ad439dfSRichard Henderson } 20777ad439dfSRichard Henderson 20787ad439dfSRichard Henderson /* Check that we didn't arrive here via some means that allowed 20797ad439dfSRichard Henderson non-sequential instruction execution. Normally the PSW[B] bit 20807ad439dfSRichard Henderson detects this by disallowing the B,GATE instruction to execute 20817ad439dfSRichard Henderson under such conditions. */ 20827ad439dfSRichard Henderson if (ctx->iaoq_b != ctx->iaoq_f + 4) { 20837ad439dfSRichard Henderson goto do_sigill; 20847ad439dfSRichard Henderson } 20857ad439dfSRichard Henderson 2086ebd0e151SRichard Henderson switch (ctx->iaoq_f & -4) { 20877ad439dfSRichard Henderson case 0x00: /* Null pointer call */ 20882986721dSRichard Henderson gen_excp_1(EXCP_IMP); 208931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 209031234768SRichard Henderson break; 20917ad439dfSRichard Henderson 20927ad439dfSRichard Henderson case 0xb0: /* LWS */ 20937ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL_LWS); 209431234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 209531234768SRichard Henderson break; 20967ad439dfSRichard Henderson 20977ad439dfSRichard Henderson case 0xe0: /* SET_THREAD_POINTER */ 2098ad75a51eSRichard Henderson tcg_gen_st_reg(cpu_gr[26], tcg_env, offsetof(CPUHPPAState, cr[27])); 2099a0180973SRichard Henderson tmp = tcg_temp_new(); 2100a0180973SRichard Henderson tcg_gen_ori_reg(tmp, cpu_gr[31], 3); 2101a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 2102a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 2103a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 210431234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; 210531234768SRichard Henderson break; 21067ad439dfSRichard Henderson 21077ad439dfSRichard Henderson case 0x100: /* SYSCALL */ 21087ad439dfSRichard Henderson gen_excp_1(EXCP_SYSCALL); 210931234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 211031234768SRichard Henderson break; 21117ad439dfSRichard Henderson 21127ad439dfSRichard Henderson default: 21137ad439dfSRichard Henderson do_sigill: 21142986721dSRichard Henderson gen_excp_1(EXCP_ILL); 211531234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 211631234768SRichard Henderson break; 21177ad439dfSRichard Henderson } 21187ad439dfSRichard Henderson } 2119ba1d0b44SRichard Henderson #endif 21207ad439dfSRichard Henderson 2121deee69a1SRichard Henderson static bool trans_nop(DisasContext *ctx, arg_nop *a) 2122b2167459SRichard Henderson { 2123b2167459SRichard Henderson cond_free(&ctx->null_cond); 212431234768SRichard Henderson return true; 2125b2167459SRichard Henderson } 2126b2167459SRichard Henderson 212740f9f908SRichard Henderson static bool trans_break(DisasContext *ctx, arg_break *a) 212898a9cb79SRichard Henderson { 212931234768SRichard Henderson return gen_excp_iir(ctx, EXCP_BREAK); 213098a9cb79SRichard Henderson } 213198a9cb79SRichard Henderson 2132e36f27efSRichard Henderson static bool trans_sync(DisasContext *ctx, arg_sync *a) 213398a9cb79SRichard Henderson { 213498a9cb79SRichard Henderson /* No point in nullifying the memory barrier. */ 213598a9cb79SRichard Henderson tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 213698a9cb79SRichard Henderson 213798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 213831234768SRichard Henderson return true; 213998a9cb79SRichard Henderson } 214098a9cb79SRichard Henderson 2141c603e14aSRichard Henderson static bool trans_mfia(DisasContext *ctx, arg_mfia *a) 214298a9cb79SRichard Henderson { 2143c603e14aSRichard Henderson unsigned rt = a->t; 2144eaa3783bSRichard Henderson TCGv_reg tmp = dest_gpr(ctx, rt); 2145eaa3783bSRichard Henderson tcg_gen_movi_reg(tmp, ctx->iaoq_f); 214698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 214798a9cb79SRichard Henderson 214898a9cb79SRichard Henderson cond_free(&ctx->null_cond); 214931234768SRichard Henderson return true; 215098a9cb79SRichard Henderson } 215198a9cb79SRichard Henderson 2152c603e14aSRichard Henderson static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) 215398a9cb79SRichard Henderson { 2154c603e14aSRichard Henderson unsigned rt = a->t; 2155c603e14aSRichard Henderson unsigned rs = a->sp; 215633423472SRichard Henderson TCGv_i64 t0 = tcg_temp_new_i64(); 215733423472SRichard Henderson TCGv_reg t1 = tcg_temp_new(); 215898a9cb79SRichard Henderson 215933423472SRichard Henderson load_spr(ctx, t0, rs); 216033423472SRichard Henderson tcg_gen_shri_i64(t0, t0, 32); 216133423472SRichard Henderson tcg_gen_trunc_i64_reg(t1, t0); 216233423472SRichard Henderson 216333423472SRichard Henderson save_gpr(ctx, rt, t1); 216498a9cb79SRichard Henderson 216598a9cb79SRichard Henderson cond_free(&ctx->null_cond); 216631234768SRichard Henderson return true; 216798a9cb79SRichard Henderson } 216898a9cb79SRichard Henderson 2169c603e14aSRichard Henderson static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) 217098a9cb79SRichard Henderson { 2171c603e14aSRichard Henderson unsigned rt = a->t; 2172c603e14aSRichard Henderson unsigned ctl = a->r; 2173eaa3783bSRichard Henderson TCGv_reg tmp; 217498a9cb79SRichard Henderson 217598a9cb79SRichard Henderson switch (ctl) { 217635136a77SRichard Henderson case CR_SAR: 2177c603e14aSRichard Henderson if (a->e == 0) { 217898a9cb79SRichard Henderson /* MFSAR without ,W masks low 5 bits. */ 217998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2180eaa3783bSRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 218198a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 218235136a77SRichard Henderson goto done; 218398a9cb79SRichard Henderson } 218498a9cb79SRichard Henderson save_gpr(ctx, rt, cpu_sar); 218535136a77SRichard Henderson goto done; 218635136a77SRichard Henderson case CR_IT: /* Interval Timer */ 218735136a77SRichard Henderson /* FIXME: Respect PSW_S bit. */ 218835136a77SRichard Henderson nullify_over(ctx); 218998a9cb79SRichard Henderson tmp = dest_gpr(ctx, rt); 2190dfd1b812SRichard Henderson if (translator_io_start(&ctx->base)) { 219149c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 219231234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 219349c29d6cSRichard Henderson } else { 219449c29d6cSRichard Henderson gen_helper_read_interval_timer(tmp); 219549c29d6cSRichard Henderson } 219698a9cb79SRichard Henderson save_gpr(ctx, rt, tmp); 219731234768SRichard Henderson return nullify_end(ctx); 219898a9cb79SRichard Henderson case 26: 219998a9cb79SRichard Henderson case 27: 220098a9cb79SRichard Henderson break; 220198a9cb79SRichard Henderson default: 220298a9cb79SRichard Henderson /* All other control registers are privileged. */ 220335136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 220435136a77SRichard Henderson break; 220598a9cb79SRichard Henderson } 220698a9cb79SRichard Henderson 2207e12c6309SRichard Henderson tmp = tcg_temp_new(); 2208ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 220935136a77SRichard Henderson save_gpr(ctx, rt, tmp); 221035136a77SRichard Henderson 221135136a77SRichard Henderson done: 221298a9cb79SRichard Henderson cond_free(&ctx->null_cond); 221331234768SRichard Henderson return true; 221498a9cb79SRichard Henderson } 221598a9cb79SRichard Henderson 2216c603e14aSRichard Henderson static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) 221733423472SRichard Henderson { 2218c603e14aSRichard Henderson unsigned rr = a->r; 2219c603e14aSRichard Henderson unsigned rs = a->sp; 222033423472SRichard Henderson TCGv_i64 t64; 222133423472SRichard Henderson 222233423472SRichard Henderson if (rs >= 5) { 222333423472SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 222433423472SRichard Henderson } 222533423472SRichard Henderson nullify_over(ctx); 222633423472SRichard Henderson 222733423472SRichard Henderson t64 = tcg_temp_new_i64(); 222833423472SRichard Henderson tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); 222933423472SRichard Henderson tcg_gen_shli_i64(t64, t64, 32); 223033423472SRichard Henderson 223133423472SRichard Henderson if (rs >= 4) { 2232ad75a51eSRichard Henderson tcg_gen_st_i64(t64, tcg_env, offsetof(CPUHPPAState, sr[rs])); 2233494737b7SRichard Henderson ctx->tb_flags &= ~TB_FLAG_SR_SAME; 223433423472SRichard Henderson } else { 223533423472SRichard Henderson tcg_gen_mov_i64(cpu_sr[rs], t64); 223633423472SRichard Henderson } 223733423472SRichard Henderson 223831234768SRichard Henderson return nullify_end(ctx); 223933423472SRichard Henderson } 224033423472SRichard Henderson 2241c603e14aSRichard Henderson static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) 224298a9cb79SRichard Henderson { 2243c603e14aSRichard Henderson unsigned ctl = a->t; 22444845f015SSven Schnelle TCGv_reg reg; 2245eaa3783bSRichard Henderson TCGv_reg tmp; 224698a9cb79SRichard Henderson 224735136a77SRichard Henderson if (ctl == CR_SAR) { 22484845f015SSven Schnelle reg = load_gpr(ctx, a->r); 224998a9cb79SRichard Henderson tmp = tcg_temp_new(); 2250f3618f59SHelge Deller tcg_gen_andi_reg(tmp, reg, ctx->is_pa20 ? 63 : 31); 225198a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 225298a9cb79SRichard Henderson 225398a9cb79SRichard Henderson cond_free(&ctx->null_cond); 225431234768SRichard Henderson return true; 225598a9cb79SRichard Henderson } 225698a9cb79SRichard Henderson 225735136a77SRichard Henderson /* All other control registers are privileged or read-only. */ 225835136a77SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); 225935136a77SRichard Henderson 2260c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 226135136a77SRichard Henderson nullify_over(ctx); 22624845f015SSven Schnelle reg = load_gpr(ctx, a->r); 22634845f015SSven Schnelle 226435136a77SRichard Henderson switch (ctl) { 226535136a77SRichard Henderson case CR_IT: 2266ad75a51eSRichard Henderson gen_helper_write_interval_timer(tcg_env, reg); 226735136a77SRichard Henderson break; 22684f5f2548SRichard Henderson case CR_EIRR: 2269ad75a51eSRichard Henderson gen_helper_write_eirr(tcg_env, reg); 22704f5f2548SRichard Henderson break; 22714f5f2548SRichard Henderson case CR_EIEM: 2272ad75a51eSRichard Henderson gen_helper_write_eiem(tcg_env, reg); 227331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 22744f5f2548SRichard Henderson break; 22754f5f2548SRichard Henderson 227635136a77SRichard Henderson case CR_IIASQ: 227735136a77SRichard Henderson case CR_IIAOQ: 227835136a77SRichard Henderson /* FIXME: Respect PSW_Q bit */ 227935136a77SRichard Henderson /* The write advances the queue and stores to the back element. */ 2280e12c6309SRichard Henderson tmp = tcg_temp_new(); 2281ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, 228235136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 2283ad75a51eSRichard Henderson tcg_gen_st_reg(tmp, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2284ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, 228535136a77SRichard Henderson offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); 228635136a77SRichard Henderson break; 228735136a77SRichard Henderson 2288d5de20bdSSven Schnelle case CR_PID1: 2289d5de20bdSSven Schnelle case CR_PID2: 2290d5de20bdSSven Schnelle case CR_PID3: 2291d5de20bdSSven Schnelle case CR_PID4: 2292ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 2293d5de20bdSSven Schnelle #ifndef CONFIG_USER_ONLY 2294ad75a51eSRichard Henderson gen_helper_change_prot_id(tcg_env); 2295d5de20bdSSven Schnelle #endif 2296d5de20bdSSven Schnelle break; 2297d5de20bdSSven Schnelle 229835136a77SRichard Henderson default: 2299ad75a51eSRichard Henderson tcg_gen_st_reg(reg, tcg_env, offsetof(CPUHPPAState, cr[ctl])); 230035136a77SRichard Henderson break; 230135136a77SRichard Henderson } 230231234768SRichard Henderson return nullify_end(ctx); 23034f5f2548SRichard Henderson #endif 230435136a77SRichard Henderson } 230535136a77SRichard Henderson 2306c603e14aSRichard Henderson static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) 230798a9cb79SRichard Henderson { 2308eaa3783bSRichard Henderson TCGv_reg tmp = tcg_temp_new(); 230998a9cb79SRichard Henderson 2310c603e14aSRichard Henderson tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); 2311f3618f59SHelge Deller tcg_gen_andi_reg(tmp, tmp, ctx->is_pa20 ? 63 : 31); 231298a9cb79SRichard Henderson save_or_nullify(ctx, cpu_sar, tmp); 231398a9cb79SRichard Henderson 231498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 231531234768SRichard Henderson return true; 231698a9cb79SRichard Henderson } 231798a9cb79SRichard Henderson 2318e36f27efSRichard Henderson static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) 231998a9cb79SRichard Henderson { 2320e36f27efSRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->t); 232198a9cb79SRichard Henderson 23222330504cSHelge Deller #ifdef CONFIG_USER_ONLY 23232330504cSHelge Deller /* We don't implement space registers in user mode. */ 2324eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 23252330504cSHelge Deller #else 23262330504cSHelge Deller TCGv_i64 t0 = tcg_temp_new_i64(); 23272330504cSHelge Deller 2328e36f27efSRichard Henderson tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); 23292330504cSHelge Deller tcg_gen_shri_i64(t0, t0, 32); 23302330504cSHelge Deller tcg_gen_trunc_i64_reg(dest, t0); 23312330504cSHelge Deller #endif 2332e36f27efSRichard Henderson save_gpr(ctx, a->t, dest); 233398a9cb79SRichard Henderson 233498a9cb79SRichard Henderson cond_free(&ctx->null_cond); 233531234768SRichard Henderson return true; 233698a9cb79SRichard Henderson } 233798a9cb79SRichard Henderson 2338e36f27efSRichard Henderson static bool trans_rsm(DisasContext *ctx, arg_rsm *a) 2339e36f27efSRichard Henderson { 2340e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2341e1b5a5edSRichard Henderson #ifndef CONFIG_USER_ONLY 2342e1b5a5edSRichard Henderson TCGv_reg tmp; 2343e1b5a5edSRichard Henderson 2344e1b5a5edSRichard Henderson nullify_over(ctx); 2345e1b5a5edSRichard Henderson 2346e12c6309SRichard Henderson tmp = tcg_temp_new(); 2347ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2348e36f27efSRichard Henderson tcg_gen_andi_reg(tmp, tmp, ~a->i); 2349ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2350e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2351e1b5a5edSRichard Henderson 2352e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ 235331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 235431234768SRichard Henderson return nullify_end(ctx); 2355e36f27efSRichard Henderson #endif 2356e1b5a5edSRichard Henderson } 2357e1b5a5edSRichard Henderson 2358e36f27efSRichard Henderson static bool trans_ssm(DisasContext *ctx, arg_ssm *a) 2359e1b5a5edSRichard Henderson { 2360e36f27efSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2361e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2362e1b5a5edSRichard Henderson TCGv_reg tmp; 2363e1b5a5edSRichard Henderson 2364e1b5a5edSRichard Henderson nullify_over(ctx); 2365e1b5a5edSRichard Henderson 2366e12c6309SRichard Henderson tmp = tcg_temp_new(); 2367ad75a51eSRichard Henderson tcg_gen_ld_reg(tmp, tcg_env, offsetof(CPUHPPAState, psw)); 2368e36f27efSRichard Henderson tcg_gen_ori_reg(tmp, tmp, a->i); 2369ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, tmp); 2370e36f27efSRichard Henderson save_gpr(ctx, a->t, tmp); 2371e1b5a5edSRichard Henderson 2372e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ 237331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 237431234768SRichard Henderson return nullify_end(ctx); 2375e36f27efSRichard Henderson #endif 2376e1b5a5edSRichard Henderson } 2377e1b5a5edSRichard Henderson 2378c603e14aSRichard Henderson static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) 2379e1b5a5edSRichard Henderson { 2380e1b5a5edSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2381c603e14aSRichard Henderson #ifndef CONFIG_USER_ONLY 2382c603e14aSRichard Henderson TCGv_reg tmp, reg; 2383e1b5a5edSRichard Henderson nullify_over(ctx); 2384e1b5a5edSRichard Henderson 2385c603e14aSRichard Henderson reg = load_gpr(ctx, a->r); 2386e12c6309SRichard Henderson tmp = tcg_temp_new(); 2387ad75a51eSRichard Henderson gen_helper_swap_system_mask(tmp, tcg_env, reg); 2388e1b5a5edSRichard Henderson 2389e1b5a5edSRichard Henderson /* Exit the TB to recognize new interrupts. */ 239031234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; 239131234768SRichard Henderson return nullify_end(ctx); 2392c603e14aSRichard Henderson #endif 2393e1b5a5edSRichard Henderson } 2394f49b3537SRichard Henderson 2395e36f27efSRichard Henderson static bool do_rfi(DisasContext *ctx, bool rfi_r) 2396f49b3537SRichard Henderson { 2397f49b3537SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2398e36f27efSRichard Henderson #ifndef CONFIG_USER_ONLY 2399f49b3537SRichard Henderson nullify_over(ctx); 2400f49b3537SRichard Henderson 2401e36f27efSRichard Henderson if (rfi_r) { 2402ad75a51eSRichard Henderson gen_helper_rfi_r(tcg_env); 2403f49b3537SRichard Henderson } else { 2404ad75a51eSRichard Henderson gen_helper_rfi(tcg_env); 2405f49b3537SRichard Henderson } 240631234768SRichard Henderson /* Exit the TB to recognize new interrupts. */ 240707ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 240831234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 2409f49b3537SRichard Henderson 241031234768SRichard Henderson return nullify_end(ctx); 2411e36f27efSRichard Henderson #endif 2412f49b3537SRichard Henderson } 24136210db05SHelge Deller 2414e36f27efSRichard Henderson static bool trans_rfi(DisasContext *ctx, arg_rfi *a) 2415e36f27efSRichard Henderson { 2416e36f27efSRichard Henderson return do_rfi(ctx, false); 2417e36f27efSRichard Henderson } 2418e36f27efSRichard Henderson 2419e36f27efSRichard Henderson static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) 2420e36f27efSRichard Henderson { 2421e36f27efSRichard Henderson return do_rfi(ctx, true); 2422e36f27efSRichard Henderson } 2423e36f27efSRichard Henderson 242496927adbSRichard Henderson static bool trans_halt(DisasContext *ctx, arg_halt *a) 24256210db05SHelge Deller { 24266210db05SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 242796927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 24286210db05SHelge Deller nullify_over(ctx); 2429ad75a51eSRichard Henderson gen_helper_halt(tcg_env); 243031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 243131234768SRichard Henderson return nullify_end(ctx); 243296927adbSRichard Henderson #endif 24336210db05SHelge Deller } 243496927adbSRichard Henderson 243596927adbSRichard Henderson static bool trans_reset(DisasContext *ctx, arg_reset *a) 243696927adbSRichard Henderson { 243796927adbSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 243896927adbSRichard Henderson #ifndef CONFIG_USER_ONLY 243996927adbSRichard Henderson nullify_over(ctx); 2440ad75a51eSRichard Henderson gen_helper_reset(tcg_env); 244196927adbSRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 244296927adbSRichard Henderson return nullify_end(ctx); 244396927adbSRichard Henderson #endif 244496927adbSRichard Henderson } 2445e1b5a5edSRichard Henderson 24464a4554c6SHelge Deller static bool trans_getshadowregs(DisasContext *ctx, arg_getshadowregs *a) 24474a4554c6SHelge Deller { 24484a4554c6SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 24494a4554c6SHelge Deller #ifndef CONFIG_USER_ONLY 24504a4554c6SHelge Deller nullify_over(ctx); 2451ad75a51eSRichard Henderson gen_helper_getshadowregs(tcg_env); 24524a4554c6SHelge Deller return nullify_end(ctx); 24534a4554c6SHelge Deller #endif 24544a4554c6SHelge Deller } 24554a4554c6SHelge Deller 2456deee69a1SRichard Henderson static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) 245798a9cb79SRichard Henderson { 2458deee69a1SRichard Henderson if (a->m) { 2459deee69a1SRichard Henderson TCGv_reg dest = dest_gpr(ctx, a->b); 2460deee69a1SRichard Henderson TCGv_reg src1 = load_gpr(ctx, a->b); 2461deee69a1SRichard Henderson TCGv_reg src2 = load_gpr(ctx, a->x); 246298a9cb79SRichard Henderson 246398a9cb79SRichard Henderson /* The only thing we need to do is the base register modification. */ 2464eaa3783bSRichard Henderson tcg_gen_add_reg(dest, src1, src2); 2465deee69a1SRichard Henderson save_gpr(ctx, a->b, dest); 2466deee69a1SRichard Henderson } 246798a9cb79SRichard Henderson cond_free(&ctx->null_cond); 246831234768SRichard Henderson return true; 246998a9cb79SRichard Henderson } 247098a9cb79SRichard Henderson 2471deee69a1SRichard Henderson static bool trans_probe(DisasContext *ctx, arg_probe *a) 247298a9cb79SRichard Henderson { 247386f8d05fSRichard Henderson TCGv_reg dest, ofs; 2474eed14219SRichard Henderson TCGv_i32 level, want; 247586f8d05fSRichard Henderson TCGv_tl addr; 247698a9cb79SRichard Henderson 247798a9cb79SRichard Henderson nullify_over(ctx); 247898a9cb79SRichard Henderson 2479deee69a1SRichard Henderson dest = dest_gpr(ctx, a->t); 2480deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2481eed14219SRichard Henderson 2482deee69a1SRichard Henderson if (a->imm) { 248329dd6f64SRichard Henderson level = tcg_constant_i32(a->ri); 248498a9cb79SRichard Henderson } else { 2485eed14219SRichard Henderson level = tcg_temp_new_i32(); 2486deee69a1SRichard Henderson tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); 2487eed14219SRichard Henderson tcg_gen_andi_i32(level, level, 3); 248898a9cb79SRichard Henderson } 248929dd6f64SRichard Henderson want = tcg_constant_i32(a->write ? PAGE_WRITE : PAGE_READ); 2490eed14219SRichard Henderson 2491ad75a51eSRichard Henderson gen_helper_probe(dest, tcg_env, addr, level, want); 2492eed14219SRichard Henderson 2493deee69a1SRichard Henderson save_gpr(ctx, a->t, dest); 249431234768SRichard Henderson return nullify_end(ctx); 249598a9cb79SRichard Henderson } 249698a9cb79SRichard Henderson 2497deee69a1SRichard Henderson static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) 24988d6ae7fbSRichard Henderson { 2499deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2500deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 25018d6ae7fbSRichard Henderson TCGv_tl addr; 25028d6ae7fbSRichard Henderson TCGv_reg ofs, reg; 25038d6ae7fbSRichard Henderson 25048d6ae7fbSRichard Henderson nullify_over(ctx); 25058d6ae7fbSRichard Henderson 2506deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); 2507deee69a1SRichard Henderson reg = load_gpr(ctx, a->r); 2508deee69a1SRichard Henderson if (a->addr) { 2509ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25108d6ae7fbSRichard Henderson } else { 2511ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25128d6ae7fbSRichard Henderson } 25138d6ae7fbSRichard Henderson 251432dc7569SSven Schnelle /* Exit TB for TLB change if mmu is enabled. */ 251532dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 251631234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 251731234768SRichard Henderson } 251831234768SRichard Henderson return nullify_end(ctx); 2519deee69a1SRichard Henderson #endif 25208d6ae7fbSRichard Henderson } 252163300a00SRichard Henderson 2522deee69a1SRichard Henderson static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) 252363300a00SRichard Henderson { 2524deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2525deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 252663300a00SRichard Henderson TCGv_tl addr; 252763300a00SRichard Henderson TCGv_reg ofs; 252863300a00SRichard Henderson 252963300a00SRichard Henderson nullify_over(ctx); 253063300a00SRichard Henderson 2531deee69a1SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 2532deee69a1SRichard Henderson if (a->m) { 2533deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 253463300a00SRichard Henderson } 2535deee69a1SRichard Henderson if (a->local) { 2536ad75a51eSRichard Henderson gen_helper_ptlbe(tcg_env); 253763300a00SRichard Henderson } else { 2538ad75a51eSRichard Henderson gen_helper_ptlb(tcg_env, addr); 253963300a00SRichard Henderson } 254063300a00SRichard Henderson 254163300a00SRichard Henderson /* Exit TB for TLB change if mmu is enabled. */ 254232dc7569SSven Schnelle if (ctx->tb_flags & PSW_C) { 254331234768SRichard Henderson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 254431234768SRichard Henderson } 254531234768SRichard Henderson return nullify_end(ctx); 2546deee69a1SRichard Henderson #endif 254763300a00SRichard Henderson } 25482dfcca9fSRichard Henderson 25496797c315SNick Hudson /* 25506797c315SNick Hudson * Implement the pcxl and pcxl2 Fast TLB Insert instructions. 25516797c315SNick Hudson * See 25526797c315SNick Hudson * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf 25536797c315SNick Hudson * page 13-9 (195/206) 25546797c315SNick Hudson */ 25556797c315SNick Hudson static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) 25566797c315SNick Hudson { 25576797c315SNick Hudson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 25586797c315SNick Hudson #ifndef CONFIG_USER_ONLY 25596797c315SNick Hudson TCGv_tl addr, atl, stl; 25606797c315SNick Hudson TCGv_reg reg; 25616797c315SNick Hudson 25626797c315SNick Hudson nullify_over(ctx); 25636797c315SNick Hudson 25646797c315SNick Hudson /* 25656797c315SNick Hudson * FIXME: 25666797c315SNick Hudson * if (not (pcxl or pcxl2)) 25676797c315SNick Hudson * return gen_illegal(ctx); 25686797c315SNick Hudson * 25696797c315SNick Hudson * Note for future: these are 32-bit systems; no hppa64. 25706797c315SNick Hudson */ 25716797c315SNick Hudson 25726797c315SNick Hudson atl = tcg_temp_new_tl(); 25736797c315SNick Hudson stl = tcg_temp_new_tl(); 25746797c315SNick Hudson addr = tcg_temp_new_tl(); 25756797c315SNick Hudson 2576ad75a51eSRichard Henderson tcg_gen_ld32u_i64(stl, tcg_env, 25776797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) 25786797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIASQ])); 2579ad75a51eSRichard Henderson tcg_gen_ld32u_i64(atl, tcg_env, 25806797c315SNick Hudson a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) 25816797c315SNick Hudson : offsetof(CPUHPPAState, cr[CR_IIAOQ])); 25826797c315SNick Hudson tcg_gen_shli_i64(stl, stl, 32); 25836797c315SNick Hudson tcg_gen_or_tl(addr, atl, stl); 25846797c315SNick Hudson 25856797c315SNick Hudson reg = load_gpr(ctx, a->r); 25866797c315SNick Hudson if (a->addr) { 2587ad75a51eSRichard Henderson gen_helper_itlba(tcg_env, addr, reg); 25886797c315SNick Hudson } else { 2589ad75a51eSRichard Henderson gen_helper_itlbp(tcg_env, addr, reg); 25906797c315SNick Hudson } 25916797c315SNick Hudson 25926797c315SNick Hudson /* Exit TB for TLB change if mmu is enabled. */ 25936797c315SNick Hudson if (ctx->tb_flags & PSW_C) { 25946797c315SNick Hudson ctx->base.is_jmp = DISAS_IAQ_N_STALE; 25956797c315SNick Hudson } 25966797c315SNick Hudson return nullify_end(ctx); 25976797c315SNick Hudson #endif 25986797c315SNick Hudson } 25996797c315SNick Hudson 2600deee69a1SRichard Henderson static bool trans_lpa(DisasContext *ctx, arg_ldst *a) 26012dfcca9fSRichard Henderson { 2602deee69a1SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 2603deee69a1SRichard Henderson #ifndef CONFIG_USER_ONLY 26042dfcca9fSRichard Henderson TCGv_tl vaddr; 26052dfcca9fSRichard Henderson TCGv_reg ofs, paddr; 26062dfcca9fSRichard Henderson 26072dfcca9fSRichard Henderson nullify_over(ctx); 26082dfcca9fSRichard Henderson 2609deee69a1SRichard Henderson form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); 26102dfcca9fSRichard Henderson 26112dfcca9fSRichard Henderson paddr = tcg_temp_new(); 2612ad75a51eSRichard Henderson gen_helper_lpa(paddr, tcg_env, vaddr); 26132dfcca9fSRichard Henderson 26142dfcca9fSRichard Henderson /* Note that physical address result overrides base modification. */ 2615deee69a1SRichard Henderson if (a->m) { 2616deee69a1SRichard Henderson save_gpr(ctx, a->b, ofs); 26172dfcca9fSRichard Henderson } 2618deee69a1SRichard Henderson save_gpr(ctx, a->t, paddr); 26192dfcca9fSRichard Henderson 262031234768SRichard Henderson return nullify_end(ctx); 2621deee69a1SRichard Henderson #endif 26222dfcca9fSRichard Henderson } 262343a97b81SRichard Henderson 2624deee69a1SRichard Henderson static bool trans_lci(DisasContext *ctx, arg_lci *a) 262543a97b81SRichard Henderson { 262643a97b81SRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 262743a97b81SRichard Henderson 262843a97b81SRichard Henderson /* The Coherence Index is an implementation-defined function of the 262943a97b81SRichard Henderson physical address. Two addresses with the same CI have a coherent 263043a97b81SRichard Henderson view of the cache. Our implementation is to return 0 for all, 263143a97b81SRichard Henderson since the entire address space is coherent. */ 263229dd6f64SRichard Henderson save_gpr(ctx, a->t, tcg_constant_reg(0)); 263343a97b81SRichard Henderson 263431234768SRichard Henderson cond_free(&ctx->null_cond); 263531234768SRichard Henderson return true; 263643a97b81SRichard Henderson } 263798a9cb79SRichard Henderson 26380c982a28SRichard Henderson static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) 2639b2167459SRichard Henderson { 26400c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, false); 2641b2167459SRichard Henderson } 2642b2167459SRichard Henderson 26430c982a28SRichard Henderson static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) 2644b2167459SRichard Henderson { 26450c982a28SRichard Henderson return do_add_reg(ctx, a, true, false, false, false); 2646b2167459SRichard Henderson } 2647b2167459SRichard Henderson 26480c982a28SRichard Henderson static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 2649b2167459SRichard Henderson { 26500c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, false); 2651b2167459SRichard Henderson } 2652b2167459SRichard Henderson 26530c982a28SRichard Henderson static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) 2654b2167459SRichard Henderson { 26550c982a28SRichard Henderson return do_add_reg(ctx, a, false, false, false, true); 26560c982a28SRichard Henderson } 2657b2167459SRichard Henderson 26580c982a28SRichard Henderson static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) 26590c982a28SRichard Henderson { 26600c982a28SRichard Henderson return do_add_reg(ctx, a, false, true, false, true); 26610c982a28SRichard Henderson } 26620c982a28SRichard Henderson 26630c982a28SRichard Henderson static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) 26640c982a28SRichard Henderson { 26650c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, false); 26660c982a28SRichard Henderson } 26670c982a28SRichard Henderson 26680c982a28SRichard Henderson static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) 26690c982a28SRichard Henderson { 26700c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, false); 26710c982a28SRichard Henderson } 26720c982a28SRichard Henderson 26730c982a28SRichard Henderson static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) 26740c982a28SRichard Henderson { 26750c982a28SRichard Henderson return do_sub_reg(ctx, a, false, false, true); 26760c982a28SRichard Henderson } 26770c982a28SRichard Henderson 26780c982a28SRichard Henderson static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) 26790c982a28SRichard Henderson { 26800c982a28SRichard Henderson return do_sub_reg(ctx, a, true, false, true); 26810c982a28SRichard Henderson } 26820c982a28SRichard Henderson 26830c982a28SRichard Henderson static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) 26840c982a28SRichard Henderson { 26850c982a28SRichard Henderson return do_sub_reg(ctx, a, false, true, false); 26860c982a28SRichard Henderson } 26870c982a28SRichard Henderson 26880c982a28SRichard Henderson static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) 26890c982a28SRichard Henderson { 26900c982a28SRichard Henderson return do_sub_reg(ctx, a, true, true, false); 26910c982a28SRichard Henderson } 26920c982a28SRichard Henderson 2693fa8e3bedSRichard Henderson static bool trans_andcm(DisasContext *ctx, arg_rrr_cf_d *a) 26940c982a28SRichard Henderson { 26950c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_andc_reg); 26960c982a28SRichard Henderson } 26970c982a28SRichard Henderson 2698fa8e3bedSRichard Henderson static bool trans_and(DisasContext *ctx, arg_rrr_cf_d *a) 26990c982a28SRichard Henderson { 27000c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_and_reg); 27010c982a28SRichard Henderson } 27020c982a28SRichard Henderson 2703fa8e3bedSRichard Henderson static bool trans_or(DisasContext *ctx, arg_rrr_cf_d *a) 27040c982a28SRichard Henderson { 27050c982a28SRichard Henderson if (a->cf == 0) { 27060c982a28SRichard Henderson unsigned r2 = a->r2; 27070c982a28SRichard Henderson unsigned r1 = a->r1; 27080c982a28SRichard Henderson unsigned rt = a->t; 27090c982a28SRichard Henderson 27107aee8189SRichard Henderson if (rt == 0) { /* NOP */ 27117aee8189SRichard Henderson cond_free(&ctx->null_cond); 27127aee8189SRichard Henderson return true; 27137aee8189SRichard Henderson } 27147aee8189SRichard Henderson if (r2 == 0) { /* COPY */ 2715b2167459SRichard Henderson if (r1 == 0) { 2716eaa3783bSRichard Henderson TCGv_reg dest = dest_gpr(ctx, rt); 2717eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 2718b2167459SRichard Henderson save_gpr(ctx, rt, dest); 2719b2167459SRichard Henderson } else { 2720b2167459SRichard Henderson save_gpr(ctx, rt, cpu_gr[r1]); 2721b2167459SRichard Henderson } 2722b2167459SRichard Henderson cond_free(&ctx->null_cond); 272331234768SRichard Henderson return true; 2724b2167459SRichard Henderson } 27257aee8189SRichard Henderson #ifndef CONFIG_USER_ONLY 27267aee8189SRichard Henderson /* These are QEMU extensions and are nops in the real architecture: 27277aee8189SRichard Henderson * 27287aee8189SRichard Henderson * or %r10,%r10,%r10 -- idle loop; wait for interrupt 27297aee8189SRichard Henderson * or %r31,%r31,%r31 -- death loop; offline cpu 27307aee8189SRichard Henderson * currently implemented as idle. 27317aee8189SRichard Henderson */ 27327aee8189SRichard Henderson if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ 27337aee8189SRichard Henderson /* No need to check for supervisor, as userland can only pause 27347aee8189SRichard Henderson until the next timer interrupt. */ 27357aee8189SRichard Henderson nullify_over(ctx); 27367aee8189SRichard Henderson 27377aee8189SRichard Henderson /* Advance the instruction queue. */ 2738741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 2739741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 27407aee8189SRichard Henderson nullify_set(ctx, 0); 27417aee8189SRichard Henderson 27427aee8189SRichard Henderson /* Tell the qemu main loop to halt until this cpu has work. */ 2743ad75a51eSRichard Henderson tcg_gen_st_i32(tcg_constant_i32(1), tcg_env, 274429dd6f64SRichard Henderson offsetof(CPUState, halted) - offsetof(HPPACPU, env)); 27457aee8189SRichard Henderson gen_excp_1(EXCP_HALTED); 27467aee8189SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 27477aee8189SRichard Henderson 27487aee8189SRichard Henderson return nullify_end(ctx); 27497aee8189SRichard Henderson } 27507aee8189SRichard Henderson #endif 27517aee8189SRichard Henderson } 27520c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_or_reg); 27537aee8189SRichard Henderson } 2754b2167459SRichard Henderson 2755fa8e3bedSRichard Henderson static bool trans_xor(DisasContext *ctx, arg_rrr_cf_d *a) 2756b2167459SRichard Henderson { 27570c982a28SRichard Henderson return do_log_reg(ctx, a, tcg_gen_xor_reg); 27580c982a28SRichard Henderson } 27590c982a28SRichard Henderson 2760*345aa35fSRichard Henderson static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf_d *a) 27610c982a28SRichard Henderson { 2762eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2763b2167459SRichard Henderson 27640c982a28SRichard Henderson if (a->cf) { 2765b2167459SRichard Henderson nullify_over(ctx); 2766b2167459SRichard Henderson } 27670c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27680c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2769*345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d); 277031234768SRichard Henderson return nullify_end(ctx); 2771b2167459SRichard Henderson } 2772b2167459SRichard Henderson 2773af240753SRichard Henderson static bool trans_uxor(DisasContext *ctx, arg_rrr_cf_d *a) 2774b2167459SRichard Henderson { 2775eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2; 2776b2167459SRichard Henderson 27770c982a28SRichard Henderson if (a->cf) { 2778b2167459SRichard Henderson nullify_over(ctx); 2779b2167459SRichard Henderson } 27800c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27810c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2782af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, a->d, false, tcg_gen_xor_reg); 278331234768SRichard Henderson return nullify_end(ctx); 2784b2167459SRichard Henderson } 2785b2167459SRichard Henderson 2786af240753SRichard Henderson static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a, bool is_tc) 2787b2167459SRichard Henderson { 2788eaa3783bSRichard Henderson TCGv_reg tcg_r1, tcg_r2, tmp; 2789b2167459SRichard Henderson 27900c982a28SRichard Henderson if (a->cf) { 2791b2167459SRichard Henderson nullify_over(ctx); 2792b2167459SRichard Henderson } 27930c982a28SRichard Henderson tcg_r1 = load_gpr(ctx, a->r1); 27940c982a28SRichard Henderson tcg_r2 = load_gpr(ctx, a->r2); 2795e12c6309SRichard Henderson tmp = tcg_temp_new(); 2796eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tcg_r2); 2797af240753SRichard Henderson do_unit(ctx, a->t, tcg_r1, tmp, a->cf, a->d, is_tc, tcg_gen_add_reg); 279831234768SRichard Henderson return nullify_end(ctx); 2799b2167459SRichard Henderson } 2800b2167459SRichard Henderson 2801af240753SRichard Henderson static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf_d *a) 2802b2167459SRichard Henderson { 28030c982a28SRichard Henderson return do_uaddcm(ctx, a, false); 28040c982a28SRichard Henderson } 28050c982a28SRichard Henderson 2806af240753SRichard Henderson static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf_d *a) 28070c982a28SRichard Henderson { 28080c982a28SRichard Henderson return do_uaddcm(ctx, a, true); 28090c982a28SRichard Henderson } 28100c982a28SRichard Henderson 2811af240753SRichard Henderson static bool do_dcor(DisasContext *ctx, arg_rr_cf_d *a, bool is_i) 28120c982a28SRichard Henderson { 2813eaa3783bSRichard Henderson TCGv_reg tmp; 2814b2167459SRichard Henderson 2815b2167459SRichard Henderson nullify_over(ctx); 2816b2167459SRichard Henderson 2817e12c6309SRichard Henderson tmp = tcg_temp_new(); 2818eaa3783bSRichard Henderson tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); 2819b2167459SRichard Henderson if (!is_i) { 2820eaa3783bSRichard Henderson tcg_gen_not_reg(tmp, tmp); 2821b2167459SRichard Henderson } 2822af240753SRichard Henderson tcg_gen_andi_reg(tmp, tmp, (target_ureg)0x1111111111111111ull); 2823eaa3783bSRichard Henderson tcg_gen_muli_reg(tmp, tmp, 6); 2824af240753SRichard Henderson do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, a->d, false, 2825eaa3783bSRichard Henderson is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); 282631234768SRichard Henderson return nullify_end(ctx); 2827b2167459SRichard Henderson } 2828b2167459SRichard Henderson 2829af240753SRichard Henderson static bool trans_dcor(DisasContext *ctx, arg_rr_cf_d *a) 2830b2167459SRichard Henderson { 28310c982a28SRichard Henderson return do_dcor(ctx, a, false); 28320c982a28SRichard Henderson } 28330c982a28SRichard Henderson 2834af240753SRichard Henderson static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf_d *a) 28350c982a28SRichard Henderson { 28360c982a28SRichard Henderson return do_dcor(ctx, a, true); 28370c982a28SRichard Henderson } 28380c982a28SRichard Henderson 28390c982a28SRichard Henderson static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) 28400c982a28SRichard Henderson { 2841eaa3783bSRichard Henderson TCGv_reg dest, add1, add2, addc, zero, in1, in2; 284272ca8753SRichard Henderson TCGv_reg cout; 2843b2167459SRichard Henderson 2844b2167459SRichard Henderson nullify_over(ctx); 2845b2167459SRichard Henderson 28460c982a28SRichard Henderson in1 = load_gpr(ctx, a->r1); 28470c982a28SRichard Henderson in2 = load_gpr(ctx, a->r2); 2848b2167459SRichard Henderson 2849b2167459SRichard Henderson add1 = tcg_temp_new(); 2850b2167459SRichard Henderson add2 = tcg_temp_new(); 2851b2167459SRichard Henderson addc = tcg_temp_new(); 2852b2167459SRichard Henderson dest = tcg_temp_new(); 285329dd6f64SRichard Henderson zero = tcg_constant_reg(0); 2854b2167459SRichard Henderson 2855b2167459SRichard Henderson /* Form R1 << 1 | PSW[CB]{8}. */ 2856eaa3783bSRichard Henderson tcg_gen_add_reg(add1, in1, in1); 285772ca8753SRichard Henderson tcg_gen_add_reg(add1, add1, get_psw_carry(ctx, false)); 2858b2167459SRichard Henderson 285972ca8753SRichard Henderson /* 286072ca8753SRichard Henderson * Add or subtract R2, depending on PSW[V]. Proper computation of 286172ca8753SRichard Henderson * carry requires that we subtract via + ~R2 + 1, as described in 286272ca8753SRichard Henderson * the manual. By extracting and masking V, we can produce the 286372ca8753SRichard Henderson * proper inputs to the addition without movcond. 286472ca8753SRichard Henderson */ 286572ca8753SRichard Henderson tcg_gen_sextract_reg(addc, cpu_psw_v, 31, 1); 2866eaa3783bSRichard Henderson tcg_gen_xor_reg(add2, in2, addc); 2867eaa3783bSRichard Henderson tcg_gen_andi_reg(addc, addc, 1); 286872ca8753SRichard Henderson 286972ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, add1, zero, add2, zero); 287072ca8753SRichard Henderson tcg_gen_add2_reg(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); 2871b2167459SRichard Henderson 2872b2167459SRichard Henderson /* Write back the result register. */ 28730c982a28SRichard Henderson save_gpr(ctx, a->t, dest); 2874b2167459SRichard Henderson 2875b2167459SRichard Henderson /* Write back PSW[CB]. */ 2876eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, add1, add2); 2877eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); 2878b2167459SRichard Henderson 2879b2167459SRichard Henderson /* Write back PSW[V] for the division step. */ 288072ca8753SRichard Henderson cout = get_psw_carry(ctx, false); 288172ca8753SRichard Henderson tcg_gen_neg_reg(cpu_psw_v, cout); 2882eaa3783bSRichard Henderson tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); 2883b2167459SRichard Henderson 2884b2167459SRichard Henderson /* Install the new nullification. */ 28850c982a28SRichard Henderson if (a->cf) { 2886eaa3783bSRichard Henderson TCGv_reg sv = NULL; 2887b47a4a02SSven Schnelle if (cond_need_sv(a->cf >> 1)) { 2888b2167459SRichard Henderson /* ??? The lshift is supposed to contribute to overflow. */ 2889b2167459SRichard Henderson sv = do_add_sv(ctx, dest, add1, add2); 2890b2167459SRichard Henderson } 2891a751eb31SRichard Henderson ctx->null_cond = do_cond(ctx, a->cf, false, dest, cout, sv); 2892b2167459SRichard Henderson } 2893b2167459SRichard Henderson 289431234768SRichard Henderson return nullify_end(ctx); 2895b2167459SRichard Henderson } 2896b2167459SRichard Henderson 28970588e061SRichard Henderson static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) 2898b2167459SRichard Henderson { 28990588e061SRichard Henderson return do_add_imm(ctx, a, false, false); 29000588e061SRichard Henderson } 29010588e061SRichard Henderson 29020588e061SRichard Henderson static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) 29030588e061SRichard Henderson { 29040588e061SRichard Henderson return do_add_imm(ctx, a, true, false); 29050588e061SRichard Henderson } 29060588e061SRichard Henderson 29070588e061SRichard Henderson static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) 29080588e061SRichard Henderson { 29090588e061SRichard Henderson return do_add_imm(ctx, a, false, true); 29100588e061SRichard Henderson } 29110588e061SRichard Henderson 29120588e061SRichard Henderson static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) 29130588e061SRichard Henderson { 29140588e061SRichard Henderson return do_add_imm(ctx, a, true, true); 29150588e061SRichard Henderson } 29160588e061SRichard Henderson 29170588e061SRichard Henderson static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) 29180588e061SRichard Henderson { 29190588e061SRichard Henderson return do_sub_imm(ctx, a, false); 29200588e061SRichard Henderson } 29210588e061SRichard Henderson 29220588e061SRichard Henderson static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) 29230588e061SRichard Henderson { 29240588e061SRichard Henderson return do_sub_imm(ctx, a, true); 29250588e061SRichard Henderson } 29260588e061SRichard Henderson 2927*345aa35fSRichard Henderson static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf_d *a) 29280588e061SRichard Henderson { 2929eaa3783bSRichard Henderson TCGv_reg tcg_im, tcg_r2; 2930b2167459SRichard Henderson 29310588e061SRichard Henderson if (a->cf) { 2932b2167459SRichard Henderson nullify_over(ctx); 2933b2167459SRichard Henderson } 2934b2167459SRichard Henderson 2935d4e58033SRichard Henderson tcg_im = tcg_constant_reg(a->i); 29360588e061SRichard Henderson tcg_r2 = load_gpr(ctx, a->r); 2937*345aa35fSRichard Henderson do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf, a->d); 2938b2167459SRichard Henderson 293931234768SRichard Henderson return nullify_end(ctx); 2940b2167459SRichard Henderson } 2941b2167459SRichard Henderson 29421cd012a5SRichard Henderson static bool trans_ld(DisasContext *ctx, arg_ldst *a) 294396d6407fSRichard Henderson { 29440786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29450786a3b6SHelge Deller return gen_illegal(ctx); 29460786a3b6SHelge Deller } else { 29471cd012a5SRichard Henderson return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, 29481cd012a5SRichard Henderson a->disp, a->sp, a->m, a->size | MO_TE); 294996d6407fSRichard Henderson } 29500786a3b6SHelge Deller } 295196d6407fSRichard Henderson 29521cd012a5SRichard Henderson static bool trans_st(DisasContext *ctx, arg_ldst *a) 295396d6407fSRichard Henderson { 29541cd012a5SRichard Henderson assert(a->x == 0 && a->scale == 0); 29550786a3b6SHelge Deller if (unlikely(TARGET_REGISTER_BITS == 32 && a->size > MO_32)) { 29560786a3b6SHelge Deller return gen_illegal(ctx); 29570786a3b6SHelge Deller } else { 29581cd012a5SRichard Henderson return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); 295996d6407fSRichard Henderson } 29600786a3b6SHelge Deller } 296196d6407fSRichard Henderson 29621cd012a5SRichard Henderson static bool trans_ldc(DisasContext *ctx, arg_ldst *a) 296396d6407fSRichard Henderson { 2964b1af755cSRichard Henderson MemOp mop = MO_TE | MO_ALIGN | a->size; 296586f8d05fSRichard Henderson TCGv_reg zero, dest, ofs; 296686f8d05fSRichard Henderson TCGv_tl addr; 296796d6407fSRichard Henderson 296896d6407fSRichard Henderson nullify_over(ctx); 296996d6407fSRichard Henderson 29701cd012a5SRichard Henderson if (a->m) { 297186f8d05fSRichard Henderson /* Base register modification. Make sure if RT == RB, 297286f8d05fSRichard Henderson we see the result of the load. */ 2973e12c6309SRichard Henderson dest = tcg_temp_new(); 297496d6407fSRichard Henderson } else { 29751cd012a5SRichard Henderson dest = dest_gpr(ctx, a->t); 297696d6407fSRichard Henderson } 297796d6407fSRichard Henderson 29781cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, 29791cd012a5SRichard Henderson a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); 2980b1af755cSRichard Henderson 2981b1af755cSRichard Henderson /* 2982b1af755cSRichard Henderson * For hppa1.1, LDCW is undefined unless aligned mod 16. 2983b1af755cSRichard Henderson * However actual hardware succeeds with aligned mod 4. 2984b1af755cSRichard Henderson * Detect this case and log a GUEST_ERROR. 2985b1af755cSRichard Henderson * 2986b1af755cSRichard Henderson * TODO: HPPA64 relaxes the over-alignment requirement 2987b1af755cSRichard Henderson * with the ,co completer. 2988b1af755cSRichard Henderson */ 2989b1af755cSRichard Henderson gen_helper_ldc_check(addr); 2990b1af755cSRichard Henderson 299129dd6f64SRichard Henderson zero = tcg_constant_reg(0); 299286f8d05fSRichard Henderson tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); 2993b1af755cSRichard Henderson 29941cd012a5SRichard Henderson if (a->m) { 29951cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 299696d6407fSRichard Henderson } 29971cd012a5SRichard Henderson save_gpr(ctx, a->t, dest); 299896d6407fSRichard Henderson 299931234768SRichard Henderson return nullify_end(ctx); 300096d6407fSRichard Henderson } 300196d6407fSRichard Henderson 30021cd012a5SRichard Henderson static bool trans_stby(DisasContext *ctx, arg_stby *a) 300396d6407fSRichard Henderson { 300486f8d05fSRichard Henderson TCGv_reg ofs, val; 300586f8d05fSRichard Henderson TCGv_tl addr; 300696d6407fSRichard Henderson 300796d6407fSRichard Henderson nullify_over(ctx); 300896d6407fSRichard Henderson 30091cd012a5SRichard Henderson form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, 301086f8d05fSRichard Henderson ctx->mmu_idx == MMU_PHYS_IDX); 30111cd012a5SRichard Henderson val = load_gpr(ctx, a->r); 30121cd012a5SRichard Henderson if (a->a) { 3013f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3014ad75a51eSRichard Henderson gen_helper_stby_e_parallel(tcg_env, addr, val); 3015f9f46db4SEmilio G. Cota } else { 3016ad75a51eSRichard Henderson gen_helper_stby_e(tcg_env, addr, val); 3017f9f46db4SEmilio G. Cota } 3018f9f46db4SEmilio G. Cota } else { 3019f9f46db4SEmilio G. Cota if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { 3020ad75a51eSRichard Henderson gen_helper_stby_b_parallel(tcg_env, addr, val); 302196d6407fSRichard Henderson } else { 3022ad75a51eSRichard Henderson gen_helper_stby_b(tcg_env, addr, val); 302396d6407fSRichard Henderson } 3024f9f46db4SEmilio G. Cota } 30251cd012a5SRichard Henderson if (a->m) { 302686f8d05fSRichard Henderson tcg_gen_andi_reg(ofs, ofs, ~3); 30271cd012a5SRichard Henderson save_gpr(ctx, a->b, ofs); 302896d6407fSRichard Henderson } 302996d6407fSRichard Henderson 303031234768SRichard Henderson return nullify_end(ctx); 303196d6407fSRichard Henderson } 303296d6407fSRichard Henderson 30331cd012a5SRichard Henderson static bool trans_lda(DisasContext *ctx, arg_ldst *a) 3034d0a851ccSRichard Henderson { 3035d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3036d0a851ccSRichard Henderson 3037d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3038d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30391cd012a5SRichard Henderson trans_ld(ctx, a); 3040d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 304131234768SRichard Henderson return true; 3042d0a851ccSRichard Henderson } 3043d0a851ccSRichard Henderson 30441cd012a5SRichard Henderson static bool trans_sta(DisasContext *ctx, arg_ldst *a) 3045d0a851ccSRichard Henderson { 3046d0a851ccSRichard Henderson int hold_mmu_idx = ctx->mmu_idx; 3047d0a851ccSRichard Henderson 3048d0a851ccSRichard Henderson CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 3049d0a851ccSRichard Henderson ctx->mmu_idx = MMU_PHYS_IDX; 30501cd012a5SRichard Henderson trans_st(ctx, a); 3051d0a851ccSRichard Henderson ctx->mmu_idx = hold_mmu_idx; 305231234768SRichard Henderson return true; 3053d0a851ccSRichard Henderson } 305495412a61SRichard Henderson 30550588e061SRichard Henderson static bool trans_ldil(DisasContext *ctx, arg_ldil *a) 3056b2167459SRichard Henderson { 30570588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3058b2167459SRichard Henderson 30590588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 30600588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3061b2167459SRichard Henderson cond_free(&ctx->null_cond); 306231234768SRichard Henderson return true; 3063b2167459SRichard Henderson } 3064b2167459SRichard Henderson 30650588e061SRichard Henderson static bool trans_addil(DisasContext *ctx, arg_addil *a) 3066b2167459SRichard Henderson { 30670588e061SRichard Henderson TCGv_reg tcg_rt = load_gpr(ctx, a->r); 3068eaa3783bSRichard Henderson TCGv_reg tcg_r1 = dest_gpr(ctx, 1); 3069b2167459SRichard Henderson 30700588e061SRichard Henderson tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); 3071b2167459SRichard Henderson save_gpr(ctx, 1, tcg_r1); 3072b2167459SRichard Henderson cond_free(&ctx->null_cond); 307331234768SRichard Henderson return true; 3074b2167459SRichard Henderson } 3075b2167459SRichard Henderson 30760588e061SRichard Henderson static bool trans_ldo(DisasContext *ctx, arg_ldo *a) 3077b2167459SRichard Henderson { 30780588e061SRichard Henderson TCGv_reg tcg_rt = dest_gpr(ctx, a->t); 3079b2167459SRichard Henderson 3080b2167459SRichard Henderson /* Special case rb == 0, for the LDI pseudo-op. 3081b2167459SRichard Henderson The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ 30820588e061SRichard Henderson if (a->b == 0) { 30830588e061SRichard Henderson tcg_gen_movi_reg(tcg_rt, a->i); 3084b2167459SRichard Henderson } else { 30850588e061SRichard Henderson tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); 3086b2167459SRichard Henderson } 30870588e061SRichard Henderson save_gpr(ctx, a->t, tcg_rt); 3088b2167459SRichard Henderson cond_free(&ctx->null_cond); 308931234768SRichard Henderson return true; 3090b2167459SRichard Henderson } 3091b2167459SRichard Henderson 309201afb7beSRichard Henderson static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, 309301afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 309498cd9ca7SRichard Henderson { 309501afb7beSRichard Henderson TCGv_reg dest, in2, sv; 309698cd9ca7SRichard Henderson DisasCond cond; 30974fe9533aSRichard Henderson bool d = false; 309898cd9ca7SRichard Henderson 309998cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 3100e12c6309SRichard Henderson dest = tcg_temp_new(); 310198cd9ca7SRichard Henderson 3102eaa3783bSRichard Henderson tcg_gen_sub_reg(dest, in1, in2); 310398cd9ca7SRichard Henderson 3104f764718dSRichard Henderson sv = NULL; 3105b47a4a02SSven Schnelle if (cond_need_sv(c)) { 310698cd9ca7SRichard Henderson sv = do_sub_sv(ctx, dest, in1, in2); 310798cd9ca7SRichard Henderson } 310898cd9ca7SRichard Henderson 31094fe9533aSRichard Henderson cond = do_sub_cond(ctx, c * 2 + f, d, dest, in1, in2, sv); 311001afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 311198cd9ca7SRichard Henderson } 311298cd9ca7SRichard Henderson 311301afb7beSRichard Henderson static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) 311498cd9ca7SRichard Henderson { 311501afb7beSRichard Henderson nullify_over(ctx); 311601afb7beSRichard Henderson return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 311701afb7beSRichard Henderson } 311801afb7beSRichard Henderson 311901afb7beSRichard Henderson static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) 312001afb7beSRichard Henderson { 312101afb7beSRichard Henderson nullify_over(ctx); 3122d4e58033SRichard Henderson return do_cmpb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 312301afb7beSRichard Henderson } 312401afb7beSRichard Henderson 312501afb7beSRichard Henderson static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, 312601afb7beSRichard Henderson unsigned c, unsigned f, unsigned n, int disp) 312701afb7beSRichard Henderson { 3128bdcccc17SRichard Henderson TCGv_reg dest, in2, sv, cb_cond; 312998cd9ca7SRichard Henderson DisasCond cond; 3130bdcccc17SRichard Henderson bool d = false; 313198cd9ca7SRichard Henderson 313298cd9ca7SRichard Henderson in2 = load_gpr(ctx, r); 313343675d20SSven Schnelle dest = tcg_temp_new(); 3134f764718dSRichard Henderson sv = NULL; 3135bdcccc17SRichard Henderson cb_cond = NULL; 313698cd9ca7SRichard Henderson 3137b47a4a02SSven Schnelle if (cond_need_cb(c)) { 3138bdcccc17SRichard Henderson TCGv_reg cb = tcg_temp_new(); 3139bdcccc17SRichard Henderson TCGv_reg cb_msb = tcg_temp_new(); 3140bdcccc17SRichard Henderson 3141eaa3783bSRichard Henderson tcg_gen_movi_reg(cb_msb, 0); 3142eaa3783bSRichard Henderson tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); 3143bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, in1, in2); 3144bdcccc17SRichard Henderson tcg_gen_xor_reg(cb, cb, dest); 3145bdcccc17SRichard Henderson cb_cond = get_carry(ctx, d, cb, cb_msb); 3146b47a4a02SSven Schnelle } else { 3147eaa3783bSRichard Henderson tcg_gen_add_reg(dest, in1, in2); 3148b47a4a02SSven Schnelle } 3149b47a4a02SSven Schnelle if (cond_need_sv(c)) { 315098cd9ca7SRichard Henderson sv = do_add_sv(ctx, dest, in1, in2); 315198cd9ca7SRichard Henderson } 315298cd9ca7SRichard Henderson 3153a751eb31SRichard Henderson cond = do_cond(ctx, c * 2 + f, d, dest, cb_cond, sv); 315443675d20SSven Schnelle save_gpr(ctx, r, dest); 315501afb7beSRichard Henderson return do_cbranch(ctx, disp, n, &cond); 315698cd9ca7SRichard Henderson } 315798cd9ca7SRichard Henderson 315801afb7beSRichard Henderson static bool trans_addb(DisasContext *ctx, arg_addb *a) 315998cd9ca7SRichard Henderson { 316001afb7beSRichard Henderson nullify_over(ctx); 316101afb7beSRichard Henderson return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); 316201afb7beSRichard Henderson } 316301afb7beSRichard Henderson 316401afb7beSRichard Henderson static bool trans_addbi(DisasContext *ctx, arg_addbi *a) 316501afb7beSRichard Henderson { 316601afb7beSRichard Henderson nullify_over(ctx); 3167d4e58033SRichard Henderson return do_addb(ctx, a->r, tcg_constant_reg(a->i), a->c, a->f, a->n, a->disp); 316801afb7beSRichard Henderson } 316901afb7beSRichard Henderson 317001afb7beSRichard Henderson static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) 317101afb7beSRichard Henderson { 3172eaa3783bSRichard Henderson TCGv_reg tmp, tcg_r; 317398cd9ca7SRichard Henderson DisasCond cond; 31741e9ab9fbSRichard Henderson bool d = false; 317598cd9ca7SRichard Henderson 317698cd9ca7SRichard Henderson nullify_over(ctx); 317798cd9ca7SRichard Henderson 317898cd9ca7SRichard Henderson tmp = tcg_temp_new(); 317901afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 31801e9ab9fbSRichard Henderson if (cond_need_ext(ctx, d)) { 31811e9ab9fbSRichard Henderson /* Force shift into [32,63] */ 31821e9ab9fbSRichard Henderson tcg_gen_ori_reg(tmp, cpu_sar, 32); 31831e9ab9fbSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, tmp); 31841e9ab9fbSRichard Henderson } else { 3185eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); 31861e9ab9fbSRichard Henderson } 318798cd9ca7SRichard Henderson 31881e9ab9fbSRichard Henderson cond = cond_make_0_tmp(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 318901afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 319098cd9ca7SRichard Henderson } 319198cd9ca7SRichard Henderson 319201afb7beSRichard Henderson static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) 319398cd9ca7SRichard Henderson { 319401afb7beSRichard Henderson TCGv_reg tmp, tcg_r; 319501afb7beSRichard Henderson DisasCond cond; 31961e9ab9fbSRichard Henderson bool d = false; 31971e9ab9fbSRichard Henderson int p; 319801afb7beSRichard Henderson 319901afb7beSRichard Henderson nullify_over(ctx); 320001afb7beSRichard Henderson 320101afb7beSRichard Henderson tmp = tcg_temp_new(); 320201afb7beSRichard Henderson tcg_r = load_gpr(ctx, a->r); 32031e9ab9fbSRichard Henderson p = a->p | (cond_need_ext(ctx, d) ? 32 : 0); 32041e9ab9fbSRichard Henderson tcg_gen_shli_reg(tmp, tcg_r, p); 320501afb7beSRichard Henderson 320601afb7beSRichard Henderson cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); 320701afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 320801afb7beSRichard Henderson } 320901afb7beSRichard Henderson 321001afb7beSRichard Henderson static bool trans_movb(DisasContext *ctx, arg_movb *a) 321101afb7beSRichard Henderson { 3212eaa3783bSRichard Henderson TCGv_reg dest; 321398cd9ca7SRichard Henderson DisasCond cond; 321498cd9ca7SRichard Henderson 321598cd9ca7SRichard Henderson nullify_over(ctx); 321698cd9ca7SRichard Henderson 321701afb7beSRichard Henderson dest = dest_gpr(ctx, a->r2); 321801afb7beSRichard Henderson if (a->r1 == 0) { 3219eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, 0); 322098cd9ca7SRichard Henderson } else { 322101afb7beSRichard Henderson tcg_gen_mov_reg(dest, cpu_gr[a->r1]); 322298cd9ca7SRichard Henderson } 322398cd9ca7SRichard Henderson 32244fa52edfSRichard Henderson /* All MOVB conditions are 32-bit. */ 32254fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 322601afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 322701afb7beSRichard Henderson } 322801afb7beSRichard Henderson 322901afb7beSRichard Henderson static bool trans_movbi(DisasContext *ctx, arg_movbi *a) 323001afb7beSRichard Henderson { 323101afb7beSRichard Henderson TCGv_reg dest; 323201afb7beSRichard Henderson DisasCond cond; 323301afb7beSRichard Henderson 323401afb7beSRichard Henderson nullify_over(ctx); 323501afb7beSRichard Henderson 323601afb7beSRichard Henderson dest = dest_gpr(ctx, a->r); 323701afb7beSRichard Henderson tcg_gen_movi_reg(dest, a->i); 323801afb7beSRichard Henderson 32394fa52edfSRichard Henderson /* All MOVBI conditions are 32-bit. */ 32404fa52edfSRichard Henderson cond = do_sed_cond(ctx, a->c, false, dest); 324101afb7beSRichard Henderson return do_cbranch(ctx, a->disp, a->n, &cond); 324298cd9ca7SRichard Henderson } 324398cd9ca7SRichard Henderson 324430878590SRichard Henderson static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) 32450b1347d2SRichard Henderson { 3246eaa3783bSRichard Henderson TCGv_reg dest; 32470b1347d2SRichard Henderson 324830878590SRichard Henderson if (a->c) { 32490b1347d2SRichard Henderson nullify_over(ctx); 32500b1347d2SRichard Henderson } 32510b1347d2SRichard Henderson 325230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 325330878590SRichard Henderson if (a->r1 == 0) { 325430878590SRichard Henderson tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); 3255eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, dest, cpu_sar); 325630878590SRichard Henderson } else if (a->r1 == a->r2) { 32570b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3258e1d635e8SRichard Henderson TCGv_i32 s32 = tcg_temp_new_i32(); 3259e1d635e8SRichard Henderson 326030878590SRichard Henderson tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); 3261e1d635e8SRichard Henderson tcg_gen_trunc_reg_i32(s32, cpu_sar); 3262e1d635e8SRichard Henderson tcg_gen_rotr_i32(t32, t32, s32); 3263eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 32640b1347d2SRichard Henderson } else { 32650b1347d2SRichard Henderson TCGv_i64 t = tcg_temp_new_i64(); 32660b1347d2SRichard Henderson TCGv_i64 s = tcg_temp_new_i64(); 32670b1347d2SRichard Henderson 326830878590SRichard Henderson tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); 3269eaa3783bSRichard Henderson tcg_gen_extu_reg_i64(s, cpu_sar); 32700b1347d2SRichard Henderson tcg_gen_shr_i64(t, t, s); 3271eaa3783bSRichard Henderson tcg_gen_trunc_i64_reg(dest, t); 32720b1347d2SRichard Henderson } 327330878590SRichard Henderson save_gpr(ctx, a->t, dest); 32740b1347d2SRichard Henderson 32750b1347d2SRichard Henderson /* Install the new nullification. */ 32760b1347d2SRichard Henderson cond_free(&ctx->null_cond); 327730878590SRichard Henderson if (a->c) { 32784fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 32790b1347d2SRichard Henderson } 328031234768SRichard Henderson return nullify_end(ctx); 32810b1347d2SRichard Henderson } 32820b1347d2SRichard Henderson 328330878590SRichard Henderson static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) 32840b1347d2SRichard Henderson { 328530878590SRichard Henderson unsigned sa = 31 - a->cpos; 3286eaa3783bSRichard Henderson TCGv_reg dest, t2; 32870b1347d2SRichard Henderson 328830878590SRichard Henderson if (a->c) { 32890b1347d2SRichard Henderson nullify_over(ctx); 32900b1347d2SRichard Henderson } 32910b1347d2SRichard Henderson 329230878590SRichard Henderson dest = dest_gpr(ctx, a->t); 329330878590SRichard Henderson t2 = load_gpr(ctx, a->r2); 329405bfd4dbSRichard Henderson if (a->r1 == 0) { 329505bfd4dbSRichard Henderson tcg_gen_extract_reg(dest, t2, sa, 32 - sa); 329605bfd4dbSRichard Henderson } else if (TARGET_REGISTER_BITS == 32) { 329705bfd4dbSRichard Henderson tcg_gen_extract2_reg(dest, t2, cpu_gr[a->r1], sa); 329805bfd4dbSRichard Henderson } else if (a->r1 == a->r2) { 32990b1347d2SRichard Henderson TCGv_i32 t32 = tcg_temp_new_i32(); 3300eaa3783bSRichard Henderson tcg_gen_trunc_reg_i32(t32, t2); 33010b1347d2SRichard Henderson tcg_gen_rotri_i32(t32, t32, sa); 3302eaa3783bSRichard Henderson tcg_gen_extu_i32_reg(dest, t32); 33030b1347d2SRichard Henderson } else { 330405bfd4dbSRichard Henderson TCGv_i64 t64 = tcg_temp_new_i64(); 330505bfd4dbSRichard Henderson tcg_gen_concat_reg_i64(t64, t2, cpu_gr[a->r1]); 330605bfd4dbSRichard Henderson tcg_gen_shri_i64(t64, t64, sa); 330705bfd4dbSRichard Henderson tcg_gen_trunc_i64_reg(dest, t64); 33080b1347d2SRichard Henderson } 330930878590SRichard Henderson save_gpr(ctx, a->t, dest); 33100b1347d2SRichard Henderson 33110b1347d2SRichard Henderson /* Install the new nullification. */ 33120b1347d2SRichard Henderson cond_free(&ctx->null_cond); 331330878590SRichard Henderson if (a->c) { 33144fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33150b1347d2SRichard Henderson } 331631234768SRichard Henderson return nullify_end(ctx); 33170b1347d2SRichard Henderson } 33180b1347d2SRichard Henderson 331930878590SRichard Henderson static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) 33200b1347d2SRichard Henderson { 332130878590SRichard Henderson unsigned len = 32 - a->clen; 3322eaa3783bSRichard Henderson TCGv_reg dest, src, tmp; 33230b1347d2SRichard Henderson 332430878590SRichard Henderson if (a->c) { 33250b1347d2SRichard Henderson nullify_over(ctx); 33260b1347d2SRichard Henderson } 33270b1347d2SRichard Henderson 332830878590SRichard Henderson dest = dest_gpr(ctx, a->t); 332930878590SRichard Henderson src = load_gpr(ctx, a->r); 33300b1347d2SRichard Henderson tmp = tcg_temp_new(); 33310b1347d2SRichard Henderson 33320b1347d2SRichard Henderson /* Recall that SAR is using big-endian bit numbering. */ 3333d781cb77SRichard Henderson tcg_gen_andi_reg(tmp, cpu_sar, 31); 3334d781cb77SRichard Henderson tcg_gen_xori_reg(tmp, tmp, 31); 3335d781cb77SRichard Henderson 333630878590SRichard Henderson if (a->se) { 3337eaa3783bSRichard Henderson tcg_gen_sar_reg(dest, src, tmp); 3338eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, dest, 0, len); 33390b1347d2SRichard Henderson } else { 3340eaa3783bSRichard Henderson tcg_gen_shr_reg(dest, src, tmp); 3341eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, dest, 0, len); 33420b1347d2SRichard Henderson } 334330878590SRichard Henderson save_gpr(ctx, a->t, dest); 33440b1347d2SRichard Henderson 33450b1347d2SRichard Henderson /* Install the new nullification. */ 33460b1347d2SRichard Henderson cond_free(&ctx->null_cond); 334730878590SRichard Henderson if (a->c) { 33484fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33490b1347d2SRichard Henderson } 335031234768SRichard Henderson return nullify_end(ctx); 33510b1347d2SRichard Henderson } 33520b1347d2SRichard Henderson 335330878590SRichard Henderson static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) 33540b1347d2SRichard Henderson { 335530878590SRichard Henderson unsigned len = 32 - a->clen; 335630878590SRichard Henderson unsigned cpos = 31 - a->pos; 3357eaa3783bSRichard Henderson TCGv_reg dest, src; 33580b1347d2SRichard Henderson 335930878590SRichard Henderson if (a->c) { 33600b1347d2SRichard Henderson nullify_over(ctx); 33610b1347d2SRichard Henderson } 33620b1347d2SRichard Henderson 336330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 336430878590SRichard Henderson src = load_gpr(ctx, a->r); 336530878590SRichard Henderson if (a->se) { 3366eaa3783bSRichard Henderson tcg_gen_sextract_reg(dest, src, cpos, len); 33670b1347d2SRichard Henderson } else { 3368eaa3783bSRichard Henderson tcg_gen_extract_reg(dest, src, cpos, len); 33690b1347d2SRichard Henderson } 337030878590SRichard Henderson save_gpr(ctx, a->t, dest); 33710b1347d2SRichard Henderson 33720b1347d2SRichard Henderson /* Install the new nullification. */ 33730b1347d2SRichard Henderson cond_free(&ctx->null_cond); 337430878590SRichard Henderson if (a->c) { 33754fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 33760b1347d2SRichard Henderson } 337731234768SRichard Henderson return nullify_end(ctx); 33780b1347d2SRichard Henderson } 33790b1347d2SRichard Henderson 338030878590SRichard Henderson static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) 33810b1347d2SRichard Henderson { 338230878590SRichard Henderson unsigned len = 32 - a->clen; 3383eaa3783bSRichard Henderson target_sreg mask0, mask1; 3384eaa3783bSRichard Henderson TCGv_reg dest; 33850b1347d2SRichard Henderson 338630878590SRichard Henderson if (a->c) { 33870b1347d2SRichard Henderson nullify_over(ctx); 33880b1347d2SRichard Henderson } 338930878590SRichard Henderson if (a->cpos + len > 32) { 339030878590SRichard Henderson len = 32 - a->cpos; 33910b1347d2SRichard Henderson } 33920b1347d2SRichard Henderson 339330878590SRichard Henderson dest = dest_gpr(ctx, a->t); 339430878590SRichard Henderson mask0 = deposit64(0, a->cpos, len, a->i); 339530878590SRichard Henderson mask1 = deposit64(-1, a->cpos, len, a->i); 33960b1347d2SRichard Henderson 339730878590SRichard Henderson if (a->nz) { 339830878590SRichard Henderson TCGv_reg src = load_gpr(ctx, a->t); 33990b1347d2SRichard Henderson if (mask1 != -1) { 3400eaa3783bSRichard Henderson tcg_gen_andi_reg(dest, src, mask1); 34010b1347d2SRichard Henderson src = dest; 34020b1347d2SRichard Henderson } 3403eaa3783bSRichard Henderson tcg_gen_ori_reg(dest, src, mask0); 34040b1347d2SRichard Henderson } else { 3405eaa3783bSRichard Henderson tcg_gen_movi_reg(dest, mask0); 34060b1347d2SRichard Henderson } 340730878590SRichard Henderson save_gpr(ctx, a->t, dest); 34080b1347d2SRichard Henderson 34090b1347d2SRichard Henderson /* Install the new nullification. */ 34100b1347d2SRichard Henderson cond_free(&ctx->null_cond); 341130878590SRichard Henderson if (a->c) { 34124fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34130b1347d2SRichard Henderson } 341431234768SRichard Henderson return nullify_end(ctx); 34150b1347d2SRichard Henderson } 34160b1347d2SRichard Henderson 341730878590SRichard Henderson static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) 34180b1347d2SRichard Henderson { 341930878590SRichard Henderson unsigned rs = a->nz ? a->t : 0; 342030878590SRichard Henderson unsigned len = 32 - a->clen; 3421eaa3783bSRichard Henderson TCGv_reg dest, val; 34220b1347d2SRichard Henderson 342330878590SRichard Henderson if (a->c) { 34240b1347d2SRichard Henderson nullify_over(ctx); 34250b1347d2SRichard Henderson } 342630878590SRichard Henderson if (a->cpos + len > 32) { 342730878590SRichard Henderson len = 32 - a->cpos; 34280b1347d2SRichard Henderson } 34290b1347d2SRichard Henderson 343030878590SRichard Henderson dest = dest_gpr(ctx, a->t); 343130878590SRichard Henderson val = load_gpr(ctx, a->r); 34320b1347d2SRichard Henderson if (rs == 0) { 343330878590SRichard Henderson tcg_gen_deposit_z_reg(dest, val, a->cpos, len); 34340b1347d2SRichard Henderson } else { 343530878590SRichard Henderson tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); 34360b1347d2SRichard Henderson } 343730878590SRichard Henderson save_gpr(ctx, a->t, dest); 34380b1347d2SRichard Henderson 34390b1347d2SRichard Henderson /* Install the new nullification. */ 34400b1347d2SRichard Henderson cond_free(&ctx->null_cond); 344130878590SRichard Henderson if (a->c) { 34424fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, a->c, false, dest); 34430b1347d2SRichard Henderson } 344431234768SRichard Henderson return nullify_end(ctx); 34450b1347d2SRichard Henderson } 34460b1347d2SRichard Henderson 344730878590SRichard Henderson static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, 344830878590SRichard Henderson unsigned nz, unsigned clen, TCGv_reg val) 34490b1347d2SRichard Henderson { 34500b1347d2SRichard Henderson unsigned rs = nz ? rt : 0; 34510b1347d2SRichard Henderson unsigned len = 32 - clen; 345230878590SRichard Henderson TCGv_reg mask, tmp, shift, dest; 34530b1347d2SRichard Henderson unsigned msb = 1U << (len - 1); 34540b1347d2SRichard Henderson 34550b1347d2SRichard Henderson dest = dest_gpr(ctx, rt); 34560b1347d2SRichard Henderson shift = tcg_temp_new(); 34570b1347d2SRichard Henderson tmp = tcg_temp_new(); 34580b1347d2SRichard Henderson 34590b1347d2SRichard Henderson /* Convert big-endian bit numbering in SAR to left-shift. */ 3460d781cb77SRichard Henderson tcg_gen_andi_reg(shift, cpu_sar, 31); 3461d781cb77SRichard Henderson tcg_gen_xori_reg(shift, shift, 31); 34620b1347d2SRichard Henderson 34630992a930SRichard Henderson mask = tcg_temp_new(); 34640992a930SRichard Henderson tcg_gen_movi_reg(mask, msb + (msb - 1)); 3465eaa3783bSRichard Henderson tcg_gen_and_reg(tmp, val, mask); 34660b1347d2SRichard Henderson if (rs) { 3467eaa3783bSRichard Henderson tcg_gen_shl_reg(mask, mask, shift); 3468eaa3783bSRichard Henderson tcg_gen_shl_reg(tmp, tmp, shift); 3469eaa3783bSRichard Henderson tcg_gen_andc_reg(dest, cpu_gr[rs], mask); 3470eaa3783bSRichard Henderson tcg_gen_or_reg(dest, dest, tmp); 34710b1347d2SRichard Henderson } else { 3472eaa3783bSRichard Henderson tcg_gen_shl_reg(dest, tmp, shift); 34730b1347d2SRichard Henderson } 34740b1347d2SRichard Henderson save_gpr(ctx, rt, dest); 34750b1347d2SRichard Henderson 34760b1347d2SRichard Henderson /* Install the new nullification. */ 34770b1347d2SRichard Henderson cond_free(&ctx->null_cond); 34780b1347d2SRichard Henderson if (c) { 34794fa52edfSRichard Henderson ctx->null_cond = do_sed_cond(ctx, c, false, dest); 34800b1347d2SRichard Henderson } 348131234768SRichard Henderson return nullify_end(ctx); 34820b1347d2SRichard Henderson } 34830b1347d2SRichard Henderson 348430878590SRichard Henderson static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) 348530878590SRichard Henderson { 3486a6deecceSSven Schnelle if (a->c) { 3487a6deecceSSven Schnelle nullify_over(ctx); 3488a6deecceSSven Schnelle } 348930878590SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); 349030878590SRichard Henderson } 349130878590SRichard Henderson 349230878590SRichard Henderson static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) 349330878590SRichard Henderson { 3494a6deecceSSven Schnelle if (a->c) { 3495a6deecceSSven Schnelle nullify_over(ctx); 3496a6deecceSSven Schnelle } 3497d4e58033SRichard Henderson return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, tcg_constant_reg(a->i)); 349830878590SRichard Henderson } 34990b1347d2SRichard Henderson 35008340f534SRichard Henderson static bool trans_be(DisasContext *ctx, arg_be *a) 350198cd9ca7SRichard Henderson { 3502660eefe1SRichard Henderson TCGv_reg tmp; 350398cd9ca7SRichard Henderson 3504c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 350598cd9ca7SRichard Henderson /* ??? It seems like there should be a good way of using 350698cd9ca7SRichard Henderson "be disp(sr2, r0)", the canonical gateway entry mechanism 350798cd9ca7SRichard Henderson to our advantage. But that appears to be inconvenient to 350898cd9ca7SRichard Henderson manage along side branch delay slots. Therefore we handle 350998cd9ca7SRichard Henderson entry into the gateway page via absolute address. */ 351098cd9ca7SRichard Henderson /* Since we don't implement spaces, just branch. Do notice the special 351198cd9ca7SRichard Henderson case of "be disp(*,r0)" using a direct branch to disp, so that we can 351298cd9ca7SRichard Henderson goto_tb to the TB containing the syscall. */ 35138340f534SRichard Henderson if (a->b == 0) { 35148340f534SRichard Henderson return do_dbranch(ctx, a->disp, a->l, a->n); 351598cd9ca7SRichard Henderson } 3516c301f34eSRichard Henderson #else 3517c301f34eSRichard Henderson nullify_over(ctx); 3518660eefe1SRichard Henderson #endif 3519660eefe1SRichard Henderson 3520e12c6309SRichard Henderson tmp = tcg_temp_new(); 35218340f534SRichard Henderson tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); 3522660eefe1SRichard Henderson tmp = do_ibranch_priv(ctx, tmp); 3523c301f34eSRichard Henderson 3524c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 35258340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3526c301f34eSRichard Henderson #else 3527c301f34eSRichard Henderson TCGv_i64 new_spc = tcg_temp_new_i64(); 3528c301f34eSRichard Henderson 35298340f534SRichard Henderson load_spr(ctx, new_spc, a->sp); 35308340f534SRichard Henderson if (a->l) { 3531741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); 3532c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); 3533c301f34eSRichard Henderson } 35348340f534SRichard Henderson if (a->n && use_nullify_skip(ctx)) { 3535a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, tmp); 3536a0180973SRichard Henderson tcg_gen_addi_reg(tmp, tmp, 4); 3537a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3538c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, new_spc); 3539c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); 3540c301f34eSRichard Henderson } else { 3541741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3542c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3543c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3544c301f34eSRichard Henderson } 3545a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, tmp); 3546c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, new_spc); 35478340f534SRichard Henderson nullify_set(ctx, a->n); 3548c301f34eSRichard Henderson } 3549c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 355031234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 355131234768SRichard Henderson return nullify_end(ctx); 3552c301f34eSRichard Henderson #endif 355398cd9ca7SRichard Henderson } 355498cd9ca7SRichard Henderson 35558340f534SRichard Henderson static bool trans_bl(DisasContext *ctx, arg_bl *a) 355698cd9ca7SRichard Henderson { 35578340f534SRichard Henderson return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); 355898cd9ca7SRichard Henderson } 355998cd9ca7SRichard Henderson 35608340f534SRichard Henderson static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) 356143e05652SRichard Henderson { 35628340f534SRichard Henderson target_ureg dest = iaoq_dest(ctx, a->disp); 356343e05652SRichard Henderson 35646e5f5300SSven Schnelle nullify_over(ctx); 35656e5f5300SSven Schnelle 356643e05652SRichard Henderson /* Make sure the caller hasn't done something weird with the queue. 356743e05652SRichard Henderson * ??? This is not quite the same as the PSW[B] bit, which would be 356843e05652SRichard Henderson * expensive to track. Real hardware will trap for 356943e05652SRichard Henderson * b gateway 357043e05652SRichard Henderson * b gateway+4 (in delay slot of first branch) 357143e05652SRichard Henderson * However, checking for a non-sequential instruction queue *will* 357243e05652SRichard Henderson * diagnose the security hole 357343e05652SRichard Henderson * b gateway 357443e05652SRichard Henderson * b evil 357543e05652SRichard Henderson * in which instructions at evil would run with increased privs. 357643e05652SRichard Henderson */ 357743e05652SRichard Henderson if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { 357843e05652SRichard Henderson return gen_illegal(ctx); 357943e05652SRichard Henderson } 358043e05652SRichard Henderson 358143e05652SRichard Henderson #ifndef CONFIG_USER_ONLY 358243e05652SRichard Henderson if (ctx->tb_flags & PSW_C) { 3583b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(ctx->cs); 358443e05652SRichard Henderson int type = hppa_artype_for_page(env, ctx->base.pc_next); 358543e05652SRichard Henderson /* If we could not find a TLB entry, then we need to generate an 358643e05652SRichard Henderson ITLB miss exception so the kernel will provide it. 358743e05652SRichard Henderson The resulting TLB fill operation will invalidate this TB and 358843e05652SRichard Henderson we will re-translate, at which point we *will* be able to find 358943e05652SRichard Henderson the TLB entry and determine if this is in fact a gateway page. */ 359043e05652SRichard Henderson if (type < 0) { 359131234768SRichard Henderson gen_excp(ctx, EXCP_ITLB_MISS); 359231234768SRichard Henderson return true; 359343e05652SRichard Henderson } 359443e05652SRichard Henderson /* No change for non-gateway pages or for priv decrease. */ 359543e05652SRichard Henderson if (type >= 4 && type - 4 < ctx->privilege) { 359643e05652SRichard Henderson dest = deposit32(dest, 0, 2, type - 4); 359743e05652SRichard Henderson } 359843e05652SRichard Henderson } else { 359943e05652SRichard Henderson dest &= -4; /* priv = 0 */ 360043e05652SRichard Henderson } 360143e05652SRichard Henderson #endif 360243e05652SRichard Henderson 36036e5f5300SSven Schnelle if (a->l) { 36046e5f5300SSven Schnelle TCGv_reg tmp = dest_gpr(ctx, a->l); 36056e5f5300SSven Schnelle if (ctx->privilege < 3) { 36066e5f5300SSven Schnelle tcg_gen_andi_reg(tmp, tmp, -4); 36076e5f5300SSven Schnelle } 36086e5f5300SSven Schnelle tcg_gen_ori_reg(tmp, tmp, ctx->privilege); 36096e5f5300SSven Schnelle save_gpr(ctx, a->l, tmp); 36106e5f5300SSven Schnelle } 36116e5f5300SSven Schnelle 36126e5f5300SSven Schnelle return do_dbranch(ctx, dest, 0, a->n); 361343e05652SRichard Henderson } 361443e05652SRichard Henderson 36158340f534SRichard Henderson static bool trans_blr(DisasContext *ctx, arg_blr *a) 361698cd9ca7SRichard Henderson { 3617b35aec85SRichard Henderson if (a->x) { 3618e12c6309SRichard Henderson TCGv_reg tmp = tcg_temp_new(); 36198340f534SRichard Henderson tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); 3620eaa3783bSRichard Henderson tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); 3621660eefe1SRichard Henderson /* The computation here never changes privilege level. */ 36228340f534SRichard Henderson return do_ibranch(ctx, tmp, a->l, a->n); 3623b35aec85SRichard Henderson } else { 3624b35aec85SRichard Henderson /* BLR R0,RX is a good way to load PC+8 into RX. */ 3625b35aec85SRichard Henderson return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); 3626b35aec85SRichard Henderson } 362798cd9ca7SRichard Henderson } 362898cd9ca7SRichard Henderson 36298340f534SRichard Henderson static bool trans_bv(DisasContext *ctx, arg_bv *a) 363098cd9ca7SRichard Henderson { 3631eaa3783bSRichard Henderson TCGv_reg dest; 363298cd9ca7SRichard Henderson 36338340f534SRichard Henderson if (a->x == 0) { 36348340f534SRichard Henderson dest = load_gpr(ctx, a->b); 363598cd9ca7SRichard Henderson } else { 3636e12c6309SRichard Henderson dest = tcg_temp_new(); 36378340f534SRichard Henderson tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); 36388340f534SRichard Henderson tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); 363998cd9ca7SRichard Henderson } 3640660eefe1SRichard Henderson dest = do_ibranch_priv(ctx, dest); 36418340f534SRichard Henderson return do_ibranch(ctx, dest, 0, a->n); 364298cd9ca7SRichard Henderson } 364398cd9ca7SRichard Henderson 36448340f534SRichard Henderson static bool trans_bve(DisasContext *ctx, arg_bve *a) 364598cd9ca7SRichard Henderson { 3646660eefe1SRichard Henderson TCGv_reg dest; 364798cd9ca7SRichard Henderson 3648c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY 36498340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 36508340f534SRichard Henderson return do_ibranch(ctx, dest, a->l, a->n); 3651c301f34eSRichard Henderson #else 3652c301f34eSRichard Henderson nullify_over(ctx); 36538340f534SRichard Henderson dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); 3654c301f34eSRichard Henderson 3655741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); 3656c301f34eSRichard Henderson if (ctx->iaoq_b == -1) { 3657c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 3658c301f34eSRichard Henderson } 3659741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, dest); 3660c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); 36618340f534SRichard Henderson if (a->l) { 3662741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); 3663c301f34eSRichard Henderson } 36648340f534SRichard Henderson nullify_set(ctx, a->n); 3665c301f34eSRichard Henderson tcg_gen_lookup_and_goto_ptr(); 366631234768SRichard Henderson ctx->base.is_jmp = DISAS_NORETURN; 366731234768SRichard Henderson return nullify_end(ctx); 3668c301f34eSRichard Henderson #endif 366998cd9ca7SRichard Henderson } 367098cd9ca7SRichard Henderson 36711ca74648SRichard Henderson /* 36721ca74648SRichard Henderson * Float class 0 36731ca74648SRichard Henderson */ 3674ebe9383cSRichard Henderson 36751ca74648SRichard Henderson static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3676ebe9383cSRichard Henderson { 3677ebe9383cSRichard Henderson tcg_gen_mov_i32(dst, src); 3678ebe9383cSRichard Henderson } 3679ebe9383cSRichard Henderson 368059f8c04bSHelge Deller static bool trans_fid_f(DisasContext *ctx, arg_fid_f *a) 368159f8c04bSHelge Deller { 3682a300dad3SRichard Henderson uint64_t ret; 3683a300dad3SRichard Henderson 3684a300dad3SRichard Henderson if (TARGET_REGISTER_BITS == 64) { 3685a300dad3SRichard Henderson ret = 0x13080000000000ULL; /* PA8700 (PCX-W2) */ 3686a300dad3SRichard Henderson } else { 3687a300dad3SRichard Henderson ret = 0x0f080000000000ULL; /* PA7300LC (PCX-L2) */ 3688a300dad3SRichard Henderson } 3689a300dad3SRichard Henderson 369059f8c04bSHelge Deller nullify_over(ctx); 3691a300dad3SRichard Henderson save_frd(0, tcg_constant_i64(ret)); 369259f8c04bSHelge Deller return nullify_end(ctx); 369359f8c04bSHelge Deller } 369459f8c04bSHelge Deller 36951ca74648SRichard Henderson static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) 36961ca74648SRichard Henderson { 36971ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); 36981ca74648SRichard Henderson } 36991ca74648SRichard Henderson 3700ebe9383cSRichard Henderson static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3701ebe9383cSRichard Henderson { 3702ebe9383cSRichard Henderson tcg_gen_mov_i64(dst, src); 3703ebe9383cSRichard Henderson } 3704ebe9383cSRichard Henderson 37051ca74648SRichard Henderson static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) 37061ca74648SRichard Henderson { 37071ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); 37081ca74648SRichard Henderson } 37091ca74648SRichard Henderson 37101ca74648SRichard Henderson static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3711ebe9383cSRichard Henderson { 3712ebe9383cSRichard Henderson tcg_gen_andi_i32(dst, src, INT32_MAX); 3713ebe9383cSRichard Henderson } 3714ebe9383cSRichard Henderson 37151ca74648SRichard Henderson static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) 37161ca74648SRichard Henderson { 37171ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); 37181ca74648SRichard Henderson } 37191ca74648SRichard Henderson 3720ebe9383cSRichard Henderson static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3721ebe9383cSRichard Henderson { 3722ebe9383cSRichard Henderson tcg_gen_andi_i64(dst, src, INT64_MAX); 3723ebe9383cSRichard Henderson } 3724ebe9383cSRichard Henderson 37251ca74648SRichard Henderson static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) 37261ca74648SRichard Henderson { 37271ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); 37281ca74648SRichard Henderson } 37291ca74648SRichard Henderson 37301ca74648SRichard Henderson static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) 37311ca74648SRichard Henderson { 37321ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); 37331ca74648SRichard Henderson } 37341ca74648SRichard Henderson 37351ca74648SRichard Henderson static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) 37361ca74648SRichard Henderson { 37371ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); 37381ca74648SRichard Henderson } 37391ca74648SRichard Henderson 37401ca74648SRichard Henderson static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) 37411ca74648SRichard Henderson { 37421ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); 37431ca74648SRichard Henderson } 37441ca74648SRichard Henderson 37451ca74648SRichard Henderson static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) 37461ca74648SRichard Henderson { 37471ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); 37481ca74648SRichard Henderson } 37491ca74648SRichard Henderson 37501ca74648SRichard Henderson static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3751ebe9383cSRichard Henderson { 3752ebe9383cSRichard Henderson tcg_gen_xori_i32(dst, src, INT32_MIN); 3753ebe9383cSRichard Henderson } 3754ebe9383cSRichard Henderson 37551ca74648SRichard Henderson static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) 37561ca74648SRichard Henderson { 37571ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); 37581ca74648SRichard Henderson } 37591ca74648SRichard Henderson 3760ebe9383cSRichard Henderson static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3761ebe9383cSRichard Henderson { 3762ebe9383cSRichard Henderson tcg_gen_xori_i64(dst, src, INT64_MIN); 3763ebe9383cSRichard Henderson } 3764ebe9383cSRichard Henderson 37651ca74648SRichard Henderson static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) 37661ca74648SRichard Henderson { 37671ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); 37681ca74648SRichard Henderson } 37691ca74648SRichard Henderson 37701ca74648SRichard Henderson static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) 3771ebe9383cSRichard Henderson { 3772ebe9383cSRichard Henderson tcg_gen_ori_i32(dst, src, INT32_MIN); 3773ebe9383cSRichard Henderson } 3774ebe9383cSRichard Henderson 37751ca74648SRichard Henderson static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) 37761ca74648SRichard Henderson { 37771ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); 37781ca74648SRichard Henderson } 37791ca74648SRichard Henderson 3780ebe9383cSRichard Henderson static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) 3781ebe9383cSRichard Henderson { 3782ebe9383cSRichard Henderson tcg_gen_ori_i64(dst, src, INT64_MIN); 3783ebe9383cSRichard Henderson } 3784ebe9383cSRichard Henderson 37851ca74648SRichard Henderson static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) 37861ca74648SRichard Henderson { 37871ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); 37881ca74648SRichard Henderson } 37891ca74648SRichard Henderson 37901ca74648SRichard Henderson /* 37911ca74648SRichard Henderson * Float class 1 37921ca74648SRichard Henderson */ 37931ca74648SRichard Henderson 37941ca74648SRichard Henderson static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) 37951ca74648SRichard Henderson { 37961ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); 37971ca74648SRichard Henderson } 37981ca74648SRichard Henderson 37991ca74648SRichard Henderson static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) 38001ca74648SRichard Henderson { 38011ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); 38021ca74648SRichard Henderson } 38031ca74648SRichard Henderson 38041ca74648SRichard Henderson static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) 38051ca74648SRichard Henderson { 38061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); 38071ca74648SRichard Henderson } 38081ca74648SRichard Henderson 38091ca74648SRichard Henderson static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) 38101ca74648SRichard Henderson { 38111ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); 38121ca74648SRichard Henderson } 38131ca74648SRichard Henderson 38141ca74648SRichard Henderson static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) 38151ca74648SRichard Henderson { 38161ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); 38171ca74648SRichard Henderson } 38181ca74648SRichard Henderson 38191ca74648SRichard Henderson static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) 38201ca74648SRichard Henderson { 38211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); 38221ca74648SRichard Henderson } 38231ca74648SRichard Henderson 38241ca74648SRichard Henderson static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) 38251ca74648SRichard Henderson { 38261ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); 38271ca74648SRichard Henderson } 38281ca74648SRichard Henderson 38291ca74648SRichard Henderson static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) 38301ca74648SRichard Henderson { 38311ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); 38321ca74648SRichard Henderson } 38331ca74648SRichard Henderson 38341ca74648SRichard Henderson static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) 38351ca74648SRichard Henderson { 38361ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); 38371ca74648SRichard Henderson } 38381ca74648SRichard Henderson 38391ca74648SRichard Henderson static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) 38401ca74648SRichard Henderson { 38411ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); 38421ca74648SRichard Henderson } 38431ca74648SRichard Henderson 38441ca74648SRichard Henderson static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) 38451ca74648SRichard Henderson { 38461ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); 38471ca74648SRichard Henderson } 38481ca74648SRichard Henderson 38491ca74648SRichard Henderson static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) 38501ca74648SRichard Henderson { 38511ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); 38521ca74648SRichard Henderson } 38531ca74648SRichard Henderson 38541ca74648SRichard Henderson static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) 38551ca74648SRichard Henderson { 38561ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); 38571ca74648SRichard Henderson } 38581ca74648SRichard Henderson 38591ca74648SRichard Henderson static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) 38601ca74648SRichard Henderson { 38611ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); 38621ca74648SRichard Henderson } 38631ca74648SRichard Henderson 38641ca74648SRichard Henderson static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) 38651ca74648SRichard Henderson { 38661ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); 38671ca74648SRichard Henderson } 38681ca74648SRichard Henderson 38691ca74648SRichard Henderson static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) 38701ca74648SRichard Henderson { 38711ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); 38721ca74648SRichard Henderson } 38731ca74648SRichard Henderson 38741ca74648SRichard Henderson static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) 38751ca74648SRichard Henderson { 38761ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); 38771ca74648SRichard Henderson } 38781ca74648SRichard Henderson 38791ca74648SRichard Henderson static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) 38801ca74648SRichard Henderson { 38811ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); 38821ca74648SRichard Henderson } 38831ca74648SRichard Henderson 38841ca74648SRichard Henderson static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) 38851ca74648SRichard Henderson { 38861ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); 38871ca74648SRichard Henderson } 38881ca74648SRichard Henderson 38891ca74648SRichard Henderson static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) 38901ca74648SRichard Henderson { 38911ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); 38921ca74648SRichard Henderson } 38931ca74648SRichard Henderson 38941ca74648SRichard Henderson static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) 38951ca74648SRichard Henderson { 38961ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); 38971ca74648SRichard Henderson } 38981ca74648SRichard Henderson 38991ca74648SRichard Henderson static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) 39001ca74648SRichard Henderson { 39011ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); 39021ca74648SRichard Henderson } 39031ca74648SRichard Henderson 39041ca74648SRichard Henderson static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) 39051ca74648SRichard Henderson { 39061ca74648SRichard Henderson return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); 39071ca74648SRichard Henderson } 39081ca74648SRichard Henderson 39091ca74648SRichard Henderson static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) 39101ca74648SRichard Henderson { 39111ca74648SRichard Henderson return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); 39121ca74648SRichard Henderson } 39131ca74648SRichard Henderson 39141ca74648SRichard Henderson static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) 39151ca74648SRichard Henderson { 39161ca74648SRichard Henderson return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); 39171ca74648SRichard Henderson } 39181ca74648SRichard Henderson 39191ca74648SRichard Henderson static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) 39201ca74648SRichard Henderson { 39211ca74648SRichard Henderson return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); 39221ca74648SRichard Henderson } 39231ca74648SRichard Henderson 39241ca74648SRichard Henderson /* 39251ca74648SRichard Henderson * Float class 2 39261ca74648SRichard Henderson */ 39271ca74648SRichard Henderson 39281ca74648SRichard Henderson static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) 3929ebe9383cSRichard Henderson { 3930ebe9383cSRichard Henderson TCGv_i32 ta, tb, tc, ty; 3931ebe9383cSRichard Henderson 3932ebe9383cSRichard Henderson nullify_over(ctx); 3933ebe9383cSRichard Henderson 39341ca74648SRichard Henderson ta = load_frw0_i32(a->r1); 39351ca74648SRichard Henderson tb = load_frw0_i32(a->r2); 393629dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 393729dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3938ebe9383cSRichard Henderson 3939ad75a51eSRichard Henderson gen_helper_fcmp_s(tcg_env, ta, tb, ty, tc); 3940ebe9383cSRichard Henderson 39411ca74648SRichard Henderson return nullify_end(ctx); 3942ebe9383cSRichard Henderson } 3943ebe9383cSRichard Henderson 39441ca74648SRichard Henderson static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) 3945ebe9383cSRichard Henderson { 3946ebe9383cSRichard Henderson TCGv_i64 ta, tb; 3947ebe9383cSRichard Henderson TCGv_i32 tc, ty; 3948ebe9383cSRichard Henderson 3949ebe9383cSRichard Henderson nullify_over(ctx); 3950ebe9383cSRichard Henderson 39511ca74648SRichard Henderson ta = load_frd0(a->r1); 39521ca74648SRichard Henderson tb = load_frd0(a->r2); 395329dd6f64SRichard Henderson ty = tcg_constant_i32(a->y); 395429dd6f64SRichard Henderson tc = tcg_constant_i32(a->c); 3955ebe9383cSRichard Henderson 3956ad75a51eSRichard Henderson gen_helper_fcmp_d(tcg_env, ta, tb, ty, tc); 3957ebe9383cSRichard Henderson 395831234768SRichard Henderson return nullify_end(ctx); 3959ebe9383cSRichard Henderson } 3960ebe9383cSRichard Henderson 39611ca74648SRichard Henderson static bool trans_ftest(DisasContext *ctx, arg_ftest *a) 3962ebe9383cSRichard Henderson { 3963eaa3783bSRichard Henderson TCGv_reg t; 3964ebe9383cSRichard Henderson 3965ebe9383cSRichard Henderson nullify_over(ctx); 3966ebe9383cSRichard Henderson 3967e12c6309SRichard Henderson t = tcg_temp_new(); 3968ad75a51eSRichard Henderson tcg_gen_ld32u_reg(t, tcg_env, offsetof(CPUHPPAState, fr0_shadow)); 3969ebe9383cSRichard Henderson 39701ca74648SRichard Henderson if (a->y == 1) { 3971ebe9383cSRichard Henderson int mask; 3972ebe9383cSRichard Henderson bool inv = false; 3973ebe9383cSRichard Henderson 39741ca74648SRichard Henderson switch (a->c) { 3975ebe9383cSRichard Henderson case 0: /* simple */ 3976eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, 0x4000000); 3977ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 3978ebe9383cSRichard Henderson goto done; 3979ebe9383cSRichard Henderson case 2: /* rej */ 3980ebe9383cSRichard Henderson inv = true; 3981ebe9383cSRichard Henderson /* fallthru */ 3982ebe9383cSRichard Henderson case 1: /* acc */ 3983ebe9383cSRichard Henderson mask = 0x43ff800; 3984ebe9383cSRichard Henderson break; 3985ebe9383cSRichard Henderson case 6: /* rej8 */ 3986ebe9383cSRichard Henderson inv = true; 3987ebe9383cSRichard Henderson /* fallthru */ 3988ebe9383cSRichard Henderson case 5: /* acc8 */ 3989ebe9383cSRichard Henderson mask = 0x43f8000; 3990ebe9383cSRichard Henderson break; 3991ebe9383cSRichard Henderson case 9: /* acc6 */ 3992ebe9383cSRichard Henderson mask = 0x43e0000; 3993ebe9383cSRichard Henderson break; 3994ebe9383cSRichard Henderson case 13: /* acc4 */ 3995ebe9383cSRichard Henderson mask = 0x4380000; 3996ebe9383cSRichard Henderson break; 3997ebe9383cSRichard Henderson case 17: /* acc2 */ 3998ebe9383cSRichard Henderson mask = 0x4200000; 3999ebe9383cSRichard Henderson break; 4000ebe9383cSRichard Henderson default: 40011ca74648SRichard Henderson gen_illegal(ctx); 40021ca74648SRichard Henderson return true; 4003ebe9383cSRichard Henderson } 4004ebe9383cSRichard Henderson if (inv) { 4005d4e58033SRichard Henderson TCGv_reg c = tcg_constant_reg(mask); 4006eaa3783bSRichard Henderson tcg_gen_or_reg(t, t, c); 4007ebe9383cSRichard Henderson ctx->null_cond = cond_make(TCG_COND_EQ, t, c); 4008ebe9383cSRichard Henderson } else { 4009eaa3783bSRichard Henderson tcg_gen_andi_reg(t, t, mask); 4010ebe9383cSRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_EQ, t); 4011ebe9383cSRichard Henderson } 40121ca74648SRichard Henderson } else { 40131ca74648SRichard Henderson unsigned cbit = (a->y ^ 1) - 1; 40141ca74648SRichard Henderson 40151ca74648SRichard Henderson tcg_gen_extract_reg(t, t, 21 - cbit, 1); 40161ca74648SRichard Henderson ctx->null_cond = cond_make_0(TCG_COND_NE, t); 40171ca74648SRichard Henderson } 40181ca74648SRichard Henderson 4019ebe9383cSRichard Henderson done: 402031234768SRichard Henderson return nullify_end(ctx); 4021ebe9383cSRichard Henderson } 4022ebe9383cSRichard Henderson 40231ca74648SRichard Henderson /* 40241ca74648SRichard Henderson * Float class 2 40251ca74648SRichard Henderson */ 40261ca74648SRichard Henderson 40271ca74648SRichard Henderson static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) 4028ebe9383cSRichard Henderson { 40291ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); 40301ca74648SRichard Henderson } 40311ca74648SRichard Henderson 40321ca74648SRichard Henderson static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) 40331ca74648SRichard Henderson { 40341ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); 40351ca74648SRichard Henderson } 40361ca74648SRichard Henderson 40371ca74648SRichard Henderson static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) 40381ca74648SRichard Henderson { 40391ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); 40401ca74648SRichard Henderson } 40411ca74648SRichard Henderson 40421ca74648SRichard Henderson static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) 40431ca74648SRichard Henderson { 40441ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); 40451ca74648SRichard Henderson } 40461ca74648SRichard Henderson 40471ca74648SRichard Henderson static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) 40481ca74648SRichard Henderson { 40491ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); 40501ca74648SRichard Henderson } 40511ca74648SRichard Henderson 40521ca74648SRichard Henderson static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) 40531ca74648SRichard Henderson { 40541ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); 40551ca74648SRichard Henderson } 40561ca74648SRichard Henderson 40571ca74648SRichard Henderson static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) 40581ca74648SRichard Henderson { 40591ca74648SRichard Henderson return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); 40601ca74648SRichard Henderson } 40611ca74648SRichard Henderson 40621ca74648SRichard Henderson static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) 40631ca74648SRichard Henderson { 40641ca74648SRichard Henderson return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); 40651ca74648SRichard Henderson } 40661ca74648SRichard Henderson 40671ca74648SRichard Henderson static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) 40681ca74648SRichard Henderson { 40691ca74648SRichard Henderson TCGv_i64 x, y; 4070ebe9383cSRichard Henderson 4071ebe9383cSRichard Henderson nullify_over(ctx); 4072ebe9383cSRichard Henderson 40731ca74648SRichard Henderson x = load_frw0_i64(a->r1); 40741ca74648SRichard Henderson y = load_frw0_i64(a->r2); 40751ca74648SRichard Henderson tcg_gen_mul_i64(x, x, y); 40761ca74648SRichard Henderson save_frd(a->t, x); 4077ebe9383cSRichard Henderson 407831234768SRichard Henderson return nullify_end(ctx); 4079ebe9383cSRichard Henderson } 4080ebe9383cSRichard Henderson 4081ebe9383cSRichard Henderson /* Convert the fmpyadd single-precision register encodings to standard. */ 4082ebe9383cSRichard Henderson static inline int fmpyadd_s_reg(unsigned r) 4083ebe9383cSRichard Henderson { 4084ebe9383cSRichard Henderson return (r & 16) * 2 + 16 + (r & 15); 4085ebe9383cSRichard Henderson } 4086ebe9383cSRichard Henderson 4087b1e2af57SRichard Henderson static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4088ebe9383cSRichard Henderson { 4089b1e2af57SRichard Henderson int tm = fmpyadd_s_reg(a->tm); 4090b1e2af57SRichard Henderson int ra = fmpyadd_s_reg(a->ra); 4091b1e2af57SRichard Henderson int ta = fmpyadd_s_reg(a->ta); 4092b1e2af57SRichard Henderson int rm2 = fmpyadd_s_reg(a->rm2); 4093b1e2af57SRichard Henderson int rm1 = fmpyadd_s_reg(a->rm1); 4094ebe9383cSRichard Henderson 4095ebe9383cSRichard Henderson nullify_over(ctx); 4096ebe9383cSRichard Henderson 4097ebe9383cSRichard Henderson do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); 4098ebe9383cSRichard Henderson do_fop_weww(ctx, ta, ta, ra, 4099ebe9383cSRichard Henderson is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); 4100ebe9383cSRichard Henderson 410131234768SRichard Henderson return nullify_end(ctx); 4102ebe9383cSRichard Henderson } 4103ebe9383cSRichard Henderson 4104b1e2af57SRichard Henderson static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) 4105b1e2af57SRichard Henderson { 4106b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, false); 4107b1e2af57SRichard Henderson } 4108b1e2af57SRichard Henderson 4109b1e2af57SRichard Henderson static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) 4110b1e2af57SRichard Henderson { 4111b1e2af57SRichard Henderson return do_fmpyadd_s(ctx, a, true); 4112b1e2af57SRichard Henderson } 4113b1e2af57SRichard Henderson 4114b1e2af57SRichard Henderson static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) 4115b1e2af57SRichard Henderson { 4116b1e2af57SRichard Henderson nullify_over(ctx); 4117b1e2af57SRichard Henderson 4118b1e2af57SRichard Henderson do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); 4119b1e2af57SRichard Henderson do_fop_dedd(ctx, a->ta, a->ta, a->ra, 4120b1e2af57SRichard Henderson is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); 4121b1e2af57SRichard Henderson 4122b1e2af57SRichard Henderson return nullify_end(ctx); 4123b1e2af57SRichard Henderson } 4124b1e2af57SRichard Henderson 4125b1e2af57SRichard Henderson static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) 4126b1e2af57SRichard Henderson { 4127b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, false); 4128b1e2af57SRichard Henderson } 4129b1e2af57SRichard Henderson 4130b1e2af57SRichard Henderson static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) 4131b1e2af57SRichard Henderson { 4132b1e2af57SRichard Henderson return do_fmpyadd_d(ctx, a, true); 4133b1e2af57SRichard Henderson } 4134b1e2af57SRichard Henderson 4135c3bad4f8SRichard Henderson static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) 4136ebe9383cSRichard Henderson { 4137c3bad4f8SRichard Henderson TCGv_i32 x, y, z; 4138ebe9383cSRichard Henderson 4139ebe9383cSRichard Henderson nullify_over(ctx); 4140c3bad4f8SRichard Henderson x = load_frw0_i32(a->rm1); 4141c3bad4f8SRichard Henderson y = load_frw0_i32(a->rm2); 4142c3bad4f8SRichard Henderson z = load_frw0_i32(a->ra3); 4143ebe9383cSRichard Henderson 4144c3bad4f8SRichard Henderson if (a->neg) { 4145ad75a51eSRichard Henderson gen_helper_fmpynfadd_s(x, tcg_env, x, y, z); 4146ebe9383cSRichard Henderson } else { 4147ad75a51eSRichard Henderson gen_helper_fmpyfadd_s(x, tcg_env, x, y, z); 4148ebe9383cSRichard Henderson } 4149ebe9383cSRichard Henderson 4150c3bad4f8SRichard Henderson save_frw_i32(a->t, x); 415131234768SRichard Henderson return nullify_end(ctx); 4152ebe9383cSRichard Henderson } 4153ebe9383cSRichard Henderson 4154c3bad4f8SRichard Henderson static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) 4155ebe9383cSRichard Henderson { 4156c3bad4f8SRichard Henderson TCGv_i64 x, y, z; 4157ebe9383cSRichard Henderson 4158ebe9383cSRichard Henderson nullify_over(ctx); 4159c3bad4f8SRichard Henderson x = load_frd0(a->rm1); 4160c3bad4f8SRichard Henderson y = load_frd0(a->rm2); 4161c3bad4f8SRichard Henderson z = load_frd0(a->ra3); 4162ebe9383cSRichard Henderson 4163c3bad4f8SRichard Henderson if (a->neg) { 4164ad75a51eSRichard Henderson gen_helper_fmpynfadd_d(x, tcg_env, x, y, z); 4165ebe9383cSRichard Henderson } else { 4166ad75a51eSRichard Henderson gen_helper_fmpyfadd_d(x, tcg_env, x, y, z); 4167ebe9383cSRichard Henderson } 4168ebe9383cSRichard Henderson 4169c3bad4f8SRichard Henderson save_frd(a->t, x); 417031234768SRichard Henderson return nullify_end(ctx); 4171ebe9383cSRichard Henderson } 4172ebe9383cSRichard Henderson 417315da177bSSven Schnelle static bool trans_diag(DisasContext *ctx, arg_diag *a) 417415da177bSSven Schnelle { 4175cf6b28d4SHelge Deller CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); 4176cf6b28d4SHelge Deller #ifndef CONFIG_USER_ONLY 4177cf6b28d4SHelge Deller if (a->i == 0x100) { 4178cf6b28d4SHelge Deller /* emulate PDC BTLB, called by SeaBIOS-hppa */ 4179ad75a51eSRichard Henderson nullify_over(ctx); 4180ad75a51eSRichard Henderson gen_helper_diag_btlb(tcg_env); 4181cf6b28d4SHelge Deller return nullify_end(ctx); 418215da177bSSven Schnelle } 4183ad75a51eSRichard Henderson #endif 4184ad75a51eSRichard Henderson qemu_log_mask(LOG_UNIMP, "DIAG opcode 0x%04x ignored\n", a->i); 4185ad75a51eSRichard Henderson return true; 4186ad75a51eSRichard Henderson } 418715da177bSSven Schnelle 4188b542683dSEmilio G. Cota static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 418961766fe9SRichard Henderson { 419051b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4191f764718dSRichard Henderson int bound; 419261766fe9SRichard Henderson 419351b061fbSRichard Henderson ctx->cs = cs; 4194494737b7SRichard Henderson ctx->tb_flags = ctx->base.tb->flags; 4195bd6243a3SRichard Henderson ctx->is_pa20 = hppa_is_pa20(cpu_env(cs)); 41963d68ee7bSRichard Henderson 41973d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY 4198c01e5dfbSHelge Deller ctx->privilege = MMU_IDX_TO_PRIV(MMU_USER_IDX); 41993d68ee7bSRichard Henderson ctx->mmu_idx = MMU_USER_IDX; 4200c01e5dfbSHelge Deller ctx->iaoq_f = ctx->base.pc_first | ctx->privilege; 4201c01e5dfbSHelge Deller ctx->iaoq_b = ctx->base.tb->cs_base | ctx->privilege; 4202217d1a5eSRichard Henderson ctx->unalign = (ctx->tb_flags & TB_FLAG_UNALIGN ? MO_UNALN : MO_ALIGN); 4203c301f34eSRichard Henderson #else 4204494737b7SRichard Henderson ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; 4205bb67ec32SRichard Henderson ctx->mmu_idx = (ctx->tb_flags & PSW_D 4206bb67ec32SRichard Henderson ? PRIV_P_TO_MMU_IDX(ctx->privilege, ctx->tb_flags & PSW_P) 4207bb67ec32SRichard Henderson : MMU_PHYS_IDX); 42083d68ee7bSRichard Henderson 4209c301f34eSRichard Henderson /* Recover the IAOQ values from the GVA + PRIV. */ 4210c301f34eSRichard Henderson uint64_t cs_base = ctx->base.tb->cs_base; 4211c301f34eSRichard Henderson uint64_t iasq_f = cs_base & ~0xffffffffull; 4212c301f34eSRichard Henderson int32_t diff = cs_base; 4213c301f34eSRichard Henderson 4214c301f34eSRichard Henderson ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; 4215c301f34eSRichard Henderson ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); 4216c301f34eSRichard Henderson #endif 421751b061fbSRichard Henderson ctx->iaoq_n = -1; 4218f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 421961766fe9SRichard Henderson 42203d68ee7bSRichard Henderson /* Bound the number of instructions by those left on the page. */ 42213d68ee7bSRichard Henderson bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; 4222b542683dSEmilio G. Cota ctx->base.max_insns = MIN(ctx->base.max_insns, bound); 422361766fe9SRichard Henderson } 422461766fe9SRichard Henderson 422551b061fbSRichard Henderson static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) 422651b061fbSRichard Henderson { 422751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 422861766fe9SRichard Henderson 42293d68ee7bSRichard Henderson /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ 423051b061fbSRichard Henderson ctx->null_cond = cond_make_f(); 423151b061fbSRichard Henderson ctx->psw_n_nonzero = false; 4232494737b7SRichard Henderson if (ctx->tb_flags & PSW_N) { 423351b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_ALWAYS; 423451b061fbSRichard Henderson ctx->psw_n_nonzero = true; 4235129e9cc3SRichard Henderson } 423651b061fbSRichard Henderson ctx->null_lab = NULL; 423761766fe9SRichard Henderson } 423861766fe9SRichard Henderson 423951b061fbSRichard Henderson static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) 424051b061fbSRichard Henderson { 424151b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 424251b061fbSRichard Henderson 424351b061fbSRichard Henderson tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); 424451b061fbSRichard Henderson } 424551b061fbSRichard Henderson 424651b061fbSRichard Henderson static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) 424751b061fbSRichard Henderson { 424851b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4249b77af26eSRichard Henderson CPUHPPAState *env = cpu_env(cs); 425051b061fbSRichard Henderson DisasJumpType ret; 425151b061fbSRichard Henderson 425251b061fbSRichard Henderson /* Execute one insn. */ 4253ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4254c301f34eSRichard Henderson if (ctx->base.pc_next < TARGET_PAGE_SIZE) { 425531234768SRichard Henderson do_page_zero(ctx); 425631234768SRichard Henderson ret = ctx->base.is_jmp; 4257869051eaSRichard Henderson assert(ret != DISAS_NEXT); 4258ba1d0b44SRichard Henderson } else 4259ba1d0b44SRichard Henderson #endif 4260ba1d0b44SRichard Henderson { 426161766fe9SRichard Henderson /* Always fetch the insn, even if nullified, so that we check 426261766fe9SRichard Henderson the page permissions for execute. */ 42634e116893SIlya Leoshkevich uint32_t insn = translator_ldl(env, &ctx->base, ctx->base.pc_next); 426461766fe9SRichard Henderson 426561766fe9SRichard Henderson /* Set up the IA queue for the next insn. 426661766fe9SRichard Henderson This will be overwritten by a branch. */ 426751b061fbSRichard Henderson if (ctx->iaoq_b == -1) { 426851b061fbSRichard Henderson ctx->iaoq_n = -1; 4269e12c6309SRichard Henderson ctx->iaoq_n_var = tcg_temp_new(); 4270eaa3783bSRichard Henderson tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); 427161766fe9SRichard Henderson } else { 427251b061fbSRichard Henderson ctx->iaoq_n = ctx->iaoq_b + 4; 4273f764718dSRichard Henderson ctx->iaoq_n_var = NULL; 427461766fe9SRichard Henderson } 427561766fe9SRichard Henderson 427651b061fbSRichard Henderson if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { 427751b061fbSRichard Henderson ctx->null_cond.c = TCG_COND_NEVER; 4278869051eaSRichard Henderson ret = DISAS_NEXT; 4279129e9cc3SRichard Henderson } else { 42801a19da0dSRichard Henderson ctx->insn = insn; 428131274b46SRichard Henderson if (!decode(ctx, insn)) { 428231274b46SRichard Henderson gen_illegal(ctx); 428331274b46SRichard Henderson } 428431234768SRichard Henderson ret = ctx->base.is_jmp; 428551b061fbSRichard Henderson assert(ctx->null_lab == NULL); 4286129e9cc3SRichard Henderson } 428761766fe9SRichard Henderson } 428861766fe9SRichard Henderson 42893d68ee7bSRichard Henderson /* Advance the insn queue. Note that this check also detects 42903d68ee7bSRichard Henderson a priority change within the instruction queue. */ 429151b061fbSRichard Henderson if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { 4292c301f34eSRichard Henderson if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 4293c301f34eSRichard Henderson && use_goto_tb(ctx, ctx->iaoq_b) 4294c301f34eSRichard Henderson && (ctx->null_cond.c == TCG_COND_NEVER 4295c301f34eSRichard Henderson || ctx->null_cond.c == TCG_COND_ALWAYS)) { 429651b061fbSRichard Henderson nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); 429751b061fbSRichard Henderson gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); 429831234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_NORETURN; 4299129e9cc3SRichard Henderson } else { 430031234768SRichard Henderson ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; 430161766fe9SRichard Henderson } 4302129e9cc3SRichard Henderson } 430351b061fbSRichard Henderson ctx->iaoq_f = ctx->iaoq_b; 430451b061fbSRichard Henderson ctx->iaoq_b = ctx->iaoq_n; 4305c301f34eSRichard Henderson ctx->base.pc_next += 4; 430661766fe9SRichard Henderson 4307c5d0aec2SRichard Henderson switch (ret) { 4308c5d0aec2SRichard Henderson case DISAS_NORETURN: 4309c5d0aec2SRichard Henderson case DISAS_IAQ_N_UPDATED: 4310c5d0aec2SRichard Henderson break; 4311c5d0aec2SRichard Henderson 4312c5d0aec2SRichard Henderson case DISAS_NEXT: 4313c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE: 4314c5d0aec2SRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 431551b061fbSRichard Henderson if (ctx->iaoq_f == -1) { 4316a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, -1, cpu_iaoq_b); 4317741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); 4318c301f34eSRichard Henderson #ifndef CONFIG_USER_ONLY 4319c301f34eSRichard Henderson tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); 4320c301f34eSRichard Henderson #endif 432151b061fbSRichard Henderson nullify_save(ctx); 4322c5d0aec2SRichard Henderson ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT 4323c5d0aec2SRichard Henderson ? DISAS_EXIT 4324c5d0aec2SRichard Henderson : DISAS_IAQ_N_UPDATED); 432551b061fbSRichard Henderson } else if (ctx->iaoq_b == -1) { 4326a0180973SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, -1, ctx->iaoq_n_var); 432761766fe9SRichard Henderson } 4328c5d0aec2SRichard Henderson break; 4329c5d0aec2SRichard Henderson 4330c5d0aec2SRichard Henderson default: 4331c5d0aec2SRichard Henderson g_assert_not_reached(); 4332c5d0aec2SRichard Henderson } 433361766fe9SRichard Henderson } 433461766fe9SRichard Henderson 433551b061fbSRichard Henderson static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) 433651b061fbSRichard Henderson { 433751b061fbSRichard Henderson DisasContext *ctx = container_of(dcbase, DisasContext, base); 4338e1b5a5edSRichard Henderson DisasJumpType is_jmp = ctx->base.is_jmp; 433951b061fbSRichard Henderson 4340e1b5a5edSRichard Henderson switch (is_jmp) { 4341869051eaSRichard Henderson case DISAS_NORETURN: 434261766fe9SRichard Henderson break; 434351b061fbSRichard Henderson case DISAS_TOO_MANY: 4344869051eaSRichard Henderson case DISAS_IAQ_N_STALE: 4345e1b5a5edSRichard Henderson case DISAS_IAQ_N_STALE_EXIT: 4346741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); 4347741322f4SRichard Henderson copy_iaoq_entry(ctx, cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); 434851b061fbSRichard Henderson nullify_save(ctx); 434961766fe9SRichard Henderson /* FALLTHRU */ 4350869051eaSRichard Henderson case DISAS_IAQ_N_UPDATED: 43518532a14eSRichard Henderson if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { 43527f11636dSEmilio G. Cota tcg_gen_lookup_and_goto_ptr(); 43538532a14eSRichard Henderson break; 435461766fe9SRichard Henderson } 4355c5d0aec2SRichard Henderson /* FALLTHRU */ 4356c5d0aec2SRichard Henderson case DISAS_EXIT: 4357c5d0aec2SRichard Henderson tcg_gen_exit_tb(NULL, 0); 435861766fe9SRichard Henderson break; 435961766fe9SRichard Henderson default: 436051b061fbSRichard Henderson g_assert_not_reached(); 436161766fe9SRichard Henderson } 436251b061fbSRichard Henderson } 436361766fe9SRichard Henderson 43648eb806a7SRichard Henderson static void hppa_tr_disas_log(const DisasContextBase *dcbase, 43658eb806a7SRichard Henderson CPUState *cs, FILE *logfile) 436651b061fbSRichard Henderson { 4367c301f34eSRichard Henderson target_ulong pc = dcbase->pc_first; 436861766fe9SRichard Henderson 4369ba1d0b44SRichard Henderson #ifdef CONFIG_USER_ONLY 4370ba1d0b44SRichard Henderson switch (pc) { 43717ad439dfSRichard Henderson case 0x00: 43728eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000000: (null)\n"); 4373ba1d0b44SRichard Henderson return; 43747ad439dfSRichard Henderson case 0xb0: 43758eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000b0: light-weight-syscall\n"); 4376ba1d0b44SRichard Henderson return; 43777ad439dfSRichard Henderson case 0xe0: 43788eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x000000e0: set-thread-pointer-syscall\n"); 4379ba1d0b44SRichard Henderson return; 43807ad439dfSRichard Henderson case 0x100: 43818eb806a7SRichard Henderson fprintf(logfile, "IN:\n0x00000100: syscall\n"); 4382ba1d0b44SRichard Henderson return; 43837ad439dfSRichard Henderson } 4384ba1d0b44SRichard Henderson #endif 4385ba1d0b44SRichard Henderson 43868eb806a7SRichard Henderson fprintf(logfile, "IN: %s\n", lookup_symbol(pc)); 43878eb806a7SRichard Henderson target_disas(logfile, cs, pc, dcbase->tb->size); 438861766fe9SRichard Henderson } 438951b061fbSRichard Henderson 439051b061fbSRichard Henderson static const TranslatorOps hppa_tr_ops = { 439151b061fbSRichard Henderson .init_disas_context = hppa_tr_init_disas_context, 439251b061fbSRichard Henderson .tb_start = hppa_tr_tb_start, 439351b061fbSRichard Henderson .insn_start = hppa_tr_insn_start, 439451b061fbSRichard Henderson .translate_insn = hppa_tr_translate_insn, 439551b061fbSRichard Henderson .tb_stop = hppa_tr_tb_stop, 439651b061fbSRichard Henderson .disas_log = hppa_tr_disas_log, 439751b061fbSRichard Henderson }; 439851b061fbSRichard Henderson 4399597f9b2dSRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, 4400306c8721SRichard Henderson target_ulong pc, void *host_pc) 440151b061fbSRichard Henderson { 440251b061fbSRichard Henderson DisasContext ctx; 4403306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc, &hppa_tr_ops, &ctx.base); 440461766fe9SRichard Henderson } 4405